blob: 347f1977e7136e0bafc1c324d79f9df64d2d8a94 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000065static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
66 SelectionDAG &DAG, DebugLoc dl) {
David Greenea5f26012011-02-07 19:36:54 +000067 EVT VT = Vec.getValueType();
68 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000069 EVT ElVT = VT.getVectorElementType();
Craig Topper66ddd152012-04-27 22:54:43 +000070 unsigned Factor = VT.getSizeInBits()/128;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000071 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
72 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000073
74 // Extract from UNDEF is UNDEF.
75 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000076 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000077
Craig Topperb14940a2012-04-22 20:55:18 +000078 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
79 // we can match to VEXTRACTF128.
80 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000081
Craig Topperb14940a2012-04-22 20:55:18 +000082 // This is the index of the first element of the 128-bit chunk
83 // we want.
84 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
85 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000086
Craig Topperb14940a2012-04-22 20:55:18 +000087 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
88 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
89 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000090
Craig Topperb14940a2012-04-22 20:55:18 +000091 return Result;
David Greenea5f26012011-02-07 19:36:54 +000092}
93
94/// Generate a DAG to put 128-bits into a vector > 128 bits. This
95/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +000096/// simple superregister reference. Idx is an index in the 128 bits
97/// we want. It need not be aligned to a 128-bit bounday. That makes
98/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000099static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
100 unsigned IdxVal, SelectionDAG &DAG,
David Greenea5f26012011-02-07 19:36:54 +0000101 DebugLoc dl) {
Craig Topper703c38b2012-06-20 05:39:26 +0000102 // Inserting UNDEF is Result
103 if (Vec.getOpcode() == ISD::UNDEF)
104 return Result;
105
Craig Topperb14940a2012-04-22 20:55:18 +0000106 EVT VT = Vec.getValueType();
107 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +0000108
Craig Topperb14940a2012-04-22 20:55:18 +0000109 EVT ElVT = VT.getVectorElementType();
110 EVT ResultVT = Result.getValueType();
David Greenea5f26012011-02-07 19:36:54 +0000111
Craig Topperb14940a2012-04-22 20:55:18 +0000112 // Insert the relevant 128 bits.
113 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000114
Craig Topperb14940a2012-04-22 20:55:18 +0000115 // This is the index of the first element of the 128-bit chunk
116 // we want.
117 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
118 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +0000119
Craig Topperb14940a2012-04-22 20:55:18 +0000120 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
Craig Topper703c38b2012-06-20 05:39:26 +0000121 return DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
122 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +0000123}
124
Craig Topper4c7972d2012-04-22 18:15:59 +0000125/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
126/// instructions. This is used because creating CONCAT_VECTOR nodes of
127/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
128/// large BUILD_VECTORS.
129static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
130 unsigned NumElems, SelectionDAG &DAG,
131 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000132 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
133 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000134}
135
Chris Lattnerf0144122009-07-28 03:13:23 +0000136static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000137 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
138 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000139
Evan Cheng2bffee22011-02-01 01:14:13 +0000140 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000141 if (is64Bit)
Bill Wendlinga44489d2012-06-26 10:05:06 +0000142 return new X86_64MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000143 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000144 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000145
Rafael Espindolad6b43a32012-06-19 00:48:28 +0000146 if (Subtarget->isTargetLinux())
147 return new X86LinuxTargetObjectFile();
Evan Cheng203576a2011-07-20 19:50:42 +0000148 if (Subtarget->isTargetELF())
149 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000150 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000151 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000152 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000153}
154
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000155X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000156 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000157 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000158 X86ScalarSSEf64 = Subtarget->hasSSE2();
159 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000160 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000161
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000162 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000163 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000164
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000165 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000166 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000167
168 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000169 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000170 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
171 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000172
Eric Christopherde5e1012011-03-11 01:05:58 +0000173 // For 64-bit since we have so many registers use the ILP scheduler, for
174 // 32-bit code use the register pressure specific scheduling.
Preston Gurdc0f0a932012-05-02 22:02:02 +0000175 // For Atom, always use ILP scheduling.
176 if (Subtarget->isAtom())
Eric Christopherde5e1012011-03-11 01:05:58 +0000177 setSchedulingPreference(Sched::ILP);
Preston Gurdc0f0a932012-05-02 22:02:02 +0000178 else if (Subtarget->is64Bit())
179 setSchedulingPreference(Sched::ILP);
Eric Christopherde5e1012011-03-11 01:05:58 +0000180 else
181 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000182 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000183
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000184 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000185 // Setup Windows compiler runtime calls.
186 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000187 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000188 setLibcallName(RTLIB::SREM_I64, "_allrem");
189 setLibcallName(RTLIB::UREM_I64, "_aullrem");
190 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000191 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000192 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000193 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
194 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
195 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000196
197 // The _ftol2 runtime function has an unusual calling conv, which
198 // is modeled by a special pseudo-instruction.
199 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
200 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
201 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
202 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000203 }
204
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000205 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000206 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000207 setUseUnderscoreSetJmp(false);
208 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000209 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000210 // MS runtime is weird: it exports _setjmp, but longjmp!
211 setUseUnderscoreSetJmp(true);
212 setUseUnderscoreLongJmp(false);
213 } else {
214 setUseUnderscoreSetJmp(true);
215 setUseUnderscoreLongJmp(true);
216 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000217
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000218 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000219 addRegisterClass(MVT::i8, &X86::GR8RegClass);
220 addRegisterClass(MVT::i16, &X86::GR16RegClass);
221 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000222 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000223 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000224
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000226
Scott Michelfdc40a02009-02-17 22:15:04 +0000227 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000229 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000231 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
233 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000234
235 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
237 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
238 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
239 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
240 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
241 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000242
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000243 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
244 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
246 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
247 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000248
Evan Cheng25ab6902006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000251 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000252 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000253 // We have an algorithm for SSE2->double, and we turn this into a
254 // 64-bit FILD followed by conditional FADD for other targets.
255 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000256 // We have an algorithm for SSE2, and we turn this into a 64-bit
257 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000258 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000259 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000260
261 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
262 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
264 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000265
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000266 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000267 // SSE has no i16 to fp conversion, only i32
268 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000270 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000272 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
274 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000275 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000276 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
278 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000279 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000280
Dale Johannesen73328d12007-09-19 23:55:34 +0000281 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
282 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
284 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000285
Evan Cheng02568ff2006-01-30 22:13:22 +0000286 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
287 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
289 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000290
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000291 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000293 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000295 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
297 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000298 }
299
300 // Handle FP_TO_UINT by promoting the destination to a larger signed
301 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
304 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305
Evan Cheng25ab6902006-09-08 06:48:29 +0000306 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
308 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000309 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000310 // Since AVX is a superset of SSE3, only check for SSE here.
311 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000312 // Expand FP_TO_UINT into a select.
313 // FIXME: We would like to use a Custom expander here eventually to do
314 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000317 // With SSE3 we can use fisttpll to convert to a signed i64; without
318 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000321
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000322 if (isTargetFTOL()) {
323 // Use the _ftol2 runtime function, which has a pseudo-instruction
324 // to handle its weird calling convention.
325 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
326 }
327
Chris Lattner399610a2006-12-05 18:22:22 +0000328 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000329 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000330 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
331 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000332 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000333 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000334 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000335 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000336 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000337 }
Chris Lattner21f66852005-12-23 05:15:23 +0000338
Dan Gohmanb00ee212008-02-18 19:34:53 +0000339 // Scalar integer divide and remainder are lowered to use operations that
340 // produce two results, to match the available instructions. This exposes
341 // the two-result form to trivial CSE, which is able to combine x/y and x%y
342 // into a single instruction.
343 //
344 // Scalar integer multiply-high is also lowered to use two-result
345 // operations, to match the available instructions. However, plain multiply
346 // (low) operations are left as Legal, as there are single-result
347 // instructions for this in x86. Using the two-result multiply instructions
348 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000349 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000350 MVT VT = IntVTs[i];
351 setOperationAction(ISD::MULHS, VT, Expand);
352 setOperationAction(ISD::MULHU, VT, Expand);
353 setOperationAction(ISD::SDIV, VT, Expand);
354 setOperationAction(ISD::UDIV, VT, Expand);
355 setOperationAction(ISD::SREM, VT, Expand);
356 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000357
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000358 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000359 setOperationAction(ISD::ADDC, VT, Custom);
360 setOperationAction(ISD::ADDE, VT, Custom);
361 setOperationAction(ISD::SUBC, VT, Custom);
362 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000363 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000364
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
366 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
367 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
368 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000369 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
374 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
375 setOperationAction(ISD::FREM , MVT::f32 , Expand);
376 setOperationAction(ISD::FREM , MVT::f64 , Expand);
377 setOperationAction(ISD::FREM , MVT::f80 , Expand);
378 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000379
Chandler Carruth77821022011-12-24 12:12:34 +0000380 // Promote the i8 variants and force them on up to i32 which has a shorter
381 // encoding.
382 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
383 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
384 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
385 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000386 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000387 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
388 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
389 if (Subtarget->is64Bit())
390 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000391 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000392 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
393 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
394 if (Subtarget->is64Bit())
395 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
396 }
Craig Topper37f21672011-10-11 06:44:02 +0000397
398 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000399 // When promoting the i8 variants, force them to i32 for a shorter
400 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000401 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000402 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
403 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
404 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000405 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
406 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
407 if (Subtarget->is64Bit())
408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000409 } else {
410 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
411 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
412 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
414 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
415 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
416 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000417 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000418 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
419 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000420 }
421
Benjamin Kramer1292c222010-12-04 20:32:23 +0000422 if (Subtarget->hasPOPCNT()) {
423 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
424 } else {
425 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
426 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
427 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
428 if (Subtarget->is64Bit())
429 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
430 }
431
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
433 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000434
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000435 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000436 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000437 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000438 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000439 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
441 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
442 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
443 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
444 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000445 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
447 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
448 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
449 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000450 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000452 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000453 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000455
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000456 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
458 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
459 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
460 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000461 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
463 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000464 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000465 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000466 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
467 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
468 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
469 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000470 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000471 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000472 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
474 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
475 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000476 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000477 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
478 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
479 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000480 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000481
Craig Topper1accb7e2012-01-10 06:54:16 +0000482 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000484
Eric Christopher9a9d2752010-07-22 02:48:34 +0000485 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000486 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000487
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000488 // On X86 and X86-64, atomic operations are lowered to locked instructions.
489 // Locked instructions, in turn, have implicit fence semantics (all memory
490 // operations are flushed before issuing the locked instruction, and they
491 // are not buffered), so we can fold away the common pattern of
492 // fence-atomic-fence.
493 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000494
Mon P Wang63307c32008-05-05 19:05:59 +0000495 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000496 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000497 MVT VT = IntVTs[i];
498 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
499 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000500 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000501 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000502
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000503 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000504 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
511 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000512 }
513
Eli Friedman43f51ae2011-08-26 21:21:21 +0000514 if (Subtarget->hasCmpxchg16b()) {
515 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
516 }
517
Evan Cheng3c992d22006-03-07 02:02:57 +0000518 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000519 if (!Subtarget->isTargetDarwin() &&
520 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000521 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000522 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000523 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000524
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
526 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
527 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
528 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000529 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000530 setExceptionPointerRegister(X86::RAX);
531 setExceptionSelectorRegister(X86::RDX);
532 } else {
533 setExceptionPointerRegister(X86::EAX);
534 setExceptionSelectorRegister(X86::EDX);
535 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
537 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000538
Duncan Sands4a544a72011-09-06 13:37:06 +0000539 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
540 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000541
Owen Anderson825b72b2009-08-11 20:47:22 +0000542 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000543
Nate Begemanacc398c2006-01-25 18:21:52 +0000544 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 setOperationAction(ISD::VASTART , MVT::Other, Custom);
546 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000547 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 setOperationAction(ISD::VAARG , MVT::Other, Custom);
549 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000550 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000551 setOperationAction(ISD::VAARG , MVT::Other, Expand);
552 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000553 }
Evan Chengae642192007-03-02 23:16:35 +0000554
Owen Anderson825b72b2009-08-11 20:47:22 +0000555 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
556 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000557
558 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
559 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
560 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000561 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000562 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
563 MVT::i64 : MVT::i32, Custom);
564 else
565 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
566 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000567
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000568 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000569 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000570 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000571 addRegisterClass(MVT::f32, &X86::FR32RegClass);
572 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000573
Evan Cheng223547a2006-01-31 22:28:30 +0000574 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000575 setOperationAction(ISD::FABS , MVT::f64, Custom);
576 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000577
578 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000579 setOperationAction(ISD::FNEG , MVT::f64, Custom);
580 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000581
Evan Cheng68c47cb2007-01-05 07:55:56 +0000582 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000583 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
584 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000585
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000586 // Lower this to FGETSIGNx86 plus an AND.
587 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
588 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
589
Evan Chengd25e9e82006-02-02 00:28:23 +0000590 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 setOperationAction(ISD::FSIN , MVT::f64, Expand);
592 setOperationAction(ISD::FCOS , MVT::f64, Expand);
593 setOperationAction(ISD::FSIN , MVT::f32, Expand);
594 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000595
Chris Lattnera54aa942006-01-29 06:26:08 +0000596 // Expand FP immediates into loads from the stack, except for the special
597 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000598 addLegalFPImmediate(APFloat(+0.0)); // xorpd
599 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000600 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000601 // Use SSE for f32, x87 for f64.
602 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000603 addRegisterClass(MVT::f32, &X86::FR32RegClass);
604 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000605
606 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608
609 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000611
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000613
614 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
616 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000617
618 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 setOperationAction(ISD::FSIN , MVT::f32, Expand);
620 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000621
Nate Begemane1795842008-02-14 08:57:00 +0000622 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000623 addLegalFPImmediate(APFloat(+0.0f)); // xorps
624 addLegalFPImmediate(APFloat(+0.0)); // FLD0
625 addLegalFPImmediate(APFloat(+1.0)); // FLD1
626 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
627 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
628
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000629 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
631 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000632 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000633 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000634 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000635 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000636 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
637 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
640 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
641 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
642 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000643
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000644 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
646 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000647 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000648 addLegalFPImmediate(APFloat(+0.0)); // FLD0
649 addLegalFPImmediate(APFloat(+1.0)); // FLD1
650 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
651 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000652 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
653 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
654 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
655 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000656 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000657
Cameron Zwarich33390842011-07-08 21:39:21 +0000658 // We don't support FMA.
659 setOperationAction(ISD::FMA, MVT::f64, Expand);
660 setOperationAction(ISD::FMA, MVT::f32, Expand);
661
Dale Johannesen59a58732007-08-05 18:49:15 +0000662 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000663 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000664 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
666 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000667 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000668 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000669 addLegalFPImmediate(TmpFlt); // FLD0
670 TmpFlt.changeSign();
671 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000672
673 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000674 APFloat TmpFlt2(+1.0);
675 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
676 &ignored);
677 addLegalFPImmediate(TmpFlt2); // FLD1
678 TmpFlt2.changeSign();
679 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
680 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000681
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000682 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
684 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000685 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000686
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000687 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
688 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
689 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
690 setOperationAction(ISD::FRINT, MVT::f80, Expand);
691 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000692 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000693 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000694
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000695 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000696 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
697 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
698 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000699
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 setOperationAction(ISD::FLOG, MVT::f80, Expand);
701 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
702 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
703 setOperationAction(ISD::FEXP, MVT::f80, Expand);
704 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000705
Mon P Wangf007a8b2008-11-06 05:31:54 +0000706 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000707 // (for widening) or expand (for scalarization). Then we will selectively
708 // turn on ones that can be effectively codegen'd.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000709 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
710 VT <= MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000727 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
728 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000729 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000743 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000744 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000745 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000746 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000752 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000753 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000762 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000763 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
764 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
765 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
766 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000767 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000768 for (int InnerVT = MVT::FIRST_VECTOR_VALUETYPE;
769 InnerVT <= MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
Dan Gohman2e141d72009-12-14 23:40:38 +0000770 setTruncStoreAction((MVT::SimpleValueType)VT,
771 (MVT::SimpleValueType)InnerVT, Expand);
772 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
773 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
774 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000775 }
776
Evan Chengc7ce29b2009-02-13 22:36:38 +0000777 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
778 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000779 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000780 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000781 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000782 }
783
Dale Johannesen0488fb62010-09-30 23:57:10 +0000784 // MMX-sized vectors (other than x86mmx) are expected to be expanded
785 // into smaller operations.
786 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
787 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
788 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
789 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
790 setOperationAction(ISD::AND, MVT::v8i8, Expand);
791 setOperationAction(ISD::AND, MVT::v4i16, Expand);
792 setOperationAction(ISD::AND, MVT::v2i32, Expand);
793 setOperationAction(ISD::AND, MVT::v1i64, Expand);
794 setOperationAction(ISD::OR, MVT::v8i8, Expand);
795 setOperationAction(ISD::OR, MVT::v4i16, Expand);
796 setOperationAction(ISD::OR, MVT::v2i32, Expand);
797 setOperationAction(ISD::OR, MVT::v1i64, Expand);
798 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
799 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
800 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
801 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
802 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
803 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
805 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
806 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
807 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
808 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
809 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
810 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000811 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
812 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
813 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
814 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000815
Craig Topper1accb7e2012-01-10 06:54:16 +0000816 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000817 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000818
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
820 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
821 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
822 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
823 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
824 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
825 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
826 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
827 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
828 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
829 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000830 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000831 }
832
Craig Topper1accb7e2012-01-10 06:54:16 +0000833 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000834 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000835
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000836 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
837 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000838 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
839 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
840 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
841 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000842
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
844 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
845 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
846 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
847 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
848 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
849 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
850 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
851 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
852 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
853 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
854 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
855 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
856 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
857 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
858 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000859
Nadav Rotem354efd82011-09-18 14:57:03 +0000860 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000861 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
862 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
863 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000864
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
866 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
867 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
868 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
869 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000870
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000871 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
872 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
875 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
876
Evan Cheng2c3ae372006-04-12 21:21:57 +0000877 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000878 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000880 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000881 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000882 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000883 // Do not attempt to custom lower non-128-bit vectors
884 if (!VT.is128BitVector())
885 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000886 setOperationAction(ISD::BUILD_VECTOR,
887 VT.getSimpleVT().SimpleTy, Custom);
888 setOperationAction(ISD::VECTOR_SHUFFLE,
889 VT.getSimpleVT().SimpleTy, Custom);
890 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
891 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000892 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000893
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
895 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
896 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
897 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
898 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
899 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000900
Nate Begemancdd1eec2008-02-12 22:51:28 +0000901 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
903 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000904 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000905
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000906 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Craig Topper31a207a2012-05-04 06:39:13 +0000907 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000909 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000910
911 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000912 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000913 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000914
Owen Andersond6662ad2009-08-10 20:46:15 +0000915 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000916 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000917 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000918 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000919 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000921 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000923 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000925 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000926
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000928
Evan Cheng2c3ae372006-04-12 21:21:57 +0000929 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
931 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
932 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
933 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000934
Owen Anderson825b72b2009-08-11 20:47:22 +0000935 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
936 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000937 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000938
Craig Topperd0a31172012-01-10 06:37:29 +0000939 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000940 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
941 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
942 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
943 setOperationAction(ISD::FRINT, MVT::f32, Legal);
944 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
945 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
946 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
947 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
948 setOperationAction(ISD::FRINT, MVT::f64, Legal);
949 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
950
Nate Begeman14d12ca2008-02-11 04:19:36 +0000951 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000953
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000954 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
955 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
956 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
957 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
958 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000959
Nate Begeman14d12ca2008-02-11 04:19:36 +0000960 // i8 and i16 vectors are custom , because the source register and source
961 // source memory operand types are not the same width. f32 vectors are
962 // custom since the immediate controlling the insert encodes additional
963 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
966 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
967 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000968
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
970 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
972 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000973
Pete Coopera77214a2011-11-14 19:38:42 +0000974 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000975 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000976 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000977 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
978 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000979 }
980 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000981
Craig Topper1accb7e2012-01-10 06:54:16 +0000982 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000983 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000984 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000985
Nadav Rotem43012222011-05-11 08:12:09 +0000986 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000987 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000988
Nadav Rotem43012222011-05-11 08:12:09 +0000989 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000990 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000991
992 if (Subtarget->hasAVX2()) {
993 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
994 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
995
996 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
997 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
998
999 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
1000 } else {
1001 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1002 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1003
1004 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1005 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1006
1007 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1008 }
Nadav Rotem43012222011-05-11 08:12:09 +00001009 }
1010
Craig Topperd0a31172012-01-10 06:37:29 +00001011 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001012 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001013
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001014 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Craig Topperc9099502012-04-20 06:31:50 +00001015 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1016 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1017 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1018 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1019 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1020 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001021
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001023 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1024 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001025
Owen Anderson825b72b2009-08-11 20:47:22 +00001026 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1027 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1030 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1031 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001032
Owen Anderson825b72b2009-08-11 20:47:22 +00001033 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1034 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1037 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1038 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001039
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001040 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1041 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001042 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001043
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1045 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1048 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1049 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1050
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001051 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1052 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1053
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001054 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1055 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1056
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001057 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001058 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001059
Duncan Sands28b77e92011-09-06 19:07:46 +00001060 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1061 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1062 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1063 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001064
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001065 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1066 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1067 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1068
Craig Topperaaa643c2011-11-09 07:28:55 +00001069 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1070 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1071 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1072 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001073
Craig Topperaaa643c2011-11-09 07:28:55 +00001074 if (Subtarget->hasAVX2()) {
1075 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1076 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1077 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1078 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001079
Craig Topperaaa643c2011-11-09 07:28:55 +00001080 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1081 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1082 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1083 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001084
Craig Topperaaa643c2011-11-09 07:28:55 +00001085 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1086 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1087 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001088 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001089
1090 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001091
1092 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1093 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1094
1095 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1096 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1097
1098 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001099 } else {
1100 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1101 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1102 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1103 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1104
1105 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1106 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1107 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1108 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1109
1110 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1111 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1112 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1113 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001114
1115 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1116 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1117
1118 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1119 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1120
1121 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001122 }
Craig Topper13894fa2011-08-24 06:14:18 +00001123
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001124 // Custom lower several nodes for 256-bit types.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001125 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1126 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001127 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1128 EVT VT = SVT;
1129
1130 // Extract subvector is special because the value type
1131 // (result) is 128-bit but the source is 256-bit wide.
1132 if (VT.is128BitVector())
1133 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1134
1135 // Do not attempt to custom lower other non-256-bit vectors
1136 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001137 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001138
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001139 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1140 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1141 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1142 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001143 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001144 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001145 }
1146
David Greene54d8eba2011-01-27 22:38:56 +00001147 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001148 for (int i = MVT::v32i8; i != MVT::v4i64; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001149 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1150 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001151
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001152 // Do not attempt to promote non-256-bit vectors
1153 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001154 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001155
1156 setOperationAction(ISD::AND, SVT, Promote);
1157 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1158 setOperationAction(ISD::OR, SVT, Promote);
1159 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1160 setOperationAction(ISD::XOR, SVT, Promote);
1161 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1162 setOperationAction(ISD::LOAD, SVT, Promote);
1163 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1164 setOperationAction(ISD::SELECT, SVT, Promote);
1165 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001166 }
David Greene9b9838d2009-06-29 16:47:10 +00001167 }
1168
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001169 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1170 // of this type with custom code.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001171 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
1172 VT != MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001173 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1174 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001175 }
1176
Evan Cheng6be2c582006-04-05 23:38:46 +00001177 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001178 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Benjamin Kramerb9bee042012-07-12 09:31:43 +00001179 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001180
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001181
Eli Friedman962f5492010-06-02 19:35:46 +00001182 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1183 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001184 //
Eli Friedman962f5492010-06-02 19:35:46 +00001185 // FIXME: We really should do custom legalization for addition and
1186 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1187 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001188 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1189 // Add/Sub/Mul with overflow operations are custom lowered.
1190 MVT VT = IntVTs[i];
1191 setOperationAction(ISD::SADDO, VT, Custom);
1192 setOperationAction(ISD::UADDO, VT, Custom);
1193 setOperationAction(ISD::SSUBO, VT, Custom);
1194 setOperationAction(ISD::USUBO, VT, Custom);
1195 setOperationAction(ISD::SMULO, VT, Custom);
1196 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001197 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001198
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001199 // There are no 8-bit 3-address imul/mul instructions
1200 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1201 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001202
Evan Chengd54f2d52009-03-31 19:38:51 +00001203 if (!Subtarget->is64Bit()) {
1204 // These libcalls are not available in 32-bit.
1205 setLibcallName(RTLIB::SHL_I128, 0);
1206 setLibcallName(RTLIB::SRL_I128, 0);
1207 setLibcallName(RTLIB::SRA_I128, 0);
1208 }
1209
Evan Cheng206ee9d2006-07-07 08:33:52 +00001210 // We have target-specific dag combine patterns for the following nodes:
1211 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001212 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001213 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001214 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001215 setTargetDAGCombine(ISD::SHL);
1216 setTargetDAGCombine(ISD::SRA);
1217 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001218 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001219 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001220 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001221 setTargetDAGCombine(ISD::FADD);
1222 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001223 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001224 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001225 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001226 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001227 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001228 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001229 setTargetDAGCombine(ISD::TRUNCATE);
Nadav Rotema3540772012-04-23 21:53:37 +00001230 setTargetDAGCombine(ISD::UINT_TO_FP);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001231 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001232 setTargetDAGCombine(ISD::SETCC);
Nadav Rotema3540772012-04-23 21:53:37 +00001233 setTargetDAGCombine(ISD::FP_TO_SINT);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001234 if (Subtarget->is64Bit())
1235 setTargetDAGCombine(ISD::MUL);
Manman Ren92363622012-06-07 22:39:10 +00001236 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001237
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001238 computeRegisterProperties();
1239
Evan Cheng05219282011-01-06 06:52:41 +00001240 // On Darwin, -Os means optimize for size without hurting performance,
1241 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001242 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001243 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001244 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001245 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1246 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1247 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001248 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001249 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001250
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001251 // Predictable cmov don't hurt on atom because it's in-order.
1252 predictableSelectIsExpensive = !Subtarget->isAtom();
1253
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001254 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001255}
1256
Scott Michel5b8f82e2008-03-10 15:42:14 +00001257
Duncan Sands28b77e92011-09-06 19:07:46 +00001258EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1259 if (!VT.isVector()) return MVT::i8;
1260 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001261}
1262
1263
Evan Cheng29286502008-01-23 23:17:41 +00001264/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1265/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001266static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001267 if (MaxAlign == 16)
1268 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001269 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001270 if (VTy->getBitWidth() == 128)
1271 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001272 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001273 unsigned EltAlign = 0;
1274 getMaxByValAlign(ATy->getElementType(), EltAlign);
1275 if (EltAlign > MaxAlign)
1276 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001277 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001278 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1279 unsigned EltAlign = 0;
1280 getMaxByValAlign(STy->getElementType(i), EltAlign);
1281 if (EltAlign > MaxAlign)
1282 MaxAlign = EltAlign;
1283 if (MaxAlign == 16)
1284 break;
1285 }
1286 }
Evan Cheng29286502008-01-23 23:17:41 +00001287}
1288
1289/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1290/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001291/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1292/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001293unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001294 if (Subtarget->is64Bit()) {
1295 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001296 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001297 if (TyAlign > 8)
1298 return TyAlign;
1299 return 8;
1300 }
1301
Evan Cheng29286502008-01-23 23:17:41 +00001302 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001303 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001304 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001305 return Align;
1306}
Chris Lattner2b02a442007-02-25 08:29:00 +00001307
Evan Chengf0df0312008-05-15 08:39:06 +00001308/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001309/// and store operations as a result of memset, memcpy, and memmove
1310/// lowering. If DstAlign is zero that means it's safe to destination
1311/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1312/// means there isn't a need to check it against alignment requirement,
1313/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001314/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001315/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1316/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1317/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001318/// It returns EVT::Other if the type should be determined using generic
1319/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001320EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001321X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1322 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001323 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001324 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001325 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001326 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1327 // linux. This is because the stack realignment code can't handle certain
1328 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001329 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001330 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001331 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001332 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001333 (Subtarget->isUnalignedMemAccessFast() ||
1334 ((DstAlign == 0 || DstAlign >= 16) &&
1335 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001336 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001337 if (Subtarget->getStackAlignment() >= 32) {
1338 if (Subtarget->hasAVX2())
1339 return MVT::v8i32;
1340 if (Subtarget->hasAVX())
1341 return MVT::v8f32;
1342 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001343 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001344 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001345 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001346 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001347 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001348 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001349 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001350 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001351 // Do not use f64 to lower memcpy if source is string constant. It's
1352 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001353 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001354 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001355 }
Evan Chengf0df0312008-05-15 08:39:06 +00001356 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001357 return MVT::i64;
1358 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001359}
1360
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001361/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1362/// current function. The returned value is a member of the
1363/// MachineJumpTableInfo::JTEntryKind enum.
1364unsigned X86TargetLowering::getJumpTableEncoding() const {
1365 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1366 // symbol.
1367 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1368 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001369 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001370
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001371 // Otherwise, use the normal jump table encoding heuristics.
1372 return TargetLowering::getJumpTableEncoding();
1373}
1374
Chris Lattnerc64daab2010-01-26 05:02:42 +00001375const MCExpr *
1376X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1377 const MachineBasicBlock *MBB,
1378 unsigned uid,MCContext &Ctx) const{
1379 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1380 Subtarget->isPICStyleGOT());
1381 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1382 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001383 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1384 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001385}
1386
Evan Chengcc415862007-11-09 01:32:10 +00001387/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1388/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001389SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001390 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001391 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001392 // This doesn't have DebugLoc associated with it, but is not really the
1393 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001394 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001395 return Table;
1396}
1397
Chris Lattner589c6f62010-01-26 06:28:43 +00001398/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1399/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1400/// MCExpr.
1401const MCExpr *X86TargetLowering::
1402getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1403 MCContext &Ctx) const {
1404 // X86-64 uses RIP relative addressing based on the jump table label.
1405 if (Subtarget->isPICStyleRIPRel())
1406 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1407
1408 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001409 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001410}
1411
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001412// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001413std::pair<const TargetRegisterClass*, uint8_t>
1414X86TargetLowering::findRepresentativeClass(EVT VT) const{
1415 const TargetRegisterClass *RRC = 0;
1416 uint8_t Cost = 1;
1417 switch (VT.getSimpleVT().SimpleTy) {
1418 default:
1419 return TargetLowering::findRepresentativeClass(VT);
1420 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001421 RRC = Subtarget->is64Bit() ?
1422 (const TargetRegisterClass*)&X86::GR64RegClass :
1423 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001424 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001425 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001426 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001427 break;
1428 case MVT::f32: case MVT::f64:
1429 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1430 case MVT::v4f32: case MVT::v2f64:
1431 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1432 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001433 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001434 break;
1435 }
1436 return std::make_pair(RRC, Cost);
1437}
1438
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001439bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1440 unsigned &Offset) const {
1441 if (!Subtarget->isTargetLinux())
1442 return false;
1443
1444 if (Subtarget->is64Bit()) {
1445 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1446 Offset = 0x28;
1447 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1448 AddressSpace = 256;
1449 else
1450 AddressSpace = 257;
1451 } else {
1452 // %gs:0x14 on i386
1453 Offset = 0x14;
1454 AddressSpace = 256;
1455 }
1456 return true;
1457}
1458
1459
Chris Lattner2b02a442007-02-25 08:29:00 +00001460//===----------------------------------------------------------------------===//
1461// Return Value Calling Convention Implementation
1462//===----------------------------------------------------------------------===//
1463
Chris Lattner59ed56b2007-02-28 04:55:35 +00001464#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001465
Michael J. Spencerec38de22010-10-10 22:04:20 +00001466bool
Eric Christopher471e4222011-06-08 23:55:35 +00001467X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001468 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001469 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001470 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001471 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001472 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001473 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001474 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001475}
1476
Dan Gohman98ca4f22009-08-05 01:29:28 +00001477SDValue
1478X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001479 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001480 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001481 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001482 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001483 MachineFunction &MF = DAG.getMachineFunction();
1484 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001485
Chris Lattner9774c912007-02-27 05:28:59 +00001486 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001487 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488 RVLocs, *DAG.getContext());
1489 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001490
Evan Chengdcea1632010-02-04 02:40:39 +00001491 // Add the regs to the liveout set for the function.
1492 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1493 for (unsigned i = 0; i != RVLocs.size(); ++i)
1494 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1495 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001496
Dan Gohman475871a2008-07-27 21:46:04 +00001497 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001498
Dan Gohman475871a2008-07-27 21:46:04 +00001499 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001500 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1501 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001502 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1503 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001504
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001505 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001506 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1507 CCValAssign &VA = RVLocs[i];
1508 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001509 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001510 EVT ValVT = ValToCopy.getValueType();
1511
Jakob Stoklund Olesenee66b412012-05-31 17:28:20 +00001512 // Promote values to the appropriate types
1513 if (VA.getLocInfo() == CCValAssign::SExt)
1514 ValToCopy = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), ValToCopy);
1515 else if (VA.getLocInfo() == CCValAssign::ZExt)
1516 ValToCopy = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), ValToCopy);
1517 else if (VA.getLocInfo() == CCValAssign::AExt)
1518 ValToCopy = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), ValToCopy);
1519 else if (VA.getLocInfo() == CCValAssign::BCvt)
1520 ValToCopy = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), ValToCopy);
1521
Dale Johannesenc4510512010-09-24 19:05:48 +00001522 // If this is x86-64, and we disabled SSE, we can't return FP values,
1523 // or SSE or MMX vectors.
1524 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1525 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001526 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001527 report_fatal_error("SSE register return with SSE disabled");
1528 }
1529 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1530 // llvm-gcc has never done it right and no one has noticed, so this
1531 // should be OK for now.
1532 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001533 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001534 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001535
Chris Lattner447ff682008-03-11 03:23:40 +00001536 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1537 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001538 if (VA.getLocReg() == X86::ST0 ||
1539 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001540 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1541 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001542 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001543 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001544 RetOps.push_back(ValToCopy);
1545 // Don't emit a copytoreg.
1546 continue;
1547 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001548
Evan Cheng242b38b2009-02-23 09:03:22 +00001549 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1550 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001551 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001552 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001553 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001554 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001555 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1556 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001557 // If we don't have SSE2 available, convert to v4f32 so the generated
1558 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001559 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001560 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001561 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001562 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001563 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001564
Dale Johannesendd64c412009-02-04 00:33:20 +00001565 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001566 Flag = Chain.getValue(1);
1567 }
Dan Gohman61a92132008-04-21 23:59:07 +00001568
1569 // The x86-64 ABI for returning structs by value requires that we copy
1570 // the sret argument into %rax for the return. We saved the argument into
1571 // a virtual register in the entry block, so now we copy the value out
1572 // and into %rax.
1573 if (Subtarget->is64Bit() &&
1574 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1575 MachineFunction &MF = DAG.getMachineFunction();
1576 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1577 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001578 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001579 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001580 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001581
Dale Johannesendd64c412009-02-04 00:33:20 +00001582 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001583 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001584
1585 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001586 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001587 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001588
Chris Lattner447ff682008-03-11 03:23:40 +00001589 RetOps[0] = Chain; // Update chain.
1590
1591 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001592 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001593 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001594
1595 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001596 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001597}
1598
Evan Chengbf010eb2012-04-10 01:51:00 +00001599bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001600 if (N->getNumValues() != 1)
1601 return false;
1602 if (!N->hasNUsesOfValue(1, 0))
1603 return false;
1604
Evan Chengbf010eb2012-04-10 01:51:00 +00001605 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001606 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001607 if (Copy->getOpcode() == ISD::CopyToReg) {
1608 // If the copy has a glue operand, we conservatively assume it isn't safe to
1609 // perform a tail call.
1610 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1611 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001612 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001613 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001614 return false;
1615
Evan Cheng1bf891a2010-12-01 22:59:46 +00001616 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001617 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001618 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001619 if (UI->getOpcode() != X86ISD::RET_FLAG)
1620 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001621 HasRet = true;
1622 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001623
Evan Chengbf010eb2012-04-10 01:51:00 +00001624 if (!HasRet)
1625 return false;
1626
1627 Chain = TCChain;
1628 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001629}
1630
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001631EVT
1632X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001633 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001634 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001635 // TODO: Is this also valid on 32-bit?
1636 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001637 ReturnMVT = MVT::i8;
1638 else
1639 ReturnMVT = MVT::i32;
1640
1641 EVT MinVT = getRegisterType(Context, ReturnMVT);
1642 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001643}
1644
Dan Gohman98ca4f22009-08-05 01:29:28 +00001645/// LowerCallResult - Lower the result values of a call into the
1646/// appropriate copies out of appropriate physical registers.
1647///
1648SDValue
1649X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001650 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001651 const SmallVectorImpl<ISD::InputArg> &Ins,
1652 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001653 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001654
Chris Lattnere32bbf62007-02-28 07:09:55 +00001655 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001656 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001657 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001658 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001659 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001660 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001661
Chris Lattner3085e152007-02-25 08:59:22 +00001662 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001663 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001664 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001665 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001666
Torok Edwin3f142c32009-02-01 18:15:56 +00001667 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001668 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001669 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001670 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001671 }
1672
Evan Cheng79fb3b42009-02-20 20:43:02 +00001673 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001674
1675 // If this is a call to a function that returns an fp value on the floating
1676 // point stack, we must guarantee the the value is popped from the stack, so
1677 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001678 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001679 // instead.
1680 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1681 // If we prefer to use the value in xmm registers, copy it out as f80 and
1682 // use a truncate to move it from fp stack reg to xmm reg.
1683 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001684 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001685 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1686 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001687 Val = Chain.getValue(0);
1688
1689 // Round the f80 to the right size, which also moves it to the appropriate
1690 // xmm register.
1691 if (CopyVT != VA.getValVT())
1692 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1693 // This truncation won't change the value.
1694 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001695 } else {
1696 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1697 CopyVT, InFlag).getValue(1);
1698 Val = Chain.getValue(0);
1699 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001700 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001701 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001702 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001703
Dan Gohman98ca4f22009-08-05 01:29:28 +00001704 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001705}
1706
1707
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001708//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001709// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001710//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001711// StdCall calling convention seems to be standard for many Windows' API
1712// routines and around. It differs from C calling convention just a little:
1713// callee should clean up the stack, not caller. Symbols should be also
1714// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001715// For info on fast calling convention see Fast Calling Convention (tail call)
1716// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001717
Dan Gohman98ca4f22009-08-05 01:29:28 +00001718/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001719/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001720static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1721 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001722 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001723
Dan Gohman98ca4f22009-08-05 01:29:28 +00001724 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001725}
1726
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001727/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001728/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001729static bool
1730ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1731 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001732 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001733
Dan Gohman98ca4f22009-08-05 01:29:28 +00001734 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001735}
1736
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001737/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1738/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001739/// the specific parameter attribute. The copy will be passed as a byval
1740/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001741static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001742CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001743 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1744 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001745 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001746
Dale Johannesendd64c412009-02-04 00:33:20 +00001747 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001748 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001749 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001750}
1751
Chris Lattner29689432010-03-11 00:22:57 +00001752/// IsTailCallConvention - Return true if the calling convention is one that
1753/// supports tail call optimization.
1754static bool IsTailCallConvention(CallingConv::ID CC) {
1755 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1756}
1757
Evan Cheng485fafc2011-03-21 01:19:09 +00001758bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001759 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001760 return false;
1761
1762 CallSite CS(CI);
1763 CallingConv::ID CalleeCC = CS.getCallingConv();
1764 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1765 return false;
1766
1767 return true;
1768}
1769
Evan Cheng0c439eb2010-01-27 00:07:07 +00001770/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1771/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001772static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1773 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001774 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001775}
1776
Dan Gohman98ca4f22009-08-05 01:29:28 +00001777SDValue
1778X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001779 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001780 const SmallVectorImpl<ISD::InputArg> &Ins,
1781 DebugLoc dl, SelectionDAG &DAG,
1782 const CCValAssign &VA,
1783 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001784 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001785 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001786 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001787 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1788 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001789 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001790 EVT ValVT;
1791
1792 // If value is passed by pointer we have address passed instead of the value
1793 // itself.
1794 if (VA.getLocInfo() == CCValAssign::Indirect)
1795 ValVT = VA.getLocVT();
1796 else
1797 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001798
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001799 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001800 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001801 // In case of tail call optimization mark all arguments mutable. Since they
1802 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001803 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001804 unsigned Bytes = Flags.getByValSize();
1805 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1806 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001807 return DAG.getFrameIndex(FI, getPointerTy());
1808 } else {
1809 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001810 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001811 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1812 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001813 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001814 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001815 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001816}
1817
Dan Gohman475871a2008-07-27 21:46:04 +00001818SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001819X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001820 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001821 bool isVarArg,
1822 const SmallVectorImpl<ISD::InputArg> &Ins,
1823 DebugLoc dl,
1824 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001825 SmallVectorImpl<SDValue> &InVals)
1826 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001827 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001828 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001829
Gordon Henriksen86737662008-01-05 16:56:59 +00001830 const Function* Fn = MF.getFunction();
1831 if (Fn->hasExternalLinkage() &&
1832 Subtarget->isTargetCygMing() &&
1833 Fn->getName() == "main")
1834 FuncInfo->setForceFramePointer(true);
1835
Evan Cheng1bc78042006-04-26 01:20:17 +00001836 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001837 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001838 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001839 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001840
Chris Lattner29689432010-03-11 00:22:57 +00001841 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1842 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001843
Chris Lattner638402b2007-02-28 07:00:42 +00001844 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001845 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001846 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001847 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001848
1849 // Allocate shadow area for Win64
1850 if (IsWin64) {
1851 CCInfo.AllocateStack(32, 8);
1852 }
1853
Duncan Sands45907662010-10-31 13:21:44 +00001854 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001855
Chris Lattnerf39f7712007-02-28 05:46:49 +00001856 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001857 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001858 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1859 CCValAssign &VA = ArgLocs[i];
1860 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1861 // places.
1862 assert(VA.getValNo() != LastVal &&
1863 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001864 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001865 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001866
Chris Lattnerf39f7712007-02-28 05:46:49 +00001867 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001868 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001869 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001870 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001871 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001872 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001873 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001874 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001875 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001876 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001877 RC = &X86::FR64RegClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001878 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
Craig Topperc9099502012-04-20 06:31:50 +00001879 RC = &X86::VR256RegClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001880 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Craig Topperc9099502012-04-20 06:31:50 +00001881 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001882 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001883 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001884 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001885 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001886
Devang Patel68e6bee2011-02-21 23:21:26 +00001887 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001888 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001889
Chris Lattnerf39f7712007-02-28 05:46:49 +00001890 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1891 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1892 // right size.
1893 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001894 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001895 DAG.getValueType(VA.getValVT()));
1896 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001897 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001898 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001899 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001900 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001901
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001902 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001903 // Handle MMX values passed in XMM regs.
1904 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001905 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1906 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001907 } else
1908 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001909 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001910 } else {
1911 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001912 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001913 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001914
1915 // If value is passed via pointer - do a load.
1916 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001917 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001918 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001919
Dan Gohman98ca4f22009-08-05 01:29:28 +00001920 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001921 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001922
Dan Gohman61a92132008-04-21 23:59:07 +00001923 // The x86-64 ABI for returning structs by value requires that we copy
1924 // the sret argument into %rax for the return. Save the argument into
1925 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001926 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001927 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1928 unsigned Reg = FuncInfo->getSRetReturnReg();
1929 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001930 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001931 FuncInfo->setSRetReturnReg(Reg);
1932 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001933 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001934 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001935 }
1936
Chris Lattnerf39f7712007-02-28 05:46:49 +00001937 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001938 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001939 if (FuncIsMadeTailCallSafe(CallConv,
1940 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001941 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001942
Evan Cheng1bc78042006-04-26 01:20:17 +00001943 // If the function takes variable number of arguments, make a frame index for
1944 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001945 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001946 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1947 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001948 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001949 }
1950 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001951 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1952
1953 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001954 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001955 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001956 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001957 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001958 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1959 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001960 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001961 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1962 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1963 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001964 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001965 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001966
1967 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001968 // The XMM registers which might contain var arg parameters are shadowed
1969 // in their paired GPR. So we only need to save the GPR to their home
1970 // slots.
1971 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001972 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001973 } else {
1974 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1975 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001976
Chad Rosier30450e82011-12-22 22:35:21 +00001977 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1978 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001979 }
1980 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1981 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001982
Devang Patel578efa92009-06-05 21:57:13 +00001983 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001984 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001985 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001986 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1987 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001988 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001989 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001990 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001991 // Kernel mode asks for SSE to be disabled, so don't push them
1992 // on the stack.
1993 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001994
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001995 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001996 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001997 // Get to the caller-allocated home save location. Add 8 to account
1998 // for the return address.
1999 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002000 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002001 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002002 // Fixup to set vararg frame on shadow area (4 x i64).
2003 if (NumIntRegs < 4)
2004 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002005 } else {
2006 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00002007 // registers, then we must store them to their spots on the stack so
2008 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002009 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
2010 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
2011 FuncInfo->setRegSaveFrameIndex(
2012 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00002013 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002014 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002015
Gordon Henriksen86737662008-01-05 16:56:59 +00002016 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002017 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002018 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2019 getPointerTy());
2020 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002021 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002022 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2023 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002024 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002025 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002026 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002027 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002028 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002029 MachinePointerInfo::getFixedStack(
2030 FuncInfo->getRegSaveFrameIndex(), Offset),
2031 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002032 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002033 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002034 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002035
Dan Gohmanface41a2009-08-16 21:24:25 +00002036 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2037 // Now store the XMM (fp + vector) parameter registers.
2038 SmallVector<SDValue, 11> SaveXMMOps;
2039 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002040
Craig Topperc9099502012-04-20 06:31:50 +00002041 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002042 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2043 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002044
Dan Gohman1e93df62010-04-17 14:41:14 +00002045 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2046 FuncInfo->getRegSaveFrameIndex()));
2047 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2048 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002049
Dan Gohmanface41a2009-08-16 21:24:25 +00002050 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002051 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002052 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002053 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2054 SaveXMMOps.push_back(Val);
2055 }
2056 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2057 MVT::Other,
2058 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002059 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002060
2061 if (!MemOps.empty())
2062 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2063 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002064 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002065 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002066
Gordon Henriksen86737662008-01-05 16:56:59 +00002067 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002068 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2069 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002070 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002071 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002072 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002073 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002074 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2075 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002076 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002077 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002078
Gordon Henriksen86737662008-01-05 16:56:59 +00002079 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002080 // RegSaveFrameIndex is X86-64 only.
2081 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002082 if (CallConv == CallingConv::X86_FastCall ||
2083 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002084 // fastcc functions can't have varargs.
2085 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002086 }
Evan Cheng25caf632006-05-23 21:06:34 +00002087
Rafael Espindola76927d752011-08-30 19:39:58 +00002088 FuncInfo->setArgumentStackSize(StackSize);
2089
Dan Gohman98ca4f22009-08-05 01:29:28 +00002090 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002091}
2092
Dan Gohman475871a2008-07-27 21:46:04 +00002093SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002094X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2095 SDValue StackPtr, SDValue Arg,
2096 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002097 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002098 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002099 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002100 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002101 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002102 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002103 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002104
2105 return DAG.getStore(Chain, dl, Arg, PtrOff,
2106 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002107 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002108}
2109
Bill Wendling64e87322009-01-16 19:25:27 +00002110/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002111/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002112SDValue
2113X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002114 SDValue &OutRetAddr, SDValue Chain,
2115 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002116 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002117 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002118 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002119 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002120
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002121 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002122 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002123 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002124 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002125}
2126
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002127/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002128/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002129static SDValue
2130EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002131 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002132 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002133 // Store the return address to the appropriate stack slot.
2134 if (!FPDiff) return Chain;
2135 // Calculate the new stack slot for the return address.
2136 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002137 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002138 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002139 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002140 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002141 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002142 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002143 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002144 return Chain;
2145}
2146
Dan Gohman98ca4f22009-08-05 01:29:28 +00002147SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002148X86TargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002149 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002150 SelectionDAG &DAG = CLI.DAG;
2151 DebugLoc &dl = CLI.DL;
2152 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2153 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2154 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2155 SDValue Chain = CLI.Chain;
2156 SDValue Callee = CLI.Callee;
2157 CallingConv::ID CallConv = CLI.CallConv;
2158 bool &isTailCall = CLI.IsTailCall;
2159 bool isVarArg = CLI.IsVarArg;
2160
Dan Gohman98ca4f22009-08-05 01:29:28 +00002161 MachineFunction &MF = DAG.getMachineFunction();
2162 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002163 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002164 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002165 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002166 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002167
Nick Lewycky22de16d2012-01-19 00:34:10 +00002168 if (MF.getTarget().Options.DisableTailCalls)
2169 isTailCall = false;
2170
Evan Cheng5f941932010-02-05 02:21:12 +00002171 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002172 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002173 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2174 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002175 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002176
2177 // Sibcalls are automatically detected tailcalls which do not require
2178 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002179 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002180 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002181
2182 if (isTailCall)
2183 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002184 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002185
Chris Lattner29689432010-03-11 00:22:57 +00002186 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2187 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002188
Chris Lattner638402b2007-02-28 07:00:42 +00002189 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002190 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002191 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002192 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002193
2194 // Allocate shadow area for Win64
2195 if (IsWin64) {
2196 CCInfo.AllocateStack(32, 8);
2197 }
2198
Duncan Sands45907662010-10-31 13:21:44 +00002199 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002200
Chris Lattner423c5f42007-02-28 05:31:48 +00002201 // Get a count of how many bytes are to be pushed on the stack.
2202 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002203 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002204 // This is a sibcall. The memory operands are available in caller's
2205 // own caller's stack.
2206 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002207 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2208 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002209 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002210
Gordon Henriksen86737662008-01-05 16:56:59 +00002211 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002212 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002213 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002214 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002215 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2216 FPDiff = NumBytesCallerPushed - NumBytes;
2217
2218 // Set the delta of movement of the returnaddr stackslot.
2219 // But only set if delta is greater than previous delta.
2220 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2221 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2222 }
2223
Evan Chengf22f9b32010-02-06 03:28:46 +00002224 if (!IsSibcall)
2225 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002226
Dan Gohman475871a2008-07-27 21:46:04 +00002227 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002228 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002229 if (isTailCall && FPDiff)
2230 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2231 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002232
Dan Gohman475871a2008-07-27 21:46:04 +00002233 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2234 SmallVector<SDValue, 8> MemOpChains;
2235 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002236
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002237 // Walk the register/memloc assignments, inserting copies/loads. In the case
2238 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002239 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2240 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002241 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002242 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002243 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002244 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002245
Chris Lattner423c5f42007-02-28 05:31:48 +00002246 // Promote the value if needed.
2247 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002248 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002249 case CCValAssign::Full: break;
2250 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002251 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002252 break;
2253 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002254 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002255 break;
2256 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002257 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2258 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002259 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002260 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2261 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002262 } else
2263 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2264 break;
2265 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002266 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002267 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002268 case CCValAssign::Indirect: {
2269 // Store the argument.
2270 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002271 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002272 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002273 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002274 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002275 Arg = SpillSlot;
2276 break;
2277 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002278 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002279
Chris Lattner423c5f42007-02-28 05:31:48 +00002280 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002281 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2282 if (isVarArg && IsWin64) {
2283 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2284 // shadow reg if callee is a varargs function.
2285 unsigned ShadowReg = 0;
2286 switch (VA.getLocReg()) {
2287 case X86::XMM0: ShadowReg = X86::RCX; break;
2288 case X86::XMM1: ShadowReg = X86::RDX; break;
2289 case X86::XMM2: ShadowReg = X86::R8; break;
2290 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002291 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002292 if (ShadowReg)
2293 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002294 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002295 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002296 assert(VA.isMemLoc());
2297 if (StackPtr.getNode() == 0)
2298 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2299 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2300 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002301 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002302 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002303
Evan Cheng32fe1032006-05-25 00:59:30 +00002304 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002305 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002306 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002307
Chris Lattner88e1fd52009-07-09 04:24:46 +00002308 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002309 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2310 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002311 if (!isTailCall) {
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002312 RegsToPass.push_back(std::make_pair(unsigned(X86::EBX),
2313 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy())));
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002314 } else {
2315 // If we are tail calling and generating PIC/GOT style code load the
2316 // address of the callee into ECX. The value in ecx is used as target of
2317 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2318 // for tail calls on PIC/GOT architectures. Normally we would just put the
2319 // address of GOT into ebx and then call target@PLT. But for tail calls
2320 // ebx would be restored (since ebx is callee saved) before jumping to the
2321 // target@PLT.
2322
2323 // Note: The actual moving to ECX is done further down.
2324 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2325 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2326 !G->getGlobal()->hasProtectedVisibility())
2327 Callee = LowerGlobalAddress(Callee, DAG);
2328 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002329 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002330 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002331 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002332
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002333 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002334 // From AMD64 ABI document:
2335 // For calls that may call functions that use varargs or stdargs
2336 // (prototype-less calls or calls to functions containing ellipsis (...) in
2337 // the declaration) %al is used as hidden argument to specify the number
2338 // of SSE registers used. The contents of %al do not need to match exactly
2339 // the number of registers, but must be an ubound on the number of SSE
2340 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002341
Gordon Henriksen86737662008-01-05 16:56:59 +00002342 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002343 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002344 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2345 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2346 };
2347 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002348 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002349 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002350
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002351 RegsToPass.push_back(std::make_pair(unsigned(X86::AL),
2352 DAG.getConstant(NumXMMRegs, MVT::i8)));
Gordon Henriksen86737662008-01-05 16:56:59 +00002353 }
2354
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002355 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002356 if (isTailCall) {
2357 // Force all the incoming stack arguments to be loaded from the stack
2358 // before any new outgoing arguments are stored to the stack, because the
2359 // outgoing stack slots may alias the incoming argument stack slots, and
2360 // the alias isn't otherwise explicit. This is slightly more conservative
2361 // than necessary, because it means that each store effectively depends
2362 // on every argument instead of just those arguments it would clobber.
2363 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2364
Dan Gohman475871a2008-07-27 21:46:04 +00002365 SmallVector<SDValue, 8> MemOpChains2;
2366 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002367 int FI = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002368 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002369 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2370 CCValAssign &VA = ArgLocs[i];
2371 if (VA.isRegLoc())
2372 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002373 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002374 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002375 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002376 // Create frame index.
2377 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002378 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002379 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002380 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002381
Duncan Sands276dcbd2008-03-21 09:14:45 +00002382 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002383 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002384 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002385 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002386 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002387 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002388 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002389
Dan Gohman98ca4f22009-08-05 01:29:28 +00002390 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2391 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002392 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002393 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002394 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002395 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002396 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002397 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002398 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002399 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002400 }
2401 }
2402
2403 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002404 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002405 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002406
2407 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002408 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002409 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002410 }
2411
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002412 // Build a sequence of copy-to-reg nodes chained together with token chain
2413 // and flag operands which copy the outgoing args into registers.
2414 SDValue InFlag;
2415 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2416 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2417 RegsToPass[i].second, InFlag);
2418 InFlag = Chain.getValue(1);
2419 }
2420
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002421 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2422 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2423 // In the 64-bit large code model, we have to make all calls
2424 // through a register, since the call instruction's 32-bit
2425 // pc-relative offset may not be large enough to hold the whole
2426 // address.
2427 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002428 // If the callee is a GlobalAddress node (quite common, every direct call
2429 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2430 // it.
2431
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002432 // We should use extra load for direct calls to dllimported functions in
2433 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002434 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002435 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002436 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002437 bool ExtraLoad = false;
2438 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002439
Chris Lattner48a7d022009-07-09 05:02:21 +00002440 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2441 // external symbols most go through the PLT in PIC mode. If the symbol
2442 // has hidden or protected visibility, or if it is static or local, then
2443 // we don't need to use the PLT - we can directly call it.
2444 if (Subtarget->isTargetELF() &&
2445 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002446 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002447 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002448 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002449 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002450 (!Subtarget->getTargetTriple().isMacOSX() ||
2451 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002452 // PC-relative references to external symbols should go through $stub,
2453 // unless we're building with the leopard linker or later, which
2454 // automatically synthesizes these stubs.
2455 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002456 } else if (Subtarget->isPICStyleRIPRel() &&
2457 isa<Function>(GV) &&
2458 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2459 // If the function is marked as non-lazy, generate an indirect call
2460 // which loads from the GOT directly. This avoids runtime overhead
2461 // at the cost of eager binding (and one extra byte of encoding).
2462 OpFlags = X86II::MO_GOTPCREL;
2463 WrapperKind = X86ISD::WrapperRIP;
2464 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002465 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002466
Devang Patel0d881da2010-07-06 22:08:15 +00002467 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002468 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002469
2470 // Add a wrapper if needed.
2471 if (WrapperKind != ISD::DELETED_NODE)
2472 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2473 // Add extra indirection if needed.
2474 if (ExtraLoad)
2475 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2476 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002477 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002478 }
Bill Wendling056292f2008-09-16 21:48:12 +00002479 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002480 unsigned char OpFlags = 0;
2481
Evan Cheng1bf891a2010-12-01 22:59:46 +00002482 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2483 // external symbols should go through the PLT.
2484 if (Subtarget->isTargetELF() &&
2485 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2486 OpFlags = X86II::MO_PLT;
2487 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002488 (!Subtarget->getTargetTriple().isMacOSX() ||
2489 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002490 // PC-relative references to external symbols should go through $stub,
2491 // unless we're building with the leopard linker or later, which
2492 // automatically synthesizes these stubs.
2493 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002494 }
Eric Christopherfd179292009-08-27 18:07:15 +00002495
Chris Lattner48a7d022009-07-09 05:02:21 +00002496 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2497 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002498 }
2499
Chris Lattnerd96d0722007-02-25 06:40:16 +00002500 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002501 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002502 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002503
Evan Chengf22f9b32010-02-06 03:28:46 +00002504 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002505 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2506 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002507 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002508 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002509
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002510 Ops.push_back(Chain);
2511 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002512
Dan Gohman98ca4f22009-08-05 01:29:28 +00002513 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002514 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002515
Gordon Henriksen86737662008-01-05 16:56:59 +00002516 // Add argument registers to the end of the list so that they are known live
2517 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002518 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2519 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2520 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002521
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002522 // Add a register mask operand representing the call-preserved registers.
2523 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2524 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2525 assert(Mask && "Missing call preserved mask for calling convention");
2526 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002527
Gabor Greifba36cb52008-08-28 21:40:38 +00002528 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002529 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002530
Dan Gohman98ca4f22009-08-05 01:29:28 +00002531 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002532 // We used to do:
2533 //// If this is the first return lowered for this function, add the regs
2534 //// to the liveout set for the function.
2535 // This isn't right, although it's probably harmless on x86; liveouts
2536 // should be computed from returns not tail calls. Consider a void
2537 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002538 return DAG.getNode(X86ISD::TC_RETURN, dl,
2539 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002540 }
2541
Dale Johannesenace16102009-02-03 19:33:06 +00002542 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002543 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002544
Chris Lattner2d297092006-05-23 18:50:38 +00002545 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002546 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002547 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2548 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002549 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002550 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2551 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002552 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002553 // pops the hidden struct pointer, so we have to push it back.
2554 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002555 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002556 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002557 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002558 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002559
Gordon Henriksenae636f82008-01-03 16:47:34 +00002560 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002561 if (!IsSibcall) {
2562 Chain = DAG.getCALLSEQ_END(Chain,
2563 DAG.getIntPtrConstant(NumBytes, true),
2564 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2565 true),
2566 InFlag);
2567 InFlag = Chain.getValue(1);
2568 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002569
Chris Lattner3085e152007-02-25 08:59:22 +00002570 // Handle result values, copying them out of physregs into vregs that we
2571 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002572 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2573 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002574}
2575
Evan Cheng25ab6902006-09-08 06:48:29 +00002576
2577//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002578// Fast Calling Convention (tail call) implementation
2579//===----------------------------------------------------------------------===//
2580
2581// Like std call, callee cleans arguments, convention except that ECX is
2582// reserved for storing the tail called function address. Only 2 registers are
2583// free for argument passing (inreg). Tail call optimization is performed
2584// provided:
2585// * tailcallopt is enabled
2586// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002587// On X86_64 architecture with GOT-style position independent code only local
2588// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002589// To keep the stack aligned according to platform abi the function
2590// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2591// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002592// If a tail called function callee has more arguments than the caller the
2593// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002594// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002595// original REtADDR, but before the saved framepointer or the spilled registers
2596// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2597// stack layout:
2598// arg1
2599// arg2
2600// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002601// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002602// move area ]
2603// (possible EBP)
2604// ESI
2605// EDI
2606// local1 ..
2607
2608/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2609/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002610unsigned
2611X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2612 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002613 MachineFunction &MF = DAG.getMachineFunction();
2614 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002615 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002616 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002617 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002618 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002619 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002620 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2621 // Number smaller than 12 so just add the difference.
2622 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2623 } else {
2624 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002625 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002626 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002627 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002628 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002629}
2630
Evan Cheng5f941932010-02-05 02:21:12 +00002631/// MatchingStackOffset - Return true if the given stack call argument is
2632/// already available in the same position (relatively) of the caller's
2633/// incoming argument stack.
2634static
2635bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2636 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2637 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002638 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2639 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002640 if (Arg.getOpcode() == ISD::CopyFromReg) {
2641 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002642 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002643 return false;
2644 MachineInstr *Def = MRI->getVRegDef(VR);
2645 if (!Def)
2646 return false;
2647 if (!Flags.isByVal()) {
2648 if (!TII->isLoadFromStackSlot(Def, FI))
2649 return false;
2650 } else {
2651 unsigned Opcode = Def->getOpcode();
2652 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2653 Def->getOperand(1).isFI()) {
2654 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002655 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002656 } else
2657 return false;
2658 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002659 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2660 if (Flags.isByVal())
2661 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002662 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002663 // define @foo(%struct.X* %A) {
2664 // tail call @bar(%struct.X* byval %A)
2665 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002666 return false;
2667 SDValue Ptr = Ld->getBasePtr();
2668 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2669 if (!FINode)
2670 return false;
2671 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002672 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002673 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002674 FI = FINode->getIndex();
2675 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002676 } else
2677 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002678
Evan Cheng4cae1332010-03-05 08:38:04 +00002679 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002680 if (!MFI->isFixedObjectIndex(FI))
2681 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002682 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002683}
2684
Dan Gohman98ca4f22009-08-05 01:29:28 +00002685/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2686/// for tail call optimization. Targets which want to do tail call
2687/// optimization should implement this function.
2688bool
2689X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002690 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002691 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002692 bool isCalleeStructRet,
2693 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002694 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002695 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002696 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002697 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002698 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002699 CalleeCC != CallingConv::C)
2700 return false;
2701
Evan Cheng7096ae42010-01-29 06:45:59 +00002702 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002703 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002704 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002705 CallingConv::ID CallerCC = CallerF->getCallingConv();
2706 bool CCMatch = CallerCC == CalleeCC;
2707
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002708 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002709 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002710 return true;
2711 return false;
2712 }
2713
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002714 // Look for obvious safe cases to perform tail call optimization that do not
2715 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002716
Evan Cheng2c12cb42010-03-26 16:26:03 +00002717 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2718 // emit a special epilogue.
2719 if (RegInfo->needsStackRealignment(MF))
2720 return false;
2721
Evan Chenga375d472010-03-15 18:54:48 +00002722 // Also avoid sibcall optimization if either caller or callee uses struct
2723 // return semantics.
2724 if (isCalleeStructRet || isCallerStructRet)
2725 return false;
2726
Chad Rosier2416da32011-06-24 21:15:36 +00002727 // An stdcall caller is expected to clean up its arguments; the callee
2728 // isn't going to do that.
2729 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2730 return false;
2731
Chad Rosier871f6642011-05-18 19:59:50 +00002732 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002733 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002734 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002735
2736 // Optimizing for varargs on Win64 is unlikely to be safe without
2737 // additional testing.
2738 if (Subtarget->isTargetWin64())
2739 return false;
2740
Chad Rosier871f6642011-05-18 19:59:50 +00002741 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002742 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002743 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002744
Chad Rosier871f6642011-05-18 19:59:50 +00002745 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2746 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2747 if (!ArgLocs[i].isRegLoc())
2748 return false;
2749 }
2750
Chad Rosier30450e82011-12-22 22:35:21 +00002751 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2752 // stack. Therefore, if it's not used by the call it is not safe to optimize
2753 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002754 bool Unused = false;
2755 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2756 if (!Ins[i].Used) {
2757 Unused = true;
2758 break;
2759 }
2760 }
2761 if (Unused) {
2762 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002763 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002764 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002765 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002766 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002767 CCValAssign &VA = RVLocs[i];
2768 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2769 return false;
2770 }
2771 }
2772
Evan Cheng13617962010-04-30 01:12:32 +00002773 // If the calling conventions do not match, then we'd better make sure the
2774 // results are returned in the same way as what the caller expects.
2775 if (!CCMatch) {
2776 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002777 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002778 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002779 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2780
2781 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002782 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002783 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002784 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2785
2786 if (RVLocs1.size() != RVLocs2.size())
2787 return false;
2788 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2789 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2790 return false;
2791 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2792 return false;
2793 if (RVLocs1[i].isRegLoc()) {
2794 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2795 return false;
2796 } else {
2797 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2798 return false;
2799 }
2800 }
2801 }
2802
Evan Chenga6bff982010-01-30 01:22:00 +00002803 // If the callee takes no arguments then go on to check the results of the
2804 // call.
2805 if (!Outs.empty()) {
2806 // Check if stack adjustment is needed. For now, do not do this if any
2807 // argument is passed on the stack.
2808 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002809 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002810 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002811
2812 // Allocate shadow area for Win64
2813 if (Subtarget->isTargetWin64()) {
2814 CCInfo.AllocateStack(32, 8);
2815 }
2816
Duncan Sands45907662010-10-31 13:21:44 +00002817 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002818 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002819 MachineFunction &MF = DAG.getMachineFunction();
2820 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2821 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002822
2823 // Check if the arguments are already laid out in the right way as
2824 // the caller's fixed stack objects.
2825 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002826 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2827 const X86InstrInfo *TII =
2828 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002829 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2830 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002831 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002832 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002833 if (VA.getLocInfo() == CCValAssign::Indirect)
2834 return false;
2835 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002836 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2837 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002838 return false;
2839 }
2840 }
2841 }
Evan Cheng9c044672010-05-29 01:35:22 +00002842
2843 // If the tailcall address may be in a register, then make sure it's
2844 // possible to register allocate for it. In 32-bit, the call address can
2845 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002846 // callee-saved registers are restored. These happen to be the same
2847 // registers used to pass 'inreg' arguments so watch out for those.
2848 if (!Subtarget->is64Bit() &&
2849 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002850 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002851 unsigned NumInRegs = 0;
2852 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2853 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002854 if (!VA.isRegLoc())
2855 continue;
2856 unsigned Reg = VA.getLocReg();
2857 switch (Reg) {
2858 default: break;
2859 case X86::EAX: case X86::EDX: case X86::ECX:
2860 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002861 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002862 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002863 }
2864 }
2865 }
Evan Chenga6bff982010-01-30 01:22:00 +00002866 }
Evan Chengb1712452010-01-27 06:25:16 +00002867
Evan Cheng86809cc2010-02-03 03:28:02 +00002868 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002869}
2870
Dan Gohman3df24e62008-09-03 23:12:08 +00002871FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002872X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2873 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002874}
2875
2876
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002877//===----------------------------------------------------------------------===//
2878// Other Lowering Hooks
2879//===----------------------------------------------------------------------===//
2880
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002881static bool MayFoldLoad(SDValue Op) {
2882 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2883}
2884
2885static bool MayFoldIntoStore(SDValue Op) {
2886 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2887}
2888
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002889static bool isTargetShuffle(unsigned Opcode) {
2890 switch(Opcode) {
2891 default: return false;
2892 case X86ISD::PSHUFD:
2893 case X86ISD::PSHUFHW:
2894 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002895 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002896 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002897 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002898 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002899 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002900 case X86ISD::MOVLPS:
2901 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002902 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002903 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002904 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002905 case X86ISD::MOVSS:
2906 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002907 case X86ISD::UNPCKL:
2908 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002909 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002910 case X86ISD::VPERM2X128:
Craig Topperbdcbcb32012-05-06 18:54:26 +00002911 case X86ISD::VPERMI:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002912 return true;
2913 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002914}
2915
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002916static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002917 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002918 switch(Opc) {
2919 default: llvm_unreachable("Unknown x86 shuffle node");
2920 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002921 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002922 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002923 return DAG.getNode(Opc, dl, VT, V1);
2924 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002925}
2926
2927static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002928 SDValue V1, unsigned TargetMask,
2929 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002930 switch(Opc) {
2931 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002932 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002933 case X86ISD::PSHUFHW:
2934 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002935 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00002936 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002937 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2938 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002939}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002940
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002941static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002942 SDValue V1, SDValue V2, unsigned TargetMask,
2943 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002944 switch(Opc) {
2945 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002946 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002947 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002948 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002949 return DAG.getNode(Opc, dl, VT, V1, V2,
2950 DAG.getConstant(TargetMask, MVT::i8));
2951 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002952}
2953
2954static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2955 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2956 switch(Opc) {
2957 default: llvm_unreachable("Unknown x86 shuffle node");
2958 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002959 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002960 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002961 case X86ISD::MOVLPS:
2962 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002963 case X86ISD::MOVSS:
2964 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002965 case X86ISD::UNPCKL:
2966 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002967 return DAG.getNode(Opc, dl, VT, V1, V2);
2968 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002969}
2970
Dan Gohmand858e902010-04-17 15:26:15 +00002971SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002972 MachineFunction &MF = DAG.getMachineFunction();
2973 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2974 int ReturnAddrIndex = FuncInfo->getRAIndex();
2975
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002976 if (ReturnAddrIndex == 0) {
2977 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002978 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002979 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002980 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002981 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002982 }
2983
Evan Cheng25ab6902006-09-08 06:48:29 +00002984 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002985}
2986
2987
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002988bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2989 bool hasSymbolicDisplacement) {
2990 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002991 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002992 return false;
2993
2994 // If we don't have a symbolic displacement - we don't have any extra
2995 // restrictions.
2996 if (!hasSymbolicDisplacement)
2997 return true;
2998
2999 // FIXME: Some tweaks might be needed for medium code model.
3000 if (M != CodeModel::Small && M != CodeModel::Kernel)
3001 return false;
3002
3003 // For small code model we assume that latest object is 16MB before end of 31
3004 // bits boundary. We may also accept pretty large negative constants knowing
3005 // that all objects are in the positive half of address space.
3006 if (M == CodeModel::Small && Offset < 16*1024*1024)
3007 return true;
3008
3009 // For kernel code model we know that all object resist in the negative half
3010 // of 32bits address space. We may not accept negative offsets, since they may
3011 // be just off and we may accept pretty large positive ones.
3012 if (M == CodeModel::Kernel && Offset > 0)
3013 return true;
3014
3015 return false;
3016}
3017
Evan Chengef41ff62011-06-23 17:54:54 +00003018/// isCalleePop - Determines whether the callee is required to pop its
3019/// own arguments. Callee pop is necessary to support tail calls.
3020bool X86::isCalleePop(CallingConv::ID CallingConv,
3021 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3022 if (IsVarArg)
3023 return false;
3024
3025 switch (CallingConv) {
3026 default:
3027 return false;
3028 case CallingConv::X86_StdCall:
3029 return !is64Bit;
3030 case CallingConv::X86_FastCall:
3031 return !is64Bit;
3032 case CallingConv::X86_ThisCall:
3033 return !is64Bit;
3034 case CallingConv::Fast:
3035 return TailCallOpt;
3036 case CallingConv::GHC:
3037 return TailCallOpt;
3038 }
3039}
3040
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003041/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3042/// specific condition code, returning the condition code and the LHS/RHS of the
3043/// comparison to make.
3044static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3045 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003046 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003047 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3048 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3049 // X > -1 -> X == 0, jump !sign.
3050 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003051 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003052 }
3053 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003054 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003055 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003056 }
3057 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003058 // X < 1 -> X <= 0
3059 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003060 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003061 }
Evan Cheng98819c92012-07-16 19:35:43 +00003062 if (SetCCOpcode == ISD::SETULT || SetCCOpcode == ISD::SETUGE) {
3063 unsigned TrailZeros = RHSC->getAPIntValue().countTrailingZeros();
3064 if (TrailZeros >= 32) {
3065 // The constant doesn't fit in cmp immediate field. Right shift LHS by
3066 // the # of trailing zeros and truncate it to 32-bit. Then compare
3067 // against shifted RHS.
3068 assert(LHS.getValueType() == MVT::i64 && "Expecting a 64-bit cmp!");
3069 DebugLoc dl = LHS.getDebugLoc();
3070 LHS = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
3071 DAG.getNode(ISD::SRL, dl, MVT::i64, LHS,
3072 DAG.getConstant(TrailZeros, MVT::i8)));
3073 uint64_t C = RHSC->getZExtValue() >> TrailZeros;
3074
3075 if (SetCCOpcode == ISD::SETULT) {
3076 // X < 0x300000000 -> (X >> 32) < 3
3077 // X < 0x100000000 -> (X >> 32) == 0
3078 // X < 0x200000000 -> (X >> 33) == 0
3079 if (C == 1) {
3080 RHS = DAG.getConstant(0, MVT::i32);
3081 return X86::COND_E;
3082 }
3083 RHS = DAG.getConstant(C, MVT::i32);
3084 return X86::COND_B;
3085 } else /* SetCCOpcode == ISD::SETUGE */ {
3086 // X >= 0x100000000 -> (X >> 32) >= 1
3087 RHS = DAG.getConstant(C, MVT::i32);
3088 return X86::COND_AE;
3089 }
3090 }
3091 }
3092 if (SetCCOpcode == ISD::SETUGT) {
3093 unsigned TrailOnes = RHSC->getAPIntValue().countTrailingOnes();
3094 if (TrailOnes >= 32 && !RHSC->isAllOnesValue()) {
3095 assert(LHS.getValueType() == MVT::i64 && "Expecting a 64-bit cmp!");
3096 DebugLoc dl = LHS.getDebugLoc();
3097 LHS = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
3098 DAG.getNode(ISD::SRL, dl, MVT::i64, LHS,
3099 DAG.getConstant(TrailOnes, MVT::i8)));
3100 uint64_t C = (RHSC->getZExtValue()+1) >> TrailOnes;
3101 // X > 0x0ffffffff -> (X >> 32) >= 1
3102 RHS = DAG.getConstant(C, MVT::i32);
3103 return X86::COND_AE;
3104 }
3105 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003106 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003107
Evan Chengd9558e02006-01-06 00:43:03 +00003108 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003109 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003110 case ISD::SETEQ: return X86::COND_E;
3111 case ISD::SETGT: return X86::COND_G;
3112 case ISD::SETGE: return X86::COND_GE;
3113 case ISD::SETLT: return X86::COND_L;
3114 case ISD::SETLE: return X86::COND_LE;
3115 case ISD::SETNE: return X86::COND_NE;
3116 case ISD::SETULT: return X86::COND_B;
3117 case ISD::SETUGT: return X86::COND_A;
3118 case ISD::SETULE: return X86::COND_BE;
3119 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003120 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003121 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003122
Chris Lattner4c78e022008-12-23 23:42:27 +00003123 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003124
Chris Lattner4c78e022008-12-23 23:42:27 +00003125 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003126 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3127 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003128 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3129 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003130 }
3131
Chris Lattner4c78e022008-12-23 23:42:27 +00003132 switch (SetCCOpcode) {
3133 default: break;
3134 case ISD::SETOLT:
3135 case ISD::SETOLE:
3136 case ISD::SETUGT:
3137 case ISD::SETUGE:
3138 std::swap(LHS, RHS);
3139 break;
3140 }
3141
3142 // On a floating point condition, the flags are set as follows:
3143 // ZF PF CF op
3144 // 0 | 0 | 0 | X > Y
3145 // 0 | 0 | 1 | X < Y
3146 // 1 | 0 | 0 | X == Y
3147 // 1 | 1 | 1 | unordered
3148 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003149 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003150 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003151 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003152 case ISD::SETOLT: // flipped
3153 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003154 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003155 case ISD::SETOLE: // flipped
3156 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003157 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003158 case ISD::SETUGT: // flipped
3159 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003160 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003161 case ISD::SETUGE: // flipped
3162 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003163 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003164 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003165 case ISD::SETNE: return X86::COND_NE;
3166 case ISD::SETUO: return X86::COND_P;
3167 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003168 case ISD::SETOEQ:
3169 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003170 }
Evan Chengd9558e02006-01-06 00:43:03 +00003171}
3172
Evan Cheng4a460802006-01-11 00:33:36 +00003173/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3174/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003175/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003176static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003177 switch (X86CC) {
3178 default:
3179 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003180 case X86::COND_B:
3181 case X86::COND_BE:
3182 case X86::COND_E:
3183 case X86::COND_P:
3184 case X86::COND_A:
3185 case X86::COND_AE:
3186 case X86::COND_NE:
3187 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003188 return true;
3189 }
3190}
3191
Evan Chengeb2f9692009-10-27 19:56:55 +00003192/// isFPImmLegal - Returns true if the target can instruction select the
3193/// specified FP immediate natively. If false, the legalizer will
3194/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003195bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003196 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3197 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3198 return true;
3199 }
3200 return false;
3201}
3202
Nate Begeman9008ca62009-04-27 18:41:29 +00003203/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3204/// the specified range (L, H].
3205static bool isUndefOrInRange(int Val, int Low, int Hi) {
3206 return (Val < 0) || (Val >= Low && Val < Hi);
3207}
3208
3209/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3210/// specified value.
3211static bool isUndefOrEqual(int Val, int CmpVal) {
3212 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003213 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003214 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003215}
3216
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003217/// isSequentialOrUndefInRange - Return true if every element in Mask, beginning
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003218/// from position Pos and ending in Pos+Size, falls within the specified
3219/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003220static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Craig Topperb6072642012-05-03 07:26:59 +00003221 unsigned Pos, unsigned Size, int Low) {
3222 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003223 if (!isUndefOrEqual(Mask[i], Low))
3224 return false;
3225 return true;
3226}
3227
Nate Begeman9008ca62009-04-27 18:41:29 +00003228/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3229/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3230/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003231static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003232 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003233 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003234 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003235 return (Mask[0] < 2 && Mask[1] < 2);
3236 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003237}
3238
Nate Begeman9008ca62009-04-27 18:41:29 +00003239/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3240/// is suitable for input to PSHUFHW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003241static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3242 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng0188ecb2006-03-22 18:59:22 +00003243 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003244
Nate Begeman9008ca62009-04-27 18:41:29 +00003245 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003246 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3247 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003248
Evan Cheng506d3df2006-03-29 23:07:14 +00003249 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003250 for (unsigned i = 4; i != 8; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003251 if (!isUndefOrInRange(Mask[i], 4, 8))
Evan Cheng506d3df2006-03-29 23:07:14 +00003252 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003253
Craig Toppera9a568a2012-05-02 08:03:44 +00003254 if (VT == MVT::v16i16) {
3255 // Lower quadword copied in order or undef.
3256 if (!isSequentialOrUndefInRange(Mask, 8, 4, 8))
3257 return false;
3258
3259 // Upper quadword shuffled.
3260 for (unsigned i = 12; i != 16; ++i)
3261 if (!isUndefOrInRange(Mask[i], 12, 16))
3262 return false;
3263 }
3264
Evan Cheng506d3df2006-03-29 23:07:14 +00003265 return true;
3266}
3267
Nate Begeman9008ca62009-04-27 18:41:29 +00003268/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3269/// is suitable for input to PSHUFLW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003270static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3271 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng506d3df2006-03-29 23:07:14 +00003272 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003273
Rafael Espindola15684b22009-04-24 12:40:33 +00003274 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003275 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3276 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003277
Rafael Espindola15684b22009-04-24 12:40:33 +00003278 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003279 for (unsigned i = 0; i != 4; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003280 if (!isUndefOrInRange(Mask[i], 0, 4))
Rafael Espindola15684b22009-04-24 12:40:33 +00003281 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003282
Craig Toppera9a568a2012-05-02 08:03:44 +00003283 if (VT == MVT::v16i16) {
3284 // Upper quadword copied in order.
3285 if (!isSequentialOrUndefInRange(Mask, 12, 4, 12))
3286 return false;
3287
3288 // Lower quadword shuffled.
3289 for (unsigned i = 8; i != 12; ++i)
3290 if (!isUndefOrInRange(Mask[i], 8, 12))
3291 return false;
3292 }
3293
Rafael Espindola15684b22009-04-24 12:40:33 +00003294 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003295}
3296
Nate Begemana09008b2009-10-19 02:17:23 +00003297/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3298/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003299static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3300 const X86Subtarget *Subtarget) {
3301 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3302 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003303 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003304
Craig Topper0e2037b2012-01-20 05:53:00 +00003305 unsigned NumElts = VT.getVectorNumElements();
3306 unsigned NumLanes = VT.getSizeInBits()/128;
3307 unsigned NumLaneElts = NumElts/NumLanes;
3308
3309 // Do not handle 64-bit element shuffles with palignr.
3310 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003311 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003312
Craig Topper0e2037b2012-01-20 05:53:00 +00003313 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3314 unsigned i;
3315 for (i = 0; i != NumLaneElts; ++i) {
3316 if (Mask[i+l] >= 0)
3317 break;
3318 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003319
Craig Topper0e2037b2012-01-20 05:53:00 +00003320 // Lane is all undef, go to next lane
3321 if (i == NumLaneElts)
3322 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003323
Craig Topper0e2037b2012-01-20 05:53:00 +00003324 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003325
Craig Topper0e2037b2012-01-20 05:53:00 +00003326 // Make sure its in this lane in one of the sources
3327 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3328 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003329 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003330
3331 // If not lane 0, then we must match lane 0
3332 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3333 return false;
3334
3335 // Correct second source to be contiguous with first source
3336 if (Start >= (int)NumElts)
3337 Start -= NumElts - NumLaneElts;
3338
3339 // Make sure we're shifting in the right direction.
3340 if (Start <= (int)(i+l))
3341 return false;
3342
3343 Start -= i;
3344
3345 // Check the rest of the elements to see if they are consecutive.
3346 for (++i; i != NumLaneElts; ++i) {
3347 int Idx = Mask[i+l];
3348
3349 // Make sure its in this lane
3350 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3351 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3352 return false;
3353
3354 // If not lane 0, then we must match lane 0
3355 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3356 return false;
3357
3358 if (Idx >= (int)NumElts)
3359 Idx -= NumElts - NumLaneElts;
3360
3361 if (!isUndefOrEqual(Idx, Start+i))
3362 return false;
3363
3364 }
Nate Begemana09008b2009-10-19 02:17:23 +00003365 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003366
Nate Begemana09008b2009-10-19 02:17:23 +00003367 return true;
3368}
3369
Craig Topper1a7700a2012-01-19 08:19:12 +00003370/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3371/// the two vector operands have swapped position.
3372static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3373 unsigned NumElems) {
3374 for (unsigned i = 0; i != NumElems; ++i) {
3375 int idx = Mask[i];
3376 if (idx < 0)
3377 continue;
3378 else if (idx < (int)NumElems)
3379 Mask[i] = idx + NumElems;
3380 else
3381 Mask[i] = idx - NumElems;
3382 }
3383}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003384
Craig Topper1a7700a2012-01-19 08:19:12 +00003385/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3386/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3387/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3388/// reverse of what x86 shuffles want.
3389static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3390 bool Commuted = false) {
3391 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003392 return false;
3393
Craig Topper1a7700a2012-01-19 08:19:12 +00003394 unsigned NumElems = VT.getVectorNumElements();
3395 unsigned NumLanes = VT.getSizeInBits()/128;
3396 unsigned NumLaneElems = NumElems/NumLanes;
3397
3398 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003399 return false;
3400
3401 // VSHUFPSY divides the resulting vector into 4 chunks.
3402 // The sources are also splitted into 4 chunks, and each destination
3403 // chunk must come from a different source chunk.
3404 //
3405 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3406 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3407 //
3408 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3409 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3410 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003411 // VSHUFPDY divides the resulting vector into 4 chunks.
3412 // The sources are also splitted into 4 chunks, and each destination
3413 // chunk must come from a different source chunk.
3414 //
3415 // SRC1 => X3 X2 X1 X0
3416 // SRC2 => Y3 Y2 Y1 Y0
3417 //
3418 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3419 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003420 unsigned HalfLaneElems = NumLaneElems/2;
3421 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3422 for (unsigned i = 0; i != NumLaneElems; ++i) {
3423 int Idx = Mask[i+l];
3424 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3425 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3426 return false;
3427 // For VSHUFPSY, the mask of the second half must be the same as the
3428 // first but with the appropriate offsets. This works in the same way as
3429 // VPERMILPS works with masks.
3430 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3431 continue;
3432 if (!isUndefOrEqual(Idx, Mask[i]+l))
3433 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003434 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003435 }
3436
3437 return true;
3438}
3439
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003440/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3441/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003442static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003443 unsigned NumElems = VT.getVectorNumElements();
3444
3445 if (VT.getSizeInBits() != 128)
3446 return false;
3447
3448 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003449 return false;
3450
Evan Cheng2064a2b2006-03-28 06:50:32 +00003451 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003452 return isUndefOrEqual(Mask[0], 6) &&
3453 isUndefOrEqual(Mask[1], 7) &&
3454 isUndefOrEqual(Mask[2], 2) &&
3455 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003456}
3457
Nate Begeman0b10b912009-11-07 23:17:15 +00003458/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3459/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3460/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003461static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003462 unsigned NumElems = VT.getVectorNumElements();
3463
3464 if (VT.getSizeInBits() != 128)
3465 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003466
Nate Begeman0b10b912009-11-07 23:17:15 +00003467 if (NumElems != 4)
3468 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003469
Craig Topperdd637ae2012-02-19 05:41:45 +00003470 return isUndefOrEqual(Mask[0], 2) &&
3471 isUndefOrEqual(Mask[1], 3) &&
3472 isUndefOrEqual(Mask[2], 2) &&
3473 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003474}
3475
Evan Cheng5ced1d82006-04-06 23:23:56 +00003476/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3477/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003478static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003479 if (VT.getSizeInBits() != 128)
3480 return false;
3481
Craig Topperdd637ae2012-02-19 05:41:45 +00003482 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003483
Evan Cheng5ced1d82006-04-06 23:23:56 +00003484 if (NumElems != 2 && NumElems != 4)
3485 return false;
3486
Chad Rosier238ae312012-04-30 17:47:15 +00003487 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003488 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003489 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003490
Chad Rosier238ae312012-04-30 17:47:15 +00003491 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003492 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003493 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003494
3495 return true;
3496}
3497
Nate Begeman0b10b912009-11-07 23:17:15 +00003498/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3499/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003500static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3501 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003502
David Greenea20244d2011-03-02 17:23:43 +00003503 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003504 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003505 return false;
3506
Chad Rosier238ae312012-04-30 17:47:15 +00003507 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003508 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003509 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003510
Chad Rosier238ae312012-04-30 17:47:15 +00003511 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3512 if (!isUndefOrEqual(Mask[i + e], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003513 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003514
3515 return true;
3516}
3517
Elena Demikhovsky15963732012-06-26 08:04:10 +00003518//
3519// Some special combinations that can be optimized.
3520//
3521static
3522SDValue Compact8x32ShuffleNode(ShuffleVectorSDNode *SVOp,
3523 SelectionDAG &DAG) {
3524 EVT VT = SVOp->getValueType(0);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003525 DebugLoc dl = SVOp->getDebugLoc();
3526
3527 if (VT != MVT::v8i32 && VT != MVT::v8f32)
3528 return SDValue();
3529
3530 ArrayRef<int> Mask = SVOp->getMask();
3531
3532 // These are the special masks that may be optimized.
3533 static const int MaskToOptimizeEven[] = {0, 8, 2, 10, 4, 12, 6, 14};
3534 static const int MaskToOptimizeOdd[] = {1, 9, 3, 11, 5, 13, 7, 15};
3535 bool MatchEvenMask = true;
3536 bool MatchOddMask = true;
3537 for (int i=0; i<8; ++i) {
3538 if (!isUndefOrEqual(Mask[i], MaskToOptimizeEven[i]))
3539 MatchEvenMask = false;
3540 if (!isUndefOrEqual(Mask[i], MaskToOptimizeOdd[i]))
3541 MatchOddMask = false;
3542 }
3543 static const int CompactionMaskEven[] = {0, 2, -1, -1, 4, 6, -1, -1};
3544 static const int CompactionMaskOdd [] = {1, 3, -1, -1, 5, 7, -1, -1};
3545
3546 const int *CompactionMask;
3547 if (MatchEvenMask)
3548 CompactionMask = CompactionMaskEven;
3549 else if (MatchOddMask)
3550 CompactionMask = CompactionMaskOdd;
3551 else
3552 return SDValue();
3553
3554 SDValue UndefNode = DAG.getNode(ISD::UNDEF, dl, VT);
3555
3556 SDValue Op0 = DAG.getVectorShuffle(VT, dl, SVOp->getOperand(0),
3557 UndefNode, CompactionMask);
3558 SDValue Op1 = DAG.getVectorShuffle(VT, dl, SVOp->getOperand(1),
3559 UndefNode, CompactionMask);
3560 static const int UnpackMask[] = {0, 8, 1, 9, 4, 12, 5, 13};
3561 return DAG.getVectorShuffle(VT, dl, Op0, Op1, UnpackMask);
3562}
3563
Evan Cheng0038e592006-03-28 00:39:58 +00003564/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3565/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003566static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003567 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003568 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003569
3570 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3571 "Unsupported vector type for unpckh");
3572
Craig Topper6347e862011-11-21 06:57:39 +00003573 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003574 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003575 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003576
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003577 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3578 // independently on 128-bit lanes.
3579 unsigned NumLanes = VT.getSizeInBits()/128;
3580 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003581
Craig Topper94438ba2011-12-16 08:06:31 +00003582 for (unsigned l = 0; l != NumLanes; ++l) {
3583 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3584 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003585 i += 2, ++j) {
3586 int BitI = Mask[i];
3587 int BitI1 = Mask[i+1];
3588 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003589 return false;
David Greenea20244d2011-03-02 17:23:43 +00003590 if (V2IsSplat) {
3591 if (!isUndefOrEqual(BitI1, NumElts))
3592 return false;
3593 } else {
3594 if (!isUndefOrEqual(BitI1, j + NumElts))
3595 return false;
3596 }
Evan Cheng39623da2006-04-20 08:58:49 +00003597 }
Evan Cheng0038e592006-03-28 00:39:58 +00003598 }
David Greenea20244d2011-03-02 17:23:43 +00003599
Evan Cheng0038e592006-03-28 00:39:58 +00003600 return true;
3601}
3602
Evan Cheng4fcb9222006-03-28 02:43:26 +00003603/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3604/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003605static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003606 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003607 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003608
3609 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3610 "Unsupported vector type for unpckh");
3611
Craig Topper6347e862011-11-21 06:57:39 +00003612 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003613 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003614 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003615
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003616 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3617 // independently on 128-bit lanes.
3618 unsigned NumLanes = VT.getSizeInBits()/128;
3619 unsigned NumLaneElts = NumElts/NumLanes;
3620
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003621 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003622 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3623 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003624 int BitI = Mask[i];
3625 int BitI1 = Mask[i+1];
3626 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003627 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003628 if (V2IsSplat) {
3629 if (isUndefOrEqual(BitI1, NumElts))
3630 return false;
3631 } else {
3632 if (!isUndefOrEqual(BitI1, j+NumElts))
3633 return false;
3634 }
Evan Cheng39623da2006-04-20 08:58:49 +00003635 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003636 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003637 return true;
3638}
3639
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003640/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3641/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3642/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003643static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003644 bool HasAVX2) {
3645 unsigned NumElts = VT.getVectorNumElements();
3646
3647 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3648 "Unsupported vector type for unpckh");
3649
3650 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3651 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003652 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003653
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003654 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3655 // FIXME: Need a better way to get rid of this, there's no latency difference
3656 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3657 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003658 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003659 return false;
3660
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003661 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3662 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003663 unsigned NumLanes = VT.getSizeInBits()/128;
3664 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003665
Craig Topper94438ba2011-12-16 08:06:31 +00003666 for (unsigned l = 0; l != NumLanes; ++l) {
3667 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3668 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003669 i += 2, ++j) {
3670 int BitI = Mask[i];
3671 int BitI1 = Mask[i+1];
3672
3673 if (!isUndefOrEqual(BitI, j))
3674 return false;
3675 if (!isUndefOrEqual(BitI1, j))
3676 return false;
3677 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003678 }
David Greenea20244d2011-03-02 17:23:43 +00003679
Rafael Espindola15684b22009-04-24 12:40:33 +00003680 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003681}
3682
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003683/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3684/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3685/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003686static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003687 unsigned NumElts = VT.getVectorNumElements();
3688
3689 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3690 "Unsupported vector type for unpckh");
3691
3692 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3693 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003694 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003695
Craig Topper94438ba2011-12-16 08:06:31 +00003696 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3697 // independently on 128-bit lanes.
3698 unsigned NumLanes = VT.getSizeInBits()/128;
3699 unsigned NumLaneElts = NumElts/NumLanes;
3700
3701 for (unsigned l = 0; l != NumLanes; ++l) {
3702 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3703 i != (l+1)*NumLaneElts; i += 2, ++j) {
3704 int BitI = Mask[i];
3705 int BitI1 = Mask[i+1];
3706 if (!isUndefOrEqual(BitI, j))
3707 return false;
3708 if (!isUndefOrEqual(BitI1, j))
3709 return false;
3710 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003711 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003712 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003713}
3714
Evan Cheng017dcc62006-04-21 01:05:10 +00003715/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3716/// specifies a shuffle of elements that is suitable for input to MOVSS,
3717/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003718static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003719 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003720 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003721 if (VT.getSizeInBits() == 256)
3722 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003723
Craig Topperc612d792012-01-02 09:17:37 +00003724 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003725
Nate Begeman9008ca62009-04-27 18:41:29 +00003726 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003727 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003728
Craig Topperc612d792012-01-02 09:17:37 +00003729 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003730 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003731 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003732
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003733 return true;
3734}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003735
Craig Topper70b883b2011-11-28 10:14:51 +00003736/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003737/// as permutations between 128-bit chunks or halves. As an example: this
3738/// shuffle bellow:
3739/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3740/// The first half comes from the second half of V1 and the second half from the
3741/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003742static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003743 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003744 return false;
3745
3746 // The shuffle result is divided into half A and half B. In total the two
3747 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3748 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003749 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003750 bool MatchA = false, MatchB = false;
3751
3752 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003753 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003754 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3755 MatchA = true;
3756 break;
3757 }
3758 }
3759
3760 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003761 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003762 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3763 MatchB = true;
3764 break;
3765 }
3766 }
3767
3768 return MatchA && MatchB;
3769}
3770
Craig Topper70b883b2011-11-28 10:14:51 +00003771/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3772/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003773static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003774 EVT VT = SVOp->getValueType(0);
3775
Craig Topperc612d792012-01-02 09:17:37 +00003776 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003777
Craig Topperc612d792012-01-02 09:17:37 +00003778 unsigned FstHalf = 0, SndHalf = 0;
3779 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003780 if (SVOp->getMaskElt(i) > 0) {
3781 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3782 break;
3783 }
3784 }
Craig Topperc612d792012-01-02 09:17:37 +00003785 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003786 if (SVOp->getMaskElt(i) > 0) {
3787 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3788 break;
3789 }
3790 }
3791
3792 return (FstHalf | (SndHalf << 4));
3793}
3794
Craig Topper70b883b2011-11-28 10:14:51 +00003795/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003796/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3797/// Note that VPERMIL mask matching is different depending whether theunderlying
3798/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3799/// to the same elements of the low, but to the higher half of the source.
3800/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003801/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003802static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003803 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003804 return false;
3805
Craig Topperc612d792012-01-02 09:17:37 +00003806 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003807 // Only match 256-bit with 32/64-bit types
3808 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003809 return false;
3810
Craig Topperc612d792012-01-02 09:17:37 +00003811 unsigned NumLanes = VT.getSizeInBits()/128;
3812 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003813 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003814 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003815 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003816 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003817 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003818 continue;
3819 // VPERMILPS handling
3820 if (Mask[i] < 0)
3821 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003822 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003823 return false;
3824 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003825 }
3826
3827 return true;
3828}
3829
Craig Topper5aaffa82012-02-19 02:53:47 +00003830/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003831/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003832/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003833static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003834 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003835 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003836 if (VT.getSizeInBits() == 256)
3837 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003838 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003839 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003840
Nate Begeman9008ca62009-04-27 18:41:29 +00003841 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003842 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003843
Craig Topperc612d792012-01-02 09:17:37 +00003844 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003845 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3846 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3847 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003848 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003849
Evan Cheng39623da2006-04-20 08:58:49 +00003850 return true;
3851}
3852
Evan Chengd9539472006-04-14 21:59:03 +00003853/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3854/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003855/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003856static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003857 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003858 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003859 return false;
3860
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003861 unsigned NumElems = VT.getVectorNumElements();
3862
3863 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3864 (VT.getSizeInBits() == 256 && NumElems != 8))
3865 return false;
3866
3867 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003868 for (unsigned i = 0; i != NumElems; i += 2)
3869 if (!isUndefOrEqual(Mask[i], i+1) ||
3870 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003871 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003872
3873 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003874}
3875
3876/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3877/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003878/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003879static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003880 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003881 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003882 return false;
3883
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003884 unsigned NumElems = VT.getVectorNumElements();
3885
3886 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3887 (VT.getSizeInBits() == 256 && NumElems != 8))
3888 return false;
3889
3890 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003891 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003892 if (!isUndefOrEqual(Mask[i], i) ||
3893 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003894 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003895
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003896 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003897}
3898
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003899/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3900/// specifies a shuffle of elements that is suitable for input to 256-bit
3901/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003902static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003903 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003904
Craig Topperbeabc6c2011-12-05 06:56:46 +00003905 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003906 return false;
3907
Craig Topperc612d792012-01-02 09:17:37 +00003908 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003909 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003910 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003911 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003912 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003913 return false;
3914 return true;
3915}
3916
Evan Cheng0b457f02008-09-25 20:50:48 +00003917/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003918/// specifies a shuffle of elements that is suitable for input to 128-bit
3919/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003920static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003921 if (VT.getSizeInBits() != 128)
3922 return false;
3923
Craig Topperc612d792012-01-02 09:17:37 +00003924 unsigned e = VT.getVectorNumElements() / 2;
3925 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003926 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003927 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003928 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003929 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003930 return false;
3931 return true;
3932}
3933
David Greenec38a03e2011-02-03 15:50:00 +00003934/// isVEXTRACTF128Index - Return true if the specified
3935/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3936/// suitable for input to VEXTRACTF128.
3937bool X86::isVEXTRACTF128Index(SDNode *N) {
3938 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3939 return false;
3940
3941 // The index should be aligned on a 128-bit boundary.
3942 uint64_t Index =
3943 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3944
3945 unsigned VL = N->getValueType(0).getVectorNumElements();
3946 unsigned VBits = N->getValueType(0).getSizeInBits();
3947 unsigned ElSize = VBits / VL;
3948 bool Result = (Index * ElSize) % 128 == 0;
3949
3950 return Result;
3951}
3952
David Greeneccacdc12011-02-04 16:08:29 +00003953/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3954/// operand specifies a subvector insert that is suitable for input to
3955/// VINSERTF128.
3956bool X86::isVINSERTF128Index(SDNode *N) {
3957 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3958 return false;
3959
3960 // The index should be aligned on a 128-bit boundary.
3961 uint64_t Index =
3962 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3963
3964 unsigned VL = N->getValueType(0).getVectorNumElements();
3965 unsigned VBits = N->getValueType(0).getSizeInBits();
3966 unsigned ElSize = VBits / VL;
3967 bool Result = (Index * ElSize) % 128 == 0;
3968
3969 return Result;
3970}
3971
Evan Cheng63d33002006-03-22 08:01:21 +00003972/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003973/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003974/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003975static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003976 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003977
Craig Topper1a7700a2012-01-19 08:19:12 +00003978 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3979 "Unsupported vector type for PSHUF/SHUFP");
3980
3981 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3982 // independently on 128-bit lanes.
3983 unsigned NumElts = VT.getVectorNumElements();
3984 unsigned NumLanes = VT.getSizeInBits()/128;
3985 unsigned NumLaneElts = NumElts/NumLanes;
3986
3987 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3988 "Only supports 2 or 4 elements per lane");
3989
3990 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003991 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003992 for (unsigned i = 0; i != NumElts; ++i) {
3993 int Elt = N->getMaskElt(i);
3994 if (Elt < 0) continue;
Craig Topper6b28d352012-05-03 07:12:59 +00003995 Elt &= NumLaneElts - 1;
3996 unsigned ShAmt = (i << Shift) % 8;
Craig Topper1a7700a2012-01-19 08:19:12 +00003997 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003998 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003999
Evan Cheng63d33002006-03-22 08:01:21 +00004000 return Mask;
4001}
4002
Evan Cheng506d3df2006-03-29 23:07:14 +00004003/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004004/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00004005static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00004006 EVT VT = N->getValueType(0);
4007
4008 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4009 "Unsupported vector type for PSHUFHW");
4010
4011 unsigned NumElts = VT.getVectorNumElements();
4012
Evan Cheng506d3df2006-03-29 23:07:14 +00004013 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004014 for (unsigned l = 0; l != NumElts; l += 8) {
4015 // 8 nodes per lane, but we only care about the last 4.
4016 for (unsigned i = 0; i < 4; ++i) {
4017 int Elt = N->getMaskElt(l+i+4);
4018 if (Elt < 0) continue;
4019 Elt &= 0x3; // only 2-bits.
4020 Mask |= Elt << (i * 2);
4021 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004022 }
Craig Topper6b28d352012-05-03 07:12:59 +00004023
Evan Cheng506d3df2006-03-29 23:07:14 +00004024 return Mask;
4025}
4026
4027/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004028/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00004029static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00004030 EVT VT = N->getValueType(0);
4031
4032 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4033 "Unsupported vector type for PSHUFHW");
4034
4035 unsigned NumElts = VT.getVectorNumElements();
4036
Evan Cheng506d3df2006-03-29 23:07:14 +00004037 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004038 for (unsigned l = 0; l != NumElts; l += 8) {
4039 // 8 nodes per lane, but we only care about the first 4.
4040 for (unsigned i = 0; i < 4; ++i) {
4041 int Elt = N->getMaskElt(l+i);
4042 if (Elt < 0) continue;
4043 Elt &= 0x3; // only 2-bits
4044 Mask |= Elt << (i * 2);
4045 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004046 }
Craig Topper6b28d352012-05-03 07:12:59 +00004047
Evan Cheng506d3df2006-03-29 23:07:14 +00004048 return Mask;
4049}
4050
Nate Begemana09008b2009-10-19 02:17:23 +00004051/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4052/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004053static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
4054 EVT VT = SVOp->getValueType(0);
4055 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004056
Craig Topper0e2037b2012-01-20 05:53:00 +00004057 unsigned NumElts = VT.getVectorNumElements();
4058 unsigned NumLanes = VT.getSizeInBits()/128;
4059 unsigned NumLaneElts = NumElts/NumLanes;
4060
4061 int Val = 0;
4062 unsigned i;
4063 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004064 Val = SVOp->getMaskElt(i);
4065 if (Val >= 0)
4066 break;
4067 }
Craig Topper0e2037b2012-01-20 05:53:00 +00004068 if (Val >= (int)NumElts)
4069 Val -= NumElts - NumLaneElts;
4070
Eli Friedman63f8dde2011-07-25 21:36:45 +00004071 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004072 return (Val - i) * EltSize;
4073}
4074
David Greenec38a03e2011-02-03 15:50:00 +00004075/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4076/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4077/// instructions.
4078unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4079 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4080 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4081
4082 uint64_t Index =
4083 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4084
4085 EVT VecVT = N->getOperand(0).getValueType();
4086 EVT ElVT = VecVT.getVectorElementType();
4087
4088 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004089 return Index / NumElemsPerChunk;
4090}
4091
David Greeneccacdc12011-02-04 16:08:29 +00004092/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4093/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4094/// instructions.
4095unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4096 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4097 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4098
4099 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004100 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004101
4102 EVT VecVT = N->getValueType(0);
4103 EVT ElVT = VecVT.getVectorElementType();
4104
4105 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004106 return Index / NumElemsPerChunk;
4107}
4108
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004109/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
4110/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
4111/// Handles 256-bit.
4112static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
4113 EVT VT = N->getValueType(0);
4114
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004115 unsigned NumElts = VT.getVectorNumElements();
4116
Craig Topper095c5282012-04-15 23:48:57 +00004117 assert((VT.is256BitVector() && NumElts == 4) &&
4118 "Unsupported vector type for VPERMQ/VPERMPD");
4119
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004120 unsigned Mask = 0;
4121 for (unsigned i = 0; i != NumElts; ++i) {
4122 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00004123 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004124 continue;
4125 Mask |= Elt << (i*2);
4126 }
4127
4128 return Mask;
4129}
Evan Cheng37b73872009-07-30 08:33:02 +00004130/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4131/// constant +0.0.
4132bool X86::isZeroNode(SDValue Elt) {
4133 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004134 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004135 (isa<ConstantFPSDNode>(Elt) &&
4136 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4137}
4138
Nate Begeman9008ca62009-04-27 18:41:29 +00004139/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4140/// their permute mask.
4141static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4142 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004143 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004144 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004145 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004146
Nate Begeman5a5ca152009-04-29 05:20:52 +00004147 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00004148 int Idx = SVOp->getMaskElt(i);
4149 if (Idx >= 0) {
4150 if (Idx < (int)NumElems)
4151 Idx += NumElems;
4152 else
4153 Idx -= NumElems;
4154 }
4155 MaskVec.push_back(Idx);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004156 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004157 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4158 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004159}
4160
Evan Cheng533a0aa2006-04-19 20:35:22 +00004161/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4162/// match movhlps. The lower half elements should come from upper half of
4163/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004164/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004165static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004166 if (VT.getSizeInBits() != 128)
4167 return false;
4168 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004169 return false;
4170 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004171 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004172 return false;
4173 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004174 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004175 return false;
4176 return true;
4177}
4178
Evan Cheng5ced1d82006-04-06 23:23:56 +00004179/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004180/// is promoted to a vector. It also returns the LoadSDNode by reference if
4181/// required.
4182static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004183 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4184 return false;
4185 N = N->getOperand(0).getNode();
4186 if (!ISD::isNON_EXTLoad(N))
4187 return false;
4188 if (LD)
4189 *LD = cast<LoadSDNode>(N);
4190 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004191}
4192
Dan Gohman65fd6562011-11-03 21:49:52 +00004193// Test whether the given value is a vector value which will be legalized
4194// into a load.
4195static bool WillBeConstantPoolLoad(SDNode *N) {
4196 if (N->getOpcode() != ISD::BUILD_VECTOR)
4197 return false;
4198
4199 // Check for any non-constant elements.
4200 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4201 switch (N->getOperand(i).getNode()->getOpcode()) {
4202 case ISD::UNDEF:
4203 case ISD::ConstantFP:
4204 case ISD::Constant:
4205 break;
4206 default:
4207 return false;
4208 }
4209
4210 // Vectors of all-zeros and all-ones are materialized with special
4211 // instructions rather than being loaded.
4212 return !ISD::isBuildVectorAllZeros(N) &&
4213 !ISD::isBuildVectorAllOnes(N);
4214}
4215
Evan Cheng533a0aa2006-04-19 20:35:22 +00004216/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4217/// match movlp{s|d}. The lower half elements should come from lower half of
4218/// V1 (and in order), and the upper half elements should come from the upper
4219/// half of V2 (and in order). And since V1 will become the source of the
4220/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004221static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004222 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004223 if (VT.getSizeInBits() != 128)
4224 return false;
4225
Evan Cheng466685d2006-10-09 20:57:25 +00004226 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004227 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004228 // Is V2 is a vector load, don't do this transformation. We will try to use
4229 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004230 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004231 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004232
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004233 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004234
Evan Cheng533a0aa2006-04-19 20:35:22 +00004235 if (NumElems != 2 && NumElems != 4)
4236 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004237 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004238 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004239 return false;
Chad Rosier238ae312012-04-30 17:47:15 +00004240 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004241 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004242 return false;
4243 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004244}
4245
Evan Cheng39623da2006-04-20 08:58:49 +00004246/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4247/// all the same.
4248static bool isSplatVector(SDNode *N) {
4249 if (N->getOpcode() != ISD::BUILD_VECTOR)
4250 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004251
Dan Gohman475871a2008-07-27 21:46:04 +00004252 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004253 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4254 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004255 return false;
4256 return true;
4257}
4258
Evan Cheng213d2cf2007-05-17 18:45:50 +00004259/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004260/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004261/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004262static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004263 SDValue V1 = N->getOperand(0);
4264 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004265 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4266 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004267 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004268 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004269 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004270 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4271 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004272 if (Opc != ISD::BUILD_VECTOR ||
4273 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004274 return false;
4275 } else if (Idx >= 0) {
4276 unsigned Opc = V1.getOpcode();
4277 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4278 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004279 if (Opc != ISD::BUILD_VECTOR ||
4280 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004281 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004282 }
4283 }
4284 return true;
4285}
4286
4287/// getZeroVector - Returns a vector of specified type with all zero elements.
4288///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004289static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004290 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004291 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004292 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004293
Dale Johannesen0488fb62010-09-30 23:57:10 +00004294 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004295 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004296 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004297 if (Size == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004298 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004299 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4300 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4301 } else { // SSE1
4302 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4303 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4304 }
Craig Topper9d352402012-04-23 07:24:41 +00004305 } else if (Size == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004306 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004307 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4308 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4309 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4310 } else {
4311 // 256-bit logic and arithmetic instructions in AVX are all
4312 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4313 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4314 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4315 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4316 }
Craig Topper9d352402012-04-23 07:24:41 +00004317 } else
4318 llvm_unreachable("Unexpected vector type");
4319
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004320 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004321}
4322
Chris Lattner8a594482007-11-25 00:24:49 +00004323/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004324/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4325/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4326/// Then bitcast to their original type, ensuring they get CSE'd.
4327static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4328 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004329 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004330 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004331
Owen Anderson825b72b2009-08-11 20:47:22 +00004332 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004333 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004334 if (Size == 256) {
Craig Topper745a86b2011-11-19 22:34:59 +00004335 if (HasAVX2) { // AVX2
4336 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4337 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4338 } else { // AVX
4339 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004340 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004341 }
Craig Topper9d352402012-04-23 07:24:41 +00004342 } else if (Size == 128) {
Craig Topper745a86b2011-11-19 22:34:59 +00004343 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004344 } else
4345 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004346
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004347 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004348}
4349
Evan Cheng39623da2006-04-20 08:58:49 +00004350/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4351/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004352static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004353 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004354 if (Mask[i] > (int)NumElems) {
4355 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004356 }
Evan Cheng39623da2006-04-20 08:58:49 +00004357 }
Evan Cheng39623da2006-04-20 08:58:49 +00004358}
4359
Evan Cheng017dcc62006-04-21 01:05:10 +00004360/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4361/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004362static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004363 SDValue V2) {
4364 unsigned NumElems = VT.getVectorNumElements();
4365 SmallVector<int, 8> Mask;
4366 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004367 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004368 Mask.push_back(i);
4369 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004370}
4371
Nate Begeman9008ca62009-04-27 18:41:29 +00004372/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004373static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004374 SDValue V2) {
4375 unsigned NumElems = VT.getVectorNumElements();
4376 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004377 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004378 Mask.push_back(i);
4379 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004380 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004381 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004382}
4383
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004384/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004385static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004386 SDValue V2) {
4387 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004388 SmallVector<int, 8> Mask;
Chad Rosier238ae312012-04-30 17:47:15 +00004389 for (unsigned i = 0, Half = NumElems/2; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004390 Mask.push_back(i + Half);
4391 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004392 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004393 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004394}
4395
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004396// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004397// a generic shuffle instruction because the target has no such instructions.
4398// Generate shuffles which repeat i16 and i8 several times until they can be
4399// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004400static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004401 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004402 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004403 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004404
Nate Begeman9008ca62009-04-27 18:41:29 +00004405 while (NumElems > 4) {
4406 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004407 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004408 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004409 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004410 EltNo -= NumElems/2;
4411 }
4412 NumElems >>= 1;
4413 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004414 return V;
4415}
Eric Christopherfd179292009-08-27 18:07:15 +00004416
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004417/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4418static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4419 EVT VT = V.getValueType();
4420 DebugLoc dl = V.getDebugLoc();
Craig Topper9d352402012-04-23 07:24:41 +00004421 unsigned Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004422
Craig Topper9d352402012-04-23 07:24:41 +00004423 if (Size == 128) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004424 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004425 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004426 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4427 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004428 } else if (Size == 256) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004429 // To use VPERMILPS to splat scalars, the second half of indicies must
4430 // refer to the higher part, which is a duplication of the lower one,
4431 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004432 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4433 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004434
4435 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4436 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4437 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004438 } else
4439 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004440
4441 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4442}
4443
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004444/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004445static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4446 EVT SrcVT = SV->getValueType(0);
4447 SDValue V1 = SV->getOperand(0);
4448 DebugLoc dl = SV->getDebugLoc();
4449
4450 int EltNo = SV->getSplatIndex();
4451 int NumElems = SrcVT.getVectorNumElements();
4452 unsigned Size = SrcVT.getSizeInBits();
4453
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004454 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4455 "Unknown how to promote splat for type");
4456
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004457 // Extract the 128-bit part containing the splat element and update
4458 // the splat element index when it refers to the higher register.
4459 if (Size == 256) {
Craig Topper7d1e3dc2012-04-30 05:17:10 +00004460 V1 = Extract128BitVector(V1, EltNo, DAG, dl);
4461 if (EltNo >= NumElems/2)
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004462 EltNo -= NumElems/2;
4463 }
4464
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004465 // All i16 and i8 vector types can't be used directly by a generic shuffle
4466 // instruction because the target has no such instruction. Generate shuffles
4467 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004468 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004469 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004470 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004471 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004472
4473 // Recreate the 256-bit vector and place the same 128-bit vector
4474 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004475 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004476 if (Size == 256) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004477 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004478 }
4479
4480 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004481}
4482
Evan Chengba05f722006-04-21 23:03:30 +00004483/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004484/// vector of zero or undef vector. This produces a shuffle where the low
4485/// element of V2 is swizzled into the zero/undef vector, landing at element
4486/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004487static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004488 bool IsZero,
4489 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004490 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004491 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004492 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004493 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004494 unsigned NumElems = VT.getVectorNumElements();
4495 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004496 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004497 // If this is the insertion idx, put the low elt of V2 here.
4498 MaskVec.push_back(i == Idx ? NumElems : i);
4499 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004500}
4501
Craig Toppera1ffc682012-03-20 06:42:26 +00004502/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4503/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004504/// Sets IsUnary to true if only uses one source.
Craig Topperd978c542012-05-06 19:46:21 +00004505static bool getTargetShuffleMask(SDNode *N, MVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004506 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004507 unsigned NumElems = VT.getVectorNumElements();
4508 SDValue ImmN;
4509
Craig Topper89f4e662012-03-20 07:17:59 +00004510 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004511 switch(N->getOpcode()) {
4512 case X86ISD::SHUFP:
4513 ImmN = N->getOperand(N->getNumOperands()-1);
4514 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4515 break;
4516 case X86ISD::UNPCKH:
4517 DecodeUNPCKHMask(VT, Mask);
4518 break;
4519 case X86ISD::UNPCKL:
4520 DecodeUNPCKLMask(VT, Mask);
4521 break;
4522 case X86ISD::MOVHLPS:
4523 DecodeMOVHLPSMask(NumElems, Mask);
4524 break;
4525 case X86ISD::MOVLHPS:
4526 DecodeMOVLHPSMask(NumElems, Mask);
4527 break;
4528 case X86ISD::PSHUFD:
4529 case X86ISD::VPERMILP:
4530 ImmN = N->getOperand(N->getNumOperands()-1);
4531 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004532 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004533 break;
4534 case X86ISD::PSHUFHW:
4535 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004536 DecodePSHUFHWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004537 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004538 break;
4539 case X86ISD::PSHUFLW:
4540 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004541 DecodePSHUFLWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004542 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004543 break;
Craig Topperbdcbcb32012-05-06 18:54:26 +00004544 case X86ISD::VPERMI:
4545 ImmN = N->getOperand(N->getNumOperands()-1);
4546 DecodeVPERMMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4547 IsUnary = true;
4548 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004549 case X86ISD::MOVSS:
4550 case X86ISD::MOVSD: {
4551 // The index 0 always comes from the first element of the second source,
4552 // this is why MOVSS and MOVSD are used in the first place. The other
4553 // elements come from the other positions of the first source vector
4554 Mask.push_back(NumElems);
4555 for (unsigned i = 1; i != NumElems; ++i) {
4556 Mask.push_back(i);
4557 }
4558 break;
4559 }
4560 case X86ISD::VPERM2X128:
4561 ImmN = N->getOperand(N->getNumOperands()-1);
4562 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004563 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004564 break;
4565 case X86ISD::MOVDDUP:
4566 case X86ISD::MOVLHPD:
4567 case X86ISD::MOVLPD:
4568 case X86ISD::MOVLPS:
4569 case X86ISD::MOVSHDUP:
4570 case X86ISD::MOVSLDUP:
4571 case X86ISD::PALIGN:
4572 // Not yet implemented
4573 return false;
4574 default: llvm_unreachable("unknown target shuffle node");
4575 }
4576
4577 return true;
4578}
4579
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004580/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4581/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004582static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004583 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004584 if (Depth == 6)
4585 return SDValue(); // Limit search depth.
4586
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004587 SDValue V = SDValue(N, 0);
4588 EVT VT = V.getValueType();
4589 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004590
4591 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4592 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004593 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004594
Craig Topper3d092db2012-03-21 02:14:01 +00004595 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004596 return DAG.getUNDEF(VT.getVectorElementType());
4597
Craig Topperd156dc12012-02-06 07:17:51 +00004598 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004599 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4600 : SV->getOperand(1);
4601 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004602 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004603
4604 // Recurse into target specific vector shuffles to find scalars.
4605 if (isTargetShuffle(Opcode)) {
Craig Topperd978c542012-05-06 19:46:21 +00004606 MVT ShufVT = V.getValueType().getSimpleVT();
4607 unsigned NumElems = ShufVT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004608 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004609 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004610 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004611
Craig Topperd978c542012-05-06 19:46:21 +00004612 if (!getTargetShuffleMask(N, ShufVT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004613 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004614
Craig Topper3d092db2012-03-21 02:14:01 +00004615 int Elt = ShuffleMask[Index];
4616 if (Elt < 0)
Craig Topperd978c542012-05-06 19:46:21 +00004617 return DAG.getUNDEF(ShufVT.getVectorElementType());
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004618
Craig Topper3d092db2012-03-21 02:14:01 +00004619 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd978c542012-05-06 19:46:21 +00004620 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004621 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004622 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004623 }
4624
4625 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004626 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004627 V = V.getOperand(0);
4628 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004629 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004630
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004631 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004632 return SDValue();
4633 }
4634
4635 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4636 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004637 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004638
4639 if (V.getOpcode() == ISD::BUILD_VECTOR)
4640 return V.getOperand(Index);
4641
4642 return SDValue();
4643}
4644
4645/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4646/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004647/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004648static
Craig Topper3d092db2012-03-21 02:14:01 +00004649unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004650 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004651 unsigned i;
4652 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004653 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004654 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004655 if (!(Elt.getNode() &&
4656 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4657 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004658 }
4659
4660 return i;
4661}
4662
Craig Topper3d092db2012-03-21 02:14:01 +00004663/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4664/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004665/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4666static
Craig Topper3d092db2012-03-21 02:14:01 +00004667bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4668 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4669 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004670 bool SeenV1 = false;
4671 bool SeenV2 = false;
4672
Craig Topper3d092db2012-03-21 02:14:01 +00004673 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004674 int Idx = SVOp->getMaskElt(i);
4675 // Ignore undef indicies
4676 if (Idx < 0)
4677 continue;
4678
Craig Topper3d092db2012-03-21 02:14:01 +00004679 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004680 SeenV1 = true;
4681 else
4682 SeenV2 = true;
4683
4684 // Only accept consecutive elements from the same vector
4685 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4686 return false;
4687 }
4688
4689 OpNum = SeenV1 ? 0 : 1;
4690 return true;
4691}
4692
4693/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4694/// logical left shift of a vector.
4695static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4696 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4697 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4698 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4699 false /* check zeros from right */, DAG);
4700 unsigned OpSrc;
4701
4702 if (!NumZeros)
4703 return false;
4704
4705 // Considering the elements in the mask that are not consecutive zeros,
4706 // check if they consecutively come from only one of the source vectors.
4707 //
4708 // V1 = {X, A, B, C} 0
4709 // \ \ \ /
4710 // vector_shuffle V1, V2 <1, 2, 3, X>
4711 //
4712 if (!isShuffleMaskConsecutive(SVOp,
4713 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004714 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004715 NumZeros, // Where to start looking in the src vector
4716 NumElems, // Number of elements in vector
4717 OpSrc)) // Which source operand ?
4718 return false;
4719
4720 isLeft = false;
4721 ShAmt = NumZeros;
4722 ShVal = SVOp->getOperand(OpSrc);
4723 return true;
4724}
4725
4726/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4727/// logical left shift of a vector.
4728static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4729 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4730 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4731 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4732 true /* check zeros from left */, DAG);
4733 unsigned OpSrc;
4734
4735 if (!NumZeros)
4736 return false;
4737
4738 // Considering the elements in the mask that are not consecutive zeros,
4739 // check if they consecutively come from only one of the source vectors.
4740 //
4741 // 0 { A, B, X, X } = V2
4742 // / \ / /
4743 // vector_shuffle V1, V2 <X, X, 4, 5>
4744 //
4745 if (!isShuffleMaskConsecutive(SVOp,
4746 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004747 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004748 0, // Where to start looking in the src vector
4749 NumElems, // Number of elements in vector
4750 OpSrc)) // Which source operand ?
4751 return false;
4752
4753 isLeft = true;
4754 ShAmt = NumZeros;
4755 ShVal = SVOp->getOperand(OpSrc);
4756 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004757}
4758
4759/// isVectorShift - Returns true if the shuffle can be implemented as a
4760/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004761static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004762 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004763 // Although the logic below support any bitwidth size, there are no
4764 // shift instructions which handle more than 128-bit vectors.
4765 if (SVOp->getValueType(0).getSizeInBits() > 128)
4766 return false;
4767
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004768 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4769 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4770 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004771
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004772 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004773}
4774
Evan Chengc78d3b42006-04-24 18:01:45 +00004775/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4776///
Dan Gohman475871a2008-07-27 21:46:04 +00004777static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004778 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004779 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004780 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004781 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004782 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004783 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004784
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004785 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004786 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004787 bool First = true;
4788 for (unsigned i = 0; i < 16; ++i) {
4789 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4790 if (ThisIsNonZero && First) {
4791 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004792 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004793 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004794 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004795 First = false;
4796 }
4797
4798 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004799 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004800 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4801 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004802 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004803 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004804 }
4805 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004806 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4807 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4808 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004809 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004810 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004811 } else
4812 ThisElt = LastElt;
4813
Gabor Greifba36cb52008-08-28 21:40:38 +00004814 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004815 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004816 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004817 }
4818 }
4819
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004820 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004821}
4822
Bill Wendlinga348c562007-03-22 18:42:45 +00004823/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004824///
Dan Gohman475871a2008-07-27 21:46:04 +00004825static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004826 unsigned NumNonZero, unsigned NumZero,
4827 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004828 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004829 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004830 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004831 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004832
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004833 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004834 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004835 bool First = true;
4836 for (unsigned i = 0; i < 8; ++i) {
4837 bool isNonZero = (NonZeros & (1 << i)) != 0;
4838 if (isNonZero) {
4839 if (First) {
4840 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004841 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004842 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004843 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004844 First = false;
4845 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004846 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004847 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004848 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004849 }
4850 }
4851
4852 return V;
4853}
4854
Evan Chengf26ffe92008-05-29 08:22:04 +00004855/// getVShift - Return a vector logical shift node.
4856///
Owen Andersone50ed302009-08-10 22:56:29 +00004857static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004858 unsigned NumBits, SelectionDAG &DAG,
4859 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004860 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004861 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004862 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004863 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4864 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004865 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004866 DAG.getConstant(NumBits,
4867 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004868}
4869
Dan Gohman475871a2008-07-27 21:46:04 +00004870SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004871X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004872 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004873
Evan Chengc3630942009-12-09 21:00:30 +00004874 // Check if the scalar load can be widened into a vector load. And if
4875 // the address is "base + cst" see if the cst can be "absorbed" into
4876 // the shuffle mask.
4877 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4878 SDValue Ptr = LD->getBasePtr();
4879 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4880 return SDValue();
4881 EVT PVT = LD->getValueType(0);
4882 if (PVT != MVT::i32 && PVT != MVT::f32)
4883 return SDValue();
4884
4885 int FI = -1;
4886 int64_t Offset = 0;
4887 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4888 FI = FINode->getIndex();
4889 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004890 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004891 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4892 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4893 Offset = Ptr.getConstantOperandVal(1);
4894 Ptr = Ptr.getOperand(0);
4895 } else {
4896 return SDValue();
4897 }
4898
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004899 // FIXME: 256-bit vector instructions don't require a strict alignment,
4900 // improve this code to support it better.
4901 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004902 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004903 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004904 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004905 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004906 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004907 // Can't change the alignment. FIXME: It's possible to compute
4908 // the exact stack offset and reference FI + adjust offset instead.
4909 // If someone *really* cares about this. That's the way to implement it.
4910 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004911 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004912 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004913 }
4914 }
4915
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004916 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004917 // Ptr + (Offset & ~15).
4918 if (Offset < 0)
4919 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004920 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004921 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004922 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004923 if (StartOffset)
4924 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4925 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4926
4927 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00004928 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004929
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004930 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4931 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004932 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004933 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004934
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004935 SmallVector<int, 8> Mask;
Craig Topper66ddd152012-04-27 22:54:43 +00004936 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004937 Mask.push_back(EltNo);
4938
Craig Toppercc3000632012-01-30 07:50:31 +00004939 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004940 }
4941
4942 return SDValue();
4943}
4944
Michael J. Spencerec38de22010-10-10 22:04:20 +00004945/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4946/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004947/// load which has the same value as a build_vector whose operands are 'elts'.
4948///
4949/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004950///
Nate Begeman1449f292010-03-24 22:19:06 +00004951/// FIXME: we'd also like to handle the case where the last elements are zero
4952/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4953/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004954static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004955 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004956 EVT EltVT = VT.getVectorElementType();
4957 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004958
Nate Begemanfdea31a2010-03-24 20:49:50 +00004959 LoadSDNode *LDBase = NULL;
4960 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004961
Nate Begeman1449f292010-03-24 22:19:06 +00004962 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004963 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004964 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004965 for (unsigned i = 0; i < NumElems; ++i) {
4966 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004967
Nate Begemanfdea31a2010-03-24 20:49:50 +00004968 if (!Elt.getNode() ||
4969 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4970 return SDValue();
4971 if (!LDBase) {
4972 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4973 return SDValue();
4974 LDBase = cast<LoadSDNode>(Elt.getNode());
4975 LastLoadedElt = i;
4976 continue;
4977 }
4978 if (Elt.getOpcode() == ISD::UNDEF)
4979 continue;
4980
4981 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4982 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4983 return SDValue();
4984 LastLoadedElt = i;
4985 }
Nate Begeman1449f292010-03-24 22:19:06 +00004986
4987 // If we have found an entire vector of loads and undefs, then return a large
4988 // load of the entire vector width starting at the base pointer. If we found
4989 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004990 if (LastLoadedElt == NumElems - 1) {
4991 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004992 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004993 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004994 LDBase->isVolatile(), LDBase->isNonTemporal(),
4995 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004996 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004997 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004998 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004999 LDBase->isInvariant(), LDBase->getAlignment());
Craig Topper69947b92012-04-23 06:57:04 +00005000 }
5001 if (NumElems == 4 && LastLoadedElt == 1 &&
5002 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005003 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
5004 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00005005 SDValue ResNode =
5006 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
5007 LDBase->getPointerInfo(),
5008 LDBase->getAlignment(),
5009 false/*isVolatile*/, true/*ReadMem*/,
5010 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005011 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00005012 }
5013 return SDValue();
5014}
5015
Nadav Rotem9d68b062012-04-08 12:54:54 +00005016/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
5017/// to generate a splat value for the following cases:
5018/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005019/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00005020/// a scalar load, or a constant.
5021/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005022/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00005023SDValue
5024X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00005025 if (!Subtarget->hasAVX())
5026 return SDValue();
5027
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005028 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00005029 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005030
Craig Topper5da8a802012-05-04 05:49:51 +00005031 assert((VT.is128BitVector() || VT.is256BitVector()) &&
5032 "Unsupported vector type for broadcast.");
5033
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005034 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005035 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005036
Nadav Rotem9d68b062012-04-08 12:54:54 +00005037 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005038 default:
5039 // Unknown pattern found.
5040 return SDValue();
5041
5042 case ISD::BUILD_VECTOR: {
5043 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005044 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005045 return SDValue();
5046
Nadav Rotem9d68b062012-04-08 12:54:54 +00005047 Ld = Op.getOperand(0);
5048 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
5049 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005050
5051 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005052 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005053 // Constants may have multiple users.
5054 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005055 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005056 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005057 }
5058
5059 case ISD::VECTOR_SHUFFLE: {
5060 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5061
5062 // Shuffles must have a splat mask where the first element is
5063 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005064 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005065 return SDValue();
5066
5067 SDValue Sc = Op.getOperand(0);
Nadav Rotemb88e8dd2012-05-10 12:50:02 +00005068 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR &&
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005069 Sc.getOpcode() != ISD::BUILD_VECTOR) {
5070
5071 if (!Subtarget->hasAVX2())
5072 return SDValue();
5073
5074 // Use the register form of the broadcast instruction available on AVX2.
5075 if (VT.is256BitVector())
5076 Sc = Extract128BitVector(Sc, 0, DAG, dl);
5077 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Sc);
5078 }
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005079
5080 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005081 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00005082 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005083
5084 // The scalar_to_vector node and the suspected
5085 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005086 // Constants may have multiple users.
5087 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005088 return SDValue();
5089 break;
5090 }
5091 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005092
Nadav Rotem9d68b062012-04-08 12:54:54 +00005093 bool Is256 = VT.getSizeInBits() == 256;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005094
5095 // Handle the broadcasting a single constant scalar from the constant pool
5096 // into a vector. On Sandybridge it is still better to load a constant vector
5097 // from the constant pool and not to broadcast it from a scalar.
5098 if (ConstSplatVal && Subtarget->hasAVX2()) {
5099 EVT CVT = Ld.getValueType();
5100 assert(!CVT.isVector() && "Must not broadcast a vector type");
5101 unsigned ScalarSize = CVT.getSizeInBits();
5102
Craig Topper5da8a802012-05-04 05:49:51 +00005103 if (ScalarSize == 32 || (Is256 && ScalarSize == 64)) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005104 const Constant *C = 0;
5105 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
5106 C = CI->getConstantIntValue();
5107 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
5108 C = CF->getConstantFPValue();
5109
5110 assert(C && "Invalid constant type");
5111
Nadav Rotem154819d2012-04-09 07:45:58 +00005112 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00005113 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00005114 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Craig Topper6643d9c2012-05-04 06:18:33 +00005115 MachinePointerInfo::getConstantPool(),
5116 false, false, false, Alignment);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005117
Nadav Rotem9d68b062012-04-08 12:54:54 +00005118 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5119 }
5120 }
5121
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005122 bool IsLoad = ISD::isNormalLoad(Ld.getNode());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005123 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5124
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005125 // Handle AVX2 in-register broadcasts.
5126 if (!IsLoad && Subtarget->hasAVX2() &&
5127 (ScalarSize == 32 || (Is256 && ScalarSize == 64)))
5128 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5129
5130 // The scalar source must be a normal load.
5131 if (!IsLoad)
5132 return SDValue();
5133
Craig Topper5da8a802012-05-04 05:49:51 +00005134 if (ScalarSize == 32 || (Is256 && ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005135 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005136
Craig Toppera9376332012-01-10 08:23:59 +00005137 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
Craig Topper5da8a802012-05-04 05:49:51 +00005138 // double since there is no vbroadcastsd xmm
Craig Toppera9376332012-01-10 08:23:59 +00005139 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
Craig Topper5da8a802012-05-04 05:49:51 +00005140 if (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64)
Nadav Rotem9d68b062012-04-08 12:54:54 +00005141 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005142 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005143
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005144 // Unsupported broadcast.
5145 return SDValue();
5146}
5147
Evan Chengc3630942009-12-09 21:00:30 +00005148SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005149X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005150 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005151
David Greenef125a292011-02-08 19:04:41 +00005152 EVT VT = Op.getValueType();
5153 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005154 unsigned NumElems = Op.getNumOperands();
5155
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005156 // Vectors containing all zeros can be matched by pxor and xorps later
5157 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5158 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5159 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005160 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005161 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005162
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005163 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005164 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005165
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005166 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005167 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5168 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005169 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005170 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005171 return Op;
5172
Craig Topper07a27622012-01-22 03:07:48 +00005173 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005174 }
5175
Nadav Rotem154819d2012-04-09 07:45:58 +00005176 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005177 if (Broadcast.getNode())
5178 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005179
Owen Andersone50ed302009-08-10 22:56:29 +00005180 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005181
Evan Cheng0db9fe62006-04-25 20:13:52 +00005182 unsigned NumZero = 0;
5183 unsigned NumNonZero = 0;
5184 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005185 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005186 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005187 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005188 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005189 if (Elt.getOpcode() == ISD::UNDEF)
5190 continue;
5191 Values.insert(Elt);
5192 if (Elt.getOpcode() != ISD::Constant &&
5193 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005194 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005195 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005196 NumZero++;
5197 else {
5198 NonZeros |= (1 << i);
5199 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005200 }
5201 }
5202
Chris Lattner97a2a562010-08-26 05:24:29 +00005203 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5204 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005205 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005206
Chris Lattner67f453a2008-03-09 05:42:06 +00005207 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005208 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005209 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005210 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005211
Chris Lattner62098042008-03-09 01:05:04 +00005212 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5213 // the value are obviously zero, truncate the value to i32 and do the
5214 // insertion that way. Only do this if the value is non-constant or if the
5215 // value is a constant being inserted into element 0. It is cheaper to do
5216 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005217 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005218 (!IsAllConstants || Idx == 0)) {
5219 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005220 // Handle SSE only.
5221 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5222 EVT VecVT = MVT::v4i32;
5223 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005224
Chris Lattner62098042008-03-09 01:05:04 +00005225 // Truncate the value (which may itself be a constant) to i32, and
5226 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005227 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005228 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005229 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005230
Chris Lattner62098042008-03-09 01:05:04 +00005231 // Now we have our 32-bit value zero extended in the low element of
5232 // a vector. If Idx != 0, swizzle it into place.
5233 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005234 SmallVector<int, 4> Mask;
5235 Mask.push_back(Idx);
5236 for (unsigned i = 1; i != VecElts; ++i)
5237 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005238 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005239 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005240 }
Craig Topper07a27622012-01-22 03:07:48 +00005241 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005242 }
5243 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005244
Chris Lattner19f79692008-03-08 22:59:52 +00005245 // If we have a constant or non-constant insertion into the low element of
5246 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5247 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005248 // depending on what the source datatype is.
5249 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005250 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005251 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005252
5253 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005254 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005255 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005256 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005257 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5258 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005259 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005260 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005261 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5262 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005263 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005264 }
5265
5266 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005267 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005268 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005269 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005270 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005271 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005272 } else {
5273 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005274 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005275 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005276 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005277 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005278 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005279
5280 // Is it a vector logical left shift?
5281 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005282 X86::isZeroNode(Op.getOperand(0)) &&
5283 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005284 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005285 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005286 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005287 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005288 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005289 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005290
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005291 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005292 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005293
Chris Lattner19f79692008-03-08 22:59:52 +00005294 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5295 // is a non-constant being inserted into an element other than the low one,
5296 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5297 // movd/movss) to move this into the low element, then shuffle it into
5298 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005299 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005300 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005301
Evan Cheng0db9fe62006-04-25 20:13:52 +00005302 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005303 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005304 SmallVector<int, 8> MaskVec;
Craig Topper31a207a2012-05-04 06:39:13 +00005305 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005306 MaskVec.push_back(i == Idx ? 0 : 1);
5307 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005308 }
5309 }
5310
Chris Lattner67f453a2008-03-09 05:42:06 +00005311 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005312 if (Values.size() == 1) {
5313 if (EVTBits == 32) {
5314 // Instead of a shuffle like this:
5315 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5316 // Check if it's possible to issue this instead.
5317 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5318 unsigned Idx = CountTrailingZeros_32(NonZeros);
5319 SDValue Item = Op.getOperand(Idx);
5320 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5321 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5322 }
Dan Gohman475871a2008-07-27 21:46:04 +00005323 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005324 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005325
Dan Gohmana3941172007-07-24 22:55:08 +00005326 // A vector full of immediates; various special cases are already
5327 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005328 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005329 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005330
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005331 // For AVX-length vectors, build the individual 128-bit pieces and use
5332 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005333 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005334 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005335 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005336 V.push_back(Op.getOperand(i));
5337
5338 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5339
5340 // Build both the lower and upper subvector.
5341 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5342 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5343 NumElems/2);
5344
5345 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005346 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005347 }
5348
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005349 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005350 if (EVTBits == 64) {
5351 if (NumNonZero == 1) {
5352 // One half is zero or undef.
5353 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005354 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005355 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005356 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005357 }
Dan Gohman475871a2008-07-27 21:46:04 +00005358 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005359 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005360
5361 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005362 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005363 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005364 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005365 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005366 }
5367
Bill Wendling826f36f2007-03-28 00:57:11 +00005368 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005369 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005370 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005371 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005372 }
5373
5374 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005375 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005376 if (NumElems == 4 && NumZero > 0) {
5377 for (unsigned i = 0; i < 4; ++i) {
5378 bool isZero = !(NonZeros & (1 << i));
5379 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005380 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005381 else
Dale Johannesenace16102009-02-03 19:33:06 +00005382 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005383 }
5384
5385 for (unsigned i = 0; i < 2; ++i) {
5386 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5387 default: break;
5388 case 0:
5389 V[i] = V[i*2]; // Must be a zero vector.
5390 break;
5391 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005392 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005393 break;
5394 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005395 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005396 break;
5397 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005398 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005399 break;
5400 }
5401 }
5402
Benjamin Kramer9c683542012-01-30 15:16:21 +00005403 bool Reverse1 = (NonZeros & 0x3) == 2;
5404 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5405 int MaskVec[] = {
5406 Reverse1 ? 1 : 0,
5407 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005408 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5409 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005410 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005411 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005412 }
5413
Nate Begemanfdea31a2010-03-24 20:49:50 +00005414 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5415 // Check for a build vector of consecutive loads.
5416 for (unsigned i = 0; i < NumElems; ++i)
5417 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005418
Nate Begemanfdea31a2010-03-24 20:49:50 +00005419 // Check for elements which are consecutive loads.
5420 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5421 if (LD.getNode())
5422 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005423
5424 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005425 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005426 SDValue Result;
5427 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5428 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5429 else
5430 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005431
Chris Lattner24faf612010-08-28 17:59:08 +00005432 for (unsigned i = 1; i < NumElems; ++i) {
5433 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5434 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005435 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005436 }
5437 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005438 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005439
Chris Lattner6e80e442010-08-28 17:15:43 +00005440 // Otherwise, expand into a number of unpckl*, start by extending each of
5441 // our (non-undef) elements to the full vector width with the element in the
5442 // bottom slot of the vector (which generates no code for SSE).
5443 for (unsigned i = 0; i < NumElems; ++i) {
5444 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5445 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5446 else
5447 V[i] = DAG.getUNDEF(VT);
5448 }
5449
5450 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005451 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5452 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5453 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005454 unsigned EltStride = NumElems >> 1;
5455 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005456 for (unsigned i = 0; i < EltStride; ++i) {
5457 // If V[i+EltStride] is undef and this is the first round of mixing,
5458 // then it is safe to just drop this shuffle: V[i] is already in the
5459 // right place, the one element (since it's the first round) being
5460 // inserted as undef can be dropped. This isn't safe for successive
5461 // rounds because they will permute elements within both vectors.
5462 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5463 EltStride == NumElems/2)
5464 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005465
Chris Lattner6e80e442010-08-28 17:15:43 +00005466 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005467 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005468 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005469 }
5470 return V[0];
5471 }
Dan Gohman475871a2008-07-27 21:46:04 +00005472 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005473}
5474
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005475// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5476// them in a MMX register. This is better than doing a stack convert.
5477static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005478 DebugLoc dl = Op.getDebugLoc();
5479 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005480
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005481 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5482 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5483 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005484 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005485 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5486 InVec = Op.getOperand(1);
5487 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5488 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005489 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005490 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5491 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5492 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005493 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005494 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5495 Mask[0] = 0; Mask[1] = 2;
5496 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5497 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005498 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005499}
5500
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005501// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5502// to create 256-bit vectors from two other 128-bit ones.
5503static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5504 DebugLoc dl = Op.getDebugLoc();
5505 EVT ResVT = Op.getValueType();
5506
5507 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5508
5509 SDValue V1 = Op.getOperand(0);
5510 SDValue V2 = Op.getOperand(1);
5511 unsigned NumElems = ResVT.getVectorNumElements();
5512
Craig Topper4c7972d2012-04-22 18:15:59 +00005513 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005514}
5515
5516SDValue
5517X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005518 EVT ResVT = Op.getValueType();
5519
5520 assert(Op.getNumOperands() == 2);
5521 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5522 "Unsupported CONCAT_VECTORS for value type");
5523
5524 // We support concatenate two MMX registers and place them in a MMX register.
5525 // This is better than doing a stack convert.
5526 if (ResVT.is128BitVector())
5527 return LowerMMXCONCAT_VECTORS(Op, DAG);
5528
5529 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5530 // from two other 128-bit ones.
5531 return LowerAVXCONCAT_VECTORS(Op, DAG);
5532}
5533
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005534// Try to lower a shuffle node into a simple blend instruction.
Craig Topper1842ba02012-04-23 06:38:28 +00005535static SDValue LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005536 const X86Subtarget *Subtarget,
Nadav Rotem91794872012-04-11 11:05:21 +00005537 SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005538 SDValue V1 = SVOp->getOperand(0);
5539 SDValue V2 = SVOp->getOperand(1);
5540 DebugLoc dl = SVOp->getDebugLoc();
Craig Topper708e44f2012-04-23 07:36:33 +00005541 MVT VT = SVOp->getValueType(0).getSimpleVT();
Craig Topper1842ba02012-04-23 06:38:28 +00005542 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005543
Nadav Roteme6113782012-04-11 06:40:27 +00005544 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005545 return SDValue();
5546
Craig Topper1842ba02012-04-23 06:38:28 +00005547 unsigned ISDNo = 0;
Nadav Roteme6113782012-04-11 06:40:27 +00005548 MVT OpTy;
5549
Craig Topper708e44f2012-04-23 07:36:33 +00005550 switch (VT.SimpleTy) {
Nadav Roteme6113782012-04-11 06:40:27 +00005551 default: return SDValue();
5552 case MVT::v8i16:
Craig Topper1842ba02012-04-23 06:38:28 +00005553 ISDNo = X86ISD::BLENDPW;
5554 OpTy = MVT::v8i16;
5555 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005556 case MVT::v4i32:
5557 case MVT::v4f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005558 ISDNo = X86ISD::BLENDPS;
5559 OpTy = MVT::v4f32;
5560 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005561 case MVT::v2i64:
5562 case MVT::v2f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005563 ISDNo = X86ISD::BLENDPD;
5564 OpTy = MVT::v2f64;
5565 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005566 case MVT::v8i32:
5567 case MVT::v8f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005568 if (!Subtarget->hasAVX())
5569 return SDValue();
5570 ISDNo = X86ISD::BLENDPS;
5571 OpTy = MVT::v8f32;
5572 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005573 case MVT::v4i64:
5574 case MVT::v4f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005575 if (!Subtarget->hasAVX())
5576 return SDValue();
5577 ISDNo = X86ISD::BLENDPD;
5578 OpTy = MVT::v4f64;
5579 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005580 }
5581 assert(ISDNo && "Invalid Op Number");
5582
5583 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005584
Craig Topper1842ba02012-04-23 06:38:28 +00005585 for (unsigned i = 0; i != NumElems; ++i) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005586 int EltIdx = SVOp->getMaskElt(i);
Craig Topper1842ba02012-04-23 06:38:28 +00005587 if (EltIdx == (int)i || EltIdx < 0)
Nadav Roteme6113782012-04-11 06:40:27 +00005588 MaskVals |= (1<<i);
Craig Topper1842ba02012-04-23 06:38:28 +00005589 else if (EltIdx == (int)(i + NumElems))
Nadav Roteme6113782012-04-11 06:40:27 +00005590 continue; // Bit is set to zero;
Craig Topper1842ba02012-04-23 06:38:28 +00005591 else
5592 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005593 }
5594
Nadav Roteme6113782012-04-11 06:40:27 +00005595 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5596 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5597 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5598 DAG.getConstant(MaskVals, MVT::i32));
5599 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005600}
5601
Nate Begemanb9a47b82009-02-23 08:49:38 +00005602// v8i16 shuffles - Prefer shuffles in the following order:
5603// 1. [all] pshuflw, pshufhw, optional move
5604// 2. [ssse3] 1 x pshufb
5605// 3. [ssse3] 2 x pshufb + 1 x por
5606// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005607SDValue
5608X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5609 SelectionDAG &DAG) const {
5610 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005611 SDValue V1 = SVOp->getOperand(0);
5612 SDValue V2 = SVOp->getOperand(1);
5613 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005614 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005615
Nate Begemanb9a47b82009-02-23 08:49:38 +00005616 // Determine if more than 1 of the words in each of the low and high quadwords
5617 // of the result come from the same quadword of one of the two inputs. Undef
5618 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005619 unsigned LoQuad[] = { 0, 0, 0, 0 };
5620 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005621 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005622 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005623 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005624 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005625 MaskVals.push_back(EltIdx);
5626 if (EltIdx < 0) {
5627 ++Quad[0];
5628 ++Quad[1];
5629 ++Quad[2];
5630 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005631 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005632 }
5633 ++Quad[EltIdx / 4];
5634 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005635 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005636
Nate Begemanb9a47b82009-02-23 08:49:38 +00005637 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005638 unsigned MaxQuad = 1;
5639 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005640 if (LoQuad[i] > MaxQuad) {
5641 BestLoQuad = i;
5642 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005643 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005644 }
5645
Nate Begemanb9a47b82009-02-23 08:49:38 +00005646 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005647 MaxQuad = 1;
5648 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005649 if (HiQuad[i] > MaxQuad) {
5650 BestHiQuad = i;
5651 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005652 }
5653 }
5654
Nate Begemanb9a47b82009-02-23 08:49:38 +00005655 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005656 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005657 // single pshufb instruction is necessary. If There are more than 2 input
5658 // quads, disable the next transformation since it does not help SSSE3.
5659 bool V1Used = InputQuads[0] || InputQuads[1];
5660 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005661 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005662 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005663 BestLoQuad = InputQuads[0] ? 0 : 1;
5664 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005665 }
5666 if (InputQuads.count() > 2) {
5667 BestLoQuad = -1;
5668 BestHiQuad = -1;
5669 }
5670 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005671
Nate Begemanb9a47b82009-02-23 08:49:38 +00005672 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5673 // the shuffle mask. If a quad is scored as -1, that means that it contains
5674 // words from all 4 input quadwords.
5675 SDValue NewV;
5676 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005677 int MaskV[] = {
5678 BestLoQuad < 0 ? 0 : BestLoQuad,
5679 BestHiQuad < 0 ? 1 : BestHiQuad
5680 };
Eric Christopherfd179292009-08-27 18:07:15 +00005681 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005682 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5683 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5684 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005685
Nate Begemanb9a47b82009-02-23 08:49:38 +00005686 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5687 // source words for the shuffle, to aid later transformations.
5688 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005689 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005690 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005691 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005692 if (idx != (int)i)
5693 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005694 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005695 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005696 AllWordsInNewV = false;
5697 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005698 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005699
Nate Begemanb9a47b82009-02-23 08:49:38 +00005700 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5701 if (AllWordsInNewV) {
5702 for (int i = 0; i != 8; ++i) {
5703 int idx = MaskVals[i];
5704 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005705 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005706 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005707 if ((idx != i) && idx < 4)
5708 pshufhw = false;
5709 if ((idx != i) && idx > 3)
5710 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005711 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005712 V1 = NewV;
5713 V2Used = false;
5714 BestLoQuad = 0;
5715 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005716 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005717
Nate Begemanb9a47b82009-02-23 08:49:38 +00005718 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5719 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005720 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005721 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5722 unsigned TargetMask = 0;
5723 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005724 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005725 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5726 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5727 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005728 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005729 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005730 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005731 }
Eric Christopherfd179292009-08-27 18:07:15 +00005732
Nate Begemanb9a47b82009-02-23 08:49:38 +00005733 // If we have SSSE3, and all words of the result are from 1 input vector,
5734 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5735 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005736 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005737 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005738
Nate Begemanb9a47b82009-02-23 08:49:38 +00005739 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005740 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005741 // mask, and elements that come from V1 in the V2 mask, so that the two
5742 // results can be OR'd together.
5743 bool TwoInputs = V1Used && V2Used;
5744 for (unsigned i = 0; i != 8; ++i) {
5745 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005746 int Idx0 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx;
5747 int Idx1 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx+1;
5748 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5749 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005750 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005751 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005752 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005753 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005754 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005755 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005756 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005757
Nate Begemanb9a47b82009-02-23 08:49:38 +00005758 // Calculate the shuffle mask for the second input, shuffle it, and
5759 // OR it with the first shuffled input.
5760 pshufbMask.clear();
5761 for (unsigned i = 0; i != 8; ++i) {
5762 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005763 int Idx0 = (EltIdx < 16) ? 0x80 : EltIdx - 16;
5764 int Idx1 = (EltIdx < 16) ? 0x80 : EltIdx - 15;
5765 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5766 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005767 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005768 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005769 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005770 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005771 MVT::v16i8, &pshufbMask[0], 16));
5772 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005773 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005774 }
5775
5776 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5777 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005778 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005779 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005780 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005781 for (int i = 0; i != 4; ++i) {
5782 int idx = MaskVals[i];
5783 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005784 InOrder.set(i);
5785 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005786 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005787 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005788 }
5789 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005790 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005791 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005792
Craig Topperdd637ae2012-02-19 05:41:45 +00005793 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5794 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005795 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005796 NewV.getOperand(0),
5797 getShufflePSHUFLWImmediate(SVOp), DAG);
5798 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005799 }
Eric Christopherfd179292009-08-27 18:07:15 +00005800
Nate Begemanb9a47b82009-02-23 08:49:38 +00005801 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5802 // and update MaskVals with the new element order.
5803 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005804 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005805 for (unsigned i = 4; i != 8; ++i) {
5806 int idx = MaskVals[i];
5807 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005808 InOrder.set(i);
5809 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005810 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005811 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005812 }
5813 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005814 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005815 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005816
Craig Topperdd637ae2012-02-19 05:41:45 +00005817 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5818 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005819 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005820 NewV.getOperand(0),
5821 getShufflePSHUFHWImmediate(SVOp), DAG);
5822 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005823 }
Eric Christopherfd179292009-08-27 18:07:15 +00005824
Nate Begemanb9a47b82009-02-23 08:49:38 +00005825 // In case BestHi & BestLo were both -1, which means each quadword has a word
5826 // from each of the four input quadwords, calculate the InOrder bitvector now
5827 // before falling through to the insert/extract cleanup.
5828 if (BestLoQuad == -1 && BestHiQuad == -1) {
5829 NewV = V1;
5830 for (int i = 0; i != 8; ++i)
5831 if (MaskVals[i] < 0 || MaskVals[i] == i)
5832 InOrder.set(i);
5833 }
Eric Christopherfd179292009-08-27 18:07:15 +00005834
Nate Begemanb9a47b82009-02-23 08:49:38 +00005835 // The other elements are put in the right place using pextrw and pinsrw.
5836 for (unsigned i = 0; i != 8; ++i) {
5837 if (InOrder[i])
5838 continue;
5839 int EltIdx = MaskVals[i];
5840 if (EltIdx < 0)
5841 continue;
Craig Topper6643d9c2012-05-04 06:18:33 +00005842 SDValue ExtOp = (EltIdx < 8) ?
5843 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
5844 DAG.getIntPtrConstant(EltIdx)) :
5845 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005846 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005847 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005848 DAG.getIntPtrConstant(i));
5849 }
5850 return NewV;
5851}
5852
5853// v16i8 shuffles - Prefer shuffles in the following order:
5854// 1. [ssse3] 1 x pshufb
5855// 2. [ssse3] 2 x pshufb + 1 x por
5856// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5857static
Nate Begeman9008ca62009-04-27 18:41:29 +00005858SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005859 SelectionDAG &DAG,
5860 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005861 SDValue V1 = SVOp->getOperand(0);
5862 SDValue V2 = SVOp->getOperand(1);
5863 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005864 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005865
Craig Topperb82b5ab2012-05-18 06:42:06 +00005866 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
5867
Nate Begemanb9a47b82009-02-23 08:49:38 +00005868 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005869 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005870 // present, fall back to case 3.
Eric Christopherfd179292009-08-27 18:07:15 +00005871
Nate Begemanb9a47b82009-02-23 08:49:38 +00005872 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005873 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005874 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005875
Nate Begemanb9a47b82009-02-23 08:49:38 +00005876 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005877 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005878 //
5879 // Otherwise, we have elements from both input vectors, and must zero out
5880 // elements that come from V2 in the first mask, and V1 in the second mask
5881 // so that we can OR them together.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005882 for (unsigned i = 0; i != 16; ++i) {
5883 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005884 if (EltIdx < 0 || EltIdx >= 16)
5885 EltIdx = 0x80;
Owen Anderson825b72b2009-08-11 20:47:22 +00005886 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005887 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005888 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005889 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005890 MVT::v16i8, &pshufbMask[0], 16));
Craig Topperb82b5ab2012-05-18 06:42:06 +00005891 if (V2IsUndef)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005892 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005893
Nate Begemanb9a47b82009-02-23 08:49:38 +00005894 // Calculate the shuffle mask for the second input, shuffle it, and
5895 // OR it with the first shuffled input.
5896 pshufbMask.clear();
5897 for (unsigned i = 0; i != 16; ++i) {
5898 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005899 EltIdx = (EltIdx < 16) ? 0x80 : EltIdx - 16;
Craig Topper85b9e562012-05-22 06:09:38 +00005900 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005901 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005902 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005903 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005904 MVT::v16i8, &pshufbMask[0], 16));
5905 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005906 }
Eric Christopherfd179292009-08-27 18:07:15 +00005907
Nate Begemanb9a47b82009-02-23 08:49:38 +00005908 // No SSSE3 - Calculate in place words and then fix all out of place words
5909 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5910 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005911 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5912 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Craig Topperb82b5ab2012-05-18 06:42:06 +00005913 SDValue NewV = V1;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005914 for (int i = 0; i != 8; ++i) {
5915 int Elt0 = MaskVals[i*2];
5916 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005917
Nate Begemanb9a47b82009-02-23 08:49:38 +00005918 // This word of the result is all undef, skip it.
5919 if (Elt0 < 0 && Elt1 < 0)
5920 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005921
Nate Begemanb9a47b82009-02-23 08:49:38 +00005922 // This word of the result is already in the correct place, skip it.
Craig Topperb82b5ab2012-05-18 06:42:06 +00005923 if ((Elt0 == i*2) && (Elt1 == i*2+1))
Nate Begemanb9a47b82009-02-23 08:49:38 +00005924 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005925
Nate Begemanb9a47b82009-02-23 08:49:38 +00005926 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5927 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5928 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005929
5930 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5931 // using a single extract together, load it and store it.
5932 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005933 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005934 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005935 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005936 DAG.getIntPtrConstant(i));
5937 continue;
5938 }
5939
Nate Begemanb9a47b82009-02-23 08:49:38 +00005940 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005941 // source byte is not also odd, shift the extracted word left 8 bits
5942 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005943 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005944 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005945 DAG.getIntPtrConstant(Elt1 / 2));
5946 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005947 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005948 DAG.getConstant(8,
5949 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005950 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005951 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5952 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005953 }
5954 // If Elt0 is defined, extract it from the appropriate source. If the
5955 // source byte is not also even, shift the extracted word right 8 bits. If
5956 // Elt1 was also defined, OR the extracted values together before
5957 // inserting them in the result.
5958 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005959 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005960 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5961 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005962 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005963 DAG.getConstant(8,
5964 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005965 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005966 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5967 DAG.getConstant(0x00FF, MVT::i16));
5968 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005969 : InsElt0;
5970 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005971 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005972 DAG.getIntPtrConstant(i));
5973 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005974 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005975}
5976
Evan Cheng7a831ce2007-12-15 03:00:47 +00005977/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005978/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005979/// done when every pair / quad of shuffle mask elements point to elements in
5980/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005981/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005982static
Nate Begeman9008ca62009-04-27 18:41:29 +00005983SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005984 SelectionDAG &DAG, DebugLoc dl) {
Craig Topper11ac1f82012-05-04 04:08:44 +00005985 MVT VT = SVOp->getValueType(0).getSimpleVT();
Nate Begeman9008ca62009-04-27 18:41:29 +00005986 unsigned NumElems = VT.getVectorNumElements();
Craig Topper11ac1f82012-05-04 04:08:44 +00005987 MVT NewVT;
5988 unsigned Scale;
5989 switch (VT.SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005990 default: llvm_unreachable("Unexpected!");
Craig Topperf3640d72012-05-04 04:44:49 +00005991 case MVT::v4f32: NewVT = MVT::v2f64; Scale = 2; break;
5992 case MVT::v4i32: NewVT = MVT::v2i64; Scale = 2; break;
5993 case MVT::v8i16: NewVT = MVT::v4i32; Scale = 2; break;
5994 case MVT::v16i8: NewVT = MVT::v4i32; Scale = 4; break;
5995 case MVT::v16i16: NewVT = MVT::v8i32; Scale = 2; break;
5996 case MVT::v32i8: NewVT = MVT::v8i32; Scale = 4; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005997 }
5998
Nate Begeman9008ca62009-04-27 18:41:29 +00005999 SmallVector<int, 8> MaskVec;
Craig Topper11ac1f82012-05-04 04:08:44 +00006000 for (unsigned i = 0; i != NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006001 int StartIdx = -1;
Craig Topper11ac1f82012-05-04 04:08:44 +00006002 for (unsigned j = 0; j != Scale; ++j) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006003 int EltIdx = SVOp->getMaskElt(i+j);
6004 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00006005 continue;
Craig Topper11ac1f82012-05-04 04:08:44 +00006006 if (StartIdx < 0)
6007 StartIdx = (EltIdx / Scale);
6008 if (EltIdx != (int)(StartIdx*Scale + j))
Dan Gohman475871a2008-07-27 21:46:04 +00006009 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006010 }
Craig Topper11ac1f82012-05-04 04:08:44 +00006011 MaskVec.push_back(StartIdx);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006012 }
6013
Craig Topper11ac1f82012-05-04 04:08:44 +00006014 SDValue V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(0));
6015 SDValue V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(1));
Nate Begeman9008ca62009-04-27 18:41:29 +00006016 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006017}
6018
Evan Chengd880b972008-05-09 21:53:03 +00006019/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00006020///
Owen Andersone50ed302009-08-10 22:56:29 +00006021static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00006022 SDValue SrcOp, SelectionDAG &DAG,
6023 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006024 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006025 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00006026 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00006027 LD = dyn_cast<LoadSDNode>(SrcOp);
6028 if (!LD) {
6029 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
6030 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00006031 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00006032 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00006033 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006034 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00006035 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006036 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00006037 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006038 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006039 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
6040 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
6041 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00006042 SrcOp.getOperand(0)
6043 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006044 }
6045 }
6046 }
6047
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006048 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006049 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006050 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00006051 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006052}
6053
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006054/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6055/// which could not be matched by any known target speficic shuffle
6056static SDValue
6057LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Elena Demikhovsky15963732012-06-26 08:04:10 +00006058
6059 SDValue NewOp = Compact8x32ShuffleNode(SVOp, DAG);
6060 if (NewOp.getNode())
6061 return NewOp;
6062
Craig Topper8f35c132012-01-20 09:29:03 +00006063 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006064
Craig Topper8f35c132012-01-20 09:29:03 +00006065 unsigned NumElems = VT.getVectorNumElements();
6066 unsigned NumLaneElems = NumElems / 2;
6067
Craig Topper8f35c132012-01-20 09:29:03 +00006068 DebugLoc dl = SVOp->getDebugLoc();
6069 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00006070 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
Craig Topper8ae97ba2012-05-21 06:40:16 +00006071 SDValue Output[2];
Craig Topper8f35c132012-01-20 09:29:03 +00006072
Craig Topper9a2b6e12012-04-06 07:45:23 +00006073 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00006074 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006075 // Build a shuffle mask for the output, discovering on the fly which
6076 // input vectors to use as shuffle operands (recorded in InputUsed).
6077 // If building a suitable shuffle vector proves too hard, then bail
Craig Topper8ae97ba2012-05-21 06:40:16 +00006078 // out with UseBuildVector set.
6079 bool UseBuildVector = false;
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00006080 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00006081 unsigned LaneStart = l * NumLaneElems;
6082 for (unsigned i = 0; i != NumLaneElems; ++i) {
6083 // The mask element. This indexes into the input.
6084 int Idx = SVOp->getMaskElt(i+LaneStart);
6085 if (Idx < 0) {
6086 // the mask element does not index into any input vector.
6087 Mask.push_back(-1);
6088 continue;
6089 }
Craig Topper8f35c132012-01-20 09:29:03 +00006090
Craig Topper9a2b6e12012-04-06 07:45:23 +00006091 // The input vector this mask element indexes into.
6092 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006093
Craig Topper9a2b6e12012-04-06 07:45:23 +00006094 // Turn the index into an offset from the start of the input vector.
6095 Idx -= Input * NumLaneElems;
6096
6097 // Find or create a shuffle vector operand to hold this input.
6098 unsigned OpNo;
6099 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6100 if (InputUsed[OpNo] == Input)
6101 // This input vector is already an operand.
6102 break;
6103 if (InputUsed[OpNo] < 0) {
6104 // Create a new operand for this input vector.
6105 InputUsed[OpNo] = Input;
6106 break;
6107 }
6108 }
6109
6110 if (OpNo >= array_lengthof(InputUsed)) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00006111 // More than two input vectors used! Give up on trying to create a
6112 // shuffle vector. Insert all elements into a BUILD_VECTOR instead.
6113 UseBuildVector = true;
6114 break;
Craig Topper9a2b6e12012-04-06 07:45:23 +00006115 }
6116
6117 // Add the mask index for the new shuffle vector.
6118 Mask.push_back(Idx + OpNo * NumLaneElems);
6119 }
6120
Craig Topper8ae97ba2012-05-21 06:40:16 +00006121 if (UseBuildVector) {
6122 SmallVector<SDValue, 16> SVOps;
6123 for (unsigned i = 0; i != NumLaneElems; ++i) {
6124 // The mask element. This indexes into the input.
6125 int Idx = SVOp->getMaskElt(i+LaneStart);
6126 if (Idx < 0) {
6127 SVOps.push_back(DAG.getUNDEF(EltVT));
6128 continue;
6129 }
6130
6131 // The input vector this mask element indexes into.
6132 int Input = Idx / NumElems;
6133
6134 // Turn the index into an offset from the start of the input vector.
6135 Idx -= Input * NumElems;
6136
6137 // Extract the vector element by hand.
6138 SVOps.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
6139 SVOp->getOperand(Input),
6140 DAG.getIntPtrConstant(Idx)));
6141 }
6142
6143 // Construct the output using a BUILD_VECTOR.
6144 Output[l] = DAG.getNode(ISD::BUILD_VECTOR, dl, NVT, &SVOps[0],
6145 SVOps.size());
6146 } else if (InputUsed[0] < 0) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006147 // No input vectors were used! The result is undefined.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006148 Output[l] = DAG.getUNDEF(NVT);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006149 } else {
6150 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006151 (InputUsed[0] % 2) * NumLaneElems,
6152 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006153 // If only one input was used, use an undefined vector for the other.
6154 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6155 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006156 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006157 // At least one input vector was used. Create a new shuffle vector.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006158 Output[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006159 }
6160
6161 Mask.clear();
6162 }
Craig Topper8f35c132012-01-20 09:29:03 +00006163
6164 // Concatenate the result back
Craig Topper8ae97ba2012-05-21 06:40:16 +00006165 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Output[0], Output[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006166}
6167
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006168/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6169/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006170static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006171LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006172 SDValue V1 = SVOp->getOperand(0);
6173 SDValue V2 = SVOp->getOperand(1);
6174 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006175 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006176
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006177 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6178
Benjamin Kramer9c683542012-01-30 15:16:21 +00006179 std::pair<int, int> Locs[4];
6180 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006181 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006182
Evan Chengace3c172008-07-22 21:13:36 +00006183 unsigned NumHi = 0;
6184 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006185 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006186 int Idx = PermMask[i];
6187 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006188 Locs[i] = std::make_pair(-1, -1);
6189 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006190 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6191 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006192 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006193 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006194 NumLo++;
6195 } else {
6196 Locs[i] = std::make_pair(1, NumHi);
6197 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006198 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006199 NumHi++;
6200 }
6201 }
6202 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006203
Evan Chengace3c172008-07-22 21:13:36 +00006204 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006205 // If no more than two elements come from either vector. This can be
6206 // implemented with two shuffles. First shuffle gather the elements.
6207 // The second shuffle, which takes the first shuffle as both of its
6208 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006209 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006210
Benjamin Kramer9c683542012-01-30 15:16:21 +00006211 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006212
Benjamin Kramer9c683542012-01-30 15:16:21 +00006213 for (unsigned i = 0; i != 4; ++i)
6214 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006215 unsigned Idx = (i < 2) ? 0 : 4;
6216 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006217 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006218 }
Evan Chengace3c172008-07-22 21:13:36 +00006219
Nate Begeman9008ca62009-04-27 18:41:29 +00006220 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006221 }
6222
6223 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006224 // Otherwise, we must have three elements from one vector, call it X, and
6225 // one element from the other, call it Y. First, use a shufps to build an
6226 // intermediate vector with the one element from Y and the element from X
6227 // that will be in the same half in the final destination (the indexes don't
6228 // matter). Then, use a shufps to build the final vector, taking the half
6229 // containing the element from Y from the intermediate, and the other half
6230 // from X.
6231 if (NumHi == 3) {
6232 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006233 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006234 std::swap(V1, V2);
6235 }
6236
6237 // Find the element from V2.
6238 unsigned HiIndex;
6239 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006240 int Val = PermMask[HiIndex];
6241 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006242 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006243 if (Val >= 4)
6244 break;
6245 }
6246
Nate Begeman9008ca62009-04-27 18:41:29 +00006247 Mask1[0] = PermMask[HiIndex];
6248 Mask1[1] = -1;
6249 Mask1[2] = PermMask[HiIndex^1];
6250 Mask1[3] = -1;
6251 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006252
6253 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006254 Mask1[0] = PermMask[0];
6255 Mask1[1] = PermMask[1];
6256 Mask1[2] = HiIndex & 1 ? 6 : 4;
6257 Mask1[3] = HiIndex & 1 ? 4 : 6;
6258 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006259 }
Craig Topper69947b92012-04-23 06:57:04 +00006260
6261 Mask1[0] = HiIndex & 1 ? 2 : 0;
6262 Mask1[1] = HiIndex & 1 ? 0 : 2;
6263 Mask1[2] = PermMask[2];
6264 Mask1[3] = PermMask[3];
6265 if (Mask1[2] >= 0)
6266 Mask1[2] += 4;
6267 if (Mask1[3] >= 0)
6268 Mask1[3] += 4;
6269 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006270 }
6271
6272 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006273 int LoMask[] = { -1, -1, -1, -1 };
6274 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006275
Benjamin Kramer9c683542012-01-30 15:16:21 +00006276 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006277 unsigned MaskIdx = 0;
6278 unsigned LoIdx = 0;
6279 unsigned HiIdx = 2;
6280 for (unsigned i = 0; i != 4; ++i) {
6281 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006282 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006283 MaskIdx = 1;
6284 LoIdx = 0;
6285 HiIdx = 2;
6286 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006287 int Idx = PermMask[i];
6288 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006289 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006290 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006291 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006292 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006293 LoIdx++;
6294 } else {
6295 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006296 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006297 HiIdx++;
6298 }
6299 }
6300
Nate Begeman9008ca62009-04-27 18:41:29 +00006301 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6302 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006303 int MaskOps[] = { -1, -1, -1, -1 };
6304 for (unsigned i = 0; i != 4; ++i)
6305 if (Locs[i].first != -1)
6306 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006307 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006308}
6309
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006310static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006311 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006312 V = V.getOperand(0);
6313 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6314 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006315 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6316 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6317 // BUILD_VECTOR (load), undef
6318 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006319 if (MayFoldLoad(V))
6320 return true;
6321 return false;
6322}
6323
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006324// FIXME: the version above should always be used. Since there's
6325// a bug where several vector shuffles can't be folded because the
6326// DAG is not updated during lowering and a node claims to have two
6327// uses while it only has one, use this version, and let isel match
6328// another instruction if the load really happens to have more than
6329// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006330// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006331static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006332 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006333 V = V.getOperand(0);
6334 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6335 V = V.getOperand(0);
6336 if (ISD::isNormalLoad(V.getNode()))
6337 return true;
6338 return false;
6339}
6340
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006341static
Evan Cheng835580f2010-10-07 20:50:20 +00006342SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6343 EVT VT = Op.getValueType();
6344
6345 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006346 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6347 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006348 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6349 V1, DAG));
6350}
6351
6352static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006353SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006354 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006355 SDValue V1 = Op.getOperand(0);
6356 SDValue V2 = Op.getOperand(1);
6357 EVT VT = Op.getValueType();
6358
6359 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6360
Craig Topper1accb7e2012-01-10 06:54:16 +00006361 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006362 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6363
Evan Cheng0899f5c2011-08-31 02:05:24 +00006364 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6365 return DAG.getNode(ISD::BITCAST, dl, VT,
6366 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6367 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6368 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006369}
6370
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006371static
6372SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6373 SDValue V1 = Op.getOperand(0);
6374 SDValue V2 = Op.getOperand(1);
6375 EVT VT = Op.getValueType();
6376
6377 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6378 "unsupported shuffle type");
6379
6380 if (V2.getOpcode() == ISD::UNDEF)
6381 V2 = V1;
6382
6383 // v4i32 or v4f32
6384 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6385}
6386
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006387static
Craig Topper1accb7e2012-01-10 06:54:16 +00006388SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006389 SDValue V1 = Op.getOperand(0);
6390 SDValue V2 = Op.getOperand(1);
6391 EVT VT = Op.getValueType();
6392 unsigned NumElems = VT.getVectorNumElements();
6393
6394 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6395 // operand of these instructions is only memory, so check if there's a
6396 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6397 // same masks.
6398 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006399
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006400 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006401 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006402 CanFoldLoad = true;
6403
6404 // When V1 is a load, it can be folded later into a store in isel, example:
6405 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6406 // turns into:
6407 // (MOVLPSmr addr:$src1, VR128:$src2)
6408 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006409 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006410 CanFoldLoad = true;
6411
Dan Gohman65fd6562011-11-03 21:49:52 +00006412 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006413 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006414 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006415 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6416
6417 if (NumElems == 4)
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00006418 // If we don't care about the second element, proceed to use movss.
Dan Gohman65fd6562011-11-03 21:49:52 +00006419 if (SVOp->getMaskElt(1) != -1)
6420 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006421 }
6422
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006423 // movl and movlp will both match v2i64, but v2i64 is never matched by
6424 // movl earlier because we make it strict to avoid messing with the movlp load
6425 // folding logic (see the code above getMOVLP call). Match it here then,
6426 // this is horrible, but will stay like this until we move all shuffle
6427 // matching to x86 specific nodes. Note that for the 1st condition all
6428 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006429 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006430 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6431 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006432 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006433 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006434 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006435 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006436
6437 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6438
6439 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006440 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006441 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006442}
6443
Nadav Rotem154819d2012-04-09 07:45:58 +00006444SDValue
6445X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006446 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6447 EVT VT = Op.getValueType();
6448 DebugLoc dl = Op.getDebugLoc();
6449 SDValue V1 = Op.getOperand(0);
6450 SDValue V2 = Op.getOperand(1);
6451
6452 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006453 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006454
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006455 // Handle splat operations
6456 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006457 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006458 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006459
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006460 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006461 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006462 if (Broadcast.getNode())
6463 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006464
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006465 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006466 if ((Size == 128 && NumElem <= 4) ||
6467 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006468 return SDValue();
6469
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006470 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006471 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006472 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006473
6474 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6475 // do it!
Craig Topperf3640d72012-05-04 04:44:49 +00006476 if (VT == MVT::v8i16 || VT == MVT::v16i8 ||
6477 VT == MVT::v16i16 || VT == MVT::v32i8) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006478 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6479 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006480 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006481 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006482 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006483 // FIXME: Figure out a cleaner way to do this.
6484 // Try to make use of movq to zero out the top part.
6485 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6486 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6487 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006488 EVT NewVT = NewOp.getValueType();
6489 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6490 NewVT, true, false))
6491 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006492 DAG, Subtarget, dl);
6493 }
6494 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6495 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006496 if (NewOp.getNode()) {
6497 EVT NewVT = NewOp.getValueType();
6498 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6499 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6500 DAG, Subtarget, dl);
6501 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006502 }
6503 }
6504 return SDValue();
6505}
6506
Dan Gohman475871a2008-07-27 21:46:04 +00006507SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006508X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006509 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006510 SDValue V1 = Op.getOperand(0);
6511 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006512 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006513 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006514 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006515 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006516 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006517 bool V1IsSplat = false;
6518 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006519 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006520 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006521 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006522 MachineFunction &MF = DAG.getMachineFunction();
6523 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006524
Craig Topper3426a3e2011-11-14 06:46:21 +00006525 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006526
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006527 if (V1IsUndef && V2IsUndef)
6528 return DAG.getUNDEF(VT);
6529
6530 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006531
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006532 // Vector shuffle lowering takes 3 steps:
6533 //
6534 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6535 // narrowing and commutation of operands should be handled.
6536 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6537 // shuffle nodes.
6538 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6539 // so the shuffle can be broken into other shuffles and the legalizer can
6540 // try the lowering again.
6541 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006542 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006543 // be matched during isel, all of them must be converted to a target specific
6544 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006545
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006546 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6547 // narrowing and commutation of operands should be handled. The actual code
6548 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006549 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006550 if (NewOp.getNode())
6551 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006552
Craig Topper5aaffa82012-02-19 02:53:47 +00006553 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6554
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006555 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6556 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006557 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006558 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006559 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006560 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006561
Craig Topperdd637ae2012-02-19 05:41:45 +00006562 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006563 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006564 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006565
Craig Topperdd637ae2012-02-19 05:41:45 +00006566 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006567 return getMOVHighToLow(Op, dl, DAG);
6568
6569 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006570 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006571 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006572 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006573
Craig Topper5aaffa82012-02-19 02:53:47 +00006574 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006575 // The actual implementation will match the mask in the if above and then
6576 // during isel it can match several different instructions, not only pshufd
6577 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006578 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6579 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006580
Craig Topper5aaffa82012-02-19 02:53:47 +00006581 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006582
Craig Topperdbd98a42012-02-07 06:28:42 +00006583 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6584 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6585
Craig Topper1accb7e2012-01-10 06:54:16 +00006586 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006587 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6588
Craig Topperb3982da2011-12-31 23:50:21 +00006589 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006590 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006591 }
Eric Christopherfd179292009-08-27 18:07:15 +00006592
Evan Chengf26ffe92008-05-29 08:22:04 +00006593 // Check if this can be converted into a logical shift.
6594 bool isLeft = false;
6595 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006596 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006597 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006598 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006599 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006600 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006601 EVT EltVT = VT.getVectorElementType();
6602 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006603 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006604 }
Eric Christopherfd179292009-08-27 18:07:15 +00006605
Craig Topper5aaffa82012-02-19 02:53:47 +00006606 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006607 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006608 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006609 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006610 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006611 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6612
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006613 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006614 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6615 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006616 }
Eric Christopherfd179292009-08-27 18:07:15 +00006617
Nate Begeman9008ca62009-04-27 18:41:29 +00006618 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006619 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006620 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006621
Craig Topperdd637ae2012-02-19 05:41:45 +00006622 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006623 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006624
Craig Topperdd637ae2012-02-19 05:41:45 +00006625 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006626 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006627
Craig Topperdd637ae2012-02-19 05:41:45 +00006628 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006629 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006630
Craig Topperdd637ae2012-02-19 05:41:45 +00006631 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006632 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006633
Craig Topperdd637ae2012-02-19 05:41:45 +00006634 if (ShouldXformToMOVHLPS(M, VT) ||
6635 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006636 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006637
Evan Chengf26ffe92008-05-29 08:22:04 +00006638 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006639 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006640 EVT EltVT = VT.getVectorElementType();
6641 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006642 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006643 }
Eric Christopherfd179292009-08-27 18:07:15 +00006644
Evan Cheng9eca5e82006-10-25 21:49:50 +00006645 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006646 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6647 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006648 V1IsSplat = isSplatVector(V1.getNode());
6649 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006650
Chris Lattner8a594482007-11-25 00:24:49 +00006651 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006652 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6653 CommuteVectorShuffleMask(M, NumElems);
6654 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006655 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006656 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006657 }
6658
Craig Topperbeabc6c2011-12-05 06:56:46 +00006659 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006660 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006661 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006662 return V1;
6663 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6664 // the instruction selector will not match, so get a canonical MOVL with
6665 // swapped operands to undo the commute.
6666 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006667 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006668
Craig Topperbeabc6c2011-12-05 06:56:46 +00006669 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006670 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006671
Craig Topperbeabc6c2011-12-05 06:56:46 +00006672 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006673 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006674
Evan Cheng9bbbb982006-10-25 20:48:19 +00006675 if (V2IsSplat) {
6676 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006677 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006678 // new vector_shuffle with the corrected mask.p
6679 SmallVector<int, 8> NewMask(M.begin(), M.end());
6680 NormalizeMask(NewMask, NumElems);
Craig Topper69947b92012-04-23 06:57:04 +00006681 if (isUNPCKLMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006682 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00006683 if (isUNPCKHMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006684 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006685 }
6686
Evan Cheng9eca5e82006-10-25 21:49:50 +00006687 if (Commuted) {
6688 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006689 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006690 CommuteVectorShuffleMask(M, NumElems);
6691 std::swap(V1, V2);
6692 std::swap(V1IsSplat, V2IsSplat);
6693 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006694
Craig Topper39a9e482012-02-11 06:24:48 +00006695 if (isUNPCKLMask(M, VT, HasAVX2))
6696 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006697
Craig Topper39a9e482012-02-11 06:24:48 +00006698 if (isUNPCKHMask(M, VT, HasAVX2))
6699 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006700 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006701
Nate Begeman9008ca62009-04-27 18:41:29 +00006702 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006703 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006704 return CommuteVectorShuffle(SVOp, DAG);
6705
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006706 // The checks below are all present in isShuffleMaskLegal, but they are
6707 // inlined here right now to enable us to directly emit target specific
6708 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006709
Craig Topper0e2037b2012-01-20 05:53:00 +00006710 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006711 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006712 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006713 DAG);
6714
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006715 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6716 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006717 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006718 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006719 }
6720
Craig Toppera9a568a2012-05-02 08:03:44 +00006721 if (isPSHUFHWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006722 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006723 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006724 DAG);
6725
Craig Toppera9a568a2012-05-02 08:03:44 +00006726 if (isPSHUFLWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006727 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006728 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006729 DAG);
6730
Craig Topper1a7700a2012-01-19 08:19:12 +00006731 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006732 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006733 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006734
Craig Topper94438ba2011-12-16 08:06:31 +00006735 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006736 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006737 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006738 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006739
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006740 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006741 // Generate target specific nodes for 128 or 256-bit shuffles only
6742 // supported in the AVX instruction set.
6743 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006744
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006745 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006746 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006747 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6748
Craig Topper70b883b2011-11-28 10:14:51 +00006749 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006750 if (isVPERMILPMask(M, VT, HasAVX)) {
6751 if (HasAVX2 && VT == MVT::v8i32)
6752 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006753 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006754 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006755 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006756 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006757
Craig Topper70b883b2011-11-28 10:14:51 +00006758 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006759 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006760 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006761 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006762
Craig Topper1842ba02012-04-23 06:38:28 +00006763 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006764 if (BlendOp.getNode())
6765 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006766
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006767 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006768 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006769 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006770 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006771 }
Craig Topper92040742012-04-16 06:43:40 +00006772 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6773 &permclMask[0], 8);
6774 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006775 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006776 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006777 }
Craig Topper095c5282012-04-15 23:48:57 +00006778
Craig Topper8325c112012-04-16 00:41:45 +00006779 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6780 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006781 getShuffleCLImmediate(SVOp), DAG);
6782
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006783
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006784 //===--------------------------------------------------------------------===//
6785 // Since no target specific shuffle was selected for this generic one,
6786 // lower it into other known shuffles. FIXME: this isn't true yet, but
6787 // this is the plan.
6788 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006789
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006790 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6791 if (VT == MVT::v8i16) {
6792 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6793 if (NewOp.getNode())
6794 return NewOp;
6795 }
6796
6797 if (VT == MVT::v16i8) {
6798 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6799 if (NewOp.getNode())
6800 return NewOp;
6801 }
6802
6803 // Handle all 128-bit wide vectors with 4 elements, and match them with
6804 // several different shuffle types.
6805 if (NumElems == 4 && VT.getSizeInBits() == 128)
6806 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6807
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006808 // Handle general 256-bit shuffles
6809 if (VT.is256BitVector())
6810 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6811
Dan Gohman475871a2008-07-27 21:46:04 +00006812 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006813}
6814
Dan Gohman475871a2008-07-27 21:46:04 +00006815SDValue
6816X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006817 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006818 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006819 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006820
6821 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6822 return SDValue();
6823
Duncan Sands83ec4b62008-06-06 12:08:01 +00006824 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006825 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006826 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006827 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006828 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006829 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006830 }
6831
6832 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006833 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6834 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6835 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006836 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6837 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006838 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006839 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006840 Op.getOperand(0)),
6841 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006842 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006843 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006844 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006845 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006846 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006847 }
6848
6849 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006850 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6851 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006852 // result has a single use which is a store or a bitcast to i32. And in
6853 // the case of a store, it's not worth it if the index is a constant 0,
6854 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006855 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006856 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006857 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006858 if ((User->getOpcode() != ISD::STORE ||
6859 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6860 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006861 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006862 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006863 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006864 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006865 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006866 Op.getOperand(0)),
6867 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006868 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00006869 }
6870
6871 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00006872 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006873 if (isa<ConstantSDNode>(Op.getOperand(1)))
6874 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006875 }
Dan Gohman475871a2008-07-27 21:46:04 +00006876 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006877}
6878
6879
Dan Gohman475871a2008-07-27 21:46:04 +00006880SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006881X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6882 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006883 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006884 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006885
David Greene74a579d2011-02-10 16:57:36 +00006886 SDValue Vec = Op.getOperand(0);
6887 EVT VecVT = Vec.getValueType();
6888
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006889 // If this is a 256-bit vector result, first extract the 128-bit vector and
6890 // then extract the element from the 128-bit vector.
6891 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006892 DebugLoc dl = Op.getNode()->getDebugLoc();
6893 unsigned NumElems = VecVT.getVectorNumElements();
6894 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006895 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6896
6897 // Get the 128-bit vector.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006898 Vec = Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006899
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006900 if (IdxVal >= NumElems/2)
6901 IdxVal -= NumElems/2;
David Greene74a579d2011-02-10 16:57:36 +00006902 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006903 DAG.getConstant(IdxVal, MVT::i32));
David Greene74a579d2011-02-10 16:57:36 +00006904 }
6905
6906 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6907
Craig Topperd0a31172012-01-10 06:37:29 +00006908 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006909 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006910 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006911 return Res;
6912 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006913
Owen Andersone50ed302009-08-10 22:56:29 +00006914 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006915 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006916 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006917 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006918 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006919 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006920 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006921 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6922 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006923 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006924 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006925 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006926 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006927 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006928 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006929 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006930 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006931 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006932 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006933 }
6934
6935 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006936 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006937 if (Idx == 0)
6938 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006939
Evan Cheng0db9fe62006-04-25 20:13:52 +00006940 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006941 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006942 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006943 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006944 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006945 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006946 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00006947 }
6948
6949 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006950 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6951 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6952 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006953 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006954 if (Idx == 0)
6955 return Op;
6956
6957 // UNPCKHPD the element to the lowest double word, then movsd.
6958 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6959 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006960 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006961 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006962 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006963 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006964 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006965 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006966 }
6967
Dan Gohman475871a2008-07-27 21:46:04 +00006968 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006969}
6970
Dan Gohman475871a2008-07-27 21:46:04 +00006971SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006972X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6973 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006974 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006975 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006976 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006977
Dan Gohman475871a2008-07-27 21:46:04 +00006978 SDValue N0 = Op.getOperand(0);
6979 SDValue N1 = Op.getOperand(1);
6980 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006981
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006982 if (VT.getSizeInBits() == 256)
6983 return SDValue();
6984
Dan Gohman8a55ce42009-09-23 21:02:20 +00006985 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006986 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006987 unsigned Opc;
6988 if (VT == MVT::v8i16)
6989 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006990 else if (VT == MVT::v16i8)
6991 Opc = X86ISD::PINSRB;
6992 else
6993 Opc = X86ISD::PINSRB;
6994
Nate Begeman14d12ca2008-02-11 04:19:36 +00006995 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6996 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006997 if (N1.getValueType() != MVT::i32)
6998 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6999 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007000 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00007001 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00007002 }
7003
7004 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007005 // Bits [7:6] of the constant are the source select. This will always be
7006 // zero here. The DAG Combiner may combine an extract_elt index into these
7007 // bits. For example (insert (extract, 3), 2) could be matched by putting
7008 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00007009 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00007010 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00007011 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00007012 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007013 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00007014 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00007015 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00007016 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00007017 }
7018
7019 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00007020 // PINSR* works with constant index.
7021 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007022 }
Dan Gohman475871a2008-07-27 21:46:04 +00007023 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007024}
7025
Dan Gohman475871a2008-07-27 21:46:04 +00007026SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007027X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007028 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007029 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007030
David Greene6b381262011-02-09 15:32:06 +00007031 DebugLoc dl = Op.getDebugLoc();
7032 SDValue N0 = Op.getOperand(0);
7033 SDValue N1 = Op.getOperand(1);
7034 SDValue N2 = Op.getOperand(2);
7035
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007036 // If this is a 256-bit vector result, first extract the 128-bit vector,
7037 // insert the element into the extracted half and then place it back.
7038 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00007039 if (!isa<ConstantSDNode>(N2))
7040 return SDValue();
7041
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007042 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007043 unsigned NumElems = VT.getVectorNumElements();
7044 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007045 SDValue V = Extract128BitVector(N0, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007046
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007047 // Insert the element into the desired half.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007048 bool Upper = IdxVal >= NumElems/2;
7049 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V, N1,
7050 DAG.getConstant(Upper ? IdxVal-NumElems/2 : IdxVal, MVT::i32));
David Greene6b381262011-02-09 15:32:06 +00007051
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007052 // Insert the changed part back to the 256-bit vector
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007053 return Insert128BitVector(N0, V, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007054 }
7055
Craig Topperd0a31172012-01-10 06:37:29 +00007056 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007057 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7058
Dan Gohman8a55ce42009-09-23 21:02:20 +00007059 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007060 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007061
Dan Gohman8a55ce42009-09-23 21:02:20 +00007062 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007063 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7064 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007065 if (N1.getValueType() != MVT::i32)
7066 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7067 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007068 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007069 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007070 }
Dan Gohman475871a2008-07-27 21:46:04 +00007071 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007072}
7073
Dan Gohman475871a2008-07-27 21:46:04 +00007074SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007075X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007076 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007077 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007078 EVT OpVT = Op.getValueType();
7079
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007080 // If this is a 256-bit vector result, first insert into a 128-bit
7081 // vector and then insert into the 256-bit vector.
7082 if (OpVT.getSizeInBits() > 128) {
7083 // Insert into a 128-bit vector.
7084 EVT VT128 = EVT::getVectorVT(*Context,
7085 OpVT.getVectorElementType(),
7086 OpVT.getVectorNumElements() / 2);
7087
7088 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7089
7090 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00007091 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007092 }
7093
Craig Topperd77d2fe2012-04-29 20:22:05 +00007094 if (OpVT == MVT::v1i64 &&
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007095 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007096 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007097
Owen Anderson825b72b2009-08-11 20:47:22 +00007098 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Craig Topperd77d2fe2012-04-29 20:22:05 +00007099 assert(OpVT.getSizeInBits() == 128 && "Expected an SSE type!");
7100 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00007101 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007102}
7103
David Greene91585092011-01-26 15:38:49 +00007104// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7105// a simple subregister reference or explicit instructions to grab
7106// upper bits of a vector.
7107SDValue
7108X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7109 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007110 DebugLoc dl = Op.getNode()->getDebugLoc();
7111 SDValue Vec = Op.getNode()->getOperand(0);
7112 SDValue Idx = Op.getNode()->getOperand(1);
7113
Craig Topperb14940a2012-04-22 20:55:18 +00007114 if (Op.getNode()->getValueType(0).getSizeInBits() == 128 &&
7115 Vec.getNode()->getValueType(0).getSizeInBits() == 256 &&
7116 isa<ConstantSDNode>(Idx)) {
7117 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7118 return Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00007119 }
David Greene91585092011-01-26 15:38:49 +00007120 }
7121 return SDValue();
7122}
7123
David Greenecfe33c42011-01-26 19:13:22 +00007124// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7125// simple superregister reference or explicit instructions to insert
7126// the upper bits of a vector.
7127SDValue
7128X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7129 if (Subtarget->hasAVX()) {
7130 DebugLoc dl = Op.getNode()->getDebugLoc();
7131 SDValue Vec = Op.getNode()->getOperand(0);
7132 SDValue SubVec = Op.getNode()->getOperand(1);
7133 SDValue Idx = Op.getNode()->getOperand(2);
7134
Craig Topperb14940a2012-04-22 20:55:18 +00007135 if (Op.getNode()->getValueType(0).getSizeInBits() == 256 &&
7136 SubVec.getNode()->getValueType(0).getSizeInBits() == 128 &&
7137 isa<ConstantSDNode>(Idx)) {
7138 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7139 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007140 }
7141 }
7142 return SDValue();
7143}
7144
Bill Wendling056292f2008-09-16 21:48:12 +00007145// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7146// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7147// one of the above mentioned nodes. It has to be wrapped because otherwise
7148// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7149// be used to form addressing mode. These wrapped nodes will be selected
7150// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007151SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007152X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007153 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007154
Chris Lattner41621a22009-06-26 19:22:52 +00007155 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7156 // global base reg.
7157 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007158 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007159 CodeModel::Model M = getTargetMachine().getCodeModel();
7160
Chris Lattner4f066492009-07-11 20:29:19 +00007161 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007162 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007163 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007164 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007165 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007166 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007167 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007168
Evan Cheng1606e8e2009-03-13 07:51:59 +00007169 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007170 CP->getAlignment(),
7171 CP->getOffset(), OpFlag);
7172 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007173 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007174 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007175 if (OpFlag) {
7176 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007177 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007178 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007179 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007180 }
7181
7182 return Result;
7183}
7184
Dan Gohmand858e902010-04-17 15:26:15 +00007185SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007186 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007187
Chris Lattner18c59872009-06-27 04:16:01 +00007188 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7189 // global base reg.
7190 unsigned char OpFlag = 0;
7191 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007192 CodeModel::Model M = getTargetMachine().getCodeModel();
7193
Chris Lattner4f066492009-07-11 20:29:19 +00007194 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007195 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007196 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007197 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007198 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007199 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007200 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007201
Chris Lattner18c59872009-06-27 04:16:01 +00007202 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7203 OpFlag);
7204 DebugLoc DL = JT->getDebugLoc();
7205 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007206
Chris Lattner18c59872009-06-27 04:16:01 +00007207 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007208 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007209 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7210 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007211 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007212 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007213
Chris Lattner18c59872009-06-27 04:16:01 +00007214 return Result;
7215}
7216
7217SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007218X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007219 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007220
Chris Lattner18c59872009-06-27 04:16:01 +00007221 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7222 // global base reg.
7223 unsigned char OpFlag = 0;
7224 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007225 CodeModel::Model M = getTargetMachine().getCodeModel();
7226
Chris Lattner4f066492009-07-11 20:29:19 +00007227 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007228 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7229 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7230 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007231 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007232 } else if (Subtarget->isPICStyleGOT()) {
7233 OpFlag = X86II::MO_GOT;
7234 } else if (Subtarget->isPICStyleStubPIC()) {
7235 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7236 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7237 OpFlag = X86II::MO_DARWIN_NONLAZY;
7238 }
Eric Christopherfd179292009-08-27 18:07:15 +00007239
Chris Lattner18c59872009-06-27 04:16:01 +00007240 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007241
Chris Lattner18c59872009-06-27 04:16:01 +00007242 DebugLoc DL = Op.getDebugLoc();
7243 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007244
7245
Chris Lattner18c59872009-06-27 04:16:01 +00007246 // With PIC, the address is actually $g + Offset.
7247 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007248 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007249 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7250 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007251 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007252 Result);
7253 }
Eric Christopherfd179292009-08-27 18:07:15 +00007254
Eli Friedman586272d2011-08-11 01:48:05 +00007255 // For symbols that require a load from a stub to get the address, emit the
7256 // load.
7257 if (isGlobalStubReference(OpFlag))
7258 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007259 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007260
Chris Lattner18c59872009-06-27 04:16:01 +00007261 return Result;
7262}
7263
Dan Gohman475871a2008-07-27 21:46:04 +00007264SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007265X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007266 // Create the TargetBlockAddressAddress node.
7267 unsigned char OpFlags =
7268 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007269 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007270 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007271 DebugLoc dl = Op.getDebugLoc();
7272 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7273 /*isTarget=*/true, OpFlags);
7274
Dan Gohmanf705adb2009-10-30 01:28:02 +00007275 if (Subtarget->isPICStyleRIPRel() &&
7276 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007277 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7278 else
7279 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007280
Dan Gohman29cbade2009-11-20 23:18:13 +00007281 // With PIC, the address is actually $g + Offset.
7282 if (isGlobalRelativeToPICBase(OpFlags)) {
7283 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7284 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7285 Result);
7286 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007287
7288 return Result;
7289}
7290
7291SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007292X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007293 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007294 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007295 // Create the TargetGlobalAddress node, folding in the constant
7296 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007297 unsigned char OpFlags =
7298 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007299 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007300 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007301 if (OpFlags == X86II::MO_NO_FLAG &&
7302 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007303 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007304 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007305 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007306 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007307 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007308 }
Eric Christopherfd179292009-08-27 18:07:15 +00007309
Chris Lattner4f066492009-07-11 20:29:19 +00007310 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007311 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007312 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7313 else
7314 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007315
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007316 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007317 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007318 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7319 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007320 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007321 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007322
Chris Lattner36c25012009-07-10 07:34:39 +00007323 // For globals that require a load from a stub to get the address, emit the
7324 // load.
7325 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007326 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007327 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007328
Dan Gohman6520e202008-10-18 02:06:02 +00007329 // If there was a non-zero offset that we didn't fold, create an explicit
7330 // addition for it.
7331 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007332 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007333 DAG.getConstant(Offset, getPointerTy()));
7334
Evan Cheng0db9fe62006-04-25 20:13:52 +00007335 return Result;
7336}
7337
Evan Chengda43bcf2008-09-24 00:05:32 +00007338SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007339X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007340 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007341 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007342 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007343}
7344
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007345static SDValue
7346GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007347 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007348 unsigned char OperandFlags, bool LocalDynamic = false) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007349 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007350 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007351 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007352 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007353 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007354 GA->getOffset(),
7355 OperandFlags);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007356
7357 X86ISD::NodeType CallType = LocalDynamic ? X86ISD::TLSBASEADDR
7358 : X86ISD::TLSADDR;
7359
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007360 if (InFlag) {
7361 SDValue Ops[] = { Chain, TGA, *InFlag };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007362 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007363 } else {
7364 SDValue Ops[] = { Chain, TGA };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007365 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007366 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007367
7368 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007369 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007370
Rafael Espindola15f1b662009-04-24 12:59:40 +00007371 SDValue Flag = Chain.getValue(1);
7372 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007373}
7374
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007375// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007376static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007377LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007378 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007379 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007380 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7381 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007382 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007383 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007384 InFlag = Chain.getValue(1);
7385
Chris Lattnerb903bed2009-06-26 21:20:29 +00007386 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007387}
7388
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007389// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007390static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007391LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007392 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007393 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7394 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007395}
7396
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007397static SDValue LowerToTLSLocalDynamicModel(GlobalAddressSDNode *GA,
7398 SelectionDAG &DAG,
7399 const EVT PtrVT,
7400 bool is64Bit) {
7401 DebugLoc dl = GA->getDebugLoc();
7402
7403 // Get the start address of the TLS block for this module.
7404 X86MachineFunctionInfo* MFI = DAG.getMachineFunction()
7405 .getInfo<X86MachineFunctionInfo>();
7406 MFI->incNumLocalDynamicTLSAccesses();
7407
7408 SDValue Base;
7409 if (is64Bit) {
7410 Base = GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, X86::RAX,
7411 X86II::MO_TLSLD, /*LocalDynamic=*/true);
7412 } else {
7413 SDValue InFlag;
7414 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
7415 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT), InFlag);
7416 InFlag = Chain.getValue(1);
7417 Base = GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX,
7418 X86II::MO_TLSLDM, /*LocalDynamic=*/true);
7419 }
7420
7421 // Note: the CleanupLocalDynamicTLSPass will remove redundant computations
7422 // of Base.
7423
7424 // Build x@dtpoff.
7425 unsigned char OperandFlags = X86II::MO_DTPOFF;
7426 unsigned WrapperKind = X86ISD::Wrapper;
7427 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7428 GA->getValueType(0),
7429 GA->getOffset(), OperandFlags);
7430 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
7431
7432 // Add x@dtpoff with the base.
7433 return DAG.getNode(ISD::ADD, dl, PtrVT, Offset, Base);
7434}
7435
Hans Wennborg228756c2012-05-11 10:11:01 +00007436// Lower ISD::GlobalTLSAddress using the "initial exec" or "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007437static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007438 const EVT PtrVT, TLSModel::Model model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007439 bool is64Bit, bool isPIC) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007440 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007441
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007442 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7443 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7444 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007445
Michael J. Spencerec38de22010-10-10 22:04:20 +00007446 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007447 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007448 MachinePointerInfo(Ptr),
7449 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007450
Chris Lattnerb903bed2009-06-26 21:20:29 +00007451 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007452 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7453 // initialexec.
7454 unsigned WrapperKind = X86ISD::Wrapper;
7455 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007456 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Hans Wennborg228756c2012-05-11 10:11:01 +00007457 } else if (model == TLSModel::InitialExec) {
7458 if (is64Bit) {
7459 OperandFlags = X86II::MO_GOTTPOFF;
7460 WrapperKind = X86ISD::WrapperRIP;
7461 } else {
7462 OperandFlags = isPIC ? X86II::MO_GOTNTPOFF : X86II::MO_INDNTPOFF;
7463 }
Chris Lattner18c59872009-06-27 04:16:01 +00007464 } else {
Hans Wennborg228756c2012-05-11 10:11:01 +00007465 llvm_unreachable("Unexpected model");
Chris Lattnerb903bed2009-06-26 21:20:29 +00007466 }
Eric Christopherfd179292009-08-27 18:07:15 +00007467
Hans Wennborg228756c2012-05-11 10:11:01 +00007468 // emit "addl x@ntpoff,%eax" (local exec)
7469 // or "addl x@indntpoff,%eax" (initial exec)
7470 // or "addl x@gotntpoff(%ebx) ,%eax" (initial exec, 32-bit pic)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007471 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007472 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007473 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007474 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007475
Hans Wennborg228756c2012-05-11 10:11:01 +00007476 if (model == TLSModel::InitialExec) {
7477 if (isPIC && !is64Bit) {
7478 Offset = DAG.getNode(ISD::ADD, dl, PtrVT,
7479 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT),
7480 Offset);
Hans Wennborg228756c2012-05-11 10:11:01 +00007481 }
Rafael Espindola94e3b382012-06-29 04:22:35 +00007482
7483 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
7484 MachinePointerInfo::getGOT(), false, false, false,
7485 0);
Hans Wennborg228756c2012-05-11 10:11:01 +00007486 }
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007487
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007488 // The address of the thread local variable is the add of the thread
7489 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007490 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007491}
7492
Dan Gohman475871a2008-07-27 21:46:04 +00007493SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007494X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007495
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007496 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007497 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007498
Eric Christopher30ef0e52010-06-03 04:07:48 +00007499 if (Subtarget->isTargetELF()) {
Chandler Carruth34797132012-04-08 17:20:55 +00007500 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007501
Eric Christopher30ef0e52010-06-03 04:07:48 +00007502 switch (model) {
7503 case TLSModel::GeneralDynamic:
Eric Christopher30ef0e52010-06-03 04:07:48 +00007504 if (Subtarget->is64Bit())
7505 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7506 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007507 case TLSModel::LocalDynamic:
7508 return LowerToTLSLocalDynamicModel(GA, DAG, getPointerTy(),
7509 Subtarget->is64Bit());
Eric Christopher30ef0e52010-06-03 04:07:48 +00007510 case TLSModel::InitialExec:
7511 case TLSModel::LocalExec:
7512 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007513 Subtarget->is64Bit(),
7514 getTargetMachine().getRelocationModel() == Reloc::PIC_);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007515 }
Craig Toppere8eb1162012-04-23 03:26:18 +00007516 llvm_unreachable("Unknown TLS model.");
7517 }
7518
7519 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007520 // Darwin only has one model of TLS. Lower to that.
7521 unsigned char OpFlag = 0;
7522 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7523 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007524
Eric Christopher30ef0e52010-06-03 04:07:48 +00007525 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7526 // global base reg.
7527 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7528 !Subtarget->is64Bit();
7529 if (PIC32)
7530 OpFlag = X86II::MO_TLVP_PIC_BASE;
7531 else
7532 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007533 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007534 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007535 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007536 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007537 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007538
Eric Christopher30ef0e52010-06-03 04:07:48 +00007539 // With PIC32, the address is actually $g + Offset.
7540 if (PIC32)
7541 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7542 DAG.getNode(X86ISD::GlobalBaseReg,
7543 DebugLoc(), getPointerTy()),
7544 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007545
Eric Christopher30ef0e52010-06-03 04:07:48 +00007546 // Lowering the machine isd will make sure everything is in the right
7547 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007548 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007549 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007550 SDValue Args[] = { Chain, Offset };
7551 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007552
Eric Christopher30ef0e52010-06-03 04:07:48 +00007553 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7554 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7555 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007556
Eric Christopher30ef0e52010-06-03 04:07:48 +00007557 // And our return value (tls address) is in the standard call return value
7558 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007559 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007560 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7561 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00007562 }
7563
7564 if (Subtarget->isTargetWindows()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007565 // Just use the implicit TLS architecture
7566 // Need to generate someting similar to:
7567 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7568 // ; from TEB
7569 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7570 // mov rcx, qword [rdx+rcx*8]
7571 // mov eax, .tls$:tlsvar
7572 // [rax+rcx] contains the address
7573 // Windows 64bit: gs:0x58
7574 // Windows 32bit: fs:__tls_array
7575
7576 // If GV is an alias then use the aliasee for determining
7577 // thread-localness.
7578 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7579 GV = GA->resolveAliasedGlobal(false);
7580 DebugLoc dl = GA->getDebugLoc();
7581 SDValue Chain = DAG.getEntryNode();
7582
7583 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7584 // %gs:0x58 (64-bit).
7585 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7586 ? Type::getInt8PtrTy(*DAG.getContext(),
7587 256)
7588 : Type::getInt32PtrTy(*DAG.getContext(),
7589 257));
7590
7591 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7592 Subtarget->is64Bit()
7593 ? DAG.getIntPtrConstant(0x58)
7594 : DAG.getExternalSymbol("_tls_array",
7595 getPointerTy()),
7596 MachinePointerInfo(Ptr),
7597 false, false, false, 0);
7598
7599 // Load the _tls_index variable
7600 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7601 if (Subtarget->is64Bit())
7602 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7603 IDX, MachinePointerInfo(), MVT::i32,
7604 false, false, 0);
7605 else
7606 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7607 false, false, false, 0);
7608
7609 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00007610 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007611 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7612
7613 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7614 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7615 false, false, false, 0);
7616
7617 // Get the offset of start of .tls section
7618 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7619 GA->getValueType(0),
7620 GA->getOffset(), X86II::MO_SECREL);
7621 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7622
7623 // The address of the thread local variable is the add of the thread
7624 // pointer with the offset of the variable.
7625 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007626 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007627
David Blaikie4d6ccb52012-01-20 21:51:11 +00007628 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007629}
7630
Evan Cheng0db9fe62006-04-25 20:13:52 +00007631
Chad Rosierb90d2a92012-01-03 23:19:12 +00007632/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7633/// and take a 2 x i32 value to shift plus a shift amount.
7634SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007635 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007636 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007637 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007638 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007639 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007640 SDValue ShOpLo = Op.getOperand(0);
7641 SDValue ShOpHi = Op.getOperand(1);
7642 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007643 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007644 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007645 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007646
Dan Gohman475871a2008-07-27 21:46:04 +00007647 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007648 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007649 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7650 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007651 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007652 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7653 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007654 }
Evan Chenge3413162006-01-09 18:33:28 +00007655
Owen Anderson825b72b2009-08-11 20:47:22 +00007656 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7657 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007658 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007659 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007660
Dan Gohman475871a2008-07-27 21:46:04 +00007661 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007662 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007663 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7664 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007665
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007666 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007667 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7668 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007669 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007670 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7671 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007672 }
7673
Dan Gohman475871a2008-07-27 21:46:04 +00007674 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007675 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007676}
Evan Chenga3195e82006-01-12 22:54:21 +00007677
Dan Gohmand858e902010-04-17 15:26:15 +00007678SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7679 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007680 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007681
Dale Johannesen0488fb62010-09-30 23:57:10 +00007682 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007683 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007684
Owen Anderson825b72b2009-08-11 20:47:22 +00007685 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007686 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007687
Eli Friedman36df4992009-05-27 00:47:34 +00007688 // These are really Legal; return the operand so the caller accepts it as
7689 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007690 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007691 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007692 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007693 Subtarget->is64Bit()) {
7694 return Op;
7695 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007696
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007697 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007698 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007699 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007700 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007701 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007702 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007703 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007704 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007705 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007706 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7707}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007708
Owen Andersone50ed302009-08-10 22:56:29 +00007709SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007710 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007711 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007712 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007713 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007714 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007715 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007716 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007717 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007718 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007719 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007720
Chris Lattner492a43e2010-09-22 01:28:21 +00007721 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007722
Stuart Hastings84be9582011-06-02 15:57:11 +00007723 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7724 MachineMemOperand *MMO;
7725 if (FI) {
7726 int SSFI = FI->getIndex();
7727 MMO =
7728 DAG.getMachineFunction()
7729 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7730 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7731 } else {
7732 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7733 StackSlot = StackSlot.getOperand(1);
7734 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007735 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007736 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7737 X86ISD::FILD, DL,
7738 Tys, Ops, array_lengthof(Ops),
7739 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007740
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007741 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007742 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007743 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007744
7745 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7746 // shouldn't be necessary except that RFP cannot be live across
7747 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007748 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007749 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7750 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007751 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007752 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007753 SDValue Ops[] = {
7754 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7755 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007756 MachineMemOperand *MMO =
7757 DAG.getMachineFunction()
7758 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007759 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007760
Chris Lattner492a43e2010-09-22 01:28:21 +00007761 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7762 Ops, array_lengthof(Ops),
7763 Op.getValueType(), MMO);
7764 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007765 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007766 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007767 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007768
Evan Cheng0db9fe62006-04-25 20:13:52 +00007769 return Result;
7770}
7771
Bill Wendling8b8a6362009-01-17 03:56:04 +00007772// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007773SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7774 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007775 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007776 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007777 movq %rax, %xmm0
7778 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7779 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7780 #ifdef __SSE3__
7781 haddpd %xmm0, %xmm0
7782 #else
7783 pshufd $0x4e, %xmm0, %xmm1
7784 addpd %xmm1, %xmm0
7785 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007786 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007787
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007788 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007789 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007790
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007791 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007792 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7793 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007794 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007795
Chris Lattner97484792012-01-25 09:56:22 +00007796 SmallVector<Constant*,2> CV1;
7797 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007798 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007799 CV1.push_back(
7800 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7801 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007802 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007803
Bill Wendling397ae212012-01-05 02:13:20 +00007804 // Load the 64-bit value into an XMM register.
7805 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7806 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007807 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007808 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007809 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007810 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7811 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7812 CLod0);
7813
Owen Anderson825b72b2009-08-11 20:47:22 +00007814 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007815 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007816 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007817 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007818 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007819 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007820
Craig Topperd0a31172012-01-10 06:37:29 +00007821 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007822 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7823 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7824 } else {
7825 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7826 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7827 S2F, 0x4E, DAG);
7828 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7829 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7830 Sub);
7831 }
7832
7833 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007834 DAG.getIntPtrConstant(0));
7835}
7836
Bill Wendling8b8a6362009-01-17 03:56:04 +00007837// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007838SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7839 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007840 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007841 // FP constant to bias correct the final result.
7842 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007843 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007844
7845 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007846 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007847 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007848
Eli Friedmanf3704762011-08-29 21:15:46 +00007849 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007850 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007851
Owen Anderson825b72b2009-08-11 20:47:22 +00007852 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007853 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007854 DAG.getIntPtrConstant(0));
7855
7856 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007857 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007858 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007859 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007860 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007861 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007862 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007863 MVT::v2f64, Bias)));
7864 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007865 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007866 DAG.getIntPtrConstant(0));
7867
7868 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007869 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007870
7871 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007872 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007873
Craig Topper69947b92012-04-23 06:57:04 +00007874 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007875 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007876 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007877 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007878 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007879
7880 // Handle final rounding.
7881 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007882}
7883
Dan Gohmand858e902010-04-17 15:26:15 +00007884SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7885 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007886 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007887 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007888
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007889 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007890 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7891 // the optimization here.
7892 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007893 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007894
Owen Andersone50ed302009-08-10 22:56:29 +00007895 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007896 EVT DstVT = Op.getValueType();
7897 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007898 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007899 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007900 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007901 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007902 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007903
7904 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007905 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007906 if (SrcVT == MVT::i32) {
7907 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7908 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7909 getPointerTy(), StackSlot, WordOff);
7910 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007911 StackSlot, MachinePointerInfo(),
7912 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007913 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007914 OffsetSlot, MachinePointerInfo(),
7915 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007916 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7917 return Fild;
7918 }
7919
7920 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7921 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007922 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007923 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007924 // For i64 source, we need to add the appropriate power of 2 if the input
7925 // was negative. This is the same as the optimization in
7926 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7927 // we must be careful to do the computation in x87 extended precision, not
7928 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007929 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7930 MachineMemOperand *MMO =
7931 DAG.getMachineFunction()
7932 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7933 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007934
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007935 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7936 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007937 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7938 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007939
7940 APInt FF(32, 0x5F800000ULL);
7941
7942 // Check whether the sign bit is set.
7943 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7944 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7945 ISD::SETLT);
7946
7947 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7948 SDValue FudgePtr = DAG.getConstantPool(
7949 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7950 getPointerTy());
7951
7952 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7953 SDValue Zero = DAG.getIntPtrConstant(0);
7954 SDValue Four = DAG.getIntPtrConstant(4);
7955 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7956 Zero, Four);
7957 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7958
7959 // Load the value out, extending it from f32 to f80.
7960 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007961 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007962 FudgePtr, MachinePointerInfo::getConstantPool(),
7963 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007964 // Extend everything to 80 bits to force it to be done on x87.
7965 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7966 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007967}
7968
Dan Gohman475871a2008-07-27 21:46:04 +00007969std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007970FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007971 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007972
Owen Andersone50ed302009-08-10 22:56:29 +00007973 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007974
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007975 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007976 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7977 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007978 }
7979
Owen Anderson825b72b2009-08-11 20:47:22 +00007980 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7981 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007982 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007983
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007984 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007985 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007986 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007987 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007988 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007989 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007990 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007991 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007992
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007993 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7994 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007995 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007996 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007997 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007998 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007999
Evan Cheng0db9fe62006-04-25 20:13:52 +00008000 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008001 if (!IsSigned && isIntegerTypeFTOL(DstTy))
8002 Opc = X86ISD::WIN_FTOL;
8003 else
8004 switch (DstTy.getSimpleVT().SimpleTy) {
8005 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
8006 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
8007 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
8008 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
8009 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008010
Dan Gohman475871a2008-07-27 21:46:04 +00008011 SDValue Chain = DAG.getEntryNode();
8012 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00008013 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008014 // FIXME This causes a redundant load/store if the SSE-class value is already
8015 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00008016 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008017 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00008018 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008019 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00008020 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008021 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00008022 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00008023 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00008024 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008025
Chris Lattner492a43e2010-09-22 01:28:21 +00008026 MachineMemOperand *MMO =
8027 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8028 MachineMemOperand::MOLoad, MemSize, MemSize);
8029 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
8030 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008031 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00008032 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008033 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
8034 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008035
Chris Lattner07290932010-09-22 01:05:16 +00008036 MachineMemOperand *MMO =
8037 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8038 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008039
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008040 if (Opc != X86ISD::WIN_FTOL) {
8041 // Build the FP_TO_INT*_IN_MEM
8042 SDValue Ops[] = { Chain, Value, StackSlot };
8043 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
8044 Ops, 3, DstTy, MMO);
8045 return std::make_pair(FIST, StackSlot);
8046 } else {
8047 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
8048 DAG.getVTList(MVT::Other, MVT::Glue),
8049 Chain, Value);
8050 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
8051 MVT::i32, ftol.getValue(1));
8052 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
8053 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008054 SDValue Ops[] = { eax, edx };
8055 SDValue pair = IsReplace
8056 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
8057 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008058 return std::make_pair(pair, SDValue());
8059 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008060}
8061
Dan Gohmand858e902010-04-17 15:26:15 +00008062SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
8063 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00008064 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00008065 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00008066
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008067 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8068 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00008069 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00008070 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
8071 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00008072
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008073 if (StackSlot.getNode())
8074 // Load the result.
8075 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8076 FIST, StackSlot, MachinePointerInfo(),
8077 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008078
8079 // The node is the result.
8080 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00008081}
8082
Dan Gohmand858e902010-04-17 15:26:15 +00008083SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8084 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008085 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8086 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00008087 SDValue FIST = Vals.first, StackSlot = Vals.second;
8088 assert(FIST.getNode() && "Unexpected failure");
8089
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008090 if (StackSlot.getNode())
8091 // Load the result.
8092 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8093 FIST, StackSlot, MachinePointerInfo(),
8094 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008095
8096 // The node is the result.
8097 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00008098}
8099
Dan Gohmand858e902010-04-17 15:26:15 +00008100SDValue X86TargetLowering::LowerFABS(SDValue Op,
8101 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008102 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008103 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008104 EVT VT = Op.getValueType();
8105 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008106 if (VT.isVector())
8107 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00008108 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00008109 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00008110 C = ConstantVector::getSplat(2,
8111 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008112 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00008113 C = ConstantVector::getSplat(4,
8114 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008115 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00008116 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008117 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008118 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008119 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008120 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008121}
8122
Dan Gohmand858e902010-04-17 15:26:15 +00008123SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008124 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008125 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008126 EVT VT = Op.getValueType();
8127 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00008128 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
8129 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008130 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00008131 NumElts = VT.getVectorNumElements();
8132 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00008133 Constant *C;
8134 if (EltVT == MVT::f64)
8135 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
8136 else
8137 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
8138 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008139 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008140 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008141 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008142 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008143 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00008144 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008145 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00008146 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00008147 DAG.getNode(ISD::BITCAST, dl, XORVT,
8148 Op.getOperand(0)),
8149 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008150 }
Craig Topper69947b92012-04-23 06:57:04 +00008151
8152 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008153}
8154
Dan Gohmand858e902010-04-17 15:26:15 +00008155SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008156 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008157 SDValue Op0 = Op.getOperand(0);
8158 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008159 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008160 EVT VT = Op.getValueType();
8161 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008162
8163 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008164 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008165 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008166 SrcVT = VT;
8167 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008168 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008169 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008170 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008171 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008172 }
8173
8174 // At this point the operands and the result should have the same
8175 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008176
Evan Cheng68c47cb2007-01-05 07:55:56 +00008177 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008178 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008179 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008180 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8181 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008182 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008183 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8184 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8185 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8186 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008187 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008188 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008189 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008190 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008191 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008192 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008193 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008194
8195 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008196 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008197 // Op0 is MVT::f32, Op1 is MVT::f64.
8198 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8199 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8200 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008201 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008202 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008203 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008204 }
8205
Evan Cheng73d6cf12007-01-05 21:37:56 +00008206 // Clear first operand sign bit.
8207 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008208 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008209 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8210 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008211 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008212 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8213 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8214 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8215 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008216 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008217 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008218 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008219 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008220 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008221 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008222 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008223
8224 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008225 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008226}
8227
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008228SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8229 SDValue N0 = Op.getOperand(0);
8230 DebugLoc dl = Op.getDebugLoc();
8231 EVT VT = Op.getValueType();
8232
8233 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8234 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8235 DAG.getConstant(1, VT));
8236 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8237}
8238
Dan Gohman076aee32009-03-04 19:44:21 +00008239/// Emit nodes that will be selected as "test Op0,Op0", or something
8240/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008241SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008242 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008243 DebugLoc dl = Op.getDebugLoc();
8244
Dan Gohman31125812009-03-07 01:58:32 +00008245 // CF and OF aren't always set the way we want. Determine which
8246 // of these we need.
8247 bool NeedCF = false;
8248 bool NeedOF = false;
8249 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008250 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008251 case X86::COND_A: case X86::COND_AE:
8252 case X86::COND_B: case X86::COND_BE:
8253 NeedCF = true;
8254 break;
8255 case X86::COND_G: case X86::COND_GE:
8256 case X86::COND_L: case X86::COND_LE:
8257 case X86::COND_O: case X86::COND_NO:
8258 NeedOF = true;
8259 break;
Dan Gohman31125812009-03-07 01:58:32 +00008260 }
8261
Dan Gohman076aee32009-03-04 19:44:21 +00008262 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008263 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8264 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008265 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8266 // Emit a CMP with 0, which is the TEST pattern.
8267 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8268 DAG.getConstant(0, Op.getValueType()));
8269
8270 unsigned Opcode = 0;
8271 unsigned NumOperands = 0;
8272 switch (Op.getNode()->getOpcode()) {
8273 case ISD::ADD:
8274 // Due to an isel shortcoming, be conservative if this add is likely to be
8275 // selected as part of a load-modify-store instruction. When the root node
8276 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8277 // uses of other nodes in the match, such as the ADD in this case. This
8278 // leads to the ADD being left around and reselected, with the result being
8279 // two adds in the output. Alas, even if none our users are stores, that
8280 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8281 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8282 // climbing the DAG back to the root, and it doesn't seem to be worth the
8283 // effort.
8284 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008285 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8286 if (UI->getOpcode() != ISD::CopyToReg &&
8287 UI->getOpcode() != ISD::SETCC &&
8288 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008289 goto default_case;
8290
8291 if (ConstantSDNode *C =
8292 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8293 // An add of one will be selected as an INC.
8294 if (C->getAPIntValue() == 1) {
8295 Opcode = X86ISD::INC;
8296 NumOperands = 1;
8297 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008298 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008299
8300 // An add of negative one (subtract of one) will be selected as a DEC.
8301 if (C->getAPIntValue().isAllOnesValue()) {
8302 Opcode = X86ISD::DEC;
8303 NumOperands = 1;
8304 break;
8305 }
Dan Gohman076aee32009-03-04 19:44:21 +00008306 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008307
8308 // Otherwise use a regular EFLAGS-setting add.
8309 Opcode = X86ISD::ADD;
8310 NumOperands = 2;
8311 break;
8312 case ISD::AND: {
8313 // If the primary and result isn't used, don't bother using X86ISD::AND,
8314 // because a TEST instruction will be better.
8315 bool NonFlagUse = false;
8316 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8317 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8318 SDNode *User = *UI;
8319 unsigned UOpNo = UI.getOperandNo();
8320 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8321 // Look pass truncate.
8322 UOpNo = User->use_begin().getOperandNo();
8323 User = *User->use_begin();
8324 }
8325
8326 if (User->getOpcode() != ISD::BRCOND &&
8327 User->getOpcode() != ISD::SETCC &&
8328 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8329 NonFlagUse = true;
8330 break;
8331 }
Dan Gohman076aee32009-03-04 19:44:21 +00008332 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008333
8334 if (!NonFlagUse)
8335 break;
8336 }
8337 // FALL THROUGH
8338 case ISD::SUB:
8339 case ISD::OR:
8340 case ISD::XOR:
8341 // Due to the ISEL shortcoming noted above, be conservative if this op is
8342 // likely to be selected as part of a load-modify-store instruction.
8343 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8344 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8345 if (UI->getOpcode() == ISD::STORE)
8346 goto default_case;
8347
8348 // Otherwise use a regular EFLAGS-setting instruction.
8349 switch (Op.getNode()->getOpcode()) {
8350 default: llvm_unreachable("unexpected operator!");
Manman Ren87253c22012-06-07 00:42:47 +00008351 case ISD::SUB:
8352 // If the only use of SUB is EFLAGS, use CMP instead.
8353 if (Op.hasOneUse())
8354 Opcode = X86ISD::CMP;
8355 else
8356 Opcode = X86ISD::SUB;
8357 break;
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008358 case ISD::OR: Opcode = X86ISD::OR; break;
8359 case ISD::XOR: Opcode = X86ISD::XOR; break;
8360 case ISD::AND: Opcode = X86ISD::AND; break;
8361 }
8362
8363 NumOperands = 2;
8364 break;
8365 case X86ISD::ADD:
8366 case X86ISD::SUB:
8367 case X86ISD::INC:
8368 case X86ISD::DEC:
8369 case X86ISD::OR:
8370 case X86ISD::XOR:
8371 case X86ISD::AND:
8372 return SDValue(Op.getNode(), 1);
8373 default:
8374 default_case:
8375 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008376 }
8377
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008378 if (Opcode == 0)
8379 // Emit a CMP with 0, which is the TEST pattern.
8380 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8381 DAG.getConstant(0, Op.getValueType()));
8382
Manman Ren87253c22012-06-07 00:42:47 +00008383 if (Opcode == X86ISD::CMP) {
8384 SDValue New = DAG.getNode(Opcode, dl, MVT::i32, Op.getOperand(0),
8385 Op.getOperand(1));
Manman Rene6fc9d42012-06-07 19:27:33 +00008386 // We can't replace usage of SUB with CMP.
8387 // The SUB node will be removed later because there is no use of it.
Manman Ren87253c22012-06-07 00:42:47 +00008388 return SDValue(New.getNode(), 0);
8389 }
8390
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008391 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8392 SmallVector<SDValue, 4> Ops;
8393 for (unsigned i = 0; i != NumOperands; ++i)
8394 Ops.push_back(Op.getOperand(i));
8395
8396 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8397 DAG.ReplaceAllUsesWith(Op, New);
8398 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008399}
8400
8401/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8402/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008403SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008404 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008405 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8406 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008407 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008408
8409 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008410 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008411}
8412
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008413/// Convert a comparison if required by the subtarget.
8414SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
8415 SelectionDAG &DAG) const {
8416 // If the subtarget does not support the FUCOMI instruction, floating-point
8417 // comparisons have to be converted.
8418 if (Subtarget->hasCMov() ||
8419 Cmp.getOpcode() != X86ISD::CMP ||
8420 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
8421 !Cmp.getOperand(1).getValueType().isFloatingPoint())
8422 return Cmp;
8423
8424 // The instruction selector will select an FUCOM instruction instead of
8425 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
8426 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
8427 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
8428 DebugLoc dl = Cmp.getDebugLoc();
8429 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
8430 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
8431 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
8432 DAG.getConstant(8, MVT::i8));
8433 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
8434 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
8435}
8436
Evan Chengd40d03e2010-01-06 19:38:29 +00008437/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8438/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008439SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8440 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008441 SDValue Op0 = And.getOperand(0);
8442 SDValue Op1 = And.getOperand(1);
8443 if (Op0.getOpcode() == ISD::TRUNCATE)
8444 Op0 = Op0.getOperand(0);
8445 if (Op1.getOpcode() == ISD::TRUNCATE)
8446 Op1 = Op1.getOperand(0);
8447
Evan Chengd40d03e2010-01-06 19:38:29 +00008448 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008449 if (Op1.getOpcode() == ISD::SHL)
8450 std::swap(Op0, Op1);
8451 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008452 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8453 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008454 // If we looked past a truncate, check that it's only truncating away
8455 // known zeros.
8456 unsigned BitWidth = Op0.getValueSizeInBits();
8457 unsigned AndBitWidth = And.getValueSizeInBits();
8458 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008459 APInt Zeros, Ones;
8460 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008461 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8462 return SDValue();
8463 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008464 LHS = Op1;
8465 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008466 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008467 } else if (Op1.getOpcode() == ISD::Constant) {
8468 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008469 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008470 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008471
8472 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008473 LHS = AndLHS.getOperand(0);
8474 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008475 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008476
8477 // Use BT if the immediate can't be encoded in a TEST instruction.
8478 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8479 LHS = AndLHS;
8480 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8481 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008482 }
Evan Cheng0488db92007-09-25 01:57:46 +00008483
Evan Chengd40d03e2010-01-06 19:38:29 +00008484 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008485 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008486 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008487 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008488 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008489 // Also promote i16 to i32 for performance / code size reason.
8490 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008491 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008492 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008493
Evan Chengd40d03e2010-01-06 19:38:29 +00008494 // If the operand types disagree, extend the shift amount to match. Since
8495 // BT ignores high bits (like shifts) we can use anyextend.
8496 if (LHS.getValueType() != RHS.getValueType())
8497 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008498
Evan Chengd40d03e2010-01-06 19:38:29 +00008499 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8500 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8501 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8502 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008503 }
8504
Evan Cheng54de3ea2010-01-05 06:52:31 +00008505 return SDValue();
8506}
8507
Dan Gohmand858e902010-04-17 15:26:15 +00008508SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008509
8510 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8511
Evan Cheng54de3ea2010-01-05 06:52:31 +00008512 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8513 SDValue Op0 = Op.getOperand(0);
8514 SDValue Op1 = Op.getOperand(1);
8515 DebugLoc dl = Op.getDebugLoc();
8516 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8517
8518 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008519 // Lower (X & (1 << N)) == 0 to BT(X, N).
8520 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8521 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008522 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008523 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008524 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008525 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8526 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8527 if (NewSetCC.getNode())
8528 return NewSetCC;
8529 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008530
Chris Lattner481eebc2010-12-19 21:23:48 +00008531 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8532 // these.
8533 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008534 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008535 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8536 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008537
Chris Lattner481eebc2010-12-19 21:23:48 +00008538 // If the input is a setcc, then reuse the input setcc or use a new one with
8539 // the inverted condition.
8540 if (Op0.getOpcode() == X86ISD::SETCC) {
8541 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8542 bool Invert = (CC == ISD::SETNE) ^
8543 cast<ConstantSDNode>(Op1)->isNullValue();
8544 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008545
Evan Cheng2c755ba2010-02-27 07:36:59 +00008546 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008547 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8548 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8549 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008550 }
8551
Evan Chenge5b51ac2010-04-17 06:13:15 +00008552 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008553 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008554 if (X86CC == X86::COND_INVALID)
8555 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008556
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008557 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008558 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008559 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008560 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008561}
8562
Craig Topper89af15e2011-09-18 08:03:58 +00008563// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008564// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008565static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008566 EVT VT = Op.getValueType();
8567
Duncan Sands28b77e92011-09-06 19:07:46 +00008568 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008569 "Unsupported value type for operation");
8570
Craig Topper66ddd152012-04-27 22:54:43 +00008571 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008572 DebugLoc dl = Op.getDebugLoc();
8573 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008574
8575 // Extract the LHS vectors
8576 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00008577 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
8578 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008579
8580 // Extract the RHS vectors
8581 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00008582 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
8583 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008584
8585 // Issue the operation on the smaller types and concatenate the result back
8586 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8587 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8588 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8589 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8590 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8591}
8592
8593
Dan Gohmand858e902010-04-17 15:26:15 +00008594SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008595 SDValue Cond;
8596 SDValue Op0 = Op.getOperand(0);
8597 SDValue Op1 = Op.getOperand(1);
8598 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008599 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008600 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8601 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008602 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008603
8604 if (isFP) {
8605 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008606 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008607 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008608
Nate Begeman30a0de92008-07-17 16:51:19 +00008609 bool Swap = false;
8610
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008611 // SSE Condition code mapping:
8612 // 0 - EQ
8613 // 1 - LT
8614 // 2 - LE
8615 // 3 - UNORD
8616 // 4 - NEQ
8617 // 5 - NLT
8618 // 6 - NLE
8619 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008620 switch (SetCCOpcode) {
8621 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008622 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008623 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008624 case ISD::SETOGT:
8625 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008626 case ISD::SETLT:
8627 case ISD::SETOLT: SSECC = 1; break;
8628 case ISD::SETOGE:
8629 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008630 case ISD::SETLE:
8631 case ISD::SETOLE: SSECC = 2; break;
8632 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008633 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008634 case ISD::SETNE: SSECC = 4; break;
8635 case ISD::SETULE: Swap = true;
8636 case ISD::SETUGE: SSECC = 5; break;
8637 case ISD::SETULT: Swap = true;
8638 case ISD::SETUGT: SSECC = 6; break;
8639 case ISD::SETO: SSECC = 7; break;
8640 }
8641 if (Swap)
8642 std::swap(Op0, Op1);
8643
Nate Begemanfb8ead02008-07-25 19:05:58 +00008644 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008645 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008646 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008647 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008648 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8649 DAG.getConstant(3, MVT::i8));
8650 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8651 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008652 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper69947b92012-04-23 06:57:04 +00008653 }
8654 if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008655 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008656 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8657 DAG.getConstant(7, MVT::i8));
8658 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8659 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008660 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008661 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008662 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008663 }
8664 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008665 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8666 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008667 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008668
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008669 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008670 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008671 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008672
Nate Begeman30a0de92008-07-17 16:51:19 +00008673 // We are handling one of the integer comparisons here. Since SSE only has
8674 // GT and EQ comparisons for integer, swapping operands and multiple
8675 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008676 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008677 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008678
Nate Begeman30a0de92008-07-17 16:51:19 +00008679 switch (SetCCOpcode) {
8680 default: break;
8681 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008682 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008683 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008684 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008685 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008686 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008687 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008688 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008689 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008690 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008691 }
8692 if (Swap)
8693 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008694
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008695 // Check that the operation in question is available (most are plain SSE2,
8696 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008697 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008698 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008699 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008700 return SDValue();
8701
Nate Begeman30a0de92008-07-17 16:51:19 +00008702 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8703 // bits of the inputs before performing those operations.
8704 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008705 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008706 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8707 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008708 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008709 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8710 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008711 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8712 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008713 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008714
Dale Johannesenace16102009-02-03 19:33:06 +00008715 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008716
8717 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008718 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008719 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008720
Nate Begeman30a0de92008-07-17 16:51:19 +00008721 return Result;
8722}
Evan Cheng0488db92007-09-25 01:57:46 +00008723
Evan Cheng370e5342008-12-03 08:38:43 +00008724// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008725static bool isX86LogicalCmp(SDValue Op) {
8726 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008727 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
8728 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +00008729 return true;
8730 if (Op.getResNo() == 1 &&
8731 (Opc == X86ISD::ADD ||
8732 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008733 Opc == X86ISD::ADC ||
8734 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008735 Opc == X86ISD::SMUL ||
8736 Opc == X86ISD::UMUL ||
8737 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008738 Opc == X86ISD::DEC ||
8739 Opc == X86ISD::OR ||
8740 Opc == X86ISD::XOR ||
8741 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008742 return true;
8743
Chris Lattner9637d5b2010-12-05 07:49:54 +00008744 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8745 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008746
Dan Gohman076aee32009-03-04 19:44:21 +00008747 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008748}
8749
Chris Lattnera2b56002010-12-05 01:23:24 +00008750static bool isZero(SDValue V) {
8751 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8752 return C && C->isNullValue();
8753}
8754
Chris Lattner96908b12010-12-05 02:00:51 +00008755static bool isAllOnes(SDValue V) {
8756 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8757 return C && C->isAllOnesValue();
8758}
8759
Dan Gohmand858e902010-04-17 15:26:15 +00008760SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008761 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008762 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008763 SDValue Op1 = Op.getOperand(1);
8764 SDValue Op2 = Op.getOperand(2);
8765 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008766 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008767
Dan Gohman1a492952009-10-20 16:22:37 +00008768 if (Cond.getOpcode() == ISD::SETCC) {
8769 SDValue NewCond = LowerSETCC(Cond, DAG);
8770 if (NewCond.getNode())
8771 Cond = NewCond;
8772 }
Evan Cheng734503b2006-09-11 02:19:56 +00008773
Manman Ren769ea2f2012-05-01 17:16:15 +00008774 // Handle the following cases related to max and min:
8775 // (a > b) ? (a-b) : 0
8776 // (a >= b) ? (a-b) : 0
8777 // (b < a) ? (a-b) : 0
8778 // (b <= a) ? (a-b) : 0
8779 // Comparison is removed to use EFLAGS from SUB.
8780 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op2))
8781 if (Cond.getOpcode() == X86ISD::SETCC &&
8782 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8783 (Op1.getOpcode() == ISD::SUB || Op1.getOpcode() == X86ISD::SUB) &&
8784 C->getAPIntValue() == 0) {
8785 SDValue Cmp = Cond.getOperand(1);
8786 unsigned CC = cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
8787 if ((DAG.isEqualTo(Op1.getOperand(0), Cmp.getOperand(0)) &&
8788 DAG.isEqualTo(Op1.getOperand(1), Cmp.getOperand(1)) &&
8789 (CC == X86::COND_G || CC == X86::COND_GE ||
8790 CC == X86::COND_A || CC == X86::COND_AE)) ||
8791 (DAG.isEqualTo(Op1.getOperand(0), Cmp.getOperand(1)) &&
8792 DAG.isEqualTo(Op1.getOperand(1), Cmp.getOperand(0)) &&
8793 (CC == X86::COND_L || CC == X86::COND_LE ||
8794 CC == X86::COND_B || CC == X86::COND_BE))) {
8795
8796 if (Op1.getOpcode() == ISD::SUB) {
8797 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i32);
8798 SDValue New = DAG.getNode(X86ISD::SUB, DL, VTs,
8799 Op1.getOperand(0), Op1.getOperand(1));
8800 DAG.ReplaceAllUsesWith(Op1, New);
8801 Op1 = New;
8802 }
8803
8804 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
8805 unsigned NewCC = (CC == X86::COND_G || CC == X86::COND_GE ||
8806 CC == X86::COND_L ||
8807 CC == X86::COND_LE) ? X86::COND_GE : X86::COND_AE;
8808 SDValue Ops[] = { Op2, Op1, DAG.getConstant(NewCC, MVT::i8),
8809 SDValue(Op1.getNode(), 1) };
8810 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
8811 }
8812 }
8813
Chris Lattnera2b56002010-12-05 01:23:24 +00008814 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008815 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008816 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008817 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008818 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008819 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8820 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008821 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008822
Chris Lattnera2b56002010-12-05 01:23:24 +00008823 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008824
8825 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008826 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8827 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008828
8829 SDValue CmpOp0 = Cmp.getOperand(0);
Manman Rened579842012-05-07 18:06:23 +00008830 // Apply further optimizations for special cases
8831 // (select (x != 0), -1, 0) -> neg & sbb
8832 // (select (x == 0), 0, -1) -> neg & sbb
8833 if (ConstantSDNode *YC = dyn_cast<ConstantSDNode>(Y))
8834 if (YC->isNullValue() &&
8835 (isAllOnes(Op1) == (CondCode == X86::COND_NE))) {
8836 SDVTList VTs = DAG.getVTList(CmpOp0.getValueType(), MVT::i32);
8837 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, VTs,
8838 DAG.getConstant(0, CmpOp0.getValueType()),
8839 CmpOp0);
8840 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8841 DAG.getConstant(X86::COND_B, MVT::i8),
8842 SDValue(Neg.getNode(), 1));
8843 return Res;
8844 }
8845
Chris Lattnera2b56002010-12-05 01:23:24 +00008846 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8847 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008848 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008849
Chris Lattner96908b12010-12-05 02:00:51 +00008850 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008851 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8852 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008853
Chris Lattner96908b12010-12-05 02:00:51 +00008854 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8855 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008856
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008857 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008858 if (N2C == 0 || !N2C->isNullValue())
8859 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8860 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008861 }
8862 }
8863
Chris Lattnera2b56002010-12-05 01:23:24 +00008864 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008865 if (Cond.getOpcode() == ISD::AND &&
8866 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8867 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008868 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008869 Cond = Cond.getOperand(0);
8870 }
8871
Evan Cheng3f41d662007-10-08 22:16:29 +00008872 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8873 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008874 unsigned CondOpcode = Cond.getOpcode();
8875 if (CondOpcode == X86ISD::SETCC ||
8876 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008877 CC = Cond.getOperand(0);
8878
Dan Gohman475871a2008-07-27 21:46:04 +00008879 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008880 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008881 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008882
Evan Cheng3f41d662007-10-08 22:16:29 +00008883 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008884 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008885 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008886 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008887
Chris Lattnerd1980a52009-03-12 06:52:53 +00008888 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8889 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008890 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008891 addTest = false;
8892 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008893 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8894 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8895 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8896 Cond.getOperand(0).getValueType() != MVT::i8)) {
8897 SDValue LHS = Cond.getOperand(0);
8898 SDValue RHS = Cond.getOperand(1);
8899 unsigned X86Opcode;
8900 unsigned X86Cond;
8901 SDVTList VTs;
8902 switch (CondOpcode) {
8903 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8904 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8905 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8906 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8907 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8908 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8909 default: llvm_unreachable("unexpected overflowing operator");
8910 }
8911 if (CondOpcode == ISD::UMULO)
8912 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8913 MVT::i32);
8914 else
8915 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8916
8917 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8918
8919 if (CondOpcode == ISD::UMULO)
8920 Cond = X86Op.getValue(2);
8921 else
8922 Cond = X86Op.getValue(1);
8923
8924 CC = DAG.getConstant(X86Cond, MVT::i8);
8925 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008926 }
8927
8928 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008929 // Look pass the truncate.
8930 if (Cond.getOpcode() == ISD::TRUNCATE)
8931 Cond = Cond.getOperand(0);
8932
8933 // We know the result of AND is compared against zero. Try to match
8934 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008935 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008936 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008937 if (NewSetCC.getNode()) {
8938 CC = NewSetCC.getOperand(0);
8939 Cond = NewSetCC.getOperand(1);
8940 addTest = false;
8941 }
8942 }
8943 }
8944
8945 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008946 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008947 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008948 }
8949
Benjamin Kramere915ff32010-12-22 23:09:28 +00008950 // a < b ? -1 : 0 -> RES = ~setcc_carry
8951 // a < b ? 0 : -1 -> RES = setcc_carry
8952 // a >= b ? -1 : 0 -> RES = setcc_carry
8953 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8954 if (Cond.getOpcode() == X86ISD::CMP) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008955 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +00008956 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8957
8958 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8959 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8960 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8961 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8962 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8963 return DAG.getNOT(DL, Res, Res.getValueType());
8964 return Res;
8965 }
8966 }
8967
Evan Cheng0488db92007-09-25 01:57:46 +00008968 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8969 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008970 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008971 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008972 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008973}
8974
Evan Cheng370e5342008-12-03 08:38:43 +00008975// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8976// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8977// from the AND / OR.
8978static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8979 Opc = Op.getOpcode();
8980 if (Opc != ISD::OR && Opc != ISD::AND)
8981 return false;
8982 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8983 Op.getOperand(0).hasOneUse() &&
8984 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8985 Op.getOperand(1).hasOneUse());
8986}
8987
Evan Cheng961d6d42009-02-02 08:19:07 +00008988// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8989// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008990static bool isXor1OfSetCC(SDValue Op) {
8991 if (Op.getOpcode() != ISD::XOR)
8992 return false;
8993 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8994 if (N1C && N1C->getAPIntValue() == 1) {
8995 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8996 Op.getOperand(0).hasOneUse();
8997 }
8998 return false;
8999}
9000
Dan Gohmand858e902010-04-17 15:26:15 +00009001SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00009002 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00009003 SDValue Chain = Op.getOperand(0);
9004 SDValue Cond = Op.getOperand(1);
9005 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009006 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009007 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00009008 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00009009
Dan Gohman1a492952009-10-20 16:22:37 +00009010 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00009011 // Check for setcc([su]{add,sub,mul}o == 0).
9012 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
9013 isa<ConstantSDNode>(Cond.getOperand(1)) &&
9014 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
9015 Cond.getOperand(0).getResNo() == 1 &&
9016 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
9017 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
9018 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
9019 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
9020 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
9021 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
9022 Inverted = true;
9023 Cond = Cond.getOperand(0);
9024 } else {
9025 SDValue NewCond = LowerSETCC(Cond, DAG);
9026 if (NewCond.getNode())
9027 Cond = NewCond;
9028 }
Dan Gohman1a492952009-10-20 16:22:37 +00009029 }
Chris Lattnere55484e2008-12-25 05:34:37 +00009030#if 0
9031 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00009032 else if (Cond.getOpcode() == X86ISD::ADD ||
9033 Cond.getOpcode() == X86ISD::SUB ||
9034 Cond.getOpcode() == X86ISD::SMUL ||
9035 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00009036 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00009037#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00009038
Evan Chengad9c0a32009-12-15 00:53:42 +00009039 // Look pass (and (setcc_carry (cmp ...)), 1).
9040 if (Cond.getOpcode() == ISD::AND &&
9041 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
9042 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009043 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00009044 Cond = Cond.getOperand(0);
9045 }
9046
Evan Cheng3f41d662007-10-08 22:16:29 +00009047 // If condition flag is set by a X86ISD::CMP, then use it as the condition
9048 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00009049 unsigned CondOpcode = Cond.getOpcode();
9050 if (CondOpcode == X86ISD::SETCC ||
9051 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00009052 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009053
Dan Gohman475871a2008-07-27 21:46:04 +00009054 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00009055 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00009056 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00009057 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00009058 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00009059 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00009060 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00009061 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009062 default: break;
9063 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00009064 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00009065 // These can only come from an arithmetic instruction with overflow,
9066 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009067 Cond = Cond.getNode()->getOperand(1);
9068 addTest = false;
9069 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009070 }
Evan Cheng0488db92007-09-25 01:57:46 +00009071 }
Dan Gohman65fd6562011-11-03 21:49:52 +00009072 }
9073 CondOpcode = Cond.getOpcode();
9074 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
9075 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
9076 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
9077 Cond.getOperand(0).getValueType() != MVT::i8)) {
9078 SDValue LHS = Cond.getOperand(0);
9079 SDValue RHS = Cond.getOperand(1);
9080 unsigned X86Opcode;
9081 unsigned X86Cond;
9082 SDVTList VTs;
9083 switch (CondOpcode) {
9084 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9085 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9086 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9087 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9088 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9089 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9090 default: llvm_unreachable("unexpected overflowing operator");
9091 }
9092 if (Inverted)
9093 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
9094 if (CondOpcode == ISD::UMULO)
9095 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9096 MVT::i32);
9097 else
9098 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9099
9100 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
9101
9102 if (CondOpcode == ISD::UMULO)
9103 Cond = X86Op.getValue(2);
9104 else
9105 Cond = X86Op.getValue(1);
9106
9107 CC = DAG.getConstant(X86Cond, MVT::i8);
9108 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00009109 } else {
9110 unsigned CondOpc;
9111 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
9112 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00009113 if (CondOpc == ISD::OR) {
9114 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
9115 // two branches instead of an explicit OR instruction with a
9116 // separate test.
9117 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009118 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00009119 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009120 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009121 Chain, Dest, CC, Cmp);
9122 CC = Cond.getOperand(1).getOperand(0);
9123 Cond = Cmp;
9124 addTest = false;
9125 }
9126 } else { // ISD::AND
9127 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
9128 // two branches instead of an explicit AND instruction with a
9129 // separate test. However, we only do this if this block doesn't
9130 // have a fall-through edge, because this requires an explicit
9131 // jmp when the condition is false.
9132 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009133 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00009134 Op.getNode()->hasOneUse()) {
9135 X86::CondCode CCode =
9136 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9137 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009138 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00009139 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009140 // Look for an unconditional branch following this conditional branch.
9141 // We need this because we need to reverse the successors in order
9142 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009143 if (User->getOpcode() == ISD::BR) {
9144 SDValue FalseBB = User->getOperand(1);
9145 SDNode *NewBR =
9146 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009147 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009148 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009149 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009150
Dale Johannesene4d209d2009-02-03 20:21:25 +00009151 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009152 Chain, Dest, CC, Cmp);
9153 X86::CondCode CCode =
9154 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9155 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009156 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009157 Cond = Cmp;
9158 addTest = false;
9159 }
9160 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009161 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009162 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9163 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9164 // It should be transformed during dag combiner except when the condition
9165 // is set by a arithmetics with overflow node.
9166 X86::CondCode CCode =
9167 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9168 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009169 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009170 Cond = Cond.getOperand(0).getOperand(1);
9171 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009172 } else if (Cond.getOpcode() == ISD::SETCC &&
9173 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9174 // For FCMP_OEQ, we can emit
9175 // two branches instead of an explicit AND instruction with a
9176 // separate test. However, we only do this if this block doesn't
9177 // have a fall-through edge, because this requires an explicit
9178 // jmp when the condition is false.
9179 if (Op.getNode()->hasOneUse()) {
9180 SDNode *User = *Op.getNode()->use_begin();
9181 // Look for an unconditional branch following this conditional branch.
9182 // We need this because we need to reverse the successors in order
9183 // to implement FCMP_OEQ.
9184 if (User->getOpcode() == ISD::BR) {
9185 SDValue FalseBB = User->getOperand(1);
9186 SDNode *NewBR =
9187 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9188 assert(NewBR == User);
9189 (void)NewBR;
9190 Dest = FalseBB;
9191
9192 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9193 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009194 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009195 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9196 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9197 Chain, Dest, CC, Cmp);
9198 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9199 Cond = Cmp;
9200 addTest = false;
9201 }
9202 }
9203 } else if (Cond.getOpcode() == ISD::SETCC &&
9204 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9205 // For FCMP_UNE, we can emit
9206 // two branches instead of an explicit AND instruction with a
9207 // separate test. However, we only do this if this block doesn't
9208 // have a fall-through edge, because this requires an explicit
9209 // jmp when the condition is false.
9210 if (Op.getNode()->hasOneUse()) {
9211 SDNode *User = *Op.getNode()->use_begin();
9212 // Look for an unconditional branch following this conditional branch.
9213 // We need this because we need to reverse the successors in order
9214 // to implement FCMP_UNE.
9215 if (User->getOpcode() == ISD::BR) {
9216 SDValue FalseBB = User->getOperand(1);
9217 SDNode *NewBR =
9218 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9219 assert(NewBR == User);
9220 (void)NewBR;
9221
9222 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9223 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009224 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009225 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9226 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9227 Chain, Dest, CC, Cmp);
9228 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9229 Cond = Cmp;
9230 addTest = false;
9231 Dest = FalseBB;
9232 }
9233 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009234 }
Evan Cheng0488db92007-09-25 01:57:46 +00009235 }
9236
9237 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009238 // Look pass the truncate.
9239 if (Cond.getOpcode() == ISD::TRUNCATE)
9240 Cond = Cond.getOperand(0);
9241
9242 // We know the result of AND is compared against zero. Try to match
9243 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009244 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009245 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9246 if (NewSetCC.getNode()) {
9247 CC = NewSetCC.getOperand(0);
9248 Cond = NewSetCC.getOperand(1);
9249 addTest = false;
9250 }
9251 }
9252 }
9253
9254 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009255 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009256 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009257 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009258 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009259 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009260 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009261}
9262
Anton Korobeynikove060b532007-04-17 19:34:00 +00009263
9264// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9265// Calls to _alloca is needed to probe the stack when allocating more than 4k
9266// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9267// that the guard pages used by the OS virtual memory manager are allocated in
9268// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009269SDValue
9270X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009271 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009272 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009273 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009274 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009275 "are being used");
9276 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009277 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009278
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009279 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009280 SDValue Chain = Op.getOperand(0);
9281 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009282 // FIXME: Ensure alignment here
9283
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009284 bool Is64Bit = Subtarget->is64Bit();
9285 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009286
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009287 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009288 MachineFunction &MF = DAG.getMachineFunction();
9289 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009290
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009291 if (Is64Bit) {
9292 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009293 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009294 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009295
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009296 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Craig Topper31a207a2012-05-04 06:39:13 +00009297 I != E; ++I)
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009298 if (I->hasNestAttr())
9299 report_fatal_error("Cannot use segmented stacks with functions that "
9300 "have nested arguments.");
9301 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009302
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009303 const TargetRegisterClass *AddrRegClass =
9304 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9305 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9306 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9307 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9308 DAG.getRegister(Vreg, SPTy));
9309 SDValue Ops1[2] = { Value, Chain };
9310 return DAG.getMergeValues(Ops1, 2, dl);
9311 } else {
9312 SDValue Flag;
9313 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009314
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009315 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9316 Flag = Chain.getValue(1);
9317 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009318
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009319 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9320 Flag = Chain.getValue(1);
9321
9322 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9323
9324 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9325 return DAG.getMergeValues(Ops1, 2, dl);
9326 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009327}
9328
Dan Gohmand858e902010-04-17 15:26:15 +00009329SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009330 MachineFunction &MF = DAG.getMachineFunction();
9331 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9332
Dan Gohman69de1932008-02-06 22:27:42 +00009333 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009334 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009335
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009336 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009337 // vastart just stores the address of the VarArgsFrameIndex slot into the
9338 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009339 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9340 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009341 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9342 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009343 }
9344
9345 // __va_list_tag:
9346 // gp_offset (0 - 6 * 8)
9347 // fp_offset (48 - 48 + 8 * 16)
9348 // overflow_arg_area (point to parameters coming in memory).
9349 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009350 SmallVector<SDValue, 8> MemOps;
9351 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009352 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009353 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009354 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9355 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009356 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009357 MemOps.push_back(Store);
9358
9359 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009360 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009361 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009362 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009363 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9364 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009365 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009366 MemOps.push_back(Store);
9367
9368 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009369 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009370 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009371 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9372 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009373 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9374 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009375 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009376 MemOps.push_back(Store);
9377
9378 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009379 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009380 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009381 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9382 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009383 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9384 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009385 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009386 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009387 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009388}
9389
Dan Gohmand858e902010-04-17 15:26:15 +00009390SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009391 assert(Subtarget->is64Bit() &&
9392 "LowerVAARG only handles 64-bit va_arg!");
9393 assert((Subtarget->isTargetLinux() ||
9394 Subtarget->isTargetDarwin()) &&
9395 "Unhandled target in LowerVAARG");
9396 assert(Op.getNode()->getNumOperands() == 4);
9397 SDValue Chain = Op.getOperand(0);
9398 SDValue SrcPtr = Op.getOperand(1);
9399 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9400 unsigned Align = Op.getConstantOperandVal(3);
9401 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009402
Dan Gohman320afb82010-10-12 18:00:49 +00009403 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009404 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009405 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9406 uint8_t ArgMode;
9407
9408 // Decide which area this value should be read from.
9409 // TODO: Implement the AMD64 ABI in its entirety. This simple
9410 // selection mechanism works only for the basic types.
9411 if (ArgVT == MVT::f80) {
9412 llvm_unreachable("va_arg for f80 not yet implemented");
9413 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9414 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9415 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9416 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9417 } else {
9418 llvm_unreachable("Unhandled argument type in LowerVAARG");
9419 }
9420
9421 if (ArgMode == 2) {
9422 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009423 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009424 !(DAG.getMachineFunction()
9425 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009426 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009427 }
9428
9429 // Insert VAARG_64 node into the DAG
9430 // VAARG_64 returns two values: Variable Argument Address, Chain
9431 SmallVector<SDValue, 11> InstOps;
9432 InstOps.push_back(Chain);
9433 InstOps.push_back(SrcPtr);
9434 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9435 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9436 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9437 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9438 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9439 VTs, &InstOps[0], InstOps.size(),
9440 MVT::i64,
9441 MachinePointerInfo(SV),
9442 /*Align=*/0,
9443 /*Volatile=*/false,
9444 /*ReadMem=*/true,
9445 /*WriteMem=*/true);
9446 Chain = VAARG.getValue(1);
9447
9448 // Load the next argument and return it
9449 return DAG.getLoad(ArgVT, dl,
9450 Chain,
9451 VAARG,
9452 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009453 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009454}
9455
Dan Gohmand858e902010-04-17 15:26:15 +00009456SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009457 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009458 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009459 SDValue Chain = Op.getOperand(0);
9460 SDValue DstPtr = Op.getOperand(1);
9461 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009462 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9463 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009464 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009465
Chris Lattnere72f2022010-09-21 05:40:29 +00009466 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009467 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009468 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009469 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009470}
9471
Craig Topper80e46362012-01-23 06:16:53 +00009472// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9473// may or may not be a constant. Takes immediate version of shift as input.
9474static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9475 SDValue SrcOp, SDValue ShAmt,
9476 SelectionDAG &DAG) {
9477 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9478
9479 if (isa<ConstantSDNode>(ShAmt)) {
Nadav Rotemd896e242012-07-15 20:27:43 +00009480 // Constant may be a TargetConstant. Use a regular constant.
9481 uint32_t ShiftAmt = cast<ConstantSDNode>(ShAmt)->getZExtValue();
Craig Topper80e46362012-01-23 06:16:53 +00009482 switch (Opc) {
9483 default: llvm_unreachable("Unknown target vector shift node");
9484 case X86ISD::VSHLI:
9485 case X86ISD::VSRLI:
9486 case X86ISD::VSRAI:
Nadav Rotemd896e242012-07-15 20:27:43 +00009487 return DAG.getNode(Opc, dl, VT, SrcOp,
9488 DAG.getConstant(ShiftAmt, MVT::i32));
Craig Topper80e46362012-01-23 06:16:53 +00009489 }
9490 }
9491
9492 // Change opcode to non-immediate version
9493 switch (Opc) {
9494 default: llvm_unreachable("Unknown target vector shift node");
9495 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9496 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9497 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9498 }
9499
9500 // Need to build a vector containing shift amount
9501 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9502 SDValue ShOps[4];
9503 ShOps[0] = ShAmt;
9504 ShOps[1] = DAG.getConstant(0, MVT::i32);
9505 ShOps[2] = DAG.getUNDEF(MVT::i32);
9506 ShOps[3] = DAG.getUNDEF(MVT::i32);
9507 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
Nadav Rotem65f489f2012-07-14 22:26:05 +00009508
9509 // The return type has to be a 128-bit type with the same element
9510 // type as the input type.
9511 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9512 EVT ShVT = MVT::getVectorVT(EltVT, 128/EltVT.getSizeInBits());
9513
9514 ShAmt = DAG.getNode(ISD::BITCAST, dl, ShVT, ShAmt);
Craig Topper80e46362012-01-23 06:16:53 +00009515 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9516}
9517
Dan Gohman475871a2008-07-27 21:46:04 +00009518SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009519X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009520 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009521 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009522 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009523 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009524 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009525 case Intrinsic::x86_sse_comieq_ss:
9526 case Intrinsic::x86_sse_comilt_ss:
9527 case Intrinsic::x86_sse_comile_ss:
9528 case Intrinsic::x86_sse_comigt_ss:
9529 case Intrinsic::x86_sse_comige_ss:
9530 case Intrinsic::x86_sse_comineq_ss:
9531 case Intrinsic::x86_sse_ucomieq_ss:
9532 case Intrinsic::x86_sse_ucomilt_ss:
9533 case Intrinsic::x86_sse_ucomile_ss:
9534 case Intrinsic::x86_sse_ucomigt_ss:
9535 case Intrinsic::x86_sse_ucomige_ss:
9536 case Intrinsic::x86_sse_ucomineq_ss:
9537 case Intrinsic::x86_sse2_comieq_sd:
9538 case Intrinsic::x86_sse2_comilt_sd:
9539 case Intrinsic::x86_sse2_comile_sd:
9540 case Intrinsic::x86_sse2_comigt_sd:
9541 case Intrinsic::x86_sse2_comige_sd:
9542 case Intrinsic::x86_sse2_comineq_sd:
9543 case Intrinsic::x86_sse2_ucomieq_sd:
9544 case Intrinsic::x86_sse2_ucomilt_sd:
9545 case Intrinsic::x86_sse2_ucomile_sd:
9546 case Intrinsic::x86_sse2_ucomigt_sd:
9547 case Intrinsic::x86_sse2_ucomige_sd:
9548 case Intrinsic::x86_sse2_ucomineq_sd: {
9549 unsigned Opc = 0;
9550 ISD::CondCode CC = ISD::SETCC_INVALID;
9551 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009552 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009553 case Intrinsic::x86_sse_comieq_ss:
9554 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009555 Opc = X86ISD::COMI;
9556 CC = ISD::SETEQ;
9557 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009558 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009559 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009560 Opc = X86ISD::COMI;
9561 CC = ISD::SETLT;
9562 break;
9563 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009564 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009565 Opc = X86ISD::COMI;
9566 CC = ISD::SETLE;
9567 break;
9568 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009569 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009570 Opc = X86ISD::COMI;
9571 CC = ISD::SETGT;
9572 break;
9573 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009574 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009575 Opc = X86ISD::COMI;
9576 CC = ISD::SETGE;
9577 break;
9578 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009579 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009580 Opc = X86ISD::COMI;
9581 CC = ISD::SETNE;
9582 break;
9583 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009584 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009585 Opc = X86ISD::UCOMI;
9586 CC = ISD::SETEQ;
9587 break;
9588 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009589 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009590 Opc = X86ISD::UCOMI;
9591 CC = ISD::SETLT;
9592 break;
9593 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009594 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009595 Opc = X86ISD::UCOMI;
9596 CC = ISD::SETLE;
9597 break;
9598 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009599 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009600 Opc = X86ISD::UCOMI;
9601 CC = ISD::SETGT;
9602 break;
9603 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009604 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009605 Opc = X86ISD::UCOMI;
9606 CC = ISD::SETGE;
9607 break;
9608 case Intrinsic::x86_sse_ucomineq_ss:
9609 case Intrinsic::x86_sse2_ucomineq_sd:
9610 Opc = X86ISD::UCOMI;
9611 CC = ISD::SETNE;
9612 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009613 }
Evan Cheng734503b2006-09-11 02:19:56 +00009614
Dan Gohman475871a2008-07-27 21:46:04 +00009615 SDValue LHS = Op.getOperand(1);
9616 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009617 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009618 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009619 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9620 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9621 DAG.getConstant(X86CC, MVT::i8), Cond);
9622 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009623 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009624 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009625 case Intrinsic::x86_sse2_pmulu_dq:
9626 case Intrinsic::x86_avx2_pmulu_dq:
9627 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9628 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009629 case Intrinsic::x86_sse3_hadd_ps:
9630 case Intrinsic::x86_sse3_hadd_pd:
9631 case Intrinsic::x86_avx_hadd_ps_256:
9632 case Intrinsic::x86_avx_hadd_pd_256:
9633 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9634 Op.getOperand(1), Op.getOperand(2));
9635 case Intrinsic::x86_sse3_hsub_ps:
9636 case Intrinsic::x86_sse3_hsub_pd:
9637 case Intrinsic::x86_avx_hsub_ps_256:
9638 case Intrinsic::x86_avx_hsub_pd_256:
9639 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9640 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009641 case Intrinsic::x86_ssse3_phadd_w_128:
9642 case Intrinsic::x86_ssse3_phadd_d_128:
9643 case Intrinsic::x86_avx2_phadd_w:
9644 case Intrinsic::x86_avx2_phadd_d:
9645 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9646 Op.getOperand(1), Op.getOperand(2));
9647 case Intrinsic::x86_ssse3_phsub_w_128:
9648 case Intrinsic::x86_ssse3_phsub_d_128:
9649 case Intrinsic::x86_avx2_phsub_w:
9650 case Intrinsic::x86_avx2_phsub_d:
9651 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9652 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009653 case Intrinsic::x86_avx2_psllv_d:
9654 case Intrinsic::x86_avx2_psllv_q:
9655 case Intrinsic::x86_avx2_psllv_d_256:
9656 case Intrinsic::x86_avx2_psllv_q_256:
9657 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9658 Op.getOperand(1), Op.getOperand(2));
9659 case Intrinsic::x86_avx2_psrlv_d:
9660 case Intrinsic::x86_avx2_psrlv_q:
9661 case Intrinsic::x86_avx2_psrlv_d_256:
9662 case Intrinsic::x86_avx2_psrlv_q_256:
9663 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9664 Op.getOperand(1), Op.getOperand(2));
9665 case Intrinsic::x86_avx2_psrav_d:
9666 case Intrinsic::x86_avx2_psrav_d_256:
9667 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9668 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009669 case Intrinsic::x86_ssse3_pshuf_b_128:
9670 case Intrinsic::x86_avx2_pshuf_b:
9671 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9672 Op.getOperand(1), Op.getOperand(2));
9673 case Intrinsic::x86_ssse3_psign_b_128:
9674 case Intrinsic::x86_ssse3_psign_w_128:
9675 case Intrinsic::x86_ssse3_psign_d_128:
9676 case Intrinsic::x86_avx2_psign_b:
9677 case Intrinsic::x86_avx2_psign_w:
9678 case Intrinsic::x86_avx2_psign_d:
9679 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9680 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009681 case Intrinsic::x86_sse41_insertps:
9682 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9683 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9684 case Intrinsic::x86_avx_vperm2f128_ps_256:
9685 case Intrinsic::x86_avx_vperm2f128_pd_256:
9686 case Intrinsic::x86_avx_vperm2f128_si_256:
9687 case Intrinsic::x86_avx2_vperm2i128:
9688 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9689 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topperffa6c402012-04-16 07:13:00 +00009690 case Intrinsic::x86_avx2_permd:
9691 case Intrinsic::x86_avx2_permps:
9692 // Operands intentionally swapped. Mask is last operand to intrinsic,
9693 // but second operand for node/intruction.
9694 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
9695 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +00009696
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009697 // ptest and testp intrinsics. The intrinsic these come from are designed to
9698 // return an integer value, not just an instruction so lower it to the ptest
9699 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009700 case Intrinsic::x86_sse41_ptestz:
9701 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009702 case Intrinsic::x86_sse41_ptestnzc:
9703 case Intrinsic::x86_avx_ptestz_256:
9704 case Intrinsic::x86_avx_ptestc_256:
9705 case Intrinsic::x86_avx_ptestnzc_256:
9706 case Intrinsic::x86_avx_vtestz_ps:
9707 case Intrinsic::x86_avx_vtestc_ps:
9708 case Intrinsic::x86_avx_vtestnzc_ps:
9709 case Intrinsic::x86_avx_vtestz_pd:
9710 case Intrinsic::x86_avx_vtestc_pd:
9711 case Intrinsic::x86_avx_vtestnzc_pd:
9712 case Intrinsic::x86_avx_vtestz_ps_256:
9713 case Intrinsic::x86_avx_vtestc_ps_256:
9714 case Intrinsic::x86_avx_vtestnzc_ps_256:
9715 case Intrinsic::x86_avx_vtestz_pd_256:
9716 case Intrinsic::x86_avx_vtestc_pd_256:
9717 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9718 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009719 unsigned X86CC = 0;
9720 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009721 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009722 case Intrinsic::x86_avx_vtestz_ps:
9723 case Intrinsic::x86_avx_vtestz_pd:
9724 case Intrinsic::x86_avx_vtestz_ps_256:
9725 case Intrinsic::x86_avx_vtestz_pd_256:
9726 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009727 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009728 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009729 // ZF = 1
9730 X86CC = X86::COND_E;
9731 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009732 case Intrinsic::x86_avx_vtestc_ps:
9733 case Intrinsic::x86_avx_vtestc_pd:
9734 case Intrinsic::x86_avx_vtestc_ps_256:
9735 case Intrinsic::x86_avx_vtestc_pd_256:
9736 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009737 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009738 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009739 // CF = 1
9740 X86CC = X86::COND_B;
9741 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009742 case Intrinsic::x86_avx_vtestnzc_ps:
9743 case Intrinsic::x86_avx_vtestnzc_pd:
9744 case Intrinsic::x86_avx_vtestnzc_ps_256:
9745 case Intrinsic::x86_avx_vtestnzc_pd_256:
9746 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009747 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009748 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009749 // ZF and CF = 0
9750 X86CC = X86::COND_A;
9751 break;
9752 }
Eric Christopherfd179292009-08-27 18:07:15 +00009753
Eric Christopher71c67532009-07-29 00:28:05 +00009754 SDValue LHS = Op.getOperand(1);
9755 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009756 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9757 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009758 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9759 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9760 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009761 }
Evan Cheng5759f972008-05-04 09:15:50 +00009762
Craig Topper80e46362012-01-23 06:16:53 +00009763 // SSE/AVX shift intrinsics
9764 case Intrinsic::x86_sse2_psll_w:
9765 case Intrinsic::x86_sse2_psll_d:
9766 case Intrinsic::x86_sse2_psll_q:
9767 case Intrinsic::x86_avx2_psll_w:
9768 case Intrinsic::x86_avx2_psll_d:
9769 case Intrinsic::x86_avx2_psll_q:
9770 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9771 Op.getOperand(1), Op.getOperand(2));
9772 case Intrinsic::x86_sse2_psrl_w:
9773 case Intrinsic::x86_sse2_psrl_d:
9774 case Intrinsic::x86_sse2_psrl_q:
9775 case Intrinsic::x86_avx2_psrl_w:
9776 case Intrinsic::x86_avx2_psrl_d:
9777 case Intrinsic::x86_avx2_psrl_q:
9778 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9779 Op.getOperand(1), Op.getOperand(2));
9780 case Intrinsic::x86_sse2_psra_w:
9781 case Intrinsic::x86_sse2_psra_d:
9782 case Intrinsic::x86_avx2_psra_w:
9783 case Intrinsic::x86_avx2_psra_d:
9784 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9785 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009786 case Intrinsic::x86_sse2_pslli_w:
9787 case Intrinsic::x86_sse2_pslli_d:
9788 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009789 case Intrinsic::x86_avx2_pslli_w:
9790 case Intrinsic::x86_avx2_pslli_d:
9791 case Intrinsic::x86_avx2_pslli_q:
9792 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9793 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009794 case Intrinsic::x86_sse2_psrli_w:
9795 case Intrinsic::x86_sse2_psrli_d:
9796 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009797 case Intrinsic::x86_avx2_psrli_w:
9798 case Intrinsic::x86_avx2_psrli_d:
9799 case Intrinsic::x86_avx2_psrli_q:
9800 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9801 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009802 case Intrinsic::x86_sse2_psrai_w:
9803 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009804 case Intrinsic::x86_avx2_psrai_w:
9805 case Intrinsic::x86_avx2_psrai_d:
9806 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9807 Op.getOperand(1), Op.getOperand(2), DAG);
9808 // Fix vector shift instructions where the last operand is a non-immediate
9809 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009810 case Intrinsic::x86_mmx_pslli_w:
9811 case Intrinsic::x86_mmx_pslli_d:
9812 case Intrinsic::x86_mmx_pslli_q:
9813 case Intrinsic::x86_mmx_psrli_w:
9814 case Intrinsic::x86_mmx_psrli_d:
9815 case Intrinsic::x86_mmx_psrli_q:
9816 case Intrinsic::x86_mmx_psrai_w:
9817 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009818 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009819 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009820 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009821
9822 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009823 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009824 case Intrinsic::x86_mmx_pslli_w:
9825 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009826 break;
Craig Topper80e46362012-01-23 06:16:53 +00009827 case Intrinsic::x86_mmx_pslli_d:
9828 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009829 break;
Craig Topper80e46362012-01-23 06:16:53 +00009830 case Intrinsic::x86_mmx_pslli_q:
9831 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009832 break;
Craig Topper80e46362012-01-23 06:16:53 +00009833 case Intrinsic::x86_mmx_psrli_w:
9834 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009835 break;
Craig Topper80e46362012-01-23 06:16:53 +00009836 case Intrinsic::x86_mmx_psrli_d:
9837 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009838 break;
Craig Topper80e46362012-01-23 06:16:53 +00009839 case Intrinsic::x86_mmx_psrli_q:
9840 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009841 break;
Craig Topper80e46362012-01-23 06:16:53 +00009842 case Intrinsic::x86_mmx_psrai_w:
9843 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009844 break;
Craig Topper80e46362012-01-23 06:16:53 +00009845 case Intrinsic::x86_mmx_psrai_d:
9846 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009847 break;
Craig Topper80e46362012-01-23 06:16:53 +00009848 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009849 }
Mon P Wangefa42202009-09-03 19:56:25 +00009850
9851 // The vector shift intrinsics with scalars uses 32b shift amounts but
9852 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9853 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009854 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9855 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009856// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009857
Owen Andersone50ed302009-08-10 22:56:29 +00009858 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009859 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009860 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009861 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009862 Op.getOperand(1), ShAmt);
9863 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009864 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009865}
Evan Cheng72261582005-12-20 06:22:03 +00009866
Benjamin Kramerb9bee042012-07-12 09:31:43 +00009867SDValue
9868X86TargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) const {
9869 DebugLoc dl = Op.getDebugLoc();
9870 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
9871 switch (IntNo) {
9872 default: return SDValue(); // Don't custom lower most intrinsics.
9873
9874 // RDRAND intrinsics.
9875 case Intrinsic::x86_rdrand_16:
9876 case Intrinsic::x86_rdrand_32:
9877 case Intrinsic::x86_rdrand_64: {
9878 // Emit the node with the right value type.
Benjamin Kramerfeae00a2012-07-12 18:14:57 +00009879 SDVTList VTs = DAG.getVTList(Op->getValueType(0), MVT::Glue, MVT::Other);
9880 SDValue Result = DAG.getNode(X86ISD::RDRAND, dl, VTs, Op.getOperand(0));
Benjamin Kramerb9bee042012-07-12 09:31:43 +00009881
9882 // If the value returned by RDRAND was valid (CF=1), return 1. Otherwise
9883 // return the value from Rand, which is always 0, casted to i32.
9884 SDValue Ops[] = { DAG.getZExtOrTrunc(Result, dl, Op->getValueType(1)),
9885 DAG.getConstant(1, Op->getValueType(1)),
9886 DAG.getConstant(X86::COND_B, MVT::i32),
9887 SDValue(Result.getNode(), 1) };
9888 SDValue isValid = DAG.getNode(X86ISD::CMOV, dl,
9889 DAG.getVTList(Op->getValueType(1), MVT::Glue),
9890 Ops, 4);
9891
9892 // Return { result, isValid, chain }.
9893 return DAG.getNode(ISD::MERGE_VALUES, dl, Op->getVTList(), Result, isValid,
Benjamin Kramerfeae00a2012-07-12 18:14:57 +00009894 SDValue(Result.getNode(), 2));
Benjamin Kramerb9bee042012-07-12 09:31:43 +00009895 }
9896 }
9897}
9898
Dan Gohmand858e902010-04-17 15:26:15 +00009899SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9900 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009901 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9902 MFI->setReturnAddressIsTaken(true);
9903
Bill Wendling64e87322009-01-16 19:25:27 +00009904 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009905 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009906
9907 if (Depth > 0) {
9908 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9909 SDValue Offset =
9910 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009911 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009912 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009913 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009914 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009915 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009916 }
9917
9918 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009919 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009920 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009921 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009922}
9923
Dan Gohmand858e902010-04-17 15:26:15 +00009924SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009925 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9926 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009927
Owen Andersone50ed302009-08-10 22:56:29 +00009928 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009929 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009930 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9931 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009932 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009933 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009934 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9935 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009936 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009937 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009938}
9939
Dan Gohman475871a2008-07-27 21:46:04 +00009940SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009941 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009942 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009943}
9944
Dan Gohmand858e902010-04-17 15:26:15 +00009945SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009946 SDValue Chain = Op.getOperand(0);
9947 SDValue Offset = Op.getOperand(1);
9948 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009949 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009950
Dan Gohmand8816272010-08-11 18:14:00 +00009951 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9952 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9953 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009954 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009955
Dan Gohmand8816272010-08-11 18:14:00 +00009956 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9957 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009958 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009959 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9960 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009961 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009962
Dale Johannesene4d209d2009-02-03 20:21:25 +00009963 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009964 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009965 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009966}
9967
Duncan Sands4a544a72011-09-06 13:37:06 +00009968SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9969 SelectionDAG &DAG) const {
9970 return Op.getOperand(0);
9971}
9972
9973SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9974 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009975 SDValue Root = Op.getOperand(0);
9976 SDValue Trmp = Op.getOperand(1); // trampoline
9977 SDValue FPtr = Op.getOperand(2); // nested function
9978 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009979 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009980
Dan Gohman69de1932008-02-06 22:27:42 +00009981 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009982
9983 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009984 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009985
9986 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009987 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9988 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009989
Evan Cheng0e6a0522011-07-18 20:57:22 +00009990 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9991 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009992
9993 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9994
9995 // Load the pointer to the nested function into R11.
9996 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009997 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009998 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009999 Addr, MachinePointerInfo(TrmpAddr),
10000 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010001
Owen Anderson825b72b2009-08-11 20:47:22 +000010002 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10003 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010004 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
10005 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +000010006 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000010007
10008 // Load the 'nest' parameter value into R10.
10009 // R10 is specified in X86CallingConv.td
10010 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +000010011 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10012 DAG.getConstant(10, MVT::i64));
10013 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010014 Addr, MachinePointerInfo(TrmpAddr, 10),
10015 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010016
Owen Anderson825b72b2009-08-11 20:47:22 +000010017 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10018 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010019 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
10020 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +000010021 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000010022
10023 // Jump to the nested function.
10024 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +000010025 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10026 DAG.getConstant(20, MVT::i64));
10027 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010028 Addr, MachinePointerInfo(TrmpAddr, 20),
10029 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010030
10031 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +000010032 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10033 DAG.getConstant(22, MVT::i64));
10034 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010035 MachinePointerInfo(TrmpAddr, 22),
10036 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010037
Duncan Sands4a544a72011-09-06 13:37:06 +000010038 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010039 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +000010040 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +000010041 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +000010042 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +000010043 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010044
10045 switch (CC) {
10046 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010047 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010048 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010049 case CallingConv::X86_StdCall: {
10050 // Pass 'nest' parameter in ECX.
10051 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010052 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010053
10054 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010055 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +000010056 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010057
Chris Lattner58d74912008-03-12 17:45:29 +000010058 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +000010059 unsigned InRegCount = 0;
10060 unsigned Idx = 1;
10061
10062 for (FunctionType::param_iterator I = FTy->param_begin(),
10063 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +000010064 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +000010065 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000010066 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010067
10068 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +000010069 report_fatal_error("Nest register in use - reduce number of inreg"
10070 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010071 }
10072 }
10073 break;
10074 }
10075 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +000010076 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +000010077 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010078 // Pass 'nest' parameter in EAX.
10079 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010080 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010081 break;
10082 }
10083
Dan Gohman475871a2008-07-27 21:46:04 +000010084 SDValue OutChains[4];
10085 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010086
Owen Anderson825b72b2009-08-11 20:47:22 +000010087 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10088 DAG.getConstant(10, MVT::i32));
10089 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010090
Chris Lattnera62fe662010-02-05 19:20:30 +000010091 // This is storing the opcode for MOV32ri.
10092 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +000010093 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010094 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010095 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010096 Trmp, MachinePointerInfo(TrmpAddr),
10097 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010098
Owen Anderson825b72b2009-08-11 20:47:22 +000010099 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10100 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010101 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
10102 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000010103 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010104
Chris Lattnera62fe662010-02-05 19:20:30 +000010105 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000010106 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10107 DAG.getConstant(5, MVT::i32));
10108 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010109 MachinePointerInfo(TrmpAddr, 5),
10110 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010111
Owen Anderson825b72b2009-08-11 20:47:22 +000010112 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10113 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010114 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
10115 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000010116 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010117
Duncan Sands4a544a72011-09-06 13:37:06 +000010118 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010119 }
10120}
10121
Dan Gohmand858e902010-04-17 15:26:15 +000010122SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
10123 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010124 /*
10125 The rounding mode is in bits 11:10 of FPSR, and has the following
10126 settings:
10127 00 Round to nearest
10128 01 Round to -inf
10129 10 Round to +inf
10130 11 Round to 0
10131
10132 FLT_ROUNDS, on the other hand, expects the following:
10133 -1 Undefined
10134 0 Round to 0
10135 1 Round to nearest
10136 2 Round to +inf
10137 3 Round to -inf
10138
10139 To perform the conversion, we do:
10140 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10141 */
10142
10143 MachineFunction &MF = DAG.getMachineFunction();
10144 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010145 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010146 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010147 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010148 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010149
10150 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010151 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010152 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010153
Michael J. Spencerec38de22010-10-10 22:04:20 +000010154
Chris Lattner2156b792010-09-22 01:11:26 +000010155 MachineMemOperand *MMO =
10156 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10157 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010158
Chris Lattner2156b792010-09-22 01:11:26 +000010159 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10160 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10161 DAG.getVTList(MVT::Other),
10162 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010163
10164 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010165 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010166 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010167
10168 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010169 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010170 DAG.getNode(ISD::SRL, DL, MVT::i16,
10171 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010172 CWD, DAG.getConstant(0x800, MVT::i16)),
10173 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010174 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010175 DAG.getNode(ISD::SRL, DL, MVT::i16,
10176 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010177 CWD, DAG.getConstant(0x400, MVT::i16)),
10178 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010179
Dan Gohman475871a2008-07-27 21:46:04 +000010180 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010181 DAG.getNode(ISD::AND, DL, MVT::i16,
10182 DAG.getNode(ISD::ADD, DL, MVT::i16,
10183 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010184 DAG.getConstant(1, MVT::i16)),
10185 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010186
10187
Duncan Sands83ec4b62008-06-06 12:08:01 +000010188 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010189 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010190}
10191
Dan Gohmand858e902010-04-17 15:26:15 +000010192SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010193 EVT VT = Op.getValueType();
10194 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010195 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010196 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010197
10198 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010199 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010200 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010201 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010202 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010203 }
Evan Cheng18efe262007-12-14 02:13:44 +000010204
Evan Cheng152804e2007-12-14 08:30:15 +000010205 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010206 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010207 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010208
10209 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010210 SDValue Ops[] = {
10211 Op,
10212 DAG.getConstant(NumBits+NumBits-1, OpVT),
10213 DAG.getConstant(X86::COND_E, MVT::i8),
10214 Op.getValue(1)
10215 };
10216 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010217
10218 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010219 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010220
Owen Anderson825b72b2009-08-11 20:47:22 +000010221 if (VT == MVT::i8)
10222 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010223 return Op;
10224}
10225
Chandler Carruthacc068e2011-12-24 10:55:54 +000010226SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10227 SelectionDAG &DAG) const {
10228 EVT VT = Op.getValueType();
10229 EVT OpVT = VT;
10230 unsigned NumBits = VT.getSizeInBits();
10231 DebugLoc dl = Op.getDebugLoc();
10232
10233 Op = Op.getOperand(0);
10234 if (VT == MVT::i8) {
10235 // Zero extend to i32 since there is not an i8 bsr.
10236 OpVT = MVT::i32;
10237 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10238 }
10239
10240 // Issue a bsr (scan bits in reverse).
10241 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10242 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10243
10244 // And xor with NumBits-1.
10245 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10246
10247 if (VT == MVT::i8)
10248 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10249 return Op;
10250}
10251
Dan Gohmand858e902010-04-17 15:26:15 +000010252SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010253 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010254 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010255 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010256 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010257
10258 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010259 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010260 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010261
10262 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010263 SDValue Ops[] = {
10264 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010265 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010266 DAG.getConstant(X86::COND_E, MVT::i8),
10267 Op.getValue(1)
10268 };
Chandler Carruth77821022011-12-24 12:12:34 +000010269 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010270}
10271
Craig Topper13894fa2011-08-24 06:14:18 +000010272// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10273// ones, and then concatenate the result back.
10274static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010275 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010276
10277 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10278 "Unsupported value type for operation");
10279
Craig Topper66ddd152012-04-27 22:54:43 +000010280 unsigned NumElems = VT.getVectorNumElements();
Craig Topper13894fa2011-08-24 06:14:18 +000010281 DebugLoc dl = Op.getDebugLoc();
Craig Topper13894fa2011-08-24 06:14:18 +000010282
10283 // Extract the LHS vectors
10284 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010285 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10286 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010287
10288 // Extract the RHS vectors
10289 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000010290 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
10291 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010292
10293 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10294 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10295
10296 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10297 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10298 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10299}
10300
10301SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10302 assert(Op.getValueType().getSizeInBits() == 256 &&
10303 Op.getValueType().isInteger() &&
10304 "Only handle AVX 256-bit vector integer operation");
10305 return Lower256IntArith(Op, DAG);
10306}
10307
10308SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10309 assert(Op.getValueType().getSizeInBits() == 256 &&
10310 Op.getValueType().isInteger() &&
10311 "Only handle AVX 256-bit vector integer operation");
10312 return Lower256IntArith(Op, DAG);
10313}
10314
10315SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10316 EVT VT = Op.getValueType();
10317
10318 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010319 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010320 return Lower256IntArith(Op, DAG);
10321
Craig Topper5b209e82012-02-05 03:14:49 +000010322 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10323 "Only know how to lower V2I64/V4I64 multiply");
10324
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010325 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010326
Craig Topper5b209e82012-02-05 03:14:49 +000010327 // Ahi = psrlqi(a, 32);
10328 // Bhi = psrlqi(b, 32);
10329 //
10330 // AloBlo = pmuludq(a, b);
10331 // AloBhi = pmuludq(a, Bhi);
10332 // AhiBlo = pmuludq(Ahi, b);
10333
10334 // AloBhi = psllqi(AloBhi, 32);
10335 // AhiBlo = psllqi(AhiBlo, 32);
10336 // return AloBlo + AloBhi + AhiBlo;
10337
Craig Topperaaa643c2011-11-09 07:28:55 +000010338 SDValue A = Op.getOperand(0);
10339 SDValue B = Op.getOperand(1);
10340
Craig Topper5b209e82012-02-05 03:14:49 +000010341 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010342
Craig Topper5b209e82012-02-05 03:14:49 +000010343 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10344 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010345
Craig Topper5b209e82012-02-05 03:14:49 +000010346 // Bit cast to 32-bit vectors for MULUDQ
10347 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10348 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10349 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10350 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10351 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010352
Craig Topper5b209e82012-02-05 03:14:49 +000010353 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10354 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10355 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010356
Craig Topper5b209e82012-02-05 03:14:49 +000010357 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10358 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010359
Dale Johannesene4d209d2009-02-03 20:21:25 +000010360 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010361 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010362}
10363
Nadav Rotem43012222011-05-11 08:12:09 +000010364SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10365
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010366 EVT VT = Op.getValueType();
10367 DebugLoc dl = Op.getDebugLoc();
10368 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010369 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010370 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010371
Craig Topper1accb7e2012-01-10 06:54:16 +000010372 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010373 return SDValue();
10374
Nadav Rotem43012222011-05-11 08:12:09 +000010375 // Optimize shl/srl/sra with constant shift amount.
10376 if (isSplatVector(Amt.getNode())) {
10377 SDValue SclrAmt = Amt->getOperand(0);
10378 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10379 uint64_t ShiftAmt = C->getZExtValue();
10380
Craig Toppered2e13d2012-01-22 19:15:14 +000010381 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10382 (Subtarget->hasAVX2() &&
10383 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10384 if (Op.getOpcode() == ISD::SHL)
10385 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10386 DAG.getConstant(ShiftAmt, MVT::i32));
10387 if (Op.getOpcode() == ISD::SRL)
10388 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10389 DAG.getConstant(ShiftAmt, MVT::i32));
10390 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10391 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10392 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010393 }
10394
Craig Toppered2e13d2012-01-22 19:15:14 +000010395 if (VT == MVT::v16i8) {
10396 if (Op.getOpcode() == ISD::SHL) {
10397 // Make a large shift.
10398 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10399 DAG.getConstant(ShiftAmt, MVT::i32));
10400 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10401 // Zero out the rightmost bits.
10402 SmallVector<SDValue, 16> V(16,
10403 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10404 MVT::i8));
10405 return DAG.getNode(ISD::AND, dl, VT, SHL,
10406 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010407 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010408 if (Op.getOpcode() == ISD::SRL) {
10409 // Make a large shift.
10410 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10411 DAG.getConstant(ShiftAmt, MVT::i32));
10412 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10413 // Zero out the leftmost bits.
10414 SmallVector<SDValue, 16> V(16,
10415 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10416 MVT::i8));
10417 return DAG.getNode(ISD::AND, dl, VT, SRL,
10418 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10419 }
10420 if (Op.getOpcode() == ISD::SRA) {
10421 if (ShiftAmt == 7) {
10422 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010423 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010424 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010425 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010426
Craig Toppered2e13d2012-01-22 19:15:14 +000010427 // R s>> a === ((R u>> a) ^ m) - m
10428 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10429 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10430 MVT::i8));
10431 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10432 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10433 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10434 return Res;
10435 }
Craig Topper731dfd02012-04-23 03:42:40 +000010436 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010437 }
Craig Topper46154eb2011-11-11 07:39:23 +000010438
Craig Topper0d86d462011-11-20 00:12:05 +000010439 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10440 if (Op.getOpcode() == ISD::SHL) {
10441 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010442 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10443 DAG.getConstant(ShiftAmt, MVT::i32));
10444 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010445 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010446 SmallVector<SDValue, 32> V(32,
10447 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10448 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010449 return DAG.getNode(ISD::AND, dl, VT, SHL,
10450 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010451 }
Craig Topper0d86d462011-11-20 00:12:05 +000010452 if (Op.getOpcode() == ISD::SRL) {
10453 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010454 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10455 DAG.getConstant(ShiftAmt, MVT::i32));
10456 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010457 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010458 SmallVector<SDValue, 32> V(32,
10459 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10460 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010461 return DAG.getNode(ISD::AND, dl, VT, SRL,
10462 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10463 }
10464 if (Op.getOpcode() == ISD::SRA) {
10465 if (ShiftAmt == 7) {
10466 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010467 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010468 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010469 }
10470
10471 // R s>> a === ((R u>> a) ^ m) - m
10472 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10473 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10474 MVT::i8));
10475 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10476 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10477 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10478 return Res;
10479 }
Craig Topper731dfd02012-04-23 03:42:40 +000010480 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000010481 }
Nadav Rotem43012222011-05-11 08:12:09 +000010482 }
10483 }
10484
10485 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010486 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010487 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10488 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010489
Chris Lattner7302d802012-02-06 21:56:39 +000010490 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10491 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010492 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10493 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010494 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010495 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010496
10497 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010498 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010499 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10500 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10501 }
Nadav Rotem43012222011-05-11 08:12:09 +000010502 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010503 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010504
Nate Begeman51409212010-07-28 00:21:48 +000010505 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010506 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10507 DAG.getConstant(5, MVT::i32));
10508 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010509
Lang Hames8b99c1e2011-12-17 01:08:46 +000010510 // Turn 'a' into a mask suitable for VSELECT
10511 SDValue VSelM = DAG.getConstant(0x80, VT);
10512 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010513 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010514
Lang Hames8b99c1e2011-12-17 01:08:46 +000010515 SDValue CM1 = DAG.getConstant(0x0f, VT);
10516 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010517
Lang Hames8b99c1e2011-12-17 01:08:46 +000010518 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10519 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010520 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10521 DAG.getConstant(4, MVT::i32), DAG);
10522 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010523 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10524
Nate Begeman51409212010-07-28 00:21:48 +000010525 // a += a
10526 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010527 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010528 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010529
Lang Hames8b99c1e2011-12-17 01:08:46 +000010530 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10531 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010532 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10533 DAG.getConstant(2, MVT::i32), DAG);
10534 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010535 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10536
Nate Begeman51409212010-07-28 00:21:48 +000010537 // a += a
10538 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010539 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010540 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010541
Lang Hames8b99c1e2011-12-17 01:08:46 +000010542 // return VSELECT(r, r+r, a);
10543 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010544 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010545 return R;
10546 }
Craig Topper46154eb2011-11-11 07:39:23 +000010547
10548 // Decompose 256-bit shifts into smaller 128-bit shifts.
10549 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010550 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010551 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10552 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10553
10554 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000010555 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
10556 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010557
10558 // Recreate the shift amount vectors
10559 SDValue Amt1, Amt2;
10560 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10561 // Constant shift amount
10562 SmallVector<SDValue, 4> Amt1Csts;
10563 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010564 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010565 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010566 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010567 Amt2Csts.push_back(Amt->getOperand(i));
10568
10569 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10570 &Amt1Csts[0], NumElems/2);
10571 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10572 &Amt2Csts[0], NumElems/2);
10573 } else {
10574 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000010575 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
10576 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010577 }
10578
10579 // Issue new vector shifts for the smaller types
10580 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10581 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10582
10583 // Concatenate the result back
10584 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10585 }
10586
Nate Begeman51409212010-07-28 00:21:48 +000010587 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010588}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010589
Dan Gohmand858e902010-04-17 15:26:15 +000010590SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010591 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10592 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010593 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10594 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010595 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010596 SDValue LHS = N->getOperand(0);
10597 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010598 unsigned BaseOp = 0;
10599 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010600 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010601 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010602 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010603 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010604 // A subtract of one will be selected as a INC. Note that INC doesn't
10605 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010606 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10607 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010608 BaseOp = X86ISD::INC;
10609 Cond = X86::COND_O;
10610 break;
10611 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010612 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010613 Cond = X86::COND_O;
10614 break;
10615 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010616 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010617 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010618 break;
10619 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010620 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10621 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010622 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10623 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010624 BaseOp = X86ISD::DEC;
10625 Cond = X86::COND_O;
10626 break;
10627 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010628 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010629 Cond = X86::COND_O;
10630 break;
10631 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010632 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010633 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010634 break;
10635 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010636 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010637 Cond = X86::COND_O;
10638 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010639 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10640 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10641 MVT::i32);
10642 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010643
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010644 SDValue SetCC =
10645 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10646 DAG.getConstant(X86::COND_O, MVT::i32),
10647 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010648
Dan Gohman6e5fda22011-07-22 18:45:15 +000010649 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010650 }
Bill Wendling74c37652008-12-09 22:08:41 +000010651 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010652
Bill Wendling61edeb52008-12-02 01:06:39 +000010653 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010654 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010655 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010656
Bill Wendling61edeb52008-12-02 01:06:39 +000010657 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010658 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10659 DAG.getConstant(Cond, MVT::i32),
10660 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010661
Dan Gohman6e5fda22011-07-22 18:45:15 +000010662 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010663}
10664
Chad Rosier30450e82011-12-22 22:35:21 +000010665SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10666 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010667 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010668 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10669 EVT VT = Op.getValueType();
10670
Craig Toppered2e13d2012-01-22 19:15:14 +000010671 if (!Subtarget->hasSSE2() || !VT.isVector())
10672 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010673
Craig Toppered2e13d2012-01-22 19:15:14 +000010674 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10675 ExtraVT.getScalarType().getSizeInBits();
10676 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10677
10678 switch (VT.getSimpleVT().SimpleTy) {
10679 default: return SDValue();
10680 case MVT::v8i32:
10681 case MVT::v16i16:
10682 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010683 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010684 if (!Subtarget->hasAVX2()) {
10685 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000010686 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000010687
Craig Toppered2e13d2012-01-22 19:15:14 +000010688 // Extract the LHS vectors
10689 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010690 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10691 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010692
Craig Toppered2e13d2012-01-22 19:15:14 +000010693 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10694 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010695
Craig Toppered2e13d2012-01-22 19:15:14 +000010696 EVT ExtraEltVT = ExtraVT.getVectorElementType();
Craig Topperb6072642012-05-03 07:26:59 +000010697 unsigned ExtraNumElems = ExtraVT.getVectorNumElements();
Craig Toppered2e13d2012-01-22 19:15:14 +000010698 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10699 ExtraNumElems/2);
10700 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010701
Craig Toppered2e13d2012-01-22 19:15:14 +000010702 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10703 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010704
Craig Toppered2e13d2012-01-22 19:15:14 +000010705 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10706 }
10707 // fall through
10708 case MVT::v4i32:
10709 case MVT::v8i16: {
10710 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10711 Op.getOperand(0), ShAmt, DAG);
10712 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010713 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010714 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010715}
10716
10717
Eric Christopher9a9d2752010-07-22 02:48:34 +000010718SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10719 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010720
Eric Christopher77ed1352011-07-08 00:04:56 +000010721 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10722 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010723 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010724 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010725 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010726 SDValue Ops[] = {
10727 DAG.getRegister(X86::ESP, MVT::i32), // Base
10728 DAG.getTargetConstant(1, MVT::i8), // Scale
10729 DAG.getRegister(0, MVT::i32), // Index
10730 DAG.getTargetConstant(0, MVT::i32), // Disp
10731 DAG.getRegister(0, MVT::i32), // Segment.
10732 Zero,
10733 Chain
10734 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010735 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010736 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10737 array_lengthof(Ops));
10738 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010739 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010740
Eric Christopher9a9d2752010-07-22 02:48:34 +000010741 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010742 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010743 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010744
Chris Lattner132929a2010-08-14 17:26:09 +000010745 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10746 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10747 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10748 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010749
Chris Lattner132929a2010-08-14 17:26:09 +000010750 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10751 if (!Op1 && !Op2 && !Op3 && Op4)
10752 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010753
Chris Lattner132929a2010-08-14 17:26:09 +000010754 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10755 if (Op1 && !Op2 && !Op3 && !Op4)
10756 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010757
10758 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010759 // (MFENCE)>;
10760 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010761}
10762
Eli Friedman14648462011-07-27 22:21:52 +000010763SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10764 SelectionDAG &DAG) const {
10765 DebugLoc dl = Op.getDebugLoc();
10766 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10767 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10768 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10769 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10770
10771 // The only fence that needs an instruction is a sequentially-consistent
10772 // cross-thread fence.
10773 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10774 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10775 // no-sse2). There isn't any reason to disable it if the target processor
10776 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010777 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010778 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10779
10780 SDValue Chain = Op.getOperand(0);
10781 SDValue Zero = DAG.getConstant(0, MVT::i32);
10782 SDValue Ops[] = {
10783 DAG.getRegister(X86::ESP, MVT::i32), // Base
10784 DAG.getTargetConstant(1, MVT::i8), // Scale
10785 DAG.getRegister(0, MVT::i32), // Index
10786 DAG.getTargetConstant(0, MVT::i32), // Disp
10787 DAG.getRegister(0, MVT::i32), // Segment.
10788 Zero,
10789 Chain
10790 };
10791 SDNode *Res =
10792 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10793 array_lengthof(Ops));
10794 return SDValue(Res, 0);
10795 }
10796
10797 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10798 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10799}
10800
10801
Dan Gohmand858e902010-04-17 15:26:15 +000010802SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010803 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010804 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010805 unsigned Reg = 0;
10806 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010807 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010808 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010809 case MVT::i8: Reg = X86::AL; size = 1; break;
10810 case MVT::i16: Reg = X86::AX; size = 2; break;
10811 case MVT::i32: Reg = X86::EAX; size = 4; break;
10812 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010813 assert(Subtarget->is64Bit() && "Node not type legal!");
10814 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010815 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010816 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010817 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010818 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010819 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010820 Op.getOperand(1),
10821 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010822 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010823 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010824 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010825 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10826 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10827 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010828 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010829 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010830 return cpOut;
10831}
10832
Duncan Sands1607f052008-12-01 11:39:25 +000010833SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010834 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010835 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010836 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010837 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010838 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010839 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010840 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10841 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010842 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010843 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10844 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010845 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010846 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010847 rdx.getValue(1)
10848 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010849 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010850}
10851
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010852SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010853 SelectionDAG &DAG) const {
10854 EVT SrcVT = Op.getOperand(0).getValueType();
10855 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010856 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010857 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010858 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010859 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010860 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010861 // i64 <=> MMX conversions are Legal.
10862 if (SrcVT==MVT::i64 && DstVT.isVector())
10863 return Op;
10864 if (DstVT==MVT::i64 && SrcVT.isVector())
10865 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010866 // MMX <=> MMX conversions are Legal.
10867 if (SrcVT.isVector() && DstVT.isVector())
10868 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010869 // All other conversions need to be expanded.
10870 return SDValue();
10871}
Chris Lattner5b856542010-12-20 00:59:46 +000010872
Dan Gohmand858e902010-04-17 15:26:15 +000010873SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010874 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010875 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010876 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010877 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010878 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010879 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010880 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010881 Node->getOperand(0),
10882 Node->getOperand(1), negOp,
10883 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010884 cast<AtomicSDNode>(Node)->getAlignment(),
10885 cast<AtomicSDNode>(Node)->getOrdering(),
10886 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010887}
10888
Eli Friedman327236c2011-08-24 20:50:09 +000010889static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10890 SDNode *Node = Op.getNode();
10891 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010892 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010893
10894 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010895 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10896 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10897 // (The only way to get a 16-byte store is cmpxchg16b)
10898 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10899 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10900 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010901 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10902 cast<AtomicSDNode>(Node)->getMemoryVT(),
10903 Node->getOperand(0),
10904 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010905 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010906 cast<AtomicSDNode>(Node)->getOrdering(),
10907 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010908 return Swap.getValue(1);
10909 }
10910 // Other atomic stores have a simple pattern.
10911 return Op;
10912}
10913
Chris Lattner5b856542010-12-20 00:59:46 +000010914static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10915 EVT VT = Op.getNode()->getValueType(0);
10916
10917 // Let legalize expand this if it isn't a legal type yet.
10918 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10919 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010920
Chris Lattner5b856542010-12-20 00:59:46 +000010921 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010922
Chris Lattner5b856542010-12-20 00:59:46 +000010923 unsigned Opc;
10924 bool ExtraOp = false;
10925 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010926 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010927 case ISD::ADDC: Opc = X86ISD::ADD; break;
10928 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10929 case ISD::SUBC: Opc = X86ISD::SUB; break;
10930 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10931 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010932
Chris Lattner5b856542010-12-20 00:59:46 +000010933 if (!ExtraOp)
10934 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10935 Op.getOperand(1));
10936 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10937 Op.getOperand(1), Op.getOperand(2));
10938}
10939
Evan Cheng0db9fe62006-04-25 20:13:52 +000010940/// LowerOperation - Provide custom lowering hooks for some operations.
10941///
Dan Gohmand858e902010-04-17 15:26:15 +000010942SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010943 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010944 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010945 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010946 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010947 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010948 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10949 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010950 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010951 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010952 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010953 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10954 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10955 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010956 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010957 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010958 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10959 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10960 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010961 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010962 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010963 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010964 case ISD::SHL_PARTS:
10965 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010966 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010967 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010968 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010969 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010970 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010971 case ISD::FABS: return LowerFABS(Op, DAG);
10972 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010973 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010974 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010975 case ISD::SETCC: return LowerSETCC(Op, DAG);
10976 case ISD::SELECT: return LowerSELECT(Op, DAG);
10977 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010978 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010979 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010980 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010981 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010982 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Benjamin Kramerb9bee042012-07-12 09:31:43 +000010983 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010984 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10985 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010986 case ISD::FRAME_TO_ARGS_OFFSET:
10987 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010988 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010989 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010990 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10991 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010992 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010993 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010994 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010995 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010996 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010997 case ISD::SRA:
10998 case ISD::SRL:
10999 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000011000 case ISD::SADDO:
11001 case ISD::UADDO:
11002 case ISD::SSUBO:
11003 case ISD::USUBO:
11004 case ISD::SMULO:
11005 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000011006 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011007 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000011008 case ISD::ADDC:
11009 case ISD::ADDE:
11010 case ISD::SUBC:
11011 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000011012 case ISD::ADD: return LowerADD(Op, DAG);
11013 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011014 }
Chris Lattner27a6c732007-11-24 07:07:01 +000011015}
11016
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011017static void ReplaceATOMIC_LOAD(SDNode *Node,
11018 SmallVectorImpl<SDValue> &Results,
11019 SelectionDAG &DAG) {
11020 DebugLoc dl = Node->getDebugLoc();
11021 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
11022
11023 // Convert wide load -> cmpxchg8b/cmpxchg16b
11024 // FIXME: On 32-bit, load -> fild or movq would be more efficient
11025 // (The only way to get a 16-byte load is cmpxchg16b)
11026 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011027 SDValue Zero = DAG.getConstant(0, VT);
11028 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011029 Node->getOperand(0),
11030 Node->getOperand(1), Zero, Zero,
11031 cast<AtomicSDNode>(Node)->getMemOperand(),
11032 cast<AtomicSDNode>(Node)->getOrdering(),
11033 cast<AtomicSDNode>(Node)->getSynchScope());
11034 Results.push_back(Swap.getValue(0));
11035 Results.push_back(Swap.getValue(1));
11036}
11037
Duncan Sands1607f052008-12-01 11:39:25 +000011038void X86TargetLowering::
11039ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011040 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011041 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000011042 assert (Node->getValueType(0) == MVT::i64 &&
11043 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000011044
11045 SDValue Chain = Node->getOperand(0);
11046 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011047 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011048 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000011049 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011050 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000011051 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000011052 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000011053 SDValue Result =
11054 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
11055 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000011056 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000011057 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011058 Results.push_back(Result.getValue(2));
11059}
11060
Duncan Sands126d9072008-07-04 11:47:58 +000011061/// ReplaceNodeResults - Replace a node with an illegal result type
11062/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000011063void X86TargetLowering::ReplaceNodeResults(SDNode *N,
11064 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011065 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011066 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000011067 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000011068 default:
Craig Topperabb94d02012-02-05 03:43:23 +000011069 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011070 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000011071 case ISD::ADDC:
11072 case ISD::ADDE:
11073 case ISD::SUBC:
11074 case ISD::SUBE:
11075 // We don't want to expand or promote these.
11076 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011077 case ISD::FP_TO_SINT:
11078 case ISD::FP_TO_UINT: {
11079 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
11080
11081 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
11082 return;
11083
Eli Friedman948e95a2009-05-23 09:59:16 +000011084 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000011085 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000011086 SDValue FIST = Vals.first, StackSlot = Vals.second;
11087 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000011088 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000011089 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011090 if (StackSlot.getNode() != 0)
11091 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
11092 MachinePointerInfo(),
11093 false, false, false, 0));
11094 else
11095 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000011096 }
11097 return;
11098 }
11099 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011100 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011101 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011102 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011103 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000011104 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000011105 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011106 eax.getValue(2));
11107 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
11108 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000011109 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011110 Results.push_back(edx.getValue(1));
11111 return;
11112 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011113 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000011114 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011115 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000011116 bool Regs64bit = T == MVT::i128;
11117 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000011118 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011119 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11120 DAG.getConstant(0, HalfT));
11121 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11122 DAG.getConstant(1, HalfT));
11123 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11124 Regs64bit ? X86::RAX : X86::EAX,
11125 cpInL, SDValue());
11126 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11127 Regs64bit ? X86::RDX : X86::EDX,
11128 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011129 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011130 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11131 DAG.getConstant(0, HalfT));
11132 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11133 DAG.getConstant(1, HalfT));
11134 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11135 Regs64bit ? X86::RBX : X86::EBX,
11136 swapInL, cpInH.getValue(1));
11137 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
11138 Regs64bit ? X86::RCX : X86::ECX,
11139 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011140 SDValue Ops[] = { swapInH.getValue(0),
11141 N->getOperand(1),
11142 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011143 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011144 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011145 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11146 X86ISD::LCMPXCHG8_DAG;
11147 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011148 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011149 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11150 Regs64bit ? X86::RAX : X86::EAX,
11151 HalfT, Result.getValue(1));
11152 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11153 Regs64bit ? X86::RDX : X86::EDX,
11154 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011155 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011156 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011157 Results.push_back(cpOutH.getValue(1));
11158 return;
11159 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011160 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011161 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11162 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011163 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011164 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11165 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011166 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011167 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11168 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011169 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011170 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11171 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011172 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011173 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11174 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011175 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011176 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11177 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011178 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011179 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11180 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011181 case ISD::ATOMIC_LOAD:
11182 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011183 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011184}
11185
Evan Cheng72261582005-12-20 06:22:03 +000011186const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11187 switch (Opcode) {
11188 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011189 case X86ISD::BSF: return "X86ISD::BSF";
11190 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011191 case X86ISD::SHLD: return "X86ISD::SHLD";
11192 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011193 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011194 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011195 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011196 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011197 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011198 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011199 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11200 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11201 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011202 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011203 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011204 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011205 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011206 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011207 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011208 case X86ISD::COMI: return "X86ISD::COMI";
11209 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011210 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011211 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011212 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11213 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011214 case X86ISD::CMOV: return "X86ISD::CMOV";
11215 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011216 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011217 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11218 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011219 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011220 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011221 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011222 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011223 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011224 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11225 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011226 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011227 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011228 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011229 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011230 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011231 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11232 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11233 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011234 case X86ISD::HADD: return "X86ISD::HADD";
11235 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011236 case X86ISD::FHADD: return "X86ISD::FHADD";
11237 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011238 case X86ISD::FMAX: return "X86ISD::FMAX";
11239 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011240 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11241 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011242 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Hans Wennborgf0234fc2012-06-01 16:27:21 +000011243 case X86ISD::TLSBASEADDR: return "X86ISD::TLSBASEADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011244 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011245 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011246 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011247 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011248 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011249 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11250 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011251 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11252 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11253 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11254 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11255 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11256 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011257 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11258 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011259 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11260 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011261 case X86ISD::VSHL: return "X86ISD::VSHL";
11262 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011263 case X86ISD::VSRA: return "X86ISD::VSRA";
11264 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11265 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11266 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011267 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011268 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11269 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011270 case X86ISD::ADD: return "X86ISD::ADD";
11271 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011272 case X86ISD::ADC: return "X86ISD::ADC";
11273 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011274 case X86ISD::SMUL: return "X86ISD::SMUL";
11275 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011276 case X86ISD::INC: return "X86ISD::INC";
11277 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011278 case X86ISD::OR: return "X86ISD::OR";
11279 case X86ISD::XOR: return "X86ISD::XOR";
11280 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011281 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011282 case X86ISD::BLSI: return "X86ISD::BLSI";
11283 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11284 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011285 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011286 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011287 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011288 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11289 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11290 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011291 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011292 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011293 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011294 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011295 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011296 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11297 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011298 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11299 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11300 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011301 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11302 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011303 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11304 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011305 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011306 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011307 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000011308 case X86ISD::VPERMV: return "X86ISD::VPERMV";
11309 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000011310 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011311 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011312 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011313 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011314 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011315 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011316 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011317 case X86ISD::SAHF: return "X86ISD::SAHF";
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011318 case X86ISD::RDRAND: return "X86ISD::RDRAND";
Evan Cheng72261582005-12-20 06:22:03 +000011319 }
11320}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011321
Chris Lattnerc9addb72007-03-30 23:15:24 +000011322// isLegalAddressingMode - Return true if the addressing mode represented
11323// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011324bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011325 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011326 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011327 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011328 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011329
Chris Lattnerc9addb72007-03-30 23:15:24 +000011330 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011331 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011332 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011333
Chris Lattnerc9addb72007-03-30 23:15:24 +000011334 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011335 unsigned GVFlags =
11336 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011337
Chris Lattnerdfed4132009-07-10 07:38:24 +000011338 // If a reference to this global requires an extra load, we can't fold it.
11339 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011340 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011341
Chris Lattnerdfed4132009-07-10 07:38:24 +000011342 // If BaseGV requires a register for the PIC base, we cannot also have a
11343 // BaseReg specified.
11344 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011345 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011346
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011347 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011348 if ((M != CodeModel::Small || R != Reloc::Static) &&
11349 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011350 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011351 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011352
Chris Lattnerc9addb72007-03-30 23:15:24 +000011353 switch (AM.Scale) {
11354 case 0:
11355 case 1:
11356 case 2:
11357 case 4:
11358 case 8:
11359 // These scales always work.
11360 break;
11361 case 3:
11362 case 5:
11363 case 9:
11364 // These scales are formed with basereg+scalereg. Only accept if there is
11365 // no basereg yet.
11366 if (AM.HasBaseReg)
11367 return false;
11368 break;
11369 default: // Other stuff never works.
11370 return false;
11371 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011372
Chris Lattnerc9addb72007-03-30 23:15:24 +000011373 return true;
11374}
11375
11376
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011377bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011378 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011379 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011380 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11381 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011382 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011383 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011384 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011385}
11386
Evan Cheng70e10d32012-07-17 06:53:39 +000011387bool X86TargetLowering::isLegalICmpImmediate(int64_t Imm) const {
11388 return Imm == (int32_t)Imm;
11389}
11390
11391bool X86TargetLowering::isLegalAddImmediate(int64_t Imm) const {
11392 return Imm == (int32_t)Imm;
11393}
11394
Owen Andersone50ed302009-08-10 22:56:29 +000011395bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011396 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011397 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011398 unsigned NumBits1 = VT1.getSizeInBits();
11399 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011400 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011401 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011402 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011403}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011404
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011405bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011406 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011407 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011408}
11409
Owen Andersone50ed302009-08-10 22:56:29 +000011410bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011411 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011412 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011413}
11414
Owen Andersone50ed302009-08-10 22:56:29 +000011415bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011416 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011417 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011418}
11419
Evan Cheng60c07e12006-07-05 22:17:51 +000011420/// isShuffleMaskLegal - Targets can use this to indicate that they only
11421/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11422/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11423/// are assumed to be legal.
11424bool
Eric Christopherfd179292009-08-27 18:07:15 +000011425X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011426 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011427 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011428 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011429 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011430
Nate Begemana09008b2009-10-19 02:17:23 +000011431 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011432 return (VT.getVectorNumElements() == 2 ||
11433 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11434 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011435 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011436 isPSHUFDMask(M, VT) ||
Craig Toppera9a568a2012-05-02 08:03:44 +000011437 isPSHUFHWMask(M, VT, Subtarget->hasAVX2()) ||
11438 isPSHUFLWMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011439 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011440 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11441 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011442 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11443 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011444}
11445
Dan Gohman7d8143f2008-04-09 20:09:42 +000011446bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011447X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011448 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011449 unsigned NumElts = VT.getVectorNumElements();
11450 // FIXME: This collection of masks seems suspect.
11451 if (NumElts == 2)
11452 return true;
11453 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11454 return (isMOVLMask(Mask, VT) ||
11455 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011456 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11457 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011458 }
11459 return false;
11460}
11461
11462//===----------------------------------------------------------------------===//
11463// X86 Scheduler Hooks
11464//===----------------------------------------------------------------------===//
11465
Mon P Wang63307c32008-05-05 19:05:59 +000011466// private utility function
11467MachineBasicBlock *
11468X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11469 MachineBasicBlock *MBB,
11470 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011471 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011472 unsigned LoadOpc,
11473 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011474 unsigned notOpc,
11475 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011476 const TargetRegisterClass *RC,
Richard Smith42fc29e2012-04-13 22:47:00 +000011477 bool Invert) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011478 // For the atomic bitwise operator, we generate
11479 // thisMBB:
11480 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011481 // ld t1 = [bitinstr.addr]
11482 // op t2 = t1, [bitinstr.val]
Richard Smith42fc29e2012-04-13 22:47:00 +000011483 // not t3 = t2 (if Invert)
Mon P Wangab3e7472008-05-05 22:56:23 +000011484 // mov EAX = t1
Richard Smith42fc29e2012-04-13 22:47:00 +000011485 // lcs dest = [bitinstr.addr], t3 [EAX is implicit]
Mon P Wang63307c32008-05-05 19:05:59 +000011486 // bz newMBB
11487 // fallthrough -->nextMBB
11488 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11489 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011490 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011491 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011492
Mon P Wang63307c32008-05-05 19:05:59 +000011493 /// First build the CFG
11494 MachineFunction *F = MBB->getParent();
11495 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011496 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11497 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11498 F->insert(MBBIter, newMBB);
11499 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011500
Dan Gohman14152b42010-07-06 20:24:04 +000011501 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11502 nextMBB->splice(nextMBB->begin(), thisMBB,
11503 llvm::next(MachineBasicBlock::iterator(bInstr)),
11504 thisMBB->end());
11505 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011506
Mon P Wang63307c32008-05-05 19:05:59 +000011507 // Update thisMBB to fall through to newMBB
11508 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011509
Mon P Wang63307c32008-05-05 19:05:59 +000011510 // newMBB jumps to itself and fall through to nextMBB
11511 newMBB->addSuccessor(nextMBB);
11512 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011513
Mon P Wang63307c32008-05-05 19:05:59 +000011514 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011515 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011516 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011517 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011518 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011519 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011520 int numArgs = bInstr->getNumOperands() - 1;
11521 for (int i=0; i < numArgs; ++i)
11522 argOpers[i] = &bInstr->getOperand(i+1);
11523
11524 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011525 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011526 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011527
Dale Johannesen140be2d2008-08-19 18:47:28 +000011528 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011529 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011530 for (int i=0; i <= lastAddrIndx; ++i)
11531 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011532
Dale Johannesen140be2d2008-08-19 18:47:28 +000011533 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011534 assert((argOpers[valArgIndx]->isReg() ||
11535 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011536 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011537 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011538 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011539 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011540 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Richard Smith42fc29e2012-04-13 22:47:00 +000011541 MIB.addReg(t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011542 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011543
Richard Smith42fc29e2012-04-13 22:47:00 +000011544 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11545 if (Invert) {
11546 MIB = BuildMI(newMBB, dl, TII->get(notOpc), t3).addReg(t2);
11547 }
11548 else
11549 t3 = t2;
11550
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011551 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Richard Smith2c651fe2012-04-16 18:43:53 +000011552 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011553
Dale Johannesene4d209d2009-02-03 20:21:25 +000011554 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011555 for (int i=0; i <= lastAddrIndx; ++i)
11556 (*MIB).addOperand(*argOpers[i]);
Richard Smith42fc29e2012-04-13 22:47:00 +000011557 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011558 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011559 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11560 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011561
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011562 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011563 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011564
Mon P Wang63307c32008-05-05 19:05:59 +000011565 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011566 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011567
Dan Gohman14152b42010-07-06 20:24:04 +000011568 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011569 return nextMBB;
11570}
11571
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011572// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011573MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011574X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11575 MachineBasicBlock *MBB,
11576 unsigned regOpcL,
11577 unsigned regOpcH,
11578 unsigned immOpcL,
11579 unsigned immOpcH,
Richard Smith42fc29e2012-04-13 22:47:00 +000011580 bool Invert) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011581 // For the atomic bitwise operator, we generate
11582 // thisMBB (instructions are in pairs, except cmpxchg8b)
11583 // ld t1,t2 = [bitinstr.addr]
11584 // newMBB:
11585 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11586 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011587 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Richard Smith42fc29e2012-04-13 22:47:00 +000011588 // neg t7, t8 < t5, t6 (if Invert)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011589 // mov ECX, EBX <- t5, t6
11590 // mov EAX, EDX <- t1, t2
11591 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11592 // mov t3, t4 <- EAX, EDX
11593 // bz newMBB
11594 // result in out1, out2
11595 // fallthrough -->nextMBB
11596
Craig Topperc9099502012-04-20 06:31:50 +000011597 const TargetRegisterClass *RC = &X86::GR32RegClass;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011598 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011599 const unsigned NotOpc = X86::NOT32r;
11600 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11601 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11602 MachineFunction::iterator MBBIter = MBB;
11603 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011604
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011605 /// First build the CFG
11606 MachineFunction *F = MBB->getParent();
11607 MachineBasicBlock *thisMBB = MBB;
11608 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11609 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11610 F->insert(MBBIter, newMBB);
11611 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011612
Dan Gohman14152b42010-07-06 20:24:04 +000011613 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11614 nextMBB->splice(nextMBB->begin(), thisMBB,
11615 llvm::next(MachineBasicBlock::iterator(bInstr)),
11616 thisMBB->end());
11617 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011618
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011619 // Update thisMBB to fall through to newMBB
11620 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011621
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011622 // newMBB jumps to itself and fall through to nextMBB
11623 newMBB->addSuccessor(nextMBB);
11624 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011625
Dale Johannesene4d209d2009-02-03 20:21:25 +000011626 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011627 // Insert instructions into newMBB based on incoming instruction
11628 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011629 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011630 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011631 MachineOperand& dest1Oper = bInstr->getOperand(0);
11632 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011633 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11634 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011635 argOpers[i] = &bInstr->getOperand(i+2);
11636
Dan Gohman71ea4e52010-05-14 21:01:44 +000011637 // We use some of the operands multiple times, so conservatively just
11638 // clear any kill flags that might be present.
11639 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11640 argOpers[i]->setIsKill(false);
11641 }
11642
Evan Chengad5b52f2010-01-08 19:14:57 +000011643 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011644 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011645
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011646 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011647 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011648 for (int i=0; i <= lastAddrIndx; ++i)
11649 (*MIB).addOperand(*argOpers[i]);
11650 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011651 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011652 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011653 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011654 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011655 MachineOperand newOp3 = *(argOpers[3]);
11656 if (newOp3.isImm())
11657 newOp3.setImm(newOp3.getImm()+4);
11658 else
11659 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011660 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011661 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011662
11663 // t3/4 are defined later, at the bottom of the loop
11664 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11665 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011666 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011667 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011668 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011669 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11670
Evan Cheng306b4ca2010-01-08 23:41:50 +000011671 // The subsequent operations should be using the destination registers of
Richard Smith42fc29e2012-04-13 22:47:00 +000011672 // the PHI instructions.
11673 t1 = dest1Oper.getReg();
11674 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011675
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011676 int valArgIndx = lastAddrIndx + 1;
11677 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011678 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011679 "invalid operand");
11680 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11681 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011682 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011683 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011684 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011685 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011686 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011687 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011688 (*MIB).addOperand(*argOpers[valArgIndx]);
11689 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011690 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011691 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011692 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011693 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011694 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011695 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011696 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011697 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011698 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011699 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011700
Richard Smith42fc29e2012-04-13 22:47:00 +000011701 unsigned t7, t8;
11702 if (Invert) {
11703 t7 = F->getRegInfo().createVirtualRegister(RC);
11704 t8 = F->getRegInfo().createVirtualRegister(RC);
11705 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t7).addReg(t5);
11706 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t8).addReg(t6);
11707 } else {
11708 t7 = t5;
11709 t8 = t6;
11710 }
11711
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011712 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011713 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011714 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011715 MIB.addReg(t2);
11716
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011717 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011718 MIB.addReg(t7);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011719 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011720 MIB.addReg(t8);
Scott Michelfdc40a02009-02-17 22:15:04 +000011721
Dale Johannesene4d209d2009-02-03 20:21:25 +000011722 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011723 for (int i=0; i <= lastAddrIndx; ++i)
11724 (*MIB).addOperand(*argOpers[i]);
11725
11726 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011727 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11728 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011729
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011730 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011731 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011732 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011733 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011734
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011735 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011736 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011737
Dan Gohman14152b42010-07-06 20:24:04 +000011738 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011739 return nextMBB;
11740}
11741
11742// private utility function
11743MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011744X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11745 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011746 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011747 // For the atomic min/max operator, we generate
11748 // thisMBB:
11749 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011750 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011751 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011752 // cmp t1, t2
11753 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011754 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011755 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11756 // bz newMBB
11757 // fallthrough -->nextMBB
11758 //
11759 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11760 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011761 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011762 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011763
Mon P Wang63307c32008-05-05 19:05:59 +000011764 /// First build the CFG
11765 MachineFunction *F = MBB->getParent();
11766 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011767 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11768 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11769 F->insert(MBBIter, newMBB);
11770 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011771
Dan Gohman14152b42010-07-06 20:24:04 +000011772 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11773 nextMBB->splice(nextMBB->begin(), thisMBB,
11774 llvm::next(MachineBasicBlock::iterator(mInstr)),
11775 thisMBB->end());
11776 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011777
Mon P Wang63307c32008-05-05 19:05:59 +000011778 // Update thisMBB to fall through to newMBB
11779 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011780
Mon P Wang63307c32008-05-05 19:05:59 +000011781 // newMBB jumps to newMBB and fall through to nextMBB
11782 newMBB->addSuccessor(nextMBB);
11783 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011784
Dale Johannesene4d209d2009-02-03 20:21:25 +000011785 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011786 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011787 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011788 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011789 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011790 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011791 int numArgs = mInstr->getNumOperands() - 1;
11792 for (int i=0; i < numArgs; ++i)
11793 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011794
Mon P Wang63307c32008-05-05 19:05:59 +000011795 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011796 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011797 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011798
Craig Topperc9099502012-04-20 06:31:50 +000011799 unsigned t1 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011800 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011801 for (int i=0; i <= lastAddrIndx; ++i)
11802 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011803
Mon P Wang63307c32008-05-05 19:05:59 +000011804 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011805 assert((argOpers[valArgIndx]->isReg() ||
11806 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011807 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011808
Craig Topperc9099502012-04-20 06:31:50 +000011809 unsigned t2 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011810 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011811 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011812 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011813 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011814 (*MIB).addOperand(*argOpers[valArgIndx]);
11815
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011816 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011817 MIB.addReg(t1);
11818
Dale Johannesene4d209d2009-02-03 20:21:25 +000011819 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011820 MIB.addReg(t1);
11821 MIB.addReg(t2);
11822
11823 // Generate movc
Craig Topperc9099502012-04-20 06:31:50 +000011824 unsigned t3 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011825 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011826 MIB.addReg(t2);
11827 MIB.addReg(t1);
11828
11829 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011830 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011831 for (int i=0; i <= lastAddrIndx; ++i)
11832 (*MIB).addOperand(*argOpers[i]);
11833 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011834 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011835 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11836 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011837
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011838 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011839 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011840
Mon P Wang63307c32008-05-05 19:05:59 +000011841 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011842 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011843
Dan Gohman14152b42010-07-06 20:24:04 +000011844 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011845 return nextMBB;
11846}
11847
Eric Christopherf83a5de2009-08-27 18:08:16 +000011848// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011849// or XMM0_V32I8 in AVX all of this code can be replaced with that
11850// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011851MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011852X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011853 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011854 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011855 "Target must have SSE4.2 or AVX features enabled");
11856
Eric Christopherb120ab42009-08-18 22:50:32 +000011857 DebugLoc dl = MI->getDebugLoc();
11858 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011859 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011860 if (!Subtarget->hasAVX()) {
11861 if (memArg)
11862 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11863 else
11864 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11865 } else {
11866 if (memArg)
11867 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11868 else
11869 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11870 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011871
Eric Christopher41c902f2010-11-30 08:20:21 +000011872 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011873 for (unsigned i = 0; i < numArgs; ++i) {
11874 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011875 if (!(Op.isReg() && Op.isImplicit()))
11876 MIB.addOperand(Op);
11877 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011878 BuildMI(*BB, MI, dl,
11879 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11880 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011881 .addReg(X86::XMM0);
11882
Dan Gohman14152b42010-07-06 20:24:04 +000011883 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011884 return BB;
11885}
11886
11887MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011888X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011889 DebugLoc dl = MI->getDebugLoc();
11890 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011891
Eric Christopher228232b2010-11-30 07:20:12 +000011892 // Address into RAX/EAX, other two args into ECX, EDX.
11893 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11894 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11895 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11896 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011897 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011898
Eric Christopher228232b2010-11-30 07:20:12 +000011899 unsigned ValOps = X86::AddrNumOperands;
11900 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11901 .addReg(MI->getOperand(ValOps).getReg());
11902 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11903 .addReg(MI->getOperand(ValOps+1).getReg());
11904
11905 // The instruction doesn't actually take any operands though.
11906 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011907
Eric Christopher228232b2010-11-30 07:20:12 +000011908 MI->eraseFromParent(); // The pseudo is gone now.
11909 return BB;
11910}
11911
11912MachineBasicBlock *
11913X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011914 DebugLoc dl = MI->getDebugLoc();
11915 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011916
Eric Christopher228232b2010-11-30 07:20:12 +000011917 // First arg in ECX, the second in EAX.
11918 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11919 .addReg(MI->getOperand(0).getReg());
11920 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11921 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011922
Eric Christopher228232b2010-11-30 07:20:12 +000011923 // The instruction doesn't actually take any operands though.
11924 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011925
Eric Christopher228232b2010-11-30 07:20:12 +000011926 MI->eraseFromParent(); // The pseudo is gone now.
11927 return BB;
11928}
11929
11930MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011931X86TargetLowering::EmitVAARG64WithCustomInserter(
11932 MachineInstr *MI,
11933 MachineBasicBlock *MBB) const {
11934 // Emit va_arg instruction on X86-64.
11935
11936 // Operands to this pseudo-instruction:
11937 // 0 ) Output : destination address (reg)
11938 // 1-5) Input : va_list address (addr, i64mem)
11939 // 6 ) ArgSize : Size (in bytes) of vararg type
11940 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11941 // 8 ) Align : Alignment of type
11942 // 9 ) EFLAGS (implicit-def)
11943
11944 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11945 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11946
11947 unsigned DestReg = MI->getOperand(0).getReg();
11948 MachineOperand &Base = MI->getOperand(1);
11949 MachineOperand &Scale = MI->getOperand(2);
11950 MachineOperand &Index = MI->getOperand(3);
11951 MachineOperand &Disp = MI->getOperand(4);
11952 MachineOperand &Segment = MI->getOperand(5);
11953 unsigned ArgSize = MI->getOperand(6).getImm();
11954 unsigned ArgMode = MI->getOperand(7).getImm();
11955 unsigned Align = MI->getOperand(8).getImm();
11956
11957 // Memory Reference
11958 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11959 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11960 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11961
11962 // Machine Information
11963 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11964 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11965 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11966 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11967 DebugLoc DL = MI->getDebugLoc();
11968
11969 // struct va_list {
11970 // i32 gp_offset
11971 // i32 fp_offset
11972 // i64 overflow_area (address)
11973 // i64 reg_save_area (address)
11974 // }
11975 // sizeof(va_list) = 24
11976 // alignment(va_list) = 8
11977
11978 unsigned TotalNumIntRegs = 6;
11979 unsigned TotalNumXMMRegs = 8;
11980 bool UseGPOffset = (ArgMode == 1);
11981 bool UseFPOffset = (ArgMode == 2);
11982 unsigned MaxOffset = TotalNumIntRegs * 8 +
11983 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11984
11985 /* Align ArgSize to a multiple of 8 */
11986 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11987 bool NeedsAlign = (Align > 8);
11988
11989 MachineBasicBlock *thisMBB = MBB;
11990 MachineBasicBlock *overflowMBB;
11991 MachineBasicBlock *offsetMBB;
11992 MachineBasicBlock *endMBB;
11993
11994 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11995 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11996 unsigned OffsetReg = 0;
11997
11998 if (!UseGPOffset && !UseFPOffset) {
11999 // If we only pull from the overflow region, we don't create a branch.
12000 // We don't need to alter control flow.
12001 OffsetDestReg = 0; // unused
12002 OverflowDestReg = DestReg;
12003
12004 offsetMBB = NULL;
12005 overflowMBB = thisMBB;
12006 endMBB = thisMBB;
12007 } else {
12008 // First emit code to check if gp_offset (or fp_offset) is below the bound.
12009 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
12010 // If not, pull from overflow_area. (branch to overflowMBB)
12011 //
12012 // thisMBB
12013 // | .
12014 // | .
12015 // offsetMBB overflowMBB
12016 // | .
12017 // | .
12018 // endMBB
12019
12020 // Registers for the PHI in endMBB
12021 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
12022 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
12023
12024 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12025 MachineFunction *MF = MBB->getParent();
12026 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12027 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12028 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12029
12030 MachineFunction::iterator MBBIter = MBB;
12031 ++MBBIter;
12032
12033 // Insert the new basic blocks
12034 MF->insert(MBBIter, offsetMBB);
12035 MF->insert(MBBIter, overflowMBB);
12036 MF->insert(MBBIter, endMBB);
12037
12038 // Transfer the remainder of MBB and its successor edges to endMBB.
12039 endMBB->splice(endMBB->begin(), thisMBB,
12040 llvm::next(MachineBasicBlock::iterator(MI)),
12041 thisMBB->end());
12042 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
12043
12044 // Make offsetMBB and overflowMBB successors of thisMBB
12045 thisMBB->addSuccessor(offsetMBB);
12046 thisMBB->addSuccessor(overflowMBB);
12047
12048 // endMBB is a successor of both offsetMBB and overflowMBB
12049 offsetMBB->addSuccessor(endMBB);
12050 overflowMBB->addSuccessor(endMBB);
12051
12052 // Load the offset value into a register
12053 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12054 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
12055 .addOperand(Base)
12056 .addOperand(Scale)
12057 .addOperand(Index)
12058 .addDisp(Disp, UseFPOffset ? 4 : 0)
12059 .addOperand(Segment)
12060 .setMemRefs(MMOBegin, MMOEnd);
12061
12062 // Check if there is enough room left to pull this argument.
12063 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
12064 .addReg(OffsetReg)
12065 .addImm(MaxOffset + 8 - ArgSizeA8);
12066
12067 // Branch to "overflowMBB" if offset >= max
12068 // Fall through to "offsetMBB" otherwise
12069 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
12070 .addMBB(overflowMBB);
12071 }
12072
12073 // In offsetMBB, emit code to use the reg_save_area.
12074 if (offsetMBB) {
12075 assert(OffsetReg != 0);
12076
12077 // Read the reg_save_area address.
12078 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
12079 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
12080 .addOperand(Base)
12081 .addOperand(Scale)
12082 .addOperand(Index)
12083 .addDisp(Disp, 16)
12084 .addOperand(Segment)
12085 .setMemRefs(MMOBegin, MMOEnd);
12086
12087 // Zero-extend the offset
12088 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
12089 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
12090 .addImm(0)
12091 .addReg(OffsetReg)
12092 .addImm(X86::sub_32bit);
12093
12094 // Add the offset to the reg_save_area to get the final address.
12095 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
12096 .addReg(OffsetReg64)
12097 .addReg(RegSaveReg);
12098
12099 // Compute the offset for the next argument
12100 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12101 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
12102 .addReg(OffsetReg)
12103 .addImm(UseFPOffset ? 16 : 8);
12104
12105 // Store it back into the va_list.
12106 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
12107 .addOperand(Base)
12108 .addOperand(Scale)
12109 .addOperand(Index)
12110 .addDisp(Disp, UseFPOffset ? 4 : 0)
12111 .addOperand(Segment)
12112 .addReg(NextOffsetReg)
12113 .setMemRefs(MMOBegin, MMOEnd);
12114
12115 // Jump to endMBB
12116 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
12117 .addMBB(endMBB);
12118 }
12119
12120 //
12121 // Emit code to use overflow area
12122 //
12123
12124 // Load the overflow_area address into a register.
12125 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
12126 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
12127 .addOperand(Base)
12128 .addOperand(Scale)
12129 .addOperand(Index)
12130 .addDisp(Disp, 8)
12131 .addOperand(Segment)
12132 .setMemRefs(MMOBegin, MMOEnd);
12133
12134 // If we need to align it, do so. Otherwise, just copy the address
12135 // to OverflowDestReg.
12136 if (NeedsAlign) {
12137 // Align the overflow address
12138 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12139 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12140
12141 // aligned_addr = (addr + (align-1)) & ~(align-1)
12142 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12143 .addReg(OverflowAddrReg)
12144 .addImm(Align-1);
12145
12146 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12147 .addReg(TmpReg)
12148 .addImm(~(uint64_t)(Align-1));
12149 } else {
12150 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12151 .addReg(OverflowAddrReg);
12152 }
12153
12154 // Compute the next overflow address after this argument.
12155 // (the overflow address should be kept 8-byte aligned)
12156 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12157 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12158 .addReg(OverflowDestReg)
12159 .addImm(ArgSizeA8);
12160
12161 // Store the new overflow address.
12162 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12163 .addOperand(Base)
12164 .addOperand(Scale)
12165 .addOperand(Index)
12166 .addDisp(Disp, 8)
12167 .addOperand(Segment)
12168 .addReg(NextAddrReg)
12169 .setMemRefs(MMOBegin, MMOEnd);
12170
12171 // If we branched, emit the PHI to the front of endMBB.
12172 if (offsetMBB) {
12173 BuildMI(*endMBB, endMBB->begin(), DL,
12174 TII->get(X86::PHI), DestReg)
12175 .addReg(OffsetDestReg).addMBB(offsetMBB)
12176 .addReg(OverflowDestReg).addMBB(overflowMBB);
12177 }
12178
12179 // Erase the pseudo instruction
12180 MI->eraseFromParent();
12181
12182 return endMBB;
12183}
12184
12185MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012186X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12187 MachineInstr *MI,
12188 MachineBasicBlock *MBB) const {
12189 // Emit code to save XMM registers to the stack. The ABI says that the
12190 // number of registers to save is given in %al, so it's theoretically
12191 // possible to do an indirect jump trick to avoid saving all of them,
12192 // however this code takes a simpler approach and just executes all
12193 // of the stores if %al is non-zero. It's less code, and it's probably
12194 // easier on the hardware branch predictor, and stores aren't all that
12195 // expensive anyway.
12196
12197 // Create the new basic blocks. One block contains all the XMM stores,
12198 // and one block is the final destination regardless of whether any
12199 // stores were performed.
12200 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12201 MachineFunction *F = MBB->getParent();
12202 MachineFunction::iterator MBBIter = MBB;
12203 ++MBBIter;
12204 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12205 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12206 F->insert(MBBIter, XMMSaveMBB);
12207 F->insert(MBBIter, EndMBB);
12208
Dan Gohman14152b42010-07-06 20:24:04 +000012209 // Transfer the remainder of MBB and its successor edges to EndMBB.
12210 EndMBB->splice(EndMBB->begin(), MBB,
12211 llvm::next(MachineBasicBlock::iterator(MI)),
12212 MBB->end());
12213 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12214
Dan Gohmand6708ea2009-08-15 01:38:56 +000012215 // The original block will now fall through to the XMM save block.
12216 MBB->addSuccessor(XMMSaveMBB);
12217 // The XMMSaveMBB will fall through to the end block.
12218 XMMSaveMBB->addSuccessor(EndMBB);
12219
12220 // Now add the instructions.
12221 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12222 DebugLoc DL = MI->getDebugLoc();
12223
12224 unsigned CountReg = MI->getOperand(0).getReg();
12225 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12226 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12227
12228 if (!Subtarget->isTargetWin64()) {
12229 // If %al is 0, branch around the XMM save block.
12230 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012231 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012232 MBB->addSuccessor(EndMBB);
12233 }
12234
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012235 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012236 // In the XMM save block, save all the XMM argument registers.
12237 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12238 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012239 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012240 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012241 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012242 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012243 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012244 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012245 .addFrameIndex(RegSaveFrameIndex)
12246 .addImm(/*Scale=*/1)
12247 .addReg(/*IndexReg=*/0)
12248 .addImm(/*Disp=*/Offset)
12249 .addReg(/*Segment=*/0)
12250 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012251 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012252 }
12253
Dan Gohman14152b42010-07-06 20:24:04 +000012254 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012255
12256 return EndMBB;
12257}
Mon P Wang63307c32008-05-05 19:05:59 +000012258
Lang Hames6e3f7e42012-02-03 01:13:49 +000012259// The EFLAGS operand of SelectItr might be missing a kill marker
12260// because there were multiple uses of EFLAGS, and ISel didn't know
12261// which to mark. Figure out whether SelectItr should have had a
12262// kill marker, and set it if it should. Returns the correct kill
12263// marker value.
12264static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12265 MachineBasicBlock* BB,
12266 const TargetRegisterInfo* TRI) {
12267 // Scan forward through BB for a use/def of EFLAGS.
12268 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12269 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012270 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012271 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012272 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012273 if (mi.definesRegister(X86::EFLAGS))
12274 break; // Should have kill-flag - update below.
12275 }
12276
12277 // If we hit the end of the block, check whether EFLAGS is live into a
12278 // successor.
12279 if (miI == BB->end()) {
12280 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12281 sEnd = BB->succ_end();
12282 sItr != sEnd; ++sItr) {
12283 MachineBasicBlock* succ = *sItr;
12284 if (succ->isLiveIn(X86::EFLAGS))
12285 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012286 }
12287 }
12288
Lang Hames6e3f7e42012-02-03 01:13:49 +000012289 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12290 // out. SelectMI should have a kill flag on EFLAGS.
12291 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012292 return true;
12293}
12294
Evan Cheng60c07e12006-07-05 22:17:51 +000012295MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012296X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012297 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012298 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12299 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012300
Chris Lattner52600972009-09-02 05:57:00 +000012301 // To "insert" a SELECT_CC instruction, we actually have to insert the
12302 // diamond control-flow pattern. The incoming instruction knows the
12303 // destination vreg to set, the condition code register to branch on, the
12304 // true/false values to select between, and a branch opcode to use.
12305 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12306 MachineFunction::iterator It = BB;
12307 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012308
Chris Lattner52600972009-09-02 05:57:00 +000012309 // thisMBB:
12310 // ...
12311 // TrueVal = ...
12312 // cmpTY ccX, r1, r2
12313 // bCC copy1MBB
12314 // fallthrough --> copy0MBB
12315 MachineBasicBlock *thisMBB = BB;
12316 MachineFunction *F = BB->getParent();
12317 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12318 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012319 F->insert(It, copy0MBB);
12320 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012321
Bill Wendling730c07e2010-06-25 20:48:10 +000012322 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12323 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012324 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12325 if (!MI->killsRegister(X86::EFLAGS) &&
12326 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12327 copy0MBB->addLiveIn(X86::EFLAGS);
12328 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012329 }
12330
Dan Gohman14152b42010-07-06 20:24:04 +000012331 // Transfer the remainder of BB and its successor edges to sinkMBB.
12332 sinkMBB->splice(sinkMBB->begin(), BB,
12333 llvm::next(MachineBasicBlock::iterator(MI)),
12334 BB->end());
12335 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12336
12337 // Add the true and fallthrough blocks as its successors.
12338 BB->addSuccessor(copy0MBB);
12339 BB->addSuccessor(sinkMBB);
12340
12341 // Create the conditional branch instruction.
12342 unsigned Opc =
12343 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12344 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12345
Chris Lattner52600972009-09-02 05:57:00 +000012346 // copy0MBB:
12347 // %FalseValue = ...
12348 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012349 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012350
Chris Lattner52600972009-09-02 05:57:00 +000012351 // sinkMBB:
12352 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12353 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012354 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12355 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012356 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12357 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12358
Dan Gohman14152b42010-07-06 20:24:04 +000012359 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012360 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012361}
12362
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012363MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012364X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12365 bool Is64Bit) const {
12366 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12367 DebugLoc DL = MI->getDebugLoc();
12368 MachineFunction *MF = BB->getParent();
12369 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12370
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012371 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012372
12373 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12374 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12375
12376 // BB:
12377 // ... [Till the alloca]
12378 // If stacklet is not large enough, jump to mallocMBB
12379 //
12380 // bumpMBB:
12381 // Allocate by subtracting from RSP
12382 // Jump to continueMBB
12383 //
12384 // mallocMBB:
12385 // Allocate by call to runtime
12386 //
12387 // continueMBB:
12388 // ...
12389 // [rest of original BB]
12390 //
12391
12392 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12393 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12394 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12395
12396 MachineRegisterInfo &MRI = MF->getRegInfo();
12397 const TargetRegisterClass *AddrRegClass =
12398 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12399
12400 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12401 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12402 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012403 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012404 sizeVReg = MI->getOperand(1).getReg(),
12405 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12406
12407 MachineFunction::iterator MBBIter = BB;
12408 ++MBBIter;
12409
12410 MF->insert(MBBIter, bumpMBB);
12411 MF->insert(MBBIter, mallocMBB);
12412 MF->insert(MBBIter, continueMBB);
12413
12414 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12415 (MachineBasicBlock::iterator(MI)), BB->end());
12416 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12417
12418 // Add code to the main basic block to check if the stack limit has been hit,
12419 // and if so, jump to mallocMBB otherwise to bumpMBB.
12420 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012421 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012422 .addReg(tmpSPVReg).addReg(sizeVReg);
12423 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012424 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012425 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012426 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12427
12428 // bumpMBB simply decreases the stack pointer, since we know the current
12429 // stacklet has enough space.
12430 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012431 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012432 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012433 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012434 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12435
12436 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012437 const uint32_t *RegMask =
12438 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012439 if (Is64Bit) {
12440 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12441 .addReg(sizeVReg);
12442 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000012443 .addExternalSymbol("__morestack_allocate_stack_space")
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012444 .addRegMask(RegMask)
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000012445 .addReg(X86::RDI, RegState::Implicit)
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012446 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012447 } else {
12448 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12449 .addImm(12);
12450 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12451 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012452 .addExternalSymbol("__morestack_allocate_stack_space")
12453 .addRegMask(RegMask)
12454 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012455 }
12456
12457 if (!Is64Bit)
12458 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12459 .addImm(16);
12460
12461 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12462 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12463 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12464
12465 // Set up the CFG correctly.
12466 BB->addSuccessor(bumpMBB);
12467 BB->addSuccessor(mallocMBB);
12468 mallocMBB->addSuccessor(continueMBB);
12469 bumpMBB->addSuccessor(continueMBB);
12470
12471 // Take care of the PHI nodes.
12472 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12473 MI->getOperand(0).getReg())
12474 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12475 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12476
12477 // Delete the original pseudo instruction.
12478 MI->eraseFromParent();
12479
12480 // And we're done.
12481 return continueMBB;
12482}
12483
12484MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012485X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012486 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012487 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12488 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012489
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012490 assert(!Subtarget->isTargetEnvMacho());
12491
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012492 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12493 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012494
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012495 if (Subtarget->isTargetWin64()) {
12496 if (Subtarget->isTargetCygMing()) {
12497 // ___chkstk(Mingw64):
12498 // Clobbers R10, R11, RAX and EFLAGS.
12499 // Updates RSP.
12500 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12501 .addExternalSymbol("___chkstk")
12502 .addReg(X86::RAX, RegState::Implicit)
12503 .addReg(X86::RSP, RegState::Implicit)
12504 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12505 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12506 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12507 } else {
12508 // __chkstk(MSVCRT): does not update stack pointer.
12509 // Clobbers R10, R11 and EFLAGS.
12510 // FIXME: RAX(allocated size) might be reused and not killed.
12511 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12512 .addExternalSymbol("__chkstk")
12513 .addReg(X86::RAX, RegState::Implicit)
12514 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12515 // RAX has the offset to subtracted from RSP.
12516 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12517 .addReg(X86::RSP)
12518 .addReg(X86::RAX);
12519 }
12520 } else {
12521 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012522 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12523
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012524 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12525 .addExternalSymbol(StackProbeSymbol)
12526 .addReg(X86::EAX, RegState::Implicit)
12527 .addReg(X86::ESP, RegState::Implicit)
12528 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12529 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12530 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12531 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012532
Dan Gohman14152b42010-07-06 20:24:04 +000012533 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012534 return BB;
12535}
Chris Lattner52600972009-09-02 05:57:00 +000012536
12537MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012538X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12539 MachineBasicBlock *BB) const {
12540 // This is pretty easy. We're taking the value that we received from
12541 // our load from the relocation, sticking it in either RDI (x86-64)
12542 // or EAX and doing an indirect call. The return value will then
12543 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012544 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012545 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012546 DebugLoc DL = MI->getDebugLoc();
12547 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012548
12549 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012550 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012551
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012552 // Get a register mask for the lowered call.
12553 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12554 // proper register mask.
12555 const uint32_t *RegMask =
12556 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012557 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012558 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12559 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012560 .addReg(X86::RIP)
12561 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012562 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012563 MI->getOperand(3).getTargetFlags())
12564 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012565 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012566 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012567 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012568 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012569 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12570 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012571 .addReg(0)
12572 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012573 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012574 MI->getOperand(3).getTargetFlags())
12575 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012576 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012577 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012578 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012579 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012580 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12581 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012582 .addReg(TII->getGlobalBaseReg(F))
12583 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012584 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012585 MI->getOperand(3).getTargetFlags())
12586 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012587 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012588 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012589 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012590 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012591
Dan Gohman14152b42010-07-06 20:24:04 +000012592 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012593 return BB;
12594}
12595
12596MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012597X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012598 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012599 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012600 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012601 case X86::TAILJMPd64:
12602 case X86::TAILJMPr64:
12603 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012604 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012605 case X86::TCRETURNdi64:
12606 case X86::TCRETURNri64:
12607 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012608 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012609 case X86::WIN_ALLOCA:
12610 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012611 case X86::SEG_ALLOCA_32:
12612 return EmitLoweredSegAlloca(MI, BB, false);
12613 case X86::SEG_ALLOCA_64:
12614 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012615 case X86::TLSCall_32:
12616 case X86::TLSCall_64:
12617 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012618 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012619 case X86::CMOV_FR32:
12620 case X86::CMOV_FR64:
12621 case X86::CMOV_V4F32:
12622 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012623 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012624 case X86::CMOV_V8F32:
12625 case X86::CMOV_V4F64:
12626 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012627 case X86::CMOV_GR16:
12628 case X86::CMOV_GR32:
12629 case X86::CMOV_RFP32:
12630 case X86::CMOV_RFP64:
12631 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012632 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012633
Dale Johannesen849f2142007-07-03 00:53:03 +000012634 case X86::FP32_TO_INT16_IN_MEM:
12635 case X86::FP32_TO_INT32_IN_MEM:
12636 case X86::FP32_TO_INT64_IN_MEM:
12637 case X86::FP64_TO_INT16_IN_MEM:
12638 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012639 case X86::FP64_TO_INT64_IN_MEM:
12640 case X86::FP80_TO_INT16_IN_MEM:
12641 case X86::FP80_TO_INT32_IN_MEM:
12642 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012643 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12644 DebugLoc DL = MI->getDebugLoc();
12645
Evan Cheng60c07e12006-07-05 22:17:51 +000012646 // Change the floating point control register to use "round towards zero"
12647 // mode when truncating to an integer value.
12648 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012649 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012650 addFrameReference(BuildMI(*BB, MI, DL,
12651 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012652
12653 // Load the old value of the high byte of the control word...
12654 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000012655 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012656 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012657 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012658
12659 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012660 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012661 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012662
12663 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012664 addFrameReference(BuildMI(*BB, MI, DL,
12665 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012666
12667 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012668 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012669 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012670
12671 // Get the X86 opcode to use.
12672 unsigned Opc;
12673 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012674 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012675 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12676 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12677 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12678 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12679 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12680 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012681 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12682 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12683 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012684 }
12685
12686 X86AddressMode AM;
12687 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012688 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012689 AM.BaseType = X86AddressMode::RegBase;
12690 AM.Base.Reg = Op.getReg();
12691 } else {
12692 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012693 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012694 }
12695 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012696 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012697 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012698 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012699 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012700 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012701 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012702 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012703 AM.GV = Op.getGlobal();
12704 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012705 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012706 }
Dan Gohman14152b42010-07-06 20:24:04 +000012707 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012708 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012709
12710 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012711 addFrameReference(BuildMI(*BB, MI, DL,
12712 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012713
Dan Gohman14152b42010-07-06 20:24:04 +000012714 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012715 return BB;
12716 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012717 // String/text processing lowering.
12718 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012719 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012720 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12721 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012722 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012723 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12724 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012725 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012726 return EmitPCMP(MI, BB, 5, false /* in mem */);
12727 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012728 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012729 return EmitPCMP(MI, BB, 5, true /* in mem */);
12730
Eric Christopher228232b2010-11-30 07:20:12 +000012731 // Thread synchronization.
12732 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012733 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012734 case X86::MWAIT:
12735 return EmitMwait(MI, BB);
12736
Eric Christopherb120ab42009-08-18 22:50:32 +000012737 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012738 case X86::ATOMAND32:
12739 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012740 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012741 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012742 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012743 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012744 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012745 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12746 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012747 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012748 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012749 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012750 case X86::ATOMXOR32:
12751 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012752 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012753 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012754 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012755 &X86::GR32RegClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012756 case X86::ATOMNAND32:
12757 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012758 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012759 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012760 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012761 &X86::GR32RegClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012762 case X86::ATOMMIN32:
12763 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12764 case X86::ATOMMAX32:
12765 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12766 case X86::ATOMUMIN32:
12767 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12768 case X86::ATOMUMAX32:
12769 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012770
12771 case X86::ATOMAND16:
12772 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12773 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012774 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012775 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012776 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012777 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012778 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012779 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012780 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012781 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012782 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012783 case X86::ATOMXOR16:
12784 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12785 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012786 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012787 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012788 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012789 case X86::ATOMNAND16:
12790 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12791 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012792 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012793 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012794 &X86::GR16RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012795 case X86::ATOMMIN16:
12796 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12797 case X86::ATOMMAX16:
12798 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12799 case X86::ATOMUMIN16:
12800 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12801 case X86::ATOMUMAX16:
12802 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12803
12804 case X86::ATOMAND8:
12805 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12806 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012807 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012808 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012809 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012810 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012811 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012812 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012813 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012814 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012815 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012816 case X86::ATOMXOR8:
12817 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12818 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012819 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012820 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012821 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012822 case X86::ATOMNAND8:
12823 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12824 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012825 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012826 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012827 &X86::GR8RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012828 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012829 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012830 case X86::ATOMAND64:
12831 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012832 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012833 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012834 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012835 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012836 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012837 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12838 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012839 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012840 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012841 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012842 case X86::ATOMXOR64:
12843 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012844 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012845 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012846 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012847 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012848 case X86::ATOMNAND64:
12849 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12850 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012851 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012852 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012853 &X86::GR64RegClass, true);
Dale Johannesena99e3842008-08-20 00:48:50 +000012854 case X86::ATOMMIN64:
12855 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12856 case X86::ATOMMAX64:
12857 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12858 case X86::ATOMUMIN64:
12859 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12860 case X86::ATOMUMAX64:
12861 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012862
12863 // This group does 64-bit operations on a 32-bit host.
12864 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012865 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012866 X86::AND32rr, X86::AND32rr,
12867 X86::AND32ri, X86::AND32ri,
12868 false);
12869 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012870 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012871 X86::OR32rr, X86::OR32rr,
12872 X86::OR32ri, X86::OR32ri,
12873 false);
12874 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012875 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012876 X86::XOR32rr, X86::XOR32rr,
12877 X86::XOR32ri, X86::XOR32ri,
12878 false);
12879 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012880 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012881 X86::AND32rr, X86::AND32rr,
12882 X86::AND32ri, X86::AND32ri,
12883 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012884 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012885 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012886 X86::ADD32rr, X86::ADC32rr,
12887 X86::ADD32ri, X86::ADC32ri,
12888 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012889 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012890 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012891 X86::SUB32rr, X86::SBB32rr,
12892 X86::SUB32ri, X86::SBB32ri,
12893 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012894 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012895 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012896 X86::MOV32rr, X86::MOV32rr,
12897 X86::MOV32ri, X86::MOV32ri,
12898 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012899 case X86::VASTART_SAVE_XMM_REGS:
12900 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012901
12902 case X86::VAARG_64:
12903 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012904 }
12905}
12906
12907//===----------------------------------------------------------------------===//
12908// X86 Optimization Hooks
12909//===----------------------------------------------------------------------===//
12910
Dan Gohman475871a2008-07-27 21:46:04 +000012911void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012912 APInt &KnownZero,
12913 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012914 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012915 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012916 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012917 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012918 assert((Opc >= ISD::BUILTIN_OP_END ||
12919 Opc == ISD::INTRINSIC_WO_CHAIN ||
12920 Opc == ISD::INTRINSIC_W_CHAIN ||
12921 Opc == ISD::INTRINSIC_VOID) &&
12922 "Should use MaskedValueIsZero if you don't know whether Op"
12923 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012924
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012925 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012926 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012927 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012928 case X86ISD::ADD:
12929 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012930 case X86ISD::ADC:
12931 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012932 case X86ISD::SMUL:
12933 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012934 case X86ISD::INC:
12935 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012936 case X86ISD::OR:
12937 case X86ISD::XOR:
12938 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012939 // These nodes' second result is a boolean.
12940 if (Op.getResNo() == 0)
12941 break;
12942 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012943 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012944 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012945 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012946 case ISD::INTRINSIC_WO_CHAIN: {
12947 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12948 unsigned NumLoBits = 0;
12949 switch (IntId) {
12950 default: break;
12951 case Intrinsic::x86_sse_movmsk_ps:
12952 case Intrinsic::x86_avx_movmsk_ps_256:
12953 case Intrinsic::x86_sse2_movmsk_pd:
12954 case Intrinsic::x86_avx_movmsk_pd_256:
12955 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012956 case Intrinsic::x86_sse2_pmovmskb_128:
12957 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012958 // High bits of movmskp{s|d}, pmovmskb are known zero.
12959 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012960 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012961 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12962 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12963 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12964 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12965 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12966 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012967 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012968 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012969 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000012970 break;
12971 }
12972 }
12973 break;
12974 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012975 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012976}
Chris Lattner259e97c2006-01-31 19:43:35 +000012977
Owen Andersonbc146b02010-09-21 20:42:50 +000012978unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12979 unsigned Depth) const {
12980 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12981 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12982 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012983
Owen Andersonbc146b02010-09-21 20:42:50 +000012984 // Fallback case.
12985 return 1;
12986}
12987
Evan Cheng206ee9d2006-07-07 08:33:52 +000012988/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012989/// node is a GlobalAddress + offset.
12990bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012991 const GlobalValue* &GA,
12992 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012993 if (N->getOpcode() == X86ISD::Wrapper) {
12994 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012995 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012996 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012997 return true;
12998 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012999 }
Evan Chengad4196b2008-05-12 19:56:52 +000013000 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000013001}
13002
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013003/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
13004/// same as extracting the high 128-bit part of 256-bit vector and then
13005/// inserting the result into the low part of a new 256-bit vector
13006static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
13007 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013008 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013009
13010 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000013011 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013012 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
13013 SVOp->getMaskElt(j) >= 0)
13014 return false;
13015
13016 return true;
13017}
13018
13019/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
13020/// same as extracting the low 128-bit part of 256-bit vector and then
13021/// inserting the result into the high part of a new 256-bit vector
13022static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
13023 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013024 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013025
13026 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000013027 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013028 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
13029 SVOp->getMaskElt(j) >= 0)
13030 return false;
13031
13032 return true;
13033}
13034
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013035/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
13036static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000013037 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013038 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013039 DebugLoc dl = N->getDebugLoc();
13040 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
13041 SDValue V1 = SVOp->getOperand(0);
13042 SDValue V2 = SVOp->getOperand(1);
13043 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013044 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013045
13046 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
13047 V2.getOpcode() == ISD::CONCAT_VECTORS) {
13048 //
13049 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000013050 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013051 // V UNDEF BUILD_VECTOR UNDEF
13052 // \ / \ /
13053 // CONCAT_VECTOR CONCAT_VECTOR
13054 // \ /
13055 // \ /
13056 // RESULT: V + zero extended
13057 //
13058 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
13059 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
13060 V1.getOperand(1).getOpcode() != ISD::UNDEF)
13061 return SDValue();
13062
13063 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
13064 return SDValue();
13065
13066 // To match the shuffle mask, the first half of the mask should
13067 // be exactly the first vector, and all the rest a splat with the
13068 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000013069 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013070 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
13071 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
13072 return SDValue();
13073
Chad Rosier3d1161e2012-01-03 21:05:52 +000013074 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
13075 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
Chad Rosier42726832012-05-07 18:47:44 +000013076 if (Ld->hasNUsesOfValue(1, 0)) {
13077 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
13078 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
13079 SDValue ResNode =
13080 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
13081 Ld->getMemoryVT(),
13082 Ld->getPointerInfo(),
13083 Ld->getAlignment(),
13084 false/*isVolatile*/, true/*ReadMem*/,
13085 false/*WriteMem*/);
13086 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
13087 }
Chad Rosier3d1161e2012-01-03 21:05:52 +000013088 }
13089
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013090 // Emit a zeroed vector and insert the desired subvector on its
13091 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013092 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000013093 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013094 return DCI.CombineTo(N, InsV);
13095 }
13096
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013097 //===--------------------------------------------------------------------===//
13098 // Combine some shuffles into subvector extracts and inserts:
13099 //
13100
13101 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
13102 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013103 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
13104 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013105 return DCI.CombineTo(N, InsV);
13106 }
13107
13108 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
13109 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013110 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
13111 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013112 return DCI.CombineTo(N, InsV);
13113 }
13114
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013115 return SDValue();
13116}
13117
13118/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000013119static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013120 TargetLowering::DAGCombinerInfo &DCI,
13121 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000013122 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000013123 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000013124
Mon P Wanga0fd0d52010-12-19 23:55:53 +000013125 // Don't create instructions with illegal types after legalize types has run.
13126 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13127 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
13128 return SDValue();
13129
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013130 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
13131 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
13132 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013133 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013134
13135 // Only handle 128 wide vector from here on.
13136 if (VT.getSizeInBits() != 128)
13137 return SDValue();
13138
13139 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
13140 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
13141 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000013142 SmallVector<SDValue, 16> Elts;
13143 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013144 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000013145
Nate Begemanfdea31a2010-03-24 20:49:50 +000013146 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013147}
Evan Chengd880b972008-05-09 21:53:03 +000013148
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013149
Craig Topperc16f8512012-04-25 06:39:39 +000013150/// DCI, PerformTruncateCombine - Converts truncate operation to
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013151/// a sequence of vector shuffle operations.
13152/// It is possible when we truncate 256-bit vector to 128-bit vector
13153
13154SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
13155 DAGCombinerInfo &DCI) const {
13156 if (!DCI.isBeforeLegalizeOps())
13157 return SDValue();
13158
Craig Topper3ef43cf2012-04-24 06:36:35 +000013159 if (!Subtarget->hasAVX())
13160 return SDValue();
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013161
13162 EVT VT = N->getValueType(0);
13163 SDValue Op = N->getOperand(0);
13164 EVT OpVT = Op.getValueType();
13165 DebugLoc dl = N->getDebugLoc();
13166
13167 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
13168
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013169 if (Subtarget->hasAVX2()) {
13170 // AVX2: v4i64 -> v4i32
13171
13172 // VPERMD
13173 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
13174
13175 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v8i32, Op);
13176 Op = DAG.getVectorShuffle(MVT::v8i32, dl, Op, DAG.getUNDEF(MVT::v8i32),
13177 ShufMask);
13178
Craig Topperd63fa652012-04-22 18:51:37 +000013179 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, Op,
13180 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013181 }
13182
13183 // AVX: v4i64 -> v4i32
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013184 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013185 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013186
13187 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013188 DAG.getIntPtrConstant(2));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013189
13190 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13191 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13192
13193 // PSHUFD
Craig Topper9e401f22012-04-21 18:58:38 +000013194 static const int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013195
Craig Topperd63fa652012-04-22 18:51:37 +000013196 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT), ShufMask1);
13197 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT), ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013198
13199 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013200 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013201
Elena Demikhovsky73252572012-02-01 10:33:05 +000013202 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013203 }
Craig Topperd63fa652012-04-22 18:51:37 +000013204
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013205 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13206
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013207 if (Subtarget->hasAVX2()) {
13208 // AVX2: v8i32 -> v8i16
13209
13210 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v32i8, Op);
Craig Topperd63fa652012-04-22 18:51:37 +000013211
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013212 // PSHUFB
13213 SmallVector<SDValue,32> pshufbMask;
13214 for (unsigned i = 0; i < 2; ++i) {
13215 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
13216 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
13217 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
13218 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
13219 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
13220 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
13221 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
13222 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
13223 for (unsigned j = 0; j < 8; ++j)
13224 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
13225 }
Craig Topperd63fa652012-04-22 18:51:37 +000013226 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v32i8,
13227 &pshufbMask[0], 32);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013228 Op = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, Op, BV);
13229
13230 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i64, Op);
13231
13232 static const int ShufMask[] = {0, 2, -1, -1};
Craig Topperd63fa652012-04-22 18:51:37 +000013233 Op = DAG.getVectorShuffle(MVT::v4i64, dl, Op, DAG.getUNDEF(MVT::v4i64),
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013234 &ShufMask[0]);
13235
Craig Topperd63fa652012-04-22 18:51:37 +000013236 Op = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13237 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013238
13239 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
13240 }
13241
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013242 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013243 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013244
13245 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013246 DAG.getIntPtrConstant(4));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013247
13248 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13249 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13250
13251 // PSHUFB
Craig Topper9e401f22012-04-21 18:58:38 +000013252 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13253 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013254
Craig Topperd63fa652012-04-22 18:51:37 +000013255 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013256 ShufMask1);
Craig Topperd63fa652012-04-22 18:51:37 +000013257 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013258 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013259
13260 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13261 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13262
13263 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013264 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013265
Elena Demikhovsky73252572012-02-01 10:33:05 +000013266 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013267 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013268 }
13269
13270 return SDValue();
13271}
13272
Craig Topper89f4e662012-03-20 07:17:59 +000013273/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13274/// specific shuffle of a load can be folded into a single element load.
13275/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13276/// shuffles have been customed lowered so we need to handle those here.
13277static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13278 TargetLowering::DAGCombinerInfo &DCI) {
13279 if (DCI.isBeforeLegalizeOps())
13280 return SDValue();
13281
13282 SDValue InVec = N->getOperand(0);
13283 SDValue EltNo = N->getOperand(1);
13284
13285 if (!isa<ConstantSDNode>(EltNo))
13286 return SDValue();
13287
13288 EVT VT = InVec.getValueType();
13289
13290 bool HasShuffleIntoBitcast = false;
13291 if (InVec.getOpcode() == ISD::BITCAST) {
13292 // Don't duplicate a load with other uses.
13293 if (!InVec.hasOneUse())
13294 return SDValue();
13295 EVT BCVT = InVec.getOperand(0).getValueType();
13296 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13297 return SDValue();
13298 InVec = InVec.getOperand(0);
13299 HasShuffleIntoBitcast = true;
13300 }
13301
13302 if (!isTargetShuffle(InVec.getOpcode()))
13303 return SDValue();
13304
13305 // Don't duplicate a load with other uses.
13306 if (!InVec.hasOneUse())
13307 return SDValue();
13308
13309 SmallVector<int, 16> ShuffleMask;
13310 bool UnaryShuffle;
Craig Topperd978c542012-05-06 19:46:21 +000013311 if (!getTargetShuffleMask(InVec.getNode(), VT.getSimpleVT(), ShuffleMask,
13312 UnaryShuffle))
Craig Topper89f4e662012-03-20 07:17:59 +000013313 return SDValue();
13314
13315 // Select the input vector, guarding against out of range extract vector.
13316 unsigned NumElems = VT.getVectorNumElements();
13317 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13318 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13319 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13320 : InVec.getOperand(1);
13321
13322 // If inputs to shuffle are the same for both ops, then allow 2 uses
13323 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13324
13325 if (LdNode.getOpcode() == ISD::BITCAST) {
13326 // Don't duplicate a load with other uses.
13327 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13328 return SDValue();
13329
13330 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13331 LdNode = LdNode.getOperand(0);
13332 }
13333
13334 if (!ISD::isNormalLoad(LdNode.getNode()))
13335 return SDValue();
13336
13337 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13338
13339 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13340 return SDValue();
13341
13342 if (HasShuffleIntoBitcast) {
13343 // If there's a bitcast before the shuffle, check if the load type and
13344 // alignment is valid.
13345 unsigned Align = LN0->getAlignment();
13346 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13347 unsigned NewAlign = TLI.getTargetData()->
13348 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13349
13350 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13351 return SDValue();
13352 }
13353
13354 // All checks match so transform back to vector_shuffle so that DAG combiner
13355 // can finish the job
13356 DebugLoc dl = N->getDebugLoc();
13357
13358 // Create shuffle node taking into account the case that its a unary shuffle
13359 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13360 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13361 InVec.getOperand(0), Shuffle,
13362 &ShuffleMask[0]);
13363 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13364 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13365 EltNo);
13366}
13367
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013368/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13369/// generation and convert it from being a bunch of shuffles and extracts
13370/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013371static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013372 TargetLowering::DAGCombinerInfo &DCI) {
13373 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13374 if (NewOp.getNode())
13375 return NewOp;
13376
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013377 SDValue InputVector = N->getOperand(0);
13378
13379 // Only operate on vectors of 4 elements, where the alternative shuffling
13380 // gets to be more expensive.
13381 if (InputVector.getValueType() != MVT::v4i32)
13382 return SDValue();
13383
13384 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13385 // single use which is a sign-extend or zero-extend, and all elements are
13386 // used.
13387 SmallVector<SDNode *, 4> Uses;
13388 unsigned ExtractedElements = 0;
13389 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13390 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13391 if (UI.getUse().getResNo() != InputVector.getResNo())
13392 return SDValue();
13393
13394 SDNode *Extract = *UI;
13395 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13396 return SDValue();
13397
13398 if (Extract->getValueType(0) != MVT::i32)
13399 return SDValue();
13400 if (!Extract->hasOneUse())
13401 return SDValue();
13402 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13403 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13404 return SDValue();
13405 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13406 return SDValue();
13407
13408 // Record which element was extracted.
13409 ExtractedElements |=
13410 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13411
13412 Uses.push_back(Extract);
13413 }
13414
13415 // If not all the elements were used, this may not be worthwhile.
13416 if (ExtractedElements != 15)
13417 return SDValue();
13418
13419 // Ok, we've now decided to do the transformation.
13420 DebugLoc dl = InputVector.getDebugLoc();
13421
13422 // Store the value to a temporary stack slot.
13423 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013424 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13425 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013426
13427 // Replace each use (extract) with a load of the appropriate element.
13428 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13429 UE = Uses.end(); UI != UE; ++UI) {
13430 SDNode *Extract = *UI;
13431
Nadav Rotem86694292011-05-17 08:31:57 +000013432 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013433 SDValue Idx = Extract->getOperand(1);
13434 unsigned EltSize =
13435 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13436 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013437 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013438 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13439
Nadav Rotem86694292011-05-17 08:31:57 +000013440 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013441 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013442
13443 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013444 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013445 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013446 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013447
13448 // Replace the exact with the load.
13449 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13450 }
13451
13452 // The replacement was made in place; don't return anything.
13453 return SDValue();
13454}
13455
Duncan Sands6bcd2192011-09-17 16:49:39 +000013456/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13457/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013458static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013459 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013460 const X86Subtarget *Subtarget) {
13461 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013462 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013463 // Get the LHS/RHS of the select.
13464 SDValue LHS = N->getOperand(1);
13465 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013466 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013467
Dan Gohman670e5392009-09-21 18:03:22 +000013468 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013469 // instructions match the semantics of the common C idiom x<y?x:y but not
13470 // x<=y?x:y, because of how they handle negative zero (which can be
13471 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013472 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13473 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013474 (Subtarget->hasSSE2() ||
13475 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013476 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013477
Chris Lattner47b4ce82009-03-11 05:48:52 +000013478 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013479 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013480 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13481 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013482 switch (CC) {
13483 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013484 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013485 // Converting this to a min would handle NaNs incorrectly, and swapping
13486 // the operands would cause it to handle comparisons between positive
13487 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013488 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013489 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013490 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13491 break;
13492 std::swap(LHS, RHS);
13493 }
Dan Gohman670e5392009-09-21 18:03:22 +000013494 Opcode = X86ISD::FMIN;
13495 break;
13496 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013497 // Converting this to a min would handle comparisons between positive
13498 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013499 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013500 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13501 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013502 Opcode = X86ISD::FMIN;
13503 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013504 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013505 // Converting this to a min would handle both negative zeros and NaNs
13506 // incorrectly, but we can swap the operands to fix both.
13507 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013508 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013509 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013510 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013511 Opcode = X86ISD::FMIN;
13512 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013513
Dan Gohman670e5392009-09-21 18:03:22 +000013514 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013515 // Converting this to a max would handle comparisons between positive
13516 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013517 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013518 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013519 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013520 Opcode = X86ISD::FMAX;
13521 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013522 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013523 // Converting this to a max would handle NaNs incorrectly, and swapping
13524 // the operands would cause it to handle comparisons between positive
13525 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013526 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013527 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013528 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13529 break;
13530 std::swap(LHS, RHS);
13531 }
Dan Gohman670e5392009-09-21 18:03:22 +000013532 Opcode = X86ISD::FMAX;
13533 break;
13534 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013535 // Converting this to a max would handle both negative zeros and NaNs
13536 // incorrectly, but we can swap the operands to fix both.
13537 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013538 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013539 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013540 case ISD::SETGE:
13541 Opcode = X86ISD::FMAX;
13542 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013543 }
Dan Gohman670e5392009-09-21 18:03:22 +000013544 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013545 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13546 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013547 switch (CC) {
13548 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013549 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013550 // Converting this to a min would handle comparisons between positive
13551 // and negative zero incorrectly, and swapping the operands would
13552 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013553 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013554 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013555 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013556 break;
13557 std::swap(LHS, RHS);
13558 }
Dan Gohman670e5392009-09-21 18:03:22 +000013559 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013560 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013561 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013562 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013563 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013564 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13565 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013566 Opcode = X86ISD::FMIN;
13567 break;
13568 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013569 // Converting this to a min would handle both negative zeros and NaNs
13570 // incorrectly, but we can swap the operands to fix both.
13571 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013572 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013573 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013574 case ISD::SETGE:
13575 Opcode = X86ISD::FMIN;
13576 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013577
Dan Gohman670e5392009-09-21 18:03:22 +000013578 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013579 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013580 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013581 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013582 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013583 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013584 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013585 // Converting this to a max would handle comparisons between positive
13586 // and negative zero incorrectly, and swapping the operands would
13587 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013588 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013589 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013590 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013591 break;
13592 std::swap(LHS, RHS);
13593 }
Dan Gohman670e5392009-09-21 18:03:22 +000013594 Opcode = X86ISD::FMAX;
13595 break;
13596 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013597 // Converting this to a max would handle both negative zeros and NaNs
13598 // incorrectly, but we can swap the operands to fix both.
13599 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013600 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013601 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013602 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013603 Opcode = X86ISD::FMAX;
13604 break;
13605 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013606 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013607
Chris Lattner47b4ce82009-03-11 05:48:52 +000013608 if (Opcode)
13609 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013610 }
Eric Christopherfd179292009-08-27 18:07:15 +000013611
Chris Lattnerd1980a52009-03-12 06:52:53 +000013612 // If this is a select between two integer constants, try to do some
13613 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013614 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13615 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013616 // Don't do this for crazy integer types.
13617 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13618 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013619 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013620 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013621
Chris Lattnercee56e72009-03-13 05:53:31 +000013622 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013623 // Efficiently invertible.
13624 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13625 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13626 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13627 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013628 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013629 }
Eric Christopherfd179292009-08-27 18:07:15 +000013630
Chris Lattnerd1980a52009-03-12 06:52:53 +000013631 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013632 if (FalseC->getAPIntValue() == 0 &&
13633 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013634 if (NeedsCondInvert) // Invert the condition if needed.
13635 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13636 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013637
Chris Lattnerd1980a52009-03-12 06:52:53 +000013638 // Zero extend the condition if needed.
13639 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013640
Chris Lattnercee56e72009-03-13 05:53:31 +000013641 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013642 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013643 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013644 }
Eric Christopherfd179292009-08-27 18:07:15 +000013645
Chris Lattner97a29a52009-03-13 05:22:11 +000013646 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013647 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013648 if (NeedsCondInvert) // Invert the condition if needed.
13649 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13650 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013651
Chris Lattner97a29a52009-03-13 05:22:11 +000013652 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013653 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13654 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013655 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013656 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013657 }
Eric Christopherfd179292009-08-27 18:07:15 +000013658
Chris Lattnercee56e72009-03-13 05:53:31 +000013659 // Optimize cases that will turn into an LEA instruction. This requires
13660 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013661 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013662 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013663 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013664
Chris Lattnercee56e72009-03-13 05:53:31 +000013665 bool isFastMultiplier = false;
13666 if (Diff < 10) {
13667 switch ((unsigned char)Diff) {
13668 default: break;
13669 case 1: // result = add base, cond
13670 case 2: // result = lea base( , cond*2)
13671 case 3: // result = lea base(cond, cond*2)
13672 case 4: // result = lea base( , cond*4)
13673 case 5: // result = lea base(cond, cond*4)
13674 case 8: // result = lea base( , cond*8)
13675 case 9: // result = lea base(cond, cond*8)
13676 isFastMultiplier = true;
13677 break;
13678 }
13679 }
Eric Christopherfd179292009-08-27 18:07:15 +000013680
Chris Lattnercee56e72009-03-13 05:53:31 +000013681 if (isFastMultiplier) {
13682 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13683 if (NeedsCondInvert) // Invert the condition if needed.
13684 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13685 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013686
Chris Lattnercee56e72009-03-13 05:53:31 +000013687 // Zero extend the condition if needed.
13688 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13689 Cond);
13690 // Scale the condition by the difference.
13691 if (Diff != 1)
13692 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13693 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013694
Chris Lattnercee56e72009-03-13 05:53:31 +000013695 // Add the base if non-zero.
13696 if (FalseC->getAPIntValue() != 0)
13697 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13698 SDValue(FalseC, 0));
13699 return Cond;
13700 }
Eric Christopherfd179292009-08-27 18:07:15 +000013701 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013702 }
13703 }
Eric Christopherfd179292009-08-27 18:07:15 +000013704
Evan Cheng56f582d2012-01-04 01:41:39 +000013705 // Canonicalize max and min:
13706 // (x > y) ? x : y -> (x >= y) ? x : y
13707 // (x < y) ? x : y -> (x <= y) ? x : y
13708 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13709 // the need for an extra compare
13710 // against zero. e.g.
13711 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13712 // subl %esi, %edi
13713 // testl %edi, %edi
13714 // movl $0, %eax
13715 // cmovgl %edi, %eax
13716 // =>
13717 // xorl %eax, %eax
13718 // subl %esi, $edi
13719 // cmovsl %eax, %edi
13720 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13721 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13722 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13723 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13724 switch (CC) {
13725 default: break;
13726 case ISD::SETLT:
13727 case ISD::SETGT: {
13728 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13729 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13730 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13731 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13732 }
13733 }
13734 }
13735
Nadav Rotemcc616562012-01-15 19:27:55 +000013736 // If we know that this node is legal then we know that it is going to be
13737 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13738 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13739 // to simplify previous instructions.
13740 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13741 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
Nadav Rotembdcae382012-06-07 20:53:48 +000013742 !DCI.isBeforeLegalize() && TLI.isOperationLegal(ISD::VSELECT, VT)) {
Nadav Rotemcc616562012-01-15 19:27:55 +000013743 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
Nadav Rotembdcae382012-06-07 20:53:48 +000013744
13745 // Don't optimize vector selects that map to mask-registers.
13746 if (BitWidth == 1)
13747 return SDValue();
13748
Nadav Rotemcc616562012-01-15 19:27:55 +000013749 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13750 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13751
13752 APInt KnownZero, KnownOne;
13753 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13754 DCI.isBeforeLegalizeOps());
13755 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13756 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13757 DCI.CommitTargetLoweringOpt(TLO);
13758 }
13759
Dan Gohman475871a2008-07-27 21:46:04 +000013760 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013761}
13762
Chris Lattnerd1980a52009-03-12 06:52:53 +000013763/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13764static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13765 TargetLowering::DAGCombinerInfo &DCI) {
13766 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013767
Chris Lattnerd1980a52009-03-12 06:52:53 +000013768 // If the flag operand isn't dead, don't touch this CMOV.
13769 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13770 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013771
Evan Chengb5a55d92011-05-24 01:48:22 +000013772 SDValue FalseOp = N->getOperand(0);
13773 SDValue TrueOp = N->getOperand(1);
13774 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13775 SDValue Cond = N->getOperand(3);
13776 if (CC == X86::COND_E || CC == X86::COND_NE) {
13777 switch (Cond.getOpcode()) {
13778 default: break;
13779 case X86ISD::BSR:
13780 case X86ISD::BSF:
13781 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13782 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13783 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13784 }
13785 }
13786
Chris Lattnerd1980a52009-03-12 06:52:53 +000013787 // If this is a select between two integer constants, try to do some
13788 // optimizations. Note that the operands are ordered the opposite of SELECT
13789 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013790 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13791 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013792 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13793 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013794 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13795 CC = X86::GetOppositeBranchCondition(CC);
13796 std::swap(TrueC, FalseC);
13797 }
Eric Christopherfd179292009-08-27 18:07:15 +000013798
Chris Lattnerd1980a52009-03-12 06:52:53 +000013799 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013800 // This is efficient for any integer data type (including i8/i16) and
13801 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013802 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013803 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13804 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013805
Chris Lattnerd1980a52009-03-12 06:52:53 +000013806 // Zero extend the condition if needed.
13807 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013808
Chris Lattnerd1980a52009-03-12 06:52:53 +000013809 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13810 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013811 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013812 if (N->getNumValues() == 2) // Dead flag value?
13813 return DCI.CombineTo(N, Cond, SDValue());
13814 return Cond;
13815 }
Eric Christopherfd179292009-08-27 18:07:15 +000013816
Chris Lattnercee56e72009-03-13 05:53:31 +000013817 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13818 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013819 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013820 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13821 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013822
Chris Lattner97a29a52009-03-13 05:22:11 +000013823 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013824 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13825 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013826 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13827 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013828
Chris Lattner97a29a52009-03-13 05:22:11 +000013829 if (N->getNumValues() == 2) // Dead flag value?
13830 return DCI.CombineTo(N, Cond, SDValue());
13831 return Cond;
13832 }
Eric Christopherfd179292009-08-27 18:07:15 +000013833
Chris Lattnercee56e72009-03-13 05:53:31 +000013834 // Optimize cases that will turn into an LEA instruction. This requires
13835 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013836 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013837 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013838 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013839
Chris Lattnercee56e72009-03-13 05:53:31 +000013840 bool isFastMultiplier = false;
13841 if (Diff < 10) {
13842 switch ((unsigned char)Diff) {
13843 default: break;
13844 case 1: // result = add base, cond
13845 case 2: // result = lea base( , cond*2)
13846 case 3: // result = lea base(cond, cond*2)
13847 case 4: // result = lea base( , cond*4)
13848 case 5: // result = lea base(cond, cond*4)
13849 case 8: // result = lea base( , cond*8)
13850 case 9: // result = lea base(cond, cond*8)
13851 isFastMultiplier = true;
13852 break;
13853 }
13854 }
Eric Christopherfd179292009-08-27 18:07:15 +000013855
Chris Lattnercee56e72009-03-13 05:53:31 +000013856 if (isFastMultiplier) {
13857 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013858 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13859 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013860 // Zero extend the condition if needed.
13861 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13862 Cond);
13863 // Scale the condition by the difference.
13864 if (Diff != 1)
13865 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13866 DAG.getConstant(Diff, Cond.getValueType()));
13867
13868 // Add the base if non-zero.
13869 if (FalseC->getAPIntValue() != 0)
13870 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13871 SDValue(FalseC, 0));
13872 if (N->getNumValues() == 2) // Dead flag value?
13873 return DCI.CombineTo(N, Cond, SDValue());
13874 return Cond;
13875 }
Eric Christopherfd179292009-08-27 18:07:15 +000013876 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013877 }
13878 }
13879 return SDValue();
13880}
13881
13882
Evan Cheng0b0cd912009-03-28 05:57:29 +000013883/// PerformMulCombine - Optimize a single multiply with constant into two
13884/// in order to implement it with two cheaper instructions, e.g.
13885/// LEA + SHL, LEA + LEA.
13886static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13887 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013888 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13889 return SDValue();
13890
Owen Andersone50ed302009-08-10 22:56:29 +000013891 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013892 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013893 return SDValue();
13894
13895 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13896 if (!C)
13897 return SDValue();
13898 uint64_t MulAmt = C->getZExtValue();
13899 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13900 return SDValue();
13901
13902 uint64_t MulAmt1 = 0;
13903 uint64_t MulAmt2 = 0;
13904 if ((MulAmt % 9) == 0) {
13905 MulAmt1 = 9;
13906 MulAmt2 = MulAmt / 9;
13907 } else if ((MulAmt % 5) == 0) {
13908 MulAmt1 = 5;
13909 MulAmt2 = MulAmt / 5;
13910 } else if ((MulAmt % 3) == 0) {
13911 MulAmt1 = 3;
13912 MulAmt2 = MulAmt / 3;
13913 }
13914 if (MulAmt2 &&
13915 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13916 DebugLoc DL = N->getDebugLoc();
13917
13918 if (isPowerOf2_64(MulAmt2) &&
13919 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13920 // If second multiplifer is pow2, issue it first. We want the multiply by
13921 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13922 // is an add.
13923 std::swap(MulAmt1, MulAmt2);
13924
13925 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013926 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013927 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013928 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013929 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013930 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013931 DAG.getConstant(MulAmt1, VT));
13932
Eric Christopherfd179292009-08-27 18:07:15 +000013933 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013934 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013935 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013936 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013937 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013938 DAG.getConstant(MulAmt2, VT));
13939
13940 // Do not add new nodes to DAG combiner worklist.
13941 DCI.CombineTo(N, NewMul, false);
13942 }
13943 return SDValue();
13944}
13945
Evan Chengad9c0a32009-12-15 00:53:42 +000013946static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13947 SDValue N0 = N->getOperand(0);
13948 SDValue N1 = N->getOperand(1);
13949 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13950 EVT VT = N0.getValueType();
13951
13952 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13953 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013954 if (VT.isInteger() && !VT.isVector() &&
13955 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013956 N0.getOperand(1).getOpcode() == ISD::Constant) {
13957 SDValue N00 = N0.getOperand(0);
13958 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13959 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13960 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13961 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13962 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13963 APInt ShAmt = N1C->getAPIntValue();
13964 Mask = Mask.shl(ShAmt);
13965 if (Mask != 0)
13966 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13967 N00, DAG.getConstant(Mask, VT));
13968 }
13969 }
13970
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013971
13972 // Hardware support for vector shifts is sparse which makes us scalarize the
13973 // vector operations in many cases. Also, on sandybridge ADD is faster than
13974 // shl.
13975 // (shl V, 1) -> add V,V
13976 if (isSplatVector(N1.getNode())) {
13977 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13978 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13979 // We shift all of the values by one. In many cases we do not have
13980 // hardware support for this operation. This is better expressed as an ADD
13981 // of two values.
13982 if (N1C && (1 == N1C->getZExtValue())) {
13983 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13984 }
13985 }
13986
Evan Chengad9c0a32009-12-15 00:53:42 +000013987 return SDValue();
13988}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013989
Nate Begeman740ab032009-01-26 00:52:55 +000013990/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13991/// when possible.
13992static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013993 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013994 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013995 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013996 if (N->getOpcode() == ISD::SHL) {
13997 SDValue V = PerformSHLCombine(N, DAG);
13998 if (V.getNode()) return V;
13999 }
Evan Chengad9c0a32009-12-15 00:53:42 +000014000
Nate Begeman740ab032009-01-26 00:52:55 +000014001 // On X86 with SSE2 support, we can transform this to a vector shift if
14002 // all elements are shifted by the same amount. We can't do this in legalize
14003 // because the a constant vector is typically transformed to a constant pool
14004 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000014005 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014006 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000014007
Craig Topper7be5dfd2011-11-12 09:58:49 +000014008 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
14009 (!Subtarget->hasAVX2() ||
14010 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014011 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000014012
Mon P Wang3becd092009-01-28 08:12:05 +000014013 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000014014 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000014015 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000014016 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000014017 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
14018 unsigned NumElts = VT.getVectorNumElements();
14019 unsigned i = 0;
14020 for (; i != NumElts; ++i) {
14021 SDValue Arg = ShAmtOp.getOperand(i);
14022 if (Arg.getOpcode() == ISD::UNDEF) continue;
14023 BaseShAmt = Arg;
14024 break;
14025 }
Craig Topper37c26772012-01-17 04:44:50 +000014026 // Handle the case where the build_vector is all undef
14027 // FIXME: Should DAG allow this?
14028 if (i == NumElts)
14029 return SDValue();
14030
Mon P Wang3becd092009-01-28 08:12:05 +000014031 for (; i != NumElts; ++i) {
14032 SDValue Arg = ShAmtOp.getOperand(i);
14033 if (Arg.getOpcode() == ISD::UNDEF) continue;
14034 if (Arg != BaseShAmt) {
14035 return SDValue();
14036 }
14037 }
14038 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000014039 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000014040 SDValue InVec = ShAmtOp.getOperand(0);
14041 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
14042 unsigned NumElts = InVec.getValueType().getVectorNumElements();
14043 unsigned i = 0;
14044 for (; i != NumElts; ++i) {
14045 SDValue Arg = InVec.getOperand(i);
14046 if (Arg.getOpcode() == ISD::UNDEF) continue;
14047 BaseShAmt = Arg;
14048 break;
14049 }
14050 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
14051 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000014052 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000014053 if (C->getZExtValue() == SplatIdx)
14054 BaseShAmt = InVec.getOperand(1);
14055 }
14056 }
Mon P Wang845b1892012-02-01 22:15:20 +000014057 if (BaseShAmt.getNode() == 0) {
14058 // Don't create instructions with illegal types after legalize
14059 // types has run.
14060 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
14061 !DCI.isBeforeLegalize())
14062 return SDValue();
14063
Mon P Wangefa42202009-09-03 19:56:25 +000014064 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
14065 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000014066 }
Mon P Wang3becd092009-01-28 08:12:05 +000014067 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014068 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000014069
Mon P Wangefa42202009-09-03 19:56:25 +000014070 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000014071 if (EltVT.bitsGT(MVT::i32))
14072 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
14073 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000014074 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000014075
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014076 // The shift amount is identical so we can do a vector shift.
14077 SDValue ValOp = N->getOperand(0);
14078 switch (N->getOpcode()) {
14079 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000014080 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014081 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014082 switch (VT.getSimpleVT().SimpleTy) {
14083 default: return SDValue();
14084 case MVT::v2i64:
14085 case MVT::v4i32:
14086 case MVT::v8i16:
14087 case MVT::v4i64:
14088 case MVT::v8i32:
14089 case MVT::v16i16:
14090 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
14091 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014092 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000014093 switch (VT.getSimpleVT().SimpleTy) {
14094 default: return SDValue();
14095 case MVT::v4i32:
14096 case MVT::v8i16:
14097 case MVT::v8i32:
14098 case MVT::v16i16:
14099 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
14100 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014101 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014102 switch (VT.getSimpleVT().SimpleTy) {
14103 default: return SDValue();
14104 case MVT::v2i64:
14105 case MVT::v4i32:
14106 case MVT::v8i16:
14107 case MVT::v4i64:
14108 case MVT::v8i32:
14109 case MVT::v16i16:
14110 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
14111 }
Nate Begeman740ab032009-01-26 00:52:55 +000014112 }
Nate Begeman740ab032009-01-26 00:52:55 +000014113}
14114
Nate Begemanb65c1752010-12-17 22:55:37 +000014115
Stuart Hastings865f0932011-06-03 23:53:54 +000014116// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
14117// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
14118// and friends. Likewise for OR -> CMPNEQSS.
14119static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
14120 TargetLowering::DAGCombinerInfo &DCI,
14121 const X86Subtarget *Subtarget) {
14122 unsigned opcode;
14123
14124 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
14125 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000014126 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000014127 SDValue N0 = N->getOperand(0);
14128 SDValue N1 = N->getOperand(1);
14129 SDValue CMP0 = N0->getOperand(1);
14130 SDValue CMP1 = N1->getOperand(1);
14131 DebugLoc DL = N->getDebugLoc();
14132
14133 // The SETCCs should both refer to the same CMP.
14134 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
14135 return SDValue();
14136
14137 SDValue CMP00 = CMP0->getOperand(0);
14138 SDValue CMP01 = CMP0->getOperand(1);
14139 EVT VT = CMP00.getValueType();
14140
14141 if (VT == MVT::f32 || VT == MVT::f64) {
14142 bool ExpectingFlags = false;
14143 // Check for any users that want flags:
14144 for (SDNode::use_iterator UI = N->use_begin(),
14145 UE = N->use_end();
14146 !ExpectingFlags && UI != UE; ++UI)
14147 switch (UI->getOpcode()) {
14148 default:
14149 case ISD::BR_CC:
14150 case ISD::BRCOND:
14151 case ISD::SELECT:
14152 ExpectingFlags = true;
14153 break;
14154 case ISD::CopyToReg:
14155 case ISD::SIGN_EXTEND:
14156 case ISD::ZERO_EXTEND:
14157 case ISD::ANY_EXTEND:
14158 break;
14159 }
14160
14161 if (!ExpectingFlags) {
14162 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
14163 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
14164
14165 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
14166 X86::CondCode tmp = cc0;
14167 cc0 = cc1;
14168 cc1 = tmp;
14169 }
14170
14171 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
14172 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
14173 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
14174 X86ISD::NodeType NTOperator = is64BitFP ?
14175 X86ISD::FSETCCsd : X86ISD::FSETCCss;
14176 // FIXME: need symbolic constants for these magic numbers.
14177 // See X86ATTInstPrinter.cpp:printSSECC().
14178 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
14179 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
14180 DAG.getConstant(x86cc, MVT::i8));
14181 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
14182 OnesOrZeroesF);
14183 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
14184 DAG.getConstant(1, MVT::i32));
14185 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
14186 return OneBitOfTruth;
14187 }
14188 }
14189 }
14190 }
14191 return SDValue();
14192}
14193
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014194/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
14195/// so it can be folded inside ANDNP.
14196static bool CanFoldXORWithAllOnes(const SDNode *N) {
14197 EVT VT = N->getValueType(0);
14198
14199 // Match direct AllOnes for 128 and 256-bit vectors
14200 if (ISD::isBuildVectorAllOnes(N))
14201 return true;
14202
14203 // Look through a bit convert.
14204 if (N->getOpcode() == ISD::BITCAST)
14205 N = N->getOperand(0).getNode();
14206
14207 // Sometimes the operand may come from a insert_subvector building a 256-bit
14208 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014209 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000014210 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
14211 SDValue V1 = N->getOperand(0);
14212 SDValue V2 = N->getOperand(1);
14213
14214 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
14215 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
14216 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
14217 ISD::isBuildVectorAllOnes(V2.getNode()))
14218 return true;
14219 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014220
14221 return false;
14222}
14223
Nate Begemanb65c1752010-12-17 22:55:37 +000014224static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
14225 TargetLowering::DAGCombinerInfo &DCI,
14226 const X86Subtarget *Subtarget) {
14227 if (DCI.isBeforeLegalizeOps())
14228 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014229
Stuart Hastings865f0932011-06-03 23:53:54 +000014230 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14231 if (R.getNode())
14232 return R;
14233
Craig Topper54a11172011-10-14 07:06:56 +000014234 EVT VT = N->getValueType(0);
14235
Craig Topperb4c94572011-10-21 06:55:01 +000014236 // Create ANDN, BLSI, and BLSR instructions
14237 // BLSI is X & (-X)
14238 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000014239 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14240 SDValue N0 = N->getOperand(0);
14241 SDValue N1 = N->getOperand(1);
14242 DebugLoc DL = N->getDebugLoc();
14243
14244 // Check LHS for not
14245 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14246 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14247 // Check RHS for not
14248 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14249 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14250
Craig Topperb4c94572011-10-21 06:55:01 +000014251 // Check LHS for neg
14252 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14253 isZero(N0.getOperand(0)))
14254 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14255
14256 // Check RHS for neg
14257 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14258 isZero(N1.getOperand(0)))
14259 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14260
14261 // Check LHS for X-1
14262 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14263 isAllOnes(N0.getOperand(1)))
14264 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14265
14266 // Check RHS for X-1
14267 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14268 isAllOnes(N1.getOperand(1)))
14269 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14270
Craig Topper54a11172011-10-14 07:06:56 +000014271 return SDValue();
14272 }
14273
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014274 // Want to form ANDNP nodes:
14275 // 1) In the hopes of then easily combining them with OR and AND nodes
14276 // to form PBLEND/PSIGN.
14277 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014278 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014279 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014280
Nate Begemanb65c1752010-12-17 22:55:37 +000014281 SDValue N0 = N->getOperand(0);
14282 SDValue N1 = N->getOperand(1);
14283 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014284
Nate Begemanb65c1752010-12-17 22:55:37 +000014285 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014286 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014287 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14288 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014289 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014290
14291 // Check RHS for vnot
14292 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014293 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14294 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014295 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014296
Nate Begemanb65c1752010-12-17 22:55:37 +000014297 return SDValue();
14298}
14299
Evan Cheng760d1942010-01-04 21:22:48 +000014300static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014301 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014302 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014303 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014304 return SDValue();
14305
Stuart Hastings865f0932011-06-03 23:53:54 +000014306 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14307 if (R.getNode())
14308 return R;
14309
Evan Cheng760d1942010-01-04 21:22:48 +000014310 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014311
Evan Cheng760d1942010-01-04 21:22:48 +000014312 SDValue N0 = N->getOperand(0);
14313 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014314
Nate Begemanb65c1752010-12-17 22:55:37 +000014315 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014316 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014317 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014318 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14319 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014320
Craig Topper1666cb62011-11-19 07:07:26 +000014321 // Canonicalize pandn to RHS
14322 if (N0.getOpcode() == X86ISD::ANDNP)
14323 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014324 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014325 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14326 SDValue Mask = N1.getOperand(0);
14327 SDValue X = N1.getOperand(1);
14328 SDValue Y;
14329 if (N0.getOperand(0) == Mask)
14330 Y = N0.getOperand(1);
14331 if (N0.getOperand(1) == Mask)
14332 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014333
Craig Topper1666cb62011-11-19 07:07:26 +000014334 // Check to see if the mask appeared in both the AND and ANDNP and
14335 if (!Y.getNode())
14336 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014337
Craig Topper1666cb62011-11-19 07:07:26 +000014338 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014339 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014340 if (Mask.getOpcode() == ISD::BITCAST)
14341 Mask = Mask.getOperand(0);
14342 if (X.getOpcode() == ISD::BITCAST)
14343 X = X.getOperand(0);
14344 if (Y.getOpcode() == ISD::BITCAST)
14345 Y = Y.getOperand(0);
14346
Craig Topper1666cb62011-11-19 07:07:26 +000014347 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014348
Craig Toppered2e13d2012-01-22 19:15:14 +000014349 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014350 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14351 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014352 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014353 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014354
14355 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014356 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014357 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14358 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14359 if ((SraAmt + 1) != EltBits)
14360 return SDValue();
14361
14362 DebugLoc DL = N->getDebugLoc();
14363
14364 // Now we know we at least have a plendvb with the mask val. See if
14365 // we can form a psignb/w/d.
14366 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014367 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14368 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014369 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14370 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14371 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014372 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014373 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014374 }
14375 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014376 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014377 return SDValue();
14378
14379 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14380
14381 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14382 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14383 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014384 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014385 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014386 }
14387 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014388
Craig Topper1666cb62011-11-19 07:07:26 +000014389 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14390 return SDValue();
14391
Nate Begemanb65c1752010-12-17 22:55:37 +000014392 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014393 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14394 std::swap(N0, N1);
14395 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14396 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014397 if (!N0.hasOneUse() || !N1.hasOneUse())
14398 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014399
14400 SDValue ShAmt0 = N0.getOperand(1);
14401 if (ShAmt0.getValueType() != MVT::i8)
14402 return SDValue();
14403 SDValue ShAmt1 = N1.getOperand(1);
14404 if (ShAmt1.getValueType() != MVT::i8)
14405 return SDValue();
14406 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14407 ShAmt0 = ShAmt0.getOperand(0);
14408 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14409 ShAmt1 = ShAmt1.getOperand(0);
14410
14411 DebugLoc DL = N->getDebugLoc();
14412 unsigned Opc = X86ISD::SHLD;
14413 SDValue Op0 = N0.getOperand(0);
14414 SDValue Op1 = N1.getOperand(0);
14415 if (ShAmt0.getOpcode() == ISD::SUB) {
14416 Opc = X86ISD::SHRD;
14417 std::swap(Op0, Op1);
14418 std::swap(ShAmt0, ShAmt1);
14419 }
14420
Evan Cheng8b1190a2010-04-28 01:18:01 +000014421 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014422 if (ShAmt1.getOpcode() == ISD::SUB) {
14423 SDValue Sum = ShAmt1.getOperand(0);
14424 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014425 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14426 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14427 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14428 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014429 return DAG.getNode(Opc, DL, VT,
14430 Op0, Op1,
14431 DAG.getNode(ISD::TRUNCATE, DL,
14432 MVT::i8, ShAmt0));
14433 }
14434 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14435 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14436 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014437 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014438 return DAG.getNode(Opc, DL, VT,
14439 N0.getOperand(0), N1.getOperand(0),
14440 DAG.getNode(ISD::TRUNCATE, DL,
14441 MVT::i8, ShAmt0));
14442 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014443
Evan Cheng760d1942010-01-04 21:22:48 +000014444 return SDValue();
14445}
14446
Manman Ren92363622012-06-07 22:39:10 +000014447// Generate NEG and CMOV for integer abs.
14448static SDValue performIntegerAbsCombine(SDNode *N, SelectionDAG &DAG) {
14449 EVT VT = N->getValueType(0);
14450
14451 // Since X86 does not have CMOV for 8-bit integer, we don't convert
14452 // 8-bit integer abs to NEG and CMOV.
14453 if (VT.isInteger() && VT.getSizeInBits() == 8)
14454 return SDValue();
14455
14456 SDValue N0 = N->getOperand(0);
14457 SDValue N1 = N->getOperand(1);
14458 DebugLoc DL = N->getDebugLoc();
14459
14460 // Check pattern of XOR(ADD(X,Y), Y) where Y is SRA(X, size(X)-1)
14461 // and change it to SUB and CMOV.
14462 if (VT.isInteger() && N->getOpcode() == ISD::XOR &&
14463 N0.getOpcode() == ISD::ADD &&
14464 N0.getOperand(1) == N1 &&
14465 N1.getOpcode() == ISD::SRA &&
14466 N1.getOperand(0) == N0.getOperand(0))
14467 if (ConstantSDNode *Y1C = dyn_cast<ConstantSDNode>(N1.getOperand(1)))
14468 if (Y1C->getAPIntValue() == VT.getSizeInBits()-1) {
14469 // Generate SUB & CMOV.
14470 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, DAG.getVTList(VT, MVT::i32),
14471 DAG.getConstant(0, VT), N0.getOperand(0));
14472
14473 SDValue Ops[] = { N0.getOperand(0), Neg,
14474 DAG.getConstant(X86::COND_GE, MVT::i8),
14475 SDValue(Neg.getNode(), 1) };
14476 return DAG.getNode(X86ISD::CMOV, DL, DAG.getVTList(VT, MVT::Glue),
14477 Ops, array_lengthof(Ops));
14478 }
14479 return SDValue();
14480}
14481
Craig Topper3738ccd2011-12-27 06:27:23 +000014482// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014483static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14484 TargetLowering::DAGCombinerInfo &DCI,
14485 const X86Subtarget *Subtarget) {
14486 if (DCI.isBeforeLegalizeOps())
14487 return SDValue();
14488
Manman Ren45d53b82012-06-08 18:58:26 +000014489 if (Subtarget->hasCMov()) {
14490 SDValue RV = performIntegerAbsCombine(N, DAG);
14491 if (RV.getNode())
14492 return RV;
14493 }
Manman Ren92363622012-06-07 22:39:10 +000014494
14495 // Try forming BMI if it is available.
14496 if (!Subtarget->hasBMI())
14497 return SDValue();
14498
Craig Topperb4c94572011-10-21 06:55:01 +000014499 EVT VT = N->getValueType(0);
14500
14501 if (VT != MVT::i32 && VT != MVT::i64)
14502 return SDValue();
14503
Craig Topper3738ccd2011-12-27 06:27:23 +000014504 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14505
Craig Topperb4c94572011-10-21 06:55:01 +000014506 // Create BLSMSK instructions by finding X ^ (X-1)
14507 SDValue N0 = N->getOperand(0);
14508 SDValue N1 = N->getOperand(1);
14509 DebugLoc DL = N->getDebugLoc();
14510
14511 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14512 isAllOnes(N0.getOperand(1)))
14513 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14514
14515 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14516 isAllOnes(N1.getOperand(1)))
14517 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14518
14519 return SDValue();
14520}
14521
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014522/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14523static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014524 TargetLowering::DAGCombinerInfo &DCI,
14525 const X86Subtarget *Subtarget) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014526 LoadSDNode *Ld = cast<LoadSDNode>(N);
14527 EVT RegVT = Ld->getValueType(0);
14528 EVT MemVT = Ld->getMemoryVT();
14529 DebugLoc dl = Ld->getDebugLoc();
14530 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14531
14532 ISD::LoadExtType Ext = Ld->getExtensionType();
14533
Nadav Rotemca6f2962011-09-18 19:00:23 +000014534 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014535 // shuffle. We need SSE4 for the shuffles.
14536 // TODO: It is possible to support ZExt by zeroing the undef values
14537 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014538 if (RegVT.isVector() && RegVT.isInteger() &&
14539 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014540 assert(MemVT != RegVT && "Cannot extend to the same type");
14541 assert(MemVT.isVector() && "Must load a vector from memory");
14542
14543 unsigned NumElems = RegVT.getVectorNumElements();
14544 unsigned RegSz = RegVT.getSizeInBits();
14545 unsigned MemSz = MemVT.getSizeInBits();
14546 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014547
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014548 // All sizes must be a power of two.
14549 if (!isPowerOf2_32(RegSz * MemSz * NumElems))
14550 return SDValue();
14551
14552 // Attempt to load the original value using scalar loads.
14553 // Find the largest scalar type that divides the total loaded size.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014554 MVT SclrLoadTy = MVT::i8;
14555 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14556 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14557 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014558 if (TLI.isTypeLegal(Tp) && ((MemSz % Tp.getSizeInBits()) == 0)) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014559 SclrLoadTy = Tp;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014560 }
14561 }
14562
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014563 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
14564 if (TLI.isTypeLegal(MVT::f64) && SclrLoadTy.getSizeInBits() < 64 &&
14565 (64 <= MemSz))
14566 SclrLoadTy = MVT::f64;
14567
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014568 // Calculate the number of scalar loads that we need to perform
14569 // in order to load our vector from memory.
14570 unsigned NumLoads = MemSz / SclrLoadTy.getSizeInBits();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014571
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014572 // Represent our vector as a sequence of elements which are the
14573 // largest scalar that we can load.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014574 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14575 RegSz/SclrLoadTy.getSizeInBits());
14576
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014577 // Represent the data using the same element type that is stored in
14578 // memory. In practice, we ''widen'' MemVT.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014579 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14580 RegSz/MemVT.getScalarType().getSizeInBits());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014581
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014582 assert(WideVecVT.getSizeInBits() == LoadUnitVecVT.getSizeInBits() &&
14583 "Invalid vector type");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014584
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014585 // We can't shuffle using an illegal type.
14586 if (!TLI.isTypeLegal(WideVecVT))
14587 return SDValue();
14588
14589 SmallVector<SDValue, 8> Chains;
14590 SDValue Ptr = Ld->getBasePtr();
14591 SDValue Increment = DAG.getConstant(SclrLoadTy.getSizeInBits()/8,
14592 TLI.getPointerTy());
14593 SDValue Res = DAG.getUNDEF(LoadUnitVecVT);
14594
14595 for (unsigned i = 0; i < NumLoads; ++i) {
14596 // Perform a single load.
14597 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14598 Ptr, Ld->getPointerInfo(),
14599 Ld->isVolatile(), Ld->isNonTemporal(),
14600 Ld->isInvariant(), Ld->getAlignment());
14601 Chains.push_back(ScalarLoad.getValue(1));
14602 // Create the first element type using SCALAR_TO_VECTOR in order to avoid
14603 // another round of DAGCombining.
14604 if (i == 0)
14605 Res = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, LoadUnitVecVT, ScalarLoad);
14606 else
14607 Res = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, LoadUnitVecVT, Res,
14608 ScalarLoad, DAG.getIntPtrConstant(i));
14609
14610 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14611 }
14612
14613 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14614 Chains.size());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014615
14616 // Bitcast the loaded value to a vector of the original element type, in
14617 // the size of the target vector type.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014618 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, Res);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014619 unsigned SizeRatio = RegSz/MemSz;
14620
14621 // Redistribute the loaded elements into the different locations.
14622 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014623 for (unsigned i = 0; i != NumElems; ++i)
14624 ShuffleVec[i*SizeRatio] = i;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014625
14626 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014627 DAG.getUNDEF(WideVecVT),
14628 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014629
14630 // Bitcast to the requested type.
14631 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14632 // Replace the original load with the new sequence
14633 // and return the new chain.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014634 return DCI.CombineTo(N, Shuff, TF, true);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014635 }
14636
14637 return SDValue();
14638}
14639
Chris Lattner149a4e52008-02-22 02:09:43 +000014640/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014641static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014642 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014643 StoreSDNode *St = cast<StoreSDNode>(N);
14644 EVT VT = St->getValue().getValueType();
14645 EVT StVT = St->getMemoryVT();
14646 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014647 SDValue StoredVal = St->getOperand(1);
14648 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14649
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014650 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem87d35e82012-05-19 20:30:08 +000014651 // On Sandy Bridge, 256-bit memory operations are executed by two
14652 // 128-bit ports. However, on Haswell it is better to issue a single 256-bit
14653 // memory operation.
14654 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2() &&
Craig Topperb4a8aef2012-04-27 21:05:09 +000014655 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14656 StoredVal.getNumOperands() == 2) {
Nadav Rotem5e742a32011-08-11 16:41:21 +000014657 SDValue Value0 = StoredVal.getOperand(0);
14658 SDValue Value1 = StoredVal.getOperand(1);
14659
14660 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14661 SDValue Ptr0 = St->getBasePtr();
14662 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14663
14664 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14665 St->getPointerInfo(), St->isVolatile(),
14666 St->isNonTemporal(), St->getAlignment());
14667 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14668 St->getPointerInfo(), St->isVolatile(),
14669 St->isNonTemporal(), St->getAlignment());
14670 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14671 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014672
14673 // Optimize trunc store (of multiple scalars) to shuffle and store.
14674 // First, pack all of the elements in one place. Next, store to memory
14675 // in fewer chunks.
14676 if (St->isTruncatingStore() && VT.isVector()) {
14677 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14678 unsigned NumElems = VT.getVectorNumElements();
14679 assert(StVT != VT && "Cannot truncate to the same type");
14680 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14681 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14682
14683 // From, To sizes and ElemCount must be pow of two
14684 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014685 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014686 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014687 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014688
Nadav Rotem614061b2011-08-10 19:30:14 +000014689 unsigned SizeRatio = FromSz / ToSz;
14690
14691 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14692
14693 // Create a type on which we perform the shuffle
14694 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14695 StVT.getScalarType(), NumElems*SizeRatio);
14696
14697 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14698
14699 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14700 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014701 for (unsigned i = 0; i != NumElems; ++i)
14702 ShuffleVec[i] = i * SizeRatio;
Nadav Rotem614061b2011-08-10 19:30:14 +000014703
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014704 // Can't shuffle using an illegal type.
14705 if (!TLI.isTypeLegal(WideVecVT))
14706 return SDValue();
Nadav Rotem614061b2011-08-10 19:30:14 +000014707
14708 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014709 DAG.getUNDEF(WideVecVT),
14710 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000014711 // At this point all of the data is stored at the bottom of the
14712 // register. We now need to save it to mem.
14713
14714 // Find the largest store unit
14715 MVT StoreType = MVT::i8;
14716 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14717 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14718 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014719 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToSz)
Nadav Rotem614061b2011-08-10 19:30:14 +000014720 StoreType = Tp;
14721 }
14722
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014723 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
14724 if (TLI.isTypeLegal(MVT::f64) && StoreType.getSizeInBits() < 64 &&
14725 (64 <= NumElems * ToSz))
14726 StoreType = MVT::f64;
14727
Nadav Rotem614061b2011-08-10 19:30:14 +000014728 // Bitcast the original vector into a vector of store-size units
14729 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014730 StoreType, VT.getSizeInBits()/StoreType.getSizeInBits());
Nadav Rotem614061b2011-08-10 19:30:14 +000014731 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14732 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14733 SmallVector<SDValue, 8> Chains;
14734 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14735 TLI.getPointerTy());
14736 SDValue Ptr = St->getBasePtr();
14737
14738 // Perform one or more big stores into memory.
Craig Topper31a207a2012-05-04 06:39:13 +000014739 for (unsigned i=0, e=(ToSz*NumElems)/StoreType.getSizeInBits(); i!=e; ++i) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014740 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14741 StoreType, ShuffWide,
14742 DAG.getIntPtrConstant(i));
14743 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14744 St->getPointerInfo(), St->isVolatile(),
14745 St->isNonTemporal(), St->getAlignment());
14746 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14747 Chains.push_back(Ch);
14748 }
14749
14750 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14751 Chains.size());
14752 }
14753
14754
Chris Lattner149a4e52008-02-22 02:09:43 +000014755 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14756 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014757 // A preferable solution to the general problem is to figure out the right
14758 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014759
14760 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014761 if (VT.getSizeInBits() != 64)
14762 return SDValue();
14763
Devang Patel578efa92009-06-05 21:57:13 +000014764 const Function *F = DAG.getMachineFunction().getFunction();
14765 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014766 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014767 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014768 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014769 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014770 isa<LoadSDNode>(St->getValue()) &&
14771 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14772 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014773 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014774 LoadSDNode *Ld = 0;
14775 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014776 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014777 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014778 // Must be a store of a load. We currently handle two cases: the load
14779 // is a direct child, and it's under an intervening TokenFactor. It is
14780 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014781 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014782 Ld = cast<LoadSDNode>(St->getChain());
14783 else if (St->getValue().hasOneUse() &&
14784 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014785 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014786 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014787 TokenFactorIndex = i;
14788 Ld = cast<LoadSDNode>(St->getValue());
14789 } else
14790 Ops.push_back(ChainVal->getOperand(i));
14791 }
14792 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014793
Evan Cheng536e6672009-03-12 05:59:15 +000014794 if (!Ld || !ISD::isNormalLoad(Ld))
14795 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014796
Evan Cheng536e6672009-03-12 05:59:15 +000014797 // If this is not the MMX case, i.e. we are just turning i64 load/store
14798 // into f64 load/store, avoid the transformation if there are multiple
14799 // uses of the loaded value.
14800 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14801 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014802
Evan Cheng536e6672009-03-12 05:59:15 +000014803 DebugLoc LdDL = Ld->getDebugLoc();
14804 DebugLoc StDL = N->getDebugLoc();
14805 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14806 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14807 // pair instead.
14808 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014809 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014810 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14811 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014812 Ld->isNonTemporal(), Ld->isInvariant(),
14813 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014814 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014815 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014816 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014817 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014818 Ops.size());
14819 }
Evan Cheng536e6672009-03-12 05:59:15 +000014820 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014821 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014822 St->isVolatile(), St->isNonTemporal(),
14823 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014824 }
Evan Cheng536e6672009-03-12 05:59:15 +000014825
14826 // Otherwise, lower to two pairs of 32-bit loads / stores.
14827 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014828 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14829 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014830
Owen Anderson825b72b2009-08-11 20:47:22 +000014831 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014832 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014833 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014834 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014835 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014836 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014837 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014838 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014839 MinAlign(Ld->getAlignment(), 4));
14840
14841 SDValue NewChain = LoLd.getValue(1);
14842 if (TokenFactorIndex != -1) {
14843 Ops.push_back(LoLd);
14844 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014845 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014846 Ops.size());
14847 }
14848
14849 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014850 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14851 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014852
14853 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014854 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014855 St->isVolatile(), St->isNonTemporal(),
14856 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014857 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014858 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014859 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014860 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014861 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014862 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014863 }
Dan Gohman475871a2008-07-27 21:46:04 +000014864 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014865}
14866
Duncan Sands17470be2011-09-22 20:15:48 +000014867/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14868/// and return the operands for the horizontal operation in LHS and RHS. A
14869/// horizontal operation performs the binary operation on successive elements
14870/// of its first operand, then on successive elements of its second operand,
14871/// returning the resulting values in a vector. For example, if
14872/// A = < float a0, float a1, float a2, float a3 >
14873/// and
14874/// B = < float b0, float b1, float b2, float b3 >
14875/// then the result of doing a horizontal operation on A and B is
14876/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14877/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14878/// A horizontal-op B, for some already available A and B, and if so then LHS is
14879/// set to A, RHS to B, and the routine returns 'true'.
14880/// Note that the binary operation should have the property that if one of the
14881/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014882static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014883 // Look for the following pattern: if
14884 // A = < float a0, float a1, float a2, float a3 >
14885 // B = < float b0, float b1, float b2, float b3 >
14886 // and
14887 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14888 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14889 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14890 // which is A horizontal-op B.
14891
14892 // At least one of the operands should be a vector shuffle.
14893 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14894 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14895 return false;
14896
14897 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014898
14899 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14900 "Unsupported vector type for horizontal add/sub");
14901
14902 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14903 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014904 unsigned NumElts = VT.getVectorNumElements();
14905 unsigned NumLanes = VT.getSizeInBits()/128;
14906 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014907 assert((NumLaneElts % 2 == 0) &&
14908 "Vector type should have an even number of elements in each lane");
14909 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014910
14911 // View LHS in the form
14912 // LHS = VECTOR_SHUFFLE A, B, LMask
14913 // If LHS is not a shuffle then pretend it is the shuffle
14914 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14915 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14916 // type VT.
14917 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014918 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014919 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14920 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14921 A = LHS.getOperand(0);
14922 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14923 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014924 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14925 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014926 } else {
14927 if (LHS.getOpcode() != ISD::UNDEF)
14928 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014929 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014930 LMask[i] = i;
14931 }
14932
14933 // Likewise, view RHS in the form
14934 // RHS = VECTOR_SHUFFLE C, D, RMask
14935 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014936 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014937 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14938 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14939 C = RHS.getOperand(0);
14940 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14941 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014942 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14943 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014944 } else {
14945 if (RHS.getOpcode() != ISD::UNDEF)
14946 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014947 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014948 RMask[i] = i;
14949 }
14950
14951 // Check that the shuffles are both shuffling the same vectors.
14952 if (!(A == C && B == D) && !(A == D && B == C))
14953 return false;
14954
14955 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14956 if (!A.getNode() && !B.getNode())
14957 return false;
14958
14959 // If A and B occur in reverse order in RHS, then "swap" them (which means
14960 // rewriting the mask).
14961 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014962 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014963
14964 // At this point LHS and RHS are equivalent to
14965 // LHS = VECTOR_SHUFFLE A, B, LMask
14966 // RHS = VECTOR_SHUFFLE A, B, RMask
14967 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014968 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014969 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014970
Craig Topperf8363302011-12-02 08:18:41 +000014971 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014972 if (LIdx < 0 || RIdx < 0 ||
14973 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14974 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014975 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014976
Craig Topperf8363302011-12-02 08:18:41 +000014977 // Check that successive elements are being operated on. If not, this is
14978 // not a horizontal operation.
14979 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14980 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014981 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014982 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014983 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014984 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014985 }
14986
14987 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14988 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14989 return true;
14990}
14991
14992/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14993static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14994 const X86Subtarget *Subtarget) {
14995 EVT VT = N->getValueType(0);
14996 SDValue LHS = N->getOperand(0);
14997 SDValue RHS = N->getOperand(1);
14998
14999 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015000 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000015001 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000015002 isHorizontalBinOp(LHS, RHS, true))
15003 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
15004 return SDValue();
15005}
15006
15007/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
15008static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
15009 const X86Subtarget *Subtarget) {
15010 EVT VT = N->getValueType(0);
15011 SDValue LHS = N->getOperand(0);
15012 SDValue RHS = N->getOperand(1);
15013
15014 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015015 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000015016 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000015017 isHorizontalBinOp(LHS, RHS, false))
15018 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
15019 return SDValue();
15020}
15021
Chris Lattner6cf73262008-01-25 06:14:17 +000015022/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
15023/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000015024static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000015025 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
15026 // F[X]OR(0.0, x) -> x
15027 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000015028 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
15029 if (C->getValueAPF().isPosZero())
15030 return N->getOperand(1);
15031 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
15032 if (C->getValueAPF().isPosZero())
15033 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000015034 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000015035}
15036
15037/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000015038static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000015039 // FAND(0.0, x) -> 0.0
15040 // FAND(x, 0.0) -> 0.0
15041 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
15042 if (C->getValueAPF().isPosZero())
15043 return N->getOperand(0);
15044 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
15045 if (C->getValueAPF().isPosZero())
15046 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000015047 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000015048}
15049
Dan Gohmane5af2d32009-01-29 01:59:02 +000015050static SDValue PerformBTCombine(SDNode *N,
15051 SelectionDAG &DAG,
15052 TargetLowering::DAGCombinerInfo &DCI) {
15053 // BT ignores high bits in the bit index operand.
15054 SDValue Op1 = N->getOperand(1);
15055 if (Op1.hasOneUse()) {
15056 unsigned BitWidth = Op1.getValueSizeInBits();
15057 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
15058 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015059 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
15060 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000015061 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000015062 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
15063 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
15064 DCI.CommitTargetLoweringOpt(TLO);
15065 }
15066 return SDValue();
15067}
Chris Lattner83e6c992006-10-04 06:57:07 +000015068
Eli Friedman7a5e5552009-06-07 06:52:44 +000015069static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
15070 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000015071 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000015072 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000015073 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000015074 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000015075 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000015076 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000015077 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015078 }
15079 return SDValue();
15080}
15081
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015082static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
15083 TargetLowering::DAGCombinerInfo &DCI,
15084 const X86Subtarget *Subtarget) {
15085 if (!DCI.isBeforeLegalizeOps())
15086 return SDValue();
15087
Craig Topper3ef43cf2012-04-24 06:36:35 +000015088 if (!Subtarget->hasAVX())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015089 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015090
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015091 EVT VT = N->getValueType(0);
15092 SDValue Op = N->getOperand(0);
15093 EVT OpVT = Op.getValueType();
15094 DebugLoc dl = N->getDebugLoc();
15095
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015096 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
15097 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015098
Craig Topper3ef43cf2012-04-24 06:36:35 +000015099 if (Subtarget->hasAVX2())
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015100 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, Op);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015101
15102 // Optimize vectors in AVX mode
15103 // Sign extend v8i16 to v8i32 and
15104 // v4i32 to v4i64
15105 //
15106 // Divide input vector into two parts
15107 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
15108 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
15109 // concat the vectors to original VT
15110
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015111 unsigned NumElems = OpVT.getVectorNumElements();
15112 SmallVector<int,8> ShufMask1(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015113 for (unsigned i = 0; i != NumElems/2; ++i)
15114 ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015115
15116 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000015117 &ShufMask1[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015118
15119 SmallVector<int,8> ShufMask2(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015120 for (unsigned i = 0; i != NumElems/2; ++i)
15121 ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015122
15123 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000015124 &ShufMask2[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015125
Craig Topper3ef43cf2012-04-24 06:36:35 +000015126 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015127 VT.getVectorNumElements()/2);
15128
Craig Topper3ef43cf2012-04-24 06:36:35 +000015129 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015130 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
15131
15132 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
15133 }
15134 return SDValue();
15135}
15136
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015137static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000015138 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015139 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000015140 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
15141 // (and (i32 x86isd::setcc_carry), 1)
15142 // This eliminates the zext. This transformation is necessary because
15143 // ISD::SETCC is always legalized to i8.
15144 DebugLoc dl = N->getDebugLoc();
15145 SDValue N0 = N->getOperand(0);
15146 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015147 EVT OpVT = N0.getValueType();
15148
Evan Cheng2e489c42009-12-16 00:53:11 +000015149 if (N0.getOpcode() == ISD::AND &&
15150 N0.hasOneUse() &&
15151 N0.getOperand(0).hasOneUse()) {
15152 SDValue N00 = N0.getOperand(0);
15153 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
15154 return SDValue();
15155 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
15156 if (!C || C->getZExtValue() != 1)
15157 return SDValue();
15158 return DAG.getNode(ISD::AND, dl, VT,
15159 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
15160 N00.getOperand(0), N00.getOperand(1)),
15161 DAG.getConstant(1, VT));
15162 }
Craig Topperd0cf5652012-04-21 18:13:35 +000015163
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015164 // Optimize vectors in AVX mode:
15165 //
15166 // v8i16 -> v8i32
15167 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
15168 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
15169 // Concat upper and lower parts.
15170 //
15171 // v4i32 -> v4i64
15172 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
15173 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
15174 // Concat upper and lower parts.
15175 //
Craig Topperc16f8512012-04-25 06:39:39 +000015176 if (!DCI.isBeforeLegalizeOps())
15177 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015178
Craig Topperc16f8512012-04-25 06:39:39 +000015179 if (!Subtarget->hasAVX())
15180 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015181
Craig Topperc16f8512012-04-25 06:39:39 +000015182 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
15183 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015184
Craig Topperc16f8512012-04-25 06:39:39 +000015185 if (Subtarget->hasAVX2())
15186 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, N0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015187
Craig Topperc16f8512012-04-25 06:39:39 +000015188 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
15189 SDValue OpLo = getUnpackl(DAG, dl, OpVT, N0, ZeroVec);
15190 SDValue OpHi = getUnpackh(DAG, dl, OpVT, N0, ZeroVec);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015191
Craig Topperc16f8512012-04-25 06:39:39 +000015192 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
15193 VT.getVectorNumElements()/2);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015194
Craig Topperc16f8512012-04-25 06:39:39 +000015195 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
15196 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
15197
15198 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015199 }
15200
Evan Cheng2e489c42009-12-16 00:53:11 +000015201 return SDValue();
15202}
15203
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015204// Optimize x == -y --> x+y == 0
15205// x != -y --> x+y != 0
15206static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15207 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
15208 SDValue LHS = N->getOperand(0);
15209 SDValue RHS = N->getOperand(1);
15210
15211 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
15212 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
15213 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
15214 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15215 LHS.getValueType(), RHS, LHS.getOperand(1));
15216 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15217 addV, DAG.getConstant(0, addV.getValueType()), CC);
15218 }
15219 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
15220 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
15221 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
15222 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15223 RHS.getValueType(), LHS, RHS.getOperand(1));
15224 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15225 addV, DAG.getConstant(0, addV.getValueType()), CC);
15226 }
15227 return SDValue();
15228}
15229
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015230// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
15231static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15232 unsigned X86CC = N->getConstantOperandVal(0);
15233 SDValue EFLAG = N->getOperand(1);
15234 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015235
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015236 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
15237 // a zext and produces an all-ones bit which is more useful than 0/1 in some
15238 // cases.
15239 if (X86CC == X86::COND_B)
15240 return DAG.getNode(ISD::AND, DL, MVT::i8,
15241 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
15242 DAG.getConstant(X86CC, MVT::i8), EFLAG),
15243 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015244
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015245 return SDValue();
15246}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015247
Craig Topper7fd5e162012-04-24 06:02:29 +000015248static SDValue PerformUINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG) {
Nadav Rotema3540772012-04-23 21:53:37 +000015249 SDValue Op0 = N->getOperand(0);
15250 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015251
15252 // UINT_TO_FP(v4i8) -> SINT_TO_FP(ZEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015253 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015254 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015255 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015256 SDValue P = DAG.getNode(ISD::ZERO_EXTEND, dl, DstVT, Op0);
15257 // Notice that we use SINT_TO_FP because we know that the high bits
15258 // are zero and SINT_TO_FP is better supported by the hardware.
15259 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15260 }
15261
15262 return SDValue();
15263}
15264
Benjamin Kramer1396c402011-06-18 11:09:41 +000015265static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
15266 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015267 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015268 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015269
15270 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015271 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015272 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015273 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015274 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
15275 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15276 }
15277
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015278 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
15279 // a 32-bit target where SSE doesn't support i64->FP operations.
15280 if (Op0.getOpcode() == ISD::LOAD) {
15281 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
15282 EVT VT = Ld->getValueType(0);
15283 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
15284 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
15285 !XTLI->getSubtarget()->is64Bit() &&
15286 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000015287 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
15288 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015289 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
15290 return FILDChain;
15291 }
15292 }
15293 return SDValue();
15294}
15295
Craig Topper7fd5e162012-04-24 06:02:29 +000015296static SDValue PerformFP_TO_SINTCombine(SDNode *N, SelectionDAG &DAG) {
15297 EVT VT = N->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015298
15299 // v4i8 = FP_TO_SINT() -> v4i8 = TRUNCATE (V4i32 = FP_TO_SINT()
Nadav Rotema3540772012-04-23 21:53:37 +000015300 if (VT == MVT::v8i8 || VT == MVT::v4i8) {
15301 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015302 MVT DstVT = VT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015303 SDValue I = DAG.getNode(ISD::FP_TO_SINT, dl, DstVT, N->getOperand(0));
15304 return DAG.getNode(ISD::TRUNCATE, dl, VT, I);
15305 }
15306
15307 return SDValue();
15308}
15309
Chris Lattner23a01992010-12-20 01:37:09 +000015310// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
15311static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
15312 X86TargetLowering::DAGCombinerInfo &DCI) {
15313 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
15314 // the result is either zero or one (depending on the input carry bit).
15315 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
15316 if (X86::isZeroNode(N->getOperand(0)) &&
15317 X86::isZeroNode(N->getOperand(1)) &&
15318 // We don't have a good way to replace an EFLAGS use, so only do this when
15319 // dead right now.
15320 SDValue(N, 1).use_empty()) {
15321 DebugLoc DL = N->getDebugLoc();
15322 EVT VT = N->getValueType(0);
15323 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
15324 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
15325 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
15326 DAG.getConstant(X86::COND_B,MVT::i8),
15327 N->getOperand(2)),
15328 DAG.getConstant(1, VT));
15329 return DCI.CombineTo(N, Res1, CarryOut);
15330 }
15331
15332 return SDValue();
15333}
15334
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015335// fold (add Y, (sete X, 0)) -> adc 0, Y
15336// (add Y, (setne X, 0)) -> sbb -1, Y
15337// (sub (sete X, 0), Y) -> sbb 0, Y
15338// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015339static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015340 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015341
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015342 // Look through ZExts.
15343 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
15344 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
15345 return SDValue();
15346
15347 SDValue SetCC = Ext.getOperand(0);
15348 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
15349 return SDValue();
15350
15351 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
15352 if (CC != X86::COND_E && CC != X86::COND_NE)
15353 return SDValue();
15354
15355 SDValue Cmp = SetCC.getOperand(1);
15356 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000015357 !X86::isZeroNode(Cmp.getOperand(1)) ||
15358 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015359 return SDValue();
15360
15361 SDValue CmpOp0 = Cmp.getOperand(0);
15362 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
15363 DAG.getConstant(1, CmpOp0.getValueType()));
15364
15365 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
15366 if (CC == X86::COND_NE)
15367 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
15368 DL, OtherVal.getValueType(), OtherVal,
15369 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
15370 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
15371 DL, OtherVal.getValueType(), OtherVal,
15372 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
15373}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015374
Craig Topper54f952a2011-11-19 09:02:40 +000015375/// PerformADDCombine - Do target-specific dag combines on integer adds.
15376static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
15377 const X86Subtarget *Subtarget) {
15378 EVT VT = N->getValueType(0);
15379 SDValue Op0 = N->getOperand(0);
15380 SDValue Op1 = N->getOperand(1);
15381
15382 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015383 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000015384 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000015385 isHorizontalBinOp(Op0, Op1, true))
15386 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
15387
15388 return OptimizeConditionalInDecrement(N, DAG);
15389}
15390
15391static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
15392 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015393 SDValue Op0 = N->getOperand(0);
15394 SDValue Op1 = N->getOperand(1);
15395
15396 // X86 can't encode an immediate LHS of a sub. See if we can push the
15397 // negation into a preceding instruction.
15398 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015399 // If the RHS of the sub is a XOR with one use and a constant, invert the
15400 // immediate. Then add one to the LHS of the sub so we can turn
15401 // X-Y -> X+~Y+1, saving one register.
15402 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
15403 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000015404 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015405 EVT VT = Op0.getValueType();
15406 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
15407 Op1.getOperand(0),
15408 DAG.getConstant(~XorC, VT));
15409 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000015410 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015411 }
15412 }
15413
Craig Topper54f952a2011-11-19 09:02:40 +000015414 // Try to synthesize horizontal adds from adds of shuffles.
15415 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000015416 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000015417 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15418 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000015419 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15420
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015421 return OptimizeConditionalInDecrement(N, DAG);
15422}
15423
Dan Gohman475871a2008-07-27 21:46:04 +000015424SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000015425 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015426 SelectionDAG &DAG = DCI.DAG;
15427 switch (N->getOpcode()) {
15428 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015429 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000015430 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000015431 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000015432 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015433 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000015434 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15435 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000015436 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000015437 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000015438 case ISD::SHL:
15439 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000015440 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000015441 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000015442 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000015443 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015444 case ISD::LOAD: return PerformLOADCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000015445 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Craig Topper7fd5e162012-04-24 06:02:29 +000015446 case ISD::UINT_TO_FP: return PerformUINT_TO_FPCombine(N, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015447 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Craig Topper7fd5e162012-04-24 06:02:29 +000015448 case ISD::FP_TO_SINT: return PerformFP_TO_SINTCombine(N, DAG);
Duncan Sands17470be2011-09-22 20:15:48 +000015449 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15450 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000015451 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000015452 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15453 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000015454 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015455 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015456 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000015457 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015458 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015459 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015460 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015461 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000015462 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000015463 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000015464 case X86ISD::UNPCKH:
15465 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015466 case X86ISD::MOVHLPS:
15467 case X86ISD::MOVLHPS:
15468 case X86ISD::PSHUFD:
15469 case X86ISD::PSHUFHW:
15470 case X86ISD::PSHUFLW:
15471 case X86ISD::MOVSS:
15472 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000015473 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000015474 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015475 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015476 }
15477
Dan Gohman475871a2008-07-27 21:46:04 +000015478 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015479}
15480
Evan Chenge5b51ac2010-04-17 06:13:15 +000015481/// isTypeDesirableForOp - Return true if the target has native support for
15482/// the specified value type and it is 'desirable' to use the type for the
15483/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15484/// instruction encodings are longer and some i16 instructions are slow.
15485bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15486 if (!isTypeLegal(VT))
15487 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015488 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015489 return true;
15490
15491 switch (Opc) {
15492 default:
15493 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015494 case ISD::LOAD:
15495 case ISD::SIGN_EXTEND:
15496 case ISD::ZERO_EXTEND:
15497 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015498 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015499 case ISD::SRL:
15500 case ISD::SUB:
15501 case ISD::ADD:
15502 case ISD::MUL:
15503 case ISD::AND:
15504 case ISD::OR:
15505 case ISD::XOR:
15506 return false;
15507 }
15508}
15509
15510/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015511/// beneficial for dag combiner to promote the specified node. If true, it
15512/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015513bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015514 EVT VT = Op.getValueType();
15515 if (VT != MVT::i16)
15516 return false;
15517
Evan Cheng4c26e932010-04-19 19:29:22 +000015518 bool Promote = false;
15519 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015520 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015521 default: break;
15522 case ISD::LOAD: {
15523 LoadSDNode *LD = cast<LoadSDNode>(Op);
15524 // If the non-extending load has a single use and it's not live out, then it
15525 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015526 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15527 Op.hasOneUse()*/) {
15528 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15529 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15530 // The only case where we'd want to promote LOAD (rather then it being
15531 // promoted as an operand is when it's only use is liveout.
15532 if (UI->getOpcode() != ISD::CopyToReg)
15533 return false;
15534 }
15535 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015536 Promote = true;
15537 break;
15538 }
15539 case ISD::SIGN_EXTEND:
15540 case ISD::ZERO_EXTEND:
15541 case ISD::ANY_EXTEND:
15542 Promote = true;
15543 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015544 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015545 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015546 SDValue N0 = Op.getOperand(0);
15547 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015548 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015549 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015550 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015551 break;
15552 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015553 case ISD::ADD:
15554 case ISD::MUL:
15555 case ISD::AND:
15556 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015557 case ISD::XOR:
15558 Commute = true;
15559 // fallthrough
15560 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015561 SDValue N0 = Op.getOperand(0);
15562 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015563 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015564 return false;
15565 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015566 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015567 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015568 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015569 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015570 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015571 }
15572 }
15573
15574 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015575 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015576}
15577
Evan Cheng60c07e12006-07-05 22:17:51 +000015578//===----------------------------------------------------------------------===//
15579// X86 Inline Assembly Support
15580//===----------------------------------------------------------------------===//
15581
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015582namespace {
15583 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015584 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015585 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015586
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015587 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015588 StringRef piece(*args[i]);
15589 if (!s.startswith(piece)) // Check if the piece matches.
15590 return false;
15591
15592 s = s.substr(piece.size());
15593 StringRef::size_type pos = s.find_first_not_of(" \t");
15594 if (pos == 0) // We matched a prefix.
15595 return false;
15596
15597 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015598 }
15599
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015600 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015601 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015602 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015603}
15604
Chris Lattnerb8105652009-07-20 17:51:36 +000015605bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15606 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015607
15608 std::string AsmStr = IA->getAsmString();
15609
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015610 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15611 if (!Ty || Ty->getBitWidth() % 16 != 0)
15612 return false;
15613
Chris Lattnerb8105652009-07-20 17:51:36 +000015614 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015615 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015616 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015617
15618 switch (AsmPieces.size()) {
15619 default: return false;
15620 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015621 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015622 // we will turn this bswap into something that will be lowered to logical
15623 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15624 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015625 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015626 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15627 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15628 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15629 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15630 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15631 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015632 // No need to check constraints, nothing other than the equivalent of
15633 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015634 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015635 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015636
Chris Lattnerb8105652009-07-20 17:51:36 +000015637 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015638 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015639 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015640 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15641 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015642 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015643 const std::string &ConstraintsStr = IA->getConstraintString();
15644 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015645 std::sort(AsmPieces.begin(), AsmPieces.end());
15646 if (AsmPieces.size() == 4 &&
15647 AsmPieces[0] == "~{cc}" &&
15648 AsmPieces[1] == "~{dirflag}" &&
15649 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015650 AsmPieces[3] == "~{fpsr}")
15651 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015652 }
15653 break;
15654 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015655 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015656 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015657 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15658 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15659 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015660 AsmPieces.clear();
15661 const std::string &ConstraintsStr = IA->getConstraintString();
15662 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15663 std::sort(AsmPieces.begin(), AsmPieces.end());
15664 if (AsmPieces.size() == 4 &&
15665 AsmPieces[0] == "~{cc}" &&
15666 AsmPieces[1] == "~{dirflag}" &&
15667 AsmPieces[2] == "~{flags}" &&
15668 AsmPieces[3] == "~{fpsr}")
15669 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015670 }
Evan Cheng55d42002011-01-08 01:24:27 +000015671
15672 if (CI->getType()->isIntegerTy(64)) {
15673 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15674 if (Constraints.size() >= 2 &&
15675 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15676 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15677 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015678 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15679 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15680 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015681 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015682 }
15683 }
15684 break;
15685 }
15686 return false;
15687}
15688
15689
15690
Chris Lattnerf4dff842006-07-11 02:54:03 +000015691/// getConstraintType - Given a constraint letter, return the type of
15692/// constraint it is for this target.
15693X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015694X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15695 if (Constraint.size() == 1) {
15696 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015697 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015698 case 'q':
15699 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015700 case 'f':
15701 case 't':
15702 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015703 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015704 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015705 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015706 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015707 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015708 case 'a':
15709 case 'b':
15710 case 'c':
15711 case 'd':
15712 case 'S':
15713 case 'D':
15714 case 'A':
15715 return C_Register;
15716 case 'I':
15717 case 'J':
15718 case 'K':
15719 case 'L':
15720 case 'M':
15721 case 'N':
15722 case 'G':
15723 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015724 case 'e':
15725 case 'Z':
15726 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015727 default:
15728 break;
15729 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015730 }
Chris Lattner4234f572007-03-25 02:14:49 +000015731 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015732}
15733
John Thompson44ab89e2010-10-29 17:29:13 +000015734/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015735/// This object must already have been set up with the operand type
15736/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015737TargetLowering::ConstraintWeight
15738 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015739 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015740 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015741 Value *CallOperandVal = info.CallOperandVal;
15742 // If we don't have a value, we can't do a match,
15743 // but allow it at the lowest weight.
15744 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015745 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015746 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015747 // Look at the constraint type.
15748 switch (*constraint) {
15749 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015750 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15751 case 'R':
15752 case 'q':
15753 case 'Q':
15754 case 'a':
15755 case 'b':
15756 case 'c':
15757 case 'd':
15758 case 'S':
15759 case 'D':
15760 case 'A':
15761 if (CallOperandVal->getType()->isIntegerTy())
15762 weight = CW_SpecificReg;
15763 break;
15764 case 'f':
15765 case 't':
15766 case 'u':
15767 if (type->isFloatingPointTy())
15768 weight = CW_SpecificReg;
15769 break;
15770 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015771 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015772 weight = CW_SpecificReg;
15773 break;
15774 case 'x':
15775 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015776 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015777 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015778 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015779 break;
15780 case 'I':
15781 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15782 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015783 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015784 }
15785 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015786 case 'J':
15787 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15788 if (C->getZExtValue() <= 63)
15789 weight = CW_Constant;
15790 }
15791 break;
15792 case 'K':
15793 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15794 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15795 weight = CW_Constant;
15796 }
15797 break;
15798 case 'L':
15799 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15800 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15801 weight = CW_Constant;
15802 }
15803 break;
15804 case 'M':
15805 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15806 if (C->getZExtValue() <= 3)
15807 weight = CW_Constant;
15808 }
15809 break;
15810 case 'N':
15811 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15812 if (C->getZExtValue() <= 0xff)
15813 weight = CW_Constant;
15814 }
15815 break;
15816 case 'G':
15817 case 'C':
15818 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15819 weight = CW_Constant;
15820 }
15821 break;
15822 case 'e':
15823 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15824 if ((C->getSExtValue() >= -0x80000000LL) &&
15825 (C->getSExtValue() <= 0x7fffffffLL))
15826 weight = CW_Constant;
15827 }
15828 break;
15829 case 'Z':
15830 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15831 if (C->getZExtValue() <= 0xffffffff)
15832 weight = CW_Constant;
15833 }
15834 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015835 }
15836 return weight;
15837}
15838
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015839/// LowerXConstraint - try to replace an X constraint, which matches anything,
15840/// with another that has more specific requirements based on the type of the
15841/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015842const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015843LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015844 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15845 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015846 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015847 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015848 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015849 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015850 return "x";
15851 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015852
Chris Lattner5e764232008-04-26 23:02:14 +000015853 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015854}
15855
Chris Lattner48884cd2007-08-25 00:47:38 +000015856/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15857/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015858void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015859 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015860 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015861 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015862 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015863
Eric Christopher100c8332011-06-02 23:16:42 +000015864 // Only support length 1 constraints for now.
15865 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015866
Eric Christopher100c8332011-06-02 23:16:42 +000015867 char ConstraintLetter = Constraint[0];
15868 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015869 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015870 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015871 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015872 if (C->getZExtValue() <= 31) {
15873 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015874 break;
15875 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015876 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015877 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015878 case 'J':
15879 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015880 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015881 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15882 break;
15883 }
15884 }
15885 return;
15886 case 'K':
15887 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015888 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015889 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15890 break;
15891 }
15892 }
15893 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015894 case 'N':
15895 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015896 if (C->getZExtValue() <= 255) {
15897 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015898 break;
15899 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015900 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015901 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015902 case 'e': {
15903 // 32-bit signed value
15904 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015905 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15906 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015907 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015908 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015909 break;
15910 }
15911 // FIXME gcc accepts some relocatable values here too, but only in certain
15912 // memory models; it's complicated.
15913 }
15914 return;
15915 }
15916 case 'Z': {
15917 // 32-bit unsigned value
15918 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015919 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15920 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015921 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15922 break;
15923 }
15924 }
15925 // FIXME gcc accepts some relocatable values here too, but only in certain
15926 // memory models; it's complicated.
15927 return;
15928 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015929 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015930 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015931 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015932 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015933 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015934 break;
15935 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015936
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015937 // In any sort of PIC mode addresses need to be computed at runtime by
15938 // adding in a register or some sort of table lookup. These can't
15939 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015940 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015941 return;
15942
Chris Lattnerdc43a882007-05-03 16:52:29 +000015943 // If we are in non-pic codegen mode, we allow the address of a global (with
15944 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015945 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015946 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015947
Chris Lattner49921962009-05-08 18:23:14 +000015948 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15949 while (1) {
15950 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15951 Offset += GA->getOffset();
15952 break;
15953 } else if (Op.getOpcode() == ISD::ADD) {
15954 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15955 Offset += C->getZExtValue();
15956 Op = Op.getOperand(0);
15957 continue;
15958 }
15959 } else if (Op.getOpcode() == ISD::SUB) {
15960 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15961 Offset += -C->getZExtValue();
15962 Op = Op.getOperand(0);
15963 continue;
15964 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015965 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015966
Chris Lattner49921962009-05-08 18:23:14 +000015967 // Otherwise, this isn't something we can handle, reject it.
15968 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015969 }
Eric Christopherfd179292009-08-27 18:07:15 +000015970
Dan Gohman46510a72010-04-15 01:51:59 +000015971 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015972 // If we require an extra load to get this address, as in PIC mode, we
15973 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015974 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15975 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015976 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015977
Devang Patel0d881da2010-07-06 22:08:15 +000015978 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15979 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015980 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015981 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015982 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015983
Gabor Greifba36cb52008-08-28 21:40:38 +000015984 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015985 Ops.push_back(Result);
15986 return;
15987 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015988 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015989}
15990
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015991std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015992X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015993 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015994 // First, see if this is a constraint that directly corresponds to an LLVM
15995 // register class.
15996 if (Constraint.size() == 1) {
15997 // GCC Constraint Letters
15998 switch (Constraint[0]) {
15999 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000016000 // TODO: Slight differences here in allocation order and leaving
16001 // RIP in the class. Do they matter any more here than they do
16002 // in the normal allocation?
16003 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
16004 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000016005 if (VT == MVT::i32 || VT == MVT::f32)
16006 return std::make_pair(0U, &X86::GR32RegClass);
16007 if (VT == MVT::i16)
16008 return std::make_pair(0U, &X86::GR16RegClass);
16009 if (VT == MVT::i8 || VT == MVT::i1)
16010 return std::make_pair(0U, &X86::GR8RegClass);
16011 if (VT == MVT::i64 || VT == MVT::f64)
16012 return std::make_pair(0U, &X86::GR64RegClass);
16013 break;
Eric Christopherd176af82011-06-29 17:23:50 +000016014 }
16015 // 32-bit fallthrough
16016 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000016017 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000016018 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
16019 if (VT == MVT::i16)
16020 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
16021 if (VT == MVT::i8 || VT == MVT::i1)
16022 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
16023 if (VT == MVT::i64)
16024 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000016025 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000016026 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000016027 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000016028 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000016029 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016030 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000016031 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000016032 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000016033 return std::make_pair(0U, &X86::GR32RegClass);
16034 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016035 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000016036 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000016037 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016038 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000016039 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016040 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000016041 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
16042 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000016043 case 'f': // FP Stack registers.
16044 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
16045 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000016046 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000016047 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016048 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000016049 return std::make_pair(0U, &X86::RFP64RegClass);
16050 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000016051 case 'y': // MMX_REGS if MMX allowed.
16052 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000016053 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016054 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000016055 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000016056 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000016057 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000016058 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000016059
Owen Anderson825b72b2009-08-11 20:47:22 +000016060 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000016061 default: break;
16062 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000016063 case MVT::f32:
16064 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000016065 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016066 case MVT::f64:
16067 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000016068 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016069 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000016070 case MVT::v16i8:
16071 case MVT::v8i16:
16072 case MVT::v4i32:
16073 case MVT::v2i64:
16074 case MVT::v4f32:
16075 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000016076 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000016077 // AVX types.
16078 case MVT::v32i8:
16079 case MVT::v16i16:
16080 case MVT::v8i32:
16081 case MVT::v4i64:
16082 case MVT::v8f32:
16083 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000016084 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016085 }
Chris Lattnerad043e82007-04-09 05:11:28 +000016086 break;
16087 }
16088 }
Scott Michelfdc40a02009-02-17 22:15:04 +000016089
Chris Lattnerf76d1802006-07-31 23:26:50 +000016090 // Use the default implementation in TargetLowering to convert the register
16091 // constraint into a member of a register class.
16092 std::pair<unsigned, const TargetRegisterClass*> Res;
16093 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000016094
16095 // Not found as a standard register?
16096 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000016097 // Map st(0) -> st(7) -> ST0
16098 if (Constraint.size() == 7 && Constraint[0] == '{' &&
16099 tolower(Constraint[1]) == 's' &&
16100 tolower(Constraint[2]) == 't' &&
16101 Constraint[3] == '(' &&
16102 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
16103 Constraint[5] == ')' &&
16104 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000016105
Chris Lattner56d77c72009-09-13 22:41:48 +000016106 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000016107 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016108 return Res;
16109 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016110
Chris Lattner56d77c72009-09-13 22:41:48 +000016111 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016112 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000016113 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000016114 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016115 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000016116 }
Chris Lattner56d77c72009-09-13 22:41:48 +000016117
16118 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016119 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000016120 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000016121 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016122 return Res;
16123 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016124
Dale Johannesen330169f2008-11-13 21:52:36 +000016125 // 'A' means EAX + EDX.
16126 if (Constraint == "A") {
16127 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000016128 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016129 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000016130 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000016131 return Res;
16132 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016133
Chris Lattnerf76d1802006-07-31 23:26:50 +000016134 // Otherwise, check to see if this is a register class of the wrong value
16135 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
16136 // turn into {ax},{dx}.
16137 if (Res.second->hasType(VT))
16138 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016139
Chris Lattnerf76d1802006-07-31 23:26:50 +000016140 // All of the single-register GCC register classes map their values onto
16141 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
16142 // really want an 8-bit or 32-bit register, map to the appropriate register
16143 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000016144 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000016145 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016146 unsigned DestReg = 0;
16147 switch (Res.first) {
16148 default: break;
16149 case X86::AX: DestReg = X86::AL; break;
16150 case X86::DX: DestReg = X86::DL; break;
16151 case X86::CX: DestReg = X86::CL; break;
16152 case X86::BX: DestReg = X86::BL; break;
16153 }
16154 if (DestReg) {
16155 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016156 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016157 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016158 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016159 unsigned DestReg = 0;
16160 switch (Res.first) {
16161 default: break;
16162 case X86::AX: DestReg = X86::EAX; break;
16163 case X86::DX: DestReg = X86::EDX; break;
16164 case X86::CX: DestReg = X86::ECX; break;
16165 case X86::BX: DestReg = X86::EBX; break;
16166 case X86::SI: DestReg = X86::ESI; break;
16167 case X86::DI: DestReg = X86::EDI; break;
16168 case X86::BP: DestReg = X86::EBP; break;
16169 case X86::SP: DestReg = X86::ESP; break;
16170 }
16171 if (DestReg) {
16172 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016173 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016174 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016175 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016176 unsigned DestReg = 0;
16177 switch (Res.first) {
16178 default: break;
16179 case X86::AX: DestReg = X86::RAX; break;
16180 case X86::DX: DestReg = X86::RDX; break;
16181 case X86::CX: DestReg = X86::RCX; break;
16182 case X86::BX: DestReg = X86::RBX; break;
16183 case X86::SI: DestReg = X86::RSI; break;
16184 case X86::DI: DestReg = X86::RDI; break;
16185 case X86::BP: DestReg = X86::RBP; break;
16186 case X86::SP: DestReg = X86::RSP; break;
16187 }
16188 if (DestReg) {
16189 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016190 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016191 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000016192 }
Craig Topperc9099502012-04-20 06:31:50 +000016193 } else if (Res.second == &X86::FR32RegClass ||
16194 Res.second == &X86::FR64RegClass ||
16195 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016196 // Handle references to XMM physical registers that got mapped into the
16197 // wrong class. This can happen with constraints like {xmm0} where the
16198 // target independent register mapper will just pick the first match it can
16199 // find, ignoring the required type.
Eli Friedman52d418d2012-06-25 23:42:33 +000016200
16201 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +000016202 Res.second = &X86::FR32RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000016203 else if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +000016204 Res.second = &X86::FR64RegClass;
16205 else if (X86::VR128RegClass.hasType(VT))
16206 Res.second = &X86::VR128RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000016207 else if (X86::VR256RegClass.hasType(VT))
16208 Res.second = &X86::VR256RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000016209 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016210
Chris Lattnerf76d1802006-07-31 23:26:50 +000016211 return Res;
16212}