blob: 1f729e3133ce0b7310b09ff0ddf466fce13fa57c [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Joerg Sonnenberger78cab942012-08-10 10:53:56 +000052#include <cctype>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053using namespace llvm;
54
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Evan Cheng10e86422008-04-25 19:11:04 +000057// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000058static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000059 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000060
David Greenea5f26012011-02-07 19:36:54 +000061/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
62/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000063/// simple subregister reference. Idx is an index in the 128 bits we
64/// want. It need not be aligned to a 128-bit bounday. That makes
65/// lowering EXTRACT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000066static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
67 SelectionDAG &DAG, DebugLoc dl) {
David Greenea5f26012011-02-07 19:36:54 +000068 EVT VT = Vec.getValueType();
Craig Topper7a9a28b2012-08-12 02:23:29 +000069 assert(VT.is256BitVector() && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000070 EVT ElVT = VT.getVectorElementType();
Craig Topper66ddd152012-04-27 22:54:43 +000071 unsigned Factor = VT.getSizeInBits()/128;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000072 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
73 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000074
75 // Extract from UNDEF is UNDEF.
76 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000077 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000078
Craig Topperb14940a2012-04-22 20:55:18 +000079 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
80 // we can match to VEXTRACTF128.
81 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000082
Craig Topperb14940a2012-04-22 20:55:18 +000083 // This is the index of the first element of the 128-bit chunk
84 // we want.
85 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
86 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000087
Craig Topperb8d9da12012-09-06 06:09:01 +000088 SDValue VecIdx = DAG.getIntPtrConstant(NormalizedIdxVal);
Craig Topperb14940a2012-04-22 20:55:18 +000089 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
90 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000091
Craig Topperb14940a2012-04-22 20:55:18 +000092 return Result;
David Greenea5f26012011-02-07 19:36:54 +000093}
94
95/// Generate a DAG to put 128-bits into a vector > 128 bits. This
96/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +000097/// simple superregister reference. Idx is an index in the 128 bits
98/// we want. It need not be aligned to a 128-bit bounday. That makes
99/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +0000100static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
101 unsigned IdxVal, SelectionDAG &DAG,
David Greenea5f26012011-02-07 19:36:54 +0000102 DebugLoc dl) {
Craig Topper703c38b2012-06-20 05:39:26 +0000103 // Inserting UNDEF is Result
104 if (Vec.getOpcode() == ISD::UNDEF)
105 return Result;
106
Craig Topperb14940a2012-04-22 20:55:18 +0000107 EVT VT = Vec.getValueType();
Craig Topper7a9a28b2012-08-12 02:23:29 +0000108 assert(VT.is128BitVector() && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +0000109
Craig Topperb14940a2012-04-22 20:55:18 +0000110 EVT ElVT = VT.getVectorElementType();
111 EVT ResultVT = Result.getValueType();
David Greenea5f26012011-02-07 19:36:54 +0000112
Craig Topperb14940a2012-04-22 20:55:18 +0000113 // Insert the relevant 128 bits.
114 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000115
Craig Topperb14940a2012-04-22 20:55:18 +0000116 // This is the index of the first element of the 128-bit chunk
117 // we want.
118 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
119 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +0000120
Craig Topperb8d9da12012-09-06 06:09:01 +0000121 SDValue VecIdx = DAG.getIntPtrConstant(NormalizedIdxVal);
Craig Topper703c38b2012-06-20 05:39:26 +0000122 return DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
123 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +0000124}
125
Craig Topper4c7972d2012-04-22 18:15:59 +0000126/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
127/// instructions. This is used because creating CONCAT_VECTOR nodes of
128/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
129/// large BUILD_VECTORS.
130static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
131 unsigned NumElems, SelectionDAG &DAG,
132 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000133 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
134 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000135}
136
Chris Lattnerf0144122009-07-28 03:13:23 +0000137static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000138 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
139 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000140
Evan Cheng2bffee22011-02-01 01:14:13 +0000141 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000142 if (is64Bit)
Bill Wendlinga44489d2012-06-26 10:05:06 +0000143 return new X86_64MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000144 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000145 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000146
Rafael Espindolad6b43a32012-06-19 00:48:28 +0000147 if (Subtarget->isTargetLinux())
148 return new X86LinuxTargetObjectFile();
Evan Cheng203576a2011-07-20 19:50:42 +0000149 if (Subtarget->isTargetELF())
150 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000151 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000152 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000153 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000154}
155
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000156X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000157 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000158 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000159 X86ScalarSSEf64 = Subtarget->hasSSE2();
160 X86ScalarSSEf32 = Subtarget->hasSSE1();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000161
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000162 RegInfo = TM.getRegisterInfo();
Micah Villmow3574eca2012-10-08 16:38:25 +0000163 TD = getDataLayout();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000164
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000165 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000166 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000167
168 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000169 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000170 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
171 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000172
Eric Christopherde5e1012011-03-11 01:05:58 +0000173 // For 64-bit since we have so many registers use the ILP scheduler, for
174 // 32-bit code use the register pressure specific scheduling.
Preston Gurdc0f0a932012-05-02 22:02:02 +0000175 // For Atom, always use ILP scheduling.
Chad Rosiera20e1e72012-08-01 18:39:17 +0000176 if (Subtarget->isAtom())
Eric Christopherde5e1012011-03-11 01:05:58 +0000177 setSchedulingPreference(Sched::ILP);
Preston Gurdc0f0a932012-05-02 22:02:02 +0000178 else if (Subtarget->is64Bit())
179 setSchedulingPreference(Sched::ILP);
Eric Christopherde5e1012011-03-11 01:05:58 +0000180 else
181 setSchedulingPreference(Sched::RegPressure);
Michael Liaoc5c970e2012-10-31 04:14:09 +0000182 setStackPointerRegisterToSaveRestore(RegInfo->getStackRegister());
Evan Cheng714554d2006-03-16 21:47:42 +0000183
Preston Gurd2e2efd92012-09-04 18:22:17 +0000184 // Bypass i32 with i8 on Atom when compiling with O2
185 if (Subtarget->hasSlowDivide() && TM.getOptLevel() >= CodeGenOpt::Default)
Preston Gurd8d662b52012-10-04 21:33:40 +0000186 addBypassSlowDiv(32, 8);
Preston Gurd2e2efd92012-09-04 18:22:17 +0000187
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000188 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000189 // Setup Windows compiler runtime calls.
190 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000191 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000192 setLibcallName(RTLIB::SREM_I64, "_allrem");
193 setLibcallName(RTLIB::UREM_I64, "_aullrem");
194 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000195 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000196 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000197 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
198 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
199 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000200
201 // The _ftol2 runtime function has an unusual calling conv, which
202 // is modeled by a special pseudo-instruction.
203 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
204 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
205 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
206 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000207 }
208
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000209 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000210 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000211 setUseUnderscoreSetJmp(false);
212 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000213 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000214 // MS runtime is weird: it exports _setjmp, but longjmp!
215 setUseUnderscoreSetJmp(true);
216 setUseUnderscoreLongJmp(false);
217 } else {
218 setUseUnderscoreSetJmp(true);
219 setUseUnderscoreLongJmp(true);
220 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000221
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000222 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000223 addRegisterClass(MVT::i8, &X86::GR8RegClass);
224 addRegisterClass(MVT::i16, &X86::GR16RegClass);
225 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000226 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000227 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000228
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000230
Scott Michelfdc40a02009-02-17 22:15:04 +0000231 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000233 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000235 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
237 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000238
239 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
243 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
244 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
245 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000246
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000247 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
248 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
250 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
251 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000252
Evan Cheng25ab6902006-09-08 06:48:29 +0000253 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000255 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000256 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000257 // We have an algorithm for SSE2->double, and we turn this into a
258 // 64-bit FILD followed by conditional FADD for other targets.
259 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000260 // We have an algorithm for SSE2, and we turn this into a 64-bit
261 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000262 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000263 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000264
265 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
266 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
268 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000269
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000270 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000271 // SSE has no i16 to fp conversion, only i32
272 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000276 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
278 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000279 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000280 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
282 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000283 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000284
Dale Johannesen73328d12007-09-19 23:55:34 +0000285 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
286 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
288 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000289
Evan Cheng02568ff2006-01-30 22:13:22 +0000290 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
291 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
293 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000294
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000295 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000297 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000299 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
301 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000302 }
303
304 // Handle FP_TO_UINT by promoting the destination to a larger signed
305 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
307 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
308 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000309
Evan Cheng25ab6902006-09-08 06:48:29 +0000310 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
312 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000313 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000314 // Since AVX is a superset of SSE3, only check for SSE here.
315 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 // Expand FP_TO_UINT into a select.
317 // FIXME: We would like to use a Custom expander here eventually to do
318 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000321 // With SSE3 we can use fisttpll to convert to a signed i64; without
322 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000325
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000326 if (isTargetFTOL()) {
327 // Use the _ftol2 runtime function, which has a pseudo-instruction
328 // to handle its weird calling convention.
329 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
330 }
331
Chris Lattner399610a2006-12-05 18:22:22 +0000332 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000333 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
335 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000336 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000337 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000338 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000339 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000340 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000341 }
Chris Lattner21f66852005-12-23 05:15:23 +0000342
Dan Gohmanb00ee212008-02-18 19:34:53 +0000343 // Scalar integer divide and remainder are lowered to use operations that
344 // produce two results, to match the available instructions. This exposes
345 // the two-result form to trivial CSE, which is able to combine x/y and x%y
346 // into a single instruction.
347 //
348 // Scalar integer multiply-high is also lowered to use two-result
349 // operations, to match the available instructions. However, plain multiply
350 // (low) operations are left as Legal, as there are single-result
351 // instructions for this in x86. Using the two-result multiply instructions
352 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000353 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000354 MVT VT = IntVTs[i];
355 setOperationAction(ISD::MULHS, VT, Expand);
356 setOperationAction(ISD::MULHU, VT, Expand);
357 setOperationAction(ISD::SDIV, VT, Expand);
358 setOperationAction(ISD::UDIV, VT, Expand);
359 setOperationAction(ISD::SREM, VT, Expand);
360 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000361
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000362 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000363 setOperationAction(ISD::ADDC, VT, Custom);
364 setOperationAction(ISD::ADDE, VT, Custom);
365 setOperationAction(ISD::SUBC, VT, Custom);
366 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000367 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000368
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
370 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
371 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
372 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000373 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
375 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
376 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
377 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
378 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
379 setOperationAction(ISD::FREM , MVT::f32 , Expand);
380 setOperationAction(ISD::FREM , MVT::f64 , Expand);
381 setOperationAction(ISD::FREM , MVT::f80 , Expand);
382 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000383
Chandler Carruth77821022011-12-24 12:12:34 +0000384 // Promote the i8 variants and force them on up to i32 which has a shorter
385 // encoding.
386 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
387 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
388 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
389 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000390 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000391 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
392 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
393 if (Subtarget->is64Bit())
394 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000395 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000396 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
397 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
398 if (Subtarget->is64Bit())
399 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
400 }
Craig Topper37f21672011-10-11 06:44:02 +0000401
402 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000403 // When promoting the i8 variants, force them to i32 for a shorter
404 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000405 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000406 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
408 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000409 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
410 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
411 if (Subtarget->is64Bit())
412 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000413 } else {
414 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
415 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
416 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000417 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
418 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
419 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
420 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000421 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000422 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
423 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000424 }
425
Benjamin Kramer1292c222010-12-04 20:32:23 +0000426 if (Subtarget->hasPOPCNT()) {
427 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
428 } else {
429 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
430 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
431 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
432 if (Subtarget->is64Bit())
433 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
434 }
435
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
437 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000438
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000439 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000440 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000441 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000442 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000443 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
445 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
446 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
447 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
448 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000449 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
451 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
452 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
453 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000454 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000456 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000457 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000458 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Michael Liao6c0e04c2012-10-15 22:39:43 +0000459 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intened to support
460 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
Michael Liao281ae5a2012-10-17 02:22:27 +0000461 // support continuation, user-level threading, and etc.. As a result, no
Michael Liao6c0e04c2012-10-15 22:39:43 +0000462 // other SjLj exception interfaces are implemented and please don't build
463 // your own exception handling based on them.
464 // LLVM/Clang supports zero-cost DWARF exception handling.
465 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
466 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000467
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000468 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
470 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
471 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
472 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000473 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
475 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000476 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000477 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
479 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
480 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
481 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000482 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000483 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000484 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
486 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
487 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000488 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
490 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
491 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000492 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000493
Craig Topper1accb7e2012-01-10 06:54:16 +0000494 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000496
Eric Christopher9a9d2752010-07-22 02:48:34 +0000497 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000498 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000499
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000500 // On X86 and X86-64, atomic operations are lowered to locked instructions.
501 // Locked instructions, in turn, have implicit fence semantics (all memory
502 // operations are flushed before issuing the locked instruction, and they
503 // are not buffered), so we can fold away the common pattern of
504 // fence-atomic-fence.
505 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000506
Mon P Wang63307c32008-05-05 19:05:59 +0000507 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000508 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000509 MVT VT = IntVTs[i];
510 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
511 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000512 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000513 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000514
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000515 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000516 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
518 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
519 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
520 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
521 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
522 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
523 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Michael Liaoe5e8f762012-09-25 18:08:13 +0000524 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i64, Custom);
525 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i64, Custom);
526 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i64, Custom);
527 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000528 }
529
Eli Friedman43f51ae2011-08-26 21:21:21 +0000530 if (Subtarget->hasCmpxchg16b()) {
531 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
532 }
533
Evan Cheng3c992d22006-03-07 02:02:57 +0000534 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000535 if (!Subtarget->isTargetDarwin() &&
536 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000537 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000539 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000540
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
542 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
543 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
544 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000545 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000546 setExceptionPointerRegister(X86::RAX);
547 setExceptionSelectorRegister(X86::RDX);
548 } else {
549 setExceptionPointerRegister(X86::EAX);
550 setExceptionSelectorRegister(X86::EDX);
551 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000552 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
553 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000554
Duncan Sands4a544a72011-09-06 13:37:06 +0000555 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
556 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000557
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Shuxin Yang970755e2012-10-19 20:11:16 +0000559 setOperationAction(ISD::DEBUGTRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000560
Nate Begemanacc398c2006-01-25 18:21:52 +0000561 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 setOperationAction(ISD::VASTART , MVT::Other, Custom);
563 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000564 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000565 setOperationAction(ISD::VAARG , MVT::Other, Custom);
566 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000567 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000568 setOperationAction(ISD::VAARG , MVT::Other, Expand);
569 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000570 }
Evan Chengae642192007-03-02 23:16:35 +0000571
Owen Anderson825b72b2009-08-11 20:47:22 +0000572 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
573 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000574
575 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
576 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
577 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000578 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000579 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
580 MVT::i64 : MVT::i32, Custom);
581 else
582 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
583 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000584
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000585 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000586 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000587 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000588 addRegisterClass(MVT::f32, &X86::FR32RegClass);
589 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000590
Evan Cheng223547a2006-01-31 22:28:30 +0000591 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000592 setOperationAction(ISD::FABS , MVT::f64, Custom);
593 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000594
595 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000596 setOperationAction(ISD::FNEG , MVT::f64, Custom);
597 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000598
Evan Cheng68c47cb2007-01-05 07:55:56 +0000599 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000600 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
601 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000602
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000603 // Lower this to FGETSIGNx86 plus an AND.
604 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
605 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
606
Evan Chengd25e9e82006-02-02 00:28:23 +0000607 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 setOperationAction(ISD::FSIN , MVT::f64, Expand);
609 setOperationAction(ISD::FCOS , MVT::f64, Expand);
610 setOperationAction(ISD::FSIN , MVT::f32, Expand);
611 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000612
Chris Lattnera54aa942006-01-29 06:26:08 +0000613 // Expand FP immediates into loads from the stack, except for the special
614 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000615 addLegalFPImmediate(APFloat(+0.0)); // xorpd
616 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000617 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000618 // Use SSE for f32, x87 for f64.
619 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000620 addRegisterClass(MVT::f32, &X86::FR32RegClass);
621 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000622
623 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000625
626 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000628
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000630
631 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
633 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000634
635 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000636 setOperationAction(ISD::FSIN , MVT::f32, Expand);
637 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000638
Nate Begemane1795842008-02-14 08:57:00 +0000639 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000640 addLegalFPImmediate(APFloat(+0.0f)); // xorps
641 addLegalFPImmediate(APFloat(+0.0)); // FLD0
642 addLegalFPImmediate(APFloat(+1.0)); // FLD1
643 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
644 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
645
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000646 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
648 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000649 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000650 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000651 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000652 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000653 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
654 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000655
Owen Anderson825b72b2009-08-11 20:47:22 +0000656 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
657 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
658 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
659 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000660
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000661 if (!TM.Options.UnsafeFPMath) {
Benjamin Kramer562b2402012-09-15 12:44:27 +0000662 setOperationAction(ISD::FSIN , MVT::f32 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
Benjamin Kramer562b2402012-09-15 12:44:27 +0000664 setOperationAction(ISD::FCOS , MVT::f32 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000666 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000667 addLegalFPImmediate(APFloat(+0.0)); // FLD0
668 addLegalFPImmediate(APFloat(+1.0)); // FLD1
669 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
670 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000671 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
672 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
673 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
674 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000675 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000676
Cameron Zwarich33390842011-07-08 21:39:21 +0000677 // We don't support FMA.
678 setOperationAction(ISD::FMA, MVT::f64, Expand);
679 setOperationAction(ISD::FMA, MVT::f32, Expand);
680
Dale Johannesen59a58732007-08-05 18:49:15 +0000681 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000682 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000683 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
685 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000686 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000687 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000688 addLegalFPImmediate(TmpFlt); // FLD0
689 TmpFlt.changeSign();
690 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000691
692 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000693 APFloat TmpFlt2(+1.0);
694 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
695 &ignored);
696 addLegalFPImmediate(TmpFlt2); // FLD1
697 TmpFlt2.changeSign();
698 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
699 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000700
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000701 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
703 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000704 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000705
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000706 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
707 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
708 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
709 setOperationAction(ISD::FRINT, MVT::f80, Expand);
710 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000711 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000712 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000713
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000714 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000715 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
716 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
717 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000718
Owen Anderson825b72b2009-08-11 20:47:22 +0000719 setOperationAction(ISD::FLOG, MVT::f80, Expand);
720 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
721 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
722 setOperationAction(ISD::FEXP, MVT::f80, Expand);
723 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000724
Mon P Wangf007a8b2008-11-06 05:31:54 +0000725 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000726 // (for widening) or expand (for scalarization). Then we will selectively
727 // turn on ones that can be effectively codegen'd.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000728 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
729 VT <= MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000745 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000746 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
747 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +0000752 setOperationAction(ISD::FMA, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000753 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
Craig Toppera1fb1d22012-09-08 04:58:43 +0000756 setOperationAction(ISD::FFLOOR, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000757 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
762 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000764 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000766 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000767 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
768 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
769 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
770 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
771 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
772 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000773 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000774 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
775 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
776 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
777 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
778 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
779 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
780 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
781 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
782 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000783 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000784 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
785 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
786 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
787 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000788 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000789 for (int InnerVT = MVT::FIRST_VECTOR_VALUETYPE;
790 InnerVT <= MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
Dan Gohman2e141d72009-12-14 23:40:38 +0000791 setTruncStoreAction((MVT::SimpleValueType)VT,
792 (MVT::SimpleValueType)InnerVT, Expand);
793 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
794 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
795 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000796 }
797
Evan Chengc7ce29b2009-02-13 22:36:38 +0000798 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
799 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000800 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000801 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000802 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000803 }
804
Dale Johannesen0488fb62010-09-30 23:57:10 +0000805 // MMX-sized vectors (other than x86mmx) are expected to be expanded
806 // into smaller operations.
807 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
808 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
809 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
810 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
811 setOperationAction(ISD::AND, MVT::v8i8, Expand);
812 setOperationAction(ISD::AND, MVT::v4i16, Expand);
813 setOperationAction(ISD::AND, MVT::v2i32, Expand);
814 setOperationAction(ISD::AND, MVT::v1i64, Expand);
815 setOperationAction(ISD::OR, MVT::v8i8, Expand);
816 setOperationAction(ISD::OR, MVT::v4i16, Expand);
817 setOperationAction(ISD::OR, MVT::v2i32, Expand);
818 setOperationAction(ISD::OR, MVT::v1i64, Expand);
819 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
820 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
821 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
822 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
823 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
824 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
825 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
826 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
827 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
828 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
829 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
830 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
831 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000832 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
833 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
834 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
835 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000836
Craig Topper1accb7e2012-01-10 06:54:16 +0000837 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000838 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000839
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
841 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
842 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
843 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
844 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
845 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Craig Topper43620672012-09-08 07:31:51 +0000846 setOperationAction(ISD::FABS, MVT::v4f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000847 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
848 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
849 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
851 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000852 }
853
Craig Topper1accb7e2012-01-10 06:54:16 +0000854 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000855 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000856
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000857 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
858 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000859 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
860 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
861 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
862 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000863
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
865 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
866 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
867 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
868 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
869 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
870 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
871 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
872 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
873 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
874 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
875 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
876 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
877 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
878 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
879 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Craig Topper43620672012-09-08 07:31:51 +0000880 setOperationAction(ISD::FABS, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000881
Nadav Rotem354efd82011-09-18 14:57:03 +0000882 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000883 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
884 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
885 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000886
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
888 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
889 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
890 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
891 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000892
Evan Cheng2c3ae372006-04-12 21:21:57 +0000893 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000894 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +0000895 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000896 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000897 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000898 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000899 // Do not attempt to custom lower non-128-bit vectors
900 if (!VT.is128BitVector())
901 continue;
Craig Topper0d1f1762012-08-12 00:34:56 +0000902 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
903 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
904 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000905 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
908 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
909 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
910 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
912 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000913
Nate Begemancdd1eec2008-02-12 22:51:28 +0000914 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
916 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000917 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000918
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000919 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Craig Topper31a207a2012-05-04 06:39:13 +0000920 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +0000921 MVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000922
923 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000924 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000925 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000926
Craig Topper0d1f1762012-08-12 00:34:56 +0000927 setOperationAction(ISD::AND, VT, Promote);
928 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
929 setOperationAction(ISD::OR, VT, Promote);
930 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
931 setOperationAction(ISD::XOR, VT, Promote);
932 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
933 setOperationAction(ISD::LOAD, VT, Promote);
934 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
935 setOperationAction(ISD::SELECT, VT, Promote);
936 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000937 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000938
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000940
Evan Cheng2c3ae372006-04-12 21:21:57 +0000941 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000942 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
943 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
944 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
945 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000946
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
948 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Michael Liaob8150d82012-09-10 18:33:51 +0000949
Michael Liaoa7554632012-10-23 17:36:08 +0000950 setOperationAction(ISD::UINT_TO_FP, MVT::v4i8, Custom);
951 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
Michael Liao991b6a22012-10-24 04:09:32 +0000952 // As there is no 64-bit GPR available, we need build a special custom
953 // sequence to convert from v2i32 to v2f32.
954 if (!Subtarget->is64Bit())
955 setOperationAction(ISD::UINT_TO_FP, MVT::v2f32, Custom);
Michael Liaoa7554632012-10-23 17:36:08 +0000956
Michael Liao9d796db2012-10-10 16:32:15 +0000957 setOperationAction(ISD::FP_EXTEND, MVT::v2f32, Custom);
Michael Liao44c2d612012-10-10 16:53:28 +0000958 setOperationAction(ISD::FP_ROUND, MVT::v2f32, Custom);
Michael Liao9d796db2012-10-10 16:32:15 +0000959
Michael Liaob8150d82012-09-10 18:33:51 +0000960 setLoadExtAction(ISD::EXTLOAD, MVT::v2f32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000961 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000962
Craig Topperd0a31172012-01-10 06:37:29 +0000963 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000964 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
965 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
966 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
967 setOperationAction(ISD::FRINT, MVT::f32, Legal);
968 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
969 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
970 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
971 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
972 setOperationAction(ISD::FRINT, MVT::f64, Legal);
973 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
974
Craig Topper12fb5c62012-09-08 17:42:27 +0000975 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
976 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
977
Nate Begeman14d12ca2008-02-11 04:19:36 +0000978 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000980
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000981 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
982 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
983 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
984 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
985 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000986
Nate Begeman14d12ca2008-02-11 04:19:36 +0000987 // i8 and i16 vectors are custom , because the source register and source
988 // source memory operand types are not the same width. f32 vectors are
989 // custom since the immediate controlling the insert encodes additional
990 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000991 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
992 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
993 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
994 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000995
Owen Anderson825b72b2009-08-11 20:47:22 +0000996 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
997 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
998 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
999 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001000
Pete Coopera77214a2011-11-14 19:38:42 +00001001 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +00001002 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +00001003 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +00001004 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
1005 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001006 }
1007 }
Evan Cheng470a6ad2006-02-22 02:26:30 +00001008
Craig Topper1accb7e2012-01-10 06:54:16 +00001009 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001010 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001011 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +00001012
Nadav Rotem43012222011-05-11 08:12:09 +00001013 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001014 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +00001015
Nadav Rotem43012222011-05-11 08:12:09 +00001016 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +00001017 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001018
1019 if (Subtarget->hasAVX2()) {
1020 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
1021 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
1022
1023 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
1024 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
1025
1026 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
1027 } else {
1028 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1029 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1030
1031 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1032 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1033
1034 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1035 }
Nadav Rotem43012222011-05-11 08:12:09 +00001036 }
1037
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001038 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Craig Topperc9099502012-04-20 06:31:50 +00001039 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1040 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1041 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1042 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1043 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1044 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001045
Owen Anderson825b72b2009-08-11 20:47:22 +00001046 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001047 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1048 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001049
Owen Anderson825b72b2009-08-11 20:47:22 +00001050 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1051 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1052 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1053 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1054 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001055 setOperationAction(ISD::FFLOOR, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001056 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Craig Topper43620672012-09-08 07:31:51 +00001057 setOperationAction(ISD::FABS, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001058
Owen Anderson825b72b2009-08-11 20:47:22 +00001059 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1060 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1061 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1062 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1063 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001064 setOperationAction(ISD::FFLOOR, MVT::v4f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001065 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
Craig Topper43620672012-09-08 07:31:51 +00001066 setOperationAction(ISD::FABS, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001067
Michael Liaobedcbd42012-10-16 18:14:11 +00001068 setOperationAction(ISD::TRUNCATE, MVT::v8i16, Custom);
1069
1070 setOperationAction(ISD::FP_TO_SINT, MVT::v8i16, Custom);
1071
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001072 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1073 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001074 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001075
Michael Liaoa7554632012-10-23 17:36:08 +00001076 setOperationAction(ISD::ZERO_EXTEND, MVT::v8i32, Custom);
1077 setOperationAction(ISD::UINT_TO_FP, MVT::v8i8, Custom);
1078 setOperationAction(ISD::UINT_TO_FP, MVT::v8i16, Custom);
1079
Michael Liaob8150d82012-09-10 18:33:51 +00001080 setLoadExtAction(ISD::EXTLOAD, MVT::v4f32, Legal);
1081
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001082 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1083 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1084
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001085 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1086 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1087
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001088 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001089 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001090
Duncan Sands28b77e92011-09-06 19:07:46 +00001091 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1092 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1093 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1094 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001095
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001096 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1097 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1098 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1099
Craig Topperaaa643c2011-11-09 07:28:55 +00001100 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1101 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1102 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1103 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001104
Craig Topperbf404372012-08-31 15:40:30 +00001105 if (Subtarget->hasFMA() || Subtarget->hasFMA4()) {
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001106 setOperationAction(ISD::FMA, MVT::v8f32, Custom);
1107 setOperationAction(ISD::FMA, MVT::v4f64, Custom);
1108 setOperationAction(ISD::FMA, MVT::v4f32, Custom);
1109 setOperationAction(ISD::FMA, MVT::v2f64, Custom);
1110 setOperationAction(ISD::FMA, MVT::f32, Custom);
1111 setOperationAction(ISD::FMA, MVT::f64, Custom);
1112 }
Craig Topper880ef452012-08-11 22:34:26 +00001113
Craig Topperaaa643c2011-11-09 07:28:55 +00001114 if (Subtarget->hasAVX2()) {
1115 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1116 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1117 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1118 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001119
Craig Topperaaa643c2011-11-09 07:28:55 +00001120 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1121 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1122 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1123 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001124
Craig Topperaaa643c2011-11-09 07:28:55 +00001125 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1126 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1127 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001128 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001129
1130 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001131
1132 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1133 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1134
1135 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1136 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1137
1138 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001139 } else {
1140 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1141 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1142 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1143 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1144
1145 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1146 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1147 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1148 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1149
1150 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1151 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1152 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1153 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001154
1155 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1156 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1157
1158 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1159 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1160
1161 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001162 }
Craig Topper13894fa2011-08-24 06:14:18 +00001163
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001164 // Custom lower several nodes for 256-bit types.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001165 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1166 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +00001167 MVT VT = (MVT::SimpleValueType)i;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001168
1169 // Extract subvector is special because the value type
1170 // (result) is 128-bit but the source is 256-bit wide.
1171 if (VT.is128BitVector())
Craig Topper0d1f1762012-08-12 00:34:56 +00001172 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001173
1174 // Do not attempt to custom lower other non-256-bit vectors
1175 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001176 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001177
Craig Topper0d1f1762012-08-12 00:34:56 +00001178 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
1179 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
1180 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
1181 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
1182 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
1183 setOperationAction(ISD::INSERT_SUBVECTOR, VT, Custom);
1184 setOperationAction(ISD::CONCAT_VECTORS, VT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001185 }
1186
David Greene54d8eba2011-01-27 22:38:56 +00001187 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001188 for (int i = MVT::v32i8; i != MVT::v4i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +00001189 MVT VT = (MVT::SimpleValueType)i;
David Greene54d8eba2011-01-27 22:38:56 +00001190
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001191 // Do not attempt to promote non-256-bit vectors
1192 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001193 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001194
Craig Topper0d1f1762012-08-12 00:34:56 +00001195 setOperationAction(ISD::AND, VT, Promote);
1196 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
1197 setOperationAction(ISD::OR, VT, Promote);
1198 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
1199 setOperationAction(ISD::XOR, VT, Promote);
1200 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
1201 setOperationAction(ISD::LOAD, VT, Promote);
1202 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
1203 setOperationAction(ISD::SELECT, VT, Promote);
1204 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001205 }
David Greene9b9838d2009-06-29 16:47:10 +00001206 }
1207
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001208 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1209 // of this type with custom code.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001210 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
1211 VT != MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001212 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1213 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001214 }
1215
Evan Cheng6be2c582006-04-05 23:38:46 +00001216 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001217 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Benjamin Kramerb9bee042012-07-12 09:31:43 +00001218 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001219
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001220
Eli Friedman962f5492010-06-02 19:35:46 +00001221 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1222 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001223 //
Eli Friedman962f5492010-06-02 19:35:46 +00001224 // FIXME: We really should do custom legalization for addition and
1225 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1226 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001227 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1228 // Add/Sub/Mul with overflow operations are custom lowered.
1229 MVT VT = IntVTs[i];
1230 setOperationAction(ISD::SADDO, VT, Custom);
1231 setOperationAction(ISD::UADDO, VT, Custom);
1232 setOperationAction(ISD::SSUBO, VT, Custom);
1233 setOperationAction(ISD::USUBO, VT, Custom);
1234 setOperationAction(ISD::SMULO, VT, Custom);
1235 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001236 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001237
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001238 // There are no 8-bit 3-address imul/mul instructions
1239 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1240 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001241
Evan Chengd54f2d52009-03-31 19:38:51 +00001242 if (!Subtarget->is64Bit()) {
1243 // These libcalls are not available in 32-bit.
1244 setLibcallName(RTLIB::SHL_I128, 0);
1245 setLibcallName(RTLIB::SRL_I128, 0);
1246 setLibcallName(RTLIB::SRA_I128, 0);
1247 }
1248
Evan Cheng206ee9d2006-07-07 08:33:52 +00001249 // We have target-specific dag combine patterns for the following nodes:
1250 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001251 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001252 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001253 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001254 setTargetDAGCombine(ISD::SHL);
1255 setTargetDAGCombine(ISD::SRA);
1256 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001257 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001258 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001259 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001260 setTargetDAGCombine(ISD::FADD);
1261 setTargetDAGCombine(ISD::FSUB);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001262 setTargetDAGCombine(ISD::FMA);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001263 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001264 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001265 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001266 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001267 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001268 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001269 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001270 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001271 setTargetDAGCombine(ISD::SETCC);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001272 if (Subtarget->is64Bit())
1273 setTargetDAGCombine(ISD::MUL);
Manman Ren92363622012-06-07 22:39:10 +00001274 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001275
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001276 computeRegisterProperties();
1277
Evan Cheng05219282011-01-06 06:52:41 +00001278 // On Darwin, -Os means optimize for size without hurting performance,
1279 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001280 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001281 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001282 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001283 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1284 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1285 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001286 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001287 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001288
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001289 // Predictable cmov don't hurt on atom because it's in-order.
1290 predictableSelectIsExpensive = !Subtarget->isAtom();
1291
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001292 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001293}
1294
Scott Michel5b8f82e2008-03-10 15:42:14 +00001295
Duncan Sands28b77e92011-09-06 19:07:46 +00001296EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1297 if (!VT.isVector()) return MVT::i8;
1298 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001299}
1300
1301
Evan Cheng29286502008-01-23 23:17:41 +00001302/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1303/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001304static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001305 if (MaxAlign == 16)
1306 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001307 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001308 if (VTy->getBitWidth() == 128)
1309 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001310 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001311 unsigned EltAlign = 0;
1312 getMaxByValAlign(ATy->getElementType(), EltAlign);
1313 if (EltAlign > MaxAlign)
1314 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001315 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001316 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1317 unsigned EltAlign = 0;
1318 getMaxByValAlign(STy->getElementType(i), EltAlign);
1319 if (EltAlign > MaxAlign)
1320 MaxAlign = EltAlign;
1321 if (MaxAlign == 16)
1322 break;
1323 }
1324 }
Evan Cheng29286502008-01-23 23:17:41 +00001325}
1326
1327/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1328/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001329/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1330/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001331unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001332 if (Subtarget->is64Bit()) {
1333 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001334 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001335 if (TyAlign > 8)
1336 return TyAlign;
1337 return 8;
1338 }
1339
Evan Cheng29286502008-01-23 23:17:41 +00001340 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001341 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001342 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001343 return Align;
1344}
Chris Lattner2b02a442007-02-25 08:29:00 +00001345
Evan Chengf0df0312008-05-15 08:39:06 +00001346/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001347/// and store operations as a result of memset, memcpy, and memmove
1348/// lowering. If DstAlign is zero that means it's safe to destination
1349/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1350/// means there isn't a need to check it against alignment requirement,
1351/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001352/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001353/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1354/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1355/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001356/// It returns EVT::Other if the type should be determined using generic
1357/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001358EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001359X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1360 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001361 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001362 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001363 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001364 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1365 // linux. This is because the stack realignment code can't handle certain
1366 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001367 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001368 if (IsZeroVal &&
Bill Wendling67658342012-10-09 07:45:08 +00001369 !F->getFnAttributes().hasAttribute(Attributes::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001370 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001371 (Subtarget->isUnalignedMemAccessFast() ||
1372 ((DstAlign == 0 || DstAlign >= 16) &&
1373 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001374 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001375 if (Subtarget->getStackAlignment() >= 32) {
1376 if (Subtarget->hasAVX2())
1377 return MVT::v8i32;
1378 if (Subtarget->hasAVX())
1379 return MVT::v8f32;
1380 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001381 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001382 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001383 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001384 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001385 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001386 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001387 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001388 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001389 // Do not use f64 to lower memcpy if source is string constant. It's
1390 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001391 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001392 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001393 }
Evan Chengf0df0312008-05-15 08:39:06 +00001394 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001395 return MVT::i64;
1396 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001397}
1398
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001399/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1400/// current function. The returned value is a member of the
1401/// MachineJumpTableInfo::JTEntryKind enum.
1402unsigned X86TargetLowering::getJumpTableEncoding() const {
1403 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1404 // symbol.
1405 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1406 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001407 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001408
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001409 // Otherwise, use the normal jump table encoding heuristics.
1410 return TargetLowering::getJumpTableEncoding();
1411}
1412
Chris Lattnerc64daab2010-01-26 05:02:42 +00001413const MCExpr *
1414X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1415 const MachineBasicBlock *MBB,
1416 unsigned uid,MCContext &Ctx) const{
1417 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1418 Subtarget->isPICStyleGOT());
1419 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1420 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001421 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1422 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001423}
1424
Evan Chengcc415862007-11-09 01:32:10 +00001425/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1426/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001427SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001428 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001429 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001430 // This doesn't have DebugLoc associated with it, but is not really the
1431 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001432 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001433 return Table;
1434}
1435
Chris Lattner589c6f62010-01-26 06:28:43 +00001436/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1437/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1438/// MCExpr.
1439const MCExpr *X86TargetLowering::
1440getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1441 MCContext &Ctx) const {
1442 // X86-64 uses RIP relative addressing based on the jump table label.
1443 if (Subtarget->isPICStyleRIPRel())
1444 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1445
1446 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001447 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001448}
1449
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001450// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001451std::pair<const TargetRegisterClass*, uint8_t>
1452X86TargetLowering::findRepresentativeClass(EVT VT) const{
1453 const TargetRegisterClass *RRC = 0;
1454 uint8_t Cost = 1;
1455 switch (VT.getSimpleVT().SimpleTy) {
1456 default:
1457 return TargetLowering::findRepresentativeClass(VT);
1458 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001459 RRC = Subtarget->is64Bit() ?
1460 (const TargetRegisterClass*)&X86::GR64RegClass :
1461 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001462 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001463 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001464 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001465 break;
1466 case MVT::f32: case MVT::f64:
1467 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1468 case MVT::v4f32: case MVT::v2f64:
1469 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1470 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001471 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001472 break;
1473 }
1474 return std::make_pair(RRC, Cost);
1475}
1476
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001477bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1478 unsigned &Offset) const {
1479 if (!Subtarget->isTargetLinux())
1480 return false;
1481
1482 if (Subtarget->is64Bit()) {
1483 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1484 Offset = 0x28;
1485 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1486 AddressSpace = 256;
1487 else
1488 AddressSpace = 257;
1489 } else {
1490 // %gs:0x14 on i386
1491 Offset = 0x14;
1492 AddressSpace = 256;
1493 }
1494 return true;
1495}
1496
1497
Chris Lattner2b02a442007-02-25 08:29:00 +00001498//===----------------------------------------------------------------------===//
1499// Return Value Calling Convention Implementation
1500//===----------------------------------------------------------------------===//
1501
Chris Lattner59ed56b2007-02-28 04:55:35 +00001502#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001503
Michael J. Spencerec38de22010-10-10 22:04:20 +00001504bool
Eric Christopher471e4222011-06-08 23:55:35 +00001505X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001506 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001507 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001508 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001509 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001510 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001511 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001512 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001513}
1514
Dan Gohman98ca4f22009-08-05 01:29:28 +00001515SDValue
1516X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001517 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001518 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001519 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001520 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001521 MachineFunction &MF = DAG.getMachineFunction();
1522 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001523
Chris Lattner9774c912007-02-27 05:28:59 +00001524 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001525 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001526 RVLocs, *DAG.getContext());
1527 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001528
Evan Chengdcea1632010-02-04 02:40:39 +00001529 // Add the regs to the liveout set for the function.
1530 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1531 for (unsigned i = 0; i != RVLocs.size(); ++i)
1532 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1533 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001534
Dan Gohman475871a2008-07-27 21:46:04 +00001535 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001536
Dan Gohman475871a2008-07-27 21:46:04 +00001537 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001538 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1539 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001540 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1541 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001542
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001543 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001544 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1545 CCValAssign &VA = RVLocs[i];
1546 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001547 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001548 EVT ValVT = ValToCopy.getValueType();
1549
Jakob Stoklund Olesenee66b412012-05-31 17:28:20 +00001550 // Promote values to the appropriate types
1551 if (VA.getLocInfo() == CCValAssign::SExt)
1552 ValToCopy = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), ValToCopy);
1553 else if (VA.getLocInfo() == CCValAssign::ZExt)
1554 ValToCopy = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), ValToCopy);
1555 else if (VA.getLocInfo() == CCValAssign::AExt)
1556 ValToCopy = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), ValToCopy);
1557 else if (VA.getLocInfo() == CCValAssign::BCvt)
1558 ValToCopy = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), ValToCopy);
1559
Dale Johannesenc4510512010-09-24 19:05:48 +00001560 // If this is x86-64, and we disabled SSE, we can't return FP values,
1561 // or SSE or MMX vectors.
1562 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1563 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001564 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001565 report_fatal_error("SSE register return with SSE disabled");
1566 }
1567 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1568 // llvm-gcc has never done it right and no one has noticed, so this
1569 // should be OK for now.
1570 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001571 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001572 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001573
Chris Lattner447ff682008-03-11 03:23:40 +00001574 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1575 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001576 if (VA.getLocReg() == X86::ST0 ||
1577 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001578 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1579 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001580 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001581 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001582 RetOps.push_back(ValToCopy);
1583 // Don't emit a copytoreg.
1584 continue;
1585 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001586
Evan Cheng242b38b2009-02-23 09:03:22 +00001587 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1588 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001589 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001590 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001591 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001592 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001593 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1594 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001595 // If we don't have SSE2 available, convert to v4f32 so the generated
1596 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001597 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001598 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001599 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001600 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001601 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001602
Dale Johannesendd64c412009-02-04 00:33:20 +00001603 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001604 Flag = Chain.getValue(1);
1605 }
Dan Gohman61a92132008-04-21 23:59:07 +00001606
1607 // The x86-64 ABI for returning structs by value requires that we copy
1608 // the sret argument into %rax for the return. We saved the argument into
1609 // a virtual register in the entry block, so now we copy the value out
1610 // and into %rax.
1611 if (Subtarget->is64Bit() &&
1612 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1613 MachineFunction &MF = DAG.getMachineFunction();
1614 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1615 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001616 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001617 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001618 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001619
Dale Johannesendd64c412009-02-04 00:33:20 +00001620 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001621 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001622
1623 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001624 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001625 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001626
Chris Lattner447ff682008-03-11 03:23:40 +00001627 RetOps[0] = Chain; // Update chain.
1628
1629 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001630 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001631 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001632
1633 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001634 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001635}
1636
Evan Chengbf010eb2012-04-10 01:51:00 +00001637bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001638 if (N->getNumValues() != 1)
1639 return false;
1640 if (!N->hasNUsesOfValue(1, 0))
1641 return false;
1642
Evan Chengbf010eb2012-04-10 01:51:00 +00001643 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001644 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001645 if (Copy->getOpcode() == ISD::CopyToReg) {
1646 // If the copy has a glue operand, we conservatively assume it isn't safe to
1647 // perform a tail call.
1648 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1649 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001650 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001651 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001652 return false;
1653
Evan Cheng1bf891a2010-12-01 22:59:46 +00001654 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001655 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001656 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001657 if (UI->getOpcode() != X86ISD::RET_FLAG)
1658 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001659 HasRet = true;
1660 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001661
Evan Chengbf010eb2012-04-10 01:51:00 +00001662 if (!HasRet)
1663 return false;
1664
1665 Chain = TCChain;
1666 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001667}
1668
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001669EVT
1670X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001671 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001672 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001673 // TODO: Is this also valid on 32-bit?
1674 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001675 ReturnMVT = MVT::i8;
1676 else
1677 ReturnMVT = MVT::i32;
1678
1679 EVT MinVT = getRegisterType(Context, ReturnMVT);
1680 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001681}
1682
Dan Gohman98ca4f22009-08-05 01:29:28 +00001683/// LowerCallResult - Lower the result values of a call into the
1684/// appropriate copies out of appropriate physical registers.
1685///
1686SDValue
1687X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001688 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001689 const SmallVectorImpl<ISD::InputArg> &Ins,
1690 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001691 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001692
Chris Lattnere32bbf62007-02-28 07:09:55 +00001693 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001694 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001695 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001696 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001697 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001698 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001699
Chris Lattner3085e152007-02-25 08:59:22 +00001700 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001701 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001702 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001703 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001704
Torok Edwin3f142c32009-02-01 18:15:56 +00001705 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001706 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001707 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001708 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001709 }
1710
Evan Cheng79fb3b42009-02-20 20:43:02 +00001711 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001712
1713 // If this is a call to a function that returns an fp value on the floating
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +00001714 // point stack, we must guarantee the value is popped from the stack, so
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001715 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001716 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001717 // instead.
1718 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1719 // If we prefer to use the value in xmm registers, copy it out as f80 and
1720 // use a truncate to move it from fp stack reg to xmm reg.
1721 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001722 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001723 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1724 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001725 Val = Chain.getValue(0);
1726
1727 // Round the f80 to the right size, which also moves it to the appropriate
1728 // xmm register.
1729 if (CopyVT != VA.getValVT())
1730 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1731 // This truncation won't change the value.
1732 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001733 } else {
1734 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1735 CopyVT, InFlag).getValue(1);
1736 Val = Chain.getValue(0);
1737 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001738 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001739 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001740 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001741
Dan Gohman98ca4f22009-08-05 01:29:28 +00001742 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001743}
1744
1745
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001746//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001747// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001748//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001749// StdCall calling convention seems to be standard for many Windows' API
1750// routines and around. It differs from C calling convention just a little:
1751// callee should clean up the stack, not caller. Symbols should be also
1752// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001753// For info on fast calling convention see Fast Calling Convention (tail call)
1754// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001755
Dan Gohman98ca4f22009-08-05 01:29:28 +00001756/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001757/// semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00001758enum StructReturnType {
1759 NotStructReturn,
1760 RegStructReturn,
1761 StackStructReturn
1762};
1763static StructReturnType
1764callIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001765 if (Outs.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00001766 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001767
Rafael Espindola1cee7102012-07-25 13:41:10 +00001768 const ISD::ArgFlagsTy &Flags = Outs[0].Flags;
1769 if (!Flags.isSRet())
1770 return NotStructReturn;
1771 if (Flags.isInReg())
1772 return RegStructReturn;
1773 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00001774}
1775
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001776/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001777/// return semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00001778static StructReturnType
1779argsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001780 if (Ins.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00001781 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001782
Rafael Espindola1cee7102012-07-25 13:41:10 +00001783 const ISD::ArgFlagsTy &Flags = Ins[0].Flags;
1784 if (!Flags.isSRet())
1785 return NotStructReturn;
1786 if (Flags.isInReg())
1787 return RegStructReturn;
1788 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00001789}
1790
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001791/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1792/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001793/// the specific parameter attribute. The copy will be passed as a byval
1794/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001795static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001796CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001797 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1798 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001799 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001800
Dale Johannesendd64c412009-02-04 00:33:20 +00001801 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001802 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001803 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001804}
1805
Chris Lattner29689432010-03-11 00:22:57 +00001806/// IsTailCallConvention - Return true if the calling convention is one that
1807/// supports tail call optimization.
1808static bool IsTailCallConvention(CallingConv::ID CC) {
1809 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1810}
1811
Evan Cheng485fafc2011-03-21 01:19:09 +00001812bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001813 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001814 return false;
1815
1816 CallSite CS(CI);
1817 CallingConv::ID CalleeCC = CS.getCallingConv();
1818 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1819 return false;
1820
1821 return true;
1822}
1823
Evan Cheng0c439eb2010-01-27 00:07:07 +00001824/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1825/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001826static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1827 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001828 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001829}
1830
Dan Gohman98ca4f22009-08-05 01:29:28 +00001831SDValue
1832X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001833 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001834 const SmallVectorImpl<ISD::InputArg> &Ins,
1835 DebugLoc dl, SelectionDAG &DAG,
1836 const CCValAssign &VA,
1837 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001838 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001839 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001840 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001841 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1842 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001843 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001844 EVT ValVT;
1845
1846 // If value is passed by pointer we have address passed instead of the value
1847 // itself.
1848 if (VA.getLocInfo() == CCValAssign::Indirect)
1849 ValVT = VA.getLocVT();
1850 else
1851 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001852
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001853 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001854 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001855 // In case of tail call optimization mark all arguments mutable. Since they
1856 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001857 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001858 unsigned Bytes = Flags.getByValSize();
1859 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1860 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001861 return DAG.getFrameIndex(FI, getPointerTy());
1862 } else {
1863 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001864 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001865 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1866 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001867 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001868 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001869 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001870}
1871
Dan Gohman475871a2008-07-27 21:46:04 +00001872SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001873X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001874 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001875 bool isVarArg,
1876 const SmallVectorImpl<ISD::InputArg> &Ins,
1877 DebugLoc dl,
1878 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001879 SmallVectorImpl<SDValue> &InVals)
1880 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001881 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001882 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001883
Gordon Henriksen86737662008-01-05 16:56:59 +00001884 const Function* Fn = MF.getFunction();
1885 if (Fn->hasExternalLinkage() &&
1886 Subtarget->isTargetCygMing() &&
1887 Fn->getName() == "main")
1888 FuncInfo->setForceFramePointer(true);
1889
Evan Cheng1bc78042006-04-26 01:20:17 +00001890 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001891 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001892 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001893 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001894
Chris Lattner29689432010-03-11 00:22:57 +00001895 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1896 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001897
Chris Lattner638402b2007-02-28 07:00:42 +00001898 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001899 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001900 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001901 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001902
1903 // Allocate shadow area for Win64
1904 if (IsWin64) {
1905 CCInfo.AllocateStack(32, 8);
1906 }
1907
Duncan Sands45907662010-10-31 13:21:44 +00001908 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001909
Chris Lattnerf39f7712007-02-28 05:46:49 +00001910 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001911 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001912 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1913 CCValAssign &VA = ArgLocs[i];
1914 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1915 // places.
1916 assert(VA.getValNo() != LastVal &&
1917 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001918 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001919 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001920
Chris Lattnerf39f7712007-02-28 05:46:49 +00001921 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001922 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001923 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001924 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001925 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001926 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001927 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001928 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001929 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001930 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001931 RC = &X86::FR64RegClass;
Craig Topper7a9a28b2012-08-12 02:23:29 +00001932 else if (RegVT.is256BitVector())
Craig Topperc9099502012-04-20 06:31:50 +00001933 RC = &X86::VR256RegClass;
Craig Topper7a9a28b2012-08-12 02:23:29 +00001934 else if (RegVT.is128BitVector())
Craig Topperc9099502012-04-20 06:31:50 +00001935 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001936 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001937 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001938 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001939 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001940
Devang Patel68e6bee2011-02-21 23:21:26 +00001941 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001942 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001943
Chris Lattnerf39f7712007-02-28 05:46:49 +00001944 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1945 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1946 // right size.
1947 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001948 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001949 DAG.getValueType(VA.getValVT()));
1950 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001951 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001952 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001953 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001954 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001955
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001956 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001957 // Handle MMX values passed in XMM regs.
1958 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001959 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1960 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001961 } else
1962 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001963 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001964 } else {
1965 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001966 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001967 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001968
1969 // If value is passed via pointer - do a load.
1970 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001971 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001972 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001973
Dan Gohman98ca4f22009-08-05 01:29:28 +00001974 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001975 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001976
Dan Gohman61a92132008-04-21 23:59:07 +00001977 // The x86-64 ABI for returning structs by value requires that we copy
1978 // the sret argument into %rax for the return. Save the argument into
1979 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001980 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001981 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1982 unsigned Reg = FuncInfo->getSRetReturnReg();
1983 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001984 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001985 FuncInfo->setSRetReturnReg(Reg);
1986 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001987 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001988 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001989 }
1990
Chris Lattnerf39f7712007-02-28 05:46:49 +00001991 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001992 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001993 if (FuncIsMadeTailCallSafe(CallConv,
1994 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001995 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001996
Evan Cheng1bc78042006-04-26 01:20:17 +00001997 // If the function takes variable number of arguments, make a frame index for
1998 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001999 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002000 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
2001 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00002002 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00002003 }
2004 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002005 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
2006
2007 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00002008 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002009 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00002010 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002011 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002012 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
2013 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002014 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002015 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2016 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2017 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002018 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002019 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002020
2021 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002022 // The XMM registers which might contain var arg parameters are shadowed
2023 // in their paired GPR. So we only need to save the GPR to their home
2024 // slots.
2025 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002026 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002027 } else {
2028 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
2029 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002030
Chad Rosier30450e82011-12-22 22:35:21 +00002031 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
2032 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002033 }
2034 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
2035 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002036
Bill Wendling67658342012-10-09 07:45:08 +00002037 bool NoImplicitFloatOps = Fn->getFnAttributes().
2038 hasAttribute(Attributes::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00002039 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00002040 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002041 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
2042 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00002043 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002044 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00002045 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00002046 // Kernel mode asks for SSE to be disabled, so don't push them
2047 // on the stack.
2048 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00002049
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002050 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002051 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002052 // Get to the caller-allocated home save location. Add 8 to account
2053 // for the return address.
2054 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002055 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002056 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002057 // Fixup to set vararg frame on shadow area (4 x i64).
2058 if (NumIntRegs < 4)
2059 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002060 } else {
2061 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00002062 // registers, then we must store them to their spots on the stack so
2063 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002064 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
2065 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
2066 FuncInfo->setRegSaveFrameIndex(
2067 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00002068 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002069 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002070
Gordon Henriksen86737662008-01-05 16:56:59 +00002071 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002072 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002073 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2074 getPointerTy());
2075 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002076 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002077 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2078 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002079 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002080 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002081 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002082 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002083 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002084 MachinePointerInfo::getFixedStack(
2085 FuncInfo->getRegSaveFrameIndex(), Offset),
2086 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002087 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002088 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002089 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002090
Dan Gohmanface41a2009-08-16 21:24:25 +00002091 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2092 // Now store the XMM (fp + vector) parameter registers.
2093 SmallVector<SDValue, 11> SaveXMMOps;
2094 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002095
Craig Topperc9099502012-04-20 06:31:50 +00002096 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002097 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2098 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002099
Dan Gohman1e93df62010-04-17 14:41:14 +00002100 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2101 FuncInfo->getRegSaveFrameIndex()));
2102 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2103 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002104
Dan Gohmanface41a2009-08-16 21:24:25 +00002105 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002106 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002107 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002108 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2109 SaveXMMOps.push_back(Val);
2110 }
2111 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2112 MVT::Other,
2113 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002114 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002115
2116 if (!MemOps.empty())
2117 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2118 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002119 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002120 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002121
Gordon Henriksen86737662008-01-05 16:56:59 +00002122 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002123 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2124 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002125 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002126 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002127 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002128 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002129 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002130 argsAreStructReturn(Ins) == StackStructReturn)
Dan Gohman1e93df62010-04-17 14:41:14 +00002131 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002132 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002133
Gordon Henriksen86737662008-01-05 16:56:59 +00002134 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002135 // RegSaveFrameIndex is X86-64 only.
2136 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002137 if (CallConv == CallingConv::X86_FastCall ||
2138 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002139 // fastcc functions can't have varargs.
2140 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002141 }
Evan Cheng25caf632006-05-23 21:06:34 +00002142
Rafael Espindola76927d752011-08-30 19:39:58 +00002143 FuncInfo->setArgumentStackSize(StackSize);
2144
Dan Gohman98ca4f22009-08-05 01:29:28 +00002145 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002146}
2147
Dan Gohman475871a2008-07-27 21:46:04 +00002148SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002149X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2150 SDValue StackPtr, SDValue Arg,
2151 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002152 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002153 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002154 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002155 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002156 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002157 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002158 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002159
2160 return DAG.getStore(Chain, dl, Arg, PtrOff,
2161 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002162 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002163}
2164
Bill Wendling64e87322009-01-16 19:25:27 +00002165/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002166/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002167SDValue
2168X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002169 SDValue &OutRetAddr, SDValue Chain,
2170 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002171 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002172 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002173 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002174 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002175
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002176 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002177 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002178 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002179 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002180}
2181
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002182/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002183/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002184static SDValue
2185EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002186 SDValue Chain, SDValue RetAddrFrIdx, EVT PtrVT,
2187 unsigned SlotSize, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002188 // Store the return address to the appropriate stack slot.
2189 if (!FPDiff) return Chain;
2190 // Calculate the new stack slot for the return address.
Scott Michelfdc40a02009-02-17 22:15:04 +00002191 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002192 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002193 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002194 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002195 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002196 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002197 return Chain;
2198}
2199
Dan Gohman98ca4f22009-08-05 01:29:28 +00002200SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002201X86TargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002202 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002203 SelectionDAG &DAG = CLI.DAG;
2204 DebugLoc &dl = CLI.DL;
2205 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2206 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2207 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2208 SDValue Chain = CLI.Chain;
2209 SDValue Callee = CLI.Callee;
2210 CallingConv::ID CallConv = CLI.CallConv;
2211 bool &isTailCall = CLI.IsTailCall;
2212 bool isVarArg = CLI.IsVarArg;
2213
Dan Gohman98ca4f22009-08-05 01:29:28 +00002214 MachineFunction &MF = DAG.getMachineFunction();
2215 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002216 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002217 bool IsWindows = Subtarget->isTargetWindows();
Rafael Espindola1cee7102012-07-25 13:41:10 +00002218 StructReturnType SR = callIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002219 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002220
Nick Lewycky22de16d2012-01-19 00:34:10 +00002221 if (MF.getTarget().Options.DisableTailCalls)
2222 isTailCall = false;
2223
Evan Cheng5f941932010-02-05 02:21:12 +00002224 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002225 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002226 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
Rafael Espindola1cee7102012-07-25 13:41:10 +00002227 isVarArg, SR != NotStructReturn,
Evan Chengb1cacc72012-09-25 05:32:34 +00002228 MF.getFunction()->hasStructRetAttr(), CLI.RetTy,
Rafael Espindola1cee7102012-07-25 13:41:10 +00002229 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002230
2231 // Sibcalls are automatically detected tailcalls which do not require
2232 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002233 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002234 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002235
2236 if (isTailCall)
2237 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002238 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002239
Chris Lattner29689432010-03-11 00:22:57 +00002240 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2241 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002242
Chris Lattner638402b2007-02-28 07:00:42 +00002243 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002244 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002245 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002246 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002247
2248 // Allocate shadow area for Win64
2249 if (IsWin64) {
2250 CCInfo.AllocateStack(32, 8);
2251 }
2252
Duncan Sands45907662010-10-31 13:21:44 +00002253 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002254
Chris Lattner423c5f42007-02-28 05:31:48 +00002255 // Get a count of how many bytes are to be pushed on the stack.
2256 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002257 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002258 // This is a sibcall. The memory operands are available in caller's
2259 // own caller's stack.
2260 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002261 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2262 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002263 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002264
Gordon Henriksen86737662008-01-05 16:56:59 +00002265 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002266 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002267 // Lower arguments at fp - stackoffset + fpdiff.
Jakub Staszak96df4372012-10-29 22:02:26 +00002268 X86MachineFunctionInfo *X86Info = MF.getInfo<X86MachineFunctionInfo>();
2269 unsigned NumBytesCallerPushed = X86Info->getBytesToPopOnReturn();
2270
Gordon Henriksen86737662008-01-05 16:56:59 +00002271 FPDiff = NumBytesCallerPushed - NumBytes;
2272
2273 // Set the delta of movement of the returnaddr stackslot.
2274 // But only set if delta is greater than previous delta.
Jakub Staszak96df4372012-10-29 22:02:26 +00002275 if (FPDiff < X86Info->getTCReturnAddrDelta())
2276 X86Info->setTCReturnAddrDelta(FPDiff);
Gordon Henriksen86737662008-01-05 16:56:59 +00002277 }
2278
Evan Chengf22f9b32010-02-06 03:28:46 +00002279 if (!IsSibcall)
2280 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002281
Dan Gohman475871a2008-07-27 21:46:04 +00002282 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002283 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002284 if (isTailCall && FPDiff)
2285 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2286 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002287
Dan Gohman475871a2008-07-27 21:46:04 +00002288 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2289 SmallVector<SDValue, 8> MemOpChains;
2290 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002291
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002292 // Walk the register/memloc assignments, inserting copies/loads. In the case
2293 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002294 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2295 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002296 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002297 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002298 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002299 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002300
Chris Lattner423c5f42007-02-28 05:31:48 +00002301 // Promote the value if needed.
2302 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002303 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002304 case CCValAssign::Full: break;
2305 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002306 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002307 break;
2308 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002309 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002310 break;
2311 case CCValAssign::AExt:
Craig Topper7a9a28b2012-08-12 02:23:29 +00002312 if (RegVT.is128BitVector()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002313 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002314 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002315 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2316 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002317 } else
2318 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2319 break;
2320 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002321 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002322 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002323 case CCValAssign::Indirect: {
2324 // Store the argument.
2325 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002326 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002327 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002328 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002329 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002330 Arg = SpillSlot;
2331 break;
2332 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002333 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002334
Chris Lattner423c5f42007-02-28 05:31:48 +00002335 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002336 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2337 if (isVarArg && IsWin64) {
2338 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2339 // shadow reg if callee is a varargs function.
2340 unsigned ShadowReg = 0;
2341 switch (VA.getLocReg()) {
2342 case X86::XMM0: ShadowReg = X86::RCX; break;
2343 case X86::XMM1: ShadowReg = X86::RDX; break;
2344 case X86::XMM2: ShadowReg = X86::R8; break;
2345 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002346 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002347 if (ShadowReg)
2348 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002349 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002350 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002351 assert(VA.isMemLoc());
2352 if (StackPtr.getNode() == 0)
Michael Liaoc5c970e2012-10-31 04:14:09 +00002353 StackPtr = DAG.getCopyFromReg(Chain, dl, RegInfo->getStackRegister(),
2354 getPointerTy());
Evan Cheng5f941932010-02-05 02:21:12 +00002355 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2356 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002357 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002358 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002359
Evan Cheng32fe1032006-05-25 00:59:30 +00002360 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002361 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002362 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002363
Chris Lattner88e1fd52009-07-09 04:24:46 +00002364 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002365 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2366 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002367 if (!isTailCall) {
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002368 RegsToPass.push_back(std::make_pair(unsigned(X86::EBX),
2369 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy())));
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002370 } else {
2371 // If we are tail calling and generating PIC/GOT style code load the
2372 // address of the callee into ECX. The value in ecx is used as target of
2373 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2374 // for tail calls on PIC/GOT architectures. Normally we would just put the
2375 // address of GOT into ebx and then call target@PLT. But for tail calls
2376 // ebx would be restored (since ebx is callee saved) before jumping to the
2377 // target@PLT.
2378
2379 // Note: The actual moving to ECX is done further down.
2380 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2381 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2382 !G->getGlobal()->hasProtectedVisibility())
2383 Callee = LowerGlobalAddress(Callee, DAG);
2384 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002385 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002386 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002387 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002388
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002389 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002390 // From AMD64 ABI document:
2391 // For calls that may call functions that use varargs or stdargs
2392 // (prototype-less calls or calls to functions containing ellipsis (...) in
2393 // the declaration) %al is used as hidden argument to specify the number
2394 // of SSE registers used. The contents of %al do not need to match exactly
2395 // the number of registers, but must be an ubound on the number of SSE
2396 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002397
Gordon Henriksen86737662008-01-05 16:56:59 +00002398 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002399 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002400 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2401 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2402 };
2403 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002404 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002405 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002406
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002407 RegsToPass.push_back(std::make_pair(unsigned(X86::AL),
2408 DAG.getConstant(NumXMMRegs, MVT::i8)));
Gordon Henriksen86737662008-01-05 16:56:59 +00002409 }
2410
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002411 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002412 if (isTailCall) {
2413 // Force all the incoming stack arguments to be loaded from the stack
2414 // before any new outgoing arguments are stored to the stack, because the
2415 // outgoing stack slots may alias the incoming argument stack slots, and
2416 // the alias isn't otherwise explicit. This is slightly more conservative
2417 // than necessary, because it means that each store effectively depends
2418 // on every argument instead of just those arguments it would clobber.
2419 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2420
Dan Gohman475871a2008-07-27 21:46:04 +00002421 SmallVector<SDValue, 8> MemOpChains2;
2422 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002423 int FI = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002424 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002425 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2426 CCValAssign &VA = ArgLocs[i];
2427 if (VA.isRegLoc())
2428 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002429 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002430 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002431 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002432 // Create frame index.
2433 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002434 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002435 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002436 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002437
Duncan Sands276dcbd2008-03-21 09:14:45 +00002438 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002439 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002440 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002441 if (StackPtr.getNode() == 0)
Michael Liaoc5c970e2012-10-31 04:14:09 +00002442 StackPtr = DAG.getCopyFromReg(Chain, dl,
2443 RegInfo->getStackRegister(),
Dale Johannesendd64c412009-02-04 00:33:20 +00002444 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002445 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002446
Dan Gohman98ca4f22009-08-05 01:29:28 +00002447 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2448 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002449 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002450 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002451 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002452 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002453 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002454 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002455 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002456 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002457 }
2458 }
2459
2460 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002461 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002462 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002463
2464 // Store the return address to the appropriate stack slot.
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002465 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx,
2466 getPointerTy(), RegInfo->getSlotSize(),
Dale Johannesenace16102009-02-03 19:33:06 +00002467 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002468 }
2469
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002470 // Build a sequence of copy-to-reg nodes chained together with token chain
2471 // and flag operands which copy the outgoing args into registers.
2472 SDValue InFlag;
2473 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2474 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2475 RegsToPass[i].second, InFlag);
2476 InFlag = Chain.getValue(1);
2477 }
2478
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002479 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2480 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2481 // In the 64-bit large code model, we have to make all calls
2482 // through a register, since the call instruction's 32-bit
2483 // pc-relative offset may not be large enough to hold the whole
2484 // address.
2485 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002486 // If the callee is a GlobalAddress node (quite common, every direct call
2487 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2488 // it.
2489
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002490 // We should use extra load for direct calls to dllimported functions in
2491 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002492 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002493 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002494 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002495 bool ExtraLoad = false;
2496 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002497
Chris Lattner48a7d022009-07-09 05:02:21 +00002498 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2499 // external symbols most go through the PLT in PIC mode. If the symbol
2500 // has hidden or protected visibility, or if it is static or local, then
2501 // we don't need to use the PLT - we can directly call it.
2502 if (Subtarget->isTargetELF() &&
2503 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002504 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002505 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002506 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002507 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002508 (!Subtarget->getTargetTriple().isMacOSX() ||
2509 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002510 // PC-relative references to external symbols should go through $stub,
2511 // unless we're building with the leopard linker or later, which
2512 // automatically synthesizes these stubs.
2513 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002514 } else if (Subtarget->isPICStyleRIPRel() &&
2515 isa<Function>(GV) &&
Bill Wendling67658342012-10-09 07:45:08 +00002516 cast<Function>(GV)->getFnAttributes().
2517 hasAttribute(Attributes::NonLazyBind)) {
John McCall3a3465b2011-06-15 20:36:13 +00002518 // If the function is marked as non-lazy, generate an indirect call
2519 // which loads from the GOT directly. This avoids runtime overhead
2520 // at the cost of eager binding (and one extra byte of encoding).
2521 OpFlags = X86II::MO_GOTPCREL;
2522 WrapperKind = X86ISD::WrapperRIP;
2523 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002524 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002525
Devang Patel0d881da2010-07-06 22:08:15 +00002526 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002527 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002528
2529 // Add a wrapper if needed.
2530 if (WrapperKind != ISD::DELETED_NODE)
2531 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2532 // Add extra indirection if needed.
2533 if (ExtraLoad)
2534 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2535 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002536 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002537 }
Bill Wendling056292f2008-09-16 21:48:12 +00002538 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002539 unsigned char OpFlags = 0;
2540
Evan Cheng1bf891a2010-12-01 22:59:46 +00002541 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2542 // external symbols should go through the PLT.
2543 if (Subtarget->isTargetELF() &&
2544 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2545 OpFlags = X86II::MO_PLT;
2546 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002547 (!Subtarget->getTargetTriple().isMacOSX() ||
2548 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002549 // PC-relative references to external symbols should go through $stub,
2550 // unless we're building with the leopard linker or later, which
2551 // automatically synthesizes these stubs.
2552 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002553 }
Eric Christopherfd179292009-08-27 18:07:15 +00002554
Chris Lattner48a7d022009-07-09 05:02:21 +00002555 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2556 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002557 }
2558
Chris Lattnerd96d0722007-02-25 06:40:16 +00002559 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002560 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002561 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002562
Evan Chengf22f9b32010-02-06 03:28:46 +00002563 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002564 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2565 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002566 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002567 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002568
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002569 Ops.push_back(Chain);
2570 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002571
Dan Gohman98ca4f22009-08-05 01:29:28 +00002572 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002573 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002574
Gordon Henriksen86737662008-01-05 16:56:59 +00002575 // Add argument registers to the end of the list so that they are known live
2576 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002577 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2578 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2579 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002580
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002581 // Add a register mask operand representing the call-preserved registers.
2582 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2583 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2584 assert(Mask && "Missing call preserved mask for calling convention");
2585 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002586
Gabor Greifba36cb52008-08-28 21:40:38 +00002587 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002588 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002589
Dan Gohman98ca4f22009-08-05 01:29:28 +00002590 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002591 // We used to do:
2592 //// If this is the first return lowered for this function, add the regs
2593 //// to the liveout set for the function.
2594 // This isn't right, although it's probably harmless on x86; liveouts
2595 // should be computed from returns not tail calls. Consider a void
2596 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002597 return DAG.getNode(X86ISD::TC_RETURN, dl,
2598 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002599 }
2600
Dale Johannesenace16102009-02-03 19:33:06 +00002601 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002602 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002603
Chris Lattner2d297092006-05-23 18:50:38 +00002604 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002605 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002606 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2607 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002608 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002609 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002610 SR == StackStructReturn)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002611 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002612 // pops the hidden struct pointer, so we have to push it back.
2613 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002614 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002615 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002616 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002617 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002618
Gordon Henriksenae636f82008-01-03 16:47:34 +00002619 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002620 if (!IsSibcall) {
2621 Chain = DAG.getCALLSEQ_END(Chain,
2622 DAG.getIntPtrConstant(NumBytes, true),
2623 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2624 true),
2625 InFlag);
2626 InFlag = Chain.getValue(1);
2627 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002628
Chris Lattner3085e152007-02-25 08:59:22 +00002629 // Handle result values, copying them out of physregs into vregs that we
2630 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002631 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2632 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002633}
2634
Evan Cheng25ab6902006-09-08 06:48:29 +00002635
2636//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002637// Fast Calling Convention (tail call) implementation
2638//===----------------------------------------------------------------------===//
2639
2640// Like std call, callee cleans arguments, convention except that ECX is
2641// reserved for storing the tail called function address. Only 2 registers are
2642// free for argument passing (inreg). Tail call optimization is performed
2643// provided:
2644// * tailcallopt is enabled
2645// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002646// On X86_64 architecture with GOT-style position independent code only local
2647// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002648// To keep the stack aligned according to platform abi the function
2649// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2650// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002651// If a tail called function callee has more arguments than the caller the
2652// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002653// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002654// original REtADDR, but before the saved framepointer or the spilled registers
2655// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2656// stack layout:
2657// arg1
2658// arg2
2659// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002660// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002661// move area ]
2662// (possible EBP)
2663// ESI
2664// EDI
2665// local1 ..
2666
2667/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2668/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002669unsigned
2670X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2671 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002672 MachineFunction &MF = DAG.getMachineFunction();
2673 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002674 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002675 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002676 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002677 int64_t Offset = StackSize;
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002678 unsigned SlotSize = RegInfo->getSlotSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002679 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2680 // Number smaller than 12 so just add the difference.
2681 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2682 } else {
2683 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002684 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002685 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002686 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002687 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002688}
2689
Evan Cheng5f941932010-02-05 02:21:12 +00002690/// MatchingStackOffset - Return true if the given stack call argument is
2691/// already available in the same position (relatively) of the caller's
2692/// incoming argument stack.
2693static
2694bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2695 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2696 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002697 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2698 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002699 if (Arg.getOpcode() == ISD::CopyFromReg) {
2700 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002701 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002702 return false;
2703 MachineInstr *Def = MRI->getVRegDef(VR);
2704 if (!Def)
2705 return false;
2706 if (!Flags.isByVal()) {
2707 if (!TII->isLoadFromStackSlot(Def, FI))
2708 return false;
2709 } else {
2710 unsigned Opcode = Def->getOpcode();
2711 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2712 Def->getOperand(1).isFI()) {
2713 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002714 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002715 } else
2716 return false;
2717 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002718 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2719 if (Flags.isByVal())
2720 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002721 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002722 // define @foo(%struct.X* %A) {
2723 // tail call @bar(%struct.X* byval %A)
2724 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002725 return false;
2726 SDValue Ptr = Ld->getBasePtr();
2727 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2728 if (!FINode)
2729 return false;
2730 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002731 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002732 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002733 FI = FINode->getIndex();
2734 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002735 } else
2736 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002737
Evan Cheng4cae1332010-03-05 08:38:04 +00002738 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002739 if (!MFI->isFixedObjectIndex(FI))
2740 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002741 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002742}
2743
Dan Gohman98ca4f22009-08-05 01:29:28 +00002744/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2745/// for tail call optimization. Targets which want to do tail call
2746/// optimization should implement this function.
2747bool
2748X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002749 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002750 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002751 bool isCalleeStructRet,
2752 bool isCallerStructRet,
Evan Chengb1cacc72012-09-25 05:32:34 +00002753 Type *RetTy,
Evan Chengb1712452010-01-27 06:25:16 +00002754 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002755 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002756 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002757 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002758 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002759 CalleeCC != CallingConv::C)
2760 return false;
2761
Evan Cheng7096ae42010-01-29 06:45:59 +00002762 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002763 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002764 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Chengb1cacc72012-09-25 05:32:34 +00002765
2766 // If the function return type is x86_fp80 and the callee return type is not,
2767 // then the FP_EXTEND of the call result is not a nop. It's not safe to
2768 // perform a tailcall optimization here.
2769 if (CallerF->getReturnType()->isX86_FP80Ty() && !RetTy->isX86_FP80Ty())
2770 return false;
2771
Evan Cheng13617962010-04-30 01:12:32 +00002772 CallingConv::ID CallerCC = CallerF->getCallingConv();
2773 bool CCMatch = CallerCC == CalleeCC;
2774
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002775 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002776 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002777 return true;
2778 return false;
2779 }
2780
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002781 // Look for obvious safe cases to perform tail call optimization that do not
2782 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002783
Evan Cheng2c12cb42010-03-26 16:26:03 +00002784 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2785 // emit a special epilogue.
2786 if (RegInfo->needsStackRealignment(MF))
2787 return false;
2788
Evan Chenga375d472010-03-15 18:54:48 +00002789 // Also avoid sibcall optimization if either caller or callee uses struct
2790 // return semantics.
2791 if (isCalleeStructRet || isCallerStructRet)
2792 return false;
2793
Chad Rosier2416da32011-06-24 21:15:36 +00002794 // An stdcall caller is expected to clean up its arguments; the callee
2795 // isn't going to do that.
2796 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2797 return false;
2798
Chad Rosier871f6642011-05-18 19:59:50 +00002799 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002800 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002801 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002802
2803 // Optimizing for varargs on Win64 is unlikely to be safe without
2804 // additional testing.
2805 if (Subtarget->isTargetWin64())
2806 return false;
2807
Chad Rosier871f6642011-05-18 19:59:50 +00002808 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002809 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002810 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002811
Chad Rosier871f6642011-05-18 19:59:50 +00002812 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2813 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2814 if (!ArgLocs[i].isRegLoc())
2815 return false;
2816 }
2817
Chad Rosier30450e82011-12-22 22:35:21 +00002818 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2819 // stack. Therefore, if it's not used by the call it is not safe to optimize
2820 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002821 bool Unused = false;
2822 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2823 if (!Ins[i].Used) {
2824 Unused = true;
2825 break;
2826 }
2827 }
2828 if (Unused) {
2829 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002830 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002831 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002832 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002833 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002834 CCValAssign &VA = RVLocs[i];
2835 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2836 return false;
2837 }
2838 }
2839
Evan Cheng13617962010-04-30 01:12:32 +00002840 // If the calling conventions do not match, then we'd better make sure the
2841 // results are returned in the same way as what the caller expects.
2842 if (!CCMatch) {
2843 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002844 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002845 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002846 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2847
2848 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002849 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002850 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002851 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2852
2853 if (RVLocs1.size() != RVLocs2.size())
2854 return false;
2855 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2856 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2857 return false;
2858 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2859 return false;
2860 if (RVLocs1[i].isRegLoc()) {
2861 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2862 return false;
2863 } else {
2864 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2865 return false;
2866 }
2867 }
2868 }
2869
Evan Chenga6bff982010-01-30 01:22:00 +00002870 // If the callee takes no arguments then go on to check the results of the
2871 // call.
2872 if (!Outs.empty()) {
2873 // Check if stack adjustment is needed. For now, do not do this if any
2874 // argument is passed on the stack.
2875 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002876 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002877 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002878
2879 // Allocate shadow area for Win64
2880 if (Subtarget->isTargetWin64()) {
2881 CCInfo.AllocateStack(32, 8);
2882 }
2883
Duncan Sands45907662010-10-31 13:21:44 +00002884 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002885 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002886 MachineFunction &MF = DAG.getMachineFunction();
2887 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2888 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002889
2890 // Check if the arguments are already laid out in the right way as
2891 // the caller's fixed stack objects.
2892 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002893 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2894 const X86InstrInfo *TII =
Roman Divacky59324292012-09-05 22:26:57 +00002895 ((const X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002896 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2897 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002898 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002899 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002900 if (VA.getLocInfo() == CCValAssign::Indirect)
2901 return false;
2902 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002903 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2904 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002905 return false;
2906 }
2907 }
2908 }
Evan Cheng9c044672010-05-29 01:35:22 +00002909
2910 // If the tailcall address may be in a register, then make sure it's
2911 // possible to register allocate for it. In 32-bit, the call address can
2912 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002913 // callee-saved registers are restored. These happen to be the same
2914 // registers used to pass 'inreg' arguments so watch out for those.
2915 if (!Subtarget->is64Bit() &&
2916 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002917 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002918 unsigned NumInRegs = 0;
2919 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2920 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002921 if (!VA.isRegLoc())
2922 continue;
2923 unsigned Reg = VA.getLocReg();
2924 switch (Reg) {
2925 default: break;
2926 case X86::EAX: case X86::EDX: case X86::ECX:
2927 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002928 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002929 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002930 }
2931 }
2932 }
Evan Chenga6bff982010-01-30 01:22:00 +00002933 }
Evan Chengb1712452010-01-27 06:25:16 +00002934
Evan Cheng86809cc2010-02-03 03:28:02 +00002935 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002936}
2937
Dan Gohman3df24e62008-09-03 23:12:08 +00002938FastISel *
Bob Wilsond49edb72012-08-03 04:06:28 +00002939X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
2940 const TargetLibraryInfo *libInfo) const {
2941 return X86::createFastISel(funcInfo, libInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002942}
2943
2944
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002945//===----------------------------------------------------------------------===//
2946// Other Lowering Hooks
2947//===----------------------------------------------------------------------===//
2948
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002949static bool MayFoldLoad(SDValue Op) {
2950 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2951}
2952
2953static bool MayFoldIntoStore(SDValue Op) {
2954 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2955}
2956
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002957static bool isTargetShuffle(unsigned Opcode) {
2958 switch(Opcode) {
2959 default: return false;
2960 case X86ISD::PSHUFD:
2961 case X86ISD::PSHUFHW:
2962 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002963 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002964 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002965 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002966 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002967 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002968 case X86ISD::MOVLPS:
2969 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002970 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002971 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002972 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002973 case X86ISD::MOVSS:
2974 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002975 case X86ISD::UNPCKL:
2976 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002977 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002978 case X86ISD::VPERM2X128:
Craig Topperbdcbcb32012-05-06 18:54:26 +00002979 case X86ISD::VPERMI:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002980 return true;
2981 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002982}
2983
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002984static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002985 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002986 switch(Opc) {
2987 default: llvm_unreachable("Unknown x86 shuffle node");
2988 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002989 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002990 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002991 return DAG.getNode(Opc, dl, VT, V1);
2992 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002993}
2994
2995static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002996 SDValue V1, unsigned TargetMask,
2997 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002998 switch(Opc) {
2999 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003000 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003001 case X86ISD::PSHUFHW:
3002 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00003003 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00003004 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003005 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
3006 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003007}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00003008
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003009static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00003010 SDValue V1, SDValue V2, unsigned TargetMask,
3011 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003012 switch(Opc) {
3013 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00003014 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00003015 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00003016 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003017 return DAG.getNode(Opc, dl, VT, V1, V2,
3018 DAG.getConstant(TargetMask, MVT::i8));
3019 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003020}
3021
3022static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
3023 SDValue V1, SDValue V2, SelectionDAG &DAG) {
3024 switch(Opc) {
3025 default: llvm_unreachable("Unknown x86 shuffle node");
3026 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00003027 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00003028 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003029 case X86ISD::MOVLPS:
3030 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003031 case X86ISD::MOVSS:
3032 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00003033 case X86ISD::UNPCKL:
3034 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003035 return DAG.getNode(Opc, dl, VT, V1, V2);
3036 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003037}
3038
Dan Gohmand858e902010-04-17 15:26:15 +00003039SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003040 MachineFunction &MF = DAG.getMachineFunction();
3041 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
3042 int ReturnAddrIndex = FuncInfo->getRAIndex();
3043
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003044 if (ReturnAddrIndex == 0) {
3045 // Set up a frame object for the return address.
Michael Liaoaa3c2c02012-10-25 06:29:14 +00003046 unsigned SlotSize = RegInfo->getSlotSize();
David Greene3f2bf852009-11-12 20:49:22 +00003047 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00003048 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003049 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003050 }
3051
Evan Cheng25ab6902006-09-08 06:48:29 +00003052 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003053}
3054
3055
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003056bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
3057 bool hasSymbolicDisplacement) {
3058 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00003059 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003060 return false;
3061
3062 // If we don't have a symbolic displacement - we don't have any extra
3063 // restrictions.
3064 if (!hasSymbolicDisplacement)
3065 return true;
3066
3067 // FIXME: Some tweaks might be needed for medium code model.
3068 if (M != CodeModel::Small && M != CodeModel::Kernel)
3069 return false;
3070
3071 // For small code model we assume that latest object is 16MB before end of 31
3072 // bits boundary. We may also accept pretty large negative constants knowing
3073 // that all objects are in the positive half of address space.
3074 if (M == CodeModel::Small && Offset < 16*1024*1024)
3075 return true;
3076
3077 // For kernel code model we know that all object resist in the negative half
3078 // of 32bits address space. We may not accept negative offsets, since they may
3079 // be just off and we may accept pretty large positive ones.
3080 if (M == CodeModel::Kernel && Offset > 0)
3081 return true;
3082
3083 return false;
3084}
3085
Evan Chengef41ff62011-06-23 17:54:54 +00003086/// isCalleePop - Determines whether the callee is required to pop its
3087/// own arguments. Callee pop is necessary to support tail calls.
3088bool X86::isCalleePop(CallingConv::ID CallingConv,
3089 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3090 if (IsVarArg)
3091 return false;
3092
3093 switch (CallingConv) {
3094 default:
3095 return false;
3096 case CallingConv::X86_StdCall:
3097 return !is64Bit;
3098 case CallingConv::X86_FastCall:
3099 return !is64Bit;
3100 case CallingConv::X86_ThisCall:
3101 return !is64Bit;
3102 case CallingConv::Fast:
3103 return TailCallOpt;
3104 case CallingConv::GHC:
3105 return TailCallOpt;
3106 }
3107}
3108
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003109/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3110/// specific condition code, returning the condition code and the LHS/RHS of the
3111/// comparison to make.
3112static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3113 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003114 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003115 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3116 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3117 // X > -1 -> X == 0, jump !sign.
3118 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003119 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003120 }
3121 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003122 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003123 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003124 }
3125 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003126 // X < 1 -> X <= 0
3127 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003128 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003129 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003130 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003131
Evan Chengd9558e02006-01-06 00:43:03 +00003132 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003133 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003134 case ISD::SETEQ: return X86::COND_E;
3135 case ISD::SETGT: return X86::COND_G;
3136 case ISD::SETGE: return X86::COND_GE;
3137 case ISD::SETLT: return X86::COND_L;
3138 case ISD::SETLE: return X86::COND_LE;
3139 case ISD::SETNE: return X86::COND_NE;
3140 case ISD::SETULT: return X86::COND_B;
3141 case ISD::SETUGT: return X86::COND_A;
3142 case ISD::SETULE: return X86::COND_BE;
3143 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003144 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003145 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003146
Chris Lattner4c78e022008-12-23 23:42:27 +00003147 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003148
Chris Lattner4c78e022008-12-23 23:42:27 +00003149 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003150 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3151 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003152 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3153 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003154 }
3155
Chris Lattner4c78e022008-12-23 23:42:27 +00003156 switch (SetCCOpcode) {
3157 default: break;
3158 case ISD::SETOLT:
3159 case ISD::SETOLE:
3160 case ISD::SETUGT:
3161 case ISD::SETUGE:
3162 std::swap(LHS, RHS);
3163 break;
3164 }
3165
3166 // On a floating point condition, the flags are set as follows:
3167 // ZF PF CF op
3168 // 0 | 0 | 0 | X > Y
3169 // 0 | 0 | 1 | X < Y
3170 // 1 | 0 | 0 | X == Y
3171 // 1 | 1 | 1 | unordered
3172 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003173 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003174 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003175 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003176 case ISD::SETOLT: // flipped
3177 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003178 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003179 case ISD::SETOLE: // flipped
3180 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003181 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003182 case ISD::SETUGT: // flipped
3183 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003184 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003185 case ISD::SETUGE: // flipped
3186 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003187 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003188 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003189 case ISD::SETNE: return X86::COND_NE;
3190 case ISD::SETUO: return X86::COND_P;
3191 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003192 case ISD::SETOEQ:
3193 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003194 }
Evan Chengd9558e02006-01-06 00:43:03 +00003195}
3196
Evan Cheng4a460802006-01-11 00:33:36 +00003197/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3198/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003199/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003200static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003201 switch (X86CC) {
3202 default:
3203 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003204 case X86::COND_B:
3205 case X86::COND_BE:
3206 case X86::COND_E:
3207 case X86::COND_P:
3208 case X86::COND_A:
3209 case X86::COND_AE:
3210 case X86::COND_NE:
3211 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003212 return true;
3213 }
3214}
3215
Evan Chengeb2f9692009-10-27 19:56:55 +00003216/// isFPImmLegal - Returns true if the target can instruction select the
3217/// specified FP immediate natively. If false, the legalizer will
3218/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003219bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003220 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3221 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3222 return true;
3223 }
3224 return false;
3225}
3226
Nate Begeman9008ca62009-04-27 18:41:29 +00003227/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3228/// the specified range (L, H].
3229static bool isUndefOrInRange(int Val, int Low, int Hi) {
3230 return (Val < 0) || (Val >= Low && Val < Hi);
3231}
3232
3233/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3234/// specified value.
3235static bool isUndefOrEqual(int Val, int CmpVal) {
3236 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003237 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003238 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003239}
3240
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003241/// isSequentialOrUndefInRange - Return true if every element in Mask, beginning
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003242/// from position Pos and ending in Pos+Size, falls within the specified
3243/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003244static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Craig Topperb6072642012-05-03 07:26:59 +00003245 unsigned Pos, unsigned Size, int Low) {
3246 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003247 if (!isUndefOrEqual(Mask[i], Low))
3248 return false;
3249 return true;
3250}
3251
Nate Begeman9008ca62009-04-27 18:41:29 +00003252/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3253/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3254/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003255static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003256 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003257 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003258 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003259 return (Mask[0] < 2 && Mask[1] < 2);
3260 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003261}
3262
Nate Begeman9008ca62009-04-27 18:41:29 +00003263/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3264/// is suitable for input to PSHUFHW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003265static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3266 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng0188ecb2006-03-22 18:59:22 +00003267 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003268
Nate Begeman9008ca62009-04-27 18:41:29 +00003269 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003270 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3271 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003272
Evan Cheng506d3df2006-03-29 23:07:14 +00003273 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003274 for (unsigned i = 4; i != 8; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003275 if (!isUndefOrInRange(Mask[i], 4, 8))
Evan Cheng506d3df2006-03-29 23:07:14 +00003276 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003277
Craig Toppera9a568a2012-05-02 08:03:44 +00003278 if (VT == MVT::v16i16) {
3279 // Lower quadword copied in order or undef.
3280 if (!isSequentialOrUndefInRange(Mask, 8, 4, 8))
3281 return false;
3282
3283 // Upper quadword shuffled.
3284 for (unsigned i = 12; i != 16; ++i)
3285 if (!isUndefOrInRange(Mask[i], 12, 16))
3286 return false;
3287 }
3288
Evan Cheng506d3df2006-03-29 23:07:14 +00003289 return true;
3290}
3291
Nate Begeman9008ca62009-04-27 18:41:29 +00003292/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3293/// is suitable for input to PSHUFLW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003294static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3295 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng506d3df2006-03-29 23:07:14 +00003296 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003297
Rafael Espindola15684b22009-04-24 12:40:33 +00003298 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003299 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3300 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003301
Rafael Espindola15684b22009-04-24 12:40:33 +00003302 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003303 for (unsigned i = 0; i != 4; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003304 if (!isUndefOrInRange(Mask[i], 0, 4))
Rafael Espindola15684b22009-04-24 12:40:33 +00003305 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003306
Craig Toppera9a568a2012-05-02 08:03:44 +00003307 if (VT == MVT::v16i16) {
3308 // Upper quadword copied in order.
3309 if (!isSequentialOrUndefInRange(Mask, 12, 4, 12))
3310 return false;
3311
3312 // Lower quadword shuffled.
3313 for (unsigned i = 8; i != 12; ++i)
3314 if (!isUndefOrInRange(Mask[i], 8, 12))
3315 return false;
3316 }
3317
Rafael Espindola15684b22009-04-24 12:40:33 +00003318 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003319}
3320
Nate Begemana09008b2009-10-19 02:17:23 +00003321/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3322/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003323static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3324 const X86Subtarget *Subtarget) {
3325 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3326 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003327 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003328
Craig Topper0e2037b2012-01-20 05:53:00 +00003329 unsigned NumElts = VT.getVectorNumElements();
3330 unsigned NumLanes = VT.getSizeInBits()/128;
3331 unsigned NumLaneElts = NumElts/NumLanes;
3332
3333 // Do not handle 64-bit element shuffles with palignr.
3334 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003335 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003336
Craig Topper0e2037b2012-01-20 05:53:00 +00003337 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3338 unsigned i;
3339 for (i = 0; i != NumLaneElts; ++i) {
3340 if (Mask[i+l] >= 0)
3341 break;
3342 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003343
Craig Topper0e2037b2012-01-20 05:53:00 +00003344 // Lane is all undef, go to next lane
3345 if (i == NumLaneElts)
3346 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003347
Craig Topper0e2037b2012-01-20 05:53:00 +00003348 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003349
Craig Topper0e2037b2012-01-20 05:53:00 +00003350 // Make sure its in this lane in one of the sources
3351 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3352 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003353 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003354
3355 // If not lane 0, then we must match lane 0
3356 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3357 return false;
3358
3359 // Correct second source to be contiguous with first source
3360 if (Start >= (int)NumElts)
3361 Start -= NumElts - NumLaneElts;
3362
3363 // Make sure we're shifting in the right direction.
3364 if (Start <= (int)(i+l))
3365 return false;
3366
3367 Start -= i;
3368
3369 // Check the rest of the elements to see if they are consecutive.
3370 for (++i; i != NumLaneElts; ++i) {
3371 int Idx = Mask[i+l];
3372
3373 // Make sure its in this lane
3374 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3375 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3376 return false;
3377
3378 // If not lane 0, then we must match lane 0
3379 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3380 return false;
3381
3382 if (Idx >= (int)NumElts)
3383 Idx -= NumElts - NumLaneElts;
3384
3385 if (!isUndefOrEqual(Idx, Start+i))
3386 return false;
3387
3388 }
Nate Begemana09008b2009-10-19 02:17:23 +00003389 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003390
Nate Begemana09008b2009-10-19 02:17:23 +00003391 return true;
3392}
3393
Craig Topper1a7700a2012-01-19 08:19:12 +00003394/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3395/// the two vector operands have swapped position.
3396static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3397 unsigned NumElems) {
3398 for (unsigned i = 0; i != NumElems; ++i) {
3399 int idx = Mask[i];
3400 if (idx < 0)
3401 continue;
3402 else if (idx < (int)NumElems)
3403 Mask[i] = idx + NumElems;
3404 else
3405 Mask[i] = idx - NumElems;
3406 }
3407}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003408
Craig Topper1a7700a2012-01-19 08:19:12 +00003409/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3410/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3411/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3412/// reverse of what x86 shuffles want.
3413static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3414 bool Commuted = false) {
3415 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003416 return false;
3417
Craig Topper1a7700a2012-01-19 08:19:12 +00003418 unsigned NumElems = VT.getVectorNumElements();
3419 unsigned NumLanes = VT.getSizeInBits()/128;
3420 unsigned NumLaneElems = NumElems/NumLanes;
3421
3422 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003423 return false;
3424
3425 // VSHUFPSY divides the resulting vector into 4 chunks.
3426 // The sources are also splitted into 4 chunks, and each destination
3427 // chunk must come from a different source chunk.
3428 //
3429 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3430 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3431 //
3432 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3433 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3434 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003435 // VSHUFPDY divides the resulting vector into 4 chunks.
3436 // The sources are also splitted into 4 chunks, and each destination
3437 // chunk must come from a different source chunk.
3438 //
3439 // SRC1 => X3 X2 X1 X0
3440 // SRC2 => Y3 Y2 Y1 Y0
3441 //
3442 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3443 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003444 unsigned HalfLaneElems = NumLaneElems/2;
3445 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3446 for (unsigned i = 0; i != NumLaneElems; ++i) {
3447 int Idx = Mask[i+l];
3448 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3449 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3450 return false;
3451 // For VSHUFPSY, the mask of the second half must be the same as the
3452 // first but with the appropriate offsets. This works in the same way as
3453 // VPERMILPS works with masks.
3454 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3455 continue;
3456 if (!isUndefOrEqual(Idx, Mask[i]+l))
3457 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003458 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003459 }
3460
3461 return true;
3462}
3463
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003464/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3465/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003466static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003467 if (!VT.is128BitVector())
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003468 return false;
3469
Craig Topper7a9a28b2012-08-12 02:23:29 +00003470 unsigned NumElems = VT.getVectorNumElements();
3471
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003472 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003473 return false;
3474
Evan Cheng2064a2b2006-03-28 06:50:32 +00003475 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003476 return isUndefOrEqual(Mask[0], 6) &&
3477 isUndefOrEqual(Mask[1], 7) &&
3478 isUndefOrEqual(Mask[2], 2) &&
3479 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003480}
3481
Nate Begeman0b10b912009-11-07 23:17:15 +00003482/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3483/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3484/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003485static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003486 if (!VT.is128BitVector())
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003487 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003488
Craig Topper7a9a28b2012-08-12 02:23:29 +00003489 unsigned NumElems = VT.getVectorNumElements();
3490
Nate Begeman0b10b912009-11-07 23:17:15 +00003491 if (NumElems != 4)
3492 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003493
Craig Topperdd637ae2012-02-19 05:41:45 +00003494 return isUndefOrEqual(Mask[0], 2) &&
3495 isUndefOrEqual(Mask[1], 3) &&
3496 isUndefOrEqual(Mask[2], 2) &&
3497 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003498}
3499
Evan Cheng5ced1d82006-04-06 23:23:56 +00003500/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3501/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003502static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003503 if (!VT.is128BitVector())
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003504 return false;
3505
Craig Topperdd637ae2012-02-19 05:41:45 +00003506 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003507
Evan Cheng5ced1d82006-04-06 23:23:56 +00003508 if (NumElems != 2 && NumElems != 4)
3509 return false;
3510
Chad Rosier238ae312012-04-30 17:47:15 +00003511 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003512 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003513 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003514
Chad Rosier238ae312012-04-30 17:47:15 +00003515 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003516 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003517 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003518
3519 return true;
3520}
3521
Nate Begeman0b10b912009-11-07 23:17:15 +00003522/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3523/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003524static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003525 if (!VT.is128BitVector())
3526 return false;
3527
Craig Topperdd637ae2012-02-19 05:41:45 +00003528 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003529
Craig Topper7a9a28b2012-08-12 02:23:29 +00003530 if (NumElems != 2 && NumElems != 4)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003531 return false;
3532
Chad Rosier238ae312012-04-30 17:47:15 +00003533 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003534 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003535 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003536
Chad Rosier238ae312012-04-30 17:47:15 +00003537 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3538 if (!isUndefOrEqual(Mask[i + e], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003539 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003540
3541 return true;
3542}
3543
Elena Demikhovsky15963732012-06-26 08:04:10 +00003544//
3545// Some special combinations that can be optimized.
3546//
3547static
3548SDValue Compact8x32ShuffleNode(ShuffleVectorSDNode *SVOp,
3549 SelectionDAG &DAG) {
3550 EVT VT = SVOp->getValueType(0);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003551 DebugLoc dl = SVOp->getDebugLoc();
3552
3553 if (VT != MVT::v8i32 && VT != MVT::v8f32)
3554 return SDValue();
3555
3556 ArrayRef<int> Mask = SVOp->getMask();
3557
3558 // These are the special masks that may be optimized.
3559 static const int MaskToOptimizeEven[] = {0, 8, 2, 10, 4, 12, 6, 14};
3560 static const int MaskToOptimizeOdd[] = {1, 9, 3, 11, 5, 13, 7, 15};
3561 bool MatchEvenMask = true;
3562 bool MatchOddMask = true;
3563 for (int i=0; i<8; ++i) {
3564 if (!isUndefOrEqual(Mask[i], MaskToOptimizeEven[i]))
3565 MatchEvenMask = false;
3566 if (!isUndefOrEqual(Mask[i], MaskToOptimizeOdd[i]))
3567 MatchOddMask = false;
3568 }
Elena Demikhovsky15963732012-06-26 08:04:10 +00003569
Elena Demikhovsky32510202012-09-04 12:49:02 +00003570 if (!MatchEvenMask && !MatchOddMask)
Elena Demikhovsky15963732012-06-26 08:04:10 +00003571 return SDValue();
Michael Liao471b9172012-10-03 23:43:52 +00003572
Elena Demikhovsky15963732012-06-26 08:04:10 +00003573 SDValue UndefNode = DAG.getNode(ISD::UNDEF, dl, VT);
3574
Elena Demikhovsky32510202012-09-04 12:49:02 +00003575 SDValue Op0 = SVOp->getOperand(0);
3576 SDValue Op1 = SVOp->getOperand(1);
3577
3578 if (MatchEvenMask) {
3579 // Shift the second operand right to 32 bits.
3580 static const int ShiftRightMask[] = {-1, 0, -1, 2, -1, 4, -1, 6 };
3581 Op1 = DAG.getVectorShuffle(VT, dl, Op1, UndefNode, ShiftRightMask);
3582 } else {
3583 // Shift the first operand left to 32 bits.
3584 static const int ShiftLeftMask[] = {1, -1, 3, -1, 5, -1, 7, -1 };
3585 Op0 = DAG.getVectorShuffle(VT, dl, Op0, UndefNode, ShiftLeftMask);
3586 }
3587 static const int BlendMask[] = {0, 9, 2, 11, 4, 13, 6, 15};
3588 return DAG.getVectorShuffle(VT, dl, Op0, Op1, BlendMask);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003589}
3590
Evan Cheng0038e592006-03-28 00:39:58 +00003591/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3592/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003593static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003594 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003595 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003596
3597 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3598 "Unsupported vector type for unpckh");
3599
Craig Topper6347e862011-11-21 06:57:39 +00003600 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003601 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003602 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003603
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003604 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3605 // independently on 128-bit lanes.
3606 unsigned NumLanes = VT.getSizeInBits()/128;
3607 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003608
Craig Topper94438ba2011-12-16 08:06:31 +00003609 for (unsigned l = 0; l != NumLanes; ++l) {
3610 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3611 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003612 i += 2, ++j) {
3613 int BitI = Mask[i];
3614 int BitI1 = Mask[i+1];
3615 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003616 return false;
David Greenea20244d2011-03-02 17:23:43 +00003617 if (V2IsSplat) {
3618 if (!isUndefOrEqual(BitI1, NumElts))
3619 return false;
3620 } else {
3621 if (!isUndefOrEqual(BitI1, j + NumElts))
3622 return false;
3623 }
Evan Cheng39623da2006-04-20 08:58:49 +00003624 }
Evan Cheng0038e592006-03-28 00:39:58 +00003625 }
David Greenea20244d2011-03-02 17:23:43 +00003626
Evan Cheng0038e592006-03-28 00:39:58 +00003627 return true;
3628}
3629
Evan Cheng4fcb9222006-03-28 02:43:26 +00003630/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3631/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003632static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003633 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003634 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003635
3636 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3637 "Unsupported vector type for unpckh");
3638
Craig Topper6347e862011-11-21 06:57:39 +00003639 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003640 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003641 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003642
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003643 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3644 // independently on 128-bit lanes.
3645 unsigned NumLanes = VT.getSizeInBits()/128;
3646 unsigned NumLaneElts = NumElts/NumLanes;
3647
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003648 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003649 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3650 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003651 int BitI = Mask[i];
3652 int BitI1 = Mask[i+1];
3653 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003654 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003655 if (V2IsSplat) {
3656 if (isUndefOrEqual(BitI1, NumElts))
3657 return false;
3658 } else {
3659 if (!isUndefOrEqual(BitI1, j+NumElts))
3660 return false;
3661 }
Evan Cheng39623da2006-04-20 08:58:49 +00003662 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003663 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003664 return true;
3665}
3666
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003667/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3668/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3669/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003670static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003671 bool HasAVX2) {
3672 unsigned NumElts = VT.getVectorNumElements();
3673
3674 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3675 "Unsupported vector type for unpckh");
3676
3677 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3678 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003679 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003680
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003681 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3682 // FIXME: Need a better way to get rid of this, there's no latency difference
3683 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3684 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003685 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003686 return false;
3687
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003688 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3689 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003690 unsigned NumLanes = VT.getSizeInBits()/128;
3691 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003692
Craig Topper94438ba2011-12-16 08:06:31 +00003693 for (unsigned l = 0; l != NumLanes; ++l) {
3694 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3695 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003696 i += 2, ++j) {
3697 int BitI = Mask[i];
3698 int BitI1 = Mask[i+1];
3699
3700 if (!isUndefOrEqual(BitI, j))
3701 return false;
3702 if (!isUndefOrEqual(BitI1, j))
3703 return false;
3704 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003705 }
David Greenea20244d2011-03-02 17:23:43 +00003706
Rafael Espindola15684b22009-04-24 12:40:33 +00003707 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003708}
3709
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003710/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3711/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3712/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003713static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003714 unsigned NumElts = VT.getVectorNumElements();
3715
3716 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3717 "Unsupported vector type for unpckh");
3718
3719 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3720 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003721 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003722
Craig Topper94438ba2011-12-16 08:06:31 +00003723 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3724 // independently on 128-bit lanes.
3725 unsigned NumLanes = VT.getSizeInBits()/128;
3726 unsigned NumLaneElts = NumElts/NumLanes;
3727
3728 for (unsigned l = 0; l != NumLanes; ++l) {
3729 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3730 i != (l+1)*NumLaneElts; i += 2, ++j) {
3731 int BitI = Mask[i];
3732 int BitI1 = Mask[i+1];
3733 if (!isUndefOrEqual(BitI, j))
3734 return false;
3735 if (!isUndefOrEqual(BitI1, j))
3736 return false;
3737 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003738 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003739 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003740}
3741
Evan Cheng017dcc62006-04-21 01:05:10 +00003742/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3743/// specifies a shuffle of elements that is suitable for input to MOVSS,
3744/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003745static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003746 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003747 return false;
Craig Topper7a9a28b2012-08-12 02:23:29 +00003748 if (!VT.is128BitVector())
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003749 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003750
Craig Topperc612d792012-01-02 09:17:37 +00003751 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003752
Nate Begeman9008ca62009-04-27 18:41:29 +00003753 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003754 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003755
Craig Topperc612d792012-01-02 09:17:37 +00003756 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003757 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003758 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003759
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003760 return true;
3761}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003762
Craig Topper70b883b2011-11-28 10:14:51 +00003763/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003764/// as permutations between 128-bit chunks or halves. As an example: this
3765/// shuffle bellow:
3766/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3767/// The first half comes from the second half of V1 and the second half from the
3768/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003769static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003770 if (!HasAVX || !VT.is256BitVector())
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003771 return false;
3772
3773 // The shuffle result is divided into half A and half B. In total the two
3774 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3775 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003776 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003777 bool MatchA = false, MatchB = false;
3778
3779 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003780 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003781 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3782 MatchA = true;
3783 break;
3784 }
3785 }
3786
3787 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003788 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003789 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3790 MatchB = true;
3791 break;
3792 }
3793 }
3794
3795 return MatchA && MatchB;
3796}
3797
Craig Topper70b883b2011-11-28 10:14:51 +00003798/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3799/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003800static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003801 EVT VT = SVOp->getValueType(0);
3802
Craig Topperc612d792012-01-02 09:17:37 +00003803 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003804
Craig Topperc612d792012-01-02 09:17:37 +00003805 unsigned FstHalf = 0, SndHalf = 0;
3806 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003807 if (SVOp->getMaskElt(i) > 0) {
3808 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3809 break;
3810 }
3811 }
Craig Topperc612d792012-01-02 09:17:37 +00003812 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003813 if (SVOp->getMaskElt(i) > 0) {
3814 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3815 break;
3816 }
3817 }
3818
3819 return (FstHalf | (SndHalf << 4));
3820}
3821
Craig Topper70b883b2011-11-28 10:14:51 +00003822/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003823/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3824/// Note that VPERMIL mask matching is different depending whether theunderlying
3825/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3826/// to the same elements of the low, but to the higher half of the source.
3827/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003828/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003829static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003830 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003831 return false;
3832
Craig Topperc612d792012-01-02 09:17:37 +00003833 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003834 // Only match 256-bit with 32/64-bit types
3835 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003836 return false;
3837
Craig Topperc612d792012-01-02 09:17:37 +00003838 unsigned NumLanes = VT.getSizeInBits()/128;
3839 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003840 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003841 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003842 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003843 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003844 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003845 continue;
3846 // VPERMILPS handling
3847 if (Mask[i] < 0)
3848 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003849 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003850 return false;
3851 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003852 }
3853
3854 return true;
3855}
3856
Craig Topper5aaffa82012-02-19 02:53:47 +00003857/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003858/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003859/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003860static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003861 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003862 if (!VT.is128BitVector())
Craig Topper97327dc2012-03-18 22:50:10 +00003863 return false;
Craig Topper7a9a28b2012-08-12 02:23:29 +00003864
3865 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003866 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003867 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003868
Nate Begeman9008ca62009-04-27 18:41:29 +00003869 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003870 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003871
Craig Topperc612d792012-01-02 09:17:37 +00003872 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003873 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3874 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3875 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003876 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003877
Evan Cheng39623da2006-04-20 08:58:49 +00003878 return true;
3879}
3880
Evan Chengd9539472006-04-14 21:59:03 +00003881/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3882/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003883/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003884static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003885 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003886 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003887 return false;
3888
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003889 unsigned NumElems = VT.getVectorNumElements();
3890
3891 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3892 (VT.getSizeInBits() == 256 && NumElems != 8))
3893 return false;
3894
3895 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003896 for (unsigned i = 0; i != NumElems; i += 2)
3897 if (!isUndefOrEqual(Mask[i], i+1) ||
3898 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003899 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003900
3901 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003902}
3903
3904/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3905/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003906/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003907static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003908 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003909 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003910 return false;
3911
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003912 unsigned NumElems = VT.getVectorNumElements();
3913
3914 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3915 (VT.getSizeInBits() == 256 && NumElems != 8))
3916 return false;
3917
3918 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003919 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003920 if (!isUndefOrEqual(Mask[i], i) ||
3921 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003922 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003923
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003924 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003925}
3926
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003927/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3928/// specifies a shuffle of elements that is suitable for input to 256-bit
3929/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003930static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003931 if (!HasAVX || !VT.is256BitVector())
3932 return false;
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003933
Craig Topper7a9a28b2012-08-12 02:23:29 +00003934 unsigned NumElts = VT.getVectorNumElements();
3935 if (NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003936 return false;
3937
Craig Topperc612d792012-01-02 09:17:37 +00003938 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003939 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003940 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003941 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003942 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003943 return false;
3944 return true;
3945}
3946
Evan Cheng0b457f02008-09-25 20:50:48 +00003947/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003948/// specifies a shuffle of elements that is suitable for input to 128-bit
3949/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003950static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003951 if (!VT.is128BitVector())
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003952 return false;
3953
Craig Topperc612d792012-01-02 09:17:37 +00003954 unsigned e = VT.getVectorNumElements() / 2;
3955 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003956 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003957 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003958 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003959 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003960 return false;
3961 return true;
3962}
3963
David Greenec38a03e2011-02-03 15:50:00 +00003964/// isVEXTRACTF128Index - Return true if the specified
3965/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3966/// suitable for input to VEXTRACTF128.
3967bool X86::isVEXTRACTF128Index(SDNode *N) {
3968 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3969 return false;
3970
3971 // The index should be aligned on a 128-bit boundary.
3972 uint64_t Index =
3973 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3974
3975 unsigned VL = N->getValueType(0).getVectorNumElements();
3976 unsigned VBits = N->getValueType(0).getSizeInBits();
3977 unsigned ElSize = VBits / VL;
3978 bool Result = (Index * ElSize) % 128 == 0;
3979
3980 return Result;
3981}
3982
David Greeneccacdc12011-02-04 16:08:29 +00003983/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3984/// operand specifies a subvector insert that is suitable for input to
3985/// VINSERTF128.
3986bool X86::isVINSERTF128Index(SDNode *N) {
3987 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3988 return false;
3989
3990 // The index should be aligned on a 128-bit boundary.
3991 uint64_t Index =
3992 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3993
3994 unsigned VL = N->getValueType(0).getVectorNumElements();
3995 unsigned VBits = N->getValueType(0).getSizeInBits();
3996 unsigned ElSize = VBits / VL;
3997 bool Result = (Index * ElSize) % 128 == 0;
3998
3999 return Result;
4000}
4001
Evan Cheng63d33002006-03-22 08:01:21 +00004002/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004003/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00004004/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00004005static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00004006 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004007
Craig Topper1a7700a2012-01-19 08:19:12 +00004008 assert((VT.is128BitVector() || VT.is256BitVector()) &&
4009 "Unsupported vector type for PSHUF/SHUFP");
4010
4011 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
4012 // independently on 128-bit lanes.
4013 unsigned NumElts = VT.getVectorNumElements();
4014 unsigned NumLanes = VT.getSizeInBits()/128;
4015 unsigned NumLaneElts = NumElts/NumLanes;
4016
4017 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
4018 "Only supports 2 or 4 elements per lane");
4019
4020 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00004021 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00004022 for (unsigned i = 0; i != NumElts; ++i) {
4023 int Elt = N->getMaskElt(i);
4024 if (Elt < 0) continue;
Craig Topper6b28d352012-05-03 07:12:59 +00004025 Elt &= NumLaneElts - 1;
4026 unsigned ShAmt = (i << Shift) % 8;
Craig Topper1a7700a2012-01-19 08:19:12 +00004027 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00004028 }
Craig Topper1a7700a2012-01-19 08:19:12 +00004029
Evan Cheng63d33002006-03-22 08:01:21 +00004030 return Mask;
4031}
4032
Evan Cheng506d3df2006-03-29 23:07:14 +00004033/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004034/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00004035static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00004036 EVT VT = N->getValueType(0);
4037
4038 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4039 "Unsupported vector type for PSHUFHW");
4040
4041 unsigned NumElts = VT.getVectorNumElements();
4042
Evan Cheng506d3df2006-03-29 23:07:14 +00004043 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004044 for (unsigned l = 0; l != NumElts; l += 8) {
4045 // 8 nodes per lane, but we only care about the last 4.
4046 for (unsigned i = 0; i < 4; ++i) {
4047 int Elt = N->getMaskElt(l+i+4);
4048 if (Elt < 0) continue;
4049 Elt &= 0x3; // only 2-bits.
4050 Mask |= Elt << (i * 2);
4051 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004052 }
Craig Topper6b28d352012-05-03 07:12:59 +00004053
Evan Cheng506d3df2006-03-29 23:07:14 +00004054 return Mask;
4055}
4056
4057/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004058/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00004059static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00004060 EVT VT = N->getValueType(0);
4061
4062 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4063 "Unsupported vector type for PSHUFHW");
4064
4065 unsigned NumElts = VT.getVectorNumElements();
4066
Evan Cheng506d3df2006-03-29 23:07:14 +00004067 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004068 for (unsigned l = 0; l != NumElts; l += 8) {
4069 // 8 nodes per lane, but we only care about the first 4.
4070 for (unsigned i = 0; i < 4; ++i) {
4071 int Elt = N->getMaskElt(l+i);
4072 if (Elt < 0) continue;
4073 Elt &= 0x3; // only 2-bits
4074 Mask |= Elt << (i * 2);
4075 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004076 }
Craig Topper6b28d352012-05-03 07:12:59 +00004077
Evan Cheng506d3df2006-03-29 23:07:14 +00004078 return Mask;
4079}
4080
Nate Begemana09008b2009-10-19 02:17:23 +00004081/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4082/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004083static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
4084 EVT VT = SVOp->getValueType(0);
4085 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004086
Craig Topper0e2037b2012-01-20 05:53:00 +00004087 unsigned NumElts = VT.getVectorNumElements();
4088 unsigned NumLanes = VT.getSizeInBits()/128;
4089 unsigned NumLaneElts = NumElts/NumLanes;
4090
4091 int Val = 0;
4092 unsigned i;
4093 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004094 Val = SVOp->getMaskElt(i);
4095 if (Val >= 0)
4096 break;
4097 }
Craig Topper0e2037b2012-01-20 05:53:00 +00004098 if (Val >= (int)NumElts)
4099 Val -= NumElts - NumLaneElts;
4100
Eli Friedman63f8dde2011-07-25 21:36:45 +00004101 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004102 return (Val - i) * EltSize;
4103}
4104
David Greenec38a03e2011-02-03 15:50:00 +00004105/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4106/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4107/// instructions.
4108unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4109 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4110 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4111
4112 uint64_t Index =
4113 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4114
4115 EVT VecVT = N->getOperand(0).getValueType();
4116 EVT ElVT = VecVT.getVectorElementType();
4117
4118 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004119 return Index / NumElemsPerChunk;
4120}
4121
David Greeneccacdc12011-02-04 16:08:29 +00004122/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4123/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4124/// instructions.
4125unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4126 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4127 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4128
4129 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004130 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004131
4132 EVT VecVT = N->getValueType(0);
4133 EVT ElVT = VecVT.getVectorElementType();
4134
4135 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004136 return Index / NumElemsPerChunk;
4137}
4138
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004139/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
4140/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
4141/// Handles 256-bit.
4142static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
4143 EVT VT = N->getValueType(0);
4144
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004145 unsigned NumElts = VT.getVectorNumElements();
4146
Craig Topper095c5282012-04-15 23:48:57 +00004147 assert((VT.is256BitVector() && NumElts == 4) &&
4148 "Unsupported vector type for VPERMQ/VPERMPD");
4149
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004150 unsigned Mask = 0;
4151 for (unsigned i = 0; i != NumElts; ++i) {
4152 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00004153 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004154 continue;
4155 Mask |= Elt << (i*2);
4156 }
4157
4158 return Mask;
4159}
Evan Cheng37b73872009-07-30 08:33:02 +00004160/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4161/// constant +0.0.
4162bool X86::isZeroNode(SDValue Elt) {
4163 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004164 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004165 (isa<ConstantFPSDNode>(Elt) &&
4166 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4167}
4168
Nate Begeman9008ca62009-04-27 18:41:29 +00004169/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4170/// their permute mask.
4171static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4172 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004173 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004174 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004175 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004176
Nate Begeman5a5ca152009-04-29 05:20:52 +00004177 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00004178 int Idx = SVOp->getMaskElt(i);
4179 if (Idx >= 0) {
4180 if (Idx < (int)NumElems)
4181 Idx += NumElems;
4182 else
4183 Idx -= NumElems;
4184 }
4185 MaskVec.push_back(Idx);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004186 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004187 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4188 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004189}
4190
Evan Cheng533a0aa2006-04-19 20:35:22 +00004191/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4192/// match movhlps. The lower half elements should come from upper half of
4193/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004194/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004195static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004196 if (!VT.is128BitVector())
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004197 return false;
4198 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004199 return false;
4200 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004201 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004202 return false;
4203 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004204 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004205 return false;
4206 return true;
4207}
4208
Evan Cheng5ced1d82006-04-06 23:23:56 +00004209/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004210/// is promoted to a vector. It also returns the LoadSDNode by reference if
4211/// required.
4212static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004213 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4214 return false;
4215 N = N->getOperand(0).getNode();
4216 if (!ISD::isNON_EXTLoad(N))
4217 return false;
4218 if (LD)
4219 *LD = cast<LoadSDNode>(N);
4220 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004221}
4222
Dan Gohman65fd6562011-11-03 21:49:52 +00004223// Test whether the given value is a vector value which will be legalized
4224// into a load.
4225static bool WillBeConstantPoolLoad(SDNode *N) {
4226 if (N->getOpcode() != ISD::BUILD_VECTOR)
4227 return false;
4228
4229 // Check for any non-constant elements.
4230 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4231 switch (N->getOperand(i).getNode()->getOpcode()) {
4232 case ISD::UNDEF:
4233 case ISD::ConstantFP:
4234 case ISD::Constant:
4235 break;
4236 default:
4237 return false;
4238 }
4239
4240 // Vectors of all-zeros and all-ones are materialized with special
4241 // instructions rather than being loaded.
4242 return !ISD::isBuildVectorAllZeros(N) &&
4243 !ISD::isBuildVectorAllOnes(N);
4244}
4245
Evan Cheng533a0aa2006-04-19 20:35:22 +00004246/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4247/// match movlp{s|d}. The lower half elements should come from lower half of
4248/// V1 (and in order), and the upper half elements should come from the upper
4249/// half of V2 (and in order). And since V1 will become the source of the
4250/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004251static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004252 ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004253 if (!VT.is128BitVector())
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004254 return false;
4255
Evan Cheng466685d2006-10-09 20:57:25 +00004256 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004257 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004258 // Is V2 is a vector load, don't do this transformation. We will try to use
4259 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004260 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004261 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004262
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004263 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004264
Evan Cheng533a0aa2006-04-19 20:35:22 +00004265 if (NumElems != 2 && NumElems != 4)
4266 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004267 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004268 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004269 return false;
Chad Rosier238ae312012-04-30 17:47:15 +00004270 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004271 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004272 return false;
4273 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004274}
4275
Evan Cheng39623da2006-04-20 08:58:49 +00004276/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4277/// all the same.
4278static bool isSplatVector(SDNode *N) {
4279 if (N->getOpcode() != ISD::BUILD_VECTOR)
4280 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004281
Dan Gohman475871a2008-07-27 21:46:04 +00004282 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004283 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4284 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004285 return false;
4286 return true;
4287}
4288
Evan Cheng213d2cf2007-05-17 18:45:50 +00004289/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004290/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004291/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004292static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004293 SDValue V1 = N->getOperand(0);
4294 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004295 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4296 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004297 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004298 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004299 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004300 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4301 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004302 if (Opc != ISD::BUILD_VECTOR ||
4303 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004304 return false;
4305 } else if (Idx >= 0) {
4306 unsigned Opc = V1.getOpcode();
4307 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4308 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004309 if (Opc != ISD::BUILD_VECTOR ||
4310 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004311 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004312 }
4313 }
4314 return true;
4315}
4316
4317/// getZeroVector - Returns a vector of specified type with all zero elements.
4318///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004319static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004320 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004321 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004322 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004323
Dale Johannesen0488fb62010-09-30 23:57:10 +00004324 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004325 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004326 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004327 if (Size == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004328 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004329 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4330 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4331 } else { // SSE1
4332 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4333 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4334 }
Craig Topper9d352402012-04-23 07:24:41 +00004335 } else if (Size == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004336 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004337 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4338 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4339 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4340 } else {
4341 // 256-bit logic and arithmetic instructions in AVX are all
4342 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4343 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4344 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4345 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4346 }
Craig Topper9d352402012-04-23 07:24:41 +00004347 } else
4348 llvm_unreachable("Unexpected vector type");
4349
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004350 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004351}
4352
Chris Lattner8a594482007-11-25 00:24:49 +00004353/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004354/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4355/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4356/// Then bitcast to their original type, ensuring they get CSE'd.
4357static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4358 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004359 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004360 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004361
Owen Anderson825b72b2009-08-11 20:47:22 +00004362 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004363 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004364 if (Size == 256) {
Craig Topper745a86b2011-11-19 22:34:59 +00004365 if (HasAVX2) { // AVX2
4366 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4367 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4368 } else { // AVX
4369 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004370 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004371 }
Craig Topper9d352402012-04-23 07:24:41 +00004372 } else if (Size == 128) {
Craig Topper745a86b2011-11-19 22:34:59 +00004373 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004374 } else
4375 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004376
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004377 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004378}
4379
Evan Cheng39623da2006-04-20 08:58:49 +00004380/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4381/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004382static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004383 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004384 if (Mask[i] > (int)NumElems) {
4385 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004386 }
Evan Cheng39623da2006-04-20 08:58:49 +00004387 }
Evan Cheng39623da2006-04-20 08:58:49 +00004388}
4389
Evan Cheng017dcc62006-04-21 01:05:10 +00004390/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4391/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004392static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004393 SDValue V2) {
4394 unsigned NumElems = VT.getVectorNumElements();
4395 SmallVector<int, 8> Mask;
4396 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004397 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004398 Mask.push_back(i);
4399 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004400}
4401
Nate Begeman9008ca62009-04-27 18:41:29 +00004402/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004403static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004404 SDValue V2) {
4405 unsigned NumElems = VT.getVectorNumElements();
4406 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004407 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004408 Mask.push_back(i);
4409 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004410 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004411 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004412}
4413
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004414/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004415static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004416 SDValue V2) {
4417 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004418 SmallVector<int, 8> Mask;
Chad Rosier238ae312012-04-30 17:47:15 +00004419 for (unsigned i = 0, Half = NumElems/2; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004420 Mask.push_back(i + Half);
4421 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004422 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004423 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004424}
4425
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004426// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004427// a generic shuffle instruction because the target has no such instructions.
4428// Generate shuffles which repeat i16 and i8 several times until they can be
4429// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004430static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004431 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004432 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004433 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004434
Nate Begeman9008ca62009-04-27 18:41:29 +00004435 while (NumElems > 4) {
4436 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004437 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004438 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004439 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004440 EltNo -= NumElems/2;
4441 }
4442 NumElems >>= 1;
4443 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004444 return V;
4445}
Eric Christopherfd179292009-08-27 18:07:15 +00004446
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004447/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4448static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4449 EVT VT = V.getValueType();
4450 DebugLoc dl = V.getDebugLoc();
Craig Topper9d352402012-04-23 07:24:41 +00004451 unsigned Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004452
Craig Topper9d352402012-04-23 07:24:41 +00004453 if (Size == 128) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004454 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004455 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004456 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4457 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004458 } else if (Size == 256) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004459 // To use VPERMILPS to splat scalars, the second half of indicies must
4460 // refer to the higher part, which is a duplication of the lower one,
4461 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004462 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4463 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004464
4465 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4466 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4467 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004468 } else
4469 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004470
4471 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4472}
4473
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004474/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004475static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4476 EVT SrcVT = SV->getValueType(0);
4477 SDValue V1 = SV->getOperand(0);
4478 DebugLoc dl = SV->getDebugLoc();
4479
4480 int EltNo = SV->getSplatIndex();
4481 int NumElems = SrcVT.getVectorNumElements();
4482 unsigned Size = SrcVT.getSizeInBits();
4483
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004484 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4485 "Unknown how to promote splat for type");
4486
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004487 // Extract the 128-bit part containing the splat element and update
4488 // the splat element index when it refers to the higher register.
4489 if (Size == 256) {
Craig Topper7d1e3dc2012-04-30 05:17:10 +00004490 V1 = Extract128BitVector(V1, EltNo, DAG, dl);
4491 if (EltNo >= NumElems/2)
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004492 EltNo -= NumElems/2;
4493 }
4494
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004495 // All i16 and i8 vector types can't be used directly by a generic shuffle
4496 // instruction because the target has no such instruction. Generate shuffles
4497 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004498 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004499 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004500 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004501 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004502
4503 // Recreate the 256-bit vector and place the same 128-bit vector
4504 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004505 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004506 if (Size == 256) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004507 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004508 }
4509
4510 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004511}
4512
Evan Chengba05f722006-04-21 23:03:30 +00004513/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004514/// vector of zero or undef vector. This produces a shuffle where the low
4515/// element of V2 is swizzled into the zero/undef vector, landing at element
4516/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004517static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004518 bool IsZero,
4519 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004520 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004521 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004522 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004523 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004524 unsigned NumElems = VT.getVectorNumElements();
4525 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004526 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004527 // If this is the insertion idx, put the low elt of V2 here.
4528 MaskVec.push_back(i == Idx ? NumElems : i);
4529 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004530}
4531
Craig Toppera1ffc682012-03-20 06:42:26 +00004532/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4533/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004534/// Sets IsUnary to true if only uses one source.
Craig Topperd978c542012-05-06 19:46:21 +00004535static bool getTargetShuffleMask(SDNode *N, MVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004536 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004537 unsigned NumElems = VT.getVectorNumElements();
4538 SDValue ImmN;
4539
Craig Topper89f4e662012-03-20 07:17:59 +00004540 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004541 switch(N->getOpcode()) {
4542 case X86ISD::SHUFP:
4543 ImmN = N->getOperand(N->getNumOperands()-1);
4544 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4545 break;
4546 case X86ISD::UNPCKH:
4547 DecodeUNPCKHMask(VT, Mask);
4548 break;
4549 case X86ISD::UNPCKL:
4550 DecodeUNPCKLMask(VT, Mask);
4551 break;
4552 case X86ISD::MOVHLPS:
4553 DecodeMOVHLPSMask(NumElems, Mask);
4554 break;
4555 case X86ISD::MOVLHPS:
4556 DecodeMOVLHPSMask(NumElems, Mask);
4557 break;
4558 case X86ISD::PSHUFD:
4559 case X86ISD::VPERMILP:
4560 ImmN = N->getOperand(N->getNumOperands()-1);
4561 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004562 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004563 break;
4564 case X86ISD::PSHUFHW:
4565 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004566 DecodePSHUFHWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004567 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004568 break;
4569 case X86ISD::PSHUFLW:
4570 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004571 DecodePSHUFLWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004572 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004573 break;
Craig Topperbdcbcb32012-05-06 18:54:26 +00004574 case X86ISD::VPERMI:
4575 ImmN = N->getOperand(N->getNumOperands()-1);
4576 DecodeVPERMMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4577 IsUnary = true;
4578 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004579 case X86ISD::MOVSS:
4580 case X86ISD::MOVSD: {
4581 // The index 0 always comes from the first element of the second source,
4582 // this is why MOVSS and MOVSD are used in the first place. The other
4583 // elements come from the other positions of the first source vector
4584 Mask.push_back(NumElems);
4585 for (unsigned i = 1; i != NumElems; ++i) {
4586 Mask.push_back(i);
4587 }
4588 break;
4589 }
4590 case X86ISD::VPERM2X128:
4591 ImmN = N->getOperand(N->getNumOperands()-1);
4592 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004593 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004594 break;
4595 case X86ISD::MOVDDUP:
4596 case X86ISD::MOVLHPD:
4597 case X86ISD::MOVLPD:
4598 case X86ISD::MOVLPS:
4599 case X86ISD::MOVSHDUP:
4600 case X86ISD::MOVSLDUP:
4601 case X86ISD::PALIGN:
4602 // Not yet implemented
4603 return false;
4604 default: llvm_unreachable("unknown target shuffle node");
4605 }
4606
4607 return true;
4608}
4609
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004610/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4611/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004612static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004613 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004614 if (Depth == 6)
4615 return SDValue(); // Limit search depth.
4616
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004617 SDValue V = SDValue(N, 0);
4618 EVT VT = V.getValueType();
4619 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004620
4621 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4622 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004623 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004624
Craig Topper3d092db2012-03-21 02:14:01 +00004625 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004626 return DAG.getUNDEF(VT.getVectorElementType());
4627
Craig Topperd156dc12012-02-06 07:17:51 +00004628 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004629 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4630 : SV->getOperand(1);
4631 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004632 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004633
4634 // Recurse into target specific vector shuffles to find scalars.
4635 if (isTargetShuffle(Opcode)) {
Craig Topperd978c542012-05-06 19:46:21 +00004636 MVT ShufVT = V.getValueType().getSimpleVT();
4637 unsigned NumElems = ShufVT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004638 SmallVector<int, 16> ShuffleMask;
Craig Topper89f4e662012-03-20 07:17:59 +00004639 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004640
Craig Topperd978c542012-05-06 19:46:21 +00004641 if (!getTargetShuffleMask(N, ShufVT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004642 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004643
Craig Topper3d092db2012-03-21 02:14:01 +00004644 int Elt = ShuffleMask[Index];
4645 if (Elt < 0)
Craig Topperd978c542012-05-06 19:46:21 +00004646 return DAG.getUNDEF(ShufVT.getVectorElementType());
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004647
Craig Topper3d092db2012-03-21 02:14:01 +00004648 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd978c542012-05-06 19:46:21 +00004649 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004650 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004651 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004652 }
4653
4654 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004655 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004656 V = V.getOperand(0);
4657 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004658 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004659
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004660 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004661 return SDValue();
4662 }
4663
4664 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4665 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004666 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004667
4668 if (V.getOpcode() == ISD::BUILD_VECTOR)
4669 return V.getOperand(Index);
4670
4671 return SDValue();
4672}
4673
4674/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4675/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004676/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004677static
Craig Topper3d092db2012-03-21 02:14:01 +00004678unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004679 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004680 unsigned i;
4681 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004682 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004683 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004684 if (!(Elt.getNode() &&
4685 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4686 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004687 }
4688
4689 return i;
4690}
4691
Craig Topper3d092db2012-03-21 02:14:01 +00004692/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4693/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004694/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4695static
Craig Topper3d092db2012-03-21 02:14:01 +00004696bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4697 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4698 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004699 bool SeenV1 = false;
4700 bool SeenV2 = false;
4701
Craig Topper3d092db2012-03-21 02:14:01 +00004702 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004703 int Idx = SVOp->getMaskElt(i);
4704 // Ignore undef indicies
4705 if (Idx < 0)
4706 continue;
4707
Craig Topper3d092db2012-03-21 02:14:01 +00004708 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004709 SeenV1 = true;
4710 else
4711 SeenV2 = true;
4712
4713 // Only accept consecutive elements from the same vector
4714 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4715 return false;
4716 }
4717
4718 OpNum = SeenV1 ? 0 : 1;
4719 return true;
4720}
4721
4722/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4723/// logical left shift of a vector.
4724static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4725 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4726 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4727 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4728 false /* check zeros from right */, DAG);
4729 unsigned OpSrc;
4730
4731 if (!NumZeros)
4732 return false;
4733
4734 // Considering the elements in the mask that are not consecutive zeros,
4735 // check if they consecutively come from only one of the source vectors.
4736 //
4737 // V1 = {X, A, B, C} 0
4738 // \ \ \ /
4739 // vector_shuffle V1, V2 <1, 2, 3, X>
4740 //
4741 if (!isShuffleMaskConsecutive(SVOp,
4742 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004743 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004744 NumZeros, // Where to start looking in the src vector
4745 NumElems, // Number of elements in vector
4746 OpSrc)) // Which source operand ?
4747 return false;
4748
4749 isLeft = false;
4750 ShAmt = NumZeros;
4751 ShVal = SVOp->getOperand(OpSrc);
4752 return true;
4753}
4754
4755/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4756/// logical left shift of a vector.
4757static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4758 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4759 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4760 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4761 true /* check zeros from left */, DAG);
4762 unsigned OpSrc;
4763
4764 if (!NumZeros)
4765 return false;
4766
4767 // Considering the elements in the mask that are not consecutive zeros,
4768 // check if they consecutively come from only one of the source vectors.
4769 //
4770 // 0 { A, B, X, X } = V2
4771 // / \ / /
4772 // vector_shuffle V1, V2 <X, X, 4, 5>
4773 //
4774 if (!isShuffleMaskConsecutive(SVOp,
4775 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004776 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004777 0, // Where to start looking in the src vector
4778 NumElems, // Number of elements in vector
4779 OpSrc)) // Which source operand ?
4780 return false;
4781
4782 isLeft = true;
4783 ShAmt = NumZeros;
4784 ShVal = SVOp->getOperand(OpSrc);
4785 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004786}
4787
4788/// isVectorShift - Returns true if the shuffle can be implemented as a
4789/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004790static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004791 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004792 // Although the logic below support any bitwidth size, there are no
4793 // shift instructions which handle more than 128-bit vectors.
Craig Topper7a9a28b2012-08-12 02:23:29 +00004794 if (!SVOp->getValueType(0).is128BitVector())
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004795 return false;
4796
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004797 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4798 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4799 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004800
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004801 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004802}
4803
Evan Chengc78d3b42006-04-24 18:01:45 +00004804/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4805///
Dan Gohman475871a2008-07-27 21:46:04 +00004806static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004807 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004808 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004809 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004810 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004811 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004812 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004813
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004814 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004815 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004816 bool First = true;
4817 for (unsigned i = 0; i < 16; ++i) {
4818 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4819 if (ThisIsNonZero && First) {
4820 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004821 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004822 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004823 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004824 First = false;
4825 }
4826
4827 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004828 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004829 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4830 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004831 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004832 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004833 }
4834 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004835 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4836 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4837 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004838 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004839 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004840 } else
4841 ThisElt = LastElt;
4842
Gabor Greifba36cb52008-08-28 21:40:38 +00004843 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004844 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004845 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004846 }
4847 }
4848
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004849 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004850}
4851
Bill Wendlinga348c562007-03-22 18:42:45 +00004852/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004853///
Dan Gohman475871a2008-07-27 21:46:04 +00004854static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004855 unsigned NumNonZero, unsigned NumZero,
4856 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004857 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004858 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004859 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004860 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004861
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004862 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004863 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004864 bool First = true;
4865 for (unsigned i = 0; i < 8; ++i) {
4866 bool isNonZero = (NonZeros & (1 << i)) != 0;
4867 if (isNonZero) {
4868 if (First) {
4869 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004870 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004871 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004872 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004873 First = false;
4874 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004875 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004876 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004877 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004878 }
4879 }
4880
4881 return V;
4882}
4883
Evan Chengf26ffe92008-05-29 08:22:04 +00004884/// getVShift - Return a vector logical shift node.
4885///
Owen Andersone50ed302009-08-10 22:56:29 +00004886static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004887 unsigned NumBits, SelectionDAG &DAG,
4888 const TargetLowering &TLI, DebugLoc dl) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004889 assert(VT.is128BitVector() && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004890 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004891 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004892 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4893 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004894 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004895 DAG.getConstant(NumBits,
4896 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004897}
4898
Dan Gohman475871a2008-07-27 21:46:04 +00004899SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004900X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004901 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004902
Evan Chengc3630942009-12-09 21:00:30 +00004903 // Check if the scalar load can be widened into a vector load. And if
4904 // the address is "base + cst" see if the cst can be "absorbed" into
4905 // the shuffle mask.
4906 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4907 SDValue Ptr = LD->getBasePtr();
4908 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4909 return SDValue();
4910 EVT PVT = LD->getValueType(0);
4911 if (PVT != MVT::i32 && PVT != MVT::f32)
4912 return SDValue();
4913
4914 int FI = -1;
4915 int64_t Offset = 0;
4916 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4917 FI = FINode->getIndex();
4918 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004919 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004920 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4921 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4922 Offset = Ptr.getConstantOperandVal(1);
4923 Ptr = Ptr.getOperand(0);
4924 } else {
4925 return SDValue();
4926 }
4927
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004928 // FIXME: 256-bit vector instructions don't require a strict alignment,
4929 // improve this code to support it better.
4930 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004931 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004932 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004933 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004934 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004935 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004936 // Can't change the alignment. FIXME: It's possible to compute
4937 // the exact stack offset and reference FI + adjust offset instead.
4938 // If someone *really* cares about this. That's the way to implement it.
4939 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004940 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004941 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004942 }
4943 }
4944
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004945 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004946 // Ptr + (Offset & ~15).
4947 if (Offset < 0)
4948 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004949 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004950 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004951 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004952 if (StartOffset)
4953 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4954 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4955
4956 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00004957 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004958
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004959 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4960 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004961 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004962 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004963
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004964 SmallVector<int, 8> Mask;
Craig Topper66ddd152012-04-27 22:54:43 +00004965 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004966 Mask.push_back(EltNo);
4967
Craig Toppercc3000632012-01-30 07:50:31 +00004968 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004969 }
4970
4971 return SDValue();
4972}
4973
Michael J. Spencerec38de22010-10-10 22:04:20 +00004974/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4975/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004976/// load which has the same value as a build_vector whose operands are 'elts'.
4977///
4978/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004979///
Nate Begeman1449f292010-03-24 22:19:06 +00004980/// FIXME: we'd also like to handle the case where the last elements are zero
4981/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4982/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004983static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004984 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004985 EVT EltVT = VT.getVectorElementType();
4986 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004987
Nate Begemanfdea31a2010-03-24 20:49:50 +00004988 LoadSDNode *LDBase = NULL;
4989 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004990
Nate Begeman1449f292010-03-24 22:19:06 +00004991 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004992 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004993 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004994 for (unsigned i = 0; i < NumElems; ++i) {
4995 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004996
Nate Begemanfdea31a2010-03-24 20:49:50 +00004997 if (!Elt.getNode() ||
4998 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4999 return SDValue();
5000 if (!LDBase) {
5001 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
5002 return SDValue();
5003 LDBase = cast<LoadSDNode>(Elt.getNode());
5004 LastLoadedElt = i;
5005 continue;
5006 }
5007 if (Elt.getOpcode() == ISD::UNDEF)
5008 continue;
5009
5010 LoadSDNode *LD = cast<LoadSDNode>(Elt);
5011 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
5012 return SDValue();
5013 LastLoadedElt = i;
5014 }
Nate Begeman1449f292010-03-24 22:19:06 +00005015
5016 // If we have found an entire vector of loads and undefs, then return a large
5017 // load of the entire vector width starting at the base pointer. If we found
5018 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005019 if (LastLoadedElt == NumElems - 1) {
5020 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00005021 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005022 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005023 LDBase->isVolatile(), LDBase->isNonTemporal(),
5024 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00005025 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005026 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00005027 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005028 LDBase->isInvariant(), LDBase->getAlignment());
Craig Topper69947b92012-04-23 06:57:04 +00005029 }
5030 if (NumElems == 4 && LastLoadedElt == 1 &&
5031 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005032 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
5033 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00005034 SDValue ResNode =
5035 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
5036 LDBase->getPointerInfo(),
5037 LDBase->getAlignment(),
5038 false/*isVolatile*/, true/*ReadMem*/,
5039 false/*WriteMem*/);
Manman Ren2b7a2e82012-08-31 23:16:57 +00005040
5041 // Make sure the newly-created LOAD is in the same position as LDBase in
5042 // terms of dependency. We create a TokenFactor for LDBase and ResNode, and
5043 // update uses of LDBase's output chain to use the TokenFactor.
5044 if (LDBase->hasAnyUseOfValue(1)) {
5045 SDValue NewChain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
5046 SDValue(LDBase, 1), SDValue(ResNode.getNode(), 1));
5047 DAG.ReplaceAllUsesOfValueWith(SDValue(LDBase, 1), NewChain);
5048 DAG.UpdateNodeOperands(NewChain.getNode(), SDValue(LDBase, 1),
5049 SDValue(ResNode.getNode(), 1));
5050 }
5051
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005052 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00005053 }
5054 return SDValue();
5055}
5056
Nadav Rotem9d68b062012-04-08 12:54:54 +00005057/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
5058/// to generate a splat value for the following cases:
5059/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005060/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00005061/// a scalar load, or a constant.
5062/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005063/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00005064SDValue
Craig Topper55b24052012-09-11 06:15:32 +00005065X86TargetLowering::LowerVectorBroadcast(SDValue Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00005066 if (!Subtarget->hasAVX())
5067 return SDValue();
5068
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005069 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00005070 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005071
Craig Topper5da8a802012-05-04 05:49:51 +00005072 assert((VT.is128BitVector() || VT.is256BitVector()) &&
5073 "Unsupported vector type for broadcast.");
5074
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005075 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005076 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005077
Nadav Rotem9d68b062012-04-08 12:54:54 +00005078 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005079 default:
5080 // Unknown pattern found.
5081 return SDValue();
5082
5083 case ISD::BUILD_VECTOR: {
5084 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005085 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005086 return SDValue();
5087
Nadav Rotem9d68b062012-04-08 12:54:54 +00005088 Ld = Op.getOperand(0);
5089 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
5090 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005091
5092 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005093 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005094 // Constants may have multiple users.
5095 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005096 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005097 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005098 }
5099
5100 case ISD::VECTOR_SHUFFLE: {
5101 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5102
5103 // Shuffles must have a splat mask where the first element is
5104 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005105 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005106 return SDValue();
5107
5108 SDValue Sc = Op.getOperand(0);
Nadav Rotemb88e8dd2012-05-10 12:50:02 +00005109 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR &&
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005110 Sc.getOpcode() != ISD::BUILD_VECTOR) {
5111
5112 if (!Subtarget->hasAVX2())
5113 return SDValue();
5114
5115 // Use the register form of the broadcast instruction available on AVX2.
5116 if (VT.is256BitVector())
5117 Sc = Extract128BitVector(Sc, 0, DAG, dl);
5118 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Sc);
5119 }
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005120
5121 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005122 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00005123 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005124
5125 // The scalar_to_vector node and the suspected
5126 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005127 // Constants may have multiple users.
5128 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005129 return SDValue();
5130 break;
5131 }
5132 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005133
Craig Topper7a9a28b2012-08-12 02:23:29 +00005134 bool Is256 = VT.is256BitVector();
Nadav Rotem9d68b062012-04-08 12:54:54 +00005135
5136 // Handle the broadcasting a single constant scalar from the constant pool
5137 // into a vector. On Sandybridge it is still better to load a constant vector
5138 // from the constant pool and not to broadcast it from a scalar.
5139 if (ConstSplatVal && Subtarget->hasAVX2()) {
5140 EVT CVT = Ld.getValueType();
5141 assert(!CVT.isVector() && "Must not broadcast a vector type");
5142 unsigned ScalarSize = CVT.getSizeInBits();
5143
Craig Topper5da8a802012-05-04 05:49:51 +00005144 if (ScalarSize == 32 || (Is256 && ScalarSize == 64)) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005145 const Constant *C = 0;
5146 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
5147 C = CI->getConstantIntValue();
5148 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
5149 C = CF->getConstantFPValue();
5150
5151 assert(C && "Invalid constant type");
5152
Nadav Rotem154819d2012-04-09 07:45:58 +00005153 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00005154 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00005155 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Craig Topper6643d9c2012-05-04 06:18:33 +00005156 MachinePointerInfo::getConstantPool(),
5157 false, false, false, Alignment);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005158
Nadav Rotem9d68b062012-04-08 12:54:54 +00005159 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5160 }
5161 }
5162
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005163 bool IsLoad = ISD::isNormalLoad(Ld.getNode());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005164 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5165
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005166 // Handle AVX2 in-register broadcasts.
5167 if (!IsLoad && Subtarget->hasAVX2() &&
5168 (ScalarSize == 32 || (Is256 && ScalarSize == 64)))
5169 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5170
5171 // The scalar source must be a normal load.
5172 if (!IsLoad)
5173 return SDValue();
5174
Craig Topper5da8a802012-05-04 05:49:51 +00005175 if (ScalarSize == 32 || (Is256 && ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005176 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005177
Craig Toppera9376332012-01-10 08:23:59 +00005178 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
Craig Topper5da8a802012-05-04 05:49:51 +00005179 // double since there is no vbroadcastsd xmm
Craig Toppera9376332012-01-10 08:23:59 +00005180 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
Craig Topper5da8a802012-05-04 05:49:51 +00005181 if (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64)
Nadav Rotem9d68b062012-04-08 12:54:54 +00005182 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005183 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005184
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005185 // Unsupported broadcast.
5186 return SDValue();
5187}
5188
Evan Chengc3630942009-12-09 21:00:30 +00005189SDValue
Michael Liaofacace82012-10-19 17:15:18 +00005190X86TargetLowering::buildFromShuffleMostly(SDValue Op, SelectionDAG &DAG) const {
5191 EVT VT = Op.getValueType();
5192
5193 // Skip if insert_vec_elt is not supported.
5194 if (!isOperationLegalOrCustom(ISD::INSERT_VECTOR_ELT, VT))
5195 return SDValue();
5196
5197 DebugLoc DL = Op.getDebugLoc();
5198 unsigned NumElems = Op.getNumOperands();
5199
5200 SDValue VecIn1;
5201 SDValue VecIn2;
5202 SmallVector<unsigned, 4> InsertIndices;
5203 SmallVector<int, 8> Mask(NumElems, -1);
5204
5205 for (unsigned i = 0; i != NumElems; ++i) {
5206 unsigned Opc = Op.getOperand(i).getOpcode();
5207
5208 if (Opc == ISD::UNDEF)
5209 continue;
5210
5211 if (Opc != ISD::EXTRACT_VECTOR_ELT) {
5212 // Quit if more than 1 elements need inserting.
5213 if (InsertIndices.size() > 1)
5214 return SDValue();
5215
5216 InsertIndices.push_back(i);
5217 continue;
5218 }
5219
5220 SDValue ExtractedFromVec = Op.getOperand(i).getOperand(0);
5221 SDValue ExtIdx = Op.getOperand(i).getOperand(1);
5222
5223 // Quit if extracted from vector of different type.
5224 if (ExtractedFromVec.getValueType() != VT)
5225 return SDValue();
5226
5227 // Quit if non-constant index.
5228 if (!isa<ConstantSDNode>(ExtIdx))
5229 return SDValue();
5230
5231 if (VecIn1.getNode() == 0)
5232 VecIn1 = ExtractedFromVec;
5233 else if (VecIn1 != ExtractedFromVec) {
5234 if (VecIn2.getNode() == 0)
5235 VecIn2 = ExtractedFromVec;
5236 else if (VecIn2 != ExtractedFromVec)
5237 // Quit if more than 2 vectors to shuffle
5238 return SDValue();
5239 }
5240
5241 unsigned Idx = cast<ConstantSDNode>(ExtIdx)->getZExtValue();
5242
5243 if (ExtractedFromVec == VecIn1)
5244 Mask[i] = Idx;
5245 else if (ExtractedFromVec == VecIn2)
5246 Mask[i] = Idx + NumElems;
5247 }
5248
5249 if (VecIn1.getNode() == 0)
5250 return SDValue();
5251
5252 VecIn2 = VecIn2.getNode() ? VecIn2 : DAG.getUNDEF(VT);
5253 SDValue NV = DAG.getVectorShuffle(VT, DL, VecIn1, VecIn2, &Mask[0]);
5254 for (unsigned i = 0, e = InsertIndices.size(); i != e; ++i) {
5255 unsigned Idx = InsertIndices[i];
5256 NV = DAG.getNode(ISD::INSERT_VECTOR_ELT, DL, VT, NV, Op.getOperand(Idx),
5257 DAG.getIntPtrConstant(Idx));
5258 }
5259
5260 return NV;
5261}
5262
5263SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005264X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005265 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005266
David Greenef125a292011-02-08 19:04:41 +00005267 EVT VT = Op.getValueType();
5268 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005269 unsigned NumElems = Op.getNumOperands();
5270
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005271 // Vectors containing all zeros can be matched by pxor and xorps later
5272 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5273 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5274 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005275 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005276 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005277
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005278 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005279 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005280
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005281 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005282 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5283 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005284 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005285 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005286 return Op;
5287
Craig Topper07a27622012-01-22 03:07:48 +00005288 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005289 }
5290
Nadav Rotem154819d2012-04-09 07:45:58 +00005291 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005292 if (Broadcast.getNode())
5293 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005294
Owen Andersone50ed302009-08-10 22:56:29 +00005295 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005296
Evan Cheng0db9fe62006-04-25 20:13:52 +00005297 unsigned NumZero = 0;
5298 unsigned NumNonZero = 0;
5299 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005300 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005301 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005302 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005303 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005304 if (Elt.getOpcode() == ISD::UNDEF)
5305 continue;
5306 Values.insert(Elt);
5307 if (Elt.getOpcode() != ISD::Constant &&
5308 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005309 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005310 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005311 NumZero++;
5312 else {
5313 NonZeros |= (1 << i);
5314 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005315 }
5316 }
5317
Chris Lattner97a2a562010-08-26 05:24:29 +00005318 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5319 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005320 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005321
Chris Lattner67f453a2008-03-09 05:42:06 +00005322 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005323 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005324 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005325 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005326
Chris Lattner62098042008-03-09 01:05:04 +00005327 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5328 // the value are obviously zero, truncate the value to i32 and do the
5329 // insertion that way. Only do this if the value is non-constant or if the
5330 // value is a constant being inserted into element 0. It is cheaper to do
5331 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005332 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005333 (!IsAllConstants || Idx == 0)) {
5334 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005335 // Handle SSE only.
5336 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5337 EVT VecVT = MVT::v4i32;
5338 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005339
Chris Lattner62098042008-03-09 01:05:04 +00005340 // Truncate the value (which may itself be a constant) to i32, and
5341 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005342 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005343 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005344 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005345
Chris Lattner62098042008-03-09 01:05:04 +00005346 // Now we have our 32-bit value zero extended in the low element of
5347 // a vector. If Idx != 0, swizzle it into place.
5348 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005349 SmallVector<int, 4> Mask;
5350 Mask.push_back(Idx);
5351 for (unsigned i = 1; i != VecElts; ++i)
5352 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005353 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005354 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005355 }
Craig Topper07a27622012-01-22 03:07:48 +00005356 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005357 }
5358 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005359
Chris Lattner19f79692008-03-08 22:59:52 +00005360 // If we have a constant or non-constant insertion into the low element of
5361 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5362 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005363 // depending on what the source datatype is.
5364 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005365 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005366 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005367
5368 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005369 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00005370 if (VT.is256BitVector()) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005371 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005372 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5373 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005374 }
Craig Topper7a9a28b2012-08-12 02:23:29 +00005375 assert(VT.is128BitVector() && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005376 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5377 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005378 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005379 }
5380
5381 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005382 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005383 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper7a9a28b2012-08-12 02:23:29 +00005384 if (VT.is256BitVector()) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005385 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005386 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005387 } else {
Craig Topper7a9a28b2012-08-12 02:23:29 +00005388 assert(VT.is128BitVector() && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005389 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005390 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005391 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005392 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005393 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005394
5395 // Is it a vector logical left shift?
5396 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005397 X86::isZeroNode(Op.getOperand(0)) &&
5398 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005399 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005400 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005401 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005402 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005403 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005404 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005405
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005406 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005407 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005408
Chris Lattner19f79692008-03-08 22:59:52 +00005409 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5410 // is a non-constant being inserted into an element other than the low one,
5411 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5412 // movd/movss) to move this into the low element, then shuffle it into
5413 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005414 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005415 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005416
Evan Cheng0db9fe62006-04-25 20:13:52 +00005417 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005418 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005419 SmallVector<int, 8> MaskVec;
Craig Topper31a207a2012-05-04 06:39:13 +00005420 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005421 MaskVec.push_back(i == Idx ? 0 : 1);
5422 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005423 }
5424 }
5425
Chris Lattner67f453a2008-03-09 05:42:06 +00005426 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005427 if (Values.size() == 1) {
5428 if (EVTBits == 32) {
5429 // Instead of a shuffle like this:
5430 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5431 // Check if it's possible to issue this instead.
5432 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5433 unsigned Idx = CountTrailingZeros_32(NonZeros);
5434 SDValue Item = Op.getOperand(Idx);
5435 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5436 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5437 }
Dan Gohman475871a2008-07-27 21:46:04 +00005438 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005439 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005440
Dan Gohmana3941172007-07-24 22:55:08 +00005441 // A vector full of immediates; various special cases are already
5442 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005443 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005444 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005445
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005446 // For AVX-length vectors, build the individual 128-bit pieces and use
5447 // shuffles to put them in place.
Craig Topper7a9a28b2012-08-12 02:23:29 +00005448 if (VT.is256BitVector()) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005449 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005450 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005451 V.push_back(Op.getOperand(i));
5452
5453 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5454
5455 // Build both the lower and upper subvector.
5456 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5457 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5458 NumElems/2);
5459
5460 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005461 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005462 }
5463
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005464 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005465 if (EVTBits == 64) {
5466 if (NumNonZero == 1) {
5467 // One half is zero or undef.
5468 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005469 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005470 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005471 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005472 }
Dan Gohman475871a2008-07-27 21:46:04 +00005473 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005474 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005475
5476 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005477 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005478 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005479 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005480 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005481 }
5482
Bill Wendling826f36f2007-03-28 00:57:11 +00005483 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005484 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005485 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005486 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005487 }
5488
5489 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005490 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005491 if (NumElems == 4 && NumZero > 0) {
5492 for (unsigned i = 0; i < 4; ++i) {
5493 bool isZero = !(NonZeros & (1 << i));
5494 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005495 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005496 else
Dale Johannesenace16102009-02-03 19:33:06 +00005497 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005498 }
5499
5500 for (unsigned i = 0; i < 2; ++i) {
5501 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5502 default: break;
5503 case 0:
5504 V[i] = V[i*2]; // Must be a zero vector.
5505 break;
5506 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005507 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005508 break;
5509 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005510 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005511 break;
5512 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005513 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005514 break;
5515 }
5516 }
5517
Benjamin Kramer9c683542012-01-30 15:16:21 +00005518 bool Reverse1 = (NonZeros & 0x3) == 2;
5519 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5520 int MaskVec[] = {
5521 Reverse1 ? 1 : 0,
5522 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005523 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5524 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005525 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005526 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005527 }
5528
Craig Topper7a9a28b2012-08-12 02:23:29 +00005529 if (Values.size() > 1 && VT.is128BitVector()) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005530 // Check for a build vector of consecutive loads.
5531 for (unsigned i = 0; i < NumElems; ++i)
5532 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005533
Nate Begemanfdea31a2010-03-24 20:49:50 +00005534 // Check for elements which are consecutive loads.
5535 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5536 if (LD.getNode())
5537 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005538
Michael Liaofacace82012-10-19 17:15:18 +00005539 // Check for a build vector from mostly shuffle plus few inserting.
5540 SDValue Sh = buildFromShuffleMostly(Op, DAG);
5541 if (Sh.getNode())
5542 return Sh;
5543
Michael J. Spencerec38de22010-10-10 22:04:20 +00005544 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005545 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005546 SDValue Result;
5547 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5548 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5549 else
5550 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005551
Chris Lattner24faf612010-08-28 17:59:08 +00005552 for (unsigned i = 1; i < NumElems; ++i) {
5553 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5554 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005555 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005556 }
5557 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005558 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005559
Chris Lattner6e80e442010-08-28 17:15:43 +00005560 // Otherwise, expand into a number of unpckl*, start by extending each of
5561 // our (non-undef) elements to the full vector width with the element in the
5562 // bottom slot of the vector (which generates no code for SSE).
5563 for (unsigned i = 0; i < NumElems; ++i) {
5564 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5565 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5566 else
5567 V[i] = DAG.getUNDEF(VT);
5568 }
5569
5570 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005571 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5572 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5573 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005574 unsigned EltStride = NumElems >> 1;
5575 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005576 for (unsigned i = 0; i < EltStride; ++i) {
5577 // If V[i+EltStride] is undef and this is the first round of mixing,
5578 // then it is safe to just drop this shuffle: V[i] is already in the
5579 // right place, the one element (since it's the first round) being
5580 // inserted as undef can be dropped. This isn't safe for successive
5581 // rounds because they will permute elements within both vectors.
5582 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5583 EltStride == NumElems/2)
5584 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005585
Chris Lattner6e80e442010-08-28 17:15:43 +00005586 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005587 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005588 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005589 }
5590 return V[0];
5591 }
Dan Gohman475871a2008-07-27 21:46:04 +00005592 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005593}
5594
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005595// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5596// to create 256-bit vectors from two other 128-bit ones.
5597static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5598 DebugLoc dl = Op.getDebugLoc();
5599 EVT ResVT = Op.getValueType();
5600
Craig Topper7a9a28b2012-08-12 02:23:29 +00005601 assert(ResVT.is256BitVector() && "Value type must be 256-bit wide");
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005602
5603 SDValue V1 = Op.getOperand(0);
5604 SDValue V2 = Op.getOperand(1);
5605 unsigned NumElems = ResVT.getVectorNumElements();
5606
Craig Topper4c7972d2012-04-22 18:15:59 +00005607 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005608}
5609
Craig Topper55b24052012-09-11 06:15:32 +00005610static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005611 assert(Op.getNumOperands() == 2);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005612
5613 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5614 // from two other 128-bit ones.
5615 return LowerAVXCONCAT_VECTORS(Op, DAG);
5616}
5617
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005618// Try to lower a shuffle node into a simple blend instruction.
Craig Topper55b24052012-09-11 06:15:32 +00005619static SDValue
5620LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
5621 const X86Subtarget *Subtarget, SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005622 SDValue V1 = SVOp->getOperand(0);
5623 SDValue V2 = SVOp->getOperand(1);
5624 DebugLoc dl = SVOp->getDebugLoc();
Craig Topper708e44f2012-04-23 07:36:33 +00005625 MVT VT = SVOp->getValueType(0).getSimpleVT();
Craig Topper1842ba02012-04-23 06:38:28 +00005626 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005627
Nadav Roteme6113782012-04-11 06:40:27 +00005628 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005629 return SDValue();
5630
Craig Topper1842ba02012-04-23 06:38:28 +00005631 unsigned ISDNo = 0;
Nadav Roteme6113782012-04-11 06:40:27 +00005632 MVT OpTy;
5633
Craig Topper708e44f2012-04-23 07:36:33 +00005634 switch (VT.SimpleTy) {
Nadav Roteme6113782012-04-11 06:40:27 +00005635 default: return SDValue();
5636 case MVT::v8i16:
Craig Topper1842ba02012-04-23 06:38:28 +00005637 ISDNo = X86ISD::BLENDPW;
5638 OpTy = MVT::v8i16;
5639 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005640 case MVT::v4i32:
5641 case MVT::v4f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005642 ISDNo = X86ISD::BLENDPS;
5643 OpTy = MVT::v4f32;
5644 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005645 case MVT::v2i64:
5646 case MVT::v2f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005647 ISDNo = X86ISD::BLENDPD;
5648 OpTy = MVT::v2f64;
5649 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005650 case MVT::v8i32:
5651 case MVT::v8f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005652 if (!Subtarget->hasAVX())
5653 return SDValue();
5654 ISDNo = X86ISD::BLENDPS;
5655 OpTy = MVT::v8f32;
5656 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005657 case MVT::v4i64:
5658 case MVT::v4f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005659 if (!Subtarget->hasAVX())
5660 return SDValue();
5661 ISDNo = X86ISD::BLENDPD;
5662 OpTy = MVT::v4f64;
5663 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005664 }
5665 assert(ISDNo && "Invalid Op Number");
5666
5667 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005668
Craig Topper1842ba02012-04-23 06:38:28 +00005669 for (unsigned i = 0; i != NumElems; ++i) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005670 int EltIdx = SVOp->getMaskElt(i);
Craig Topper1842ba02012-04-23 06:38:28 +00005671 if (EltIdx == (int)i || EltIdx < 0)
Nadav Roteme6113782012-04-11 06:40:27 +00005672 MaskVals |= (1<<i);
Craig Topper1842ba02012-04-23 06:38:28 +00005673 else if (EltIdx == (int)(i + NumElems))
Nadav Roteme6113782012-04-11 06:40:27 +00005674 continue; // Bit is set to zero;
Craig Topper1842ba02012-04-23 06:38:28 +00005675 else
5676 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005677 }
5678
Nadav Roteme6113782012-04-11 06:40:27 +00005679 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5680 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5681 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5682 DAG.getConstant(MaskVals, MVT::i32));
5683 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005684}
5685
Nate Begemanb9a47b82009-02-23 08:49:38 +00005686// v8i16 shuffles - Prefer shuffles in the following order:
5687// 1. [all] pshuflw, pshufhw, optional move
5688// 2. [ssse3] 1 x pshufb
5689// 3. [ssse3] 2 x pshufb + 1 x por
5690// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Craig Topper55b24052012-09-11 06:15:32 +00005691static SDValue
5692LowerVECTOR_SHUFFLEv8i16(SDValue Op, const X86Subtarget *Subtarget,
5693 SelectionDAG &DAG) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005694 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005695 SDValue V1 = SVOp->getOperand(0);
5696 SDValue V2 = SVOp->getOperand(1);
5697 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005698 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005699
Nate Begemanb9a47b82009-02-23 08:49:38 +00005700 // Determine if more than 1 of the words in each of the low and high quadwords
5701 // of the result come from the same quadword of one of the two inputs. Undef
5702 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005703 unsigned LoQuad[] = { 0, 0, 0, 0 };
5704 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005705 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005706 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005707 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005708 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005709 MaskVals.push_back(EltIdx);
5710 if (EltIdx < 0) {
5711 ++Quad[0];
5712 ++Quad[1];
5713 ++Quad[2];
5714 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005715 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005716 }
5717 ++Quad[EltIdx / 4];
5718 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005719 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005720
Nate Begemanb9a47b82009-02-23 08:49:38 +00005721 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005722 unsigned MaxQuad = 1;
5723 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005724 if (LoQuad[i] > MaxQuad) {
5725 BestLoQuad = i;
5726 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005727 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005728 }
5729
Nate Begemanb9a47b82009-02-23 08:49:38 +00005730 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005731 MaxQuad = 1;
5732 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005733 if (HiQuad[i] > MaxQuad) {
5734 BestHiQuad = i;
5735 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005736 }
5737 }
5738
Nate Begemanb9a47b82009-02-23 08:49:38 +00005739 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005740 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005741 // single pshufb instruction is necessary. If There are more than 2 input
5742 // quads, disable the next transformation since it does not help SSSE3.
5743 bool V1Used = InputQuads[0] || InputQuads[1];
5744 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005745 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005746 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005747 BestLoQuad = InputQuads[0] ? 0 : 1;
5748 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005749 }
5750 if (InputQuads.count() > 2) {
5751 BestLoQuad = -1;
5752 BestHiQuad = -1;
5753 }
5754 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005755
Nate Begemanb9a47b82009-02-23 08:49:38 +00005756 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5757 // the shuffle mask. If a quad is scored as -1, that means that it contains
5758 // words from all 4 input quadwords.
5759 SDValue NewV;
5760 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005761 int MaskV[] = {
5762 BestLoQuad < 0 ? 0 : BestLoQuad,
5763 BestHiQuad < 0 ? 1 : BestHiQuad
5764 };
Eric Christopherfd179292009-08-27 18:07:15 +00005765 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005766 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5767 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5768 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005769
Nate Begemanb9a47b82009-02-23 08:49:38 +00005770 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5771 // source words for the shuffle, to aid later transformations.
5772 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005773 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005774 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005775 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005776 if (idx != (int)i)
5777 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005778 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005779 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005780 AllWordsInNewV = false;
5781 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005782 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005783
Nate Begemanb9a47b82009-02-23 08:49:38 +00005784 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5785 if (AllWordsInNewV) {
5786 for (int i = 0; i != 8; ++i) {
5787 int idx = MaskVals[i];
5788 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005789 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005790 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005791 if ((idx != i) && idx < 4)
5792 pshufhw = false;
5793 if ((idx != i) && idx > 3)
5794 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005795 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005796 V1 = NewV;
5797 V2Used = false;
5798 BestLoQuad = 0;
5799 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005800 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005801
Nate Begemanb9a47b82009-02-23 08:49:38 +00005802 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5803 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005804 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005805 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5806 unsigned TargetMask = 0;
5807 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005808 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005809 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5810 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5811 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005812 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005813 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005814 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005815 }
Eric Christopherfd179292009-08-27 18:07:15 +00005816
Nate Begemanb9a47b82009-02-23 08:49:38 +00005817 // If we have SSSE3, and all words of the result are from 1 input vector,
5818 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5819 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005820 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005821 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005822
Nate Begemanb9a47b82009-02-23 08:49:38 +00005823 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005824 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005825 // mask, and elements that come from V1 in the V2 mask, so that the two
5826 // results can be OR'd together.
5827 bool TwoInputs = V1Used && V2Used;
5828 for (unsigned i = 0; i != 8; ++i) {
5829 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005830 int Idx0 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx;
5831 int Idx1 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx+1;
5832 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5833 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005834 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005835 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005836 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005837 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005838 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005839 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005840 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005841
Nate Begemanb9a47b82009-02-23 08:49:38 +00005842 // Calculate the shuffle mask for the second input, shuffle it, and
5843 // OR it with the first shuffled input.
5844 pshufbMask.clear();
5845 for (unsigned i = 0; i != 8; ++i) {
5846 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005847 int Idx0 = (EltIdx < 16) ? 0x80 : EltIdx - 16;
5848 int Idx1 = (EltIdx < 16) ? 0x80 : EltIdx - 15;
5849 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5850 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005851 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005852 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005853 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005854 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005855 MVT::v16i8, &pshufbMask[0], 16));
5856 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005857 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005858 }
5859
5860 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5861 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005862 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005863 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005864 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005865 for (int i = 0; i != 4; ++i) {
5866 int idx = MaskVals[i];
5867 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005868 InOrder.set(i);
5869 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005870 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005871 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005872 }
5873 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005874 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005875 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005876
Craig Topperdd637ae2012-02-19 05:41:45 +00005877 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5878 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005879 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005880 NewV.getOperand(0),
5881 getShufflePSHUFLWImmediate(SVOp), DAG);
5882 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005883 }
Eric Christopherfd179292009-08-27 18:07:15 +00005884
Nate Begemanb9a47b82009-02-23 08:49:38 +00005885 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5886 // and update MaskVals with the new element order.
5887 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005888 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005889 for (unsigned i = 4; i != 8; ++i) {
5890 int idx = MaskVals[i];
5891 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005892 InOrder.set(i);
5893 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005894 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005895 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005896 }
5897 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005898 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005899 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005900
Craig Topperdd637ae2012-02-19 05:41:45 +00005901 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5902 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005903 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005904 NewV.getOperand(0),
5905 getShufflePSHUFHWImmediate(SVOp), DAG);
5906 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005907 }
Eric Christopherfd179292009-08-27 18:07:15 +00005908
Nate Begemanb9a47b82009-02-23 08:49:38 +00005909 // In case BestHi & BestLo were both -1, which means each quadword has a word
5910 // from each of the four input quadwords, calculate the InOrder bitvector now
5911 // before falling through to the insert/extract cleanup.
5912 if (BestLoQuad == -1 && BestHiQuad == -1) {
5913 NewV = V1;
5914 for (int i = 0; i != 8; ++i)
5915 if (MaskVals[i] < 0 || MaskVals[i] == i)
5916 InOrder.set(i);
5917 }
Eric Christopherfd179292009-08-27 18:07:15 +00005918
Nate Begemanb9a47b82009-02-23 08:49:38 +00005919 // The other elements are put in the right place using pextrw and pinsrw.
5920 for (unsigned i = 0; i != 8; ++i) {
5921 if (InOrder[i])
5922 continue;
5923 int EltIdx = MaskVals[i];
5924 if (EltIdx < 0)
5925 continue;
Craig Topper6643d9c2012-05-04 06:18:33 +00005926 SDValue ExtOp = (EltIdx < 8) ?
5927 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
5928 DAG.getIntPtrConstant(EltIdx)) :
5929 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005930 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005931 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005932 DAG.getIntPtrConstant(i));
5933 }
5934 return NewV;
5935}
5936
5937// v16i8 shuffles - Prefer shuffles in the following order:
5938// 1. [ssse3] 1 x pshufb
5939// 2. [ssse3] 2 x pshufb + 1 x por
5940// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5941static
Nate Begeman9008ca62009-04-27 18:41:29 +00005942SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005943 SelectionDAG &DAG,
5944 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005945 SDValue V1 = SVOp->getOperand(0);
5946 SDValue V2 = SVOp->getOperand(1);
5947 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005948 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005949
Nate Begemanb9a47b82009-02-23 08:49:38 +00005950 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005951 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005952 // present, fall back to case 3.
Eric Christopherfd179292009-08-27 18:07:15 +00005953
Nate Begemanb9a47b82009-02-23 08:49:38 +00005954 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005955 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005956 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005957
Nate Begemanb9a47b82009-02-23 08:49:38 +00005958 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005959 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005960 //
5961 // Otherwise, we have elements from both input vectors, and must zero out
5962 // elements that come from V2 in the first mask, and V1 in the second mask
5963 // so that we can OR them together.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005964 for (unsigned i = 0; i != 16; ++i) {
5965 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005966 if (EltIdx < 0 || EltIdx >= 16)
5967 EltIdx = 0x80;
Owen Anderson825b72b2009-08-11 20:47:22 +00005968 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005969 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005970 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005971 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005972 MVT::v16i8, &pshufbMask[0], 16));
Michael Liao265bcb12012-08-31 20:12:31 +00005973
5974 // As PSHUFB will zero elements with negative indices, it's safe to ignore
5975 // the 2nd operand if it's undefined or zero.
5976 if (V2.getOpcode() == ISD::UNDEF ||
5977 ISD::isBuildVectorAllZeros(V2.getNode()))
Nate Begemanb9a47b82009-02-23 08:49:38 +00005978 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005979
Nate Begemanb9a47b82009-02-23 08:49:38 +00005980 // Calculate the shuffle mask for the second input, shuffle it, and
5981 // OR it with the first shuffled input.
5982 pshufbMask.clear();
5983 for (unsigned i = 0; i != 16; ++i) {
5984 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005985 EltIdx = (EltIdx < 16) ? 0x80 : EltIdx - 16;
Craig Topper85b9e562012-05-22 06:09:38 +00005986 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005987 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005988 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005989 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005990 MVT::v16i8, &pshufbMask[0], 16));
5991 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005992 }
Eric Christopherfd179292009-08-27 18:07:15 +00005993
Nate Begemanb9a47b82009-02-23 08:49:38 +00005994 // No SSSE3 - Calculate in place words and then fix all out of place words
5995 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5996 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005997 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5998 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Craig Topperb82b5ab2012-05-18 06:42:06 +00005999 SDValue NewV = V1;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006000 for (int i = 0; i != 8; ++i) {
6001 int Elt0 = MaskVals[i*2];
6002 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00006003
Nate Begemanb9a47b82009-02-23 08:49:38 +00006004 // This word of the result is all undef, skip it.
6005 if (Elt0 < 0 && Elt1 < 0)
6006 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00006007
Nate Begemanb9a47b82009-02-23 08:49:38 +00006008 // This word of the result is already in the correct place, skip it.
Craig Topperb82b5ab2012-05-18 06:42:06 +00006009 if ((Elt0 == i*2) && (Elt1 == i*2+1))
Nate Begemanb9a47b82009-02-23 08:49:38 +00006010 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00006011
Nate Begemanb9a47b82009-02-23 08:49:38 +00006012 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
6013 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
6014 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00006015
6016 // If Elt0 and Elt1 are defined, are consecutive, and can be load
6017 // using a single extract together, load it and store it.
6018 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006019 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00006020 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00006021 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00006022 DAG.getIntPtrConstant(i));
6023 continue;
6024 }
6025
Nate Begemanb9a47b82009-02-23 08:49:38 +00006026 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00006027 // source byte is not also odd, shift the extracted word left 8 bits
6028 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00006029 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006030 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006031 DAG.getIntPtrConstant(Elt1 / 2));
6032 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006033 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00006034 DAG.getConstant(8,
6035 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00006036 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006037 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
6038 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006039 }
6040 // If Elt0 is defined, extract it from the appropriate source. If the
6041 // source byte is not also even, shift the extracted word right 8 bits. If
6042 // Elt1 was also defined, OR the extracted values together before
6043 // inserting them in the result.
6044 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006045 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006046 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
6047 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006048 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00006049 DAG.getConstant(8,
6050 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00006051 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006052 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
6053 DAG.getConstant(0x00FF, MVT::i16));
6054 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00006055 : InsElt0;
6056 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006057 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006058 DAG.getIntPtrConstant(i));
6059 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006060 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00006061}
6062
Elena Demikhovsky41789462012-09-06 12:42:01 +00006063// v32i8 shuffles - Translate to VPSHUFB if possible.
6064static
6065SDValue LowerVECTOR_SHUFFLEv32i8(ShuffleVectorSDNode *SVOp,
Craig Topper55b24052012-09-11 06:15:32 +00006066 const X86Subtarget *Subtarget,
6067 SelectionDAG &DAG) {
Elena Demikhovsky41789462012-09-06 12:42:01 +00006068 EVT VT = SVOp->getValueType(0);
6069 SDValue V1 = SVOp->getOperand(0);
6070 SDValue V2 = SVOp->getOperand(1);
6071 DebugLoc dl = SVOp->getDebugLoc();
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006072 SmallVector<int, 32> MaskVals(SVOp->getMask().begin(), SVOp->getMask().end());
Elena Demikhovsky41789462012-09-06 12:42:01 +00006073
6074 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006075 bool V1IsAllZero = ISD::isBuildVectorAllZeros(V1.getNode());
6076 bool V2IsAllZero = ISD::isBuildVectorAllZeros(V2.getNode());
Elena Demikhovsky41789462012-09-06 12:42:01 +00006077
Michael Liao471b9172012-10-03 23:43:52 +00006078 // VPSHUFB may be generated if
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006079 // (1) one of input vector is undefined or zeroinitializer.
6080 // The mask value 0x80 puts 0 in the corresponding slot of the vector.
6081 // And (2) the mask indexes don't cross the 128-bit lane.
Craig Topper55b24052012-09-11 06:15:32 +00006082 if (VT != MVT::v32i8 || !Subtarget->hasAVX2() ||
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006083 (!V2IsUndef && !V2IsAllZero && !V1IsAllZero))
Elena Demikhovsky41789462012-09-06 12:42:01 +00006084 return SDValue();
6085
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006086 if (V1IsAllZero && !V2IsAllZero) {
6087 CommuteVectorShuffleMask(MaskVals, 32);
6088 V1 = V2;
6089 }
6090 SmallVector<SDValue, 32> pshufbMask;
Elena Demikhovsky41789462012-09-06 12:42:01 +00006091 for (unsigned i = 0; i != 32; i++) {
6092 int EltIdx = MaskVals[i];
6093 if (EltIdx < 0 || EltIdx >= 32)
6094 EltIdx = 0x80;
6095 else {
6096 if ((EltIdx >= 16 && i < 16) || (EltIdx < 16 && i >= 16))
6097 // Cross lane is not allowed.
6098 return SDValue();
6099 EltIdx &= 0xf;
6100 }
6101 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
6102 }
6103 return DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, V1,
6104 DAG.getNode(ISD::BUILD_VECTOR, dl,
6105 MVT::v32i8, &pshufbMask[0], 32));
6106}
6107
Evan Cheng7a831ce2007-12-15 03:00:47 +00006108/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006109/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00006110/// done when every pair / quad of shuffle mask elements point to elements in
6111/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006112/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00006113static
Nate Begeman9008ca62009-04-27 18:41:29 +00006114SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006115 SelectionDAG &DAG, DebugLoc dl) {
Craig Topper11ac1f82012-05-04 04:08:44 +00006116 MVT VT = SVOp->getValueType(0).getSimpleVT();
Nate Begeman9008ca62009-04-27 18:41:29 +00006117 unsigned NumElems = VT.getVectorNumElements();
Craig Topper11ac1f82012-05-04 04:08:44 +00006118 MVT NewVT;
6119 unsigned Scale;
6120 switch (VT.SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00006121 default: llvm_unreachable("Unexpected!");
Craig Topperf3640d72012-05-04 04:44:49 +00006122 case MVT::v4f32: NewVT = MVT::v2f64; Scale = 2; break;
6123 case MVT::v4i32: NewVT = MVT::v2i64; Scale = 2; break;
6124 case MVT::v8i16: NewVT = MVT::v4i32; Scale = 2; break;
6125 case MVT::v16i8: NewVT = MVT::v4i32; Scale = 4; break;
6126 case MVT::v16i16: NewVT = MVT::v8i32; Scale = 2; break;
6127 case MVT::v32i8: NewVT = MVT::v8i32; Scale = 4; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00006128 }
6129
Nate Begeman9008ca62009-04-27 18:41:29 +00006130 SmallVector<int, 8> MaskVec;
Craig Topper11ac1f82012-05-04 04:08:44 +00006131 for (unsigned i = 0; i != NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006132 int StartIdx = -1;
Craig Topper11ac1f82012-05-04 04:08:44 +00006133 for (unsigned j = 0; j != Scale; ++j) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006134 int EltIdx = SVOp->getMaskElt(i+j);
6135 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00006136 continue;
Craig Topper11ac1f82012-05-04 04:08:44 +00006137 if (StartIdx < 0)
6138 StartIdx = (EltIdx / Scale);
6139 if (EltIdx != (int)(StartIdx*Scale + j))
Dan Gohman475871a2008-07-27 21:46:04 +00006140 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006141 }
Craig Topper11ac1f82012-05-04 04:08:44 +00006142 MaskVec.push_back(StartIdx);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006143 }
6144
Craig Topper11ac1f82012-05-04 04:08:44 +00006145 SDValue V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(0));
6146 SDValue V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(1));
Nate Begeman9008ca62009-04-27 18:41:29 +00006147 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006148}
6149
Evan Chengd880b972008-05-09 21:53:03 +00006150/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00006151///
Owen Andersone50ed302009-08-10 22:56:29 +00006152static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00006153 SDValue SrcOp, SelectionDAG &DAG,
6154 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006155 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006156 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00006157 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00006158 LD = dyn_cast<LoadSDNode>(SrcOp);
6159 if (!LD) {
6160 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
6161 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00006162 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00006163 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00006164 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006165 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00006166 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006167 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00006168 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006169 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006170 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
6171 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
6172 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00006173 SrcOp.getOperand(0)
6174 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006175 }
6176 }
6177 }
6178
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006179 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006180 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006181 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00006182 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006183}
6184
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006185/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6186/// which could not be matched by any known target speficic shuffle
6187static SDValue
6188LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Elena Demikhovsky15963732012-06-26 08:04:10 +00006189
6190 SDValue NewOp = Compact8x32ShuffleNode(SVOp, DAG);
6191 if (NewOp.getNode())
6192 return NewOp;
6193
Craig Topper8f35c132012-01-20 09:29:03 +00006194 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006195
Craig Topper8f35c132012-01-20 09:29:03 +00006196 unsigned NumElems = VT.getVectorNumElements();
6197 unsigned NumLaneElems = NumElems / 2;
6198
Craig Topper8f35c132012-01-20 09:29:03 +00006199 DebugLoc dl = SVOp->getDebugLoc();
6200 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00006201 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
Craig Topper8ae97ba2012-05-21 06:40:16 +00006202 SDValue Output[2];
Craig Topper8f35c132012-01-20 09:29:03 +00006203
Craig Topper9a2b6e12012-04-06 07:45:23 +00006204 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00006205 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006206 // Build a shuffle mask for the output, discovering on the fly which
6207 // input vectors to use as shuffle operands (recorded in InputUsed).
6208 // If building a suitable shuffle vector proves too hard, then bail
Craig Topper8ae97ba2012-05-21 06:40:16 +00006209 // out with UseBuildVector set.
6210 bool UseBuildVector = false;
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00006211 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00006212 unsigned LaneStart = l * NumLaneElems;
6213 for (unsigned i = 0; i != NumLaneElems; ++i) {
6214 // The mask element. This indexes into the input.
6215 int Idx = SVOp->getMaskElt(i+LaneStart);
6216 if (Idx < 0) {
6217 // the mask element does not index into any input vector.
6218 Mask.push_back(-1);
6219 continue;
6220 }
Craig Topper8f35c132012-01-20 09:29:03 +00006221
Craig Topper9a2b6e12012-04-06 07:45:23 +00006222 // The input vector this mask element indexes into.
6223 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006224
Craig Topper9a2b6e12012-04-06 07:45:23 +00006225 // Turn the index into an offset from the start of the input vector.
6226 Idx -= Input * NumLaneElems;
6227
6228 // Find or create a shuffle vector operand to hold this input.
6229 unsigned OpNo;
6230 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6231 if (InputUsed[OpNo] == Input)
6232 // This input vector is already an operand.
6233 break;
6234 if (InputUsed[OpNo] < 0) {
6235 // Create a new operand for this input vector.
6236 InputUsed[OpNo] = Input;
6237 break;
6238 }
6239 }
6240
6241 if (OpNo >= array_lengthof(InputUsed)) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00006242 // More than two input vectors used! Give up on trying to create a
6243 // shuffle vector. Insert all elements into a BUILD_VECTOR instead.
6244 UseBuildVector = true;
6245 break;
Craig Topper9a2b6e12012-04-06 07:45:23 +00006246 }
6247
6248 // Add the mask index for the new shuffle vector.
6249 Mask.push_back(Idx + OpNo * NumLaneElems);
6250 }
6251
Craig Topper8ae97ba2012-05-21 06:40:16 +00006252 if (UseBuildVector) {
6253 SmallVector<SDValue, 16> SVOps;
6254 for (unsigned i = 0; i != NumLaneElems; ++i) {
6255 // The mask element. This indexes into the input.
6256 int Idx = SVOp->getMaskElt(i+LaneStart);
6257 if (Idx < 0) {
6258 SVOps.push_back(DAG.getUNDEF(EltVT));
6259 continue;
6260 }
6261
6262 // The input vector this mask element indexes into.
6263 int Input = Idx / NumElems;
6264
6265 // Turn the index into an offset from the start of the input vector.
6266 Idx -= Input * NumElems;
6267
6268 // Extract the vector element by hand.
6269 SVOps.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
6270 SVOp->getOperand(Input),
6271 DAG.getIntPtrConstant(Idx)));
6272 }
6273
6274 // Construct the output using a BUILD_VECTOR.
6275 Output[l] = DAG.getNode(ISD::BUILD_VECTOR, dl, NVT, &SVOps[0],
6276 SVOps.size());
6277 } else if (InputUsed[0] < 0) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006278 // No input vectors were used! The result is undefined.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006279 Output[l] = DAG.getUNDEF(NVT);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006280 } else {
6281 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006282 (InputUsed[0] % 2) * NumLaneElems,
6283 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006284 // If only one input was used, use an undefined vector for the other.
6285 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6286 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006287 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006288 // At least one input vector was used. Create a new shuffle vector.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006289 Output[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006290 }
6291
6292 Mask.clear();
6293 }
Craig Topper8f35c132012-01-20 09:29:03 +00006294
6295 // Concatenate the result back
Craig Topper8ae97ba2012-05-21 06:40:16 +00006296 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Output[0], Output[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006297}
6298
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006299/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6300/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006301static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006302LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006303 SDValue V1 = SVOp->getOperand(0);
6304 SDValue V2 = SVOp->getOperand(1);
6305 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006306 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006307
Craig Topper7a9a28b2012-08-12 02:23:29 +00006308 assert(VT.is128BitVector() && "Unsupported vector size");
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006309
Benjamin Kramer9c683542012-01-30 15:16:21 +00006310 std::pair<int, int> Locs[4];
6311 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006312 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006313
Evan Chengace3c172008-07-22 21:13:36 +00006314 unsigned NumHi = 0;
6315 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006316 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006317 int Idx = PermMask[i];
6318 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006319 Locs[i] = std::make_pair(-1, -1);
6320 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006321 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6322 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006323 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006324 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006325 NumLo++;
6326 } else {
6327 Locs[i] = std::make_pair(1, NumHi);
6328 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006329 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006330 NumHi++;
6331 }
6332 }
6333 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006334
Evan Chengace3c172008-07-22 21:13:36 +00006335 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006336 // If no more than two elements come from either vector. This can be
6337 // implemented with two shuffles. First shuffle gather the elements.
6338 // The second shuffle, which takes the first shuffle as both of its
6339 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006340 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006341
Benjamin Kramer9c683542012-01-30 15:16:21 +00006342 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006343
Benjamin Kramer9c683542012-01-30 15:16:21 +00006344 for (unsigned i = 0; i != 4; ++i)
6345 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006346 unsigned Idx = (i < 2) ? 0 : 4;
6347 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006348 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006349 }
Evan Chengace3c172008-07-22 21:13:36 +00006350
Nate Begeman9008ca62009-04-27 18:41:29 +00006351 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006352 }
6353
6354 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006355 // Otherwise, we must have three elements from one vector, call it X, and
6356 // one element from the other, call it Y. First, use a shufps to build an
6357 // intermediate vector with the one element from Y and the element from X
6358 // that will be in the same half in the final destination (the indexes don't
6359 // matter). Then, use a shufps to build the final vector, taking the half
6360 // containing the element from Y from the intermediate, and the other half
6361 // from X.
6362 if (NumHi == 3) {
6363 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006364 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006365 std::swap(V1, V2);
6366 }
6367
6368 // Find the element from V2.
6369 unsigned HiIndex;
6370 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006371 int Val = PermMask[HiIndex];
6372 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006373 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006374 if (Val >= 4)
6375 break;
6376 }
6377
Nate Begeman9008ca62009-04-27 18:41:29 +00006378 Mask1[0] = PermMask[HiIndex];
6379 Mask1[1] = -1;
6380 Mask1[2] = PermMask[HiIndex^1];
6381 Mask1[3] = -1;
6382 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006383
6384 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006385 Mask1[0] = PermMask[0];
6386 Mask1[1] = PermMask[1];
6387 Mask1[2] = HiIndex & 1 ? 6 : 4;
6388 Mask1[3] = HiIndex & 1 ? 4 : 6;
6389 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006390 }
Craig Topper69947b92012-04-23 06:57:04 +00006391
6392 Mask1[0] = HiIndex & 1 ? 2 : 0;
6393 Mask1[1] = HiIndex & 1 ? 0 : 2;
6394 Mask1[2] = PermMask[2];
6395 Mask1[3] = PermMask[3];
6396 if (Mask1[2] >= 0)
6397 Mask1[2] += 4;
6398 if (Mask1[3] >= 0)
6399 Mask1[3] += 4;
6400 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006401 }
6402
6403 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006404 int LoMask[] = { -1, -1, -1, -1 };
6405 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006406
Benjamin Kramer9c683542012-01-30 15:16:21 +00006407 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006408 unsigned MaskIdx = 0;
6409 unsigned LoIdx = 0;
6410 unsigned HiIdx = 2;
6411 for (unsigned i = 0; i != 4; ++i) {
6412 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006413 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006414 MaskIdx = 1;
6415 LoIdx = 0;
6416 HiIdx = 2;
6417 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006418 int Idx = PermMask[i];
6419 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006420 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006421 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006422 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006423 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006424 LoIdx++;
6425 } else {
6426 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006427 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006428 HiIdx++;
6429 }
6430 }
6431
Nate Begeman9008ca62009-04-27 18:41:29 +00006432 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6433 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006434 int MaskOps[] = { -1, -1, -1, -1 };
6435 for (unsigned i = 0; i != 4; ++i)
6436 if (Locs[i].first != -1)
6437 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006438 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006439}
6440
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006441static bool MayFoldVectorLoad(SDValue V) {
Jakub Staszaka24262a2012-10-30 00:01:57 +00006442 while (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006443 V = V.getOperand(0);
Jakub Staszaka24262a2012-10-30 00:01:57 +00006444
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006445 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6446 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006447 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6448 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6449 // BUILD_VECTOR (load), undef
6450 V = V.getOperand(0);
Jakub Staszaka24262a2012-10-30 00:01:57 +00006451
6452 return MayFoldLoad(V);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006453}
6454
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006455// FIXME: the version above should always be used. Since there's
6456// a bug where several vector shuffles can't be folded because the
6457// DAG is not updated during lowering and a node claims to have two
6458// uses while it only has one, use this version, and let isel match
6459// another instruction if the load really happens to have more than
6460// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006461// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006462static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006463 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006464 V = V.getOperand(0);
6465 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6466 V = V.getOperand(0);
6467 if (ISD::isNormalLoad(V.getNode()))
6468 return true;
6469 return false;
6470}
6471
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006472static
Evan Cheng835580f2010-10-07 20:50:20 +00006473SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6474 EVT VT = Op.getValueType();
6475
6476 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006477 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6478 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006479 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6480 V1, DAG));
6481}
6482
6483static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006484SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006485 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006486 SDValue V1 = Op.getOperand(0);
6487 SDValue V2 = Op.getOperand(1);
6488 EVT VT = Op.getValueType();
6489
6490 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6491
Craig Topper1accb7e2012-01-10 06:54:16 +00006492 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006493 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6494
Evan Cheng0899f5c2011-08-31 02:05:24 +00006495 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6496 return DAG.getNode(ISD::BITCAST, dl, VT,
6497 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6498 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6499 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006500}
6501
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006502static
6503SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6504 SDValue V1 = Op.getOperand(0);
6505 SDValue V2 = Op.getOperand(1);
6506 EVT VT = Op.getValueType();
6507
6508 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6509 "unsupported shuffle type");
6510
6511 if (V2.getOpcode() == ISD::UNDEF)
6512 V2 = V1;
6513
6514 // v4i32 or v4f32
6515 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6516}
6517
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006518static
Craig Topper1accb7e2012-01-10 06:54:16 +00006519SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006520 SDValue V1 = Op.getOperand(0);
6521 SDValue V2 = Op.getOperand(1);
6522 EVT VT = Op.getValueType();
6523 unsigned NumElems = VT.getVectorNumElements();
6524
6525 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6526 // operand of these instructions is only memory, so check if there's a
6527 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6528 // same masks.
6529 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006530
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006531 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006532 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006533 CanFoldLoad = true;
6534
6535 // When V1 is a load, it can be folded later into a store in isel, example:
6536 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6537 // turns into:
6538 // (MOVLPSmr addr:$src1, VR128:$src2)
6539 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006540 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006541 CanFoldLoad = true;
6542
Dan Gohman65fd6562011-11-03 21:49:52 +00006543 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006544 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006545 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006546 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6547
6548 if (NumElems == 4)
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00006549 // If we don't care about the second element, proceed to use movss.
Dan Gohman65fd6562011-11-03 21:49:52 +00006550 if (SVOp->getMaskElt(1) != -1)
6551 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006552 }
6553
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006554 // movl and movlp will both match v2i64, but v2i64 is never matched by
6555 // movl earlier because we make it strict to avoid messing with the movlp load
6556 // folding logic (see the code above getMOVLP call). Match it here then,
6557 // this is horrible, but will stay like this until we move all shuffle
6558 // matching to x86 specific nodes. Note that for the 1st condition all
6559 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006560 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006561 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6562 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006563 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006564 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006565 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006566 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006567
6568 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6569
6570 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006571 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006572 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006573}
6574
Michael Liaod9d09602012-10-23 17:34:00 +00006575// Reduce a vector shuffle to zext.
6576SDValue
6577X86TargetLowering::lowerVectorIntExtend(SDValue Op, SelectionDAG &DAG) const {
6578 // PMOVZX is only available from SSE41.
6579 if (!Subtarget->hasSSE41())
6580 return SDValue();
6581
6582 EVT VT = Op.getValueType();
6583
6584 // Only AVX2 support 256-bit vector integer extending.
6585 if (!Subtarget->hasAVX2() && VT.is256BitVector())
6586 return SDValue();
6587
6588 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6589 DebugLoc DL = Op.getDebugLoc();
6590 SDValue V1 = Op.getOperand(0);
6591 SDValue V2 = Op.getOperand(1);
6592 unsigned NumElems = VT.getVectorNumElements();
6593
6594 // Extending is an unary operation and the element type of the source vector
6595 // won't be equal to or larger than i64.
6596 if (V2.getOpcode() != ISD::UNDEF || !VT.isInteger() ||
6597 VT.getVectorElementType() == MVT::i64)
6598 return SDValue();
6599
6600 // Find the expansion ratio, e.g. expanding from i8 to i32 has a ratio of 4.
6601 unsigned Shift = 1; // Start from 2, i.e. 1 << 1.
Duncan Sands34739052012-10-29 11:29:53 +00006602 while ((1U << Shift) < NumElems) {
6603 if (SVOp->getMaskElt(1U << Shift) == 1)
Michael Liaod9d09602012-10-23 17:34:00 +00006604 break;
6605 Shift += 1;
6606 // The maximal ratio is 8, i.e. from i8 to i64.
6607 if (Shift > 3)
6608 return SDValue();
6609 }
6610
6611 // Check the shuffle mask.
6612 unsigned Mask = (1U << Shift) - 1;
6613 for (unsigned i = 0; i != NumElems; ++i) {
6614 int EltIdx = SVOp->getMaskElt(i);
6615 if ((i & Mask) != 0 && EltIdx != -1)
6616 return SDValue();
Matt Beaumont-Gaya999de02012-10-23 19:46:36 +00006617 if ((i & Mask) == 0 && (unsigned)EltIdx != (i >> Shift))
Michael Liaod9d09602012-10-23 17:34:00 +00006618 return SDValue();
6619 }
6620
6621 unsigned NBits = VT.getVectorElementType().getSizeInBits() << Shift;
6622 EVT NeVT = EVT::getIntegerVT(*DAG.getContext(), NBits);
6623 EVT NVT = EVT::getVectorVT(*DAG.getContext(), NeVT, NumElems >> Shift);
6624
6625 if (!isTypeLegal(NVT))
6626 return SDValue();
6627
6628 // Simplify the operand as it's prepared to be fed into shuffle.
6629 unsigned SignificantBits = NVT.getSizeInBits() >> Shift;
6630 if (V1.getOpcode() == ISD::BITCAST &&
6631 V1.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
6632 V1.getOperand(0).getOperand(0).getOpcode() == ISD::EXTRACT_VECTOR_ELT &&
6633 V1.getOperand(0)
6634 .getOperand(0).getValueType().getSizeInBits() == SignificantBits) {
6635 // (bitcast (sclr2vec (ext_vec_elt x))) -> (bitcast x)
6636 SDValue V = V1.getOperand(0).getOperand(0).getOperand(0);
Michael Liao07872742012-10-23 21:40:15 +00006637 ConstantSDNode *CIdx =
6638 dyn_cast<ConstantSDNode>(V1.getOperand(0).getOperand(0).getOperand(1));
Michael Liaod9d09602012-10-23 17:34:00 +00006639 // If it's foldable, i.e. normal load with single use, we will let code
6640 // selection to fold it. Otherwise, we will short the conversion sequence.
Michael Liao07872742012-10-23 21:40:15 +00006641 if (CIdx && CIdx->getZExtValue() == 0 &&
6642 (!ISD::isNormalLoad(V.getNode()) || !V.hasOneUse()))
Michael Liaod9d09602012-10-23 17:34:00 +00006643 V1 = DAG.getNode(ISD::BITCAST, DL, V1.getValueType(), V);
6644 }
6645
6646 return DAG.getNode(ISD::BITCAST, DL, VT,
6647 DAG.getNode(X86ISD::VZEXT, DL, NVT, V1));
6648}
6649
Nadav Rotem154819d2012-04-09 07:45:58 +00006650SDValue
6651X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006652 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6653 EVT VT = Op.getValueType();
6654 DebugLoc dl = Op.getDebugLoc();
6655 SDValue V1 = Op.getOperand(0);
6656 SDValue V2 = Op.getOperand(1);
6657
6658 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006659 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006660
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006661 // Handle splat operations
6662 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006663 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006664 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006665
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006666 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006667 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006668 if (Broadcast.getNode())
6669 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006670
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006671 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006672 if ((Size == 128 && NumElem <= 4) ||
6673 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006674 return SDValue();
6675
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006676 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006677 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006678 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006679
Michael Liaod9d09602012-10-23 17:34:00 +00006680 // Check integer expanding shuffles.
6681 SDValue NewOp = lowerVectorIntExtend(Op, DAG);
6682 if (NewOp.getNode())
6683 return NewOp;
6684
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006685 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6686 // do it!
Craig Topperf3640d72012-05-04 04:44:49 +00006687 if (VT == MVT::v8i16 || VT == MVT::v16i8 ||
6688 VT == MVT::v16i16 || VT == MVT::v32i8) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006689 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6690 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006691 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006692 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006693 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006694 // FIXME: Figure out a cleaner way to do this.
6695 // Try to make use of movq to zero out the top part.
6696 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6697 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6698 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006699 EVT NewVT = NewOp.getValueType();
6700 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6701 NewVT, true, false))
6702 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006703 DAG, Subtarget, dl);
6704 }
6705 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6706 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006707 if (NewOp.getNode()) {
6708 EVT NewVT = NewOp.getValueType();
6709 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6710 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6711 DAG, Subtarget, dl);
6712 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006713 }
6714 }
6715 return SDValue();
6716}
6717
Dan Gohman475871a2008-07-27 21:46:04 +00006718SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006719X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006720 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006721 SDValue V1 = Op.getOperand(0);
6722 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006723 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006724 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006725 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006726 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006727 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006728 bool V1IsSplat = false;
6729 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006730 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006731 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006732 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006733 MachineFunction &MF = DAG.getMachineFunction();
Bill Wendling67658342012-10-09 07:45:08 +00006734 bool OptForSize = MF.getFunction()->getFnAttributes().
6735 hasAttribute(Attributes::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006736
Craig Topper3426a3e2011-11-14 06:46:21 +00006737 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006738
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006739 if (V1IsUndef && V2IsUndef)
6740 return DAG.getUNDEF(VT);
6741
6742 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006743
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006744 // Vector shuffle lowering takes 3 steps:
6745 //
6746 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6747 // narrowing and commutation of operands should be handled.
6748 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6749 // shuffle nodes.
6750 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6751 // so the shuffle can be broken into other shuffles and the legalizer can
6752 // try the lowering again.
6753 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006754 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006755 // be matched during isel, all of them must be converted to a target specific
6756 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006757
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006758 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6759 // narrowing and commutation of operands should be handled. The actual code
6760 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006761 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006762 if (NewOp.getNode())
6763 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006764
Craig Topper5aaffa82012-02-19 02:53:47 +00006765 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6766
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006767 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6768 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006769 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006770 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006771 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006772 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006773
Craig Topperdd637ae2012-02-19 05:41:45 +00006774 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006775 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006776 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006777
Craig Topperdd637ae2012-02-19 05:41:45 +00006778 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006779 return getMOVHighToLow(Op, dl, DAG);
6780
6781 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006782 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006783 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006784 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006785
Craig Topper5aaffa82012-02-19 02:53:47 +00006786 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006787 // The actual implementation will match the mask in the if above and then
6788 // during isel it can match several different instructions, not only pshufd
6789 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006790 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6791 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006792
Craig Topper5aaffa82012-02-19 02:53:47 +00006793 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006794
Craig Topperdbd98a42012-02-07 06:28:42 +00006795 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6796 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6797
Craig Topper1accb7e2012-01-10 06:54:16 +00006798 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006799 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6800
Craig Topperb3982da2011-12-31 23:50:21 +00006801 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006802 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006803 }
Eric Christopherfd179292009-08-27 18:07:15 +00006804
Evan Chengf26ffe92008-05-29 08:22:04 +00006805 // Check if this can be converted into a logical shift.
6806 bool isLeft = false;
6807 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006808 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006809 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006810 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006811 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006812 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006813 EVT EltVT = VT.getVectorElementType();
6814 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006815 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006816 }
Eric Christopherfd179292009-08-27 18:07:15 +00006817
Craig Topper5aaffa82012-02-19 02:53:47 +00006818 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006819 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006820 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006821 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006822 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006823 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6824
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006825 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006826 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6827 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006828 }
Eric Christopherfd179292009-08-27 18:07:15 +00006829
Nate Begeman9008ca62009-04-27 18:41:29 +00006830 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006831 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006832 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006833
Craig Topperdd637ae2012-02-19 05:41:45 +00006834 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006835 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006836
Craig Topperdd637ae2012-02-19 05:41:45 +00006837 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006838 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006839
Craig Topperdd637ae2012-02-19 05:41:45 +00006840 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006841 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006842
Craig Topperdd637ae2012-02-19 05:41:45 +00006843 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006844 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006845
Craig Topperdd637ae2012-02-19 05:41:45 +00006846 if (ShouldXformToMOVHLPS(M, VT) ||
6847 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006848 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006849
Evan Chengf26ffe92008-05-29 08:22:04 +00006850 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006851 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006852 EVT EltVT = VT.getVectorElementType();
6853 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006854 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006855 }
Eric Christopherfd179292009-08-27 18:07:15 +00006856
Evan Cheng9eca5e82006-10-25 21:49:50 +00006857 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006858 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6859 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006860 V1IsSplat = isSplatVector(V1.getNode());
6861 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006862
Chris Lattner8a594482007-11-25 00:24:49 +00006863 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006864 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6865 CommuteVectorShuffleMask(M, NumElems);
6866 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006867 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006868 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006869 }
6870
Craig Topperbeabc6c2011-12-05 06:56:46 +00006871 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006872 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006873 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006874 return V1;
6875 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6876 // the instruction selector will not match, so get a canonical MOVL with
6877 // swapped operands to undo the commute.
6878 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006879 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006880
Craig Topperbeabc6c2011-12-05 06:56:46 +00006881 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006882 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006883
Craig Topperbeabc6c2011-12-05 06:56:46 +00006884 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006885 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006886
Evan Cheng9bbbb982006-10-25 20:48:19 +00006887 if (V2IsSplat) {
6888 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006889 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006890 // new vector_shuffle with the corrected mask.p
6891 SmallVector<int, 8> NewMask(M.begin(), M.end());
6892 NormalizeMask(NewMask, NumElems);
Craig Topper69947b92012-04-23 06:57:04 +00006893 if (isUNPCKLMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006894 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00006895 if (isUNPCKHMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006896 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006897 }
6898
Evan Cheng9eca5e82006-10-25 21:49:50 +00006899 if (Commuted) {
6900 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006901 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006902 CommuteVectorShuffleMask(M, NumElems);
6903 std::swap(V1, V2);
6904 std::swap(V1IsSplat, V2IsSplat);
6905 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006906
Craig Topper39a9e482012-02-11 06:24:48 +00006907 if (isUNPCKLMask(M, VT, HasAVX2))
6908 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006909
Craig Topper39a9e482012-02-11 06:24:48 +00006910 if (isUNPCKHMask(M, VT, HasAVX2))
6911 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006912 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006913
Nate Begeman9008ca62009-04-27 18:41:29 +00006914 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006915 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006916 return CommuteVectorShuffle(SVOp, DAG);
6917
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006918 // The checks below are all present in isShuffleMaskLegal, but they are
6919 // inlined here right now to enable us to directly emit target specific
6920 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006921
Craig Topper0e2037b2012-01-20 05:53:00 +00006922 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006923 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006924 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006925 DAG);
6926
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006927 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6928 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006929 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006930 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006931 }
6932
Craig Toppera9a568a2012-05-02 08:03:44 +00006933 if (isPSHUFHWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006934 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006935 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006936 DAG);
6937
Craig Toppera9a568a2012-05-02 08:03:44 +00006938 if (isPSHUFLWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006939 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006940 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006941 DAG);
6942
Craig Topper1a7700a2012-01-19 08:19:12 +00006943 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006944 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006945 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006946
Craig Topper94438ba2011-12-16 08:06:31 +00006947 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006948 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006949 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006950 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006951
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006952 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006953 // Generate target specific nodes for 128 or 256-bit shuffles only
6954 // supported in the AVX instruction set.
6955 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006956
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006957 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006958 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006959 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6960
Craig Topper70b883b2011-11-28 10:14:51 +00006961 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006962 if (isVPERMILPMask(M, VT, HasAVX)) {
6963 if (HasAVX2 && VT == MVT::v8i32)
6964 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006965 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006966 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006967 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006968 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006969
Craig Topper70b883b2011-11-28 10:14:51 +00006970 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006971 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006972 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006973 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006974
Craig Topper1842ba02012-04-23 06:38:28 +00006975 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006976 if (BlendOp.getNode())
6977 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006978
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006979 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006980 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006981 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006982 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006983 }
Craig Topper92040742012-04-16 06:43:40 +00006984 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6985 &permclMask[0], 8);
6986 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006987 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006988 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006989 }
Craig Topper095c5282012-04-15 23:48:57 +00006990
Craig Topper8325c112012-04-16 00:41:45 +00006991 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6992 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006993 getShuffleCLImmediate(SVOp), DAG);
6994
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006995
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006996 //===--------------------------------------------------------------------===//
6997 // Since no target specific shuffle was selected for this generic one,
6998 // lower it into other known shuffles. FIXME: this isn't true yet, but
6999 // this is the plan.
7000 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00007001
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007002 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
7003 if (VT == MVT::v8i16) {
Craig Topper55b24052012-09-11 06:15:32 +00007004 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, Subtarget, DAG);
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007005 if (NewOp.getNode())
7006 return NewOp;
7007 }
7008
7009 if (VT == MVT::v16i8) {
7010 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
7011 if (NewOp.getNode())
7012 return NewOp;
7013 }
7014
Elena Demikhovsky41789462012-09-06 12:42:01 +00007015 if (VT == MVT::v32i8) {
Craig Topper55b24052012-09-11 06:15:32 +00007016 SDValue NewOp = LowerVECTOR_SHUFFLEv32i8(SVOp, Subtarget, DAG);
Elena Demikhovsky41789462012-09-06 12:42:01 +00007017 if (NewOp.getNode())
7018 return NewOp;
7019 }
7020
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007021 // Handle all 128-bit wide vectors with 4 elements, and match them with
7022 // several different shuffle types.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007023 if (NumElems == 4 && VT.is128BitVector())
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007024 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
7025
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00007026 // Handle general 256-bit shuffles
7027 if (VT.is256BitVector())
7028 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
7029
Dan Gohman475871a2008-07-27 21:46:04 +00007030 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007031}
7032
Dan Gohman475871a2008-07-27 21:46:04 +00007033SDValue
7034X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007035 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007036 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007037 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007038
Craig Topper7a9a28b2012-08-12 02:23:29 +00007039 if (!Op.getOperand(0).getValueType().is128BitVector())
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007040 return SDValue();
7041
Duncan Sands83ec4b62008-06-06 12:08:01 +00007042 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007043 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Craig Topper7c022842012-09-12 06:20:41 +00007044 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007045 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00007046 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007047 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00007048 }
7049
7050 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00007051 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
7052 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
7053 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00007054 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
7055 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007056 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007057 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00007058 Op.getOperand(0)),
7059 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007060 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Craig Topper7c022842012-09-12 06:20:41 +00007061 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007062 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00007063 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007064 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00007065 }
7066
7067 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00007068 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
7069 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00007070 // result has a single use which is a store or a bitcast to i32. And in
7071 // the case of a store, it's not worth it if the index is a constant 0,
7072 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00007073 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00007074 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00007075 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00007076 if ((User->getOpcode() != ISD::STORE ||
7077 (isa<ConstantSDNode>(Op.getOperand(1)) &&
7078 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007079 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00007080 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00007081 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00007082 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007083 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00007084 Op.getOperand(0)),
7085 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007086 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00007087 }
7088
7089 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00007090 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00007091 if (isa<ConstantSDNode>(Op.getOperand(1)))
7092 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007093 }
Dan Gohman475871a2008-07-27 21:46:04 +00007094 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007095}
7096
7097
Dan Gohman475871a2008-07-27 21:46:04 +00007098SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007099X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
7100 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007101 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00007102 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007103
David Greene74a579d2011-02-10 16:57:36 +00007104 SDValue Vec = Op.getOperand(0);
7105 EVT VecVT = Vec.getValueType();
7106
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007107 // If this is a 256-bit vector result, first extract the 128-bit vector and
7108 // then extract the element from the 128-bit vector.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007109 if (VecVT.is256BitVector()) {
David Greene74a579d2011-02-10 16:57:36 +00007110 DebugLoc dl = Op.getNode()->getDebugLoc();
7111 unsigned NumElems = VecVT.getVectorNumElements();
7112 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00007113 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7114
7115 // Get the 128-bit vector.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007116 Vec = Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00007117
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007118 if (IdxVal >= NumElems/2)
7119 IdxVal -= NumElems/2;
David Greene74a579d2011-02-10 16:57:36 +00007120 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007121 DAG.getConstant(IdxVal, MVT::i32));
David Greene74a579d2011-02-10 16:57:36 +00007122 }
7123
Craig Topper7a9a28b2012-08-12 02:23:29 +00007124 assert(VecVT.is128BitVector() && "Unexpected vector length");
David Greene74a579d2011-02-10 16:57:36 +00007125
Craig Topperd0a31172012-01-10 06:37:29 +00007126 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007127 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00007128 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00007129 return Res;
7130 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00007131
Owen Andersone50ed302009-08-10 22:56:29 +00007132 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007133 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007134 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00007135 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00007136 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007137 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00007138 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00007139 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
7140 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007141 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007142 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00007143 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007144 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00007145 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00007146 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Craig Topper7c022842012-09-12 06:20:41 +00007147 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00007148 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00007149 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007150 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00007151 }
7152
7153 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007154 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007155 if (Idx == 0)
7156 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00007157
Evan Cheng0db9fe62006-04-25 20:13:52 +00007158 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00007159 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00007160 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007161 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007162 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007163 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007164 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007165 }
7166
7167 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007168 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
7169 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
7170 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007171 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007172 if (Idx == 0)
7173 return Op;
7174
7175 // UNPCKHPD the element to the lowest double word, then movsd.
7176 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
7177 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00007178 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00007179 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007180 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007181 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007182 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007183 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007184 }
7185
Dan Gohman475871a2008-07-27 21:46:04 +00007186 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007187}
7188
Dan Gohman475871a2008-07-27 21:46:04 +00007189SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007190X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
7191 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007192 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007193 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007194 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007195
Dan Gohman475871a2008-07-27 21:46:04 +00007196 SDValue N0 = Op.getOperand(0);
7197 SDValue N1 = Op.getOperand(1);
7198 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00007199
Craig Topper7a9a28b2012-08-12 02:23:29 +00007200 if (!VT.is128BitVector())
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007201 return SDValue();
7202
Dan Gohman8a55ce42009-09-23 21:02:20 +00007203 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00007204 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007205 unsigned Opc;
7206 if (VT == MVT::v8i16)
7207 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007208 else if (VT == MVT::v16i8)
7209 Opc = X86ISD::PINSRB;
7210 else
7211 Opc = X86ISD::PINSRB;
7212
Nate Begeman14d12ca2008-02-11 04:19:36 +00007213 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
7214 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007215 if (N1.getValueType() != MVT::i32)
7216 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7217 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007218 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00007219 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00007220 }
7221
7222 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007223 // Bits [7:6] of the constant are the source select. This will always be
7224 // zero here. The DAG Combiner may combine an extract_elt index into these
7225 // bits. For example (insert (extract, 3), 2) could be matched by putting
7226 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00007227 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00007228 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00007229 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00007230 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007231 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00007232 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00007233 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00007234 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00007235 }
7236
7237 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00007238 // PINSR* works with constant index.
7239 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007240 }
Dan Gohman475871a2008-07-27 21:46:04 +00007241 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007242}
7243
Dan Gohman475871a2008-07-27 21:46:04 +00007244SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007245X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007246 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007247 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007248
David Greene6b381262011-02-09 15:32:06 +00007249 DebugLoc dl = Op.getDebugLoc();
7250 SDValue N0 = Op.getOperand(0);
7251 SDValue N1 = Op.getOperand(1);
7252 SDValue N2 = Op.getOperand(2);
7253
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007254 // If this is a 256-bit vector result, first extract the 128-bit vector,
7255 // insert the element into the extracted half and then place it back.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007256 if (VT.is256BitVector()) {
David Greene6b381262011-02-09 15:32:06 +00007257 if (!isa<ConstantSDNode>(N2))
7258 return SDValue();
7259
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007260 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007261 unsigned NumElems = VT.getVectorNumElements();
7262 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007263 SDValue V = Extract128BitVector(N0, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007264
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007265 // Insert the element into the desired half.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007266 bool Upper = IdxVal >= NumElems/2;
7267 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V, N1,
7268 DAG.getConstant(Upper ? IdxVal-NumElems/2 : IdxVal, MVT::i32));
David Greene6b381262011-02-09 15:32:06 +00007269
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007270 // Insert the changed part back to the 256-bit vector
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007271 return Insert128BitVector(N0, V, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007272 }
7273
Craig Topperd0a31172012-01-10 06:37:29 +00007274 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007275 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7276
Dan Gohman8a55ce42009-09-23 21:02:20 +00007277 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007278 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007279
Dan Gohman8a55ce42009-09-23 21:02:20 +00007280 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007281 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7282 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007283 if (N1.getValueType() != MVT::i32)
7284 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7285 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007286 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007287 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007288 }
Dan Gohman475871a2008-07-27 21:46:04 +00007289 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007290}
7291
Craig Topper55b24052012-09-11 06:15:32 +00007292static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007293 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007294 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007295 EVT OpVT = Op.getValueType();
7296
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007297 // If this is a 256-bit vector result, first insert into a 128-bit
7298 // vector and then insert into the 256-bit vector.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007299 if (!OpVT.is128BitVector()) {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007300 // Insert into a 128-bit vector.
7301 EVT VT128 = EVT::getVectorVT(*Context,
7302 OpVT.getVectorElementType(),
7303 OpVT.getVectorNumElements() / 2);
7304
7305 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7306
7307 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00007308 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007309 }
7310
Craig Topperd77d2fe2012-04-29 20:22:05 +00007311 if (OpVT == MVT::v1i64 &&
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007312 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007313 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007314
Owen Anderson825b72b2009-08-11 20:47:22 +00007315 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Craig Topper7a9a28b2012-08-12 02:23:29 +00007316 assert(OpVT.is128BitVector() && "Expected an SSE type!");
Craig Topperd77d2fe2012-04-29 20:22:05 +00007317 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00007318 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007319}
7320
David Greene91585092011-01-26 15:38:49 +00007321// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7322// a simple subregister reference or explicit instructions to grab
7323// upper bits of a vector.
Craig Topper55b24052012-09-11 06:15:32 +00007324static SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, const X86Subtarget *Subtarget,
7325 SelectionDAG &DAG) {
David Greene91585092011-01-26 15:38:49 +00007326 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007327 DebugLoc dl = Op.getNode()->getDebugLoc();
7328 SDValue Vec = Op.getNode()->getOperand(0);
7329 SDValue Idx = Op.getNode()->getOperand(1);
7330
Craig Topper7a9a28b2012-08-12 02:23:29 +00007331 if (Op.getNode()->getValueType(0).is128BitVector() &&
7332 Vec.getNode()->getValueType(0).is256BitVector() &&
Craig Topperb14940a2012-04-22 20:55:18 +00007333 isa<ConstantSDNode>(Idx)) {
7334 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7335 return Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00007336 }
David Greene91585092011-01-26 15:38:49 +00007337 }
7338 return SDValue();
7339}
7340
David Greenecfe33c42011-01-26 19:13:22 +00007341// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7342// simple superregister reference or explicit instructions to insert
7343// the upper bits of a vector.
Craig Topper55b24052012-09-11 06:15:32 +00007344static SDValue LowerINSERT_SUBVECTOR(SDValue Op, const X86Subtarget *Subtarget,
7345 SelectionDAG &DAG) {
David Greenecfe33c42011-01-26 19:13:22 +00007346 if (Subtarget->hasAVX()) {
7347 DebugLoc dl = Op.getNode()->getDebugLoc();
7348 SDValue Vec = Op.getNode()->getOperand(0);
7349 SDValue SubVec = Op.getNode()->getOperand(1);
7350 SDValue Idx = Op.getNode()->getOperand(2);
7351
Craig Topper7a9a28b2012-08-12 02:23:29 +00007352 if (Op.getNode()->getValueType(0).is256BitVector() &&
7353 SubVec.getNode()->getValueType(0).is128BitVector() &&
Craig Topperb14940a2012-04-22 20:55:18 +00007354 isa<ConstantSDNode>(Idx)) {
7355 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7356 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007357 }
7358 }
7359 return SDValue();
7360}
7361
Bill Wendling056292f2008-09-16 21:48:12 +00007362// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7363// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7364// one of the above mentioned nodes. It has to be wrapped because otherwise
7365// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7366// be used to form addressing mode. These wrapped nodes will be selected
7367// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007368SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007369X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007370 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007371
Chris Lattner41621a22009-06-26 19:22:52 +00007372 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7373 // global base reg.
7374 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007375 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007376 CodeModel::Model M = getTargetMachine().getCodeModel();
7377
Chris Lattner4f066492009-07-11 20:29:19 +00007378 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007379 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007380 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007381 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007382 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007383 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007384 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007385
Evan Cheng1606e8e2009-03-13 07:51:59 +00007386 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007387 CP->getAlignment(),
7388 CP->getOffset(), OpFlag);
7389 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007390 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007391 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007392 if (OpFlag) {
7393 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007394 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007395 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007396 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007397 }
7398
7399 return Result;
7400}
7401
Dan Gohmand858e902010-04-17 15:26:15 +00007402SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007403 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007404
Chris Lattner18c59872009-06-27 04:16:01 +00007405 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7406 // global base reg.
7407 unsigned char OpFlag = 0;
7408 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007409 CodeModel::Model M = getTargetMachine().getCodeModel();
7410
Chris Lattner4f066492009-07-11 20:29:19 +00007411 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007412 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007413 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007414 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007415 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007416 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007417 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007418
Chris Lattner18c59872009-06-27 04:16:01 +00007419 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7420 OpFlag);
7421 DebugLoc DL = JT->getDebugLoc();
7422 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007423
Chris Lattner18c59872009-06-27 04:16:01 +00007424 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007425 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007426 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7427 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007428 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007429 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007430
Chris Lattner18c59872009-06-27 04:16:01 +00007431 return Result;
7432}
7433
7434SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007435X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007436 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007437
Chris Lattner18c59872009-06-27 04:16:01 +00007438 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7439 // global base reg.
7440 unsigned char OpFlag = 0;
7441 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007442 CodeModel::Model M = getTargetMachine().getCodeModel();
7443
Chris Lattner4f066492009-07-11 20:29:19 +00007444 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007445 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7446 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7447 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007448 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007449 } else if (Subtarget->isPICStyleGOT()) {
7450 OpFlag = X86II::MO_GOT;
7451 } else if (Subtarget->isPICStyleStubPIC()) {
7452 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7453 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7454 OpFlag = X86II::MO_DARWIN_NONLAZY;
7455 }
Eric Christopherfd179292009-08-27 18:07:15 +00007456
Chris Lattner18c59872009-06-27 04:16:01 +00007457 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007458
Chris Lattner18c59872009-06-27 04:16:01 +00007459 DebugLoc DL = Op.getDebugLoc();
7460 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007461
7462
Chris Lattner18c59872009-06-27 04:16:01 +00007463 // With PIC, the address is actually $g + Offset.
7464 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007465 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007466 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7467 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007468 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007469 Result);
7470 }
Eric Christopherfd179292009-08-27 18:07:15 +00007471
Eli Friedman586272d2011-08-11 01:48:05 +00007472 // For symbols that require a load from a stub to get the address, emit the
7473 // load.
7474 if (isGlobalStubReference(OpFlag))
7475 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007476 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007477
Chris Lattner18c59872009-06-27 04:16:01 +00007478 return Result;
7479}
7480
Dan Gohman475871a2008-07-27 21:46:04 +00007481SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007482X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007483 // Create the TargetBlockAddressAddress node.
7484 unsigned char OpFlags =
7485 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007486 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007487 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Michael Liao6c7ccaa2012-09-12 21:43:09 +00007488 int64_t Offset = cast<BlockAddressSDNode>(Op)->getOffset();
Dan Gohman29cbade2009-11-20 23:18:13 +00007489 DebugLoc dl = Op.getDebugLoc();
Michael Liao6c7ccaa2012-09-12 21:43:09 +00007490 SDValue Result = DAG.getTargetBlockAddress(BA, getPointerTy(), Offset,
7491 OpFlags);
Dan Gohman29cbade2009-11-20 23:18:13 +00007492
Dan Gohmanf705adb2009-10-30 01:28:02 +00007493 if (Subtarget->isPICStyleRIPRel() &&
7494 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007495 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7496 else
7497 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007498
Dan Gohman29cbade2009-11-20 23:18:13 +00007499 // With PIC, the address is actually $g + Offset.
7500 if (isGlobalRelativeToPICBase(OpFlags)) {
7501 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7502 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7503 Result);
7504 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007505
7506 return Result;
7507}
7508
7509SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007510X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007511 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007512 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007513 // Create the TargetGlobalAddress node, folding in the constant
7514 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007515 unsigned char OpFlags =
7516 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007517 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007518 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007519 if (OpFlags == X86II::MO_NO_FLAG &&
7520 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007521 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007522 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007523 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007524 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007525 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007526 }
Eric Christopherfd179292009-08-27 18:07:15 +00007527
Chris Lattner4f066492009-07-11 20:29:19 +00007528 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007529 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007530 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7531 else
7532 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007533
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007534 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007535 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007536 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7537 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007538 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007539 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007540
Chris Lattner36c25012009-07-10 07:34:39 +00007541 // For globals that require a load from a stub to get the address, emit the
7542 // load.
7543 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007544 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007545 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007546
Dan Gohman6520e202008-10-18 02:06:02 +00007547 // If there was a non-zero offset that we didn't fold, create an explicit
7548 // addition for it.
7549 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007550 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007551 DAG.getConstant(Offset, getPointerTy()));
7552
Evan Cheng0db9fe62006-04-25 20:13:52 +00007553 return Result;
7554}
7555
Evan Chengda43bcf2008-09-24 00:05:32 +00007556SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007557X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007558 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007559 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007560 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007561}
7562
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007563static SDValue
7564GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007565 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007566 unsigned char OperandFlags, bool LocalDynamic = false) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007567 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007568 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007569 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007570 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007571 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007572 GA->getOffset(),
7573 OperandFlags);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007574
7575 X86ISD::NodeType CallType = LocalDynamic ? X86ISD::TLSBASEADDR
7576 : X86ISD::TLSADDR;
7577
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007578 if (InFlag) {
7579 SDValue Ops[] = { Chain, TGA, *InFlag };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007580 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007581 } else {
7582 SDValue Ops[] = { Chain, TGA };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007583 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007584 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007585
7586 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007587 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007588
Rafael Espindola15f1b662009-04-24 12:59:40 +00007589 SDValue Flag = Chain.getValue(1);
7590 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007591}
7592
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007593// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007594static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007595LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007596 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007597 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007598 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7599 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Craig Topper7c022842012-09-12 06:20:41 +00007600 DAG.getNode(X86ISD::GlobalBaseReg,
7601 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007602 InFlag = Chain.getValue(1);
7603
Chris Lattnerb903bed2009-06-26 21:20:29 +00007604 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007605}
7606
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007607// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007608static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007609LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007610 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007611 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7612 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007613}
7614
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007615static SDValue LowerToTLSLocalDynamicModel(GlobalAddressSDNode *GA,
7616 SelectionDAG &DAG,
7617 const EVT PtrVT,
7618 bool is64Bit) {
7619 DebugLoc dl = GA->getDebugLoc();
7620
7621 // Get the start address of the TLS block for this module.
7622 X86MachineFunctionInfo* MFI = DAG.getMachineFunction()
7623 .getInfo<X86MachineFunctionInfo>();
7624 MFI->incNumLocalDynamicTLSAccesses();
7625
7626 SDValue Base;
7627 if (is64Bit) {
7628 Base = GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, X86::RAX,
7629 X86II::MO_TLSLD, /*LocalDynamic=*/true);
7630 } else {
7631 SDValue InFlag;
7632 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
7633 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT), InFlag);
7634 InFlag = Chain.getValue(1);
7635 Base = GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX,
7636 X86II::MO_TLSLDM, /*LocalDynamic=*/true);
7637 }
7638
7639 // Note: the CleanupLocalDynamicTLSPass will remove redundant computations
7640 // of Base.
7641
7642 // Build x@dtpoff.
7643 unsigned char OperandFlags = X86II::MO_DTPOFF;
7644 unsigned WrapperKind = X86ISD::Wrapper;
7645 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7646 GA->getValueType(0),
7647 GA->getOffset(), OperandFlags);
7648 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
7649
7650 // Add x@dtpoff with the base.
7651 return DAG.getNode(ISD::ADD, dl, PtrVT, Offset, Base);
7652}
7653
Hans Wennborg228756c2012-05-11 10:11:01 +00007654// Lower ISD::GlobalTLSAddress using the "initial exec" or "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007655static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007656 const EVT PtrVT, TLSModel::Model model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007657 bool is64Bit, bool isPIC) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007658 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007659
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007660 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7661 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7662 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007663
Michael J. Spencerec38de22010-10-10 22:04:20 +00007664 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007665 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007666 MachinePointerInfo(Ptr),
7667 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007668
Chris Lattnerb903bed2009-06-26 21:20:29 +00007669 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007670 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7671 // initialexec.
7672 unsigned WrapperKind = X86ISD::Wrapper;
7673 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007674 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Hans Wennborg228756c2012-05-11 10:11:01 +00007675 } else if (model == TLSModel::InitialExec) {
7676 if (is64Bit) {
7677 OperandFlags = X86II::MO_GOTTPOFF;
7678 WrapperKind = X86ISD::WrapperRIP;
7679 } else {
7680 OperandFlags = isPIC ? X86II::MO_GOTNTPOFF : X86II::MO_INDNTPOFF;
7681 }
Chris Lattner18c59872009-06-27 04:16:01 +00007682 } else {
Hans Wennborg228756c2012-05-11 10:11:01 +00007683 llvm_unreachable("Unexpected model");
Chris Lattnerb903bed2009-06-26 21:20:29 +00007684 }
Eric Christopherfd179292009-08-27 18:07:15 +00007685
Hans Wennborg228756c2012-05-11 10:11:01 +00007686 // emit "addl x@ntpoff,%eax" (local exec)
7687 // or "addl x@indntpoff,%eax" (initial exec)
7688 // or "addl x@gotntpoff(%ebx) ,%eax" (initial exec, 32-bit pic)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007689 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007690 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007691 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007692 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007693
Hans Wennborg228756c2012-05-11 10:11:01 +00007694 if (model == TLSModel::InitialExec) {
7695 if (isPIC && !is64Bit) {
7696 Offset = DAG.getNode(ISD::ADD, dl, PtrVT,
7697 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT),
7698 Offset);
Hans Wennborg228756c2012-05-11 10:11:01 +00007699 }
Rafael Espindola94e3b382012-06-29 04:22:35 +00007700
7701 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
7702 MachinePointerInfo::getGOT(), false, false, false,
7703 0);
Hans Wennborg228756c2012-05-11 10:11:01 +00007704 }
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007705
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007706 // The address of the thread local variable is the add of the thread
7707 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007708 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007709}
7710
Dan Gohman475871a2008-07-27 21:46:04 +00007711SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007712X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007713
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007714 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007715 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007716
Eric Christopher30ef0e52010-06-03 04:07:48 +00007717 if (Subtarget->isTargetELF()) {
Chandler Carruth34797132012-04-08 17:20:55 +00007718 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007719
Eric Christopher30ef0e52010-06-03 04:07:48 +00007720 switch (model) {
7721 case TLSModel::GeneralDynamic:
Eric Christopher30ef0e52010-06-03 04:07:48 +00007722 if (Subtarget->is64Bit())
7723 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7724 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007725 case TLSModel::LocalDynamic:
7726 return LowerToTLSLocalDynamicModel(GA, DAG, getPointerTy(),
7727 Subtarget->is64Bit());
Eric Christopher30ef0e52010-06-03 04:07:48 +00007728 case TLSModel::InitialExec:
7729 case TLSModel::LocalExec:
7730 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007731 Subtarget->is64Bit(),
7732 getTargetMachine().getRelocationModel() == Reloc::PIC_);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007733 }
Craig Toppere8eb1162012-04-23 03:26:18 +00007734 llvm_unreachable("Unknown TLS model.");
7735 }
7736
7737 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007738 // Darwin only has one model of TLS. Lower to that.
7739 unsigned char OpFlag = 0;
7740 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7741 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007742
Eric Christopher30ef0e52010-06-03 04:07:48 +00007743 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7744 // global base reg.
7745 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7746 !Subtarget->is64Bit();
7747 if (PIC32)
7748 OpFlag = X86II::MO_TLVP_PIC_BASE;
7749 else
7750 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007751 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007752 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007753 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007754 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007755 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007756
Eric Christopher30ef0e52010-06-03 04:07:48 +00007757 // With PIC32, the address is actually $g + Offset.
7758 if (PIC32)
7759 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7760 DAG.getNode(X86ISD::GlobalBaseReg,
7761 DebugLoc(), getPointerTy()),
7762 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007763
Eric Christopher30ef0e52010-06-03 04:07:48 +00007764 // Lowering the machine isd will make sure everything is in the right
7765 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007766 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007767 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007768 SDValue Args[] = { Chain, Offset };
7769 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007770
Eric Christopher30ef0e52010-06-03 04:07:48 +00007771 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7772 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7773 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007774
Eric Christopher30ef0e52010-06-03 04:07:48 +00007775 // And our return value (tls address) is in the standard call return value
7776 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007777 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007778 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7779 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00007780 }
7781
7782 if (Subtarget->isTargetWindows()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007783 // Just use the implicit TLS architecture
7784 // Need to generate someting similar to:
7785 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7786 // ; from TEB
7787 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7788 // mov rcx, qword [rdx+rcx*8]
7789 // mov eax, .tls$:tlsvar
7790 // [rax+rcx] contains the address
7791 // Windows 64bit: gs:0x58
7792 // Windows 32bit: fs:__tls_array
7793
7794 // If GV is an alias then use the aliasee for determining
7795 // thread-localness.
7796 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7797 GV = GA->resolveAliasedGlobal(false);
7798 DebugLoc dl = GA->getDebugLoc();
7799 SDValue Chain = DAG.getEntryNode();
7800
7801 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7802 // %gs:0x58 (64-bit).
7803 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7804 ? Type::getInt8PtrTy(*DAG.getContext(),
7805 256)
7806 : Type::getInt32PtrTy(*DAG.getContext(),
7807 257));
7808
7809 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7810 Subtarget->is64Bit()
7811 ? DAG.getIntPtrConstant(0x58)
7812 : DAG.getExternalSymbol("_tls_array",
7813 getPointerTy()),
7814 MachinePointerInfo(Ptr),
7815 false, false, false, 0);
7816
7817 // Load the _tls_index variable
7818 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7819 if (Subtarget->is64Bit())
7820 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7821 IDX, MachinePointerInfo(), MVT::i32,
7822 false, false, 0);
7823 else
7824 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7825 false, false, false, 0);
7826
Chandler Carruth426c2bf2012-11-01 09:14:31 +00007827 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00007828 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007829 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7830
7831 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7832 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7833 false, false, false, 0);
7834
7835 // Get the offset of start of .tls section
7836 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7837 GA->getValueType(0),
7838 GA->getOffset(), X86II::MO_SECREL);
7839 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7840
7841 // The address of the thread local variable is the add of the thread
7842 // pointer with the offset of the variable.
7843 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007844 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007845
David Blaikie4d6ccb52012-01-20 21:51:11 +00007846 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007847}
7848
Evan Cheng0db9fe62006-04-25 20:13:52 +00007849
Chad Rosierb90d2a92012-01-03 23:19:12 +00007850/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7851/// and take a 2 x i32 value to shift plus a shift amount.
7852SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007853 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007854 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007855 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007856 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007857 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007858 SDValue ShOpLo = Op.getOperand(0);
7859 SDValue ShOpHi = Op.getOperand(1);
7860 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007861 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007862 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007863 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007864
Dan Gohman475871a2008-07-27 21:46:04 +00007865 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007866 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007867 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7868 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007869 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007870 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7871 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007872 }
Evan Chenge3413162006-01-09 18:33:28 +00007873
Owen Anderson825b72b2009-08-11 20:47:22 +00007874 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7875 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007876 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007877 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007878
Dan Gohman475871a2008-07-27 21:46:04 +00007879 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007880 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007881 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7882 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007883
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007884 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007885 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7886 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007887 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007888 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7889 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007890 }
7891
Dan Gohman475871a2008-07-27 21:46:04 +00007892 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007893 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007894}
Evan Chenga3195e82006-01-12 22:54:21 +00007895
Dan Gohmand858e902010-04-17 15:26:15 +00007896SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7897 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007898 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007899
Dale Johannesen0488fb62010-09-30 23:57:10 +00007900 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007901 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007902
Owen Anderson825b72b2009-08-11 20:47:22 +00007903 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007904 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007905
Eli Friedman36df4992009-05-27 00:47:34 +00007906 // These are really Legal; return the operand so the caller accepts it as
7907 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007908 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007909 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007910 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007911 Subtarget->is64Bit()) {
7912 return Op;
7913 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007914
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007915 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007916 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007917 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007918 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007919 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007920 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007921 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007922 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007923 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007924 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7925}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007926
Owen Andersone50ed302009-08-10 22:56:29 +00007927SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007928 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007929 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007930 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007931 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007932 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007933 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007934 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007935 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007936 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007937 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007938
Chris Lattner492a43e2010-09-22 01:28:21 +00007939 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007940
Stuart Hastings84be9582011-06-02 15:57:11 +00007941 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7942 MachineMemOperand *MMO;
7943 if (FI) {
7944 int SSFI = FI->getIndex();
7945 MMO =
7946 DAG.getMachineFunction()
7947 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7948 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7949 } else {
7950 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7951 StackSlot = StackSlot.getOperand(1);
7952 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007953 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007954 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7955 X86ISD::FILD, DL,
7956 Tys, Ops, array_lengthof(Ops),
7957 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007958
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007959 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007960 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007961 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007962
7963 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7964 // shouldn't be necessary except that RFP cannot be live across
7965 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007966 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007967 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7968 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007969 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007970 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007971 SDValue Ops[] = {
7972 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7973 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007974 MachineMemOperand *MMO =
7975 DAG.getMachineFunction()
7976 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007977 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007978
Chris Lattner492a43e2010-09-22 01:28:21 +00007979 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7980 Ops, array_lengthof(Ops),
7981 Op.getValueType(), MMO);
7982 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007983 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007984 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007985 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007986
Evan Cheng0db9fe62006-04-25 20:13:52 +00007987 return Result;
7988}
7989
Bill Wendling8b8a6362009-01-17 03:56:04 +00007990// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007991SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7992 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007993 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007994 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007995 movq %rax, %xmm0
7996 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7997 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7998 #ifdef __SSE3__
Chad Rosiera20e1e72012-08-01 18:39:17 +00007999 haddpd %xmm0, %xmm0
Bill Wendling397ae212012-01-05 02:13:20 +00008000 #else
Chad Rosiera20e1e72012-08-01 18:39:17 +00008001 pshufd $0x4e, %xmm0, %xmm1
Bill Wendling397ae212012-01-05 02:13:20 +00008002 addpd %xmm1, %xmm0
8003 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00008004 */
Dale Johannesen040225f2008-10-21 23:07:49 +00008005
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008006 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00008007 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00008008
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008009 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00008010 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
8011 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008012 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008013
Chris Lattner97484792012-01-25 09:56:22 +00008014 SmallVector<Constant*,2> CV1;
8015 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00008016 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00008017 CV1.push_back(
8018 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
8019 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008020 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008021
Bill Wendling397ae212012-01-05 02:13:20 +00008022 // Load the 64-bit value into an XMM register.
8023 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
8024 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008025 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00008026 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008027 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00008028 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
8029 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
8030 CLod0);
8031
Owen Anderson825b72b2009-08-11 20:47:22 +00008032 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00008033 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008034 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00008035 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008036 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00008037 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00008038
Craig Topperd0a31172012-01-10 06:37:29 +00008039 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00008040 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
8041 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
8042 } else {
8043 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
8044 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
8045 S2F, 0x4E, DAG);
8046 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
8047 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
8048 Sub);
8049 }
8050
8051 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008052 DAG.getIntPtrConstant(0));
8053}
8054
Bill Wendling8b8a6362009-01-17 03:56:04 +00008055// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00008056SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
8057 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008058 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00008059 // FP constant to bias correct the final result.
8060 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00008061 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00008062
8063 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00008064 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00008065 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00008066
Eli Friedmanf3704762011-08-29 21:15:46 +00008067 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00008068 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00008069
Owen Anderson825b72b2009-08-11 20:47:22 +00008070 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008071 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00008072 DAG.getIntPtrConstant(0));
8073
8074 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00008075 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008076 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008077 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008078 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008079 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008080 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008081 MVT::v2f64, Bias)));
8082 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008083 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00008084 DAG.getIntPtrConstant(0));
8085
8086 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00008087 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00008088
8089 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00008090 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00008091
Craig Topper69947b92012-04-23 06:57:04 +00008092 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00008093 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00008094 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00008095 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00008096 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00008097
8098 // Handle final rounding.
8099 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00008100}
8101
Michael Liaoa7554632012-10-23 17:36:08 +00008102SDValue X86TargetLowering::lowerUINT_TO_FP_vec(SDValue Op,
8103 SelectionDAG &DAG) const {
8104 SDValue N0 = Op.getOperand(0);
8105 EVT SVT = N0.getValueType();
8106 DebugLoc dl = Op.getDebugLoc();
8107
8108 assert((SVT == MVT::v4i8 || SVT == MVT::v4i16 ||
8109 SVT == MVT::v8i8 || SVT == MVT::v8i16) &&
8110 "Custom UINT_TO_FP is not supported!");
8111
8112 EVT NVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, SVT.getVectorNumElements());
8113 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(),
8114 DAG.getNode(ISD::ZERO_EXTEND, dl, NVT, N0));
8115}
8116
Dan Gohmand858e902010-04-17 15:26:15 +00008117SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
8118 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00008119 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008120 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00008121
Michael Liaoa7554632012-10-23 17:36:08 +00008122 if (Op.getValueType().isVector())
8123 return lowerUINT_TO_FP_vec(Op, DAG);
8124
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008125 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00008126 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
8127 // the optimization here.
8128 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00008129 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00008130
Owen Andersone50ed302009-08-10 22:56:29 +00008131 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008132 EVT DstVT = Op.getValueType();
8133 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00008134 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00008135 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00008136 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00008137 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00008138 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00008139
8140 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00008141 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008142 if (SrcVT == MVT::i32) {
8143 SDValue WordOff = DAG.getConstant(4, getPointerTy());
8144 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
8145 getPointerTy(), StackSlot, WordOff);
8146 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008147 StackSlot, MachinePointerInfo(),
8148 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008149 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008150 OffsetSlot, MachinePointerInfo(),
8151 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008152 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
8153 return Fild;
8154 }
8155
8156 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
8157 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00008158 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008159 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008160 // For i64 source, we need to add the appropriate power of 2 if the input
8161 // was negative. This is the same as the optimization in
8162 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
8163 // we must be careful to do the computation in x87 extended precision, not
8164 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00008165 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
8166 MachineMemOperand *MMO =
8167 DAG.getMachineFunction()
8168 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8169 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008170
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008171 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
8172 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00008173 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
8174 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008175
8176 APInt FF(32, 0x5F800000ULL);
8177
8178 // Check whether the sign bit is set.
8179 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
8180 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
8181 ISD::SETLT);
8182
8183 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
8184 SDValue FudgePtr = DAG.getConstantPool(
8185 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
8186 getPointerTy());
8187
8188 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
8189 SDValue Zero = DAG.getIntPtrConstant(0);
8190 SDValue Four = DAG.getIntPtrConstant(4);
8191 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
8192 Zero, Four);
8193 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
8194
8195 // Load the value out, extending it from f32 to f80.
8196 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00008197 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00008198 FudgePtr, MachinePointerInfo::getConstantPool(),
8199 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008200 // Extend everything to 80 bits to force it to be done on x87.
8201 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
8202 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00008203}
8204
Dan Gohman475871a2008-07-27 21:46:04 +00008205std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008206FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00008207 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00008208
Owen Andersone50ed302009-08-10 22:56:29 +00008209 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00008210
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008211 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008212 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
8213 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00008214 }
8215
Owen Anderson825b72b2009-08-11 20:47:22 +00008216 assert(DstTy.getSimpleVT() <= MVT::i64 &&
8217 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008218 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00008219
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008220 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00008221 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00008222 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00008223 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00008224 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008225 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00008226 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00008227 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008228
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008229 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
8230 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00008231 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00008232 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00008233 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008234 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00008235
Evan Cheng0db9fe62006-04-25 20:13:52 +00008236 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008237 if (!IsSigned && isIntegerTypeFTOL(DstTy))
8238 Opc = X86ISD::WIN_FTOL;
8239 else
8240 switch (DstTy.getSimpleVT().SimpleTy) {
8241 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
8242 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
8243 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
8244 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
8245 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008246
Dan Gohman475871a2008-07-27 21:46:04 +00008247 SDValue Chain = DAG.getEntryNode();
8248 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00008249 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008250 // FIXME This causes a redundant load/store if the SSE-class value is already
8251 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00008252 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008253 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00008254 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008255 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00008256 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008257 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00008258 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00008259 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00008260 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008261
Chris Lattner492a43e2010-09-22 01:28:21 +00008262 MachineMemOperand *MMO =
8263 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8264 MachineMemOperand::MOLoad, MemSize, MemSize);
8265 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
8266 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008267 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00008268 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008269 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
8270 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008271
Chris Lattner07290932010-09-22 01:05:16 +00008272 MachineMemOperand *MMO =
8273 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8274 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008275
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008276 if (Opc != X86ISD::WIN_FTOL) {
8277 // Build the FP_TO_INT*_IN_MEM
8278 SDValue Ops[] = { Chain, Value, StackSlot };
8279 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
8280 Ops, 3, DstTy, MMO);
8281 return std::make_pair(FIST, StackSlot);
8282 } else {
8283 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
8284 DAG.getVTList(MVT::Other, MVT::Glue),
8285 Chain, Value);
8286 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
8287 MVT::i32, ftol.getValue(1));
8288 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
8289 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008290 SDValue Ops[] = { eax, edx };
8291 SDValue pair = IsReplace
8292 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
8293 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008294 return std::make_pair(pair, SDValue());
8295 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008296}
8297
Michael Liaoa7554632012-10-23 17:36:08 +00008298SDValue X86TargetLowering::lowerZERO_EXTEND(SDValue Op, SelectionDAG &DAG) const {
8299 DebugLoc DL = Op.getDebugLoc();
8300 EVT VT = Op.getValueType();
8301 SDValue In = Op.getOperand(0);
8302 EVT SVT = In.getValueType();
8303
8304 if (!VT.is256BitVector() || !SVT.is128BitVector() ||
8305 VT.getVectorNumElements() != SVT.getVectorNumElements())
8306 return SDValue();
8307
8308 assert(Subtarget->hasAVX() && "256-bit vector is observed without AVX!");
8309
8310 // AVX2 has better support of integer extending.
8311 if (Subtarget->hasAVX2())
8312 return DAG.getNode(X86ISD::VZEXT, DL, VT, In);
8313
8314 SDValue Lo = DAG.getNode(X86ISD::VZEXT, DL, MVT::v4i32, In);
8315 static const int Mask[] = {4, 5, 6, 7, -1, -1, -1, -1};
8316 SDValue Hi = DAG.getNode(X86ISD::VZEXT, DL, MVT::v4i32,
8317 DAG.getVectorShuffle(MVT::v8i16, DL, In, DAG.getUNDEF(MVT::v8i16), &Mask[0]));
8318
8319 return DAG.getNode(ISD::CONCAT_VECTORS, DL, MVT::v8i32, Lo, Hi);
8320}
8321
Michael Liaobedcbd42012-10-16 18:14:11 +00008322SDValue X86TargetLowering::lowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
8323 DebugLoc DL = Op.getDebugLoc();
8324 EVT VT = Op.getValueType();
8325 EVT SVT = Op.getOperand(0).getValueType();
8326
8327 if (!VT.is128BitVector() || !SVT.is256BitVector() ||
8328 VT.getVectorNumElements() != SVT.getVectorNumElements())
8329 return SDValue();
8330
8331 assert(Subtarget->hasAVX() && "256-bit vector is observed without AVX!");
8332
8333 unsigned NumElems = VT.getVectorNumElements();
8334 EVT NVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
8335 NumElems * 2);
8336
8337 SDValue In = Op.getOperand(0);
8338 SmallVector<int, 16> MaskVec(NumElems * 2, -1);
8339 // Prepare truncation shuffle mask
8340 for (unsigned i = 0; i != NumElems; ++i)
8341 MaskVec[i] = i * 2;
8342 SDValue V = DAG.getVectorShuffle(NVT, DL,
8343 DAG.getNode(ISD::BITCAST, DL, NVT, In),
8344 DAG.getUNDEF(NVT), &MaskVec[0]);
8345 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, V,
8346 DAG.getIntPtrConstant(0));
8347}
8348
Dan Gohmand858e902010-04-17 15:26:15 +00008349SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
8350 SelectionDAG &DAG) const {
Michael Liaobedcbd42012-10-16 18:14:11 +00008351 if (Op.getValueType().isVector()) {
8352 if (Op.getValueType() == MVT::v8i16)
8353 return DAG.getNode(ISD::TRUNCATE, Op.getDebugLoc(), Op.getValueType(),
8354 DAG.getNode(ISD::FP_TO_SINT, Op.getDebugLoc(),
8355 MVT::v8i32, Op.getOperand(0)));
Eli Friedman23ef1052009-06-06 03:57:58 +00008356 return SDValue();
Michael Liaobedcbd42012-10-16 18:14:11 +00008357 }
Eli Friedman23ef1052009-06-06 03:57:58 +00008358
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008359 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8360 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00008361 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00008362 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
8363 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00008364
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008365 if (StackSlot.getNode())
8366 // Load the result.
8367 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8368 FIST, StackSlot, MachinePointerInfo(),
8369 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008370
8371 // The node is the result.
8372 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00008373}
8374
Dan Gohmand858e902010-04-17 15:26:15 +00008375SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8376 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008377 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8378 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00008379 SDValue FIST = Vals.first, StackSlot = Vals.second;
8380 assert(FIST.getNode() && "Unexpected failure");
8381
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008382 if (StackSlot.getNode())
8383 // Load the result.
8384 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8385 FIST, StackSlot, MachinePointerInfo(),
8386 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008387
8388 // The node is the result.
8389 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00008390}
8391
Michael Liao9d796db2012-10-10 16:32:15 +00008392SDValue X86TargetLowering::lowerFP_EXTEND(SDValue Op,
8393 SelectionDAG &DAG) const {
8394 DebugLoc DL = Op.getDebugLoc();
8395 EVT VT = Op.getValueType();
8396 SDValue In = Op.getOperand(0);
8397 EVT SVT = In.getValueType();
8398
8399 assert(SVT == MVT::v2f32 && "Only customize MVT::v2f32 type legalization!");
8400
8401 return DAG.getNode(X86ISD::VFPEXT, DL, VT,
8402 DAG.getNode(ISD::CONCAT_VECTORS, DL, MVT::v4f32,
8403 In, DAG.getUNDEF(SVT)));
8404}
8405
Craig Topper43620672012-09-08 07:31:51 +00008406SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008407 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008408 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008409 EVT VT = Op.getValueType();
8410 EVT EltVT = VT;
Craig Topper43620672012-09-08 07:31:51 +00008411 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
8412 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008413 EltVT = VT.getVectorElementType();
Craig Topper43620672012-09-08 07:31:51 +00008414 NumElts = VT.getVectorNumElements();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008415 }
Craig Topper43620672012-09-08 07:31:51 +00008416 Constant *C;
8417 if (EltVT == MVT::f64)
8418 C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
8419 else
8420 C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
8421 C = ConstantVector::getSplat(NumElts, C);
8422 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy());
8423 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dale Johannesenace16102009-02-03 19:33:06 +00008424 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008425 MachinePointerInfo::getConstantPool(),
Craig Topper43620672012-09-08 07:31:51 +00008426 false, false, false, Alignment);
8427 if (VT.isVector()) {
8428 MVT ANDVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
8429 return DAG.getNode(ISD::BITCAST, dl, VT,
8430 DAG.getNode(ISD::AND, dl, ANDVT,
8431 DAG.getNode(ISD::BITCAST, dl, ANDVT,
8432 Op.getOperand(0)),
8433 DAG.getNode(ISD::BITCAST, dl, ANDVT, Mask)));
8434 }
Dale Johannesenace16102009-02-03 19:33:06 +00008435 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008436}
8437
Dan Gohmand858e902010-04-17 15:26:15 +00008438SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008439 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008440 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008441 EVT VT = Op.getValueType();
8442 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00008443 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
8444 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008445 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00008446 NumElts = VT.getVectorNumElements();
8447 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00008448 Constant *C;
8449 if (EltVT == MVT::f64)
8450 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
8451 else
8452 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
8453 C = ConstantVector::getSplat(NumElts, C);
Craig Toppercacd9d62012-09-08 07:46:05 +00008454 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy());
8455 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dale Johannesenace16102009-02-03 19:33:06 +00008456 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008457 MachinePointerInfo::getConstantPool(),
Craig Toppercacd9d62012-09-08 07:46:05 +00008458 false, false, false, Alignment);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008459 if (VT.isVector()) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00008460 MVT XORVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008461 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00008462 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00008463 DAG.getNode(ISD::BITCAST, dl, XORVT,
8464 Op.getOperand(0)),
8465 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008466 }
Craig Topper69947b92012-04-23 06:57:04 +00008467
8468 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008469}
8470
Dan Gohmand858e902010-04-17 15:26:15 +00008471SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008472 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008473 SDValue Op0 = Op.getOperand(0);
8474 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008475 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008476 EVT VT = Op.getValueType();
8477 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008478
8479 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008480 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008481 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008482 SrcVT = VT;
8483 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008484 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008485 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008486 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008487 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008488 }
8489
8490 // At this point the operands and the result should have the same
8491 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008492
Evan Cheng68c47cb2007-01-05 07:55:56 +00008493 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008494 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008495 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008496 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8497 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008498 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008499 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8500 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8501 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8502 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008503 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008504 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008505 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008506 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008507 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008508 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008509 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008510
8511 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008512 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008513 // Op0 is MVT::f32, Op1 is MVT::f64.
8514 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8515 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8516 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008517 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008518 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008519 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008520 }
8521
Evan Cheng73d6cf12007-01-05 21:37:56 +00008522 // Clear first operand sign bit.
8523 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008524 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008525 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8526 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008527 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008528 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8529 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8530 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8531 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008532 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008533 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008534 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008535 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008536 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008537 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008538 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008539
8540 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008541 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008542}
8543
Craig Topper55b24052012-09-11 06:15:32 +00008544static SDValue LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) {
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008545 SDValue N0 = Op.getOperand(0);
8546 DebugLoc dl = Op.getDebugLoc();
8547 EVT VT = Op.getValueType();
8548
8549 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8550 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8551 DAG.getConstant(1, VT));
8552 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8553}
8554
Michael Liaof966e4e2012-09-13 20:24:54 +00008555// LowerVectorAllZeroTest - Check whether an OR'd tree is PTEST-able.
8556//
8557SDValue X86TargetLowering::LowerVectorAllZeroTest(SDValue Op, SelectionDAG &DAG) const {
8558 assert(Op.getOpcode() == ISD::OR && "Only check OR'd tree.");
8559
8560 if (!Subtarget->hasSSE41())
8561 return SDValue();
8562
8563 if (!Op->hasOneUse())
8564 return SDValue();
8565
8566 SDNode *N = Op.getNode();
8567 DebugLoc DL = N->getDebugLoc();
8568
8569 SmallVector<SDValue, 8> Opnds;
8570 DenseMap<SDValue, unsigned> VecInMap;
8571 EVT VT = MVT::Other;
8572
8573 // Recognize a special case where a vector is casted into wide integer to
8574 // test all 0s.
8575 Opnds.push_back(N->getOperand(0));
8576 Opnds.push_back(N->getOperand(1));
8577
8578 for (unsigned Slot = 0, e = Opnds.size(); Slot < e; ++Slot) {
8579 SmallVector<SDValue, 8>::const_iterator I = Opnds.begin() + Slot;
8580 // BFS traverse all OR'd operands.
8581 if (I->getOpcode() == ISD::OR) {
8582 Opnds.push_back(I->getOperand(0));
8583 Opnds.push_back(I->getOperand(1));
8584 // Re-evaluate the number of nodes to be traversed.
8585 e += 2; // 2 more nodes (LHS and RHS) are pushed.
8586 continue;
8587 }
8588
8589 // Quit if a non-EXTRACT_VECTOR_ELT
8590 if (I->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8591 return SDValue();
8592
8593 // Quit if without a constant index.
8594 SDValue Idx = I->getOperand(1);
8595 if (!isa<ConstantSDNode>(Idx))
8596 return SDValue();
8597
8598 SDValue ExtractedFromVec = I->getOperand(0);
8599 DenseMap<SDValue, unsigned>::iterator M = VecInMap.find(ExtractedFromVec);
8600 if (M == VecInMap.end()) {
8601 VT = ExtractedFromVec.getValueType();
8602 // Quit if not 128/256-bit vector.
8603 if (!VT.is128BitVector() && !VT.is256BitVector())
8604 return SDValue();
8605 // Quit if not the same type.
8606 if (VecInMap.begin() != VecInMap.end() &&
8607 VT != VecInMap.begin()->first.getValueType())
8608 return SDValue();
8609 M = VecInMap.insert(std::make_pair(ExtractedFromVec, 0)).first;
8610 }
8611 M->second |= 1U << cast<ConstantSDNode>(Idx)->getZExtValue();
8612 }
8613
8614 assert((VT.is128BitVector() || VT.is256BitVector()) &&
Michael Liao9aba7ea2012-09-13 20:30:16 +00008615 "Not extracted from 128-/256-bit vector.");
Michael Liaof966e4e2012-09-13 20:24:54 +00008616
8617 unsigned FullMask = (1U << VT.getVectorNumElements()) - 1U;
8618 SmallVector<SDValue, 8> VecIns;
8619
8620 for (DenseMap<SDValue, unsigned>::const_iterator
8621 I = VecInMap.begin(), E = VecInMap.end(); I != E; ++I) {
8622 // Quit if not all elements are used.
8623 if (I->second != FullMask)
8624 return SDValue();
8625 VecIns.push_back(I->first);
8626 }
8627
8628 EVT TestVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
8629
8630 // Cast all vectors into TestVT for PTEST.
8631 for (unsigned i = 0, e = VecIns.size(); i < e; ++i)
8632 VecIns[i] = DAG.getNode(ISD::BITCAST, DL, TestVT, VecIns[i]);
8633
8634 // If more than one full vectors are evaluated, OR them first before PTEST.
8635 for (unsigned Slot = 0, e = VecIns.size(); e - Slot > 1; Slot += 2, e += 1) {
8636 // Each iteration will OR 2 nodes and append the result until there is only
8637 // 1 node left, i.e. the final OR'd value of all vectors.
8638 SDValue LHS = VecIns[Slot];
8639 SDValue RHS = VecIns[Slot + 1];
8640 VecIns.push_back(DAG.getNode(ISD::OR, DL, TestVT, LHS, RHS));
8641 }
8642
8643 return DAG.getNode(X86ISD::PTEST, DL, MVT::i32,
8644 VecIns.back(), VecIns.back());
8645}
8646
Dan Gohman076aee32009-03-04 19:44:21 +00008647/// Emit nodes that will be selected as "test Op0,Op0", or something
8648/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008649SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008650 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008651 DebugLoc dl = Op.getDebugLoc();
8652
Dan Gohman31125812009-03-07 01:58:32 +00008653 // CF and OF aren't always set the way we want. Determine which
8654 // of these we need.
8655 bool NeedCF = false;
8656 bool NeedOF = false;
8657 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008658 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008659 case X86::COND_A: case X86::COND_AE:
8660 case X86::COND_B: case X86::COND_BE:
8661 NeedCF = true;
8662 break;
8663 case X86::COND_G: case X86::COND_GE:
8664 case X86::COND_L: case X86::COND_LE:
8665 case X86::COND_O: case X86::COND_NO:
8666 NeedOF = true;
8667 break;
Dan Gohman31125812009-03-07 01:58:32 +00008668 }
8669
Dan Gohman076aee32009-03-04 19:44:21 +00008670 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008671 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8672 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008673 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8674 // Emit a CMP with 0, which is the TEST pattern.
8675 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8676 DAG.getConstant(0, Op.getValueType()));
8677
8678 unsigned Opcode = 0;
8679 unsigned NumOperands = 0;
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008680
8681 // Truncate operations may prevent the merge of the SETCC instruction
8682 // and the arithmetic intruction before it. Attempt to truncate the operands
8683 // of the arithmetic instruction and use a reduced bit-width instruction.
8684 bool NeedTruncation = false;
8685 SDValue ArithOp = Op;
8686 if (Op->getOpcode() == ISD::TRUNCATE && Op->hasOneUse()) {
8687 SDValue Arith = Op->getOperand(0);
8688 // Both the trunc and the arithmetic op need to have one user each.
8689 if (Arith->hasOneUse())
8690 switch (Arith.getOpcode()) {
8691 default: break;
8692 case ISD::ADD:
8693 case ISD::SUB:
8694 case ISD::AND:
8695 case ISD::OR:
8696 case ISD::XOR: {
8697 NeedTruncation = true;
8698 ArithOp = Arith;
8699 }
8700 }
8701 }
8702
8703 // NOTICE: In the code below we use ArithOp to hold the arithmetic operation
8704 // which may be the result of a CAST. We use the variable 'Op', which is the
8705 // non-casted variable when we check for possible users.
8706 switch (ArithOp.getOpcode()) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008707 case ISD::ADD:
8708 // Due to an isel shortcoming, be conservative if this add is likely to be
8709 // selected as part of a load-modify-store instruction. When the root node
8710 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8711 // uses of other nodes in the match, such as the ADD in this case. This
8712 // leads to the ADD being left around and reselected, with the result being
8713 // two adds in the output. Alas, even if none our users are stores, that
8714 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8715 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8716 // climbing the DAG back to the root, and it doesn't seem to be worth the
8717 // effort.
8718 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008719 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8720 if (UI->getOpcode() != ISD::CopyToReg &&
8721 UI->getOpcode() != ISD::SETCC &&
8722 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008723 goto default_case;
8724
8725 if (ConstantSDNode *C =
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008726 dyn_cast<ConstantSDNode>(ArithOp.getNode()->getOperand(1))) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008727 // An add of one will be selected as an INC.
8728 if (C->getAPIntValue() == 1) {
8729 Opcode = X86ISD::INC;
8730 NumOperands = 1;
8731 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008732 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008733
8734 // An add of negative one (subtract of one) will be selected as a DEC.
8735 if (C->getAPIntValue().isAllOnesValue()) {
8736 Opcode = X86ISD::DEC;
8737 NumOperands = 1;
8738 break;
8739 }
Dan Gohman076aee32009-03-04 19:44:21 +00008740 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008741
8742 // Otherwise use a regular EFLAGS-setting add.
8743 Opcode = X86ISD::ADD;
8744 NumOperands = 2;
8745 break;
8746 case ISD::AND: {
8747 // If the primary and result isn't used, don't bother using X86ISD::AND,
8748 // because a TEST instruction will be better.
8749 bool NonFlagUse = false;
8750 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8751 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8752 SDNode *User = *UI;
8753 unsigned UOpNo = UI.getOperandNo();
8754 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8755 // Look pass truncate.
8756 UOpNo = User->use_begin().getOperandNo();
8757 User = *User->use_begin();
8758 }
8759
8760 if (User->getOpcode() != ISD::BRCOND &&
8761 User->getOpcode() != ISD::SETCC &&
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008762 !(User->getOpcode() == ISD::SELECT && UOpNo == 0)) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008763 NonFlagUse = true;
8764 break;
8765 }
Dan Gohman076aee32009-03-04 19:44:21 +00008766 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008767
8768 if (!NonFlagUse)
8769 break;
8770 }
8771 // FALL THROUGH
8772 case ISD::SUB:
8773 case ISD::OR:
8774 case ISD::XOR:
8775 // Due to the ISEL shortcoming noted above, be conservative if this op is
8776 // likely to be selected as part of a load-modify-store instruction.
8777 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8778 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8779 if (UI->getOpcode() == ISD::STORE)
8780 goto default_case;
8781
8782 // Otherwise use a regular EFLAGS-setting instruction.
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008783 switch (ArithOp.getOpcode()) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008784 default: llvm_unreachable("unexpected operator!");
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008785 case ISD::SUB: Opcode = X86ISD::SUB; break;
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008786 case ISD::XOR: Opcode = X86ISD::XOR; break;
8787 case ISD::AND: Opcode = X86ISD::AND; break;
Michael Liaof966e4e2012-09-13 20:24:54 +00008788 case ISD::OR: {
8789 if (!NeedTruncation && (X86CC == X86::COND_E || X86CC == X86::COND_NE)) {
8790 SDValue EFLAGS = LowerVectorAllZeroTest(Op, DAG);
8791 if (EFLAGS.getNode())
8792 return EFLAGS;
8793 }
8794 Opcode = X86ISD::OR;
8795 break;
8796 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008797 }
8798
8799 NumOperands = 2;
8800 break;
8801 case X86ISD::ADD:
8802 case X86ISD::SUB:
8803 case X86ISD::INC:
8804 case X86ISD::DEC:
8805 case X86ISD::OR:
8806 case X86ISD::XOR:
8807 case X86ISD::AND:
8808 return SDValue(Op.getNode(), 1);
8809 default:
8810 default_case:
8811 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008812 }
8813
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008814 // If we found that truncation is beneficial, perform the truncation and
8815 // update 'Op'.
8816 if (NeedTruncation) {
8817 EVT VT = Op.getValueType();
8818 SDValue WideVal = Op->getOperand(0);
8819 EVT WideVT = WideVal.getValueType();
8820 unsigned ConvertedOp = 0;
8821 // Use a target machine opcode to prevent further DAGCombine
8822 // optimizations that may separate the arithmetic operations
8823 // from the setcc node.
8824 switch (WideVal.getOpcode()) {
8825 default: break;
8826 case ISD::ADD: ConvertedOp = X86ISD::ADD; break;
8827 case ISD::SUB: ConvertedOp = X86ISD::SUB; break;
8828 case ISD::AND: ConvertedOp = X86ISD::AND; break;
8829 case ISD::OR: ConvertedOp = X86ISD::OR; break;
8830 case ISD::XOR: ConvertedOp = X86ISD::XOR; break;
8831 }
8832
8833 if (ConvertedOp) {
8834 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8835 if (TLI.isOperationLegal(WideVal.getOpcode(), WideVT)) {
8836 SDValue V0 = DAG.getNode(ISD::TRUNCATE, dl, VT, WideVal.getOperand(0));
8837 SDValue V1 = DAG.getNode(ISD::TRUNCATE, dl, VT, WideVal.getOperand(1));
8838 Op = DAG.getNode(ConvertedOp, dl, VT, V0, V1);
8839 }
8840 }
8841 }
8842
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008843 if (Opcode == 0)
8844 // Emit a CMP with 0, which is the TEST pattern.
8845 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8846 DAG.getConstant(0, Op.getValueType()));
8847
8848 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8849 SmallVector<SDValue, 4> Ops;
8850 for (unsigned i = 0; i != NumOperands; ++i)
8851 Ops.push_back(Op.getOperand(i));
8852
8853 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8854 DAG.ReplaceAllUsesWith(Op, New);
8855 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008856}
8857
8858/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8859/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008860SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008861 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008862 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8863 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008864 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008865
8866 DebugLoc dl = Op0.getDebugLoc();
Manman Ren39ad5682012-08-08 00:51:41 +00008867 if ((Op0.getValueType() == MVT::i8 || Op0.getValueType() == MVT::i16 ||
8868 Op0.getValueType() == MVT::i32 || Op0.getValueType() == MVT::i64)) {
8869 // Use SUB instead of CMP to enable CSE between SUB and CMP.
8870 SDVTList VTs = DAG.getVTList(Op0.getValueType(), MVT::i32);
8871 SDValue Sub = DAG.getNode(X86ISD::SUB, dl, VTs,
8872 Op0, Op1);
8873 return SDValue(Sub.getNode(), 1);
8874 }
Owen Anderson825b72b2009-08-11 20:47:22 +00008875 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008876}
8877
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008878/// Convert a comparison if required by the subtarget.
8879SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
8880 SelectionDAG &DAG) const {
8881 // If the subtarget does not support the FUCOMI instruction, floating-point
8882 // comparisons have to be converted.
8883 if (Subtarget->hasCMov() ||
8884 Cmp.getOpcode() != X86ISD::CMP ||
8885 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
8886 !Cmp.getOperand(1).getValueType().isFloatingPoint())
8887 return Cmp;
8888
8889 // The instruction selector will select an FUCOM instruction instead of
8890 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
8891 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
8892 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
8893 DebugLoc dl = Cmp.getDebugLoc();
8894 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
8895 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
8896 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
8897 DAG.getConstant(8, MVT::i8));
8898 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
8899 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
8900}
8901
Evan Chengd40d03e2010-01-06 19:38:29 +00008902/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8903/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008904SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8905 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008906 SDValue Op0 = And.getOperand(0);
8907 SDValue Op1 = And.getOperand(1);
8908 if (Op0.getOpcode() == ISD::TRUNCATE)
8909 Op0 = Op0.getOperand(0);
8910 if (Op1.getOpcode() == ISD::TRUNCATE)
8911 Op1 = Op1.getOperand(0);
8912
Evan Chengd40d03e2010-01-06 19:38:29 +00008913 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008914 if (Op1.getOpcode() == ISD::SHL)
8915 std::swap(Op0, Op1);
8916 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008917 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8918 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008919 // If we looked past a truncate, check that it's only truncating away
8920 // known zeros.
8921 unsigned BitWidth = Op0.getValueSizeInBits();
8922 unsigned AndBitWidth = And.getValueSizeInBits();
8923 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008924 APInt Zeros, Ones;
8925 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008926 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8927 return SDValue();
8928 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008929 LHS = Op1;
8930 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008931 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008932 } else if (Op1.getOpcode() == ISD::Constant) {
8933 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008934 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008935 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008936
8937 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008938 LHS = AndLHS.getOperand(0);
8939 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008940 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008941
8942 // Use BT if the immediate can't be encoded in a TEST instruction.
8943 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8944 LHS = AndLHS;
8945 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8946 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008947 }
Evan Cheng0488db92007-09-25 01:57:46 +00008948
Evan Chengd40d03e2010-01-06 19:38:29 +00008949 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008950 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008951 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008952 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008953 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008954 // Also promote i16 to i32 for performance / code size reason.
8955 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008956 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008957 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008958
Evan Chengd40d03e2010-01-06 19:38:29 +00008959 // If the operand types disagree, extend the shift amount to match. Since
8960 // BT ignores high bits (like shifts) we can use anyextend.
8961 if (LHS.getValueType() != RHS.getValueType())
8962 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008963
Evan Chengd40d03e2010-01-06 19:38:29 +00008964 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8965 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8966 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8967 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008968 }
8969
Evan Cheng54de3ea2010-01-05 06:52:31 +00008970 return SDValue();
8971}
8972
Dan Gohmand858e902010-04-17 15:26:15 +00008973SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008974
8975 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8976
Evan Cheng54de3ea2010-01-05 06:52:31 +00008977 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8978 SDValue Op0 = Op.getOperand(0);
8979 SDValue Op1 = Op.getOperand(1);
8980 DebugLoc dl = Op.getDebugLoc();
8981 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8982
8983 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008984 // Lower (X & (1 << N)) == 0 to BT(X, N).
8985 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8986 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008987 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008988 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008989 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008990 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8991 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8992 if (NewSetCC.getNode())
8993 return NewSetCC;
8994 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008995
Chris Lattner481eebc2010-12-19 21:23:48 +00008996 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8997 // these.
8998 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008999 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00009000 cast<ConstantSDNode>(Op1)->isNullValue()) &&
9001 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009002
Chris Lattner481eebc2010-12-19 21:23:48 +00009003 // If the input is a setcc, then reuse the input setcc or use a new one with
9004 // the inverted condition.
9005 if (Op0.getOpcode() == X86ISD::SETCC) {
9006 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
9007 bool Invert = (CC == ISD::SETNE) ^
9008 cast<ConstantSDNode>(Op1)->isNullValue();
9009 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009010
Evan Cheng2c755ba2010-02-27 07:36:59 +00009011 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00009012 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9013 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
9014 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00009015 }
9016
Evan Chenge5b51ac2010-04-17 06:13:15 +00009017 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00009018 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009019 if (X86CC == X86::COND_INVALID)
9020 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009021
Chris Lattnerc19d1c32010-12-19 22:08:31 +00009022 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009023 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00009024 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00009025 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00009026}
9027
Craig Topper89af15e2011-09-18 08:03:58 +00009028// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009029// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00009030static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009031 EVT VT = Op.getValueType();
9032
Craig Topper7a9a28b2012-08-12 02:23:29 +00009033 assert(VT.is256BitVector() && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009034 "Unsupported value type for operation");
9035
Craig Topper66ddd152012-04-27 22:54:43 +00009036 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009037 DebugLoc dl = Op.getDebugLoc();
9038 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009039
9040 // Extract the LHS vectors
9041 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00009042 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
9043 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009044
9045 // Extract the RHS vectors
9046 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00009047 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
9048 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009049
9050 // Issue the operation on the smaller types and concatenate the result back
9051 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9052 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
9053 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
9054 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
9055 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
9056}
9057
9058
Dan Gohmand858e902010-04-17 15:26:15 +00009059SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009060 SDValue Cond;
9061 SDValue Op0 = Op.getOperand(0);
9062 SDValue Op1 = Op.getOperand(1);
9063 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00009064 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00009065 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
9066 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009067 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00009068
9069 if (isFP) {
Craig Topper523908d2012-08-13 02:34:03 +00009070#ifndef NDEBUG
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00009071 EVT EltVT = Op0.getValueType().getVectorElementType();
Craig Topper523908d2012-08-13 02:34:03 +00009072 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
9073#endif
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00009074
Craig Topper523908d2012-08-13 02:34:03 +00009075 unsigned SSECC;
Nate Begeman30a0de92008-07-17 16:51:19 +00009076 bool Swap = false;
9077
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00009078 // SSE Condition code mapping:
9079 // 0 - EQ
9080 // 1 - LT
9081 // 2 - LE
9082 // 3 - UNORD
9083 // 4 - NEQ
9084 // 5 - NLT
9085 // 6 - NLE
9086 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00009087 switch (SetCCOpcode) {
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009088 default: llvm_unreachable("Unexpected SETCC condition");
Nate Begemanfb8ead02008-07-25 19:05:58 +00009089 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00009090 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00009091 case ISD::SETOGT:
9092 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00009093 case ISD::SETLT:
9094 case ISD::SETOLT: SSECC = 1; break;
9095 case ISD::SETOGE:
9096 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00009097 case ISD::SETLE:
9098 case ISD::SETOLE: SSECC = 2; break;
9099 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00009100 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00009101 case ISD::SETNE: SSECC = 4; break;
Craig Topper523908d2012-08-13 02:34:03 +00009102 case ISD::SETULE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00009103 case ISD::SETUGE: SSECC = 5; break;
Craig Topper523908d2012-08-13 02:34:03 +00009104 case ISD::SETULT: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00009105 case ISD::SETUGT: SSECC = 6; break;
9106 case ISD::SETO: SSECC = 7; break;
Craig Topper523908d2012-08-13 02:34:03 +00009107 case ISD::SETUEQ:
9108 case ISD::SETONE: SSECC = 8; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009109 }
9110 if (Swap)
9111 std::swap(Op0, Op1);
9112
Nate Begemanfb8ead02008-07-25 19:05:58 +00009113 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00009114 if (SSECC == 8) {
Craig Topper523908d2012-08-13 02:34:03 +00009115 unsigned CC0, CC1;
9116 unsigned CombineOpc;
Nate Begemanfb8ead02008-07-25 19:05:58 +00009117 if (SetCCOpcode == ISD::SETUEQ) {
Craig Topper523908d2012-08-13 02:34:03 +00009118 CC0 = 3; CC1 = 0; CombineOpc = ISD::OR;
9119 } else {
9120 assert(SetCCOpcode == ISD::SETONE);
9121 CC0 = 7; CC1 = 4; CombineOpc = ISD::AND;
Craig Topper69947b92012-04-23 06:57:04 +00009122 }
Craig Topper523908d2012-08-13 02:34:03 +00009123
9124 SDValue Cmp0 = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
9125 DAG.getConstant(CC0, MVT::i8));
9126 SDValue Cmp1 = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
9127 DAG.getConstant(CC1, MVT::i8));
9128 return DAG.getNode(CombineOpc, dl, VT, Cmp0, Cmp1);
Nate Begeman30a0de92008-07-17 16:51:19 +00009129 }
9130 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00009131 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
9132 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00009133 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009134
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009135 // Break 256-bit integer vector compare into smaller ones.
Craig Topper7a9a28b2012-08-12 02:23:29 +00009136 if (VT.is256BitVector() && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00009137 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00009138
Nate Begeman30a0de92008-07-17 16:51:19 +00009139 // We are handling one of the integer comparisons here. Since SSE only has
9140 // GT and EQ comparisons for integer, swapping operands and multiple
9141 // operations may be required for some comparisons.
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009142 unsigned Opc;
Nate Begeman30a0de92008-07-17 16:51:19 +00009143 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00009144
Nate Begeman30a0de92008-07-17 16:51:19 +00009145 switch (SetCCOpcode) {
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009146 default: llvm_unreachable("Unexpected SETCC condition");
Nate Begeman30a0de92008-07-17 16:51:19 +00009147 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009148 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009149 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009150 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009151 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009152 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009153 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009154 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009155 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009156 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009157 }
9158 if (Swap)
9159 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009160
Eli Friedman7d3e2b72011-09-28 21:00:25 +00009161 // Check that the operation in question is available (most are plain SSE2,
9162 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009163 if (VT == MVT::v2i64) {
9164 if (Opc == X86ISD::PCMPGT && !Subtarget->hasSSE42())
9165 return SDValue();
9166 if (Opc == X86ISD::PCMPEQ && !Subtarget->hasSSE41())
9167 return SDValue();
9168 }
Eli Friedman7d3e2b72011-09-28 21:00:25 +00009169
Nate Begeman30a0de92008-07-17 16:51:19 +00009170 // Since SSE has no unsigned integer comparisons, we need to flip the sign
9171 // bits of the inputs before performing those operations.
9172 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00009173 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00009174 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
9175 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00009176 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00009177 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
9178 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00009179 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
9180 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00009181 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009182
Dale Johannesenace16102009-02-03 19:33:06 +00009183 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00009184
9185 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00009186 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00009187 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00009188
Nate Begeman30a0de92008-07-17 16:51:19 +00009189 return Result;
9190}
Evan Cheng0488db92007-09-25 01:57:46 +00009191
Evan Cheng370e5342008-12-03 08:38:43 +00009192// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00009193static bool isX86LogicalCmp(SDValue Op) {
9194 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009195 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
9196 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +00009197 return true;
9198 if (Op.getResNo() == 1 &&
9199 (Opc == X86ISD::ADD ||
9200 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00009201 Opc == X86ISD::ADC ||
9202 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00009203 Opc == X86ISD::SMUL ||
9204 Opc == X86ISD::UMUL ||
9205 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00009206 Opc == X86ISD::DEC ||
9207 Opc == X86ISD::OR ||
9208 Opc == X86ISD::XOR ||
9209 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00009210 return true;
9211
Chris Lattner9637d5b2010-12-05 07:49:54 +00009212 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
9213 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009214
Dan Gohman076aee32009-03-04 19:44:21 +00009215 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00009216}
9217
Chris Lattnera2b56002010-12-05 01:23:24 +00009218static bool isZero(SDValue V) {
9219 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
9220 return C && C->isNullValue();
9221}
9222
Chris Lattner96908b12010-12-05 02:00:51 +00009223static bool isAllOnes(SDValue V) {
9224 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
9225 return C && C->isAllOnesValue();
9226}
9227
Evan Chengb64dd5f2012-08-07 22:21:00 +00009228static bool isTruncWithZeroHighBitsInput(SDValue V, SelectionDAG &DAG) {
9229 if (V.getOpcode() != ISD::TRUNCATE)
9230 return false;
9231
9232 SDValue VOp0 = V.getOperand(0);
9233 unsigned InBits = VOp0.getValueSizeInBits();
9234 unsigned Bits = V.getValueSizeInBits();
9235 return DAG.MaskedValueIsZero(VOp0, APInt::getHighBitsSet(InBits,InBits-Bits));
9236}
9237
Dan Gohmand858e902010-04-17 15:26:15 +00009238SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00009239 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00009240 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00009241 SDValue Op1 = Op.getOperand(1);
9242 SDValue Op2 = Op.getOperand(2);
9243 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009244 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00009245
Dan Gohman1a492952009-10-20 16:22:37 +00009246 if (Cond.getOpcode() == ISD::SETCC) {
9247 SDValue NewCond = LowerSETCC(Cond, DAG);
9248 if (NewCond.getNode())
9249 Cond = NewCond;
9250 }
Evan Cheng734503b2006-09-11 02:19:56 +00009251
Chris Lattnera2b56002010-12-05 01:23:24 +00009252 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00009253 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00009254 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00009255 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009256 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00009257 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
9258 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009259 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009260
Chris Lattnera2b56002010-12-05 01:23:24 +00009261 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009262
9263 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00009264 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
9265 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00009266
9267 SDValue CmpOp0 = Cmp.getOperand(0);
Manman Rened579842012-05-07 18:06:23 +00009268 // Apply further optimizations for special cases
9269 // (select (x != 0), -1, 0) -> neg & sbb
9270 // (select (x == 0), 0, -1) -> neg & sbb
9271 if (ConstantSDNode *YC = dyn_cast<ConstantSDNode>(Y))
Chad Rosiera20e1e72012-08-01 18:39:17 +00009272 if (YC->isNullValue() &&
Manman Rened579842012-05-07 18:06:23 +00009273 (isAllOnes(Op1) == (CondCode == X86::COND_NE))) {
9274 SDVTList VTs = DAG.getVTList(CmpOp0.getValueType(), MVT::i32);
Chad Rosiera20e1e72012-08-01 18:39:17 +00009275 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, VTs,
9276 DAG.getConstant(0, CmpOp0.getValueType()),
Manman Rened579842012-05-07 18:06:23 +00009277 CmpOp0);
9278 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
9279 DAG.getConstant(X86::COND_B, MVT::i8),
9280 SDValue(Neg.getNode(), 1));
9281 return Res;
9282 }
9283
Chris Lattnera2b56002010-12-05 01:23:24 +00009284 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
9285 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009286 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009287
Chris Lattner96908b12010-12-05 02:00:51 +00009288 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00009289 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
9290 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009291
Chris Lattner96908b12010-12-05 02:00:51 +00009292 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
9293 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009294
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009295 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00009296 if (N2C == 0 || !N2C->isNullValue())
9297 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
9298 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009299 }
9300 }
9301
Chris Lattnera2b56002010-12-05 01:23:24 +00009302 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00009303 if (Cond.getOpcode() == ISD::AND &&
9304 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
9305 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009306 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00009307 Cond = Cond.getOperand(0);
9308 }
9309
Evan Cheng3f41d662007-10-08 22:16:29 +00009310 // If condition flag is set by a X86ISD::CMP, then use it as the condition
9311 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00009312 unsigned CondOpcode = Cond.getOpcode();
9313 if (CondOpcode == X86ISD::SETCC ||
9314 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00009315 CC = Cond.getOperand(0);
9316
Dan Gohman475871a2008-07-27 21:46:04 +00009317 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00009318 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00009319 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00009320
Evan Cheng3f41d662007-10-08 22:16:29 +00009321 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009322 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00009323 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00009324 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00009325
Chris Lattnerd1980a52009-03-12 06:52:53 +00009326 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
9327 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00009328 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00009329 addTest = false;
9330 }
Dan Gohman65fd6562011-11-03 21:49:52 +00009331 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
9332 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
9333 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
9334 Cond.getOperand(0).getValueType() != MVT::i8)) {
9335 SDValue LHS = Cond.getOperand(0);
9336 SDValue RHS = Cond.getOperand(1);
9337 unsigned X86Opcode;
9338 unsigned X86Cond;
9339 SDVTList VTs;
9340 switch (CondOpcode) {
9341 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9342 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9343 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9344 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9345 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9346 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9347 default: llvm_unreachable("unexpected overflowing operator");
9348 }
9349 if (CondOpcode == ISD::UMULO)
9350 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9351 MVT::i32);
9352 else
9353 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9354
9355 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
9356
9357 if (CondOpcode == ISD::UMULO)
9358 Cond = X86Op.getValue(2);
9359 else
9360 Cond = X86Op.getValue(1);
9361
9362 CC = DAG.getConstant(X86Cond, MVT::i8);
9363 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00009364 }
9365
9366 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +00009367 // Look pass the truncate if the high bits are known zero.
9368 if (isTruncWithZeroHighBitsInput(Cond, DAG))
9369 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +00009370
9371 // We know the result of AND is compared against zero. Try to match
9372 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009373 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00009374 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00009375 if (NewSetCC.getNode()) {
9376 CC = NewSetCC.getOperand(0);
9377 Cond = NewSetCC.getOperand(1);
9378 addTest = false;
9379 }
9380 }
9381 }
9382
9383 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009384 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009385 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009386 }
9387
Benjamin Kramere915ff32010-12-22 23:09:28 +00009388 // a < b ? -1 : 0 -> RES = ~setcc_carry
9389 // a < b ? 0 : -1 -> RES = setcc_carry
9390 // a >= b ? -1 : 0 -> RES = setcc_carry
9391 // a >= b ? 0 : -1 -> RES = ~setcc_carry
Manman Ren39ad5682012-08-08 00:51:41 +00009392 if (Cond.getOpcode() == X86ISD::SUB) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009393 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +00009394 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
9395
9396 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
9397 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
9398 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
9399 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
9400 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
9401 return DAG.getNOT(DL, Res, Res.getValueType());
9402 return Res;
9403 }
9404 }
9405
Benjamin Kramer444dcce2012-10-13 10:39:49 +00009406 // X86 doesn't have an i8 cmov. If both operands are the result of a truncate
9407 // widen the cmov and push the truncate through. This avoids introducing a new
9408 // branch during isel and doesn't add any extensions.
9409 if (Op.getValueType() == MVT::i8 &&
9410 Op1.getOpcode() == ISD::TRUNCATE && Op2.getOpcode() == ISD::TRUNCATE) {
9411 SDValue T1 = Op1.getOperand(0), T2 = Op2.getOperand(0);
9412 if (T1.getValueType() == T2.getValueType() &&
9413 // Blacklist CopyFromReg to avoid partial register stalls.
9414 T1.getOpcode() != ISD::CopyFromReg && T2.getOpcode()!=ISD::CopyFromReg){
9415 SDVTList VTs = DAG.getVTList(T1.getValueType(), MVT::Glue);
Benjamin Kramerf8b65aa2012-10-13 12:50:19 +00009416 SDValue Cmov = DAG.getNode(X86ISD::CMOV, DL, VTs, T2, T1, CC, Cond);
Benjamin Kramer444dcce2012-10-13 10:39:49 +00009417 return DAG.getNode(ISD::TRUNCATE, DL, Op.getValueType(), Cmov);
9418 }
9419 }
9420
Evan Cheng0488db92007-09-25 01:57:46 +00009421 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
9422 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009423 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009424 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00009425 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00009426}
9427
Evan Cheng370e5342008-12-03 08:38:43 +00009428// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
9429// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
9430// from the AND / OR.
9431static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
9432 Opc = Op.getOpcode();
9433 if (Opc != ISD::OR && Opc != ISD::AND)
9434 return false;
9435 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
9436 Op.getOperand(0).hasOneUse() &&
9437 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
9438 Op.getOperand(1).hasOneUse());
9439}
9440
Evan Cheng961d6d42009-02-02 08:19:07 +00009441// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
9442// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00009443static bool isXor1OfSetCC(SDValue Op) {
9444 if (Op.getOpcode() != ISD::XOR)
9445 return false;
9446 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
9447 if (N1C && N1C->getAPIntValue() == 1) {
9448 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
9449 Op.getOperand(0).hasOneUse();
9450 }
9451 return false;
9452}
9453
Dan Gohmand858e902010-04-17 15:26:15 +00009454SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00009455 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00009456 SDValue Chain = Op.getOperand(0);
9457 SDValue Cond = Op.getOperand(1);
9458 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009459 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009460 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00009461 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00009462
Dan Gohman1a492952009-10-20 16:22:37 +00009463 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00009464 // Check for setcc([su]{add,sub,mul}o == 0).
9465 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
9466 isa<ConstantSDNode>(Cond.getOperand(1)) &&
9467 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
9468 Cond.getOperand(0).getResNo() == 1 &&
9469 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
9470 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
9471 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
9472 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
9473 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
9474 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
9475 Inverted = true;
9476 Cond = Cond.getOperand(0);
9477 } else {
9478 SDValue NewCond = LowerSETCC(Cond, DAG);
9479 if (NewCond.getNode())
9480 Cond = NewCond;
9481 }
Dan Gohman1a492952009-10-20 16:22:37 +00009482 }
Chris Lattnere55484e2008-12-25 05:34:37 +00009483#if 0
9484 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00009485 else if (Cond.getOpcode() == X86ISD::ADD ||
9486 Cond.getOpcode() == X86ISD::SUB ||
9487 Cond.getOpcode() == X86ISD::SMUL ||
9488 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00009489 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00009490#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00009491
Evan Chengad9c0a32009-12-15 00:53:42 +00009492 // Look pass (and (setcc_carry (cmp ...)), 1).
9493 if (Cond.getOpcode() == ISD::AND &&
9494 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
9495 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009496 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00009497 Cond = Cond.getOperand(0);
9498 }
9499
Evan Cheng3f41d662007-10-08 22:16:29 +00009500 // If condition flag is set by a X86ISD::CMP, then use it as the condition
9501 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00009502 unsigned CondOpcode = Cond.getOpcode();
9503 if (CondOpcode == X86ISD::SETCC ||
9504 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00009505 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009506
Dan Gohman475871a2008-07-27 21:46:04 +00009507 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00009508 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00009509 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00009510 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00009511 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00009512 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00009513 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00009514 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009515 default: break;
9516 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00009517 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00009518 // These can only come from an arithmetic instruction with overflow,
9519 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009520 Cond = Cond.getNode()->getOperand(1);
9521 addTest = false;
9522 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009523 }
Evan Cheng0488db92007-09-25 01:57:46 +00009524 }
Dan Gohman65fd6562011-11-03 21:49:52 +00009525 }
9526 CondOpcode = Cond.getOpcode();
9527 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
9528 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
9529 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
9530 Cond.getOperand(0).getValueType() != MVT::i8)) {
9531 SDValue LHS = Cond.getOperand(0);
9532 SDValue RHS = Cond.getOperand(1);
9533 unsigned X86Opcode;
9534 unsigned X86Cond;
9535 SDVTList VTs;
9536 switch (CondOpcode) {
9537 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9538 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9539 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9540 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9541 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9542 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9543 default: llvm_unreachable("unexpected overflowing operator");
9544 }
9545 if (Inverted)
9546 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
9547 if (CondOpcode == ISD::UMULO)
9548 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9549 MVT::i32);
9550 else
9551 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9552
9553 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
9554
9555 if (CondOpcode == ISD::UMULO)
9556 Cond = X86Op.getValue(2);
9557 else
9558 Cond = X86Op.getValue(1);
9559
9560 CC = DAG.getConstant(X86Cond, MVT::i8);
9561 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00009562 } else {
9563 unsigned CondOpc;
9564 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
9565 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00009566 if (CondOpc == ISD::OR) {
9567 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
9568 // two branches instead of an explicit OR instruction with a
9569 // separate test.
9570 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009571 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00009572 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009573 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009574 Chain, Dest, CC, Cmp);
9575 CC = Cond.getOperand(1).getOperand(0);
9576 Cond = Cmp;
9577 addTest = false;
9578 }
9579 } else { // ISD::AND
9580 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
9581 // two branches instead of an explicit AND instruction with a
9582 // separate test. However, we only do this if this block doesn't
9583 // have a fall-through edge, because this requires an explicit
9584 // jmp when the condition is false.
9585 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009586 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00009587 Op.getNode()->hasOneUse()) {
9588 X86::CondCode CCode =
9589 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9590 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009591 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00009592 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009593 // Look for an unconditional branch following this conditional branch.
9594 // We need this because we need to reverse the successors in order
9595 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009596 if (User->getOpcode() == ISD::BR) {
9597 SDValue FalseBB = User->getOperand(1);
9598 SDNode *NewBR =
9599 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009600 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009601 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009602 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009603
Dale Johannesene4d209d2009-02-03 20:21:25 +00009604 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009605 Chain, Dest, CC, Cmp);
9606 X86::CondCode CCode =
9607 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9608 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009609 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009610 Cond = Cmp;
9611 addTest = false;
9612 }
9613 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009614 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009615 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9616 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9617 // It should be transformed during dag combiner except when the condition
9618 // is set by a arithmetics with overflow node.
9619 X86::CondCode CCode =
9620 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9621 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009622 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009623 Cond = Cond.getOperand(0).getOperand(1);
9624 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009625 } else if (Cond.getOpcode() == ISD::SETCC &&
9626 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9627 // For FCMP_OEQ, we can emit
9628 // two branches instead of an explicit AND instruction with a
9629 // separate test. However, we only do this if this block doesn't
9630 // have a fall-through edge, because this requires an explicit
9631 // jmp when the condition is false.
9632 if (Op.getNode()->hasOneUse()) {
9633 SDNode *User = *Op.getNode()->use_begin();
9634 // Look for an unconditional branch following this conditional branch.
9635 // We need this because we need to reverse the successors in order
9636 // to implement FCMP_OEQ.
9637 if (User->getOpcode() == ISD::BR) {
9638 SDValue FalseBB = User->getOperand(1);
9639 SDNode *NewBR =
9640 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9641 assert(NewBR == User);
9642 (void)NewBR;
9643 Dest = FalseBB;
9644
9645 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9646 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009647 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009648 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9649 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9650 Chain, Dest, CC, Cmp);
9651 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9652 Cond = Cmp;
9653 addTest = false;
9654 }
9655 }
9656 } else if (Cond.getOpcode() == ISD::SETCC &&
9657 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9658 // For FCMP_UNE, we can emit
9659 // two branches instead of an explicit AND instruction with a
9660 // separate test. However, we only do this if this block doesn't
9661 // have a fall-through edge, because this requires an explicit
9662 // jmp when the condition is false.
9663 if (Op.getNode()->hasOneUse()) {
9664 SDNode *User = *Op.getNode()->use_begin();
9665 // Look for an unconditional branch following this conditional branch.
9666 // We need this because we need to reverse the successors in order
9667 // to implement FCMP_UNE.
9668 if (User->getOpcode() == ISD::BR) {
9669 SDValue FalseBB = User->getOperand(1);
9670 SDNode *NewBR =
9671 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9672 assert(NewBR == User);
9673 (void)NewBR;
9674
9675 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9676 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009677 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009678 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9679 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9680 Chain, Dest, CC, Cmp);
9681 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9682 Cond = Cmp;
9683 addTest = false;
9684 Dest = FalseBB;
9685 }
9686 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009687 }
Evan Cheng0488db92007-09-25 01:57:46 +00009688 }
9689
9690 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +00009691 // Look pass the truncate if the high bits are known zero.
9692 if (isTruncWithZeroHighBitsInput(Cond, DAG))
9693 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +00009694
9695 // We know the result of AND is compared against zero. Try to match
9696 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009697 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009698 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9699 if (NewSetCC.getNode()) {
9700 CC = NewSetCC.getOperand(0);
9701 Cond = NewSetCC.getOperand(1);
9702 addTest = false;
9703 }
9704 }
9705 }
9706
9707 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009708 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009709 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009710 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009711 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009712 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009713 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009714}
9715
Anton Korobeynikove060b532007-04-17 19:34:00 +00009716
9717// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9718// Calls to _alloca is needed to probe the stack when allocating more than 4k
9719// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9720// that the guard pages used by the OS virtual memory manager are allocated in
9721// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009722SDValue
9723X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009724 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009725 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009726 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009727 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009728 "are being used");
9729 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009730 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009731
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009732 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009733 SDValue Chain = Op.getOperand(0);
9734 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009735 // FIXME: Ensure alignment here
9736
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009737 bool Is64Bit = Subtarget->is64Bit();
9738 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009739
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009740 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009741 MachineFunction &MF = DAG.getMachineFunction();
9742 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009743
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009744 if (Is64Bit) {
9745 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009746 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009747 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009748
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009749 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Craig Topper31a207a2012-05-04 06:39:13 +00009750 I != E; ++I)
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009751 if (I->hasNestAttr())
9752 report_fatal_error("Cannot use segmented stacks with functions that "
9753 "have nested arguments.");
9754 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009755
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009756 const TargetRegisterClass *AddrRegClass =
9757 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9758 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9759 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9760 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9761 DAG.getRegister(Vreg, SPTy));
9762 SDValue Ops1[2] = { Value, Chain };
9763 return DAG.getMergeValues(Ops1, 2, dl);
9764 } else {
9765 SDValue Flag;
9766 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009767
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009768 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9769 Flag = Chain.getValue(1);
9770 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009771
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009772 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9773 Flag = Chain.getValue(1);
9774
Michael Liaoc5c970e2012-10-31 04:14:09 +00009775 Chain = DAG.getCopyFromReg(Chain, dl, RegInfo->getStackRegister(),
9776 SPTy).getValue(1);
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009777
9778 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9779 return DAG.getMergeValues(Ops1, 2, dl);
9780 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009781}
9782
Dan Gohmand858e902010-04-17 15:26:15 +00009783SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009784 MachineFunction &MF = DAG.getMachineFunction();
9785 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9786
Dan Gohman69de1932008-02-06 22:27:42 +00009787 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009788 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009789
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009790 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009791 // vastart just stores the address of the VarArgsFrameIndex slot into the
9792 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009793 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9794 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009795 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9796 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009797 }
9798
9799 // __va_list_tag:
9800 // gp_offset (0 - 6 * 8)
9801 // fp_offset (48 - 48 + 8 * 16)
9802 // overflow_arg_area (point to parameters coming in memory).
9803 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009804 SmallVector<SDValue, 8> MemOps;
9805 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009806 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009807 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009808 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9809 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009810 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009811 MemOps.push_back(Store);
9812
9813 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009814 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009815 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009816 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009817 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9818 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009819 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009820 MemOps.push_back(Store);
9821
9822 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009823 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009824 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009825 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9826 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009827 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9828 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009829 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009830 MemOps.push_back(Store);
9831
9832 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009833 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009834 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009835 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9836 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009837 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9838 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009839 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009840 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009841 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009842}
9843
Dan Gohmand858e902010-04-17 15:26:15 +00009844SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009845 assert(Subtarget->is64Bit() &&
9846 "LowerVAARG only handles 64-bit va_arg!");
9847 assert((Subtarget->isTargetLinux() ||
9848 Subtarget->isTargetDarwin()) &&
9849 "Unhandled target in LowerVAARG");
9850 assert(Op.getNode()->getNumOperands() == 4);
9851 SDValue Chain = Op.getOperand(0);
9852 SDValue SrcPtr = Op.getOperand(1);
9853 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9854 unsigned Align = Op.getConstantOperandVal(3);
9855 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009856
Dan Gohman320afb82010-10-12 18:00:49 +00009857 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009858 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Micah Villmow3574eca2012-10-08 16:38:25 +00009859 uint32_t ArgSize = getDataLayout()->getTypeAllocSize(ArgTy);
Dan Gohman320afb82010-10-12 18:00:49 +00009860 uint8_t ArgMode;
9861
9862 // Decide which area this value should be read from.
9863 // TODO: Implement the AMD64 ABI in its entirety. This simple
9864 // selection mechanism works only for the basic types.
9865 if (ArgVT == MVT::f80) {
9866 llvm_unreachable("va_arg for f80 not yet implemented");
9867 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9868 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9869 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9870 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9871 } else {
9872 llvm_unreachable("Unhandled argument type in LowerVAARG");
9873 }
9874
9875 if (ArgMode == 2) {
9876 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009877 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009878 !(DAG.getMachineFunction()
Bill Wendling67658342012-10-09 07:45:08 +00009879 .getFunction()->getFnAttributes()
9880 .hasAttribute(Attributes::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009881 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009882 }
9883
9884 // Insert VAARG_64 node into the DAG
9885 // VAARG_64 returns two values: Variable Argument Address, Chain
9886 SmallVector<SDValue, 11> InstOps;
9887 InstOps.push_back(Chain);
9888 InstOps.push_back(SrcPtr);
9889 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9890 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9891 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9892 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9893 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9894 VTs, &InstOps[0], InstOps.size(),
9895 MVT::i64,
9896 MachinePointerInfo(SV),
9897 /*Align=*/0,
9898 /*Volatile=*/false,
9899 /*ReadMem=*/true,
9900 /*WriteMem=*/true);
9901 Chain = VAARG.getValue(1);
9902
9903 // Load the next argument and return it
9904 return DAG.getLoad(ArgVT, dl,
9905 Chain,
9906 VAARG,
9907 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009908 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009909}
9910
Craig Topper55b24052012-09-11 06:15:32 +00009911static SDValue LowerVACOPY(SDValue Op, const X86Subtarget *Subtarget,
9912 SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00009913 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009914 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009915 SDValue Chain = Op.getOperand(0);
9916 SDValue DstPtr = Op.getOperand(1);
9917 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009918 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9919 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009920 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009921
Chris Lattnere72f2022010-09-21 05:40:29 +00009922 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009923 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009924 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009925 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009926}
9927
Craig Topper80e46362012-01-23 06:16:53 +00009928// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9929// may or may not be a constant. Takes immediate version of shift as input.
9930static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9931 SDValue SrcOp, SDValue ShAmt,
9932 SelectionDAG &DAG) {
9933 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9934
9935 if (isa<ConstantSDNode>(ShAmt)) {
Nadav Rotemd896e242012-07-15 20:27:43 +00009936 // Constant may be a TargetConstant. Use a regular constant.
9937 uint32_t ShiftAmt = cast<ConstantSDNode>(ShAmt)->getZExtValue();
Craig Topper80e46362012-01-23 06:16:53 +00009938 switch (Opc) {
9939 default: llvm_unreachable("Unknown target vector shift node");
9940 case X86ISD::VSHLI:
9941 case X86ISD::VSRLI:
9942 case X86ISD::VSRAI:
Nadav Rotemd896e242012-07-15 20:27:43 +00009943 return DAG.getNode(Opc, dl, VT, SrcOp,
9944 DAG.getConstant(ShiftAmt, MVT::i32));
Craig Topper80e46362012-01-23 06:16:53 +00009945 }
9946 }
9947
9948 // Change opcode to non-immediate version
9949 switch (Opc) {
9950 default: llvm_unreachable("Unknown target vector shift node");
9951 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9952 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9953 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9954 }
9955
9956 // Need to build a vector containing shift amount
9957 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9958 SDValue ShOps[4];
9959 ShOps[0] = ShAmt;
9960 ShOps[1] = DAG.getConstant(0, MVT::i32);
Craig Topper6d688152012-08-14 07:43:25 +00009961 ShOps[2] = ShOps[3] = DAG.getUNDEF(MVT::i32);
Craig Topper80e46362012-01-23 06:16:53 +00009962 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
Nadav Rotem65f489f2012-07-14 22:26:05 +00009963
9964 // The return type has to be a 128-bit type with the same element
9965 // type as the input type.
9966 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9967 EVT ShVT = MVT::getVectorVT(EltVT, 128/EltVT.getSizeInBits());
9968
9969 ShAmt = DAG.getNode(ISD::BITCAST, dl, ShVT, ShAmt);
Craig Topper80e46362012-01-23 06:16:53 +00009970 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9971}
9972
Craig Topper55b24052012-09-11 06:15:32 +00009973static SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009974 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009975 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009976 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009977 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009978 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009979 case Intrinsic::x86_sse_comieq_ss:
9980 case Intrinsic::x86_sse_comilt_ss:
9981 case Intrinsic::x86_sse_comile_ss:
9982 case Intrinsic::x86_sse_comigt_ss:
9983 case Intrinsic::x86_sse_comige_ss:
9984 case Intrinsic::x86_sse_comineq_ss:
9985 case Intrinsic::x86_sse_ucomieq_ss:
9986 case Intrinsic::x86_sse_ucomilt_ss:
9987 case Intrinsic::x86_sse_ucomile_ss:
9988 case Intrinsic::x86_sse_ucomigt_ss:
9989 case Intrinsic::x86_sse_ucomige_ss:
9990 case Intrinsic::x86_sse_ucomineq_ss:
9991 case Intrinsic::x86_sse2_comieq_sd:
9992 case Intrinsic::x86_sse2_comilt_sd:
9993 case Intrinsic::x86_sse2_comile_sd:
9994 case Intrinsic::x86_sse2_comigt_sd:
9995 case Intrinsic::x86_sse2_comige_sd:
9996 case Intrinsic::x86_sse2_comineq_sd:
9997 case Intrinsic::x86_sse2_ucomieq_sd:
9998 case Intrinsic::x86_sse2_ucomilt_sd:
9999 case Intrinsic::x86_sse2_ucomile_sd:
10000 case Intrinsic::x86_sse2_ucomigt_sd:
10001 case Intrinsic::x86_sse2_ucomige_sd:
10002 case Intrinsic::x86_sse2_ucomineq_sd: {
Craig Topper6d688152012-08-14 07:43:25 +000010003 unsigned Opc;
10004 ISD::CondCode CC;
Evan Cheng0db9fe62006-04-25 20:13:52 +000010005 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +000010006 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010007 case Intrinsic::x86_sse_comieq_ss:
10008 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010009 Opc = X86ISD::COMI;
10010 CC = ISD::SETEQ;
10011 break;
Evan Cheng6be2c582006-04-05 23:38:46 +000010012 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010013 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010014 Opc = X86ISD::COMI;
10015 CC = ISD::SETLT;
10016 break;
10017 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010018 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010019 Opc = X86ISD::COMI;
10020 CC = ISD::SETLE;
10021 break;
10022 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010023 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010024 Opc = X86ISD::COMI;
10025 CC = ISD::SETGT;
10026 break;
10027 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010028 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010029 Opc = X86ISD::COMI;
10030 CC = ISD::SETGE;
10031 break;
10032 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010033 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010034 Opc = X86ISD::COMI;
10035 CC = ISD::SETNE;
10036 break;
10037 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010038 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010039 Opc = X86ISD::UCOMI;
10040 CC = ISD::SETEQ;
10041 break;
10042 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010043 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010044 Opc = X86ISD::UCOMI;
10045 CC = ISD::SETLT;
10046 break;
10047 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010048 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010049 Opc = X86ISD::UCOMI;
10050 CC = ISD::SETLE;
10051 break;
10052 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010053 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010054 Opc = X86ISD::UCOMI;
10055 CC = ISD::SETGT;
10056 break;
10057 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010058 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010059 Opc = X86ISD::UCOMI;
10060 CC = ISD::SETGE;
10061 break;
10062 case Intrinsic::x86_sse_ucomineq_ss:
10063 case Intrinsic::x86_sse2_ucomineq_sd:
10064 Opc = X86ISD::UCOMI;
10065 CC = ISD::SETNE;
10066 break;
Evan Cheng6be2c582006-04-05 23:38:46 +000010067 }
Evan Cheng734503b2006-09-11 02:19:56 +000010068
Dan Gohman475871a2008-07-27 21:46:04 +000010069 SDValue LHS = Op.getOperand(1);
10070 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +000010071 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +000010072 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010073 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
10074 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
10075 DAG.getConstant(X86CC, MVT::i8), Cond);
10076 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +000010077 }
Craig Topper6d688152012-08-14 07:43:25 +000010078
Duncan Sands04aa4ae2011-09-23 16:10:22 +000010079 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +000010080 case Intrinsic::x86_sse2_pmulu_dq:
10081 case Intrinsic::x86_avx2_pmulu_dq:
10082 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
10083 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000010084
10085 // SSE3/AVX horizontal add/sub intrinsics
Duncan Sands04aa4ae2011-09-23 16:10:22 +000010086 case Intrinsic::x86_sse3_hadd_ps:
10087 case Intrinsic::x86_sse3_hadd_pd:
10088 case Intrinsic::x86_avx_hadd_ps_256:
10089 case Intrinsic::x86_avx_hadd_pd_256:
Duncan Sands04aa4ae2011-09-23 16:10:22 +000010090 case Intrinsic::x86_sse3_hsub_ps:
10091 case Intrinsic::x86_sse3_hsub_pd:
10092 case Intrinsic::x86_avx_hsub_ps_256:
10093 case Intrinsic::x86_avx_hsub_pd_256:
Craig Topper4bb3f342012-01-25 05:37:32 +000010094 case Intrinsic::x86_ssse3_phadd_w_128:
10095 case Intrinsic::x86_ssse3_phadd_d_128:
10096 case Intrinsic::x86_avx2_phadd_w:
10097 case Intrinsic::x86_avx2_phadd_d:
Craig Topper4bb3f342012-01-25 05:37:32 +000010098 case Intrinsic::x86_ssse3_phsub_w_128:
10099 case Intrinsic::x86_ssse3_phsub_d_128:
10100 case Intrinsic::x86_avx2_phsub_w:
Craig Topper6d688152012-08-14 07:43:25 +000010101 case Intrinsic::x86_avx2_phsub_d: {
10102 unsigned Opcode;
10103 switch (IntNo) {
10104 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10105 case Intrinsic::x86_sse3_hadd_ps:
10106 case Intrinsic::x86_sse3_hadd_pd:
10107 case Intrinsic::x86_avx_hadd_ps_256:
10108 case Intrinsic::x86_avx_hadd_pd_256:
10109 Opcode = X86ISD::FHADD;
10110 break;
10111 case Intrinsic::x86_sse3_hsub_ps:
10112 case Intrinsic::x86_sse3_hsub_pd:
10113 case Intrinsic::x86_avx_hsub_ps_256:
10114 case Intrinsic::x86_avx_hsub_pd_256:
10115 Opcode = X86ISD::FHSUB;
10116 break;
10117 case Intrinsic::x86_ssse3_phadd_w_128:
10118 case Intrinsic::x86_ssse3_phadd_d_128:
10119 case Intrinsic::x86_avx2_phadd_w:
10120 case Intrinsic::x86_avx2_phadd_d:
10121 Opcode = X86ISD::HADD;
10122 break;
10123 case Intrinsic::x86_ssse3_phsub_w_128:
10124 case Intrinsic::x86_ssse3_phsub_d_128:
10125 case Intrinsic::x86_avx2_phsub_w:
10126 case Intrinsic::x86_avx2_phsub_d:
10127 Opcode = X86ISD::HSUB;
10128 break;
10129 }
10130 return DAG.getNode(Opcode, dl, Op.getValueType(),
Craig Topper4bb3f342012-01-25 05:37:32 +000010131 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000010132 }
10133
10134 // AVX2 variable shift intrinsics
Craig Topper98fc7292011-11-19 17:46:46 +000010135 case Intrinsic::x86_avx2_psllv_d:
10136 case Intrinsic::x86_avx2_psllv_q:
10137 case Intrinsic::x86_avx2_psllv_d_256:
10138 case Intrinsic::x86_avx2_psllv_q_256:
Craig Topper98fc7292011-11-19 17:46:46 +000010139 case Intrinsic::x86_avx2_psrlv_d:
10140 case Intrinsic::x86_avx2_psrlv_q:
10141 case Intrinsic::x86_avx2_psrlv_d_256:
10142 case Intrinsic::x86_avx2_psrlv_q_256:
Craig Topper98fc7292011-11-19 17:46:46 +000010143 case Intrinsic::x86_avx2_psrav_d:
Craig Topper6d688152012-08-14 07:43:25 +000010144 case Intrinsic::x86_avx2_psrav_d_256: {
10145 unsigned Opcode;
10146 switch (IntNo) {
10147 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10148 case Intrinsic::x86_avx2_psllv_d:
10149 case Intrinsic::x86_avx2_psllv_q:
10150 case Intrinsic::x86_avx2_psllv_d_256:
10151 case Intrinsic::x86_avx2_psllv_q_256:
10152 Opcode = ISD::SHL;
10153 break;
10154 case Intrinsic::x86_avx2_psrlv_d:
10155 case Intrinsic::x86_avx2_psrlv_q:
10156 case Intrinsic::x86_avx2_psrlv_d_256:
10157 case Intrinsic::x86_avx2_psrlv_q_256:
10158 Opcode = ISD::SRL;
10159 break;
10160 case Intrinsic::x86_avx2_psrav_d:
10161 case Intrinsic::x86_avx2_psrav_d_256:
10162 Opcode = ISD::SRA;
10163 break;
10164 }
10165 return DAG.getNode(Opcode, dl, Op.getValueType(),
10166 Op.getOperand(1), Op.getOperand(2));
10167 }
10168
Craig Topper969ba282012-01-25 06:43:11 +000010169 case Intrinsic::x86_ssse3_pshuf_b_128:
10170 case Intrinsic::x86_avx2_pshuf_b:
10171 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
10172 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000010173
Craig Topper969ba282012-01-25 06:43:11 +000010174 case Intrinsic::x86_ssse3_psign_b_128:
10175 case Intrinsic::x86_ssse3_psign_w_128:
10176 case Intrinsic::x86_ssse3_psign_d_128:
10177 case Intrinsic::x86_avx2_psign_b:
10178 case Intrinsic::x86_avx2_psign_w:
10179 case Intrinsic::x86_avx2_psign_d:
10180 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
10181 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000010182
Craig Toppere566cd02012-01-26 07:18:03 +000010183 case Intrinsic::x86_sse41_insertps:
10184 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
10185 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper6d688152012-08-14 07:43:25 +000010186
Craig Toppere566cd02012-01-26 07:18:03 +000010187 case Intrinsic::x86_avx_vperm2f128_ps_256:
10188 case Intrinsic::x86_avx_vperm2f128_pd_256:
10189 case Intrinsic::x86_avx_vperm2f128_si_256:
10190 case Intrinsic::x86_avx2_vperm2i128:
10191 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
10192 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper6d688152012-08-14 07:43:25 +000010193
Craig Topperffa6c402012-04-16 07:13:00 +000010194 case Intrinsic::x86_avx2_permd:
10195 case Intrinsic::x86_avx2_permps:
10196 // Operands intentionally swapped. Mask is last operand to intrinsic,
10197 // but second operand for node/intruction.
10198 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
10199 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +000010200
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010201 // ptest and testp intrinsics. The intrinsic these come from are designed to
10202 // return an integer value, not just an instruction so lower it to the ptest
10203 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +000010204 case Intrinsic::x86_sse41_ptestz:
10205 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010206 case Intrinsic::x86_sse41_ptestnzc:
10207 case Intrinsic::x86_avx_ptestz_256:
10208 case Intrinsic::x86_avx_ptestc_256:
10209 case Intrinsic::x86_avx_ptestnzc_256:
10210 case Intrinsic::x86_avx_vtestz_ps:
10211 case Intrinsic::x86_avx_vtestc_ps:
10212 case Intrinsic::x86_avx_vtestnzc_ps:
10213 case Intrinsic::x86_avx_vtestz_pd:
10214 case Intrinsic::x86_avx_vtestc_pd:
10215 case Intrinsic::x86_avx_vtestnzc_pd:
10216 case Intrinsic::x86_avx_vtestz_ps_256:
10217 case Intrinsic::x86_avx_vtestc_ps_256:
10218 case Intrinsic::x86_avx_vtestnzc_ps_256:
10219 case Intrinsic::x86_avx_vtestz_pd_256:
10220 case Intrinsic::x86_avx_vtestc_pd_256:
10221 case Intrinsic::x86_avx_vtestnzc_pd_256: {
10222 bool IsTestPacked = false;
Craig Topper6d688152012-08-14 07:43:25 +000010223 unsigned X86CC;
Eric Christopher71c67532009-07-29 00:28:05 +000010224 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +000010225 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010226 case Intrinsic::x86_avx_vtestz_ps:
10227 case Intrinsic::x86_avx_vtestz_pd:
10228 case Intrinsic::x86_avx_vtestz_ps_256:
10229 case Intrinsic::x86_avx_vtestz_pd_256:
10230 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +000010231 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010232 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +000010233 // ZF = 1
10234 X86CC = X86::COND_E;
10235 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010236 case Intrinsic::x86_avx_vtestc_ps:
10237 case Intrinsic::x86_avx_vtestc_pd:
10238 case Intrinsic::x86_avx_vtestc_ps_256:
10239 case Intrinsic::x86_avx_vtestc_pd_256:
10240 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +000010241 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010242 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +000010243 // CF = 1
10244 X86CC = X86::COND_B;
10245 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010246 case Intrinsic::x86_avx_vtestnzc_ps:
10247 case Intrinsic::x86_avx_vtestnzc_pd:
10248 case Intrinsic::x86_avx_vtestnzc_ps_256:
10249 case Intrinsic::x86_avx_vtestnzc_pd_256:
10250 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +000010251 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010252 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +000010253 // ZF and CF = 0
10254 X86CC = X86::COND_A;
10255 break;
10256 }
Eric Christopherfd179292009-08-27 18:07:15 +000010257
Eric Christopher71c67532009-07-29 00:28:05 +000010258 SDValue LHS = Op.getOperand(1);
10259 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010260 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
10261 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +000010262 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
10263 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
10264 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +000010265 }
Evan Cheng5759f972008-05-04 09:15:50 +000010266
Craig Topper80e46362012-01-23 06:16:53 +000010267 // SSE/AVX shift intrinsics
10268 case Intrinsic::x86_sse2_psll_w:
10269 case Intrinsic::x86_sse2_psll_d:
10270 case Intrinsic::x86_sse2_psll_q:
10271 case Intrinsic::x86_avx2_psll_w:
10272 case Intrinsic::x86_avx2_psll_d:
10273 case Intrinsic::x86_avx2_psll_q:
Craig Topper80e46362012-01-23 06:16:53 +000010274 case Intrinsic::x86_sse2_psrl_w:
10275 case Intrinsic::x86_sse2_psrl_d:
10276 case Intrinsic::x86_sse2_psrl_q:
10277 case Intrinsic::x86_avx2_psrl_w:
10278 case Intrinsic::x86_avx2_psrl_d:
10279 case Intrinsic::x86_avx2_psrl_q:
Craig Topper80e46362012-01-23 06:16:53 +000010280 case Intrinsic::x86_sse2_psra_w:
10281 case Intrinsic::x86_sse2_psra_d:
10282 case Intrinsic::x86_avx2_psra_w:
Craig Topper6d688152012-08-14 07:43:25 +000010283 case Intrinsic::x86_avx2_psra_d: {
10284 unsigned Opcode;
10285 switch (IntNo) {
10286 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10287 case Intrinsic::x86_sse2_psll_w:
10288 case Intrinsic::x86_sse2_psll_d:
10289 case Intrinsic::x86_sse2_psll_q:
10290 case Intrinsic::x86_avx2_psll_w:
10291 case Intrinsic::x86_avx2_psll_d:
10292 case Intrinsic::x86_avx2_psll_q:
10293 Opcode = X86ISD::VSHL;
10294 break;
10295 case Intrinsic::x86_sse2_psrl_w:
10296 case Intrinsic::x86_sse2_psrl_d:
10297 case Intrinsic::x86_sse2_psrl_q:
10298 case Intrinsic::x86_avx2_psrl_w:
10299 case Intrinsic::x86_avx2_psrl_d:
10300 case Intrinsic::x86_avx2_psrl_q:
10301 Opcode = X86ISD::VSRL;
10302 break;
10303 case Intrinsic::x86_sse2_psra_w:
10304 case Intrinsic::x86_sse2_psra_d:
10305 case Intrinsic::x86_avx2_psra_w:
10306 case Intrinsic::x86_avx2_psra_d:
10307 Opcode = X86ISD::VSRA;
10308 break;
10309 }
10310 return DAG.getNode(Opcode, dl, Op.getValueType(),
Craig Topper80e46362012-01-23 06:16:53 +000010311 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000010312 }
10313
10314 // SSE/AVX immediate shift intrinsics
Evan Cheng5759f972008-05-04 09:15:50 +000010315 case Intrinsic::x86_sse2_pslli_w:
10316 case Intrinsic::x86_sse2_pslli_d:
10317 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +000010318 case Intrinsic::x86_avx2_pslli_w:
10319 case Intrinsic::x86_avx2_pslli_d:
10320 case Intrinsic::x86_avx2_pslli_q:
Evan Cheng5759f972008-05-04 09:15:50 +000010321 case Intrinsic::x86_sse2_psrli_w:
10322 case Intrinsic::x86_sse2_psrli_d:
10323 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +000010324 case Intrinsic::x86_avx2_psrli_w:
10325 case Intrinsic::x86_avx2_psrli_d:
10326 case Intrinsic::x86_avx2_psrli_q:
Evan Cheng5759f972008-05-04 09:15:50 +000010327 case Intrinsic::x86_sse2_psrai_w:
10328 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +000010329 case Intrinsic::x86_avx2_psrai_w:
Craig Topper6d688152012-08-14 07:43:25 +000010330 case Intrinsic::x86_avx2_psrai_d: {
10331 unsigned Opcode;
10332 switch (IntNo) {
10333 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10334 case Intrinsic::x86_sse2_pslli_w:
10335 case Intrinsic::x86_sse2_pslli_d:
10336 case Intrinsic::x86_sse2_pslli_q:
10337 case Intrinsic::x86_avx2_pslli_w:
10338 case Intrinsic::x86_avx2_pslli_d:
10339 case Intrinsic::x86_avx2_pslli_q:
10340 Opcode = X86ISD::VSHLI;
10341 break;
10342 case Intrinsic::x86_sse2_psrli_w:
10343 case Intrinsic::x86_sse2_psrli_d:
10344 case Intrinsic::x86_sse2_psrli_q:
10345 case Intrinsic::x86_avx2_psrli_w:
10346 case Intrinsic::x86_avx2_psrli_d:
10347 case Intrinsic::x86_avx2_psrli_q:
10348 Opcode = X86ISD::VSRLI;
10349 break;
10350 case Intrinsic::x86_sse2_psrai_w:
10351 case Intrinsic::x86_sse2_psrai_d:
10352 case Intrinsic::x86_avx2_psrai_w:
10353 case Intrinsic::x86_avx2_psrai_d:
10354 Opcode = X86ISD::VSRAI;
10355 break;
10356 }
10357 return getTargetVShiftNode(Opcode, dl, Op.getValueType(),
Craig Topper80e46362012-01-23 06:16:53 +000010358 Op.getOperand(1), Op.getOperand(2), DAG);
Craig Topper6d688152012-08-14 07:43:25 +000010359 }
10360
Craig Topper4feb6472012-08-06 06:22:36 +000010361 case Intrinsic::x86_sse42_pcmpistria128:
10362 case Intrinsic::x86_sse42_pcmpestria128:
10363 case Intrinsic::x86_sse42_pcmpistric128:
10364 case Intrinsic::x86_sse42_pcmpestric128:
10365 case Intrinsic::x86_sse42_pcmpistrio128:
10366 case Intrinsic::x86_sse42_pcmpestrio128:
10367 case Intrinsic::x86_sse42_pcmpistris128:
10368 case Intrinsic::x86_sse42_pcmpestris128:
10369 case Intrinsic::x86_sse42_pcmpistriz128:
10370 case Intrinsic::x86_sse42_pcmpestriz128: {
10371 unsigned Opcode;
10372 unsigned X86CC;
10373 switch (IntNo) {
10374 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10375 case Intrinsic::x86_sse42_pcmpistria128:
10376 Opcode = X86ISD::PCMPISTRI;
10377 X86CC = X86::COND_A;
10378 break;
10379 case Intrinsic::x86_sse42_pcmpestria128:
10380 Opcode = X86ISD::PCMPESTRI;
10381 X86CC = X86::COND_A;
10382 break;
10383 case Intrinsic::x86_sse42_pcmpistric128:
10384 Opcode = X86ISD::PCMPISTRI;
10385 X86CC = X86::COND_B;
10386 break;
10387 case Intrinsic::x86_sse42_pcmpestric128:
10388 Opcode = X86ISD::PCMPESTRI;
10389 X86CC = X86::COND_B;
10390 break;
10391 case Intrinsic::x86_sse42_pcmpistrio128:
10392 Opcode = X86ISD::PCMPISTRI;
10393 X86CC = X86::COND_O;
10394 break;
10395 case Intrinsic::x86_sse42_pcmpestrio128:
10396 Opcode = X86ISD::PCMPESTRI;
10397 X86CC = X86::COND_O;
10398 break;
10399 case Intrinsic::x86_sse42_pcmpistris128:
10400 Opcode = X86ISD::PCMPISTRI;
10401 X86CC = X86::COND_S;
10402 break;
10403 case Intrinsic::x86_sse42_pcmpestris128:
10404 Opcode = X86ISD::PCMPESTRI;
10405 X86CC = X86::COND_S;
10406 break;
10407 case Intrinsic::x86_sse42_pcmpistriz128:
10408 Opcode = X86ISD::PCMPISTRI;
10409 X86CC = X86::COND_E;
10410 break;
10411 case Intrinsic::x86_sse42_pcmpestriz128:
10412 Opcode = X86ISD::PCMPESTRI;
10413 X86CC = X86::COND_E;
10414 break;
10415 }
10416 SmallVector<SDValue, 5> NewOps;
10417 NewOps.append(Op->op_begin()+1, Op->op_end());
10418 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
10419 SDValue PCMP = DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
10420 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
10421 DAG.getConstant(X86CC, MVT::i8),
10422 SDValue(PCMP.getNode(), 1));
10423 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
10424 }
Craig Topper6d688152012-08-14 07:43:25 +000010425
Craig Topper4feb6472012-08-06 06:22:36 +000010426 case Intrinsic::x86_sse42_pcmpistri128:
10427 case Intrinsic::x86_sse42_pcmpestri128: {
10428 unsigned Opcode;
10429 if (IntNo == Intrinsic::x86_sse42_pcmpistri128)
10430 Opcode = X86ISD::PCMPISTRI;
10431 else
10432 Opcode = X86ISD::PCMPESTRI;
10433
10434 SmallVector<SDValue, 5> NewOps;
10435 NewOps.append(Op->op_begin()+1, Op->op_end());
10436 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
10437 return DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
10438 }
Craig Topper0e292372012-08-24 04:03:22 +000010439 case Intrinsic::x86_fma_vfmadd_ps:
10440 case Intrinsic::x86_fma_vfmadd_pd:
10441 case Intrinsic::x86_fma_vfmsub_ps:
10442 case Intrinsic::x86_fma_vfmsub_pd:
10443 case Intrinsic::x86_fma_vfnmadd_ps:
10444 case Intrinsic::x86_fma_vfnmadd_pd:
10445 case Intrinsic::x86_fma_vfnmsub_ps:
10446 case Intrinsic::x86_fma_vfnmsub_pd:
10447 case Intrinsic::x86_fma_vfmaddsub_ps:
10448 case Intrinsic::x86_fma_vfmaddsub_pd:
10449 case Intrinsic::x86_fma_vfmsubadd_ps:
10450 case Intrinsic::x86_fma_vfmsubadd_pd:
10451 case Intrinsic::x86_fma_vfmadd_ps_256:
10452 case Intrinsic::x86_fma_vfmadd_pd_256:
10453 case Intrinsic::x86_fma_vfmsub_ps_256:
10454 case Intrinsic::x86_fma_vfmsub_pd_256:
10455 case Intrinsic::x86_fma_vfnmadd_ps_256:
10456 case Intrinsic::x86_fma_vfnmadd_pd_256:
10457 case Intrinsic::x86_fma_vfnmsub_ps_256:
10458 case Intrinsic::x86_fma_vfnmsub_pd_256:
10459 case Intrinsic::x86_fma_vfmaddsub_ps_256:
10460 case Intrinsic::x86_fma_vfmaddsub_pd_256:
10461 case Intrinsic::x86_fma_vfmsubadd_ps_256:
10462 case Intrinsic::x86_fma_vfmsubadd_pd_256: {
Craig Topper0e292372012-08-24 04:03:22 +000010463 unsigned Opc;
10464 switch (IntNo) {
10465 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10466 case Intrinsic::x86_fma_vfmadd_ps:
10467 case Intrinsic::x86_fma_vfmadd_pd:
10468 case Intrinsic::x86_fma_vfmadd_ps_256:
10469 case Intrinsic::x86_fma_vfmadd_pd_256:
10470 Opc = X86ISD::FMADD;
10471 break;
10472 case Intrinsic::x86_fma_vfmsub_ps:
10473 case Intrinsic::x86_fma_vfmsub_pd:
10474 case Intrinsic::x86_fma_vfmsub_ps_256:
10475 case Intrinsic::x86_fma_vfmsub_pd_256:
10476 Opc = X86ISD::FMSUB;
10477 break;
10478 case Intrinsic::x86_fma_vfnmadd_ps:
10479 case Intrinsic::x86_fma_vfnmadd_pd:
10480 case Intrinsic::x86_fma_vfnmadd_ps_256:
10481 case Intrinsic::x86_fma_vfnmadd_pd_256:
10482 Opc = X86ISD::FNMADD;
10483 break;
10484 case Intrinsic::x86_fma_vfnmsub_ps:
10485 case Intrinsic::x86_fma_vfnmsub_pd:
10486 case Intrinsic::x86_fma_vfnmsub_ps_256:
10487 case Intrinsic::x86_fma_vfnmsub_pd_256:
10488 Opc = X86ISD::FNMSUB;
10489 break;
10490 case Intrinsic::x86_fma_vfmaddsub_ps:
10491 case Intrinsic::x86_fma_vfmaddsub_pd:
10492 case Intrinsic::x86_fma_vfmaddsub_ps_256:
10493 case Intrinsic::x86_fma_vfmaddsub_pd_256:
10494 Opc = X86ISD::FMADDSUB;
10495 break;
10496 case Intrinsic::x86_fma_vfmsubadd_ps:
10497 case Intrinsic::x86_fma_vfmsubadd_pd:
10498 case Intrinsic::x86_fma_vfmsubadd_ps_256:
10499 case Intrinsic::x86_fma_vfmsubadd_pd_256:
10500 Opc = X86ISD::FMSUBADD;
10501 break;
10502 }
10503
10504 return DAG.getNode(Opc, dl, Op.getValueType(), Op.getOperand(1),
10505 Op.getOperand(2), Op.getOperand(3));
10506 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +000010507 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000010508}
Evan Cheng72261582005-12-20 06:22:03 +000010509
Craig Topper55b24052012-09-11 06:15:32 +000010510static SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) {
Benjamin Kramerb9bee042012-07-12 09:31:43 +000010511 DebugLoc dl = Op.getDebugLoc();
10512 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10513 switch (IntNo) {
10514 default: return SDValue(); // Don't custom lower most intrinsics.
10515
10516 // RDRAND intrinsics.
10517 case Intrinsic::x86_rdrand_16:
10518 case Intrinsic::x86_rdrand_32:
10519 case Intrinsic::x86_rdrand_64: {
10520 // Emit the node with the right value type.
Benjamin Kramerfeae00a2012-07-12 18:14:57 +000010521 SDVTList VTs = DAG.getVTList(Op->getValueType(0), MVT::Glue, MVT::Other);
10522 SDValue Result = DAG.getNode(X86ISD::RDRAND, dl, VTs, Op.getOperand(0));
Benjamin Kramerb9bee042012-07-12 09:31:43 +000010523
10524 // If the value returned by RDRAND was valid (CF=1), return 1. Otherwise
10525 // return the value from Rand, which is always 0, casted to i32.
10526 SDValue Ops[] = { DAG.getZExtOrTrunc(Result, dl, Op->getValueType(1)),
10527 DAG.getConstant(1, Op->getValueType(1)),
10528 DAG.getConstant(X86::COND_B, MVT::i32),
10529 SDValue(Result.getNode(), 1) };
10530 SDValue isValid = DAG.getNode(X86ISD::CMOV, dl,
10531 DAG.getVTList(Op->getValueType(1), MVT::Glue),
10532 Ops, 4);
10533
10534 // Return { result, isValid, chain }.
10535 return DAG.getNode(ISD::MERGE_VALUES, dl, Op->getVTList(), Result, isValid,
Benjamin Kramerfeae00a2012-07-12 18:14:57 +000010536 SDValue(Result.getNode(), 2));
Benjamin Kramerb9bee042012-07-12 09:31:43 +000010537 }
10538 }
10539}
10540
Dan Gohmand858e902010-04-17 15:26:15 +000010541SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
10542 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +000010543 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
10544 MFI->setReturnAddressIsTaken(true);
10545
Bill Wendling64e87322009-01-16 19:25:27 +000010546 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010547 DebugLoc dl = Op.getDebugLoc();
Michael Liaoaa3c2c02012-10-25 06:29:14 +000010548 EVT PtrVT = getPointerTy();
Bill Wendling64e87322009-01-16 19:25:27 +000010549
10550 if (Depth > 0) {
10551 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
10552 SDValue Offset =
Michael Liaoaa3c2c02012-10-25 06:29:14 +000010553 DAG.getConstant(RegInfo->getSlotSize(), PtrVT);
10554 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
10555 DAG.getNode(ISD::ADD, dl, PtrVT,
Dale Johannesene4d209d2009-02-03 20:21:25 +000010556 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010557 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +000010558 }
10559
10560 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +000010561 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Michael Liaoaa3c2c02012-10-25 06:29:14 +000010562 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010563 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010564}
10565
Dan Gohmand858e902010-04-17 15:26:15 +000010566SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +000010567 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
10568 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +000010569
Owen Andersone50ed302009-08-10 22:56:29 +000010570 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010571 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +000010572 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
10573 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +000010574 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +000010575 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +000010576 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
10577 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010578 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +000010579 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +000010580}
10581
Dan Gohman475871a2008-07-27 21:46:04 +000010582SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010583 SelectionDAG &DAG) const {
Michael Liaoaa3c2c02012-10-25 06:29:14 +000010584 return DAG.getIntPtrConstant(2 * RegInfo->getSlotSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010585}
10586
Dan Gohmand858e902010-04-17 15:26:15 +000010587SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010588 SDValue Chain = Op.getOperand(0);
10589 SDValue Offset = Op.getOperand(1);
10590 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010591 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010592
Dan Gohmand8816272010-08-11 18:14:00 +000010593 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
10594 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
10595 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +000010596 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010597
Dan Gohmand8816272010-08-11 18:14:00 +000010598 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
Michael Liaoaa3c2c02012-10-25 06:29:14 +000010599 DAG.getIntPtrConstant(RegInfo->getSlotSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010600 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +000010601 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
10602 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +000010603 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010604
Dale Johannesene4d209d2009-02-03 20:21:25 +000010605 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010606 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +000010607 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010608}
10609
Michael Liao6c0e04c2012-10-15 22:39:43 +000010610SDValue X86TargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
10611 SelectionDAG &DAG) const {
10612 DebugLoc DL = Op.getDebugLoc();
10613 return DAG.getNode(X86ISD::EH_SJLJ_SETJMP, DL,
10614 DAG.getVTList(MVT::i32, MVT::Other),
10615 Op.getOperand(0), Op.getOperand(1));
10616}
10617
10618SDValue X86TargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
10619 SelectionDAG &DAG) const {
10620 DebugLoc DL = Op.getDebugLoc();
10621 return DAG.getNode(X86ISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
10622 Op.getOperand(0), Op.getOperand(1));
10623}
10624
Craig Topper55b24052012-09-11 06:15:32 +000010625static SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
Duncan Sands4a544a72011-09-06 13:37:06 +000010626 return Op.getOperand(0);
10627}
10628
10629SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
10630 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010631 SDValue Root = Op.getOperand(0);
10632 SDValue Trmp = Op.getOperand(1); // trampoline
10633 SDValue FPtr = Op.getOperand(2); // nested function
10634 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010635 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010636
Dan Gohman69de1932008-02-06 22:27:42 +000010637 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Michael Liao7abf67a2012-10-04 19:50:43 +000010638 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010639
10640 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +000010641 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +000010642
10643 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +000010644 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
10645 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +000010646
Michael Liao7abf67a2012-10-04 19:50:43 +000010647 const unsigned char N86R10 = TRI->getEncodingValue(X86::R10) & 0x7;
10648 const unsigned char N86R11 = TRI->getEncodingValue(X86::R11) & 0x7;
Duncan Sands339e14f2008-01-16 22:55:25 +000010649
10650 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
10651
10652 // Load the pointer to the nested function into R11.
10653 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +000010654 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +000010655 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010656 Addr, MachinePointerInfo(TrmpAddr),
10657 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010658
Owen Anderson825b72b2009-08-11 20:47:22 +000010659 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10660 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010661 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
10662 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +000010663 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000010664
10665 // Load the 'nest' parameter value into R10.
10666 // R10 is specified in X86CallingConv.td
10667 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +000010668 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10669 DAG.getConstant(10, MVT::i64));
10670 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010671 Addr, MachinePointerInfo(TrmpAddr, 10),
10672 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010673
Owen Anderson825b72b2009-08-11 20:47:22 +000010674 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10675 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010676 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
10677 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +000010678 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000010679
10680 // Jump to the nested function.
10681 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +000010682 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10683 DAG.getConstant(20, MVT::i64));
10684 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010685 Addr, MachinePointerInfo(TrmpAddr, 20),
10686 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010687
10688 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +000010689 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10690 DAG.getConstant(22, MVT::i64));
10691 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010692 MachinePointerInfo(TrmpAddr, 22),
10693 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010694
Duncan Sands4a544a72011-09-06 13:37:06 +000010695 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010696 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +000010697 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +000010698 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +000010699 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +000010700 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010701
10702 switch (CC) {
10703 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010704 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010705 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010706 case CallingConv::X86_StdCall: {
10707 // Pass 'nest' parameter in ECX.
10708 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010709 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010710
10711 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010712 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +000010713 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010714
Chris Lattner58d74912008-03-12 17:45:29 +000010715 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +000010716 unsigned InRegCount = 0;
10717 unsigned Idx = 1;
10718
10719 for (FunctionType::param_iterator I = FTy->param_begin(),
10720 E = FTy->param_end(); I != E; ++I, ++Idx)
Bill Wendling67658342012-10-09 07:45:08 +000010721 if (Attrs.getParamAttributes(Idx).hasAttribute(Attributes::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +000010722 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000010723 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010724
10725 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +000010726 report_fatal_error("Nest register in use - reduce number of inreg"
10727 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010728 }
10729 }
10730 break;
10731 }
10732 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +000010733 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +000010734 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010735 // Pass 'nest' parameter in EAX.
10736 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010737 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010738 break;
10739 }
10740
Dan Gohman475871a2008-07-27 21:46:04 +000010741 SDValue OutChains[4];
10742 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010743
Owen Anderson825b72b2009-08-11 20:47:22 +000010744 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10745 DAG.getConstant(10, MVT::i32));
10746 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010747
Chris Lattnera62fe662010-02-05 19:20:30 +000010748 // This is storing the opcode for MOV32ri.
10749 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Michael Liao7abf67a2012-10-04 19:50:43 +000010750 const unsigned char N86Reg = TRI->getEncodingValue(NestReg) & 0x7;
Scott Michelfdc40a02009-02-17 22:15:04 +000010751 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010752 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010753 Trmp, MachinePointerInfo(TrmpAddr),
10754 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010755
Owen Anderson825b72b2009-08-11 20:47:22 +000010756 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10757 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010758 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
10759 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000010760 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010761
Chris Lattnera62fe662010-02-05 19:20:30 +000010762 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000010763 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10764 DAG.getConstant(5, MVT::i32));
10765 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010766 MachinePointerInfo(TrmpAddr, 5),
10767 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010768
Owen Anderson825b72b2009-08-11 20:47:22 +000010769 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10770 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010771 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
10772 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000010773 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010774
Duncan Sands4a544a72011-09-06 13:37:06 +000010775 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010776 }
10777}
10778
Dan Gohmand858e902010-04-17 15:26:15 +000010779SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
10780 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010781 /*
10782 The rounding mode is in bits 11:10 of FPSR, and has the following
10783 settings:
10784 00 Round to nearest
10785 01 Round to -inf
10786 10 Round to +inf
10787 11 Round to 0
10788
10789 FLT_ROUNDS, on the other hand, expects the following:
10790 -1 Undefined
10791 0 Round to 0
10792 1 Round to nearest
10793 2 Round to +inf
10794 3 Round to -inf
10795
10796 To perform the conversion, we do:
10797 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10798 */
10799
10800 MachineFunction &MF = DAG.getMachineFunction();
10801 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010802 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010803 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010804 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010805 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010806
10807 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010808 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010809 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010810
Michael J. Spencerec38de22010-10-10 22:04:20 +000010811
Chris Lattner2156b792010-09-22 01:11:26 +000010812 MachineMemOperand *MMO =
10813 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10814 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010815
Chris Lattner2156b792010-09-22 01:11:26 +000010816 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10817 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10818 DAG.getVTList(MVT::Other),
10819 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010820
10821 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010822 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010823 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010824
10825 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010826 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010827 DAG.getNode(ISD::SRL, DL, MVT::i16,
10828 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010829 CWD, DAG.getConstant(0x800, MVT::i16)),
10830 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010831 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010832 DAG.getNode(ISD::SRL, DL, MVT::i16,
10833 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010834 CWD, DAG.getConstant(0x400, MVT::i16)),
10835 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010836
Dan Gohman475871a2008-07-27 21:46:04 +000010837 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010838 DAG.getNode(ISD::AND, DL, MVT::i16,
10839 DAG.getNode(ISD::ADD, DL, MVT::i16,
10840 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010841 DAG.getConstant(1, MVT::i16)),
10842 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010843
10844
Duncan Sands83ec4b62008-06-06 12:08:01 +000010845 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010846 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010847}
10848
Craig Topper55b24052012-09-11 06:15:32 +000010849static SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010850 EVT VT = Op.getValueType();
10851 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010852 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010853 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010854
10855 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010856 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010857 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010858 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010859 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010860 }
Evan Cheng18efe262007-12-14 02:13:44 +000010861
Evan Cheng152804e2007-12-14 08:30:15 +000010862 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010863 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010864 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010865
10866 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010867 SDValue Ops[] = {
10868 Op,
10869 DAG.getConstant(NumBits+NumBits-1, OpVT),
10870 DAG.getConstant(X86::COND_E, MVT::i8),
10871 Op.getValue(1)
10872 };
10873 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010874
10875 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010876 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010877
Owen Anderson825b72b2009-08-11 20:47:22 +000010878 if (VT == MVT::i8)
10879 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010880 return Op;
10881}
10882
Craig Topper55b24052012-09-11 06:15:32 +000010883static SDValue LowerCTLZ_ZERO_UNDEF(SDValue Op, SelectionDAG &DAG) {
Chandler Carruthacc068e2011-12-24 10:55:54 +000010884 EVT VT = Op.getValueType();
10885 EVT OpVT = VT;
10886 unsigned NumBits = VT.getSizeInBits();
10887 DebugLoc dl = Op.getDebugLoc();
10888
10889 Op = Op.getOperand(0);
10890 if (VT == MVT::i8) {
10891 // Zero extend to i32 since there is not an i8 bsr.
10892 OpVT = MVT::i32;
10893 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10894 }
10895
10896 // Issue a bsr (scan bits in reverse).
10897 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10898 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10899
10900 // And xor with NumBits-1.
10901 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10902
10903 if (VT == MVT::i8)
10904 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10905 return Op;
10906}
10907
Craig Topper55b24052012-09-11 06:15:32 +000010908static SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010909 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010910 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010911 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010912 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010913
10914 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010915 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010916 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010917
10918 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010919 SDValue Ops[] = {
10920 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010921 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010922 DAG.getConstant(X86::COND_E, MVT::i8),
10923 Op.getValue(1)
10924 };
Chandler Carruth77821022011-12-24 12:12:34 +000010925 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010926}
10927
Craig Topper13894fa2011-08-24 06:14:18 +000010928// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10929// ones, and then concatenate the result back.
10930static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010931 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010932
Craig Topper7a9a28b2012-08-12 02:23:29 +000010933 assert(VT.is256BitVector() && VT.isInteger() &&
Craig Topper13894fa2011-08-24 06:14:18 +000010934 "Unsupported value type for operation");
10935
Craig Topper66ddd152012-04-27 22:54:43 +000010936 unsigned NumElems = VT.getVectorNumElements();
Craig Topper13894fa2011-08-24 06:14:18 +000010937 DebugLoc dl = Op.getDebugLoc();
Craig Topper13894fa2011-08-24 06:14:18 +000010938
10939 // Extract the LHS vectors
10940 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010941 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10942 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010943
10944 // Extract the RHS vectors
10945 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000010946 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
10947 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010948
10949 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10950 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10951
10952 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10953 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10954 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10955}
10956
Craig Topper55b24052012-09-11 06:15:32 +000010957static SDValue LowerADD(SDValue Op, SelectionDAG &DAG) {
Craig Topper7a9a28b2012-08-12 02:23:29 +000010958 assert(Op.getValueType().is256BitVector() &&
Craig Topper13894fa2011-08-24 06:14:18 +000010959 Op.getValueType().isInteger() &&
10960 "Only handle AVX 256-bit vector integer operation");
10961 return Lower256IntArith(Op, DAG);
10962}
10963
Craig Topper55b24052012-09-11 06:15:32 +000010964static SDValue LowerSUB(SDValue Op, SelectionDAG &DAG) {
Craig Topper7a9a28b2012-08-12 02:23:29 +000010965 assert(Op.getValueType().is256BitVector() &&
Craig Topper13894fa2011-08-24 06:14:18 +000010966 Op.getValueType().isInteger() &&
10967 "Only handle AVX 256-bit vector integer operation");
10968 return Lower256IntArith(Op, DAG);
10969}
10970
Craig Topper55b24052012-09-11 06:15:32 +000010971static SDValue LowerMUL(SDValue Op, const X86Subtarget *Subtarget,
10972 SelectionDAG &DAG) {
Craig Topper13894fa2011-08-24 06:14:18 +000010973 EVT VT = Op.getValueType();
10974
10975 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topper7a9a28b2012-08-12 02:23:29 +000010976 if (VT.is256BitVector() && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010977 return Lower256IntArith(Op, DAG);
10978
Craig Topper5b209e82012-02-05 03:14:49 +000010979 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10980 "Only know how to lower V2I64/V4I64 multiply");
10981
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010982 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010983
Craig Topper5b209e82012-02-05 03:14:49 +000010984 // Ahi = psrlqi(a, 32);
10985 // Bhi = psrlqi(b, 32);
10986 //
10987 // AloBlo = pmuludq(a, b);
10988 // AloBhi = pmuludq(a, Bhi);
10989 // AhiBlo = pmuludq(Ahi, b);
10990
10991 // AloBhi = psllqi(AloBhi, 32);
10992 // AhiBlo = psllqi(AhiBlo, 32);
10993 // return AloBlo + AloBhi + AhiBlo;
10994
Craig Topperaaa643c2011-11-09 07:28:55 +000010995 SDValue A = Op.getOperand(0);
10996 SDValue B = Op.getOperand(1);
10997
Craig Topper5b209e82012-02-05 03:14:49 +000010998 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010999
Craig Topper5b209e82012-02-05 03:14:49 +000011000 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
11001 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000011002
Craig Topper5b209e82012-02-05 03:14:49 +000011003 // Bit cast to 32-bit vectors for MULUDQ
11004 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
11005 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
11006 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
11007 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
11008 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000011009
Craig Topper5b209e82012-02-05 03:14:49 +000011010 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
11011 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
11012 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000011013
Craig Topper5b209e82012-02-05 03:14:49 +000011014 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
11015 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000011016
Dale Johannesene4d209d2009-02-03 20:21:25 +000011017 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000011018 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000011019}
11020
Nadav Rotem43012222011-05-11 08:12:09 +000011021SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
11022
Nate Begemanbdcb5af2010-07-27 22:37:06 +000011023 EVT VT = Op.getValueType();
11024 DebugLoc dl = Op.getDebugLoc();
11025 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000011026 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000011027 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000011028
Craig Topper1accb7e2012-01-10 06:54:16 +000011029 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000011030 return SDValue();
11031
Nadav Rotem43012222011-05-11 08:12:09 +000011032 // Optimize shl/srl/sra with constant shift amount.
11033 if (isSplatVector(Amt.getNode())) {
11034 SDValue SclrAmt = Amt->getOperand(0);
11035 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
11036 uint64_t ShiftAmt = C->getZExtValue();
11037
Craig Toppered2e13d2012-01-22 19:15:14 +000011038 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
11039 (Subtarget->hasAVX2() &&
11040 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
11041 if (Op.getOpcode() == ISD::SHL)
11042 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
11043 DAG.getConstant(ShiftAmt, MVT::i32));
11044 if (Op.getOpcode() == ISD::SRL)
11045 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
11046 DAG.getConstant(ShiftAmt, MVT::i32));
11047 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
11048 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
11049 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000011050 }
11051
Craig Toppered2e13d2012-01-22 19:15:14 +000011052 if (VT == MVT::v16i8) {
11053 if (Op.getOpcode() == ISD::SHL) {
11054 // Make a large shift.
11055 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
11056 DAG.getConstant(ShiftAmt, MVT::i32));
11057 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
11058 // Zero out the rightmost bits.
11059 SmallVector<SDValue, 16> V(16,
11060 DAG.getConstant(uint8_t(-1U << ShiftAmt),
11061 MVT::i8));
11062 return DAG.getNode(ISD::AND, dl, VT, SHL,
11063 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000011064 }
Craig Toppered2e13d2012-01-22 19:15:14 +000011065 if (Op.getOpcode() == ISD::SRL) {
11066 // Make a large shift.
11067 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
11068 DAG.getConstant(ShiftAmt, MVT::i32));
11069 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
11070 // Zero out the leftmost bits.
11071 SmallVector<SDValue, 16> V(16,
11072 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
11073 MVT::i8));
11074 return DAG.getNode(ISD::AND, dl, VT, SRL,
11075 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
11076 }
11077 if (Op.getOpcode() == ISD::SRA) {
11078 if (ShiftAmt == 7) {
11079 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000011080 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000011081 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000011082 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000011083
Craig Toppered2e13d2012-01-22 19:15:14 +000011084 // R s>> a === ((R u>> a) ^ m) - m
11085 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
11086 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
11087 MVT::i8));
11088 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
11089 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
11090 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
11091 return Res;
11092 }
Craig Topper731dfd02012-04-23 03:42:40 +000011093 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000011094 }
Craig Topper46154eb2011-11-11 07:39:23 +000011095
Craig Topper0d86d462011-11-20 00:12:05 +000011096 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
11097 if (Op.getOpcode() == ISD::SHL) {
11098 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000011099 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
11100 DAG.getConstant(ShiftAmt, MVT::i32));
11101 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000011102 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000011103 SmallVector<SDValue, 32> V(32,
11104 DAG.getConstant(uint8_t(-1U << ShiftAmt),
11105 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000011106 return DAG.getNode(ISD::AND, dl, VT, SHL,
11107 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000011108 }
Craig Topper0d86d462011-11-20 00:12:05 +000011109 if (Op.getOpcode() == ISD::SRL) {
11110 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000011111 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
11112 DAG.getConstant(ShiftAmt, MVT::i32));
11113 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000011114 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000011115 SmallVector<SDValue, 32> V(32,
11116 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
11117 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000011118 return DAG.getNode(ISD::AND, dl, VT, SRL,
11119 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
11120 }
11121 if (Op.getOpcode() == ISD::SRA) {
11122 if (ShiftAmt == 7) {
11123 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000011124 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000011125 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000011126 }
11127
11128 // R s>> a === ((R u>> a) ^ m) - m
11129 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
11130 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
11131 MVT::i8));
11132 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
11133 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
11134 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
11135 return Res;
11136 }
Craig Topper731dfd02012-04-23 03:42:40 +000011137 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000011138 }
Nadav Rotem43012222011-05-11 08:12:09 +000011139 }
11140 }
11141
11142 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000011143 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000011144 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
11145 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000011146
Chris Lattner7302d802012-02-06 21:56:39 +000011147 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
11148 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000011149 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
11150 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000011151 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000011152 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000011153
11154 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011155 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000011156 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
11157 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
11158 }
Nadav Rotem43012222011-05-11 08:12:09 +000011159 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000011160 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000011161
Nate Begeman51409212010-07-28 00:21:48 +000011162 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000011163 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
11164 DAG.getConstant(5, MVT::i32));
11165 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000011166
Lang Hames8b99c1e2011-12-17 01:08:46 +000011167 // Turn 'a' into a mask suitable for VSELECT
11168 SDValue VSelM = DAG.getConstant(0x80, VT);
11169 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000011170 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000011171
Lang Hames8b99c1e2011-12-17 01:08:46 +000011172 SDValue CM1 = DAG.getConstant(0x0f, VT);
11173 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000011174
Lang Hames8b99c1e2011-12-17 01:08:46 +000011175 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
11176 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000011177 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
11178 DAG.getConstant(4, MVT::i32), DAG);
11179 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000011180 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
11181
Nate Begeman51409212010-07-28 00:21:48 +000011182 // a += a
11183 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000011184 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000011185 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000011186
Lang Hames8b99c1e2011-12-17 01:08:46 +000011187 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
11188 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000011189 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
11190 DAG.getConstant(2, MVT::i32), DAG);
11191 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000011192 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
11193
Nate Begeman51409212010-07-28 00:21:48 +000011194 // a += a
11195 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000011196 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000011197 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000011198
Lang Hames8b99c1e2011-12-17 01:08:46 +000011199 // return VSELECT(r, r+r, a);
11200 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000011201 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000011202 return R;
11203 }
Craig Topper46154eb2011-11-11 07:39:23 +000011204
11205 // Decompose 256-bit shifts into smaller 128-bit shifts.
Craig Topper7a9a28b2012-08-12 02:23:29 +000011206 if (VT.is256BitVector()) {
Craig Toppered2e13d2012-01-22 19:15:14 +000011207 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000011208 MVT EltVT = VT.getVectorElementType().getSimpleVT();
11209 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
11210
11211 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000011212 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
11213 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000011214
11215 // Recreate the shift amount vectors
11216 SDValue Amt1, Amt2;
11217 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
11218 // Constant shift amount
11219 SmallVector<SDValue, 4> Amt1Csts;
11220 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000011221 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000011222 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000011223 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000011224 Amt2Csts.push_back(Amt->getOperand(i));
11225
11226 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
11227 &Amt1Csts[0], NumElems/2);
11228 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
11229 &Amt2Csts[0], NumElems/2);
11230 } else {
11231 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000011232 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
11233 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000011234 }
11235
11236 // Issue new vector shifts for the smaller types
11237 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
11238 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
11239
11240 // Concatenate the result back
11241 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
11242 }
11243
Nate Begeman51409212010-07-28 00:21:48 +000011244 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000011245}
Mon P Wangaf9b9522008-12-18 21:42:19 +000011246
Craig Topper55b24052012-09-11 06:15:32 +000011247static SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG) {
Bill Wendling74c37652008-12-09 22:08:41 +000011248 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
11249 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000011250 // looks for this combo and may remove the "setcc" instruction if the "setcc"
11251 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000011252 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000011253 SDValue LHS = N->getOperand(0);
11254 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000011255 unsigned BaseOp = 0;
11256 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000011257 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000011258 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000011259 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000011260 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000011261 // A subtract of one will be selected as a INC. Note that INC doesn't
11262 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000011263 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
11264 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000011265 BaseOp = X86ISD::INC;
11266 Cond = X86::COND_O;
11267 break;
11268 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011269 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000011270 Cond = X86::COND_O;
11271 break;
11272 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011273 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000011274 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000011275 break;
11276 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000011277 // A subtract of one will be selected as a DEC. Note that DEC doesn't
11278 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000011279 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
11280 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000011281 BaseOp = X86ISD::DEC;
11282 Cond = X86::COND_O;
11283 break;
11284 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011285 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000011286 Cond = X86::COND_O;
11287 break;
11288 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011289 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000011290 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000011291 break;
11292 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000011293 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000011294 Cond = X86::COND_O;
11295 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000011296 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
11297 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
11298 MVT::i32);
11299 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011300
Chris Lattnerb20e0b12010-12-05 07:30:36 +000011301 SDValue SetCC =
11302 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11303 DAG.getConstant(X86::COND_O, MVT::i32),
11304 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011305
Dan Gohman6e5fda22011-07-22 18:45:15 +000011306 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000011307 }
Bill Wendling74c37652008-12-09 22:08:41 +000011308 }
Bill Wendling3fafd932008-11-26 22:37:40 +000011309
Bill Wendling61edeb52008-12-02 01:06:39 +000011310 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000011311 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000011312 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000011313
Bill Wendling61edeb52008-12-02 01:06:39 +000011314 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000011315 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
11316 DAG.getConstant(Cond, MVT::i32),
11317 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000011318
Dan Gohman6e5fda22011-07-22 18:45:15 +000011319 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000011320}
11321
Chad Rosier30450e82011-12-22 22:35:21 +000011322SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
11323 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011324 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000011325 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
11326 EVT VT = Op.getValueType();
11327
Craig Toppered2e13d2012-01-22 19:15:14 +000011328 if (!Subtarget->hasSSE2() || !VT.isVector())
11329 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011330
Craig Toppered2e13d2012-01-22 19:15:14 +000011331 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
11332 ExtraVT.getScalarType().getSizeInBits();
11333 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
11334
11335 switch (VT.getSimpleVT().SimpleTy) {
11336 default: return SDValue();
11337 case MVT::v8i32:
11338 case MVT::v16i16:
11339 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011340 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000011341 if (!Subtarget->hasAVX2()) {
11342 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000011343 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000011344
Craig Toppered2e13d2012-01-22 19:15:14 +000011345 // Extract the LHS vectors
11346 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000011347 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
11348 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000011349
Craig Toppered2e13d2012-01-22 19:15:14 +000011350 MVT EltVT = VT.getVectorElementType().getSimpleVT();
11351 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000011352
Craig Toppered2e13d2012-01-22 19:15:14 +000011353 EVT ExtraEltVT = ExtraVT.getVectorElementType();
Craig Topperb6072642012-05-03 07:26:59 +000011354 unsigned ExtraNumElems = ExtraVT.getVectorNumElements();
Craig Toppered2e13d2012-01-22 19:15:14 +000011355 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
11356 ExtraNumElems/2);
11357 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000011358
Craig Toppered2e13d2012-01-22 19:15:14 +000011359 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
11360 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000011361
Dmitri Gribenko2de05722012-09-10 21:26:47 +000011362 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);
Craig Toppered2e13d2012-01-22 19:15:14 +000011363 }
11364 // fall through
11365 case MVT::v4i32:
11366 case MVT::v8i16: {
11367 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
11368 Op.getOperand(0), ShAmt, DAG);
11369 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011370 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011371 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011372}
11373
11374
Craig Topper55b24052012-09-11 06:15:32 +000011375static SDValue LowerMEMBARRIER(SDValue Op, const X86Subtarget *Subtarget,
11376 SelectionDAG &DAG) {
Eric Christopher9a9d2752010-07-22 02:48:34 +000011377 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000011378
Eric Christopher77ed1352011-07-08 00:04:56 +000011379 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
11380 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000011381 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000011382 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000011383 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000011384 SDValue Ops[] = {
11385 DAG.getRegister(X86::ESP, MVT::i32), // Base
11386 DAG.getTargetConstant(1, MVT::i8), // Scale
11387 DAG.getRegister(0, MVT::i32), // Index
11388 DAG.getTargetConstant(0, MVT::i32), // Disp
11389 DAG.getRegister(0, MVT::i32), // Segment.
11390 Zero,
11391 Chain
11392 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000011393 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000011394 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
11395 array_lengthof(Ops));
11396 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000011397 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000011398
Eric Christopher9a9d2752010-07-22 02:48:34 +000011399 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000011400 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000011401 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000011402
Chris Lattner132929a2010-08-14 17:26:09 +000011403 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
11404 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
11405 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
11406 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000011407
Chris Lattner132929a2010-08-14 17:26:09 +000011408 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
11409 if (!Op1 && !Op2 && !Op3 && Op4)
11410 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000011411
Chris Lattner132929a2010-08-14 17:26:09 +000011412 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
11413 if (Op1 && !Op2 && !Op3 && !Op4)
11414 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000011415
11416 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000011417 // (MFENCE)>;
11418 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000011419}
11420
Craig Topper55b24052012-09-11 06:15:32 +000011421static SDValue LowerATOMIC_FENCE(SDValue Op, const X86Subtarget *Subtarget,
11422 SelectionDAG &DAG) {
Eli Friedman14648462011-07-27 22:21:52 +000011423 DebugLoc dl = Op.getDebugLoc();
11424 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
11425 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
11426 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
11427 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
11428
11429 // The only fence that needs an instruction is a sequentially-consistent
11430 // cross-thread fence.
11431 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
11432 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
11433 // no-sse2). There isn't any reason to disable it if the target processor
11434 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000011435 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000011436 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
11437
11438 SDValue Chain = Op.getOperand(0);
11439 SDValue Zero = DAG.getConstant(0, MVT::i32);
11440 SDValue Ops[] = {
11441 DAG.getRegister(X86::ESP, MVT::i32), // Base
11442 DAG.getTargetConstant(1, MVT::i8), // Scale
11443 DAG.getRegister(0, MVT::i32), // Index
11444 DAG.getTargetConstant(0, MVT::i32), // Disp
11445 DAG.getRegister(0, MVT::i32), // Segment.
11446 Zero,
11447 Chain
11448 };
11449 SDNode *Res =
11450 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
11451 array_lengthof(Ops));
11452 return SDValue(Res, 0);
11453 }
11454
11455 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
11456 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
11457}
11458
11459
Craig Topper55b24052012-09-11 06:15:32 +000011460static SDValue LowerCMP_SWAP(SDValue Op, const X86Subtarget *Subtarget,
11461 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000011462 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000011463 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000011464 unsigned Reg = 0;
11465 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000011466 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000011467 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000011468 case MVT::i8: Reg = X86::AL; size = 1; break;
11469 case MVT::i16: Reg = X86::AX; size = 2; break;
11470 case MVT::i32: Reg = X86::EAX; size = 4; break;
11471 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000011472 assert(Subtarget->is64Bit() && "Node not type legal!");
11473 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000011474 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000011475 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000011476 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000011477 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000011478 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000011479 Op.getOperand(1),
11480 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000011481 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000011482 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011483 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000011484 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
11485 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
11486 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000011487 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000011488 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000011489 return cpOut;
11490}
11491
Craig Topper55b24052012-09-11 06:15:32 +000011492static SDValue LowerREADCYCLECOUNTER(SDValue Op, const X86Subtarget *Subtarget,
11493 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +000011494 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011495 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011496 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000011497 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000011498 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011499 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
11500 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000011501 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000011502 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
11503 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000011504 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000011505 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000011506 rdx.getValue(1)
11507 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000011508 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011509}
11510
Craig Topper55b24052012-09-11 06:15:32 +000011511SDValue X86TargetLowering::LowerBITCAST(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen7d07b482010-05-21 00:52:33 +000011512 EVT SrcVT = Op.getOperand(0).getValueType();
11513 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000011514 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000011515 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000011516 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000011517 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011518 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000011519 // i64 <=> MMX conversions are Legal.
11520 if (SrcVT==MVT::i64 && DstVT.isVector())
11521 return Op;
11522 if (DstVT==MVT::i64 && SrcVT.isVector())
11523 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000011524 // MMX <=> MMX conversions are Legal.
11525 if (SrcVT.isVector() && DstVT.isVector())
11526 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000011527 // All other conversions need to be expanded.
11528 return SDValue();
11529}
Chris Lattner5b856542010-12-20 00:59:46 +000011530
Craig Topper55b24052012-09-11 06:15:32 +000011531static SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000011532 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000011533 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000011534 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011535 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000011536 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000011537 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011538 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000011539 Node->getOperand(0),
11540 Node->getOperand(1), negOp,
11541 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000011542 cast<AtomicSDNode>(Node)->getAlignment(),
11543 cast<AtomicSDNode>(Node)->getOrdering(),
11544 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000011545}
11546
Eli Friedman327236c2011-08-24 20:50:09 +000011547static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
11548 SDNode *Node = Op.getNode();
11549 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011550 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000011551
11552 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011553 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
11554 // FIXME: On 32-bit, store -> fist or movq would be more efficient
11555 // (The only way to get a 16-byte store is cmpxchg16b)
11556 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
11557 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
11558 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000011559 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
11560 cast<AtomicSDNode>(Node)->getMemoryVT(),
11561 Node->getOperand(0),
11562 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011563 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000011564 cast<AtomicSDNode>(Node)->getOrdering(),
11565 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000011566 return Swap.getValue(1);
11567 }
11568 // Other atomic stores have a simple pattern.
11569 return Op;
11570}
11571
Chris Lattner5b856542010-12-20 00:59:46 +000011572static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
11573 EVT VT = Op.getNode()->getValueType(0);
11574
11575 // Let legalize expand this if it isn't a legal type yet.
11576 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
11577 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011578
Chris Lattner5b856542010-12-20 00:59:46 +000011579 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011580
Chris Lattner5b856542010-12-20 00:59:46 +000011581 unsigned Opc;
11582 bool ExtraOp = false;
11583 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000011584 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000011585 case ISD::ADDC: Opc = X86ISD::ADD; break;
11586 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
11587 case ISD::SUBC: Opc = X86ISD::SUB; break;
11588 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
11589 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011590
Chris Lattner5b856542010-12-20 00:59:46 +000011591 if (!ExtraOp)
11592 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
11593 Op.getOperand(1));
11594 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
11595 Op.getOperand(1), Op.getOperand(2));
11596}
11597
Evan Cheng0db9fe62006-04-25 20:13:52 +000011598/// LowerOperation - Provide custom lowering hooks for some operations.
11599///
Dan Gohmand858e902010-04-17 15:26:15 +000011600SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000011601 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000011602 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011603 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Craig Topper55b24052012-09-11 06:15:32 +000011604 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, Subtarget, DAG);
11605 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, Subtarget, DAG);
11606 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op, Subtarget, DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011607 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000011608 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011609 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000011610 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011611 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
11612 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
11613 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000011614 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op,Subtarget,DAG);
11615 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, Subtarget,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011616 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
11617 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
11618 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011619 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000011620 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000011621 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011622 case ISD::SHL_PARTS:
11623 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000011624 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011625 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000011626 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Michael Liaobedcbd42012-10-16 18:14:11 +000011627 case ISD::TRUNCATE: return lowerTRUNCATE(Op, DAG);
Michael Liaoa7554632012-10-23 17:36:08 +000011628 case ISD::ZERO_EXTEND: return lowerZERO_EXTEND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011629 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000011630 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Michael Liao9d796db2012-10-10 16:32:15 +000011631 case ISD::FP_EXTEND: return lowerFP_EXTEND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011632 case ISD::FABS: return LowerFABS(Op, DAG);
11633 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000011634 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000011635 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000011636 case ISD::SETCC: return LowerSETCC(Op, DAG);
11637 case ISD::SELECT: return LowerSELECT(Op, DAG);
11638 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011639 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011640 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000011641 case ISD::VAARG: return LowerVAARG(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000011642 case ISD::VACOPY: return LowerVACOPY(Op, Subtarget, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011643 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011644 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000011645 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
11646 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011647 case ISD::FRAME_TO_ARGS_OFFSET:
11648 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000011649 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011650 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Michael Liao6c0e04c2012-10-15 22:39:43 +000011651 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
11652 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000011653 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
11654 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000011655 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000011656 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000011657 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000011658 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000011659 case ISD::MUL: return LowerMUL(Op, Subtarget, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000011660 case ISD::SRA:
11661 case ISD::SRL:
11662 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000011663 case ISD::SADDO:
11664 case ISD::UADDO:
11665 case ISD::SSUBO:
11666 case ISD::USUBO:
11667 case ISD::SMULO:
11668 case ISD::UMULO: return LowerXALUO(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000011669 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, Subtarget,DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011670 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000011671 case ISD::ADDC:
11672 case ISD::ADDE:
11673 case ISD::SUBC:
11674 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000011675 case ISD::ADD: return LowerADD(Op, DAG);
11676 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011677 }
Chris Lattner27a6c732007-11-24 07:07:01 +000011678}
11679
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011680static void ReplaceATOMIC_LOAD(SDNode *Node,
11681 SmallVectorImpl<SDValue> &Results,
11682 SelectionDAG &DAG) {
11683 DebugLoc dl = Node->getDebugLoc();
11684 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
11685
11686 // Convert wide load -> cmpxchg8b/cmpxchg16b
11687 // FIXME: On 32-bit, load -> fild or movq would be more efficient
11688 // (The only way to get a 16-byte load is cmpxchg16b)
11689 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011690 SDValue Zero = DAG.getConstant(0, VT);
11691 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011692 Node->getOperand(0),
11693 Node->getOperand(1), Zero, Zero,
11694 cast<AtomicSDNode>(Node)->getMemOperand(),
11695 cast<AtomicSDNode>(Node)->getOrdering(),
11696 cast<AtomicSDNode>(Node)->getSynchScope());
11697 Results.push_back(Swap.getValue(0));
11698 Results.push_back(Swap.getValue(1));
11699}
11700
Craig Topperc0878702012-08-17 06:55:11 +000011701static void
Duncan Sands1607f052008-12-01 11:39:25 +000011702ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Craig Topperc0878702012-08-17 06:55:11 +000011703 SelectionDAG &DAG, unsigned NewOp) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011704 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000011705 assert (Node->getValueType(0) == MVT::i64 &&
11706 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000011707
11708 SDValue Chain = Node->getOperand(0);
11709 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011710 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011711 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000011712 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011713 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000011714 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000011715 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000011716 SDValue Result =
11717 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
11718 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000011719 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000011720 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011721 Results.push_back(Result.getValue(2));
11722}
11723
Duncan Sands126d9072008-07-04 11:47:58 +000011724/// ReplaceNodeResults - Replace a node with an illegal result type
11725/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000011726void X86TargetLowering::ReplaceNodeResults(SDNode *N,
11727 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011728 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011729 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000011730 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000011731 default:
Craig Topperabb94d02012-02-05 03:43:23 +000011732 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011733 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000011734 case ISD::ADDC:
11735 case ISD::ADDE:
11736 case ISD::SUBC:
11737 case ISD::SUBE:
11738 // We don't want to expand or promote these.
11739 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011740 case ISD::FP_TO_SINT:
11741 case ISD::FP_TO_UINT: {
11742 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
11743
11744 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
11745 return;
11746
Eli Friedman948e95a2009-05-23 09:59:16 +000011747 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000011748 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000011749 SDValue FIST = Vals.first, StackSlot = Vals.second;
11750 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000011751 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000011752 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011753 if (StackSlot.getNode() != 0)
11754 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
11755 MachinePointerInfo(),
11756 false, false, false, 0));
11757 else
11758 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000011759 }
11760 return;
11761 }
Michael Liao991b6a22012-10-24 04:09:32 +000011762 case ISD::UINT_TO_FP: {
11763 if (N->getOperand(0).getValueType() != MVT::v2i32 &&
11764 N->getValueType(0) != MVT::v2f32)
11765 return;
11766 SDValue ZExtIn = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v2i64,
11767 N->getOperand(0));
11768 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
11769 MVT::f64);
11770 SDValue VBias = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2f64, Bias, Bias);
11771 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64, ZExtIn,
11772 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, VBias));
11773 Or = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or);
11774 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, Or, VBias);
11775 Results.push_back(DAG.getNode(X86ISD::VFPROUND, dl, MVT::v4f32, Sub));
11776 return;
11777 }
Michael Liao44c2d612012-10-10 16:53:28 +000011778 case ISD::FP_ROUND: {
11779 SDValue V = DAG.getNode(X86ISD::VFPROUND, dl, MVT::v4f32, N->getOperand(0));
11780 Results.push_back(V);
11781 return;
11782 }
Duncan Sands1607f052008-12-01 11:39:25 +000011783 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011784 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011785 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011786 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011787 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000011788 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000011789 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011790 eax.getValue(2));
11791 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
11792 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000011793 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011794 Results.push_back(edx.getValue(1));
11795 return;
11796 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011797 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000011798 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011799 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000011800 bool Regs64bit = T == MVT::i128;
11801 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000011802 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011803 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11804 DAG.getConstant(0, HalfT));
11805 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11806 DAG.getConstant(1, HalfT));
11807 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11808 Regs64bit ? X86::RAX : X86::EAX,
11809 cpInL, SDValue());
11810 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11811 Regs64bit ? X86::RDX : X86::EDX,
11812 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011813 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011814 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11815 DAG.getConstant(0, HalfT));
11816 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11817 DAG.getConstant(1, HalfT));
11818 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11819 Regs64bit ? X86::RBX : X86::EBX,
11820 swapInL, cpInH.getValue(1));
11821 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
Chad Rosiera20e1e72012-08-01 18:39:17 +000011822 Regs64bit ? X86::RCX : X86::ECX,
Eli Friedman43f51ae2011-08-26 21:21:21 +000011823 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011824 SDValue Ops[] = { swapInH.getValue(0),
11825 N->getOperand(1),
11826 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011827 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011828 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011829 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11830 X86ISD::LCMPXCHG8_DAG;
11831 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011832 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011833 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11834 Regs64bit ? X86::RAX : X86::EAX,
11835 HalfT, Result.getValue(1));
11836 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11837 Regs64bit ? X86::RDX : X86::EDX,
11838 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011839 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011840 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011841 Results.push_back(cpOutH.getValue(1));
11842 return;
11843 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011844 case ISD::ATOMIC_LOAD_ADD:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011845 case ISD::ATOMIC_LOAD_AND:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011846 case ISD::ATOMIC_LOAD_NAND:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011847 case ISD::ATOMIC_LOAD_OR:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011848 case ISD::ATOMIC_LOAD_SUB:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011849 case ISD::ATOMIC_LOAD_XOR:
Michael Liaoe5e8f762012-09-25 18:08:13 +000011850 case ISD::ATOMIC_LOAD_MAX:
11851 case ISD::ATOMIC_LOAD_MIN:
11852 case ISD::ATOMIC_LOAD_UMAX:
11853 case ISD::ATOMIC_LOAD_UMIN:
Craig Topperc0878702012-08-17 06:55:11 +000011854 case ISD::ATOMIC_SWAP: {
11855 unsigned Opc;
11856 switch (N->getOpcode()) {
11857 default: llvm_unreachable("Unexpected opcode");
11858 case ISD::ATOMIC_LOAD_ADD:
11859 Opc = X86ISD::ATOMADD64_DAG;
11860 break;
11861 case ISD::ATOMIC_LOAD_AND:
11862 Opc = X86ISD::ATOMAND64_DAG;
11863 break;
11864 case ISD::ATOMIC_LOAD_NAND:
11865 Opc = X86ISD::ATOMNAND64_DAG;
11866 break;
11867 case ISD::ATOMIC_LOAD_OR:
11868 Opc = X86ISD::ATOMOR64_DAG;
11869 break;
11870 case ISD::ATOMIC_LOAD_SUB:
11871 Opc = X86ISD::ATOMSUB64_DAG;
11872 break;
11873 case ISD::ATOMIC_LOAD_XOR:
11874 Opc = X86ISD::ATOMXOR64_DAG;
11875 break;
Michael Liaoe5e8f762012-09-25 18:08:13 +000011876 case ISD::ATOMIC_LOAD_MAX:
11877 Opc = X86ISD::ATOMMAX64_DAG;
11878 break;
11879 case ISD::ATOMIC_LOAD_MIN:
11880 Opc = X86ISD::ATOMMIN64_DAG;
11881 break;
11882 case ISD::ATOMIC_LOAD_UMAX:
11883 Opc = X86ISD::ATOMUMAX64_DAG;
11884 break;
11885 case ISD::ATOMIC_LOAD_UMIN:
11886 Opc = X86ISD::ATOMUMIN64_DAG;
11887 break;
Craig Topperc0878702012-08-17 06:55:11 +000011888 case ISD::ATOMIC_SWAP:
11889 Opc = X86ISD::ATOMSWAP64_DAG;
11890 break;
11891 }
11892 ReplaceATOMIC_BINARY_64(N, Results, DAG, Opc);
Duncan Sands1607f052008-12-01 11:39:25 +000011893 return;
Craig Topperc0878702012-08-17 06:55:11 +000011894 }
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011895 case ISD::ATOMIC_LOAD:
11896 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011897 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011898}
11899
Evan Cheng72261582005-12-20 06:22:03 +000011900const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11901 switch (Opcode) {
11902 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011903 case X86ISD::BSF: return "X86ISD::BSF";
11904 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011905 case X86ISD::SHLD: return "X86ISD::SHLD";
11906 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011907 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011908 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011909 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011910 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011911 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011912 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011913 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11914 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11915 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011916 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011917 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011918 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011919 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011920 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011921 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011922 case X86ISD::COMI: return "X86ISD::COMI";
11923 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011924 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011925 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011926 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11927 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011928 case X86ISD::CMOV: return "X86ISD::CMOV";
11929 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011930 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011931 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11932 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011933 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011934 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011935 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011936 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011937 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011938 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11939 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011940 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011941 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011942 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011943 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011944 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011945 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11946 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11947 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011948 case X86ISD::HADD: return "X86ISD::HADD";
11949 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011950 case X86ISD::FHADD: return "X86ISD::FHADD";
11951 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011952 case X86ISD::FMAX: return "X86ISD::FMAX";
11953 case X86ISD::FMIN: return "X86ISD::FMIN";
Nadav Rotemd60cb112012-08-19 13:06:16 +000011954 case X86ISD::FMAXC: return "X86ISD::FMAXC";
11955 case X86ISD::FMINC: return "X86ISD::FMINC";
Dan Gohman20382522007-07-10 00:05:58 +000011956 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11957 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011958 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Hans Wennborgf0234fc2012-06-01 16:27:21 +000011959 case X86ISD::TLSBASEADDR: return "X86ISD::TLSBASEADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011960 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Michael Liao6c0e04c2012-10-15 22:39:43 +000011961 case X86ISD::EH_SJLJ_SETJMP: return "X86ISD::EH_SJLJ_SETJMP";
11962 case X86ISD::EH_SJLJ_LONGJMP: return "X86ISD::EH_SJLJ_LONGJMP";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011963 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011964 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011965 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011966 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011967 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11968 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011969 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11970 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11971 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11972 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11973 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11974 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011975 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
Michael Liaob7bf7262012-08-14 22:53:17 +000011976 case X86ISD::VSEXT_MOVL: return "X86ISD::VSEXT_MOVL";
Evan Chengd880b972008-05-09 21:53:03 +000011977 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Michael Liaod9d09602012-10-23 17:34:00 +000011978 case X86ISD::VZEXT: return "X86ISD::VZEXT";
11979 case X86ISD::VSEXT: return "X86ISD::VSEXT";
Michael Liao7091b242012-08-14 21:24:47 +000011980 case X86ISD::VFPEXT: return "X86ISD::VFPEXT";
Michael Liao44c2d612012-10-10 16:53:28 +000011981 case X86ISD::VFPROUND: return "X86ISD::VFPROUND";
Craig Toppered2e13d2012-01-22 19:15:14 +000011982 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11983 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011984 case X86ISD::VSHL: return "X86ISD::VSHL";
11985 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011986 case X86ISD::VSRA: return "X86ISD::VSRA";
11987 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11988 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11989 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011990 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011991 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11992 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011993 case X86ISD::ADD: return "X86ISD::ADD";
11994 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011995 case X86ISD::ADC: return "X86ISD::ADC";
11996 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011997 case X86ISD::SMUL: return "X86ISD::SMUL";
11998 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011999 case X86ISD::INC: return "X86ISD::INC";
12000 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000012001 case X86ISD::OR: return "X86ISD::OR";
12002 case X86ISD::XOR: return "X86ISD::XOR";
12003 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000012004 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000012005 case X86ISD::BLSI: return "X86ISD::BLSI";
12006 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
12007 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000012008 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000012009 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000012010 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012011 case X86ISD::PALIGN: return "X86ISD::PALIGN";
12012 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
12013 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012014 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000012015 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012016 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012017 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000012018 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000012019 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
12020 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012021 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
12022 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
12023 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012024 case X86ISD::MOVSD: return "X86ISD::MOVSD";
12025 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000012026 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
12027 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000012028 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000012029 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000012030 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000012031 case X86ISD::VPERMV: return "X86ISD::VPERMV";
12032 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000012033 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000012034 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000012035 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012036 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000012037 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000012038 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000012039 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000012040 case X86ISD::SAHF: return "X86ISD::SAHF";
Benjamin Kramerb9bee042012-07-12 09:31:43 +000012041 case X86ISD::RDRAND: return "X86ISD::RDRAND";
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000012042 case X86ISD::FMADD: return "X86ISD::FMADD";
12043 case X86ISD::FMSUB: return "X86ISD::FMSUB";
12044 case X86ISD::FNMADD: return "X86ISD::FNMADD";
12045 case X86ISD::FNMSUB: return "X86ISD::FNMSUB";
12046 case X86ISD::FMADDSUB: return "X86ISD::FMADDSUB";
12047 case X86ISD::FMSUBADD: return "X86ISD::FMSUBADD";
Craig Topper9c7ae012012-11-10 01:23:36 +000012048 case X86ISD::PCMPESTRI: return "X86ISD::PCMPESTRI";
12049 case X86ISD::PCMPISTRI: return "X86ISD::PCMPISTRI";
Evan Cheng72261582005-12-20 06:22:03 +000012050 }
12051}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012052
Chris Lattnerc9addb72007-03-30 23:15:24 +000012053// isLegalAddressingMode - Return true if the addressing mode represented
12054// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000012055bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000012056 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000012057 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012058 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000012059 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000012060
Chris Lattnerc9addb72007-03-30 23:15:24 +000012061 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012062 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000012063 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000012064
Chris Lattnerc9addb72007-03-30 23:15:24 +000012065 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000012066 unsigned GVFlags =
12067 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012068
Chris Lattnerdfed4132009-07-10 07:38:24 +000012069 // If a reference to this global requires an extra load, we can't fold it.
12070 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000012071 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012072
Chris Lattnerdfed4132009-07-10 07:38:24 +000012073 // If BaseGV requires a register for the PIC base, we cannot also have a
12074 // BaseReg specified.
12075 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000012076 return false;
Evan Cheng52787842007-08-01 23:46:47 +000012077
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012078 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000012079 if ((M != CodeModel::Small || R != Reloc::Static) &&
12080 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012081 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000012082 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012083
Chris Lattnerc9addb72007-03-30 23:15:24 +000012084 switch (AM.Scale) {
12085 case 0:
12086 case 1:
12087 case 2:
12088 case 4:
12089 case 8:
12090 // These scales always work.
12091 break;
12092 case 3:
12093 case 5:
12094 case 9:
12095 // These scales are formed with basereg+scalereg. Only accept if there is
12096 // no basereg yet.
12097 if (AM.HasBaseReg)
12098 return false;
12099 break;
12100 default: // Other stuff never works.
12101 return false;
12102 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012103
Chris Lattnerc9addb72007-03-30 23:15:24 +000012104 return true;
12105}
12106
12107
Chris Lattnerdb125cf2011-07-18 04:54:35 +000012108bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000012109 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000012110 return false;
Evan Chenge127a732007-10-29 07:57:50 +000012111 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
12112 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000012113 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000012114 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000012115 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000012116}
12117
Evan Cheng70e10d32012-07-17 06:53:39 +000012118bool X86TargetLowering::isLegalICmpImmediate(int64_t Imm) const {
12119 return Imm == (int32_t)Imm;
12120}
12121
12122bool X86TargetLowering::isLegalAddImmediate(int64_t Imm) const {
Evan Chenga9e13ba2012-07-17 18:54:11 +000012123 // Can also use sub to handle negated immediates.
Evan Cheng70e10d32012-07-17 06:53:39 +000012124 return Imm == (int32_t)Imm;
12125}
12126
Owen Andersone50ed302009-08-10 22:56:29 +000012127bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000012128 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000012129 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000012130 unsigned NumBits1 = VT1.getSizeInBits();
12131 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000012132 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000012133 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000012134 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000012135}
Evan Cheng2bd122c2007-10-26 01:56:11 +000012136
Chris Lattnerdb125cf2011-07-18 04:54:35 +000012137bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000012138 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000012139 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000012140}
12141
Owen Andersone50ed302009-08-10 22:56:29 +000012142bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000012143 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000012144 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000012145}
12146
Owen Andersone50ed302009-08-10 22:56:29 +000012147bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000012148 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000012149 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000012150}
12151
Evan Cheng60c07e12006-07-05 22:17:51 +000012152/// isShuffleMaskLegal - Targets can use this to indicate that they only
12153/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
12154/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
12155/// are assumed to be legal.
12156bool
Eric Christopherfd179292009-08-27 18:07:15 +000012157X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000012158 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000012159 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000012160 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000012161 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000012162
Nate Begemana09008b2009-10-19 02:17:23 +000012163 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000012164 return (VT.getVectorNumElements() == 2 ||
12165 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
12166 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000012167 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000012168 isPSHUFDMask(M, VT) ||
Craig Toppera9a568a2012-05-02 08:03:44 +000012169 isPSHUFHWMask(M, VT, Subtarget->hasAVX2()) ||
12170 isPSHUFLWMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000012171 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000012172 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
12173 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000012174 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
12175 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000012176}
12177
Dan Gohman7d8143f2008-04-09 20:09:42 +000012178bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000012179X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000012180 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000012181 unsigned NumElts = VT.getVectorNumElements();
12182 // FIXME: This collection of masks seems suspect.
12183 if (NumElts == 2)
12184 return true;
Craig Topper7a9a28b2012-08-12 02:23:29 +000012185 if (NumElts == 4 && VT.is128BitVector()) {
Nate Begeman9008ca62009-04-27 18:41:29 +000012186 return (isMOVLMask(Mask, VT) ||
12187 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000012188 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
12189 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000012190 }
12191 return false;
12192}
12193
12194//===----------------------------------------------------------------------===//
12195// X86 Scheduler Hooks
12196//===----------------------------------------------------------------------===//
12197
Michael Liaobe02a902012-11-08 07:28:54 +000012198/// Utility function to emit xbegin specifying the start of an RTM region.
Craig Topper2da36912012-11-11 22:45:02 +000012199static MachineBasicBlock *EmitXBegin(MachineInstr *MI, MachineBasicBlock *MBB,
12200 const TargetInstrInfo *TII) {
Michael Liaobe02a902012-11-08 07:28:54 +000012201 DebugLoc DL = MI->getDebugLoc();
Michael Liaobe02a902012-11-08 07:28:54 +000012202
12203 const BasicBlock *BB = MBB->getBasicBlock();
12204 MachineFunction::iterator I = MBB;
12205 ++I;
12206
12207 // For the v = xbegin(), we generate
12208 //
12209 // thisMBB:
12210 // xbegin sinkMBB
12211 //
12212 // mainMBB:
12213 // eax = -1
12214 //
12215 // sinkMBB:
12216 // v = eax
12217
12218 MachineBasicBlock *thisMBB = MBB;
12219 MachineFunction *MF = MBB->getParent();
12220 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
12221 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
12222 MF->insert(I, mainMBB);
12223 MF->insert(I, sinkMBB);
12224
12225 // Transfer the remainder of BB and its successor edges to sinkMBB.
12226 sinkMBB->splice(sinkMBB->begin(), MBB,
12227 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
12228 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
12229
12230 // thisMBB:
12231 // xbegin sinkMBB
12232 // # fallthrough to mainMBB
12233 // # abortion to sinkMBB
12234 BuildMI(thisMBB, DL, TII->get(X86::XBEGIN_4)).addMBB(sinkMBB);
12235 thisMBB->addSuccessor(mainMBB);
12236 thisMBB->addSuccessor(sinkMBB);
12237
12238 // mainMBB:
12239 // EAX = -1
12240 BuildMI(mainMBB, DL, TII->get(X86::MOV32ri), X86::EAX).addImm(-1);
12241 mainMBB->addSuccessor(sinkMBB);
12242
12243 // sinkMBB:
12244 // EAX is live into the sinkMBB
12245 sinkMBB->addLiveIn(X86::EAX);
12246 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12247 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
12248 .addReg(X86::EAX);
12249
12250 MI->eraseFromParent();
12251 return sinkMBB;
12252}
12253
Michael Liaob118a072012-09-20 03:06:15 +000012254// Get CMPXCHG opcode for the specified data type.
12255static unsigned getCmpXChgOpcode(EVT VT) {
12256 switch (VT.getSimpleVT().SimpleTy) {
12257 case MVT::i8: return X86::LCMPXCHG8;
12258 case MVT::i16: return X86::LCMPXCHG16;
12259 case MVT::i32: return X86::LCMPXCHG32;
12260 case MVT::i64: return X86::LCMPXCHG64;
12261 default:
12262 break;
Richard Smith42fc29e2012-04-13 22:47:00 +000012263 }
Michael Liaob118a072012-09-20 03:06:15 +000012264 llvm_unreachable("Invalid operand size!");
Mon P Wang63307c32008-05-05 19:05:59 +000012265}
12266
Michael Liaob118a072012-09-20 03:06:15 +000012267// Get LOAD opcode for the specified data type.
12268static unsigned getLoadOpcode(EVT VT) {
12269 switch (VT.getSimpleVT().SimpleTy) {
12270 case MVT::i8: return X86::MOV8rm;
12271 case MVT::i16: return X86::MOV16rm;
12272 case MVT::i32: return X86::MOV32rm;
12273 case MVT::i64: return X86::MOV64rm;
12274 default:
12275 break;
12276 }
12277 llvm_unreachable("Invalid operand size!");
12278}
12279
12280// Get opcode of the non-atomic one from the specified atomic instruction.
12281static unsigned getNonAtomicOpcode(unsigned Opc) {
12282 switch (Opc) {
12283 case X86::ATOMAND8: return X86::AND8rr;
12284 case X86::ATOMAND16: return X86::AND16rr;
12285 case X86::ATOMAND32: return X86::AND32rr;
12286 case X86::ATOMAND64: return X86::AND64rr;
12287 case X86::ATOMOR8: return X86::OR8rr;
12288 case X86::ATOMOR16: return X86::OR16rr;
12289 case X86::ATOMOR32: return X86::OR32rr;
12290 case X86::ATOMOR64: return X86::OR64rr;
12291 case X86::ATOMXOR8: return X86::XOR8rr;
12292 case X86::ATOMXOR16: return X86::XOR16rr;
12293 case X86::ATOMXOR32: return X86::XOR32rr;
12294 case X86::ATOMXOR64: return X86::XOR64rr;
12295 }
12296 llvm_unreachable("Unhandled atomic-load-op opcode!");
12297}
12298
12299// Get opcode of the non-atomic one from the specified atomic instruction with
12300// extra opcode.
12301static unsigned getNonAtomicOpcodeWithExtraOpc(unsigned Opc,
12302 unsigned &ExtraOpc) {
12303 switch (Opc) {
12304 case X86::ATOMNAND8: ExtraOpc = X86::NOT8r; return X86::AND8rr;
12305 case X86::ATOMNAND16: ExtraOpc = X86::NOT16r; return X86::AND16rr;
12306 case X86::ATOMNAND32: ExtraOpc = X86::NOT32r; return X86::AND32rr;
12307 case X86::ATOMNAND64: ExtraOpc = X86::NOT64r; return X86::AND64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000012308 case X86::ATOMMAX8: ExtraOpc = X86::CMP8rr; return X86::CMOVL32rr;
Michael Liaob118a072012-09-20 03:06:15 +000012309 case X86::ATOMMAX16: ExtraOpc = X86::CMP16rr; return X86::CMOVL16rr;
12310 case X86::ATOMMAX32: ExtraOpc = X86::CMP32rr; return X86::CMOVL32rr;
12311 case X86::ATOMMAX64: ExtraOpc = X86::CMP64rr; return X86::CMOVL64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000012312 case X86::ATOMMIN8: ExtraOpc = X86::CMP8rr; return X86::CMOVG32rr;
Michael Liaob118a072012-09-20 03:06:15 +000012313 case X86::ATOMMIN16: ExtraOpc = X86::CMP16rr; return X86::CMOVG16rr;
12314 case X86::ATOMMIN32: ExtraOpc = X86::CMP32rr; return X86::CMOVG32rr;
12315 case X86::ATOMMIN64: ExtraOpc = X86::CMP64rr; return X86::CMOVG64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000012316 case X86::ATOMUMAX8: ExtraOpc = X86::CMP8rr; return X86::CMOVB32rr;
Michael Liaob118a072012-09-20 03:06:15 +000012317 case X86::ATOMUMAX16: ExtraOpc = X86::CMP16rr; return X86::CMOVB16rr;
12318 case X86::ATOMUMAX32: ExtraOpc = X86::CMP32rr; return X86::CMOVB32rr;
12319 case X86::ATOMUMAX64: ExtraOpc = X86::CMP64rr; return X86::CMOVB64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000012320 case X86::ATOMUMIN8: ExtraOpc = X86::CMP8rr; return X86::CMOVA32rr;
Michael Liaob118a072012-09-20 03:06:15 +000012321 case X86::ATOMUMIN16: ExtraOpc = X86::CMP16rr; return X86::CMOVA16rr;
12322 case X86::ATOMUMIN32: ExtraOpc = X86::CMP32rr; return X86::CMOVA32rr;
12323 case X86::ATOMUMIN64: ExtraOpc = X86::CMP64rr; return X86::CMOVA64rr;
12324 }
12325 llvm_unreachable("Unhandled atomic-load-op opcode!");
12326}
12327
12328// Get opcode of the non-atomic one from the specified atomic instruction for
12329// 64-bit data type on 32-bit target.
12330static unsigned getNonAtomic6432Opcode(unsigned Opc, unsigned &HiOpc) {
12331 switch (Opc) {
12332 case X86::ATOMAND6432: HiOpc = X86::AND32rr; return X86::AND32rr;
12333 case X86::ATOMOR6432: HiOpc = X86::OR32rr; return X86::OR32rr;
12334 case X86::ATOMXOR6432: HiOpc = X86::XOR32rr; return X86::XOR32rr;
12335 case X86::ATOMADD6432: HiOpc = X86::ADC32rr; return X86::ADD32rr;
12336 case X86::ATOMSUB6432: HiOpc = X86::SBB32rr; return X86::SUB32rr;
12337 case X86::ATOMSWAP6432: HiOpc = X86::MOV32rr; return X86::MOV32rr;
Michael Liaoe5e8f762012-09-25 18:08:13 +000012338 case X86::ATOMMAX6432: HiOpc = X86::SETLr; return X86::SETLr;
12339 case X86::ATOMMIN6432: HiOpc = X86::SETGr; return X86::SETGr;
12340 case X86::ATOMUMAX6432: HiOpc = X86::SETBr; return X86::SETBr;
12341 case X86::ATOMUMIN6432: HiOpc = X86::SETAr; return X86::SETAr;
Michael Liaob118a072012-09-20 03:06:15 +000012342 }
12343 llvm_unreachable("Unhandled atomic-load-op opcode!");
12344}
12345
12346// Get opcode of the non-atomic one from the specified atomic instruction for
12347// 64-bit data type on 32-bit target with extra opcode.
12348static unsigned getNonAtomic6432OpcodeWithExtraOpc(unsigned Opc,
12349 unsigned &HiOpc,
12350 unsigned &ExtraOpc) {
12351 switch (Opc) {
12352 case X86::ATOMNAND6432:
12353 ExtraOpc = X86::NOT32r;
12354 HiOpc = X86::AND32rr;
12355 return X86::AND32rr;
12356 }
12357 llvm_unreachable("Unhandled atomic-load-op opcode!");
12358}
12359
12360// Get pseudo CMOV opcode from the specified data type.
12361static unsigned getPseudoCMOVOpc(EVT VT) {
12362 switch (VT.getSimpleVT().SimpleTy) {
Michael Liaofe87c302012-09-21 03:18:52 +000012363 case MVT::i8: return X86::CMOV_GR8;
Michael Liaob118a072012-09-20 03:06:15 +000012364 case MVT::i16: return X86::CMOV_GR16;
12365 case MVT::i32: return X86::CMOV_GR32;
12366 default:
12367 break;
12368 }
12369 llvm_unreachable("Unknown CMOV opcode!");
12370}
12371
12372// EmitAtomicLoadArith - emit the code sequence for pseudo atomic instructions.
12373// They will be translated into a spin-loop or compare-exchange loop from
12374//
12375// ...
12376// dst = atomic-fetch-op MI.addr, MI.val
12377// ...
12378//
12379// to
12380//
12381// ...
12382// EAX = LOAD MI.addr
12383// loop:
12384// t1 = OP MI.val, EAX
12385// LCMPXCHG [MI.addr], t1, [EAX is implicitly used & defined]
12386// JNE loop
12387// sink:
12388// dst = EAX
12389// ...
Mon P Wang63307c32008-05-05 19:05:59 +000012390MachineBasicBlock *
Michael Liaob118a072012-09-20 03:06:15 +000012391X86TargetLowering::EmitAtomicLoadArith(MachineInstr *MI,
12392 MachineBasicBlock *MBB) const {
12393 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12394 DebugLoc DL = MI->getDebugLoc();
12395
12396 MachineFunction *MF = MBB->getParent();
12397 MachineRegisterInfo &MRI = MF->getRegInfo();
12398
12399 const BasicBlock *BB = MBB->getBasicBlock();
12400 MachineFunction::iterator I = MBB;
12401 ++I;
12402
12403 assert(MI->getNumOperands() <= X86::AddrNumOperands + 2 &&
12404 "Unexpected number of operands");
12405
12406 assert(MI->hasOneMemOperand() &&
12407 "Expected atomic-load-op to have one memoperand");
12408
12409 // Memory Reference
12410 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
12411 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
12412
12413 unsigned DstReg, SrcReg;
12414 unsigned MemOpndSlot;
12415
12416 unsigned CurOp = 0;
12417
12418 DstReg = MI->getOperand(CurOp++).getReg();
12419 MemOpndSlot = CurOp;
12420 CurOp += X86::AddrNumOperands;
12421 SrcReg = MI->getOperand(CurOp++).getReg();
12422
12423 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
Craig Topperf4d25a22012-09-30 19:49:56 +000012424 MVT::SimpleValueType VT = *RC->vt_begin();
Michael Liaob118a072012-09-20 03:06:15 +000012425 unsigned AccPhyReg = getX86SubSuperRegister(X86::EAX, VT);
12426
12427 unsigned LCMPXCHGOpc = getCmpXChgOpcode(VT);
12428 unsigned LOADOpc = getLoadOpcode(VT);
12429
12430 // For the atomic load-arith operator, we generate
12431 //
12432 // thisMBB:
12433 // EAX = LOAD [MI.addr]
12434 // mainMBB:
12435 // t1 = OP MI.val, EAX
12436 // LCMPXCHG [MI.addr], t1, [EAX is implicitly used & defined]
12437 // JNE mainMBB
12438 // sinkMBB:
12439
12440 MachineBasicBlock *thisMBB = MBB;
12441 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
12442 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
12443 MF->insert(I, mainMBB);
12444 MF->insert(I, sinkMBB);
12445
12446 MachineInstrBuilder MIB;
12447
12448 // Transfer the remainder of BB and its successor edges to sinkMBB.
12449 sinkMBB->splice(sinkMBB->begin(), MBB,
12450 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
12451 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
12452
12453 // thisMBB:
12454 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), AccPhyReg);
12455 for (unsigned i = 0; i < X86::AddrNumOperands; ++i)
12456 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
12457 MIB.setMemRefs(MMOBegin, MMOEnd);
12458
12459 thisMBB->addSuccessor(mainMBB);
12460
12461 // mainMBB:
12462 MachineBasicBlock *origMainMBB = mainMBB;
12463 mainMBB->addLiveIn(AccPhyReg);
12464
12465 // Copy AccPhyReg as it is used more than once.
12466 unsigned AccReg = MRI.createVirtualRegister(RC);
12467 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), AccReg)
12468 .addReg(AccPhyReg);
12469
12470 unsigned t1 = MRI.createVirtualRegister(RC);
12471 unsigned Opc = MI->getOpcode();
12472 switch (Opc) {
12473 default:
12474 llvm_unreachable("Unhandled atomic-load-op opcode!");
12475 case X86::ATOMAND8:
12476 case X86::ATOMAND16:
12477 case X86::ATOMAND32:
12478 case X86::ATOMAND64:
12479 case X86::ATOMOR8:
12480 case X86::ATOMOR16:
12481 case X86::ATOMOR32:
12482 case X86::ATOMOR64:
12483 case X86::ATOMXOR8:
12484 case X86::ATOMXOR16:
12485 case X86::ATOMXOR32:
12486 case X86::ATOMXOR64: {
12487 unsigned ARITHOpc = getNonAtomicOpcode(Opc);
12488 BuildMI(mainMBB, DL, TII->get(ARITHOpc), t1).addReg(SrcReg)
12489 .addReg(AccReg);
12490 break;
12491 }
12492 case X86::ATOMNAND8:
12493 case X86::ATOMNAND16:
12494 case X86::ATOMNAND32:
12495 case X86::ATOMNAND64: {
12496 unsigned t2 = MRI.createVirtualRegister(RC);
12497 unsigned NOTOpc;
12498 unsigned ANDOpc = getNonAtomicOpcodeWithExtraOpc(Opc, NOTOpc);
12499 BuildMI(mainMBB, DL, TII->get(ANDOpc), t2).addReg(SrcReg)
12500 .addReg(AccReg);
12501 BuildMI(mainMBB, DL, TII->get(NOTOpc), t1).addReg(t2);
12502 break;
12503 }
Michael Liao08382492012-09-21 03:00:17 +000012504 case X86::ATOMMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000012505 case X86::ATOMMAX16:
12506 case X86::ATOMMAX32:
12507 case X86::ATOMMAX64:
Michael Liaofe87c302012-09-21 03:18:52 +000012508 case X86::ATOMMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000012509 case X86::ATOMMIN16:
12510 case X86::ATOMMIN32:
12511 case X86::ATOMMIN64:
Michael Liaofe87c302012-09-21 03:18:52 +000012512 case X86::ATOMUMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000012513 case X86::ATOMUMAX16:
12514 case X86::ATOMUMAX32:
12515 case X86::ATOMUMAX64:
Michael Liaofe87c302012-09-21 03:18:52 +000012516 case X86::ATOMUMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000012517 case X86::ATOMUMIN16:
12518 case X86::ATOMUMIN32:
12519 case X86::ATOMUMIN64: {
12520 unsigned CMPOpc;
12521 unsigned CMOVOpc = getNonAtomicOpcodeWithExtraOpc(Opc, CMPOpc);
12522
12523 BuildMI(mainMBB, DL, TII->get(CMPOpc))
12524 .addReg(SrcReg)
12525 .addReg(AccReg);
12526
12527 if (Subtarget->hasCMov()) {
Michael Liaofe87c302012-09-21 03:18:52 +000012528 if (VT != MVT::i8) {
12529 // Native support
12530 BuildMI(mainMBB, DL, TII->get(CMOVOpc), t1)
12531 .addReg(SrcReg)
12532 .addReg(AccReg);
12533 } else {
12534 // Promote i8 to i32 to use CMOV32
12535 const TargetRegisterClass *RC32 = getRegClassFor(MVT::i32);
12536 unsigned SrcReg32 = MRI.createVirtualRegister(RC32);
12537 unsigned AccReg32 = MRI.createVirtualRegister(RC32);
12538 unsigned t2 = MRI.createVirtualRegister(RC32);
12539
12540 unsigned Undef = MRI.createVirtualRegister(RC32);
12541 BuildMI(mainMBB, DL, TII->get(TargetOpcode::IMPLICIT_DEF), Undef);
12542
12543 BuildMI(mainMBB, DL, TII->get(TargetOpcode::INSERT_SUBREG), SrcReg32)
12544 .addReg(Undef)
12545 .addReg(SrcReg)
12546 .addImm(X86::sub_8bit);
12547 BuildMI(mainMBB, DL, TII->get(TargetOpcode::INSERT_SUBREG), AccReg32)
12548 .addReg(Undef)
12549 .addReg(AccReg)
12550 .addImm(X86::sub_8bit);
12551
12552 BuildMI(mainMBB, DL, TII->get(CMOVOpc), t2)
12553 .addReg(SrcReg32)
12554 .addReg(AccReg32);
12555
12556 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), t1)
12557 .addReg(t2, 0, X86::sub_8bit);
12558 }
Michael Liaob118a072012-09-20 03:06:15 +000012559 } else {
12560 // Use pseudo select and lower them.
Michael Liaofe87c302012-09-21 03:18:52 +000012561 assert((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) &&
Michael Liaob118a072012-09-20 03:06:15 +000012562 "Invalid atomic-load-op transformation!");
12563 unsigned SelOpc = getPseudoCMOVOpc(VT);
12564 X86::CondCode CC = X86::getCondFromCMovOpc(CMOVOpc);
12565 assert(CC != X86::COND_INVALID && "Invalid atomic-load-op transformation!");
12566 MIB = BuildMI(mainMBB, DL, TII->get(SelOpc), t1)
12567 .addReg(SrcReg).addReg(AccReg)
12568 .addImm(CC);
12569 mainMBB = EmitLoweredSelect(MIB, mainMBB);
12570 }
12571 break;
12572 }
12573 }
12574
12575 // Copy AccPhyReg back from virtual register.
12576 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), AccPhyReg)
12577 .addReg(AccReg);
12578
12579 MIB = BuildMI(mainMBB, DL, TII->get(LCMPXCHGOpc));
12580 for (unsigned i = 0; i < X86::AddrNumOperands; ++i)
12581 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
12582 MIB.addReg(t1);
12583 MIB.setMemRefs(MMOBegin, MMOEnd);
12584
12585 BuildMI(mainMBB, DL, TII->get(X86::JNE_4)).addMBB(origMainMBB);
12586
12587 mainMBB->addSuccessor(origMainMBB);
12588 mainMBB->addSuccessor(sinkMBB);
12589
12590 // sinkMBB:
12591 sinkMBB->addLiveIn(AccPhyReg);
12592
12593 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12594 TII->get(TargetOpcode::COPY), DstReg)
12595 .addReg(AccPhyReg);
12596
12597 MI->eraseFromParent();
12598 return sinkMBB;
12599}
12600
12601// EmitAtomicLoadArith6432 - emit the code sequence for pseudo atomic
12602// instructions. They will be translated into a spin-loop or compare-exchange
12603// loop from
12604//
12605// ...
12606// dst = atomic-fetch-op MI.addr, MI.val
12607// ...
12608//
12609// to
12610//
12611// ...
12612// EAX = LOAD [MI.addr + 0]
12613// EDX = LOAD [MI.addr + 4]
12614// loop:
12615// EBX = OP MI.val.lo, EAX
12616// ECX = OP MI.val.hi, EDX
12617// LCMPXCHG8B [MI.addr], [ECX:EBX & EDX:EAX are implicitly used and EDX:EAX is implicitly defined]
12618// JNE loop
12619// sink:
12620// dst = EDX:EAX
12621// ...
12622MachineBasicBlock *
12623X86TargetLowering::EmitAtomicLoadArith6432(MachineInstr *MI,
12624 MachineBasicBlock *MBB) const {
12625 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12626 DebugLoc DL = MI->getDebugLoc();
12627
12628 MachineFunction *MF = MBB->getParent();
12629 MachineRegisterInfo &MRI = MF->getRegInfo();
12630
12631 const BasicBlock *BB = MBB->getBasicBlock();
12632 MachineFunction::iterator I = MBB;
12633 ++I;
12634
12635 assert(MI->getNumOperands() <= X86::AddrNumOperands + 4 &&
12636 "Unexpected number of operands");
12637
12638 assert(MI->hasOneMemOperand() &&
12639 "Expected atomic-load-op32 to have one memoperand");
12640
12641 // Memory Reference
12642 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
12643 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
12644
12645 unsigned DstLoReg, DstHiReg;
12646 unsigned SrcLoReg, SrcHiReg;
12647 unsigned MemOpndSlot;
12648
12649 unsigned CurOp = 0;
12650
12651 DstLoReg = MI->getOperand(CurOp++).getReg();
12652 DstHiReg = MI->getOperand(CurOp++).getReg();
12653 MemOpndSlot = CurOp;
12654 CurOp += X86::AddrNumOperands;
12655 SrcLoReg = MI->getOperand(CurOp++).getReg();
12656 SrcHiReg = MI->getOperand(CurOp++).getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012657
Craig Topperc9099502012-04-20 06:31:50 +000012658 const TargetRegisterClass *RC = &X86::GR32RegClass;
Michael Liaoe5e8f762012-09-25 18:08:13 +000012659 const TargetRegisterClass *RC8 = &X86::GR8RegClass;
Scott Michelfdc40a02009-02-17 22:15:04 +000012660
Michael Liaob118a072012-09-20 03:06:15 +000012661 unsigned LCMPXCHGOpc = X86::LCMPXCHG8B;
12662 unsigned LOADOpc = X86::MOV32rm;
Scott Michelfdc40a02009-02-17 22:15:04 +000012663
Michael Liaob118a072012-09-20 03:06:15 +000012664 // For the atomic load-arith operator, we generate
Mon P Wang63307c32008-05-05 19:05:59 +000012665 //
Michael Liaob118a072012-09-20 03:06:15 +000012666 // thisMBB:
12667 // EAX = LOAD [MI.addr + 0]
12668 // EDX = LOAD [MI.addr + 4]
12669 // mainMBB:
12670 // EBX = OP MI.vallo, EAX
12671 // ECX = OP MI.valhi, EDX
12672 // LCMPXCHG8B [MI.addr], [ECX:EBX & EDX:EAX are implicitly used and EDX:EAX is implicitly defined]
12673 // JNE mainMBB
12674 // sinkMBB:
Scott Michelfdc40a02009-02-17 22:15:04 +000012675
Mon P Wang63307c32008-05-05 19:05:59 +000012676 MachineBasicBlock *thisMBB = MBB;
Michael Liaob118a072012-09-20 03:06:15 +000012677 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
12678 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
12679 MF->insert(I, mainMBB);
12680 MF->insert(I, sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000012681
Michael Liaob118a072012-09-20 03:06:15 +000012682 MachineInstrBuilder MIB;
Scott Michelfdc40a02009-02-17 22:15:04 +000012683
Michael Liaob118a072012-09-20 03:06:15 +000012684 // Transfer the remainder of BB and its successor edges to sinkMBB.
12685 sinkMBB->splice(sinkMBB->begin(), MBB,
12686 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
12687 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000012688
Michael Liaob118a072012-09-20 03:06:15 +000012689 // thisMBB:
12690 // Lo
12691 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), X86::EAX);
12692 for (unsigned i = 0; i < X86::AddrNumOperands; ++i)
12693 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
12694 MIB.setMemRefs(MMOBegin, MMOEnd);
12695 // Hi
12696 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), X86::EDX);
12697 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
Evan Chenga395f4d2012-10-11 00:15:48 +000012698 if (i == X86::AddrDisp)
Michael Liaob118a072012-09-20 03:06:15 +000012699 MIB.addDisp(MI->getOperand(MemOpndSlot + i), 4); // 4 == sizeof(i32)
Evan Chenga395f4d2012-10-11 00:15:48 +000012700 else
Michael Liaob118a072012-09-20 03:06:15 +000012701 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
12702 }
12703 MIB.setMemRefs(MMOBegin, MMOEnd);
Scott Michelfdc40a02009-02-17 22:15:04 +000012704
Michael Liaob118a072012-09-20 03:06:15 +000012705 thisMBB->addSuccessor(mainMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000012706
Michael Liaob118a072012-09-20 03:06:15 +000012707 // mainMBB:
12708 MachineBasicBlock *origMainMBB = mainMBB;
12709 mainMBB->addLiveIn(X86::EAX);
12710 mainMBB->addLiveIn(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000012711
Michael Liaob118a072012-09-20 03:06:15 +000012712 // Copy EDX:EAX as they are used more than once.
12713 unsigned LoReg = MRI.createVirtualRegister(RC);
12714 unsigned HiReg = MRI.createVirtualRegister(RC);
12715 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), LoReg).addReg(X86::EAX);
12716 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), HiReg).addReg(X86::EDX);
Mon P Wangab3e7472008-05-05 22:56:23 +000012717
Michael Liaob118a072012-09-20 03:06:15 +000012718 unsigned t1L = MRI.createVirtualRegister(RC);
12719 unsigned t1H = MRI.createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +000012720
Michael Liaob118a072012-09-20 03:06:15 +000012721 unsigned Opc = MI->getOpcode();
12722 switch (Opc) {
12723 default:
12724 llvm_unreachable("Unhandled atomic-load-op6432 opcode!");
12725 case X86::ATOMAND6432:
12726 case X86::ATOMOR6432:
12727 case X86::ATOMXOR6432:
12728 case X86::ATOMADD6432:
12729 case X86::ATOMSUB6432: {
12730 unsigned HiOpc;
12731 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
12732 BuildMI(mainMBB, DL, TII->get(LoOpc), t1L).addReg(SrcLoReg).addReg(LoReg);
12733 BuildMI(mainMBB, DL, TII->get(HiOpc), t1H).addReg(SrcHiReg).addReg(HiReg);
12734 break;
12735 }
12736 case X86::ATOMNAND6432: {
12737 unsigned HiOpc, NOTOpc;
12738 unsigned LoOpc = getNonAtomic6432OpcodeWithExtraOpc(Opc, HiOpc, NOTOpc);
12739 unsigned t2L = MRI.createVirtualRegister(RC);
12740 unsigned t2H = MRI.createVirtualRegister(RC);
12741 BuildMI(mainMBB, DL, TII->get(LoOpc), t2L).addReg(SrcLoReg).addReg(LoReg);
12742 BuildMI(mainMBB, DL, TII->get(HiOpc), t2H).addReg(SrcHiReg).addReg(HiReg);
12743 BuildMI(mainMBB, DL, TII->get(NOTOpc), t1L).addReg(t2L);
12744 BuildMI(mainMBB, DL, TII->get(NOTOpc), t1H).addReg(t2H);
12745 break;
12746 }
Michael Liaoe5e8f762012-09-25 18:08:13 +000012747 case X86::ATOMMAX6432:
12748 case X86::ATOMMIN6432:
12749 case X86::ATOMUMAX6432:
12750 case X86::ATOMUMIN6432: {
12751 unsigned HiOpc;
12752 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
12753 unsigned cL = MRI.createVirtualRegister(RC8);
12754 unsigned cH = MRI.createVirtualRegister(RC8);
12755 unsigned cL32 = MRI.createVirtualRegister(RC);
12756 unsigned cH32 = MRI.createVirtualRegister(RC);
12757 unsigned cc = MRI.createVirtualRegister(RC);
12758 // cl := cmp src_lo, lo
12759 BuildMI(mainMBB, DL, TII->get(X86::CMP32rr))
12760 .addReg(SrcLoReg).addReg(LoReg);
12761 BuildMI(mainMBB, DL, TII->get(LoOpc), cL);
12762 BuildMI(mainMBB, DL, TII->get(X86::MOVZX32rr8), cL32).addReg(cL);
12763 // ch := cmp src_hi, hi
12764 BuildMI(mainMBB, DL, TII->get(X86::CMP32rr))
12765 .addReg(SrcHiReg).addReg(HiReg);
12766 BuildMI(mainMBB, DL, TII->get(HiOpc), cH);
12767 BuildMI(mainMBB, DL, TII->get(X86::MOVZX32rr8), cH32).addReg(cH);
12768 // cc := if (src_hi == hi) ? cl : ch;
12769 if (Subtarget->hasCMov()) {
12770 BuildMI(mainMBB, DL, TII->get(X86::CMOVE32rr), cc)
12771 .addReg(cH32).addReg(cL32);
12772 } else {
12773 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), cc)
12774 .addReg(cH32).addReg(cL32)
12775 .addImm(X86::COND_E);
12776 mainMBB = EmitLoweredSelect(MIB, mainMBB);
12777 }
12778 BuildMI(mainMBB, DL, TII->get(X86::TEST32rr)).addReg(cc).addReg(cc);
12779 if (Subtarget->hasCMov()) {
12780 BuildMI(mainMBB, DL, TII->get(X86::CMOVNE32rr), t1L)
12781 .addReg(SrcLoReg).addReg(LoReg);
12782 BuildMI(mainMBB, DL, TII->get(X86::CMOVNE32rr), t1H)
12783 .addReg(SrcHiReg).addReg(HiReg);
12784 } else {
12785 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), t1L)
12786 .addReg(SrcLoReg).addReg(LoReg)
12787 .addImm(X86::COND_NE);
12788 mainMBB = EmitLoweredSelect(MIB, mainMBB);
12789 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), t1H)
12790 .addReg(SrcHiReg).addReg(HiReg)
12791 .addImm(X86::COND_NE);
12792 mainMBB = EmitLoweredSelect(MIB, mainMBB);
12793 }
12794 break;
12795 }
Michael Liaob118a072012-09-20 03:06:15 +000012796 case X86::ATOMSWAP6432: {
12797 unsigned HiOpc;
12798 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
12799 BuildMI(mainMBB, DL, TII->get(LoOpc), t1L).addReg(SrcLoReg);
12800 BuildMI(mainMBB, DL, TII->get(HiOpc), t1H).addReg(SrcHiReg);
12801 break;
12802 }
12803 }
Mon P Wang63307c32008-05-05 19:05:59 +000012804
Michael Liaob118a072012-09-20 03:06:15 +000012805 // Copy EDX:EAX back from HiReg:LoReg
12806 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EAX).addReg(LoReg);
12807 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EDX).addReg(HiReg);
12808 // Copy ECX:EBX from t1H:t1L
12809 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EBX).addReg(t1L);
12810 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::ECX).addReg(t1H);
Mon P Wangab3e7472008-05-05 22:56:23 +000012811
Michael Liaob118a072012-09-20 03:06:15 +000012812 MIB = BuildMI(mainMBB, DL, TII->get(LCMPXCHGOpc));
12813 for (unsigned i = 0; i < X86::AddrNumOperands; ++i)
12814 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
12815 MIB.setMemRefs(MMOBegin, MMOEnd);
Mon P Wang63307c32008-05-05 19:05:59 +000012816
Michael Liaob118a072012-09-20 03:06:15 +000012817 BuildMI(mainMBB, DL, TII->get(X86::JNE_4)).addMBB(origMainMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000012818
Michael Liaob118a072012-09-20 03:06:15 +000012819 mainMBB->addSuccessor(origMainMBB);
12820 mainMBB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000012821
Michael Liaob118a072012-09-20 03:06:15 +000012822 // sinkMBB:
12823 sinkMBB->addLiveIn(X86::EAX);
12824 sinkMBB->addLiveIn(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000012825
Michael Liaob118a072012-09-20 03:06:15 +000012826 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12827 TII->get(TargetOpcode::COPY), DstLoReg)
12828 .addReg(X86::EAX);
12829 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12830 TII->get(TargetOpcode::COPY), DstHiReg)
12831 .addReg(X86::EDX);
Mon P Wang63307c32008-05-05 19:05:59 +000012832
Michael Liaob118a072012-09-20 03:06:15 +000012833 MI->eraseFromParent();
12834 return sinkMBB;
Mon P Wang63307c32008-05-05 19:05:59 +000012835}
12836
Eric Christopherf83a5de2009-08-27 18:08:16 +000012837// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012838// or XMM0_V32I8 in AVX all of this code can be replaced with that
12839// in the .td file.
Craig Topper8cb8c812012-11-10 09:02:47 +000012840static MachineBasicBlock *EmitPCMPSTRM(MachineInstr *MI, MachineBasicBlock *BB,
12841 const TargetInstrInfo *TII) {
Eric Christopherb120ab42009-08-18 22:50:32 +000012842 unsigned Opc;
Craig Topper8aae8dd2012-11-10 08:57:41 +000012843 switch (MI->getOpcode()) {
12844 default: llvm_unreachable("illegal opcode!");
12845 case X86::PCMPISTRM128REG: Opc = X86::PCMPISTRM128rr; break;
12846 case X86::VPCMPISTRM128REG: Opc = X86::VPCMPISTRM128rr; break;
12847 case X86::PCMPISTRM128MEM: Opc = X86::PCMPISTRM128rm; break;
12848 case X86::VPCMPISTRM128MEM: Opc = X86::VPCMPISTRM128rm; break;
12849 case X86::PCMPESTRM128REG: Opc = X86::PCMPESTRM128rr; break;
12850 case X86::VPCMPESTRM128REG: Opc = X86::VPCMPESTRM128rr; break;
12851 case X86::PCMPESTRM128MEM: Opc = X86::PCMPESTRM128rm; break;
12852 case X86::VPCMPESTRM128MEM: Opc = X86::VPCMPESTRM128rm; break;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012853 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012854
Craig Topper8aae8dd2012-11-10 08:57:41 +000012855 DebugLoc dl = MI->getDebugLoc();
Eric Christopher41c902f2010-11-30 08:20:21 +000012856 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Craig Topper8aae8dd2012-11-10 08:57:41 +000012857
Craig Topper52ea2452012-11-10 09:25:36 +000012858 unsigned NumArgs = MI->getNumOperands();
12859 for (unsigned i = 1; i < NumArgs; ++i) {
12860 MachineOperand &Op = MI->getOperand(i);
Eric Christopherb120ab42009-08-18 22:50:32 +000012861 if (!(Op.isReg() && Op.isImplicit()))
12862 MIB.addOperand(Op);
12863 }
Craig Topper8aae8dd2012-11-10 08:57:41 +000012864 if (MI->hasOneMemOperand())
Craig Topper9c7ae012012-11-10 01:23:36 +000012865 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
12866
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012867 BuildMI(*BB, MI, dl,
Craig Topper638aa682012-08-05 00:17:48 +000012868 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000012869 .addReg(X86::XMM0);
12870
Dan Gohman14152b42010-07-06 20:24:04 +000012871 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000012872 return BB;
12873}
12874
Craig Topper9c7ae012012-11-10 01:23:36 +000012875// FIXME: Custom handling because TableGen doesn't support multiple implicit
12876// defs in an instruction pattern
Craig Topper8cb8c812012-11-10 09:02:47 +000012877static MachineBasicBlock *EmitPCMPSTRI(MachineInstr *MI, MachineBasicBlock *BB,
12878 const TargetInstrInfo *TII) {
Craig Topper9c7ae012012-11-10 01:23:36 +000012879 unsigned Opc;
Craig Topper8aae8dd2012-11-10 08:57:41 +000012880 switch (MI->getOpcode()) {
12881 default: llvm_unreachable("illegal opcode!");
12882 case X86::PCMPISTRIREG: Opc = X86::PCMPISTRIrr; break;
12883 case X86::VPCMPISTRIREG: Opc = X86::VPCMPISTRIrr; break;
12884 case X86::PCMPISTRIMEM: Opc = X86::PCMPISTRIrm; break;
12885 case X86::VPCMPISTRIMEM: Opc = X86::VPCMPISTRIrm; break;
12886 case X86::PCMPESTRIREG: Opc = X86::PCMPESTRIrr; break;
12887 case X86::VPCMPESTRIREG: Opc = X86::VPCMPESTRIrr; break;
12888 case X86::PCMPESTRIMEM: Opc = X86::PCMPESTRIrm; break;
12889 case X86::VPCMPESTRIMEM: Opc = X86::VPCMPESTRIrm; break;
Craig Topper9c7ae012012-11-10 01:23:36 +000012890 }
12891
Craig Topper8aae8dd2012-11-10 08:57:41 +000012892 DebugLoc dl = MI->getDebugLoc();
Craig Topper9c7ae012012-11-10 01:23:36 +000012893 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Craig Topper8aae8dd2012-11-10 08:57:41 +000012894
Craig Topper52ea2452012-11-10 09:25:36 +000012895 unsigned NumArgs = MI->getNumOperands(); // remove the results
12896 for (unsigned i = 1; i < NumArgs; ++i) {
12897 MachineOperand &Op = MI->getOperand(i);
Craig Topper9c7ae012012-11-10 01:23:36 +000012898 if (!(Op.isReg() && Op.isImplicit()))
12899 MIB.addOperand(Op);
12900 }
Craig Topper8aae8dd2012-11-10 08:57:41 +000012901 if (MI->hasOneMemOperand())
Craig Topper9c7ae012012-11-10 01:23:36 +000012902 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
12903
12904 BuildMI(*BB, MI, dl,
12905 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
12906 .addReg(X86::ECX);
12907
12908 MI->eraseFromParent();
12909 return BB;
12910}
12911
Craig Topper2da36912012-11-11 22:45:02 +000012912static MachineBasicBlock * EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB,
12913 const TargetInstrInfo *TII,
12914 const X86Subtarget* Subtarget) {
Eric Christopher228232b2010-11-30 07:20:12 +000012915 DebugLoc dl = MI->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012916
Eric Christopher228232b2010-11-30 07:20:12 +000012917 // Address into RAX/EAX, other two args into ECX, EDX.
12918 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
12919 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
12920 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
12921 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000012922 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012923
Eric Christopher228232b2010-11-30 07:20:12 +000012924 unsigned ValOps = X86::AddrNumOperands;
12925 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
12926 .addReg(MI->getOperand(ValOps).getReg());
12927 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
12928 .addReg(MI->getOperand(ValOps+1).getReg());
12929
12930 // The instruction doesn't actually take any operands though.
12931 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012932
Eric Christopher228232b2010-11-30 07:20:12 +000012933 MI->eraseFromParent(); // The pseudo is gone now.
12934 return BB;
12935}
12936
12937MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000012938X86TargetLowering::EmitVAARG64WithCustomInserter(
12939 MachineInstr *MI,
12940 MachineBasicBlock *MBB) const {
12941 // Emit va_arg instruction on X86-64.
12942
12943 // Operands to this pseudo-instruction:
12944 // 0 ) Output : destination address (reg)
12945 // 1-5) Input : va_list address (addr, i64mem)
12946 // 6 ) ArgSize : Size (in bytes) of vararg type
12947 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
12948 // 8 ) Align : Alignment of type
12949 // 9 ) EFLAGS (implicit-def)
12950
12951 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
12952 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
12953
12954 unsigned DestReg = MI->getOperand(0).getReg();
12955 MachineOperand &Base = MI->getOperand(1);
12956 MachineOperand &Scale = MI->getOperand(2);
12957 MachineOperand &Index = MI->getOperand(3);
12958 MachineOperand &Disp = MI->getOperand(4);
12959 MachineOperand &Segment = MI->getOperand(5);
12960 unsigned ArgSize = MI->getOperand(6).getImm();
12961 unsigned ArgMode = MI->getOperand(7).getImm();
12962 unsigned Align = MI->getOperand(8).getImm();
12963
12964 // Memory Reference
12965 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
12966 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
12967 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
12968
12969 // Machine Information
12970 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12971 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
12972 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
12973 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
12974 DebugLoc DL = MI->getDebugLoc();
12975
12976 // struct va_list {
12977 // i32 gp_offset
12978 // i32 fp_offset
12979 // i64 overflow_area (address)
12980 // i64 reg_save_area (address)
12981 // }
12982 // sizeof(va_list) = 24
12983 // alignment(va_list) = 8
12984
12985 unsigned TotalNumIntRegs = 6;
12986 unsigned TotalNumXMMRegs = 8;
12987 bool UseGPOffset = (ArgMode == 1);
12988 bool UseFPOffset = (ArgMode == 2);
12989 unsigned MaxOffset = TotalNumIntRegs * 8 +
12990 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
12991
12992 /* Align ArgSize to a multiple of 8 */
12993 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
12994 bool NeedsAlign = (Align > 8);
12995
12996 MachineBasicBlock *thisMBB = MBB;
12997 MachineBasicBlock *overflowMBB;
12998 MachineBasicBlock *offsetMBB;
12999 MachineBasicBlock *endMBB;
13000
13001 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
13002 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
13003 unsigned OffsetReg = 0;
13004
13005 if (!UseGPOffset && !UseFPOffset) {
13006 // If we only pull from the overflow region, we don't create a branch.
13007 // We don't need to alter control flow.
13008 OffsetDestReg = 0; // unused
13009 OverflowDestReg = DestReg;
13010
13011 offsetMBB = NULL;
13012 overflowMBB = thisMBB;
13013 endMBB = thisMBB;
13014 } else {
13015 // First emit code to check if gp_offset (or fp_offset) is below the bound.
13016 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
13017 // If not, pull from overflow_area. (branch to overflowMBB)
13018 //
13019 // thisMBB
13020 // | .
13021 // | .
13022 // offsetMBB overflowMBB
13023 // | .
13024 // | .
13025 // endMBB
13026
13027 // Registers for the PHI in endMBB
13028 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
13029 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
13030
13031 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
13032 MachineFunction *MF = MBB->getParent();
13033 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
13034 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
13035 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
13036
13037 MachineFunction::iterator MBBIter = MBB;
13038 ++MBBIter;
13039
13040 // Insert the new basic blocks
13041 MF->insert(MBBIter, offsetMBB);
13042 MF->insert(MBBIter, overflowMBB);
13043 MF->insert(MBBIter, endMBB);
13044
13045 // Transfer the remainder of MBB and its successor edges to endMBB.
13046 endMBB->splice(endMBB->begin(), thisMBB,
13047 llvm::next(MachineBasicBlock::iterator(MI)),
13048 thisMBB->end());
13049 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
13050
13051 // Make offsetMBB and overflowMBB successors of thisMBB
13052 thisMBB->addSuccessor(offsetMBB);
13053 thisMBB->addSuccessor(overflowMBB);
13054
13055 // endMBB is a successor of both offsetMBB and overflowMBB
13056 offsetMBB->addSuccessor(endMBB);
13057 overflowMBB->addSuccessor(endMBB);
13058
13059 // Load the offset value into a register
13060 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
13061 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
13062 .addOperand(Base)
13063 .addOperand(Scale)
13064 .addOperand(Index)
13065 .addDisp(Disp, UseFPOffset ? 4 : 0)
13066 .addOperand(Segment)
13067 .setMemRefs(MMOBegin, MMOEnd);
13068
13069 // Check if there is enough room left to pull this argument.
13070 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
13071 .addReg(OffsetReg)
13072 .addImm(MaxOffset + 8 - ArgSizeA8);
13073
13074 // Branch to "overflowMBB" if offset >= max
13075 // Fall through to "offsetMBB" otherwise
13076 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
13077 .addMBB(overflowMBB);
13078 }
13079
13080 // In offsetMBB, emit code to use the reg_save_area.
13081 if (offsetMBB) {
13082 assert(OffsetReg != 0);
13083
13084 // Read the reg_save_area address.
13085 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
13086 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
13087 .addOperand(Base)
13088 .addOperand(Scale)
13089 .addOperand(Index)
13090 .addDisp(Disp, 16)
13091 .addOperand(Segment)
13092 .setMemRefs(MMOBegin, MMOEnd);
13093
13094 // Zero-extend the offset
13095 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
13096 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
13097 .addImm(0)
13098 .addReg(OffsetReg)
13099 .addImm(X86::sub_32bit);
13100
13101 // Add the offset to the reg_save_area to get the final address.
13102 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
13103 .addReg(OffsetReg64)
13104 .addReg(RegSaveReg);
13105
13106 // Compute the offset for the next argument
13107 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
13108 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
13109 .addReg(OffsetReg)
13110 .addImm(UseFPOffset ? 16 : 8);
13111
13112 // Store it back into the va_list.
13113 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
13114 .addOperand(Base)
13115 .addOperand(Scale)
13116 .addOperand(Index)
13117 .addDisp(Disp, UseFPOffset ? 4 : 0)
13118 .addOperand(Segment)
13119 .addReg(NextOffsetReg)
13120 .setMemRefs(MMOBegin, MMOEnd);
13121
13122 // Jump to endMBB
13123 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
13124 .addMBB(endMBB);
13125 }
13126
13127 //
13128 // Emit code to use overflow area
13129 //
13130
13131 // Load the overflow_area address into a register.
13132 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
13133 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
13134 .addOperand(Base)
13135 .addOperand(Scale)
13136 .addOperand(Index)
13137 .addDisp(Disp, 8)
13138 .addOperand(Segment)
13139 .setMemRefs(MMOBegin, MMOEnd);
13140
13141 // If we need to align it, do so. Otherwise, just copy the address
13142 // to OverflowDestReg.
13143 if (NeedsAlign) {
13144 // Align the overflow address
13145 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
13146 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
13147
13148 // aligned_addr = (addr + (align-1)) & ~(align-1)
13149 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
13150 .addReg(OverflowAddrReg)
13151 .addImm(Align-1);
13152
13153 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
13154 .addReg(TmpReg)
13155 .addImm(~(uint64_t)(Align-1));
13156 } else {
13157 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
13158 .addReg(OverflowAddrReg);
13159 }
13160
13161 // Compute the next overflow address after this argument.
13162 // (the overflow address should be kept 8-byte aligned)
13163 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
13164 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
13165 .addReg(OverflowDestReg)
13166 .addImm(ArgSizeA8);
13167
13168 // Store the new overflow address.
13169 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
13170 .addOperand(Base)
13171 .addOperand(Scale)
13172 .addOperand(Index)
13173 .addDisp(Disp, 8)
13174 .addOperand(Segment)
13175 .addReg(NextAddrReg)
13176 .setMemRefs(MMOBegin, MMOEnd);
13177
13178 // If we branched, emit the PHI to the front of endMBB.
13179 if (offsetMBB) {
13180 BuildMI(*endMBB, endMBB->begin(), DL,
13181 TII->get(X86::PHI), DestReg)
13182 .addReg(OffsetDestReg).addMBB(offsetMBB)
13183 .addReg(OverflowDestReg).addMBB(overflowMBB);
13184 }
13185
13186 // Erase the pseudo instruction
13187 MI->eraseFromParent();
13188
13189 return endMBB;
13190}
13191
13192MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000013193X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
13194 MachineInstr *MI,
13195 MachineBasicBlock *MBB) const {
13196 // Emit code to save XMM registers to the stack. The ABI says that the
13197 // number of registers to save is given in %al, so it's theoretically
13198 // possible to do an indirect jump trick to avoid saving all of them,
13199 // however this code takes a simpler approach and just executes all
13200 // of the stores if %al is non-zero. It's less code, and it's probably
13201 // easier on the hardware branch predictor, and stores aren't all that
13202 // expensive anyway.
13203
13204 // Create the new basic blocks. One block contains all the XMM stores,
13205 // and one block is the final destination regardless of whether any
13206 // stores were performed.
13207 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
13208 MachineFunction *F = MBB->getParent();
13209 MachineFunction::iterator MBBIter = MBB;
13210 ++MBBIter;
13211 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
13212 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
13213 F->insert(MBBIter, XMMSaveMBB);
13214 F->insert(MBBIter, EndMBB);
13215
Dan Gohman14152b42010-07-06 20:24:04 +000013216 // Transfer the remainder of MBB and its successor edges to EndMBB.
13217 EndMBB->splice(EndMBB->begin(), MBB,
13218 llvm::next(MachineBasicBlock::iterator(MI)),
13219 MBB->end());
13220 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
13221
Dan Gohmand6708ea2009-08-15 01:38:56 +000013222 // The original block will now fall through to the XMM save block.
13223 MBB->addSuccessor(XMMSaveMBB);
13224 // The XMMSaveMBB will fall through to the end block.
13225 XMMSaveMBB->addSuccessor(EndMBB);
13226
13227 // Now add the instructions.
13228 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13229 DebugLoc DL = MI->getDebugLoc();
13230
13231 unsigned CountReg = MI->getOperand(0).getReg();
13232 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
13233 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
13234
13235 if (!Subtarget->isTargetWin64()) {
13236 // If %al is 0, branch around the XMM save block.
13237 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000013238 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000013239 MBB->addSuccessor(EndMBB);
13240 }
13241
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000013242 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000013243 // In the XMM save block, save all the XMM argument registers.
13244 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
13245 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000013246 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000013247 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000013248 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000013249 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000013250 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000013251 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000013252 .addFrameIndex(RegSaveFrameIndex)
13253 .addImm(/*Scale=*/1)
13254 .addReg(/*IndexReg=*/0)
13255 .addImm(/*Disp=*/Offset)
13256 .addReg(/*Segment=*/0)
13257 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000013258 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000013259 }
13260
Dan Gohman14152b42010-07-06 20:24:04 +000013261 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000013262
13263 return EndMBB;
13264}
Mon P Wang63307c32008-05-05 19:05:59 +000013265
Lang Hames6e3f7e42012-02-03 01:13:49 +000013266// The EFLAGS operand of SelectItr might be missing a kill marker
13267// because there were multiple uses of EFLAGS, and ISel didn't know
13268// which to mark. Figure out whether SelectItr should have had a
13269// kill marker, and set it if it should. Returns the correct kill
13270// marker value.
13271static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
13272 MachineBasicBlock* BB,
13273 const TargetRegisterInfo* TRI) {
13274 // Scan forward through BB for a use/def of EFLAGS.
13275 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
13276 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000013277 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000013278 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000013279 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000013280 if (mi.definesRegister(X86::EFLAGS))
13281 break; // Should have kill-flag - update below.
13282 }
13283
13284 // If we hit the end of the block, check whether EFLAGS is live into a
13285 // successor.
13286 if (miI == BB->end()) {
13287 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
13288 sEnd = BB->succ_end();
13289 sItr != sEnd; ++sItr) {
13290 MachineBasicBlock* succ = *sItr;
13291 if (succ->isLiveIn(X86::EFLAGS))
13292 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000013293 }
13294 }
13295
Lang Hames6e3f7e42012-02-03 01:13:49 +000013296 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
13297 // out. SelectMI should have a kill flag on EFLAGS.
13298 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000013299 return true;
13300}
13301
Evan Cheng60c07e12006-07-05 22:17:51 +000013302MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000013303X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000013304 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000013305 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13306 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000013307
Chris Lattner52600972009-09-02 05:57:00 +000013308 // To "insert" a SELECT_CC instruction, we actually have to insert the
13309 // diamond control-flow pattern. The incoming instruction knows the
13310 // destination vreg to set, the condition code register to branch on, the
13311 // true/false values to select between, and a branch opcode to use.
13312 const BasicBlock *LLVM_BB = BB->getBasicBlock();
13313 MachineFunction::iterator It = BB;
13314 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000013315
Chris Lattner52600972009-09-02 05:57:00 +000013316 // thisMBB:
13317 // ...
13318 // TrueVal = ...
13319 // cmpTY ccX, r1, r2
13320 // bCC copy1MBB
13321 // fallthrough --> copy0MBB
13322 MachineBasicBlock *thisMBB = BB;
13323 MachineFunction *F = BB->getParent();
13324 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
13325 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000013326 F->insert(It, copy0MBB);
13327 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000013328
Bill Wendling730c07e2010-06-25 20:48:10 +000013329 // If the EFLAGS register isn't dead in the terminator, then claim that it's
13330 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000013331 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
13332 if (!MI->killsRegister(X86::EFLAGS) &&
13333 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
13334 copy0MBB->addLiveIn(X86::EFLAGS);
13335 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000013336 }
13337
Dan Gohman14152b42010-07-06 20:24:04 +000013338 // Transfer the remainder of BB and its successor edges to sinkMBB.
13339 sinkMBB->splice(sinkMBB->begin(), BB,
13340 llvm::next(MachineBasicBlock::iterator(MI)),
13341 BB->end());
13342 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
13343
13344 // Add the true and fallthrough blocks as its successors.
13345 BB->addSuccessor(copy0MBB);
13346 BB->addSuccessor(sinkMBB);
13347
13348 // Create the conditional branch instruction.
13349 unsigned Opc =
13350 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
13351 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
13352
Chris Lattner52600972009-09-02 05:57:00 +000013353 // copy0MBB:
13354 // %FalseValue = ...
13355 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000013356 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000013357
Chris Lattner52600972009-09-02 05:57:00 +000013358 // sinkMBB:
13359 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
13360 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000013361 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
13362 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000013363 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
13364 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
13365
Dan Gohman14152b42010-07-06 20:24:04 +000013366 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000013367 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000013368}
13369
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000013370MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013371X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
13372 bool Is64Bit) const {
13373 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13374 DebugLoc DL = MI->getDebugLoc();
13375 MachineFunction *MF = BB->getParent();
13376 const BasicBlock *LLVM_BB = BB->getBasicBlock();
13377
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013378 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013379
13380 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
13381 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
13382
13383 // BB:
13384 // ... [Till the alloca]
13385 // If stacklet is not large enough, jump to mallocMBB
13386 //
13387 // bumpMBB:
13388 // Allocate by subtracting from RSP
13389 // Jump to continueMBB
13390 //
13391 // mallocMBB:
13392 // Allocate by call to runtime
13393 //
13394 // continueMBB:
13395 // ...
13396 // [rest of original BB]
13397 //
13398
13399 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
13400 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
13401 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
13402
13403 MachineRegisterInfo &MRI = MF->getRegInfo();
13404 const TargetRegisterClass *AddrRegClass =
13405 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
13406
13407 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
13408 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
13409 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000013410 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013411 sizeVReg = MI->getOperand(1).getReg(),
13412 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
13413
13414 MachineFunction::iterator MBBIter = BB;
13415 ++MBBIter;
13416
13417 MF->insert(MBBIter, bumpMBB);
13418 MF->insert(MBBIter, mallocMBB);
13419 MF->insert(MBBIter, continueMBB);
13420
13421 continueMBB->splice(continueMBB->begin(), BB, llvm::next
13422 (MachineBasicBlock::iterator(MI)), BB->end());
13423 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
13424
13425 // Add code to the main basic block to check if the stack limit has been hit,
13426 // and if so, jump to mallocMBB otherwise to bumpMBB.
13427 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000013428 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013429 .addReg(tmpSPVReg).addReg(sizeVReg);
13430 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000013431 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000013432 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013433 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
13434
13435 // bumpMBB simply decreases the stack pointer, since we know the current
13436 // stacklet has enough space.
13437 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000013438 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013439 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000013440 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013441 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
13442
13443 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013444 const uint32_t *RegMask =
13445 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013446 if (Is64Bit) {
13447 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
13448 .addReg(sizeVReg);
13449 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000013450 .addExternalSymbol("__morestack_allocate_stack_space")
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013451 .addRegMask(RegMask)
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000013452 .addReg(X86::RDI, RegState::Implicit)
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013453 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013454 } else {
13455 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
13456 .addImm(12);
13457 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
13458 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013459 .addExternalSymbol("__morestack_allocate_stack_space")
13460 .addRegMask(RegMask)
13461 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013462 }
13463
13464 if (!Is64Bit)
13465 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
13466 .addImm(16);
13467
13468 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
13469 .addReg(Is64Bit ? X86::RAX : X86::EAX);
13470 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
13471
13472 // Set up the CFG correctly.
13473 BB->addSuccessor(bumpMBB);
13474 BB->addSuccessor(mallocMBB);
13475 mallocMBB->addSuccessor(continueMBB);
13476 bumpMBB->addSuccessor(continueMBB);
13477
13478 // Take care of the PHI nodes.
13479 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
13480 MI->getOperand(0).getReg())
13481 .addReg(mallocPtrVReg).addMBB(mallocMBB)
13482 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
13483
13484 // Delete the original pseudo instruction.
13485 MI->eraseFromParent();
13486
13487 // And we're done.
13488 return continueMBB;
13489}
13490
13491MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000013492X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000013493 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000013494 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13495 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000013496
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000013497 assert(!Subtarget->isTargetEnvMacho());
13498
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000013499 // The lowering is pretty easy: we're just emitting the call to _alloca. The
13500 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000013501
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000013502 if (Subtarget->isTargetWin64()) {
13503 if (Subtarget->isTargetCygMing()) {
13504 // ___chkstk(Mingw64):
13505 // Clobbers R10, R11, RAX and EFLAGS.
13506 // Updates RSP.
13507 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
13508 .addExternalSymbol("___chkstk")
13509 .addReg(X86::RAX, RegState::Implicit)
13510 .addReg(X86::RSP, RegState::Implicit)
13511 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
13512 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
13513 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
13514 } else {
13515 // __chkstk(MSVCRT): does not update stack pointer.
13516 // Clobbers R10, R11 and EFLAGS.
13517 // FIXME: RAX(allocated size) might be reused and not killed.
13518 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
13519 .addExternalSymbol("__chkstk")
13520 .addReg(X86::RAX, RegState::Implicit)
13521 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
13522 // RAX has the offset to subtracted from RSP.
13523 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
13524 .addReg(X86::RSP)
13525 .addReg(X86::RAX);
13526 }
13527 } else {
13528 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000013529 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
13530
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000013531 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
13532 .addExternalSymbol(StackProbeSymbol)
13533 .addReg(X86::EAX, RegState::Implicit)
13534 .addReg(X86::ESP, RegState::Implicit)
13535 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
13536 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
13537 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
13538 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000013539
Dan Gohman14152b42010-07-06 20:24:04 +000013540 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000013541 return BB;
13542}
Chris Lattner52600972009-09-02 05:57:00 +000013543
13544MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000013545X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
13546 MachineBasicBlock *BB) const {
13547 // This is pretty easy. We're taking the value that we received from
13548 // our load from the relocation, sticking it in either RDI (x86-64)
13549 // or EAX and doing an indirect call. The return value will then
13550 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000013551 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000013552 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000013553 DebugLoc DL = MI->getDebugLoc();
13554 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000013555
13556 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000013557 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000013558
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013559 // Get a register mask for the lowered call.
13560 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
13561 // proper register mask.
13562 const uint32_t *RegMask =
13563 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000013564 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000013565 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
13566 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000013567 .addReg(X86::RIP)
13568 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000013569 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000013570 MI->getOperand(3).getTargetFlags())
13571 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000013572 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000013573 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013574 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000013575 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000013576 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
13577 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000013578 .addReg(0)
13579 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000013580 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000013581 MI->getOperand(3).getTargetFlags())
13582 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000013583 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000013584 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013585 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000013586 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000013587 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
13588 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000013589 .addReg(TII->getGlobalBaseReg(F))
13590 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000013591 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000013592 MI->getOperand(3).getTargetFlags())
13593 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000013594 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000013595 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013596 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000013597 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000013598
Dan Gohman14152b42010-07-06 20:24:04 +000013599 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000013600 return BB;
13601}
13602
13603MachineBasicBlock *
Michael Liao6c0e04c2012-10-15 22:39:43 +000013604X86TargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
13605 MachineBasicBlock *MBB) const {
13606 DebugLoc DL = MI->getDebugLoc();
13607 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13608
13609 MachineFunction *MF = MBB->getParent();
13610 MachineRegisterInfo &MRI = MF->getRegInfo();
13611
13612 const BasicBlock *BB = MBB->getBasicBlock();
13613 MachineFunction::iterator I = MBB;
13614 ++I;
13615
13616 // Memory Reference
13617 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
13618 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
13619
13620 unsigned DstReg;
13621 unsigned MemOpndSlot = 0;
13622
13623 unsigned CurOp = 0;
13624
13625 DstReg = MI->getOperand(CurOp++).getReg();
13626 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
13627 assert(RC->hasType(MVT::i32) && "Invalid destination!");
13628 unsigned mainDstReg = MRI.createVirtualRegister(RC);
13629 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
13630
13631 MemOpndSlot = CurOp;
13632
13633 MVT PVT = getPointerTy();
13634 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
13635 "Invalid Pointer Size!");
13636
13637 // For v = setjmp(buf), we generate
13638 //
13639 // thisMBB:
Michael Liao281ae5a2012-10-17 02:22:27 +000013640 // buf[LabelOffset] = restoreMBB
Michael Liao6c0e04c2012-10-15 22:39:43 +000013641 // SjLjSetup restoreMBB
13642 //
13643 // mainMBB:
13644 // v_main = 0
13645 //
13646 // sinkMBB:
13647 // v = phi(main, restore)
13648 //
13649 // restoreMBB:
13650 // v_restore = 1
13651
13652 MachineBasicBlock *thisMBB = MBB;
13653 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
13654 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
13655 MachineBasicBlock *restoreMBB = MF->CreateMachineBasicBlock(BB);
13656 MF->insert(I, mainMBB);
13657 MF->insert(I, sinkMBB);
13658 MF->push_back(restoreMBB);
13659
13660 MachineInstrBuilder MIB;
13661
13662 // Transfer the remainder of BB and its successor edges to sinkMBB.
13663 sinkMBB->splice(sinkMBB->begin(), MBB,
13664 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
13665 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
13666
13667 // thisMBB:
Michael Liao281ae5a2012-10-17 02:22:27 +000013668 unsigned PtrStoreOpc = 0;
13669 unsigned LabelReg = 0;
13670 const int64_t LabelOffset = 1 * PVT.getStoreSize();
13671 Reloc::Model RM = getTargetMachine().getRelocationModel();
13672 bool UseImmLabel = (getTargetMachine().getCodeModel() == CodeModel::Small) &&
13673 (RM == Reloc::Static || RM == Reloc::DynamicNoPIC);
Michael Liao6c0e04c2012-10-15 22:39:43 +000013674
Michael Liao281ae5a2012-10-17 02:22:27 +000013675 // Prepare IP either in reg or imm.
13676 if (!UseImmLabel) {
13677 PtrStoreOpc = (PVT == MVT::i64) ? X86::MOV64mr : X86::MOV32mr;
13678 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
13679 LabelReg = MRI.createVirtualRegister(PtrRC);
13680 if (Subtarget->is64Bit()) {
13681 MIB = BuildMI(*thisMBB, MI, DL, TII->get(X86::LEA64r), LabelReg)
13682 .addReg(X86::RIP)
13683 .addImm(0)
13684 .addReg(0)
13685 .addMBB(restoreMBB)
13686 .addReg(0);
13687 } else {
13688 const X86InstrInfo *XII = static_cast<const X86InstrInfo*>(TII);
13689 MIB = BuildMI(*thisMBB, MI, DL, TII->get(X86::LEA32r), LabelReg)
13690 .addReg(XII->getGlobalBaseReg(MF))
13691 .addImm(0)
13692 .addReg(0)
13693 .addMBB(restoreMBB, Subtarget->ClassifyBlockAddressReference())
13694 .addReg(0);
13695 }
13696 } else
13697 PtrStoreOpc = (PVT == MVT::i64) ? X86::MOV64mi32 : X86::MOV32mi;
Michael Liao6c0e04c2012-10-15 22:39:43 +000013698 // Store IP
Michael Liao281ae5a2012-10-17 02:22:27 +000013699 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PtrStoreOpc));
Michael Liao6c0e04c2012-10-15 22:39:43 +000013700 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
13701 if (i == X86::AddrDisp)
Michael Liao281ae5a2012-10-17 02:22:27 +000013702 MIB.addDisp(MI->getOperand(MemOpndSlot + i), LabelOffset);
Michael Liao6c0e04c2012-10-15 22:39:43 +000013703 else
13704 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
13705 }
Michael Liao281ae5a2012-10-17 02:22:27 +000013706 if (!UseImmLabel)
13707 MIB.addReg(LabelReg);
13708 else
13709 MIB.addMBB(restoreMBB);
Michael Liao6c0e04c2012-10-15 22:39:43 +000013710 MIB.setMemRefs(MMOBegin, MMOEnd);
13711 // Setup
13712 MIB = BuildMI(*thisMBB, MI, DL, TII->get(X86::EH_SjLj_Setup))
13713 .addMBB(restoreMBB);
13714 MIB.addRegMask(RegInfo->getNoPreservedMask());
13715 thisMBB->addSuccessor(mainMBB);
13716 thisMBB->addSuccessor(restoreMBB);
13717
13718 // mainMBB:
13719 // EAX = 0
13720 BuildMI(mainMBB, DL, TII->get(X86::MOV32r0), mainDstReg);
13721 mainMBB->addSuccessor(sinkMBB);
13722
13723 // sinkMBB:
13724 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
13725 TII->get(X86::PHI), DstReg)
13726 .addReg(mainDstReg).addMBB(mainMBB)
13727 .addReg(restoreDstReg).addMBB(restoreMBB);
13728
13729 // restoreMBB:
13730 BuildMI(restoreMBB, DL, TII->get(X86::MOV32ri), restoreDstReg).addImm(1);
13731 BuildMI(restoreMBB, DL, TII->get(X86::JMP_4)).addMBB(sinkMBB);
13732 restoreMBB->addSuccessor(sinkMBB);
13733
13734 MI->eraseFromParent();
13735 return sinkMBB;
13736}
13737
13738MachineBasicBlock *
13739X86TargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
13740 MachineBasicBlock *MBB) const {
13741 DebugLoc DL = MI->getDebugLoc();
13742 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13743
13744 MachineFunction *MF = MBB->getParent();
13745 MachineRegisterInfo &MRI = MF->getRegInfo();
13746
13747 // Memory Reference
13748 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
13749 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
13750
13751 MVT PVT = getPointerTy();
13752 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
13753 "Invalid Pointer Size!");
13754
13755 const TargetRegisterClass *RC =
13756 (PVT == MVT::i64) ? &X86::GR64RegClass : &X86::GR32RegClass;
13757 unsigned Tmp = MRI.createVirtualRegister(RC);
13758 // Since FP is only updated here but NOT referenced, it's treated as GPR.
13759 unsigned FP = (PVT == MVT::i64) ? X86::RBP : X86::EBP;
13760 unsigned SP = RegInfo->getStackRegister();
13761
13762 MachineInstrBuilder MIB;
13763
Michael Liao281ae5a2012-10-17 02:22:27 +000013764 const int64_t LabelOffset = 1 * PVT.getStoreSize();
13765 const int64_t SPOffset = 2 * PVT.getStoreSize();
Michael Liao6c0e04c2012-10-15 22:39:43 +000013766
13767 unsigned PtrLoadOpc = (PVT == MVT::i64) ? X86::MOV64rm : X86::MOV32rm;
13768 unsigned IJmpOpc = (PVT == MVT::i64) ? X86::JMP64r : X86::JMP32r;
13769
13770 // Reload FP
13771 MIB = BuildMI(*MBB, MI, DL, TII->get(PtrLoadOpc), FP);
13772 for (unsigned i = 0; i < X86::AddrNumOperands; ++i)
13773 MIB.addOperand(MI->getOperand(i));
13774 MIB.setMemRefs(MMOBegin, MMOEnd);
13775 // Reload IP
13776 MIB = BuildMI(*MBB, MI, DL, TII->get(PtrLoadOpc), Tmp);
13777 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
13778 if (i == X86::AddrDisp)
Michael Liao281ae5a2012-10-17 02:22:27 +000013779 MIB.addDisp(MI->getOperand(i), LabelOffset);
Michael Liao6c0e04c2012-10-15 22:39:43 +000013780 else
13781 MIB.addOperand(MI->getOperand(i));
13782 }
13783 MIB.setMemRefs(MMOBegin, MMOEnd);
13784 // Reload SP
13785 MIB = BuildMI(*MBB, MI, DL, TII->get(PtrLoadOpc), SP);
13786 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
13787 if (i == X86::AddrDisp)
Michael Liao281ae5a2012-10-17 02:22:27 +000013788 MIB.addDisp(MI->getOperand(i), SPOffset);
Michael Liao6c0e04c2012-10-15 22:39:43 +000013789 else
13790 MIB.addOperand(MI->getOperand(i));
13791 }
13792 MIB.setMemRefs(MMOBegin, MMOEnd);
13793 // Jump
13794 BuildMI(*MBB, MI, DL, TII->get(IJmpOpc)).addReg(Tmp);
13795
13796 MI->eraseFromParent();
13797 return MBB;
13798}
13799
13800MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000013801X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000013802 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000013803 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000013804 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000013805 case X86::TAILJMPd64:
13806 case X86::TAILJMPr64:
13807 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000013808 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000013809 case X86::TCRETURNdi64:
13810 case X86::TCRETURNri64:
13811 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000013812 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000013813 case X86::WIN_ALLOCA:
13814 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013815 case X86::SEG_ALLOCA_32:
13816 return EmitLoweredSegAlloca(MI, BB, false);
13817 case X86::SEG_ALLOCA_64:
13818 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000013819 case X86::TLSCall_32:
13820 case X86::TLSCall_64:
13821 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000013822 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000013823 case X86::CMOV_FR32:
13824 case X86::CMOV_FR64:
13825 case X86::CMOV_V4F32:
13826 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000013827 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000013828 case X86::CMOV_V8F32:
13829 case X86::CMOV_V4F64:
13830 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000013831 case X86::CMOV_GR16:
13832 case X86::CMOV_GR32:
13833 case X86::CMOV_RFP32:
13834 case X86::CMOV_RFP64:
13835 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000013836 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000013837
Dale Johannesen849f2142007-07-03 00:53:03 +000013838 case X86::FP32_TO_INT16_IN_MEM:
13839 case X86::FP32_TO_INT32_IN_MEM:
13840 case X86::FP32_TO_INT64_IN_MEM:
13841 case X86::FP64_TO_INT16_IN_MEM:
13842 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000013843 case X86::FP64_TO_INT64_IN_MEM:
13844 case X86::FP80_TO_INT16_IN_MEM:
13845 case X86::FP80_TO_INT32_IN_MEM:
13846 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000013847 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13848 DebugLoc DL = MI->getDebugLoc();
13849
Evan Cheng60c07e12006-07-05 22:17:51 +000013850 // Change the floating point control register to use "round towards zero"
13851 // mode when truncating to an integer value.
13852 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000013853 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000013854 addFrameReference(BuildMI(*BB, MI, DL,
13855 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000013856
13857 // Load the old value of the high byte of the control word...
13858 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000013859 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000013860 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000013861 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000013862
13863 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000013864 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000013865 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000013866
13867 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000013868 addFrameReference(BuildMI(*BB, MI, DL,
13869 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000013870
13871 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000013872 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000013873 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000013874
13875 // Get the X86 opcode to use.
13876 unsigned Opc;
13877 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000013878 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000013879 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
13880 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
13881 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
13882 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
13883 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
13884 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000013885 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
13886 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
13887 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000013888 }
13889
13890 X86AddressMode AM;
13891 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000013892 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000013893 AM.BaseType = X86AddressMode::RegBase;
13894 AM.Base.Reg = Op.getReg();
13895 } else {
13896 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000013897 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000013898 }
13899 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000013900 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000013901 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000013902 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000013903 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000013904 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000013905 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000013906 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000013907 AM.GV = Op.getGlobal();
13908 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000013909 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000013910 }
Dan Gohman14152b42010-07-06 20:24:04 +000013911 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000013912 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000013913
13914 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000013915 addFrameReference(BuildMI(*BB, MI, DL,
13916 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000013917
Dan Gohman14152b42010-07-06 20:24:04 +000013918 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000013919 return BB;
13920 }
Eric Christopherb120ab42009-08-18 22:50:32 +000013921 // String/text processing lowering.
13922 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000013923 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000013924 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000013925 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000013926 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000013927 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000013928 case X86::PCMPESTRM128MEM:
Craig Topper8aae8dd2012-11-10 08:57:41 +000013929 case X86::VPCMPESTRM128MEM:
13930 assert(Subtarget->hasSSE42() &&
13931 "Target must have SSE4.2 or AVX features enabled");
13932 return EmitPCMPSTRM(MI, BB, getTargetMachine().getInstrInfo());
Craig Topper9c7ae012012-11-10 01:23:36 +000013933
13934 // String/text processing lowering.
13935 case X86::PCMPISTRIREG:
13936 case X86::VPCMPISTRIREG:
13937 case X86::PCMPISTRIMEM:
13938 case X86::VPCMPISTRIMEM:
13939 case X86::PCMPESTRIREG:
13940 case X86::VPCMPESTRIREG:
13941 case X86::PCMPESTRIMEM:
Craig Topper8aae8dd2012-11-10 08:57:41 +000013942 case X86::VPCMPESTRIMEM:
13943 assert(Subtarget->hasSSE42() &&
13944 "Target must have SSE4.2 or AVX features enabled");
13945 return EmitPCMPSTRI(MI, BB, getTargetMachine().getInstrInfo());
Eric Christopherb120ab42009-08-18 22:50:32 +000013946
Craig Topper8aae8dd2012-11-10 08:57:41 +000013947 // Thread synchronization.
Eric Christopher228232b2010-11-30 07:20:12 +000013948 case X86::MONITOR:
Craig Topper2da36912012-11-11 22:45:02 +000013949 return EmitMonitor(MI, BB, getTargetMachine().getInstrInfo(), Subtarget);
Eric Christopher228232b2010-11-30 07:20:12 +000013950
Michael Liaobe02a902012-11-08 07:28:54 +000013951 // xbegin
13952 case X86::XBEGIN:
Craig Topper2da36912012-11-11 22:45:02 +000013953 return EmitXBegin(MI, BB, getTargetMachine().getInstrInfo());
Michael Liaobe02a902012-11-08 07:28:54 +000013954
Craig Topper8aae8dd2012-11-10 08:57:41 +000013955 // Atomic Lowering.
Dale Johannesen140be2d2008-08-19 18:47:28 +000013956 case X86::ATOMAND8:
Michael Liaob118a072012-09-20 03:06:15 +000013957 case X86::ATOMAND16:
13958 case X86::ATOMAND32:
Dale Johannesena99e3842008-08-20 00:48:50 +000013959 case X86::ATOMAND64:
Michael Liaob118a072012-09-20 03:06:15 +000013960 // Fall through
13961 case X86::ATOMOR8:
13962 case X86::ATOMOR16:
13963 case X86::ATOMOR32:
Dale Johannesena99e3842008-08-20 00:48:50 +000013964 case X86::ATOMOR64:
Michael Liaob118a072012-09-20 03:06:15 +000013965 // Fall through
13966 case X86::ATOMXOR16:
13967 case X86::ATOMXOR8:
13968 case X86::ATOMXOR32:
Dale Johannesena99e3842008-08-20 00:48:50 +000013969 case X86::ATOMXOR64:
Michael Liaob118a072012-09-20 03:06:15 +000013970 // Fall through
13971 case X86::ATOMNAND8:
13972 case X86::ATOMNAND16:
13973 case X86::ATOMNAND32:
13974 case X86::ATOMNAND64:
13975 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000013976 case X86::ATOMMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000013977 case X86::ATOMMAX16:
13978 case X86::ATOMMAX32:
13979 case X86::ATOMMAX64:
13980 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000013981 case X86::ATOMMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000013982 case X86::ATOMMIN16:
13983 case X86::ATOMMIN32:
13984 case X86::ATOMMIN64:
13985 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000013986 case X86::ATOMUMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000013987 case X86::ATOMUMAX16:
13988 case X86::ATOMUMAX32:
13989 case X86::ATOMUMAX64:
13990 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000013991 case X86::ATOMUMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000013992 case X86::ATOMUMIN16:
13993 case X86::ATOMUMIN32:
13994 case X86::ATOMUMIN64:
13995 return EmitAtomicLoadArith(MI, BB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000013996
13997 // This group does 64-bit operations on a 32-bit host.
13998 case X86::ATOMAND6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000013999 case X86::ATOMOR6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014000 case X86::ATOMXOR6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014001 case X86::ATOMNAND6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014002 case X86::ATOMADD6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014003 case X86::ATOMSUB6432:
Michael Liaoe5e8f762012-09-25 18:08:13 +000014004 case X86::ATOMMAX6432:
14005 case X86::ATOMMIN6432:
14006 case X86::ATOMUMAX6432:
14007 case X86::ATOMUMIN6432:
Michael Liaob118a072012-09-20 03:06:15 +000014008 case X86::ATOMSWAP6432:
14009 return EmitAtomicLoadArith6432(MI, BB);
Craig Topperacaaa6f2012-08-18 06:39:34 +000014010
Dan Gohmand6708ea2009-08-15 01:38:56 +000014011 case X86::VASTART_SAVE_XMM_REGS:
14012 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000014013
14014 case X86::VAARG_64:
14015 return EmitVAARG64WithCustomInserter(MI, BB);
Michael Liao6c0e04c2012-10-15 22:39:43 +000014016
14017 case X86::EH_SjLj_SetJmp32:
14018 case X86::EH_SjLj_SetJmp64:
14019 return emitEHSjLjSetJmp(MI, BB);
14020
14021 case X86::EH_SjLj_LongJmp32:
14022 case X86::EH_SjLj_LongJmp64:
14023 return emitEHSjLjLongJmp(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000014024 }
14025}
14026
14027//===----------------------------------------------------------------------===//
14028// X86 Optimization Hooks
14029//===----------------------------------------------------------------------===//
14030
Dan Gohman475871a2008-07-27 21:46:04 +000014031void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000014032 APInt &KnownZero,
14033 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000014034 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000014035 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000014036 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000014037 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000014038 assert((Opc >= ISD::BUILTIN_OP_END ||
14039 Opc == ISD::INTRINSIC_WO_CHAIN ||
14040 Opc == ISD::INTRINSIC_W_CHAIN ||
14041 Opc == ISD::INTRINSIC_VOID) &&
14042 "Should use MaskedValueIsZero if you don't know whether Op"
14043 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000014044
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000014045 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000014046 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000014047 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000014048 case X86ISD::ADD:
14049 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000014050 case X86ISD::ADC:
14051 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000014052 case X86ISD::SMUL:
14053 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000014054 case X86ISD::INC:
14055 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000014056 case X86ISD::OR:
14057 case X86ISD::XOR:
14058 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000014059 // These nodes' second result is a boolean.
14060 if (Op.getResNo() == 0)
14061 break;
14062 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014063 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000014064 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000014065 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000014066 case ISD::INTRINSIC_WO_CHAIN: {
14067 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
14068 unsigned NumLoBits = 0;
14069 switch (IntId) {
14070 default: break;
14071 case Intrinsic::x86_sse_movmsk_ps:
14072 case Intrinsic::x86_avx_movmsk_ps_256:
14073 case Intrinsic::x86_sse2_movmsk_pd:
14074 case Intrinsic::x86_avx_movmsk_pd_256:
14075 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000014076 case Intrinsic::x86_sse2_pmovmskb_128:
14077 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000014078 // High bits of movmskp{s|d}, pmovmskb are known zero.
14079 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000014080 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000014081 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
14082 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
14083 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
14084 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
14085 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
14086 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000014087 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000014088 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000014089 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000014090 break;
14091 }
14092 }
14093 break;
14094 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000014095 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000014096}
Chris Lattner259e97c2006-01-31 19:43:35 +000014097
Owen Andersonbc146b02010-09-21 20:42:50 +000014098unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
14099 unsigned Depth) const {
14100 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
14101 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
14102 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000014103
Owen Andersonbc146b02010-09-21 20:42:50 +000014104 // Fallback case.
14105 return 1;
14106}
14107
Evan Cheng206ee9d2006-07-07 08:33:52 +000014108/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000014109/// node is a GlobalAddress + offset.
14110bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000014111 const GlobalValue* &GA,
14112 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000014113 if (N->getOpcode() == X86ISD::Wrapper) {
14114 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014115 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000014116 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014117 return true;
14118 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000014119 }
Evan Chengad4196b2008-05-12 19:56:52 +000014120 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014121}
14122
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014123/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
14124/// same as extracting the high 128-bit part of 256-bit vector and then
14125/// inserting the result into the low part of a new 256-bit vector
14126static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
14127 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000014128 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014129
14130 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000014131 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014132 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
14133 SVOp->getMaskElt(j) >= 0)
14134 return false;
14135
14136 return true;
14137}
14138
14139/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
14140/// same as extracting the low 128-bit part of 256-bit vector and then
14141/// inserting the result into the high part of a new 256-bit vector
14142static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
14143 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000014144 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014145
14146 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000014147 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014148 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
14149 SVOp->getMaskElt(j) >= 0)
14150 return false;
14151
14152 return true;
14153}
14154
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014155/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
14156static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000014157 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014158 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014159 DebugLoc dl = N->getDebugLoc();
14160 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
14161 SDValue V1 = SVOp->getOperand(0);
14162 SDValue V2 = SVOp->getOperand(1);
14163 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000014164 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014165
14166 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
14167 V2.getOpcode() == ISD::CONCAT_VECTORS) {
14168 //
14169 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000014170 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014171 // V UNDEF BUILD_VECTOR UNDEF
14172 // \ / \ /
14173 // CONCAT_VECTOR CONCAT_VECTOR
14174 // \ /
14175 // \ /
14176 // RESULT: V + zero extended
14177 //
14178 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
14179 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
14180 V1.getOperand(1).getOpcode() != ISD::UNDEF)
14181 return SDValue();
14182
14183 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
14184 return SDValue();
14185
14186 // To match the shuffle mask, the first half of the mask should
14187 // be exactly the first vector, and all the rest a splat with the
14188 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000014189 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014190 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
14191 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
14192 return SDValue();
14193
Chad Rosier3d1161e2012-01-03 21:05:52 +000014194 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
14195 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
Chad Rosier42726832012-05-07 18:47:44 +000014196 if (Ld->hasNUsesOfValue(1, 0)) {
14197 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
14198 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
14199 SDValue ResNode =
14200 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
14201 Ld->getMemoryVT(),
14202 Ld->getPointerInfo(),
14203 Ld->getAlignment(),
14204 false/*isVolatile*/, true/*ReadMem*/,
14205 false/*WriteMem*/);
14206 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
14207 }
Chad Rosiera20e1e72012-08-01 18:39:17 +000014208 }
Chad Rosier3d1161e2012-01-03 21:05:52 +000014209
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014210 // Emit a zeroed vector and insert the desired subvector on its
14211 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014212 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000014213 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014214 return DCI.CombineTo(N, InsV);
14215 }
14216
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014217 //===--------------------------------------------------------------------===//
14218 // Combine some shuffles into subvector extracts and inserts:
14219 //
14220
14221 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
14222 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000014223 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
14224 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014225 return DCI.CombineTo(N, InsV);
14226 }
14227
14228 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
14229 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000014230 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
14231 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014232 return DCI.CombineTo(N, InsV);
14233 }
14234
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014235 return SDValue();
14236}
14237
14238/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000014239static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014240 TargetLowering::DAGCombinerInfo &DCI,
14241 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000014242 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000014243 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000014244
Mon P Wanga0fd0d52010-12-19 23:55:53 +000014245 // Don't create instructions with illegal types after legalize types has run.
14246 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14247 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
14248 return SDValue();
14249
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014250 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
Craig Topper7a9a28b2012-08-12 02:23:29 +000014251 if (Subtarget->hasAVX() && VT.is256BitVector() &&
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014252 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014253 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014254
14255 // Only handle 128 wide vector from here on.
Craig Topper7a9a28b2012-08-12 02:23:29 +000014256 if (!VT.is128BitVector())
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014257 return SDValue();
14258
14259 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
14260 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
14261 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000014262 SmallVector<SDValue, 16> Elts;
14263 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014264 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000014265
Nate Begemanfdea31a2010-03-24 20:49:50 +000014266 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000014267}
Evan Chengd880b972008-05-09 21:53:03 +000014268
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014269
Craig Topper55b24052012-09-11 06:15:32 +000014270/// PerformTruncateCombine - Converts truncate operation to
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014271/// a sequence of vector shuffle operations.
14272/// It is possible when we truncate 256-bit vector to 128-bit vector
Craig Topper55b24052012-09-11 06:15:32 +000014273static SDValue PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
14274 TargetLowering::DAGCombinerInfo &DCI,
14275 const X86Subtarget *Subtarget) {
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014276 if (!DCI.isBeforeLegalizeOps())
14277 return SDValue();
14278
Craig Topper3ef43cf2012-04-24 06:36:35 +000014279 if (!Subtarget->hasAVX())
14280 return SDValue();
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014281
14282 EVT VT = N->getValueType(0);
14283 SDValue Op = N->getOperand(0);
14284 EVT OpVT = Op.getValueType();
14285 DebugLoc dl = N->getDebugLoc();
14286
14287 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
14288
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014289 if (Subtarget->hasAVX2()) {
14290 // AVX2: v4i64 -> v4i32
14291
14292 // VPERMD
14293 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
14294
14295 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v8i32, Op);
14296 Op = DAG.getVectorShuffle(MVT::v8i32, dl, Op, DAG.getUNDEF(MVT::v8i32),
14297 ShufMask);
14298
Craig Topperd63fa652012-04-22 18:51:37 +000014299 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, Op,
14300 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014301 }
14302
14303 // AVX: v4i64 -> v4i32
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014304 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000014305 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014306
14307 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000014308 DAG.getIntPtrConstant(2));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014309
14310 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
14311 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
14312
14313 // PSHUFD
Craig Topper9e401f22012-04-21 18:58:38 +000014314 static const int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014315
Craig Toppercacafd42012-08-14 08:18:43 +000014316 SDValue Undef = DAG.getUNDEF(VT);
14317 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, Undef, ShufMask1);
14318 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, Undef, ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014319
14320 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000014321 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014322
Elena Demikhovsky73252572012-02-01 10:33:05 +000014323 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014324 }
Craig Topperd63fa652012-04-22 18:51:37 +000014325
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014326 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
14327
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014328 if (Subtarget->hasAVX2()) {
14329 // AVX2: v8i32 -> v8i16
14330
14331 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v32i8, Op);
Craig Topperd63fa652012-04-22 18:51:37 +000014332
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014333 // PSHUFB
14334 SmallVector<SDValue,32> pshufbMask;
14335 for (unsigned i = 0; i < 2; ++i) {
14336 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
14337 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
14338 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
14339 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
14340 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
14341 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
14342 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
14343 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
14344 for (unsigned j = 0; j < 8; ++j)
14345 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
14346 }
Craig Topperd63fa652012-04-22 18:51:37 +000014347 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v32i8,
14348 &pshufbMask[0], 32);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014349 Op = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, Op, BV);
14350
14351 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i64, Op);
14352
14353 static const int ShufMask[] = {0, 2, -1, -1};
Craig Topperd63fa652012-04-22 18:51:37 +000014354 Op = DAG.getVectorShuffle(MVT::v4i64, dl, Op, DAG.getUNDEF(MVT::v4i64),
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014355 &ShufMask[0]);
14356
Craig Topperd63fa652012-04-22 18:51:37 +000014357 Op = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
14358 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014359
14360 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
14361 }
14362
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014363 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000014364 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014365
14366 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000014367 DAG.getIntPtrConstant(4));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014368
14369 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
14370 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
14371
14372 // PSHUFB
Craig Topper9e401f22012-04-21 18:58:38 +000014373 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
14374 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014375
Craig Toppercacafd42012-08-14 08:18:43 +000014376 SDValue Undef = DAG.getUNDEF(MVT::v16i8);
14377 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo, Undef, ShufMask1);
14378 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi, Undef, ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014379
14380 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
14381 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
14382
14383 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000014384 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014385
Elena Demikhovsky73252572012-02-01 10:33:05 +000014386 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014387 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014388 }
14389
14390 return SDValue();
14391}
14392
Craig Topper89f4e662012-03-20 07:17:59 +000014393/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
14394/// specific shuffle of a load can be folded into a single element load.
14395/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
14396/// shuffles have been customed lowered so we need to handle those here.
14397static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
14398 TargetLowering::DAGCombinerInfo &DCI) {
14399 if (DCI.isBeforeLegalizeOps())
14400 return SDValue();
14401
14402 SDValue InVec = N->getOperand(0);
14403 SDValue EltNo = N->getOperand(1);
14404
14405 if (!isa<ConstantSDNode>(EltNo))
14406 return SDValue();
14407
14408 EVT VT = InVec.getValueType();
14409
14410 bool HasShuffleIntoBitcast = false;
14411 if (InVec.getOpcode() == ISD::BITCAST) {
14412 // Don't duplicate a load with other uses.
14413 if (!InVec.hasOneUse())
14414 return SDValue();
14415 EVT BCVT = InVec.getOperand(0).getValueType();
14416 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
14417 return SDValue();
14418 InVec = InVec.getOperand(0);
14419 HasShuffleIntoBitcast = true;
14420 }
14421
14422 if (!isTargetShuffle(InVec.getOpcode()))
14423 return SDValue();
14424
14425 // Don't duplicate a load with other uses.
14426 if (!InVec.hasOneUse())
14427 return SDValue();
14428
14429 SmallVector<int, 16> ShuffleMask;
14430 bool UnaryShuffle;
Craig Topperd978c542012-05-06 19:46:21 +000014431 if (!getTargetShuffleMask(InVec.getNode(), VT.getSimpleVT(), ShuffleMask,
14432 UnaryShuffle))
Craig Topper89f4e662012-03-20 07:17:59 +000014433 return SDValue();
14434
14435 // Select the input vector, guarding against out of range extract vector.
14436 unsigned NumElems = VT.getVectorNumElements();
14437 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
14438 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
14439 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
14440 : InVec.getOperand(1);
14441
14442 // If inputs to shuffle are the same for both ops, then allow 2 uses
14443 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
14444
14445 if (LdNode.getOpcode() == ISD::BITCAST) {
14446 // Don't duplicate a load with other uses.
14447 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
14448 return SDValue();
14449
14450 AllowedUses = 1; // only allow 1 load use if we have a bitcast
14451 LdNode = LdNode.getOperand(0);
14452 }
14453
14454 if (!ISD::isNormalLoad(LdNode.getNode()))
14455 return SDValue();
14456
14457 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
14458
14459 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
14460 return SDValue();
14461
14462 if (HasShuffleIntoBitcast) {
14463 // If there's a bitcast before the shuffle, check if the load type and
14464 // alignment is valid.
14465 unsigned Align = LN0->getAlignment();
14466 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Micah Villmow3574eca2012-10-08 16:38:25 +000014467 unsigned NewAlign = TLI.getDataLayout()->
Craig Topper89f4e662012-03-20 07:17:59 +000014468 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
14469
14470 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
14471 return SDValue();
14472 }
14473
14474 // All checks match so transform back to vector_shuffle so that DAG combiner
14475 // can finish the job
14476 DebugLoc dl = N->getDebugLoc();
14477
14478 // Create shuffle node taking into account the case that its a unary shuffle
14479 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
14480 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
14481 InVec.getOperand(0), Shuffle,
14482 &ShuffleMask[0]);
14483 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
14484 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
14485 EltNo);
14486}
14487
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000014488/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
14489/// generation and convert it from being a bunch of shuffles and extracts
14490/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014491static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000014492 TargetLowering::DAGCombinerInfo &DCI) {
14493 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
14494 if (NewOp.getNode())
14495 return NewOp;
14496
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014497 SDValue InputVector = N->getOperand(0);
Manman Ren4c74a952012-10-30 22:15:38 +000014498 // Detect whether we are trying to convert from mmx to i32 and the bitcast
14499 // from mmx to v2i32 has a single usage.
14500 if (InputVector.getNode()->getOpcode() == llvm::ISD::BITCAST &&
14501 InputVector.getNode()->getOperand(0).getValueType() == MVT::x86mmx &&
14502 InputVector.hasOneUse() && N->getValueType(0) == MVT::i32)
14503 return DAG.getNode(X86ISD::MMX_MOVD2W, InputVector.getDebugLoc(),
14504 N->getValueType(0),
14505 InputVector.getNode()->getOperand(0));
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014506
14507 // Only operate on vectors of 4 elements, where the alternative shuffling
14508 // gets to be more expensive.
14509 if (InputVector.getValueType() != MVT::v4i32)
14510 return SDValue();
14511
14512 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
14513 // single use which is a sign-extend or zero-extend, and all elements are
14514 // used.
14515 SmallVector<SDNode *, 4> Uses;
14516 unsigned ExtractedElements = 0;
14517 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
14518 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
14519 if (UI.getUse().getResNo() != InputVector.getResNo())
14520 return SDValue();
14521
14522 SDNode *Extract = *UI;
14523 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
14524 return SDValue();
14525
14526 if (Extract->getValueType(0) != MVT::i32)
14527 return SDValue();
14528 if (!Extract->hasOneUse())
14529 return SDValue();
14530 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
14531 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
14532 return SDValue();
14533 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
14534 return SDValue();
14535
14536 // Record which element was extracted.
14537 ExtractedElements |=
14538 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
14539
14540 Uses.push_back(Extract);
14541 }
14542
14543 // If not all the elements were used, this may not be worthwhile.
14544 if (ExtractedElements != 15)
14545 return SDValue();
14546
14547 // Ok, we've now decided to do the transformation.
14548 DebugLoc dl = InputVector.getDebugLoc();
14549
14550 // Store the value to a temporary stack slot.
14551 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000014552 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
14553 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014554
14555 // Replace each use (extract) with a load of the appropriate element.
14556 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
14557 UE = Uses.end(); UI != UE; ++UI) {
14558 SDNode *Extract = *UI;
14559
Nadav Rotem86694292011-05-17 08:31:57 +000014560 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014561 SDValue Idx = Extract->getOperand(1);
14562 unsigned EltSize =
14563 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
14564 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000014565 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014566 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
14567
Nadav Rotem86694292011-05-17 08:31:57 +000014568 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014569 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014570
14571 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000014572 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000014573 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014574 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014575
14576 // Replace the exact with the load.
14577 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
14578 }
14579
14580 // The replacement was made in place; don't return anything.
14581 return SDValue();
14582}
14583
Duncan Sands6bcd2192011-09-17 16:49:39 +000014584/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
14585/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014586static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000014587 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000014588 const X86Subtarget *Subtarget) {
14589 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000014590 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000014591 // Get the LHS/RHS of the select.
14592 SDValue LHS = N->getOperand(1);
14593 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000014594 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000014595
Dan Gohman670e5392009-09-21 18:03:22 +000014596 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000014597 // instructions match the semantics of the common C idiom x<y?x:y but not
14598 // x<=y?x:y, because of how they handle negative zero (which can be
14599 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000014600 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
14601 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000014602 (Subtarget->hasSSE2() ||
14603 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000014604 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014605
Chris Lattner47b4ce82009-03-11 05:48:52 +000014606 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000014607 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000014608 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
14609 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000014610 switch (CC) {
14611 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000014612 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000014613 // Converting this to a min would handle NaNs incorrectly, and swapping
14614 // the operands would cause it to handle comparisons between positive
14615 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000014616 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014617 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000014618 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
14619 break;
14620 std::swap(LHS, RHS);
14621 }
Dan Gohman670e5392009-09-21 18:03:22 +000014622 Opcode = X86ISD::FMIN;
14623 break;
14624 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000014625 // Converting this to a min would handle comparisons between positive
14626 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014627 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000014628 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
14629 break;
Dan Gohman670e5392009-09-21 18:03:22 +000014630 Opcode = X86ISD::FMIN;
14631 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000014632 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000014633 // Converting this to a min would handle both negative zeros and NaNs
14634 // incorrectly, but we can swap the operands to fix both.
14635 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000014636 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014637 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000014638 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014639 Opcode = X86ISD::FMIN;
14640 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014641
Dan Gohman670e5392009-09-21 18:03:22 +000014642 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000014643 // Converting this to a max would handle comparisons between positive
14644 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014645 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000014646 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000014647 break;
Dan Gohman670e5392009-09-21 18:03:22 +000014648 Opcode = X86ISD::FMAX;
14649 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000014650 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000014651 // Converting this to a max would handle NaNs incorrectly, and swapping
14652 // the operands would cause it to handle comparisons between positive
14653 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000014654 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014655 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000014656 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
14657 break;
14658 std::swap(LHS, RHS);
14659 }
Dan Gohman670e5392009-09-21 18:03:22 +000014660 Opcode = X86ISD::FMAX;
14661 break;
14662 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000014663 // Converting this to a max would handle both negative zeros and NaNs
14664 // incorrectly, but we can swap the operands to fix both.
14665 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000014666 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014667 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014668 case ISD::SETGE:
14669 Opcode = X86ISD::FMAX;
14670 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000014671 }
Dan Gohman670e5392009-09-21 18:03:22 +000014672 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000014673 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
14674 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000014675 switch (CC) {
14676 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000014677 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000014678 // Converting this to a min would handle comparisons between positive
14679 // and negative zero incorrectly, and swapping the operands would
14680 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014681 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000014682 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000014683 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000014684 break;
14685 std::swap(LHS, RHS);
14686 }
Dan Gohman670e5392009-09-21 18:03:22 +000014687 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000014688 break;
Dan Gohman670e5392009-09-21 18:03:22 +000014689 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000014690 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014691 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000014692 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
14693 break;
Dan Gohman670e5392009-09-21 18:03:22 +000014694 Opcode = X86ISD::FMIN;
14695 break;
14696 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000014697 // Converting this to a min would handle both negative zeros and NaNs
14698 // incorrectly, but we can swap the operands to fix both.
14699 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000014700 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014701 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014702 case ISD::SETGE:
14703 Opcode = X86ISD::FMIN;
14704 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014705
Dan Gohman670e5392009-09-21 18:03:22 +000014706 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000014707 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000014708 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000014709 break;
Dan Gohman670e5392009-09-21 18:03:22 +000014710 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000014711 break;
Dan Gohman670e5392009-09-21 18:03:22 +000014712 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000014713 // Converting this to a max would handle comparisons between positive
14714 // and negative zero incorrectly, and swapping the operands would
14715 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014716 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000014717 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000014718 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000014719 break;
14720 std::swap(LHS, RHS);
14721 }
Dan Gohman670e5392009-09-21 18:03:22 +000014722 Opcode = X86ISD::FMAX;
14723 break;
14724 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000014725 // Converting this to a max would handle both negative zeros and NaNs
14726 // incorrectly, but we can swap the operands to fix both.
14727 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000014728 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014729 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000014730 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014731 Opcode = X86ISD::FMAX;
14732 break;
14733 }
Chris Lattner83e6c992006-10-04 06:57:07 +000014734 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014735
Chris Lattner47b4ce82009-03-11 05:48:52 +000014736 if (Opcode)
14737 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000014738 }
Eric Christopherfd179292009-08-27 18:07:15 +000014739
Chris Lattnerd1980a52009-03-12 06:52:53 +000014740 // If this is a select between two integer constants, try to do some
14741 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000014742 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
14743 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000014744 // Don't do this for crazy integer types.
14745 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
14746 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000014747 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000014748 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000014749
Chris Lattnercee56e72009-03-13 05:53:31 +000014750 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000014751 // Efficiently invertible.
14752 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
14753 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
14754 isa<ConstantSDNode>(Cond.getOperand(1))))) {
14755 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000014756 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014757 }
Eric Christopherfd179292009-08-27 18:07:15 +000014758
Chris Lattnerd1980a52009-03-12 06:52:53 +000014759 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000014760 if (FalseC->getAPIntValue() == 0 &&
14761 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000014762 if (NeedsCondInvert) // Invert the condition if needed.
14763 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
14764 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000014765
Chris Lattnerd1980a52009-03-12 06:52:53 +000014766 // Zero extend the condition if needed.
14767 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000014768
Chris Lattnercee56e72009-03-13 05:53:31 +000014769 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000014770 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000014771 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000014772 }
Eric Christopherfd179292009-08-27 18:07:15 +000014773
Chris Lattner97a29a52009-03-13 05:22:11 +000014774 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000014775 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000014776 if (NeedsCondInvert) // Invert the condition if needed.
14777 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
14778 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000014779
Chris Lattner97a29a52009-03-13 05:22:11 +000014780 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000014781 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
14782 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000014783 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000014784 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000014785 }
Eric Christopherfd179292009-08-27 18:07:15 +000014786
Chris Lattnercee56e72009-03-13 05:53:31 +000014787 // Optimize cases that will turn into an LEA instruction. This requires
14788 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000014789 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000014790 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000014791 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000014792
Chris Lattnercee56e72009-03-13 05:53:31 +000014793 bool isFastMultiplier = false;
14794 if (Diff < 10) {
14795 switch ((unsigned char)Diff) {
14796 default: break;
14797 case 1: // result = add base, cond
14798 case 2: // result = lea base( , cond*2)
14799 case 3: // result = lea base(cond, cond*2)
14800 case 4: // result = lea base( , cond*4)
14801 case 5: // result = lea base(cond, cond*4)
14802 case 8: // result = lea base( , cond*8)
14803 case 9: // result = lea base(cond, cond*8)
14804 isFastMultiplier = true;
14805 break;
14806 }
14807 }
Eric Christopherfd179292009-08-27 18:07:15 +000014808
Chris Lattnercee56e72009-03-13 05:53:31 +000014809 if (isFastMultiplier) {
14810 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
14811 if (NeedsCondInvert) // Invert the condition if needed.
14812 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
14813 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000014814
Chris Lattnercee56e72009-03-13 05:53:31 +000014815 // Zero extend the condition if needed.
14816 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
14817 Cond);
14818 // Scale the condition by the difference.
14819 if (Diff != 1)
14820 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
14821 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000014822
Chris Lattnercee56e72009-03-13 05:53:31 +000014823 // Add the base if non-zero.
14824 if (FalseC->getAPIntValue() != 0)
14825 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
14826 SDValue(FalseC, 0));
14827 return Cond;
14828 }
Eric Christopherfd179292009-08-27 18:07:15 +000014829 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000014830 }
14831 }
Eric Christopherfd179292009-08-27 18:07:15 +000014832
Evan Cheng56f582d2012-01-04 01:41:39 +000014833 // Canonicalize max and min:
14834 // (x > y) ? x : y -> (x >= y) ? x : y
14835 // (x < y) ? x : y -> (x <= y) ? x : y
14836 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
14837 // the need for an extra compare
14838 // against zero. e.g.
14839 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
14840 // subl %esi, %edi
14841 // testl %edi, %edi
14842 // movl $0, %eax
14843 // cmovgl %edi, %eax
14844 // =>
14845 // xorl %eax, %eax
14846 // subl %esi, $edi
14847 // cmovsl %eax, %edi
14848 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
14849 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
14850 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
14851 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
14852 switch (CC) {
14853 default: break;
14854 case ISD::SETLT:
14855 case ISD::SETGT: {
14856 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
14857 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
14858 Cond.getOperand(0), Cond.getOperand(1), NewCC);
14859 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
14860 }
14861 }
14862 }
14863
Nadav Rotemcc616562012-01-15 19:27:55 +000014864 // If we know that this node is legal then we know that it is going to be
14865 // matched by one of the SSE/AVX BLEND instructions. These instructions only
14866 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
14867 // to simplify previous instructions.
14868 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14869 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
Nadav Rotembdcae382012-06-07 20:53:48 +000014870 !DCI.isBeforeLegalize() && TLI.isOperationLegal(ISD::VSELECT, VT)) {
Nadav Rotemcc616562012-01-15 19:27:55 +000014871 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
Nadav Rotembdcae382012-06-07 20:53:48 +000014872
14873 // Don't optimize vector selects that map to mask-registers.
14874 if (BitWidth == 1)
14875 return SDValue();
14876
Nadav Rotemcc616562012-01-15 19:27:55 +000014877 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
14878 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
14879
14880 APInt KnownZero, KnownOne;
14881 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
14882 DCI.isBeforeLegalizeOps());
14883 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
14884 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
14885 DCI.CommitTargetLoweringOpt(TLO);
14886 }
14887
Dan Gohman475871a2008-07-27 21:46:04 +000014888 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000014889}
14890
Michael Liao2a33cec2012-08-10 19:58:13 +000014891// Check whether a boolean test is testing a boolean value generated by
14892// X86ISD::SETCC. If so, return the operand of that SETCC and proper condition
14893// code.
14894//
14895// Simplify the following patterns:
14896// (Op (CMP (SETCC Cond EFLAGS) 1) EQ) or
14897// (Op (CMP (SETCC Cond EFLAGS) 0) NEQ)
14898// to (Op EFLAGS Cond)
14899//
14900// (Op (CMP (SETCC Cond EFLAGS) 0) EQ) or
14901// (Op (CMP (SETCC Cond EFLAGS) 1) NEQ)
14902// to (Op EFLAGS !Cond)
14903//
14904// where Op could be BRCOND or CMOV.
14905//
Michael Liaodbf8b5b2012-08-28 03:34:40 +000014906static SDValue checkBoolTestSetCCCombine(SDValue Cmp, X86::CondCode &CC) {
Michael Liao2a33cec2012-08-10 19:58:13 +000014907 // Quit if not CMP and SUB with its value result used.
14908 if (Cmp.getOpcode() != X86ISD::CMP &&
14909 (Cmp.getOpcode() != X86ISD::SUB || Cmp.getNode()->hasAnyUseOfValue(0)))
14910 return SDValue();
14911
14912 // Quit if not used as a boolean value.
14913 if (CC != X86::COND_E && CC != X86::COND_NE)
14914 return SDValue();
14915
14916 // Check CMP operands. One of them should be 0 or 1 and the other should be
14917 // an SetCC or extended from it.
14918 SDValue Op1 = Cmp.getOperand(0);
14919 SDValue Op2 = Cmp.getOperand(1);
14920
14921 SDValue SetCC;
14922 const ConstantSDNode* C = 0;
14923 bool needOppositeCond = (CC == X86::COND_E);
14924
14925 if ((C = dyn_cast<ConstantSDNode>(Op1)))
14926 SetCC = Op2;
14927 else if ((C = dyn_cast<ConstantSDNode>(Op2)))
14928 SetCC = Op1;
14929 else // Quit if all operands are not constants.
14930 return SDValue();
14931
14932 if (C->getZExtValue() == 1)
14933 needOppositeCond = !needOppositeCond;
14934 else if (C->getZExtValue() != 0)
14935 // Quit if the constant is neither 0 or 1.
14936 return SDValue();
14937
14938 // Skip 'zext' node.
14939 if (SetCC.getOpcode() == ISD::ZERO_EXTEND)
14940 SetCC = SetCC.getOperand(0);
14941
Michael Liao7fdc66b2012-09-10 16:36:16 +000014942 switch (SetCC.getOpcode()) {
14943 case X86ISD::SETCC:
14944 // Set the condition code or opposite one if necessary.
14945 CC = X86::CondCode(SetCC.getConstantOperandVal(0));
14946 if (needOppositeCond)
14947 CC = X86::GetOppositeBranchCondition(CC);
14948 return SetCC.getOperand(1);
14949 case X86ISD::CMOV: {
14950 // Check whether false/true value has canonical one, i.e. 0 or 1.
14951 ConstantSDNode *FVal = dyn_cast<ConstantSDNode>(SetCC.getOperand(0));
14952 ConstantSDNode *TVal = dyn_cast<ConstantSDNode>(SetCC.getOperand(1));
14953 // Quit if true value is not a constant.
14954 if (!TVal)
14955 return SDValue();
14956 // Quit if false value is not a constant.
14957 if (!FVal) {
14958 // A special case for rdrand, where 0 is set if false cond is found.
14959 SDValue Op = SetCC.getOperand(0);
14960 if (Op.getOpcode() != X86ISD::RDRAND)
14961 return SDValue();
14962 }
14963 // Quit if false value is not the constant 0 or 1.
14964 bool FValIsFalse = true;
14965 if (FVal && FVal->getZExtValue() != 0) {
14966 if (FVal->getZExtValue() != 1)
14967 return SDValue();
14968 // If FVal is 1, opposite cond is needed.
14969 needOppositeCond = !needOppositeCond;
14970 FValIsFalse = false;
14971 }
14972 // Quit if TVal is not the constant opposite of FVal.
14973 if (FValIsFalse && TVal->getZExtValue() != 1)
14974 return SDValue();
14975 if (!FValIsFalse && TVal->getZExtValue() != 0)
14976 return SDValue();
14977 CC = X86::CondCode(SetCC.getConstantOperandVal(2));
14978 if (needOppositeCond)
14979 CC = X86::GetOppositeBranchCondition(CC);
14980 return SetCC.getOperand(3);
14981 }
14982 }
Michael Liao2a33cec2012-08-10 19:58:13 +000014983
Michael Liao7fdc66b2012-09-10 16:36:16 +000014984 return SDValue();
Michael Liao2a33cec2012-08-10 19:58:13 +000014985}
14986
Chris Lattnerd1980a52009-03-12 06:52:53 +000014987/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
14988static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
Michael Liaodbf8b5b2012-08-28 03:34:40 +000014989 TargetLowering::DAGCombinerInfo &DCI,
14990 const X86Subtarget *Subtarget) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000014991 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000014992
Chris Lattnerd1980a52009-03-12 06:52:53 +000014993 // If the flag operand isn't dead, don't touch this CMOV.
14994 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
14995 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000014996
Evan Chengb5a55d92011-05-24 01:48:22 +000014997 SDValue FalseOp = N->getOperand(0);
14998 SDValue TrueOp = N->getOperand(1);
14999 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
15000 SDValue Cond = N->getOperand(3);
Michael Liao2a33cec2012-08-10 19:58:13 +000015001
Evan Chengb5a55d92011-05-24 01:48:22 +000015002 if (CC == X86::COND_E || CC == X86::COND_NE) {
15003 switch (Cond.getOpcode()) {
15004 default: break;
15005 case X86ISD::BSR:
15006 case X86ISD::BSF:
15007 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
15008 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
15009 return (CC == X86::COND_E) ? FalseOp : TrueOp;
15010 }
15011 }
15012
Michael Liao2a33cec2012-08-10 19:58:13 +000015013 SDValue Flags;
15014
Michael Liaodbf8b5b2012-08-28 03:34:40 +000015015 Flags = checkBoolTestSetCCCombine(Cond, CC);
Michael Liao9eac20a2012-08-11 23:47:06 +000015016 if (Flags.getNode() &&
15017 // Extra check as FCMOV only supports a subset of X86 cond.
Michael Liao7859f432012-09-06 07:11:22 +000015018 (FalseOp.getValueType() != MVT::f80 || hasFPCMov(CC))) {
Michael Liaodbf8b5b2012-08-28 03:34:40 +000015019 SDValue Ops[] = { FalseOp, TrueOp,
15020 DAG.getConstant(CC, MVT::i8), Flags };
15021 return DAG.getNode(X86ISD::CMOV, DL, N->getVTList(),
15022 Ops, array_lengthof(Ops));
15023 }
15024
Chris Lattnerd1980a52009-03-12 06:52:53 +000015025 // If this is a select between two integer constants, try to do some
15026 // optimizations. Note that the operands are ordered the opposite of SELECT
15027 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000015028 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
15029 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000015030 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
15031 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000015032 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
15033 CC = X86::GetOppositeBranchCondition(CC);
15034 std::swap(TrueC, FalseC);
NAKAMURA Takumie2687452012-10-16 06:28:34 +000015035 std::swap(TrueOp, FalseOp);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015036 }
Eric Christopherfd179292009-08-27 18:07:15 +000015037
Chris Lattnerd1980a52009-03-12 06:52:53 +000015038 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000015039 // This is efficient for any integer data type (including i8/i16) and
15040 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000015041 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015042 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
15043 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000015044
Chris Lattnerd1980a52009-03-12 06:52:53 +000015045 // Zero extend the condition if needed.
15046 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000015047
Chris Lattnerd1980a52009-03-12 06:52:53 +000015048 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
15049 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000015050 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000015051 if (N->getNumValues() == 2) // Dead flag value?
15052 return DCI.CombineTo(N, Cond, SDValue());
15053 return Cond;
15054 }
Eric Christopherfd179292009-08-27 18:07:15 +000015055
Chris Lattnercee56e72009-03-13 05:53:31 +000015056 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
15057 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000015058 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015059 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
15060 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000015061
Chris Lattner97a29a52009-03-13 05:22:11 +000015062 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000015063 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
15064 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000015065 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
15066 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000015067
Chris Lattner97a29a52009-03-13 05:22:11 +000015068 if (N->getNumValues() == 2) // Dead flag value?
15069 return DCI.CombineTo(N, Cond, SDValue());
15070 return Cond;
15071 }
Eric Christopherfd179292009-08-27 18:07:15 +000015072
Chris Lattnercee56e72009-03-13 05:53:31 +000015073 // Optimize cases that will turn into an LEA instruction. This requires
15074 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000015075 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000015076 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000015077 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000015078
Chris Lattnercee56e72009-03-13 05:53:31 +000015079 bool isFastMultiplier = false;
15080 if (Diff < 10) {
15081 switch ((unsigned char)Diff) {
15082 default: break;
15083 case 1: // result = add base, cond
15084 case 2: // result = lea base( , cond*2)
15085 case 3: // result = lea base(cond, cond*2)
15086 case 4: // result = lea base( , cond*4)
15087 case 5: // result = lea base(cond, cond*4)
15088 case 8: // result = lea base( , cond*8)
15089 case 9: // result = lea base(cond, cond*8)
15090 isFastMultiplier = true;
15091 break;
15092 }
15093 }
Eric Christopherfd179292009-08-27 18:07:15 +000015094
Chris Lattnercee56e72009-03-13 05:53:31 +000015095 if (isFastMultiplier) {
15096 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000015097 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
15098 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000015099 // Zero extend the condition if needed.
15100 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
15101 Cond);
15102 // Scale the condition by the difference.
15103 if (Diff != 1)
15104 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
15105 DAG.getConstant(Diff, Cond.getValueType()));
15106
15107 // Add the base if non-zero.
15108 if (FalseC->getAPIntValue() != 0)
15109 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
15110 SDValue(FalseC, 0));
15111 if (N->getNumValues() == 2) // Dead flag value?
15112 return DCI.CombineTo(N, Cond, SDValue());
15113 return Cond;
15114 }
Eric Christopherfd179292009-08-27 18:07:15 +000015115 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000015116 }
15117 }
NAKAMURA Takumie2687452012-10-16 06:28:34 +000015118
15119 // Handle these cases:
15120 // (select (x != c), e, c) -> select (x != c), e, x),
15121 // (select (x == c), c, e) -> select (x == c), x, e)
15122 // where the c is an integer constant, and the "select" is the combination
15123 // of CMOV and CMP.
15124 //
15125 // The rationale for this change is that the conditional-move from a constant
15126 // needs two instructions, however, conditional-move from a register needs
15127 // only one instruction.
15128 //
15129 // CAVEAT: By replacing a constant with a symbolic value, it may obscure
15130 // some instruction-combining opportunities. This opt needs to be
15131 // postponed as late as possible.
15132 //
15133 if (!DCI.isBeforeLegalize() && !DCI.isBeforeLegalizeOps()) {
15134 // the DCI.xxxx conditions are provided to postpone the optimization as
15135 // late as possible.
15136
15137 ConstantSDNode *CmpAgainst = 0;
15138 if ((Cond.getOpcode() == X86ISD::CMP || Cond.getOpcode() == X86ISD::SUB) &&
15139 (CmpAgainst = dyn_cast<ConstantSDNode>(Cond.getOperand(1))) &&
15140 dyn_cast<ConstantSDNode>(Cond.getOperand(0)) == 0) {
15141
15142 if (CC == X86::COND_NE &&
15143 CmpAgainst == dyn_cast<ConstantSDNode>(FalseOp)) {
15144 CC = X86::GetOppositeBranchCondition(CC);
15145 std::swap(TrueOp, FalseOp);
15146 }
15147
15148 if (CC == X86::COND_E &&
15149 CmpAgainst == dyn_cast<ConstantSDNode>(TrueOp)) {
15150 SDValue Ops[] = { FalseOp, Cond.getOperand(0),
15151 DAG.getConstant(CC, MVT::i8), Cond };
15152 return DAG.getNode(X86ISD::CMOV, DL, N->getVTList (), Ops,
15153 array_lengthof(Ops));
15154 }
15155 }
15156 }
15157
Chris Lattnerd1980a52009-03-12 06:52:53 +000015158 return SDValue();
15159}
15160
15161
Evan Cheng0b0cd912009-03-28 05:57:29 +000015162/// PerformMulCombine - Optimize a single multiply with constant into two
15163/// in order to implement it with two cheaper instructions, e.g.
15164/// LEA + SHL, LEA + LEA.
15165static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
15166 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000015167 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
15168 return SDValue();
15169
Owen Andersone50ed302009-08-10 22:56:29 +000015170 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000015171 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000015172 return SDValue();
15173
15174 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
15175 if (!C)
15176 return SDValue();
15177 uint64_t MulAmt = C->getZExtValue();
15178 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
15179 return SDValue();
15180
15181 uint64_t MulAmt1 = 0;
15182 uint64_t MulAmt2 = 0;
15183 if ((MulAmt % 9) == 0) {
15184 MulAmt1 = 9;
15185 MulAmt2 = MulAmt / 9;
15186 } else if ((MulAmt % 5) == 0) {
15187 MulAmt1 = 5;
15188 MulAmt2 = MulAmt / 5;
15189 } else if ((MulAmt % 3) == 0) {
15190 MulAmt1 = 3;
15191 MulAmt2 = MulAmt / 3;
15192 }
15193 if (MulAmt2 &&
15194 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
15195 DebugLoc DL = N->getDebugLoc();
15196
15197 if (isPowerOf2_64(MulAmt2) &&
15198 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
15199 // If second multiplifer is pow2, issue it first. We want the multiply by
15200 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
15201 // is an add.
15202 std::swap(MulAmt1, MulAmt2);
15203
15204 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000015205 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000015206 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000015207 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000015208 else
Evan Cheng73f24c92009-03-30 21:36:47 +000015209 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000015210 DAG.getConstant(MulAmt1, VT));
15211
Eric Christopherfd179292009-08-27 18:07:15 +000015212 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000015213 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000015214 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000015215 else
Evan Cheng73f24c92009-03-30 21:36:47 +000015216 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000015217 DAG.getConstant(MulAmt2, VT));
15218
15219 // Do not add new nodes to DAG combiner worklist.
15220 DCI.CombineTo(N, NewMul, false);
15221 }
15222 return SDValue();
15223}
15224
Evan Chengad9c0a32009-12-15 00:53:42 +000015225static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
15226 SDValue N0 = N->getOperand(0);
15227 SDValue N1 = N->getOperand(1);
15228 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
15229 EVT VT = N0.getValueType();
15230
15231 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
15232 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000015233 if (VT.isInteger() && !VT.isVector() &&
15234 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000015235 N0.getOperand(1).getOpcode() == ISD::Constant) {
15236 SDValue N00 = N0.getOperand(0);
15237 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
15238 ((N00.getOpcode() == ISD::ANY_EXTEND ||
15239 N00.getOpcode() == ISD::ZERO_EXTEND) &&
15240 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
15241 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
15242 APInt ShAmt = N1C->getAPIntValue();
15243 Mask = Mask.shl(ShAmt);
15244 if (Mask != 0)
15245 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
15246 N00, DAG.getConstant(Mask, VT));
15247 }
15248 }
15249
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000015250
15251 // Hardware support for vector shifts is sparse which makes us scalarize the
15252 // vector operations in many cases. Also, on sandybridge ADD is faster than
15253 // shl.
15254 // (shl V, 1) -> add V,V
15255 if (isSplatVector(N1.getNode())) {
15256 assert(N0.getValueType().isVector() && "Invalid vector shift type");
15257 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
15258 // We shift all of the values by one. In many cases we do not have
15259 // hardware support for this operation. This is better expressed as an ADD
15260 // of two values.
15261 if (N1C && (1 == N1C->getZExtValue())) {
15262 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
15263 }
15264 }
15265
Evan Chengad9c0a32009-12-15 00:53:42 +000015266 return SDValue();
15267}
Evan Cheng0b0cd912009-03-28 05:57:29 +000015268
Nate Begeman740ab032009-01-26 00:52:55 +000015269/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
15270/// when possible.
15271static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000015272 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000015273 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000015274 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000015275 if (N->getOpcode() == ISD::SHL) {
15276 SDValue V = PerformSHLCombine(N, DAG);
15277 if (V.getNode()) return V;
15278 }
Evan Chengad9c0a32009-12-15 00:53:42 +000015279
Nate Begeman740ab032009-01-26 00:52:55 +000015280 // On X86 with SSE2 support, we can transform this to a vector shift if
15281 // all elements are shifted by the same amount. We can't do this in legalize
15282 // because the a constant vector is typically transformed to a constant pool
15283 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000015284 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000015285 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000015286
Craig Topper7be5dfd2011-11-12 09:58:49 +000015287 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
15288 (!Subtarget->hasAVX2() ||
15289 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000015290 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000015291
Mon P Wang3becd092009-01-28 08:12:05 +000015292 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000015293 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000015294 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000015295 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000015296 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
15297 unsigned NumElts = VT.getVectorNumElements();
15298 unsigned i = 0;
15299 for (; i != NumElts; ++i) {
15300 SDValue Arg = ShAmtOp.getOperand(i);
15301 if (Arg.getOpcode() == ISD::UNDEF) continue;
15302 BaseShAmt = Arg;
15303 break;
15304 }
Craig Topper37c26772012-01-17 04:44:50 +000015305 // Handle the case where the build_vector is all undef
15306 // FIXME: Should DAG allow this?
15307 if (i == NumElts)
15308 return SDValue();
15309
Mon P Wang3becd092009-01-28 08:12:05 +000015310 for (; i != NumElts; ++i) {
15311 SDValue Arg = ShAmtOp.getOperand(i);
15312 if (Arg.getOpcode() == ISD::UNDEF) continue;
15313 if (Arg != BaseShAmt) {
15314 return SDValue();
15315 }
15316 }
15317 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000015318 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000015319 SDValue InVec = ShAmtOp.getOperand(0);
15320 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
15321 unsigned NumElts = InVec.getValueType().getVectorNumElements();
15322 unsigned i = 0;
15323 for (; i != NumElts; ++i) {
15324 SDValue Arg = InVec.getOperand(i);
15325 if (Arg.getOpcode() == ISD::UNDEF) continue;
15326 BaseShAmt = Arg;
15327 break;
15328 }
15329 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
15330 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000015331 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000015332 if (C->getZExtValue() == SplatIdx)
15333 BaseShAmt = InVec.getOperand(1);
15334 }
15335 }
Mon P Wang845b1892012-02-01 22:15:20 +000015336 if (BaseShAmt.getNode() == 0) {
15337 // Don't create instructions with illegal types after legalize
15338 // types has run.
15339 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
15340 !DCI.isBeforeLegalize())
15341 return SDValue();
15342
Mon P Wangefa42202009-09-03 19:56:25 +000015343 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
15344 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000015345 }
Mon P Wang3becd092009-01-28 08:12:05 +000015346 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000015347 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000015348
Mon P Wangefa42202009-09-03 19:56:25 +000015349 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000015350 if (EltVT.bitsGT(MVT::i32))
15351 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
15352 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000015353 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000015354
Nate Begemanc2fd67f2009-01-26 03:15:31 +000015355 // The shift amount is identical so we can do a vector shift.
15356 SDValue ValOp = N->getOperand(0);
15357 switch (N->getOpcode()) {
15358 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000015359 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000015360 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000015361 switch (VT.getSimpleVT().SimpleTy) {
15362 default: return SDValue();
15363 case MVT::v2i64:
15364 case MVT::v4i32:
15365 case MVT::v8i16:
15366 case MVT::v4i64:
15367 case MVT::v8i32:
15368 case MVT::v16i16:
15369 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
15370 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000015371 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000015372 switch (VT.getSimpleVT().SimpleTy) {
15373 default: return SDValue();
15374 case MVT::v4i32:
15375 case MVT::v8i16:
15376 case MVT::v8i32:
15377 case MVT::v16i16:
15378 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
15379 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000015380 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000015381 switch (VT.getSimpleVT().SimpleTy) {
15382 default: return SDValue();
15383 case MVT::v2i64:
15384 case MVT::v4i32:
15385 case MVT::v8i16:
15386 case MVT::v4i64:
15387 case MVT::v8i32:
15388 case MVT::v16i16:
15389 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
15390 }
Nate Begeman740ab032009-01-26 00:52:55 +000015391 }
Nate Begeman740ab032009-01-26 00:52:55 +000015392}
15393
Nate Begemanb65c1752010-12-17 22:55:37 +000015394
Stuart Hastings865f0932011-06-03 23:53:54 +000015395// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
15396// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
15397// and friends. Likewise for OR -> CMPNEQSS.
15398static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
15399 TargetLowering::DAGCombinerInfo &DCI,
15400 const X86Subtarget *Subtarget) {
15401 unsigned opcode;
15402
15403 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
15404 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000015405 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000015406 SDValue N0 = N->getOperand(0);
15407 SDValue N1 = N->getOperand(1);
15408 SDValue CMP0 = N0->getOperand(1);
15409 SDValue CMP1 = N1->getOperand(1);
15410 DebugLoc DL = N->getDebugLoc();
15411
15412 // The SETCCs should both refer to the same CMP.
15413 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
15414 return SDValue();
15415
15416 SDValue CMP00 = CMP0->getOperand(0);
15417 SDValue CMP01 = CMP0->getOperand(1);
15418 EVT VT = CMP00.getValueType();
15419
15420 if (VT == MVT::f32 || VT == MVT::f64) {
15421 bool ExpectingFlags = false;
15422 // Check for any users that want flags:
15423 for (SDNode::use_iterator UI = N->use_begin(),
15424 UE = N->use_end();
15425 !ExpectingFlags && UI != UE; ++UI)
15426 switch (UI->getOpcode()) {
15427 default:
15428 case ISD::BR_CC:
15429 case ISD::BRCOND:
15430 case ISD::SELECT:
15431 ExpectingFlags = true;
15432 break;
15433 case ISD::CopyToReg:
15434 case ISD::SIGN_EXTEND:
15435 case ISD::ZERO_EXTEND:
15436 case ISD::ANY_EXTEND:
15437 break;
15438 }
15439
15440 if (!ExpectingFlags) {
15441 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
15442 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
15443
15444 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
15445 X86::CondCode tmp = cc0;
15446 cc0 = cc1;
15447 cc1 = tmp;
15448 }
15449
15450 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
15451 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
15452 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
15453 X86ISD::NodeType NTOperator = is64BitFP ?
15454 X86ISD::FSETCCsd : X86ISD::FSETCCss;
15455 // FIXME: need symbolic constants for these magic numbers.
15456 // See X86ATTInstPrinter.cpp:printSSECC().
15457 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
15458 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
15459 DAG.getConstant(x86cc, MVT::i8));
15460 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
15461 OnesOrZeroesF);
15462 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
15463 DAG.getConstant(1, MVT::i32));
15464 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
15465 return OneBitOfTruth;
15466 }
15467 }
15468 }
15469 }
15470 return SDValue();
15471}
15472
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000015473/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
15474/// so it can be folded inside ANDNP.
15475static bool CanFoldXORWithAllOnes(const SDNode *N) {
15476 EVT VT = N->getValueType(0);
15477
15478 // Match direct AllOnes for 128 and 256-bit vectors
15479 if (ISD::isBuildVectorAllOnes(N))
15480 return true;
15481
15482 // Look through a bit convert.
15483 if (N->getOpcode() == ISD::BITCAST)
15484 N = N->getOperand(0).getNode();
15485
15486 // Sometimes the operand may come from a insert_subvector building a 256-bit
15487 // allones vector
Craig Topper7a9a28b2012-08-12 02:23:29 +000015488 if (VT.is256BitVector() &&
Bill Wendling456a9252011-08-04 00:32:58 +000015489 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
15490 SDValue V1 = N->getOperand(0);
15491 SDValue V2 = N->getOperand(1);
15492
15493 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
15494 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
15495 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
15496 ISD::isBuildVectorAllOnes(V2.getNode()))
15497 return true;
15498 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000015499
15500 return false;
15501}
15502
Nate Begemanb65c1752010-12-17 22:55:37 +000015503static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
15504 TargetLowering::DAGCombinerInfo &DCI,
15505 const X86Subtarget *Subtarget) {
15506 if (DCI.isBeforeLegalizeOps())
15507 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015508
Stuart Hastings865f0932011-06-03 23:53:54 +000015509 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
15510 if (R.getNode())
15511 return R;
15512
Craig Topper54a11172011-10-14 07:06:56 +000015513 EVT VT = N->getValueType(0);
15514
Craig Topperb4c94572011-10-21 06:55:01 +000015515 // Create ANDN, BLSI, and BLSR instructions
15516 // BLSI is X & (-X)
15517 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000015518 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
15519 SDValue N0 = N->getOperand(0);
15520 SDValue N1 = N->getOperand(1);
15521 DebugLoc DL = N->getDebugLoc();
15522
15523 // Check LHS for not
15524 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
15525 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
15526 // Check RHS for not
15527 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
15528 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
15529
Craig Topperb4c94572011-10-21 06:55:01 +000015530 // Check LHS for neg
15531 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
15532 isZero(N0.getOperand(0)))
15533 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
15534
15535 // Check RHS for neg
15536 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
15537 isZero(N1.getOperand(0)))
15538 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
15539
15540 // Check LHS for X-1
15541 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
15542 isAllOnes(N0.getOperand(1)))
15543 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
15544
15545 // Check RHS for X-1
15546 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
15547 isAllOnes(N1.getOperand(1)))
15548 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
15549
Craig Topper54a11172011-10-14 07:06:56 +000015550 return SDValue();
15551 }
15552
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000015553 // Want to form ANDNP nodes:
15554 // 1) In the hopes of then easily combining them with OR and AND nodes
15555 // to form PBLEND/PSIGN.
15556 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000015557 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000015558 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015559
Nate Begemanb65c1752010-12-17 22:55:37 +000015560 SDValue N0 = N->getOperand(0);
15561 SDValue N1 = N->getOperand(1);
15562 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015563
Nate Begemanb65c1752010-12-17 22:55:37 +000015564 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015565 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000015566 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
15567 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000015568 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000015569
15570 // Check RHS for vnot
15571 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000015572 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
15573 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000015574 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015575
Nate Begemanb65c1752010-12-17 22:55:37 +000015576 return SDValue();
15577}
15578
Evan Cheng760d1942010-01-04 21:22:48 +000015579static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000015580 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000015581 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000015582 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000015583 return SDValue();
15584
Stuart Hastings865f0932011-06-03 23:53:54 +000015585 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
15586 if (R.getNode())
15587 return R;
15588
Evan Cheng760d1942010-01-04 21:22:48 +000015589 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000015590
Evan Cheng760d1942010-01-04 21:22:48 +000015591 SDValue N0 = N->getOperand(0);
15592 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015593
Nate Begemanb65c1752010-12-17 22:55:37 +000015594 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000015595 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000015596 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000015597 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
15598 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015599
Craig Topper1666cb62011-11-19 07:07:26 +000015600 // Canonicalize pandn to RHS
15601 if (N0.getOpcode() == X86ISD::ANDNP)
15602 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000015603 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000015604 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
15605 SDValue Mask = N1.getOperand(0);
15606 SDValue X = N1.getOperand(1);
15607 SDValue Y;
15608 if (N0.getOperand(0) == Mask)
15609 Y = N0.getOperand(1);
15610 if (N0.getOperand(1) == Mask)
15611 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015612
Craig Topper1666cb62011-11-19 07:07:26 +000015613 // Check to see if the mask appeared in both the AND and ANDNP and
15614 if (!Y.getNode())
15615 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015616
Craig Topper1666cb62011-11-19 07:07:26 +000015617 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000015618 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000015619 if (Mask.getOpcode() == ISD::BITCAST)
15620 Mask = Mask.getOperand(0);
15621 if (X.getOpcode() == ISD::BITCAST)
15622 X = X.getOperand(0);
15623 if (Y.getOpcode() == ISD::BITCAST)
15624 Y = Y.getOperand(0);
15625
Craig Topper1666cb62011-11-19 07:07:26 +000015626 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015627
Craig Toppered2e13d2012-01-22 19:15:14 +000015628 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000015629 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
15630 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000015631 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000015632 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000015633
15634 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000015635 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000015636 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
15637 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
15638 if ((SraAmt + 1) != EltBits)
15639 return SDValue();
15640
15641 DebugLoc DL = N->getDebugLoc();
15642
15643 // Now we know we at least have a plendvb with the mask val. See if
15644 // we can form a psignb/w/d.
15645 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000015646 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
15647 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000015648 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
15649 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
15650 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000015651 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000015652 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000015653 }
15654 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000015655 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000015656 return SDValue();
15657
15658 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
15659
15660 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
15661 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
15662 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000015663 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000015664 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000015665 }
15666 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015667
Craig Topper1666cb62011-11-19 07:07:26 +000015668 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
15669 return SDValue();
15670
Nate Begemanb65c1752010-12-17 22:55:37 +000015671 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000015672 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
15673 std::swap(N0, N1);
15674 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
15675 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000015676 if (!N0.hasOneUse() || !N1.hasOneUse())
15677 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000015678
15679 SDValue ShAmt0 = N0.getOperand(1);
15680 if (ShAmt0.getValueType() != MVT::i8)
15681 return SDValue();
15682 SDValue ShAmt1 = N1.getOperand(1);
15683 if (ShAmt1.getValueType() != MVT::i8)
15684 return SDValue();
15685 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
15686 ShAmt0 = ShAmt0.getOperand(0);
15687 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
15688 ShAmt1 = ShAmt1.getOperand(0);
15689
15690 DebugLoc DL = N->getDebugLoc();
15691 unsigned Opc = X86ISD::SHLD;
15692 SDValue Op0 = N0.getOperand(0);
15693 SDValue Op1 = N1.getOperand(0);
15694 if (ShAmt0.getOpcode() == ISD::SUB) {
15695 Opc = X86ISD::SHRD;
15696 std::swap(Op0, Op1);
15697 std::swap(ShAmt0, ShAmt1);
15698 }
15699
Evan Cheng8b1190a2010-04-28 01:18:01 +000015700 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000015701 if (ShAmt1.getOpcode() == ISD::SUB) {
15702 SDValue Sum = ShAmt1.getOperand(0);
15703 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000015704 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
15705 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
15706 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
15707 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000015708 return DAG.getNode(Opc, DL, VT,
15709 Op0, Op1,
15710 DAG.getNode(ISD::TRUNCATE, DL,
15711 MVT::i8, ShAmt0));
15712 }
15713 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
15714 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
15715 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000015716 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000015717 return DAG.getNode(Opc, DL, VT,
15718 N0.getOperand(0), N1.getOperand(0),
15719 DAG.getNode(ISD::TRUNCATE, DL,
15720 MVT::i8, ShAmt0));
15721 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015722
Evan Cheng760d1942010-01-04 21:22:48 +000015723 return SDValue();
15724}
15725
Manman Ren92363622012-06-07 22:39:10 +000015726// Generate NEG and CMOV for integer abs.
15727static SDValue performIntegerAbsCombine(SDNode *N, SelectionDAG &DAG) {
15728 EVT VT = N->getValueType(0);
15729
15730 // Since X86 does not have CMOV for 8-bit integer, we don't convert
15731 // 8-bit integer abs to NEG and CMOV.
15732 if (VT.isInteger() && VT.getSizeInBits() == 8)
15733 return SDValue();
15734
15735 SDValue N0 = N->getOperand(0);
15736 SDValue N1 = N->getOperand(1);
15737 DebugLoc DL = N->getDebugLoc();
15738
15739 // Check pattern of XOR(ADD(X,Y), Y) where Y is SRA(X, size(X)-1)
15740 // and change it to SUB and CMOV.
15741 if (VT.isInteger() && N->getOpcode() == ISD::XOR &&
15742 N0.getOpcode() == ISD::ADD &&
15743 N0.getOperand(1) == N1 &&
15744 N1.getOpcode() == ISD::SRA &&
15745 N1.getOperand(0) == N0.getOperand(0))
15746 if (ConstantSDNode *Y1C = dyn_cast<ConstantSDNode>(N1.getOperand(1)))
15747 if (Y1C->getAPIntValue() == VT.getSizeInBits()-1) {
15748 // Generate SUB & CMOV.
15749 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, DAG.getVTList(VT, MVT::i32),
15750 DAG.getConstant(0, VT), N0.getOperand(0));
15751
15752 SDValue Ops[] = { N0.getOperand(0), Neg,
15753 DAG.getConstant(X86::COND_GE, MVT::i8),
15754 SDValue(Neg.getNode(), 1) };
15755 return DAG.getNode(X86ISD::CMOV, DL, DAG.getVTList(VT, MVT::Glue),
15756 Ops, array_lengthof(Ops));
15757 }
15758 return SDValue();
15759}
15760
Craig Topper3738ccd2011-12-27 06:27:23 +000015761// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000015762static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
15763 TargetLowering::DAGCombinerInfo &DCI,
15764 const X86Subtarget *Subtarget) {
15765 if (DCI.isBeforeLegalizeOps())
15766 return SDValue();
15767
Manman Ren45d53b82012-06-08 18:58:26 +000015768 if (Subtarget->hasCMov()) {
15769 SDValue RV = performIntegerAbsCombine(N, DAG);
15770 if (RV.getNode())
15771 return RV;
15772 }
Manman Ren92363622012-06-07 22:39:10 +000015773
15774 // Try forming BMI if it is available.
15775 if (!Subtarget->hasBMI())
15776 return SDValue();
15777
Craig Topperb4c94572011-10-21 06:55:01 +000015778 EVT VT = N->getValueType(0);
15779
15780 if (VT != MVT::i32 && VT != MVT::i64)
15781 return SDValue();
15782
Craig Topper3738ccd2011-12-27 06:27:23 +000015783 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
15784
Craig Topperb4c94572011-10-21 06:55:01 +000015785 // Create BLSMSK instructions by finding X ^ (X-1)
15786 SDValue N0 = N->getOperand(0);
15787 SDValue N1 = N->getOperand(1);
15788 DebugLoc DL = N->getDebugLoc();
15789
15790 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
15791 isAllOnes(N0.getOperand(1)))
15792 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
15793
15794 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
15795 isAllOnes(N1.getOperand(1)))
15796 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
15797
15798 return SDValue();
15799}
15800
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015801/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
15802static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015803 TargetLowering::DAGCombinerInfo &DCI,
15804 const X86Subtarget *Subtarget) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015805 LoadSDNode *Ld = cast<LoadSDNode>(N);
15806 EVT RegVT = Ld->getValueType(0);
15807 EVT MemVT = Ld->getMemoryVT();
15808 DebugLoc dl = Ld->getDebugLoc();
15809 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
15810
15811 ISD::LoadExtType Ext = Ld->getExtensionType();
15812
Nadav Rotemca6f2962011-09-18 19:00:23 +000015813 // If this is a vector EXT Load then attempt to optimize it using a
Michael Liao35a56402012-10-17 03:59:18 +000015814 // shuffle. We need SSSE3 shuffles.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015815 // TODO: It is possible to support ZExt by zeroing the undef values
15816 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000015817 if (RegVT.isVector() && RegVT.isInteger() &&
Michael Liao35a56402012-10-17 03:59:18 +000015818 Ext == ISD::EXTLOAD && Subtarget->hasSSSE3()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015819 assert(MemVT != RegVT && "Cannot extend to the same type");
15820 assert(MemVT.isVector() && "Must load a vector from memory");
15821
15822 unsigned NumElems = RegVT.getVectorNumElements();
15823 unsigned RegSz = RegVT.getSizeInBits();
15824 unsigned MemSz = MemVT.getSizeInBits();
15825 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015826
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015827 // All sizes must be a power of two.
15828 if (!isPowerOf2_32(RegSz * MemSz * NumElems))
15829 return SDValue();
15830
15831 // Attempt to load the original value using scalar loads.
15832 // Find the largest scalar type that divides the total loaded size.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015833 MVT SclrLoadTy = MVT::i8;
15834 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
15835 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
15836 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015837 if (TLI.isTypeLegal(Tp) && ((MemSz % Tp.getSizeInBits()) == 0)) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015838 SclrLoadTy = Tp;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015839 }
15840 }
15841
Nadav Rotem5cd95e12012-07-11 13:27:05 +000015842 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
15843 if (TLI.isTypeLegal(MVT::f64) && SclrLoadTy.getSizeInBits() < 64 &&
15844 (64 <= MemSz))
15845 SclrLoadTy = MVT::f64;
15846
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015847 // Calculate the number of scalar loads that we need to perform
15848 // in order to load our vector from memory.
15849 unsigned NumLoads = MemSz / SclrLoadTy.getSizeInBits();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015850
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015851 // Represent our vector as a sequence of elements which are the
15852 // largest scalar that we can load.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015853 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
15854 RegSz/SclrLoadTy.getSizeInBits());
15855
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015856 // Represent the data using the same element type that is stored in
15857 // memory. In practice, we ''widen'' MemVT.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015858 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
15859 RegSz/MemVT.getScalarType().getSizeInBits());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015860
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015861 assert(WideVecVT.getSizeInBits() == LoadUnitVecVT.getSizeInBits() &&
15862 "Invalid vector type");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015863
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015864 // We can't shuffle using an illegal type.
15865 if (!TLI.isTypeLegal(WideVecVT))
15866 return SDValue();
15867
15868 SmallVector<SDValue, 8> Chains;
15869 SDValue Ptr = Ld->getBasePtr();
15870 SDValue Increment = DAG.getConstant(SclrLoadTy.getSizeInBits()/8,
15871 TLI.getPointerTy());
15872 SDValue Res = DAG.getUNDEF(LoadUnitVecVT);
15873
15874 for (unsigned i = 0; i < NumLoads; ++i) {
15875 // Perform a single load.
15876 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
15877 Ptr, Ld->getPointerInfo(),
15878 Ld->isVolatile(), Ld->isNonTemporal(),
15879 Ld->isInvariant(), Ld->getAlignment());
15880 Chains.push_back(ScalarLoad.getValue(1));
15881 // Create the first element type using SCALAR_TO_VECTOR in order to avoid
15882 // another round of DAGCombining.
15883 if (i == 0)
15884 Res = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, LoadUnitVecVT, ScalarLoad);
15885 else
15886 Res = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, LoadUnitVecVT, Res,
15887 ScalarLoad, DAG.getIntPtrConstant(i));
15888
15889 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
15890 }
15891
15892 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
15893 Chains.size());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015894
15895 // Bitcast the loaded value to a vector of the original element type, in
15896 // the size of the target vector type.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015897 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, Res);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015898 unsigned SizeRatio = RegSz/MemSz;
15899
15900 // Redistribute the loaded elements into the different locations.
15901 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000015902 for (unsigned i = 0; i != NumElems; ++i)
15903 ShuffleVec[i*SizeRatio] = i;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015904
15905 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000015906 DAG.getUNDEF(WideVecVT),
15907 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015908
15909 // Bitcast to the requested type.
15910 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
15911 // Replace the original load with the new sequence
15912 // and return the new chain.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015913 return DCI.CombineTo(N, Shuff, TF, true);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015914 }
15915
15916 return SDValue();
15917}
15918
Chris Lattner149a4e52008-02-22 02:09:43 +000015919/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000015920static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000015921 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000015922 StoreSDNode *St = cast<StoreSDNode>(N);
15923 EVT VT = St->getValue().getValueType();
15924 EVT StVT = St->getMemoryVT();
15925 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000015926 SDValue StoredVal = St->getOperand(1);
15927 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
15928
Nick Lewycky8a8d4792011-12-02 22:16:29 +000015929 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem87d35e82012-05-19 20:30:08 +000015930 // On Sandy Bridge, 256-bit memory operations are executed by two
15931 // 128-bit ports. However, on Haswell it is better to issue a single 256-bit
15932 // memory operation.
Craig Topper7a9a28b2012-08-12 02:23:29 +000015933 if (VT.is256BitVector() && !Subtarget->hasAVX2() &&
Craig Topperb4a8aef2012-04-27 21:05:09 +000015934 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
15935 StoredVal.getNumOperands() == 2) {
Nadav Rotem5e742a32011-08-11 16:41:21 +000015936 SDValue Value0 = StoredVal.getOperand(0);
15937 SDValue Value1 = StoredVal.getOperand(1);
15938
15939 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
15940 SDValue Ptr0 = St->getBasePtr();
15941 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
15942
15943 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
15944 St->getPointerInfo(), St->isVolatile(),
15945 St->isNonTemporal(), St->getAlignment());
15946 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
15947 St->getPointerInfo(), St->isVolatile(),
15948 St->isNonTemporal(), St->getAlignment());
15949 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
15950 }
Nadav Rotem614061b2011-08-10 19:30:14 +000015951
15952 // Optimize trunc store (of multiple scalars) to shuffle and store.
15953 // First, pack all of the elements in one place. Next, store to memory
15954 // in fewer chunks.
15955 if (St->isTruncatingStore() && VT.isVector()) {
15956 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
15957 unsigned NumElems = VT.getVectorNumElements();
15958 assert(StVT != VT && "Cannot truncate to the same type");
15959 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
15960 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
15961
15962 // From, To sizes and ElemCount must be pow of two
15963 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000015964 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000015965 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000015966 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015967
Nadav Rotem614061b2011-08-10 19:30:14 +000015968 unsigned SizeRatio = FromSz / ToSz;
15969
15970 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
15971
15972 // Create a type on which we perform the shuffle
15973 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
15974 StVT.getScalarType(), NumElems*SizeRatio);
15975
15976 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
15977
15978 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
15979 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000015980 for (unsigned i = 0; i != NumElems; ++i)
15981 ShuffleVec[i] = i * SizeRatio;
Nadav Rotem614061b2011-08-10 19:30:14 +000015982
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015983 // Can't shuffle using an illegal type.
15984 if (!TLI.isTypeLegal(WideVecVT))
15985 return SDValue();
Nadav Rotem614061b2011-08-10 19:30:14 +000015986
15987 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000015988 DAG.getUNDEF(WideVecVT),
15989 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000015990 // At this point all of the data is stored at the bottom of the
15991 // register. We now need to save it to mem.
15992
15993 // Find the largest store unit
15994 MVT StoreType = MVT::i8;
15995 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
15996 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
15997 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem5cd95e12012-07-11 13:27:05 +000015998 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToSz)
Nadav Rotem614061b2011-08-10 19:30:14 +000015999 StoreType = Tp;
16000 }
16001
Nadav Rotem5cd95e12012-07-11 13:27:05 +000016002 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
16003 if (TLI.isTypeLegal(MVT::f64) && StoreType.getSizeInBits() < 64 &&
16004 (64 <= NumElems * ToSz))
16005 StoreType = MVT::f64;
16006
Nadav Rotem614061b2011-08-10 19:30:14 +000016007 // Bitcast the original vector into a vector of store-size units
16008 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
Nadav Rotem5cd95e12012-07-11 13:27:05 +000016009 StoreType, VT.getSizeInBits()/StoreType.getSizeInBits());
Nadav Rotem614061b2011-08-10 19:30:14 +000016010 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
16011 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
16012 SmallVector<SDValue, 8> Chains;
16013 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
16014 TLI.getPointerTy());
16015 SDValue Ptr = St->getBasePtr();
16016
16017 // Perform one or more big stores into memory.
Craig Topper31a207a2012-05-04 06:39:13 +000016018 for (unsigned i=0, e=(ToSz*NumElems)/StoreType.getSizeInBits(); i!=e; ++i) {
Nadav Rotem614061b2011-08-10 19:30:14 +000016019 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
16020 StoreType, ShuffWide,
16021 DAG.getIntPtrConstant(i));
16022 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
16023 St->getPointerInfo(), St->isVolatile(),
16024 St->isNonTemporal(), St->getAlignment());
16025 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
16026 Chains.push_back(Ch);
16027 }
16028
16029 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
16030 Chains.size());
16031 }
16032
16033
Chris Lattner149a4e52008-02-22 02:09:43 +000016034 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
16035 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000016036 // A preferable solution to the general problem is to figure out the right
16037 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000016038
16039 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000016040 if (VT.getSizeInBits() != 64)
16041 return SDValue();
16042
Devang Patel578efa92009-06-05 21:57:13 +000016043 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling67658342012-10-09 07:45:08 +000016044 bool NoImplicitFloatOps = F->getFnAttributes().
16045 hasAttribute(Attributes::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016046 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000016047 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000016048 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000016049 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000016050 isa<LoadSDNode>(St->getValue()) &&
16051 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
16052 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000016053 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000016054 LoadSDNode *Ld = 0;
16055 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000016056 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000016057 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000016058 // Must be a store of a load. We currently handle two cases: the load
16059 // is a direct child, and it's under an intervening TokenFactor. It is
16060 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000016061 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000016062 Ld = cast<LoadSDNode>(St->getChain());
16063 else if (St->getValue().hasOneUse() &&
16064 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000016065 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000016066 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000016067 TokenFactorIndex = i;
16068 Ld = cast<LoadSDNode>(St->getValue());
16069 } else
16070 Ops.push_back(ChainVal->getOperand(i));
16071 }
16072 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000016073
Evan Cheng536e6672009-03-12 05:59:15 +000016074 if (!Ld || !ISD::isNormalLoad(Ld))
16075 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000016076
Evan Cheng536e6672009-03-12 05:59:15 +000016077 // If this is not the MMX case, i.e. we are just turning i64 load/store
16078 // into f64 load/store, avoid the transformation if there are multiple
16079 // uses of the loaded value.
16080 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
16081 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000016082
Evan Cheng536e6672009-03-12 05:59:15 +000016083 DebugLoc LdDL = Ld->getDebugLoc();
16084 DebugLoc StDL = N->getDebugLoc();
16085 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
16086 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
16087 // pair instead.
16088 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000016089 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000016090 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
16091 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000016092 Ld->isNonTemporal(), Ld->isInvariant(),
16093 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000016094 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000016095 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000016096 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000016097 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000016098 Ops.size());
16099 }
Evan Cheng536e6672009-03-12 05:59:15 +000016100 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000016101 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000016102 St->isVolatile(), St->isNonTemporal(),
16103 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000016104 }
Evan Cheng536e6672009-03-12 05:59:15 +000016105
16106 // Otherwise, lower to two pairs of 32-bit loads / stores.
16107 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000016108 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
16109 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000016110
Owen Anderson825b72b2009-08-11 20:47:22 +000016111 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000016112 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000016113 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000016114 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000016115 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000016116 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000016117 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000016118 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000016119 MinAlign(Ld->getAlignment(), 4));
16120
16121 SDValue NewChain = LoLd.getValue(1);
16122 if (TokenFactorIndex != -1) {
16123 Ops.push_back(LoLd);
16124 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000016125 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000016126 Ops.size());
16127 }
16128
16129 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000016130 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
16131 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000016132
16133 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000016134 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000016135 St->isVolatile(), St->isNonTemporal(),
16136 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000016137 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000016138 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000016139 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000016140 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000016141 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000016142 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000016143 }
Dan Gohman475871a2008-07-27 21:46:04 +000016144 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000016145}
16146
Duncan Sands17470be2011-09-22 20:15:48 +000016147/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
16148/// and return the operands for the horizontal operation in LHS and RHS. A
16149/// horizontal operation performs the binary operation on successive elements
16150/// of its first operand, then on successive elements of its second operand,
16151/// returning the resulting values in a vector. For example, if
16152/// A = < float a0, float a1, float a2, float a3 >
16153/// and
16154/// B = < float b0, float b1, float b2, float b3 >
16155/// then the result of doing a horizontal operation on A and B is
16156/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
16157/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
16158/// A horizontal-op B, for some already available A and B, and if so then LHS is
16159/// set to A, RHS to B, and the routine returns 'true'.
16160/// Note that the binary operation should have the property that if one of the
16161/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000016162static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000016163 // Look for the following pattern: if
16164 // A = < float a0, float a1, float a2, float a3 >
16165 // B = < float b0, float b1, float b2, float b3 >
16166 // and
16167 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
16168 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
16169 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
16170 // which is A horizontal-op B.
16171
16172 // At least one of the operands should be a vector shuffle.
16173 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
16174 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
16175 return false;
16176
16177 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000016178
16179 assert((VT.is128BitVector() || VT.is256BitVector()) &&
16180 "Unsupported vector type for horizontal add/sub");
16181
16182 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
16183 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000016184 unsigned NumElts = VT.getVectorNumElements();
16185 unsigned NumLanes = VT.getSizeInBits()/128;
16186 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000016187 assert((NumLaneElts % 2 == 0) &&
16188 "Vector type should have an even number of elements in each lane");
16189 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000016190
16191 // View LHS in the form
16192 // LHS = VECTOR_SHUFFLE A, B, LMask
16193 // If LHS is not a shuffle then pretend it is the shuffle
16194 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
16195 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
16196 // type VT.
16197 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000016198 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000016199 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
16200 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
16201 A = LHS.getOperand(0);
16202 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
16203 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000016204 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
16205 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000016206 } else {
16207 if (LHS.getOpcode() != ISD::UNDEF)
16208 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000016209 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000016210 LMask[i] = i;
16211 }
16212
16213 // Likewise, view RHS in the form
16214 // RHS = VECTOR_SHUFFLE C, D, RMask
16215 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000016216 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000016217 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
16218 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
16219 C = RHS.getOperand(0);
16220 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
16221 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000016222 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
16223 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000016224 } else {
16225 if (RHS.getOpcode() != ISD::UNDEF)
16226 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000016227 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000016228 RMask[i] = i;
16229 }
16230
16231 // Check that the shuffles are both shuffling the same vectors.
16232 if (!(A == C && B == D) && !(A == D && B == C))
16233 return false;
16234
16235 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
16236 if (!A.getNode() && !B.getNode())
16237 return false;
16238
16239 // If A and B occur in reverse order in RHS, then "swap" them (which means
16240 // rewriting the mask).
16241 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000016242 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000016243
16244 // At this point LHS and RHS are equivalent to
16245 // LHS = VECTOR_SHUFFLE A, B, LMask
16246 // RHS = VECTOR_SHUFFLE A, B, RMask
16247 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000016248 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000016249 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000016250
Craig Topperf8363302011-12-02 08:18:41 +000016251 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000016252 if (LIdx < 0 || RIdx < 0 ||
16253 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
16254 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000016255 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000016256
Craig Topperf8363302011-12-02 08:18:41 +000016257 // Check that successive elements are being operated on. If not, this is
16258 // not a horizontal operation.
16259 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
16260 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000016261 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000016262 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000016263 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000016264 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000016265 }
16266
16267 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
16268 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
16269 return true;
16270}
16271
16272/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
16273static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
16274 const X86Subtarget *Subtarget) {
16275 EVT VT = N->getValueType(0);
16276 SDValue LHS = N->getOperand(0);
16277 SDValue RHS = N->getOperand(1);
16278
16279 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000016280 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000016281 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000016282 isHorizontalBinOp(LHS, RHS, true))
16283 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
16284 return SDValue();
16285}
16286
16287/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
16288static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
16289 const X86Subtarget *Subtarget) {
16290 EVT VT = N->getValueType(0);
16291 SDValue LHS = N->getOperand(0);
16292 SDValue RHS = N->getOperand(1);
16293
16294 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000016295 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000016296 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000016297 isHorizontalBinOp(LHS, RHS, false))
16298 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
16299 return SDValue();
16300}
16301
Chris Lattner6cf73262008-01-25 06:14:17 +000016302/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
16303/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000016304static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000016305 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
16306 // F[X]OR(0.0, x) -> x
16307 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000016308 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
16309 if (C->getValueAPF().isPosZero())
16310 return N->getOperand(1);
16311 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
16312 if (C->getValueAPF().isPosZero())
16313 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000016314 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000016315}
16316
Nadav Rotemd60cb112012-08-19 13:06:16 +000016317/// PerformFMinFMaxCombine - Do target-specific dag combines on X86ISD::FMIN and
16318/// X86ISD::FMAX nodes.
16319static SDValue PerformFMinFMaxCombine(SDNode *N, SelectionDAG &DAG) {
16320 assert(N->getOpcode() == X86ISD::FMIN || N->getOpcode() == X86ISD::FMAX);
16321
16322 // Only perform optimizations if UnsafeMath is used.
16323 if (!DAG.getTarget().Options.UnsafeFPMath)
16324 return SDValue();
16325
16326 // If we run in unsafe-math mode, then convert the FMAX and FMIN nodes
Craig Topper8365e9b2012-09-01 06:33:50 +000016327 // into FMINC and FMAXC, which are Commutative operations.
Nadav Rotemd60cb112012-08-19 13:06:16 +000016328 unsigned NewOp = 0;
16329 switch (N->getOpcode()) {
16330 default: llvm_unreachable("unknown opcode");
16331 case X86ISD::FMIN: NewOp = X86ISD::FMINC; break;
16332 case X86ISD::FMAX: NewOp = X86ISD::FMAXC; break;
16333 }
16334
16335 return DAG.getNode(NewOp, N->getDebugLoc(), N->getValueType(0),
16336 N->getOperand(0), N->getOperand(1));
16337}
16338
16339
Chris Lattneraf723b92008-01-25 05:46:26 +000016340/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000016341static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000016342 // FAND(0.0, x) -> 0.0
16343 // FAND(x, 0.0) -> 0.0
16344 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
16345 if (C->getValueAPF().isPosZero())
16346 return N->getOperand(0);
16347 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
16348 if (C->getValueAPF().isPosZero())
16349 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000016350 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000016351}
16352
Dan Gohmane5af2d32009-01-29 01:59:02 +000016353static SDValue PerformBTCombine(SDNode *N,
16354 SelectionDAG &DAG,
16355 TargetLowering::DAGCombinerInfo &DCI) {
16356 // BT ignores high bits in the bit index operand.
16357 SDValue Op1 = N->getOperand(1);
16358 if (Op1.hasOneUse()) {
16359 unsigned BitWidth = Op1.getValueSizeInBits();
16360 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
16361 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000016362 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
16363 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000016364 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000016365 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
16366 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
16367 DCI.CommitTargetLoweringOpt(TLO);
16368 }
16369 return SDValue();
16370}
Chris Lattner83e6c992006-10-04 06:57:07 +000016371
Eli Friedman7a5e5552009-06-07 06:52:44 +000016372static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
16373 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000016374 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000016375 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000016376 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000016377 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000016378 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000016379 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000016380 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000016381 }
16382 return SDValue();
16383}
16384
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016385static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
16386 TargetLowering::DAGCombinerInfo &DCI,
16387 const X86Subtarget *Subtarget) {
16388 if (!DCI.isBeforeLegalizeOps())
16389 return SDValue();
16390
Craig Topper3ef43cf2012-04-24 06:36:35 +000016391 if (!Subtarget->hasAVX())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000016392 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016393
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016394 EVT VT = N->getValueType(0);
16395 SDValue Op = N->getOperand(0);
16396 EVT OpVT = Op.getValueType();
16397 DebugLoc dl = N->getDebugLoc();
16398
Elena Demikhovskyf6020402012-02-08 08:37:26 +000016399 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
16400 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016401
Craig Topper3ef43cf2012-04-24 06:36:35 +000016402 if (Subtarget->hasAVX2())
Elena Demikhovsky1da58672012-04-22 09:39:03 +000016403 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, Op);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000016404
16405 // Optimize vectors in AVX mode
16406 // Sign extend v8i16 to v8i32 and
16407 // v4i32 to v4i64
16408 //
16409 // Divide input vector into two parts
16410 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
16411 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
16412 // concat the vectors to original VT
16413
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016414 unsigned NumElems = OpVT.getVectorNumElements();
Craig Toppercacafd42012-08-14 08:18:43 +000016415 SDValue Undef = DAG.getUNDEF(OpVT);
16416
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016417 SmallVector<int,8> ShufMask1(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000016418 for (unsigned i = 0; i != NumElems/2; ++i)
16419 ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016420
Craig Toppercacafd42012-08-14 08:18:43 +000016421 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, Undef, &ShufMask1[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016422
16423 SmallVector<int,8> ShufMask2(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000016424 for (unsigned i = 0; i != NumElems/2; ++i)
16425 ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016426
Craig Toppercacafd42012-08-14 08:18:43 +000016427 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, Undef, &ShufMask2[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016428
Craig Topper3ef43cf2012-04-24 06:36:35 +000016429 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000016430 VT.getVectorNumElements()/2);
16431
Craig Topper3ef43cf2012-04-24 06:36:35 +000016432 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016433 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
16434
16435 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
16436 }
16437 return SDValue();
16438}
16439
Michael Liaof6c24ee2012-08-10 14:39:24 +000016440static SDValue PerformFMACombine(SDNode *N, SelectionDAG &DAG,
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000016441 const X86Subtarget* Subtarget) {
16442 DebugLoc dl = N->getDebugLoc();
16443 EVT VT = N->getValueType(0);
16444
Craig Topperb1bdd7d2012-08-30 06:56:15 +000016445 // Let legalize expand this if it isn't a legal type yet.
16446 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
16447 return SDValue();
16448
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000016449 EVT ScalarVT = VT.getScalarType();
Craig Topperbf404372012-08-31 15:40:30 +000016450 if ((ScalarVT != MVT::f32 && ScalarVT != MVT::f64) ||
16451 (!Subtarget->hasFMA() && !Subtarget->hasFMA4()))
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000016452 return SDValue();
16453
16454 SDValue A = N->getOperand(0);
16455 SDValue B = N->getOperand(1);
16456 SDValue C = N->getOperand(2);
16457
16458 bool NegA = (A.getOpcode() == ISD::FNEG);
16459 bool NegB = (B.getOpcode() == ISD::FNEG);
16460 bool NegC = (C.getOpcode() == ISD::FNEG);
16461
Michael Liaof6c24ee2012-08-10 14:39:24 +000016462 // Negative multiplication when NegA xor NegB
16463 bool NegMul = (NegA != NegB);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000016464 if (NegA)
16465 A = A.getOperand(0);
16466 if (NegB)
16467 B = B.getOperand(0);
16468 if (NegC)
16469 C = C.getOperand(0);
16470
16471 unsigned Opcode;
16472 if (!NegMul)
Craig Topperbf404372012-08-31 15:40:30 +000016473 Opcode = (!NegC) ? X86ISD::FMADD : X86ISD::FMSUB;
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000016474 else
Craig Topperbf404372012-08-31 15:40:30 +000016475 Opcode = (!NegC) ? X86ISD::FNMADD : X86ISD::FNMSUB;
16476
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000016477 return DAG.getNode(Opcode, dl, VT, A, B, C);
16478}
16479
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016480static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000016481 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016482 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000016483 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
16484 // (and (i32 x86isd::setcc_carry), 1)
16485 // This eliminates the zext. This transformation is necessary because
16486 // ISD::SETCC is always legalized to i8.
16487 DebugLoc dl = N->getDebugLoc();
16488 SDValue N0 = N->getOperand(0);
16489 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016490 EVT OpVT = N0.getValueType();
16491
Evan Cheng2e489c42009-12-16 00:53:11 +000016492 if (N0.getOpcode() == ISD::AND &&
16493 N0.hasOneUse() &&
16494 N0.getOperand(0).hasOneUse()) {
16495 SDValue N00 = N0.getOperand(0);
16496 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
16497 return SDValue();
16498 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
16499 if (!C || C->getZExtValue() != 1)
16500 return SDValue();
16501 return DAG.getNode(ISD::AND, dl, VT,
16502 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
16503 N00.getOperand(0), N00.getOperand(1)),
16504 DAG.getConstant(1, VT));
16505 }
Craig Topperd0cf5652012-04-21 18:13:35 +000016506
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016507 // Optimize vectors in AVX mode:
16508 //
16509 // v8i16 -> v8i32
16510 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
16511 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
16512 // Concat upper and lower parts.
16513 //
16514 // v4i32 -> v4i64
16515 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
16516 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
16517 // Concat upper and lower parts.
16518 //
Craig Topperc16f8512012-04-25 06:39:39 +000016519 if (!DCI.isBeforeLegalizeOps())
16520 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016521
Craig Topperc16f8512012-04-25 06:39:39 +000016522 if (!Subtarget->hasAVX())
16523 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016524
Craig Topperc16f8512012-04-25 06:39:39 +000016525 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
16526 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
Elena Demikhovsky1da58672012-04-22 09:39:03 +000016527
Craig Topperc16f8512012-04-25 06:39:39 +000016528 if (Subtarget->hasAVX2())
16529 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, N0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016530
Craig Topperc16f8512012-04-25 06:39:39 +000016531 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
16532 SDValue OpLo = getUnpackl(DAG, dl, OpVT, N0, ZeroVec);
16533 SDValue OpHi = getUnpackh(DAG, dl, OpVT, N0, ZeroVec);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016534
Craig Topperc16f8512012-04-25 06:39:39 +000016535 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
16536 VT.getVectorNumElements()/2);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016537
Craig Topperc16f8512012-04-25 06:39:39 +000016538 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
16539 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
16540
16541 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016542 }
16543
Evan Cheng2e489c42009-12-16 00:53:11 +000016544 return SDValue();
16545}
16546
Chad Rosiera73b6fc2012-04-27 22:33:25 +000016547// Optimize x == -y --> x+y == 0
16548// x != -y --> x+y != 0
16549static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
16550 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
16551 SDValue LHS = N->getOperand(0);
Chad Rosiera20e1e72012-08-01 18:39:17 +000016552 SDValue RHS = N->getOperand(1);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000016553
16554 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
16555 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
16556 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
16557 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
16558 LHS.getValueType(), RHS, LHS.getOperand(1));
16559 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
16560 addV, DAG.getConstant(0, addV.getValueType()), CC);
16561 }
16562 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
16563 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
16564 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
16565 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
16566 RHS.getValueType(), LHS, RHS.getOperand(1));
16567 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
16568 addV, DAG.getConstant(0, addV.getValueType()), CC);
16569 }
16570 return SDValue();
16571}
16572
Shuxin Yanga5526a92012-10-31 23:11:48 +000016573// Helper function of PerformSETCCCombine. It is to materialize "setb reg"
16574// as "sbb reg,reg", since it can be extended without zext and produces
16575// an all-ones bit which is more useful than 0/1 in some cases.
16576static SDValue MaterializeSETB(DebugLoc DL, SDValue EFLAGS, SelectionDAG &DAG) {
16577 return DAG.getNode(ISD::AND, DL, MVT::i8,
16578 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
16579 DAG.getConstant(X86::COND_B, MVT::i8), EFLAGS),
16580 DAG.getConstant(1, MVT::i8));
16581}
16582
Chris Lattnerc19d1c32010-12-19 22:08:31 +000016583// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016584static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG,
16585 TargetLowering::DAGCombinerInfo &DCI,
16586 const X86Subtarget *Subtarget) {
Chris Lattnerc19d1c32010-12-19 22:08:31 +000016587 DebugLoc DL = N->getDebugLoc();
Michael Liao2a33cec2012-08-10 19:58:13 +000016588 X86::CondCode CC = X86::CondCode(N->getConstantOperandVal(0));
16589 SDValue EFLAGS = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016590
Shuxin Yanga5526a92012-10-31 23:11:48 +000016591 if (CC == X86::COND_A) {
16592 // Try to convert COND_A into COND_B in an attempt to facilitate
16593 // materializing "setb reg".
16594 //
16595 // Do not flip "e > c", where "c" is a constant, because Cmp instruction
16596 // cannot take an immediate as its first operand.
16597 //
16598 if (EFLAGS.getOpcode() == X86ISD::SUB && EFLAGS.hasOneUse() &&
16599 EFLAGS.getValueType().isInteger() &&
16600 !isa<ConstantSDNode>(EFLAGS.getOperand(1))) {
16601 SDValue NewSub = DAG.getNode(X86ISD::SUB, EFLAGS.getDebugLoc(),
16602 EFLAGS.getNode()->getVTList(),
16603 EFLAGS.getOperand(1), EFLAGS.getOperand(0));
16604 SDValue NewEFLAGS = SDValue(NewSub.getNode(), EFLAGS.getResNo());
16605 return MaterializeSETB(DL, NewEFLAGS, DAG);
16606 }
16607 }
16608
Chris Lattnerc19d1c32010-12-19 22:08:31 +000016609 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
16610 // a zext and produces an all-ones bit which is more useful than 0/1 in some
16611 // cases.
Michael Liao2a33cec2012-08-10 19:58:13 +000016612 if (CC == X86::COND_B)
Shuxin Yanga5526a92012-10-31 23:11:48 +000016613 return MaterializeSETB(DL, EFLAGS, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016614
Michael Liao2a33cec2012-08-10 19:58:13 +000016615 SDValue Flags;
16616
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016617 Flags = checkBoolTestSetCCCombine(EFLAGS, CC);
16618 if (Flags.getNode()) {
16619 SDValue Cond = DAG.getConstant(CC, MVT::i8);
16620 return DAG.getNode(X86ISD::SETCC, DL, N->getVTList(), Cond, Flags);
16621 }
16622
Michael Liao2a33cec2012-08-10 19:58:13 +000016623 return SDValue();
16624}
16625
16626// Optimize branch condition evaluation.
16627//
16628static SDValue PerformBrCondCombine(SDNode *N, SelectionDAG &DAG,
16629 TargetLowering::DAGCombinerInfo &DCI,
16630 const X86Subtarget *Subtarget) {
16631 DebugLoc DL = N->getDebugLoc();
16632 SDValue Chain = N->getOperand(0);
16633 SDValue Dest = N->getOperand(1);
16634 SDValue EFLAGS = N->getOperand(3);
16635 X86::CondCode CC = X86::CondCode(N->getConstantOperandVal(2));
16636
16637 SDValue Flags;
16638
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016639 Flags = checkBoolTestSetCCCombine(EFLAGS, CC);
16640 if (Flags.getNode()) {
16641 SDValue Cond = DAG.getConstant(CC, MVT::i8);
16642 return DAG.getNode(X86ISD::BRCOND, DL, N->getVTList(), Chain, Dest, Cond,
16643 Flags);
16644 }
16645
Chris Lattnerc19d1c32010-12-19 22:08:31 +000016646 return SDValue();
16647}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016648
Benjamin Kramer1396c402011-06-18 11:09:41 +000016649static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
16650 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000016651 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000016652 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000016653
16654 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000016655 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000016656 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000016657 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000016658 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
16659 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
16660 }
16661
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000016662 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
16663 // a 32-bit target where SSE doesn't support i64->FP operations.
16664 if (Op0.getOpcode() == ISD::LOAD) {
16665 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
16666 EVT VT = Ld->getValueType(0);
16667 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
16668 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
16669 !XTLI->getSubtarget()->is64Bit() &&
16670 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000016671 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
16672 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000016673 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
16674 return FILDChain;
16675 }
16676 }
16677 return SDValue();
16678}
16679
Chris Lattner23a01992010-12-20 01:37:09 +000016680// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
16681static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
16682 X86TargetLowering::DAGCombinerInfo &DCI) {
16683 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
16684 // the result is either zero or one (depending on the input carry bit).
16685 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
16686 if (X86::isZeroNode(N->getOperand(0)) &&
16687 X86::isZeroNode(N->getOperand(1)) &&
16688 // We don't have a good way to replace an EFLAGS use, so only do this when
16689 // dead right now.
16690 SDValue(N, 1).use_empty()) {
16691 DebugLoc DL = N->getDebugLoc();
16692 EVT VT = N->getValueType(0);
16693 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
16694 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
16695 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
16696 DAG.getConstant(X86::COND_B,MVT::i8),
16697 N->getOperand(2)),
16698 DAG.getConstant(1, VT));
16699 return DCI.CombineTo(N, Res1, CarryOut);
16700 }
16701
16702 return SDValue();
16703}
16704
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000016705// fold (add Y, (sete X, 0)) -> adc 0, Y
16706// (add Y, (setne X, 0)) -> sbb -1, Y
16707// (sub (sete X, 0), Y) -> sbb 0, Y
16708// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000016709static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000016710 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016711
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000016712 // Look through ZExts.
16713 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
16714 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
16715 return SDValue();
16716
16717 SDValue SetCC = Ext.getOperand(0);
16718 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
16719 return SDValue();
16720
16721 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
16722 if (CC != X86::COND_E && CC != X86::COND_NE)
16723 return SDValue();
16724
16725 SDValue Cmp = SetCC.getOperand(1);
16726 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000016727 !X86::isZeroNode(Cmp.getOperand(1)) ||
16728 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000016729 return SDValue();
16730
16731 SDValue CmpOp0 = Cmp.getOperand(0);
16732 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
16733 DAG.getConstant(1, CmpOp0.getValueType()));
16734
16735 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
16736 if (CC == X86::COND_NE)
16737 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
16738 DL, OtherVal.getValueType(), OtherVal,
16739 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
16740 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
16741 DL, OtherVal.getValueType(), OtherVal,
16742 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
16743}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000016744
Craig Topper54f952a2011-11-19 09:02:40 +000016745/// PerformADDCombine - Do target-specific dag combines on integer adds.
16746static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
16747 const X86Subtarget *Subtarget) {
16748 EVT VT = N->getValueType(0);
16749 SDValue Op0 = N->getOperand(0);
16750 SDValue Op1 = N->getOperand(1);
16751
16752 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000016753 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000016754 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000016755 isHorizontalBinOp(Op0, Op1, true))
16756 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
16757
16758 return OptimizeConditionalInDecrement(N, DAG);
16759}
16760
16761static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
16762 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000016763 SDValue Op0 = N->getOperand(0);
16764 SDValue Op1 = N->getOperand(1);
16765
16766 // X86 can't encode an immediate LHS of a sub. See if we can push the
16767 // negation into a preceding instruction.
16768 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000016769 // If the RHS of the sub is a XOR with one use and a constant, invert the
16770 // immediate. Then add one to the LHS of the sub so we can turn
16771 // X-Y -> X+~Y+1, saving one register.
16772 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
16773 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000016774 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000016775 EVT VT = Op0.getValueType();
16776 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
16777 Op1.getOperand(0),
16778 DAG.getConstant(~XorC, VT));
16779 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000016780 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000016781 }
16782 }
16783
Craig Topper54f952a2011-11-19 09:02:40 +000016784 // Try to synthesize horizontal adds from adds of shuffles.
16785 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000016786 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000016787 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
16788 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000016789 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
16790
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000016791 return OptimizeConditionalInDecrement(N, DAG);
16792}
16793
Michael Liaod9d09602012-10-23 17:34:00 +000016794/// performVZEXTCombine - Performs build vector combines
16795static SDValue performVZEXTCombine(SDNode *N, SelectionDAG &DAG,
16796 TargetLowering::DAGCombinerInfo &DCI,
16797 const X86Subtarget *Subtarget) {
16798 // (vzext (bitcast (vzext (x)) -> (vzext x)
16799 SDValue In = N->getOperand(0);
16800 while (In.getOpcode() == ISD::BITCAST)
16801 In = In.getOperand(0);
16802
16803 if (In.getOpcode() != X86ISD::VZEXT)
16804 return SDValue();
16805
16806 return DAG.getNode(X86ISD::VZEXT, N->getDebugLoc(), N->getValueType(0), In.getOperand(0));
16807}
16808
Dan Gohman475871a2008-07-27 21:46:04 +000016809SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000016810 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000016811 SelectionDAG &DAG = DCI.DAG;
16812 switch (N->getOpcode()) {
16813 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000016814 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000016815 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000016816 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000016817 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016818 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI, Subtarget);
Craig Topper54f952a2011-11-19 09:02:40 +000016819 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
16820 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000016821 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000016822 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000016823 case ISD::SHL:
16824 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000016825 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000016826 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000016827 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000016828 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000016829 case ISD::LOAD: return PerformLOADCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000016830 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000016831 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000016832 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
16833 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000016834 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000016835 case X86ISD::FOR: return PerformFORCombine(N, DAG);
Nadav Rotemd60cb112012-08-19 13:06:16 +000016836 case X86ISD::FMIN:
16837 case X86ISD::FMAX: return PerformFMinFMaxCombine(N, DAG);
Chris Lattneraf723b92008-01-25 05:46:26 +000016838 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000016839 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000016840 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000016841 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000016842 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016843 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Craig Topper55b24052012-09-11 06:15:32 +000016844 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG,DCI,Subtarget);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000016845 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016846 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Michael Liao2a33cec2012-08-10 19:58:13 +000016847 case X86ISD::BRCOND: return PerformBrCondCombine(N, DAG, DCI, Subtarget);
Michael Liaod9d09602012-10-23 17:34:00 +000016848 case X86ISD::VZEXT: return performVZEXTCombine(N, DAG, DCI, Subtarget);
Craig Topperb3982da2011-12-31 23:50:21 +000016849 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000016850 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000016851 case X86ISD::UNPCKH:
16852 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000016853 case X86ISD::MOVHLPS:
16854 case X86ISD::MOVLHPS:
16855 case X86ISD::PSHUFD:
16856 case X86ISD::PSHUFHW:
16857 case X86ISD::PSHUFLW:
16858 case X86ISD::MOVSS:
16859 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000016860 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000016861 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000016862 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000016863 case ISD::FMA: return PerformFMACombine(N, DAG, Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000016864 }
16865
Dan Gohman475871a2008-07-27 21:46:04 +000016866 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000016867}
16868
Evan Chenge5b51ac2010-04-17 06:13:15 +000016869/// isTypeDesirableForOp - Return true if the target has native support for
16870/// the specified value type and it is 'desirable' to use the type for the
16871/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
16872/// instruction encodings are longer and some i16 instructions are slow.
16873bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
16874 if (!isTypeLegal(VT))
16875 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000016876 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000016877 return true;
16878
16879 switch (Opc) {
16880 default:
16881 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000016882 case ISD::LOAD:
16883 case ISD::SIGN_EXTEND:
16884 case ISD::ZERO_EXTEND:
16885 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000016886 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000016887 case ISD::SRL:
16888 case ISD::SUB:
16889 case ISD::ADD:
16890 case ISD::MUL:
16891 case ISD::AND:
16892 case ISD::OR:
16893 case ISD::XOR:
16894 return false;
16895 }
16896}
16897
16898/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000016899/// beneficial for dag combiner to promote the specified node. If true, it
16900/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000016901bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000016902 EVT VT = Op.getValueType();
16903 if (VT != MVT::i16)
16904 return false;
16905
Evan Cheng4c26e932010-04-19 19:29:22 +000016906 bool Promote = false;
16907 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000016908 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000016909 default: break;
16910 case ISD::LOAD: {
16911 LoadSDNode *LD = cast<LoadSDNode>(Op);
16912 // If the non-extending load has a single use and it's not live out, then it
16913 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000016914 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
16915 Op.hasOneUse()*/) {
16916 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
16917 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
16918 // The only case where we'd want to promote LOAD (rather then it being
16919 // promoted as an operand is when it's only use is liveout.
16920 if (UI->getOpcode() != ISD::CopyToReg)
16921 return false;
16922 }
16923 }
Evan Cheng4c26e932010-04-19 19:29:22 +000016924 Promote = true;
16925 break;
16926 }
16927 case ISD::SIGN_EXTEND:
16928 case ISD::ZERO_EXTEND:
16929 case ISD::ANY_EXTEND:
16930 Promote = true;
16931 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000016932 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000016933 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000016934 SDValue N0 = Op.getOperand(0);
16935 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000016936 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000016937 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000016938 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000016939 break;
16940 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000016941 case ISD::ADD:
16942 case ISD::MUL:
16943 case ISD::AND:
16944 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000016945 case ISD::XOR:
16946 Commute = true;
16947 // fallthrough
16948 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000016949 SDValue N0 = Op.getOperand(0);
16950 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000016951 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000016952 return false;
16953 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000016954 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000016955 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000016956 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000016957 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000016958 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000016959 }
16960 }
16961
16962 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000016963 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000016964}
16965
Evan Cheng60c07e12006-07-05 22:17:51 +000016966//===----------------------------------------------------------------------===//
16967// X86 Inline Assembly Support
16968//===----------------------------------------------------------------------===//
16969
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000016970namespace {
16971 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000016972 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000016973 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000016974
Benjamin Kramer0581ed72011-12-18 20:51:31 +000016975 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000016976 StringRef piece(*args[i]);
16977 if (!s.startswith(piece)) // Check if the piece matches.
16978 return false;
16979
16980 s = s.substr(piece.size());
16981 StringRef::size_type pos = s.find_first_not_of(" \t");
16982 if (pos == 0) // We matched a prefix.
16983 return false;
16984
16985 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000016986 }
16987
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000016988 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000016989 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000016990 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000016991}
16992
Chris Lattnerb8105652009-07-20 17:51:36 +000016993bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
16994 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000016995
16996 std::string AsmStr = IA->getAsmString();
16997
Benjamin Kramere6cddb72011-12-17 14:36:05 +000016998 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
16999 if (!Ty || Ty->getBitWidth() % 16 != 0)
17000 return false;
17001
Chris Lattnerb8105652009-07-20 17:51:36 +000017002 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000017003 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000017004 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000017005
17006 switch (AsmPieces.size()) {
17007 default: return false;
17008 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000017009 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017010 // we will turn this bswap into something that will be lowered to logical
17011 // ops instead of emitting the bswap asm. For now, we don't support 486 or
17012 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000017013 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017014 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
17015 matchAsm(AsmPieces[0], "bswapl", "$0") ||
17016 matchAsm(AsmPieces[0], "bswapq", "$0") ||
17017 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
17018 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
17019 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000017020 // No need to check constraints, nothing other than the equivalent of
17021 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000017022 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000017023 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017024
Chris Lattnerb8105652009-07-20 17:51:36 +000017025 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000017026 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017027 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017028 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
17029 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000017030 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000017031 const std::string &ConstraintsStr = IA->getConstraintString();
17032 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000017033 std::sort(AsmPieces.begin(), AsmPieces.end());
17034 if (AsmPieces.size() == 4 &&
17035 AsmPieces[0] == "~{cc}" &&
17036 AsmPieces[1] == "~{dirflag}" &&
17037 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017038 AsmPieces[3] == "~{fpsr}")
17039 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000017040 }
17041 break;
17042 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000017043 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017044 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017045 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
17046 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
17047 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017048 AsmPieces.clear();
17049 const std::string &ConstraintsStr = IA->getConstraintString();
17050 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
17051 std::sort(AsmPieces.begin(), AsmPieces.end());
17052 if (AsmPieces.size() == 4 &&
17053 AsmPieces[0] == "~{cc}" &&
17054 AsmPieces[1] == "~{dirflag}" &&
17055 AsmPieces[2] == "~{flags}" &&
17056 AsmPieces[3] == "~{fpsr}")
17057 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000017058 }
Evan Cheng55d42002011-01-08 01:24:27 +000017059
17060 if (CI->getType()->isIntegerTy(64)) {
17061 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
17062 if (Constraints.size() >= 2 &&
17063 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
17064 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
17065 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017066 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
17067 matchAsm(AsmPieces[1], "bswap", "%edx") &&
17068 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017069 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000017070 }
17071 }
17072 break;
17073 }
17074 return false;
17075}
17076
17077
17078
Chris Lattnerf4dff842006-07-11 02:54:03 +000017079/// getConstraintType - Given a constraint letter, return the type of
17080/// constraint it is for this target.
17081X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000017082X86TargetLowering::getConstraintType(const std::string &Constraint) const {
17083 if (Constraint.size() == 1) {
17084 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000017085 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000017086 case 'q':
17087 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000017088 case 'f':
17089 case 't':
17090 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000017091 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000017092 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000017093 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000017094 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000017095 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000017096 case 'a':
17097 case 'b':
17098 case 'c':
17099 case 'd':
17100 case 'S':
17101 case 'D':
17102 case 'A':
17103 return C_Register;
17104 case 'I':
17105 case 'J':
17106 case 'K':
17107 case 'L':
17108 case 'M':
17109 case 'N':
17110 case 'G':
17111 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000017112 case 'e':
17113 case 'Z':
17114 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000017115 default:
17116 break;
17117 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000017118 }
Chris Lattner4234f572007-03-25 02:14:49 +000017119 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000017120}
17121
John Thompson44ab89e2010-10-29 17:29:13 +000017122/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000017123/// This object must already have been set up with the operand type
17124/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000017125TargetLowering::ConstraintWeight
17126 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000017127 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000017128 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000017129 Value *CallOperandVal = info.CallOperandVal;
17130 // If we don't have a value, we can't do a match,
17131 // but allow it at the lowest weight.
17132 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000017133 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000017134 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000017135 // Look at the constraint type.
17136 switch (*constraint) {
17137 default:
John Thompson44ab89e2010-10-29 17:29:13 +000017138 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
17139 case 'R':
17140 case 'q':
17141 case 'Q':
17142 case 'a':
17143 case 'b':
17144 case 'c':
17145 case 'd':
17146 case 'S':
17147 case 'D':
17148 case 'A':
17149 if (CallOperandVal->getType()->isIntegerTy())
17150 weight = CW_SpecificReg;
17151 break;
17152 case 'f':
17153 case 't':
17154 case 'u':
17155 if (type->isFloatingPointTy())
17156 weight = CW_SpecificReg;
17157 break;
17158 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000017159 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000017160 weight = CW_SpecificReg;
17161 break;
17162 case 'x':
17163 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000017164 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000017165 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000017166 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000017167 break;
17168 case 'I':
17169 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
17170 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000017171 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000017172 }
17173 break;
John Thompson44ab89e2010-10-29 17:29:13 +000017174 case 'J':
17175 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
17176 if (C->getZExtValue() <= 63)
17177 weight = CW_Constant;
17178 }
17179 break;
17180 case 'K':
17181 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
17182 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
17183 weight = CW_Constant;
17184 }
17185 break;
17186 case 'L':
17187 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
17188 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
17189 weight = CW_Constant;
17190 }
17191 break;
17192 case 'M':
17193 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
17194 if (C->getZExtValue() <= 3)
17195 weight = CW_Constant;
17196 }
17197 break;
17198 case 'N':
17199 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
17200 if (C->getZExtValue() <= 0xff)
17201 weight = CW_Constant;
17202 }
17203 break;
17204 case 'G':
17205 case 'C':
17206 if (dyn_cast<ConstantFP>(CallOperandVal)) {
17207 weight = CW_Constant;
17208 }
17209 break;
17210 case 'e':
17211 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
17212 if ((C->getSExtValue() >= -0x80000000LL) &&
17213 (C->getSExtValue() <= 0x7fffffffLL))
17214 weight = CW_Constant;
17215 }
17216 break;
17217 case 'Z':
17218 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
17219 if (C->getZExtValue() <= 0xffffffff)
17220 weight = CW_Constant;
17221 }
17222 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000017223 }
17224 return weight;
17225}
17226
Dale Johannesenba2a0b92008-01-29 02:21:21 +000017227/// LowerXConstraint - try to replace an X constraint, which matches anything,
17228/// with another that has more specific requirements based on the type of the
17229/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000017230const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000017231LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000017232 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
17233 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000017234 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000017235 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000017236 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000017237 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000017238 return "x";
17239 }
Scott Michelfdc40a02009-02-17 22:15:04 +000017240
Chris Lattner5e764232008-04-26 23:02:14 +000017241 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000017242}
17243
Chris Lattner48884cd2007-08-25 00:47:38 +000017244/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
17245/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000017246void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000017247 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000017248 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000017249 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000017250 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000017251
Eric Christopher100c8332011-06-02 23:16:42 +000017252 // Only support length 1 constraints for now.
17253 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000017254
Eric Christopher100c8332011-06-02 23:16:42 +000017255 char ConstraintLetter = Constraint[0];
17256 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000017257 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000017258 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000017259 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000017260 if (C->getZExtValue() <= 31) {
17261 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000017262 break;
17263 }
Devang Patel84f7fd22007-03-17 00:13:28 +000017264 }
Chris Lattner48884cd2007-08-25 00:47:38 +000017265 return;
Evan Cheng364091e2008-09-22 23:57:37 +000017266 case 'J':
17267 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000017268 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000017269 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
17270 break;
17271 }
17272 }
17273 return;
17274 case 'K':
17275 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Jakub Staszakdccd7f92012-11-06 23:52:19 +000017276 if (isInt<8>(C->getSExtValue())) {
Evan Cheng364091e2008-09-22 23:57:37 +000017277 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
17278 break;
17279 }
17280 }
17281 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000017282 case 'N':
17283 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000017284 if (C->getZExtValue() <= 255) {
17285 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000017286 break;
17287 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000017288 }
Chris Lattner48884cd2007-08-25 00:47:38 +000017289 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000017290 case 'e': {
17291 // 32-bit signed value
17292 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000017293 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
17294 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000017295 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000017296 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000017297 break;
17298 }
17299 // FIXME gcc accepts some relocatable values here too, but only in certain
17300 // memory models; it's complicated.
17301 }
17302 return;
17303 }
17304 case 'Z': {
17305 // 32-bit unsigned value
17306 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000017307 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
17308 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000017309 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
17310 break;
17311 }
17312 }
17313 // FIXME gcc accepts some relocatable values here too, but only in certain
17314 // memory models; it's complicated.
17315 return;
17316 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000017317 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000017318 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000017319 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000017320 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000017321 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000017322 break;
17323 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000017324
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000017325 // In any sort of PIC mode addresses need to be computed at runtime by
17326 // adding in a register or some sort of table lookup. These can't
17327 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000017328 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000017329 return;
17330
Chris Lattnerdc43a882007-05-03 16:52:29 +000017331 // If we are in non-pic codegen mode, we allow the address of a global (with
17332 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000017333 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000017334 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000017335
Chris Lattner49921962009-05-08 18:23:14 +000017336 // Match either (GA), (GA+C), (GA+C1+C2), etc.
17337 while (1) {
17338 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
17339 Offset += GA->getOffset();
17340 break;
17341 } else if (Op.getOpcode() == ISD::ADD) {
17342 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
17343 Offset += C->getZExtValue();
17344 Op = Op.getOperand(0);
17345 continue;
17346 }
17347 } else if (Op.getOpcode() == ISD::SUB) {
17348 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
17349 Offset += -C->getZExtValue();
17350 Op = Op.getOperand(0);
17351 continue;
17352 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000017353 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000017354
Chris Lattner49921962009-05-08 18:23:14 +000017355 // Otherwise, this isn't something we can handle, reject it.
17356 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000017357 }
Eric Christopherfd179292009-08-27 18:07:15 +000017358
Dan Gohman46510a72010-04-15 01:51:59 +000017359 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000017360 // If we require an extra load to get this address, as in PIC mode, we
17361 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000017362 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
17363 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000017364 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000017365
Devang Patel0d881da2010-07-06 22:08:15 +000017366 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
17367 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000017368 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000017369 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000017370 }
Scott Michelfdc40a02009-02-17 22:15:04 +000017371
Gabor Greifba36cb52008-08-28 21:40:38 +000017372 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000017373 Ops.push_back(Result);
17374 return;
17375 }
Dale Johannesen1784d162010-06-25 21:55:36 +000017376 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000017377}
17378
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000017379std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000017380X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000017381 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000017382 // First, see if this is a constraint that directly corresponds to an LLVM
17383 // register class.
17384 if (Constraint.size() == 1) {
17385 // GCC Constraint Letters
17386 switch (Constraint[0]) {
17387 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000017388 // TODO: Slight differences here in allocation order and leaving
17389 // RIP in the class. Do they matter any more here than they do
17390 // in the normal allocation?
17391 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
17392 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000017393 if (VT == MVT::i32 || VT == MVT::f32)
17394 return std::make_pair(0U, &X86::GR32RegClass);
17395 if (VT == MVT::i16)
17396 return std::make_pair(0U, &X86::GR16RegClass);
17397 if (VT == MVT::i8 || VT == MVT::i1)
17398 return std::make_pair(0U, &X86::GR8RegClass);
17399 if (VT == MVT::i64 || VT == MVT::f64)
17400 return std::make_pair(0U, &X86::GR64RegClass);
17401 break;
Eric Christopherd176af82011-06-29 17:23:50 +000017402 }
17403 // 32-bit fallthrough
17404 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000017405 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000017406 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
17407 if (VT == MVT::i16)
17408 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
17409 if (VT == MVT::i8 || VT == MVT::i1)
17410 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
17411 if (VT == MVT::i64)
17412 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000017413 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000017414 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000017415 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000017416 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000017417 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000017418 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000017419 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000017420 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000017421 return std::make_pair(0U, &X86::GR32RegClass);
17422 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000017423 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000017424 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000017425 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000017426 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000017427 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000017428 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000017429 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
17430 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000017431 case 'f': // FP Stack registers.
17432 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
17433 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000017434 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000017435 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000017436 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000017437 return std::make_pair(0U, &X86::RFP64RegClass);
17438 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000017439 case 'y': // MMX_REGS if MMX allowed.
17440 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000017441 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000017442 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000017443 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000017444 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000017445 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000017446 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000017447
Owen Anderson825b72b2009-08-11 20:47:22 +000017448 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000017449 default: break;
17450 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000017451 case MVT::f32:
17452 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000017453 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000017454 case MVT::f64:
17455 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000017456 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000017457 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000017458 case MVT::v16i8:
17459 case MVT::v8i16:
17460 case MVT::v4i32:
17461 case MVT::v2i64:
17462 case MVT::v4f32:
17463 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000017464 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000017465 // AVX types.
17466 case MVT::v32i8:
17467 case MVT::v16i16:
17468 case MVT::v8i32:
17469 case MVT::v4i64:
17470 case MVT::v8f32:
17471 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000017472 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000017473 }
Chris Lattnerad043e82007-04-09 05:11:28 +000017474 break;
17475 }
17476 }
Scott Michelfdc40a02009-02-17 22:15:04 +000017477
Chris Lattnerf76d1802006-07-31 23:26:50 +000017478 // Use the default implementation in TargetLowering to convert the register
17479 // constraint into a member of a register class.
17480 std::pair<unsigned, const TargetRegisterClass*> Res;
17481 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000017482
17483 // Not found as a standard register?
17484 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000017485 // Map st(0) -> st(7) -> ST0
17486 if (Constraint.size() == 7 && Constraint[0] == '{' &&
17487 tolower(Constraint[1]) == 's' &&
17488 tolower(Constraint[2]) == 't' &&
17489 Constraint[3] == '(' &&
17490 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
17491 Constraint[5] == ')' &&
17492 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000017493
Chris Lattner56d77c72009-09-13 22:41:48 +000017494 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000017495 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000017496 return Res;
17497 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000017498
Chris Lattner56d77c72009-09-13 22:41:48 +000017499 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000017500 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000017501 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000017502 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000017503 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000017504 }
Chris Lattner56d77c72009-09-13 22:41:48 +000017505
17506 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000017507 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000017508 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000017509 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000017510 return Res;
17511 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000017512
Dale Johannesen330169f2008-11-13 21:52:36 +000017513 // 'A' means EAX + EDX.
17514 if (Constraint == "A") {
17515 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000017516 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000017517 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000017518 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000017519 return Res;
17520 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000017521
Chris Lattnerf76d1802006-07-31 23:26:50 +000017522 // Otherwise, check to see if this is a register class of the wrong value
17523 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
17524 // turn into {ax},{dx}.
17525 if (Res.second->hasType(VT))
17526 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000017527
Chris Lattnerf76d1802006-07-31 23:26:50 +000017528 // All of the single-register GCC register classes map their values onto
17529 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
17530 // really want an 8-bit or 32-bit register, map to the appropriate register
17531 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000017532 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000017533 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000017534 unsigned DestReg = 0;
17535 switch (Res.first) {
17536 default: break;
17537 case X86::AX: DestReg = X86::AL; break;
17538 case X86::DX: DestReg = X86::DL; break;
17539 case X86::CX: DestReg = X86::CL; break;
17540 case X86::BX: DestReg = X86::BL; break;
17541 }
17542 if (DestReg) {
17543 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000017544 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000017545 }
Owen Anderson825b72b2009-08-11 20:47:22 +000017546 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000017547 unsigned DestReg = 0;
17548 switch (Res.first) {
17549 default: break;
17550 case X86::AX: DestReg = X86::EAX; break;
17551 case X86::DX: DestReg = X86::EDX; break;
17552 case X86::CX: DestReg = X86::ECX; break;
17553 case X86::BX: DestReg = X86::EBX; break;
17554 case X86::SI: DestReg = X86::ESI; break;
17555 case X86::DI: DestReg = X86::EDI; break;
17556 case X86::BP: DestReg = X86::EBP; break;
17557 case X86::SP: DestReg = X86::ESP; break;
17558 }
17559 if (DestReg) {
17560 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000017561 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000017562 }
Owen Anderson825b72b2009-08-11 20:47:22 +000017563 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000017564 unsigned DestReg = 0;
17565 switch (Res.first) {
17566 default: break;
17567 case X86::AX: DestReg = X86::RAX; break;
17568 case X86::DX: DestReg = X86::RDX; break;
17569 case X86::CX: DestReg = X86::RCX; break;
17570 case X86::BX: DestReg = X86::RBX; break;
17571 case X86::SI: DestReg = X86::RSI; break;
17572 case X86::DI: DestReg = X86::RDI; break;
17573 case X86::BP: DestReg = X86::RBP; break;
17574 case X86::SP: DestReg = X86::RSP; break;
17575 }
17576 if (DestReg) {
17577 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000017578 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000017579 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000017580 }
Craig Topperc9099502012-04-20 06:31:50 +000017581 } else if (Res.second == &X86::FR32RegClass ||
17582 Res.second == &X86::FR64RegClass ||
17583 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000017584 // Handle references to XMM physical registers that got mapped into the
17585 // wrong class. This can happen with constraints like {xmm0} where the
17586 // target independent register mapper will just pick the first match it can
17587 // find, ignoring the required type.
Eli Friedman52d418d2012-06-25 23:42:33 +000017588
17589 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +000017590 Res.second = &X86::FR32RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000017591 else if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +000017592 Res.second = &X86::FR64RegClass;
17593 else if (X86::VR128RegClass.hasType(VT))
17594 Res.second = &X86::VR128RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000017595 else if (X86::VR256RegClass.hasType(VT))
17596 Res.second = &X86::VR256RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000017597 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000017598
Chris Lattnerf76d1802006-07-31 23:26:50 +000017599 return Res;
17600}
Nadav Rotemb4b04c32012-11-03 00:39:56 +000017601
Nadav Roteme6237022012-11-05 19:32:46 +000017602//===----------------------------------------------------------------------===//
17603//
17604// X86 cost model.
17605//
17606//===----------------------------------------------------------------------===//
17607
17608struct X86CostTblEntry {
17609 int ISD;
17610 MVT Type;
17611 unsigned Cost;
17612};
17613
Nadav Rotemd8eae8b2012-11-06 23:36:00 +000017614static int
17615FindInTable(const X86CostTblEntry *Tbl, unsigned len, int ISD, MVT Ty) {
Nadav Rotem7ae3bcc2012-11-05 23:48:20 +000017616 for (unsigned int i = 0; i < len; ++i)
17617 if (Tbl[i].ISD == ISD && Tbl[i].Type == Ty)
17618 return i;
17619
17620 // Could not find an entry.
17621 return -1;
17622}
17623
Nadav Rotemb0428682012-11-06 19:33:53 +000017624struct X86TypeConversionCostTblEntry {
17625 int ISD;
17626 MVT Dst;
17627 MVT Src;
17628 unsigned Cost;
17629};
17630
Nadav Rotemd8eae8b2012-11-06 23:36:00 +000017631static int
17632FindInConvertTable(const X86TypeConversionCostTblEntry *Tbl, unsigned len,
17633 int ISD, MVT Dst, MVT Src) {
Nadav Rotemb0428682012-11-06 19:33:53 +000017634 for (unsigned int i = 0; i < len; ++i)
17635 if (Tbl[i].ISD == ISD && Tbl[i].Src == Src && Tbl[i].Dst == Dst)
17636 return i;
17637
17638 // Could not find an entry.
17639 return -1;
17640}
17641
Nadav Rotemb4b04c32012-11-03 00:39:56 +000017642unsigned
17643X86VectorTargetTransformInfo::getArithmeticInstrCost(unsigned Opcode,
17644 Type *Ty) const {
Nadav Roteme6237022012-11-05 19:32:46 +000017645 // Legalize the type.
Nadav Rotem887c1fe2012-11-05 23:57:45 +000017646 std::pair<unsigned, MVT> LT = getTypeLegalizationCost(Ty);
Nadav Roteme6237022012-11-05 19:32:46 +000017647
17648 int ISD = InstructionOpcodeToISD(Opcode);
17649 assert(ISD && "Invalid opcode");
17650
Nadav Rotemb0428682012-11-06 19:33:53 +000017651 const X86Subtarget &ST = TLI->getTargetMachine().getSubtarget<X86Subtarget>();
Nadav Rotemb4b04c32012-11-03 00:39:56 +000017652
Nadav Roteme6237022012-11-05 19:32:46 +000017653 static const X86CostTblEntry AVX1CostTable[] = {
17654 // We don't have to scalarize unsupported ops. We can issue two half-sized
17655 // operations and we only need to extract the upper YMM half.
17656 // Two ops + 1 extract + 1 insert = 4.
17657 { ISD::MUL, MVT::v8i32, 4 },
17658 { ISD::SUB, MVT::v8i32, 4 },
17659 { ISD::ADD, MVT::v8i32, 4 },
17660 { ISD::MUL, MVT::v4i64, 4 },
17661 { ISD::SUB, MVT::v4i64, 4 },
17662 { ISD::ADD, MVT::v4i64, 4 },
17663 };
Nadav Rotemb4b04c32012-11-03 00:39:56 +000017664
Nadav Roteme6237022012-11-05 19:32:46 +000017665 // Look for AVX1 lowering tricks.
Nadav Rotem7ae3bcc2012-11-05 23:48:20 +000017666 if (ST.hasAVX()) {
17667 int Idx = FindInTable(AVX1CostTable, array_lengthof(AVX1CostTable), ISD,
17668 LT.second);
17669 if (Idx != -1)
17670 return LT.first * AVX1CostTable[Idx].Cost;
17671 }
Nadav Roteme6237022012-11-05 19:32:46 +000017672 // Fallback to the default implementation.
Nadav Rotemb4b04c32012-11-03 00:39:56 +000017673 return VectorTargetTransformImpl::getArithmeticInstrCost(Opcode, Ty);
17674}
17675
17676unsigned
17677X86VectorTargetTransformInfo::getVectorInstrCost(unsigned Opcode, Type *Val,
Richard Smithe010eb32012-11-05 22:01:44 +000017678 unsigned Index) const {
Nadav Rotema4ab5292012-11-05 21:12:13 +000017679 assert(Val->isVectorTy() && "This must be a vector type");
17680
Nadav Rotem7ae3bcc2012-11-05 23:48:20 +000017681 if (Index != -1U) {
Nadav Rotema4ab5292012-11-05 21:12:13 +000017682 // Legalize the type.
Nadav Rotem887c1fe2012-11-05 23:57:45 +000017683 std::pair<unsigned, MVT> LT = getTypeLegalizationCost(Val);
Nadav Rotema4ab5292012-11-05 21:12:13 +000017684
17685 // This type is legalized to a scalar type.
17686 if (!LT.second.isVector())
17687 return 0;
17688
17689 // The type may be split. Normalize the index to the new type.
17690 unsigned Width = LT.second.getVectorNumElements();
17691 Index = Index % Width;
17692
17693 // Floating point scalars are already located in index #0.
17694 if (Val->getScalarType()->isFloatingPointTy() && Index == 0)
17695 return 0;
17696 }
17697
Nadav Rotemb4b04c32012-11-03 00:39:56 +000017698 return VectorTargetTransformImpl::getVectorInstrCost(Opcode, Val, Index);
17699}
17700
Nadav Rotem7ae3bcc2012-11-05 23:48:20 +000017701unsigned X86VectorTargetTransformInfo::getCmpSelInstrCost(unsigned Opcode,
17702 Type *ValTy,
17703 Type *CondTy) const {
17704 // Legalize the type.
Nadav Rotem887c1fe2012-11-05 23:57:45 +000017705 std::pair<unsigned, MVT> LT = getTypeLegalizationCost(ValTy);
Nadav Rotem7ae3bcc2012-11-05 23:48:20 +000017706
17707 MVT MTy = LT.second;
17708
17709 int ISD = InstructionOpcodeToISD(Opcode);
17710 assert(ISD && "Invalid opcode");
17711
17712 const X86Subtarget &ST =
17713 TLI->getTargetMachine().getSubtarget<X86Subtarget>();
17714
17715 static const X86CostTblEntry SSE42CostTbl[] = {
17716 { ISD::SETCC, MVT::v2f64, 1 },
17717 { ISD::SETCC, MVT::v4f32, 1 },
17718 { ISD::SETCC, MVT::v2i64, 1 },
17719 { ISD::SETCC, MVT::v4i32, 1 },
17720 { ISD::SETCC, MVT::v8i16, 1 },
17721 { ISD::SETCC, MVT::v16i8, 1 },
17722 };
17723
17724 static const X86CostTblEntry AVX1CostTbl[] = {
17725 { ISD::SETCC, MVT::v4f64, 1 },
17726 { ISD::SETCC, MVT::v8f32, 1 },
17727 // AVX1 does not support 8-wide integer compare.
17728 { ISD::SETCC, MVT::v4i64, 4 },
17729 { ISD::SETCC, MVT::v8i32, 4 },
17730 { ISD::SETCC, MVT::v16i16, 4 },
17731 { ISD::SETCC, MVT::v32i8, 4 },
17732 };
17733
17734 static const X86CostTblEntry AVX2CostTbl[] = {
17735 { ISD::SETCC, MVT::v4i64, 1 },
17736 { ISD::SETCC, MVT::v8i32, 1 },
17737 { ISD::SETCC, MVT::v16i16, 1 },
17738 { ISD::SETCC, MVT::v32i8, 1 },
17739 };
17740
17741 if (ST.hasSSE42()) {
17742 int Idx = FindInTable(SSE42CostTbl, array_lengthof(SSE42CostTbl), ISD, MTy);
17743 if (Idx != -1)
17744 return LT.first * SSE42CostTbl[Idx].Cost;
17745 }
17746
17747 if (ST.hasAVX()) {
17748 int Idx = FindInTable(AVX1CostTbl, array_lengthof(AVX1CostTbl), ISD, MTy);
17749 if (Idx != -1)
17750 return LT.first * AVX1CostTbl[Idx].Cost;
17751 }
17752
17753 if (ST.hasAVX2()) {
17754 int Idx = FindInTable(AVX2CostTbl, array_lengthof(AVX2CostTbl), ISD, MTy);
17755 if (Idx != -1)
17756 return LT.first * AVX2CostTbl[Idx].Cost;
17757 }
17758
17759 return VectorTargetTransformImpl::getCmpSelInstrCost(Opcode, ValTy, CondTy);
17760}
17761
Nadav Rotemb0428682012-11-06 19:33:53 +000017762unsigned X86VectorTargetTransformInfo::getCastInstrCost(unsigned Opcode,
17763 Type *Dst,
17764 Type *Src) const {
17765 int ISD = InstructionOpcodeToISD(Opcode);
17766 assert(ISD && "Invalid opcode");
Nadav Rotem7ae3bcc2012-11-05 23:48:20 +000017767
Nadav Rotemb0428682012-11-06 19:33:53 +000017768 EVT SrcTy = TLI->getValueType(Src);
17769 EVT DstTy = TLI->getValueType(Dst);
17770
17771 if (!SrcTy.isSimple() || !DstTy.isSimple())
17772 return VectorTargetTransformImpl::getCastInstrCost(Opcode, Dst, Src);
17773
17774 const X86Subtarget &ST = TLI->getTargetMachine().getSubtarget<X86Subtarget>();
17775
17776 static const X86TypeConversionCostTblEntry AVXConversionTbl[] = {
17777 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i16, 1 },
17778 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i16, 1 },
17779 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i32, 1 },
17780 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i32, 1 },
17781 { ISD::TRUNCATE, MVT::v4i32, MVT::v4i64, 1 },
17782 { ISD::TRUNCATE, MVT::v8i16, MVT::v8i32, 1 },
17783 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i8, 1 },
17784 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i8, 1 },
17785 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i8, 1 },
17786 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i8, 1 },
Nadav Rotemb14a5f52012-11-09 07:02:24 +000017787 { ISD::FP_TO_SINT, MVT::v8i8, MVT::v8f32, 1 },
17788 { ISD::FP_TO_SINT, MVT::v4i8, MVT::v4f32, 1 },
Nadav Rotemb0428682012-11-06 19:33:53 +000017789 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i1, 6 },
17790 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i1, 9 },
Nadav Rotema6fb97a2012-11-06 21:17:17 +000017791 { ISD::TRUNCATE, MVT::v8i32, MVT::v8i64, 3 },
Nadav Rotemb0428682012-11-06 19:33:53 +000017792 };
17793
17794 if (ST.hasAVX()) {
17795 int Idx = FindInConvertTable(AVXConversionTbl,
17796 array_lengthof(AVXConversionTbl),
17797 ISD, DstTy.getSimpleVT(), SrcTy.getSimpleVT());
17798 if (Idx != -1)
17799 return AVXConversionTbl[Idx].Cost;
17800 }
17801
17802 return VectorTargetTransformImpl::getCastInstrCost(Opcode, Dst, Src);
17803}
Nadav Rotem7ae3bcc2012-11-05 23:48:20 +000017804