blob: fee9d932e522148419e32e299d0fdf0781d099ef [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000017#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000019#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000022#include "llvm/ADT/SmallSet.h"
23#include "llvm/ADT/Statistic.h"
24#include "llvm/ADT/StringExtras.h"
25#include "llvm/ADT/VariadicFunction.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/CallingConv.h"
Evan Cheng55d42002011-01-08 01:24:27 +000027#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000029#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000034#include "llvm/Constants.h"
35#include "llvm/DerivedTypes.h"
36#include "llvm/Function.h"
37#include "llvm/GlobalAlias.h"
38#include "llvm/GlobalVariable.h"
39#include "llvm/Instructions.h"
40#include "llvm/Intrinsics.h"
41#include "llvm/LLVMContext.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000042#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000043#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000044#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/MC/MCSymbol.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Joerg Sonnenberger78cab942012-08-10 10:53:56 +000052#include <cctype>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053using namespace llvm;
54
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Evan Cheng10e86422008-04-25 19:11:04 +000057// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000058static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000059 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000060
David Greenea5f26012011-02-07 19:36:54 +000061/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
62/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000063/// simple subregister reference. Idx is an index in the 128 bits we
64/// want. It need not be aligned to a 128-bit bounday. That makes
65/// lowering EXTRACT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000066static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
67 SelectionDAG &DAG, DebugLoc dl) {
David Greenea5f26012011-02-07 19:36:54 +000068 EVT VT = Vec.getValueType();
Craig Topper7a9a28b2012-08-12 02:23:29 +000069 assert(VT.is256BitVector() && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000070 EVT ElVT = VT.getVectorElementType();
Craig Topper66ddd152012-04-27 22:54:43 +000071 unsigned Factor = VT.getSizeInBits()/128;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000072 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
73 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000074
75 // Extract from UNDEF is UNDEF.
76 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000077 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000078
Craig Topperb14940a2012-04-22 20:55:18 +000079 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
80 // we can match to VEXTRACTF128.
81 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000082
Craig Topperb14940a2012-04-22 20:55:18 +000083 // This is the index of the first element of the 128-bit chunk
84 // we want.
85 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
86 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000087
Craig Topperb8d9da12012-09-06 06:09:01 +000088 SDValue VecIdx = DAG.getIntPtrConstant(NormalizedIdxVal);
Craig Topperb14940a2012-04-22 20:55:18 +000089 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
90 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000091
Craig Topperb14940a2012-04-22 20:55:18 +000092 return Result;
David Greenea5f26012011-02-07 19:36:54 +000093}
94
95/// Generate a DAG to put 128-bits into a vector > 128 bits. This
96/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +000097/// simple superregister reference. Idx is an index in the 128 bits
98/// we want. It need not be aligned to a 128-bit bounday. That makes
99/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +0000100static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
101 unsigned IdxVal, SelectionDAG &DAG,
David Greenea5f26012011-02-07 19:36:54 +0000102 DebugLoc dl) {
Craig Topper703c38b2012-06-20 05:39:26 +0000103 // Inserting UNDEF is Result
104 if (Vec.getOpcode() == ISD::UNDEF)
105 return Result;
106
Craig Topperb14940a2012-04-22 20:55:18 +0000107 EVT VT = Vec.getValueType();
Craig Topper7a9a28b2012-08-12 02:23:29 +0000108 assert(VT.is128BitVector() && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +0000109
Craig Topperb14940a2012-04-22 20:55:18 +0000110 EVT ElVT = VT.getVectorElementType();
111 EVT ResultVT = Result.getValueType();
David Greenea5f26012011-02-07 19:36:54 +0000112
Craig Topperb14940a2012-04-22 20:55:18 +0000113 // Insert the relevant 128 bits.
114 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000115
Craig Topperb14940a2012-04-22 20:55:18 +0000116 // This is the index of the first element of the 128-bit chunk
117 // we want.
118 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
119 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +0000120
Craig Topperb8d9da12012-09-06 06:09:01 +0000121 SDValue VecIdx = DAG.getIntPtrConstant(NormalizedIdxVal);
Craig Topper703c38b2012-06-20 05:39:26 +0000122 return DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
123 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +0000124}
125
Craig Topper4c7972d2012-04-22 18:15:59 +0000126/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
127/// instructions. This is used because creating CONCAT_VECTOR nodes of
128/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
129/// large BUILD_VECTORS.
130static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
131 unsigned NumElems, SelectionDAG &DAG,
132 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000133 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
134 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000135}
136
Chris Lattnerf0144122009-07-28 03:13:23 +0000137static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000138 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
139 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000140
Evan Cheng2bffee22011-02-01 01:14:13 +0000141 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000142 if (is64Bit)
Bill Wendlinga44489d2012-06-26 10:05:06 +0000143 return new X86_64MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000144 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000145 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000146
Rafael Espindolad6b43a32012-06-19 00:48:28 +0000147 if (Subtarget->isTargetLinux())
148 return new X86LinuxTargetObjectFile();
Evan Cheng203576a2011-07-20 19:50:42 +0000149 if (Subtarget->isTargetELF())
150 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000151 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000152 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000153 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000154}
155
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000156X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000157 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000158 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000159 X86ScalarSSEf64 = Subtarget->hasSSE2();
160 X86ScalarSSEf32 = Subtarget->hasSSE1();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000161
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000162 RegInfo = TM.getRegisterInfo();
Micah Villmow3574eca2012-10-08 16:38:25 +0000163 TD = getDataLayout();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000164
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000165 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000166 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000167
168 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000169 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000170 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
171 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000172
Eric Christopherde5e1012011-03-11 01:05:58 +0000173 // For 64-bit since we have so many registers use the ILP scheduler, for
174 // 32-bit code use the register pressure specific scheduling.
Preston Gurdc0f0a932012-05-02 22:02:02 +0000175 // For Atom, always use ILP scheduling.
Chad Rosiera20e1e72012-08-01 18:39:17 +0000176 if (Subtarget->isAtom())
Eric Christopherde5e1012011-03-11 01:05:58 +0000177 setSchedulingPreference(Sched::ILP);
Preston Gurdc0f0a932012-05-02 22:02:02 +0000178 else if (Subtarget->is64Bit())
179 setSchedulingPreference(Sched::ILP);
Eric Christopherde5e1012011-03-11 01:05:58 +0000180 else
181 setSchedulingPreference(Sched::RegPressure);
Michael Liaoc5c970e2012-10-31 04:14:09 +0000182 setStackPointerRegisterToSaveRestore(RegInfo->getStackRegister());
Evan Cheng714554d2006-03-16 21:47:42 +0000183
Preston Gurd2e2efd92012-09-04 18:22:17 +0000184 // Bypass i32 with i8 on Atom when compiling with O2
185 if (Subtarget->hasSlowDivide() && TM.getOptLevel() >= CodeGenOpt::Default)
Preston Gurd8d662b52012-10-04 21:33:40 +0000186 addBypassSlowDiv(32, 8);
Preston Gurd2e2efd92012-09-04 18:22:17 +0000187
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000188 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000189 // Setup Windows compiler runtime calls.
190 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000191 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000192 setLibcallName(RTLIB::SREM_I64, "_allrem");
193 setLibcallName(RTLIB::UREM_I64, "_aullrem");
194 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000195 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000196 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000197 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
198 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
199 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000200
201 // The _ftol2 runtime function has an unusual calling conv, which
202 // is modeled by a special pseudo-instruction.
203 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
204 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
205 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
206 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000207 }
208
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000209 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000210 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000211 setUseUnderscoreSetJmp(false);
212 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000213 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000214 // MS runtime is weird: it exports _setjmp, but longjmp!
215 setUseUnderscoreSetJmp(true);
216 setUseUnderscoreLongJmp(false);
217 } else {
218 setUseUnderscoreSetJmp(true);
219 setUseUnderscoreLongJmp(true);
220 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000221
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000222 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000223 addRegisterClass(MVT::i8, &X86::GR8RegClass);
224 addRegisterClass(MVT::i16, &X86::GR16RegClass);
225 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000226 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000227 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000228
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000230
Scott Michelfdc40a02009-02-17 22:15:04 +0000231 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000233 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000235 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
237 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000238
239 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
243 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
244 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
245 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000246
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000247 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
248 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
250 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
251 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000252
Evan Cheng25ab6902006-09-08 06:48:29 +0000253 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000255 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000256 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000257 // We have an algorithm for SSE2->double, and we turn this into a
258 // 64-bit FILD followed by conditional FADD for other targets.
259 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000260 // We have an algorithm for SSE2, and we turn this into a 64-bit
261 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000262 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000263 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000264
265 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
266 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
268 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000269
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000270 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000271 // SSE has no i16 to fp conversion, only i32
272 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000276 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
278 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000279 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000280 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
282 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000283 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000284
Dale Johannesen73328d12007-09-19 23:55:34 +0000285 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
286 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
288 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000289
Evan Cheng02568ff2006-01-30 22:13:22 +0000290 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
291 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
293 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000294
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000295 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000297 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000299 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
301 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000302 }
303
304 // Handle FP_TO_UINT by promoting the destination to a larger signed
305 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
307 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
308 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000309
Evan Cheng25ab6902006-09-08 06:48:29 +0000310 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
312 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000313 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000314 // Since AVX is a superset of SSE3, only check for SSE here.
315 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 // Expand FP_TO_UINT into a select.
317 // FIXME: We would like to use a Custom expander here eventually to do
318 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000321 // With SSE3 we can use fisttpll to convert to a signed i64; without
322 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000325
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000326 if (isTargetFTOL()) {
327 // Use the _ftol2 runtime function, which has a pseudo-instruction
328 // to handle its weird calling convention.
329 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
330 }
331
Chris Lattner399610a2006-12-05 18:22:22 +0000332 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000333 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
335 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000336 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000337 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000338 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000339 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000340 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000341 }
Chris Lattner21f66852005-12-23 05:15:23 +0000342
Dan Gohmanb00ee212008-02-18 19:34:53 +0000343 // Scalar integer divide and remainder are lowered to use operations that
344 // produce two results, to match the available instructions. This exposes
345 // the two-result form to trivial CSE, which is able to combine x/y and x%y
346 // into a single instruction.
347 //
348 // Scalar integer multiply-high is also lowered to use two-result
349 // operations, to match the available instructions. However, plain multiply
350 // (low) operations are left as Legal, as there are single-result
351 // instructions for this in x86. Using the two-result multiply instructions
352 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000353 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000354 MVT VT = IntVTs[i];
355 setOperationAction(ISD::MULHS, VT, Expand);
356 setOperationAction(ISD::MULHU, VT, Expand);
357 setOperationAction(ISD::SDIV, VT, Expand);
358 setOperationAction(ISD::UDIV, VT, Expand);
359 setOperationAction(ISD::SREM, VT, Expand);
360 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000361
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000362 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000363 setOperationAction(ISD::ADDC, VT, Custom);
364 setOperationAction(ISD::ADDE, VT, Custom);
365 setOperationAction(ISD::SUBC, VT, Custom);
366 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000367 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000368
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
370 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
371 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
372 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000373 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
375 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
376 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
377 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
378 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
379 setOperationAction(ISD::FREM , MVT::f32 , Expand);
380 setOperationAction(ISD::FREM , MVT::f64 , Expand);
381 setOperationAction(ISD::FREM , MVT::f80 , Expand);
382 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000383
Chandler Carruth77821022011-12-24 12:12:34 +0000384 // Promote the i8 variants and force them on up to i32 which has a shorter
385 // encoding.
386 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
387 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
388 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
389 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000390 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000391 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
392 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
393 if (Subtarget->is64Bit())
394 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000395 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000396 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
397 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
398 if (Subtarget->is64Bit())
399 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
400 }
Craig Topper37f21672011-10-11 06:44:02 +0000401
402 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000403 // When promoting the i8 variants, force them to i32 for a shorter
404 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000405 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000406 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
408 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000409 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
410 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
411 if (Subtarget->is64Bit())
412 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000413 } else {
414 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
415 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
416 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000417 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
418 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
419 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
420 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000421 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000422 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
423 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000424 }
425
Benjamin Kramer1292c222010-12-04 20:32:23 +0000426 if (Subtarget->hasPOPCNT()) {
427 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
428 } else {
429 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
430 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
431 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
432 if (Subtarget->is64Bit())
433 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
434 }
435
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
437 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000438
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000439 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000440 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000441 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000442 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000443 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
445 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
446 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
447 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
448 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000449 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
451 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
452 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
453 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000454 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000456 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000457 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000458 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Michael Liao6c0e04c2012-10-15 22:39:43 +0000459 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intened to support
460 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
Michael Liao281ae5a2012-10-17 02:22:27 +0000461 // support continuation, user-level threading, and etc.. As a result, no
Michael Liao6c0e04c2012-10-15 22:39:43 +0000462 // other SjLj exception interfaces are implemented and please don't build
463 // your own exception handling based on them.
464 // LLVM/Clang supports zero-cost DWARF exception handling.
465 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
466 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000467
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000468 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
470 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
471 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
472 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000473 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
475 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000476 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000477 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
479 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
480 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
481 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000482 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000483 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000484 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
486 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
487 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000488 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
490 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
491 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000492 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000493
Craig Topper1accb7e2012-01-10 06:54:16 +0000494 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000496
Eric Christopher9a9d2752010-07-22 02:48:34 +0000497 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000498 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000499
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000500 // On X86 and X86-64, atomic operations are lowered to locked instructions.
501 // Locked instructions, in turn, have implicit fence semantics (all memory
502 // operations are flushed before issuing the locked instruction, and they
503 // are not buffered), so we can fold away the common pattern of
504 // fence-atomic-fence.
505 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000506
Mon P Wang63307c32008-05-05 19:05:59 +0000507 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000508 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000509 MVT VT = IntVTs[i];
510 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
511 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000512 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000513 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000514
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000515 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000516 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
518 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
519 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
520 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
521 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
522 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
523 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Michael Liaoe5e8f762012-09-25 18:08:13 +0000524 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i64, Custom);
525 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i64, Custom);
526 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i64, Custom);
527 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000528 }
529
Eli Friedman43f51ae2011-08-26 21:21:21 +0000530 if (Subtarget->hasCmpxchg16b()) {
531 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
532 }
533
Evan Cheng3c992d22006-03-07 02:02:57 +0000534 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000535 if (!Subtarget->isTargetDarwin() &&
536 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000537 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000539 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000540
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
542 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
543 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
544 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000545 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000546 setExceptionPointerRegister(X86::RAX);
547 setExceptionSelectorRegister(X86::RDX);
548 } else {
549 setExceptionPointerRegister(X86::EAX);
550 setExceptionSelectorRegister(X86::EDX);
551 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000552 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
553 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000554
Duncan Sands4a544a72011-09-06 13:37:06 +0000555 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
556 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000557
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Shuxin Yang970755e2012-10-19 20:11:16 +0000559 setOperationAction(ISD::DEBUGTRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000560
Nate Begemanacc398c2006-01-25 18:21:52 +0000561 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 setOperationAction(ISD::VASTART , MVT::Other, Custom);
563 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000564 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000565 setOperationAction(ISD::VAARG , MVT::Other, Custom);
566 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000567 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000568 setOperationAction(ISD::VAARG , MVT::Other, Expand);
569 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000570 }
Evan Chengae642192007-03-02 23:16:35 +0000571
Owen Anderson825b72b2009-08-11 20:47:22 +0000572 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
573 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000574
575 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
576 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
577 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000578 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000579 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
580 MVT::i64 : MVT::i32, Custom);
581 else
582 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
583 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000584
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000585 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000586 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000587 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000588 addRegisterClass(MVT::f32, &X86::FR32RegClass);
589 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000590
Evan Cheng223547a2006-01-31 22:28:30 +0000591 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000592 setOperationAction(ISD::FABS , MVT::f64, Custom);
593 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000594
595 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000596 setOperationAction(ISD::FNEG , MVT::f64, Custom);
597 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000598
Evan Cheng68c47cb2007-01-05 07:55:56 +0000599 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000600 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
601 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000602
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000603 // Lower this to FGETSIGNx86 plus an AND.
604 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
605 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
606
Evan Chengd25e9e82006-02-02 00:28:23 +0000607 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 setOperationAction(ISD::FSIN , MVT::f64, Expand);
609 setOperationAction(ISD::FCOS , MVT::f64, Expand);
610 setOperationAction(ISD::FSIN , MVT::f32, Expand);
611 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000612
Chris Lattnera54aa942006-01-29 06:26:08 +0000613 // Expand FP immediates into loads from the stack, except for the special
614 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000615 addLegalFPImmediate(APFloat(+0.0)); // xorpd
616 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000617 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000618 // Use SSE for f32, x87 for f64.
619 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000620 addRegisterClass(MVT::f32, &X86::FR32RegClass);
621 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000622
623 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000625
626 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000628
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000630
631 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
633 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000634
635 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000636 setOperationAction(ISD::FSIN , MVT::f32, Expand);
637 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000638
Nate Begemane1795842008-02-14 08:57:00 +0000639 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000640 addLegalFPImmediate(APFloat(+0.0f)); // xorps
641 addLegalFPImmediate(APFloat(+0.0)); // FLD0
642 addLegalFPImmediate(APFloat(+1.0)); // FLD1
643 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
644 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
645
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000646 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
648 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000649 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000650 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000651 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000652 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000653 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
654 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000655
Owen Anderson825b72b2009-08-11 20:47:22 +0000656 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
657 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
658 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
659 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000660
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000661 if (!TM.Options.UnsafeFPMath) {
Benjamin Kramer562b2402012-09-15 12:44:27 +0000662 setOperationAction(ISD::FSIN , MVT::f32 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
Benjamin Kramer562b2402012-09-15 12:44:27 +0000664 setOperationAction(ISD::FCOS , MVT::f32 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000666 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000667 addLegalFPImmediate(APFloat(+0.0)); // FLD0
668 addLegalFPImmediate(APFloat(+1.0)); // FLD1
669 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
670 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000671 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
672 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
673 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
674 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000675 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000676
Cameron Zwarich33390842011-07-08 21:39:21 +0000677 // We don't support FMA.
678 setOperationAction(ISD::FMA, MVT::f64, Expand);
679 setOperationAction(ISD::FMA, MVT::f32, Expand);
680
Dale Johannesen59a58732007-08-05 18:49:15 +0000681 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000682 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000683 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
685 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000686 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000687 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000688 addLegalFPImmediate(TmpFlt); // FLD0
689 TmpFlt.changeSign();
690 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000691
692 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000693 APFloat TmpFlt2(+1.0);
694 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
695 &ignored);
696 addLegalFPImmediate(TmpFlt2); // FLD1
697 TmpFlt2.changeSign();
698 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
699 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000700
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000701 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
703 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000704 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000705
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000706 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
707 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
708 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
709 setOperationAction(ISD::FRINT, MVT::f80, Expand);
710 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000711 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000712 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000713
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000714 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000715 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
716 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
717 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000718
Owen Anderson825b72b2009-08-11 20:47:22 +0000719 setOperationAction(ISD::FLOG, MVT::f80, Expand);
720 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
721 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
722 setOperationAction(ISD::FEXP, MVT::f80, Expand);
723 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000724
Mon P Wangf007a8b2008-11-06 05:31:54 +0000725 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000726 // (for widening) or expand (for scalarization). Then we will selectively
727 // turn on ones that can be effectively codegen'd.
Craig Topper55de3392012-11-14 06:41:09 +0000728 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
729 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Craig Topper49010472012-11-15 06:51:10 +0000730 MVT VT = (MVT::SimpleValueType)i;
Craig Topper55de3392012-11-14 06:41:09 +0000731 setOperationAction(ISD::ADD , VT, Expand);
732 setOperationAction(ISD::SUB , VT, Expand);
733 setOperationAction(ISD::FADD, VT, Expand);
734 setOperationAction(ISD::FNEG, VT, Expand);
735 setOperationAction(ISD::FSUB, VT, Expand);
736 setOperationAction(ISD::MUL , VT, Expand);
737 setOperationAction(ISD::FMUL, VT, Expand);
738 setOperationAction(ISD::SDIV, VT, Expand);
739 setOperationAction(ISD::UDIV, VT, Expand);
740 setOperationAction(ISD::FDIV, VT, Expand);
741 setOperationAction(ISD::SREM, VT, Expand);
742 setOperationAction(ISD::UREM, VT, Expand);
743 setOperationAction(ISD::LOAD, VT, Expand);
744 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Expand);
745 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT,Expand);
746 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
747 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT,Expand);
748 setOperationAction(ISD::INSERT_SUBVECTOR, VT,Expand);
749 setOperationAction(ISD::FABS, VT, Expand);
750 setOperationAction(ISD::FSIN, VT, Expand);
751 setOperationAction(ISD::FCOS, VT, Expand);
752 setOperationAction(ISD::FREM, VT, Expand);
753 setOperationAction(ISD::FMA, VT, Expand);
754 setOperationAction(ISD::FPOWI, VT, Expand);
755 setOperationAction(ISD::FSQRT, VT, Expand);
756 setOperationAction(ISD::FCOPYSIGN, VT, Expand);
757 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000758 setOperationAction(ISD::FCEIL, VT, Expand);
759 setOperationAction(ISD::FTRUNC, VT, Expand);
760 setOperationAction(ISD::FRINT, VT, Expand);
761 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Craig Topper55de3392012-11-14 06:41:09 +0000762 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
763 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
764 setOperationAction(ISD::SDIVREM, VT, Expand);
765 setOperationAction(ISD::UDIVREM, VT, Expand);
766 setOperationAction(ISD::FPOW, VT, Expand);
767 setOperationAction(ISD::CTPOP, VT, Expand);
768 setOperationAction(ISD::CTTZ, VT, Expand);
769 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
770 setOperationAction(ISD::CTLZ, VT, Expand);
771 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
772 setOperationAction(ISD::SHL, VT, Expand);
773 setOperationAction(ISD::SRA, VT, Expand);
774 setOperationAction(ISD::SRL, VT, Expand);
775 setOperationAction(ISD::ROTL, VT, Expand);
776 setOperationAction(ISD::ROTR, VT, Expand);
777 setOperationAction(ISD::BSWAP, VT, Expand);
778 setOperationAction(ISD::SETCC, VT, Expand);
779 setOperationAction(ISD::FLOG, VT, Expand);
780 setOperationAction(ISD::FLOG2, VT, Expand);
781 setOperationAction(ISD::FLOG10, VT, Expand);
782 setOperationAction(ISD::FEXP, VT, Expand);
783 setOperationAction(ISD::FEXP2, VT, Expand);
784 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
785 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
786 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
787 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
788 setOperationAction(ISD::SIGN_EXTEND_INREG, VT,Expand);
789 setOperationAction(ISD::TRUNCATE, VT, Expand);
790 setOperationAction(ISD::SIGN_EXTEND, VT, Expand);
791 setOperationAction(ISD::ZERO_EXTEND, VT, Expand);
792 setOperationAction(ISD::ANY_EXTEND, VT, Expand);
793 setOperationAction(ISD::VSELECT, VT, Expand);
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000794 for (int InnerVT = MVT::FIRST_VECTOR_VALUETYPE;
795 InnerVT <= MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
Craig Topper55de3392012-11-14 06:41:09 +0000796 setTruncStoreAction(VT,
Dan Gohman2e141d72009-12-14 23:40:38 +0000797 (MVT::SimpleValueType)InnerVT, Expand);
Craig Topper55de3392012-11-14 06:41:09 +0000798 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
799 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
800 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000801 }
802
Evan Chengc7ce29b2009-02-13 22:36:38 +0000803 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
804 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000805 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000806 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000807 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000808 }
809
Dale Johannesen0488fb62010-09-30 23:57:10 +0000810 // MMX-sized vectors (other than x86mmx) are expected to be expanded
811 // into smaller operations.
812 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
813 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
814 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
815 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
816 setOperationAction(ISD::AND, MVT::v8i8, Expand);
817 setOperationAction(ISD::AND, MVT::v4i16, Expand);
818 setOperationAction(ISD::AND, MVT::v2i32, Expand);
819 setOperationAction(ISD::AND, MVT::v1i64, Expand);
820 setOperationAction(ISD::OR, MVT::v8i8, Expand);
821 setOperationAction(ISD::OR, MVT::v4i16, Expand);
822 setOperationAction(ISD::OR, MVT::v2i32, Expand);
823 setOperationAction(ISD::OR, MVT::v1i64, Expand);
824 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
825 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
826 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
827 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
828 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
829 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
830 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
831 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
832 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
833 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
834 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
835 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
836 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000837 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
838 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
839 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
840 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000841
Craig Topper1accb7e2012-01-10 06:54:16 +0000842 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000843 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000844
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
846 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
847 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
848 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
849 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
850 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Craig Topper43620672012-09-08 07:31:51 +0000851 setOperationAction(ISD::FABS, MVT::v4f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
853 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
854 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
855 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
856 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000857 }
858
Craig Topper1accb7e2012-01-10 06:54:16 +0000859 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000860 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000861
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000862 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
863 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000864 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
865 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
866 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
867 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000868
Owen Anderson825b72b2009-08-11 20:47:22 +0000869 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
870 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
871 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
872 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
873 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
874 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
875 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
876 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
877 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
878 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
879 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
880 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
881 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
882 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
883 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
884 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Craig Topper43620672012-09-08 07:31:51 +0000885 setOperationAction(ISD::FABS, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000886
Nadav Rotem354efd82011-09-18 14:57:03 +0000887 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000888 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
889 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
890 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000891
Owen Anderson825b72b2009-08-11 20:47:22 +0000892 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
893 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
894 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
895 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
896 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000897
Evan Cheng2c3ae372006-04-12 21:21:57 +0000898 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000899 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +0000900 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000901 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000902 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000903 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000904 // Do not attempt to custom lower non-128-bit vectors
905 if (!VT.is128BitVector())
906 continue;
Craig Topper0d1f1762012-08-12 00:34:56 +0000907 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
908 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
909 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000910 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000911
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
913 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
914 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
915 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
916 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
917 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000918
Nate Begemancdd1eec2008-02-12 22:51:28 +0000919 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
921 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000922 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000923
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000924 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Craig Topper31a207a2012-05-04 06:39:13 +0000925 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +0000926 MVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000927
928 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000929 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000930 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000931
Craig Topper0d1f1762012-08-12 00:34:56 +0000932 setOperationAction(ISD::AND, VT, Promote);
933 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
934 setOperationAction(ISD::OR, VT, Promote);
935 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
936 setOperationAction(ISD::XOR, VT, Promote);
937 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
938 setOperationAction(ISD::LOAD, VT, Promote);
939 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
940 setOperationAction(ISD::SELECT, VT, Promote);
941 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000942 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000943
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000945
Evan Cheng2c3ae372006-04-12 21:21:57 +0000946 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
948 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
949 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
950 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000951
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
953 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Michael Liaob8150d82012-09-10 18:33:51 +0000954
Michael Liaoa7554632012-10-23 17:36:08 +0000955 setOperationAction(ISD::UINT_TO_FP, MVT::v4i8, Custom);
956 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
Michael Liao991b6a22012-10-24 04:09:32 +0000957 // As there is no 64-bit GPR available, we need build a special custom
958 // sequence to convert from v2i32 to v2f32.
959 if (!Subtarget->is64Bit())
960 setOperationAction(ISD::UINT_TO_FP, MVT::v2f32, Custom);
Michael Liaoa7554632012-10-23 17:36:08 +0000961
Michael Liao9d796db2012-10-10 16:32:15 +0000962 setOperationAction(ISD::FP_EXTEND, MVT::v2f32, Custom);
Michael Liao44c2d612012-10-10 16:53:28 +0000963 setOperationAction(ISD::FP_ROUND, MVT::v2f32, Custom);
Michael Liao9d796db2012-10-10 16:32:15 +0000964
Michael Liaob8150d82012-09-10 18:33:51 +0000965 setLoadExtAction(ISD::EXTLOAD, MVT::v2f32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000966 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000967
Craig Topperd0a31172012-01-10 06:37:29 +0000968 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000969 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
970 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
971 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
972 setOperationAction(ISD::FRINT, MVT::f32, Legal);
973 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
974 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
975 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
976 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
977 setOperationAction(ISD::FRINT, MVT::f64, Legal);
978 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
979
Craig Topper12fb5c62012-09-08 17:42:27 +0000980 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
Craig Topperd5775522012-11-16 06:37:56 +0000981 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
982 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
983 setOperationAction(ISD::FRINT, MVT::v4f32, Legal);
984 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +0000985 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
Craig Topperd5775522012-11-16 06:37:56 +0000986 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
987 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
988 setOperationAction(ISD::FRINT, MVT::v2f64, Legal);
989 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +0000990
Nate Begeman14d12ca2008-02-11 04:19:36 +0000991 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000992 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000993
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000994 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
995 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
996 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
997 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
998 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000999
Nate Begeman14d12ca2008-02-11 04:19:36 +00001000 // i8 and i16 vectors are custom , because the source register and source
1001 // source memory operand types are not the same width. f32 vectors are
1002 // custom since the immediate controlling the insert encodes additional
1003 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +00001004 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
1005 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
1006 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
1007 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001008
Owen Anderson825b72b2009-08-11 20:47:22 +00001009 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
1010 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
1011 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
1012 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001013
Pete Coopera77214a2011-11-14 19:38:42 +00001014 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +00001015 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +00001016 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +00001017 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
1018 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001019 }
1020 }
Evan Cheng470a6ad2006-02-22 02:26:30 +00001021
Craig Topper1accb7e2012-01-10 06:54:16 +00001022 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001023 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001024 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +00001025
Nadav Rotem43012222011-05-11 08:12:09 +00001026 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001027 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +00001028
Nadav Rotem43012222011-05-11 08:12:09 +00001029 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +00001030 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001031
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001032 if (Subtarget->hasInt256()) {
Craig Topper7be5dfd2011-11-12 09:58:49 +00001033 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
1034 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
1035
1036 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
1037 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
1038
1039 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
1040 } else {
1041 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1042 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1043
1044 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1045 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1046
1047 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1048 }
Nadav Rotem43012222011-05-11 08:12:09 +00001049 }
1050
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001051 if (!TM.Options.UseSoftFloat && Subtarget->hasFp256()) {
Craig Topperc9099502012-04-20 06:31:50 +00001052 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1053 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1054 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1055 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1056 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1057 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001058
Owen Anderson825b72b2009-08-11 20:47:22 +00001059 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001060 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1061 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001062
Owen Anderson825b72b2009-08-11 20:47:22 +00001063 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1064 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1065 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1066 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1067 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001068 setOperationAction(ISD::FFLOOR, MVT::v8f32, Legal);
Craig Topperd5775522012-11-16 06:37:56 +00001069 setOperationAction(ISD::FCEIL, MVT::v8f32, Legal);
1070 setOperationAction(ISD::FTRUNC, MVT::v8f32, Legal);
1071 setOperationAction(ISD::FRINT, MVT::v8f32, Legal);
1072 setOperationAction(ISD::FNEARBYINT, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001073 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Craig Topper43620672012-09-08 07:31:51 +00001074 setOperationAction(ISD::FABS, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001075
Owen Anderson825b72b2009-08-11 20:47:22 +00001076 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1077 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1078 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1079 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1080 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001081 setOperationAction(ISD::FFLOOR, MVT::v4f64, Legal);
Craig Topperd5775522012-11-16 06:37:56 +00001082 setOperationAction(ISD::FCEIL, MVT::v4f64, Legal);
1083 setOperationAction(ISD::FTRUNC, MVT::v4f64, Legal);
1084 setOperationAction(ISD::FRINT, MVT::v4f64, Legal);
1085 setOperationAction(ISD::FNEARBYINT, MVT::v4f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001086 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
Craig Topper43620672012-09-08 07:31:51 +00001087 setOperationAction(ISD::FABS, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001088
Michael Liaobedcbd42012-10-16 18:14:11 +00001089 setOperationAction(ISD::TRUNCATE, MVT::v8i16, Custom);
1090
1091 setOperationAction(ISD::FP_TO_SINT, MVT::v8i16, Custom);
1092
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001093 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1094 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001095 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001096
Michael Liaoa7554632012-10-23 17:36:08 +00001097 setOperationAction(ISD::ZERO_EXTEND, MVT::v8i32, Custom);
1098 setOperationAction(ISD::UINT_TO_FP, MVT::v8i8, Custom);
1099 setOperationAction(ISD::UINT_TO_FP, MVT::v8i16, Custom);
1100
Michael Liaob8150d82012-09-10 18:33:51 +00001101 setLoadExtAction(ISD::EXTLOAD, MVT::v4f32, Legal);
1102
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001103 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1104 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1105
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001106 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1107 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1108
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001109 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001110 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001111
Duncan Sands28b77e92011-09-06 19:07:46 +00001112 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1113 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1114 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1115 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001116
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001117 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1118 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1119 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1120
Craig Topperaaa643c2011-11-09 07:28:55 +00001121 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1122 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1123 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1124 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001125
Craig Topperbf404372012-08-31 15:40:30 +00001126 if (Subtarget->hasFMA() || Subtarget->hasFMA4()) {
Craig Topper3dcefc82012-11-21 05:36:24 +00001127 setOperationAction(ISD::FMA, MVT::v8f32, Legal);
1128 setOperationAction(ISD::FMA, MVT::v4f64, Legal);
1129 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
1130 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
1131 setOperationAction(ISD::FMA, MVT::f32, Legal);
1132 setOperationAction(ISD::FMA, MVT::f64, Legal);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001133 }
Craig Topper880ef452012-08-11 22:34:26 +00001134
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001135 if (Subtarget->hasInt256()) {
Craig Topperaaa643c2011-11-09 07:28:55 +00001136 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1137 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1138 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1139 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001140
Craig Topperaaa643c2011-11-09 07:28:55 +00001141 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1142 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1143 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1144 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001145
Craig Topperaaa643c2011-11-09 07:28:55 +00001146 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1147 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1148 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001149 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001150
1151 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001152
1153 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1154 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1155
1156 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1157 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1158
1159 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001160 } else {
1161 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1162 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1163 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1164 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1165
1166 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1167 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1168 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1169 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1170
1171 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1172 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1173 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1174 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001175
1176 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1177 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1178
1179 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1180 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1181
1182 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001183 }
Craig Topper13894fa2011-08-24 06:14:18 +00001184
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001185 // Custom lower several nodes for 256-bit types.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001186 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1187 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +00001188 MVT VT = (MVT::SimpleValueType)i;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001189
1190 // Extract subvector is special because the value type
1191 // (result) is 128-bit but the source is 256-bit wide.
1192 if (VT.is128BitVector())
Craig Topper0d1f1762012-08-12 00:34:56 +00001193 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001194
1195 // Do not attempt to custom lower other non-256-bit vectors
1196 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001197 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001198
Craig Topper0d1f1762012-08-12 00:34:56 +00001199 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
1200 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
1201 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
1202 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
1203 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
1204 setOperationAction(ISD::INSERT_SUBVECTOR, VT, Custom);
1205 setOperationAction(ISD::CONCAT_VECTORS, VT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001206 }
1207
David Greene54d8eba2011-01-27 22:38:56 +00001208 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001209 for (int i = MVT::v32i8; i != MVT::v4i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +00001210 MVT VT = (MVT::SimpleValueType)i;
David Greene54d8eba2011-01-27 22:38:56 +00001211
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001212 // Do not attempt to promote non-256-bit vectors
1213 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001214 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001215
Craig Topper0d1f1762012-08-12 00:34:56 +00001216 setOperationAction(ISD::AND, VT, Promote);
1217 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
1218 setOperationAction(ISD::OR, VT, Promote);
1219 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
1220 setOperationAction(ISD::XOR, VT, Promote);
1221 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
1222 setOperationAction(ISD::LOAD, VT, Promote);
1223 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
1224 setOperationAction(ISD::SELECT, VT, Promote);
1225 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001226 }
David Greene9b9838d2009-06-29 16:47:10 +00001227 }
1228
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001229 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1230 // of this type with custom code.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001231 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
1232 VT != MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001233 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1234 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001235 }
1236
Evan Cheng6be2c582006-04-05 23:38:46 +00001237 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001238 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Benjamin Kramerb9bee042012-07-12 09:31:43 +00001239 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001240
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001241
Eli Friedman962f5492010-06-02 19:35:46 +00001242 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1243 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001244 //
Eli Friedman962f5492010-06-02 19:35:46 +00001245 // FIXME: We really should do custom legalization for addition and
1246 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1247 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001248 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1249 // Add/Sub/Mul with overflow operations are custom lowered.
1250 MVT VT = IntVTs[i];
1251 setOperationAction(ISD::SADDO, VT, Custom);
1252 setOperationAction(ISD::UADDO, VT, Custom);
1253 setOperationAction(ISD::SSUBO, VT, Custom);
1254 setOperationAction(ISD::USUBO, VT, Custom);
1255 setOperationAction(ISD::SMULO, VT, Custom);
1256 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001257 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001258
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001259 // There are no 8-bit 3-address imul/mul instructions
1260 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1261 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001262
Evan Chengd54f2d52009-03-31 19:38:51 +00001263 if (!Subtarget->is64Bit()) {
1264 // These libcalls are not available in 32-bit.
1265 setLibcallName(RTLIB::SHL_I128, 0);
1266 setLibcallName(RTLIB::SRL_I128, 0);
1267 setLibcallName(RTLIB::SRA_I128, 0);
1268 }
1269
Evan Cheng206ee9d2006-07-07 08:33:52 +00001270 // We have target-specific dag combine patterns for the following nodes:
1271 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001272 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001273 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001274 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001275 setTargetDAGCombine(ISD::SHL);
1276 setTargetDAGCombine(ISD::SRA);
1277 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001278 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001279 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001280 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001281 setTargetDAGCombine(ISD::FADD);
1282 setTargetDAGCombine(ISD::FSUB);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001283 setTargetDAGCombine(ISD::FMA);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001284 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001285 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001286 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001287 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001288 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001289 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001290 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001291 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001292 setTargetDAGCombine(ISD::SETCC);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001293 if (Subtarget->is64Bit())
1294 setTargetDAGCombine(ISD::MUL);
Manman Ren92363622012-06-07 22:39:10 +00001295 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001296
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001297 computeRegisterProperties();
1298
Evan Cheng05219282011-01-06 06:52:41 +00001299 // On Darwin, -Os means optimize for size without hurting performance,
1300 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001301 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001302 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001303 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001304 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1305 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1306 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001307 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001308 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001309
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001310 // Predictable cmov don't hurt on atom because it's in-order.
1311 predictableSelectIsExpensive = !Subtarget->isAtom();
1312
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001313 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001314}
1315
Scott Michel5b8f82e2008-03-10 15:42:14 +00001316
Duncan Sands28b77e92011-09-06 19:07:46 +00001317EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1318 if (!VT.isVector()) return MVT::i8;
1319 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001320}
1321
1322
Evan Cheng29286502008-01-23 23:17:41 +00001323/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1324/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001325static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001326 if (MaxAlign == 16)
1327 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001328 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001329 if (VTy->getBitWidth() == 128)
1330 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001331 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001332 unsigned EltAlign = 0;
1333 getMaxByValAlign(ATy->getElementType(), EltAlign);
1334 if (EltAlign > MaxAlign)
1335 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001336 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001337 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1338 unsigned EltAlign = 0;
1339 getMaxByValAlign(STy->getElementType(i), EltAlign);
1340 if (EltAlign > MaxAlign)
1341 MaxAlign = EltAlign;
1342 if (MaxAlign == 16)
1343 break;
1344 }
1345 }
Evan Cheng29286502008-01-23 23:17:41 +00001346}
1347
1348/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1349/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001350/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1351/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001352unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001353 if (Subtarget->is64Bit()) {
1354 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001355 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001356 if (TyAlign > 8)
1357 return TyAlign;
1358 return 8;
1359 }
1360
Evan Cheng29286502008-01-23 23:17:41 +00001361 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001362 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001363 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001364 return Align;
1365}
Chris Lattner2b02a442007-02-25 08:29:00 +00001366
Evan Chengf0df0312008-05-15 08:39:06 +00001367/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001368/// and store operations as a result of memset, memcpy, and memmove
1369/// lowering. If DstAlign is zero that means it's safe to destination
1370/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1371/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00001372/// probably because the source does not need to be loaded. If 'IsMemset' is
1373/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
1374/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
1375/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001376/// It returns EVT::Other if the type should be determined using generic
1377/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001378EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001379X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1380 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00001381 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00001382 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001383 MachineFunction &MF) const {
Dan Gohman37f32ee2010-04-16 20:11:05 +00001384 const Function *F = MF.getFunction();
Evan Cheng946a3a92012-12-12 02:34:41 +00001385 if ((!IsMemset || ZeroMemset) &&
Bill Wendling034b94b2012-12-19 07:18:57 +00001386 !F->getFnAttributes().hasAttribute(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001387 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001388 (Subtarget->isUnalignedMemAccessFast() ||
1389 ((DstAlign == 0 || DstAlign >= 16) &&
Benjamin Kramer2dbe9292012-11-14 20:08:40 +00001390 (SrcAlign == 0 || SrcAlign >= 16)))) {
1391 if (Size >= 32) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001392 if (Subtarget->hasInt256())
Craig Topper562659f2012-01-13 08:32:21 +00001393 return MVT::v8i32;
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001394 if (Subtarget->hasFp256())
Craig Topper562659f2012-01-13 08:32:21 +00001395 return MVT::v8f32;
1396 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001397 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001398 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001399 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001400 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001401 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001402 !Subtarget->is64Bit() &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001403 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001404 // Do not use f64 to lower memcpy if source is string constant. It's
1405 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001406 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001407 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001408 }
Evan Chengf0df0312008-05-15 08:39:06 +00001409 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001410 return MVT::i64;
1411 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001412}
1413
Evan Cheng7d342672012-12-12 01:32:07 +00001414bool X86TargetLowering::isSafeMemOpType(MVT VT) const {
Evan Cheng61f4dfe2012-12-12 00:42:09 +00001415 if (VT == MVT::f32)
1416 return X86ScalarSSEf32;
1417 else if (VT == MVT::f64)
1418 return X86ScalarSSEf64;
Evan Cheng7d342672012-12-12 01:32:07 +00001419 return true;
Evan Cheng61f4dfe2012-12-12 00:42:09 +00001420}
1421
Evan Cheng376642e2012-12-10 23:21:26 +00001422bool
1423X86TargetLowering::allowsUnalignedMemoryAccesses(EVT VT, bool *Fast) const {
1424 if (Fast)
1425 *Fast = Subtarget->isUnalignedMemAccessFast();
1426 return true;
1427}
1428
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001429/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1430/// current function. The returned value is a member of the
1431/// MachineJumpTableInfo::JTEntryKind enum.
1432unsigned X86TargetLowering::getJumpTableEncoding() const {
1433 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1434 // symbol.
1435 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1436 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001437 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001438
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001439 // Otherwise, use the normal jump table encoding heuristics.
1440 return TargetLowering::getJumpTableEncoding();
1441}
1442
Chris Lattnerc64daab2010-01-26 05:02:42 +00001443const MCExpr *
1444X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1445 const MachineBasicBlock *MBB,
1446 unsigned uid,MCContext &Ctx) const{
1447 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1448 Subtarget->isPICStyleGOT());
1449 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1450 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001451 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1452 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001453}
1454
Evan Chengcc415862007-11-09 01:32:10 +00001455/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1456/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001457SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001458 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001459 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001460 // This doesn't have DebugLoc associated with it, but is not really the
1461 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001462 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001463 return Table;
1464}
1465
Chris Lattner589c6f62010-01-26 06:28:43 +00001466/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1467/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1468/// MCExpr.
1469const MCExpr *X86TargetLowering::
1470getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1471 MCContext &Ctx) const {
1472 // X86-64 uses RIP relative addressing based on the jump table label.
1473 if (Subtarget->isPICStyleRIPRel())
1474 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1475
1476 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001477 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001478}
1479
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001480// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001481std::pair<const TargetRegisterClass*, uint8_t>
Patrik Hagglund34525f92012-12-11 11:14:33 +00001482X86TargetLowering::findRepresentativeClass(EVT VT) const{
Evan Chengdee81012010-07-26 21:50:05 +00001483 const TargetRegisterClass *RRC = 0;
1484 uint8_t Cost = 1;
Patrik Hagglund34525f92012-12-11 11:14:33 +00001485 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengdee81012010-07-26 21:50:05 +00001486 default:
1487 return TargetLowering::findRepresentativeClass(VT);
1488 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001489 RRC = Subtarget->is64Bit() ?
1490 (const TargetRegisterClass*)&X86::GR64RegClass :
1491 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001492 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001493 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001494 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001495 break;
1496 case MVT::f32: case MVT::f64:
1497 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1498 case MVT::v4f32: case MVT::v2f64:
1499 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1500 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001501 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001502 break;
1503 }
1504 return std::make_pair(RRC, Cost);
1505}
1506
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001507bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1508 unsigned &Offset) const {
1509 if (!Subtarget->isTargetLinux())
1510 return false;
1511
1512 if (Subtarget->is64Bit()) {
1513 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1514 Offset = 0x28;
1515 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1516 AddressSpace = 256;
1517 else
1518 AddressSpace = 257;
1519 } else {
1520 // %gs:0x14 on i386
1521 Offset = 0x14;
1522 AddressSpace = 256;
1523 }
1524 return true;
1525}
1526
1527
Chris Lattner2b02a442007-02-25 08:29:00 +00001528//===----------------------------------------------------------------------===//
1529// Return Value Calling Convention Implementation
1530//===----------------------------------------------------------------------===//
1531
Chris Lattner59ed56b2007-02-28 04:55:35 +00001532#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001533
Michael J. Spencerec38de22010-10-10 22:04:20 +00001534bool
Eric Christopher471e4222011-06-08 23:55:35 +00001535X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001536 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001537 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001538 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001539 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001540 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001541 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001542 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001543}
1544
Dan Gohman98ca4f22009-08-05 01:29:28 +00001545SDValue
1546X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001547 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001548 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001549 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001550 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001551 MachineFunction &MF = DAG.getMachineFunction();
1552 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001553
Chris Lattner9774c912007-02-27 05:28:59 +00001554 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001555 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001556 RVLocs, *DAG.getContext());
1557 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001558
Evan Chengdcea1632010-02-04 02:40:39 +00001559 // Add the regs to the liveout set for the function.
1560 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1561 for (unsigned i = 0; i != RVLocs.size(); ++i)
1562 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1563 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001564
Dan Gohman475871a2008-07-27 21:46:04 +00001565 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001566
Dan Gohman475871a2008-07-27 21:46:04 +00001567 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001568 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1569 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001570 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1571 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001572
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001573 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001574 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1575 CCValAssign &VA = RVLocs[i];
1576 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001577 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001578 EVT ValVT = ValToCopy.getValueType();
1579
Jakob Stoklund Olesenee66b412012-05-31 17:28:20 +00001580 // Promote values to the appropriate types
1581 if (VA.getLocInfo() == CCValAssign::SExt)
1582 ValToCopy = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), ValToCopy);
1583 else if (VA.getLocInfo() == CCValAssign::ZExt)
1584 ValToCopy = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), ValToCopy);
1585 else if (VA.getLocInfo() == CCValAssign::AExt)
1586 ValToCopy = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), ValToCopy);
1587 else if (VA.getLocInfo() == CCValAssign::BCvt)
1588 ValToCopy = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), ValToCopy);
1589
Dale Johannesenc4510512010-09-24 19:05:48 +00001590 // If this is x86-64, and we disabled SSE, we can't return FP values,
1591 // or SSE or MMX vectors.
1592 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1593 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001594 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001595 report_fatal_error("SSE register return with SSE disabled");
1596 }
1597 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1598 // llvm-gcc has never done it right and no one has noticed, so this
1599 // should be OK for now.
1600 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001601 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001602 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001603
Chris Lattner447ff682008-03-11 03:23:40 +00001604 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1605 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001606 if (VA.getLocReg() == X86::ST0 ||
1607 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001608 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1609 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001610 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001611 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001612 RetOps.push_back(ValToCopy);
1613 // Don't emit a copytoreg.
1614 continue;
1615 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001616
Evan Cheng242b38b2009-02-23 09:03:22 +00001617 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1618 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001619 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001620 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001621 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001622 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001623 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1624 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001625 // If we don't have SSE2 available, convert to v4f32 so the generated
1626 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001627 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001628 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001629 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001630 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001631 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001632
Dale Johannesendd64c412009-02-04 00:33:20 +00001633 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001634 Flag = Chain.getValue(1);
1635 }
Dan Gohman61a92132008-04-21 23:59:07 +00001636
1637 // The x86-64 ABI for returning structs by value requires that we copy
1638 // the sret argument into %rax for the return. We saved the argument into
1639 // a virtual register in the entry block, so now we copy the value out
1640 // and into %rax.
1641 if (Subtarget->is64Bit() &&
1642 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1643 MachineFunction &MF = DAG.getMachineFunction();
1644 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1645 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001646 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001647 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001648 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001649
Dale Johannesendd64c412009-02-04 00:33:20 +00001650 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001651 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001652
1653 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001654 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001655 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001656
Chris Lattner447ff682008-03-11 03:23:40 +00001657 RetOps[0] = Chain; // Update chain.
1658
1659 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001660 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001661 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001662
1663 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001664 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001665}
1666
Evan Chengbf010eb2012-04-10 01:51:00 +00001667bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001668 if (N->getNumValues() != 1)
1669 return false;
1670 if (!N->hasNUsesOfValue(1, 0))
1671 return false;
1672
Evan Chengbf010eb2012-04-10 01:51:00 +00001673 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001674 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001675 if (Copy->getOpcode() == ISD::CopyToReg) {
1676 // If the copy has a glue operand, we conservatively assume it isn't safe to
1677 // perform a tail call.
1678 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1679 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001680 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001681 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001682 return false;
1683
Evan Cheng1bf891a2010-12-01 22:59:46 +00001684 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001685 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001686 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001687 if (UI->getOpcode() != X86ISD::RET_FLAG)
1688 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001689 HasRet = true;
1690 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001691
Evan Chengbf010eb2012-04-10 01:51:00 +00001692 if (!HasRet)
1693 return false;
1694
1695 Chain = TCChain;
1696 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001697}
1698
Patrik Hagglund34525f92012-12-11 11:14:33 +00001699EVT
1700X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001701 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001702 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001703 // TODO: Is this also valid on 32-bit?
1704 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001705 ReturnMVT = MVT::i8;
1706 else
1707 ReturnMVT = MVT::i32;
1708
Patrik Hagglund34525f92012-12-11 11:14:33 +00001709 EVT MinVT = getRegisterType(Context, ReturnMVT);
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001710 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001711}
1712
Dan Gohman98ca4f22009-08-05 01:29:28 +00001713/// LowerCallResult - Lower the result values of a call into the
1714/// appropriate copies out of appropriate physical registers.
1715///
1716SDValue
1717X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001718 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719 const SmallVectorImpl<ISD::InputArg> &Ins,
1720 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001721 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001722
Chris Lattnere32bbf62007-02-28 07:09:55 +00001723 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001724 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001725 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001726 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001727 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001728 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001729
Chris Lattner3085e152007-02-25 08:59:22 +00001730 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001731 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001732 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001733 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001734
Torok Edwin3f142c32009-02-01 18:15:56 +00001735 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001736 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001737 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001738 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001739 }
1740
Evan Cheng79fb3b42009-02-20 20:43:02 +00001741 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001742
1743 // If this is a call to a function that returns an fp value on the floating
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +00001744 // point stack, we must guarantee the value is popped from the stack, so
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001745 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001746 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001747 // instead.
1748 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1749 // If we prefer to use the value in xmm registers, copy it out as f80 and
1750 // use a truncate to move it from fp stack reg to xmm reg.
1751 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001752 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001753 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1754 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001755 Val = Chain.getValue(0);
1756
1757 // Round the f80 to the right size, which also moves it to the appropriate
1758 // xmm register.
1759 if (CopyVT != VA.getValVT())
1760 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1761 // This truncation won't change the value.
1762 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001763 } else {
1764 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1765 CopyVT, InFlag).getValue(1);
1766 Val = Chain.getValue(0);
1767 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001768 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001769 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001770 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001771
Dan Gohman98ca4f22009-08-05 01:29:28 +00001772 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001773}
1774
1775
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001776//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001777// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001778//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001779// StdCall calling convention seems to be standard for many Windows' API
1780// routines and around. It differs from C calling convention just a little:
1781// callee should clean up the stack, not caller. Symbols should be also
1782// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001783// For info on fast calling convention see Fast Calling Convention (tail call)
1784// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001785
Dan Gohman98ca4f22009-08-05 01:29:28 +00001786/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001787/// semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00001788enum StructReturnType {
1789 NotStructReturn,
1790 RegStructReturn,
1791 StackStructReturn
1792};
1793static StructReturnType
1794callIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001795 if (Outs.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00001796 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001797
Rafael Espindola1cee7102012-07-25 13:41:10 +00001798 const ISD::ArgFlagsTy &Flags = Outs[0].Flags;
1799 if (!Flags.isSRet())
1800 return NotStructReturn;
1801 if (Flags.isInReg())
1802 return RegStructReturn;
1803 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00001804}
1805
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001806/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001807/// return semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00001808static StructReturnType
1809argsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001810 if (Ins.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00001811 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001812
Rafael Espindola1cee7102012-07-25 13:41:10 +00001813 const ISD::ArgFlagsTy &Flags = Ins[0].Flags;
1814 if (!Flags.isSRet())
1815 return NotStructReturn;
1816 if (Flags.isInReg())
1817 return RegStructReturn;
1818 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00001819}
1820
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001821/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1822/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001823/// the specific parameter attribute. The copy will be passed as a byval
1824/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001825static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001826CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001827 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1828 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001829 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001830
Dale Johannesendd64c412009-02-04 00:33:20 +00001831 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001832 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001833 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001834}
1835
Chris Lattner29689432010-03-11 00:22:57 +00001836/// IsTailCallConvention - Return true if the calling convention is one that
1837/// supports tail call optimization.
1838static bool IsTailCallConvention(CallingConv::ID CC) {
Duncan Sandsdc7f1742012-11-16 12:36:39 +00001839 return (CC == CallingConv::Fast || CC == CallingConv::GHC ||
1840 CC == CallingConv::HiPE);
Chris Lattner29689432010-03-11 00:22:57 +00001841}
1842
Evan Cheng485fafc2011-03-21 01:19:09 +00001843bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001844 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001845 return false;
1846
1847 CallSite CS(CI);
1848 CallingConv::ID CalleeCC = CS.getCallingConv();
1849 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1850 return false;
1851
1852 return true;
1853}
1854
Evan Cheng0c439eb2010-01-27 00:07:07 +00001855/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1856/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001857static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1858 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001859 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001860}
1861
Dan Gohman98ca4f22009-08-05 01:29:28 +00001862SDValue
1863X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001864 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001865 const SmallVectorImpl<ISD::InputArg> &Ins,
1866 DebugLoc dl, SelectionDAG &DAG,
1867 const CCValAssign &VA,
1868 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001869 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001870 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001871 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001872 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1873 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001874 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001875 EVT ValVT;
1876
1877 // If value is passed by pointer we have address passed instead of the value
1878 // itself.
1879 if (VA.getLocInfo() == CCValAssign::Indirect)
1880 ValVT = VA.getLocVT();
1881 else
1882 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001883
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001884 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001885 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001886 // In case of tail call optimization mark all arguments mutable. Since they
1887 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001888 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001889 unsigned Bytes = Flags.getByValSize();
1890 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1891 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001892 return DAG.getFrameIndex(FI, getPointerTy());
1893 } else {
1894 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001895 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001896 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1897 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001898 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001899 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001900 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001901}
1902
Dan Gohman475871a2008-07-27 21:46:04 +00001903SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001904X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001905 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001906 bool isVarArg,
1907 const SmallVectorImpl<ISD::InputArg> &Ins,
1908 DebugLoc dl,
1909 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001910 SmallVectorImpl<SDValue> &InVals)
1911 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001912 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001913 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001914
Gordon Henriksen86737662008-01-05 16:56:59 +00001915 const Function* Fn = MF.getFunction();
1916 if (Fn->hasExternalLinkage() &&
1917 Subtarget->isTargetCygMing() &&
1918 Fn->getName() == "main")
1919 FuncInfo->setForceFramePointer(true);
1920
Evan Cheng1bc78042006-04-26 01:20:17 +00001921 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001922 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001923 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001924 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001925
Chris Lattner29689432010-03-11 00:22:57 +00001926 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
Duncan Sandsdc7f1742012-11-16 12:36:39 +00001927 "Var args not supported with calling convention fastcc, ghc or hipe");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001928
Chris Lattner638402b2007-02-28 07:00:42 +00001929 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001930 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001931 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001932 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001933
1934 // Allocate shadow area for Win64
1935 if (IsWin64) {
1936 CCInfo.AllocateStack(32, 8);
1937 }
1938
Duncan Sands45907662010-10-31 13:21:44 +00001939 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001940
Chris Lattnerf39f7712007-02-28 05:46:49 +00001941 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001942 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001943 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1944 CCValAssign &VA = ArgLocs[i];
1945 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1946 // places.
1947 assert(VA.getValNo() != LastVal &&
1948 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001949 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001950 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001951
Chris Lattnerf39f7712007-02-28 05:46:49 +00001952 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001953 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001954 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001955 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001956 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001957 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001958 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001960 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001961 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001962 RC = &X86::FR64RegClass;
Craig Topper7a9a28b2012-08-12 02:23:29 +00001963 else if (RegVT.is256BitVector())
Craig Topperc9099502012-04-20 06:31:50 +00001964 RC = &X86::VR256RegClass;
Craig Topper7a9a28b2012-08-12 02:23:29 +00001965 else if (RegVT.is128BitVector())
Craig Topperc9099502012-04-20 06:31:50 +00001966 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001967 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001968 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001969 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001970 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001971
Devang Patel68e6bee2011-02-21 23:21:26 +00001972 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001973 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001974
Chris Lattnerf39f7712007-02-28 05:46:49 +00001975 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1976 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1977 // right size.
1978 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001979 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001980 DAG.getValueType(VA.getValVT()));
1981 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001982 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001983 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001984 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001985 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001986
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001987 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001988 // Handle MMX values passed in XMM regs.
1989 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001990 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1991 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001992 } else
1993 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001994 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001995 } else {
1996 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001997 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001998 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001999
2000 // If value is passed via pointer - do a load.
2001 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00002002 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00002003 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002004
Dan Gohman98ca4f22009-08-05 01:29:28 +00002005 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00002006 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002007
Dan Gohman61a92132008-04-21 23:59:07 +00002008 // The x86-64 ABI for returning structs by value requires that we copy
2009 // the sret argument into %rax for the return. Save the argument into
2010 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00002011 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00002012 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2013 unsigned Reg = FuncInfo->getSRetReturnReg();
2014 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002015 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00002016 FuncInfo->setSRetReturnReg(Reg);
2017 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002018 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002019 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00002020 }
2021
Chris Lattnerf39f7712007-02-28 05:46:49 +00002022 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00002023 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002024 if (FuncIsMadeTailCallSafe(CallConv,
2025 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00002026 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00002027
Evan Cheng1bc78042006-04-26 01:20:17 +00002028 // If the function takes variable number of arguments, make a frame index for
2029 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002030 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002031 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
2032 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00002033 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00002034 }
2035 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002036 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
2037
2038 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00002039 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002040 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00002041 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002042 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002043 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
2044 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002045 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002046 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2047 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2048 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002049 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002050 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002051
2052 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002053 // The XMM registers which might contain var arg parameters are shadowed
2054 // in their paired GPR. So we only need to save the GPR to their home
2055 // slots.
2056 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002057 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002058 } else {
2059 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
2060 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002061
Chad Rosier30450e82011-12-22 22:35:21 +00002062 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
2063 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002064 }
2065 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
2066 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002067
Bill Wendling67658342012-10-09 07:45:08 +00002068 bool NoImplicitFloatOps = Fn->getFnAttributes().
Bill Wendling034b94b2012-12-19 07:18:57 +00002069 hasAttribute(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00002070 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00002071 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002072 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
2073 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00002074 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002075 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00002076 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00002077 // Kernel mode asks for SSE to be disabled, so don't push them
2078 // on the stack.
2079 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00002080
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002081 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002082 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002083 // Get to the caller-allocated home save location. Add 8 to account
2084 // for the return address.
2085 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002086 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002087 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002088 // Fixup to set vararg frame on shadow area (4 x i64).
2089 if (NumIntRegs < 4)
2090 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002091 } else {
2092 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00002093 // registers, then we must store them to their spots on the stack so
2094 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002095 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
2096 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
2097 FuncInfo->setRegSaveFrameIndex(
2098 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00002099 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002100 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002101
Gordon Henriksen86737662008-01-05 16:56:59 +00002102 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002103 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002104 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2105 getPointerTy());
2106 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002107 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002108 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2109 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002110 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002111 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002112 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002113 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002114 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002115 MachinePointerInfo::getFixedStack(
2116 FuncInfo->getRegSaveFrameIndex(), Offset),
2117 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002118 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002119 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002120 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002121
Dan Gohmanface41a2009-08-16 21:24:25 +00002122 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2123 // Now store the XMM (fp + vector) parameter registers.
2124 SmallVector<SDValue, 11> SaveXMMOps;
2125 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002126
Craig Topperc9099502012-04-20 06:31:50 +00002127 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002128 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2129 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002130
Dan Gohman1e93df62010-04-17 14:41:14 +00002131 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2132 FuncInfo->getRegSaveFrameIndex()));
2133 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2134 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002135
Dan Gohmanface41a2009-08-16 21:24:25 +00002136 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002137 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002138 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002139 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2140 SaveXMMOps.push_back(Val);
2141 }
2142 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2143 MVT::Other,
2144 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002145 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002146
2147 if (!MemOps.empty())
2148 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2149 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002150 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002151 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002152
Gordon Henriksen86737662008-01-05 16:56:59 +00002153 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002154 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2155 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002156 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002157 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002158 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002159 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002160 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002161 argsAreStructReturn(Ins) == StackStructReturn)
Dan Gohman1e93df62010-04-17 14:41:14 +00002162 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002163 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002164
Gordon Henriksen86737662008-01-05 16:56:59 +00002165 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002166 // RegSaveFrameIndex is X86-64 only.
2167 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002168 if (CallConv == CallingConv::X86_FastCall ||
2169 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002170 // fastcc functions can't have varargs.
2171 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002172 }
Evan Cheng25caf632006-05-23 21:06:34 +00002173
Rafael Espindola76927d752011-08-30 19:39:58 +00002174 FuncInfo->setArgumentStackSize(StackSize);
2175
Dan Gohman98ca4f22009-08-05 01:29:28 +00002176 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002177}
2178
Dan Gohman475871a2008-07-27 21:46:04 +00002179SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002180X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2181 SDValue StackPtr, SDValue Arg,
2182 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002183 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002184 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002185 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002186 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002187 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002188 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002189 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002190
2191 return DAG.getStore(Chain, dl, Arg, PtrOff,
2192 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002193 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002194}
2195
Bill Wendling64e87322009-01-16 19:25:27 +00002196/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002197/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002198SDValue
2199X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002200 SDValue &OutRetAddr, SDValue Chain,
2201 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002202 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002203 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002204 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002205 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002206
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002207 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002208 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002209 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002210 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002211}
2212
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002213/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002214/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002215static SDValue
2216EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002217 SDValue Chain, SDValue RetAddrFrIdx, EVT PtrVT,
2218 unsigned SlotSize, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002219 // Store the return address to the appropriate stack slot.
2220 if (!FPDiff) return Chain;
2221 // Calculate the new stack slot for the return address.
Scott Michelfdc40a02009-02-17 22:15:04 +00002222 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002223 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002224 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002225 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002226 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002227 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002228 return Chain;
2229}
2230
Dan Gohman98ca4f22009-08-05 01:29:28 +00002231SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002232X86TargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002233 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002234 SelectionDAG &DAG = CLI.DAG;
2235 DebugLoc &dl = CLI.DL;
2236 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2237 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2238 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2239 SDValue Chain = CLI.Chain;
2240 SDValue Callee = CLI.Callee;
2241 CallingConv::ID CallConv = CLI.CallConv;
2242 bool &isTailCall = CLI.IsTailCall;
2243 bool isVarArg = CLI.IsVarArg;
2244
Dan Gohman98ca4f22009-08-05 01:29:28 +00002245 MachineFunction &MF = DAG.getMachineFunction();
2246 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002247 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002248 bool IsWindows = Subtarget->isTargetWindows();
Rafael Espindola1cee7102012-07-25 13:41:10 +00002249 StructReturnType SR = callIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002250 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002251
Nick Lewycky22de16d2012-01-19 00:34:10 +00002252 if (MF.getTarget().Options.DisableTailCalls)
2253 isTailCall = false;
2254
Evan Cheng5f941932010-02-05 02:21:12 +00002255 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002256 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002257 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
Rafael Espindola1cee7102012-07-25 13:41:10 +00002258 isVarArg, SR != NotStructReturn,
Evan Chengb1cacc72012-09-25 05:32:34 +00002259 MF.getFunction()->hasStructRetAttr(), CLI.RetTy,
Rafael Espindola1cee7102012-07-25 13:41:10 +00002260 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002261
2262 // Sibcalls are automatically detected tailcalls which do not require
2263 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002264 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002265 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002266
2267 if (isTailCall)
2268 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002269 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002270
Chris Lattner29689432010-03-11 00:22:57 +00002271 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
Duncan Sandsdc7f1742012-11-16 12:36:39 +00002272 "Var args not supported with calling convention fastcc, ghc or hipe");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002273
Chris Lattner638402b2007-02-28 07:00:42 +00002274 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002275 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002276 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002277 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002278
2279 // Allocate shadow area for Win64
2280 if (IsWin64) {
2281 CCInfo.AllocateStack(32, 8);
2282 }
2283
Duncan Sands45907662010-10-31 13:21:44 +00002284 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002285
Chris Lattner423c5f42007-02-28 05:31:48 +00002286 // Get a count of how many bytes are to be pushed on the stack.
2287 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002288 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002289 // This is a sibcall. The memory operands are available in caller's
2290 // own caller's stack.
2291 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002292 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2293 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002294 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002295
Gordon Henriksen86737662008-01-05 16:56:59 +00002296 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002297 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002298 // Lower arguments at fp - stackoffset + fpdiff.
Jakub Staszak96df4372012-10-29 22:02:26 +00002299 X86MachineFunctionInfo *X86Info = MF.getInfo<X86MachineFunctionInfo>();
2300 unsigned NumBytesCallerPushed = X86Info->getBytesToPopOnReturn();
2301
Gordon Henriksen86737662008-01-05 16:56:59 +00002302 FPDiff = NumBytesCallerPushed - NumBytes;
2303
2304 // Set the delta of movement of the returnaddr stackslot.
2305 // But only set if delta is greater than previous delta.
Jakub Staszak96df4372012-10-29 22:02:26 +00002306 if (FPDiff < X86Info->getTCReturnAddrDelta())
2307 X86Info->setTCReturnAddrDelta(FPDiff);
Gordon Henriksen86737662008-01-05 16:56:59 +00002308 }
2309
Evan Chengf22f9b32010-02-06 03:28:46 +00002310 if (!IsSibcall)
2311 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002312
Dan Gohman475871a2008-07-27 21:46:04 +00002313 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002314 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002315 if (isTailCall && FPDiff)
2316 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2317 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002318
Dan Gohman475871a2008-07-27 21:46:04 +00002319 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2320 SmallVector<SDValue, 8> MemOpChains;
2321 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002322
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002323 // Walk the register/memloc assignments, inserting copies/loads. In the case
2324 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002325 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2326 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002327 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002328 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002329 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002330 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002331
Chris Lattner423c5f42007-02-28 05:31:48 +00002332 // Promote the value if needed.
2333 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002334 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002335 case CCValAssign::Full: break;
2336 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002337 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002338 break;
2339 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002340 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002341 break;
2342 case CCValAssign::AExt:
Craig Topper7a9a28b2012-08-12 02:23:29 +00002343 if (RegVT.is128BitVector()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002344 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002345 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002346 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2347 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002348 } else
2349 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2350 break;
2351 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002352 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002353 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002354 case CCValAssign::Indirect: {
2355 // Store the argument.
2356 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002357 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002358 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002359 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002360 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002361 Arg = SpillSlot;
2362 break;
2363 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002364 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002365
Chris Lattner423c5f42007-02-28 05:31:48 +00002366 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002367 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2368 if (isVarArg && IsWin64) {
2369 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2370 // shadow reg if callee is a varargs function.
2371 unsigned ShadowReg = 0;
2372 switch (VA.getLocReg()) {
2373 case X86::XMM0: ShadowReg = X86::RCX; break;
2374 case X86::XMM1: ShadowReg = X86::RDX; break;
2375 case X86::XMM2: ShadowReg = X86::R8; break;
2376 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002377 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002378 if (ShadowReg)
2379 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002380 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002381 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002382 assert(VA.isMemLoc());
2383 if (StackPtr.getNode() == 0)
Michael Liaoc5c970e2012-10-31 04:14:09 +00002384 StackPtr = DAG.getCopyFromReg(Chain, dl, RegInfo->getStackRegister(),
2385 getPointerTy());
Evan Cheng5f941932010-02-05 02:21:12 +00002386 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2387 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002388 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002389 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002390
Evan Cheng32fe1032006-05-25 00:59:30 +00002391 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002392 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002393 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002394
Chris Lattner88e1fd52009-07-09 04:24:46 +00002395 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002396 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2397 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002398 if (!isTailCall) {
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002399 RegsToPass.push_back(std::make_pair(unsigned(X86::EBX),
2400 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy())));
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002401 } else {
2402 // If we are tail calling and generating PIC/GOT style code load the
2403 // address of the callee into ECX. The value in ecx is used as target of
2404 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2405 // for tail calls on PIC/GOT architectures. Normally we would just put the
2406 // address of GOT into ebx and then call target@PLT. But for tail calls
2407 // ebx would be restored (since ebx is callee saved) before jumping to the
2408 // target@PLT.
2409
2410 // Note: The actual moving to ECX is done further down.
2411 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2412 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2413 !G->getGlobal()->hasProtectedVisibility())
2414 Callee = LowerGlobalAddress(Callee, DAG);
2415 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002416 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002417 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002418 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002419
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002420 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002421 // From AMD64 ABI document:
2422 // For calls that may call functions that use varargs or stdargs
2423 // (prototype-less calls or calls to functions containing ellipsis (...) in
2424 // the declaration) %al is used as hidden argument to specify the number
2425 // of SSE registers used. The contents of %al do not need to match exactly
2426 // the number of registers, but must be an ubound on the number of SSE
2427 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002428
Gordon Henriksen86737662008-01-05 16:56:59 +00002429 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002430 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002431 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2432 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2433 };
2434 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002435 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002436 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002437
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002438 RegsToPass.push_back(std::make_pair(unsigned(X86::AL),
2439 DAG.getConstant(NumXMMRegs, MVT::i8)));
Gordon Henriksen86737662008-01-05 16:56:59 +00002440 }
2441
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002442 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002443 if (isTailCall) {
2444 // Force all the incoming stack arguments to be loaded from the stack
2445 // before any new outgoing arguments are stored to the stack, because the
2446 // outgoing stack slots may alias the incoming argument stack slots, and
2447 // the alias isn't otherwise explicit. This is slightly more conservative
2448 // than necessary, because it means that each store effectively depends
2449 // on every argument instead of just those arguments it would clobber.
2450 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2451
Dan Gohman475871a2008-07-27 21:46:04 +00002452 SmallVector<SDValue, 8> MemOpChains2;
2453 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002454 int FI = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002455 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002456 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2457 CCValAssign &VA = ArgLocs[i];
2458 if (VA.isRegLoc())
2459 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002460 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002461 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002462 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002463 // Create frame index.
2464 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002465 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002466 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002467 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002468
Duncan Sands276dcbd2008-03-21 09:14:45 +00002469 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002470 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002471 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002472 if (StackPtr.getNode() == 0)
Michael Liaoc5c970e2012-10-31 04:14:09 +00002473 StackPtr = DAG.getCopyFromReg(Chain, dl,
2474 RegInfo->getStackRegister(),
Dale Johannesendd64c412009-02-04 00:33:20 +00002475 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002476 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002477
Dan Gohman98ca4f22009-08-05 01:29:28 +00002478 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2479 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002480 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002481 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002482 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002483 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002484 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002485 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002486 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002487 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002488 }
2489 }
2490
2491 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002492 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002493 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002494
2495 // Store the return address to the appropriate stack slot.
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002496 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx,
2497 getPointerTy(), RegInfo->getSlotSize(),
Dale Johannesenace16102009-02-03 19:33:06 +00002498 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002499 }
2500
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002501 // Build a sequence of copy-to-reg nodes chained together with token chain
2502 // and flag operands which copy the outgoing args into registers.
2503 SDValue InFlag;
2504 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2505 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2506 RegsToPass[i].second, InFlag);
2507 InFlag = Chain.getValue(1);
2508 }
2509
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002510 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2511 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2512 // In the 64-bit large code model, we have to make all calls
2513 // through a register, since the call instruction's 32-bit
2514 // pc-relative offset may not be large enough to hold the whole
2515 // address.
2516 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002517 // If the callee is a GlobalAddress node (quite common, every direct call
2518 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2519 // it.
2520
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002521 // We should use extra load for direct calls to dllimported functions in
2522 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002523 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002524 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002525 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002526 bool ExtraLoad = false;
2527 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002528
Chris Lattner48a7d022009-07-09 05:02:21 +00002529 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2530 // external symbols most go through the PLT in PIC mode. If the symbol
2531 // has hidden or protected visibility, or if it is static or local, then
2532 // we don't need to use the PLT - we can directly call it.
2533 if (Subtarget->isTargetELF() &&
2534 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002535 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002536 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002537 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002538 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002539 (!Subtarget->getTargetTriple().isMacOSX() ||
2540 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002541 // PC-relative references to external symbols should go through $stub,
2542 // unless we're building with the leopard linker or later, which
2543 // automatically synthesizes these stubs.
2544 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002545 } else if (Subtarget->isPICStyleRIPRel() &&
2546 isa<Function>(GV) &&
Bill Wendling67658342012-10-09 07:45:08 +00002547 cast<Function>(GV)->getFnAttributes().
Bill Wendling034b94b2012-12-19 07:18:57 +00002548 hasAttribute(Attribute::NonLazyBind)) {
John McCall3a3465b2011-06-15 20:36:13 +00002549 // If the function is marked as non-lazy, generate an indirect call
2550 // which loads from the GOT directly. This avoids runtime overhead
2551 // at the cost of eager binding (and one extra byte of encoding).
2552 OpFlags = X86II::MO_GOTPCREL;
2553 WrapperKind = X86ISD::WrapperRIP;
2554 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002555 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002556
Devang Patel0d881da2010-07-06 22:08:15 +00002557 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002558 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002559
2560 // Add a wrapper if needed.
2561 if (WrapperKind != ISD::DELETED_NODE)
2562 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2563 // Add extra indirection if needed.
2564 if (ExtraLoad)
2565 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2566 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002567 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002568 }
Bill Wendling056292f2008-09-16 21:48:12 +00002569 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002570 unsigned char OpFlags = 0;
2571
Evan Cheng1bf891a2010-12-01 22:59:46 +00002572 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2573 // external symbols should go through the PLT.
2574 if (Subtarget->isTargetELF() &&
2575 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2576 OpFlags = X86II::MO_PLT;
2577 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002578 (!Subtarget->getTargetTriple().isMacOSX() ||
2579 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002580 // PC-relative references to external symbols should go through $stub,
2581 // unless we're building with the leopard linker or later, which
2582 // automatically synthesizes these stubs.
2583 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002584 }
Eric Christopherfd179292009-08-27 18:07:15 +00002585
Chris Lattner48a7d022009-07-09 05:02:21 +00002586 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2587 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002588 }
2589
Chris Lattnerd96d0722007-02-25 06:40:16 +00002590 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002591 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002592 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002593
Evan Chengf22f9b32010-02-06 03:28:46 +00002594 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002595 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2596 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002597 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002598 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002599
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002600 Ops.push_back(Chain);
2601 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002602
Dan Gohman98ca4f22009-08-05 01:29:28 +00002603 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002604 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002605
Gordon Henriksen86737662008-01-05 16:56:59 +00002606 // Add argument registers to the end of the list so that they are known live
2607 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002608 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2609 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2610 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002611
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002612 // Add a register mask operand representing the call-preserved registers.
2613 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2614 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2615 assert(Mask && "Missing call preserved mask for calling convention");
2616 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002617
Gabor Greifba36cb52008-08-28 21:40:38 +00002618 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002619 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002620
Dan Gohman98ca4f22009-08-05 01:29:28 +00002621 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002622 // We used to do:
2623 //// If this is the first return lowered for this function, add the regs
2624 //// to the liveout set for the function.
2625 // This isn't right, although it's probably harmless on x86; liveouts
2626 // should be computed from returns not tail calls. Consider a void
2627 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002628 return DAG.getNode(X86ISD::TC_RETURN, dl,
2629 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002630 }
2631
Dale Johannesenace16102009-02-03 19:33:06 +00002632 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002633 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002634
Chris Lattner2d297092006-05-23 18:50:38 +00002635 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002636 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002637 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2638 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002639 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002640 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002641 SR == StackStructReturn)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002642 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002643 // pops the hidden struct pointer, so we have to push it back.
2644 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002645 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002646 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002647 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002648 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002649
Gordon Henriksenae636f82008-01-03 16:47:34 +00002650 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002651 if (!IsSibcall) {
2652 Chain = DAG.getCALLSEQ_END(Chain,
2653 DAG.getIntPtrConstant(NumBytes, true),
2654 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2655 true),
2656 InFlag);
2657 InFlag = Chain.getValue(1);
2658 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002659
Chris Lattner3085e152007-02-25 08:59:22 +00002660 // Handle result values, copying them out of physregs into vregs that we
2661 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002662 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2663 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002664}
2665
Evan Cheng25ab6902006-09-08 06:48:29 +00002666
2667//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002668// Fast Calling Convention (tail call) implementation
2669//===----------------------------------------------------------------------===//
2670
2671// Like std call, callee cleans arguments, convention except that ECX is
2672// reserved for storing the tail called function address. Only 2 registers are
2673// free for argument passing (inreg). Tail call optimization is performed
2674// provided:
2675// * tailcallopt is enabled
2676// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002677// On X86_64 architecture with GOT-style position independent code only local
2678// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002679// To keep the stack aligned according to platform abi the function
2680// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2681// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002682// If a tail called function callee has more arguments than the caller the
2683// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002684// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002685// original REtADDR, but before the saved framepointer or the spilled registers
2686// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2687// stack layout:
2688// arg1
2689// arg2
2690// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002691// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002692// move area ]
2693// (possible EBP)
2694// ESI
2695// EDI
2696// local1 ..
2697
2698/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2699/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002700unsigned
2701X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2702 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002703 MachineFunction &MF = DAG.getMachineFunction();
2704 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002705 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002706 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002707 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002708 int64_t Offset = StackSize;
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002709 unsigned SlotSize = RegInfo->getSlotSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002710 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2711 // Number smaller than 12 so just add the difference.
2712 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2713 } else {
2714 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002715 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002716 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002717 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002718 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002719}
2720
Evan Cheng5f941932010-02-05 02:21:12 +00002721/// MatchingStackOffset - Return true if the given stack call argument is
2722/// already available in the same position (relatively) of the caller's
2723/// incoming argument stack.
2724static
2725bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2726 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2727 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002728 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2729 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002730 if (Arg.getOpcode() == ISD::CopyFromReg) {
2731 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002732 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002733 return false;
2734 MachineInstr *Def = MRI->getVRegDef(VR);
2735 if (!Def)
2736 return false;
2737 if (!Flags.isByVal()) {
2738 if (!TII->isLoadFromStackSlot(Def, FI))
2739 return false;
2740 } else {
2741 unsigned Opcode = Def->getOpcode();
2742 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2743 Def->getOperand(1).isFI()) {
2744 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002745 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002746 } else
2747 return false;
2748 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002749 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2750 if (Flags.isByVal())
2751 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002752 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002753 // define @foo(%struct.X* %A) {
2754 // tail call @bar(%struct.X* byval %A)
2755 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002756 return false;
2757 SDValue Ptr = Ld->getBasePtr();
2758 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2759 if (!FINode)
2760 return false;
2761 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002762 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002763 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002764 FI = FINode->getIndex();
2765 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002766 } else
2767 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002768
Evan Cheng4cae1332010-03-05 08:38:04 +00002769 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002770 if (!MFI->isFixedObjectIndex(FI))
2771 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002772 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002773}
2774
Dan Gohman98ca4f22009-08-05 01:29:28 +00002775/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2776/// for tail call optimization. Targets which want to do tail call
2777/// optimization should implement this function.
2778bool
2779X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002780 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002781 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002782 bool isCalleeStructRet,
2783 bool isCallerStructRet,
Evan Chengb1cacc72012-09-25 05:32:34 +00002784 Type *RetTy,
Evan Chengb1712452010-01-27 06:25:16 +00002785 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002786 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002787 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002788 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002789 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002790 CalleeCC != CallingConv::C)
2791 return false;
2792
Evan Cheng7096ae42010-01-29 06:45:59 +00002793 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002794 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002795 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Chengb1cacc72012-09-25 05:32:34 +00002796
2797 // If the function return type is x86_fp80 and the callee return type is not,
2798 // then the FP_EXTEND of the call result is not a nop. It's not safe to
2799 // perform a tailcall optimization here.
2800 if (CallerF->getReturnType()->isX86_FP80Ty() && !RetTy->isX86_FP80Ty())
2801 return false;
2802
Evan Cheng13617962010-04-30 01:12:32 +00002803 CallingConv::ID CallerCC = CallerF->getCallingConv();
2804 bool CCMatch = CallerCC == CalleeCC;
2805
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002806 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002807 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002808 return true;
2809 return false;
2810 }
2811
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002812 // Look for obvious safe cases to perform tail call optimization that do not
2813 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002814
Evan Cheng2c12cb42010-03-26 16:26:03 +00002815 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2816 // emit a special epilogue.
2817 if (RegInfo->needsStackRealignment(MF))
2818 return false;
2819
Evan Chenga375d472010-03-15 18:54:48 +00002820 // Also avoid sibcall optimization if either caller or callee uses struct
2821 // return semantics.
2822 if (isCalleeStructRet || isCallerStructRet)
2823 return false;
2824
Chad Rosier2416da32011-06-24 21:15:36 +00002825 // An stdcall caller is expected to clean up its arguments; the callee
2826 // isn't going to do that.
2827 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2828 return false;
2829
Chad Rosier871f6642011-05-18 19:59:50 +00002830 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002831 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002832 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002833
2834 // Optimizing for varargs on Win64 is unlikely to be safe without
2835 // additional testing.
2836 if (Subtarget->isTargetWin64())
2837 return false;
2838
Chad Rosier871f6642011-05-18 19:59:50 +00002839 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002840 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002841 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002842
Chad Rosier871f6642011-05-18 19:59:50 +00002843 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2844 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2845 if (!ArgLocs[i].isRegLoc())
2846 return false;
2847 }
2848
Chad Rosier30450e82011-12-22 22:35:21 +00002849 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2850 // stack. Therefore, if it's not used by the call it is not safe to optimize
2851 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002852 bool Unused = false;
2853 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2854 if (!Ins[i].Used) {
2855 Unused = true;
2856 break;
2857 }
2858 }
2859 if (Unused) {
2860 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002861 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002862 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002863 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002864 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002865 CCValAssign &VA = RVLocs[i];
2866 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2867 return false;
2868 }
2869 }
2870
Evan Cheng13617962010-04-30 01:12:32 +00002871 // If the calling conventions do not match, then we'd better make sure the
2872 // results are returned in the same way as what the caller expects.
2873 if (!CCMatch) {
2874 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002875 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002876 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002877 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2878
2879 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002880 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002881 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002882 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2883
2884 if (RVLocs1.size() != RVLocs2.size())
2885 return false;
2886 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2887 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2888 return false;
2889 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2890 return false;
2891 if (RVLocs1[i].isRegLoc()) {
2892 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2893 return false;
2894 } else {
2895 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2896 return false;
2897 }
2898 }
2899 }
2900
Evan Chenga6bff982010-01-30 01:22:00 +00002901 // If the callee takes no arguments then go on to check the results of the
2902 // call.
2903 if (!Outs.empty()) {
2904 // Check if stack adjustment is needed. For now, do not do this if any
2905 // argument is passed on the stack.
2906 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002907 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002908 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002909
2910 // Allocate shadow area for Win64
2911 if (Subtarget->isTargetWin64()) {
2912 CCInfo.AllocateStack(32, 8);
2913 }
2914
Duncan Sands45907662010-10-31 13:21:44 +00002915 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002916 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002917 MachineFunction &MF = DAG.getMachineFunction();
2918 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2919 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002920
2921 // Check if the arguments are already laid out in the right way as
2922 // the caller's fixed stack objects.
2923 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002924 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2925 const X86InstrInfo *TII =
Roman Divacky59324292012-09-05 22:26:57 +00002926 ((const X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002927 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2928 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002929 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002930 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002931 if (VA.getLocInfo() == CCValAssign::Indirect)
2932 return false;
2933 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002934 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2935 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002936 return false;
2937 }
2938 }
2939 }
Evan Cheng9c044672010-05-29 01:35:22 +00002940
2941 // If the tailcall address may be in a register, then make sure it's
2942 // possible to register allocate for it. In 32-bit, the call address can
2943 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002944 // callee-saved registers are restored. These happen to be the same
2945 // registers used to pass 'inreg' arguments so watch out for those.
2946 if (!Subtarget->is64Bit() &&
2947 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002948 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002949 unsigned NumInRegs = 0;
2950 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2951 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002952 if (!VA.isRegLoc())
2953 continue;
2954 unsigned Reg = VA.getLocReg();
2955 switch (Reg) {
2956 default: break;
2957 case X86::EAX: case X86::EDX: case X86::ECX:
2958 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002959 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002960 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002961 }
2962 }
2963 }
Evan Chenga6bff982010-01-30 01:22:00 +00002964 }
Evan Chengb1712452010-01-27 06:25:16 +00002965
Evan Cheng86809cc2010-02-03 03:28:02 +00002966 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002967}
2968
Dan Gohman3df24e62008-09-03 23:12:08 +00002969FastISel *
Bob Wilsond49edb72012-08-03 04:06:28 +00002970X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
2971 const TargetLibraryInfo *libInfo) const {
2972 return X86::createFastISel(funcInfo, libInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002973}
2974
2975
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002976//===----------------------------------------------------------------------===//
2977// Other Lowering Hooks
2978//===----------------------------------------------------------------------===//
2979
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002980static bool MayFoldLoad(SDValue Op) {
2981 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2982}
2983
2984static bool MayFoldIntoStore(SDValue Op) {
2985 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2986}
2987
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002988static bool isTargetShuffle(unsigned Opcode) {
2989 switch(Opcode) {
2990 default: return false;
2991 case X86ISD::PSHUFD:
2992 case X86ISD::PSHUFHW:
2993 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002994 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002995 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002996 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002997 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002998 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002999 case X86ISD::MOVLPS:
3000 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003001 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00003002 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00003003 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003004 case X86ISD::MOVSS:
3005 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00003006 case X86ISD::UNPCKL:
3007 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00003008 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00003009 case X86ISD::VPERM2X128:
Craig Topperbdcbcb32012-05-06 18:54:26 +00003010 case X86ISD::VPERMI:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003011 return true;
3012 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003013}
3014
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003015static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00003016 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003017 switch(Opc) {
3018 default: llvm_unreachable("Unknown x86 shuffle node");
3019 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00003020 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00003021 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003022 return DAG.getNode(Opc, dl, VT, V1);
3023 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003024}
3025
3026static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00003027 SDValue V1, unsigned TargetMask,
3028 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003029 switch(Opc) {
3030 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003031 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003032 case X86ISD::PSHUFHW:
3033 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00003034 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00003035 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003036 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
3037 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003038}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00003039
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003040static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00003041 SDValue V1, SDValue V2, unsigned TargetMask,
3042 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003043 switch(Opc) {
3044 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00003045 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00003046 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00003047 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003048 return DAG.getNode(Opc, dl, VT, V1, V2,
3049 DAG.getConstant(TargetMask, MVT::i8));
3050 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003051}
3052
3053static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
3054 SDValue V1, SDValue V2, SelectionDAG &DAG) {
3055 switch(Opc) {
3056 default: llvm_unreachable("Unknown x86 shuffle node");
3057 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00003058 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00003059 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003060 case X86ISD::MOVLPS:
3061 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003062 case X86ISD::MOVSS:
3063 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00003064 case X86ISD::UNPCKL:
3065 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003066 return DAG.getNode(Opc, dl, VT, V1, V2);
3067 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003068}
3069
Dan Gohmand858e902010-04-17 15:26:15 +00003070SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003071 MachineFunction &MF = DAG.getMachineFunction();
3072 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
3073 int ReturnAddrIndex = FuncInfo->getRAIndex();
3074
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003075 if (ReturnAddrIndex == 0) {
3076 // Set up a frame object for the return address.
Michael Liaoaa3c2c02012-10-25 06:29:14 +00003077 unsigned SlotSize = RegInfo->getSlotSize();
David Greene3f2bf852009-11-12 20:49:22 +00003078 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00003079 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003080 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003081 }
3082
Evan Cheng25ab6902006-09-08 06:48:29 +00003083 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003084}
3085
3086
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003087bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
3088 bool hasSymbolicDisplacement) {
3089 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00003090 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003091 return false;
3092
3093 // If we don't have a symbolic displacement - we don't have any extra
3094 // restrictions.
3095 if (!hasSymbolicDisplacement)
3096 return true;
3097
3098 // FIXME: Some tweaks might be needed for medium code model.
3099 if (M != CodeModel::Small && M != CodeModel::Kernel)
3100 return false;
3101
3102 // For small code model we assume that latest object is 16MB before end of 31
3103 // bits boundary. We may also accept pretty large negative constants knowing
3104 // that all objects are in the positive half of address space.
3105 if (M == CodeModel::Small && Offset < 16*1024*1024)
3106 return true;
3107
3108 // For kernel code model we know that all object resist in the negative half
3109 // of 32bits address space. We may not accept negative offsets, since they may
3110 // be just off and we may accept pretty large positive ones.
3111 if (M == CodeModel::Kernel && Offset > 0)
3112 return true;
3113
3114 return false;
3115}
3116
Evan Chengef41ff62011-06-23 17:54:54 +00003117/// isCalleePop - Determines whether the callee is required to pop its
3118/// own arguments. Callee pop is necessary to support tail calls.
3119bool X86::isCalleePop(CallingConv::ID CallingConv,
3120 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3121 if (IsVarArg)
3122 return false;
3123
3124 switch (CallingConv) {
3125 default:
3126 return false;
3127 case CallingConv::X86_StdCall:
3128 return !is64Bit;
3129 case CallingConv::X86_FastCall:
3130 return !is64Bit;
3131 case CallingConv::X86_ThisCall:
3132 return !is64Bit;
3133 case CallingConv::Fast:
3134 return TailCallOpt;
3135 case CallingConv::GHC:
3136 return TailCallOpt;
Duncan Sandsdc7f1742012-11-16 12:36:39 +00003137 case CallingConv::HiPE:
3138 return TailCallOpt;
Evan Chengef41ff62011-06-23 17:54:54 +00003139 }
3140}
3141
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003142/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3143/// specific condition code, returning the condition code and the LHS/RHS of the
3144/// comparison to make.
3145static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3146 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003147 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003148 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3149 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3150 // X > -1 -> X == 0, jump !sign.
3151 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003152 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003153 }
3154 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003155 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003156 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003157 }
3158 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003159 // X < 1 -> X <= 0
3160 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003161 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003162 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003163 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003164
Evan Chengd9558e02006-01-06 00:43:03 +00003165 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003166 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003167 case ISD::SETEQ: return X86::COND_E;
3168 case ISD::SETGT: return X86::COND_G;
3169 case ISD::SETGE: return X86::COND_GE;
3170 case ISD::SETLT: return X86::COND_L;
3171 case ISD::SETLE: return X86::COND_LE;
3172 case ISD::SETNE: return X86::COND_NE;
3173 case ISD::SETULT: return X86::COND_B;
3174 case ISD::SETUGT: return X86::COND_A;
3175 case ISD::SETULE: return X86::COND_BE;
3176 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003177 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003178 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003179
Chris Lattner4c78e022008-12-23 23:42:27 +00003180 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003181
Chris Lattner4c78e022008-12-23 23:42:27 +00003182 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003183 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3184 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003185 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3186 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003187 }
3188
Chris Lattner4c78e022008-12-23 23:42:27 +00003189 switch (SetCCOpcode) {
3190 default: break;
3191 case ISD::SETOLT:
3192 case ISD::SETOLE:
3193 case ISD::SETUGT:
3194 case ISD::SETUGE:
3195 std::swap(LHS, RHS);
3196 break;
3197 }
3198
3199 // On a floating point condition, the flags are set as follows:
3200 // ZF PF CF op
3201 // 0 | 0 | 0 | X > Y
3202 // 0 | 0 | 1 | X < Y
3203 // 1 | 0 | 0 | X == Y
3204 // 1 | 1 | 1 | unordered
3205 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003206 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003207 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003208 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003209 case ISD::SETOLT: // flipped
3210 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003211 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003212 case ISD::SETOLE: // flipped
3213 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003214 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003215 case ISD::SETUGT: // flipped
3216 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003217 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003218 case ISD::SETUGE: // flipped
3219 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003220 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003221 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003222 case ISD::SETNE: return X86::COND_NE;
3223 case ISD::SETUO: return X86::COND_P;
3224 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003225 case ISD::SETOEQ:
3226 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003227 }
Evan Chengd9558e02006-01-06 00:43:03 +00003228}
3229
Evan Cheng4a460802006-01-11 00:33:36 +00003230/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3231/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003232/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003233static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003234 switch (X86CC) {
3235 default:
3236 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003237 case X86::COND_B:
3238 case X86::COND_BE:
3239 case X86::COND_E:
3240 case X86::COND_P:
3241 case X86::COND_A:
3242 case X86::COND_AE:
3243 case X86::COND_NE:
3244 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003245 return true;
3246 }
3247}
3248
Evan Chengeb2f9692009-10-27 19:56:55 +00003249/// isFPImmLegal - Returns true if the target can instruction select the
3250/// specified FP immediate natively. If false, the legalizer will
3251/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003252bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003253 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3254 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3255 return true;
3256 }
3257 return false;
3258}
3259
Nate Begeman9008ca62009-04-27 18:41:29 +00003260/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3261/// the specified range (L, H].
3262static bool isUndefOrInRange(int Val, int Low, int Hi) {
3263 return (Val < 0) || (Val >= Low && Val < Hi);
3264}
3265
3266/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3267/// specified value.
3268static bool isUndefOrEqual(int Val, int CmpVal) {
Jakub Staszakb2af3a02012-12-06 18:22:59 +00003269 return (Val < 0 || Val == CmpVal);
Evan Chengc5cdff22006-04-07 21:53:05 +00003270}
3271
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003272/// isSequentialOrUndefInRange - Return true if every element in Mask, beginning
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003273/// from position Pos and ending in Pos+Size, falls within the specified
3274/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003275static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Craig Topperb6072642012-05-03 07:26:59 +00003276 unsigned Pos, unsigned Size, int Low) {
3277 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003278 if (!isUndefOrEqual(Mask[i], Low))
3279 return false;
3280 return true;
3281}
3282
Nate Begeman9008ca62009-04-27 18:41:29 +00003283/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3284/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3285/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003286static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003287 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003288 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003289 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003290 return (Mask[0] < 2 && Mask[1] < 2);
3291 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003292}
3293
Nate Begeman9008ca62009-04-27 18:41:29 +00003294/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3295/// is suitable for input to PSHUFHW.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003296static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT, bool HasInt256) {
3297 if (VT != MVT::v8i16 && (!HasInt256 || VT != MVT::v16i16))
Evan Cheng0188ecb2006-03-22 18:59:22 +00003298 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003299
Nate Begeman9008ca62009-04-27 18:41:29 +00003300 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003301 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3302 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003303
Evan Cheng506d3df2006-03-29 23:07:14 +00003304 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003305 for (unsigned i = 4; i != 8; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003306 if (!isUndefOrInRange(Mask[i], 4, 8))
Evan Cheng506d3df2006-03-29 23:07:14 +00003307 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003308
Craig Toppera9a568a2012-05-02 08:03:44 +00003309 if (VT == MVT::v16i16) {
3310 // Lower quadword copied in order or undef.
3311 if (!isSequentialOrUndefInRange(Mask, 8, 4, 8))
3312 return false;
3313
3314 // Upper quadword shuffled.
3315 for (unsigned i = 12; i != 16; ++i)
3316 if (!isUndefOrInRange(Mask[i], 12, 16))
3317 return false;
3318 }
3319
Evan Cheng506d3df2006-03-29 23:07:14 +00003320 return true;
3321}
3322
Nate Begeman9008ca62009-04-27 18:41:29 +00003323/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3324/// is suitable for input to PSHUFLW.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003325static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT, bool HasInt256) {
3326 if (VT != MVT::v8i16 && (!HasInt256 || VT != MVT::v16i16))
Evan Cheng506d3df2006-03-29 23:07:14 +00003327 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003328
Rafael Espindola15684b22009-04-24 12:40:33 +00003329 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003330 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3331 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003332
Rafael Espindola15684b22009-04-24 12:40:33 +00003333 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003334 for (unsigned i = 0; i != 4; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003335 if (!isUndefOrInRange(Mask[i], 0, 4))
Rafael Espindola15684b22009-04-24 12:40:33 +00003336 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003337
Craig Toppera9a568a2012-05-02 08:03:44 +00003338 if (VT == MVT::v16i16) {
3339 // Upper quadword copied in order.
3340 if (!isSequentialOrUndefInRange(Mask, 12, 4, 12))
3341 return false;
3342
3343 // Lower quadword shuffled.
3344 for (unsigned i = 8; i != 12; ++i)
3345 if (!isUndefOrInRange(Mask[i], 8, 12))
3346 return false;
3347 }
3348
Rafael Espindola15684b22009-04-24 12:40:33 +00003349 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003350}
3351
Nate Begemana09008b2009-10-19 02:17:23 +00003352/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3353/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003354static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3355 const X86Subtarget *Subtarget) {
3356 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003357 (VT.getSizeInBits() == 256 && !Subtarget->hasInt256()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003358 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003359
Craig Topper0e2037b2012-01-20 05:53:00 +00003360 unsigned NumElts = VT.getVectorNumElements();
3361 unsigned NumLanes = VT.getSizeInBits()/128;
3362 unsigned NumLaneElts = NumElts/NumLanes;
3363
3364 // Do not handle 64-bit element shuffles with palignr.
3365 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003366 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003367
Craig Topper0e2037b2012-01-20 05:53:00 +00003368 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3369 unsigned i;
3370 for (i = 0; i != NumLaneElts; ++i) {
3371 if (Mask[i+l] >= 0)
3372 break;
3373 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003374
Craig Topper0e2037b2012-01-20 05:53:00 +00003375 // Lane is all undef, go to next lane
3376 if (i == NumLaneElts)
3377 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003378
Craig Topper0e2037b2012-01-20 05:53:00 +00003379 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003380
Craig Topper0e2037b2012-01-20 05:53:00 +00003381 // Make sure its in this lane in one of the sources
3382 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3383 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003384 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003385
3386 // If not lane 0, then we must match lane 0
3387 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3388 return false;
3389
3390 // Correct second source to be contiguous with first source
3391 if (Start >= (int)NumElts)
3392 Start -= NumElts - NumLaneElts;
3393
3394 // Make sure we're shifting in the right direction.
3395 if (Start <= (int)(i+l))
3396 return false;
3397
3398 Start -= i;
3399
3400 // Check the rest of the elements to see if they are consecutive.
3401 for (++i; i != NumLaneElts; ++i) {
3402 int Idx = Mask[i+l];
3403
3404 // Make sure its in this lane
3405 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3406 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3407 return false;
3408
3409 // If not lane 0, then we must match lane 0
3410 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3411 return false;
3412
3413 if (Idx >= (int)NumElts)
3414 Idx -= NumElts - NumLaneElts;
3415
3416 if (!isUndefOrEqual(Idx, Start+i))
3417 return false;
3418
3419 }
Nate Begemana09008b2009-10-19 02:17:23 +00003420 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003421
Nate Begemana09008b2009-10-19 02:17:23 +00003422 return true;
3423}
3424
Craig Topper1a7700a2012-01-19 08:19:12 +00003425/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3426/// the two vector operands have swapped position.
3427static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3428 unsigned NumElems) {
3429 for (unsigned i = 0; i != NumElems; ++i) {
3430 int idx = Mask[i];
3431 if (idx < 0)
3432 continue;
3433 else if (idx < (int)NumElems)
3434 Mask[i] = idx + NumElems;
3435 else
3436 Mask[i] = idx - NumElems;
3437 }
3438}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003439
Craig Topper1a7700a2012-01-19 08:19:12 +00003440/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3441/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3442/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3443/// reverse of what x86 shuffles want.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003444static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasFp256,
Craig Topper1a7700a2012-01-19 08:19:12 +00003445 bool Commuted = false) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003446 if (!HasFp256 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003447 return false;
3448
Craig Topper1a7700a2012-01-19 08:19:12 +00003449 unsigned NumElems = VT.getVectorNumElements();
3450 unsigned NumLanes = VT.getSizeInBits()/128;
3451 unsigned NumLaneElems = NumElems/NumLanes;
3452
3453 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003454 return false;
3455
3456 // VSHUFPSY divides the resulting vector into 4 chunks.
3457 // The sources are also splitted into 4 chunks, and each destination
3458 // chunk must come from a different source chunk.
3459 //
3460 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3461 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3462 //
3463 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3464 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3465 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003466 // VSHUFPDY divides the resulting vector into 4 chunks.
3467 // The sources are also splitted into 4 chunks, and each destination
3468 // chunk must come from a different source chunk.
3469 //
3470 // SRC1 => X3 X2 X1 X0
3471 // SRC2 => Y3 Y2 Y1 Y0
3472 //
3473 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3474 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003475 unsigned HalfLaneElems = NumLaneElems/2;
3476 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3477 for (unsigned i = 0; i != NumLaneElems; ++i) {
3478 int Idx = Mask[i+l];
3479 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3480 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3481 return false;
3482 // For VSHUFPSY, the mask of the second half must be the same as the
3483 // first but with the appropriate offsets. This works in the same way as
3484 // VPERMILPS works with masks.
3485 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3486 continue;
3487 if (!isUndefOrEqual(Idx, Mask[i]+l))
3488 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003489 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003490 }
3491
3492 return true;
3493}
3494
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003495/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3496/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003497static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003498 if (!VT.is128BitVector())
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003499 return false;
3500
Craig Topper7a9a28b2012-08-12 02:23:29 +00003501 unsigned NumElems = VT.getVectorNumElements();
3502
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003503 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003504 return false;
3505
Evan Cheng2064a2b2006-03-28 06:50:32 +00003506 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003507 return isUndefOrEqual(Mask[0], 6) &&
3508 isUndefOrEqual(Mask[1], 7) &&
3509 isUndefOrEqual(Mask[2], 2) &&
3510 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003511}
3512
Nate Begeman0b10b912009-11-07 23:17:15 +00003513/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3514/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3515/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003516static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003517 if (!VT.is128BitVector())
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003518 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003519
Craig Topper7a9a28b2012-08-12 02:23:29 +00003520 unsigned NumElems = VT.getVectorNumElements();
3521
Nate Begeman0b10b912009-11-07 23:17:15 +00003522 if (NumElems != 4)
3523 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003524
Craig Topperdd637ae2012-02-19 05:41:45 +00003525 return isUndefOrEqual(Mask[0], 2) &&
3526 isUndefOrEqual(Mask[1], 3) &&
3527 isUndefOrEqual(Mask[2], 2) &&
3528 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003529}
3530
Evan Cheng5ced1d82006-04-06 23:23:56 +00003531/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3532/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003533static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003534 if (!VT.is128BitVector())
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003535 return false;
3536
Craig Topperdd637ae2012-02-19 05:41:45 +00003537 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003538
Evan Cheng5ced1d82006-04-06 23:23:56 +00003539 if (NumElems != 2 && NumElems != 4)
3540 return false;
3541
Chad Rosier238ae312012-04-30 17:47:15 +00003542 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003543 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003544 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003545
Chad Rosier238ae312012-04-30 17:47:15 +00003546 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003547 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003548 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003549
3550 return true;
3551}
3552
Nate Begeman0b10b912009-11-07 23:17:15 +00003553/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3554/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003555static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003556 if (!VT.is128BitVector())
3557 return false;
3558
Craig Topperdd637ae2012-02-19 05:41:45 +00003559 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003560
Craig Topper7a9a28b2012-08-12 02:23:29 +00003561 if (NumElems != 2 && NumElems != 4)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003562 return false;
3563
Chad Rosier238ae312012-04-30 17:47:15 +00003564 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003565 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003566 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003567
Chad Rosier238ae312012-04-30 17:47:15 +00003568 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3569 if (!isUndefOrEqual(Mask[i + e], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003570 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003571
3572 return true;
3573}
3574
Elena Demikhovsky15963732012-06-26 08:04:10 +00003575//
3576// Some special combinations that can be optimized.
3577//
3578static
3579SDValue Compact8x32ShuffleNode(ShuffleVectorSDNode *SVOp,
3580 SelectionDAG &DAG) {
3581 EVT VT = SVOp->getValueType(0);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003582 DebugLoc dl = SVOp->getDebugLoc();
3583
3584 if (VT != MVT::v8i32 && VT != MVT::v8f32)
3585 return SDValue();
3586
3587 ArrayRef<int> Mask = SVOp->getMask();
3588
3589 // These are the special masks that may be optimized.
3590 static const int MaskToOptimizeEven[] = {0, 8, 2, 10, 4, 12, 6, 14};
3591 static const int MaskToOptimizeOdd[] = {1, 9, 3, 11, 5, 13, 7, 15};
3592 bool MatchEvenMask = true;
3593 bool MatchOddMask = true;
3594 for (int i=0; i<8; ++i) {
3595 if (!isUndefOrEqual(Mask[i], MaskToOptimizeEven[i]))
3596 MatchEvenMask = false;
3597 if (!isUndefOrEqual(Mask[i], MaskToOptimizeOdd[i]))
3598 MatchOddMask = false;
3599 }
Elena Demikhovsky15963732012-06-26 08:04:10 +00003600
Elena Demikhovsky32510202012-09-04 12:49:02 +00003601 if (!MatchEvenMask && !MatchOddMask)
Elena Demikhovsky15963732012-06-26 08:04:10 +00003602 return SDValue();
Michael Liao471b9172012-10-03 23:43:52 +00003603
Elena Demikhovsky15963732012-06-26 08:04:10 +00003604 SDValue UndefNode = DAG.getNode(ISD::UNDEF, dl, VT);
3605
Elena Demikhovsky32510202012-09-04 12:49:02 +00003606 SDValue Op0 = SVOp->getOperand(0);
3607 SDValue Op1 = SVOp->getOperand(1);
3608
3609 if (MatchEvenMask) {
3610 // Shift the second operand right to 32 bits.
3611 static const int ShiftRightMask[] = {-1, 0, -1, 2, -1, 4, -1, 6 };
3612 Op1 = DAG.getVectorShuffle(VT, dl, Op1, UndefNode, ShiftRightMask);
3613 } else {
3614 // Shift the first operand left to 32 bits.
3615 static const int ShiftLeftMask[] = {1, -1, 3, -1, 5, -1, 7, -1 };
3616 Op0 = DAG.getVectorShuffle(VT, dl, Op0, UndefNode, ShiftLeftMask);
3617 }
3618 static const int BlendMask[] = {0, 9, 2, 11, 4, 13, 6, 15};
3619 return DAG.getVectorShuffle(VT, dl, Op0, Op1, BlendMask);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003620}
3621
Evan Cheng0038e592006-03-28 00:39:58 +00003622/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3623/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003624static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003625 bool HasInt256, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003626 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003627
3628 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3629 "Unsupported vector type for unpckh");
3630
Craig Topper6347e862011-11-21 06:57:39 +00003631 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003632 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003633 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003634
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003635 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3636 // independently on 128-bit lanes.
3637 unsigned NumLanes = VT.getSizeInBits()/128;
3638 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003639
Craig Topper94438ba2011-12-16 08:06:31 +00003640 for (unsigned l = 0; l != NumLanes; ++l) {
3641 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3642 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003643 i += 2, ++j) {
3644 int BitI = Mask[i];
3645 int BitI1 = Mask[i+1];
3646 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003647 return false;
David Greenea20244d2011-03-02 17:23:43 +00003648 if (V2IsSplat) {
3649 if (!isUndefOrEqual(BitI1, NumElts))
3650 return false;
3651 } else {
3652 if (!isUndefOrEqual(BitI1, j + NumElts))
3653 return false;
3654 }
Evan Cheng39623da2006-04-20 08:58:49 +00003655 }
Evan Cheng0038e592006-03-28 00:39:58 +00003656 }
David Greenea20244d2011-03-02 17:23:43 +00003657
Evan Cheng0038e592006-03-28 00:39:58 +00003658 return true;
3659}
3660
Evan Cheng4fcb9222006-03-28 02:43:26 +00003661/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3662/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003663static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003664 bool HasInt256, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003665 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003666
3667 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3668 "Unsupported vector type for unpckh");
3669
Craig Topper6347e862011-11-21 06:57:39 +00003670 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003671 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003672 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003673
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003674 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3675 // independently on 128-bit lanes.
3676 unsigned NumLanes = VT.getSizeInBits()/128;
3677 unsigned NumLaneElts = NumElts/NumLanes;
3678
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003679 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003680 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3681 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003682 int BitI = Mask[i];
3683 int BitI1 = Mask[i+1];
3684 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003685 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003686 if (V2IsSplat) {
3687 if (isUndefOrEqual(BitI1, NumElts))
3688 return false;
3689 } else {
3690 if (!isUndefOrEqual(BitI1, j+NumElts))
3691 return false;
3692 }
Evan Cheng39623da2006-04-20 08:58:49 +00003693 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003694 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003695 return true;
3696}
3697
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003698/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3699/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3700/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003701static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003702 bool HasInt256) {
Craig Topper94438ba2011-12-16 08:06:31 +00003703 unsigned NumElts = VT.getVectorNumElements();
3704
3705 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3706 "Unsupported vector type for unpckh");
3707
3708 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003709 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003710 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003711
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003712 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3713 // FIXME: Need a better way to get rid of this, there's no latency difference
3714 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3715 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003716 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003717 return false;
3718
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003719 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3720 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003721 unsigned NumLanes = VT.getSizeInBits()/128;
3722 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003723
Craig Topper94438ba2011-12-16 08:06:31 +00003724 for (unsigned l = 0; l != NumLanes; ++l) {
3725 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3726 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003727 i += 2, ++j) {
3728 int BitI = Mask[i];
3729 int BitI1 = Mask[i+1];
3730
3731 if (!isUndefOrEqual(BitI, j))
3732 return false;
3733 if (!isUndefOrEqual(BitI1, j))
3734 return false;
3735 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003736 }
David Greenea20244d2011-03-02 17:23:43 +00003737
Rafael Espindola15684b22009-04-24 12:40:33 +00003738 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003739}
3740
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003741/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3742/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3743/// <2, 2, 3, 3>
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003744static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasInt256) {
Craig Topper94438ba2011-12-16 08:06:31 +00003745 unsigned NumElts = VT.getVectorNumElements();
3746
3747 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3748 "Unsupported vector type for unpckh");
3749
3750 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003751 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003752 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003753
Craig Topper94438ba2011-12-16 08:06:31 +00003754 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3755 // independently on 128-bit lanes.
3756 unsigned NumLanes = VT.getSizeInBits()/128;
3757 unsigned NumLaneElts = NumElts/NumLanes;
3758
3759 for (unsigned l = 0; l != NumLanes; ++l) {
3760 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3761 i != (l+1)*NumLaneElts; i += 2, ++j) {
3762 int BitI = Mask[i];
3763 int BitI1 = Mask[i+1];
3764 if (!isUndefOrEqual(BitI, j))
3765 return false;
3766 if (!isUndefOrEqual(BitI1, j))
3767 return false;
3768 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003769 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003770 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003771}
3772
Evan Cheng017dcc62006-04-21 01:05:10 +00003773/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3774/// specifies a shuffle of elements that is suitable for input to MOVSS,
3775/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003776static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003777 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003778 return false;
Craig Topper7a9a28b2012-08-12 02:23:29 +00003779 if (!VT.is128BitVector())
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003780 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003781
Craig Topperc612d792012-01-02 09:17:37 +00003782 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003783
Nate Begeman9008ca62009-04-27 18:41:29 +00003784 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003785 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003786
Craig Topperc612d792012-01-02 09:17:37 +00003787 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003788 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003789 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003790
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003791 return true;
3792}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003793
Craig Topper70b883b2011-11-28 10:14:51 +00003794/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003795/// as permutations between 128-bit chunks or halves. As an example: this
3796/// shuffle bellow:
3797/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3798/// The first half comes from the second half of V1 and the second half from the
3799/// the second half of V2.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003800static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasFp256) {
3801 if (!HasFp256 || !VT.is256BitVector())
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003802 return false;
3803
3804 // The shuffle result is divided into half A and half B. In total the two
3805 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3806 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003807 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003808 bool MatchA = false, MatchB = false;
3809
3810 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003811 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003812 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3813 MatchA = true;
3814 break;
3815 }
3816 }
3817
3818 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003819 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003820 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3821 MatchB = true;
3822 break;
3823 }
3824 }
3825
3826 return MatchA && MatchB;
3827}
3828
Craig Topper70b883b2011-11-28 10:14:51 +00003829/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3830/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003831static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003832 EVT VT = SVOp->getValueType(0);
3833
Craig Topperc612d792012-01-02 09:17:37 +00003834 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003835
Craig Topperc612d792012-01-02 09:17:37 +00003836 unsigned FstHalf = 0, SndHalf = 0;
3837 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003838 if (SVOp->getMaskElt(i) > 0) {
3839 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3840 break;
3841 }
3842 }
Craig Topperc612d792012-01-02 09:17:37 +00003843 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003844 if (SVOp->getMaskElt(i) > 0) {
3845 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3846 break;
3847 }
3848 }
3849
3850 return (FstHalf | (SndHalf << 4));
3851}
3852
Craig Topper70b883b2011-11-28 10:14:51 +00003853/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003854/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3855/// Note that VPERMIL mask matching is different depending whether theunderlying
3856/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3857/// to the same elements of the low, but to the higher half of the source.
3858/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003859/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003860static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasFp256) {
3861 if (!HasFp256)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003862 return false;
3863
Craig Topperc612d792012-01-02 09:17:37 +00003864 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003865 // Only match 256-bit with 32/64-bit types
3866 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003867 return false;
3868
Craig Topperc612d792012-01-02 09:17:37 +00003869 unsigned NumLanes = VT.getSizeInBits()/128;
3870 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003871 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003872 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003873 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003874 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003875 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003876 continue;
3877 // VPERMILPS handling
3878 if (Mask[i] < 0)
3879 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003880 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003881 return false;
3882 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003883 }
3884
3885 return true;
3886}
3887
Craig Topper5aaffa82012-02-19 02:53:47 +00003888/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003889/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003890/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003891static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003892 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003893 if (!VT.is128BitVector())
Craig Topper97327dc2012-03-18 22:50:10 +00003894 return false;
Craig Topper7a9a28b2012-08-12 02:23:29 +00003895
3896 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003897 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003898 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003899
Nate Begeman9008ca62009-04-27 18:41:29 +00003900 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003901 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003902
Craig Topperc612d792012-01-02 09:17:37 +00003903 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003904 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3905 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3906 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003907 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003908
Evan Cheng39623da2006-04-20 08:58:49 +00003909 return true;
3910}
3911
Evan Chengd9539472006-04-14 21:59:03 +00003912/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3913/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003914/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003915static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003916 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003917 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003918 return false;
3919
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003920 unsigned NumElems = VT.getVectorNumElements();
3921
3922 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3923 (VT.getSizeInBits() == 256 && NumElems != 8))
3924 return false;
3925
3926 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003927 for (unsigned i = 0; i != NumElems; i += 2)
3928 if (!isUndefOrEqual(Mask[i], i+1) ||
3929 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003930 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003931
3932 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003933}
3934
3935/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3936/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003937/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003938static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003939 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003940 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003941 return false;
3942
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003943 unsigned NumElems = VT.getVectorNumElements();
3944
3945 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3946 (VT.getSizeInBits() == 256 && NumElems != 8))
3947 return false;
3948
3949 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003950 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003951 if (!isUndefOrEqual(Mask[i], i) ||
3952 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003953 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003954
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003955 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003956}
3957
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003958/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3959/// specifies a shuffle of elements that is suitable for input to 256-bit
3960/// version of MOVDDUP.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003961static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasFp256) {
3962 if (!HasFp256 || !VT.is256BitVector())
Craig Topper7a9a28b2012-08-12 02:23:29 +00003963 return false;
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003964
Craig Topper7a9a28b2012-08-12 02:23:29 +00003965 unsigned NumElts = VT.getVectorNumElements();
3966 if (NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003967 return false;
3968
Craig Topperc612d792012-01-02 09:17:37 +00003969 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003970 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003971 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003972 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003973 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003974 return false;
3975 return true;
3976}
3977
Evan Cheng0b457f02008-09-25 20:50:48 +00003978/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003979/// specifies a shuffle of elements that is suitable for input to 128-bit
3980/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003981static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003982 if (!VT.is128BitVector())
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003983 return false;
3984
Craig Topperc612d792012-01-02 09:17:37 +00003985 unsigned e = VT.getVectorNumElements() / 2;
3986 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003987 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003988 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003989 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003990 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003991 return false;
3992 return true;
3993}
3994
David Greenec38a03e2011-02-03 15:50:00 +00003995/// isVEXTRACTF128Index - Return true if the specified
3996/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3997/// suitable for input to VEXTRACTF128.
3998bool X86::isVEXTRACTF128Index(SDNode *N) {
3999 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4000 return false;
4001
4002 // The index should be aligned on a 128-bit boundary.
4003 uint64_t Index =
4004 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4005
4006 unsigned VL = N->getValueType(0).getVectorNumElements();
4007 unsigned VBits = N->getValueType(0).getSizeInBits();
4008 unsigned ElSize = VBits / VL;
4009 bool Result = (Index * ElSize) % 128 == 0;
4010
4011 return Result;
4012}
4013
David Greeneccacdc12011-02-04 16:08:29 +00004014/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
4015/// operand specifies a subvector insert that is suitable for input to
4016/// VINSERTF128.
4017bool X86::isVINSERTF128Index(SDNode *N) {
4018 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4019 return false;
4020
4021 // The index should be aligned on a 128-bit boundary.
4022 uint64_t Index =
4023 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
4024
4025 unsigned VL = N->getValueType(0).getVectorNumElements();
4026 unsigned VBits = N->getValueType(0).getSizeInBits();
4027 unsigned ElSize = VBits / VL;
4028 bool Result = (Index * ElSize) % 128 == 0;
4029
4030 return Result;
4031}
4032
Evan Cheng63d33002006-03-22 08:01:21 +00004033/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004034/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00004035/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00004036static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00004037 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004038
Craig Topper1a7700a2012-01-19 08:19:12 +00004039 assert((VT.is128BitVector() || VT.is256BitVector()) &&
4040 "Unsupported vector type for PSHUF/SHUFP");
4041
4042 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
4043 // independently on 128-bit lanes.
4044 unsigned NumElts = VT.getVectorNumElements();
4045 unsigned NumLanes = VT.getSizeInBits()/128;
4046 unsigned NumLaneElts = NumElts/NumLanes;
4047
4048 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
4049 "Only supports 2 or 4 elements per lane");
4050
4051 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00004052 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00004053 for (unsigned i = 0; i != NumElts; ++i) {
4054 int Elt = N->getMaskElt(i);
4055 if (Elt < 0) continue;
Craig Topper6b28d352012-05-03 07:12:59 +00004056 Elt &= NumLaneElts - 1;
4057 unsigned ShAmt = (i << Shift) % 8;
Craig Topper1a7700a2012-01-19 08:19:12 +00004058 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00004059 }
Craig Topper1a7700a2012-01-19 08:19:12 +00004060
Evan Cheng63d33002006-03-22 08:01:21 +00004061 return Mask;
4062}
4063
Evan Cheng506d3df2006-03-29 23:07:14 +00004064/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004065/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00004066static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00004067 EVT VT = N->getValueType(0);
4068
4069 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4070 "Unsupported vector type for PSHUFHW");
4071
4072 unsigned NumElts = VT.getVectorNumElements();
4073
Evan Cheng506d3df2006-03-29 23:07:14 +00004074 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004075 for (unsigned l = 0; l != NumElts; l += 8) {
4076 // 8 nodes per lane, but we only care about the last 4.
4077 for (unsigned i = 0; i < 4; ++i) {
4078 int Elt = N->getMaskElt(l+i+4);
4079 if (Elt < 0) continue;
4080 Elt &= 0x3; // only 2-bits.
4081 Mask |= Elt << (i * 2);
4082 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004083 }
Craig Topper6b28d352012-05-03 07:12:59 +00004084
Evan Cheng506d3df2006-03-29 23:07:14 +00004085 return Mask;
4086}
4087
4088/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004089/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00004090static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00004091 EVT VT = N->getValueType(0);
4092
4093 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4094 "Unsupported vector type for PSHUFHW");
4095
4096 unsigned NumElts = VT.getVectorNumElements();
4097
Evan Cheng506d3df2006-03-29 23:07:14 +00004098 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004099 for (unsigned l = 0; l != NumElts; l += 8) {
4100 // 8 nodes per lane, but we only care about the first 4.
4101 for (unsigned i = 0; i < 4; ++i) {
4102 int Elt = N->getMaskElt(l+i);
4103 if (Elt < 0) continue;
4104 Elt &= 0x3; // only 2-bits
4105 Mask |= Elt << (i * 2);
4106 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004107 }
Craig Topper6b28d352012-05-03 07:12:59 +00004108
Evan Cheng506d3df2006-03-29 23:07:14 +00004109 return Mask;
4110}
4111
Nate Begemana09008b2009-10-19 02:17:23 +00004112/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4113/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004114static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
4115 EVT VT = SVOp->getValueType(0);
4116 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004117
Craig Topper0e2037b2012-01-20 05:53:00 +00004118 unsigned NumElts = VT.getVectorNumElements();
4119 unsigned NumLanes = VT.getSizeInBits()/128;
4120 unsigned NumLaneElts = NumElts/NumLanes;
4121
4122 int Val = 0;
4123 unsigned i;
4124 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004125 Val = SVOp->getMaskElt(i);
4126 if (Val >= 0)
4127 break;
4128 }
Craig Topper0e2037b2012-01-20 05:53:00 +00004129 if (Val >= (int)NumElts)
4130 Val -= NumElts - NumLaneElts;
4131
Eli Friedman63f8dde2011-07-25 21:36:45 +00004132 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004133 return (Val - i) * EltSize;
4134}
4135
David Greenec38a03e2011-02-03 15:50:00 +00004136/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4137/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4138/// instructions.
4139unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4140 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4141 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4142
4143 uint64_t Index =
4144 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4145
4146 EVT VecVT = N->getOperand(0).getValueType();
4147 EVT ElVT = VecVT.getVectorElementType();
4148
4149 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004150 return Index / NumElemsPerChunk;
4151}
4152
David Greeneccacdc12011-02-04 16:08:29 +00004153/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4154/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4155/// instructions.
4156unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4157 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4158 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4159
4160 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004161 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004162
4163 EVT VecVT = N->getValueType(0);
4164 EVT ElVT = VecVT.getVectorElementType();
4165
4166 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004167 return Index / NumElemsPerChunk;
4168}
4169
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004170/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
4171/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
4172/// Handles 256-bit.
4173static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
4174 EVT VT = N->getValueType(0);
4175
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004176 unsigned NumElts = VT.getVectorNumElements();
4177
Craig Topper095c5282012-04-15 23:48:57 +00004178 assert((VT.is256BitVector() && NumElts == 4) &&
4179 "Unsupported vector type for VPERMQ/VPERMPD");
4180
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004181 unsigned Mask = 0;
4182 for (unsigned i = 0; i != NumElts; ++i) {
4183 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00004184 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004185 continue;
4186 Mask |= Elt << (i*2);
4187 }
4188
4189 return Mask;
4190}
Evan Cheng37b73872009-07-30 08:33:02 +00004191/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4192/// constant +0.0.
4193bool X86::isZeroNode(SDValue Elt) {
4194 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004195 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004196 (isa<ConstantFPSDNode>(Elt) &&
4197 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4198}
4199
Nate Begeman9008ca62009-04-27 18:41:29 +00004200/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4201/// their permute mask.
4202static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4203 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004204 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004205 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004206 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004207
Nate Begeman5a5ca152009-04-29 05:20:52 +00004208 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00004209 int Idx = SVOp->getMaskElt(i);
4210 if (Idx >= 0) {
4211 if (Idx < (int)NumElems)
4212 Idx += NumElems;
4213 else
4214 Idx -= NumElems;
4215 }
4216 MaskVec.push_back(Idx);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004217 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004218 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4219 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004220}
4221
Evan Cheng533a0aa2006-04-19 20:35:22 +00004222/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4223/// match movhlps. The lower half elements should come from upper half of
4224/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004225/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004226static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004227 if (!VT.is128BitVector())
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004228 return false;
4229 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004230 return false;
4231 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004232 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004233 return false;
4234 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004235 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004236 return false;
4237 return true;
4238}
4239
Evan Cheng5ced1d82006-04-06 23:23:56 +00004240/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004241/// is promoted to a vector. It also returns the LoadSDNode by reference if
4242/// required.
4243static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004244 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4245 return false;
4246 N = N->getOperand(0).getNode();
4247 if (!ISD::isNON_EXTLoad(N))
4248 return false;
4249 if (LD)
4250 *LD = cast<LoadSDNode>(N);
4251 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004252}
4253
Dan Gohman65fd6562011-11-03 21:49:52 +00004254// Test whether the given value is a vector value which will be legalized
4255// into a load.
4256static bool WillBeConstantPoolLoad(SDNode *N) {
4257 if (N->getOpcode() != ISD::BUILD_VECTOR)
4258 return false;
4259
4260 // Check for any non-constant elements.
4261 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4262 switch (N->getOperand(i).getNode()->getOpcode()) {
4263 case ISD::UNDEF:
4264 case ISD::ConstantFP:
4265 case ISD::Constant:
4266 break;
4267 default:
4268 return false;
4269 }
4270
4271 // Vectors of all-zeros and all-ones are materialized with special
4272 // instructions rather than being loaded.
4273 return !ISD::isBuildVectorAllZeros(N) &&
4274 !ISD::isBuildVectorAllOnes(N);
4275}
4276
Evan Cheng533a0aa2006-04-19 20:35:22 +00004277/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4278/// match movlp{s|d}. The lower half elements should come from lower half of
4279/// V1 (and in order), and the upper half elements should come from the upper
4280/// half of V2 (and in order). And since V1 will become the source of the
4281/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004282static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004283 ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004284 if (!VT.is128BitVector())
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004285 return false;
4286
Evan Cheng466685d2006-10-09 20:57:25 +00004287 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004288 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004289 // Is V2 is a vector load, don't do this transformation. We will try to use
4290 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004291 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004292 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004293
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004294 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004295
Evan Cheng533a0aa2006-04-19 20:35:22 +00004296 if (NumElems != 2 && NumElems != 4)
4297 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004298 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004299 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004300 return false;
Chad Rosier238ae312012-04-30 17:47:15 +00004301 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004302 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004303 return false;
4304 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004305}
4306
Evan Cheng39623da2006-04-20 08:58:49 +00004307/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4308/// all the same.
4309static bool isSplatVector(SDNode *N) {
4310 if (N->getOpcode() != ISD::BUILD_VECTOR)
4311 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004312
Dan Gohman475871a2008-07-27 21:46:04 +00004313 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004314 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4315 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004316 return false;
4317 return true;
4318}
4319
Evan Cheng213d2cf2007-05-17 18:45:50 +00004320/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004321/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004322/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004323static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004324 SDValue V1 = N->getOperand(0);
4325 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004326 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4327 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004328 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004329 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004330 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004331 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4332 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004333 if (Opc != ISD::BUILD_VECTOR ||
4334 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004335 return false;
4336 } else if (Idx >= 0) {
4337 unsigned Opc = V1.getOpcode();
4338 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4339 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004340 if (Opc != ISD::BUILD_VECTOR ||
4341 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004342 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004343 }
4344 }
4345 return true;
4346}
4347
4348/// getZeroVector - Returns a vector of specified type with all zero elements.
4349///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004350static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004351 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004352 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004353 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004354
Dale Johannesen0488fb62010-09-30 23:57:10 +00004355 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004356 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004357 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004358 if (Size == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004359 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004360 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4361 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4362 } else { // SSE1
4363 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4364 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4365 }
Craig Topper9d352402012-04-23 07:24:41 +00004366 } else if (Size == 256) { // AVX
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004367 if (Subtarget->hasInt256()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004368 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4369 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4370 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4371 } else {
4372 // 256-bit logic and arithmetic instructions in AVX are all
4373 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4374 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4375 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4376 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4377 }
Craig Topper9d352402012-04-23 07:24:41 +00004378 } else
4379 llvm_unreachable("Unexpected vector type");
4380
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004381 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004382}
4383
Chris Lattner8a594482007-11-25 00:24:49 +00004384/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004385/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4386/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4387/// Then bitcast to their original type, ensuring they get CSE'd.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004388static SDValue getOnesVector(EVT VT, bool HasInt256, SelectionDAG &DAG,
Craig Topper745a86b2011-11-19 22:34:59 +00004389 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004390 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004391 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004392
Owen Anderson825b72b2009-08-11 20:47:22 +00004393 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004394 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004395 if (Size == 256) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004396 if (HasInt256) { // AVX2
Craig Topper745a86b2011-11-19 22:34:59 +00004397 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4398 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4399 } else { // AVX
4400 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004401 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004402 }
Craig Topper9d352402012-04-23 07:24:41 +00004403 } else if (Size == 128) {
Craig Topper745a86b2011-11-19 22:34:59 +00004404 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004405 } else
4406 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004407
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004408 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004409}
4410
Evan Cheng39623da2006-04-20 08:58:49 +00004411/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4412/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004413static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004414 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004415 if (Mask[i] > (int)NumElems) {
4416 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004417 }
Evan Cheng39623da2006-04-20 08:58:49 +00004418 }
Evan Cheng39623da2006-04-20 08:58:49 +00004419}
4420
Evan Cheng017dcc62006-04-21 01:05:10 +00004421/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4422/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004423static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004424 SDValue V2) {
4425 unsigned NumElems = VT.getVectorNumElements();
4426 SmallVector<int, 8> Mask;
4427 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004428 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004429 Mask.push_back(i);
4430 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004431}
4432
Nate Begeman9008ca62009-04-27 18:41:29 +00004433/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004434static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004435 SDValue V2) {
4436 unsigned NumElems = VT.getVectorNumElements();
4437 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004438 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004439 Mask.push_back(i);
4440 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004441 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004442 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004443}
4444
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004445/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004446static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004447 SDValue V2) {
4448 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004449 SmallVector<int, 8> Mask;
Chad Rosier238ae312012-04-30 17:47:15 +00004450 for (unsigned i = 0, Half = NumElems/2; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004451 Mask.push_back(i + Half);
4452 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004453 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004454 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004455}
4456
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004457// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004458// a generic shuffle instruction because the target has no such instructions.
4459// Generate shuffles which repeat i16 and i8 several times until they can be
4460// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004461static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004462 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004463 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004464 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004465
Nate Begeman9008ca62009-04-27 18:41:29 +00004466 while (NumElems > 4) {
4467 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004468 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004469 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004470 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004471 EltNo -= NumElems/2;
4472 }
4473 NumElems >>= 1;
4474 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004475 return V;
4476}
Eric Christopherfd179292009-08-27 18:07:15 +00004477
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004478/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4479static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4480 EVT VT = V.getValueType();
4481 DebugLoc dl = V.getDebugLoc();
Craig Topper9d352402012-04-23 07:24:41 +00004482 unsigned Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004483
Craig Topper9d352402012-04-23 07:24:41 +00004484 if (Size == 128) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004485 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004486 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004487 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4488 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004489 } else if (Size == 256) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004490 // To use VPERMILPS to splat scalars, the second half of indicies must
4491 // refer to the higher part, which is a duplication of the lower one,
4492 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004493 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4494 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004495
4496 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4497 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4498 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004499 } else
4500 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004501
4502 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4503}
4504
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004505/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004506static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4507 EVT SrcVT = SV->getValueType(0);
4508 SDValue V1 = SV->getOperand(0);
4509 DebugLoc dl = SV->getDebugLoc();
4510
4511 int EltNo = SV->getSplatIndex();
4512 int NumElems = SrcVT.getVectorNumElements();
4513 unsigned Size = SrcVT.getSizeInBits();
4514
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004515 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4516 "Unknown how to promote splat for type");
4517
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004518 // Extract the 128-bit part containing the splat element and update
4519 // the splat element index when it refers to the higher register.
4520 if (Size == 256) {
Craig Topper7d1e3dc2012-04-30 05:17:10 +00004521 V1 = Extract128BitVector(V1, EltNo, DAG, dl);
4522 if (EltNo >= NumElems/2)
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004523 EltNo -= NumElems/2;
4524 }
4525
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004526 // All i16 and i8 vector types can't be used directly by a generic shuffle
4527 // instruction because the target has no such instruction. Generate shuffles
4528 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004529 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004530 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004531 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004532 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004533
4534 // Recreate the 256-bit vector and place the same 128-bit vector
4535 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004536 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004537 if (Size == 256) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004538 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004539 }
4540
4541 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004542}
4543
Evan Chengba05f722006-04-21 23:03:30 +00004544/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004545/// vector of zero or undef vector. This produces a shuffle where the low
4546/// element of V2 is swizzled into the zero/undef vector, landing at element
4547/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004548static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004549 bool IsZero,
4550 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004551 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004552 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004553 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004554 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004555 unsigned NumElems = VT.getVectorNumElements();
4556 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004557 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004558 // If this is the insertion idx, put the low elt of V2 here.
4559 MaskVec.push_back(i == Idx ? NumElems : i);
4560 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004561}
4562
Craig Toppera1ffc682012-03-20 06:42:26 +00004563/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4564/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004565/// Sets IsUnary to true if only uses one source.
Craig Topperd978c542012-05-06 19:46:21 +00004566static bool getTargetShuffleMask(SDNode *N, MVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004567 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004568 unsigned NumElems = VT.getVectorNumElements();
4569 SDValue ImmN;
4570
Craig Topper89f4e662012-03-20 07:17:59 +00004571 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004572 switch(N->getOpcode()) {
4573 case X86ISD::SHUFP:
4574 ImmN = N->getOperand(N->getNumOperands()-1);
4575 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4576 break;
4577 case X86ISD::UNPCKH:
4578 DecodeUNPCKHMask(VT, Mask);
4579 break;
4580 case X86ISD::UNPCKL:
4581 DecodeUNPCKLMask(VT, Mask);
4582 break;
4583 case X86ISD::MOVHLPS:
4584 DecodeMOVHLPSMask(NumElems, Mask);
4585 break;
4586 case X86ISD::MOVLHPS:
4587 DecodeMOVLHPSMask(NumElems, Mask);
4588 break;
4589 case X86ISD::PSHUFD:
4590 case X86ISD::VPERMILP:
4591 ImmN = N->getOperand(N->getNumOperands()-1);
4592 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004593 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004594 break;
4595 case X86ISD::PSHUFHW:
4596 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004597 DecodePSHUFHWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004598 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004599 break;
4600 case X86ISD::PSHUFLW:
4601 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004602 DecodePSHUFLWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004603 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004604 break;
Craig Topperbdcbcb32012-05-06 18:54:26 +00004605 case X86ISD::VPERMI:
4606 ImmN = N->getOperand(N->getNumOperands()-1);
4607 DecodeVPERMMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4608 IsUnary = true;
4609 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004610 case X86ISD::MOVSS:
4611 case X86ISD::MOVSD: {
4612 // The index 0 always comes from the first element of the second source,
4613 // this is why MOVSS and MOVSD are used in the first place. The other
4614 // elements come from the other positions of the first source vector
4615 Mask.push_back(NumElems);
4616 for (unsigned i = 1; i != NumElems; ++i) {
4617 Mask.push_back(i);
4618 }
4619 break;
4620 }
4621 case X86ISD::VPERM2X128:
4622 ImmN = N->getOperand(N->getNumOperands()-1);
4623 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004624 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004625 break;
4626 case X86ISD::MOVDDUP:
4627 case X86ISD::MOVLHPD:
4628 case X86ISD::MOVLPD:
4629 case X86ISD::MOVLPS:
4630 case X86ISD::MOVSHDUP:
4631 case X86ISD::MOVSLDUP:
4632 case X86ISD::PALIGN:
4633 // Not yet implemented
4634 return false;
4635 default: llvm_unreachable("unknown target shuffle node");
4636 }
4637
4638 return true;
4639}
4640
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004641/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4642/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004643static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004644 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004645 if (Depth == 6)
4646 return SDValue(); // Limit search depth.
4647
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004648 SDValue V = SDValue(N, 0);
4649 EVT VT = V.getValueType();
4650 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004651
4652 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4653 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004654 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004655
Craig Topper3d092db2012-03-21 02:14:01 +00004656 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004657 return DAG.getUNDEF(VT.getVectorElementType());
4658
Craig Topperd156dc12012-02-06 07:17:51 +00004659 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004660 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4661 : SV->getOperand(1);
4662 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004663 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004664
4665 // Recurse into target specific vector shuffles to find scalars.
4666 if (isTargetShuffle(Opcode)) {
Craig Topperd978c542012-05-06 19:46:21 +00004667 MVT ShufVT = V.getValueType().getSimpleVT();
4668 unsigned NumElems = ShufVT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004669 SmallVector<int, 16> ShuffleMask;
Craig Topper89f4e662012-03-20 07:17:59 +00004670 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004671
Craig Topperd978c542012-05-06 19:46:21 +00004672 if (!getTargetShuffleMask(N, ShufVT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004673 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004674
Craig Topper3d092db2012-03-21 02:14:01 +00004675 int Elt = ShuffleMask[Index];
4676 if (Elt < 0)
Craig Topperd978c542012-05-06 19:46:21 +00004677 return DAG.getUNDEF(ShufVT.getVectorElementType());
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004678
Craig Topper3d092db2012-03-21 02:14:01 +00004679 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd978c542012-05-06 19:46:21 +00004680 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004681 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004682 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004683 }
4684
4685 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004686 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004687 V = V.getOperand(0);
4688 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004689 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004690
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004691 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004692 return SDValue();
4693 }
4694
4695 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4696 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004697 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004698
4699 if (V.getOpcode() == ISD::BUILD_VECTOR)
4700 return V.getOperand(Index);
4701
4702 return SDValue();
4703}
4704
4705/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4706/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004707/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004708static
Craig Topper3d092db2012-03-21 02:14:01 +00004709unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004710 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004711 unsigned i;
4712 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004713 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004714 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004715 if (!(Elt.getNode() &&
4716 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4717 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004718 }
4719
4720 return i;
4721}
4722
Craig Topper3d092db2012-03-21 02:14:01 +00004723/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4724/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004725/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4726static
Craig Topper3d092db2012-03-21 02:14:01 +00004727bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4728 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4729 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004730 bool SeenV1 = false;
4731 bool SeenV2 = false;
4732
Craig Topper3d092db2012-03-21 02:14:01 +00004733 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004734 int Idx = SVOp->getMaskElt(i);
4735 // Ignore undef indicies
4736 if (Idx < 0)
4737 continue;
4738
Craig Topper3d092db2012-03-21 02:14:01 +00004739 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004740 SeenV1 = true;
4741 else
4742 SeenV2 = true;
4743
4744 // Only accept consecutive elements from the same vector
4745 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4746 return false;
4747 }
4748
4749 OpNum = SeenV1 ? 0 : 1;
4750 return true;
4751}
4752
4753/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4754/// logical left shift of a vector.
4755static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4756 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4757 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4758 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4759 false /* check zeros from right */, DAG);
4760 unsigned OpSrc;
4761
4762 if (!NumZeros)
4763 return false;
4764
4765 // Considering the elements in the mask that are not consecutive zeros,
4766 // check if they consecutively come from only one of the source vectors.
4767 //
4768 // V1 = {X, A, B, C} 0
4769 // \ \ \ /
4770 // vector_shuffle V1, V2 <1, 2, 3, X>
4771 //
4772 if (!isShuffleMaskConsecutive(SVOp,
4773 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004774 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004775 NumZeros, // Where to start looking in the src vector
4776 NumElems, // Number of elements in vector
4777 OpSrc)) // Which source operand ?
4778 return false;
4779
4780 isLeft = false;
4781 ShAmt = NumZeros;
4782 ShVal = SVOp->getOperand(OpSrc);
4783 return true;
4784}
4785
4786/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4787/// logical left shift of a vector.
4788static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4789 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4790 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4791 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4792 true /* check zeros from left */, DAG);
4793 unsigned OpSrc;
4794
4795 if (!NumZeros)
4796 return false;
4797
4798 // Considering the elements in the mask that are not consecutive zeros,
4799 // check if they consecutively come from only one of the source vectors.
4800 //
4801 // 0 { A, B, X, X } = V2
4802 // / \ / /
4803 // vector_shuffle V1, V2 <X, X, 4, 5>
4804 //
4805 if (!isShuffleMaskConsecutive(SVOp,
4806 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004807 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004808 0, // Where to start looking in the src vector
4809 NumElems, // Number of elements in vector
4810 OpSrc)) // Which source operand ?
4811 return false;
4812
4813 isLeft = true;
4814 ShAmt = NumZeros;
4815 ShVal = SVOp->getOperand(OpSrc);
4816 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004817}
4818
4819/// isVectorShift - Returns true if the shuffle can be implemented as a
4820/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004821static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004822 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004823 // Although the logic below support any bitwidth size, there are no
4824 // shift instructions which handle more than 128-bit vectors.
Craig Topper7a9a28b2012-08-12 02:23:29 +00004825 if (!SVOp->getValueType(0).is128BitVector())
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004826 return false;
4827
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004828 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4829 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4830 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004831
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004832 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004833}
4834
Evan Chengc78d3b42006-04-24 18:01:45 +00004835/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4836///
Dan Gohman475871a2008-07-27 21:46:04 +00004837static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004838 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004839 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004840 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004841 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004842 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004843 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004844
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004845 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004846 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004847 bool First = true;
4848 for (unsigned i = 0; i < 16; ++i) {
4849 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4850 if (ThisIsNonZero && First) {
4851 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004852 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004853 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004854 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004855 First = false;
4856 }
4857
4858 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004859 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004860 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4861 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004862 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004863 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004864 }
4865 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004866 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4867 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4868 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004869 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004870 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004871 } else
4872 ThisElt = LastElt;
4873
Gabor Greifba36cb52008-08-28 21:40:38 +00004874 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004875 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004876 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004877 }
4878 }
4879
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004880 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004881}
4882
Bill Wendlinga348c562007-03-22 18:42:45 +00004883/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004884///
Dan Gohman475871a2008-07-27 21:46:04 +00004885static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004886 unsigned NumNonZero, unsigned NumZero,
4887 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004888 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004889 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004890 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004891 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004892
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004893 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004894 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004895 bool First = true;
4896 for (unsigned i = 0; i < 8; ++i) {
4897 bool isNonZero = (NonZeros & (1 << i)) != 0;
4898 if (isNonZero) {
4899 if (First) {
4900 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004901 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004902 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004903 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004904 First = false;
4905 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004906 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004907 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004908 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004909 }
4910 }
4911
4912 return V;
4913}
4914
Evan Chengf26ffe92008-05-29 08:22:04 +00004915/// getVShift - Return a vector logical shift node.
4916///
Owen Andersone50ed302009-08-10 22:56:29 +00004917static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004918 unsigned NumBits, SelectionDAG &DAG,
4919 const TargetLowering &TLI, DebugLoc dl) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004920 assert(VT.is128BitVector() && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004921 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004922 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004923 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4924 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004925 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004926 DAG.getConstant(NumBits,
4927 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004928}
4929
Dan Gohman475871a2008-07-27 21:46:04 +00004930SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004931X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004932 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004933
Evan Chengc3630942009-12-09 21:00:30 +00004934 // Check if the scalar load can be widened into a vector load. And if
4935 // the address is "base + cst" see if the cst can be "absorbed" into
4936 // the shuffle mask.
4937 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4938 SDValue Ptr = LD->getBasePtr();
4939 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4940 return SDValue();
4941 EVT PVT = LD->getValueType(0);
4942 if (PVT != MVT::i32 && PVT != MVT::f32)
4943 return SDValue();
4944
4945 int FI = -1;
4946 int64_t Offset = 0;
4947 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4948 FI = FINode->getIndex();
4949 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004950 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004951 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4952 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4953 Offset = Ptr.getConstantOperandVal(1);
4954 Ptr = Ptr.getOperand(0);
4955 } else {
4956 return SDValue();
4957 }
4958
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004959 // FIXME: 256-bit vector instructions don't require a strict alignment,
4960 // improve this code to support it better.
4961 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004962 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004963 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004964 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004965 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004966 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004967 // Can't change the alignment. FIXME: It's possible to compute
4968 // the exact stack offset and reference FI + adjust offset instead.
4969 // If someone *really* cares about this. That's the way to implement it.
4970 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004971 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004972 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004973 }
4974 }
4975
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004976 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004977 // Ptr + (Offset & ~15).
4978 if (Offset < 0)
4979 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004980 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004981 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004982 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004983 if (StartOffset)
4984 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4985 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4986
4987 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00004988 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004989
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004990 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4991 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004992 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004993 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004994
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004995 SmallVector<int, 8> Mask;
Craig Topper66ddd152012-04-27 22:54:43 +00004996 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004997 Mask.push_back(EltNo);
4998
Craig Toppercc3000632012-01-30 07:50:31 +00004999 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00005000 }
5001
5002 return SDValue();
5003}
5004
Michael J. Spencerec38de22010-10-10 22:04:20 +00005005/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
5006/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00005007/// load which has the same value as a build_vector whose operands are 'elts'.
5008///
5009/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00005010///
Nate Begeman1449f292010-03-24 22:19:06 +00005011/// FIXME: we'd also like to handle the case where the last elements are zero
5012/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
5013/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005014static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00005015 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005016 EVT EltVT = VT.getVectorElementType();
5017 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00005018
Nate Begemanfdea31a2010-03-24 20:49:50 +00005019 LoadSDNode *LDBase = NULL;
5020 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005021
Nate Begeman1449f292010-03-24 22:19:06 +00005022 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00005023 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00005024 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005025 for (unsigned i = 0; i < NumElems; ++i) {
5026 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00005027
Nate Begemanfdea31a2010-03-24 20:49:50 +00005028 if (!Elt.getNode() ||
5029 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
5030 return SDValue();
5031 if (!LDBase) {
5032 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
5033 return SDValue();
5034 LDBase = cast<LoadSDNode>(Elt.getNode());
5035 LastLoadedElt = i;
5036 continue;
5037 }
5038 if (Elt.getOpcode() == ISD::UNDEF)
5039 continue;
5040
5041 LoadSDNode *LD = cast<LoadSDNode>(Elt);
5042 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
5043 return SDValue();
5044 LastLoadedElt = i;
5045 }
Nate Begeman1449f292010-03-24 22:19:06 +00005046
5047 // If we have found an entire vector of loads and undefs, then return a large
5048 // load of the entire vector width starting at the base pointer. If we found
5049 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005050 if (LastLoadedElt == NumElems - 1) {
5051 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00005052 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005053 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005054 LDBase->isVolatile(), LDBase->isNonTemporal(),
5055 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00005056 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005057 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00005058 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005059 LDBase->isInvariant(), LDBase->getAlignment());
Craig Topper69947b92012-04-23 06:57:04 +00005060 }
5061 if (NumElems == 4 && LastLoadedElt == 1 &&
5062 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005063 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
5064 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00005065 SDValue ResNode =
5066 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
5067 LDBase->getPointerInfo(),
5068 LDBase->getAlignment(),
5069 false/*isVolatile*/, true/*ReadMem*/,
5070 false/*WriteMem*/);
Manman Ren2b7a2e82012-08-31 23:16:57 +00005071
5072 // Make sure the newly-created LOAD is in the same position as LDBase in
5073 // terms of dependency. We create a TokenFactor for LDBase and ResNode, and
5074 // update uses of LDBase's output chain to use the TokenFactor.
5075 if (LDBase->hasAnyUseOfValue(1)) {
5076 SDValue NewChain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
5077 SDValue(LDBase, 1), SDValue(ResNode.getNode(), 1));
5078 DAG.ReplaceAllUsesOfValueWith(SDValue(LDBase, 1), NewChain);
5079 DAG.UpdateNodeOperands(NewChain.getNode(), SDValue(LDBase, 1),
5080 SDValue(ResNode.getNode(), 1));
5081 }
5082
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005083 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00005084 }
5085 return SDValue();
5086}
5087
Nadav Rotem9d68b062012-04-08 12:54:54 +00005088/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
5089/// to generate a splat value for the following cases:
5090/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005091/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00005092/// a scalar load, or a constant.
5093/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005094/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00005095SDValue
Craig Topper55b24052012-09-11 06:15:32 +00005096X86TargetLowering::LowerVectorBroadcast(SDValue Op, SelectionDAG &DAG) const {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005097 if (!Subtarget->hasFp256())
Craig Toppera9376332012-01-10 08:23:59 +00005098 return SDValue();
5099
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005100 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00005101 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005102
Craig Topper5da8a802012-05-04 05:49:51 +00005103 assert((VT.is128BitVector() || VT.is256BitVector()) &&
5104 "Unsupported vector type for broadcast.");
5105
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005106 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005107 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005108
Nadav Rotem9d68b062012-04-08 12:54:54 +00005109 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005110 default:
5111 // Unknown pattern found.
5112 return SDValue();
5113
5114 case ISD::BUILD_VECTOR: {
5115 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005116 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005117 return SDValue();
5118
Nadav Rotem9d68b062012-04-08 12:54:54 +00005119 Ld = Op.getOperand(0);
5120 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
5121 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005122
5123 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005124 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005125 // Constants may have multiple users.
5126 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005127 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005128 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005129 }
5130
5131 case ISD::VECTOR_SHUFFLE: {
5132 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5133
5134 // Shuffles must have a splat mask where the first element is
5135 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005136 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005137 return SDValue();
5138
5139 SDValue Sc = Op.getOperand(0);
Nadav Rotemb88e8dd2012-05-10 12:50:02 +00005140 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR &&
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005141 Sc.getOpcode() != ISD::BUILD_VECTOR) {
5142
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005143 if (!Subtarget->hasInt256())
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005144 return SDValue();
5145
5146 // Use the register form of the broadcast instruction available on AVX2.
5147 if (VT.is256BitVector())
5148 Sc = Extract128BitVector(Sc, 0, DAG, dl);
5149 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Sc);
5150 }
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005151
5152 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005153 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00005154 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005155
5156 // The scalar_to_vector node and the suspected
5157 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005158 // Constants may have multiple users.
5159 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005160 return SDValue();
5161 break;
5162 }
5163 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005164
Craig Topper7a9a28b2012-08-12 02:23:29 +00005165 bool Is256 = VT.is256BitVector();
Nadav Rotem9d68b062012-04-08 12:54:54 +00005166
5167 // Handle the broadcasting a single constant scalar from the constant pool
5168 // into a vector. On Sandybridge it is still better to load a constant vector
5169 // from the constant pool and not to broadcast it from a scalar.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005170 if (ConstSplatVal && Subtarget->hasInt256()) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005171 EVT CVT = Ld.getValueType();
5172 assert(!CVT.isVector() && "Must not broadcast a vector type");
5173 unsigned ScalarSize = CVT.getSizeInBits();
5174
Craig Topper5da8a802012-05-04 05:49:51 +00005175 if (ScalarSize == 32 || (Is256 && ScalarSize == 64)) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005176 const Constant *C = 0;
5177 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
5178 C = CI->getConstantIntValue();
5179 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
5180 C = CF->getConstantFPValue();
5181
5182 assert(C && "Invalid constant type");
5183
Nadav Rotem154819d2012-04-09 07:45:58 +00005184 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00005185 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00005186 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Craig Topper6643d9c2012-05-04 06:18:33 +00005187 MachinePointerInfo::getConstantPool(),
5188 false, false, false, Alignment);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005189
Nadav Rotem9d68b062012-04-08 12:54:54 +00005190 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5191 }
5192 }
5193
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005194 bool IsLoad = ISD::isNormalLoad(Ld.getNode());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005195 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5196
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005197 // Handle AVX2 in-register broadcasts.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005198 if (!IsLoad && Subtarget->hasInt256() &&
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005199 (ScalarSize == 32 || (Is256 && ScalarSize == 64)))
5200 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5201
5202 // The scalar source must be a normal load.
5203 if (!IsLoad)
5204 return SDValue();
5205
Craig Topper5da8a802012-05-04 05:49:51 +00005206 if (ScalarSize == 32 || (Is256 && ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005207 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005208
Craig Toppera9376332012-01-10 08:23:59 +00005209 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
Craig Topper5da8a802012-05-04 05:49:51 +00005210 // double since there is no vbroadcastsd xmm
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005211 if (Subtarget->hasInt256() && Ld.getValueType().isInteger()) {
Craig Topper5da8a802012-05-04 05:49:51 +00005212 if (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64)
Nadav Rotem9d68b062012-04-08 12:54:54 +00005213 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005214 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005215
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005216 // Unsupported broadcast.
5217 return SDValue();
5218}
5219
Evan Chengc3630942009-12-09 21:00:30 +00005220SDValue
Michael Liaofacace82012-10-19 17:15:18 +00005221X86TargetLowering::buildFromShuffleMostly(SDValue Op, SelectionDAG &DAG) const {
5222 EVT VT = Op.getValueType();
5223
5224 // Skip if insert_vec_elt is not supported.
5225 if (!isOperationLegalOrCustom(ISD::INSERT_VECTOR_ELT, VT))
5226 return SDValue();
5227
5228 DebugLoc DL = Op.getDebugLoc();
5229 unsigned NumElems = Op.getNumOperands();
5230
5231 SDValue VecIn1;
5232 SDValue VecIn2;
5233 SmallVector<unsigned, 4> InsertIndices;
5234 SmallVector<int, 8> Mask(NumElems, -1);
5235
5236 for (unsigned i = 0; i != NumElems; ++i) {
5237 unsigned Opc = Op.getOperand(i).getOpcode();
5238
5239 if (Opc == ISD::UNDEF)
5240 continue;
5241
5242 if (Opc != ISD::EXTRACT_VECTOR_ELT) {
5243 // Quit if more than 1 elements need inserting.
5244 if (InsertIndices.size() > 1)
5245 return SDValue();
5246
5247 InsertIndices.push_back(i);
5248 continue;
5249 }
5250
5251 SDValue ExtractedFromVec = Op.getOperand(i).getOperand(0);
5252 SDValue ExtIdx = Op.getOperand(i).getOperand(1);
5253
5254 // Quit if extracted from vector of different type.
5255 if (ExtractedFromVec.getValueType() != VT)
5256 return SDValue();
5257
5258 // Quit if non-constant index.
5259 if (!isa<ConstantSDNode>(ExtIdx))
5260 return SDValue();
5261
5262 if (VecIn1.getNode() == 0)
5263 VecIn1 = ExtractedFromVec;
5264 else if (VecIn1 != ExtractedFromVec) {
5265 if (VecIn2.getNode() == 0)
5266 VecIn2 = ExtractedFromVec;
5267 else if (VecIn2 != ExtractedFromVec)
5268 // Quit if more than 2 vectors to shuffle
5269 return SDValue();
5270 }
5271
5272 unsigned Idx = cast<ConstantSDNode>(ExtIdx)->getZExtValue();
5273
5274 if (ExtractedFromVec == VecIn1)
5275 Mask[i] = Idx;
5276 else if (ExtractedFromVec == VecIn2)
5277 Mask[i] = Idx + NumElems;
5278 }
5279
5280 if (VecIn1.getNode() == 0)
5281 return SDValue();
5282
5283 VecIn2 = VecIn2.getNode() ? VecIn2 : DAG.getUNDEF(VT);
5284 SDValue NV = DAG.getVectorShuffle(VT, DL, VecIn1, VecIn2, &Mask[0]);
5285 for (unsigned i = 0, e = InsertIndices.size(); i != e; ++i) {
5286 unsigned Idx = InsertIndices[i];
5287 NV = DAG.getNode(ISD::INSERT_VECTOR_ELT, DL, VT, NV, Op.getOperand(Idx),
5288 DAG.getIntPtrConstant(Idx));
5289 }
5290
5291 return NV;
5292}
5293
5294SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005295X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005296 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005297
David Greenef125a292011-02-08 19:04:41 +00005298 EVT VT = Op.getValueType();
5299 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005300 unsigned NumElems = Op.getNumOperands();
5301
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005302 // Vectors containing all zeros can be matched by pxor and xorps later
5303 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5304 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5305 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005306 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005307 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005308
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005309 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005310 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005311
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005312 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005313 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5314 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005315 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005316 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasInt256()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005317 return Op;
5318
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005319 return getOnesVector(VT, Subtarget->hasInt256(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005320 }
5321
Nadav Rotem154819d2012-04-09 07:45:58 +00005322 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005323 if (Broadcast.getNode())
5324 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005325
Owen Andersone50ed302009-08-10 22:56:29 +00005326 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005327
Evan Cheng0db9fe62006-04-25 20:13:52 +00005328 unsigned NumZero = 0;
5329 unsigned NumNonZero = 0;
5330 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005331 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005332 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005333 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005334 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005335 if (Elt.getOpcode() == ISD::UNDEF)
5336 continue;
5337 Values.insert(Elt);
5338 if (Elt.getOpcode() != ISD::Constant &&
5339 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005340 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005341 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005342 NumZero++;
5343 else {
5344 NonZeros |= (1 << i);
5345 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005346 }
5347 }
5348
Chris Lattner97a2a562010-08-26 05:24:29 +00005349 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5350 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005351 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005352
Chris Lattner67f453a2008-03-09 05:42:06 +00005353 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005354 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005355 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005356 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005357
Chris Lattner62098042008-03-09 01:05:04 +00005358 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5359 // the value are obviously zero, truncate the value to i32 and do the
5360 // insertion that way. Only do this if the value is non-constant or if the
5361 // value is a constant being inserted into element 0. It is cheaper to do
5362 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005363 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005364 (!IsAllConstants || Idx == 0)) {
5365 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005366 // Handle SSE only.
5367 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5368 EVT VecVT = MVT::v4i32;
5369 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005370
Chris Lattner62098042008-03-09 01:05:04 +00005371 // Truncate the value (which may itself be a constant) to i32, and
5372 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005373 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005374 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005375 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005376
Chris Lattner62098042008-03-09 01:05:04 +00005377 // Now we have our 32-bit value zero extended in the low element of
5378 // a vector. If Idx != 0, swizzle it into place.
5379 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005380 SmallVector<int, 4> Mask;
5381 Mask.push_back(Idx);
5382 for (unsigned i = 1; i != VecElts; ++i)
5383 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005384 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005385 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005386 }
Craig Topper07a27622012-01-22 03:07:48 +00005387 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005388 }
5389 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005390
Chris Lattner19f79692008-03-08 22:59:52 +00005391 // If we have a constant or non-constant insertion into the low element of
5392 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5393 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005394 // depending on what the source datatype is.
5395 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005396 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005397 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005398
5399 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005400 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00005401 if (VT.is256BitVector()) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005402 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005403 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5404 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005405 }
Craig Topper7a9a28b2012-08-12 02:23:29 +00005406 assert(VT.is128BitVector() && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005407 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5408 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005409 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005410 }
5411
5412 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005413 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005414 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper7a9a28b2012-08-12 02:23:29 +00005415 if (VT.is256BitVector()) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005416 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005417 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005418 } else {
Craig Topper7a9a28b2012-08-12 02:23:29 +00005419 assert(VT.is128BitVector() && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005420 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005421 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005422 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005423 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005424 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005425
5426 // Is it a vector logical left shift?
5427 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005428 X86::isZeroNode(Op.getOperand(0)) &&
5429 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005430 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005431 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005432 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005433 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005434 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005435 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005436
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005437 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005438 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005439
Chris Lattner19f79692008-03-08 22:59:52 +00005440 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5441 // is a non-constant being inserted into an element other than the low one,
5442 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5443 // movd/movss) to move this into the low element, then shuffle it into
5444 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005445 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005446 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005447
Evan Cheng0db9fe62006-04-25 20:13:52 +00005448 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005449 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005450 SmallVector<int, 8> MaskVec;
Craig Topper31a207a2012-05-04 06:39:13 +00005451 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005452 MaskVec.push_back(i == Idx ? 0 : 1);
5453 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005454 }
5455 }
5456
Chris Lattner67f453a2008-03-09 05:42:06 +00005457 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005458 if (Values.size() == 1) {
5459 if (EVTBits == 32) {
5460 // Instead of a shuffle like this:
5461 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5462 // Check if it's possible to issue this instead.
5463 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5464 unsigned Idx = CountTrailingZeros_32(NonZeros);
5465 SDValue Item = Op.getOperand(Idx);
5466 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5467 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5468 }
Dan Gohman475871a2008-07-27 21:46:04 +00005469 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005470 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005471
Dan Gohmana3941172007-07-24 22:55:08 +00005472 // A vector full of immediates; various special cases are already
5473 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005474 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005475 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005476
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005477 // For AVX-length vectors, build the individual 128-bit pieces and use
5478 // shuffles to put them in place.
Craig Topper7a9a28b2012-08-12 02:23:29 +00005479 if (VT.is256BitVector()) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005480 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005481 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005482 V.push_back(Op.getOperand(i));
5483
5484 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5485
5486 // Build both the lower and upper subvector.
5487 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5488 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5489 NumElems/2);
5490
5491 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005492 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005493 }
5494
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005495 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005496 if (EVTBits == 64) {
5497 if (NumNonZero == 1) {
5498 // One half is zero or undef.
5499 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005500 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005501 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005502 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005503 }
Dan Gohman475871a2008-07-27 21:46:04 +00005504 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005505 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005506
5507 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005508 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005509 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005510 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005511 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005512 }
5513
Bill Wendling826f36f2007-03-28 00:57:11 +00005514 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005515 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005516 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005517 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005518 }
5519
5520 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005521 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005522 if (NumElems == 4 && NumZero > 0) {
5523 for (unsigned i = 0; i < 4; ++i) {
5524 bool isZero = !(NonZeros & (1 << i));
5525 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005526 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005527 else
Dale Johannesenace16102009-02-03 19:33:06 +00005528 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005529 }
5530
5531 for (unsigned i = 0; i < 2; ++i) {
5532 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5533 default: break;
5534 case 0:
5535 V[i] = V[i*2]; // Must be a zero vector.
5536 break;
5537 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005538 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005539 break;
5540 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005541 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005542 break;
5543 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005544 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005545 break;
5546 }
5547 }
5548
Benjamin Kramer9c683542012-01-30 15:16:21 +00005549 bool Reverse1 = (NonZeros & 0x3) == 2;
5550 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5551 int MaskVec[] = {
5552 Reverse1 ? 1 : 0,
5553 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005554 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5555 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005556 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005557 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005558 }
5559
Craig Topper7a9a28b2012-08-12 02:23:29 +00005560 if (Values.size() > 1 && VT.is128BitVector()) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005561 // Check for a build vector of consecutive loads.
5562 for (unsigned i = 0; i < NumElems; ++i)
5563 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005564
Nate Begemanfdea31a2010-03-24 20:49:50 +00005565 // Check for elements which are consecutive loads.
5566 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5567 if (LD.getNode())
5568 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005569
Michael Liaofacace82012-10-19 17:15:18 +00005570 // Check for a build vector from mostly shuffle plus few inserting.
5571 SDValue Sh = buildFromShuffleMostly(Op, DAG);
5572 if (Sh.getNode())
5573 return Sh;
5574
Michael J. Spencerec38de22010-10-10 22:04:20 +00005575 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005576 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005577 SDValue Result;
5578 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5579 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5580 else
5581 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005582
Chris Lattner24faf612010-08-28 17:59:08 +00005583 for (unsigned i = 1; i < NumElems; ++i) {
5584 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5585 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005586 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005587 }
5588 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005589 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005590
Chris Lattner6e80e442010-08-28 17:15:43 +00005591 // Otherwise, expand into a number of unpckl*, start by extending each of
5592 // our (non-undef) elements to the full vector width with the element in the
5593 // bottom slot of the vector (which generates no code for SSE).
5594 for (unsigned i = 0; i < NumElems; ++i) {
5595 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5596 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5597 else
5598 V[i] = DAG.getUNDEF(VT);
5599 }
5600
5601 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005602 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5603 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5604 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005605 unsigned EltStride = NumElems >> 1;
5606 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005607 for (unsigned i = 0; i < EltStride; ++i) {
5608 // If V[i+EltStride] is undef and this is the first round of mixing,
5609 // then it is safe to just drop this shuffle: V[i] is already in the
5610 // right place, the one element (since it's the first round) being
5611 // inserted as undef can be dropped. This isn't safe for successive
5612 // rounds because they will permute elements within both vectors.
5613 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5614 EltStride == NumElems/2)
5615 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005616
Chris Lattner6e80e442010-08-28 17:15:43 +00005617 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005618 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005619 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005620 }
5621 return V[0];
5622 }
Dan Gohman475871a2008-07-27 21:46:04 +00005623 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005624}
5625
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005626// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5627// to create 256-bit vectors from two other 128-bit ones.
5628static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5629 DebugLoc dl = Op.getDebugLoc();
5630 EVT ResVT = Op.getValueType();
5631
Craig Topper7a9a28b2012-08-12 02:23:29 +00005632 assert(ResVT.is256BitVector() && "Value type must be 256-bit wide");
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005633
5634 SDValue V1 = Op.getOperand(0);
5635 SDValue V2 = Op.getOperand(1);
5636 unsigned NumElems = ResVT.getVectorNumElements();
5637
Craig Topper4c7972d2012-04-22 18:15:59 +00005638 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005639}
5640
Craig Topper55b24052012-09-11 06:15:32 +00005641static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005642 assert(Op.getNumOperands() == 2);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005643
5644 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5645 // from two other 128-bit ones.
5646 return LowerAVXCONCAT_VECTORS(Op, DAG);
5647}
5648
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005649// Try to lower a shuffle node into a simple blend instruction.
Craig Topper55b24052012-09-11 06:15:32 +00005650static SDValue
5651LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
5652 const X86Subtarget *Subtarget, SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005653 SDValue V1 = SVOp->getOperand(0);
5654 SDValue V2 = SVOp->getOperand(1);
5655 DebugLoc dl = SVOp->getDebugLoc();
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005656 EVT VT = SVOp->getValueType(0);
5657 EVT EltVT = VT.getVectorElementType();
Craig Topper1842ba02012-04-23 06:38:28 +00005658 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005659
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005660 if (!Subtarget->hasSSE41() || EltVT == MVT::i8)
5661 return SDValue();
5662 if (!Subtarget->hasInt256() && VT == MVT::v16i16)
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005663 return SDValue();
5664
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005665 // Check the mask for BLEND and build the value.
5666 unsigned MaskValue = 0;
5667 // There are 2 lanes if (NumElems > 8), and 1 lane otherwise.
5668 unsigned NumLanes = (NumElems-1)/8 + 1;
5669 unsigned NumElemsInLane = NumElems / NumLanes;
Nadav Roteme6113782012-04-11 06:40:27 +00005670
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005671 // Blend for v16i16 should be symetric for the both lanes.
5672 for (unsigned i = 0; i < NumElemsInLane; ++i) {
Nadav Roteme6113782012-04-11 06:40:27 +00005673
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005674 int SndLaneEltIdx = (NumLanes == 2) ?
5675 SVOp->getMaskElt(i + NumElemsInLane) : -1;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005676 int EltIdx = SVOp->getMaskElt(i);
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005677
5678 if ((EltIdx == -1 || EltIdx == (int)i) &&
5679 (SndLaneEltIdx == -1 || SndLaneEltIdx == (int)(i + NumElemsInLane)))
5680 continue;
5681
5682 if (((unsigned)EltIdx == (i + NumElems)) &&
5683 (SndLaneEltIdx == -1 ||
5684 (unsigned)SndLaneEltIdx == i + NumElems + NumElemsInLane))
5685 MaskValue |= (1<<i);
5686 else
Craig Topper1842ba02012-04-23 06:38:28 +00005687 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005688 }
5689
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005690 // Convert i32 vectors to floating point if it is not AVX2.
5691 // AVX2 introduced VPBLENDD instruction for 128 and 256-bit vectors.
5692 EVT BlendVT = VT;
5693 if (EltVT == MVT::i64 || (EltVT == MVT::i32 && !Subtarget->hasInt256())) {
5694 BlendVT = EVT::getVectorVT(*DAG.getContext(),
5695 EVT::getFloatingPointVT(EltVT.getSizeInBits()),
5696 NumElems);
5697 V1 = DAG.getNode(ISD::BITCAST, dl, VT, V1);
5698 V2 = DAG.getNode(ISD::BITCAST, dl, VT, V2);
5699 }
5700
5701 SDValue Ret = DAG.getNode(X86ISD::BLENDI, dl, BlendVT, V1, V2,
5702 DAG.getConstant(MaskValue, MVT::i32));
Nadav Roteme6113782012-04-11 06:40:27 +00005703 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005704}
5705
Nate Begemanb9a47b82009-02-23 08:49:38 +00005706// v8i16 shuffles - Prefer shuffles in the following order:
5707// 1. [all] pshuflw, pshufhw, optional move
5708// 2. [ssse3] 1 x pshufb
5709// 3. [ssse3] 2 x pshufb + 1 x por
5710// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Craig Topper55b24052012-09-11 06:15:32 +00005711static SDValue
5712LowerVECTOR_SHUFFLEv8i16(SDValue Op, const X86Subtarget *Subtarget,
5713 SelectionDAG &DAG) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005714 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005715 SDValue V1 = SVOp->getOperand(0);
5716 SDValue V2 = SVOp->getOperand(1);
5717 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005718 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005719
Nate Begemanb9a47b82009-02-23 08:49:38 +00005720 // Determine if more than 1 of the words in each of the low and high quadwords
5721 // of the result come from the same quadword of one of the two inputs. Undef
5722 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005723 unsigned LoQuad[] = { 0, 0, 0, 0 };
5724 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005725 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005726 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005727 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005728 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005729 MaskVals.push_back(EltIdx);
5730 if (EltIdx < 0) {
5731 ++Quad[0];
5732 ++Quad[1];
5733 ++Quad[2];
5734 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005735 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005736 }
5737 ++Quad[EltIdx / 4];
5738 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005739 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005740
Nate Begemanb9a47b82009-02-23 08:49:38 +00005741 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005742 unsigned MaxQuad = 1;
5743 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005744 if (LoQuad[i] > MaxQuad) {
5745 BestLoQuad = i;
5746 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005747 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005748 }
5749
Nate Begemanb9a47b82009-02-23 08:49:38 +00005750 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005751 MaxQuad = 1;
5752 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005753 if (HiQuad[i] > MaxQuad) {
5754 BestHiQuad = i;
5755 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005756 }
5757 }
5758
Nate Begemanb9a47b82009-02-23 08:49:38 +00005759 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005760 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005761 // single pshufb instruction is necessary. If There are more than 2 input
5762 // quads, disable the next transformation since it does not help SSSE3.
5763 bool V1Used = InputQuads[0] || InputQuads[1];
5764 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005765 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005766 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005767 BestLoQuad = InputQuads[0] ? 0 : 1;
5768 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005769 }
5770 if (InputQuads.count() > 2) {
5771 BestLoQuad = -1;
5772 BestHiQuad = -1;
5773 }
5774 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005775
Nate Begemanb9a47b82009-02-23 08:49:38 +00005776 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5777 // the shuffle mask. If a quad is scored as -1, that means that it contains
5778 // words from all 4 input quadwords.
5779 SDValue NewV;
5780 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005781 int MaskV[] = {
5782 BestLoQuad < 0 ? 0 : BestLoQuad,
5783 BestHiQuad < 0 ? 1 : BestHiQuad
5784 };
Eric Christopherfd179292009-08-27 18:07:15 +00005785 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005786 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5787 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5788 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005789
Nate Begemanb9a47b82009-02-23 08:49:38 +00005790 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5791 // source words for the shuffle, to aid later transformations.
5792 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005793 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005794 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005795 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005796 if (idx != (int)i)
5797 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005798 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005799 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005800 AllWordsInNewV = false;
5801 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005802 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005803
Nate Begemanb9a47b82009-02-23 08:49:38 +00005804 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5805 if (AllWordsInNewV) {
5806 for (int i = 0; i != 8; ++i) {
5807 int idx = MaskVals[i];
5808 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005809 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005810 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005811 if ((idx != i) && idx < 4)
5812 pshufhw = false;
5813 if ((idx != i) && idx > 3)
5814 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005815 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005816 V1 = NewV;
5817 V2Used = false;
5818 BestLoQuad = 0;
5819 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005820 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005821
Nate Begemanb9a47b82009-02-23 08:49:38 +00005822 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5823 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005824 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005825 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5826 unsigned TargetMask = 0;
5827 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005828 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005829 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5830 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5831 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005832 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005833 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005834 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005835 }
Eric Christopherfd179292009-08-27 18:07:15 +00005836
Nate Begemanb9a47b82009-02-23 08:49:38 +00005837 // If we have SSSE3, and all words of the result are from 1 input vector,
5838 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5839 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005840 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005841 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005842
Nate Begemanb9a47b82009-02-23 08:49:38 +00005843 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005844 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005845 // mask, and elements that come from V1 in the V2 mask, so that the two
5846 // results can be OR'd together.
5847 bool TwoInputs = V1Used && V2Used;
5848 for (unsigned i = 0; i != 8; ++i) {
5849 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005850 int Idx0 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx;
5851 int Idx1 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx+1;
5852 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5853 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005854 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005855 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005856 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005857 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005858 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005859 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005860 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005861
Nate Begemanb9a47b82009-02-23 08:49:38 +00005862 // Calculate the shuffle mask for the second input, shuffle it, and
5863 // OR it with the first shuffled input.
5864 pshufbMask.clear();
5865 for (unsigned i = 0; i != 8; ++i) {
5866 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005867 int Idx0 = (EltIdx < 16) ? 0x80 : EltIdx - 16;
5868 int Idx1 = (EltIdx < 16) ? 0x80 : EltIdx - 15;
5869 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5870 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005871 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005872 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005873 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005874 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005875 MVT::v16i8, &pshufbMask[0], 16));
5876 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005877 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005878 }
5879
5880 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5881 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005882 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005883 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005884 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005885 for (int i = 0; i != 4; ++i) {
5886 int idx = MaskVals[i];
5887 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005888 InOrder.set(i);
5889 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005890 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005891 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005892 }
5893 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005894 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005895 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005896
Craig Topperdd637ae2012-02-19 05:41:45 +00005897 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5898 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005899 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005900 NewV.getOperand(0),
5901 getShufflePSHUFLWImmediate(SVOp), DAG);
5902 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005903 }
Eric Christopherfd179292009-08-27 18:07:15 +00005904
Nate Begemanb9a47b82009-02-23 08:49:38 +00005905 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5906 // and update MaskVals with the new element order.
5907 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005908 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005909 for (unsigned i = 4; i != 8; ++i) {
5910 int idx = MaskVals[i];
5911 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005912 InOrder.set(i);
5913 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005914 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005915 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005916 }
5917 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005918 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005919 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005920
Craig Topperdd637ae2012-02-19 05:41:45 +00005921 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5922 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005923 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005924 NewV.getOperand(0),
5925 getShufflePSHUFHWImmediate(SVOp), DAG);
5926 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005927 }
Eric Christopherfd179292009-08-27 18:07:15 +00005928
Nate Begemanb9a47b82009-02-23 08:49:38 +00005929 // In case BestHi & BestLo were both -1, which means each quadword has a word
5930 // from each of the four input quadwords, calculate the InOrder bitvector now
5931 // before falling through to the insert/extract cleanup.
5932 if (BestLoQuad == -1 && BestHiQuad == -1) {
5933 NewV = V1;
5934 for (int i = 0; i != 8; ++i)
5935 if (MaskVals[i] < 0 || MaskVals[i] == i)
5936 InOrder.set(i);
5937 }
Eric Christopherfd179292009-08-27 18:07:15 +00005938
Nate Begemanb9a47b82009-02-23 08:49:38 +00005939 // The other elements are put in the right place using pextrw and pinsrw.
5940 for (unsigned i = 0; i != 8; ++i) {
5941 if (InOrder[i])
5942 continue;
5943 int EltIdx = MaskVals[i];
5944 if (EltIdx < 0)
5945 continue;
Craig Topper6643d9c2012-05-04 06:18:33 +00005946 SDValue ExtOp = (EltIdx < 8) ?
5947 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
5948 DAG.getIntPtrConstant(EltIdx)) :
5949 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005950 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005951 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005952 DAG.getIntPtrConstant(i));
5953 }
5954 return NewV;
5955}
5956
5957// v16i8 shuffles - Prefer shuffles in the following order:
5958// 1. [ssse3] 1 x pshufb
5959// 2. [ssse3] 2 x pshufb + 1 x por
5960// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5961static
Nate Begeman9008ca62009-04-27 18:41:29 +00005962SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005963 SelectionDAG &DAG,
5964 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005965 SDValue V1 = SVOp->getOperand(0);
5966 SDValue V2 = SVOp->getOperand(1);
5967 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005968 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005969
Nate Begemanb9a47b82009-02-23 08:49:38 +00005970 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005971 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005972 // present, fall back to case 3.
Eric Christopherfd179292009-08-27 18:07:15 +00005973
Nate Begemanb9a47b82009-02-23 08:49:38 +00005974 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005975 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005976 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005977
Nate Begemanb9a47b82009-02-23 08:49:38 +00005978 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005979 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005980 //
5981 // Otherwise, we have elements from both input vectors, and must zero out
5982 // elements that come from V2 in the first mask, and V1 in the second mask
5983 // so that we can OR them together.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005984 for (unsigned i = 0; i != 16; ++i) {
5985 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005986 if (EltIdx < 0 || EltIdx >= 16)
5987 EltIdx = 0x80;
Owen Anderson825b72b2009-08-11 20:47:22 +00005988 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005989 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005990 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005991 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005992 MVT::v16i8, &pshufbMask[0], 16));
Michael Liao265bcb12012-08-31 20:12:31 +00005993
5994 // As PSHUFB will zero elements with negative indices, it's safe to ignore
5995 // the 2nd operand if it's undefined or zero.
5996 if (V2.getOpcode() == ISD::UNDEF ||
5997 ISD::isBuildVectorAllZeros(V2.getNode()))
Nate Begemanb9a47b82009-02-23 08:49:38 +00005998 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005999
Nate Begemanb9a47b82009-02-23 08:49:38 +00006000 // Calculate the shuffle mask for the second input, shuffle it, and
6001 // OR it with the first shuffled input.
6002 pshufbMask.clear();
6003 for (unsigned i = 0; i != 16; ++i) {
6004 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00006005 EltIdx = (EltIdx < 16) ? 0x80 : EltIdx - 16;
Craig Topper85b9e562012-05-22 06:09:38 +00006006 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006007 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006008 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00006009 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006010 MVT::v16i8, &pshufbMask[0], 16));
6011 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00006012 }
Eric Christopherfd179292009-08-27 18:07:15 +00006013
Nate Begemanb9a47b82009-02-23 08:49:38 +00006014 // No SSSE3 - Calculate in place words and then fix all out of place words
6015 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
6016 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006017 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
6018 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Craig Topperb82b5ab2012-05-18 06:42:06 +00006019 SDValue NewV = V1;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006020 for (int i = 0; i != 8; ++i) {
6021 int Elt0 = MaskVals[i*2];
6022 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00006023
Nate Begemanb9a47b82009-02-23 08:49:38 +00006024 // This word of the result is all undef, skip it.
6025 if (Elt0 < 0 && Elt1 < 0)
6026 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00006027
Nate Begemanb9a47b82009-02-23 08:49:38 +00006028 // This word of the result is already in the correct place, skip it.
Craig Topperb82b5ab2012-05-18 06:42:06 +00006029 if ((Elt0 == i*2) && (Elt1 == i*2+1))
Nate Begemanb9a47b82009-02-23 08:49:38 +00006030 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00006031
Nate Begemanb9a47b82009-02-23 08:49:38 +00006032 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
6033 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
6034 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00006035
6036 // If Elt0 and Elt1 are defined, are consecutive, and can be load
6037 // using a single extract together, load it and store it.
6038 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006039 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00006040 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00006041 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00006042 DAG.getIntPtrConstant(i));
6043 continue;
6044 }
6045
Nate Begemanb9a47b82009-02-23 08:49:38 +00006046 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00006047 // source byte is not also odd, shift the extracted word left 8 bits
6048 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00006049 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006050 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006051 DAG.getIntPtrConstant(Elt1 / 2));
6052 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006053 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00006054 DAG.getConstant(8,
6055 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00006056 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006057 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
6058 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006059 }
6060 // If Elt0 is defined, extract it from the appropriate source. If the
6061 // source byte is not also even, shift the extracted word right 8 bits. If
6062 // Elt1 was also defined, OR the extracted values together before
6063 // inserting them in the result.
6064 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006065 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006066 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
6067 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006068 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00006069 DAG.getConstant(8,
6070 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00006071 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006072 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
6073 DAG.getConstant(0x00FF, MVT::i16));
6074 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00006075 : InsElt0;
6076 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006077 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006078 DAG.getIntPtrConstant(i));
6079 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006080 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00006081}
6082
Elena Demikhovsky41789462012-09-06 12:42:01 +00006083// v32i8 shuffles - Translate to VPSHUFB if possible.
6084static
6085SDValue LowerVECTOR_SHUFFLEv32i8(ShuffleVectorSDNode *SVOp,
Craig Topper55b24052012-09-11 06:15:32 +00006086 const X86Subtarget *Subtarget,
6087 SelectionDAG &DAG) {
Elena Demikhovsky41789462012-09-06 12:42:01 +00006088 EVT VT = SVOp->getValueType(0);
6089 SDValue V1 = SVOp->getOperand(0);
6090 SDValue V2 = SVOp->getOperand(1);
6091 DebugLoc dl = SVOp->getDebugLoc();
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006092 SmallVector<int, 32> MaskVals(SVOp->getMask().begin(), SVOp->getMask().end());
Elena Demikhovsky41789462012-09-06 12:42:01 +00006093
6094 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006095 bool V1IsAllZero = ISD::isBuildVectorAllZeros(V1.getNode());
6096 bool V2IsAllZero = ISD::isBuildVectorAllZeros(V2.getNode());
Elena Demikhovsky41789462012-09-06 12:42:01 +00006097
Michael Liao471b9172012-10-03 23:43:52 +00006098 // VPSHUFB may be generated if
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006099 // (1) one of input vector is undefined or zeroinitializer.
6100 // The mask value 0x80 puts 0 in the corresponding slot of the vector.
6101 // And (2) the mask indexes don't cross the 128-bit lane.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006102 if (VT != MVT::v32i8 || !Subtarget->hasInt256() ||
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006103 (!V2IsUndef && !V2IsAllZero && !V1IsAllZero))
Elena Demikhovsky41789462012-09-06 12:42:01 +00006104 return SDValue();
6105
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006106 if (V1IsAllZero && !V2IsAllZero) {
6107 CommuteVectorShuffleMask(MaskVals, 32);
6108 V1 = V2;
6109 }
6110 SmallVector<SDValue, 32> pshufbMask;
Elena Demikhovsky41789462012-09-06 12:42:01 +00006111 for (unsigned i = 0; i != 32; i++) {
6112 int EltIdx = MaskVals[i];
6113 if (EltIdx < 0 || EltIdx >= 32)
6114 EltIdx = 0x80;
6115 else {
6116 if ((EltIdx >= 16 && i < 16) || (EltIdx < 16 && i >= 16))
6117 // Cross lane is not allowed.
6118 return SDValue();
6119 EltIdx &= 0xf;
6120 }
6121 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
6122 }
6123 return DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, V1,
6124 DAG.getNode(ISD::BUILD_VECTOR, dl,
6125 MVT::v32i8, &pshufbMask[0], 32));
6126}
6127
Evan Cheng7a831ce2007-12-15 03:00:47 +00006128/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006129/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00006130/// done when every pair / quad of shuffle mask elements point to elements in
6131/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006132/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00006133static
Nate Begeman9008ca62009-04-27 18:41:29 +00006134SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006135 SelectionDAG &DAG, DebugLoc dl) {
Craig Topper11ac1f82012-05-04 04:08:44 +00006136 MVT VT = SVOp->getValueType(0).getSimpleVT();
Nate Begeman9008ca62009-04-27 18:41:29 +00006137 unsigned NumElems = VT.getVectorNumElements();
Craig Topper11ac1f82012-05-04 04:08:44 +00006138 MVT NewVT;
6139 unsigned Scale;
6140 switch (VT.SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00006141 default: llvm_unreachable("Unexpected!");
Craig Topperf3640d72012-05-04 04:44:49 +00006142 case MVT::v4f32: NewVT = MVT::v2f64; Scale = 2; break;
6143 case MVT::v4i32: NewVT = MVT::v2i64; Scale = 2; break;
6144 case MVT::v8i16: NewVT = MVT::v4i32; Scale = 2; break;
6145 case MVT::v16i8: NewVT = MVT::v4i32; Scale = 4; break;
6146 case MVT::v16i16: NewVT = MVT::v8i32; Scale = 2; break;
6147 case MVT::v32i8: NewVT = MVT::v8i32; Scale = 4; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00006148 }
6149
Nate Begeman9008ca62009-04-27 18:41:29 +00006150 SmallVector<int, 8> MaskVec;
Craig Topper11ac1f82012-05-04 04:08:44 +00006151 for (unsigned i = 0; i != NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006152 int StartIdx = -1;
Craig Topper11ac1f82012-05-04 04:08:44 +00006153 for (unsigned j = 0; j != Scale; ++j) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006154 int EltIdx = SVOp->getMaskElt(i+j);
6155 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00006156 continue;
Craig Topper11ac1f82012-05-04 04:08:44 +00006157 if (StartIdx < 0)
6158 StartIdx = (EltIdx / Scale);
6159 if (EltIdx != (int)(StartIdx*Scale + j))
Dan Gohman475871a2008-07-27 21:46:04 +00006160 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006161 }
Craig Topper11ac1f82012-05-04 04:08:44 +00006162 MaskVec.push_back(StartIdx);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006163 }
6164
Craig Topper11ac1f82012-05-04 04:08:44 +00006165 SDValue V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(0));
6166 SDValue V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(1));
Nate Begeman9008ca62009-04-27 18:41:29 +00006167 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006168}
6169
Evan Chengd880b972008-05-09 21:53:03 +00006170/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00006171///
Owen Andersone50ed302009-08-10 22:56:29 +00006172static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00006173 SDValue SrcOp, SelectionDAG &DAG,
6174 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006175 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006176 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00006177 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00006178 LD = dyn_cast<LoadSDNode>(SrcOp);
6179 if (!LD) {
6180 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
6181 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00006182 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00006183 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00006184 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006185 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00006186 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006187 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00006188 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006189 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006190 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
6191 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
6192 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00006193 SrcOp.getOperand(0)
6194 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006195 }
6196 }
6197 }
6198
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006199 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006200 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006201 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00006202 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006203}
6204
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006205/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6206/// which could not be matched by any known target speficic shuffle
6207static SDValue
6208LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Elena Demikhovsky15963732012-06-26 08:04:10 +00006209
6210 SDValue NewOp = Compact8x32ShuffleNode(SVOp, DAG);
6211 if (NewOp.getNode())
6212 return NewOp;
6213
Craig Topper8f35c132012-01-20 09:29:03 +00006214 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006215
Craig Topper8f35c132012-01-20 09:29:03 +00006216 unsigned NumElems = VT.getVectorNumElements();
6217 unsigned NumLaneElems = NumElems / 2;
6218
Craig Topper8f35c132012-01-20 09:29:03 +00006219 DebugLoc dl = SVOp->getDebugLoc();
6220 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00006221 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
Craig Topper8ae97ba2012-05-21 06:40:16 +00006222 SDValue Output[2];
Craig Topper8f35c132012-01-20 09:29:03 +00006223
Craig Topper9a2b6e12012-04-06 07:45:23 +00006224 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00006225 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006226 // Build a shuffle mask for the output, discovering on the fly which
6227 // input vectors to use as shuffle operands (recorded in InputUsed).
6228 // If building a suitable shuffle vector proves too hard, then bail
Craig Topper8ae97ba2012-05-21 06:40:16 +00006229 // out with UseBuildVector set.
6230 bool UseBuildVector = false;
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00006231 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00006232 unsigned LaneStart = l * NumLaneElems;
6233 for (unsigned i = 0; i != NumLaneElems; ++i) {
6234 // The mask element. This indexes into the input.
6235 int Idx = SVOp->getMaskElt(i+LaneStart);
6236 if (Idx < 0) {
6237 // the mask element does not index into any input vector.
6238 Mask.push_back(-1);
6239 continue;
6240 }
Craig Topper8f35c132012-01-20 09:29:03 +00006241
Craig Topper9a2b6e12012-04-06 07:45:23 +00006242 // The input vector this mask element indexes into.
6243 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006244
Craig Topper9a2b6e12012-04-06 07:45:23 +00006245 // Turn the index into an offset from the start of the input vector.
6246 Idx -= Input * NumLaneElems;
6247
6248 // Find or create a shuffle vector operand to hold this input.
6249 unsigned OpNo;
6250 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6251 if (InputUsed[OpNo] == Input)
6252 // This input vector is already an operand.
6253 break;
6254 if (InputUsed[OpNo] < 0) {
6255 // Create a new operand for this input vector.
6256 InputUsed[OpNo] = Input;
6257 break;
6258 }
6259 }
6260
6261 if (OpNo >= array_lengthof(InputUsed)) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00006262 // More than two input vectors used! Give up on trying to create a
6263 // shuffle vector. Insert all elements into a BUILD_VECTOR instead.
6264 UseBuildVector = true;
6265 break;
Craig Topper9a2b6e12012-04-06 07:45:23 +00006266 }
6267
6268 // Add the mask index for the new shuffle vector.
6269 Mask.push_back(Idx + OpNo * NumLaneElems);
6270 }
6271
Craig Topper8ae97ba2012-05-21 06:40:16 +00006272 if (UseBuildVector) {
6273 SmallVector<SDValue, 16> SVOps;
6274 for (unsigned i = 0; i != NumLaneElems; ++i) {
6275 // The mask element. This indexes into the input.
6276 int Idx = SVOp->getMaskElt(i+LaneStart);
6277 if (Idx < 0) {
6278 SVOps.push_back(DAG.getUNDEF(EltVT));
6279 continue;
6280 }
6281
6282 // The input vector this mask element indexes into.
6283 int Input = Idx / NumElems;
6284
6285 // Turn the index into an offset from the start of the input vector.
6286 Idx -= Input * NumElems;
6287
6288 // Extract the vector element by hand.
6289 SVOps.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
6290 SVOp->getOperand(Input),
6291 DAG.getIntPtrConstant(Idx)));
6292 }
6293
6294 // Construct the output using a BUILD_VECTOR.
6295 Output[l] = DAG.getNode(ISD::BUILD_VECTOR, dl, NVT, &SVOps[0],
6296 SVOps.size());
6297 } else if (InputUsed[0] < 0) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006298 // No input vectors were used! The result is undefined.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006299 Output[l] = DAG.getUNDEF(NVT);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006300 } else {
6301 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006302 (InputUsed[0] % 2) * NumLaneElems,
6303 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006304 // If only one input was used, use an undefined vector for the other.
6305 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6306 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006307 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006308 // At least one input vector was used. Create a new shuffle vector.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006309 Output[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006310 }
6311
6312 Mask.clear();
6313 }
Craig Topper8f35c132012-01-20 09:29:03 +00006314
6315 // Concatenate the result back
Craig Topper8ae97ba2012-05-21 06:40:16 +00006316 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Output[0], Output[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006317}
6318
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006319/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6320/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006321static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006322LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006323 SDValue V1 = SVOp->getOperand(0);
6324 SDValue V2 = SVOp->getOperand(1);
6325 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006326 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006327
Craig Topper7a9a28b2012-08-12 02:23:29 +00006328 assert(VT.is128BitVector() && "Unsupported vector size");
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006329
Benjamin Kramer9c683542012-01-30 15:16:21 +00006330 std::pair<int, int> Locs[4];
6331 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006332 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006333
Evan Chengace3c172008-07-22 21:13:36 +00006334 unsigned NumHi = 0;
6335 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006336 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006337 int Idx = PermMask[i];
6338 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006339 Locs[i] = std::make_pair(-1, -1);
6340 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006341 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6342 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006343 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006344 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006345 NumLo++;
6346 } else {
6347 Locs[i] = std::make_pair(1, NumHi);
6348 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006349 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006350 NumHi++;
6351 }
6352 }
6353 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006354
Evan Chengace3c172008-07-22 21:13:36 +00006355 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006356 // If no more than two elements come from either vector. This can be
6357 // implemented with two shuffles. First shuffle gather the elements.
6358 // The second shuffle, which takes the first shuffle as both of its
6359 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006360 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006361
Benjamin Kramer9c683542012-01-30 15:16:21 +00006362 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006363
Benjamin Kramer9c683542012-01-30 15:16:21 +00006364 for (unsigned i = 0; i != 4; ++i)
6365 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006366 unsigned Idx = (i < 2) ? 0 : 4;
6367 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006368 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006369 }
Evan Chengace3c172008-07-22 21:13:36 +00006370
Nate Begeman9008ca62009-04-27 18:41:29 +00006371 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006372 }
6373
6374 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006375 // Otherwise, we must have three elements from one vector, call it X, and
6376 // one element from the other, call it Y. First, use a shufps to build an
6377 // intermediate vector with the one element from Y and the element from X
6378 // that will be in the same half in the final destination (the indexes don't
6379 // matter). Then, use a shufps to build the final vector, taking the half
6380 // containing the element from Y from the intermediate, and the other half
6381 // from X.
6382 if (NumHi == 3) {
6383 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006384 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006385 std::swap(V1, V2);
6386 }
6387
6388 // Find the element from V2.
6389 unsigned HiIndex;
6390 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006391 int Val = PermMask[HiIndex];
6392 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006393 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006394 if (Val >= 4)
6395 break;
6396 }
6397
Nate Begeman9008ca62009-04-27 18:41:29 +00006398 Mask1[0] = PermMask[HiIndex];
6399 Mask1[1] = -1;
6400 Mask1[2] = PermMask[HiIndex^1];
6401 Mask1[3] = -1;
6402 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006403
6404 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006405 Mask1[0] = PermMask[0];
6406 Mask1[1] = PermMask[1];
6407 Mask1[2] = HiIndex & 1 ? 6 : 4;
6408 Mask1[3] = HiIndex & 1 ? 4 : 6;
6409 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006410 }
Craig Topper69947b92012-04-23 06:57:04 +00006411
6412 Mask1[0] = HiIndex & 1 ? 2 : 0;
6413 Mask1[1] = HiIndex & 1 ? 0 : 2;
6414 Mask1[2] = PermMask[2];
6415 Mask1[3] = PermMask[3];
6416 if (Mask1[2] >= 0)
6417 Mask1[2] += 4;
6418 if (Mask1[3] >= 0)
6419 Mask1[3] += 4;
6420 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006421 }
6422
6423 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006424 int LoMask[] = { -1, -1, -1, -1 };
6425 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006426
Benjamin Kramer9c683542012-01-30 15:16:21 +00006427 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006428 unsigned MaskIdx = 0;
6429 unsigned LoIdx = 0;
6430 unsigned HiIdx = 2;
6431 for (unsigned i = 0; i != 4; ++i) {
6432 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006433 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006434 MaskIdx = 1;
6435 LoIdx = 0;
6436 HiIdx = 2;
6437 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006438 int Idx = PermMask[i];
6439 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006440 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006441 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006442 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006443 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006444 LoIdx++;
6445 } else {
6446 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006447 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006448 HiIdx++;
6449 }
6450 }
6451
Nate Begeman9008ca62009-04-27 18:41:29 +00006452 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6453 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006454 int MaskOps[] = { -1, -1, -1, -1 };
6455 for (unsigned i = 0; i != 4; ++i)
6456 if (Locs[i].first != -1)
6457 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006458 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006459}
6460
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006461static bool MayFoldVectorLoad(SDValue V) {
Jakub Staszaka24262a2012-10-30 00:01:57 +00006462 while (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006463 V = V.getOperand(0);
Jakub Staszaka24262a2012-10-30 00:01:57 +00006464
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006465 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6466 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006467 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6468 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6469 // BUILD_VECTOR (load), undef
6470 V = V.getOperand(0);
Jakub Staszaka24262a2012-10-30 00:01:57 +00006471
6472 return MayFoldLoad(V);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006473}
6474
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006475static
Evan Cheng835580f2010-10-07 20:50:20 +00006476SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6477 EVT VT = Op.getValueType();
6478
6479 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006480 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6481 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006482 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6483 V1, DAG));
6484}
6485
6486static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006487SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006488 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006489 SDValue V1 = Op.getOperand(0);
6490 SDValue V2 = Op.getOperand(1);
6491 EVT VT = Op.getValueType();
6492
6493 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6494
Craig Topper1accb7e2012-01-10 06:54:16 +00006495 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006496 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6497
Evan Cheng0899f5c2011-08-31 02:05:24 +00006498 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6499 return DAG.getNode(ISD::BITCAST, dl, VT,
6500 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6501 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6502 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006503}
6504
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006505static
6506SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6507 SDValue V1 = Op.getOperand(0);
6508 SDValue V2 = Op.getOperand(1);
6509 EVT VT = Op.getValueType();
6510
6511 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6512 "unsupported shuffle type");
6513
6514 if (V2.getOpcode() == ISD::UNDEF)
6515 V2 = V1;
6516
6517 // v4i32 or v4f32
6518 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6519}
6520
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006521static
Craig Topper1accb7e2012-01-10 06:54:16 +00006522SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006523 SDValue V1 = Op.getOperand(0);
6524 SDValue V2 = Op.getOperand(1);
6525 EVT VT = Op.getValueType();
6526 unsigned NumElems = VT.getVectorNumElements();
6527
6528 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6529 // operand of these instructions is only memory, so check if there's a
6530 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6531 // same masks.
6532 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006533
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006534 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006535 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006536 CanFoldLoad = true;
6537
6538 // When V1 is a load, it can be folded later into a store in isel, example:
6539 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6540 // turns into:
6541 // (MOVLPSmr addr:$src1, VR128:$src2)
6542 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006543 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006544 CanFoldLoad = true;
6545
Dan Gohman65fd6562011-11-03 21:49:52 +00006546 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006547 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006548 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006549 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6550
6551 if (NumElems == 4)
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00006552 // If we don't care about the second element, proceed to use movss.
Dan Gohman65fd6562011-11-03 21:49:52 +00006553 if (SVOp->getMaskElt(1) != -1)
6554 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006555 }
6556
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006557 // movl and movlp will both match v2i64, but v2i64 is never matched by
6558 // movl earlier because we make it strict to avoid messing with the movlp load
6559 // folding logic (see the code above getMOVLP call). Match it here then,
6560 // this is horrible, but will stay like this until we move all shuffle
6561 // matching to x86 specific nodes. Note that for the 1st condition all
6562 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006563 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006564 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6565 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006566 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006567 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006568 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006569 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006570
6571 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6572
6573 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006574 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006575 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006576}
6577
Michael Liaod9d09602012-10-23 17:34:00 +00006578// Reduce a vector shuffle to zext.
6579SDValue
6580X86TargetLowering::lowerVectorIntExtend(SDValue Op, SelectionDAG &DAG) const {
6581 // PMOVZX is only available from SSE41.
6582 if (!Subtarget->hasSSE41())
6583 return SDValue();
6584
6585 EVT VT = Op.getValueType();
6586
6587 // Only AVX2 support 256-bit vector integer extending.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006588 if (!Subtarget->hasInt256() && VT.is256BitVector())
Michael Liaod9d09602012-10-23 17:34:00 +00006589 return SDValue();
6590
6591 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6592 DebugLoc DL = Op.getDebugLoc();
6593 SDValue V1 = Op.getOperand(0);
6594 SDValue V2 = Op.getOperand(1);
6595 unsigned NumElems = VT.getVectorNumElements();
6596
6597 // Extending is an unary operation and the element type of the source vector
6598 // won't be equal to or larger than i64.
6599 if (V2.getOpcode() != ISD::UNDEF || !VT.isInteger() ||
6600 VT.getVectorElementType() == MVT::i64)
6601 return SDValue();
6602
6603 // Find the expansion ratio, e.g. expanding from i8 to i32 has a ratio of 4.
6604 unsigned Shift = 1; // Start from 2, i.e. 1 << 1.
Duncan Sands34739052012-10-29 11:29:53 +00006605 while ((1U << Shift) < NumElems) {
6606 if (SVOp->getMaskElt(1U << Shift) == 1)
Michael Liaod9d09602012-10-23 17:34:00 +00006607 break;
6608 Shift += 1;
6609 // The maximal ratio is 8, i.e. from i8 to i64.
6610 if (Shift > 3)
6611 return SDValue();
6612 }
6613
6614 // Check the shuffle mask.
6615 unsigned Mask = (1U << Shift) - 1;
6616 for (unsigned i = 0; i != NumElems; ++i) {
6617 int EltIdx = SVOp->getMaskElt(i);
6618 if ((i & Mask) != 0 && EltIdx != -1)
6619 return SDValue();
Matt Beaumont-Gaya999de02012-10-23 19:46:36 +00006620 if ((i & Mask) == 0 && (unsigned)EltIdx != (i >> Shift))
Michael Liaod9d09602012-10-23 17:34:00 +00006621 return SDValue();
6622 }
6623
6624 unsigned NBits = VT.getVectorElementType().getSizeInBits() << Shift;
6625 EVT NeVT = EVT::getIntegerVT(*DAG.getContext(), NBits);
6626 EVT NVT = EVT::getVectorVT(*DAG.getContext(), NeVT, NumElems >> Shift);
6627
6628 if (!isTypeLegal(NVT))
6629 return SDValue();
6630
6631 // Simplify the operand as it's prepared to be fed into shuffle.
6632 unsigned SignificantBits = NVT.getSizeInBits() >> Shift;
6633 if (V1.getOpcode() == ISD::BITCAST &&
6634 V1.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
6635 V1.getOperand(0).getOperand(0).getOpcode() == ISD::EXTRACT_VECTOR_ELT &&
6636 V1.getOperand(0)
6637 .getOperand(0).getValueType().getSizeInBits() == SignificantBits) {
6638 // (bitcast (sclr2vec (ext_vec_elt x))) -> (bitcast x)
6639 SDValue V = V1.getOperand(0).getOperand(0).getOperand(0);
Michael Liao07872742012-10-23 21:40:15 +00006640 ConstantSDNode *CIdx =
6641 dyn_cast<ConstantSDNode>(V1.getOperand(0).getOperand(0).getOperand(1));
Michael Liaod9d09602012-10-23 17:34:00 +00006642 // If it's foldable, i.e. normal load with single use, we will let code
6643 // selection to fold it. Otherwise, we will short the conversion sequence.
Michael Liao07872742012-10-23 21:40:15 +00006644 if (CIdx && CIdx->getZExtValue() == 0 &&
6645 (!ISD::isNormalLoad(V.getNode()) || !V.hasOneUse()))
Michael Liaod9d09602012-10-23 17:34:00 +00006646 V1 = DAG.getNode(ISD::BITCAST, DL, V1.getValueType(), V);
6647 }
6648
6649 return DAG.getNode(ISD::BITCAST, DL, VT,
6650 DAG.getNode(X86ISD::VZEXT, DL, NVT, V1));
6651}
6652
Nadav Rotem154819d2012-04-09 07:45:58 +00006653SDValue
6654X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006655 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6656 EVT VT = Op.getValueType();
6657 DebugLoc dl = Op.getDebugLoc();
6658 SDValue V1 = Op.getOperand(0);
6659 SDValue V2 = Op.getOperand(1);
6660
6661 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006662 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006663
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006664 // Handle splat operations
6665 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006666 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006667 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006668
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006669 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006670 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006671 if (Broadcast.getNode())
6672 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006673
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006674 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006675 if ((Size == 128 && NumElem <= 4) ||
Jakub Staszakd642baf2012-11-26 19:24:31 +00006676 (Size == 256 && NumElem <= 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006677 return SDValue();
6678
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006679 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006680 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006681 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006682
Michael Liaod9d09602012-10-23 17:34:00 +00006683 // Check integer expanding shuffles.
6684 SDValue NewOp = lowerVectorIntExtend(Op, DAG);
6685 if (NewOp.getNode())
6686 return NewOp;
6687
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006688 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6689 // do it!
Craig Topperf3640d72012-05-04 04:44:49 +00006690 if (VT == MVT::v8i16 || VT == MVT::v16i8 ||
6691 VT == MVT::v16i16 || VT == MVT::v32i8) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006692 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6693 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006694 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006695 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006696 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006697 // FIXME: Figure out a cleaner way to do this.
6698 // Try to make use of movq to zero out the top part.
6699 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6700 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6701 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006702 EVT NewVT = NewOp.getValueType();
6703 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6704 NewVT, true, false))
6705 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006706 DAG, Subtarget, dl);
6707 }
6708 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6709 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006710 if (NewOp.getNode()) {
6711 EVT NewVT = NewOp.getValueType();
6712 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6713 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6714 DAG, Subtarget, dl);
6715 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006716 }
6717 }
6718 return SDValue();
6719}
6720
Dan Gohman475871a2008-07-27 21:46:04 +00006721SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006722X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006723 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006724 SDValue V1 = Op.getOperand(0);
6725 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006726 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006727 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006728 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006729 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006730 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006731 bool V1IsSplat = false;
6732 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006733 bool HasSSE2 = Subtarget->hasSSE2();
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006734 bool HasFp256 = Subtarget->hasFp256();
6735 bool HasInt256 = Subtarget->hasInt256();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006736 MachineFunction &MF = DAG.getMachineFunction();
Bill Wendling67658342012-10-09 07:45:08 +00006737 bool OptForSize = MF.getFunction()->getFnAttributes().
Bill Wendling034b94b2012-12-19 07:18:57 +00006738 hasAttribute(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006739
Craig Topper3426a3e2011-11-14 06:46:21 +00006740 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006741
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006742 if (V1IsUndef && V2IsUndef)
6743 return DAG.getUNDEF(VT);
6744
6745 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006746
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006747 // Vector shuffle lowering takes 3 steps:
6748 //
6749 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6750 // narrowing and commutation of operands should be handled.
6751 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6752 // shuffle nodes.
6753 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6754 // so the shuffle can be broken into other shuffles and the legalizer can
6755 // try the lowering again.
6756 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006757 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006758 // be matched during isel, all of them must be converted to a target specific
6759 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006760
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006761 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6762 // narrowing and commutation of operands should be handled. The actual code
6763 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006764 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006765 if (NewOp.getNode())
6766 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006767
Craig Topper5aaffa82012-02-19 02:53:47 +00006768 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6769
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006770 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6771 // unpckh_undef). Only use pshufd if speed is more important than size.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006772 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00006773 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006774 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00006775 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006776
Craig Topperdd637ae2012-02-19 05:41:45 +00006777 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Jakub Staszakd3a05632012-12-06 19:05:46 +00006778 V2IsUndef && MayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006779 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006780
Craig Topperdd637ae2012-02-19 05:41:45 +00006781 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006782 return getMOVHighToLow(Op, dl, DAG);
6783
6784 // Use to match splats
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006785 if (HasSSE2 && isUNPCKHMask(M, VT, HasInt256) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006786 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006787 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006788
Craig Topper5aaffa82012-02-19 02:53:47 +00006789 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006790 // The actual implementation will match the mask in the if above and then
6791 // during isel it can match several different instructions, not only pshufd
6792 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006793 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6794 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006795
Craig Topper5aaffa82012-02-19 02:53:47 +00006796 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006797
Craig Topper1accb7e2012-01-10 06:54:16 +00006798 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006799 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6800
Nadav Roteme4ccfef2012-12-07 19:01:13 +00006801 if (HasFp256 && (VT == MVT::v4f32 || VT == MVT::v2f64))
6802 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask,
6803 DAG);
6804
Craig Topperb3982da2011-12-31 23:50:21 +00006805 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006806 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006807 }
Eric Christopherfd179292009-08-27 18:07:15 +00006808
Evan Chengf26ffe92008-05-29 08:22:04 +00006809 // Check if this can be converted into a logical shift.
6810 bool isLeft = false;
6811 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006812 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006813 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006814 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006815 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006816 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006817 EVT EltVT = VT.getVectorElementType();
6818 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006819 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006820 }
Eric Christopherfd179292009-08-27 18:07:15 +00006821
Craig Topper5aaffa82012-02-19 02:53:47 +00006822 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006823 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006824 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006825 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006826 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006827 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6828
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006829 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006830 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6831 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006832 }
Eric Christopherfd179292009-08-27 18:07:15 +00006833
Nate Begeman9008ca62009-04-27 18:41:29 +00006834 // FIXME: fold these into legal mask.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006835 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasInt256))
Craig Topper1accb7e2012-01-10 06:54:16 +00006836 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006837
Craig Topperdd637ae2012-02-19 05:41:45 +00006838 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006839 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006840
Craig Topperdd637ae2012-02-19 05:41:45 +00006841 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006842 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006843
Craig Topperdd637ae2012-02-19 05:41:45 +00006844 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006845 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006846
Craig Topperdd637ae2012-02-19 05:41:45 +00006847 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006848 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006849
Craig Topperdd637ae2012-02-19 05:41:45 +00006850 if (ShouldXformToMOVHLPS(M, VT) ||
6851 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006852 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006853
Evan Chengf26ffe92008-05-29 08:22:04 +00006854 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006855 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006856 EVT EltVT = VT.getVectorElementType();
6857 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006858 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006859 }
Eric Christopherfd179292009-08-27 18:07:15 +00006860
Evan Cheng9eca5e82006-10-25 21:49:50 +00006861 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006862 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6863 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006864 V1IsSplat = isSplatVector(V1.getNode());
6865 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006866
Chris Lattner8a594482007-11-25 00:24:49 +00006867 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006868 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6869 CommuteVectorShuffleMask(M, NumElems);
6870 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006871 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006872 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006873 }
6874
Craig Topperbeabc6c2011-12-05 06:56:46 +00006875 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006876 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006877 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006878 return V1;
6879 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6880 // the instruction selector will not match, so get a canonical MOVL with
6881 // swapped operands to undo the commute.
6882 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006883 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006884
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006885 if (isUNPCKLMask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00006886 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006887
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006888 if (isUNPCKHMask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00006889 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006890
Evan Cheng9bbbb982006-10-25 20:48:19 +00006891 if (V2IsSplat) {
6892 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006893 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006894 // new vector_shuffle with the corrected mask.p
6895 SmallVector<int, 8> NewMask(M.begin(), M.end());
6896 NormalizeMask(NewMask, NumElems);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006897 if (isUNPCKLMask(NewMask, VT, HasInt256, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006898 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006899 if (isUNPCKHMask(NewMask, VT, HasInt256, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006900 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006901 }
6902
Evan Cheng9eca5e82006-10-25 21:49:50 +00006903 if (Commuted) {
6904 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006905 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006906 CommuteVectorShuffleMask(M, NumElems);
6907 std::swap(V1, V2);
6908 std::swap(V1IsSplat, V2IsSplat);
6909 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006910
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006911 if (isUNPCKLMask(M, VT, HasInt256))
Craig Topper39a9e482012-02-11 06:24:48 +00006912 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006913
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006914 if (isUNPCKHMask(M, VT, HasInt256))
Craig Topper39a9e482012-02-11 06:24:48 +00006915 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006916 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006917
Nate Begeman9008ca62009-04-27 18:41:29 +00006918 // Normalize the node to match x86 shuffle ops if needed
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006919 if (!V2IsUndef && (isSHUFPMask(M, VT, HasFp256, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006920 return CommuteVectorShuffle(SVOp, DAG);
6921
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006922 // The checks below are all present in isShuffleMaskLegal, but they are
6923 // inlined here right now to enable us to directly emit target specific
6924 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006925
Craig Topper0e2037b2012-01-20 05:53:00 +00006926 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006927 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006928 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006929 DAG);
6930
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006931 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6932 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006933 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006934 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006935 }
6936
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006937 if (isPSHUFHWMask(M, VT, HasInt256))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006938 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006939 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006940 DAG);
6941
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006942 if (isPSHUFLWMask(M, VT, HasInt256))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006943 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006944 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006945 DAG);
6946
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006947 if (isSHUFPMask(M, VT, HasFp256))
Craig Topperb3982da2011-12-31 23:50:21 +00006948 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006949 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006950
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006951 if (isUNPCKL_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00006952 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006953 if (isUNPCKH_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00006954 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006955
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006956 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006957 // Generate target specific nodes for 128 or 256-bit shuffles only
6958 // supported in the AVX instruction set.
6959 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006960
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006961 // Handle VMOVDDUPY permutations
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006962 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasFp256))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006963 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6964
Craig Topper70b883b2011-11-28 10:14:51 +00006965 // Handle VPERMILPS/D* permutations
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006966 if (isVPERMILPMask(M, VT, HasFp256)) {
6967 if (HasInt256 && VT == MVT::v8i32)
Craig Topperdbd98a42012-02-07 06:28:42 +00006968 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006969 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006970 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006971 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006972 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006973
Craig Topper70b883b2011-11-28 10:14:51 +00006974 // Handle VPERM2F128/VPERM2I128 permutations
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006975 if (isVPERM2X128Mask(M, VT, HasFp256))
Craig Topperec24e612011-11-30 07:47:51 +00006976 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006977 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006978
Craig Topper1842ba02012-04-23 06:38:28 +00006979 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006980 if (BlendOp.getNode())
6981 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006982
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006983 if (V2IsUndef && HasInt256 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006984 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006985 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006986 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006987 }
Craig Topper92040742012-04-16 06:43:40 +00006988 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6989 &permclMask[0], 8);
6990 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006991 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006992 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006993 }
Craig Topper095c5282012-04-15 23:48:57 +00006994
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006995 if (V2IsUndef && HasInt256 && (VT == MVT::v4i64 || VT == MVT::v4f64))
Craig Topper8325c112012-04-16 00:41:45 +00006996 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006997 getShuffleCLImmediate(SVOp), DAG);
6998
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006999
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00007000 //===--------------------------------------------------------------------===//
7001 // Since no target specific shuffle was selected for this generic one,
7002 // lower it into other known shuffles. FIXME: this isn't true yet, but
7003 // this is the plan.
7004 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00007005
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007006 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
7007 if (VT == MVT::v8i16) {
Craig Topper55b24052012-09-11 06:15:32 +00007008 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, Subtarget, DAG);
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007009 if (NewOp.getNode())
7010 return NewOp;
7011 }
7012
7013 if (VT == MVT::v16i8) {
7014 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
7015 if (NewOp.getNode())
7016 return NewOp;
7017 }
7018
Elena Demikhovsky41789462012-09-06 12:42:01 +00007019 if (VT == MVT::v32i8) {
Craig Topper55b24052012-09-11 06:15:32 +00007020 SDValue NewOp = LowerVECTOR_SHUFFLEv32i8(SVOp, Subtarget, DAG);
Elena Demikhovsky41789462012-09-06 12:42:01 +00007021 if (NewOp.getNode())
7022 return NewOp;
7023 }
7024
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007025 // Handle all 128-bit wide vectors with 4 elements, and match them with
7026 // several different shuffle types.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007027 if (NumElems == 4 && VT.is128BitVector())
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007028 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
7029
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00007030 // Handle general 256-bit shuffles
7031 if (VT.is256BitVector())
7032 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
7033
Dan Gohman475871a2008-07-27 21:46:04 +00007034 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007035}
7036
Dan Gohman475871a2008-07-27 21:46:04 +00007037SDValue
7038X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007039 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007040 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007041 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007042
Craig Topper7a9a28b2012-08-12 02:23:29 +00007043 if (!Op.getOperand(0).getValueType().is128BitVector())
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007044 return SDValue();
7045
Duncan Sands83ec4b62008-06-06 12:08:01 +00007046 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007047 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Craig Topper7c022842012-09-12 06:20:41 +00007048 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007049 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00007050 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007051 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00007052 }
7053
7054 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00007055 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
7056 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
7057 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00007058 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
7059 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007060 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007061 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00007062 Op.getOperand(0)),
7063 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007064 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Craig Topper7c022842012-09-12 06:20:41 +00007065 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007066 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00007067 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007068 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00007069 }
7070
7071 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00007072 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
7073 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00007074 // result has a single use which is a store or a bitcast to i32. And in
7075 // the case of a store, it's not worth it if the index is a constant 0,
7076 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00007077 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00007078 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00007079 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00007080 if ((User->getOpcode() != ISD::STORE ||
7081 (isa<ConstantSDNode>(Op.getOperand(1)) &&
7082 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007083 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00007084 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00007085 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00007086 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007087 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00007088 Op.getOperand(0)),
7089 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007090 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00007091 }
7092
7093 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00007094 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00007095 if (isa<ConstantSDNode>(Op.getOperand(1)))
7096 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007097 }
Dan Gohman475871a2008-07-27 21:46:04 +00007098 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007099}
7100
7101
Dan Gohman475871a2008-07-27 21:46:04 +00007102SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007103X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
7104 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007105 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00007106 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007107
David Greene74a579d2011-02-10 16:57:36 +00007108 SDValue Vec = Op.getOperand(0);
7109 EVT VecVT = Vec.getValueType();
7110
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007111 // If this is a 256-bit vector result, first extract the 128-bit vector and
7112 // then extract the element from the 128-bit vector.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007113 if (VecVT.is256BitVector()) {
David Greene74a579d2011-02-10 16:57:36 +00007114 DebugLoc dl = Op.getNode()->getDebugLoc();
7115 unsigned NumElems = VecVT.getVectorNumElements();
7116 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00007117 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7118
7119 // Get the 128-bit vector.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007120 Vec = Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00007121
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007122 if (IdxVal >= NumElems/2)
7123 IdxVal -= NumElems/2;
David Greene74a579d2011-02-10 16:57:36 +00007124 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007125 DAG.getConstant(IdxVal, MVT::i32));
David Greene74a579d2011-02-10 16:57:36 +00007126 }
7127
Craig Topper7a9a28b2012-08-12 02:23:29 +00007128 assert(VecVT.is128BitVector() && "Unexpected vector length");
David Greene74a579d2011-02-10 16:57:36 +00007129
Craig Topperd0a31172012-01-10 06:37:29 +00007130 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007131 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00007132 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00007133 return Res;
7134 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00007135
Owen Andersone50ed302009-08-10 22:56:29 +00007136 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007137 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007138 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00007139 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00007140 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007141 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00007142 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00007143 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
7144 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007145 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007146 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00007147 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007148 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00007149 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00007150 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Craig Topper7c022842012-09-12 06:20:41 +00007151 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00007152 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00007153 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007154 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00007155 }
7156
7157 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007158 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007159 if (Idx == 0)
7160 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00007161
Evan Cheng0db9fe62006-04-25 20:13:52 +00007162 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00007163 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00007164 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007165 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007166 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007167 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007168 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007169 }
7170
7171 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007172 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
7173 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
7174 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007175 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007176 if (Idx == 0)
7177 return Op;
7178
7179 // UNPCKHPD the element to the lowest double word, then movsd.
7180 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
7181 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00007182 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00007183 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007184 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007185 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007186 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007187 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007188 }
7189
Dan Gohman475871a2008-07-27 21:46:04 +00007190 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007191}
7192
Dan Gohman475871a2008-07-27 21:46:04 +00007193SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007194X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
7195 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007196 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007197 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007198 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007199
Dan Gohman475871a2008-07-27 21:46:04 +00007200 SDValue N0 = Op.getOperand(0);
7201 SDValue N1 = Op.getOperand(1);
7202 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00007203
Craig Topper7a9a28b2012-08-12 02:23:29 +00007204 if (!VT.is128BitVector())
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007205 return SDValue();
7206
Dan Gohman8a55ce42009-09-23 21:02:20 +00007207 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00007208 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007209 unsigned Opc;
7210 if (VT == MVT::v8i16)
7211 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007212 else if (VT == MVT::v16i8)
7213 Opc = X86ISD::PINSRB;
7214 else
7215 Opc = X86ISD::PINSRB;
7216
Nate Begeman14d12ca2008-02-11 04:19:36 +00007217 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
7218 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007219 if (N1.getValueType() != MVT::i32)
7220 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7221 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007222 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00007223 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00007224 }
7225
7226 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007227 // Bits [7:6] of the constant are the source select. This will always be
7228 // zero here. The DAG Combiner may combine an extract_elt index into these
7229 // bits. For example (insert (extract, 3), 2) could be matched by putting
7230 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00007231 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00007232 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00007233 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00007234 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007235 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00007236 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00007237 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00007238 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00007239 }
7240
7241 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00007242 // PINSR* works with constant index.
7243 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007244 }
Dan Gohman475871a2008-07-27 21:46:04 +00007245 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007246}
7247
Dan Gohman475871a2008-07-27 21:46:04 +00007248SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007249X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007250 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007251 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007252
David Greene6b381262011-02-09 15:32:06 +00007253 DebugLoc dl = Op.getDebugLoc();
7254 SDValue N0 = Op.getOperand(0);
7255 SDValue N1 = Op.getOperand(1);
7256 SDValue N2 = Op.getOperand(2);
7257
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007258 // If this is a 256-bit vector result, first extract the 128-bit vector,
7259 // insert the element into the extracted half and then place it back.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007260 if (VT.is256BitVector()) {
David Greene6b381262011-02-09 15:32:06 +00007261 if (!isa<ConstantSDNode>(N2))
7262 return SDValue();
7263
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007264 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007265 unsigned NumElems = VT.getVectorNumElements();
7266 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007267 SDValue V = Extract128BitVector(N0, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007268
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007269 // Insert the element into the desired half.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007270 bool Upper = IdxVal >= NumElems/2;
7271 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V, N1,
7272 DAG.getConstant(Upper ? IdxVal-NumElems/2 : IdxVal, MVT::i32));
David Greene6b381262011-02-09 15:32:06 +00007273
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007274 // Insert the changed part back to the 256-bit vector
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007275 return Insert128BitVector(N0, V, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007276 }
7277
Craig Topperd0a31172012-01-10 06:37:29 +00007278 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007279 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7280
Dan Gohman8a55ce42009-09-23 21:02:20 +00007281 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007282 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007283
Dan Gohman8a55ce42009-09-23 21:02:20 +00007284 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007285 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7286 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007287 if (N1.getValueType() != MVT::i32)
7288 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7289 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007290 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007291 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007292 }
Dan Gohman475871a2008-07-27 21:46:04 +00007293 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007294}
7295
Craig Topper55b24052012-09-11 06:15:32 +00007296static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007297 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007298 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007299 EVT OpVT = Op.getValueType();
7300
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007301 // If this is a 256-bit vector result, first insert into a 128-bit
7302 // vector and then insert into the 256-bit vector.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007303 if (!OpVT.is128BitVector()) {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007304 // Insert into a 128-bit vector.
7305 EVT VT128 = EVT::getVectorVT(*Context,
7306 OpVT.getVectorElementType(),
7307 OpVT.getVectorNumElements() / 2);
7308
7309 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7310
7311 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00007312 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007313 }
7314
Craig Topperd77d2fe2012-04-29 20:22:05 +00007315 if (OpVT == MVT::v1i64 &&
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007316 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007317 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007318
Owen Anderson825b72b2009-08-11 20:47:22 +00007319 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Craig Topper7a9a28b2012-08-12 02:23:29 +00007320 assert(OpVT.is128BitVector() && "Expected an SSE type!");
Craig Topperd77d2fe2012-04-29 20:22:05 +00007321 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00007322 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007323}
7324
David Greene91585092011-01-26 15:38:49 +00007325// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7326// a simple subregister reference or explicit instructions to grab
7327// upper bits of a vector.
Craig Topper55b24052012-09-11 06:15:32 +00007328static SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, const X86Subtarget *Subtarget,
7329 SelectionDAG &DAG) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007330 if (Subtarget->hasFp256()) {
David Greenea5f26012011-02-07 19:36:54 +00007331 DebugLoc dl = Op.getNode()->getDebugLoc();
7332 SDValue Vec = Op.getNode()->getOperand(0);
7333 SDValue Idx = Op.getNode()->getOperand(1);
7334
Craig Topper7a9a28b2012-08-12 02:23:29 +00007335 if (Op.getNode()->getValueType(0).is128BitVector() &&
7336 Vec.getNode()->getValueType(0).is256BitVector() &&
Craig Topperb14940a2012-04-22 20:55:18 +00007337 isa<ConstantSDNode>(Idx)) {
7338 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7339 return Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00007340 }
David Greene91585092011-01-26 15:38:49 +00007341 }
7342 return SDValue();
7343}
7344
David Greenecfe33c42011-01-26 19:13:22 +00007345// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7346// simple superregister reference or explicit instructions to insert
7347// the upper bits of a vector.
Craig Topper55b24052012-09-11 06:15:32 +00007348static SDValue LowerINSERT_SUBVECTOR(SDValue Op, const X86Subtarget *Subtarget,
7349 SelectionDAG &DAG) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007350 if (Subtarget->hasFp256()) {
David Greenecfe33c42011-01-26 19:13:22 +00007351 DebugLoc dl = Op.getNode()->getDebugLoc();
7352 SDValue Vec = Op.getNode()->getOperand(0);
7353 SDValue SubVec = Op.getNode()->getOperand(1);
7354 SDValue Idx = Op.getNode()->getOperand(2);
7355
Craig Topper7a9a28b2012-08-12 02:23:29 +00007356 if (Op.getNode()->getValueType(0).is256BitVector() &&
7357 SubVec.getNode()->getValueType(0).is128BitVector() &&
Craig Topperb14940a2012-04-22 20:55:18 +00007358 isa<ConstantSDNode>(Idx)) {
7359 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7360 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007361 }
7362 }
7363 return SDValue();
7364}
7365
Bill Wendling056292f2008-09-16 21:48:12 +00007366// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7367// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7368// one of the above mentioned nodes. It has to be wrapped because otherwise
7369// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7370// be used to form addressing mode. These wrapped nodes will be selected
7371// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007372SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007373X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007374 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007375
Chris Lattner41621a22009-06-26 19:22:52 +00007376 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7377 // global base reg.
7378 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007379 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007380 CodeModel::Model M = getTargetMachine().getCodeModel();
7381
Chris Lattner4f066492009-07-11 20:29:19 +00007382 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007383 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007384 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007385 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007386 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007387 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007388 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007389
Evan Cheng1606e8e2009-03-13 07:51:59 +00007390 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007391 CP->getAlignment(),
7392 CP->getOffset(), OpFlag);
7393 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007394 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007395 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007396 if (OpFlag) {
7397 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007398 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007399 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007400 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007401 }
7402
7403 return Result;
7404}
7405
Dan Gohmand858e902010-04-17 15:26:15 +00007406SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007407 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007408
Chris Lattner18c59872009-06-27 04:16:01 +00007409 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7410 // global base reg.
7411 unsigned char OpFlag = 0;
7412 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007413 CodeModel::Model M = getTargetMachine().getCodeModel();
7414
Chris Lattner4f066492009-07-11 20:29:19 +00007415 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007416 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007417 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007418 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007419 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007420 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007421 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007422
Chris Lattner18c59872009-06-27 04:16:01 +00007423 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7424 OpFlag);
7425 DebugLoc DL = JT->getDebugLoc();
7426 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007427
Chris Lattner18c59872009-06-27 04:16:01 +00007428 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007429 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007430 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7431 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007432 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007433 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007434
Chris Lattner18c59872009-06-27 04:16:01 +00007435 return Result;
7436}
7437
7438SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007439X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007440 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007441
Chris Lattner18c59872009-06-27 04:16:01 +00007442 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7443 // global base reg.
7444 unsigned char OpFlag = 0;
7445 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007446 CodeModel::Model M = getTargetMachine().getCodeModel();
7447
Chris Lattner4f066492009-07-11 20:29:19 +00007448 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007449 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7450 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7451 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007452 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007453 } else if (Subtarget->isPICStyleGOT()) {
7454 OpFlag = X86II::MO_GOT;
7455 } else if (Subtarget->isPICStyleStubPIC()) {
7456 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7457 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7458 OpFlag = X86II::MO_DARWIN_NONLAZY;
7459 }
Eric Christopherfd179292009-08-27 18:07:15 +00007460
Chris Lattner18c59872009-06-27 04:16:01 +00007461 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007462
Chris Lattner18c59872009-06-27 04:16:01 +00007463 DebugLoc DL = Op.getDebugLoc();
7464 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007465
7466
Chris Lattner18c59872009-06-27 04:16:01 +00007467 // With PIC, the address is actually $g + Offset.
7468 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007469 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007470 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7471 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007472 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007473 Result);
7474 }
Eric Christopherfd179292009-08-27 18:07:15 +00007475
Eli Friedman586272d2011-08-11 01:48:05 +00007476 // For symbols that require a load from a stub to get the address, emit the
7477 // load.
7478 if (isGlobalStubReference(OpFlag))
7479 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007480 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007481
Chris Lattner18c59872009-06-27 04:16:01 +00007482 return Result;
7483}
7484
Dan Gohman475871a2008-07-27 21:46:04 +00007485SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007486X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007487 // Create the TargetBlockAddressAddress node.
7488 unsigned char OpFlags =
7489 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007490 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007491 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Michael Liao6c7ccaa2012-09-12 21:43:09 +00007492 int64_t Offset = cast<BlockAddressSDNode>(Op)->getOffset();
Dan Gohman29cbade2009-11-20 23:18:13 +00007493 DebugLoc dl = Op.getDebugLoc();
Michael Liao6c7ccaa2012-09-12 21:43:09 +00007494 SDValue Result = DAG.getTargetBlockAddress(BA, getPointerTy(), Offset,
7495 OpFlags);
Dan Gohman29cbade2009-11-20 23:18:13 +00007496
Dan Gohmanf705adb2009-10-30 01:28:02 +00007497 if (Subtarget->isPICStyleRIPRel() &&
7498 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007499 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7500 else
7501 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007502
Dan Gohman29cbade2009-11-20 23:18:13 +00007503 // With PIC, the address is actually $g + Offset.
7504 if (isGlobalRelativeToPICBase(OpFlags)) {
7505 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7506 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7507 Result);
7508 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007509
7510 return Result;
7511}
7512
7513SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007514X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007515 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007516 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007517 // Create the TargetGlobalAddress node, folding in the constant
7518 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007519 unsigned char OpFlags =
7520 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007521 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007522 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007523 if (OpFlags == X86II::MO_NO_FLAG &&
7524 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007525 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007526 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007527 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007528 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007529 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007530 }
Eric Christopherfd179292009-08-27 18:07:15 +00007531
Chris Lattner4f066492009-07-11 20:29:19 +00007532 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007533 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007534 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7535 else
7536 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007537
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007538 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007539 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007540 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7541 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007542 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007543 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007544
Chris Lattner36c25012009-07-10 07:34:39 +00007545 // For globals that require a load from a stub to get the address, emit the
7546 // load.
7547 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007548 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007549 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007550
Dan Gohman6520e202008-10-18 02:06:02 +00007551 // If there was a non-zero offset that we didn't fold, create an explicit
7552 // addition for it.
7553 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007554 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007555 DAG.getConstant(Offset, getPointerTy()));
7556
Evan Cheng0db9fe62006-04-25 20:13:52 +00007557 return Result;
7558}
7559
Evan Chengda43bcf2008-09-24 00:05:32 +00007560SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007561X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007562 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007563 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007564 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007565}
7566
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007567static SDValue
7568GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007569 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007570 unsigned char OperandFlags, bool LocalDynamic = false) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007571 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007572 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007573 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007574 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007575 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007576 GA->getOffset(),
7577 OperandFlags);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007578
7579 X86ISD::NodeType CallType = LocalDynamic ? X86ISD::TLSBASEADDR
7580 : X86ISD::TLSADDR;
7581
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007582 if (InFlag) {
7583 SDValue Ops[] = { Chain, TGA, *InFlag };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007584 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007585 } else {
7586 SDValue Ops[] = { Chain, TGA };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007587 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007588 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007589
7590 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007591 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007592
Rafael Espindola15f1b662009-04-24 12:59:40 +00007593 SDValue Flag = Chain.getValue(1);
7594 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007595}
7596
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007597// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007598static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007599LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007600 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007601 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007602 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7603 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Craig Topper7c022842012-09-12 06:20:41 +00007604 DAG.getNode(X86ISD::GlobalBaseReg,
7605 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007606 InFlag = Chain.getValue(1);
7607
Chris Lattnerb903bed2009-06-26 21:20:29 +00007608 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007609}
7610
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007611// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007612static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007613LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007614 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007615 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7616 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007617}
7618
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007619static SDValue LowerToTLSLocalDynamicModel(GlobalAddressSDNode *GA,
7620 SelectionDAG &DAG,
7621 const EVT PtrVT,
7622 bool is64Bit) {
7623 DebugLoc dl = GA->getDebugLoc();
7624
7625 // Get the start address of the TLS block for this module.
7626 X86MachineFunctionInfo* MFI = DAG.getMachineFunction()
7627 .getInfo<X86MachineFunctionInfo>();
7628 MFI->incNumLocalDynamicTLSAccesses();
7629
7630 SDValue Base;
7631 if (is64Bit) {
7632 Base = GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, X86::RAX,
7633 X86II::MO_TLSLD, /*LocalDynamic=*/true);
7634 } else {
7635 SDValue InFlag;
7636 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
7637 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT), InFlag);
7638 InFlag = Chain.getValue(1);
7639 Base = GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX,
7640 X86II::MO_TLSLDM, /*LocalDynamic=*/true);
7641 }
7642
7643 // Note: the CleanupLocalDynamicTLSPass will remove redundant computations
7644 // of Base.
7645
7646 // Build x@dtpoff.
7647 unsigned char OperandFlags = X86II::MO_DTPOFF;
7648 unsigned WrapperKind = X86ISD::Wrapper;
7649 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7650 GA->getValueType(0),
7651 GA->getOffset(), OperandFlags);
7652 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
7653
7654 // Add x@dtpoff with the base.
7655 return DAG.getNode(ISD::ADD, dl, PtrVT, Offset, Base);
7656}
7657
Hans Wennborg228756c2012-05-11 10:11:01 +00007658// Lower ISD::GlobalTLSAddress using the "initial exec" or "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007659static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007660 const EVT PtrVT, TLSModel::Model model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007661 bool is64Bit, bool isPIC) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007662 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007663
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007664 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7665 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7666 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007667
Michael J. Spencerec38de22010-10-10 22:04:20 +00007668 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007669 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007670 MachinePointerInfo(Ptr),
7671 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007672
Chris Lattnerb903bed2009-06-26 21:20:29 +00007673 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007674 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7675 // initialexec.
7676 unsigned WrapperKind = X86ISD::Wrapper;
7677 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007678 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Hans Wennborg228756c2012-05-11 10:11:01 +00007679 } else if (model == TLSModel::InitialExec) {
7680 if (is64Bit) {
7681 OperandFlags = X86II::MO_GOTTPOFF;
7682 WrapperKind = X86ISD::WrapperRIP;
7683 } else {
7684 OperandFlags = isPIC ? X86II::MO_GOTNTPOFF : X86II::MO_INDNTPOFF;
7685 }
Chris Lattner18c59872009-06-27 04:16:01 +00007686 } else {
Hans Wennborg228756c2012-05-11 10:11:01 +00007687 llvm_unreachable("Unexpected model");
Chris Lattnerb903bed2009-06-26 21:20:29 +00007688 }
Eric Christopherfd179292009-08-27 18:07:15 +00007689
Hans Wennborg228756c2012-05-11 10:11:01 +00007690 // emit "addl x@ntpoff,%eax" (local exec)
7691 // or "addl x@indntpoff,%eax" (initial exec)
7692 // or "addl x@gotntpoff(%ebx) ,%eax" (initial exec, 32-bit pic)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007693 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007694 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007695 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007696 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007697
Hans Wennborg228756c2012-05-11 10:11:01 +00007698 if (model == TLSModel::InitialExec) {
7699 if (isPIC && !is64Bit) {
7700 Offset = DAG.getNode(ISD::ADD, dl, PtrVT,
7701 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT),
7702 Offset);
Hans Wennborg228756c2012-05-11 10:11:01 +00007703 }
Rafael Espindola94e3b382012-06-29 04:22:35 +00007704
7705 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
7706 MachinePointerInfo::getGOT(), false, false, false,
7707 0);
Hans Wennborg228756c2012-05-11 10:11:01 +00007708 }
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007709
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007710 // The address of the thread local variable is the add of the thread
7711 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007712 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007713}
7714
Dan Gohman475871a2008-07-27 21:46:04 +00007715SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007716X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007717
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007718 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007719 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007720
Eric Christopher30ef0e52010-06-03 04:07:48 +00007721 if (Subtarget->isTargetELF()) {
Chandler Carruth34797132012-04-08 17:20:55 +00007722 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007723
Eric Christopher30ef0e52010-06-03 04:07:48 +00007724 switch (model) {
7725 case TLSModel::GeneralDynamic:
Eric Christopher30ef0e52010-06-03 04:07:48 +00007726 if (Subtarget->is64Bit())
7727 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7728 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007729 case TLSModel::LocalDynamic:
7730 return LowerToTLSLocalDynamicModel(GA, DAG, getPointerTy(),
7731 Subtarget->is64Bit());
Eric Christopher30ef0e52010-06-03 04:07:48 +00007732 case TLSModel::InitialExec:
7733 case TLSModel::LocalExec:
7734 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007735 Subtarget->is64Bit(),
7736 getTargetMachine().getRelocationModel() == Reloc::PIC_);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007737 }
Craig Toppere8eb1162012-04-23 03:26:18 +00007738 llvm_unreachable("Unknown TLS model.");
7739 }
7740
7741 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007742 // Darwin only has one model of TLS. Lower to that.
7743 unsigned char OpFlag = 0;
7744 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7745 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007746
Eric Christopher30ef0e52010-06-03 04:07:48 +00007747 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7748 // global base reg.
7749 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7750 !Subtarget->is64Bit();
7751 if (PIC32)
7752 OpFlag = X86II::MO_TLVP_PIC_BASE;
7753 else
7754 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007755 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007756 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007757 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007758 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007759 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007760
Eric Christopher30ef0e52010-06-03 04:07:48 +00007761 // With PIC32, the address is actually $g + Offset.
7762 if (PIC32)
7763 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7764 DAG.getNode(X86ISD::GlobalBaseReg,
7765 DebugLoc(), getPointerTy()),
7766 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007767
Eric Christopher30ef0e52010-06-03 04:07:48 +00007768 // Lowering the machine isd will make sure everything is in the right
7769 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007770 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007771 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007772 SDValue Args[] = { Chain, Offset };
7773 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007774
Eric Christopher30ef0e52010-06-03 04:07:48 +00007775 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7776 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7777 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007778
Eric Christopher30ef0e52010-06-03 04:07:48 +00007779 // And our return value (tls address) is in the standard call return value
7780 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007781 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007782 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7783 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00007784 }
7785
7786 if (Subtarget->isTargetWindows()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007787 // Just use the implicit TLS architecture
7788 // Need to generate someting similar to:
7789 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7790 // ; from TEB
7791 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7792 // mov rcx, qword [rdx+rcx*8]
7793 // mov eax, .tls$:tlsvar
7794 // [rax+rcx] contains the address
7795 // Windows 64bit: gs:0x58
7796 // Windows 32bit: fs:__tls_array
7797
7798 // If GV is an alias then use the aliasee for determining
7799 // thread-localness.
7800 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7801 GV = GA->resolveAliasedGlobal(false);
7802 DebugLoc dl = GA->getDebugLoc();
7803 SDValue Chain = DAG.getEntryNode();
7804
7805 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7806 // %gs:0x58 (64-bit).
7807 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7808 ? Type::getInt8PtrTy(*DAG.getContext(),
7809 256)
7810 : Type::getInt32PtrTy(*DAG.getContext(),
7811 257));
7812
7813 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7814 Subtarget->is64Bit()
7815 ? DAG.getIntPtrConstant(0x58)
7816 : DAG.getExternalSymbol("_tls_array",
7817 getPointerTy()),
7818 MachinePointerInfo(Ptr),
7819 false, false, false, 0);
7820
7821 // Load the _tls_index variable
7822 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7823 if (Subtarget->is64Bit())
7824 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7825 IDX, MachinePointerInfo(), MVT::i32,
7826 false, false, 0);
7827 else
7828 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7829 false, false, false, 0);
7830
Chandler Carruth426c2bf2012-11-01 09:14:31 +00007831 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00007832 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007833 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7834
7835 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7836 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7837 false, false, false, 0);
7838
7839 // Get the offset of start of .tls section
7840 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7841 GA->getValueType(0),
7842 GA->getOffset(), X86II::MO_SECREL);
7843 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7844
7845 // The address of the thread local variable is the add of the thread
7846 // pointer with the offset of the variable.
7847 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007848 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007849
David Blaikie4d6ccb52012-01-20 21:51:11 +00007850 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007851}
7852
Evan Cheng0db9fe62006-04-25 20:13:52 +00007853
Chad Rosierb90d2a92012-01-03 23:19:12 +00007854/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7855/// and take a 2 x i32 value to shift plus a shift amount.
7856SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007857 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007858 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007859 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007860 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007861 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007862 SDValue ShOpLo = Op.getOperand(0);
7863 SDValue ShOpHi = Op.getOperand(1);
7864 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007865 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007866 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007867 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007868
Dan Gohman475871a2008-07-27 21:46:04 +00007869 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007870 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007871 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7872 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007873 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007874 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7875 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007876 }
Evan Chenge3413162006-01-09 18:33:28 +00007877
Owen Anderson825b72b2009-08-11 20:47:22 +00007878 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7879 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007880 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007881 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007882
Dan Gohman475871a2008-07-27 21:46:04 +00007883 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007884 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007885 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7886 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007887
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007888 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007889 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7890 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007891 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007892 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7893 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007894 }
7895
Dan Gohman475871a2008-07-27 21:46:04 +00007896 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007897 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007898}
Evan Chenga3195e82006-01-12 22:54:21 +00007899
Dan Gohmand858e902010-04-17 15:26:15 +00007900SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7901 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007902 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007903
Dale Johannesen0488fb62010-09-30 23:57:10 +00007904 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007905 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007906
Owen Anderson825b72b2009-08-11 20:47:22 +00007907 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007908 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007909
Eli Friedman36df4992009-05-27 00:47:34 +00007910 // These are really Legal; return the operand so the caller accepts it as
7911 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007912 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007913 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007914 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007915 Subtarget->is64Bit()) {
7916 return Op;
7917 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007918
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007919 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007920 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007921 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007922 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007923 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007924 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007925 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007926 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007927 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007928 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7929}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007930
Owen Andersone50ed302009-08-10 22:56:29 +00007931SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007932 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007933 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007934 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007935 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007936 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007937 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007938 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007939 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007940 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007941 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007942
Chris Lattner492a43e2010-09-22 01:28:21 +00007943 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007944
Stuart Hastings84be9582011-06-02 15:57:11 +00007945 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7946 MachineMemOperand *MMO;
7947 if (FI) {
7948 int SSFI = FI->getIndex();
7949 MMO =
7950 DAG.getMachineFunction()
7951 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7952 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7953 } else {
7954 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7955 StackSlot = StackSlot.getOperand(1);
7956 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007957 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007958 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7959 X86ISD::FILD, DL,
7960 Tys, Ops, array_lengthof(Ops),
7961 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007962
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007963 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007964 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007965 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007966
7967 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7968 // shouldn't be necessary except that RFP cannot be live across
7969 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007970 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007971 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7972 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007973 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007974 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007975 SDValue Ops[] = {
7976 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7977 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007978 MachineMemOperand *MMO =
7979 DAG.getMachineFunction()
7980 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007981 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007982
Chris Lattner492a43e2010-09-22 01:28:21 +00007983 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7984 Ops, array_lengthof(Ops),
7985 Op.getValueType(), MMO);
7986 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007987 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007988 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007989 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007990
Evan Cheng0db9fe62006-04-25 20:13:52 +00007991 return Result;
7992}
7993
Bill Wendling8b8a6362009-01-17 03:56:04 +00007994// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007995SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7996 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007997 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007998 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007999 movq %rax, %xmm0
8000 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
8001 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
8002 #ifdef __SSE3__
Chad Rosiera20e1e72012-08-01 18:39:17 +00008003 haddpd %xmm0, %xmm0
Bill Wendling397ae212012-01-05 02:13:20 +00008004 #else
Chad Rosiera20e1e72012-08-01 18:39:17 +00008005 pshufd $0x4e, %xmm0, %xmm1
Bill Wendling397ae212012-01-05 02:13:20 +00008006 addpd %xmm1, %xmm0
8007 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00008008 */
Dale Johannesen040225f2008-10-21 23:07:49 +00008009
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008010 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00008011 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00008012
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008013 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00008014 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
8015 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008016 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008017
Chris Lattner97484792012-01-25 09:56:22 +00008018 SmallVector<Constant*,2> CV1;
8019 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00008020 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00008021 CV1.push_back(
8022 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
8023 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008024 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008025
Bill Wendling397ae212012-01-05 02:13:20 +00008026 // Load the 64-bit value into an XMM register.
8027 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
8028 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008029 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00008030 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008031 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00008032 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
8033 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
8034 CLod0);
8035
Owen Anderson825b72b2009-08-11 20:47:22 +00008036 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00008037 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008038 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00008039 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008040 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00008041 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00008042
Craig Topperd0a31172012-01-10 06:37:29 +00008043 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00008044 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
8045 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
8046 } else {
8047 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
8048 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
8049 S2F, 0x4E, DAG);
8050 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
8051 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
8052 Sub);
8053 }
8054
8055 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008056 DAG.getIntPtrConstant(0));
8057}
8058
Bill Wendling8b8a6362009-01-17 03:56:04 +00008059// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00008060SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
8061 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008062 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00008063 // FP constant to bias correct the final result.
8064 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00008065 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00008066
8067 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00008068 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00008069 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00008070
Eli Friedmanf3704762011-08-29 21:15:46 +00008071 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00008072 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00008073
Owen Anderson825b72b2009-08-11 20:47:22 +00008074 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008075 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00008076 DAG.getIntPtrConstant(0));
8077
8078 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00008079 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008080 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008081 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008082 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008083 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008084 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008085 MVT::v2f64, Bias)));
8086 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008087 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00008088 DAG.getIntPtrConstant(0));
8089
8090 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00008091 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00008092
8093 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00008094 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00008095
Craig Topper69947b92012-04-23 06:57:04 +00008096 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00008097 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00008098 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00008099 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00008100 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00008101
8102 // Handle final rounding.
8103 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00008104}
8105
Michael Liaoa7554632012-10-23 17:36:08 +00008106SDValue X86TargetLowering::lowerUINT_TO_FP_vec(SDValue Op,
8107 SelectionDAG &DAG) const {
8108 SDValue N0 = Op.getOperand(0);
8109 EVT SVT = N0.getValueType();
8110 DebugLoc dl = Op.getDebugLoc();
8111
8112 assert((SVT == MVT::v4i8 || SVT == MVT::v4i16 ||
8113 SVT == MVT::v8i8 || SVT == MVT::v8i16) &&
8114 "Custom UINT_TO_FP is not supported!");
8115
8116 EVT NVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, SVT.getVectorNumElements());
8117 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(),
8118 DAG.getNode(ISD::ZERO_EXTEND, dl, NVT, N0));
8119}
8120
Dan Gohmand858e902010-04-17 15:26:15 +00008121SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
8122 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00008123 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008124 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00008125
Michael Liaoa7554632012-10-23 17:36:08 +00008126 if (Op.getValueType().isVector())
8127 return lowerUINT_TO_FP_vec(Op, DAG);
8128
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008129 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00008130 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
8131 // the optimization here.
8132 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00008133 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00008134
Owen Andersone50ed302009-08-10 22:56:29 +00008135 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008136 EVT DstVT = Op.getValueType();
8137 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00008138 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00008139 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00008140 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00008141 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00008142 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00008143
8144 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00008145 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008146 if (SrcVT == MVT::i32) {
8147 SDValue WordOff = DAG.getConstant(4, getPointerTy());
8148 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
8149 getPointerTy(), StackSlot, WordOff);
8150 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008151 StackSlot, MachinePointerInfo(),
8152 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008153 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008154 OffsetSlot, MachinePointerInfo(),
8155 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008156 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
8157 return Fild;
8158 }
8159
8160 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
8161 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00008162 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008163 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008164 // For i64 source, we need to add the appropriate power of 2 if the input
8165 // was negative. This is the same as the optimization in
8166 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
8167 // we must be careful to do the computation in x87 extended precision, not
8168 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00008169 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
8170 MachineMemOperand *MMO =
8171 DAG.getMachineFunction()
8172 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8173 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008174
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008175 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
8176 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00008177 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
8178 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008179
8180 APInt FF(32, 0x5F800000ULL);
8181
8182 // Check whether the sign bit is set.
8183 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
8184 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
8185 ISD::SETLT);
8186
8187 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
8188 SDValue FudgePtr = DAG.getConstantPool(
8189 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
8190 getPointerTy());
8191
8192 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
8193 SDValue Zero = DAG.getIntPtrConstant(0);
8194 SDValue Four = DAG.getIntPtrConstant(4);
8195 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
8196 Zero, Four);
8197 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
8198
8199 // Load the value out, extending it from f32 to f80.
8200 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00008201 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00008202 FudgePtr, MachinePointerInfo::getConstantPool(),
8203 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008204 // Extend everything to 80 bits to force it to be done on x87.
8205 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
8206 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00008207}
8208
Dan Gohman475871a2008-07-27 21:46:04 +00008209std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008210FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00008211 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00008212
Owen Andersone50ed302009-08-10 22:56:29 +00008213 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00008214
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008215 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008216 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
8217 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00008218 }
8219
Owen Anderson825b72b2009-08-11 20:47:22 +00008220 assert(DstTy.getSimpleVT() <= MVT::i64 &&
8221 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008222 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00008223
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008224 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00008225 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00008226 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00008227 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00008228 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008229 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00008230 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00008231 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008232
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008233 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
8234 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00008235 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00008236 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00008237 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008238 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00008239
Evan Cheng0db9fe62006-04-25 20:13:52 +00008240 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008241 if (!IsSigned && isIntegerTypeFTOL(DstTy))
8242 Opc = X86ISD::WIN_FTOL;
8243 else
8244 switch (DstTy.getSimpleVT().SimpleTy) {
8245 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
8246 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
8247 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
8248 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
8249 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008250
Dan Gohman475871a2008-07-27 21:46:04 +00008251 SDValue Chain = DAG.getEntryNode();
8252 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00008253 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008254 // FIXME This causes a redundant load/store if the SSE-class value is already
8255 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00008256 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008257 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00008258 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008259 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00008260 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008261 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00008262 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00008263 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00008264 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008265
Chris Lattner492a43e2010-09-22 01:28:21 +00008266 MachineMemOperand *MMO =
8267 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8268 MachineMemOperand::MOLoad, MemSize, MemSize);
8269 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
8270 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008271 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00008272 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008273 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
8274 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008275
Chris Lattner07290932010-09-22 01:05:16 +00008276 MachineMemOperand *MMO =
8277 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8278 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008279
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008280 if (Opc != X86ISD::WIN_FTOL) {
8281 // Build the FP_TO_INT*_IN_MEM
8282 SDValue Ops[] = { Chain, Value, StackSlot };
8283 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
8284 Ops, 3, DstTy, MMO);
8285 return std::make_pair(FIST, StackSlot);
8286 } else {
8287 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
8288 DAG.getVTList(MVT::Other, MVT::Glue),
8289 Chain, Value);
8290 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
8291 MVT::i32, ftol.getValue(1));
8292 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
8293 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008294 SDValue Ops[] = { eax, edx };
8295 SDValue pair = IsReplace
8296 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
8297 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008298 return std::make_pair(pair, SDValue());
8299 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008300}
8301
Michael Liaoa7554632012-10-23 17:36:08 +00008302SDValue X86TargetLowering::lowerZERO_EXTEND(SDValue Op, SelectionDAG &DAG) const {
8303 DebugLoc DL = Op.getDebugLoc();
8304 EVT VT = Op.getValueType();
8305 SDValue In = Op.getOperand(0);
8306 EVT SVT = In.getValueType();
8307
8308 if (!VT.is256BitVector() || !SVT.is128BitVector() ||
8309 VT.getVectorNumElements() != SVT.getVectorNumElements())
8310 return SDValue();
8311
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00008312 assert(Subtarget->hasFp256() && "256-bit vector is observed without AVX!");
Michael Liaoa7554632012-10-23 17:36:08 +00008313
8314 // AVX2 has better support of integer extending.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00008315 if (Subtarget->hasInt256())
Michael Liaoa7554632012-10-23 17:36:08 +00008316 return DAG.getNode(X86ISD::VZEXT, DL, VT, In);
8317
8318 SDValue Lo = DAG.getNode(X86ISD::VZEXT, DL, MVT::v4i32, In);
8319 static const int Mask[] = {4, 5, 6, 7, -1, -1, -1, -1};
8320 SDValue Hi = DAG.getNode(X86ISD::VZEXT, DL, MVT::v4i32,
8321 DAG.getVectorShuffle(MVT::v8i16, DL, In, DAG.getUNDEF(MVT::v8i16), &Mask[0]));
8322
8323 return DAG.getNode(ISD::CONCAT_VECTORS, DL, MVT::v8i32, Lo, Hi);
8324}
8325
Michael Liaobedcbd42012-10-16 18:14:11 +00008326SDValue X86TargetLowering::lowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
8327 DebugLoc DL = Op.getDebugLoc();
8328 EVT VT = Op.getValueType();
8329 EVT SVT = Op.getOperand(0).getValueType();
8330
8331 if (!VT.is128BitVector() || !SVT.is256BitVector() ||
8332 VT.getVectorNumElements() != SVT.getVectorNumElements())
8333 return SDValue();
8334
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00008335 assert(Subtarget->hasFp256() && "256-bit vector is observed without AVX!");
Michael Liaobedcbd42012-10-16 18:14:11 +00008336
8337 unsigned NumElems = VT.getVectorNumElements();
8338 EVT NVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
8339 NumElems * 2);
8340
8341 SDValue In = Op.getOperand(0);
8342 SmallVector<int, 16> MaskVec(NumElems * 2, -1);
8343 // Prepare truncation shuffle mask
8344 for (unsigned i = 0; i != NumElems; ++i)
8345 MaskVec[i] = i * 2;
8346 SDValue V = DAG.getVectorShuffle(NVT, DL,
8347 DAG.getNode(ISD::BITCAST, DL, NVT, In),
8348 DAG.getUNDEF(NVT), &MaskVec[0]);
8349 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, V,
8350 DAG.getIntPtrConstant(0));
8351}
8352
Dan Gohmand858e902010-04-17 15:26:15 +00008353SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
8354 SelectionDAG &DAG) const {
Michael Liaobedcbd42012-10-16 18:14:11 +00008355 if (Op.getValueType().isVector()) {
8356 if (Op.getValueType() == MVT::v8i16)
8357 return DAG.getNode(ISD::TRUNCATE, Op.getDebugLoc(), Op.getValueType(),
8358 DAG.getNode(ISD::FP_TO_SINT, Op.getDebugLoc(),
8359 MVT::v8i32, Op.getOperand(0)));
Eli Friedman23ef1052009-06-06 03:57:58 +00008360 return SDValue();
Michael Liaobedcbd42012-10-16 18:14:11 +00008361 }
Eli Friedman23ef1052009-06-06 03:57:58 +00008362
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008363 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8364 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00008365 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00008366 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
8367 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00008368
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008369 if (StackSlot.getNode())
8370 // Load the result.
8371 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8372 FIST, StackSlot, MachinePointerInfo(),
8373 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008374
8375 // The node is the result.
8376 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00008377}
8378
Dan Gohmand858e902010-04-17 15:26:15 +00008379SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8380 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008381 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8382 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00008383 SDValue FIST = Vals.first, StackSlot = Vals.second;
8384 assert(FIST.getNode() && "Unexpected failure");
8385
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008386 if (StackSlot.getNode())
8387 // Load the result.
8388 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8389 FIST, StackSlot, MachinePointerInfo(),
8390 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008391
8392 // The node is the result.
8393 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00008394}
8395
Michael Liao9d796db2012-10-10 16:32:15 +00008396SDValue X86TargetLowering::lowerFP_EXTEND(SDValue Op,
8397 SelectionDAG &DAG) const {
8398 DebugLoc DL = Op.getDebugLoc();
8399 EVT VT = Op.getValueType();
8400 SDValue In = Op.getOperand(0);
8401 EVT SVT = In.getValueType();
8402
8403 assert(SVT == MVT::v2f32 && "Only customize MVT::v2f32 type legalization!");
8404
8405 return DAG.getNode(X86ISD::VFPEXT, DL, VT,
8406 DAG.getNode(ISD::CONCAT_VECTORS, DL, MVT::v4f32,
8407 In, DAG.getUNDEF(SVT)));
8408}
8409
Craig Topper43620672012-09-08 07:31:51 +00008410SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008411 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008412 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008413 EVT VT = Op.getValueType();
8414 EVT EltVT = VT;
Craig Topper43620672012-09-08 07:31:51 +00008415 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
8416 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008417 EltVT = VT.getVectorElementType();
Craig Topper43620672012-09-08 07:31:51 +00008418 NumElts = VT.getVectorNumElements();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008419 }
Craig Topper43620672012-09-08 07:31:51 +00008420 Constant *C;
8421 if (EltVT == MVT::f64)
8422 C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
8423 else
8424 C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
8425 C = ConstantVector::getSplat(NumElts, C);
8426 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy());
8427 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dale Johannesenace16102009-02-03 19:33:06 +00008428 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008429 MachinePointerInfo::getConstantPool(),
Craig Topper43620672012-09-08 07:31:51 +00008430 false, false, false, Alignment);
8431 if (VT.isVector()) {
8432 MVT ANDVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
8433 return DAG.getNode(ISD::BITCAST, dl, VT,
8434 DAG.getNode(ISD::AND, dl, ANDVT,
8435 DAG.getNode(ISD::BITCAST, dl, ANDVT,
8436 Op.getOperand(0)),
8437 DAG.getNode(ISD::BITCAST, dl, ANDVT, Mask)));
8438 }
Dale Johannesenace16102009-02-03 19:33:06 +00008439 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008440}
8441
Dan Gohmand858e902010-04-17 15:26:15 +00008442SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008443 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008444 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008445 EVT VT = Op.getValueType();
8446 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00008447 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
8448 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008449 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00008450 NumElts = VT.getVectorNumElements();
8451 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00008452 Constant *C;
8453 if (EltVT == MVT::f64)
8454 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
8455 else
8456 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
8457 C = ConstantVector::getSplat(NumElts, C);
Craig Toppercacd9d62012-09-08 07:46:05 +00008458 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy());
8459 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dale Johannesenace16102009-02-03 19:33:06 +00008460 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008461 MachinePointerInfo::getConstantPool(),
Craig Toppercacd9d62012-09-08 07:46:05 +00008462 false, false, false, Alignment);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008463 if (VT.isVector()) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00008464 MVT XORVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008465 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00008466 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00008467 DAG.getNode(ISD::BITCAST, dl, XORVT,
8468 Op.getOperand(0)),
8469 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008470 }
Craig Topper69947b92012-04-23 06:57:04 +00008471
8472 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008473}
8474
Dan Gohmand858e902010-04-17 15:26:15 +00008475SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008476 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008477 SDValue Op0 = Op.getOperand(0);
8478 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008479 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008480 EVT VT = Op.getValueType();
8481 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008482
8483 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008484 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008485 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008486 SrcVT = VT;
8487 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008488 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008489 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008490 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008491 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008492 }
8493
8494 // At this point the operands and the result should have the same
8495 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008496
Evan Cheng68c47cb2007-01-05 07:55:56 +00008497 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008498 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008499 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008500 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8501 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008502 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008503 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8504 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8505 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8506 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008507 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008508 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008509 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008510 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008511 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008512 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008513 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008514
8515 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008516 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008517 // Op0 is MVT::f32, Op1 is MVT::f64.
8518 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8519 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8520 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008521 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008522 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008523 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008524 }
8525
Evan Cheng73d6cf12007-01-05 21:37:56 +00008526 // Clear first operand sign bit.
8527 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008528 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008529 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8530 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008531 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008532 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8533 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8534 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8535 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008536 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008537 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008538 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008539 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008540 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008541 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008542 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008543
8544 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008545 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008546}
8547
Craig Topper55b24052012-09-11 06:15:32 +00008548static SDValue LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) {
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008549 SDValue N0 = Op.getOperand(0);
8550 DebugLoc dl = Op.getDebugLoc();
8551 EVT VT = Op.getValueType();
8552
8553 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8554 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8555 DAG.getConstant(1, VT));
8556 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8557}
8558
Michael Liaof966e4e2012-09-13 20:24:54 +00008559// LowerVectorAllZeroTest - Check whether an OR'd tree is PTEST-able.
8560//
8561SDValue X86TargetLowering::LowerVectorAllZeroTest(SDValue Op, SelectionDAG &DAG) const {
8562 assert(Op.getOpcode() == ISD::OR && "Only check OR'd tree.");
8563
8564 if (!Subtarget->hasSSE41())
8565 return SDValue();
8566
8567 if (!Op->hasOneUse())
8568 return SDValue();
8569
8570 SDNode *N = Op.getNode();
8571 DebugLoc DL = N->getDebugLoc();
8572
8573 SmallVector<SDValue, 8> Opnds;
8574 DenseMap<SDValue, unsigned> VecInMap;
8575 EVT VT = MVT::Other;
8576
8577 // Recognize a special case where a vector is casted into wide integer to
8578 // test all 0s.
8579 Opnds.push_back(N->getOperand(0));
8580 Opnds.push_back(N->getOperand(1));
8581
8582 for (unsigned Slot = 0, e = Opnds.size(); Slot < e; ++Slot) {
8583 SmallVector<SDValue, 8>::const_iterator I = Opnds.begin() + Slot;
8584 // BFS traverse all OR'd operands.
8585 if (I->getOpcode() == ISD::OR) {
8586 Opnds.push_back(I->getOperand(0));
8587 Opnds.push_back(I->getOperand(1));
8588 // Re-evaluate the number of nodes to be traversed.
8589 e += 2; // 2 more nodes (LHS and RHS) are pushed.
8590 continue;
8591 }
8592
8593 // Quit if a non-EXTRACT_VECTOR_ELT
8594 if (I->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8595 return SDValue();
8596
8597 // Quit if without a constant index.
8598 SDValue Idx = I->getOperand(1);
8599 if (!isa<ConstantSDNode>(Idx))
8600 return SDValue();
8601
8602 SDValue ExtractedFromVec = I->getOperand(0);
8603 DenseMap<SDValue, unsigned>::iterator M = VecInMap.find(ExtractedFromVec);
8604 if (M == VecInMap.end()) {
8605 VT = ExtractedFromVec.getValueType();
8606 // Quit if not 128/256-bit vector.
8607 if (!VT.is128BitVector() && !VT.is256BitVector())
8608 return SDValue();
8609 // Quit if not the same type.
8610 if (VecInMap.begin() != VecInMap.end() &&
8611 VT != VecInMap.begin()->first.getValueType())
8612 return SDValue();
8613 M = VecInMap.insert(std::make_pair(ExtractedFromVec, 0)).first;
8614 }
8615 M->second |= 1U << cast<ConstantSDNode>(Idx)->getZExtValue();
8616 }
8617
8618 assert((VT.is128BitVector() || VT.is256BitVector()) &&
Michael Liao9aba7ea2012-09-13 20:30:16 +00008619 "Not extracted from 128-/256-bit vector.");
Michael Liaof966e4e2012-09-13 20:24:54 +00008620
8621 unsigned FullMask = (1U << VT.getVectorNumElements()) - 1U;
8622 SmallVector<SDValue, 8> VecIns;
8623
8624 for (DenseMap<SDValue, unsigned>::const_iterator
8625 I = VecInMap.begin(), E = VecInMap.end(); I != E; ++I) {
8626 // Quit if not all elements are used.
8627 if (I->second != FullMask)
8628 return SDValue();
8629 VecIns.push_back(I->first);
8630 }
8631
8632 EVT TestVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
8633
8634 // Cast all vectors into TestVT for PTEST.
8635 for (unsigned i = 0, e = VecIns.size(); i < e; ++i)
8636 VecIns[i] = DAG.getNode(ISD::BITCAST, DL, TestVT, VecIns[i]);
8637
8638 // If more than one full vectors are evaluated, OR them first before PTEST.
8639 for (unsigned Slot = 0, e = VecIns.size(); e - Slot > 1; Slot += 2, e += 1) {
8640 // Each iteration will OR 2 nodes and append the result until there is only
8641 // 1 node left, i.e. the final OR'd value of all vectors.
8642 SDValue LHS = VecIns[Slot];
8643 SDValue RHS = VecIns[Slot + 1];
8644 VecIns.push_back(DAG.getNode(ISD::OR, DL, TestVT, LHS, RHS));
8645 }
8646
8647 return DAG.getNode(X86ISD::PTEST, DL, MVT::i32,
8648 VecIns.back(), VecIns.back());
8649}
8650
Dan Gohman076aee32009-03-04 19:44:21 +00008651/// Emit nodes that will be selected as "test Op0,Op0", or something
8652/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008653SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008654 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008655 DebugLoc dl = Op.getDebugLoc();
8656
Dan Gohman31125812009-03-07 01:58:32 +00008657 // CF and OF aren't always set the way we want. Determine which
8658 // of these we need.
8659 bool NeedCF = false;
8660 bool NeedOF = false;
8661 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008662 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008663 case X86::COND_A: case X86::COND_AE:
8664 case X86::COND_B: case X86::COND_BE:
8665 NeedCF = true;
8666 break;
8667 case X86::COND_G: case X86::COND_GE:
8668 case X86::COND_L: case X86::COND_LE:
8669 case X86::COND_O: case X86::COND_NO:
8670 NeedOF = true;
8671 break;
Dan Gohman31125812009-03-07 01:58:32 +00008672 }
8673
Dan Gohman076aee32009-03-04 19:44:21 +00008674 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008675 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8676 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008677 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8678 // Emit a CMP with 0, which is the TEST pattern.
8679 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8680 DAG.getConstant(0, Op.getValueType()));
8681
8682 unsigned Opcode = 0;
8683 unsigned NumOperands = 0;
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008684
8685 // Truncate operations may prevent the merge of the SETCC instruction
8686 // and the arithmetic intruction before it. Attempt to truncate the operands
8687 // of the arithmetic instruction and use a reduced bit-width instruction.
8688 bool NeedTruncation = false;
8689 SDValue ArithOp = Op;
8690 if (Op->getOpcode() == ISD::TRUNCATE && Op->hasOneUse()) {
8691 SDValue Arith = Op->getOperand(0);
8692 // Both the trunc and the arithmetic op need to have one user each.
8693 if (Arith->hasOneUse())
8694 switch (Arith.getOpcode()) {
8695 default: break;
8696 case ISD::ADD:
8697 case ISD::SUB:
8698 case ISD::AND:
8699 case ISD::OR:
8700 case ISD::XOR: {
8701 NeedTruncation = true;
8702 ArithOp = Arith;
8703 }
8704 }
8705 }
8706
8707 // NOTICE: In the code below we use ArithOp to hold the arithmetic operation
8708 // which may be the result of a CAST. We use the variable 'Op', which is the
8709 // non-casted variable when we check for possible users.
8710 switch (ArithOp.getOpcode()) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008711 case ISD::ADD:
8712 // Due to an isel shortcoming, be conservative if this add is likely to be
8713 // selected as part of a load-modify-store instruction. When the root node
8714 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8715 // uses of other nodes in the match, such as the ADD in this case. This
8716 // leads to the ADD being left around and reselected, with the result being
8717 // two adds in the output. Alas, even if none our users are stores, that
8718 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8719 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8720 // climbing the DAG back to the root, and it doesn't seem to be worth the
8721 // effort.
8722 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008723 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8724 if (UI->getOpcode() != ISD::CopyToReg &&
8725 UI->getOpcode() != ISD::SETCC &&
8726 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008727 goto default_case;
8728
8729 if (ConstantSDNode *C =
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008730 dyn_cast<ConstantSDNode>(ArithOp.getNode()->getOperand(1))) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008731 // An add of one will be selected as an INC.
8732 if (C->getAPIntValue() == 1) {
8733 Opcode = X86ISD::INC;
8734 NumOperands = 1;
8735 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008736 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008737
8738 // An add of negative one (subtract of one) will be selected as a DEC.
8739 if (C->getAPIntValue().isAllOnesValue()) {
8740 Opcode = X86ISD::DEC;
8741 NumOperands = 1;
8742 break;
8743 }
Dan Gohman076aee32009-03-04 19:44:21 +00008744 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008745
8746 // Otherwise use a regular EFLAGS-setting add.
8747 Opcode = X86ISD::ADD;
8748 NumOperands = 2;
8749 break;
8750 case ISD::AND: {
8751 // If the primary and result isn't used, don't bother using X86ISD::AND,
8752 // because a TEST instruction will be better.
8753 bool NonFlagUse = false;
8754 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8755 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8756 SDNode *User = *UI;
8757 unsigned UOpNo = UI.getOperandNo();
8758 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8759 // Look pass truncate.
8760 UOpNo = User->use_begin().getOperandNo();
8761 User = *User->use_begin();
8762 }
8763
8764 if (User->getOpcode() != ISD::BRCOND &&
8765 User->getOpcode() != ISD::SETCC &&
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008766 !(User->getOpcode() == ISD::SELECT && UOpNo == 0)) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008767 NonFlagUse = true;
8768 break;
8769 }
Dan Gohman076aee32009-03-04 19:44:21 +00008770 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008771
8772 if (!NonFlagUse)
8773 break;
8774 }
8775 // FALL THROUGH
8776 case ISD::SUB:
8777 case ISD::OR:
8778 case ISD::XOR:
8779 // Due to the ISEL shortcoming noted above, be conservative if this op is
8780 // likely to be selected as part of a load-modify-store instruction.
8781 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8782 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8783 if (UI->getOpcode() == ISD::STORE)
8784 goto default_case;
8785
8786 // Otherwise use a regular EFLAGS-setting instruction.
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008787 switch (ArithOp.getOpcode()) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008788 default: llvm_unreachable("unexpected operator!");
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008789 case ISD::SUB: Opcode = X86ISD::SUB; break;
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008790 case ISD::XOR: Opcode = X86ISD::XOR; break;
8791 case ISD::AND: Opcode = X86ISD::AND; break;
Michael Liaof966e4e2012-09-13 20:24:54 +00008792 case ISD::OR: {
8793 if (!NeedTruncation && (X86CC == X86::COND_E || X86CC == X86::COND_NE)) {
8794 SDValue EFLAGS = LowerVectorAllZeroTest(Op, DAG);
8795 if (EFLAGS.getNode())
8796 return EFLAGS;
8797 }
8798 Opcode = X86ISD::OR;
8799 break;
8800 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008801 }
8802
8803 NumOperands = 2;
8804 break;
8805 case X86ISD::ADD:
8806 case X86ISD::SUB:
8807 case X86ISD::INC:
8808 case X86ISD::DEC:
8809 case X86ISD::OR:
8810 case X86ISD::XOR:
8811 case X86ISD::AND:
8812 return SDValue(Op.getNode(), 1);
8813 default:
8814 default_case:
8815 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008816 }
8817
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008818 // If we found that truncation is beneficial, perform the truncation and
8819 // update 'Op'.
8820 if (NeedTruncation) {
8821 EVT VT = Op.getValueType();
8822 SDValue WideVal = Op->getOperand(0);
8823 EVT WideVT = WideVal.getValueType();
8824 unsigned ConvertedOp = 0;
8825 // Use a target machine opcode to prevent further DAGCombine
8826 // optimizations that may separate the arithmetic operations
8827 // from the setcc node.
8828 switch (WideVal.getOpcode()) {
8829 default: break;
8830 case ISD::ADD: ConvertedOp = X86ISD::ADD; break;
8831 case ISD::SUB: ConvertedOp = X86ISD::SUB; break;
8832 case ISD::AND: ConvertedOp = X86ISD::AND; break;
8833 case ISD::OR: ConvertedOp = X86ISD::OR; break;
8834 case ISD::XOR: ConvertedOp = X86ISD::XOR; break;
8835 }
8836
8837 if (ConvertedOp) {
8838 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8839 if (TLI.isOperationLegal(WideVal.getOpcode(), WideVT)) {
8840 SDValue V0 = DAG.getNode(ISD::TRUNCATE, dl, VT, WideVal.getOperand(0));
8841 SDValue V1 = DAG.getNode(ISD::TRUNCATE, dl, VT, WideVal.getOperand(1));
8842 Op = DAG.getNode(ConvertedOp, dl, VT, V0, V1);
8843 }
8844 }
8845 }
8846
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008847 if (Opcode == 0)
8848 // Emit a CMP with 0, which is the TEST pattern.
8849 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8850 DAG.getConstant(0, Op.getValueType()));
8851
8852 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8853 SmallVector<SDValue, 4> Ops;
8854 for (unsigned i = 0; i != NumOperands; ++i)
8855 Ops.push_back(Op.getOperand(i));
8856
8857 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8858 DAG.ReplaceAllUsesWith(Op, New);
8859 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008860}
8861
8862/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8863/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008864SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008865 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008866 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8867 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008868 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008869
8870 DebugLoc dl = Op0.getDebugLoc();
Manman Ren39ad5682012-08-08 00:51:41 +00008871 if ((Op0.getValueType() == MVT::i8 || Op0.getValueType() == MVT::i16 ||
8872 Op0.getValueType() == MVT::i32 || Op0.getValueType() == MVT::i64)) {
8873 // Use SUB instead of CMP to enable CSE between SUB and CMP.
8874 SDVTList VTs = DAG.getVTList(Op0.getValueType(), MVT::i32);
8875 SDValue Sub = DAG.getNode(X86ISD::SUB, dl, VTs,
8876 Op0, Op1);
8877 return SDValue(Sub.getNode(), 1);
8878 }
Owen Anderson825b72b2009-08-11 20:47:22 +00008879 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008880}
8881
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008882/// Convert a comparison if required by the subtarget.
8883SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
8884 SelectionDAG &DAG) const {
8885 // If the subtarget does not support the FUCOMI instruction, floating-point
8886 // comparisons have to be converted.
8887 if (Subtarget->hasCMov() ||
8888 Cmp.getOpcode() != X86ISD::CMP ||
8889 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
8890 !Cmp.getOperand(1).getValueType().isFloatingPoint())
8891 return Cmp;
8892
8893 // The instruction selector will select an FUCOM instruction instead of
8894 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
8895 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
8896 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
8897 DebugLoc dl = Cmp.getDebugLoc();
8898 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
8899 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
8900 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
8901 DAG.getConstant(8, MVT::i8));
8902 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
8903 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
8904}
8905
Evan Cheng4e544802012-12-05 00:10:38 +00008906static bool isAllOnes(SDValue V) {
8907 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8908 return C && C->isAllOnesValue();
8909}
8910
Evan Chengd40d03e2010-01-06 19:38:29 +00008911/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8912/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008913SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8914 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008915 SDValue Op0 = And.getOperand(0);
8916 SDValue Op1 = And.getOperand(1);
8917 if (Op0.getOpcode() == ISD::TRUNCATE)
8918 Op0 = Op0.getOperand(0);
8919 if (Op1.getOpcode() == ISD::TRUNCATE)
8920 Op1 = Op1.getOperand(0);
8921
Evan Chengd40d03e2010-01-06 19:38:29 +00008922 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008923 if (Op1.getOpcode() == ISD::SHL)
8924 std::swap(Op0, Op1);
8925 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008926 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8927 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008928 // If we looked past a truncate, check that it's only truncating away
8929 // known zeros.
8930 unsigned BitWidth = Op0.getValueSizeInBits();
8931 unsigned AndBitWidth = And.getValueSizeInBits();
8932 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008933 APInt Zeros, Ones;
8934 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008935 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8936 return SDValue();
8937 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008938 LHS = Op1;
8939 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008940 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008941 } else if (Op1.getOpcode() == ISD::Constant) {
8942 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008943 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008944 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008945
8946 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008947 LHS = AndLHS.getOperand(0);
8948 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008949 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008950
8951 // Use BT if the immediate can't be encoded in a TEST instruction.
8952 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8953 LHS = AndLHS;
8954 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8955 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008956 }
Evan Cheng0488db92007-09-25 01:57:46 +00008957
Evan Chengd40d03e2010-01-06 19:38:29 +00008958 if (LHS.getNode()) {
Evan Cheng4e544802012-12-05 00:10:38 +00008959 // If the LHS is of the form (x ^ -1) then replace the LHS with x and flip
8960 // the condition code later.
8961 bool Invert = false;
8962 if (LHS.getOpcode() == ISD::XOR && isAllOnes(LHS.getOperand(1))) {
8963 Invert = true;
8964 LHS = LHS.getOperand(0);
8965 }
8966
Evan Chenge5b51ac2010-04-17 06:13:15 +00008967 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008968 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008969 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008970 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008971 // Also promote i16 to i32 for performance / code size reason.
8972 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008973 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008974 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008975
Evan Chengd40d03e2010-01-06 19:38:29 +00008976 // If the operand types disagree, extend the shift amount to match. Since
8977 // BT ignores high bits (like shifts) we can use anyextend.
8978 if (LHS.getValueType() != RHS.getValueType())
8979 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008980
Evan Chengd40d03e2010-01-06 19:38:29 +00008981 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Evan Cheng4e544802012-12-05 00:10:38 +00008982 X86::CondCode Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8983 // Flip the condition if the LHS was a not instruction
8984 if (Invert)
8985 Cond = X86::GetOppositeBranchCondition(Cond);
Evan Chengd40d03e2010-01-06 19:38:29 +00008986 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8987 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008988 }
8989
Evan Cheng54de3ea2010-01-05 06:52:31 +00008990 return SDValue();
8991}
8992
Dan Gohmand858e902010-04-17 15:26:15 +00008993SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008994
8995 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8996
Evan Cheng54de3ea2010-01-05 06:52:31 +00008997 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8998 SDValue Op0 = Op.getOperand(0);
8999 SDValue Op1 = Op.getOperand(1);
9000 DebugLoc dl = Op.getDebugLoc();
9001 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
9002
9003 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00009004 // Lower (X & (1 << N)) == 0 to BT(X, N).
9005 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
9006 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00009007 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00009008 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00009009 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00009010 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
9011 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
9012 if (NewSetCC.getNode())
9013 return NewSetCC;
9014 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00009015
Chris Lattner481eebc2010-12-19 21:23:48 +00009016 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
9017 // these.
9018 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00009019 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00009020 cast<ConstantSDNode>(Op1)->isNullValue()) &&
9021 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009022
Chris Lattner481eebc2010-12-19 21:23:48 +00009023 // If the input is a setcc, then reuse the input setcc or use a new one with
9024 // the inverted condition.
9025 if (Op0.getOpcode() == X86ISD::SETCC) {
9026 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
9027 bool Invert = (CC == ISD::SETNE) ^
9028 cast<ConstantSDNode>(Op1)->isNullValue();
9029 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009030
Evan Cheng2c755ba2010-02-27 07:36:59 +00009031 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00009032 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9033 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
9034 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00009035 }
9036
Evan Chenge5b51ac2010-04-17 06:13:15 +00009037 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00009038 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009039 if (X86CC == X86::COND_INVALID)
9040 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009041
Chris Lattnerc19d1c32010-12-19 22:08:31 +00009042 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009043 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00009044 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00009045 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00009046}
9047
Craig Topper89af15e2011-09-18 08:03:58 +00009048// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009049// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00009050static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009051 EVT VT = Op.getValueType();
9052
Craig Topper7a9a28b2012-08-12 02:23:29 +00009053 assert(VT.is256BitVector() && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009054 "Unsupported value type for operation");
9055
Craig Topper66ddd152012-04-27 22:54:43 +00009056 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009057 DebugLoc dl = Op.getDebugLoc();
9058 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009059
9060 // Extract the LHS vectors
9061 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00009062 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
9063 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009064
9065 // Extract the RHS vectors
9066 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00009067 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
9068 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009069
9070 // Issue the operation on the smaller types and concatenate the result back
9071 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9072 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
9073 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
9074 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
9075 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
9076}
9077
9078
Dan Gohmand858e902010-04-17 15:26:15 +00009079SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009080 SDValue Cond;
9081 SDValue Op0 = Op.getOperand(0);
9082 SDValue Op1 = Op.getOperand(1);
9083 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00009084 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00009085 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
9086 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009087 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00009088
9089 if (isFP) {
Craig Topper523908d2012-08-13 02:34:03 +00009090#ifndef NDEBUG
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00009091 EVT EltVT = Op0.getValueType().getVectorElementType();
Craig Topper523908d2012-08-13 02:34:03 +00009092 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
9093#endif
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00009094
Craig Topper523908d2012-08-13 02:34:03 +00009095 unsigned SSECC;
Nate Begeman30a0de92008-07-17 16:51:19 +00009096 bool Swap = false;
9097
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00009098 // SSE Condition code mapping:
9099 // 0 - EQ
9100 // 1 - LT
9101 // 2 - LE
9102 // 3 - UNORD
9103 // 4 - NEQ
9104 // 5 - NLT
9105 // 6 - NLE
9106 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00009107 switch (SetCCOpcode) {
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009108 default: llvm_unreachable("Unexpected SETCC condition");
Nate Begemanfb8ead02008-07-25 19:05:58 +00009109 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00009110 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00009111 case ISD::SETOGT:
9112 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00009113 case ISD::SETLT:
9114 case ISD::SETOLT: SSECC = 1; break;
9115 case ISD::SETOGE:
9116 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00009117 case ISD::SETLE:
9118 case ISD::SETOLE: SSECC = 2; break;
9119 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00009120 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00009121 case ISD::SETNE: SSECC = 4; break;
Craig Topper523908d2012-08-13 02:34:03 +00009122 case ISD::SETULE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00009123 case ISD::SETUGE: SSECC = 5; break;
Craig Topper523908d2012-08-13 02:34:03 +00009124 case ISD::SETULT: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00009125 case ISD::SETUGT: SSECC = 6; break;
9126 case ISD::SETO: SSECC = 7; break;
Craig Topper523908d2012-08-13 02:34:03 +00009127 case ISD::SETUEQ:
9128 case ISD::SETONE: SSECC = 8; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009129 }
9130 if (Swap)
9131 std::swap(Op0, Op1);
9132
Nate Begemanfb8ead02008-07-25 19:05:58 +00009133 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00009134 if (SSECC == 8) {
Craig Topper523908d2012-08-13 02:34:03 +00009135 unsigned CC0, CC1;
9136 unsigned CombineOpc;
Nate Begemanfb8ead02008-07-25 19:05:58 +00009137 if (SetCCOpcode == ISD::SETUEQ) {
Craig Topper523908d2012-08-13 02:34:03 +00009138 CC0 = 3; CC1 = 0; CombineOpc = ISD::OR;
9139 } else {
9140 assert(SetCCOpcode == ISD::SETONE);
9141 CC0 = 7; CC1 = 4; CombineOpc = ISD::AND;
Craig Topper69947b92012-04-23 06:57:04 +00009142 }
Craig Topper523908d2012-08-13 02:34:03 +00009143
9144 SDValue Cmp0 = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
9145 DAG.getConstant(CC0, MVT::i8));
9146 SDValue Cmp1 = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
9147 DAG.getConstant(CC1, MVT::i8));
9148 return DAG.getNode(CombineOpc, dl, VT, Cmp0, Cmp1);
Nate Begeman30a0de92008-07-17 16:51:19 +00009149 }
9150 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00009151 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
9152 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00009153 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009154
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009155 // Break 256-bit integer vector compare into smaller ones.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00009156 if (VT.is256BitVector() && !Subtarget->hasInt256())
Craig Topper89af15e2011-09-18 08:03:58 +00009157 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00009158
Nate Begeman30a0de92008-07-17 16:51:19 +00009159 // We are handling one of the integer comparisons here. Since SSE only has
9160 // GT and EQ comparisons for integer, swapping operands and multiple
9161 // operations may be required for some comparisons.
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009162 unsigned Opc;
Nate Begeman30a0de92008-07-17 16:51:19 +00009163 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00009164
Nate Begeman30a0de92008-07-17 16:51:19 +00009165 switch (SetCCOpcode) {
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009166 default: llvm_unreachable("Unexpected SETCC condition");
Nate Begeman30a0de92008-07-17 16:51:19 +00009167 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009168 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009169 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009170 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009171 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009172 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009173 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009174 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009175 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009176 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009177 }
9178 if (Swap)
9179 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009180
Eli Friedman7d3e2b72011-09-28 21:00:25 +00009181 // Check that the operation in question is available (most are plain SSE2,
9182 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009183 if (VT == MVT::v2i64) {
9184 if (Opc == X86ISD::PCMPGT && !Subtarget->hasSSE42())
9185 return SDValue();
9186 if (Opc == X86ISD::PCMPEQ && !Subtarget->hasSSE41())
9187 return SDValue();
9188 }
Eli Friedman7d3e2b72011-09-28 21:00:25 +00009189
Nate Begeman30a0de92008-07-17 16:51:19 +00009190 // Since SSE has no unsigned integer comparisons, we need to flip the sign
9191 // bits of the inputs before performing those operations.
9192 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00009193 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00009194 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
9195 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00009196 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00009197 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
9198 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00009199 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
9200 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00009201 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009202
Dale Johannesenace16102009-02-03 19:33:06 +00009203 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00009204
9205 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00009206 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00009207 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00009208
Nate Begeman30a0de92008-07-17 16:51:19 +00009209 return Result;
9210}
Evan Cheng0488db92007-09-25 01:57:46 +00009211
Evan Cheng370e5342008-12-03 08:38:43 +00009212// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00009213static bool isX86LogicalCmp(SDValue Op) {
9214 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009215 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
9216 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +00009217 return true;
9218 if (Op.getResNo() == 1 &&
9219 (Opc == X86ISD::ADD ||
9220 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00009221 Opc == X86ISD::ADC ||
9222 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00009223 Opc == X86ISD::SMUL ||
9224 Opc == X86ISD::UMUL ||
9225 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00009226 Opc == X86ISD::DEC ||
9227 Opc == X86ISD::OR ||
9228 Opc == X86ISD::XOR ||
9229 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00009230 return true;
9231
Chris Lattner9637d5b2010-12-05 07:49:54 +00009232 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
9233 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009234
Dan Gohman076aee32009-03-04 19:44:21 +00009235 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00009236}
9237
Chris Lattnera2b56002010-12-05 01:23:24 +00009238static bool isZero(SDValue V) {
9239 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
9240 return C && C->isNullValue();
9241}
9242
Evan Chengb64dd5f2012-08-07 22:21:00 +00009243static bool isTruncWithZeroHighBitsInput(SDValue V, SelectionDAG &DAG) {
9244 if (V.getOpcode() != ISD::TRUNCATE)
9245 return false;
9246
9247 SDValue VOp0 = V.getOperand(0);
9248 unsigned InBits = VOp0.getValueSizeInBits();
9249 unsigned Bits = V.getValueSizeInBits();
9250 return DAG.MaskedValueIsZero(VOp0, APInt::getHighBitsSet(InBits,InBits-Bits));
9251}
9252
Dan Gohmand858e902010-04-17 15:26:15 +00009253SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00009254 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00009255 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00009256 SDValue Op1 = Op.getOperand(1);
9257 SDValue Op2 = Op.getOperand(2);
9258 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009259 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00009260
Dan Gohman1a492952009-10-20 16:22:37 +00009261 if (Cond.getOpcode() == ISD::SETCC) {
9262 SDValue NewCond = LowerSETCC(Cond, DAG);
9263 if (NewCond.getNode())
9264 Cond = NewCond;
9265 }
Evan Cheng734503b2006-09-11 02:19:56 +00009266
Chris Lattnera2b56002010-12-05 01:23:24 +00009267 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00009268 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00009269 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00009270 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009271 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00009272 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
9273 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009274 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009275
Chris Lattnera2b56002010-12-05 01:23:24 +00009276 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009277
9278 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00009279 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
9280 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00009281
9282 SDValue CmpOp0 = Cmp.getOperand(0);
Manman Rened579842012-05-07 18:06:23 +00009283 // Apply further optimizations for special cases
9284 // (select (x != 0), -1, 0) -> neg & sbb
9285 // (select (x == 0), 0, -1) -> neg & sbb
9286 if (ConstantSDNode *YC = dyn_cast<ConstantSDNode>(Y))
Chad Rosiera20e1e72012-08-01 18:39:17 +00009287 if (YC->isNullValue() &&
Manman Rened579842012-05-07 18:06:23 +00009288 (isAllOnes(Op1) == (CondCode == X86::COND_NE))) {
9289 SDVTList VTs = DAG.getVTList(CmpOp0.getValueType(), MVT::i32);
Chad Rosiera20e1e72012-08-01 18:39:17 +00009290 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, VTs,
9291 DAG.getConstant(0, CmpOp0.getValueType()),
Manman Rened579842012-05-07 18:06:23 +00009292 CmpOp0);
9293 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
9294 DAG.getConstant(X86::COND_B, MVT::i8),
9295 SDValue(Neg.getNode(), 1));
9296 return Res;
9297 }
9298
Chris Lattnera2b56002010-12-05 01:23:24 +00009299 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
9300 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009301 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009302
Chris Lattner96908b12010-12-05 02:00:51 +00009303 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00009304 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
9305 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009306
Chris Lattner96908b12010-12-05 02:00:51 +00009307 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
9308 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009309
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009310 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00009311 if (N2C == 0 || !N2C->isNullValue())
9312 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
9313 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009314 }
9315 }
9316
Chris Lattnera2b56002010-12-05 01:23:24 +00009317 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00009318 if (Cond.getOpcode() == ISD::AND &&
9319 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
9320 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009321 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00009322 Cond = Cond.getOperand(0);
9323 }
9324
Evan Cheng3f41d662007-10-08 22:16:29 +00009325 // If condition flag is set by a X86ISD::CMP, then use it as the condition
9326 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00009327 unsigned CondOpcode = Cond.getOpcode();
9328 if (CondOpcode == X86ISD::SETCC ||
9329 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00009330 CC = Cond.getOperand(0);
9331
Dan Gohman475871a2008-07-27 21:46:04 +00009332 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00009333 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00009334 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00009335
Evan Cheng3f41d662007-10-08 22:16:29 +00009336 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009337 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00009338 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00009339 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00009340
Chris Lattnerd1980a52009-03-12 06:52:53 +00009341 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
9342 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00009343 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00009344 addTest = false;
9345 }
Dan Gohman65fd6562011-11-03 21:49:52 +00009346 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
9347 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
9348 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
9349 Cond.getOperand(0).getValueType() != MVT::i8)) {
9350 SDValue LHS = Cond.getOperand(0);
9351 SDValue RHS = Cond.getOperand(1);
9352 unsigned X86Opcode;
9353 unsigned X86Cond;
9354 SDVTList VTs;
9355 switch (CondOpcode) {
9356 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9357 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9358 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9359 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9360 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9361 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9362 default: llvm_unreachable("unexpected overflowing operator");
9363 }
9364 if (CondOpcode == ISD::UMULO)
9365 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9366 MVT::i32);
9367 else
9368 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9369
9370 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
9371
9372 if (CondOpcode == ISD::UMULO)
9373 Cond = X86Op.getValue(2);
9374 else
9375 Cond = X86Op.getValue(1);
9376
9377 CC = DAG.getConstant(X86Cond, MVT::i8);
9378 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00009379 }
9380
9381 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +00009382 // Look pass the truncate if the high bits are known zero.
9383 if (isTruncWithZeroHighBitsInput(Cond, DAG))
9384 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +00009385
9386 // We know the result of AND is compared against zero. Try to match
9387 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009388 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00009389 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00009390 if (NewSetCC.getNode()) {
9391 CC = NewSetCC.getOperand(0);
9392 Cond = NewSetCC.getOperand(1);
9393 addTest = false;
9394 }
9395 }
9396 }
9397
9398 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009399 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009400 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009401 }
9402
Benjamin Kramere915ff32010-12-22 23:09:28 +00009403 // a < b ? -1 : 0 -> RES = ~setcc_carry
9404 // a < b ? 0 : -1 -> RES = setcc_carry
9405 // a >= b ? -1 : 0 -> RES = setcc_carry
9406 // a >= b ? 0 : -1 -> RES = ~setcc_carry
Manman Ren39ad5682012-08-08 00:51:41 +00009407 if (Cond.getOpcode() == X86ISD::SUB) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009408 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +00009409 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
9410
9411 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
9412 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
9413 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
9414 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
9415 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
9416 return DAG.getNOT(DL, Res, Res.getValueType());
9417 return Res;
9418 }
9419 }
9420
Benjamin Kramer444dcce2012-10-13 10:39:49 +00009421 // X86 doesn't have an i8 cmov. If both operands are the result of a truncate
9422 // widen the cmov and push the truncate through. This avoids introducing a new
9423 // branch during isel and doesn't add any extensions.
9424 if (Op.getValueType() == MVT::i8 &&
9425 Op1.getOpcode() == ISD::TRUNCATE && Op2.getOpcode() == ISD::TRUNCATE) {
9426 SDValue T1 = Op1.getOperand(0), T2 = Op2.getOperand(0);
9427 if (T1.getValueType() == T2.getValueType() &&
9428 // Blacklist CopyFromReg to avoid partial register stalls.
9429 T1.getOpcode() != ISD::CopyFromReg && T2.getOpcode()!=ISD::CopyFromReg){
9430 SDVTList VTs = DAG.getVTList(T1.getValueType(), MVT::Glue);
Benjamin Kramerf8b65aa2012-10-13 12:50:19 +00009431 SDValue Cmov = DAG.getNode(X86ISD::CMOV, DL, VTs, T2, T1, CC, Cond);
Benjamin Kramer444dcce2012-10-13 10:39:49 +00009432 return DAG.getNode(ISD::TRUNCATE, DL, Op.getValueType(), Cmov);
9433 }
9434 }
9435
Evan Cheng0488db92007-09-25 01:57:46 +00009436 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
9437 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009438 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009439 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00009440 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00009441}
9442
Evan Cheng370e5342008-12-03 08:38:43 +00009443// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
9444// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
9445// from the AND / OR.
9446static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
9447 Opc = Op.getOpcode();
9448 if (Opc != ISD::OR && Opc != ISD::AND)
9449 return false;
9450 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
9451 Op.getOperand(0).hasOneUse() &&
9452 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
9453 Op.getOperand(1).hasOneUse());
9454}
9455
Evan Cheng961d6d42009-02-02 08:19:07 +00009456// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
9457// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00009458static bool isXor1OfSetCC(SDValue Op) {
9459 if (Op.getOpcode() != ISD::XOR)
9460 return false;
9461 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
9462 if (N1C && N1C->getAPIntValue() == 1) {
9463 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
9464 Op.getOperand(0).hasOneUse();
9465 }
9466 return false;
9467}
9468
Dan Gohmand858e902010-04-17 15:26:15 +00009469SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00009470 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00009471 SDValue Chain = Op.getOperand(0);
9472 SDValue Cond = Op.getOperand(1);
9473 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009474 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009475 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00009476 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00009477
Dan Gohman1a492952009-10-20 16:22:37 +00009478 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00009479 // Check for setcc([su]{add,sub,mul}o == 0).
9480 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
9481 isa<ConstantSDNode>(Cond.getOperand(1)) &&
9482 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
9483 Cond.getOperand(0).getResNo() == 1 &&
9484 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
9485 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
9486 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
9487 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
9488 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
9489 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
9490 Inverted = true;
9491 Cond = Cond.getOperand(0);
9492 } else {
9493 SDValue NewCond = LowerSETCC(Cond, DAG);
9494 if (NewCond.getNode())
9495 Cond = NewCond;
9496 }
Dan Gohman1a492952009-10-20 16:22:37 +00009497 }
Chris Lattnere55484e2008-12-25 05:34:37 +00009498#if 0
9499 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00009500 else if (Cond.getOpcode() == X86ISD::ADD ||
9501 Cond.getOpcode() == X86ISD::SUB ||
9502 Cond.getOpcode() == X86ISD::SMUL ||
9503 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00009504 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00009505#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00009506
Evan Chengad9c0a32009-12-15 00:53:42 +00009507 // Look pass (and (setcc_carry (cmp ...)), 1).
9508 if (Cond.getOpcode() == ISD::AND &&
9509 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
9510 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009511 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00009512 Cond = Cond.getOperand(0);
9513 }
9514
Evan Cheng3f41d662007-10-08 22:16:29 +00009515 // If condition flag is set by a X86ISD::CMP, then use it as the condition
9516 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00009517 unsigned CondOpcode = Cond.getOpcode();
9518 if (CondOpcode == X86ISD::SETCC ||
9519 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00009520 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009521
Dan Gohman475871a2008-07-27 21:46:04 +00009522 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00009523 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00009524 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00009525 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00009526 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00009527 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00009528 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00009529 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009530 default: break;
9531 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00009532 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00009533 // These can only come from an arithmetic instruction with overflow,
9534 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009535 Cond = Cond.getNode()->getOperand(1);
9536 addTest = false;
9537 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009538 }
Evan Cheng0488db92007-09-25 01:57:46 +00009539 }
Dan Gohman65fd6562011-11-03 21:49:52 +00009540 }
9541 CondOpcode = Cond.getOpcode();
9542 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
9543 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
9544 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
9545 Cond.getOperand(0).getValueType() != MVT::i8)) {
9546 SDValue LHS = Cond.getOperand(0);
9547 SDValue RHS = Cond.getOperand(1);
9548 unsigned X86Opcode;
9549 unsigned X86Cond;
9550 SDVTList VTs;
9551 switch (CondOpcode) {
9552 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9553 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9554 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9555 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9556 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9557 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9558 default: llvm_unreachable("unexpected overflowing operator");
9559 }
9560 if (Inverted)
9561 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
9562 if (CondOpcode == ISD::UMULO)
9563 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9564 MVT::i32);
9565 else
9566 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9567
9568 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
9569
9570 if (CondOpcode == ISD::UMULO)
9571 Cond = X86Op.getValue(2);
9572 else
9573 Cond = X86Op.getValue(1);
9574
9575 CC = DAG.getConstant(X86Cond, MVT::i8);
9576 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00009577 } else {
9578 unsigned CondOpc;
9579 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
9580 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00009581 if (CondOpc == ISD::OR) {
9582 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
9583 // two branches instead of an explicit OR instruction with a
9584 // separate test.
9585 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009586 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00009587 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009588 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009589 Chain, Dest, CC, Cmp);
9590 CC = Cond.getOperand(1).getOperand(0);
9591 Cond = Cmp;
9592 addTest = false;
9593 }
9594 } else { // ISD::AND
9595 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
9596 // two branches instead of an explicit AND instruction with a
9597 // separate test. However, we only do this if this block doesn't
9598 // have a fall-through edge, because this requires an explicit
9599 // jmp when the condition is false.
9600 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009601 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00009602 Op.getNode()->hasOneUse()) {
9603 X86::CondCode CCode =
9604 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9605 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009606 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00009607 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009608 // Look for an unconditional branch following this conditional branch.
9609 // We need this because we need to reverse the successors in order
9610 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009611 if (User->getOpcode() == ISD::BR) {
9612 SDValue FalseBB = User->getOperand(1);
9613 SDNode *NewBR =
9614 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009615 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009616 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009617 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009618
Dale Johannesene4d209d2009-02-03 20:21:25 +00009619 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009620 Chain, Dest, CC, Cmp);
9621 X86::CondCode CCode =
9622 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9623 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009624 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009625 Cond = Cmp;
9626 addTest = false;
9627 }
9628 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009629 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009630 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9631 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9632 // It should be transformed during dag combiner except when the condition
9633 // is set by a arithmetics with overflow node.
9634 X86::CondCode CCode =
9635 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9636 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009637 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009638 Cond = Cond.getOperand(0).getOperand(1);
9639 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009640 } else if (Cond.getOpcode() == ISD::SETCC &&
9641 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9642 // For FCMP_OEQ, we can emit
9643 // two branches instead of an explicit AND instruction with a
9644 // separate test. However, we only do this if this block doesn't
9645 // have a fall-through edge, because this requires an explicit
9646 // jmp when the condition is false.
9647 if (Op.getNode()->hasOneUse()) {
9648 SDNode *User = *Op.getNode()->use_begin();
9649 // Look for an unconditional branch following this conditional branch.
9650 // We need this because we need to reverse the successors in order
9651 // to implement FCMP_OEQ.
9652 if (User->getOpcode() == ISD::BR) {
9653 SDValue FalseBB = User->getOperand(1);
9654 SDNode *NewBR =
9655 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9656 assert(NewBR == User);
9657 (void)NewBR;
9658 Dest = FalseBB;
9659
9660 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9661 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009662 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009663 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9664 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9665 Chain, Dest, CC, Cmp);
9666 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9667 Cond = Cmp;
9668 addTest = false;
9669 }
9670 }
9671 } else if (Cond.getOpcode() == ISD::SETCC &&
9672 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9673 // For FCMP_UNE, we can emit
9674 // two branches instead of an explicit AND instruction with a
9675 // separate test. However, we only do this if this block doesn't
9676 // have a fall-through edge, because this requires an explicit
9677 // jmp when the condition is false.
9678 if (Op.getNode()->hasOneUse()) {
9679 SDNode *User = *Op.getNode()->use_begin();
9680 // Look for an unconditional branch following this conditional branch.
9681 // We need this because we need to reverse the successors in order
9682 // to implement FCMP_UNE.
9683 if (User->getOpcode() == ISD::BR) {
9684 SDValue FalseBB = User->getOperand(1);
9685 SDNode *NewBR =
9686 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9687 assert(NewBR == User);
9688 (void)NewBR;
9689
9690 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9691 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009692 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009693 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9694 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9695 Chain, Dest, CC, Cmp);
9696 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9697 Cond = Cmp;
9698 addTest = false;
9699 Dest = FalseBB;
9700 }
9701 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009702 }
Evan Cheng0488db92007-09-25 01:57:46 +00009703 }
9704
9705 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +00009706 // Look pass the truncate if the high bits are known zero.
9707 if (isTruncWithZeroHighBitsInput(Cond, DAG))
9708 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +00009709
9710 // We know the result of AND is compared against zero. Try to match
9711 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009712 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009713 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9714 if (NewSetCC.getNode()) {
9715 CC = NewSetCC.getOperand(0);
9716 Cond = NewSetCC.getOperand(1);
9717 addTest = false;
9718 }
9719 }
9720 }
9721
9722 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009723 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009724 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009725 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009726 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009727 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009728 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009729}
9730
Anton Korobeynikove060b532007-04-17 19:34:00 +00009731
9732// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9733// Calls to _alloca is needed to probe the stack when allocating more than 4k
9734// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9735// that the guard pages used by the OS virtual memory manager are allocated in
9736// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009737SDValue
9738X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009739 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009740 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009741 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009742 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009743 "are being used");
9744 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009745 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009746
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009747 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009748 SDValue Chain = Op.getOperand(0);
9749 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009750 // FIXME: Ensure alignment here
9751
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009752 bool Is64Bit = Subtarget->is64Bit();
9753 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009754
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009755 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009756 MachineFunction &MF = DAG.getMachineFunction();
9757 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009758
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009759 if (Is64Bit) {
9760 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009761 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009762 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009763
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009764 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Craig Topper31a207a2012-05-04 06:39:13 +00009765 I != E; ++I)
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009766 if (I->hasNestAttr())
9767 report_fatal_error("Cannot use segmented stacks with functions that "
9768 "have nested arguments.");
9769 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009770
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009771 const TargetRegisterClass *AddrRegClass =
9772 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9773 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9774 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9775 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9776 DAG.getRegister(Vreg, SPTy));
9777 SDValue Ops1[2] = { Value, Chain };
9778 return DAG.getMergeValues(Ops1, 2, dl);
9779 } else {
9780 SDValue Flag;
9781 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009782
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009783 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9784 Flag = Chain.getValue(1);
9785 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009786
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009787 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9788 Flag = Chain.getValue(1);
9789
Michael Liaoc5c970e2012-10-31 04:14:09 +00009790 Chain = DAG.getCopyFromReg(Chain, dl, RegInfo->getStackRegister(),
9791 SPTy).getValue(1);
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009792
9793 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9794 return DAG.getMergeValues(Ops1, 2, dl);
9795 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009796}
9797
Dan Gohmand858e902010-04-17 15:26:15 +00009798SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009799 MachineFunction &MF = DAG.getMachineFunction();
9800 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9801
Dan Gohman69de1932008-02-06 22:27:42 +00009802 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009803 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009804
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009805 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009806 // vastart just stores the address of the VarArgsFrameIndex slot into the
9807 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009808 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9809 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009810 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9811 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009812 }
9813
9814 // __va_list_tag:
9815 // gp_offset (0 - 6 * 8)
9816 // fp_offset (48 - 48 + 8 * 16)
9817 // overflow_arg_area (point to parameters coming in memory).
9818 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009819 SmallVector<SDValue, 8> MemOps;
9820 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009821 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009822 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009823 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9824 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009825 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009826 MemOps.push_back(Store);
9827
9828 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009829 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009830 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009831 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009832 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9833 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009834 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009835 MemOps.push_back(Store);
9836
9837 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009838 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009839 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009840 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9841 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009842 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9843 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009844 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009845 MemOps.push_back(Store);
9846
9847 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009848 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009849 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009850 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9851 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009852 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9853 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009854 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009855 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009856 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009857}
9858
Dan Gohmand858e902010-04-17 15:26:15 +00009859SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009860 assert(Subtarget->is64Bit() &&
9861 "LowerVAARG only handles 64-bit va_arg!");
9862 assert((Subtarget->isTargetLinux() ||
9863 Subtarget->isTargetDarwin()) &&
9864 "Unhandled target in LowerVAARG");
9865 assert(Op.getNode()->getNumOperands() == 4);
9866 SDValue Chain = Op.getOperand(0);
9867 SDValue SrcPtr = Op.getOperand(1);
9868 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9869 unsigned Align = Op.getConstantOperandVal(3);
9870 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009871
Dan Gohman320afb82010-10-12 18:00:49 +00009872 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009873 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Micah Villmow3574eca2012-10-08 16:38:25 +00009874 uint32_t ArgSize = getDataLayout()->getTypeAllocSize(ArgTy);
Dan Gohman320afb82010-10-12 18:00:49 +00009875 uint8_t ArgMode;
9876
9877 // Decide which area this value should be read from.
9878 // TODO: Implement the AMD64 ABI in its entirety. This simple
9879 // selection mechanism works only for the basic types.
9880 if (ArgVT == MVT::f80) {
9881 llvm_unreachable("va_arg for f80 not yet implemented");
9882 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9883 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9884 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9885 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9886 } else {
9887 llvm_unreachable("Unhandled argument type in LowerVAARG");
9888 }
9889
9890 if (ArgMode == 2) {
9891 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009892 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009893 !(DAG.getMachineFunction()
Bill Wendling67658342012-10-09 07:45:08 +00009894 .getFunction()->getFnAttributes()
Bill Wendling034b94b2012-12-19 07:18:57 +00009895 .hasAttribute(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009896 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009897 }
9898
9899 // Insert VAARG_64 node into the DAG
9900 // VAARG_64 returns two values: Variable Argument Address, Chain
9901 SmallVector<SDValue, 11> InstOps;
9902 InstOps.push_back(Chain);
9903 InstOps.push_back(SrcPtr);
9904 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9905 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9906 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9907 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9908 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9909 VTs, &InstOps[0], InstOps.size(),
9910 MVT::i64,
9911 MachinePointerInfo(SV),
9912 /*Align=*/0,
9913 /*Volatile=*/false,
9914 /*ReadMem=*/true,
9915 /*WriteMem=*/true);
9916 Chain = VAARG.getValue(1);
9917
9918 // Load the next argument and return it
9919 return DAG.getLoad(ArgVT, dl,
9920 Chain,
9921 VAARG,
9922 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009923 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009924}
9925
Craig Topper55b24052012-09-11 06:15:32 +00009926static SDValue LowerVACOPY(SDValue Op, const X86Subtarget *Subtarget,
9927 SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00009928 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009929 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009930 SDValue Chain = Op.getOperand(0);
9931 SDValue DstPtr = Op.getOperand(1);
9932 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009933 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9934 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009935 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009936
Chris Lattnere72f2022010-09-21 05:40:29 +00009937 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009938 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009939 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009940 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009941}
9942
Craig Topper80e46362012-01-23 06:16:53 +00009943// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9944// may or may not be a constant. Takes immediate version of shift as input.
9945static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9946 SDValue SrcOp, SDValue ShAmt,
9947 SelectionDAG &DAG) {
9948 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9949
9950 if (isa<ConstantSDNode>(ShAmt)) {
Nadav Rotemd896e242012-07-15 20:27:43 +00009951 // Constant may be a TargetConstant. Use a regular constant.
9952 uint32_t ShiftAmt = cast<ConstantSDNode>(ShAmt)->getZExtValue();
Craig Topper80e46362012-01-23 06:16:53 +00009953 switch (Opc) {
9954 default: llvm_unreachable("Unknown target vector shift node");
9955 case X86ISD::VSHLI:
9956 case X86ISD::VSRLI:
9957 case X86ISD::VSRAI:
Nadav Rotemd896e242012-07-15 20:27:43 +00009958 return DAG.getNode(Opc, dl, VT, SrcOp,
9959 DAG.getConstant(ShiftAmt, MVT::i32));
Craig Topper80e46362012-01-23 06:16:53 +00009960 }
9961 }
9962
9963 // Change opcode to non-immediate version
9964 switch (Opc) {
9965 default: llvm_unreachable("Unknown target vector shift node");
9966 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9967 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9968 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9969 }
9970
9971 // Need to build a vector containing shift amount
9972 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9973 SDValue ShOps[4];
9974 ShOps[0] = ShAmt;
9975 ShOps[1] = DAG.getConstant(0, MVT::i32);
Craig Topper6d688152012-08-14 07:43:25 +00009976 ShOps[2] = ShOps[3] = DAG.getUNDEF(MVT::i32);
Craig Topper80e46362012-01-23 06:16:53 +00009977 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
Nadav Rotem65f489f2012-07-14 22:26:05 +00009978
9979 // The return type has to be a 128-bit type with the same element
9980 // type as the input type.
9981 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9982 EVT ShVT = MVT::getVectorVT(EltVT, 128/EltVT.getSizeInBits());
9983
9984 ShAmt = DAG.getNode(ISD::BITCAST, dl, ShVT, ShAmt);
Craig Topper80e46362012-01-23 06:16:53 +00009985 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9986}
9987
Craig Topper55b24052012-09-11 06:15:32 +00009988static SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009989 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009990 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009991 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009992 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009993 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009994 case Intrinsic::x86_sse_comieq_ss:
9995 case Intrinsic::x86_sse_comilt_ss:
9996 case Intrinsic::x86_sse_comile_ss:
9997 case Intrinsic::x86_sse_comigt_ss:
9998 case Intrinsic::x86_sse_comige_ss:
9999 case Intrinsic::x86_sse_comineq_ss:
10000 case Intrinsic::x86_sse_ucomieq_ss:
10001 case Intrinsic::x86_sse_ucomilt_ss:
10002 case Intrinsic::x86_sse_ucomile_ss:
10003 case Intrinsic::x86_sse_ucomigt_ss:
10004 case Intrinsic::x86_sse_ucomige_ss:
10005 case Intrinsic::x86_sse_ucomineq_ss:
10006 case Intrinsic::x86_sse2_comieq_sd:
10007 case Intrinsic::x86_sse2_comilt_sd:
10008 case Intrinsic::x86_sse2_comile_sd:
10009 case Intrinsic::x86_sse2_comigt_sd:
10010 case Intrinsic::x86_sse2_comige_sd:
10011 case Intrinsic::x86_sse2_comineq_sd:
10012 case Intrinsic::x86_sse2_ucomieq_sd:
10013 case Intrinsic::x86_sse2_ucomilt_sd:
10014 case Intrinsic::x86_sse2_ucomile_sd:
10015 case Intrinsic::x86_sse2_ucomigt_sd:
10016 case Intrinsic::x86_sse2_ucomige_sd:
10017 case Intrinsic::x86_sse2_ucomineq_sd: {
Craig Topper6d688152012-08-14 07:43:25 +000010018 unsigned Opc;
10019 ISD::CondCode CC;
Evan Cheng0db9fe62006-04-25 20:13:52 +000010020 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +000010021 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010022 case Intrinsic::x86_sse_comieq_ss:
10023 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010024 Opc = X86ISD::COMI;
10025 CC = ISD::SETEQ;
10026 break;
Evan Cheng6be2c582006-04-05 23:38:46 +000010027 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010028 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010029 Opc = X86ISD::COMI;
10030 CC = ISD::SETLT;
10031 break;
10032 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010033 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010034 Opc = X86ISD::COMI;
10035 CC = ISD::SETLE;
10036 break;
10037 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010038 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010039 Opc = X86ISD::COMI;
10040 CC = ISD::SETGT;
10041 break;
10042 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010043 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010044 Opc = X86ISD::COMI;
10045 CC = ISD::SETGE;
10046 break;
10047 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010048 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010049 Opc = X86ISD::COMI;
10050 CC = ISD::SETNE;
10051 break;
10052 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010053 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010054 Opc = X86ISD::UCOMI;
10055 CC = ISD::SETEQ;
10056 break;
10057 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010058 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010059 Opc = X86ISD::UCOMI;
10060 CC = ISD::SETLT;
10061 break;
10062 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010063 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010064 Opc = X86ISD::UCOMI;
10065 CC = ISD::SETLE;
10066 break;
10067 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010068 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010069 Opc = X86ISD::UCOMI;
10070 CC = ISD::SETGT;
10071 break;
10072 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010073 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010074 Opc = X86ISD::UCOMI;
10075 CC = ISD::SETGE;
10076 break;
10077 case Intrinsic::x86_sse_ucomineq_ss:
10078 case Intrinsic::x86_sse2_ucomineq_sd:
10079 Opc = X86ISD::UCOMI;
10080 CC = ISD::SETNE;
10081 break;
Evan Cheng6be2c582006-04-05 23:38:46 +000010082 }
Evan Cheng734503b2006-09-11 02:19:56 +000010083
Dan Gohman475871a2008-07-27 21:46:04 +000010084 SDValue LHS = Op.getOperand(1);
10085 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +000010086 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +000010087 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010088 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
10089 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
10090 DAG.getConstant(X86CC, MVT::i8), Cond);
10091 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +000010092 }
Craig Topper6d688152012-08-14 07:43:25 +000010093
Duncan Sands04aa4ae2011-09-23 16:10:22 +000010094 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +000010095 case Intrinsic::x86_sse2_pmulu_dq:
10096 case Intrinsic::x86_avx2_pmulu_dq:
10097 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
10098 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000010099
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000010100 // SSE2/AVX2 sub with unsigned saturation intrinsics
10101 case Intrinsic::x86_sse2_psubus_b:
10102 case Intrinsic::x86_sse2_psubus_w:
10103 case Intrinsic::x86_avx2_psubus_b:
10104 case Intrinsic::x86_avx2_psubus_w:
10105 return DAG.getNode(X86ISD::SUBUS, dl, Op.getValueType(),
10106 Op.getOperand(1), Op.getOperand(2));
10107
Craig Topper6d688152012-08-14 07:43:25 +000010108 // SSE3/AVX horizontal add/sub intrinsics
Duncan Sands04aa4ae2011-09-23 16:10:22 +000010109 case Intrinsic::x86_sse3_hadd_ps:
10110 case Intrinsic::x86_sse3_hadd_pd:
10111 case Intrinsic::x86_avx_hadd_ps_256:
10112 case Intrinsic::x86_avx_hadd_pd_256:
Duncan Sands04aa4ae2011-09-23 16:10:22 +000010113 case Intrinsic::x86_sse3_hsub_ps:
10114 case Intrinsic::x86_sse3_hsub_pd:
10115 case Intrinsic::x86_avx_hsub_ps_256:
10116 case Intrinsic::x86_avx_hsub_pd_256:
Craig Topper4bb3f342012-01-25 05:37:32 +000010117 case Intrinsic::x86_ssse3_phadd_w_128:
10118 case Intrinsic::x86_ssse3_phadd_d_128:
10119 case Intrinsic::x86_avx2_phadd_w:
10120 case Intrinsic::x86_avx2_phadd_d:
Craig Topper4bb3f342012-01-25 05:37:32 +000010121 case Intrinsic::x86_ssse3_phsub_w_128:
10122 case Intrinsic::x86_ssse3_phsub_d_128:
10123 case Intrinsic::x86_avx2_phsub_w:
Craig Topper6d688152012-08-14 07:43:25 +000010124 case Intrinsic::x86_avx2_phsub_d: {
10125 unsigned Opcode;
10126 switch (IntNo) {
10127 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10128 case Intrinsic::x86_sse3_hadd_ps:
10129 case Intrinsic::x86_sse3_hadd_pd:
10130 case Intrinsic::x86_avx_hadd_ps_256:
10131 case Intrinsic::x86_avx_hadd_pd_256:
10132 Opcode = X86ISD::FHADD;
10133 break;
10134 case Intrinsic::x86_sse3_hsub_ps:
10135 case Intrinsic::x86_sse3_hsub_pd:
10136 case Intrinsic::x86_avx_hsub_ps_256:
10137 case Intrinsic::x86_avx_hsub_pd_256:
10138 Opcode = X86ISD::FHSUB;
10139 break;
10140 case Intrinsic::x86_ssse3_phadd_w_128:
10141 case Intrinsic::x86_ssse3_phadd_d_128:
10142 case Intrinsic::x86_avx2_phadd_w:
10143 case Intrinsic::x86_avx2_phadd_d:
10144 Opcode = X86ISD::HADD;
10145 break;
10146 case Intrinsic::x86_ssse3_phsub_w_128:
10147 case Intrinsic::x86_ssse3_phsub_d_128:
10148 case Intrinsic::x86_avx2_phsub_w:
10149 case Intrinsic::x86_avx2_phsub_d:
10150 Opcode = X86ISD::HSUB;
10151 break;
10152 }
10153 return DAG.getNode(Opcode, dl, Op.getValueType(),
Craig Topper4bb3f342012-01-25 05:37:32 +000010154 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000010155 }
10156
10157 // AVX2 variable shift intrinsics
Craig Topper98fc7292011-11-19 17:46:46 +000010158 case Intrinsic::x86_avx2_psllv_d:
10159 case Intrinsic::x86_avx2_psllv_q:
10160 case Intrinsic::x86_avx2_psllv_d_256:
10161 case Intrinsic::x86_avx2_psllv_q_256:
Craig Topper98fc7292011-11-19 17:46:46 +000010162 case Intrinsic::x86_avx2_psrlv_d:
10163 case Intrinsic::x86_avx2_psrlv_q:
10164 case Intrinsic::x86_avx2_psrlv_d_256:
10165 case Intrinsic::x86_avx2_psrlv_q_256:
Craig Topper98fc7292011-11-19 17:46:46 +000010166 case Intrinsic::x86_avx2_psrav_d:
Craig Topper6d688152012-08-14 07:43:25 +000010167 case Intrinsic::x86_avx2_psrav_d_256: {
10168 unsigned Opcode;
10169 switch (IntNo) {
10170 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10171 case Intrinsic::x86_avx2_psllv_d:
10172 case Intrinsic::x86_avx2_psllv_q:
10173 case Intrinsic::x86_avx2_psllv_d_256:
10174 case Intrinsic::x86_avx2_psllv_q_256:
10175 Opcode = ISD::SHL;
10176 break;
10177 case Intrinsic::x86_avx2_psrlv_d:
10178 case Intrinsic::x86_avx2_psrlv_q:
10179 case Intrinsic::x86_avx2_psrlv_d_256:
10180 case Intrinsic::x86_avx2_psrlv_q_256:
10181 Opcode = ISD::SRL;
10182 break;
10183 case Intrinsic::x86_avx2_psrav_d:
10184 case Intrinsic::x86_avx2_psrav_d_256:
10185 Opcode = ISD::SRA;
10186 break;
10187 }
10188 return DAG.getNode(Opcode, dl, Op.getValueType(),
10189 Op.getOperand(1), Op.getOperand(2));
10190 }
10191
Craig Topper969ba282012-01-25 06:43:11 +000010192 case Intrinsic::x86_ssse3_pshuf_b_128:
10193 case Intrinsic::x86_avx2_pshuf_b:
10194 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
10195 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000010196
Craig Topper969ba282012-01-25 06:43:11 +000010197 case Intrinsic::x86_ssse3_psign_b_128:
10198 case Intrinsic::x86_ssse3_psign_w_128:
10199 case Intrinsic::x86_ssse3_psign_d_128:
10200 case Intrinsic::x86_avx2_psign_b:
10201 case Intrinsic::x86_avx2_psign_w:
10202 case Intrinsic::x86_avx2_psign_d:
10203 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
10204 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000010205
Craig Toppere566cd02012-01-26 07:18:03 +000010206 case Intrinsic::x86_sse41_insertps:
10207 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
10208 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper6d688152012-08-14 07:43:25 +000010209
Craig Toppere566cd02012-01-26 07:18:03 +000010210 case Intrinsic::x86_avx_vperm2f128_ps_256:
10211 case Intrinsic::x86_avx_vperm2f128_pd_256:
10212 case Intrinsic::x86_avx_vperm2f128_si_256:
10213 case Intrinsic::x86_avx2_vperm2i128:
10214 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
10215 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper6d688152012-08-14 07:43:25 +000010216
Craig Topperffa6c402012-04-16 07:13:00 +000010217 case Intrinsic::x86_avx2_permd:
10218 case Intrinsic::x86_avx2_permps:
10219 // Operands intentionally swapped. Mask is last operand to intrinsic,
10220 // but second operand for node/intruction.
10221 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
10222 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +000010223
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010224 // ptest and testp intrinsics. The intrinsic these come from are designed to
10225 // return an integer value, not just an instruction so lower it to the ptest
10226 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +000010227 case Intrinsic::x86_sse41_ptestz:
10228 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010229 case Intrinsic::x86_sse41_ptestnzc:
10230 case Intrinsic::x86_avx_ptestz_256:
10231 case Intrinsic::x86_avx_ptestc_256:
10232 case Intrinsic::x86_avx_ptestnzc_256:
10233 case Intrinsic::x86_avx_vtestz_ps:
10234 case Intrinsic::x86_avx_vtestc_ps:
10235 case Intrinsic::x86_avx_vtestnzc_ps:
10236 case Intrinsic::x86_avx_vtestz_pd:
10237 case Intrinsic::x86_avx_vtestc_pd:
10238 case Intrinsic::x86_avx_vtestnzc_pd:
10239 case Intrinsic::x86_avx_vtestz_ps_256:
10240 case Intrinsic::x86_avx_vtestc_ps_256:
10241 case Intrinsic::x86_avx_vtestnzc_ps_256:
10242 case Intrinsic::x86_avx_vtestz_pd_256:
10243 case Intrinsic::x86_avx_vtestc_pd_256:
10244 case Intrinsic::x86_avx_vtestnzc_pd_256: {
10245 bool IsTestPacked = false;
Craig Topper6d688152012-08-14 07:43:25 +000010246 unsigned X86CC;
Eric Christopher71c67532009-07-29 00:28:05 +000010247 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +000010248 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010249 case Intrinsic::x86_avx_vtestz_ps:
10250 case Intrinsic::x86_avx_vtestz_pd:
10251 case Intrinsic::x86_avx_vtestz_ps_256:
10252 case Intrinsic::x86_avx_vtestz_pd_256:
10253 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +000010254 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010255 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +000010256 // ZF = 1
10257 X86CC = X86::COND_E;
10258 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010259 case Intrinsic::x86_avx_vtestc_ps:
10260 case Intrinsic::x86_avx_vtestc_pd:
10261 case Intrinsic::x86_avx_vtestc_ps_256:
10262 case Intrinsic::x86_avx_vtestc_pd_256:
10263 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +000010264 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010265 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +000010266 // CF = 1
10267 X86CC = X86::COND_B;
10268 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010269 case Intrinsic::x86_avx_vtestnzc_ps:
10270 case Intrinsic::x86_avx_vtestnzc_pd:
10271 case Intrinsic::x86_avx_vtestnzc_ps_256:
10272 case Intrinsic::x86_avx_vtestnzc_pd_256:
10273 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +000010274 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010275 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +000010276 // ZF and CF = 0
10277 X86CC = X86::COND_A;
10278 break;
10279 }
Eric Christopherfd179292009-08-27 18:07:15 +000010280
Eric Christopher71c67532009-07-29 00:28:05 +000010281 SDValue LHS = Op.getOperand(1);
10282 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010283 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
10284 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +000010285 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
10286 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
10287 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +000010288 }
Evan Cheng5759f972008-05-04 09:15:50 +000010289
Craig Topper80e46362012-01-23 06:16:53 +000010290 // SSE/AVX shift intrinsics
10291 case Intrinsic::x86_sse2_psll_w:
10292 case Intrinsic::x86_sse2_psll_d:
10293 case Intrinsic::x86_sse2_psll_q:
10294 case Intrinsic::x86_avx2_psll_w:
10295 case Intrinsic::x86_avx2_psll_d:
10296 case Intrinsic::x86_avx2_psll_q:
Craig Topper80e46362012-01-23 06:16:53 +000010297 case Intrinsic::x86_sse2_psrl_w:
10298 case Intrinsic::x86_sse2_psrl_d:
10299 case Intrinsic::x86_sse2_psrl_q:
10300 case Intrinsic::x86_avx2_psrl_w:
10301 case Intrinsic::x86_avx2_psrl_d:
10302 case Intrinsic::x86_avx2_psrl_q:
Craig Topper80e46362012-01-23 06:16:53 +000010303 case Intrinsic::x86_sse2_psra_w:
10304 case Intrinsic::x86_sse2_psra_d:
10305 case Intrinsic::x86_avx2_psra_w:
Craig Topper6d688152012-08-14 07:43:25 +000010306 case Intrinsic::x86_avx2_psra_d: {
10307 unsigned Opcode;
10308 switch (IntNo) {
10309 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10310 case Intrinsic::x86_sse2_psll_w:
10311 case Intrinsic::x86_sse2_psll_d:
10312 case Intrinsic::x86_sse2_psll_q:
10313 case Intrinsic::x86_avx2_psll_w:
10314 case Intrinsic::x86_avx2_psll_d:
10315 case Intrinsic::x86_avx2_psll_q:
10316 Opcode = X86ISD::VSHL;
10317 break;
10318 case Intrinsic::x86_sse2_psrl_w:
10319 case Intrinsic::x86_sse2_psrl_d:
10320 case Intrinsic::x86_sse2_psrl_q:
10321 case Intrinsic::x86_avx2_psrl_w:
10322 case Intrinsic::x86_avx2_psrl_d:
10323 case Intrinsic::x86_avx2_psrl_q:
10324 Opcode = X86ISD::VSRL;
10325 break;
10326 case Intrinsic::x86_sse2_psra_w:
10327 case Intrinsic::x86_sse2_psra_d:
10328 case Intrinsic::x86_avx2_psra_w:
10329 case Intrinsic::x86_avx2_psra_d:
10330 Opcode = X86ISD::VSRA;
10331 break;
10332 }
10333 return DAG.getNode(Opcode, dl, Op.getValueType(),
Craig Topper80e46362012-01-23 06:16:53 +000010334 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000010335 }
10336
10337 // SSE/AVX immediate shift intrinsics
Evan Cheng5759f972008-05-04 09:15:50 +000010338 case Intrinsic::x86_sse2_pslli_w:
10339 case Intrinsic::x86_sse2_pslli_d:
10340 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +000010341 case Intrinsic::x86_avx2_pslli_w:
10342 case Intrinsic::x86_avx2_pslli_d:
10343 case Intrinsic::x86_avx2_pslli_q:
Evan Cheng5759f972008-05-04 09:15:50 +000010344 case Intrinsic::x86_sse2_psrli_w:
10345 case Intrinsic::x86_sse2_psrli_d:
10346 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +000010347 case Intrinsic::x86_avx2_psrli_w:
10348 case Intrinsic::x86_avx2_psrli_d:
10349 case Intrinsic::x86_avx2_psrli_q:
Evan Cheng5759f972008-05-04 09:15:50 +000010350 case Intrinsic::x86_sse2_psrai_w:
10351 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +000010352 case Intrinsic::x86_avx2_psrai_w:
Craig Topper6d688152012-08-14 07:43:25 +000010353 case Intrinsic::x86_avx2_psrai_d: {
10354 unsigned Opcode;
10355 switch (IntNo) {
10356 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10357 case Intrinsic::x86_sse2_pslli_w:
10358 case Intrinsic::x86_sse2_pslli_d:
10359 case Intrinsic::x86_sse2_pslli_q:
10360 case Intrinsic::x86_avx2_pslli_w:
10361 case Intrinsic::x86_avx2_pslli_d:
10362 case Intrinsic::x86_avx2_pslli_q:
10363 Opcode = X86ISD::VSHLI;
10364 break;
10365 case Intrinsic::x86_sse2_psrli_w:
10366 case Intrinsic::x86_sse2_psrli_d:
10367 case Intrinsic::x86_sse2_psrli_q:
10368 case Intrinsic::x86_avx2_psrli_w:
10369 case Intrinsic::x86_avx2_psrli_d:
10370 case Intrinsic::x86_avx2_psrli_q:
10371 Opcode = X86ISD::VSRLI;
10372 break;
10373 case Intrinsic::x86_sse2_psrai_w:
10374 case Intrinsic::x86_sse2_psrai_d:
10375 case Intrinsic::x86_avx2_psrai_w:
10376 case Intrinsic::x86_avx2_psrai_d:
10377 Opcode = X86ISD::VSRAI;
10378 break;
10379 }
10380 return getTargetVShiftNode(Opcode, dl, Op.getValueType(),
Craig Topper80e46362012-01-23 06:16:53 +000010381 Op.getOperand(1), Op.getOperand(2), DAG);
Craig Topper6d688152012-08-14 07:43:25 +000010382 }
10383
Craig Topper4feb6472012-08-06 06:22:36 +000010384 case Intrinsic::x86_sse42_pcmpistria128:
10385 case Intrinsic::x86_sse42_pcmpestria128:
10386 case Intrinsic::x86_sse42_pcmpistric128:
10387 case Intrinsic::x86_sse42_pcmpestric128:
10388 case Intrinsic::x86_sse42_pcmpistrio128:
10389 case Intrinsic::x86_sse42_pcmpestrio128:
10390 case Intrinsic::x86_sse42_pcmpistris128:
10391 case Intrinsic::x86_sse42_pcmpestris128:
10392 case Intrinsic::x86_sse42_pcmpistriz128:
10393 case Intrinsic::x86_sse42_pcmpestriz128: {
10394 unsigned Opcode;
10395 unsigned X86CC;
10396 switch (IntNo) {
10397 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10398 case Intrinsic::x86_sse42_pcmpistria128:
10399 Opcode = X86ISD::PCMPISTRI;
10400 X86CC = X86::COND_A;
10401 break;
10402 case Intrinsic::x86_sse42_pcmpestria128:
10403 Opcode = X86ISD::PCMPESTRI;
10404 X86CC = X86::COND_A;
10405 break;
10406 case Intrinsic::x86_sse42_pcmpistric128:
10407 Opcode = X86ISD::PCMPISTRI;
10408 X86CC = X86::COND_B;
10409 break;
10410 case Intrinsic::x86_sse42_pcmpestric128:
10411 Opcode = X86ISD::PCMPESTRI;
10412 X86CC = X86::COND_B;
10413 break;
10414 case Intrinsic::x86_sse42_pcmpistrio128:
10415 Opcode = X86ISD::PCMPISTRI;
10416 X86CC = X86::COND_O;
10417 break;
10418 case Intrinsic::x86_sse42_pcmpestrio128:
10419 Opcode = X86ISD::PCMPESTRI;
10420 X86CC = X86::COND_O;
10421 break;
10422 case Intrinsic::x86_sse42_pcmpistris128:
10423 Opcode = X86ISD::PCMPISTRI;
10424 X86CC = X86::COND_S;
10425 break;
10426 case Intrinsic::x86_sse42_pcmpestris128:
10427 Opcode = X86ISD::PCMPESTRI;
10428 X86CC = X86::COND_S;
10429 break;
10430 case Intrinsic::x86_sse42_pcmpistriz128:
10431 Opcode = X86ISD::PCMPISTRI;
10432 X86CC = X86::COND_E;
10433 break;
10434 case Intrinsic::x86_sse42_pcmpestriz128:
10435 Opcode = X86ISD::PCMPESTRI;
10436 X86CC = X86::COND_E;
10437 break;
10438 }
10439 SmallVector<SDValue, 5> NewOps;
10440 NewOps.append(Op->op_begin()+1, Op->op_end());
10441 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
10442 SDValue PCMP = DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
10443 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
10444 DAG.getConstant(X86CC, MVT::i8),
10445 SDValue(PCMP.getNode(), 1));
10446 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
10447 }
Craig Topper6d688152012-08-14 07:43:25 +000010448
Craig Topper4feb6472012-08-06 06:22:36 +000010449 case Intrinsic::x86_sse42_pcmpistri128:
10450 case Intrinsic::x86_sse42_pcmpestri128: {
10451 unsigned Opcode;
10452 if (IntNo == Intrinsic::x86_sse42_pcmpistri128)
10453 Opcode = X86ISD::PCMPISTRI;
10454 else
10455 Opcode = X86ISD::PCMPESTRI;
10456
10457 SmallVector<SDValue, 5> NewOps;
10458 NewOps.append(Op->op_begin()+1, Op->op_end());
10459 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
10460 return DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
10461 }
Craig Topper0e292372012-08-24 04:03:22 +000010462 case Intrinsic::x86_fma_vfmadd_ps:
10463 case Intrinsic::x86_fma_vfmadd_pd:
10464 case Intrinsic::x86_fma_vfmsub_ps:
10465 case Intrinsic::x86_fma_vfmsub_pd:
10466 case Intrinsic::x86_fma_vfnmadd_ps:
10467 case Intrinsic::x86_fma_vfnmadd_pd:
10468 case Intrinsic::x86_fma_vfnmsub_ps:
10469 case Intrinsic::x86_fma_vfnmsub_pd:
10470 case Intrinsic::x86_fma_vfmaddsub_ps:
10471 case Intrinsic::x86_fma_vfmaddsub_pd:
10472 case Intrinsic::x86_fma_vfmsubadd_ps:
10473 case Intrinsic::x86_fma_vfmsubadd_pd:
10474 case Intrinsic::x86_fma_vfmadd_ps_256:
10475 case Intrinsic::x86_fma_vfmadd_pd_256:
10476 case Intrinsic::x86_fma_vfmsub_ps_256:
10477 case Intrinsic::x86_fma_vfmsub_pd_256:
10478 case Intrinsic::x86_fma_vfnmadd_ps_256:
10479 case Intrinsic::x86_fma_vfnmadd_pd_256:
10480 case Intrinsic::x86_fma_vfnmsub_ps_256:
10481 case Intrinsic::x86_fma_vfnmsub_pd_256:
10482 case Intrinsic::x86_fma_vfmaddsub_ps_256:
10483 case Intrinsic::x86_fma_vfmaddsub_pd_256:
10484 case Intrinsic::x86_fma_vfmsubadd_ps_256:
10485 case Intrinsic::x86_fma_vfmsubadd_pd_256: {
Craig Topper0e292372012-08-24 04:03:22 +000010486 unsigned Opc;
10487 switch (IntNo) {
10488 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10489 case Intrinsic::x86_fma_vfmadd_ps:
10490 case Intrinsic::x86_fma_vfmadd_pd:
10491 case Intrinsic::x86_fma_vfmadd_ps_256:
10492 case Intrinsic::x86_fma_vfmadd_pd_256:
10493 Opc = X86ISD::FMADD;
10494 break;
10495 case Intrinsic::x86_fma_vfmsub_ps:
10496 case Intrinsic::x86_fma_vfmsub_pd:
10497 case Intrinsic::x86_fma_vfmsub_ps_256:
10498 case Intrinsic::x86_fma_vfmsub_pd_256:
10499 Opc = X86ISD::FMSUB;
10500 break;
10501 case Intrinsic::x86_fma_vfnmadd_ps:
10502 case Intrinsic::x86_fma_vfnmadd_pd:
10503 case Intrinsic::x86_fma_vfnmadd_ps_256:
10504 case Intrinsic::x86_fma_vfnmadd_pd_256:
10505 Opc = X86ISD::FNMADD;
10506 break;
10507 case Intrinsic::x86_fma_vfnmsub_ps:
10508 case Intrinsic::x86_fma_vfnmsub_pd:
10509 case Intrinsic::x86_fma_vfnmsub_ps_256:
10510 case Intrinsic::x86_fma_vfnmsub_pd_256:
10511 Opc = X86ISD::FNMSUB;
10512 break;
10513 case Intrinsic::x86_fma_vfmaddsub_ps:
10514 case Intrinsic::x86_fma_vfmaddsub_pd:
10515 case Intrinsic::x86_fma_vfmaddsub_ps_256:
10516 case Intrinsic::x86_fma_vfmaddsub_pd_256:
10517 Opc = X86ISD::FMADDSUB;
10518 break;
10519 case Intrinsic::x86_fma_vfmsubadd_ps:
10520 case Intrinsic::x86_fma_vfmsubadd_pd:
10521 case Intrinsic::x86_fma_vfmsubadd_ps_256:
10522 case Intrinsic::x86_fma_vfmsubadd_pd_256:
10523 Opc = X86ISD::FMSUBADD;
10524 break;
10525 }
10526
10527 return DAG.getNode(Opc, dl, Op.getValueType(), Op.getOperand(1),
10528 Op.getOperand(2), Op.getOperand(3));
10529 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +000010530 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000010531}
Evan Cheng72261582005-12-20 06:22:03 +000010532
Craig Topper55b24052012-09-11 06:15:32 +000010533static SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) {
Benjamin Kramerb9bee042012-07-12 09:31:43 +000010534 DebugLoc dl = Op.getDebugLoc();
10535 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10536 switch (IntNo) {
10537 default: return SDValue(); // Don't custom lower most intrinsics.
10538
10539 // RDRAND intrinsics.
10540 case Intrinsic::x86_rdrand_16:
10541 case Intrinsic::x86_rdrand_32:
10542 case Intrinsic::x86_rdrand_64: {
10543 // Emit the node with the right value type.
Benjamin Kramerfeae00a2012-07-12 18:14:57 +000010544 SDVTList VTs = DAG.getVTList(Op->getValueType(0), MVT::Glue, MVT::Other);
10545 SDValue Result = DAG.getNode(X86ISD::RDRAND, dl, VTs, Op.getOperand(0));
Benjamin Kramerb9bee042012-07-12 09:31:43 +000010546
10547 // If the value returned by RDRAND was valid (CF=1), return 1. Otherwise
10548 // return the value from Rand, which is always 0, casted to i32.
10549 SDValue Ops[] = { DAG.getZExtOrTrunc(Result, dl, Op->getValueType(1)),
10550 DAG.getConstant(1, Op->getValueType(1)),
10551 DAG.getConstant(X86::COND_B, MVT::i32),
10552 SDValue(Result.getNode(), 1) };
10553 SDValue isValid = DAG.getNode(X86ISD::CMOV, dl,
10554 DAG.getVTList(Op->getValueType(1), MVT::Glue),
10555 Ops, 4);
10556
10557 // Return { result, isValid, chain }.
10558 return DAG.getNode(ISD::MERGE_VALUES, dl, Op->getVTList(), Result, isValid,
Benjamin Kramerfeae00a2012-07-12 18:14:57 +000010559 SDValue(Result.getNode(), 2));
Benjamin Kramerb9bee042012-07-12 09:31:43 +000010560 }
10561 }
10562}
10563
Dan Gohmand858e902010-04-17 15:26:15 +000010564SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
10565 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +000010566 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
10567 MFI->setReturnAddressIsTaken(true);
10568
Bill Wendling64e87322009-01-16 19:25:27 +000010569 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010570 DebugLoc dl = Op.getDebugLoc();
Michael Liaoaa3c2c02012-10-25 06:29:14 +000010571 EVT PtrVT = getPointerTy();
Bill Wendling64e87322009-01-16 19:25:27 +000010572
10573 if (Depth > 0) {
10574 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
10575 SDValue Offset =
Michael Liaoaa3c2c02012-10-25 06:29:14 +000010576 DAG.getConstant(RegInfo->getSlotSize(), PtrVT);
10577 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
10578 DAG.getNode(ISD::ADD, dl, PtrVT,
Dale Johannesene4d209d2009-02-03 20:21:25 +000010579 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010580 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +000010581 }
10582
10583 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +000010584 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Michael Liaoaa3c2c02012-10-25 06:29:14 +000010585 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010586 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010587}
10588
Dan Gohmand858e902010-04-17 15:26:15 +000010589SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +000010590 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
10591 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +000010592
Owen Andersone50ed302009-08-10 22:56:29 +000010593 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010594 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +000010595 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
10596 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +000010597 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +000010598 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +000010599 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
10600 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010601 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +000010602 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +000010603}
10604
Dan Gohman475871a2008-07-27 21:46:04 +000010605SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010606 SelectionDAG &DAG) const {
Michael Liaoaa3c2c02012-10-25 06:29:14 +000010607 return DAG.getIntPtrConstant(2 * RegInfo->getSlotSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010608}
10609
Dan Gohmand858e902010-04-17 15:26:15 +000010610SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010611 SDValue Chain = Op.getOperand(0);
10612 SDValue Offset = Op.getOperand(1);
10613 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010614 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010615
Dan Gohmand8816272010-08-11 18:14:00 +000010616 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
10617 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
10618 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +000010619 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010620
Dan Gohmand8816272010-08-11 18:14:00 +000010621 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
Michael Liaoaa3c2c02012-10-25 06:29:14 +000010622 DAG.getIntPtrConstant(RegInfo->getSlotSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010623 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +000010624 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
10625 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +000010626 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010627
Dale Johannesene4d209d2009-02-03 20:21:25 +000010628 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010629 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +000010630 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010631}
10632
Michael Liao6c0e04c2012-10-15 22:39:43 +000010633SDValue X86TargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
10634 SelectionDAG &DAG) const {
10635 DebugLoc DL = Op.getDebugLoc();
10636 return DAG.getNode(X86ISD::EH_SJLJ_SETJMP, DL,
10637 DAG.getVTList(MVT::i32, MVT::Other),
10638 Op.getOperand(0), Op.getOperand(1));
10639}
10640
10641SDValue X86TargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
10642 SelectionDAG &DAG) const {
10643 DebugLoc DL = Op.getDebugLoc();
10644 return DAG.getNode(X86ISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
10645 Op.getOperand(0), Op.getOperand(1));
10646}
10647
Craig Topper55b24052012-09-11 06:15:32 +000010648static SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
Duncan Sands4a544a72011-09-06 13:37:06 +000010649 return Op.getOperand(0);
10650}
10651
10652SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
10653 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010654 SDValue Root = Op.getOperand(0);
10655 SDValue Trmp = Op.getOperand(1); // trampoline
10656 SDValue FPtr = Op.getOperand(2); // nested function
10657 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010658 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010659
Dan Gohman69de1932008-02-06 22:27:42 +000010660 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Michael Liao7abf67a2012-10-04 19:50:43 +000010661 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010662
10663 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +000010664 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +000010665
10666 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +000010667 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
10668 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +000010669
Michael Liao7abf67a2012-10-04 19:50:43 +000010670 const unsigned char N86R10 = TRI->getEncodingValue(X86::R10) & 0x7;
10671 const unsigned char N86R11 = TRI->getEncodingValue(X86::R11) & 0x7;
Duncan Sands339e14f2008-01-16 22:55:25 +000010672
10673 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
10674
10675 // Load the pointer to the nested function into R11.
10676 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +000010677 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +000010678 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010679 Addr, MachinePointerInfo(TrmpAddr),
10680 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010681
Owen Anderson825b72b2009-08-11 20:47:22 +000010682 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10683 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010684 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
10685 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +000010686 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000010687
10688 // Load the 'nest' parameter value into R10.
10689 // R10 is specified in X86CallingConv.td
10690 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +000010691 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10692 DAG.getConstant(10, MVT::i64));
10693 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010694 Addr, MachinePointerInfo(TrmpAddr, 10),
10695 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010696
Owen Anderson825b72b2009-08-11 20:47:22 +000010697 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10698 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010699 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
10700 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +000010701 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000010702
10703 // Jump to the nested function.
10704 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +000010705 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10706 DAG.getConstant(20, MVT::i64));
10707 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010708 Addr, MachinePointerInfo(TrmpAddr, 20),
10709 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010710
10711 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +000010712 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10713 DAG.getConstant(22, MVT::i64));
10714 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010715 MachinePointerInfo(TrmpAddr, 22),
10716 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010717
Duncan Sands4a544a72011-09-06 13:37:06 +000010718 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010719 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +000010720 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +000010721 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +000010722 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +000010723 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010724
10725 switch (CC) {
10726 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010727 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010728 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010729 case CallingConv::X86_StdCall: {
10730 // Pass 'nest' parameter in ECX.
10731 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010732 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010733
10734 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010735 FunctionType *FTy = Func->getFunctionType();
Bill Wendling99faa3b2012-12-07 23:16:57 +000010736 const AttributeSet &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010737
Chris Lattner58d74912008-03-12 17:45:29 +000010738 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +000010739 unsigned InRegCount = 0;
10740 unsigned Idx = 1;
10741
10742 for (FunctionType::param_iterator I = FTy->param_begin(),
10743 E = FTy->param_end(); I != E; ++I, ++Idx)
Bill Wendling034b94b2012-12-19 07:18:57 +000010744 if (Attrs.getParamAttributes(Idx).hasAttribute(Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +000010745 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000010746 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010747
10748 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +000010749 report_fatal_error("Nest register in use - reduce number of inreg"
10750 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010751 }
10752 }
10753 break;
10754 }
10755 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +000010756 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +000010757 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010758 // Pass 'nest' parameter in EAX.
10759 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010760 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010761 break;
10762 }
10763
Dan Gohman475871a2008-07-27 21:46:04 +000010764 SDValue OutChains[4];
10765 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010766
Owen Anderson825b72b2009-08-11 20:47:22 +000010767 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10768 DAG.getConstant(10, MVT::i32));
10769 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010770
Chris Lattnera62fe662010-02-05 19:20:30 +000010771 // This is storing the opcode for MOV32ri.
10772 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Michael Liao7abf67a2012-10-04 19:50:43 +000010773 const unsigned char N86Reg = TRI->getEncodingValue(NestReg) & 0x7;
Scott Michelfdc40a02009-02-17 22:15:04 +000010774 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010775 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010776 Trmp, MachinePointerInfo(TrmpAddr),
10777 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010778
Owen Anderson825b72b2009-08-11 20:47:22 +000010779 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10780 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010781 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
10782 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000010783 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010784
Chris Lattnera62fe662010-02-05 19:20:30 +000010785 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000010786 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10787 DAG.getConstant(5, MVT::i32));
10788 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010789 MachinePointerInfo(TrmpAddr, 5),
10790 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010791
Owen Anderson825b72b2009-08-11 20:47:22 +000010792 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10793 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010794 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
10795 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000010796 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010797
Duncan Sands4a544a72011-09-06 13:37:06 +000010798 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010799 }
10800}
10801
Dan Gohmand858e902010-04-17 15:26:15 +000010802SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
10803 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010804 /*
10805 The rounding mode is in bits 11:10 of FPSR, and has the following
10806 settings:
10807 00 Round to nearest
10808 01 Round to -inf
10809 10 Round to +inf
10810 11 Round to 0
10811
10812 FLT_ROUNDS, on the other hand, expects the following:
10813 -1 Undefined
10814 0 Round to 0
10815 1 Round to nearest
10816 2 Round to +inf
10817 3 Round to -inf
10818
10819 To perform the conversion, we do:
10820 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10821 */
10822
10823 MachineFunction &MF = DAG.getMachineFunction();
10824 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010825 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010826 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010827 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010828 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010829
10830 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010831 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010832 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010833
Michael J. Spencerec38de22010-10-10 22:04:20 +000010834
Chris Lattner2156b792010-09-22 01:11:26 +000010835 MachineMemOperand *MMO =
10836 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10837 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010838
Chris Lattner2156b792010-09-22 01:11:26 +000010839 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10840 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10841 DAG.getVTList(MVT::Other),
10842 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010843
10844 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010845 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010846 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010847
10848 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010849 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010850 DAG.getNode(ISD::SRL, DL, MVT::i16,
10851 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010852 CWD, DAG.getConstant(0x800, MVT::i16)),
10853 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010854 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010855 DAG.getNode(ISD::SRL, DL, MVT::i16,
10856 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010857 CWD, DAG.getConstant(0x400, MVT::i16)),
10858 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010859
Dan Gohman475871a2008-07-27 21:46:04 +000010860 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010861 DAG.getNode(ISD::AND, DL, MVT::i16,
10862 DAG.getNode(ISD::ADD, DL, MVT::i16,
10863 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010864 DAG.getConstant(1, MVT::i16)),
10865 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010866
10867
Duncan Sands83ec4b62008-06-06 12:08:01 +000010868 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010869 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010870}
10871
Craig Topper55b24052012-09-11 06:15:32 +000010872static SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010873 EVT VT = Op.getValueType();
10874 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010875 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010876 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010877
10878 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010879 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010880 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010881 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010882 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010883 }
Evan Cheng18efe262007-12-14 02:13:44 +000010884
Evan Cheng152804e2007-12-14 08:30:15 +000010885 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010886 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010887 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010888
10889 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010890 SDValue Ops[] = {
10891 Op,
10892 DAG.getConstant(NumBits+NumBits-1, OpVT),
10893 DAG.getConstant(X86::COND_E, MVT::i8),
10894 Op.getValue(1)
10895 };
10896 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010897
10898 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010899 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010900
Owen Anderson825b72b2009-08-11 20:47:22 +000010901 if (VT == MVT::i8)
10902 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010903 return Op;
10904}
10905
Craig Topper55b24052012-09-11 06:15:32 +000010906static SDValue LowerCTLZ_ZERO_UNDEF(SDValue Op, SelectionDAG &DAG) {
Chandler Carruthacc068e2011-12-24 10:55:54 +000010907 EVT VT = Op.getValueType();
10908 EVT OpVT = VT;
10909 unsigned NumBits = VT.getSizeInBits();
10910 DebugLoc dl = Op.getDebugLoc();
10911
10912 Op = Op.getOperand(0);
10913 if (VT == MVT::i8) {
10914 // Zero extend to i32 since there is not an i8 bsr.
10915 OpVT = MVT::i32;
10916 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10917 }
10918
10919 // Issue a bsr (scan bits in reverse).
10920 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10921 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10922
10923 // And xor with NumBits-1.
10924 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10925
10926 if (VT == MVT::i8)
10927 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10928 return Op;
10929}
10930
Craig Topper55b24052012-09-11 06:15:32 +000010931static SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010932 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010933 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010934 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010935 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010936
10937 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010938 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010939 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010940
10941 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010942 SDValue Ops[] = {
10943 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010944 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010945 DAG.getConstant(X86::COND_E, MVT::i8),
10946 Op.getValue(1)
10947 };
Chandler Carruth77821022011-12-24 12:12:34 +000010948 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010949}
10950
Craig Topper13894fa2011-08-24 06:14:18 +000010951// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10952// ones, and then concatenate the result back.
10953static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010954 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010955
Craig Topper7a9a28b2012-08-12 02:23:29 +000010956 assert(VT.is256BitVector() && VT.isInteger() &&
Craig Topper13894fa2011-08-24 06:14:18 +000010957 "Unsupported value type for operation");
10958
Craig Topper66ddd152012-04-27 22:54:43 +000010959 unsigned NumElems = VT.getVectorNumElements();
Craig Topper13894fa2011-08-24 06:14:18 +000010960 DebugLoc dl = Op.getDebugLoc();
Craig Topper13894fa2011-08-24 06:14:18 +000010961
10962 // Extract the LHS vectors
10963 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010964 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10965 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010966
10967 // Extract the RHS vectors
10968 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000010969 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
10970 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010971
10972 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10973 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10974
10975 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10976 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10977 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10978}
10979
Craig Topper55b24052012-09-11 06:15:32 +000010980static SDValue LowerADD(SDValue Op, SelectionDAG &DAG) {
Craig Topper7a9a28b2012-08-12 02:23:29 +000010981 assert(Op.getValueType().is256BitVector() &&
Craig Topper13894fa2011-08-24 06:14:18 +000010982 Op.getValueType().isInteger() &&
10983 "Only handle AVX 256-bit vector integer operation");
10984 return Lower256IntArith(Op, DAG);
10985}
10986
Craig Topper55b24052012-09-11 06:15:32 +000010987static SDValue LowerSUB(SDValue Op, SelectionDAG &DAG) {
Craig Topper7a9a28b2012-08-12 02:23:29 +000010988 assert(Op.getValueType().is256BitVector() &&
Craig Topper13894fa2011-08-24 06:14:18 +000010989 Op.getValueType().isInteger() &&
10990 "Only handle AVX 256-bit vector integer operation");
10991 return Lower256IntArith(Op, DAG);
10992}
10993
Craig Topper55b24052012-09-11 06:15:32 +000010994static SDValue LowerMUL(SDValue Op, const X86Subtarget *Subtarget,
10995 SelectionDAG &DAG) {
Craig Topper13894fa2011-08-24 06:14:18 +000010996 EVT VT = Op.getValueType();
10997
10998 // Decompose 256-bit ops into smaller 128-bit ops.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000010999 if (VT.is256BitVector() && !Subtarget->hasInt256())
Craig Topper13894fa2011-08-24 06:14:18 +000011000 return Lower256IntArith(Op, DAG);
11001
Craig Topper5b209e82012-02-05 03:14:49 +000011002 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
11003 "Only know how to lower V2I64/V4I64 multiply");
11004
Dale Johannesen6f38cb62009-02-07 19:59:05 +000011005 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000011006
Craig Topper5b209e82012-02-05 03:14:49 +000011007 // Ahi = psrlqi(a, 32);
11008 // Bhi = psrlqi(b, 32);
11009 //
11010 // AloBlo = pmuludq(a, b);
11011 // AloBhi = pmuludq(a, Bhi);
11012 // AhiBlo = pmuludq(Ahi, b);
11013
11014 // AloBhi = psllqi(AloBhi, 32);
11015 // AhiBlo = psllqi(AhiBlo, 32);
11016 // return AloBlo + AloBhi + AhiBlo;
11017
Craig Topperaaa643c2011-11-09 07:28:55 +000011018 SDValue A = Op.getOperand(0);
11019 SDValue B = Op.getOperand(1);
11020
Craig Topper5b209e82012-02-05 03:14:49 +000011021 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000011022
Craig Topper5b209e82012-02-05 03:14:49 +000011023 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
11024 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000011025
Craig Topper5b209e82012-02-05 03:14:49 +000011026 // Bit cast to 32-bit vectors for MULUDQ
11027 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
11028 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
11029 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
11030 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
11031 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000011032
Craig Topper5b209e82012-02-05 03:14:49 +000011033 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
11034 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
11035 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000011036
Craig Topper5b209e82012-02-05 03:14:49 +000011037 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
11038 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000011039
Dale Johannesene4d209d2009-02-03 20:21:25 +000011040 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000011041 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000011042}
11043
Nadav Rotem43012222011-05-11 08:12:09 +000011044SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
11045
Nate Begemanbdcb5af2010-07-27 22:37:06 +000011046 EVT VT = Op.getValueType();
11047 DebugLoc dl = Op.getDebugLoc();
11048 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000011049 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000011050 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000011051
Craig Topper1accb7e2012-01-10 06:54:16 +000011052 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000011053 return SDValue();
11054
Nadav Rotem43012222011-05-11 08:12:09 +000011055 // Optimize shl/srl/sra with constant shift amount.
11056 if (isSplatVector(Amt.getNode())) {
11057 SDValue SclrAmt = Amt->getOperand(0);
11058 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
11059 uint64_t ShiftAmt = C->getZExtValue();
11060
Craig Toppered2e13d2012-01-22 19:15:14 +000011061 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000011062 (Subtarget->hasInt256() &&
Craig Toppered2e13d2012-01-22 19:15:14 +000011063 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
11064 if (Op.getOpcode() == ISD::SHL)
11065 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
11066 DAG.getConstant(ShiftAmt, MVT::i32));
11067 if (Op.getOpcode() == ISD::SRL)
11068 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
11069 DAG.getConstant(ShiftAmt, MVT::i32));
11070 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
11071 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
11072 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000011073 }
11074
Craig Toppered2e13d2012-01-22 19:15:14 +000011075 if (VT == MVT::v16i8) {
11076 if (Op.getOpcode() == ISD::SHL) {
11077 // Make a large shift.
11078 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
11079 DAG.getConstant(ShiftAmt, MVT::i32));
11080 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
11081 // Zero out the rightmost bits.
11082 SmallVector<SDValue, 16> V(16,
11083 DAG.getConstant(uint8_t(-1U << ShiftAmt),
11084 MVT::i8));
11085 return DAG.getNode(ISD::AND, dl, VT, SHL,
11086 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000011087 }
Craig Toppered2e13d2012-01-22 19:15:14 +000011088 if (Op.getOpcode() == ISD::SRL) {
11089 // Make a large shift.
11090 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
11091 DAG.getConstant(ShiftAmt, MVT::i32));
11092 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
11093 // Zero out the leftmost bits.
11094 SmallVector<SDValue, 16> V(16,
11095 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
11096 MVT::i8));
11097 return DAG.getNode(ISD::AND, dl, VT, SRL,
11098 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
11099 }
11100 if (Op.getOpcode() == ISD::SRA) {
11101 if (ShiftAmt == 7) {
11102 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000011103 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000011104 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000011105 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000011106
Craig Toppered2e13d2012-01-22 19:15:14 +000011107 // R s>> a === ((R u>> a) ^ m) - m
11108 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
11109 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
11110 MVT::i8));
11111 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
11112 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
11113 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
11114 return Res;
11115 }
Craig Topper731dfd02012-04-23 03:42:40 +000011116 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000011117 }
Craig Topper46154eb2011-11-11 07:39:23 +000011118
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000011119 if (Subtarget->hasInt256() && VT == MVT::v32i8) {
Craig Topper0d86d462011-11-20 00:12:05 +000011120 if (Op.getOpcode() == ISD::SHL) {
11121 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000011122 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
11123 DAG.getConstant(ShiftAmt, MVT::i32));
11124 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000011125 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000011126 SmallVector<SDValue, 32> V(32,
11127 DAG.getConstant(uint8_t(-1U << ShiftAmt),
11128 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000011129 return DAG.getNode(ISD::AND, dl, VT, SHL,
11130 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000011131 }
Craig Topper0d86d462011-11-20 00:12:05 +000011132 if (Op.getOpcode() == ISD::SRL) {
11133 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000011134 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
11135 DAG.getConstant(ShiftAmt, MVT::i32));
11136 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000011137 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000011138 SmallVector<SDValue, 32> V(32,
11139 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
11140 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000011141 return DAG.getNode(ISD::AND, dl, VT, SRL,
11142 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
11143 }
11144 if (Op.getOpcode() == ISD::SRA) {
11145 if (ShiftAmt == 7) {
11146 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000011147 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000011148 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000011149 }
11150
11151 // R s>> a === ((R u>> a) ^ m) - m
11152 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
11153 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
11154 MVT::i8));
11155 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
11156 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
11157 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
11158 return Res;
11159 }
Craig Topper731dfd02012-04-23 03:42:40 +000011160 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000011161 }
Nadav Rotem43012222011-05-11 08:12:09 +000011162 }
11163 }
11164
11165 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000011166 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000011167 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
11168 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000011169
Chris Lattner7302d802012-02-06 21:56:39 +000011170 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
11171 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000011172 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
11173 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000011174 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000011175 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000011176
11177 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011178 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000011179 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
11180 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
11181 }
Nadav Rotem43012222011-05-11 08:12:09 +000011182 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000011183 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000011184
Nate Begeman51409212010-07-28 00:21:48 +000011185 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000011186 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
11187 DAG.getConstant(5, MVT::i32));
11188 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000011189
Lang Hames8b99c1e2011-12-17 01:08:46 +000011190 // Turn 'a' into a mask suitable for VSELECT
11191 SDValue VSelM = DAG.getConstant(0x80, VT);
11192 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000011193 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000011194
Lang Hames8b99c1e2011-12-17 01:08:46 +000011195 SDValue CM1 = DAG.getConstant(0x0f, VT);
11196 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000011197
Lang Hames8b99c1e2011-12-17 01:08:46 +000011198 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
11199 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000011200 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
11201 DAG.getConstant(4, MVT::i32), DAG);
11202 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000011203 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
11204
Nate Begeman51409212010-07-28 00:21:48 +000011205 // a += a
11206 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000011207 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000011208 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000011209
Lang Hames8b99c1e2011-12-17 01:08:46 +000011210 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
11211 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000011212 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
11213 DAG.getConstant(2, MVT::i32), DAG);
11214 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000011215 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
11216
Nate Begeman51409212010-07-28 00:21:48 +000011217 // a += a
11218 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000011219 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000011220 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000011221
Lang Hames8b99c1e2011-12-17 01:08:46 +000011222 // return VSELECT(r, r+r, a);
11223 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000011224 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000011225 return R;
11226 }
Craig Topper46154eb2011-11-11 07:39:23 +000011227
11228 // Decompose 256-bit shifts into smaller 128-bit shifts.
Craig Topper7a9a28b2012-08-12 02:23:29 +000011229 if (VT.is256BitVector()) {
Craig Toppered2e13d2012-01-22 19:15:14 +000011230 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000011231 MVT EltVT = VT.getVectorElementType().getSimpleVT();
11232 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
11233
11234 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000011235 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
11236 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000011237
11238 // Recreate the shift amount vectors
11239 SDValue Amt1, Amt2;
11240 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
11241 // Constant shift amount
11242 SmallVector<SDValue, 4> Amt1Csts;
11243 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000011244 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000011245 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000011246 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000011247 Amt2Csts.push_back(Amt->getOperand(i));
11248
11249 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
11250 &Amt1Csts[0], NumElems/2);
11251 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
11252 &Amt2Csts[0], NumElems/2);
11253 } else {
11254 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000011255 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
11256 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000011257 }
11258
11259 // Issue new vector shifts for the smaller types
11260 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
11261 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
11262
11263 // Concatenate the result back
11264 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
11265 }
11266
Nate Begeman51409212010-07-28 00:21:48 +000011267 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000011268}
Mon P Wangaf9b9522008-12-18 21:42:19 +000011269
Craig Topper55b24052012-09-11 06:15:32 +000011270static SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG) {
Bill Wendling74c37652008-12-09 22:08:41 +000011271 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
11272 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000011273 // looks for this combo and may remove the "setcc" instruction if the "setcc"
11274 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000011275 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000011276 SDValue LHS = N->getOperand(0);
11277 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000011278 unsigned BaseOp = 0;
11279 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000011280 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000011281 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000011282 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000011283 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000011284 // A subtract of one will be selected as a INC. Note that INC doesn't
11285 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000011286 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
11287 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000011288 BaseOp = X86ISD::INC;
11289 Cond = X86::COND_O;
11290 break;
11291 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011292 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000011293 Cond = X86::COND_O;
11294 break;
11295 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011296 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000011297 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000011298 break;
11299 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000011300 // A subtract of one will be selected as a DEC. Note that DEC doesn't
11301 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000011302 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
11303 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000011304 BaseOp = X86ISD::DEC;
11305 Cond = X86::COND_O;
11306 break;
11307 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011308 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000011309 Cond = X86::COND_O;
11310 break;
11311 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011312 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000011313 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000011314 break;
11315 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000011316 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000011317 Cond = X86::COND_O;
11318 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000011319 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
11320 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
11321 MVT::i32);
11322 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011323
Chris Lattnerb20e0b12010-12-05 07:30:36 +000011324 SDValue SetCC =
11325 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
11326 DAG.getConstant(X86::COND_O, MVT::i32),
11327 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011328
Dan Gohman6e5fda22011-07-22 18:45:15 +000011329 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000011330 }
Bill Wendling74c37652008-12-09 22:08:41 +000011331 }
Bill Wendling3fafd932008-11-26 22:37:40 +000011332
Bill Wendling61edeb52008-12-02 01:06:39 +000011333 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000011334 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000011335 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000011336
Bill Wendling61edeb52008-12-02 01:06:39 +000011337 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000011338 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
11339 DAG.getConstant(Cond, MVT::i32),
11340 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000011341
Dan Gohman6e5fda22011-07-22 18:45:15 +000011342 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000011343}
11344
Chad Rosier30450e82011-12-22 22:35:21 +000011345SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
11346 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011347 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000011348 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
11349 EVT VT = Op.getValueType();
11350
Craig Toppered2e13d2012-01-22 19:15:14 +000011351 if (!Subtarget->hasSSE2() || !VT.isVector())
11352 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011353
Craig Toppered2e13d2012-01-22 19:15:14 +000011354 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
11355 ExtraVT.getScalarType().getSizeInBits();
11356 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
11357
11358 switch (VT.getSimpleVT().SimpleTy) {
11359 default: return SDValue();
11360 case MVT::v8i32:
11361 case MVT::v16i16:
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000011362 if (!Subtarget->hasFp256())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011363 return SDValue();
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000011364 if (!Subtarget->hasInt256()) {
Craig Toppered2e13d2012-01-22 19:15:14 +000011365 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000011366 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000011367
Craig Toppered2e13d2012-01-22 19:15:14 +000011368 // Extract the LHS vectors
11369 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000011370 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
11371 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000011372
Craig Toppered2e13d2012-01-22 19:15:14 +000011373 MVT EltVT = VT.getVectorElementType().getSimpleVT();
11374 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000011375
Craig Toppered2e13d2012-01-22 19:15:14 +000011376 EVT ExtraEltVT = ExtraVT.getVectorElementType();
Craig Topperb6072642012-05-03 07:26:59 +000011377 unsigned ExtraNumElems = ExtraVT.getVectorNumElements();
Craig Toppered2e13d2012-01-22 19:15:14 +000011378 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
11379 ExtraNumElems/2);
11380 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000011381
Craig Toppered2e13d2012-01-22 19:15:14 +000011382 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
11383 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000011384
Dmitri Gribenko2de05722012-09-10 21:26:47 +000011385 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);
Craig Toppered2e13d2012-01-22 19:15:14 +000011386 }
11387 // fall through
11388 case MVT::v4i32:
11389 case MVT::v8i16: {
11390 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
11391 Op.getOperand(0), ShAmt, DAG);
11392 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011393 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011394 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011395}
11396
11397
Craig Topper55b24052012-09-11 06:15:32 +000011398static SDValue LowerMEMBARRIER(SDValue Op, const X86Subtarget *Subtarget,
11399 SelectionDAG &DAG) {
Eric Christopher9a9d2752010-07-22 02:48:34 +000011400 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000011401
Eric Christopher77ed1352011-07-08 00:04:56 +000011402 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
11403 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000011404 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000011405 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000011406 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000011407 SDValue Ops[] = {
11408 DAG.getRegister(X86::ESP, MVT::i32), // Base
11409 DAG.getTargetConstant(1, MVT::i8), // Scale
11410 DAG.getRegister(0, MVT::i32), // Index
11411 DAG.getTargetConstant(0, MVT::i32), // Disp
11412 DAG.getRegister(0, MVT::i32), // Segment.
11413 Zero,
11414 Chain
11415 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000011416 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000011417 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
11418 array_lengthof(Ops));
11419 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000011420 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000011421
Eric Christopher9a9d2752010-07-22 02:48:34 +000011422 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000011423 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000011424 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000011425
Chris Lattner132929a2010-08-14 17:26:09 +000011426 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
11427 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
11428 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
11429 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000011430
Chris Lattner132929a2010-08-14 17:26:09 +000011431 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
11432 if (!Op1 && !Op2 && !Op3 && Op4)
11433 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000011434
Chris Lattner132929a2010-08-14 17:26:09 +000011435 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
11436 if (Op1 && !Op2 && !Op3 && !Op4)
11437 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000011438
11439 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000011440 // (MFENCE)>;
11441 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000011442}
11443
Craig Topper55b24052012-09-11 06:15:32 +000011444static SDValue LowerATOMIC_FENCE(SDValue Op, const X86Subtarget *Subtarget,
11445 SelectionDAG &DAG) {
Eli Friedman14648462011-07-27 22:21:52 +000011446 DebugLoc dl = Op.getDebugLoc();
11447 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
11448 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
11449 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
11450 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
11451
11452 // The only fence that needs an instruction is a sequentially-consistent
11453 // cross-thread fence.
11454 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
11455 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
11456 // no-sse2). There isn't any reason to disable it if the target processor
11457 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000011458 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000011459 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
11460
11461 SDValue Chain = Op.getOperand(0);
11462 SDValue Zero = DAG.getConstant(0, MVT::i32);
11463 SDValue Ops[] = {
11464 DAG.getRegister(X86::ESP, MVT::i32), // Base
11465 DAG.getTargetConstant(1, MVT::i8), // Scale
11466 DAG.getRegister(0, MVT::i32), // Index
11467 DAG.getTargetConstant(0, MVT::i32), // Disp
11468 DAG.getRegister(0, MVT::i32), // Segment.
11469 Zero,
11470 Chain
11471 };
11472 SDNode *Res =
11473 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
11474 array_lengthof(Ops));
11475 return SDValue(Res, 0);
11476 }
11477
11478 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
11479 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
11480}
11481
11482
Craig Topper55b24052012-09-11 06:15:32 +000011483static SDValue LowerCMP_SWAP(SDValue Op, const X86Subtarget *Subtarget,
11484 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000011485 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000011486 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000011487 unsigned Reg = 0;
11488 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000011489 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000011490 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000011491 case MVT::i8: Reg = X86::AL; size = 1; break;
11492 case MVT::i16: Reg = X86::AX; size = 2; break;
11493 case MVT::i32: Reg = X86::EAX; size = 4; break;
11494 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000011495 assert(Subtarget->is64Bit() && "Node not type legal!");
11496 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000011497 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000011498 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000011499 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000011500 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000011501 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000011502 Op.getOperand(1),
11503 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000011504 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000011505 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011506 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000011507 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
11508 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
11509 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000011510 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000011511 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000011512 return cpOut;
11513}
11514
Craig Topper55b24052012-09-11 06:15:32 +000011515static SDValue LowerREADCYCLECOUNTER(SDValue Op, const X86Subtarget *Subtarget,
11516 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +000011517 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011518 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011519 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000011520 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000011521 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011522 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
11523 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000011524 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000011525 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
11526 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000011527 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000011528 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000011529 rdx.getValue(1)
11530 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000011531 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011532}
11533
Craig Topper55b24052012-09-11 06:15:32 +000011534SDValue X86TargetLowering::LowerBITCAST(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen7d07b482010-05-21 00:52:33 +000011535 EVT SrcVT = Op.getOperand(0).getValueType();
11536 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000011537 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000011538 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000011539 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000011540 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011541 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000011542 // i64 <=> MMX conversions are Legal.
11543 if (SrcVT==MVT::i64 && DstVT.isVector())
11544 return Op;
11545 if (DstVT==MVT::i64 && SrcVT.isVector())
11546 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000011547 // MMX <=> MMX conversions are Legal.
11548 if (SrcVT.isVector() && DstVT.isVector())
11549 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000011550 // All other conversions need to be expanded.
11551 return SDValue();
11552}
Chris Lattner5b856542010-12-20 00:59:46 +000011553
Craig Topper55b24052012-09-11 06:15:32 +000011554static SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000011555 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000011556 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000011557 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011558 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000011559 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000011560 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011561 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000011562 Node->getOperand(0),
11563 Node->getOperand(1), negOp,
11564 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000011565 cast<AtomicSDNode>(Node)->getAlignment(),
11566 cast<AtomicSDNode>(Node)->getOrdering(),
11567 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000011568}
11569
Eli Friedman327236c2011-08-24 20:50:09 +000011570static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
11571 SDNode *Node = Op.getNode();
11572 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011573 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000011574
11575 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011576 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
11577 // FIXME: On 32-bit, store -> fist or movq would be more efficient
11578 // (The only way to get a 16-byte store is cmpxchg16b)
11579 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
11580 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
11581 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000011582 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
11583 cast<AtomicSDNode>(Node)->getMemoryVT(),
11584 Node->getOperand(0),
11585 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011586 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000011587 cast<AtomicSDNode>(Node)->getOrdering(),
11588 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000011589 return Swap.getValue(1);
11590 }
11591 // Other atomic stores have a simple pattern.
11592 return Op;
11593}
11594
Chris Lattner5b856542010-12-20 00:59:46 +000011595static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
11596 EVT VT = Op.getNode()->getValueType(0);
11597
11598 // Let legalize expand this if it isn't a legal type yet.
11599 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
11600 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011601
Chris Lattner5b856542010-12-20 00:59:46 +000011602 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011603
Chris Lattner5b856542010-12-20 00:59:46 +000011604 unsigned Opc;
11605 bool ExtraOp = false;
11606 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000011607 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000011608 case ISD::ADDC: Opc = X86ISD::ADD; break;
11609 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
11610 case ISD::SUBC: Opc = X86ISD::SUB; break;
11611 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
11612 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011613
Chris Lattner5b856542010-12-20 00:59:46 +000011614 if (!ExtraOp)
11615 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
11616 Op.getOperand(1));
11617 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
11618 Op.getOperand(1), Op.getOperand(2));
11619}
11620
Evan Cheng0db9fe62006-04-25 20:13:52 +000011621/// LowerOperation - Provide custom lowering hooks for some operations.
11622///
Dan Gohmand858e902010-04-17 15:26:15 +000011623SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000011624 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000011625 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011626 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Craig Topper55b24052012-09-11 06:15:32 +000011627 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, Subtarget, DAG);
11628 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, Subtarget, DAG);
11629 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op, Subtarget, DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011630 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000011631 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011632 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000011633 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011634 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
11635 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
11636 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000011637 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op,Subtarget,DAG);
11638 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, Subtarget,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011639 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
11640 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
11641 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011642 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000011643 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000011644 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011645 case ISD::SHL_PARTS:
11646 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000011647 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011648 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000011649 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Michael Liaobedcbd42012-10-16 18:14:11 +000011650 case ISD::TRUNCATE: return lowerTRUNCATE(Op, DAG);
Michael Liaoa7554632012-10-23 17:36:08 +000011651 case ISD::ZERO_EXTEND: return lowerZERO_EXTEND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011652 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000011653 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Michael Liao9d796db2012-10-10 16:32:15 +000011654 case ISD::FP_EXTEND: return lowerFP_EXTEND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011655 case ISD::FABS: return LowerFABS(Op, DAG);
11656 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000011657 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000011658 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000011659 case ISD::SETCC: return LowerSETCC(Op, DAG);
11660 case ISD::SELECT: return LowerSELECT(Op, DAG);
11661 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011662 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011663 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000011664 case ISD::VAARG: return LowerVAARG(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000011665 case ISD::VACOPY: return LowerVACOPY(Op, Subtarget, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011666 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011667 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000011668 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
11669 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011670 case ISD::FRAME_TO_ARGS_OFFSET:
11671 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000011672 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011673 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Michael Liao6c0e04c2012-10-15 22:39:43 +000011674 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
11675 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000011676 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
11677 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000011678 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000011679 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000011680 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000011681 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000011682 case ISD::MUL: return LowerMUL(Op, Subtarget, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000011683 case ISD::SRA:
11684 case ISD::SRL:
11685 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000011686 case ISD::SADDO:
11687 case ISD::UADDO:
11688 case ISD::SSUBO:
11689 case ISD::USUBO:
11690 case ISD::SMULO:
11691 case ISD::UMULO: return LowerXALUO(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000011692 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, Subtarget,DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011693 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000011694 case ISD::ADDC:
11695 case ISD::ADDE:
11696 case ISD::SUBC:
11697 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000011698 case ISD::ADD: return LowerADD(Op, DAG);
11699 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011700 }
Chris Lattner27a6c732007-11-24 07:07:01 +000011701}
11702
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011703static void ReplaceATOMIC_LOAD(SDNode *Node,
11704 SmallVectorImpl<SDValue> &Results,
11705 SelectionDAG &DAG) {
11706 DebugLoc dl = Node->getDebugLoc();
11707 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
11708
11709 // Convert wide load -> cmpxchg8b/cmpxchg16b
11710 // FIXME: On 32-bit, load -> fild or movq would be more efficient
11711 // (The only way to get a 16-byte load is cmpxchg16b)
11712 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011713 SDValue Zero = DAG.getConstant(0, VT);
11714 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011715 Node->getOperand(0),
11716 Node->getOperand(1), Zero, Zero,
11717 cast<AtomicSDNode>(Node)->getMemOperand(),
11718 cast<AtomicSDNode>(Node)->getOrdering(),
11719 cast<AtomicSDNode>(Node)->getSynchScope());
11720 Results.push_back(Swap.getValue(0));
11721 Results.push_back(Swap.getValue(1));
11722}
11723
Craig Topperc0878702012-08-17 06:55:11 +000011724static void
Duncan Sands1607f052008-12-01 11:39:25 +000011725ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Craig Topperc0878702012-08-17 06:55:11 +000011726 SelectionDAG &DAG, unsigned NewOp) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011727 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000011728 assert (Node->getValueType(0) == MVT::i64 &&
11729 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000011730
11731 SDValue Chain = Node->getOperand(0);
11732 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011733 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011734 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000011735 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011736 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000011737 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000011738 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000011739 SDValue Result =
11740 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
11741 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000011742 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000011743 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011744 Results.push_back(Result.getValue(2));
11745}
11746
Duncan Sands126d9072008-07-04 11:47:58 +000011747/// ReplaceNodeResults - Replace a node with an illegal result type
11748/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000011749void X86TargetLowering::ReplaceNodeResults(SDNode *N,
11750 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011751 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011752 DebugLoc dl = N->getDebugLoc();
Nadav Rotem0a1e9142012-12-14 21:20:37 +000011753 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Chris Lattner27a6c732007-11-24 07:07:01 +000011754 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000011755 default:
Craig Topperabb94d02012-02-05 03:43:23 +000011756 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011757 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000011758 case ISD::ADDC:
11759 case ISD::ADDE:
11760 case ISD::SUBC:
11761 case ISD::SUBE:
11762 // We don't want to expand or promote these.
11763 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011764 case ISD::FP_TO_SINT:
11765 case ISD::FP_TO_UINT: {
11766 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
11767
11768 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
11769 return;
11770
Eli Friedman948e95a2009-05-23 09:59:16 +000011771 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000011772 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000011773 SDValue FIST = Vals.first, StackSlot = Vals.second;
11774 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000011775 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000011776 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011777 if (StackSlot.getNode() != 0)
11778 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
11779 MachinePointerInfo(),
11780 false, false, false, 0));
11781 else
11782 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000011783 }
11784 return;
11785 }
Michael Liao991b6a22012-10-24 04:09:32 +000011786 case ISD::UINT_TO_FP: {
11787 if (N->getOperand(0).getValueType() != MVT::v2i32 &&
11788 N->getValueType(0) != MVT::v2f32)
11789 return;
11790 SDValue ZExtIn = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v2i64,
11791 N->getOperand(0));
11792 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
11793 MVT::f64);
11794 SDValue VBias = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2f64, Bias, Bias);
11795 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64, ZExtIn,
11796 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, VBias));
11797 Or = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or);
11798 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, Or, VBias);
11799 Results.push_back(DAG.getNode(X86ISD::VFPROUND, dl, MVT::v4f32, Sub));
11800 return;
11801 }
Michael Liao44c2d612012-10-10 16:53:28 +000011802 case ISD::FP_ROUND: {
Nadav Rotem0a1e9142012-12-14 21:20:37 +000011803 if (!TLI.isTypeLegal(N->getOperand(0).getValueType()))
11804 return;
Michael Liao44c2d612012-10-10 16:53:28 +000011805 SDValue V = DAG.getNode(X86ISD::VFPROUND, dl, MVT::v4f32, N->getOperand(0));
11806 Results.push_back(V);
11807 return;
11808 }
Duncan Sands1607f052008-12-01 11:39:25 +000011809 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011810 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011811 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011812 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011813 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000011814 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000011815 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011816 eax.getValue(2));
11817 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
11818 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000011819 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011820 Results.push_back(edx.getValue(1));
11821 return;
11822 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011823 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000011824 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011825 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000011826 bool Regs64bit = T == MVT::i128;
11827 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000011828 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011829 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11830 DAG.getConstant(0, HalfT));
11831 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11832 DAG.getConstant(1, HalfT));
11833 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11834 Regs64bit ? X86::RAX : X86::EAX,
11835 cpInL, SDValue());
11836 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11837 Regs64bit ? X86::RDX : X86::EDX,
11838 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011839 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011840 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11841 DAG.getConstant(0, HalfT));
11842 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11843 DAG.getConstant(1, HalfT));
11844 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11845 Regs64bit ? X86::RBX : X86::EBX,
11846 swapInL, cpInH.getValue(1));
11847 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
Chad Rosiera20e1e72012-08-01 18:39:17 +000011848 Regs64bit ? X86::RCX : X86::ECX,
Eli Friedman43f51ae2011-08-26 21:21:21 +000011849 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011850 SDValue Ops[] = { swapInH.getValue(0),
11851 N->getOperand(1),
11852 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011853 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011854 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011855 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11856 X86ISD::LCMPXCHG8_DAG;
11857 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011858 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011859 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11860 Regs64bit ? X86::RAX : X86::EAX,
11861 HalfT, Result.getValue(1));
11862 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11863 Regs64bit ? X86::RDX : X86::EDX,
11864 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011865 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011866 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011867 Results.push_back(cpOutH.getValue(1));
11868 return;
11869 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011870 case ISD::ATOMIC_LOAD_ADD:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011871 case ISD::ATOMIC_LOAD_AND:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011872 case ISD::ATOMIC_LOAD_NAND:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011873 case ISD::ATOMIC_LOAD_OR:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011874 case ISD::ATOMIC_LOAD_SUB:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011875 case ISD::ATOMIC_LOAD_XOR:
Michael Liaoe5e8f762012-09-25 18:08:13 +000011876 case ISD::ATOMIC_LOAD_MAX:
11877 case ISD::ATOMIC_LOAD_MIN:
11878 case ISD::ATOMIC_LOAD_UMAX:
11879 case ISD::ATOMIC_LOAD_UMIN:
Craig Topperc0878702012-08-17 06:55:11 +000011880 case ISD::ATOMIC_SWAP: {
11881 unsigned Opc;
11882 switch (N->getOpcode()) {
11883 default: llvm_unreachable("Unexpected opcode");
11884 case ISD::ATOMIC_LOAD_ADD:
11885 Opc = X86ISD::ATOMADD64_DAG;
11886 break;
11887 case ISD::ATOMIC_LOAD_AND:
11888 Opc = X86ISD::ATOMAND64_DAG;
11889 break;
11890 case ISD::ATOMIC_LOAD_NAND:
11891 Opc = X86ISD::ATOMNAND64_DAG;
11892 break;
11893 case ISD::ATOMIC_LOAD_OR:
11894 Opc = X86ISD::ATOMOR64_DAG;
11895 break;
11896 case ISD::ATOMIC_LOAD_SUB:
11897 Opc = X86ISD::ATOMSUB64_DAG;
11898 break;
11899 case ISD::ATOMIC_LOAD_XOR:
11900 Opc = X86ISD::ATOMXOR64_DAG;
11901 break;
Michael Liaoe5e8f762012-09-25 18:08:13 +000011902 case ISD::ATOMIC_LOAD_MAX:
11903 Opc = X86ISD::ATOMMAX64_DAG;
11904 break;
11905 case ISD::ATOMIC_LOAD_MIN:
11906 Opc = X86ISD::ATOMMIN64_DAG;
11907 break;
11908 case ISD::ATOMIC_LOAD_UMAX:
11909 Opc = X86ISD::ATOMUMAX64_DAG;
11910 break;
11911 case ISD::ATOMIC_LOAD_UMIN:
11912 Opc = X86ISD::ATOMUMIN64_DAG;
11913 break;
Craig Topperc0878702012-08-17 06:55:11 +000011914 case ISD::ATOMIC_SWAP:
11915 Opc = X86ISD::ATOMSWAP64_DAG;
11916 break;
11917 }
11918 ReplaceATOMIC_BINARY_64(N, Results, DAG, Opc);
Duncan Sands1607f052008-12-01 11:39:25 +000011919 return;
Craig Topperc0878702012-08-17 06:55:11 +000011920 }
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011921 case ISD::ATOMIC_LOAD:
11922 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011923 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011924}
11925
Evan Cheng72261582005-12-20 06:22:03 +000011926const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11927 switch (Opcode) {
11928 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011929 case X86ISD::BSF: return "X86ISD::BSF";
11930 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011931 case X86ISD::SHLD: return "X86ISD::SHLD";
11932 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011933 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011934 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011935 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011936 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011937 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011938 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011939 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11940 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11941 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011942 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011943 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011944 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011945 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011946 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011947 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011948 case X86ISD::COMI: return "X86ISD::COMI";
11949 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011950 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011951 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011952 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11953 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011954 case X86ISD::CMOV: return "X86ISD::CMOV";
11955 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011956 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011957 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11958 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011959 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011960 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011961 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011962 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011963 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011964 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11965 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011966 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011967 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011968 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011969 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011970 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Elena Demikhovsky226e0e62012-12-05 09:24:57 +000011971 case X86ISD::BLENDI: return "X86ISD::BLENDI";
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000011972 case X86ISD::SUBUS: return "X86ISD::SUBUS";
Craig Topperfe033152011-12-06 09:31:36 +000011973 case X86ISD::HADD: return "X86ISD::HADD";
11974 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011975 case X86ISD::FHADD: return "X86ISD::FHADD";
11976 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011977 case X86ISD::FMAX: return "X86ISD::FMAX";
11978 case X86ISD::FMIN: return "X86ISD::FMIN";
Nadav Rotemd60cb112012-08-19 13:06:16 +000011979 case X86ISD::FMAXC: return "X86ISD::FMAXC";
11980 case X86ISD::FMINC: return "X86ISD::FMINC";
Dan Gohman20382522007-07-10 00:05:58 +000011981 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11982 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011983 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Hans Wennborgf0234fc2012-06-01 16:27:21 +000011984 case X86ISD::TLSBASEADDR: return "X86ISD::TLSBASEADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011985 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Michael Liao6c0e04c2012-10-15 22:39:43 +000011986 case X86ISD::EH_SJLJ_SETJMP: return "X86ISD::EH_SJLJ_SETJMP";
11987 case X86ISD::EH_SJLJ_LONGJMP: return "X86ISD::EH_SJLJ_LONGJMP";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011988 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011989 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011990 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011991 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011992 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11993 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011994 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11995 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11996 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11997 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11998 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11999 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000012000 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
Michael Liaob7bf7262012-08-14 22:53:17 +000012001 case X86ISD::VSEXT_MOVL: return "X86ISD::VSEXT_MOVL";
Evan Chengd880b972008-05-09 21:53:03 +000012002 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Michael Liaod9d09602012-10-23 17:34:00 +000012003 case X86ISD::VZEXT: return "X86ISD::VZEXT";
12004 case X86ISD::VSEXT: return "X86ISD::VSEXT";
Michael Liao7091b242012-08-14 21:24:47 +000012005 case X86ISD::VFPEXT: return "X86ISD::VFPEXT";
Michael Liao44c2d612012-10-10 16:53:28 +000012006 case X86ISD::VFPROUND: return "X86ISD::VFPROUND";
Craig Toppered2e13d2012-01-22 19:15:14 +000012007 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
12008 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000012009 case X86ISD::VSHL: return "X86ISD::VSHL";
12010 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000012011 case X86ISD::VSRA: return "X86ISD::VSRA";
12012 case X86ISD::VSHLI: return "X86ISD::VSHLI";
12013 case X86ISD::VSRLI: return "X86ISD::VSRLI";
12014 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000012015 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000012016 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
12017 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000012018 case X86ISD::ADD: return "X86ISD::ADD";
12019 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000012020 case X86ISD::ADC: return "X86ISD::ADC";
12021 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000012022 case X86ISD::SMUL: return "X86ISD::SMUL";
12023 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000012024 case X86ISD::INC: return "X86ISD::INC";
12025 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000012026 case X86ISD::OR: return "X86ISD::OR";
12027 case X86ISD::XOR: return "X86ISD::XOR";
12028 case X86ISD::AND: return "X86ISD::AND";
Craig Toppere6a62772011-11-13 17:31:07 +000012029 case X86ISD::BLSI: return "X86ISD::BLSI";
12030 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
12031 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000012032 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000012033 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000012034 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012035 case X86ISD::PALIGN: return "X86ISD::PALIGN";
12036 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
12037 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012038 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000012039 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012040 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012041 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000012042 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000012043 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
12044 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012045 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
12046 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
12047 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012048 case X86ISD::MOVSD: return "X86ISD::MOVSD";
12049 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000012050 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
12051 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000012052 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000012053 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000012054 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000012055 case X86ISD::VPERMV: return "X86ISD::VPERMV";
12056 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000012057 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000012058 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000012059 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012060 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000012061 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000012062 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000012063 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000012064 case X86ISD::SAHF: return "X86ISD::SAHF";
Benjamin Kramerb9bee042012-07-12 09:31:43 +000012065 case X86ISD::RDRAND: return "X86ISD::RDRAND";
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000012066 case X86ISD::FMADD: return "X86ISD::FMADD";
12067 case X86ISD::FMSUB: return "X86ISD::FMSUB";
12068 case X86ISD::FNMADD: return "X86ISD::FNMADD";
12069 case X86ISD::FNMSUB: return "X86ISD::FNMSUB";
12070 case X86ISD::FMADDSUB: return "X86ISD::FMADDSUB";
12071 case X86ISD::FMSUBADD: return "X86ISD::FMSUBADD";
Craig Topper9c7ae012012-11-10 01:23:36 +000012072 case X86ISD::PCMPESTRI: return "X86ISD::PCMPESTRI";
12073 case X86ISD::PCMPISTRI: return "X86ISD::PCMPISTRI";
Evan Cheng72261582005-12-20 06:22:03 +000012074 }
12075}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012076
Chris Lattnerc9addb72007-03-30 23:15:24 +000012077// isLegalAddressingMode - Return true if the addressing mode represented
12078// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000012079bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000012080 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000012081 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012082 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000012083 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000012084
Chris Lattnerc9addb72007-03-30 23:15:24 +000012085 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012086 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000012087 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000012088
Chris Lattnerc9addb72007-03-30 23:15:24 +000012089 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000012090 unsigned GVFlags =
12091 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012092
Chris Lattnerdfed4132009-07-10 07:38:24 +000012093 // If a reference to this global requires an extra load, we can't fold it.
12094 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000012095 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012096
Chris Lattnerdfed4132009-07-10 07:38:24 +000012097 // If BaseGV requires a register for the PIC base, we cannot also have a
12098 // BaseReg specified.
12099 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000012100 return false;
Evan Cheng52787842007-08-01 23:46:47 +000012101
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012102 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000012103 if ((M != CodeModel::Small || R != Reloc::Static) &&
12104 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012105 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000012106 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012107
Chris Lattnerc9addb72007-03-30 23:15:24 +000012108 switch (AM.Scale) {
12109 case 0:
12110 case 1:
12111 case 2:
12112 case 4:
12113 case 8:
12114 // These scales always work.
12115 break;
12116 case 3:
12117 case 5:
12118 case 9:
12119 // These scales are formed with basereg+scalereg. Only accept if there is
12120 // no basereg yet.
12121 if (AM.HasBaseReg)
12122 return false;
12123 break;
12124 default: // Other stuff never works.
12125 return false;
12126 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012127
Chris Lattnerc9addb72007-03-30 23:15:24 +000012128 return true;
12129}
12130
12131
Chris Lattnerdb125cf2011-07-18 04:54:35 +000012132bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000012133 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000012134 return false;
Evan Chenge127a732007-10-29 07:57:50 +000012135 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
12136 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000012137 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000012138 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000012139 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000012140}
12141
Evan Cheng70e10d32012-07-17 06:53:39 +000012142bool X86TargetLowering::isLegalICmpImmediate(int64_t Imm) const {
12143 return Imm == (int32_t)Imm;
12144}
12145
12146bool X86TargetLowering::isLegalAddImmediate(int64_t Imm) const {
Evan Chenga9e13ba2012-07-17 18:54:11 +000012147 // Can also use sub to handle negated immediates.
Evan Cheng70e10d32012-07-17 06:53:39 +000012148 return Imm == (int32_t)Imm;
12149}
12150
Owen Andersone50ed302009-08-10 22:56:29 +000012151bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000012152 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000012153 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000012154 unsigned NumBits1 = VT1.getSizeInBits();
12155 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000012156 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000012157 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000012158 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000012159}
Evan Cheng2bd122c2007-10-26 01:56:11 +000012160
Chris Lattnerdb125cf2011-07-18 04:54:35 +000012161bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000012162 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000012163 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000012164}
12165
Owen Andersone50ed302009-08-10 22:56:29 +000012166bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000012167 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000012168 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000012169}
12170
Evan Cheng2766a472012-12-06 19:13:27 +000012171bool X86TargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
12172 EVT VT1 = Val.getValueType();
12173 if (isZExtFree(VT1, VT2))
12174 return true;
12175
12176 if (Val.getOpcode() != ISD::LOAD)
12177 return false;
12178
12179 if (!VT1.isSimple() || !VT1.isInteger() ||
12180 !VT2.isSimple() || !VT2.isInteger())
12181 return false;
12182
12183 switch (VT1.getSimpleVT().SimpleTy) {
12184 default: break;
12185 case MVT::i8:
12186 case MVT::i16:
12187 case MVT::i32:
12188 // X86 has 8, 16, and 32-bit zero-extending loads.
12189 return true;
12190 }
12191
12192 return false;
12193}
12194
Owen Andersone50ed302009-08-10 22:56:29 +000012195bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000012196 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000012197 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000012198}
12199
Evan Cheng60c07e12006-07-05 22:17:51 +000012200/// isShuffleMaskLegal - Targets can use this to indicate that they only
12201/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
12202/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
12203/// are assumed to be legal.
12204bool
Eric Christopherfd179292009-08-27 18:07:15 +000012205X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000012206 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000012207 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000012208 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000012209 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000012210
Nate Begemana09008b2009-10-19 02:17:23 +000012211 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000012212 return (VT.getVectorNumElements() == 2 ||
12213 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
12214 isMOVLMask(M, VT) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012215 isSHUFPMask(M, VT, Subtarget->hasFp256()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000012216 isPSHUFDMask(M, VT) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012217 isPSHUFHWMask(M, VT, Subtarget->hasInt256()) ||
12218 isPSHUFLWMask(M, VT, Subtarget->hasInt256()) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000012219 isPALIGNRMask(M, VT, Subtarget) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012220 isUNPCKLMask(M, VT, Subtarget->hasInt256()) ||
12221 isUNPCKHMask(M, VT, Subtarget->hasInt256()) ||
12222 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasInt256()) ||
12223 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasInt256()));
Evan Cheng60c07e12006-07-05 22:17:51 +000012224}
12225
Dan Gohman7d8143f2008-04-09 20:09:42 +000012226bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000012227X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000012228 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000012229 unsigned NumElts = VT.getVectorNumElements();
12230 // FIXME: This collection of masks seems suspect.
12231 if (NumElts == 2)
12232 return true;
Craig Topper7a9a28b2012-08-12 02:23:29 +000012233 if (NumElts == 4 && VT.is128BitVector()) {
Nate Begeman9008ca62009-04-27 18:41:29 +000012234 return (isMOVLMask(Mask, VT) ||
12235 isCommutedMOVLMask(Mask, VT, true) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012236 isSHUFPMask(Mask, VT, Subtarget->hasFp256()) ||
12237 isSHUFPMask(Mask, VT, Subtarget->hasFp256(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000012238 }
12239 return false;
12240}
12241
12242//===----------------------------------------------------------------------===//
12243// X86 Scheduler Hooks
12244//===----------------------------------------------------------------------===//
12245
Michael Liaobe02a902012-11-08 07:28:54 +000012246/// Utility function to emit xbegin specifying the start of an RTM region.
Craig Topper2da36912012-11-11 22:45:02 +000012247static MachineBasicBlock *EmitXBegin(MachineInstr *MI, MachineBasicBlock *MBB,
12248 const TargetInstrInfo *TII) {
Michael Liaobe02a902012-11-08 07:28:54 +000012249 DebugLoc DL = MI->getDebugLoc();
Michael Liaobe02a902012-11-08 07:28:54 +000012250
12251 const BasicBlock *BB = MBB->getBasicBlock();
12252 MachineFunction::iterator I = MBB;
12253 ++I;
12254
12255 // For the v = xbegin(), we generate
12256 //
12257 // thisMBB:
12258 // xbegin sinkMBB
12259 //
12260 // mainMBB:
12261 // eax = -1
12262 //
12263 // sinkMBB:
12264 // v = eax
12265
12266 MachineBasicBlock *thisMBB = MBB;
12267 MachineFunction *MF = MBB->getParent();
12268 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
12269 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
12270 MF->insert(I, mainMBB);
12271 MF->insert(I, sinkMBB);
12272
12273 // Transfer the remainder of BB and its successor edges to sinkMBB.
12274 sinkMBB->splice(sinkMBB->begin(), MBB,
12275 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
12276 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
12277
12278 // thisMBB:
12279 // xbegin sinkMBB
12280 // # fallthrough to mainMBB
12281 // # abortion to sinkMBB
12282 BuildMI(thisMBB, DL, TII->get(X86::XBEGIN_4)).addMBB(sinkMBB);
12283 thisMBB->addSuccessor(mainMBB);
12284 thisMBB->addSuccessor(sinkMBB);
12285
12286 // mainMBB:
12287 // EAX = -1
12288 BuildMI(mainMBB, DL, TII->get(X86::MOV32ri), X86::EAX).addImm(-1);
12289 mainMBB->addSuccessor(sinkMBB);
12290
12291 // sinkMBB:
12292 // EAX is live into the sinkMBB
12293 sinkMBB->addLiveIn(X86::EAX);
12294 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12295 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
12296 .addReg(X86::EAX);
12297
12298 MI->eraseFromParent();
12299 return sinkMBB;
12300}
12301
Michael Liaob118a072012-09-20 03:06:15 +000012302// Get CMPXCHG opcode for the specified data type.
12303static unsigned getCmpXChgOpcode(EVT VT) {
12304 switch (VT.getSimpleVT().SimpleTy) {
12305 case MVT::i8: return X86::LCMPXCHG8;
12306 case MVT::i16: return X86::LCMPXCHG16;
12307 case MVT::i32: return X86::LCMPXCHG32;
12308 case MVT::i64: return X86::LCMPXCHG64;
12309 default:
12310 break;
Richard Smith42fc29e2012-04-13 22:47:00 +000012311 }
Michael Liaob118a072012-09-20 03:06:15 +000012312 llvm_unreachable("Invalid operand size!");
Mon P Wang63307c32008-05-05 19:05:59 +000012313}
12314
Michael Liaob118a072012-09-20 03:06:15 +000012315// Get LOAD opcode for the specified data type.
12316static unsigned getLoadOpcode(EVT VT) {
12317 switch (VT.getSimpleVT().SimpleTy) {
12318 case MVT::i8: return X86::MOV8rm;
12319 case MVT::i16: return X86::MOV16rm;
12320 case MVT::i32: return X86::MOV32rm;
12321 case MVT::i64: return X86::MOV64rm;
12322 default:
12323 break;
12324 }
12325 llvm_unreachable("Invalid operand size!");
12326}
12327
12328// Get opcode of the non-atomic one from the specified atomic instruction.
12329static unsigned getNonAtomicOpcode(unsigned Opc) {
12330 switch (Opc) {
12331 case X86::ATOMAND8: return X86::AND8rr;
12332 case X86::ATOMAND16: return X86::AND16rr;
12333 case X86::ATOMAND32: return X86::AND32rr;
12334 case X86::ATOMAND64: return X86::AND64rr;
12335 case X86::ATOMOR8: return X86::OR8rr;
12336 case X86::ATOMOR16: return X86::OR16rr;
12337 case X86::ATOMOR32: return X86::OR32rr;
12338 case X86::ATOMOR64: return X86::OR64rr;
12339 case X86::ATOMXOR8: return X86::XOR8rr;
12340 case X86::ATOMXOR16: return X86::XOR16rr;
12341 case X86::ATOMXOR32: return X86::XOR32rr;
12342 case X86::ATOMXOR64: return X86::XOR64rr;
12343 }
12344 llvm_unreachable("Unhandled atomic-load-op opcode!");
12345}
12346
12347// Get opcode of the non-atomic one from the specified atomic instruction with
12348// extra opcode.
12349static unsigned getNonAtomicOpcodeWithExtraOpc(unsigned Opc,
12350 unsigned &ExtraOpc) {
12351 switch (Opc) {
12352 case X86::ATOMNAND8: ExtraOpc = X86::NOT8r; return X86::AND8rr;
12353 case X86::ATOMNAND16: ExtraOpc = X86::NOT16r; return X86::AND16rr;
12354 case X86::ATOMNAND32: ExtraOpc = X86::NOT32r; return X86::AND32rr;
12355 case X86::ATOMNAND64: ExtraOpc = X86::NOT64r; return X86::AND64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000012356 case X86::ATOMMAX8: ExtraOpc = X86::CMP8rr; return X86::CMOVL32rr;
Michael Liaob118a072012-09-20 03:06:15 +000012357 case X86::ATOMMAX16: ExtraOpc = X86::CMP16rr; return X86::CMOVL16rr;
12358 case X86::ATOMMAX32: ExtraOpc = X86::CMP32rr; return X86::CMOVL32rr;
12359 case X86::ATOMMAX64: ExtraOpc = X86::CMP64rr; return X86::CMOVL64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000012360 case X86::ATOMMIN8: ExtraOpc = X86::CMP8rr; return X86::CMOVG32rr;
Michael Liaob118a072012-09-20 03:06:15 +000012361 case X86::ATOMMIN16: ExtraOpc = X86::CMP16rr; return X86::CMOVG16rr;
12362 case X86::ATOMMIN32: ExtraOpc = X86::CMP32rr; return X86::CMOVG32rr;
12363 case X86::ATOMMIN64: ExtraOpc = X86::CMP64rr; return X86::CMOVG64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000012364 case X86::ATOMUMAX8: ExtraOpc = X86::CMP8rr; return X86::CMOVB32rr;
Michael Liaob118a072012-09-20 03:06:15 +000012365 case X86::ATOMUMAX16: ExtraOpc = X86::CMP16rr; return X86::CMOVB16rr;
12366 case X86::ATOMUMAX32: ExtraOpc = X86::CMP32rr; return X86::CMOVB32rr;
12367 case X86::ATOMUMAX64: ExtraOpc = X86::CMP64rr; return X86::CMOVB64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000012368 case X86::ATOMUMIN8: ExtraOpc = X86::CMP8rr; return X86::CMOVA32rr;
Michael Liaob118a072012-09-20 03:06:15 +000012369 case X86::ATOMUMIN16: ExtraOpc = X86::CMP16rr; return X86::CMOVA16rr;
12370 case X86::ATOMUMIN32: ExtraOpc = X86::CMP32rr; return X86::CMOVA32rr;
12371 case X86::ATOMUMIN64: ExtraOpc = X86::CMP64rr; return X86::CMOVA64rr;
12372 }
12373 llvm_unreachable("Unhandled atomic-load-op opcode!");
12374}
12375
12376// Get opcode of the non-atomic one from the specified atomic instruction for
12377// 64-bit data type on 32-bit target.
12378static unsigned getNonAtomic6432Opcode(unsigned Opc, unsigned &HiOpc) {
12379 switch (Opc) {
12380 case X86::ATOMAND6432: HiOpc = X86::AND32rr; return X86::AND32rr;
12381 case X86::ATOMOR6432: HiOpc = X86::OR32rr; return X86::OR32rr;
12382 case X86::ATOMXOR6432: HiOpc = X86::XOR32rr; return X86::XOR32rr;
12383 case X86::ATOMADD6432: HiOpc = X86::ADC32rr; return X86::ADD32rr;
12384 case X86::ATOMSUB6432: HiOpc = X86::SBB32rr; return X86::SUB32rr;
12385 case X86::ATOMSWAP6432: HiOpc = X86::MOV32rr; return X86::MOV32rr;
Michael Liaoe5e8f762012-09-25 18:08:13 +000012386 case X86::ATOMMAX6432: HiOpc = X86::SETLr; return X86::SETLr;
12387 case X86::ATOMMIN6432: HiOpc = X86::SETGr; return X86::SETGr;
12388 case X86::ATOMUMAX6432: HiOpc = X86::SETBr; return X86::SETBr;
12389 case X86::ATOMUMIN6432: HiOpc = X86::SETAr; return X86::SETAr;
Michael Liaob118a072012-09-20 03:06:15 +000012390 }
12391 llvm_unreachable("Unhandled atomic-load-op opcode!");
12392}
12393
12394// Get opcode of the non-atomic one from the specified atomic instruction for
12395// 64-bit data type on 32-bit target with extra opcode.
12396static unsigned getNonAtomic6432OpcodeWithExtraOpc(unsigned Opc,
12397 unsigned &HiOpc,
12398 unsigned &ExtraOpc) {
12399 switch (Opc) {
12400 case X86::ATOMNAND6432:
12401 ExtraOpc = X86::NOT32r;
12402 HiOpc = X86::AND32rr;
12403 return X86::AND32rr;
12404 }
12405 llvm_unreachable("Unhandled atomic-load-op opcode!");
12406}
12407
12408// Get pseudo CMOV opcode from the specified data type.
12409static unsigned getPseudoCMOVOpc(EVT VT) {
12410 switch (VT.getSimpleVT().SimpleTy) {
Michael Liaofe87c302012-09-21 03:18:52 +000012411 case MVT::i8: return X86::CMOV_GR8;
Michael Liaob118a072012-09-20 03:06:15 +000012412 case MVT::i16: return X86::CMOV_GR16;
12413 case MVT::i32: return X86::CMOV_GR32;
12414 default:
12415 break;
12416 }
12417 llvm_unreachable("Unknown CMOV opcode!");
12418}
12419
12420// EmitAtomicLoadArith - emit the code sequence for pseudo atomic instructions.
12421// They will be translated into a spin-loop or compare-exchange loop from
12422//
12423// ...
12424// dst = atomic-fetch-op MI.addr, MI.val
12425// ...
12426//
12427// to
12428//
12429// ...
12430// EAX = LOAD MI.addr
12431// loop:
12432// t1 = OP MI.val, EAX
12433// LCMPXCHG [MI.addr], t1, [EAX is implicitly used & defined]
12434// JNE loop
12435// sink:
12436// dst = EAX
12437// ...
Mon P Wang63307c32008-05-05 19:05:59 +000012438MachineBasicBlock *
Michael Liaob118a072012-09-20 03:06:15 +000012439X86TargetLowering::EmitAtomicLoadArith(MachineInstr *MI,
12440 MachineBasicBlock *MBB) const {
12441 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12442 DebugLoc DL = MI->getDebugLoc();
12443
12444 MachineFunction *MF = MBB->getParent();
12445 MachineRegisterInfo &MRI = MF->getRegInfo();
12446
12447 const BasicBlock *BB = MBB->getBasicBlock();
12448 MachineFunction::iterator I = MBB;
12449 ++I;
12450
12451 assert(MI->getNumOperands() <= X86::AddrNumOperands + 2 &&
12452 "Unexpected number of operands");
12453
12454 assert(MI->hasOneMemOperand() &&
12455 "Expected atomic-load-op to have one memoperand");
12456
12457 // Memory Reference
12458 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
12459 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
12460
12461 unsigned DstReg, SrcReg;
12462 unsigned MemOpndSlot;
12463
12464 unsigned CurOp = 0;
12465
12466 DstReg = MI->getOperand(CurOp++).getReg();
12467 MemOpndSlot = CurOp;
12468 CurOp += X86::AddrNumOperands;
12469 SrcReg = MI->getOperand(CurOp++).getReg();
12470
12471 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
Craig Topperf4d25a22012-09-30 19:49:56 +000012472 MVT::SimpleValueType VT = *RC->vt_begin();
Michael Liaob118a072012-09-20 03:06:15 +000012473 unsigned AccPhyReg = getX86SubSuperRegister(X86::EAX, VT);
12474
12475 unsigned LCMPXCHGOpc = getCmpXChgOpcode(VT);
12476 unsigned LOADOpc = getLoadOpcode(VT);
12477
12478 // For the atomic load-arith operator, we generate
12479 //
12480 // thisMBB:
12481 // EAX = LOAD [MI.addr]
12482 // mainMBB:
12483 // t1 = OP MI.val, EAX
12484 // LCMPXCHG [MI.addr], t1, [EAX is implicitly used & defined]
12485 // JNE mainMBB
12486 // sinkMBB:
12487
12488 MachineBasicBlock *thisMBB = MBB;
12489 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
12490 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
12491 MF->insert(I, mainMBB);
12492 MF->insert(I, sinkMBB);
12493
12494 MachineInstrBuilder MIB;
12495
12496 // Transfer the remainder of BB and its successor edges to sinkMBB.
12497 sinkMBB->splice(sinkMBB->begin(), MBB,
12498 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
12499 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
12500
12501 // thisMBB:
12502 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), AccPhyReg);
12503 for (unsigned i = 0; i < X86::AddrNumOperands; ++i)
12504 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
12505 MIB.setMemRefs(MMOBegin, MMOEnd);
12506
12507 thisMBB->addSuccessor(mainMBB);
12508
12509 // mainMBB:
12510 MachineBasicBlock *origMainMBB = mainMBB;
12511 mainMBB->addLiveIn(AccPhyReg);
12512
12513 // Copy AccPhyReg as it is used more than once.
12514 unsigned AccReg = MRI.createVirtualRegister(RC);
12515 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), AccReg)
12516 .addReg(AccPhyReg);
12517
12518 unsigned t1 = MRI.createVirtualRegister(RC);
12519 unsigned Opc = MI->getOpcode();
12520 switch (Opc) {
12521 default:
12522 llvm_unreachable("Unhandled atomic-load-op opcode!");
12523 case X86::ATOMAND8:
12524 case X86::ATOMAND16:
12525 case X86::ATOMAND32:
12526 case X86::ATOMAND64:
12527 case X86::ATOMOR8:
12528 case X86::ATOMOR16:
12529 case X86::ATOMOR32:
12530 case X86::ATOMOR64:
12531 case X86::ATOMXOR8:
12532 case X86::ATOMXOR16:
12533 case X86::ATOMXOR32:
12534 case X86::ATOMXOR64: {
12535 unsigned ARITHOpc = getNonAtomicOpcode(Opc);
12536 BuildMI(mainMBB, DL, TII->get(ARITHOpc), t1).addReg(SrcReg)
12537 .addReg(AccReg);
12538 break;
12539 }
12540 case X86::ATOMNAND8:
12541 case X86::ATOMNAND16:
12542 case X86::ATOMNAND32:
12543 case X86::ATOMNAND64: {
12544 unsigned t2 = MRI.createVirtualRegister(RC);
12545 unsigned NOTOpc;
12546 unsigned ANDOpc = getNonAtomicOpcodeWithExtraOpc(Opc, NOTOpc);
12547 BuildMI(mainMBB, DL, TII->get(ANDOpc), t2).addReg(SrcReg)
12548 .addReg(AccReg);
12549 BuildMI(mainMBB, DL, TII->get(NOTOpc), t1).addReg(t2);
12550 break;
12551 }
Michael Liao08382492012-09-21 03:00:17 +000012552 case X86::ATOMMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000012553 case X86::ATOMMAX16:
12554 case X86::ATOMMAX32:
12555 case X86::ATOMMAX64:
Michael Liaofe87c302012-09-21 03:18:52 +000012556 case X86::ATOMMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000012557 case X86::ATOMMIN16:
12558 case X86::ATOMMIN32:
12559 case X86::ATOMMIN64:
Michael Liaofe87c302012-09-21 03:18:52 +000012560 case X86::ATOMUMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000012561 case X86::ATOMUMAX16:
12562 case X86::ATOMUMAX32:
12563 case X86::ATOMUMAX64:
Michael Liaofe87c302012-09-21 03:18:52 +000012564 case X86::ATOMUMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000012565 case X86::ATOMUMIN16:
12566 case X86::ATOMUMIN32:
12567 case X86::ATOMUMIN64: {
12568 unsigned CMPOpc;
12569 unsigned CMOVOpc = getNonAtomicOpcodeWithExtraOpc(Opc, CMPOpc);
12570
12571 BuildMI(mainMBB, DL, TII->get(CMPOpc))
12572 .addReg(SrcReg)
12573 .addReg(AccReg);
12574
12575 if (Subtarget->hasCMov()) {
Michael Liaofe87c302012-09-21 03:18:52 +000012576 if (VT != MVT::i8) {
12577 // Native support
12578 BuildMI(mainMBB, DL, TII->get(CMOVOpc), t1)
12579 .addReg(SrcReg)
12580 .addReg(AccReg);
12581 } else {
12582 // Promote i8 to i32 to use CMOV32
12583 const TargetRegisterClass *RC32 = getRegClassFor(MVT::i32);
12584 unsigned SrcReg32 = MRI.createVirtualRegister(RC32);
12585 unsigned AccReg32 = MRI.createVirtualRegister(RC32);
12586 unsigned t2 = MRI.createVirtualRegister(RC32);
12587
12588 unsigned Undef = MRI.createVirtualRegister(RC32);
12589 BuildMI(mainMBB, DL, TII->get(TargetOpcode::IMPLICIT_DEF), Undef);
12590
12591 BuildMI(mainMBB, DL, TII->get(TargetOpcode::INSERT_SUBREG), SrcReg32)
12592 .addReg(Undef)
12593 .addReg(SrcReg)
12594 .addImm(X86::sub_8bit);
12595 BuildMI(mainMBB, DL, TII->get(TargetOpcode::INSERT_SUBREG), AccReg32)
12596 .addReg(Undef)
12597 .addReg(AccReg)
12598 .addImm(X86::sub_8bit);
12599
12600 BuildMI(mainMBB, DL, TII->get(CMOVOpc), t2)
12601 .addReg(SrcReg32)
12602 .addReg(AccReg32);
12603
12604 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), t1)
12605 .addReg(t2, 0, X86::sub_8bit);
12606 }
Michael Liaob118a072012-09-20 03:06:15 +000012607 } else {
12608 // Use pseudo select and lower them.
Michael Liaofe87c302012-09-21 03:18:52 +000012609 assert((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) &&
Michael Liaob118a072012-09-20 03:06:15 +000012610 "Invalid atomic-load-op transformation!");
12611 unsigned SelOpc = getPseudoCMOVOpc(VT);
12612 X86::CondCode CC = X86::getCondFromCMovOpc(CMOVOpc);
12613 assert(CC != X86::COND_INVALID && "Invalid atomic-load-op transformation!");
12614 MIB = BuildMI(mainMBB, DL, TII->get(SelOpc), t1)
12615 .addReg(SrcReg).addReg(AccReg)
12616 .addImm(CC);
12617 mainMBB = EmitLoweredSelect(MIB, mainMBB);
12618 }
12619 break;
12620 }
12621 }
12622
12623 // Copy AccPhyReg back from virtual register.
12624 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), AccPhyReg)
12625 .addReg(AccReg);
12626
12627 MIB = BuildMI(mainMBB, DL, TII->get(LCMPXCHGOpc));
12628 for (unsigned i = 0; i < X86::AddrNumOperands; ++i)
12629 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
12630 MIB.addReg(t1);
12631 MIB.setMemRefs(MMOBegin, MMOEnd);
12632
12633 BuildMI(mainMBB, DL, TII->get(X86::JNE_4)).addMBB(origMainMBB);
12634
12635 mainMBB->addSuccessor(origMainMBB);
12636 mainMBB->addSuccessor(sinkMBB);
12637
12638 // sinkMBB:
12639 sinkMBB->addLiveIn(AccPhyReg);
12640
12641 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12642 TII->get(TargetOpcode::COPY), DstReg)
12643 .addReg(AccPhyReg);
12644
12645 MI->eraseFromParent();
12646 return sinkMBB;
12647}
12648
12649// EmitAtomicLoadArith6432 - emit the code sequence for pseudo atomic
12650// instructions. They will be translated into a spin-loop or compare-exchange
12651// loop from
12652//
12653// ...
12654// dst = atomic-fetch-op MI.addr, MI.val
12655// ...
12656//
12657// to
12658//
12659// ...
12660// EAX = LOAD [MI.addr + 0]
12661// EDX = LOAD [MI.addr + 4]
12662// loop:
12663// EBX = OP MI.val.lo, EAX
12664// ECX = OP MI.val.hi, EDX
12665// LCMPXCHG8B [MI.addr], [ECX:EBX & EDX:EAX are implicitly used and EDX:EAX is implicitly defined]
12666// JNE loop
12667// sink:
12668// dst = EDX:EAX
12669// ...
12670MachineBasicBlock *
12671X86TargetLowering::EmitAtomicLoadArith6432(MachineInstr *MI,
12672 MachineBasicBlock *MBB) const {
12673 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12674 DebugLoc DL = MI->getDebugLoc();
12675
12676 MachineFunction *MF = MBB->getParent();
12677 MachineRegisterInfo &MRI = MF->getRegInfo();
12678
12679 const BasicBlock *BB = MBB->getBasicBlock();
12680 MachineFunction::iterator I = MBB;
12681 ++I;
12682
12683 assert(MI->getNumOperands() <= X86::AddrNumOperands + 4 &&
12684 "Unexpected number of operands");
12685
12686 assert(MI->hasOneMemOperand() &&
12687 "Expected atomic-load-op32 to have one memoperand");
12688
12689 // Memory Reference
12690 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
12691 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
12692
12693 unsigned DstLoReg, DstHiReg;
12694 unsigned SrcLoReg, SrcHiReg;
12695 unsigned MemOpndSlot;
12696
12697 unsigned CurOp = 0;
12698
12699 DstLoReg = MI->getOperand(CurOp++).getReg();
12700 DstHiReg = MI->getOperand(CurOp++).getReg();
12701 MemOpndSlot = CurOp;
12702 CurOp += X86::AddrNumOperands;
12703 SrcLoReg = MI->getOperand(CurOp++).getReg();
12704 SrcHiReg = MI->getOperand(CurOp++).getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012705
Craig Topperc9099502012-04-20 06:31:50 +000012706 const TargetRegisterClass *RC = &X86::GR32RegClass;
Michael Liaoe5e8f762012-09-25 18:08:13 +000012707 const TargetRegisterClass *RC8 = &X86::GR8RegClass;
Scott Michelfdc40a02009-02-17 22:15:04 +000012708
Michael Liaob118a072012-09-20 03:06:15 +000012709 unsigned LCMPXCHGOpc = X86::LCMPXCHG8B;
12710 unsigned LOADOpc = X86::MOV32rm;
Scott Michelfdc40a02009-02-17 22:15:04 +000012711
Michael Liaob118a072012-09-20 03:06:15 +000012712 // For the atomic load-arith operator, we generate
Mon P Wang63307c32008-05-05 19:05:59 +000012713 //
Michael Liaob118a072012-09-20 03:06:15 +000012714 // thisMBB:
12715 // EAX = LOAD [MI.addr + 0]
12716 // EDX = LOAD [MI.addr + 4]
12717 // mainMBB:
12718 // EBX = OP MI.vallo, EAX
12719 // ECX = OP MI.valhi, EDX
12720 // LCMPXCHG8B [MI.addr], [ECX:EBX & EDX:EAX are implicitly used and EDX:EAX is implicitly defined]
12721 // JNE mainMBB
12722 // sinkMBB:
Scott Michelfdc40a02009-02-17 22:15:04 +000012723
Mon P Wang63307c32008-05-05 19:05:59 +000012724 MachineBasicBlock *thisMBB = MBB;
Michael Liaob118a072012-09-20 03:06:15 +000012725 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
12726 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
12727 MF->insert(I, mainMBB);
12728 MF->insert(I, sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000012729
Michael Liaob118a072012-09-20 03:06:15 +000012730 MachineInstrBuilder MIB;
Scott Michelfdc40a02009-02-17 22:15:04 +000012731
Michael Liaob118a072012-09-20 03:06:15 +000012732 // Transfer the remainder of BB and its successor edges to sinkMBB.
12733 sinkMBB->splice(sinkMBB->begin(), MBB,
12734 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
12735 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000012736
Michael Liaob118a072012-09-20 03:06:15 +000012737 // thisMBB:
12738 // Lo
12739 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), X86::EAX);
12740 for (unsigned i = 0; i < X86::AddrNumOperands; ++i)
12741 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
12742 MIB.setMemRefs(MMOBegin, MMOEnd);
12743 // Hi
12744 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), X86::EDX);
12745 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
Evan Chenga395f4d2012-10-11 00:15:48 +000012746 if (i == X86::AddrDisp)
Michael Liaob118a072012-09-20 03:06:15 +000012747 MIB.addDisp(MI->getOperand(MemOpndSlot + i), 4); // 4 == sizeof(i32)
Evan Chenga395f4d2012-10-11 00:15:48 +000012748 else
Michael Liaob118a072012-09-20 03:06:15 +000012749 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
12750 }
12751 MIB.setMemRefs(MMOBegin, MMOEnd);
Scott Michelfdc40a02009-02-17 22:15:04 +000012752
Michael Liaob118a072012-09-20 03:06:15 +000012753 thisMBB->addSuccessor(mainMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000012754
Michael Liaob118a072012-09-20 03:06:15 +000012755 // mainMBB:
12756 MachineBasicBlock *origMainMBB = mainMBB;
12757 mainMBB->addLiveIn(X86::EAX);
12758 mainMBB->addLiveIn(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000012759
Michael Liaob118a072012-09-20 03:06:15 +000012760 // Copy EDX:EAX as they are used more than once.
12761 unsigned LoReg = MRI.createVirtualRegister(RC);
12762 unsigned HiReg = MRI.createVirtualRegister(RC);
12763 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), LoReg).addReg(X86::EAX);
12764 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), HiReg).addReg(X86::EDX);
Mon P Wangab3e7472008-05-05 22:56:23 +000012765
Michael Liaob118a072012-09-20 03:06:15 +000012766 unsigned t1L = MRI.createVirtualRegister(RC);
12767 unsigned t1H = MRI.createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +000012768
Michael Liaob118a072012-09-20 03:06:15 +000012769 unsigned Opc = MI->getOpcode();
12770 switch (Opc) {
12771 default:
12772 llvm_unreachable("Unhandled atomic-load-op6432 opcode!");
12773 case X86::ATOMAND6432:
12774 case X86::ATOMOR6432:
12775 case X86::ATOMXOR6432:
12776 case X86::ATOMADD6432:
12777 case X86::ATOMSUB6432: {
12778 unsigned HiOpc;
12779 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
Michael Liaodd3383f2012-11-12 06:49:17 +000012780 BuildMI(mainMBB, DL, TII->get(LoOpc), t1L).addReg(LoReg).addReg(SrcLoReg);
12781 BuildMI(mainMBB, DL, TII->get(HiOpc), t1H).addReg(HiReg).addReg(SrcHiReg);
Michael Liaob118a072012-09-20 03:06:15 +000012782 break;
12783 }
12784 case X86::ATOMNAND6432: {
12785 unsigned HiOpc, NOTOpc;
12786 unsigned LoOpc = getNonAtomic6432OpcodeWithExtraOpc(Opc, HiOpc, NOTOpc);
12787 unsigned t2L = MRI.createVirtualRegister(RC);
12788 unsigned t2H = MRI.createVirtualRegister(RC);
12789 BuildMI(mainMBB, DL, TII->get(LoOpc), t2L).addReg(SrcLoReg).addReg(LoReg);
12790 BuildMI(mainMBB, DL, TII->get(HiOpc), t2H).addReg(SrcHiReg).addReg(HiReg);
12791 BuildMI(mainMBB, DL, TII->get(NOTOpc), t1L).addReg(t2L);
12792 BuildMI(mainMBB, DL, TII->get(NOTOpc), t1H).addReg(t2H);
12793 break;
12794 }
Michael Liaoe5e8f762012-09-25 18:08:13 +000012795 case X86::ATOMMAX6432:
12796 case X86::ATOMMIN6432:
12797 case X86::ATOMUMAX6432:
12798 case X86::ATOMUMIN6432: {
12799 unsigned HiOpc;
12800 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
12801 unsigned cL = MRI.createVirtualRegister(RC8);
12802 unsigned cH = MRI.createVirtualRegister(RC8);
12803 unsigned cL32 = MRI.createVirtualRegister(RC);
12804 unsigned cH32 = MRI.createVirtualRegister(RC);
12805 unsigned cc = MRI.createVirtualRegister(RC);
12806 // cl := cmp src_lo, lo
12807 BuildMI(mainMBB, DL, TII->get(X86::CMP32rr))
12808 .addReg(SrcLoReg).addReg(LoReg);
12809 BuildMI(mainMBB, DL, TII->get(LoOpc), cL);
12810 BuildMI(mainMBB, DL, TII->get(X86::MOVZX32rr8), cL32).addReg(cL);
12811 // ch := cmp src_hi, hi
12812 BuildMI(mainMBB, DL, TII->get(X86::CMP32rr))
12813 .addReg(SrcHiReg).addReg(HiReg);
12814 BuildMI(mainMBB, DL, TII->get(HiOpc), cH);
12815 BuildMI(mainMBB, DL, TII->get(X86::MOVZX32rr8), cH32).addReg(cH);
12816 // cc := if (src_hi == hi) ? cl : ch;
12817 if (Subtarget->hasCMov()) {
12818 BuildMI(mainMBB, DL, TII->get(X86::CMOVE32rr), cc)
12819 .addReg(cH32).addReg(cL32);
12820 } else {
12821 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), cc)
12822 .addReg(cH32).addReg(cL32)
12823 .addImm(X86::COND_E);
12824 mainMBB = EmitLoweredSelect(MIB, mainMBB);
12825 }
12826 BuildMI(mainMBB, DL, TII->get(X86::TEST32rr)).addReg(cc).addReg(cc);
12827 if (Subtarget->hasCMov()) {
12828 BuildMI(mainMBB, DL, TII->get(X86::CMOVNE32rr), t1L)
12829 .addReg(SrcLoReg).addReg(LoReg);
12830 BuildMI(mainMBB, DL, TII->get(X86::CMOVNE32rr), t1H)
12831 .addReg(SrcHiReg).addReg(HiReg);
12832 } else {
12833 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), t1L)
12834 .addReg(SrcLoReg).addReg(LoReg)
12835 .addImm(X86::COND_NE);
12836 mainMBB = EmitLoweredSelect(MIB, mainMBB);
12837 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), t1H)
12838 .addReg(SrcHiReg).addReg(HiReg)
12839 .addImm(X86::COND_NE);
12840 mainMBB = EmitLoweredSelect(MIB, mainMBB);
12841 }
12842 break;
12843 }
Michael Liaob118a072012-09-20 03:06:15 +000012844 case X86::ATOMSWAP6432: {
12845 unsigned HiOpc;
12846 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
12847 BuildMI(mainMBB, DL, TII->get(LoOpc), t1L).addReg(SrcLoReg);
12848 BuildMI(mainMBB, DL, TII->get(HiOpc), t1H).addReg(SrcHiReg);
12849 break;
12850 }
12851 }
Mon P Wang63307c32008-05-05 19:05:59 +000012852
Michael Liaob118a072012-09-20 03:06:15 +000012853 // Copy EDX:EAX back from HiReg:LoReg
12854 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EAX).addReg(LoReg);
12855 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EDX).addReg(HiReg);
12856 // Copy ECX:EBX from t1H:t1L
12857 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EBX).addReg(t1L);
12858 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::ECX).addReg(t1H);
Mon P Wangab3e7472008-05-05 22:56:23 +000012859
Michael Liaob118a072012-09-20 03:06:15 +000012860 MIB = BuildMI(mainMBB, DL, TII->get(LCMPXCHGOpc));
12861 for (unsigned i = 0; i < X86::AddrNumOperands; ++i)
12862 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
12863 MIB.setMemRefs(MMOBegin, MMOEnd);
Mon P Wang63307c32008-05-05 19:05:59 +000012864
Michael Liaob118a072012-09-20 03:06:15 +000012865 BuildMI(mainMBB, DL, TII->get(X86::JNE_4)).addMBB(origMainMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000012866
Michael Liaob118a072012-09-20 03:06:15 +000012867 mainMBB->addSuccessor(origMainMBB);
12868 mainMBB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000012869
Michael Liaob118a072012-09-20 03:06:15 +000012870 // sinkMBB:
12871 sinkMBB->addLiveIn(X86::EAX);
12872 sinkMBB->addLiveIn(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000012873
Michael Liaob118a072012-09-20 03:06:15 +000012874 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12875 TII->get(TargetOpcode::COPY), DstLoReg)
12876 .addReg(X86::EAX);
12877 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12878 TII->get(TargetOpcode::COPY), DstHiReg)
12879 .addReg(X86::EDX);
Mon P Wang63307c32008-05-05 19:05:59 +000012880
Michael Liaob118a072012-09-20 03:06:15 +000012881 MI->eraseFromParent();
12882 return sinkMBB;
Mon P Wang63307c32008-05-05 19:05:59 +000012883}
12884
Eric Christopherf83a5de2009-08-27 18:08:16 +000012885// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012886// or XMM0_V32I8 in AVX all of this code can be replaced with that
12887// in the .td file.
Craig Topper8cb8c812012-11-10 09:02:47 +000012888static MachineBasicBlock *EmitPCMPSTRM(MachineInstr *MI, MachineBasicBlock *BB,
12889 const TargetInstrInfo *TII) {
Eric Christopherb120ab42009-08-18 22:50:32 +000012890 unsigned Opc;
Craig Topper8aae8dd2012-11-10 08:57:41 +000012891 switch (MI->getOpcode()) {
12892 default: llvm_unreachable("illegal opcode!");
12893 case X86::PCMPISTRM128REG: Opc = X86::PCMPISTRM128rr; break;
12894 case X86::VPCMPISTRM128REG: Opc = X86::VPCMPISTRM128rr; break;
12895 case X86::PCMPISTRM128MEM: Opc = X86::PCMPISTRM128rm; break;
12896 case X86::VPCMPISTRM128MEM: Opc = X86::VPCMPISTRM128rm; break;
12897 case X86::PCMPESTRM128REG: Opc = X86::PCMPESTRM128rr; break;
12898 case X86::VPCMPESTRM128REG: Opc = X86::VPCMPESTRM128rr; break;
12899 case X86::PCMPESTRM128MEM: Opc = X86::PCMPESTRM128rm; break;
12900 case X86::VPCMPESTRM128MEM: Opc = X86::VPCMPESTRM128rm; break;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012901 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012902
Craig Topper8aae8dd2012-11-10 08:57:41 +000012903 DebugLoc dl = MI->getDebugLoc();
Eric Christopher41c902f2010-11-30 08:20:21 +000012904 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Craig Topper8aae8dd2012-11-10 08:57:41 +000012905
Craig Topper52ea2452012-11-10 09:25:36 +000012906 unsigned NumArgs = MI->getNumOperands();
12907 for (unsigned i = 1; i < NumArgs; ++i) {
12908 MachineOperand &Op = MI->getOperand(i);
Eric Christopherb120ab42009-08-18 22:50:32 +000012909 if (!(Op.isReg() && Op.isImplicit()))
12910 MIB.addOperand(Op);
12911 }
Craig Topper8aae8dd2012-11-10 08:57:41 +000012912 if (MI->hasOneMemOperand())
Craig Topper9c7ae012012-11-10 01:23:36 +000012913 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
12914
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012915 BuildMI(*BB, MI, dl,
Craig Topper638aa682012-08-05 00:17:48 +000012916 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000012917 .addReg(X86::XMM0);
12918
Dan Gohman14152b42010-07-06 20:24:04 +000012919 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000012920 return BB;
12921}
12922
Craig Topper9c7ae012012-11-10 01:23:36 +000012923// FIXME: Custom handling because TableGen doesn't support multiple implicit
12924// defs in an instruction pattern
Craig Topper8cb8c812012-11-10 09:02:47 +000012925static MachineBasicBlock *EmitPCMPSTRI(MachineInstr *MI, MachineBasicBlock *BB,
12926 const TargetInstrInfo *TII) {
Craig Topper9c7ae012012-11-10 01:23:36 +000012927 unsigned Opc;
Craig Topper8aae8dd2012-11-10 08:57:41 +000012928 switch (MI->getOpcode()) {
12929 default: llvm_unreachable("illegal opcode!");
12930 case X86::PCMPISTRIREG: Opc = X86::PCMPISTRIrr; break;
12931 case X86::VPCMPISTRIREG: Opc = X86::VPCMPISTRIrr; break;
12932 case X86::PCMPISTRIMEM: Opc = X86::PCMPISTRIrm; break;
12933 case X86::VPCMPISTRIMEM: Opc = X86::VPCMPISTRIrm; break;
12934 case X86::PCMPESTRIREG: Opc = X86::PCMPESTRIrr; break;
12935 case X86::VPCMPESTRIREG: Opc = X86::VPCMPESTRIrr; break;
12936 case X86::PCMPESTRIMEM: Opc = X86::PCMPESTRIrm; break;
12937 case X86::VPCMPESTRIMEM: Opc = X86::VPCMPESTRIrm; break;
Craig Topper9c7ae012012-11-10 01:23:36 +000012938 }
12939
Craig Topper8aae8dd2012-11-10 08:57:41 +000012940 DebugLoc dl = MI->getDebugLoc();
Craig Topper9c7ae012012-11-10 01:23:36 +000012941 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Craig Topper8aae8dd2012-11-10 08:57:41 +000012942
Craig Topper52ea2452012-11-10 09:25:36 +000012943 unsigned NumArgs = MI->getNumOperands(); // remove the results
12944 for (unsigned i = 1; i < NumArgs; ++i) {
12945 MachineOperand &Op = MI->getOperand(i);
Craig Topper9c7ae012012-11-10 01:23:36 +000012946 if (!(Op.isReg() && Op.isImplicit()))
12947 MIB.addOperand(Op);
12948 }
Craig Topper8aae8dd2012-11-10 08:57:41 +000012949 if (MI->hasOneMemOperand())
Craig Topper9c7ae012012-11-10 01:23:36 +000012950 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
12951
12952 BuildMI(*BB, MI, dl,
12953 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
12954 .addReg(X86::ECX);
12955
12956 MI->eraseFromParent();
12957 return BB;
12958}
12959
Craig Topper2da36912012-11-11 22:45:02 +000012960static MachineBasicBlock * EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB,
12961 const TargetInstrInfo *TII,
12962 const X86Subtarget* Subtarget) {
Eric Christopher228232b2010-11-30 07:20:12 +000012963 DebugLoc dl = MI->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012964
Eric Christopher228232b2010-11-30 07:20:12 +000012965 // Address into RAX/EAX, other two args into ECX, EDX.
12966 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
12967 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
12968 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
12969 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000012970 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012971
Eric Christopher228232b2010-11-30 07:20:12 +000012972 unsigned ValOps = X86::AddrNumOperands;
12973 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
12974 .addReg(MI->getOperand(ValOps).getReg());
12975 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
12976 .addReg(MI->getOperand(ValOps+1).getReg());
12977
12978 // The instruction doesn't actually take any operands though.
12979 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012980
Eric Christopher228232b2010-11-30 07:20:12 +000012981 MI->eraseFromParent(); // The pseudo is gone now.
12982 return BB;
12983}
12984
12985MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000012986X86TargetLowering::EmitVAARG64WithCustomInserter(
12987 MachineInstr *MI,
12988 MachineBasicBlock *MBB) const {
12989 // Emit va_arg instruction on X86-64.
12990
12991 // Operands to this pseudo-instruction:
12992 // 0 ) Output : destination address (reg)
12993 // 1-5) Input : va_list address (addr, i64mem)
12994 // 6 ) ArgSize : Size (in bytes) of vararg type
12995 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
12996 // 8 ) Align : Alignment of type
12997 // 9 ) EFLAGS (implicit-def)
12998
12999 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
13000 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
13001
13002 unsigned DestReg = MI->getOperand(0).getReg();
13003 MachineOperand &Base = MI->getOperand(1);
13004 MachineOperand &Scale = MI->getOperand(2);
13005 MachineOperand &Index = MI->getOperand(3);
13006 MachineOperand &Disp = MI->getOperand(4);
13007 MachineOperand &Segment = MI->getOperand(5);
13008 unsigned ArgSize = MI->getOperand(6).getImm();
13009 unsigned ArgMode = MI->getOperand(7).getImm();
13010 unsigned Align = MI->getOperand(8).getImm();
13011
13012 // Memory Reference
13013 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
13014 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
13015 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
13016
13017 // Machine Information
13018 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13019 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
13020 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
13021 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
13022 DebugLoc DL = MI->getDebugLoc();
13023
13024 // struct va_list {
13025 // i32 gp_offset
13026 // i32 fp_offset
13027 // i64 overflow_area (address)
13028 // i64 reg_save_area (address)
13029 // }
13030 // sizeof(va_list) = 24
13031 // alignment(va_list) = 8
13032
13033 unsigned TotalNumIntRegs = 6;
13034 unsigned TotalNumXMMRegs = 8;
13035 bool UseGPOffset = (ArgMode == 1);
13036 bool UseFPOffset = (ArgMode == 2);
13037 unsigned MaxOffset = TotalNumIntRegs * 8 +
13038 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
13039
13040 /* Align ArgSize to a multiple of 8 */
13041 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
13042 bool NeedsAlign = (Align > 8);
13043
13044 MachineBasicBlock *thisMBB = MBB;
13045 MachineBasicBlock *overflowMBB;
13046 MachineBasicBlock *offsetMBB;
13047 MachineBasicBlock *endMBB;
13048
13049 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
13050 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
13051 unsigned OffsetReg = 0;
13052
13053 if (!UseGPOffset && !UseFPOffset) {
13054 // If we only pull from the overflow region, we don't create a branch.
13055 // We don't need to alter control flow.
13056 OffsetDestReg = 0; // unused
13057 OverflowDestReg = DestReg;
13058
13059 offsetMBB = NULL;
13060 overflowMBB = thisMBB;
13061 endMBB = thisMBB;
13062 } else {
13063 // First emit code to check if gp_offset (or fp_offset) is below the bound.
13064 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
13065 // If not, pull from overflow_area. (branch to overflowMBB)
13066 //
13067 // thisMBB
13068 // | .
13069 // | .
13070 // offsetMBB overflowMBB
13071 // | .
13072 // | .
13073 // endMBB
13074
13075 // Registers for the PHI in endMBB
13076 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
13077 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
13078
13079 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
13080 MachineFunction *MF = MBB->getParent();
13081 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
13082 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
13083 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
13084
13085 MachineFunction::iterator MBBIter = MBB;
13086 ++MBBIter;
13087
13088 // Insert the new basic blocks
13089 MF->insert(MBBIter, offsetMBB);
13090 MF->insert(MBBIter, overflowMBB);
13091 MF->insert(MBBIter, endMBB);
13092
13093 // Transfer the remainder of MBB and its successor edges to endMBB.
13094 endMBB->splice(endMBB->begin(), thisMBB,
13095 llvm::next(MachineBasicBlock::iterator(MI)),
13096 thisMBB->end());
13097 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
13098
13099 // Make offsetMBB and overflowMBB successors of thisMBB
13100 thisMBB->addSuccessor(offsetMBB);
13101 thisMBB->addSuccessor(overflowMBB);
13102
13103 // endMBB is a successor of both offsetMBB and overflowMBB
13104 offsetMBB->addSuccessor(endMBB);
13105 overflowMBB->addSuccessor(endMBB);
13106
13107 // Load the offset value into a register
13108 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
13109 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
13110 .addOperand(Base)
13111 .addOperand(Scale)
13112 .addOperand(Index)
13113 .addDisp(Disp, UseFPOffset ? 4 : 0)
13114 .addOperand(Segment)
13115 .setMemRefs(MMOBegin, MMOEnd);
13116
13117 // Check if there is enough room left to pull this argument.
13118 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
13119 .addReg(OffsetReg)
13120 .addImm(MaxOffset + 8 - ArgSizeA8);
13121
13122 // Branch to "overflowMBB" if offset >= max
13123 // Fall through to "offsetMBB" otherwise
13124 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
13125 .addMBB(overflowMBB);
13126 }
13127
13128 // In offsetMBB, emit code to use the reg_save_area.
13129 if (offsetMBB) {
13130 assert(OffsetReg != 0);
13131
13132 // Read the reg_save_area address.
13133 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
13134 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
13135 .addOperand(Base)
13136 .addOperand(Scale)
13137 .addOperand(Index)
13138 .addDisp(Disp, 16)
13139 .addOperand(Segment)
13140 .setMemRefs(MMOBegin, MMOEnd);
13141
13142 // Zero-extend the offset
13143 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
13144 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
13145 .addImm(0)
13146 .addReg(OffsetReg)
13147 .addImm(X86::sub_32bit);
13148
13149 // Add the offset to the reg_save_area to get the final address.
13150 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
13151 .addReg(OffsetReg64)
13152 .addReg(RegSaveReg);
13153
13154 // Compute the offset for the next argument
13155 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
13156 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
13157 .addReg(OffsetReg)
13158 .addImm(UseFPOffset ? 16 : 8);
13159
13160 // Store it back into the va_list.
13161 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
13162 .addOperand(Base)
13163 .addOperand(Scale)
13164 .addOperand(Index)
13165 .addDisp(Disp, UseFPOffset ? 4 : 0)
13166 .addOperand(Segment)
13167 .addReg(NextOffsetReg)
13168 .setMemRefs(MMOBegin, MMOEnd);
13169
13170 // Jump to endMBB
13171 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
13172 .addMBB(endMBB);
13173 }
13174
13175 //
13176 // Emit code to use overflow area
13177 //
13178
13179 // Load the overflow_area address into a register.
13180 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
13181 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
13182 .addOperand(Base)
13183 .addOperand(Scale)
13184 .addOperand(Index)
13185 .addDisp(Disp, 8)
13186 .addOperand(Segment)
13187 .setMemRefs(MMOBegin, MMOEnd);
13188
13189 // If we need to align it, do so. Otherwise, just copy the address
13190 // to OverflowDestReg.
13191 if (NeedsAlign) {
13192 // Align the overflow address
13193 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
13194 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
13195
13196 // aligned_addr = (addr + (align-1)) & ~(align-1)
13197 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
13198 .addReg(OverflowAddrReg)
13199 .addImm(Align-1);
13200
13201 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
13202 .addReg(TmpReg)
13203 .addImm(~(uint64_t)(Align-1));
13204 } else {
13205 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
13206 .addReg(OverflowAddrReg);
13207 }
13208
13209 // Compute the next overflow address after this argument.
13210 // (the overflow address should be kept 8-byte aligned)
13211 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
13212 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
13213 .addReg(OverflowDestReg)
13214 .addImm(ArgSizeA8);
13215
13216 // Store the new overflow address.
13217 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
13218 .addOperand(Base)
13219 .addOperand(Scale)
13220 .addOperand(Index)
13221 .addDisp(Disp, 8)
13222 .addOperand(Segment)
13223 .addReg(NextAddrReg)
13224 .setMemRefs(MMOBegin, MMOEnd);
13225
13226 // If we branched, emit the PHI to the front of endMBB.
13227 if (offsetMBB) {
13228 BuildMI(*endMBB, endMBB->begin(), DL,
13229 TII->get(X86::PHI), DestReg)
13230 .addReg(OffsetDestReg).addMBB(offsetMBB)
13231 .addReg(OverflowDestReg).addMBB(overflowMBB);
13232 }
13233
13234 // Erase the pseudo instruction
13235 MI->eraseFromParent();
13236
13237 return endMBB;
13238}
13239
13240MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000013241X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
13242 MachineInstr *MI,
13243 MachineBasicBlock *MBB) const {
13244 // Emit code to save XMM registers to the stack. The ABI says that the
13245 // number of registers to save is given in %al, so it's theoretically
13246 // possible to do an indirect jump trick to avoid saving all of them,
13247 // however this code takes a simpler approach and just executes all
13248 // of the stores if %al is non-zero. It's less code, and it's probably
13249 // easier on the hardware branch predictor, and stores aren't all that
13250 // expensive anyway.
13251
13252 // Create the new basic blocks. One block contains all the XMM stores,
13253 // and one block is the final destination regardless of whether any
13254 // stores were performed.
13255 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
13256 MachineFunction *F = MBB->getParent();
13257 MachineFunction::iterator MBBIter = MBB;
13258 ++MBBIter;
13259 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
13260 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
13261 F->insert(MBBIter, XMMSaveMBB);
13262 F->insert(MBBIter, EndMBB);
13263
Dan Gohman14152b42010-07-06 20:24:04 +000013264 // Transfer the remainder of MBB and its successor edges to EndMBB.
13265 EndMBB->splice(EndMBB->begin(), MBB,
13266 llvm::next(MachineBasicBlock::iterator(MI)),
13267 MBB->end());
13268 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
13269
Dan Gohmand6708ea2009-08-15 01:38:56 +000013270 // The original block will now fall through to the XMM save block.
13271 MBB->addSuccessor(XMMSaveMBB);
13272 // The XMMSaveMBB will fall through to the end block.
13273 XMMSaveMBB->addSuccessor(EndMBB);
13274
13275 // Now add the instructions.
13276 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13277 DebugLoc DL = MI->getDebugLoc();
13278
13279 unsigned CountReg = MI->getOperand(0).getReg();
13280 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
13281 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
13282
13283 if (!Subtarget->isTargetWin64()) {
13284 // If %al is 0, branch around the XMM save block.
13285 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000013286 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000013287 MBB->addSuccessor(EndMBB);
13288 }
13289
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000013290 unsigned MOVOpc = Subtarget->hasFp256() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000013291 // In the XMM save block, save all the XMM argument registers.
13292 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
13293 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000013294 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000013295 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000013296 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000013297 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000013298 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000013299 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000013300 .addFrameIndex(RegSaveFrameIndex)
13301 .addImm(/*Scale=*/1)
13302 .addReg(/*IndexReg=*/0)
13303 .addImm(/*Disp=*/Offset)
13304 .addReg(/*Segment=*/0)
13305 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000013306 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000013307 }
13308
Dan Gohman14152b42010-07-06 20:24:04 +000013309 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000013310
13311 return EndMBB;
13312}
Mon P Wang63307c32008-05-05 19:05:59 +000013313
Lang Hames6e3f7e42012-02-03 01:13:49 +000013314// The EFLAGS operand of SelectItr might be missing a kill marker
13315// because there were multiple uses of EFLAGS, and ISel didn't know
13316// which to mark. Figure out whether SelectItr should have had a
13317// kill marker, and set it if it should. Returns the correct kill
13318// marker value.
13319static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
13320 MachineBasicBlock* BB,
13321 const TargetRegisterInfo* TRI) {
13322 // Scan forward through BB for a use/def of EFLAGS.
13323 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
13324 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000013325 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000013326 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000013327 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000013328 if (mi.definesRegister(X86::EFLAGS))
13329 break; // Should have kill-flag - update below.
13330 }
13331
13332 // If we hit the end of the block, check whether EFLAGS is live into a
13333 // successor.
13334 if (miI == BB->end()) {
13335 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
13336 sEnd = BB->succ_end();
13337 sItr != sEnd; ++sItr) {
13338 MachineBasicBlock* succ = *sItr;
13339 if (succ->isLiveIn(X86::EFLAGS))
13340 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000013341 }
13342 }
13343
Lang Hames6e3f7e42012-02-03 01:13:49 +000013344 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
13345 // out. SelectMI should have a kill flag on EFLAGS.
13346 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000013347 return true;
13348}
13349
Evan Cheng60c07e12006-07-05 22:17:51 +000013350MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000013351X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000013352 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000013353 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13354 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000013355
Chris Lattner52600972009-09-02 05:57:00 +000013356 // To "insert" a SELECT_CC instruction, we actually have to insert the
13357 // diamond control-flow pattern. The incoming instruction knows the
13358 // destination vreg to set, the condition code register to branch on, the
13359 // true/false values to select between, and a branch opcode to use.
13360 const BasicBlock *LLVM_BB = BB->getBasicBlock();
13361 MachineFunction::iterator It = BB;
13362 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000013363
Chris Lattner52600972009-09-02 05:57:00 +000013364 // thisMBB:
13365 // ...
13366 // TrueVal = ...
13367 // cmpTY ccX, r1, r2
13368 // bCC copy1MBB
13369 // fallthrough --> copy0MBB
13370 MachineBasicBlock *thisMBB = BB;
13371 MachineFunction *F = BB->getParent();
13372 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
13373 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000013374 F->insert(It, copy0MBB);
13375 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000013376
Bill Wendling730c07e2010-06-25 20:48:10 +000013377 // If the EFLAGS register isn't dead in the terminator, then claim that it's
13378 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000013379 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
13380 if (!MI->killsRegister(X86::EFLAGS) &&
13381 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
13382 copy0MBB->addLiveIn(X86::EFLAGS);
13383 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000013384 }
13385
Dan Gohman14152b42010-07-06 20:24:04 +000013386 // Transfer the remainder of BB and its successor edges to sinkMBB.
13387 sinkMBB->splice(sinkMBB->begin(), BB,
13388 llvm::next(MachineBasicBlock::iterator(MI)),
13389 BB->end());
13390 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
13391
13392 // Add the true and fallthrough blocks as its successors.
13393 BB->addSuccessor(copy0MBB);
13394 BB->addSuccessor(sinkMBB);
13395
13396 // Create the conditional branch instruction.
13397 unsigned Opc =
13398 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
13399 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
13400
Chris Lattner52600972009-09-02 05:57:00 +000013401 // copy0MBB:
13402 // %FalseValue = ...
13403 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000013404 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000013405
Chris Lattner52600972009-09-02 05:57:00 +000013406 // sinkMBB:
13407 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
13408 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000013409 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
13410 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000013411 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
13412 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
13413
Dan Gohman14152b42010-07-06 20:24:04 +000013414 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000013415 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000013416}
13417
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000013418MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013419X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
13420 bool Is64Bit) const {
13421 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13422 DebugLoc DL = MI->getDebugLoc();
13423 MachineFunction *MF = BB->getParent();
13424 const BasicBlock *LLVM_BB = BB->getBasicBlock();
13425
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013426 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013427
13428 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
13429 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
13430
13431 // BB:
13432 // ... [Till the alloca]
13433 // If stacklet is not large enough, jump to mallocMBB
13434 //
13435 // bumpMBB:
13436 // Allocate by subtracting from RSP
13437 // Jump to continueMBB
13438 //
13439 // mallocMBB:
13440 // Allocate by call to runtime
13441 //
13442 // continueMBB:
13443 // ...
13444 // [rest of original BB]
13445 //
13446
13447 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
13448 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
13449 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
13450
13451 MachineRegisterInfo &MRI = MF->getRegInfo();
13452 const TargetRegisterClass *AddrRegClass =
13453 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
13454
13455 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
13456 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
13457 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000013458 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013459 sizeVReg = MI->getOperand(1).getReg(),
13460 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
13461
13462 MachineFunction::iterator MBBIter = BB;
13463 ++MBBIter;
13464
13465 MF->insert(MBBIter, bumpMBB);
13466 MF->insert(MBBIter, mallocMBB);
13467 MF->insert(MBBIter, continueMBB);
13468
13469 continueMBB->splice(continueMBB->begin(), BB, llvm::next
13470 (MachineBasicBlock::iterator(MI)), BB->end());
13471 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
13472
13473 // Add code to the main basic block to check if the stack limit has been hit,
13474 // and if so, jump to mallocMBB otherwise to bumpMBB.
13475 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000013476 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013477 .addReg(tmpSPVReg).addReg(sizeVReg);
13478 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000013479 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000013480 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013481 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
13482
13483 // bumpMBB simply decreases the stack pointer, since we know the current
13484 // stacklet has enough space.
13485 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000013486 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013487 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000013488 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013489 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
13490
13491 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013492 const uint32_t *RegMask =
13493 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013494 if (Is64Bit) {
13495 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
13496 .addReg(sizeVReg);
13497 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000013498 .addExternalSymbol("__morestack_allocate_stack_space")
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013499 .addRegMask(RegMask)
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000013500 .addReg(X86::RDI, RegState::Implicit)
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013501 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013502 } else {
13503 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
13504 .addImm(12);
13505 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
13506 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013507 .addExternalSymbol("__morestack_allocate_stack_space")
13508 .addRegMask(RegMask)
13509 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013510 }
13511
13512 if (!Is64Bit)
13513 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
13514 .addImm(16);
13515
13516 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
13517 .addReg(Is64Bit ? X86::RAX : X86::EAX);
13518 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
13519
13520 // Set up the CFG correctly.
13521 BB->addSuccessor(bumpMBB);
13522 BB->addSuccessor(mallocMBB);
13523 mallocMBB->addSuccessor(continueMBB);
13524 bumpMBB->addSuccessor(continueMBB);
13525
13526 // Take care of the PHI nodes.
13527 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
13528 MI->getOperand(0).getReg())
13529 .addReg(mallocPtrVReg).addMBB(mallocMBB)
13530 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
13531
13532 // Delete the original pseudo instruction.
13533 MI->eraseFromParent();
13534
13535 // And we're done.
13536 return continueMBB;
13537}
13538
13539MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000013540X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000013541 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000013542 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13543 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000013544
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000013545 assert(!Subtarget->isTargetEnvMacho());
13546
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000013547 // The lowering is pretty easy: we're just emitting the call to _alloca. The
13548 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000013549
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000013550 if (Subtarget->isTargetWin64()) {
13551 if (Subtarget->isTargetCygMing()) {
13552 // ___chkstk(Mingw64):
13553 // Clobbers R10, R11, RAX and EFLAGS.
13554 // Updates RSP.
13555 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
13556 .addExternalSymbol("___chkstk")
13557 .addReg(X86::RAX, RegState::Implicit)
13558 .addReg(X86::RSP, RegState::Implicit)
13559 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
13560 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
13561 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
13562 } else {
13563 // __chkstk(MSVCRT): does not update stack pointer.
13564 // Clobbers R10, R11 and EFLAGS.
13565 // FIXME: RAX(allocated size) might be reused and not killed.
13566 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
13567 .addExternalSymbol("__chkstk")
13568 .addReg(X86::RAX, RegState::Implicit)
13569 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
13570 // RAX has the offset to subtracted from RSP.
13571 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
13572 .addReg(X86::RSP)
13573 .addReg(X86::RAX);
13574 }
13575 } else {
13576 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000013577 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
13578
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000013579 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
13580 .addExternalSymbol(StackProbeSymbol)
13581 .addReg(X86::EAX, RegState::Implicit)
13582 .addReg(X86::ESP, RegState::Implicit)
13583 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
13584 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
13585 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
13586 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000013587
Dan Gohman14152b42010-07-06 20:24:04 +000013588 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000013589 return BB;
13590}
Chris Lattner52600972009-09-02 05:57:00 +000013591
13592MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000013593X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
13594 MachineBasicBlock *BB) const {
13595 // This is pretty easy. We're taking the value that we received from
13596 // our load from the relocation, sticking it in either RDI (x86-64)
13597 // or EAX and doing an indirect call. The return value will then
13598 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000013599 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000013600 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000013601 DebugLoc DL = MI->getDebugLoc();
13602 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000013603
13604 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000013605 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000013606
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013607 // Get a register mask for the lowered call.
13608 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
13609 // proper register mask.
13610 const uint32_t *RegMask =
13611 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000013612 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000013613 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
13614 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000013615 .addReg(X86::RIP)
13616 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000013617 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000013618 MI->getOperand(3).getTargetFlags())
13619 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000013620 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000013621 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013622 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000013623 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000013624 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
13625 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000013626 .addReg(0)
13627 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000013628 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000013629 MI->getOperand(3).getTargetFlags())
13630 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000013631 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000013632 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013633 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000013634 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000013635 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
13636 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000013637 .addReg(TII->getGlobalBaseReg(F))
13638 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000013639 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000013640 MI->getOperand(3).getTargetFlags())
13641 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000013642 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000013643 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000013644 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000013645 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000013646
Dan Gohman14152b42010-07-06 20:24:04 +000013647 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000013648 return BB;
13649}
13650
13651MachineBasicBlock *
Michael Liao6c0e04c2012-10-15 22:39:43 +000013652X86TargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
13653 MachineBasicBlock *MBB) const {
13654 DebugLoc DL = MI->getDebugLoc();
13655 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13656
13657 MachineFunction *MF = MBB->getParent();
13658 MachineRegisterInfo &MRI = MF->getRegInfo();
13659
13660 const BasicBlock *BB = MBB->getBasicBlock();
13661 MachineFunction::iterator I = MBB;
13662 ++I;
13663
13664 // Memory Reference
13665 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
13666 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
13667
13668 unsigned DstReg;
13669 unsigned MemOpndSlot = 0;
13670
13671 unsigned CurOp = 0;
13672
13673 DstReg = MI->getOperand(CurOp++).getReg();
13674 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
13675 assert(RC->hasType(MVT::i32) && "Invalid destination!");
13676 unsigned mainDstReg = MRI.createVirtualRegister(RC);
13677 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
13678
13679 MemOpndSlot = CurOp;
13680
13681 MVT PVT = getPointerTy();
13682 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
13683 "Invalid Pointer Size!");
13684
13685 // For v = setjmp(buf), we generate
13686 //
13687 // thisMBB:
Michael Liao281ae5a2012-10-17 02:22:27 +000013688 // buf[LabelOffset] = restoreMBB
Michael Liao6c0e04c2012-10-15 22:39:43 +000013689 // SjLjSetup restoreMBB
13690 //
13691 // mainMBB:
13692 // v_main = 0
13693 //
13694 // sinkMBB:
13695 // v = phi(main, restore)
13696 //
13697 // restoreMBB:
13698 // v_restore = 1
13699
13700 MachineBasicBlock *thisMBB = MBB;
13701 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
13702 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
13703 MachineBasicBlock *restoreMBB = MF->CreateMachineBasicBlock(BB);
13704 MF->insert(I, mainMBB);
13705 MF->insert(I, sinkMBB);
13706 MF->push_back(restoreMBB);
13707
13708 MachineInstrBuilder MIB;
13709
13710 // Transfer the remainder of BB and its successor edges to sinkMBB.
13711 sinkMBB->splice(sinkMBB->begin(), MBB,
13712 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
13713 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
13714
13715 // thisMBB:
Michael Liao281ae5a2012-10-17 02:22:27 +000013716 unsigned PtrStoreOpc = 0;
13717 unsigned LabelReg = 0;
13718 const int64_t LabelOffset = 1 * PVT.getStoreSize();
13719 Reloc::Model RM = getTargetMachine().getRelocationModel();
13720 bool UseImmLabel = (getTargetMachine().getCodeModel() == CodeModel::Small) &&
13721 (RM == Reloc::Static || RM == Reloc::DynamicNoPIC);
Michael Liao6c0e04c2012-10-15 22:39:43 +000013722
Michael Liao281ae5a2012-10-17 02:22:27 +000013723 // Prepare IP either in reg or imm.
13724 if (!UseImmLabel) {
13725 PtrStoreOpc = (PVT == MVT::i64) ? X86::MOV64mr : X86::MOV32mr;
13726 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
13727 LabelReg = MRI.createVirtualRegister(PtrRC);
13728 if (Subtarget->is64Bit()) {
13729 MIB = BuildMI(*thisMBB, MI, DL, TII->get(X86::LEA64r), LabelReg)
13730 .addReg(X86::RIP)
13731 .addImm(0)
13732 .addReg(0)
13733 .addMBB(restoreMBB)
13734 .addReg(0);
13735 } else {
13736 const X86InstrInfo *XII = static_cast<const X86InstrInfo*>(TII);
13737 MIB = BuildMI(*thisMBB, MI, DL, TII->get(X86::LEA32r), LabelReg)
13738 .addReg(XII->getGlobalBaseReg(MF))
13739 .addImm(0)
13740 .addReg(0)
13741 .addMBB(restoreMBB, Subtarget->ClassifyBlockAddressReference())
13742 .addReg(0);
13743 }
13744 } else
13745 PtrStoreOpc = (PVT == MVT::i64) ? X86::MOV64mi32 : X86::MOV32mi;
Michael Liao6c0e04c2012-10-15 22:39:43 +000013746 // Store IP
Michael Liao281ae5a2012-10-17 02:22:27 +000013747 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PtrStoreOpc));
Michael Liao6c0e04c2012-10-15 22:39:43 +000013748 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
13749 if (i == X86::AddrDisp)
Michael Liao281ae5a2012-10-17 02:22:27 +000013750 MIB.addDisp(MI->getOperand(MemOpndSlot + i), LabelOffset);
Michael Liao6c0e04c2012-10-15 22:39:43 +000013751 else
13752 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
13753 }
Michael Liao281ae5a2012-10-17 02:22:27 +000013754 if (!UseImmLabel)
13755 MIB.addReg(LabelReg);
13756 else
13757 MIB.addMBB(restoreMBB);
Michael Liao6c0e04c2012-10-15 22:39:43 +000013758 MIB.setMemRefs(MMOBegin, MMOEnd);
13759 // Setup
13760 MIB = BuildMI(*thisMBB, MI, DL, TII->get(X86::EH_SjLj_Setup))
13761 .addMBB(restoreMBB);
13762 MIB.addRegMask(RegInfo->getNoPreservedMask());
13763 thisMBB->addSuccessor(mainMBB);
13764 thisMBB->addSuccessor(restoreMBB);
13765
13766 // mainMBB:
13767 // EAX = 0
13768 BuildMI(mainMBB, DL, TII->get(X86::MOV32r0), mainDstReg);
13769 mainMBB->addSuccessor(sinkMBB);
13770
13771 // sinkMBB:
13772 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
13773 TII->get(X86::PHI), DstReg)
13774 .addReg(mainDstReg).addMBB(mainMBB)
13775 .addReg(restoreDstReg).addMBB(restoreMBB);
13776
13777 // restoreMBB:
13778 BuildMI(restoreMBB, DL, TII->get(X86::MOV32ri), restoreDstReg).addImm(1);
13779 BuildMI(restoreMBB, DL, TII->get(X86::JMP_4)).addMBB(sinkMBB);
13780 restoreMBB->addSuccessor(sinkMBB);
13781
13782 MI->eraseFromParent();
13783 return sinkMBB;
13784}
13785
13786MachineBasicBlock *
13787X86TargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
13788 MachineBasicBlock *MBB) const {
13789 DebugLoc DL = MI->getDebugLoc();
13790 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13791
13792 MachineFunction *MF = MBB->getParent();
13793 MachineRegisterInfo &MRI = MF->getRegInfo();
13794
13795 // Memory Reference
13796 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
13797 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
13798
13799 MVT PVT = getPointerTy();
13800 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
13801 "Invalid Pointer Size!");
13802
13803 const TargetRegisterClass *RC =
13804 (PVT == MVT::i64) ? &X86::GR64RegClass : &X86::GR32RegClass;
13805 unsigned Tmp = MRI.createVirtualRegister(RC);
13806 // Since FP is only updated here but NOT referenced, it's treated as GPR.
13807 unsigned FP = (PVT == MVT::i64) ? X86::RBP : X86::EBP;
13808 unsigned SP = RegInfo->getStackRegister();
13809
13810 MachineInstrBuilder MIB;
13811
Michael Liao281ae5a2012-10-17 02:22:27 +000013812 const int64_t LabelOffset = 1 * PVT.getStoreSize();
13813 const int64_t SPOffset = 2 * PVT.getStoreSize();
Michael Liao6c0e04c2012-10-15 22:39:43 +000013814
13815 unsigned PtrLoadOpc = (PVT == MVT::i64) ? X86::MOV64rm : X86::MOV32rm;
13816 unsigned IJmpOpc = (PVT == MVT::i64) ? X86::JMP64r : X86::JMP32r;
13817
13818 // Reload FP
13819 MIB = BuildMI(*MBB, MI, DL, TII->get(PtrLoadOpc), FP);
13820 for (unsigned i = 0; i < X86::AddrNumOperands; ++i)
13821 MIB.addOperand(MI->getOperand(i));
13822 MIB.setMemRefs(MMOBegin, MMOEnd);
13823 // Reload IP
13824 MIB = BuildMI(*MBB, MI, DL, TII->get(PtrLoadOpc), Tmp);
13825 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
13826 if (i == X86::AddrDisp)
Michael Liao281ae5a2012-10-17 02:22:27 +000013827 MIB.addDisp(MI->getOperand(i), LabelOffset);
Michael Liao6c0e04c2012-10-15 22:39:43 +000013828 else
13829 MIB.addOperand(MI->getOperand(i));
13830 }
13831 MIB.setMemRefs(MMOBegin, MMOEnd);
13832 // Reload SP
13833 MIB = BuildMI(*MBB, MI, DL, TII->get(PtrLoadOpc), SP);
13834 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
13835 if (i == X86::AddrDisp)
Michael Liao281ae5a2012-10-17 02:22:27 +000013836 MIB.addDisp(MI->getOperand(i), SPOffset);
Michael Liao6c0e04c2012-10-15 22:39:43 +000013837 else
13838 MIB.addOperand(MI->getOperand(i));
13839 }
13840 MIB.setMemRefs(MMOBegin, MMOEnd);
13841 // Jump
13842 BuildMI(*MBB, MI, DL, TII->get(IJmpOpc)).addReg(Tmp);
13843
13844 MI->eraseFromParent();
13845 return MBB;
13846}
13847
13848MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000013849X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000013850 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000013851 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000013852 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000013853 case X86::TAILJMPd64:
13854 case X86::TAILJMPr64:
13855 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000013856 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000013857 case X86::TCRETURNdi64:
13858 case X86::TCRETURNri64:
13859 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000013860 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000013861 case X86::WIN_ALLOCA:
13862 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000013863 case X86::SEG_ALLOCA_32:
13864 return EmitLoweredSegAlloca(MI, BB, false);
13865 case X86::SEG_ALLOCA_64:
13866 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000013867 case X86::TLSCall_32:
13868 case X86::TLSCall_64:
13869 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000013870 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000013871 case X86::CMOV_FR32:
13872 case X86::CMOV_FR64:
13873 case X86::CMOV_V4F32:
13874 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000013875 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000013876 case X86::CMOV_V8F32:
13877 case X86::CMOV_V4F64:
13878 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000013879 case X86::CMOV_GR16:
13880 case X86::CMOV_GR32:
13881 case X86::CMOV_RFP32:
13882 case X86::CMOV_RFP64:
13883 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000013884 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000013885
Dale Johannesen849f2142007-07-03 00:53:03 +000013886 case X86::FP32_TO_INT16_IN_MEM:
13887 case X86::FP32_TO_INT32_IN_MEM:
13888 case X86::FP32_TO_INT64_IN_MEM:
13889 case X86::FP64_TO_INT16_IN_MEM:
13890 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000013891 case X86::FP64_TO_INT64_IN_MEM:
13892 case X86::FP80_TO_INT16_IN_MEM:
13893 case X86::FP80_TO_INT32_IN_MEM:
13894 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000013895 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13896 DebugLoc DL = MI->getDebugLoc();
13897
Evan Cheng60c07e12006-07-05 22:17:51 +000013898 // Change the floating point control register to use "round towards zero"
13899 // mode when truncating to an integer value.
13900 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000013901 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000013902 addFrameReference(BuildMI(*BB, MI, DL,
13903 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000013904
13905 // Load the old value of the high byte of the control word...
13906 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000013907 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000013908 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000013909 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000013910
13911 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000013912 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000013913 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000013914
13915 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000013916 addFrameReference(BuildMI(*BB, MI, DL,
13917 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000013918
13919 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000013920 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000013921 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000013922
13923 // Get the X86 opcode to use.
13924 unsigned Opc;
13925 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000013926 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000013927 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
13928 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
13929 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
13930 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
13931 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
13932 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000013933 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
13934 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
13935 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000013936 }
13937
13938 X86AddressMode AM;
13939 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000013940 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000013941 AM.BaseType = X86AddressMode::RegBase;
13942 AM.Base.Reg = Op.getReg();
13943 } else {
13944 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000013945 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000013946 }
13947 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000013948 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000013949 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000013950 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000013951 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000013952 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000013953 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000013954 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000013955 AM.GV = Op.getGlobal();
13956 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000013957 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000013958 }
Dan Gohman14152b42010-07-06 20:24:04 +000013959 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000013960 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000013961
13962 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000013963 addFrameReference(BuildMI(*BB, MI, DL,
13964 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000013965
Dan Gohman14152b42010-07-06 20:24:04 +000013966 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000013967 return BB;
13968 }
Eric Christopherb120ab42009-08-18 22:50:32 +000013969 // String/text processing lowering.
13970 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000013971 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000013972 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000013973 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000013974 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000013975 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000013976 case X86::PCMPESTRM128MEM:
Craig Topper8aae8dd2012-11-10 08:57:41 +000013977 case X86::VPCMPESTRM128MEM:
13978 assert(Subtarget->hasSSE42() &&
13979 "Target must have SSE4.2 or AVX features enabled");
13980 return EmitPCMPSTRM(MI, BB, getTargetMachine().getInstrInfo());
Craig Topper9c7ae012012-11-10 01:23:36 +000013981
13982 // String/text processing lowering.
13983 case X86::PCMPISTRIREG:
13984 case X86::VPCMPISTRIREG:
13985 case X86::PCMPISTRIMEM:
13986 case X86::VPCMPISTRIMEM:
13987 case X86::PCMPESTRIREG:
13988 case X86::VPCMPESTRIREG:
13989 case X86::PCMPESTRIMEM:
Craig Topper8aae8dd2012-11-10 08:57:41 +000013990 case X86::VPCMPESTRIMEM:
13991 assert(Subtarget->hasSSE42() &&
13992 "Target must have SSE4.2 or AVX features enabled");
13993 return EmitPCMPSTRI(MI, BB, getTargetMachine().getInstrInfo());
Eric Christopherb120ab42009-08-18 22:50:32 +000013994
Craig Topper8aae8dd2012-11-10 08:57:41 +000013995 // Thread synchronization.
Eric Christopher228232b2010-11-30 07:20:12 +000013996 case X86::MONITOR:
Craig Topper2da36912012-11-11 22:45:02 +000013997 return EmitMonitor(MI, BB, getTargetMachine().getInstrInfo(), Subtarget);
Eric Christopher228232b2010-11-30 07:20:12 +000013998
Michael Liaobe02a902012-11-08 07:28:54 +000013999 // xbegin
14000 case X86::XBEGIN:
Craig Topper2da36912012-11-11 22:45:02 +000014001 return EmitXBegin(MI, BB, getTargetMachine().getInstrInfo());
Michael Liaobe02a902012-11-08 07:28:54 +000014002
Craig Topper8aae8dd2012-11-10 08:57:41 +000014003 // Atomic Lowering.
Dale Johannesen140be2d2008-08-19 18:47:28 +000014004 case X86::ATOMAND8:
Michael Liaob118a072012-09-20 03:06:15 +000014005 case X86::ATOMAND16:
14006 case X86::ATOMAND32:
Dale Johannesena99e3842008-08-20 00:48:50 +000014007 case X86::ATOMAND64:
Michael Liaob118a072012-09-20 03:06:15 +000014008 // Fall through
14009 case X86::ATOMOR8:
14010 case X86::ATOMOR16:
14011 case X86::ATOMOR32:
Dale Johannesena99e3842008-08-20 00:48:50 +000014012 case X86::ATOMOR64:
Michael Liaob118a072012-09-20 03:06:15 +000014013 // Fall through
14014 case X86::ATOMXOR16:
14015 case X86::ATOMXOR8:
14016 case X86::ATOMXOR32:
Dale Johannesena99e3842008-08-20 00:48:50 +000014017 case X86::ATOMXOR64:
Michael Liaob118a072012-09-20 03:06:15 +000014018 // Fall through
14019 case X86::ATOMNAND8:
14020 case X86::ATOMNAND16:
14021 case X86::ATOMNAND32:
14022 case X86::ATOMNAND64:
14023 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000014024 case X86::ATOMMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000014025 case X86::ATOMMAX16:
14026 case X86::ATOMMAX32:
14027 case X86::ATOMMAX64:
14028 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000014029 case X86::ATOMMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000014030 case X86::ATOMMIN16:
14031 case X86::ATOMMIN32:
14032 case X86::ATOMMIN64:
14033 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000014034 case X86::ATOMUMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000014035 case X86::ATOMUMAX16:
14036 case X86::ATOMUMAX32:
14037 case X86::ATOMUMAX64:
14038 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000014039 case X86::ATOMUMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000014040 case X86::ATOMUMIN16:
14041 case X86::ATOMUMIN32:
14042 case X86::ATOMUMIN64:
14043 return EmitAtomicLoadArith(MI, BB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014044
14045 // This group does 64-bit operations on a 32-bit host.
14046 case X86::ATOMAND6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014047 case X86::ATOMOR6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014048 case X86::ATOMXOR6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014049 case X86::ATOMNAND6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014050 case X86::ATOMADD6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014051 case X86::ATOMSUB6432:
Michael Liaoe5e8f762012-09-25 18:08:13 +000014052 case X86::ATOMMAX6432:
14053 case X86::ATOMMIN6432:
14054 case X86::ATOMUMAX6432:
14055 case X86::ATOMUMIN6432:
Michael Liaob118a072012-09-20 03:06:15 +000014056 case X86::ATOMSWAP6432:
14057 return EmitAtomicLoadArith6432(MI, BB);
Craig Topperacaaa6f2012-08-18 06:39:34 +000014058
Dan Gohmand6708ea2009-08-15 01:38:56 +000014059 case X86::VASTART_SAVE_XMM_REGS:
14060 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000014061
14062 case X86::VAARG_64:
14063 return EmitVAARG64WithCustomInserter(MI, BB);
Michael Liao6c0e04c2012-10-15 22:39:43 +000014064
14065 case X86::EH_SjLj_SetJmp32:
14066 case X86::EH_SjLj_SetJmp64:
14067 return emitEHSjLjSetJmp(MI, BB);
14068
14069 case X86::EH_SjLj_LongJmp32:
14070 case X86::EH_SjLj_LongJmp64:
14071 return emitEHSjLjLongJmp(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000014072 }
14073}
14074
14075//===----------------------------------------------------------------------===//
14076// X86 Optimization Hooks
14077//===----------------------------------------------------------------------===//
14078
Dan Gohman475871a2008-07-27 21:46:04 +000014079void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000014080 APInt &KnownZero,
14081 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000014082 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000014083 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000014084 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000014085 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000014086 assert((Opc >= ISD::BUILTIN_OP_END ||
14087 Opc == ISD::INTRINSIC_WO_CHAIN ||
14088 Opc == ISD::INTRINSIC_W_CHAIN ||
14089 Opc == ISD::INTRINSIC_VOID) &&
14090 "Should use MaskedValueIsZero if you don't know whether Op"
14091 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000014092
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000014093 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000014094 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000014095 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000014096 case X86ISD::ADD:
14097 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000014098 case X86ISD::ADC:
14099 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000014100 case X86ISD::SMUL:
14101 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000014102 case X86ISD::INC:
14103 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000014104 case X86ISD::OR:
14105 case X86ISD::XOR:
14106 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000014107 // These nodes' second result is a boolean.
14108 if (Op.getResNo() == 0)
14109 break;
14110 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014111 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000014112 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000014113 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000014114 case ISD::INTRINSIC_WO_CHAIN: {
14115 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
14116 unsigned NumLoBits = 0;
14117 switch (IntId) {
14118 default: break;
14119 case Intrinsic::x86_sse_movmsk_ps:
14120 case Intrinsic::x86_avx_movmsk_ps_256:
14121 case Intrinsic::x86_sse2_movmsk_pd:
14122 case Intrinsic::x86_avx_movmsk_pd_256:
14123 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000014124 case Intrinsic::x86_sse2_pmovmskb_128:
14125 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000014126 // High bits of movmskp{s|d}, pmovmskb are known zero.
14127 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000014128 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000014129 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
14130 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
14131 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
14132 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
14133 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
14134 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000014135 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000014136 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000014137 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000014138 break;
14139 }
14140 }
14141 break;
14142 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000014143 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000014144}
Chris Lattner259e97c2006-01-31 19:43:35 +000014145
Owen Andersonbc146b02010-09-21 20:42:50 +000014146unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
14147 unsigned Depth) const {
14148 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
14149 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
14150 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000014151
Owen Andersonbc146b02010-09-21 20:42:50 +000014152 // Fallback case.
14153 return 1;
14154}
14155
Evan Cheng206ee9d2006-07-07 08:33:52 +000014156/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000014157/// node is a GlobalAddress + offset.
14158bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000014159 const GlobalValue* &GA,
14160 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000014161 if (N->getOpcode() == X86ISD::Wrapper) {
14162 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014163 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000014164 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014165 return true;
14166 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000014167 }
Evan Chengad4196b2008-05-12 19:56:52 +000014168 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014169}
14170
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014171/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
14172/// same as extracting the high 128-bit part of 256-bit vector and then
14173/// inserting the result into the low part of a new 256-bit vector
14174static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
14175 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000014176 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014177
14178 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000014179 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014180 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
14181 SVOp->getMaskElt(j) >= 0)
14182 return false;
14183
14184 return true;
14185}
14186
14187/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
14188/// same as extracting the low 128-bit part of 256-bit vector and then
14189/// inserting the result into the high part of a new 256-bit vector
14190static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
14191 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000014192 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014193
14194 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000014195 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014196 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
14197 SVOp->getMaskElt(j) >= 0)
14198 return false;
14199
14200 return true;
14201}
14202
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014203/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
14204static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000014205 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014206 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014207 DebugLoc dl = N->getDebugLoc();
14208 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
14209 SDValue V1 = SVOp->getOperand(0);
14210 SDValue V2 = SVOp->getOperand(1);
14211 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000014212 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014213
14214 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
14215 V2.getOpcode() == ISD::CONCAT_VECTORS) {
14216 //
14217 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000014218 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014219 // V UNDEF BUILD_VECTOR UNDEF
14220 // \ / \ /
14221 // CONCAT_VECTOR CONCAT_VECTOR
14222 // \ /
14223 // \ /
14224 // RESULT: V + zero extended
14225 //
14226 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
14227 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
14228 V1.getOperand(1).getOpcode() != ISD::UNDEF)
14229 return SDValue();
14230
14231 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
14232 return SDValue();
14233
14234 // To match the shuffle mask, the first half of the mask should
14235 // be exactly the first vector, and all the rest a splat with the
14236 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000014237 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014238 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
14239 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
14240 return SDValue();
14241
Chad Rosier3d1161e2012-01-03 21:05:52 +000014242 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
14243 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
Chad Rosier42726832012-05-07 18:47:44 +000014244 if (Ld->hasNUsesOfValue(1, 0)) {
14245 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
14246 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
14247 SDValue ResNode =
14248 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
14249 Ld->getMemoryVT(),
14250 Ld->getPointerInfo(),
14251 Ld->getAlignment(),
14252 false/*isVolatile*/, true/*ReadMem*/,
14253 false/*WriteMem*/);
Manman Ren2adc5032012-11-13 19:13:05 +000014254
14255 // Make sure the newly-created LOAD is in the same position as Ld in
14256 // terms of dependency. We create a TokenFactor for Ld and ResNode,
14257 // and update uses of Ld's output chain to use the TokenFactor.
14258 if (Ld->hasAnyUseOfValue(1)) {
14259 SDValue NewChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
14260 SDValue(Ld, 1), SDValue(ResNode.getNode(), 1));
14261 DAG.ReplaceAllUsesOfValueWith(SDValue(Ld, 1), NewChain);
14262 DAG.UpdateNodeOperands(NewChain.getNode(), SDValue(Ld, 1),
14263 SDValue(ResNode.getNode(), 1));
14264 }
14265
Chad Rosier42726832012-05-07 18:47:44 +000014266 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
14267 }
Chad Rosiera20e1e72012-08-01 18:39:17 +000014268 }
Chad Rosier3d1161e2012-01-03 21:05:52 +000014269
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014270 // Emit a zeroed vector and insert the desired subvector on its
14271 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014272 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000014273 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014274 return DCI.CombineTo(N, InsV);
14275 }
14276
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014277 //===--------------------------------------------------------------------===//
14278 // Combine some shuffles into subvector extracts and inserts:
14279 //
14280
14281 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
14282 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000014283 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
14284 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014285 return DCI.CombineTo(N, InsV);
14286 }
14287
14288 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
14289 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000014290 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
14291 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000014292 return DCI.CombineTo(N, InsV);
14293 }
14294
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014295 return SDValue();
14296}
14297
14298/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000014299static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014300 TargetLowering::DAGCombinerInfo &DCI,
14301 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000014302 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000014303 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000014304
Mon P Wanga0fd0d52010-12-19 23:55:53 +000014305 // Don't create instructions with illegal types after legalize types has run.
14306 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14307 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
14308 return SDValue();
14309
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014310 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000014311 if (Subtarget->hasFp256() && VT.is256BitVector() &&
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014312 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014313 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014314
14315 // Only handle 128 wide vector from here on.
Craig Topper7a9a28b2012-08-12 02:23:29 +000014316 if (!VT.is128BitVector())
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000014317 return SDValue();
14318
14319 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
14320 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
14321 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000014322 SmallVector<SDValue, 16> Elts;
14323 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014324 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000014325
Nate Begemanfdea31a2010-03-24 20:49:50 +000014326 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000014327}
Evan Chengd880b972008-05-09 21:53:03 +000014328
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014329
Craig Topper55b24052012-09-11 06:15:32 +000014330/// PerformTruncateCombine - Converts truncate operation to
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014331/// a sequence of vector shuffle operations.
14332/// It is possible when we truncate 256-bit vector to 128-bit vector
Craig Topper55b24052012-09-11 06:15:32 +000014333static SDValue PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
14334 TargetLowering::DAGCombinerInfo &DCI,
14335 const X86Subtarget *Subtarget) {
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014336 if (!DCI.isBeforeLegalizeOps())
14337 return SDValue();
14338
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000014339 if (!Subtarget->hasFp256())
Craig Topper3ef43cf2012-04-24 06:36:35 +000014340 return SDValue();
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014341
14342 EVT VT = N->getValueType(0);
14343 SDValue Op = N->getOperand(0);
14344 EVT OpVT = Op.getValueType();
14345 DebugLoc dl = N->getDebugLoc();
14346
14347 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
14348
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000014349 if (Subtarget->hasInt256()) {
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014350 // AVX2: v4i64 -> v4i32
14351
14352 // VPERMD
14353 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
14354
14355 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v8i32, Op);
14356 Op = DAG.getVectorShuffle(MVT::v8i32, dl, Op, DAG.getUNDEF(MVT::v8i32),
14357 ShufMask);
14358
Craig Topperd63fa652012-04-22 18:51:37 +000014359 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, Op,
14360 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014361 }
14362
14363 // AVX: v4i64 -> v4i32
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014364 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000014365 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014366
14367 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000014368 DAG.getIntPtrConstant(2));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014369
14370 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
14371 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
14372
14373 // PSHUFD
Craig Topper9e401f22012-04-21 18:58:38 +000014374 static const int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014375
Craig Toppercacafd42012-08-14 08:18:43 +000014376 SDValue Undef = DAG.getUNDEF(VT);
14377 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, Undef, ShufMask1);
14378 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, Undef, ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014379
14380 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000014381 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014382
Elena Demikhovsky73252572012-02-01 10:33:05 +000014383 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014384 }
Craig Topperd63fa652012-04-22 18:51:37 +000014385
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014386 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
14387
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000014388 if (Subtarget->hasInt256()) {
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014389 // AVX2: v8i32 -> v8i16
14390
14391 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v32i8, Op);
Craig Topperd63fa652012-04-22 18:51:37 +000014392
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014393 // PSHUFB
14394 SmallVector<SDValue,32> pshufbMask;
14395 for (unsigned i = 0; i < 2; ++i) {
14396 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
14397 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
14398 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
14399 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
14400 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
14401 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
14402 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
14403 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
14404 for (unsigned j = 0; j < 8; ++j)
14405 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
14406 }
Craig Topperd63fa652012-04-22 18:51:37 +000014407 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v32i8,
14408 &pshufbMask[0], 32);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014409 Op = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, Op, BV);
14410
14411 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i64, Op);
14412
14413 static const int ShufMask[] = {0, 2, -1, -1};
Craig Topperd63fa652012-04-22 18:51:37 +000014414 Op = DAG.getVectorShuffle(MVT::v4i64, dl, Op, DAG.getUNDEF(MVT::v4i64),
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014415 &ShufMask[0]);
14416
Craig Topperd63fa652012-04-22 18:51:37 +000014417 Op = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
14418 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014419
14420 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
14421 }
14422
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014423 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000014424 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014425
14426 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000014427 DAG.getIntPtrConstant(4));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014428
14429 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
14430 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
14431
14432 // PSHUFB
Craig Topper9e401f22012-04-21 18:58:38 +000014433 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
14434 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014435
Craig Toppercacafd42012-08-14 08:18:43 +000014436 SDValue Undef = DAG.getUNDEF(MVT::v16i8);
14437 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo, Undef, ShufMask1);
14438 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi, Undef, ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014439
14440 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
14441 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
14442
14443 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000014444 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014445
Elena Demikhovsky73252572012-02-01 10:33:05 +000014446 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014447 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014448 }
14449
14450 return SDValue();
14451}
14452
Craig Topper89f4e662012-03-20 07:17:59 +000014453/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
14454/// specific shuffle of a load can be folded into a single element load.
14455/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
14456/// shuffles have been customed lowered so we need to handle those here.
14457static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
14458 TargetLowering::DAGCombinerInfo &DCI) {
14459 if (DCI.isBeforeLegalizeOps())
14460 return SDValue();
14461
14462 SDValue InVec = N->getOperand(0);
14463 SDValue EltNo = N->getOperand(1);
14464
14465 if (!isa<ConstantSDNode>(EltNo))
14466 return SDValue();
14467
14468 EVT VT = InVec.getValueType();
14469
14470 bool HasShuffleIntoBitcast = false;
14471 if (InVec.getOpcode() == ISD::BITCAST) {
14472 // Don't duplicate a load with other uses.
14473 if (!InVec.hasOneUse())
14474 return SDValue();
14475 EVT BCVT = InVec.getOperand(0).getValueType();
14476 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
14477 return SDValue();
14478 InVec = InVec.getOperand(0);
14479 HasShuffleIntoBitcast = true;
14480 }
14481
14482 if (!isTargetShuffle(InVec.getOpcode()))
14483 return SDValue();
14484
14485 // Don't duplicate a load with other uses.
14486 if (!InVec.hasOneUse())
14487 return SDValue();
14488
14489 SmallVector<int, 16> ShuffleMask;
14490 bool UnaryShuffle;
Craig Topperd978c542012-05-06 19:46:21 +000014491 if (!getTargetShuffleMask(InVec.getNode(), VT.getSimpleVT(), ShuffleMask,
14492 UnaryShuffle))
Craig Topper89f4e662012-03-20 07:17:59 +000014493 return SDValue();
14494
14495 // Select the input vector, guarding against out of range extract vector.
14496 unsigned NumElems = VT.getVectorNumElements();
14497 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
14498 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
14499 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
14500 : InVec.getOperand(1);
14501
14502 // If inputs to shuffle are the same for both ops, then allow 2 uses
14503 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
14504
14505 if (LdNode.getOpcode() == ISD::BITCAST) {
14506 // Don't duplicate a load with other uses.
14507 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
14508 return SDValue();
14509
14510 AllowedUses = 1; // only allow 1 load use if we have a bitcast
14511 LdNode = LdNode.getOperand(0);
14512 }
14513
14514 if (!ISD::isNormalLoad(LdNode.getNode()))
14515 return SDValue();
14516
14517 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
14518
14519 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
14520 return SDValue();
14521
14522 if (HasShuffleIntoBitcast) {
14523 // If there's a bitcast before the shuffle, check if the load type and
14524 // alignment is valid.
14525 unsigned Align = LN0->getAlignment();
14526 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Micah Villmow3574eca2012-10-08 16:38:25 +000014527 unsigned NewAlign = TLI.getDataLayout()->
Craig Topper89f4e662012-03-20 07:17:59 +000014528 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
14529
14530 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
14531 return SDValue();
14532 }
14533
14534 // All checks match so transform back to vector_shuffle so that DAG combiner
14535 // can finish the job
14536 DebugLoc dl = N->getDebugLoc();
14537
14538 // Create shuffle node taking into account the case that its a unary shuffle
14539 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
14540 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
14541 InVec.getOperand(0), Shuffle,
14542 &ShuffleMask[0]);
14543 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
14544 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
14545 EltNo);
14546}
14547
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000014548/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
14549/// generation and convert it from being a bunch of shuffles and extracts
14550/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014551static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000014552 TargetLowering::DAGCombinerInfo &DCI) {
14553 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
14554 if (NewOp.getNode())
14555 return NewOp;
14556
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014557 SDValue InputVector = N->getOperand(0);
Manman Ren4c74a952012-10-30 22:15:38 +000014558 // Detect whether we are trying to convert from mmx to i32 and the bitcast
14559 // from mmx to v2i32 has a single usage.
14560 if (InputVector.getNode()->getOpcode() == llvm::ISD::BITCAST &&
14561 InputVector.getNode()->getOperand(0).getValueType() == MVT::x86mmx &&
14562 InputVector.hasOneUse() && N->getValueType(0) == MVT::i32)
14563 return DAG.getNode(X86ISD::MMX_MOVD2W, InputVector.getDebugLoc(),
14564 N->getValueType(0),
14565 InputVector.getNode()->getOperand(0));
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014566
14567 // Only operate on vectors of 4 elements, where the alternative shuffling
14568 // gets to be more expensive.
14569 if (InputVector.getValueType() != MVT::v4i32)
14570 return SDValue();
14571
14572 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
14573 // single use which is a sign-extend or zero-extend, and all elements are
14574 // used.
14575 SmallVector<SDNode *, 4> Uses;
14576 unsigned ExtractedElements = 0;
14577 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
14578 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
14579 if (UI.getUse().getResNo() != InputVector.getResNo())
14580 return SDValue();
14581
14582 SDNode *Extract = *UI;
14583 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
14584 return SDValue();
14585
14586 if (Extract->getValueType(0) != MVT::i32)
14587 return SDValue();
14588 if (!Extract->hasOneUse())
14589 return SDValue();
14590 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
14591 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
14592 return SDValue();
14593 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
14594 return SDValue();
14595
14596 // Record which element was extracted.
14597 ExtractedElements |=
14598 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
14599
14600 Uses.push_back(Extract);
14601 }
14602
14603 // If not all the elements were used, this may not be worthwhile.
14604 if (ExtractedElements != 15)
14605 return SDValue();
14606
14607 // Ok, we've now decided to do the transformation.
14608 DebugLoc dl = InputVector.getDebugLoc();
14609
14610 // Store the value to a temporary stack slot.
14611 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000014612 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
14613 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014614
14615 // Replace each use (extract) with a load of the appropriate element.
14616 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
14617 UE = Uses.end(); UI != UE; ++UI) {
14618 SDNode *Extract = *UI;
14619
Nadav Rotem86694292011-05-17 08:31:57 +000014620 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014621 SDValue Idx = Extract->getOperand(1);
14622 unsigned EltSize =
14623 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
14624 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000014625 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014626 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
14627
Nadav Rotem86694292011-05-17 08:31:57 +000014628 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014629 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014630
14631 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000014632 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000014633 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014634 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014635
14636 // Replace the exact with the load.
14637 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
14638 }
14639
14640 // The replacement was made in place; don't return anything.
14641 return SDValue();
14642}
14643
Duncan Sands6bcd2192011-09-17 16:49:39 +000014644/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
14645/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014646static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000014647 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000014648 const X86Subtarget *Subtarget) {
14649 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000014650 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000014651 // Get the LHS/RHS of the select.
14652 SDValue LHS = N->getOperand(1);
14653 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000014654 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000014655
Dan Gohman670e5392009-09-21 18:03:22 +000014656 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000014657 // instructions match the semantics of the common C idiom x<y?x:y but not
14658 // x<=y?x:y, because of how they handle negative zero (which can be
14659 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000014660 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
14661 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000014662 (Subtarget->hasSSE2() ||
14663 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000014664 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014665
Chris Lattner47b4ce82009-03-11 05:48:52 +000014666 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000014667 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000014668 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
14669 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000014670 switch (CC) {
14671 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000014672 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000014673 // Converting this to a min would handle NaNs incorrectly, and swapping
14674 // the operands would cause it to handle comparisons between positive
14675 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000014676 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014677 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000014678 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
14679 break;
14680 std::swap(LHS, RHS);
14681 }
Dan Gohman670e5392009-09-21 18:03:22 +000014682 Opcode = X86ISD::FMIN;
14683 break;
14684 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000014685 // Converting this to a min would handle comparisons between positive
14686 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014687 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000014688 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
14689 break;
Dan Gohman670e5392009-09-21 18:03:22 +000014690 Opcode = X86ISD::FMIN;
14691 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000014692 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000014693 // Converting this to a min would handle both negative zeros and NaNs
14694 // incorrectly, but we can swap the operands to fix both.
14695 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000014696 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014697 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000014698 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014699 Opcode = X86ISD::FMIN;
14700 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014701
Dan Gohman670e5392009-09-21 18:03:22 +000014702 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000014703 // Converting this to a max would handle comparisons between positive
14704 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014705 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000014706 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000014707 break;
Dan Gohman670e5392009-09-21 18:03:22 +000014708 Opcode = X86ISD::FMAX;
14709 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000014710 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000014711 // Converting this to a max would handle NaNs incorrectly, and swapping
14712 // the operands would cause it to handle comparisons between positive
14713 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000014714 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014715 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000014716 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
14717 break;
14718 std::swap(LHS, RHS);
14719 }
Dan Gohman670e5392009-09-21 18:03:22 +000014720 Opcode = X86ISD::FMAX;
14721 break;
14722 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000014723 // Converting this to a max would handle both negative zeros and NaNs
14724 // incorrectly, but we can swap the operands to fix both.
14725 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000014726 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014727 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014728 case ISD::SETGE:
14729 Opcode = X86ISD::FMAX;
14730 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000014731 }
Dan Gohman670e5392009-09-21 18:03:22 +000014732 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000014733 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
14734 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000014735 switch (CC) {
14736 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000014737 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000014738 // Converting this to a min would handle comparisons between positive
14739 // and negative zero incorrectly, and swapping the operands would
14740 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014741 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000014742 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000014743 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000014744 break;
14745 std::swap(LHS, RHS);
14746 }
Dan Gohman670e5392009-09-21 18:03:22 +000014747 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000014748 break;
Dan Gohman670e5392009-09-21 18:03:22 +000014749 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000014750 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014751 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000014752 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
14753 break;
Dan Gohman670e5392009-09-21 18:03:22 +000014754 Opcode = X86ISD::FMIN;
14755 break;
14756 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000014757 // Converting this to a min would handle both negative zeros and NaNs
14758 // incorrectly, but we can swap the operands to fix both.
14759 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000014760 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014761 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014762 case ISD::SETGE:
14763 Opcode = X86ISD::FMIN;
14764 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014765
Dan Gohman670e5392009-09-21 18:03:22 +000014766 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000014767 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000014768 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000014769 break;
Dan Gohman670e5392009-09-21 18:03:22 +000014770 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000014771 break;
Dan Gohman670e5392009-09-21 18:03:22 +000014772 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000014773 // Converting this to a max would handle comparisons between positive
14774 // and negative zero incorrectly, and swapping the operands would
14775 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014776 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000014777 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000014778 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000014779 break;
14780 std::swap(LHS, RHS);
14781 }
Dan Gohman670e5392009-09-21 18:03:22 +000014782 Opcode = X86ISD::FMAX;
14783 break;
14784 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000014785 // Converting this to a max would handle both negative zeros and NaNs
14786 // incorrectly, but we can swap the operands to fix both.
14787 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000014788 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014789 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000014790 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000014791 Opcode = X86ISD::FMAX;
14792 break;
14793 }
Chris Lattner83e6c992006-10-04 06:57:07 +000014794 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014795
Chris Lattner47b4ce82009-03-11 05:48:52 +000014796 if (Opcode)
14797 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000014798 }
Eric Christopherfd179292009-08-27 18:07:15 +000014799
Chris Lattnerd1980a52009-03-12 06:52:53 +000014800 // If this is a select between two integer constants, try to do some
14801 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000014802 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
14803 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000014804 // Don't do this for crazy integer types.
14805 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
14806 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000014807 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000014808 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000014809
Chris Lattnercee56e72009-03-13 05:53:31 +000014810 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000014811 // Efficiently invertible.
14812 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
14813 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
14814 isa<ConstantSDNode>(Cond.getOperand(1))))) {
14815 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000014816 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014817 }
Eric Christopherfd179292009-08-27 18:07:15 +000014818
Chris Lattnerd1980a52009-03-12 06:52:53 +000014819 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000014820 if (FalseC->getAPIntValue() == 0 &&
14821 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000014822 if (NeedsCondInvert) // Invert the condition if needed.
14823 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
14824 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000014825
Chris Lattnerd1980a52009-03-12 06:52:53 +000014826 // Zero extend the condition if needed.
14827 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000014828
Chris Lattnercee56e72009-03-13 05:53:31 +000014829 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000014830 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000014831 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000014832 }
Eric Christopherfd179292009-08-27 18:07:15 +000014833
Chris Lattner97a29a52009-03-13 05:22:11 +000014834 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000014835 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000014836 if (NeedsCondInvert) // Invert the condition if needed.
14837 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
14838 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000014839
Chris Lattner97a29a52009-03-13 05:22:11 +000014840 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000014841 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
14842 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000014843 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000014844 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000014845 }
Eric Christopherfd179292009-08-27 18:07:15 +000014846
Chris Lattnercee56e72009-03-13 05:53:31 +000014847 // Optimize cases that will turn into an LEA instruction. This requires
14848 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000014849 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000014850 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000014851 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000014852
Chris Lattnercee56e72009-03-13 05:53:31 +000014853 bool isFastMultiplier = false;
14854 if (Diff < 10) {
14855 switch ((unsigned char)Diff) {
14856 default: break;
14857 case 1: // result = add base, cond
14858 case 2: // result = lea base( , cond*2)
14859 case 3: // result = lea base(cond, cond*2)
14860 case 4: // result = lea base( , cond*4)
14861 case 5: // result = lea base(cond, cond*4)
14862 case 8: // result = lea base( , cond*8)
14863 case 9: // result = lea base(cond, cond*8)
14864 isFastMultiplier = true;
14865 break;
14866 }
14867 }
Eric Christopherfd179292009-08-27 18:07:15 +000014868
Chris Lattnercee56e72009-03-13 05:53:31 +000014869 if (isFastMultiplier) {
14870 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
14871 if (NeedsCondInvert) // Invert the condition if needed.
14872 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
14873 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000014874
Chris Lattnercee56e72009-03-13 05:53:31 +000014875 // Zero extend the condition if needed.
14876 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
14877 Cond);
14878 // Scale the condition by the difference.
14879 if (Diff != 1)
14880 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
14881 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000014882
Chris Lattnercee56e72009-03-13 05:53:31 +000014883 // Add the base if non-zero.
14884 if (FalseC->getAPIntValue() != 0)
14885 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
14886 SDValue(FalseC, 0));
14887 return Cond;
14888 }
Eric Christopherfd179292009-08-27 18:07:15 +000014889 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000014890 }
14891 }
Eric Christopherfd179292009-08-27 18:07:15 +000014892
Evan Cheng56f582d2012-01-04 01:41:39 +000014893 // Canonicalize max and min:
14894 // (x > y) ? x : y -> (x >= y) ? x : y
14895 // (x < y) ? x : y -> (x <= y) ? x : y
14896 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
14897 // the need for an extra compare
14898 // against zero. e.g.
14899 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
14900 // subl %esi, %edi
14901 // testl %edi, %edi
14902 // movl $0, %eax
14903 // cmovgl %edi, %eax
14904 // =>
14905 // xorl %eax, %eax
14906 // subl %esi, $edi
14907 // cmovsl %eax, %edi
14908 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
14909 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
14910 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
14911 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
14912 switch (CC) {
14913 default: break;
14914 case ISD::SETLT:
14915 case ISD::SETGT: {
14916 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
14917 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
14918 Cond.getOperand(0), Cond.getOperand(1), NewCC);
14919 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
14920 }
14921 }
14922 }
14923
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000014924 // Match VSELECTs into subs with unsigned saturation.
14925 if (!DCI.isBeforeLegalize() &&
14926 N->getOpcode() == ISD::VSELECT && Cond.getOpcode() == ISD::SETCC &&
14927 // psubus is available in SSE2 and AVX2 for i8 and i16 vectors.
14928 ((Subtarget->hasSSE2() && (VT == MVT::v16i8 || VT == MVT::v8i16)) ||
14929 (Subtarget->hasAVX2() && (VT == MVT::v32i8 || VT == MVT::v16i16)))) {
14930 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
14931
14932 // Check if one of the arms of the VSELECT is a zero vector. If it's on the
14933 // left side invert the predicate to simplify logic below.
14934 SDValue Other;
14935 if (ISD::isBuildVectorAllZeros(LHS.getNode())) {
14936 Other = RHS;
14937 CC = ISD::getSetCCInverse(CC, true);
14938 } else if (ISD::isBuildVectorAllZeros(RHS.getNode())) {
14939 Other = LHS;
14940 }
14941
14942 if (Other.getNode() && Other->getNumOperands() == 2 &&
14943 DAG.isEqualTo(Other->getOperand(0), Cond.getOperand(0))) {
14944 SDValue OpLHS = Other->getOperand(0), OpRHS = Other->getOperand(1);
14945 SDValue CondRHS = Cond->getOperand(1);
14946
14947 // Look for a general sub with unsigned saturation first.
14948 // x >= y ? x-y : 0 --> subus x, y
14949 // x > y ? x-y : 0 --> subus x, y
14950 if ((CC == ISD::SETUGE || CC == ISD::SETUGT) &&
14951 Other->getOpcode() == ISD::SUB && DAG.isEqualTo(OpRHS, CondRHS))
14952 return DAG.getNode(X86ISD::SUBUS, DL, VT, OpLHS, OpRHS);
14953
14954 // If the RHS is a constant we have to reverse the const canonicalization.
14955 // x > C-1 ? x+-C : 0 --> subus x, C
14956 if (CC == ISD::SETUGT && Other->getOpcode() == ISD::ADD &&
14957 isSplatVector(CondRHS.getNode()) && isSplatVector(OpRHS.getNode())) {
14958 APInt A = cast<ConstantSDNode>(OpRHS.getOperand(0))->getAPIntValue();
14959 if (CondRHS.getConstantOperandVal(0) == -A-1) {
14960 SmallVector<SDValue, 32> V(VT.getVectorNumElements(),
14961 DAG.getConstant(-A, VT.getScalarType()));
14962 return DAG.getNode(X86ISD::SUBUS, DL, VT, OpLHS,
14963 DAG.getNode(ISD::BUILD_VECTOR, DL, VT,
14964 V.data(), V.size()));
14965 }
14966 }
14967
14968 // Another special case: If C was a sign bit, the sub has been
14969 // canonicalized into a xor.
14970 // FIXME: Would it be better to use ComputeMaskedBits to determine whether
14971 // it's safe to decanonicalize the xor?
14972 // x s< 0 ? x^C : 0 --> subus x, C
14973 if (CC == ISD::SETLT && Other->getOpcode() == ISD::XOR &&
14974 ISD::isBuildVectorAllZeros(CondRHS.getNode()) &&
14975 isSplatVector(OpRHS.getNode())) {
14976 APInt A = cast<ConstantSDNode>(OpRHS.getOperand(0))->getAPIntValue();
14977 if (A.isSignBit())
14978 return DAG.getNode(X86ISD::SUBUS, DL, VT, OpLHS, OpRHS);
14979 }
14980 }
14981 }
14982
Nadav Rotemcc616562012-01-15 19:27:55 +000014983 // If we know that this node is legal then we know that it is going to be
14984 // matched by one of the SSE/AVX BLEND instructions. These instructions only
14985 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
14986 // to simplify previous instructions.
14987 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14988 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
Nadav Rotembdcae382012-06-07 20:53:48 +000014989 !DCI.isBeforeLegalize() && TLI.isOperationLegal(ISD::VSELECT, VT)) {
Nadav Rotemcc616562012-01-15 19:27:55 +000014990 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
Nadav Rotembdcae382012-06-07 20:53:48 +000014991
14992 // Don't optimize vector selects that map to mask-registers.
14993 if (BitWidth == 1)
14994 return SDValue();
14995
Nadav Rotemcc616562012-01-15 19:27:55 +000014996 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
14997 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
14998
14999 APInt KnownZero, KnownOne;
15000 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
15001 DCI.isBeforeLegalizeOps());
15002 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
15003 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
15004 DCI.CommitTargetLoweringOpt(TLO);
15005 }
15006
Dan Gohman475871a2008-07-27 21:46:04 +000015007 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000015008}
15009
Michael Liao2a33cec2012-08-10 19:58:13 +000015010// Check whether a boolean test is testing a boolean value generated by
15011// X86ISD::SETCC. If so, return the operand of that SETCC and proper condition
15012// code.
15013//
15014// Simplify the following patterns:
15015// (Op (CMP (SETCC Cond EFLAGS) 1) EQ) or
15016// (Op (CMP (SETCC Cond EFLAGS) 0) NEQ)
15017// to (Op EFLAGS Cond)
15018//
15019// (Op (CMP (SETCC Cond EFLAGS) 0) EQ) or
15020// (Op (CMP (SETCC Cond EFLAGS) 1) NEQ)
15021// to (Op EFLAGS !Cond)
15022//
15023// where Op could be BRCOND or CMOV.
15024//
Michael Liaodbf8b5b2012-08-28 03:34:40 +000015025static SDValue checkBoolTestSetCCCombine(SDValue Cmp, X86::CondCode &CC) {
Michael Liao2a33cec2012-08-10 19:58:13 +000015026 // Quit if not CMP and SUB with its value result used.
15027 if (Cmp.getOpcode() != X86ISD::CMP &&
15028 (Cmp.getOpcode() != X86ISD::SUB || Cmp.getNode()->hasAnyUseOfValue(0)))
15029 return SDValue();
15030
15031 // Quit if not used as a boolean value.
15032 if (CC != X86::COND_E && CC != X86::COND_NE)
15033 return SDValue();
15034
15035 // Check CMP operands. One of them should be 0 or 1 and the other should be
15036 // an SetCC or extended from it.
15037 SDValue Op1 = Cmp.getOperand(0);
15038 SDValue Op2 = Cmp.getOperand(1);
15039
15040 SDValue SetCC;
15041 const ConstantSDNode* C = 0;
15042 bool needOppositeCond = (CC == X86::COND_E);
15043
15044 if ((C = dyn_cast<ConstantSDNode>(Op1)))
15045 SetCC = Op2;
15046 else if ((C = dyn_cast<ConstantSDNode>(Op2)))
15047 SetCC = Op1;
15048 else // Quit if all operands are not constants.
15049 return SDValue();
15050
15051 if (C->getZExtValue() == 1)
15052 needOppositeCond = !needOppositeCond;
15053 else if (C->getZExtValue() != 0)
15054 // Quit if the constant is neither 0 or 1.
15055 return SDValue();
15056
15057 // Skip 'zext' node.
15058 if (SetCC.getOpcode() == ISD::ZERO_EXTEND)
15059 SetCC = SetCC.getOperand(0);
15060
Michael Liao7fdc66b2012-09-10 16:36:16 +000015061 switch (SetCC.getOpcode()) {
15062 case X86ISD::SETCC:
15063 // Set the condition code or opposite one if necessary.
15064 CC = X86::CondCode(SetCC.getConstantOperandVal(0));
15065 if (needOppositeCond)
15066 CC = X86::GetOppositeBranchCondition(CC);
15067 return SetCC.getOperand(1);
15068 case X86ISD::CMOV: {
15069 // Check whether false/true value has canonical one, i.e. 0 or 1.
15070 ConstantSDNode *FVal = dyn_cast<ConstantSDNode>(SetCC.getOperand(0));
15071 ConstantSDNode *TVal = dyn_cast<ConstantSDNode>(SetCC.getOperand(1));
15072 // Quit if true value is not a constant.
15073 if (!TVal)
15074 return SDValue();
15075 // Quit if false value is not a constant.
15076 if (!FVal) {
15077 // A special case for rdrand, where 0 is set if false cond is found.
15078 SDValue Op = SetCC.getOperand(0);
15079 if (Op.getOpcode() != X86ISD::RDRAND)
15080 return SDValue();
15081 }
15082 // Quit if false value is not the constant 0 or 1.
15083 bool FValIsFalse = true;
15084 if (FVal && FVal->getZExtValue() != 0) {
15085 if (FVal->getZExtValue() != 1)
15086 return SDValue();
15087 // If FVal is 1, opposite cond is needed.
15088 needOppositeCond = !needOppositeCond;
15089 FValIsFalse = false;
15090 }
15091 // Quit if TVal is not the constant opposite of FVal.
15092 if (FValIsFalse && TVal->getZExtValue() != 1)
15093 return SDValue();
15094 if (!FValIsFalse && TVal->getZExtValue() != 0)
15095 return SDValue();
15096 CC = X86::CondCode(SetCC.getConstantOperandVal(2));
15097 if (needOppositeCond)
15098 CC = X86::GetOppositeBranchCondition(CC);
15099 return SetCC.getOperand(3);
15100 }
15101 }
Michael Liao2a33cec2012-08-10 19:58:13 +000015102
Michael Liao7fdc66b2012-09-10 16:36:16 +000015103 return SDValue();
Michael Liao2a33cec2012-08-10 19:58:13 +000015104}
15105
Chris Lattnerd1980a52009-03-12 06:52:53 +000015106/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
15107static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
Michael Liaodbf8b5b2012-08-28 03:34:40 +000015108 TargetLowering::DAGCombinerInfo &DCI,
15109 const X86Subtarget *Subtarget) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000015110 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000015111
Chris Lattnerd1980a52009-03-12 06:52:53 +000015112 // If the flag operand isn't dead, don't touch this CMOV.
15113 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
15114 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000015115
Evan Chengb5a55d92011-05-24 01:48:22 +000015116 SDValue FalseOp = N->getOperand(0);
15117 SDValue TrueOp = N->getOperand(1);
15118 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
15119 SDValue Cond = N->getOperand(3);
Michael Liao2a33cec2012-08-10 19:58:13 +000015120
Evan Chengb5a55d92011-05-24 01:48:22 +000015121 if (CC == X86::COND_E || CC == X86::COND_NE) {
15122 switch (Cond.getOpcode()) {
15123 default: break;
15124 case X86ISD::BSR:
15125 case X86ISD::BSF:
15126 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
15127 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
15128 return (CC == X86::COND_E) ? FalseOp : TrueOp;
15129 }
15130 }
15131
Michael Liao2a33cec2012-08-10 19:58:13 +000015132 SDValue Flags;
15133
Michael Liaodbf8b5b2012-08-28 03:34:40 +000015134 Flags = checkBoolTestSetCCCombine(Cond, CC);
Michael Liao9eac20a2012-08-11 23:47:06 +000015135 if (Flags.getNode() &&
15136 // Extra check as FCMOV only supports a subset of X86 cond.
Michael Liao7859f432012-09-06 07:11:22 +000015137 (FalseOp.getValueType() != MVT::f80 || hasFPCMov(CC))) {
Michael Liaodbf8b5b2012-08-28 03:34:40 +000015138 SDValue Ops[] = { FalseOp, TrueOp,
15139 DAG.getConstant(CC, MVT::i8), Flags };
15140 return DAG.getNode(X86ISD::CMOV, DL, N->getVTList(),
15141 Ops, array_lengthof(Ops));
15142 }
15143
Chris Lattnerd1980a52009-03-12 06:52:53 +000015144 // If this is a select between two integer constants, try to do some
15145 // optimizations. Note that the operands are ordered the opposite of SELECT
15146 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000015147 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
15148 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000015149 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
15150 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000015151 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
15152 CC = X86::GetOppositeBranchCondition(CC);
15153 std::swap(TrueC, FalseC);
NAKAMURA Takumie2687452012-10-16 06:28:34 +000015154 std::swap(TrueOp, FalseOp);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015155 }
Eric Christopherfd179292009-08-27 18:07:15 +000015156
Chris Lattnerd1980a52009-03-12 06:52:53 +000015157 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000015158 // This is efficient for any integer data type (including i8/i16) and
15159 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000015160 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015161 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
15162 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000015163
Chris Lattnerd1980a52009-03-12 06:52:53 +000015164 // Zero extend the condition if needed.
15165 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000015166
Chris Lattnerd1980a52009-03-12 06:52:53 +000015167 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
15168 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000015169 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000015170 if (N->getNumValues() == 2) // Dead flag value?
15171 return DCI.CombineTo(N, Cond, SDValue());
15172 return Cond;
15173 }
Eric Christopherfd179292009-08-27 18:07:15 +000015174
Chris Lattnercee56e72009-03-13 05:53:31 +000015175 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
15176 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000015177 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015178 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
15179 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000015180
Chris Lattner97a29a52009-03-13 05:22:11 +000015181 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000015182 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
15183 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000015184 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
15185 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000015186
Chris Lattner97a29a52009-03-13 05:22:11 +000015187 if (N->getNumValues() == 2) // Dead flag value?
15188 return DCI.CombineTo(N, Cond, SDValue());
15189 return Cond;
15190 }
Eric Christopherfd179292009-08-27 18:07:15 +000015191
Chris Lattnercee56e72009-03-13 05:53:31 +000015192 // Optimize cases that will turn into an LEA instruction. This requires
15193 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000015194 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000015195 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000015196 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000015197
Chris Lattnercee56e72009-03-13 05:53:31 +000015198 bool isFastMultiplier = false;
15199 if (Diff < 10) {
15200 switch ((unsigned char)Diff) {
15201 default: break;
15202 case 1: // result = add base, cond
15203 case 2: // result = lea base( , cond*2)
15204 case 3: // result = lea base(cond, cond*2)
15205 case 4: // result = lea base( , cond*4)
15206 case 5: // result = lea base(cond, cond*4)
15207 case 8: // result = lea base( , cond*8)
15208 case 9: // result = lea base(cond, cond*8)
15209 isFastMultiplier = true;
15210 break;
15211 }
15212 }
Eric Christopherfd179292009-08-27 18:07:15 +000015213
Chris Lattnercee56e72009-03-13 05:53:31 +000015214 if (isFastMultiplier) {
15215 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000015216 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
15217 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000015218 // Zero extend the condition if needed.
15219 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
15220 Cond);
15221 // Scale the condition by the difference.
15222 if (Diff != 1)
15223 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
15224 DAG.getConstant(Diff, Cond.getValueType()));
15225
15226 // Add the base if non-zero.
15227 if (FalseC->getAPIntValue() != 0)
15228 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
15229 SDValue(FalseC, 0));
15230 if (N->getNumValues() == 2) // Dead flag value?
15231 return DCI.CombineTo(N, Cond, SDValue());
15232 return Cond;
15233 }
Eric Christopherfd179292009-08-27 18:07:15 +000015234 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000015235 }
15236 }
NAKAMURA Takumie2687452012-10-16 06:28:34 +000015237
15238 // Handle these cases:
15239 // (select (x != c), e, c) -> select (x != c), e, x),
15240 // (select (x == c), c, e) -> select (x == c), x, e)
15241 // where the c is an integer constant, and the "select" is the combination
15242 // of CMOV and CMP.
15243 //
15244 // The rationale for this change is that the conditional-move from a constant
15245 // needs two instructions, however, conditional-move from a register needs
15246 // only one instruction.
15247 //
15248 // CAVEAT: By replacing a constant with a symbolic value, it may obscure
15249 // some instruction-combining opportunities. This opt needs to be
15250 // postponed as late as possible.
15251 //
15252 if (!DCI.isBeforeLegalize() && !DCI.isBeforeLegalizeOps()) {
15253 // the DCI.xxxx conditions are provided to postpone the optimization as
15254 // late as possible.
15255
15256 ConstantSDNode *CmpAgainst = 0;
15257 if ((Cond.getOpcode() == X86ISD::CMP || Cond.getOpcode() == X86ISD::SUB) &&
15258 (CmpAgainst = dyn_cast<ConstantSDNode>(Cond.getOperand(1))) &&
15259 dyn_cast<ConstantSDNode>(Cond.getOperand(0)) == 0) {
15260
15261 if (CC == X86::COND_NE &&
15262 CmpAgainst == dyn_cast<ConstantSDNode>(FalseOp)) {
15263 CC = X86::GetOppositeBranchCondition(CC);
15264 std::swap(TrueOp, FalseOp);
15265 }
15266
15267 if (CC == X86::COND_E &&
15268 CmpAgainst == dyn_cast<ConstantSDNode>(TrueOp)) {
15269 SDValue Ops[] = { FalseOp, Cond.getOperand(0),
15270 DAG.getConstant(CC, MVT::i8), Cond };
15271 return DAG.getNode(X86ISD::CMOV, DL, N->getVTList (), Ops,
15272 array_lengthof(Ops));
15273 }
15274 }
15275 }
15276
Chris Lattnerd1980a52009-03-12 06:52:53 +000015277 return SDValue();
15278}
15279
15280
Evan Cheng0b0cd912009-03-28 05:57:29 +000015281/// PerformMulCombine - Optimize a single multiply with constant into two
15282/// in order to implement it with two cheaper instructions, e.g.
15283/// LEA + SHL, LEA + LEA.
15284static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
15285 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000015286 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
15287 return SDValue();
15288
Owen Andersone50ed302009-08-10 22:56:29 +000015289 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000015290 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000015291 return SDValue();
15292
15293 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
15294 if (!C)
15295 return SDValue();
15296 uint64_t MulAmt = C->getZExtValue();
15297 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
15298 return SDValue();
15299
15300 uint64_t MulAmt1 = 0;
15301 uint64_t MulAmt2 = 0;
15302 if ((MulAmt % 9) == 0) {
15303 MulAmt1 = 9;
15304 MulAmt2 = MulAmt / 9;
15305 } else if ((MulAmt % 5) == 0) {
15306 MulAmt1 = 5;
15307 MulAmt2 = MulAmt / 5;
15308 } else if ((MulAmt % 3) == 0) {
15309 MulAmt1 = 3;
15310 MulAmt2 = MulAmt / 3;
15311 }
15312 if (MulAmt2 &&
15313 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
15314 DebugLoc DL = N->getDebugLoc();
15315
15316 if (isPowerOf2_64(MulAmt2) &&
15317 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
15318 // If second multiplifer is pow2, issue it first. We want the multiply by
15319 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
15320 // is an add.
15321 std::swap(MulAmt1, MulAmt2);
15322
15323 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000015324 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000015325 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000015326 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000015327 else
Evan Cheng73f24c92009-03-30 21:36:47 +000015328 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000015329 DAG.getConstant(MulAmt1, VT));
15330
Eric Christopherfd179292009-08-27 18:07:15 +000015331 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000015332 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000015333 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000015334 else
Evan Cheng73f24c92009-03-30 21:36:47 +000015335 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000015336 DAG.getConstant(MulAmt2, VT));
15337
15338 // Do not add new nodes to DAG combiner worklist.
15339 DCI.CombineTo(N, NewMul, false);
15340 }
15341 return SDValue();
15342}
15343
Evan Chengad9c0a32009-12-15 00:53:42 +000015344static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
15345 SDValue N0 = N->getOperand(0);
15346 SDValue N1 = N->getOperand(1);
15347 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
15348 EVT VT = N0.getValueType();
15349
15350 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
15351 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000015352 if (VT.isInteger() && !VT.isVector() &&
15353 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000015354 N0.getOperand(1).getOpcode() == ISD::Constant) {
15355 SDValue N00 = N0.getOperand(0);
15356 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
15357 ((N00.getOpcode() == ISD::ANY_EXTEND ||
15358 N00.getOpcode() == ISD::ZERO_EXTEND) &&
15359 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
15360 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
15361 APInt ShAmt = N1C->getAPIntValue();
15362 Mask = Mask.shl(ShAmt);
15363 if (Mask != 0)
15364 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
15365 N00, DAG.getConstant(Mask, VT));
15366 }
15367 }
15368
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000015369
15370 // Hardware support for vector shifts is sparse which makes us scalarize the
15371 // vector operations in many cases. Also, on sandybridge ADD is faster than
15372 // shl.
15373 // (shl V, 1) -> add V,V
15374 if (isSplatVector(N1.getNode())) {
15375 assert(N0.getValueType().isVector() && "Invalid vector shift type");
15376 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
15377 // We shift all of the values by one. In many cases we do not have
15378 // hardware support for this operation. This is better expressed as an ADD
15379 // of two values.
15380 if (N1C && (1 == N1C->getZExtValue())) {
15381 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
15382 }
15383 }
15384
Evan Chengad9c0a32009-12-15 00:53:42 +000015385 return SDValue();
15386}
Evan Cheng0b0cd912009-03-28 05:57:29 +000015387
Nate Begeman740ab032009-01-26 00:52:55 +000015388/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
15389/// when possible.
15390static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000015391 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000015392 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000015393 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000015394 if (N->getOpcode() == ISD::SHL) {
15395 SDValue V = PerformSHLCombine(N, DAG);
15396 if (V.getNode()) return V;
15397 }
Evan Chengad9c0a32009-12-15 00:53:42 +000015398
Nate Begeman740ab032009-01-26 00:52:55 +000015399 // On X86 with SSE2 support, we can transform this to a vector shift if
15400 // all elements are shifted by the same amount. We can't do this in legalize
15401 // because the a constant vector is typically transformed to a constant pool
15402 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000015403 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000015404 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000015405
Craig Topper7be5dfd2011-11-12 09:58:49 +000015406 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000015407 (!Subtarget->hasInt256() ||
Craig Topper7be5dfd2011-11-12 09:58:49 +000015408 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000015409 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000015410
Mon P Wang3becd092009-01-28 08:12:05 +000015411 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000015412 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000015413 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000015414 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000015415 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
15416 unsigned NumElts = VT.getVectorNumElements();
15417 unsigned i = 0;
15418 for (; i != NumElts; ++i) {
15419 SDValue Arg = ShAmtOp.getOperand(i);
15420 if (Arg.getOpcode() == ISD::UNDEF) continue;
15421 BaseShAmt = Arg;
15422 break;
15423 }
Craig Topper37c26772012-01-17 04:44:50 +000015424 // Handle the case where the build_vector is all undef
15425 // FIXME: Should DAG allow this?
15426 if (i == NumElts)
15427 return SDValue();
15428
Mon P Wang3becd092009-01-28 08:12:05 +000015429 for (; i != NumElts; ++i) {
15430 SDValue Arg = ShAmtOp.getOperand(i);
15431 if (Arg.getOpcode() == ISD::UNDEF) continue;
15432 if (Arg != BaseShAmt) {
15433 return SDValue();
15434 }
15435 }
15436 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000015437 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000015438 SDValue InVec = ShAmtOp.getOperand(0);
15439 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
15440 unsigned NumElts = InVec.getValueType().getVectorNumElements();
15441 unsigned i = 0;
15442 for (; i != NumElts; ++i) {
15443 SDValue Arg = InVec.getOperand(i);
15444 if (Arg.getOpcode() == ISD::UNDEF) continue;
15445 BaseShAmt = Arg;
15446 break;
15447 }
15448 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
15449 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000015450 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000015451 if (C->getZExtValue() == SplatIdx)
15452 BaseShAmt = InVec.getOperand(1);
15453 }
15454 }
Mon P Wang845b1892012-02-01 22:15:20 +000015455 if (BaseShAmt.getNode() == 0) {
15456 // Don't create instructions with illegal types after legalize
15457 // types has run.
15458 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
15459 !DCI.isBeforeLegalize())
15460 return SDValue();
15461
Mon P Wangefa42202009-09-03 19:56:25 +000015462 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
15463 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000015464 }
Mon P Wang3becd092009-01-28 08:12:05 +000015465 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000015466 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000015467
Mon P Wangefa42202009-09-03 19:56:25 +000015468 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000015469 if (EltVT.bitsGT(MVT::i32))
15470 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
15471 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000015472 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000015473
Nate Begemanc2fd67f2009-01-26 03:15:31 +000015474 // The shift amount is identical so we can do a vector shift.
15475 SDValue ValOp = N->getOperand(0);
15476 switch (N->getOpcode()) {
15477 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000015478 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000015479 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000015480 switch (VT.getSimpleVT().SimpleTy) {
15481 default: return SDValue();
15482 case MVT::v2i64:
15483 case MVT::v4i32:
15484 case MVT::v8i16:
15485 case MVT::v4i64:
15486 case MVT::v8i32:
15487 case MVT::v16i16:
15488 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
15489 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000015490 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000015491 switch (VT.getSimpleVT().SimpleTy) {
15492 default: return SDValue();
15493 case MVT::v4i32:
15494 case MVT::v8i16:
15495 case MVT::v8i32:
15496 case MVT::v16i16:
15497 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
15498 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000015499 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000015500 switch (VT.getSimpleVT().SimpleTy) {
15501 default: return SDValue();
15502 case MVT::v2i64:
15503 case MVT::v4i32:
15504 case MVT::v8i16:
15505 case MVT::v4i64:
15506 case MVT::v8i32:
15507 case MVT::v16i16:
15508 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
15509 }
Nate Begeman740ab032009-01-26 00:52:55 +000015510 }
Nate Begeman740ab032009-01-26 00:52:55 +000015511}
15512
Nate Begemanb65c1752010-12-17 22:55:37 +000015513
Stuart Hastings865f0932011-06-03 23:53:54 +000015514// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
15515// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
15516// and friends. Likewise for OR -> CMPNEQSS.
15517static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
15518 TargetLowering::DAGCombinerInfo &DCI,
15519 const X86Subtarget *Subtarget) {
15520 unsigned opcode;
15521
15522 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
15523 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000015524 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000015525 SDValue N0 = N->getOperand(0);
15526 SDValue N1 = N->getOperand(1);
15527 SDValue CMP0 = N0->getOperand(1);
15528 SDValue CMP1 = N1->getOperand(1);
15529 DebugLoc DL = N->getDebugLoc();
15530
15531 // The SETCCs should both refer to the same CMP.
15532 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
15533 return SDValue();
15534
15535 SDValue CMP00 = CMP0->getOperand(0);
15536 SDValue CMP01 = CMP0->getOperand(1);
15537 EVT VT = CMP00.getValueType();
15538
15539 if (VT == MVT::f32 || VT == MVT::f64) {
15540 bool ExpectingFlags = false;
15541 // Check for any users that want flags:
15542 for (SDNode::use_iterator UI = N->use_begin(),
15543 UE = N->use_end();
15544 !ExpectingFlags && UI != UE; ++UI)
15545 switch (UI->getOpcode()) {
15546 default:
15547 case ISD::BR_CC:
15548 case ISD::BRCOND:
15549 case ISD::SELECT:
15550 ExpectingFlags = true;
15551 break;
15552 case ISD::CopyToReg:
15553 case ISD::SIGN_EXTEND:
15554 case ISD::ZERO_EXTEND:
15555 case ISD::ANY_EXTEND:
15556 break;
15557 }
15558
15559 if (!ExpectingFlags) {
15560 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
15561 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
15562
15563 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
15564 X86::CondCode tmp = cc0;
15565 cc0 = cc1;
15566 cc1 = tmp;
15567 }
15568
15569 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
15570 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
15571 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
15572 X86ISD::NodeType NTOperator = is64BitFP ?
15573 X86ISD::FSETCCsd : X86ISD::FSETCCss;
15574 // FIXME: need symbolic constants for these magic numbers.
15575 // See X86ATTInstPrinter.cpp:printSSECC().
15576 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
15577 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
15578 DAG.getConstant(x86cc, MVT::i8));
15579 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
15580 OnesOrZeroesF);
15581 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
15582 DAG.getConstant(1, MVT::i32));
15583 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
15584 return OneBitOfTruth;
15585 }
15586 }
15587 }
15588 }
15589 return SDValue();
15590}
15591
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000015592/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
15593/// so it can be folded inside ANDNP.
15594static bool CanFoldXORWithAllOnes(const SDNode *N) {
15595 EVT VT = N->getValueType(0);
15596
15597 // Match direct AllOnes for 128 and 256-bit vectors
15598 if (ISD::isBuildVectorAllOnes(N))
15599 return true;
15600
15601 // Look through a bit convert.
15602 if (N->getOpcode() == ISD::BITCAST)
15603 N = N->getOperand(0).getNode();
15604
15605 // Sometimes the operand may come from a insert_subvector building a 256-bit
15606 // allones vector
Craig Topper7a9a28b2012-08-12 02:23:29 +000015607 if (VT.is256BitVector() &&
Bill Wendling456a9252011-08-04 00:32:58 +000015608 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
15609 SDValue V1 = N->getOperand(0);
15610 SDValue V2 = N->getOperand(1);
15611
15612 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
15613 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
15614 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
15615 ISD::isBuildVectorAllOnes(V2.getNode()))
15616 return true;
15617 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000015618
15619 return false;
15620}
15621
Nate Begemanb65c1752010-12-17 22:55:37 +000015622static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
15623 TargetLowering::DAGCombinerInfo &DCI,
15624 const X86Subtarget *Subtarget) {
15625 if (DCI.isBeforeLegalizeOps())
15626 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015627
Stuart Hastings865f0932011-06-03 23:53:54 +000015628 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
15629 if (R.getNode())
15630 return R;
15631
Craig Topper54a11172011-10-14 07:06:56 +000015632 EVT VT = N->getValueType(0);
15633
Craig Topperb926afc2012-12-17 05:12:30 +000015634 // Create BLSI, and BLSR instructions
Craig Topperb4c94572011-10-21 06:55:01 +000015635 // BLSI is X & (-X)
15636 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000015637 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
15638 SDValue N0 = N->getOperand(0);
15639 SDValue N1 = N->getOperand(1);
15640 DebugLoc DL = N->getDebugLoc();
15641
Craig Topperb4c94572011-10-21 06:55:01 +000015642 // Check LHS for neg
15643 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
15644 isZero(N0.getOperand(0)))
15645 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
15646
15647 // Check RHS for neg
15648 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
15649 isZero(N1.getOperand(0)))
15650 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
15651
15652 // Check LHS for X-1
15653 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
15654 isAllOnes(N0.getOperand(1)))
15655 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
15656
15657 // Check RHS for X-1
15658 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
15659 isAllOnes(N1.getOperand(1)))
15660 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
15661
Craig Topper54a11172011-10-14 07:06:56 +000015662 return SDValue();
15663 }
15664
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000015665 // Want to form ANDNP nodes:
15666 // 1) In the hopes of then easily combining them with OR and AND nodes
15667 // to form PBLEND/PSIGN.
15668 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000015669 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000015670 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015671
Nate Begemanb65c1752010-12-17 22:55:37 +000015672 SDValue N0 = N->getOperand(0);
15673 SDValue N1 = N->getOperand(1);
15674 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015675
Nate Begemanb65c1752010-12-17 22:55:37 +000015676 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015677 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000015678 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
15679 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000015680 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000015681
15682 // Check RHS for vnot
15683 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000015684 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
15685 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000015686 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015687
Nate Begemanb65c1752010-12-17 22:55:37 +000015688 return SDValue();
15689}
15690
Evan Cheng760d1942010-01-04 21:22:48 +000015691static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000015692 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000015693 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000015694 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000015695 return SDValue();
15696
Stuart Hastings865f0932011-06-03 23:53:54 +000015697 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
15698 if (R.getNode())
15699 return R;
15700
Evan Cheng760d1942010-01-04 21:22:48 +000015701 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000015702
Evan Cheng760d1942010-01-04 21:22:48 +000015703 SDValue N0 = N->getOperand(0);
15704 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015705
Nate Begemanb65c1752010-12-17 22:55:37 +000015706 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000015707 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000015708 if (!Subtarget->hasSSSE3() ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000015709 (VT == MVT::v4i64 && !Subtarget->hasInt256()))
Craig Topper1666cb62011-11-19 07:07:26 +000015710 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015711
Craig Topper1666cb62011-11-19 07:07:26 +000015712 // Canonicalize pandn to RHS
15713 if (N0.getOpcode() == X86ISD::ANDNP)
15714 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000015715 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000015716 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
15717 SDValue Mask = N1.getOperand(0);
15718 SDValue X = N1.getOperand(1);
15719 SDValue Y;
15720 if (N0.getOperand(0) == Mask)
15721 Y = N0.getOperand(1);
15722 if (N0.getOperand(1) == Mask)
15723 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015724
Craig Topper1666cb62011-11-19 07:07:26 +000015725 // Check to see if the mask appeared in both the AND and ANDNP and
15726 if (!Y.getNode())
15727 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015728
Craig Topper1666cb62011-11-19 07:07:26 +000015729 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000015730 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000015731 if (Mask.getOpcode() == ISD::BITCAST)
15732 Mask = Mask.getOperand(0);
15733 if (X.getOpcode() == ISD::BITCAST)
15734 X = X.getOperand(0);
15735 if (Y.getOpcode() == ISD::BITCAST)
15736 Y = Y.getOperand(0);
15737
Craig Topper1666cb62011-11-19 07:07:26 +000015738 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015739
Craig Toppered2e13d2012-01-22 19:15:14 +000015740 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000015741 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
15742 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000015743 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000015744 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000015745
15746 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000015747 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000015748 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
15749 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
15750 if ((SraAmt + 1) != EltBits)
15751 return SDValue();
15752
15753 DebugLoc DL = N->getDebugLoc();
15754
Nadav Rotemaf59e9a2012-12-07 21:43:11 +000015755 // We are going to replace the AND, OR, NAND with either BLEND
15756 // or PSIGN, which only look at the MSB. The VSRAI instruction
15757 // does not affect the highest bit, so we can get rid of it.
15758 Mask = Mask.getOperand(0);
15759
Craig Topper1666cb62011-11-19 07:07:26 +000015760 // Now we know we at least have a plendvb with the mask val. See if
15761 // we can form a psignb/w/d.
15762 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000015763 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
15764 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000015765 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
15766 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
15767 "Unsupported VT for PSIGN");
Nadav Rotemaf59e9a2012-12-07 21:43:11 +000015768 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask);
Craig Toppered2e13d2012-01-22 19:15:14 +000015769 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000015770 }
15771 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000015772 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000015773 return SDValue();
15774
15775 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
15776
15777 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
15778 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
15779 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000015780 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000015781 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000015782 }
15783 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015784
Craig Topper1666cb62011-11-19 07:07:26 +000015785 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
15786 return SDValue();
15787
Nate Begemanb65c1752010-12-17 22:55:37 +000015788 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000015789 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
15790 std::swap(N0, N1);
15791 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
15792 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000015793 if (!N0.hasOneUse() || !N1.hasOneUse())
15794 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000015795
15796 SDValue ShAmt0 = N0.getOperand(1);
15797 if (ShAmt0.getValueType() != MVT::i8)
15798 return SDValue();
15799 SDValue ShAmt1 = N1.getOperand(1);
15800 if (ShAmt1.getValueType() != MVT::i8)
15801 return SDValue();
15802 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
15803 ShAmt0 = ShAmt0.getOperand(0);
15804 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
15805 ShAmt1 = ShAmt1.getOperand(0);
15806
15807 DebugLoc DL = N->getDebugLoc();
15808 unsigned Opc = X86ISD::SHLD;
15809 SDValue Op0 = N0.getOperand(0);
15810 SDValue Op1 = N1.getOperand(0);
15811 if (ShAmt0.getOpcode() == ISD::SUB) {
15812 Opc = X86ISD::SHRD;
15813 std::swap(Op0, Op1);
15814 std::swap(ShAmt0, ShAmt1);
15815 }
15816
Evan Cheng8b1190a2010-04-28 01:18:01 +000015817 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000015818 if (ShAmt1.getOpcode() == ISD::SUB) {
15819 SDValue Sum = ShAmt1.getOperand(0);
15820 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000015821 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
15822 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
15823 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
15824 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000015825 return DAG.getNode(Opc, DL, VT,
15826 Op0, Op1,
15827 DAG.getNode(ISD::TRUNCATE, DL,
15828 MVT::i8, ShAmt0));
15829 }
15830 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
15831 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
15832 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000015833 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000015834 return DAG.getNode(Opc, DL, VT,
15835 N0.getOperand(0), N1.getOperand(0),
15836 DAG.getNode(ISD::TRUNCATE, DL,
15837 MVT::i8, ShAmt0));
15838 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015839
Evan Cheng760d1942010-01-04 21:22:48 +000015840 return SDValue();
15841}
15842
Manman Ren92363622012-06-07 22:39:10 +000015843// Generate NEG and CMOV for integer abs.
15844static SDValue performIntegerAbsCombine(SDNode *N, SelectionDAG &DAG) {
15845 EVT VT = N->getValueType(0);
15846
15847 // Since X86 does not have CMOV for 8-bit integer, we don't convert
15848 // 8-bit integer abs to NEG and CMOV.
15849 if (VT.isInteger() && VT.getSizeInBits() == 8)
15850 return SDValue();
15851
15852 SDValue N0 = N->getOperand(0);
15853 SDValue N1 = N->getOperand(1);
15854 DebugLoc DL = N->getDebugLoc();
15855
15856 // Check pattern of XOR(ADD(X,Y), Y) where Y is SRA(X, size(X)-1)
15857 // and change it to SUB and CMOV.
15858 if (VT.isInteger() && N->getOpcode() == ISD::XOR &&
15859 N0.getOpcode() == ISD::ADD &&
15860 N0.getOperand(1) == N1 &&
15861 N1.getOpcode() == ISD::SRA &&
15862 N1.getOperand(0) == N0.getOperand(0))
15863 if (ConstantSDNode *Y1C = dyn_cast<ConstantSDNode>(N1.getOperand(1)))
15864 if (Y1C->getAPIntValue() == VT.getSizeInBits()-1) {
15865 // Generate SUB & CMOV.
15866 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, DAG.getVTList(VT, MVT::i32),
15867 DAG.getConstant(0, VT), N0.getOperand(0));
15868
15869 SDValue Ops[] = { N0.getOperand(0), Neg,
15870 DAG.getConstant(X86::COND_GE, MVT::i8),
15871 SDValue(Neg.getNode(), 1) };
15872 return DAG.getNode(X86ISD::CMOV, DL, DAG.getVTList(VT, MVT::Glue),
15873 Ops, array_lengthof(Ops));
15874 }
15875 return SDValue();
15876}
15877
Craig Topper3738ccd2011-12-27 06:27:23 +000015878// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000015879static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
15880 TargetLowering::DAGCombinerInfo &DCI,
15881 const X86Subtarget *Subtarget) {
15882 if (DCI.isBeforeLegalizeOps())
15883 return SDValue();
15884
Manman Ren45d53b82012-06-08 18:58:26 +000015885 if (Subtarget->hasCMov()) {
15886 SDValue RV = performIntegerAbsCombine(N, DAG);
15887 if (RV.getNode())
15888 return RV;
15889 }
Manman Ren92363622012-06-07 22:39:10 +000015890
15891 // Try forming BMI if it is available.
15892 if (!Subtarget->hasBMI())
15893 return SDValue();
15894
Craig Topperb4c94572011-10-21 06:55:01 +000015895 EVT VT = N->getValueType(0);
15896
15897 if (VT != MVT::i32 && VT != MVT::i64)
15898 return SDValue();
15899
Craig Topper3738ccd2011-12-27 06:27:23 +000015900 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
15901
Craig Topperb4c94572011-10-21 06:55:01 +000015902 // Create BLSMSK instructions by finding X ^ (X-1)
15903 SDValue N0 = N->getOperand(0);
15904 SDValue N1 = N->getOperand(1);
15905 DebugLoc DL = N->getDebugLoc();
15906
15907 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
15908 isAllOnes(N0.getOperand(1)))
15909 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
15910
15911 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
15912 isAllOnes(N1.getOperand(1)))
15913 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
15914
15915 return SDValue();
15916}
15917
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015918/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
15919static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015920 TargetLowering::DAGCombinerInfo &DCI,
15921 const X86Subtarget *Subtarget) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015922 LoadSDNode *Ld = cast<LoadSDNode>(N);
15923 EVT RegVT = Ld->getValueType(0);
15924 EVT MemVT = Ld->getMemoryVT();
15925 DebugLoc dl = Ld->getDebugLoc();
15926 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
15927
15928 ISD::LoadExtType Ext = Ld->getExtensionType();
15929
Nadav Rotemca6f2962011-09-18 19:00:23 +000015930 // If this is a vector EXT Load then attempt to optimize it using a
Michael Liao35a56402012-10-17 03:59:18 +000015931 // shuffle. We need SSSE3 shuffles.
Elena Demikhovsky4b977312012-12-19 07:50:20 +000015932 // SEXT loads are suppoted starting SSE41.
15933 // We generate X86ISD::VSEXT for them.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015934 // TODO: It is possible to support ZExt by zeroing the undef values
15935 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000015936 if (RegVT.isVector() && RegVT.isInteger() &&
Elena Demikhovsky4b977312012-12-19 07:50:20 +000015937 (Ext == ISD::EXTLOAD && Subtarget->hasSSSE3() ||
15938 Ext == ISD::SEXTLOAD && Subtarget->hasSSE41())){
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015939 assert(MemVT != RegVT && "Cannot extend to the same type");
15940 assert(MemVT.isVector() && "Must load a vector from memory");
15941
15942 unsigned NumElems = RegVT.getVectorNumElements();
15943 unsigned RegSz = RegVT.getSizeInBits();
15944 unsigned MemSz = MemVT.getSizeInBits();
15945 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015946
Elena Demikhovsky4b977312012-12-19 07:50:20 +000015947 if (Ext == ISD::SEXTLOAD && RegSz == 256 && !Subtarget->hasInt256())
15948 return SDValue();
15949
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015950 // All sizes must be a power of two.
15951 if (!isPowerOf2_32(RegSz * MemSz * NumElems))
15952 return SDValue();
15953
15954 // Attempt to load the original value using scalar loads.
15955 // Find the largest scalar type that divides the total loaded size.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015956 MVT SclrLoadTy = MVT::i8;
15957 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
15958 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
15959 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015960 if (TLI.isTypeLegal(Tp) && ((MemSz % Tp.getSizeInBits()) == 0)) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015961 SclrLoadTy = Tp;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015962 }
15963 }
15964
Nadav Rotem5cd95e12012-07-11 13:27:05 +000015965 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
15966 if (TLI.isTypeLegal(MVT::f64) && SclrLoadTy.getSizeInBits() < 64 &&
15967 (64 <= MemSz))
15968 SclrLoadTy = MVT::f64;
15969
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015970 // Calculate the number of scalar loads that we need to perform
15971 // in order to load our vector from memory.
15972 unsigned NumLoads = MemSz / SclrLoadTy.getSizeInBits();
Elena Demikhovsky4b977312012-12-19 07:50:20 +000015973 if (Ext == ISD::SEXTLOAD && NumLoads > 1)
15974 return SDValue();
15975
15976 unsigned loadRegZize = RegSz;
15977 if (Ext == ISD::SEXTLOAD && RegSz == 256)
15978 loadRegZize /= 2;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015979
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015980 // Represent our vector as a sequence of elements which are the
15981 // largest scalar that we can load.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015982 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
Elena Demikhovsky4b977312012-12-19 07:50:20 +000015983 loadRegZize/SclrLoadTy.getSizeInBits());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015984
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015985 // Represent the data using the same element type that is stored in
15986 // memory. In practice, we ''widen'' MemVT.
Elena Demikhovsky4b977312012-12-19 07:50:20 +000015987 EVT WideVecVT =
15988 EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
15989 loadRegZize/MemVT.getScalarType().getSizeInBits());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015990
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015991 assert(WideVecVT.getSizeInBits() == LoadUnitVecVT.getSizeInBits() &&
15992 "Invalid vector type");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015993
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015994 // We can't shuffle using an illegal type.
15995 if (!TLI.isTypeLegal(WideVecVT))
15996 return SDValue();
15997
15998 SmallVector<SDValue, 8> Chains;
15999 SDValue Ptr = Ld->getBasePtr();
16000 SDValue Increment = DAG.getConstant(SclrLoadTy.getSizeInBits()/8,
16001 TLI.getPointerTy());
16002 SDValue Res = DAG.getUNDEF(LoadUnitVecVT);
16003
16004 for (unsigned i = 0; i < NumLoads; ++i) {
16005 // Perform a single load.
16006 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
16007 Ptr, Ld->getPointerInfo(),
16008 Ld->isVolatile(), Ld->isNonTemporal(),
16009 Ld->isInvariant(), Ld->getAlignment());
16010 Chains.push_back(ScalarLoad.getValue(1));
16011 // Create the first element type using SCALAR_TO_VECTOR in order to avoid
16012 // another round of DAGCombining.
16013 if (i == 0)
16014 Res = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, LoadUnitVecVT, ScalarLoad);
16015 else
16016 Res = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, LoadUnitVecVT, Res,
16017 ScalarLoad, DAG.getIntPtrConstant(i));
16018
16019 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
16020 }
16021
16022 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
16023 Chains.size());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016024
16025 // Bitcast the loaded value to a vector of the original element type, in
16026 // the size of the target vector type.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000016027 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, Res);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016028 unsigned SizeRatio = RegSz/MemSz;
16029
Elena Demikhovsky4b977312012-12-19 07:50:20 +000016030 if (Ext == ISD::SEXTLOAD) {
16031 SDValue Sext = DAG.getNode(X86ISD::VSEXT, dl, RegVT, SlicedVec);
16032 return DCI.CombineTo(N, Sext, TF, true);
16033 }
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016034 // Redistribute the loaded elements into the different locations.
16035 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000016036 for (unsigned i = 0; i != NumElems; ++i)
16037 ShuffleVec[i*SizeRatio] = i;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016038
16039 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000016040 DAG.getUNDEF(WideVecVT),
16041 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016042
16043 // Bitcast to the requested type.
16044 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
16045 // Replace the original load with the new sequence
16046 // and return the new chain.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000016047 return DCI.CombineTo(N, Shuff, TF, true);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016048 }
16049
16050 return SDValue();
16051}
16052
Chris Lattner149a4e52008-02-22 02:09:43 +000016053/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000016054static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000016055 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000016056 StoreSDNode *St = cast<StoreSDNode>(N);
16057 EVT VT = St->getValue().getValueType();
16058 EVT StVT = St->getMemoryVT();
16059 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000016060 SDValue StoredVal = St->getOperand(1);
16061 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
16062
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016063 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem87d35e82012-05-19 20:30:08 +000016064 // On Sandy Bridge, 256-bit memory operations are executed by two
16065 // 128-bit ports. However, on Haswell it is better to issue a single 256-bit
16066 // memory operation.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000016067 if (VT.is256BitVector() && !Subtarget->hasInt256() &&
Craig Topperb4a8aef2012-04-27 21:05:09 +000016068 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
16069 StoredVal.getNumOperands() == 2) {
Nadav Rotem5e742a32011-08-11 16:41:21 +000016070 SDValue Value0 = StoredVal.getOperand(0);
16071 SDValue Value1 = StoredVal.getOperand(1);
16072
16073 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
16074 SDValue Ptr0 = St->getBasePtr();
16075 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
16076
16077 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
16078 St->getPointerInfo(), St->isVolatile(),
16079 St->isNonTemporal(), St->getAlignment());
16080 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
16081 St->getPointerInfo(), St->isVolatile(),
16082 St->isNonTemporal(), St->getAlignment());
16083 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
16084 }
Nadav Rotem614061b2011-08-10 19:30:14 +000016085
16086 // Optimize trunc store (of multiple scalars) to shuffle and store.
16087 // First, pack all of the elements in one place. Next, store to memory
16088 // in fewer chunks.
16089 if (St->isTruncatingStore() && VT.isVector()) {
16090 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
16091 unsigned NumElems = VT.getVectorNumElements();
16092 assert(StVT != VT && "Cannot truncate to the same type");
16093 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
16094 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
16095
16096 // From, To sizes and ElemCount must be pow of two
16097 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000016098 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000016099 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000016100 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016101
Nadav Rotem614061b2011-08-10 19:30:14 +000016102 unsigned SizeRatio = FromSz / ToSz;
16103
16104 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
16105
16106 // Create a type on which we perform the shuffle
16107 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
16108 StVT.getScalarType(), NumElems*SizeRatio);
16109
16110 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
16111
16112 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
16113 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000016114 for (unsigned i = 0; i != NumElems; ++i)
16115 ShuffleVec[i] = i * SizeRatio;
Nadav Rotem614061b2011-08-10 19:30:14 +000016116
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000016117 // Can't shuffle using an illegal type.
16118 if (!TLI.isTypeLegal(WideVecVT))
16119 return SDValue();
Nadav Rotem614061b2011-08-10 19:30:14 +000016120
16121 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000016122 DAG.getUNDEF(WideVecVT),
16123 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000016124 // At this point all of the data is stored at the bottom of the
16125 // register. We now need to save it to mem.
16126
16127 // Find the largest store unit
16128 MVT StoreType = MVT::i8;
16129 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
16130 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
16131 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem5cd95e12012-07-11 13:27:05 +000016132 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToSz)
Nadav Rotem614061b2011-08-10 19:30:14 +000016133 StoreType = Tp;
16134 }
16135
Nadav Rotem5cd95e12012-07-11 13:27:05 +000016136 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
16137 if (TLI.isTypeLegal(MVT::f64) && StoreType.getSizeInBits() < 64 &&
16138 (64 <= NumElems * ToSz))
16139 StoreType = MVT::f64;
16140
Nadav Rotem614061b2011-08-10 19:30:14 +000016141 // Bitcast the original vector into a vector of store-size units
16142 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
Nadav Rotem5cd95e12012-07-11 13:27:05 +000016143 StoreType, VT.getSizeInBits()/StoreType.getSizeInBits());
Nadav Rotem614061b2011-08-10 19:30:14 +000016144 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
16145 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
16146 SmallVector<SDValue, 8> Chains;
16147 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
16148 TLI.getPointerTy());
16149 SDValue Ptr = St->getBasePtr();
16150
16151 // Perform one or more big stores into memory.
Craig Topper31a207a2012-05-04 06:39:13 +000016152 for (unsigned i=0, e=(ToSz*NumElems)/StoreType.getSizeInBits(); i!=e; ++i) {
Nadav Rotem614061b2011-08-10 19:30:14 +000016153 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
16154 StoreType, ShuffWide,
16155 DAG.getIntPtrConstant(i));
16156 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
16157 St->getPointerInfo(), St->isVolatile(),
16158 St->isNonTemporal(), St->getAlignment());
16159 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
16160 Chains.push_back(Ch);
16161 }
16162
16163 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
16164 Chains.size());
16165 }
16166
16167
Chris Lattner149a4e52008-02-22 02:09:43 +000016168 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
16169 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000016170 // A preferable solution to the general problem is to figure out the right
16171 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000016172
16173 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000016174 if (VT.getSizeInBits() != 64)
16175 return SDValue();
16176
Devang Patel578efa92009-06-05 21:57:13 +000016177 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling67658342012-10-09 07:45:08 +000016178 bool NoImplicitFloatOps = F->getFnAttributes().
Bill Wendling034b94b2012-12-19 07:18:57 +000016179 hasAttribute(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016180 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000016181 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000016182 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000016183 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000016184 isa<LoadSDNode>(St->getValue()) &&
16185 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
16186 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000016187 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000016188 LoadSDNode *Ld = 0;
16189 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000016190 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000016191 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000016192 // Must be a store of a load. We currently handle two cases: the load
16193 // is a direct child, and it's under an intervening TokenFactor. It is
16194 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000016195 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000016196 Ld = cast<LoadSDNode>(St->getChain());
16197 else if (St->getValue().hasOneUse() &&
16198 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000016199 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000016200 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000016201 TokenFactorIndex = i;
16202 Ld = cast<LoadSDNode>(St->getValue());
16203 } else
16204 Ops.push_back(ChainVal->getOperand(i));
16205 }
16206 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000016207
Evan Cheng536e6672009-03-12 05:59:15 +000016208 if (!Ld || !ISD::isNormalLoad(Ld))
16209 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000016210
Evan Cheng536e6672009-03-12 05:59:15 +000016211 // If this is not the MMX case, i.e. we are just turning i64 load/store
16212 // into f64 load/store, avoid the transformation if there are multiple
16213 // uses of the loaded value.
16214 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
16215 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000016216
Evan Cheng536e6672009-03-12 05:59:15 +000016217 DebugLoc LdDL = Ld->getDebugLoc();
16218 DebugLoc StDL = N->getDebugLoc();
16219 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
16220 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
16221 // pair instead.
16222 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000016223 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000016224 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
16225 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000016226 Ld->isNonTemporal(), Ld->isInvariant(),
16227 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000016228 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000016229 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000016230 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000016231 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000016232 Ops.size());
16233 }
Evan Cheng536e6672009-03-12 05:59:15 +000016234 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000016235 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000016236 St->isVolatile(), St->isNonTemporal(),
16237 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000016238 }
Evan Cheng536e6672009-03-12 05:59:15 +000016239
16240 // Otherwise, lower to two pairs of 32-bit loads / stores.
16241 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000016242 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
16243 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000016244
Owen Anderson825b72b2009-08-11 20:47:22 +000016245 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000016246 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000016247 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000016248 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000016249 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000016250 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000016251 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000016252 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000016253 MinAlign(Ld->getAlignment(), 4));
16254
16255 SDValue NewChain = LoLd.getValue(1);
16256 if (TokenFactorIndex != -1) {
16257 Ops.push_back(LoLd);
16258 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000016259 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000016260 Ops.size());
16261 }
16262
16263 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000016264 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
16265 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000016266
16267 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000016268 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000016269 St->isVolatile(), St->isNonTemporal(),
16270 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000016271 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000016272 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000016273 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000016274 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000016275 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000016276 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000016277 }
Dan Gohman475871a2008-07-27 21:46:04 +000016278 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000016279}
16280
Duncan Sands17470be2011-09-22 20:15:48 +000016281/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
16282/// and return the operands for the horizontal operation in LHS and RHS. A
16283/// horizontal operation performs the binary operation on successive elements
16284/// of its first operand, then on successive elements of its second operand,
16285/// returning the resulting values in a vector. For example, if
16286/// A = < float a0, float a1, float a2, float a3 >
16287/// and
16288/// B = < float b0, float b1, float b2, float b3 >
16289/// then the result of doing a horizontal operation on A and B is
16290/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
16291/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
16292/// A horizontal-op B, for some already available A and B, and if so then LHS is
16293/// set to A, RHS to B, and the routine returns 'true'.
16294/// Note that the binary operation should have the property that if one of the
16295/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000016296static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000016297 // Look for the following pattern: if
16298 // A = < float a0, float a1, float a2, float a3 >
16299 // B = < float b0, float b1, float b2, float b3 >
16300 // and
16301 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
16302 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
16303 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
16304 // which is A horizontal-op B.
16305
16306 // At least one of the operands should be a vector shuffle.
16307 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
16308 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
16309 return false;
16310
16311 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000016312
16313 assert((VT.is128BitVector() || VT.is256BitVector()) &&
16314 "Unsupported vector type for horizontal add/sub");
16315
16316 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
16317 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000016318 unsigned NumElts = VT.getVectorNumElements();
16319 unsigned NumLanes = VT.getSizeInBits()/128;
16320 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000016321 assert((NumLaneElts % 2 == 0) &&
16322 "Vector type should have an even number of elements in each lane");
16323 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000016324
16325 // View LHS in the form
16326 // LHS = VECTOR_SHUFFLE A, B, LMask
16327 // If LHS is not a shuffle then pretend it is the shuffle
16328 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
16329 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
16330 // type VT.
16331 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000016332 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000016333 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
16334 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
16335 A = LHS.getOperand(0);
16336 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
16337 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000016338 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
16339 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000016340 } else {
16341 if (LHS.getOpcode() != ISD::UNDEF)
16342 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000016343 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000016344 LMask[i] = i;
16345 }
16346
16347 // Likewise, view RHS in the form
16348 // RHS = VECTOR_SHUFFLE C, D, RMask
16349 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000016350 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000016351 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
16352 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
16353 C = RHS.getOperand(0);
16354 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
16355 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000016356 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
16357 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000016358 } else {
16359 if (RHS.getOpcode() != ISD::UNDEF)
16360 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000016361 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000016362 RMask[i] = i;
16363 }
16364
16365 // Check that the shuffles are both shuffling the same vectors.
16366 if (!(A == C && B == D) && !(A == D && B == C))
16367 return false;
16368
16369 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
16370 if (!A.getNode() && !B.getNode())
16371 return false;
16372
16373 // If A and B occur in reverse order in RHS, then "swap" them (which means
16374 // rewriting the mask).
16375 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000016376 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000016377
16378 // At this point LHS and RHS are equivalent to
16379 // LHS = VECTOR_SHUFFLE A, B, LMask
16380 // RHS = VECTOR_SHUFFLE A, B, RMask
16381 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000016382 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000016383 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000016384
Craig Topperf8363302011-12-02 08:18:41 +000016385 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000016386 if (LIdx < 0 || RIdx < 0 ||
16387 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
16388 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000016389 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000016390
Craig Topperf8363302011-12-02 08:18:41 +000016391 // Check that successive elements are being operated on. If not, this is
16392 // not a horizontal operation.
16393 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
16394 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000016395 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000016396 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000016397 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000016398 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000016399 }
16400
16401 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
16402 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
16403 return true;
16404}
16405
16406/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
16407static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
16408 const X86Subtarget *Subtarget) {
16409 EVT VT = N->getValueType(0);
16410 SDValue LHS = N->getOperand(0);
16411 SDValue RHS = N->getOperand(1);
16412
16413 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000016414 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000016415 (Subtarget->hasFp256() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000016416 isHorizontalBinOp(LHS, RHS, true))
16417 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
16418 return SDValue();
16419}
16420
16421/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
16422static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
16423 const X86Subtarget *Subtarget) {
16424 EVT VT = N->getValueType(0);
16425 SDValue LHS = N->getOperand(0);
16426 SDValue RHS = N->getOperand(1);
16427
16428 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000016429 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000016430 (Subtarget->hasFp256() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000016431 isHorizontalBinOp(LHS, RHS, false))
16432 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
16433 return SDValue();
16434}
16435
Chris Lattner6cf73262008-01-25 06:14:17 +000016436/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
16437/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000016438static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000016439 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
16440 // F[X]OR(0.0, x) -> x
16441 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000016442 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
16443 if (C->getValueAPF().isPosZero())
16444 return N->getOperand(1);
16445 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
16446 if (C->getValueAPF().isPosZero())
16447 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000016448 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000016449}
16450
Nadav Rotemd60cb112012-08-19 13:06:16 +000016451/// PerformFMinFMaxCombine - Do target-specific dag combines on X86ISD::FMIN and
16452/// X86ISD::FMAX nodes.
16453static SDValue PerformFMinFMaxCombine(SDNode *N, SelectionDAG &DAG) {
16454 assert(N->getOpcode() == X86ISD::FMIN || N->getOpcode() == X86ISD::FMAX);
16455
16456 // Only perform optimizations if UnsafeMath is used.
16457 if (!DAG.getTarget().Options.UnsafeFPMath)
16458 return SDValue();
16459
16460 // If we run in unsafe-math mode, then convert the FMAX and FMIN nodes
Craig Topper8365e9b2012-09-01 06:33:50 +000016461 // into FMINC and FMAXC, which are Commutative operations.
Nadav Rotemd60cb112012-08-19 13:06:16 +000016462 unsigned NewOp = 0;
16463 switch (N->getOpcode()) {
16464 default: llvm_unreachable("unknown opcode");
16465 case X86ISD::FMIN: NewOp = X86ISD::FMINC; break;
16466 case X86ISD::FMAX: NewOp = X86ISD::FMAXC; break;
16467 }
16468
16469 return DAG.getNode(NewOp, N->getDebugLoc(), N->getValueType(0),
16470 N->getOperand(0), N->getOperand(1));
16471}
16472
16473
Chris Lattneraf723b92008-01-25 05:46:26 +000016474/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000016475static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000016476 // FAND(0.0, x) -> 0.0
16477 // FAND(x, 0.0) -> 0.0
16478 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
16479 if (C->getValueAPF().isPosZero())
16480 return N->getOperand(0);
16481 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
16482 if (C->getValueAPF().isPosZero())
16483 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000016484 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000016485}
16486
Dan Gohmane5af2d32009-01-29 01:59:02 +000016487static SDValue PerformBTCombine(SDNode *N,
16488 SelectionDAG &DAG,
16489 TargetLowering::DAGCombinerInfo &DCI) {
16490 // BT ignores high bits in the bit index operand.
16491 SDValue Op1 = N->getOperand(1);
16492 if (Op1.hasOneUse()) {
16493 unsigned BitWidth = Op1.getValueSizeInBits();
16494 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
16495 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000016496 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
16497 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000016498 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000016499 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
16500 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
16501 DCI.CommitTargetLoweringOpt(TLO);
16502 }
16503 return SDValue();
16504}
Chris Lattner83e6c992006-10-04 06:57:07 +000016505
Eli Friedman7a5e5552009-06-07 06:52:44 +000016506static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
16507 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000016508 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000016509 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000016510 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000016511 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000016512 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000016513 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000016514 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000016515 }
16516 return SDValue();
16517}
16518
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016519static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
16520 TargetLowering::DAGCombinerInfo &DCI,
16521 const X86Subtarget *Subtarget) {
16522 if (!DCI.isBeforeLegalizeOps())
16523 return SDValue();
16524
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000016525 if (!Subtarget->hasFp256())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000016526 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016527
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016528 EVT VT = N->getValueType(0);
16529 SDValue Op = N->getOperand(0);
16530 EVT OpVT = Op.getValueType();
16531 DebugLoc dl = N->getDebugLoc();
16532
Elena Demikhovskyf6020402012-02-08 08:37:26 +000016533 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
16534 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016535
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000016536 if (Subtarget->hasInt256())
Elena Demikhovsky1da58672012-04-22 09:39:03 +000016537 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, Op);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000016538
16539 // Optimize vectors in AVX mode
16540 // Sign extend v8i16 to v8i32 and
16541 // v4i32 to v4i64
16542 //
16543 // Divide input vector into two parts
16544 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
16545 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
16546 // concat the vectors to original VT
16547
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016548 unsigned NumElems = OpVT.getVectorNumElements();
Craig Toppercacafd42012-08-14 08:18:43 +000016549 SDValue Undef = DAG.getUNDEF(OpVT);
16550
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016551 SmallVector<int,8> ShufMask1(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000016552 for (unsigned i = 0; i != NumElems/2; ++i)
16553 ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016554
Craig Toppercacafd42012-08-14 08:18:43 +000016555 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, Undef, &ShufMask1[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016556
16557 SmallVector<int,8> ShufMask2(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000016558 for (unsigned i = 0; i != NumElems/2; ++i)
16559 ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016560
Craig Toppercacafd42012-08-14 08:18:43 +000016561 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, Undef, &ShufMask2[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016562
Craig Topper3ef43cf2012-04-24 06:36:35 +000016563 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000016564 VT.getVectorNumElements()/2);
16565
Craig Topper3ef43cf2012-04-24 06:36:35 +000016566 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016567 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
16568
16569 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
16570 }
16571 return SDValue();
16572}
16573
Michael Liaof6c24ee2012-08-10 14:39:24 +000016574static SDValue PerformFMACombine(SDNode *N, SelectionDAG &DAG,
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000016575 const X86Subtarget* Subtarget) {
16576 DebugLoc dl = N->getDebugLoc();
16577 EVT VT = N->getValueType(0);
16578
Craig Topperb1bdd7d2012-08-30 06:56:15 +000016579 // Let legalize expand this if it isn't a legal type yet.
16580 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
16581 return SDValue();
16582
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000016583 EVT ScalarVT = VT.getScalarType();
Craig Topperbf404372012-08-31 15:40:30 +000016584 if ((ScalarVT != MVT::f32 && ScalarVT != MVT::f64) ||
16585 (!Subtarget->hasFMA() && !Subtarget->hasFMA4()))
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000016586 return SDValue();
16587
16588 SDValue A = N->getOperand(0);
16589 SDValue B = N->getOperand(1);
16590 SDValue C = N->getOperand(2);
16591
16592 bool NegA = (A.getOpcode() == ISD::FNEG);
16593 bool NegB = (B.getOpcode() == ISD::FNEG);
16594 bool NegC = (C.getOpcode() == ISD::FNEG);
16595
Michael Liaof6c24ee2012-08-10 14:39:24 +000016596 // Negative multiplication when NegA xor NegB
16597 bool NegMul = (NegA != NegB);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000016598 if (NegA)
16599 A = A.getOperand(0);
16600 if (NegB)
16601 B = B.getOperand(0);
16602 if (NegC)
16603 C = C.getOperand(0);
16604
16605 unsigned Opcode;
16606 if (!NegMul)
Craig Topperbf404372012-08-31 15:40:30 +000016607 Opcode = (!NegC) ? X86ISD::FMADD : X86ISD::FMSUB;
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000016608 else
Craig Topperbf404372012-08-31 15:40:30 +000016609 Opcode = (!NegC) ? X86ISD::FNMADD : X86ISD::FNMSUB;
16610
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000016611 return DAG.getNode(Opcode, dl, VT, A, B, C);
16612}
16613
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016614static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000016615 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016616 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000016617 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
16618 // (and (i32 x86isd::setcc_carry), 1)
16619 // This eliminates the zext. This transformation is necessary because
16620 // ISD::SETCC is always legalized to i8.
16621 DebugLoc dl = N->getDebugLoc();
16622 SDValue N0 = N->getOperand(0);
16623 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016624 EVT OpVT = N0.getValueType();
16625
Evan Cheng2e489c42009-12-16 00:53:11 +000016626 if (N0.getOpcode() == ISD::AND &&
16627 N0.hasOneUse() &&
16628 N0.getOperand(0).hasOneUse()) {
16629 SDValue N00 = N0.getOperand(0);
16630 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
16631 return SDValue();
16632 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
16633 if (!C || C->getZExtValue() != 1)
16634 return SDValue();
16635 return DAG.getNode(ISD::AND, dl, VT,
16636 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
16637 N00.getOperand(0), N00.getOperand(1)),
16638 DAG.getConstant(1, VT));
16639 }
Craig Topperd0cf5652012-04-21 18:13:35 +000016640
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016641 // Optimize vectors in AVX mode:
16642 //
16643 // v8i16 -> v8i32
16644 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
16645 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
16646 // Concat upper and lower parts.
16647 //
16648 // v4i32 -> v4i64
16649 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
16650 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
16651 // Concat upper and lower parts.
16652 //
Craig Topperc16f8512012-04-25 06:39:39 +000016653 if (!DCI.isBeforeLegalizeOps())
16654 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016655
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000016656 if (!Subtarget->hasFp256())
Craig Topperc16f8512012-04-25 06:39:39 +000016657 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016658
Craig Topperc16f8512012-04-25 06:39:39 +000016659 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
16660 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
Elena Demikhovsky1da58672012-04-22 09:39:03 +000016661
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000016662 if (Subtarget->hasInt256())
Craig Topperc16f8512012-04-25 06:39:39 +000016663 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, N0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016664
Craig Topperc16f8512012-04-25 06:39:39 +000016665 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
16666 SDValue OpLo = getUnpackl(DAG, dl, OpVT, N0, ZeroVec);
16667 SDValue OpHi = getUnpackh(DAG, dl, OpVT, N0, ZeroVec);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016668
Craig Topperc16f8512012-04-25 06:39:39 +000016669 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
16670 VT.getVectorNumElements()/2);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016671
Craig Topperc16f8512012-04-25 06:39:39 +000016672 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
16673 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
16674
16675 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000016676 }
16677
Evan Cheng2e489c42009-12-16 00:53:11 +000016678 return SDValue();
16679}
16680
Chad Rosiera73b6fc2012-04-27 22:33:25 +000016681// Optimize x == -y --> x+y == 0
16682// x != -y --> x+y != 0
16683static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
16684 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
16685 SDValue LHS = N->getOperand(0);
Chad Rosiera20e1e72012-08-01 18:39:17 +000016686 SDValue RHS = N->getOperand(1);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000016687
16688 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
16689 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
16690 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
16691 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
16692 LHS.getValueType(), RHS, LHS.getOperand(1));
16693 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
16694 addV, DAG.getConstant(0, addV.getValueType()), CC);
16695 }
16696 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
16697 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
16698 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
16699 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
16700 RHS.getValueType(), LHS, RHS.getOperand(1));
16701 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
16702 addV, DAG.getConstant(0, addV.getValueType()), CC);
16703 }
16704 return SDValue();
16705}
16706
Shuxin Yanga5526a92012-10-31 23:11:48 +000016707// Helper function of PerformSETCCCombine. It is to materialize "setb reg"
16708// as "sbb reg,reg", since it can be extended without zext and produces
16709// an all-ones bit which is more useful than 0/1 in some cases.
16710static SDValue MaterializeSETB(DebugLoc DL, SDValue EFLAGS, SelectionDAG &DAG) {
16711 return DAG.getNode(ISD::AND, DL, MVT::i8,
16712 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
16713 DAG.getConstant(X86::COND_B, MVT::i8), EFLAGS),
16714 DAG.getConstant(1, MVT::i8));
16715}
16716
Chris Lattnerc19d1c32010-12-19 22:08:31 +000016717// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016718static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG,
16719 TargetLowering::DAGCombinerInfo &DCI,
16720 const X86Subtarget *Subtarget) {
Chris Lattnerc19d1c32010-12-19 22:08:31 +000016721 DebugLoc DL = N->getDebugLoc();
Michael Liao2a33cec2012-08-10 19:58:13 +000016722 X86::CondCode CC = X86::CondCode(N->getConstantOperandVal(0));
16723 SDValue EFLAGS = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016724
Shuxin Yanga5526a92012-10-31 23:11:48 +000016725 if (CC == X86::COND_A) {
16726 // Try to convert COND_A into COND_B in an attempt to facilitate
16727 // materializing "setb reg".
16728 //
16729 // Do not flip "e > c", where "c" is a constant, because Cmp instruction
16730 // cannot take an immediate as its first operand.
16731 //
16732 if (EFLAGS.getOpcode() == X86ISD::SUB && EFLAGS.hasOneUse() &&
16733 EFLAGS.getValueType().isInteger() &&
16734 !isa<ConstantSDNode>(EFLAGS.getOperand(1))) {
16735 SDValue NewSub = DAG.getNode(X86ISD::SUB, EFLAGS.getDebugLoc(),
16736 EFLAGS.getNode()->getVTList(),
16737 EFLAGS.getOperand(1), EFLAGS.getOperand(0));
16738 SDValue NewEFLAGS = SDValue(NewSub.getNode(), EFLAGS.getResNo());
16739 return MaterializeSETB(DL, NewEFLAGS, DAG);
16740 }
16741 }
16742
Chris Lattnerc19d1c32010-12-19 22:08:31 +000016743 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
16744 // a zext and produces an all-ones bit which is more useful than 0/1 in some
16745 // cases.
Michael Liao2a33cec2012-08-10 19:58:13 +000016746 if (CC == X86::COND_B)
Shuxin Yanga5526a92012-10-31 23:11:48 +000016747 return MaterializeSETB(DL, EFLAGS, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016748
Michael Liao2a33cec2012-08-10 19:58:13 +000016749 SDValue Flags;
16750
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016751 Flags = checkBoolTestSetCCCombine(EFLAGS, CC);
16752 if (Flags.getNode()) {
16753 SDValue Cond = DAG.getConstant(CC, MVT::i8);
16754 return DAG.getNode(X86ISD::SETCC, DL, N->getVTList(), Cond, Flags);
16755 }
16756
Michael Liao2a33cec2012-08-10 19:58:13 +000016757 return SDValue();
16758}
16759
16760// Optimize branch condition evaluation.
16761//
16762static SDValue PerformBrCondCombine(SDNode *N, SelectionDAG &DAG,
16763 TargetLowering::DAGCombinerInfo &DCI,
16764 const X86Subtarget *Subtarget) {
16765 DebugLoc DL = N->getDebugLoc();
16766 SDValue Chain = N->getOperand(0);
16767 SDValue Dest = N->getOperand(1);
16768 SDValue EFLAGS = N->getOperand(3);
16769 X86::CondCode CC = X86::CondCode(N->getConstantOperandVal(2));
16770
16771 SDValue Flags;
16772
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016773 Flags = checkBoolTestSetCCCombine(EFLAGS, CC);
16774 if (Flags.getNode()) {
16775 SDValue Cond = DAG.getConstant(CC, MVT::i8);
16776 return DAG.getNode(X86ISD::BRCOND, DL, N->getVTList(), Chain, Dest, Cond,
16777 Flags);
16778 }
16779
Chris Lattnerc19d1c32010-12-19 22:08:31 +000016780 return SDValue();
16781}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016782
Benjamin Kramer1396c402011-06-18 11:09:41 +000016783static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
16784 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000016785 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000016786 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000016787
16788 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000016789 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000016790 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000016791 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000016792 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
16793 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
16794 }
16795
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000016796 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
16797 // a 32-bit target where SSE doesn't support i64->FP operations.
16798 if (Op0.getOpcode() == ISD::LOAD) {
16799 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
16800 EVT VT = Ld->getValueType(0);
16801 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
16802 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
16803 !XTLI->getSubtarget()->is64Bit() &&
16804 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000016805 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
16806 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000016807 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
16808 return FILDChain;
16809 }
16810 }
16811 return SDValue();
16812}
16813
Chris Lattner23a01992010-12-20 01:37:09 +000016814// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
16815static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
16816 X86TargetLowering::DAGCombinerInfo &DCI) {
16817 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
16818 // the result is either zero or one (depending on the input carry bit).
16819 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
16820 if (X86::isZeroNode(N->getOperand(0)) &&
16821 X86::isZeroNode(N->getOperand(1)) &&
16822 // We don't have a good way to replace an EFLAGS use, so only do this when
16823 // dead right now.
16824 SDValue(N, 1).use_empty()) {
16825 DebugLoc DL = N->getDebugLoc();
16826 EVT VT = N->getValueType(0);
16827 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
16828 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
16829 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
16830 DAG.getConstant(X86::COND_B,MVT::i8),
16831 N->getOperand(2)),
16832 DAG.getConstant(1, VT));
16833 return DCI.CombineTo(N, Res1, CarryOut);
16834 }
16835
16836 return SDValue();
16837}
16838
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000016839// fold (add Y, (sete X, 0)) -> adc 0, Y
16840// (add Y, (setne X, 0)) -> sbb -1, Y
16841// (sub (sete X, 0), Y) -> sbb 0, Y
16842// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000016843static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000016844 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016845
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000016846 // Look through ZExts.
16847 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
16848 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
16849 return SDValue();
16850
16851 SDValue SetCC = Ext.getOperand(0);
16852 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
16853 return SDValue();
16854
16855 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
16856 if (CC != X86::COND_E && CC != X86::COND_NE)
16857 return SDValue();
16858
16859 SDValue Cmp = SetCC.getOperand(1);
16860 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000016861 !X86::isZeroNode(Cmp.getOperand(1)) ||
16862 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000016863 return SDValue();
16864
16865 SDValue CmpOp0 = Cmp.getOperand(0);
16866 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
16867 DAG.getConstant(1, CmpOp0.getValueType()));
16868
16869 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
16870 if (CC == X86::COND_NE)
16871 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
16872 DL, OtherVal.getValueType(), OtherVal,
16873 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
16874 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
16875 DL, OtherVal.getValueType(), OtherVal,
16876 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
16877}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000016878
Craig Topper54f952a2011-11-19 09:02:40 +000016879/// PerformADDCombine - Do target-specific dag combines on integer adds.
16880static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
16881 const X86Subtarget *Subtarget) {
16882 EVT VT = N->getValueType(0);
16883 SDValue Op0 = N->getOperand(0);
16884 SDValue Op1 = N->getOperand(1);
16885
16886 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000016887 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000016888 (Subtarget->hasInt256() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000016889 isHorizontalBinOp(Op0, Op1, true))
16890 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
16891
16892 return OptimizeConditionalInDecrement(N, DAG);
16893}
16894
16895static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
16896 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000016897 SDValue Op0 = N->getOperand(0);
16898 SDValue Op1 = N->getOperand(1);
16899
16900 // X86 can't encode an immediate LHS of a sub. See if we can push the
16901 // negation into a preceding instruction.
16902 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000016903 // If the RHS of the sub is a XOR with one use and a constant, invert the
16904 // immediate. Then add one to the LHS of the sub so we can turn
16905 // X-Y -> X+~Y+1, saving one register.
16906 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
16907 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000016908 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000016909 EVT VT = Op0.getValueType();
16910 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
16911 Op1.getOperand(0),
16912 DAG.getConstant(~XorC, VT));
16913 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000016914 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000016915 }
16916 }
16917
Craig Topper54f952a2011-11-19 09:02:40 +000016918 // Try to synthesize horizontal adds from adds of shuffles.
16919 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000016920 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000016921 (Subtarget->hasInt256() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topperb72039c2011-11-30 09:10:50 +000016922 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000016923 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
16924
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000016925 return OptimizeConditionalInDecrement(N, DAG);
16926}
16927
Michael Liaod9d09602012-10-23 17:34:00 +000016928/// performVZEXTCombine - Performs build vector combines
16929static SDValue performVZEXTCombine(SDNode *N, SelectionDAG &DAG,
16930 TargetLowering::DAGCombinerInfo &DCI,
16931 const X86Subtarget *Subtarget) {
16932 // (vzext (bitcast (vzext (x)) -> (vzext x)
16933 SDValue In = N->getOperand(0);
16934 while (In.getOpcode() == ISD::BITCAST)
16935 In = In.getOperand(0);
16936
16937 if (In.getOpcode() != X86ISD::VZEXT)
16938 return SDValue();
16939
16940 return DAG.getNode(X86ISD::VZEXT, N->getDebugLoc(), N->getValueType(0), In.getOperand(0));
16941}
16942
Dan Gohman475871a2008-07-27 21:46:04 +000016943SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000016944 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000016945 SelectionDAG &DAG = DCI.DAG;
16946 switch (N->getOpcode()) {
16947 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000016948 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000016949 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000016950 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000016951 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016952 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI, Subtarget);
Craig Topper54f952a2011-11-19 09:02:40 +000016953 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
16954 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000016955 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000016956 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000016957 case ISD::SHL:
16958 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000016959 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000016960 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000016961 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000016962 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000016963 case ISD::LOAD: return PerformLOADCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000016964 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000016965 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000016966 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
16967 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000016968 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000016969 case X86ISD::FOR: return PerformFORCombine(N, DAG);
Nadav Rotemd60cb112012-08-19 13:06:16 +000016970 case X86ISD::FMIN:
16971 case X86ISD::FMAX: return PerformFMinFMaxCombine(N, DAG);
Chris Lattneraf723b92008-01-25 05:46:26 +000016972 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000016973 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000016974 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000016975 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000016976 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000016977 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Craig Topper55b24052012-09-11 06:15:32 +000016978 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG,DCI,Subtarget);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000016979 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016980 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Michael Liao2a33cec2012-08-10 19:58:13 +000016981 case X86ISD::BRCOND: return PerformBrCondCombine(N, DAG, DCI, Subtarget);
Michael Liaod9d09602012-10-23 17:34:00 +000016982 case X86ISD::VZEXT: return performVZEXTCombine(N, DAG, DCI, Subtarget);
Craig Topperb3982da2011-12-31 23:50:21 +000016983 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000016984 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000016985 case X86ISD::UNPCKH:
16986 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000016987 case X86ISD::MOVHLPS:
16988 case X86ISD::MOVLHPS:
16989 case X86ISD::PSHUFD:
16990 case X86ISD::PSHUFHW:
16991 case X86ISD::PSHUFLW:
16992 case X86ISD::MOVSS:
16993 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000016994 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000016995 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000016996 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000016997 case ISD::FMA: return PerformFMACombine(N, DAG, Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000016998 }
16999
Dan Gohman475871a2008-07-27 21:46:04 +000017000 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000017001}
17002
Evan Chenge5b51ac2010-04-17 06:13:15 +000017003/// isTypeDesirableForOp - Return true if the target has native support for
17004/// the specified value type and it is 'desirable' to use the type for the
17005/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
17006/// instruction encodings are longer and some i16 instructions are slow.
17007bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
17008 if (!isTypeLegal(VT))
17009 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000017010 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000017011 return true;
17012
17013 switch (Opc) {
17014 default:
17015 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000017016 case ISD::LOAD:
17017 case ISD::SIGN_EXTEND:
17018 case ISD::ZERO_EXTEND:
17019 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000017020 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000017021 case ISD::SRL:
17022 case ISD::SUB:
17023 case ISD::ADD:
17024 case ISD::MUL:
17025 case ISD::AND:
17026 case ISD::OR:
17027 case ISD::XOR:
17028 return false;
17029 }
17030}
17031
17032/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000017033/// beneficial for dag combiner to promote the specified node. If true, it
17034/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000017035bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000017036 EVT VT = Op.getValueType();
17037 if (VT != MVT::i16)
17038 return false;
17039
Evan Cheng4c26e932010-04-19 19:29:22 +000017040 bool Promote = false;
17041 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000017042 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000017043 default: break;
17044 case ISD::LOAD: {
17045 LoadSDNode *LD = cast<LoadSDNode>(Op);
17046 // If the non-extending load has a single use and it's not live out, then it
17047 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000017048 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
17049 Op.hasOneUse()*/) {
17050 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
17051 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
17052 // The only case where we'd want to promote LOAD (rather then it being
17053 // promoted as an operand is when it's only use is liveout.
17054 if (UI->getOpcode() != ISD::CopyToReg)
17055 return false;
17056 }
17057 }
Evan Cheng4c26e932010-04-19 19:29:22 +000017058 Promote = true;
17059 break;
17060 }
17061 case ISD::SIGN_EXTEND:
17062 case ISD::ZERO_EXTEND:
17063 case ISD::ANY_EXTEND:
17064 Promote = true;
17065 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000017066 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000017067 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000017068 SDValue N0 = Op.getOperand(0);
17069 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000017070 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000017071 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000017072 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000017073 break;
17074 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000017075 case ISD::ADD:
17076 case ISD::MUL:
17077 case ISD::AND:
17078 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000017079 case ISD::XOR:
17080 Commute = true;
17081 // fallthrough
17082 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000017083 SDValue N0 = Op.getOperand(0);
17084 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000017085 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000017086 return false;
17087 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000017088 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000017089 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000017090 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000017091 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000017092 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000017093 }
17094 }
17095
17096 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000017097 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000017098}
17099
Evan Cheng60c07e12006-07-05 22:17:51 +000017100//===----------------------------------------------------------------------===//
17101// X86 Inline Assembly Support
17102//===----------------------------------------------------------------------===//
17103
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017104namespace {
17105 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000017106 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017107 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017108
Benjamin Kramer0581ed72011-12-18 20:51:31 +000017109 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017110 StringRef piece(*args[i]);
17111 if (!s.startswith(piece)) // Check if the piece matches.
17112 return false;
17113
17114 s = s.substr(piece.size());
17115 StringRef::size_type pos = s.find_first_not_of(" \t");
17116 if (pos == 0) // We matched a prefix.
17117 return false;
17118
17119 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017120 }
17121
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017122 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017123 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000017124 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017125}
17126
Chris Lattnerb8105652009-07-20 17:51:36 +000017127bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
17128 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000017129
17130 std::string AsmStr = IA->getAsmString();
17131
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017132 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
17133 if (!Ty || Ty->getBitWidth() % 16 != 0)
17134 return false;
17135
Chris Lattnerb8105652009-07-20 17:51:36 +000017136 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000017137 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000017138 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000017139
17140 switch (AsmPieces.size()) {
17141 default: return false;
17142 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000017143 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017144 // we will turn this bswap into something that will be lowered to logical
17145 // ops instead of emitting the bswap asm. For now, we don't support 486 or
17146 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000017147 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017148 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
17149 matchAsm(AsmPieces[0], "bswapl", "$0") ||
17150 matchAsm(AsmPieces[0], "bswapq", "$0") ||
17151 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
17152 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
17153 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000017154 // No need to check constraints, nothing other than the equivalent of
17155 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000017156 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000017157 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017158
Chris Lattnerb8105652009-07-20 17:51:36 +000017159 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000017160 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017161 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017162 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
17163 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000017164 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000017165 const std::string &ConstraintsStr = IA->getConstraintString();
17166 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000017167 std::sort(AsmPieces.begin(), AsmPieces.end());
17168 if (AsmPieces.size() == 4 &&
17169 AsmPieces[0] == "~{cc}" &&
17170 AsmPieces[1] == "~{dirflag}" &&
17171 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017172 AsmPieces[3] == "~{fpsr}")
17173 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000017174 }
17175 break;
17176 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000017177 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017178 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017179 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
17180 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
17181 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017182 AsmPieces.clear();
17183 const std::string &ConstraintsStr = IA->getConstraintString();
17184 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
17185 std::sort(AsmPieces.begin(), AsmPieces.end());
17186 if (AsmPieces.size() == 4 &&
17187 AsmPieces[0] == "~{cc}" &&
17188 AsmPieces[1] == "~{dirflag}" &&
17189 AsmPieces[2] == "~{flags}" &&
17190 AsmPieces[3] == "~{fpsr}")
17191 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000017192 }
Evan Cheng55d42002011-01-08 01:24:27 +000017193
17194 if (CI->getType()->isIntegerTy(64)) {
17195 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
17196 if (Constraints.size() >= 2 &&
17197 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
17198 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
17199 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017200 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
17201 matchAsm(AsmPieces[1], "bswap", "%edx") &&
17202 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017203 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000017204 }
17205 }
17206 break;
17207 }
17208 return false;
17209}
17210
17211
17212
Chris Lattnerf4dff842006-07-11 02:54:03 +000017213/// getConstraintType - Given a constraint letter, return the type of
17214/// constraint it is for this target.
17215X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000017216X86TargetLowering::getConstraintType(const std::string &Constraint) const {
17217 if (Constraint.size() == 1) {
17218 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000017219 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000017220 case 'q':
17221 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000017222 case 'f':
17223 case 't':
17224 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000017225 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000017226 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000017227 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000017228 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000017229 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000017230 case 'a':
17231 case 'b':
17232 case 'c':
17233 case 'd':
17234 case 'S':
17235 case 'D':
17236 case 'A':
17237 return C_Register;
17238 case 'I':
17239 case 'J':
17240 case 'K':
17241 case 'L':
17242 case 'M':
17243 case 'N':
17244 case 'G':
17245 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000017246 case 'e':
17247 case 'Z':
17248 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000017249 default:
17250 break;
17251 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000017252 }
Chris Lattner4234f572007-03-25 02:14:49 +000017253 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000017254}
17255
John Thompson44ab89e2010-10-29 17:29:13 +000017256/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000017257/// This object must already have been set up with the operand type
17258/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000017259TargetLowering::ConstraintWeight
17260 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000017261 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000017262 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000017263 Value *CallOperandVal = info.CallOperandVal;
17264 // If we don't have a value, we can't do a match,
17265 // but allow it at the lowest weight.
17266 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000017267 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000017268 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000017269 // Look at the constraint type.
17270 switch (*constraint) {
17271 default:
John Thompson44ab89e2010-10-29 17:29:13 +000017272 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
17273 case 'R':
17274 case 'q':
17275 case 'Q':
17276 case 'a':
17277 case 'b':
17278 case 'c':
17279 case 'd':
17280 case 'S':
17281 case 'D':
17282 case 'A':
17283 if (CallOperandVal->getType()->isIntegerTy())
17284 weight = CW_SpecificReg;
17285 break;
17286 case 'f':
17287 case 't':
17288 case 'u':
17289 if (type->isFloatingPointTy())
17290 weight = CW_SpecificReg;
17291 break;
17292 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000017293 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000017294 weight = CW_SpecificReg;
17295 break;
17296 case 'x':
17297 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000017298 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000017299 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasFp256()))
John Thompson44ab89e2010-10-29 17:29:13 +000017300 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000017301 break;
17302 case 'I':
17303 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
17304 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000017305 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000017306 }
17307 break;
John Thompson44ab89e2010-10-29 17:29:13 +000017308 case 'J':
17309 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
17310 if (C->getZExtValue() <= 63)
17311 weight = CW_Constant;
17312 }
17313 break;
17314 case 'K':
17315 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
17316 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
17317 weight = CW_Constant;
17318 }
17319 break;
17320 case 'L':
17321 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
17322 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
17323 weight = CW_Constant;
17324 }
17325 break;
17326 case 'M':
17327 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
17328 if (C->getZExtValue() <= 3)
17329 weight = CW_Constant;
17330 }
17331 break;
17332 case 'N':
17333 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
17334 if (C->getZExtValue() <= 0xff)
17335 weight = CW_Constant;
17336 }
17337 break;
17338 case 'G':
17339 case 'C':
17340 if (dyn_cast<ConstantFP>(CallOperandVal)) {
17341 weight = CW_Constant;
17342 }
17343 break;
17344 case 'e':
17345 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
17346 if ((C->getSExtValue() >= -0x80000000LL) &&
17347 (C->getSExtValue() <= 0x7fffffffLL))
17348 weight = CW_Constant;
17349 }
17350 break;
17351 case 'Z':
17352 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
17353 if (C->getZExtValue() <= 0xffffffff)
17354 weight = CW_Constant;
17355 }
17356 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000017357 }
17358 return weight;
17359}
17360
Dale Johannesenba2a0b92008-01-29 02:21:21 +000017361/// LowerXConstraint - try to replace an X constraint, which matches anything,
17362/// with another that has more specific requirements based on the type of the
17363/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000017364const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000017365LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000017366 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
17367 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000017368 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000017369 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000017370 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000017371 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000017372 return "x";
17373 }
Scott Michelfdc40a02009-02-17 22:15:04 +000017374
Chris Lattner5e764232008-04-26 23:02:14 +000017375 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000017376}
17377
Chris Lattner48884cd2007-08-25 00:47:38 +000017378/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
17379/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000017380void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000017381 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000017382 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000017383 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000017384 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000017385
Eric Christopher100c8332011-06-02 23:16:42 +000017386 // Only support length 1 constraints for now.
17387 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000017388
Eric Christopher100c8332011-06-02 23:16:42 +000017389 char ConstraintLetter = Constraint[0];
17390 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000017391 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000017392 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000017393 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000017394 if (C->getZExtValue() <= 31) {
17395 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000017396 break;
17397 }
Devang Patel84f7fd22007-03-17 00:13:28 +000017398 }
Chris Lattner48884cd2007-08-25 00:47:38 +000017399 return;
Evan Cheng364091e2008-09-22 23:57:37 +000017400 case 'J':
17401 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000017402 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000017403 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
17404 break;
17405 }
17406 }
17407 return;
17408 case 'K':
17409 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Jakub Staszakdccd7f92012-11-06 23:52:19 +000017410 if (isInt<8>(C->getSExtValue())) {
Evan Cheng364091e2008-09-22 23:57:37 +000017411 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
17412 break;
17413 }
17414 }
17415 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000017416 case 'N':
17417 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000017418 if (C->getZExtValue() <= 255) {
17419 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000017420 break;
17421 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000017422 }
Chris Lattner48884cd2007-08-25 00:47:38 +000017423 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000017424 case 'e': {
17425 // 32-bit signed value
17426 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000017427 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
17428 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000017429 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000017430 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000017431 break;
17432 }
17433 // FIXME gcc accepts some relocatable values here too, but only in certain
17434 // memory models; it's complicated.
17435 }
17436 return;
17437 }
17438 case 'Z': {
17439 // 32-bit unsigned value
17440 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000017441 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
17442 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000017443 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
17444 break;
17445 }
17446 }
17447 // FIXME gcc accepts some relocatable values here too, but only in certain
17448 // memory models; it's complicated.
17449 return;
17450 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000017451 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000017452 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000017453 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000017454 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000017455 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000017456 break;
17457 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000017458
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000017459 // In any sort of PIC mode addresses need to be computed at runtime by
17460 // adding in a register or some sort of table lookup. These can't
17461 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000017462 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000017463 return;
17464
Chris Lattnerdc43a882007-05-03 16:52:29 +000017465 // If we are in non-pic codegen mode, we allow the address of a global (with
17466 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000017467 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000017468 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000017469
Chris Lattner49921962009-05-08 18:23:14 +000017470 // Match either (GA), (GA+C), (GA+C1+C2), etc.
17471 while (1) {
17472 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
17473 Offset += GA->getOffset();
17474 break;
17475 } else if (Op.getOpcode() == ISD::ADD) {
17476 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
17477 Offset += C->getZExtValue();
17478 Op = Op.getOperand(0);
17479 continue;
17480 }
17481 } else if (Op.getOpcode() == ISD::SUB) {
17482 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
17483 Offset += -C->getZExtValue();
17484 Op = Op.getOperand(0);
17485 continue;
17486 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000017487 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000017488
Chris Lattner49921962009-05-08 18:23:14 +000017489 // Otherwise, this isn't something we can handle, reject it.
17490 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000017491 }
Eric Christopherfd179292009-08-27 18:07:15 +000017492
Dan Gohman46510a72010-04-15 01:51:59 +000017493 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000017494 // If we require an extra load to get this address, as in PIC mode, we
17495 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000017496 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
17497 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000017498 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000017499
Devang Patel0d881da2010-07-06 22:08:15 +000017500 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
17501 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000017502 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000017503 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000017504 }
Scott Michelfdc40a02009-02-17 22:15:04 +000017505
Gabor Greifba36cb52008-08-28 21:40:38 +000017506 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000017507 Ops.push_back(Result);
17508 return;
17509 }
Dale Johannesen1784d162010-06-25 21:55:36 +000017510 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000017511}
17512
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000017513std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000017514X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000017515 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000017516 // First, see if this is a constraint that directly corresponds to an LLVM
17517 // register class.
17518 if (Constraint.size() == 1) {
17519 // GCC Constraint Letters
17520 switch (Constraint[0]) {
17521 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000017522 // TODO: Slight differences here in allocation order and leaving
17523 // RIP in the class. Do they matter any more here than they do
17524 // in the normal allocation?
17525 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
17526 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000017527 if (VT == MVT::i32 || VT == MVT::f32)
17528 return std::make_pair(0U, &X86::GR32RegClass);
17529 if (VT == MVT::i16)
17530 return std::make_pair(0U, &X86::GR16RegClass);
17531 if (VT == MVT::i8 || VT == MVT::i1)
17532 return std::make_pair(0U, &X86::GR8RegClass);
17533 if (VT == MVT::i64 || VT == MVT::f64)
17534 return std::make_pair(0U, &X86::GR64RegClass);
17535 break;
Eric Christopherd176af82011-06-29 17:23:50 +000017536 }
17537 // 32-bit fallthrough
17538 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000017539 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000017540 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
17541 if (VT == MVT::i16)
17542 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
17543 if (VT == MVT::i8 || VT == MVT::i1)
17544 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
17545 if (VT == MVT::i64)
17546 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000017547 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000017548 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000017549 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000017550 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000017551 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000017552 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000017553 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000017554 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000017555 return std::make_pair(0U, &X86::GR32RegClass);
17556 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000017557 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000017558 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000017559 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000017560 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000017561 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000017562 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000017563 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
17564 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000017565 case 'f': // FP Stack registers.
17566 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
17567 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000017568 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000017569 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000017570 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000017571 return std::make_pair(0U, &X86::RFP64RegClass);
17572 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000017573 case 'y': // MMX_REGS if MMX allowed.
17574 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000017575 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000017576 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000017577 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000017578 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000017579 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000017580 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000017581
Owen Anderson825b72b2009-08-11 20:47:22 +000017582 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000017583 default: break;
17584 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000017585 case MVT::f32:
17586 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000017587 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000017588 case MVT::f64:
17589 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000017590 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000017591 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000017592 case MVT::v16i8:
17593 case MVT::v8i16:
17594 case MVT::v4i32:
17595 case MVT::v2i64:
17596 case MVT::v4f32:
17597 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000017598 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000017599 // AVX types.
17600 case MVT::v32i8:
17601 case MVT::v16i16:
17602 case MVT::v8i32:
17603 case MVT::v4i64:
17604 case MVT::v8f32:
17605 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000017606 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000017607 }
Chris Lattnerad043e82007-04-09 05:11:28 +000017608 break;
17609 }
17610 }
Scott Michelfdc40a02009-02-17 22:15:04 +000017611
Chris Lattnerf76d1802006-07-31 23:26:50 +000017612 // Use the default implementation in TargetLowering to convert the register
17613 // constraint into a member of a register class.
17614 std::pair<unsigned, const TargetRegisterClass*> Res;
17615 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000017616
17617 // Not found as a standard register?
17618 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000017619 // Map st(0) -> st(7) -> ST0
17620 if (Constraint.size() == 7 && Constraint[0] == '{' &&
17621 tolower(Constraint[1]) == 's' &&
17622 tolower(Constraint[2]) == 't' &&
17623 Constraint[3] == '(' &&
17624 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
17625 Constraint[5] == ')' &&
17626 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000017627
Chris Lattner56d77c72009-09-13 22:41:48 +000017628 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000017629 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000017630 return Res;
17631 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000017632
Chris Lattner56d77c72009-09-13 22:41:48 +000017633 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000017634 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000017635 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000017636 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000017637 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000017638 }
Chris Lattner56d77c72009-09-13 22:41:48 +000017639
17640 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000017641 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000017642 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000017643 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000017644 return Res;
17645 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000017646
Dale Johannesen330169f2008-11-13 21:52:36 +000017647 // 'A' means EAX + EDX.
17648 if (Constraint == "A") {
17649 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000017650 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000017651 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000017652 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000017653 return Res;
17654 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000017655
Chris Lattnerf76d1802006-07-31 23:26:50 +000017656 // Otherwise, check to see if this is a register class of the wrong value
17657 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
17658 // turn into {ax},{dx}.
17659 if (Res.second->hasType(VT))
17660 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000017661
Chris Lattnerf76d1802006-07-31 23:26:50 +000017662 // All of the single-register GCC register classes map their values onto
17663 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
17664 // really want an 8-bit or 32-bit register, map to the appropriate register
17665 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000017666 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000017667 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000017668 unsigned DestReg = 0;
17669 switch (Res.first) {
17670 default: break;
17671 case X86::AX: DestReg = X86::AL; break;
17672 case X86::DX: DestReg = X86::DL; break;
17673 case X86::CX: DestReg = X86::CL; break;
17674 case X86::BX: DestReg = X86::BL; break;
17675 }
17676 if (DestReg) {
17677 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000017678 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000017679 }
Owen Anderson825b72b2009-08-11 20:47:22 +000017680 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000017681 unsigned DestReg = 0;
17682 switch (Res.first) {
17683 default: break;
17684 case X86::AX: DestReg = X86::EAX; break;
17685 case X86::DX: DestReg = X86::EDX; break;
17686 case X86::CX: DestReg = X86::ECX; break;
17687 case X86::BX: DestReg = X86::EBX; break;
17688 case X86::SI: DestReg = X86::ESI; break;
17689 case X86::DI: DestReg = X86::EDI; break;
17690 case X86::BP: DestReg = X86::EBP; break;
17691 case X86::SP: DestReg = X86::ESP; break;
17692 }
17693 if (DestReg) {
17694 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000017695 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000017696 }
Owen Anderson825b72b2009-08-11 20:47:22 +000017697 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000017698 unsigned DestReg = 0;
17699 switch (Res.first) {
17700 default: break;
17701 case X86::AX: DestReg = X86::RAX; break;
17702 case X86::DX: DestReg = X86::RDX; break;
17703 case X86::CX: DestReg = X86::RCX; break;
17704 case X86::BX: DestReg = X86::RBX; break;
17705 case X86::SI: DestReg = X86::RSI; break;
17706 case X86::DI: DestReg = X86::RDI; break;
17707 case X86::BP: DestReg = X86::RBP; break;
17708 case X86::SP: DestReg = X86::RSP; break;
17709 }
17710 if (DestReg) {
17711 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000017712 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000017713 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000017714 }
Craig Topperc9099502012-04-20 06:31:50 +000017715 } else if (Res.second == &X86::FR32RegClass ||
17716 Res.second == &X86::FR64RegClass ||
17717 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000017718 // Handle references to XMM physical registers that got mapped into the
17719 // wrong class. This can happen with constraints like {xmm0} where the
17720 // target independent register mapper will just pick the first match it can
17721 // find, ignoring the required type.
Eli Friedman52d418d2012-06-25 23:42:33 +000017722
17723 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +000017724 Res.second = &X86::FR32RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000017725 else if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +000017726 Res.second = &X86::FR64RegClass;
17727 else if (X86::VR128RegClass.hasType(VT))
17728 Res.second = &X86::VR128RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000017729 else if (X86::VR256RegClass.hasType(VT))
17730 Res.second = &X86::VR256RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000017731 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000017732
Chris Lattnerf76d1802006-07-31 23:26:50 +000017733 return Res;
17734}
Nadav Rotemb4b04c32012-11-03 00:39:56 +000017735
Nadav Roteme6237022012-11-05 19:32:46 +000017736//===----------------------------------------------------------------------===//
17737//
17738// X86 cost model.
17739//
17740//===----------------------------------------------------------------------===//
17741
17742struct X86CostTblEntry {
17743 int ISD;
17744 MVT Type;
17745 unsigned Cost;
17746};
17747
Nadav Rotemd8eae8b2012-11-06 23:36:00 +000017748static int
17749FindInTable(const X86CostTblEntry *Tbl, unsigned len, int ISD, MVT Ty) {
Nadav Rotem7ae3bcc2012-11-05 23:48:20 +000017750 for (unsigned int i = 0; i < len; ++i)
17751 if (Tbl[i].ISD == ISD && Tbl[i].Type == Ty)
17752 return i;
17753
17754 // Could not find an entry.
17755 return -1;
17756}
17757
Nadav Rotemb0428682012-11-06 19:33:53 +000017758struct X86TypeConversionCostTblEntry {
17759 int ISD;
17760 MVT Dst;
17761 MVT Src;
17762 unsigned Cost;
17763};
17764
Nadav Rotemd8eae8b2012-11-06 23:36:00 +000017765static int
17766FindInConvertTable(const X86TypeConversionCostTblEntry *Tbl, unsigned len,
17767 int ISD, MVT Dst, MVT Src) {
Nadav Rotemb0428682012-11-06 19:33:53 +000017768 for (unsigned int i = 0; i < len; ++i)
17769 if (Tbl[i].ISD == ISD && Tbl[i].Src == Src && Tbl[i].Dst == Dst)
17770 return i;
17771
17772 // Could not find an entry.
17773 return -1;
17774}
17775
Shuxin Yang5518a132012-12-09 03:12:46 +000017776ScalarTargetTransformInfo::PopcntHwSupport
17777X86ScalarTargetTransformImpl::getPopcntHwSupport(unsigned TyWidth) const {
17778 assert(isPowerOf2_32(TyWidth) && "Ty width must be power of 2");
17779 const X86Subtarget &ST = TLI->getTargetMachine().getSubtarget<X86Subtarget>();
17780
17781 // TODO: Currently the __builtin_popcount() implementation using SSE3
17782 // instructions is inefficient. Once the problem is fixed, we should
17783 // call ST.hasSSE3() instead of ST.hasSSE4().
17784 return ST.hasSSE41() ? Fast : None;
17785}
17786
Nadav Rotemb4b04c32012-11-03 00:39:56 +000017787unsigned
17788X86VectorTargetTransformInfo::getArithmeticInstrCost(unsigned Opcode,
17789 Type *Ty) const {
Nadav Roteme6237022012-11-05 19:32:46 +000017790 // Legalize the type.
Nadav Rotem887c1fe2012-11-05 23:57:45 +000017791 std::pair<unsigned, MVT> LT = getTypeLegalizationCost(Ty);
Nadav Roteme6237022012-11-05 19:32:46 +000017792
17793 int ISD = InstructionOpcodeToISD(Opcode);
17794 assert(ISD && "Invalid opcode");
17795
Nadav Rotemb0428682012-11-06 19:33:53 +000017796 const X86Subtarget &ST = TLI->getTargetMachine().getSubtarget<X86Subtarget>();
Nadav Rotemb4b04c32012-11-03 00:39:56 +000017797
Nadav Roteme6237022012-11-05 19:32:46 +000017798 static const X86CostTblEntry AVX1CostTable[] = {
17799 // We don't have to scalarize unsupported ops. We can issue two half-sized
17800 // operations and we only need to extract the upper YMM half.
17801 // Two ops + 1 extract + 1 insert = 4.
17802 { ISD::MUL, MVT::v8i32, 4 },
17803 { ISD::SUB, MVT::v8i32, 4 },
17804 { ISD::ADD, MVT::v8i32, 4 },
17805 { ISD::MUL, MVT::v4i64, 4 },
17806 { ISD::SUB, MVT::v4i64, 4 },
17807 { ISD::ADD, MVT::v4i64, 4 },
17808 };
Nadav Rotemb4b04c32012-11-03 00:39:56 +000017809
Nadav Roteme6237022012-11-05 19:32:46 +000017810 // Look for AVX1 lowering tricks.
Nadav Rotem7ae3bcc2012-11-05 23:48:20 +000017811 if (ST.hasAVX()) {
17812 int Idx = FindInTable(AVX1CostTable, array_lengthof(AVX1CostTable), ISD,
17813 LT.second);
17814 if (Idx != -1)
17815 return LT.first * AVX1CostTable[Idx].Cost;
17816 }
Nadav Roteme6237022012-11-05 19:32:46 +000017817 // Fallback to the default implementation.
Nadav Rotemb4b04c32012-11-03 00:39:56 +000017818 return VectorTargetTransformImpl::getArithmeticInstrCost(Opcode, Ty);
17819}
17820
17821unsigned
17822X86VectorTargetTransformInfo::getVectorInstrCost(unsigned Opcode, Type *Val,
Richard Smithe010eb32012-11-05 22:01:44 +000017823 unsigned Index) const {
Nadav Rotema4ab5292012-11-05 21:12:13 +000017824 assert(Val->isVectorTy() && "This must be a vector type");
17825
Nadav Rotem7ae3bcc2012-11-05 23:48:20 +000017826 if (Index != -1U) {
Nadav Rotema4ab5292012-11-05 21:12:13 +000017827 // Legalize the type.
Nadav Rotem887c1fe2012-11-05 23:57:45 +000017828 std::pair<unsigned, MVT> LT = getTypeLegalizationCost(Val);
Nadav Rotema4ab5292012-11-05 21:12:13 +000017829
17830 // This type is legalized to a scalar type.
17831 if (!LT.second.isVector())
17832 return 0;
17833
17834 // The type may be split. Normalize the index to the new type.
17835 unsigned Width = LT.second.getVectorNumElements();
17836 Index = Index % Width;
17837
17838 // Floating point scalars are already located in index #0.
17839 if (Val->getScalarType()->isFloatingPointTy() && Index == 0)
17840 return 0;
17841 }
17842
Nadav Rotemb4b04c32012-11-03 00:39:56 +000017843 return VectorTargetTransformImpl::getVectorInstrCost(Opcode, Val, Index);
17844}
17845
Nadav Rotem7ae3bcc2012-11-05 23:48:20 +000017846unsigned X86VectorTargetTransformInfo::getCmpSelInstrCost(unsigned Opcode,
17847 Type *ValTy,
17848 Type *CondTy) const {
17849 // Legalize the type.
Nadav Rotem887c1fe2012-11-05 23:57:45 +000017850 std::pair<unsigned, MVT> LT = getTypeLegalizationCost(ValTy);
Nadav Rotem7ae3bcc2012-11-05 23:48:20 +000017851
17852 MVT MTy = LT.second;
17853
17854 int ISD = InstructionOpcodeToISD(Opcode);
17855 assert(ISD && "Invalid opcode");
17856
17857 const X86Subtarget &ST =
17858 TLI->getTargetMachine().getSubtarget<X86Subtarget>();
17859
17860 static const X86CostTblEntry SSE42CostTbl[] = {
17861 { ISD::SETCC, MVT::v2f64, 1 },
17862 { ISD::SETCC, MVT::v4f32, 1 },
17863 { ISD::SETCC, MVT::v2i64, 1 },
17864 { ISD::SETCC, MVT::v4i32, 1 },
17865 { ISD::SETCC, MVT::v8i16, 1 },
17866 { ISD::SETCC, MVT::v16i8, 1 },
17867 };
17868
17869 static const X86CostTblEntry AVX1CostTbl[] = {
17870 { ISD::SETCC, MVT::v4f64, 1 },
17871 { ISD::SETCC, MVT::v8f32, 1 },
17872 // AVX1 does not support 8-wide integer compare.
17873 { ISD::SETCC, MVT::v4i64, 4 },
17874 { ISD::SETCC, MVT::v8i32, 4 },
17875 { ISD::SETCC, MVT::v16i16, 4 },
17876 { ISD::SETCC, MVT::v32i8, 4 },
17877 };
17878
17879 static const X86CostTblEntry AVX2CostTbl[] = {
17880 { ISD::SETCC, MVT::v4i64, 1 },
17881 { ISD::SETCC, MVT::v8i32, 1 },
17882 { ISD::SETCC, MVT::v16i16, 1 },
17883 { ISD::SETCC, MVT::v32i8, 1 },
17884 };
17885
Jakub Staszak270bfbd2012-12-18 22:57:56 +000017886 if (ST.hasAVX2()) {
17887 int Idx = FindInTable(AVX2CostTbl, array_lengthof(AVX2CostTbl), ISD, MTy);
Nadav Rotem7ae3bcc2012-11-05 23:48:20 +000017888 if (Idx != -1)
Jakub Staszak270bfbd2012-12-18 22:57:56 +000017889 return LT.first * AVX2CostTbl[Idx].Cost;
Nadav Rotem7ae3bcc2012-11-05 23:48:20 +000017890 }
17891
17892 if (ST.hasAVX()) {
17893 int Idx = FindInTable(AVX1CostTbl, array_lengthof(AVX1CostTbl), ISD, MTy);
17894 if (Idx != -1)
17895 return LT.first * AVX1CostTbl[Idx].Cost;
17896 }
17897
Jakub Staszak270bfbd2012-12-18 22:57:56 +000017898 if (ST.hasSSE42()) {
17899 int Idx = FindInTable(SSE42CostTbl, array_lengthof(SSE42CostTbl), ISD, MTy);
Nadav Rotem7ae3bcc2012-11-05 23:48:20 +000017900 if (Idx != -1)
Jakub Staszak270bfbd2012-12-18 22:57:56 +000017901 return LT.first * SSE42CostTbl[Idx].Cost;
Nadav Rotem7ae3bcc2012-11-05 23:48:20 +000017902 }
17903
17904 return VectorTargetTransformImpl::getCmpSelInstrCost(Opcode, ValTy, CondTy);
17905}
17906
Nadav Rotemb0428682012-11-06 19:33:53 +000017907unsigned X86VectorTargetTransformInfo::getCastInstrCost(unsigned Opcode,
17908 Type *Dst,
17909 Type *Src) const {
17910 int ISD = InstructionOpcodeToISD(Opcode);
17911 assert(ISD && "Invalid opcode");
Nadav Rotem7ae3bcc2012-11-05 23:48:20 +000017912
Nadav Rotemb0428682012-11-06 19:33:53 +000017913 EVT SrcTy = TLI->getValueType(Src);
17914 EVT DstTy = TLI->getValueType(Dst);
17915
17916 if (!SrcTy.isSimple() || !DstTy.isSimple())
17917 return VectorTargetTransformImpl::getCastInstrCost(Opcode, Dst, Src);
17918
17919 const X86Subtarget &ST = TLI->getTargetMachine().getSubtarget<X86Subtarget>();
17920
17921 static const X86TypeConversionCostTblEntry AVXConversionTbl[] = {
17922 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i16, 1 },
17923 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i16, 1 },
17924 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i32, 1 },
17925 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i32, 1 },
17926 { ISD::TRUNCATE, MVT::v4i32, MVT::v4i64, 1 },
17927 { ISD::TRUNCATE, MVT::v8i16, MVT::v8i32, 1 },
17928 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i8, 1 },
17929 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i8, 1 },
17930 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i8, 1 },
17931 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i8, 1 },
Nadav Rotemb14a5f52012-11-09 07:02:24 +000017932 { ISD::FP_TO_SINT, MVT::v8i8, MVT::v8f32, 1 },
17933 { ISD::FP_TO_SINT, MVT::v4i8, MVT::v4f32, 1 },
Nadav Rotemb0428682012-11-06 19:33:53 +000017934 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i1, 6 },
17935 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i1, 9 },
Nadav Rotema6fb97a2012-11-06 21:17:17 +000017936 { ISD::TRUNCATE, MVT::v8i32, MVT::v8i64, 3 },
Nadav Rotemb0428682012-11-06 19:33:53 +000017937 };
17938
17939 if (ST.hasAVX()) {
17940 int Idx = FindInConvertTable(AVXConversionTbl,
17941 array_lengthof(AVXConversionTbl),
17942 ISD, DstTy.getSimpleVT(), SrcTy.getSimpleVT());
17943 if (Idx != -1)
17944 return AVXConversionTbl[Idx].Cost;
17945 }
17946
17947 return VectorTargetTransformImpl::getCastInstrCost(Opcode, Dst, Src);
17948}
Nadav Rotem7ae3bcc2012-11-05 23:48:20 +000017949