blob: 3694aebea8198101e3cb328cb7d8b3dc5409c6e7 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000017#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000019#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000022#include "llvm/ADT/SmallSet.h"
23#include "llvm/ADT/Statistic.h"
24#include "llvm/ADT/StringExtras.h"
25#include "llvm/ADT/VariadicFunction.h"
Evan Cheng55d42002011-01-08 01:24:27 +000026#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000028#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000030#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000031#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000033#include "llvm/IR/CallingConv.h"
34#include "llvm/IR/Constants.h"
35#include "llvm/IR/DerivedTypes.h"
36#include "llvm/IR/Function.h"
37#include "llvm/IR/GlobalAlias.h"
38#include "llvm/IR/GlobalVariable.h"
39#include "llvm/IR/Instructions.h"
40#include "llvm/IR/Intrinsics.h"
41#include "llvm/IR/LLVMContext.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000042#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000043#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000044#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/MC/MCSymbol.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Joerg Sonnenberger78cab942012-08-10 10:53:56 +000052#include <cctype>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053using namespace llvm;
54
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Evan Cheng10e86422008-04-25 19:11:04 +000057// Forward declarations.
Andrew Trickac6d9be2013-05-25 02:42:55 +000058static SDValue getMOVL(SelectionDAG &DAG, SDLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000059 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000060
David Greenea5f26012011-02-07 19:36:54 +000061/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
62/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000063/// simple subregister reference. Idx is an index in the 128 bits we
64/// want. It need not be aligned to a 128-bit bounday. That makes
65/// lowering EXTRACT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000066static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
Andrew Trickac6d9be2013-05-25 02:42:55 +000067 SelectionDAG &DAG, SDLoc dl) {
David Greenea5f26012011-02-07 19:36:54 +000068 EVT VT = Vec.getValueType();
Craig Topper7a9a28b2012-08-12 02:23:29 +000069 assert(VT.is256BitVector() && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000070 EVT ElVT = VT.getVectorElementType();
Craig Topper66ddd152012-04-27 22:54:43 +000071 unsigned Factor = VT.getSizeInBits()/128;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000072 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
73 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000074
75 // Extract from UNDEF is UNDEF.
76 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000077 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000078
Craig Topperb14940a2012-04-22 20:55:18 +000079 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
80 // we can match to VEXTRACTF128.
81 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000082
Craig Topperb14940a2012-04-22 20:55:18 +000083 // This is the index of the first element of the 128-bit chunk
84 // we want.
85 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
86 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000087
Benjamin Kramer02c2ecf2013-03-07 18:48:40 +000088 // If the input is a buildvector just emit a smaller one.
89 if (Vec.getOpcode() == ISD::BUILD_VECTOR)
90 return DAG.getNode(ISD::BUILD_VECTOR, dl, ResultVT,
91 Vec->op_begin()+NormalizedIdxVal, ElemsPerChunk);
92
Craig Topperb8d9da12012-09-06 06:09:01 +000093 SDValue VecIdx = DAG.getIntPtrConstant(NormalizedIdxVal);
Craig Topperb14940a2012-04-22 20:55:18 +000094 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
95 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000096
Craig Topperb14940a2012-04-22 20:55:18 +000097 return Result;
David Greenea5f26012011-02-07 19:36:54 +000098}
99
100/// Generate a DAG to put 128-bits into a vector > 128 bits. This
101/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000102/// simple superregister reference. Idx is an index in the 128 bits
103/// we want. It need not be aligned to a 128-bit bounday. That makes
104/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +0000105static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
106 unsigned IdxVal, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000107 SDLoc dl) {
Craig Topper703c38b2012-06-20 05:39:26 +0000108 // Inserting UNDEF is Result
109 if (Vec.getOpcode() == ISD::UNDEF)
110 return Result;
111
Craig Topperb14940a2012-04-22 20:55:18 +0000112 EVT VT = Vec.getValueType();
Craig Topper7a9a28b2012-08-12 02:23:29 +0000113 assert(VT.is128BitVector() && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +0000114
Craig Topperb14940a2012-04-22 20:55:18 +0000115 EVT ElVT = VT.getVectorElementType();
116 EVT ResultVT = Result.getValueType();
David Greenea5f26012011-02-07 19:36:54 +0000117
Craig Topperb14940a2012-04-22 20:55:18 +0000118 // Insert the relevant 128 bits.
119 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000120
Craig Topperb14940a2012-04-22 20:55:18 +0000121 // This is the index of the first element of the 128-bit chunk
122 // we want.
123 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
124 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +0000125
Craig Topperb8d9da12012-09-06 06:09:01 +0000126 SDValue VecIdx = DAG.getIntPtrConstant(NormalizedIdxVal);
Craig Topper703c38b2012-06-20 05:39:26 +0000127 return DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
128 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +0000129}
130
Craig Topper4c7972d2012-04-22 18:15:59 +0000131/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
132/// instructions. This is used because creating CONCAT_VECTOR nodes of
133/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
134/// large BUILD_VECTORS.
135static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
136 unsigned NumElems, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000137 SDLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000138 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
139 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000140}
141
Chris Lattnerf0144122009-07-28 03:13:23 +0000142static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000143 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
144 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000145
Evan Cheng2bffee22011-02-01 01:14:13 +0000146 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000147 if (is64Bit)
Bill Wendlinga44489d2012-06-26 10:05:06 +0000148 return new X86_64MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000149 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000150 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000151
Rafael Espindolad6b43a32012-06-19 00:48:28 +0000152 if (Subtarget->isTargetLinux())
153 return new X86LinuxTargetObjectFile();
Evan Cheng203576a2011-07-20 19:50:42 +0000154 if (Subtarget->isTargetELF())
155 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000156 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000157 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000158 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000159}
160
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000161X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000162 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000163 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000164 X86ScalarSSEf64 = Subtarget->hasSSE2();
165 X86ScalarSSEf32 = Subtarget->hasSSE1();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000166 RegInfo = TM.getRegisterInfo();
Micah Villmow3574eca2012-10-08 16:38:25 +0000167 TD = getDataLayout();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000168
Bill Wendling13bbe1f2013-04-05 21:52:40 +0000169 resetOperationActions();
170}
171
172void X86TargetLowering::resetOperationActions() {
173 const TargetMachine &TM = getTargetMachine();
174 static bool FirstTimeThrough = true;
175
176 // If none of the target options have changed, then we don't need to reset the
177 // operation actions.
178 if (!FirstTimeThrough && TO == TM.Options) return;
179
180 if (!FirstTimeThrough) {
181 // Reinitialize the actions.
182 initActions();
183 FirstTimeThrough = false;
184 }
185
186 TO = TM.Options;
187
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000188 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000189 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000190
191 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000192 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000193 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
194 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000195
Eric Christopherde5e1012011-03-11 01:05:58 +0000196 // For 64-bit since we have so many registers use the ILP scheduler, for
197 // 32-bit code use the register pressure specific scheduling.
Preston Gurdc0f0a932012-05-02 22:02:02 +0000198 // For Atom, always use ILP scheduling.
Chad Rosiera20e1e72012-08-01 18:39:17 +0000199 if (Subtarget->isAtom())
Eric Christopherde5e1012011-03-11 01:05:58 +0000200 setSchedulingPreference(Sched::ILP);
Preston Gurdc0f0a932012-05-02 22:02:02 +0000201 else if (Subtarget->is64Bit())
202 setSchedulingPreference(Sched::ILP);
Eric Christopherde5e1012011-03-11 01:05:58 +0000203 else
204 setSchedulingPreference(Sched::RegPressure);
Michael Liaoc5c970e2012-10-31 04:14:09 +0000205 setStackPointerRegisterToSaveRestore(RegInfo->getStackRegister());
Evan Cheng714554d2006-03-16 21:47:42 +0000206
Preston Gurd9a2cfff2013-03-04 18:13:57 +0000207 // Bypass expensive divides on Atom when compiling with O2
208 if (Subtarget->hasSlowDivide() && TM.getOptLevel() >= CodeGenOpt::Default) {
Preston Gurd8d662b52012-10-04 21:33:40 +0000209 addBypassSlowDiv(32, 8);
Preston Gurd9a2cfff2013-03-04 18:13:57 +0000210 if (Subtarget->is64Bit())
211 addBypassSlowDiv(64, 16);
212 }
Preston Gurd2e2efd92012-09-04 18:22:17 +0000213
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000214 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000215 // Setup Windows compiler runtime calls.
216 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000217 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000218 setLibcallName(RTLIB::SREM_I64, "_allrem");
219 setLibcallName(RTLIB::UREM_I64, "_aullrem");
220 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000221 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000222 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000223 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
224 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
225 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000226
227 // The _ftol2 runtime function has an unusual calling conv, which
228 // is modeled by a special pseudo-instruction.
229 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
230 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
231 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
232 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000233 }
234
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000235 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000236 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000237 setUseUnderscoreSetJmp(false);
238 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000239 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000240 // MS runtime is weird: it exports _setjmp, but longjmp!
241 setUseUnderscoreSetJmp(true);
242 setUseUnderscoreLongJmp(false);
243 } else {
244 setUseUnderscoreSetJmp(true);
245 setUseUnderscoreLongJmp(true);
246 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000247
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000248 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000249 addRegisterClass(MVT::i8, &X86::GR8RegClass);
250 addRegisterClass(MVT::i16, &X86::GR16RegClass);
251 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000252 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000253 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000254
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000256
Scott Michelfdc40a02009-02-17 22:15:04 +0000257 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000259 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000261 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
263 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000264
265 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
267 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
268 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
269 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000272
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000273 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
274 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
276 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
277 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000278
Evan Cheng25ab6902006-09-08 06:48:29 +0000279 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000281 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000282 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000283 // We have an algorithm for SSE2->double, and we turn this into a
284 // 64-bit FILD followed by conditional FADD for other targets.
285 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000286 // We have an algorithm for SSE2, and we turn this into a 64-bit
287 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000288 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000289 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000290
291 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
292 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
294 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000295
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000296 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000297 // SSE has no i16 to fp conversion, only i32
298 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000300 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000302 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
304 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000305 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000306 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
308 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000309 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000310
Dale Johannesen73328d12007-09-19 23:55:34 +0000311 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
312 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
314 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000315
Evan Cheng02568ff2006-01-30 22:13:22 +0000316 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
317 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
319 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000320
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000321 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000323 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000325 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
327 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000328 }
329
330 // Handle FP_TO_UINT by promoting the destination to a larger signed
331 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
333 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
334 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000335
Evan Cheng25ab6902006-09-08 06:48:29 +0000336 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
338 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000339 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000340 // Since AVX is a superset of SSE3, only check for SSE here.
341 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000342 // Expand FP_TO_UINT into a select.
343 // FIXME: We would like to use a Custom expander here eventually to do
344 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000345 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000346 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000347 // With SSE3 we can use fisttpll to convert to a signed i64; without
348 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000350 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000351
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000352 if (isTargetFTOL()) {
353 // Use the _ftol2 runtime function, which has a pseudo-instruction
354 // to handle its weird calling convention.
355 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
356 }
357
Chris Lattner399610a2006-12-05 18:22:22 +0000358 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000359 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000360 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
361 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000362 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000363 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000364 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000365 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000366 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000367 }
Chris Lattner21f66852005-12-23 05:15:23 +0000368
Dan Gohmanb00ee212008-02-18 19:34:53 +0000369 // Scalar integer divide and remainder are lowered to use operations that
370 // produce two results, to match the available instructions. This exposes
371 // the two-result form to trivial CSE, which is able to combine x/y and x%y
372 // into a single instruction.
373 //
374 // Scalar integer multiply-high is also lowered to use two-result
375 // operations, to match the available instructions. However, plain multiply
376 // (low) operations are left as Legal, as there are single-result
377 // instructions for this in x86. Using the two-result multiply instructions
378 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000379 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000380 MVT VT = IntVTs[i];
381 setOperationAction(ISD::MULHS, VT, Expand);
382 setOperationAction(ISD::MULHU, VT, Expand);
383 setOperationAction(ISD::SDIV, VT, Expand);
384 setOperationAction(ISD::UDIV, VT, Expand);
385 setOperationAction(ISD::SREM, VT, Expand);
386 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000387
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000388 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000389 setOperationAction(ISD::ADDC, VT, Custom);
390 setOperationAction(ISD::ADDE, VT, Custom);
391 setOperationAction(ISD::SUBC, VT, Custom);
392 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000393 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000394
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
396 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Tom Stellard3ef53832013-03-08 15:36:57 +0000397 setOperationAction(ISD::BR_CC , MVT::f32, Expand);
398 setOperationAction(ISD::BR_CC , MVT::f64, Expand);
399 setOperationAction(ISD::BR_CC , MVT::f80, Expand);
400 setOperationAction(ISD::BR_CC , MVT::i8, Expand);
401 setOperationAction(ISD::BR_CC , MVT::i16, Expand);
402 setOperationAction(ISD::BR_CC , MVT::i32, Expand);
403 setOperationAction(ISD::BR_CC , MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000405 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
407 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
408 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
409 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
410 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
411 setOperationAction(ISD::FREM , MVT::f32 , Expand);
412 setOperationAction(ISD::FREM , MVT::f64 , Expand);
413 setOperationAction(ISD::FREM , MVT::f80 , Expand);
414 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000415
Chandler Carruth77821022011-12-24 12:12:34 +0000416 // Promote the i8 variants and force them on up to i32 which has a shorter
417 // encoding.
418 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
419 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
420 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
421 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000422 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000423 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
424 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
425 if (Subtarget->is64Bit())
426 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000427 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000428 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
429 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
430 if (Subtarget->is64Bit())
431 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
432 }
Craig Topper37f21672011-10-11 06:44:02 +0000433
434 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000435 // When promoting the i8 variants, force them to i32 for a shorter
436 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000437 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000438 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
439 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
440 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000441 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
442 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
443 if (Subtarget->is64Bit())
444 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000445 } else {
446 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
447 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
448 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000449 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
450 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
451 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
452 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000453 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000454 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
455 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000456 }
457
Benjamin Kramer1292c222010-12-04 20:32:23 +0000458 if (Subtarget->hasPOPCNT()) {
459 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
460 } else {
461 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
462 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
463 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
464 if (Subtarget->is64Bit())
465 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
466 }
467
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
469 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000470
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000471 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000472 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000473 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000474 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000475 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
477 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
478 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
479 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
480 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000481 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
483 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
484 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
485 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000486 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000488 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000489 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Hal Finkele9150472013-03-27 19:10:42 +0000491 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Michael Liao6c0e04c2012-10-15 22:39:43 +0000492 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
Michael Liao281ae5a2012-10-17 02:22:27 +0000493 // support continuation, user-level threading, and etc.. As a result, no
Michael Liao6c0e04c2012-10-15 22:39:43 +0000494 // other SjLj exception interfaces are implemented and please don't build
495 // your own exception handling based on them.
496 // LLVM/Clang supports zero-cost DWARF exception handling.
497 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
498 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000499
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000500 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000501 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
502 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
503 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
504 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000505 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
507 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000508 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000509 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
511 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
512 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
513 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000514 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000515 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000516 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
518 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
519 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000520 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
522 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
523 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000524 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000525
Craig Topper1accb7e2012-01-10 06:54:16 +0000526 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000528
Eli Friedman14648462011-07-27 22:21:52 +0000529 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000530
Mon P Wang63307c32008-05-05 19:05:59 +0000531 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000532 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000533 MVT VT = IntVTs[i];
534 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
535 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000536 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000537 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000538
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000539 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000540 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
542 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
543 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
544 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
545 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
546 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
547 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Michael Liaoe5e8f762012-09-25 18:08:13 +0000548 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i64, Custom);
549 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i64, Custom);
550 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i64, Custom);
551 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000552 }
553
Eli Friedman43f51ae2011-08-26 21:21:21 +0000554 if (Subtarget->hasCmpxchg16b()) {
555 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
556 }
557
Evan Cheng3c992d22006-03-07 02:02:57 +0000558 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000559 if (!Subtarget->isTargetDarwin() &&
560 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000561 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000563 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000564
Owen Anderson825b72b2009-08-11 20:47:22 +0000565 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
566 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
567 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
568 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000569 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000570 setExceptionPointerRegister(X86::RAX);
571 setExceptionSelectorRegister(X86::RDX);
572 } else {
573 setExceptionPointerRegister(X86::EAX);
574 setExceptionSelectorRegister(X86::EDX);
575 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000576 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
577 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000578
Duncan Sands4a544a72011-09-06 13:37:06 +0000579 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
580 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000581
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Shuxin Yang970755e2012-10-19 20:11:16 +0000583 setOperationAction(ISD::DEBUGTRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000584
Nate Begemanacc398c2006-01-25 18:21:52 +0000585 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 setOperationAction(ISD::VASTART , MVT::Other, Custom);
587 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000588 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000589 setOperationAction(ISD::VAARG , MVT::Other, Custom);
590 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000591 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000592 setOperationAction(ISD::VAARG , MVT::Other, Expand);
593 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000594 }
Evan Chengae642192007-03-02 23:16:35 +0000595
Owen Anderson825b72b2009-08-11 20:47:22 +0000596 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
597 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000598
599 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
600 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
601 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000602 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000603 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
604 MVT::i64 : MVT::i32, Custom);
605 else
606 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
607 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000608
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000609 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000611 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000612 addRegisterClass(MVT::f32, &X86::FR32RegClass);
613 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000614
Evan Cheng223547a2006-01-31 22:28:30 +0000615 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000616 setOperationAction(ISD::FABS , MVT::f64, Custom);
617 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000618
619 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 setOperationAction(ISD::FNEG , MVT::f64, Custom);
621 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000622
Evan Cheng68c47cb2007-01-05 07:55:56 +0000623 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
625 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000626
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000627 // Lower this to FGETSIGNx86 plus an AND.
628 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
629 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
630
Evan Chengd25e9e82006-02-02 00:28:23 +0000631 // We don't support sin/cos/fmod
Evan Cheng8688a582013-01-29 02:32:37 +0000632 setOperationAction(ISD::FSIN , MVT::f64, Expand);
633 setOperationAction(ISD::FCOS , MVT::f64, Expand);
634 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
635 setOperationAction(ISD::FSIN , MVT::f32, Expand);
636 setOperationAction(ISD::FCOS , MVT::f32, Expand);
637 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000638
Chris Lattnera54aa942006-01-29 06:26:08 +0000639 // Expand FP immediates into loads from the stack, except for the special
640 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000641 addLegalFPImmediate(APFloat(+0.0)); // xorpd
642 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000643 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000644 // Use SSE for f32, x87 for f64.
645 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000646 addRegisterClass(MVT::f32, &X86::FR32RegClass);
647 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000648
649 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000651
652 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000653 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000654
Owen Anderson825b72b2009-08-11 20:47:22 +0000655 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000656
657 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
659 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000660
661 // We don't support sin/cos/fmod
Evan Cheng8688a582013-01-29 02:32:37 +0000662 setOperationAction(ISD::FSIN , MVT::f32, Expand);
663 setOperationAction(ISD::FCOS , MVT::f32, Expand);
664 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000665
Nate Begemane1795842008-02-14 08:57:00 +0000666 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000667 addLegalFPImmediate(APFloat(+0.0f)); // xorps
668 addLegalFPImmediate(APFloat(+0.0)); // FLD0
669 addLegalFPImmediate(APFloat(+1.0)); // FLD1
670 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
671 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
672
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000673 if (!TM.Options.UnsafeFPMath) {
Evan Cheng8688a582013-01-29 02:32:37 +0000674 setOperationAction(ISD::FSIN , MVT::f64, Expand);
675 setOperationAction(ISD::FCOS , MVT::f64, Expand);
676 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000677 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000678 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000679 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000680 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000681 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
682 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000683
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
685 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
686 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
687 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000688
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000689 if (!TM.Options.UnsafeFPMath) {
Evan Cheng8688a582013-01-29 02:32:37 +0000690 setOperationAction(ISD::FSIN , MVT::f64, Expand);
691 setOperationAction(ISD::FSIN , MVT::f32, Expand);
692 setOperationAction(ISD::FCOS , MVT::f64, Expand);
693 setOperationAction(ISD::FCOS , MVT::f32, Expand);
694 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
695 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000696 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000697 addLegalFPImmediate(APFloat(+0.0)); // FLD0
698 addLegalFPImmediate(APFloat(+1.0)); // FLD1
699 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
700 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000701 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
702 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
703 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
704 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000705 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000706
Cameron Zwarich33390842011-07-08 21:39:21 +0000707 // We don't support FMA.
708 setOperationAction(ISD::FMA, MVT::f64, Expand);
709 setOperationAction(ISD::FMA, MVT::f32, Expand);
710
Dale Johannesen59a58732007-08-05 18:49:15 +0000711 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000712 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000713 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000714 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
715 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000716 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000717 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000718 addLegalFPImmediate(TmpFlt); // FLD0
719 TmpFlt.changeSign();
720 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000721
722 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000723 APFloat TmpFlt2(+1.0);
724 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
725 &ignored);
726 addLegalFPImmediate(TmpFlt2); // FLD1
727 TmpFlt2.changeSign();
728 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
729 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000730
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000731 if (!TM.Options.UnsafeFPMath) {
Evan Cheng8688a582013-01-29 02:32:37 +0000732 setOperationAction(ISD::FSIN , MVT::f80, Expand);
733 setOperationAction(ISD::FCOS , MVT::f80, Expand);
734 setOperationAction(ISD::FSINCOS, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000735 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000736
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000737 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
738 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
739 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
740 setOperationAction(ISD::FRINT, MVT::f80, Expand);
741 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000742 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000743 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000744
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000745 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000746 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
747 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
748 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000749
Owen Anderson825b72b2009-08-11 20:47:22 +0000750 setOperationAction(ISD::FLOG, MVT::f80, Expand);
751 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
752 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
753 setOperationAction(ISD::FEXP, MVT::f80, Expand);
754 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000755
Mon P Wangf007a8b2008-11-06 05:31:54 +0000756 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000757 // (for widening) or expand (for scalarization). Then we will selectively
758 // turn on ones that can be effectively codegen'd.
Craig Topper55de3392012-11-14 06:41:09 +0000759 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
760 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Craig Topper49010472012-11-15 06:51:10 +0000761 MVT VT = (MVT::SimpleValueType)i;
Craig Topper55de3392012-11-14 06:41:09 +0000762 setOperationAction(ISD::ADD , VT, Expand);
763 setOperationAction(ISD::SUB , VT, Expand);
764 setOperationAction(ISD::FADD, VT, Expand);
765 setOperationAction(ISD::FNEG, VT, Expand);
766 setOperationAction(ISD::FSUB, VT, Expand);
767 setOperationAction(ISD::MUL , VT, Expand);
768 setOperationAction(ISD::FMUL, VT, Expand);
769 setOperationAction(ISD::SDIV, VT, Expand);
770 setOperationAction(ISD::UDIV, VT, Expand);
771 setOperationAction(ISD::FDIV, VT, Expand);
772 setOperationAction(ISD::SREM, VT, Expand);
773 setOperationAction(ISD::UREM, VT, Expand);
774 setOperationAction(ISD::LOAD, VT, Expand);
775 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Expand);
776 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT,Expand);
777 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
778 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT,Expand);
779 setOperationAction(ISD::INSERT_SUBVECTOR, VT,Expand);
780 setOperationAction(ISD::FABS, VT, Expand);
781 setOperationAction(ISD::FSIN, VT, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000782 setOperationAction(ISD::FSINCOS, VT, Expand);
Craig Topper55de3392012-11-14 06:41:09 +0000783 setOperationAction(ISD::FCOS, VT, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000784 setOperationAction(ISD::FSINCOS, VT, Expand);
Craig Topper55de3392012-11-14 06:41:09 +0000785 setOperationAction(ISD::FREM, VT, Expand);
786 setOperationAction(ISD::FMA, VT, Expand);
787 setOperationAction(ISD::FPOWI, VT, Expand);
788 setOperationAction(ISD::FSQRT, VT, Expand);
789 setOperationAction(ISD::FCOPYSIGN, VT, Expand);
790 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000791 setOperationAction(ISD::FCEIL, VT, Expand);
792 setOperationAction(ISD::FTRUNC, VT, Expand);
793 setOperationAction(ISD::FRINT, VT, Expand);
794 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Craig Topper55de3392012-11-14 06:41:09 +0000795 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
796 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
797 setOperationAction(ISD::SDIVREM, VT, Expand);
798 setOperationAction(ISD::UDIVREM, VT, Expand);
799 setOperationAction(ISD::FPOW, VT, Expand);
800 setOperationAction(ISD::CTPOP, VT, Expand);
801 setOperationAction(ISD::CTTZ, VT, Expand);
802 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
803 setOperationAction(ISD::CTLZ, VT, Expand);
804 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
805 setOperationAction(ISD::SHL, VT, Expand);
806 setOperationAction(ISD::SRA, VT, Expand);
807 setOperationAction(ISD::SRL, VT, Expand);
808 setOperationAction(ISD::ROTL, VT, Expand);
809 setOperationAction(ISD::ROTR, VT, Expand);
810 setOperationAction(ISD::BSWAP, VT, Expand);
811 setOperationAction(ISD::SETCC, VT, Expand);
812 setOperationAction(ISD::FLOG, VT, Expand);
813 setOperationAction(ISD::FLOG2, VT, Expand);
814 setOperationAction(ISD::FLOG10, VT, Expand);
815 setOperationAction(ISD::FEXP, VT, Expand);
816 setOperationAction(ISD::FEXP2, VT, Expand);
817 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
818 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
819 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
820 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
821 setOperationAction(ISD::SIGN_EXTEND_INREG, VT,Expand);
822 setOperationAction(ISD::TRUNCATE, VT, Expand);
823 setOperationAction(ISD::SIGN_EXTEND, VT, Expand);
824 setOperationAction(ISD::ZERO_EXTEND, VT, Expand);
825 setOperationAction(ISD::ANY_EXTEND, VT, Expand);
826 setOperationAction(ISD::VSELECT, VT, Expand);
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000827 for (int InnerVT = MVT::FIRST_VECTOR_VALUETYPE;
828 InnerVT <= MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
Craig Topper55de3392012-11-14 06:41:09 +0000829 setTruncStoreAction(VT,
Dan Gohman2e141d72009-12-14 23:40:38 +0000830 (MVT::SimpleValueType)InnerVT, Expand);
Craig Topper55de3392012-11-14 06:41:09 +0000831 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
832 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
833 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000834 }
835
Evan Chengc7ce29b2009-02-13 22:36:38 +0000836 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
837 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000838 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000839 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000840 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000841 }
842
Dale Johannesen0488fb62010-09-30 23:57:10 +0000843 // MMX-sized vectors (other than x86mmx) are expected to be expanded
844 // into smaller operations.
845 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
846 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
847 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
848 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
849 setOperationAction(ISD::AND, MVT::v8i8, Expand);
850 setOperationAction(ISD::AND, MVT::v4i16, Expand);
851 setOperationAction(ISD::AND, MVT::v2i32, Expand);
852 setOperationAction(ISD::AND, MVT::v1i64, Expand);
853 setOperationAction(ISD::OR, MVT::v8i8, Expand);
854 setOperationAction(ISD::OR, MVT::v4i16, Expand);
855 setOperationAction(ISD::OR, MVT::v2i32, Expand);
856 setOperationAction(ISD::OR, MVT::v1i64, Expand);
857 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
858 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
859 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
860 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
861 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
862 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
863 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
864 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
865 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
866 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
867 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
868 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
869 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000870 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
871 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
872 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
873 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000874
Craig Topper1accb7e2012-01-10 06:54:16 +0000875 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000876 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000877
Owen Anderson825b72b2009-08-11 20:47:22 +0000878 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
879 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
880 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
881 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
882 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
883 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Craig Topper43620672012-09-08 07:31:51 +0000884 setOperationAction(ISD::FABS, MVT::v4f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000885 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
886 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
887 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
888 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
889 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000890 }
891
Craig Topper1accb7e2012-01-10 06:54:16 +0000892 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000893 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000894
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000895 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
896 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000897 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
898 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
899 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
900 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000901
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
903 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
904 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
905 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Benjamin Kramer2f8a6cd2012-12-22 16:07:56 +0000906 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
908 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
909 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
910 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
911 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
912 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
913 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
914 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
915 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
916 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
917 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
918 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Craig Topper43620672012-09-08 07:31:51 +0000919 setOperationAction(ISD::FABS, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000920
Nadav Rotem354efd82011-09-18 14:57:03 +0000921 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000922 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
923 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
924 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000925
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
927 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
928 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
929 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
930 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000931
Evan Cheng2c3ae372006-04-12 21:21:57 +0000932 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000933 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +0000934 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000935 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000936 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000937 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000938 // Do not attempt to custom lower non-128-bit vectors
939 if (!VT.is128BitVector())
940 continue;
Craig Topper0d1f1762012-08-12 00:34:56 +0000941 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
942 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
943 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000944 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000945
Owen Anderson825b72b2009-08-11 20:47:22 +0000946 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
947 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
948 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
949 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
950 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
951 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000952
Nate Begemancdd1eec2008-02-12 22:51:28 +0000953 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
955 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000956 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000957
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000958 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Craig Topper31a207a2012-05-04 06:39:13 +0000959 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +0000960 MVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000961
962 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000963 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000964 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000965
Craig Topper0d1f1762012-08-12 00:34:56 +0000966 setOperationAction(ISD::AND, VT, Promote);
967 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
968 setOperationAction(ISD::OR, VT, Promote);
969 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
970 setOperationAction(ISD::XOR, VT, Promote);
971 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
972 setOperationAction(ISD::LOAD, VT, Promote);
973 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
974 setOperationAction(ISD::SELECT, VT, Promote);
975 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000976 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000977
Owen Anderson825b72b2009-08-11 20:47:22 +0000978 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000979
Evan Cheng2c3ae372006-04-12 21:21:57 +0000980 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000981 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
982 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
983 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
984 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000985
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
987 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Michael Liaob8150d82012-09-10 18:33:51 +0000988
Michael Liaoa7554632012-10-23 17:36:08 +0000989 setOperationAction(ISD::UINT_TO_FP, MVT::v4i8, Custom);
990 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
Michael Liao991b6a22012-10-24 04:09:32 +0000991 // As there is no 64-bit GPR available, we need build a special custom
992 // sequence to convert from v2i32 to v2f32.
993 if (!Subtarget->is64Bit())
994 setOperationAction(ISD::UINT_TO_FP, MVT::v2f32, Custom);
Michael Liaoa7554632012-10-23 17:36:08 +0000995
Michael Liao9d796db2012-10-10 16:32:15 +0000996 setOperationAction(ISD::FP_EXTEND, MVT::v2f32, Custom);
Michael Liao44c2d612012-10-10 16:53:28 +0000997 setOperationAction(ISD::FP_ROUND, MVT::v2f32, Custom);
Michael Liao9d796db2012-10-10 16:32:15 +0000998
Michael Liaob8150d82012-09-10 18:33:51 +0000999 setLoadExtAction(ISD::EXTLOAD, MVT::v2f32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +00001000 }
Evan Chengc7ce29b2009-02-13 22:36:38 +00001001
Craig Topperd0a31172012-01-10 06:37:29 +00001002 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +00001003 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
1004 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
1005 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
1006 setOperationAction(ISD::FRINT, MVT::f32, Legal);
1007 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
1008 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
1009 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
1010 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
1011 setOperationAction(ISD::FRINT, MVT::f64, Legal);
1012 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
1013
Craig Topper12fb5c62012-09-08 17:42:27 +00001014 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
Craig Topperd5775522012-11-16 06:37:56 +00001015 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
1016 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
1017 setOperationAction(ISD::FRINT, MVT::v4f32, Legal);
1018 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001019 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
Craig Topperd5775522012-11-16 06:37:56 +00001020 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
1021 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
1022 setOperationAction(ISD::FRINT, MVT::v2f64, Legal);
1023 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001024
Nate Begeman14d12ca2008-02-11 04:19:36 +00001025 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +00001026 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001027
Nadav Rotemfbad25e2011-09-11 15:02:23 +00001028 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
1029 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
1030 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
1031 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
1032 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +00001033
Nate Begeman14d12ca2008-02-11 04:19:36 +00001034 // i8 and i16 vectors are custom , because the source register and source
1035 // source memory operand types are not the same width. f32 vectors are
1036 // custom since the immediate controlling the insert encodes additional
1037 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +00001038 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
1039 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
1040 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
1041 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001042
Owen Anderson825b72b2009-08-11 20:47:22 +00001043 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
1044 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
1045 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
1046 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001047
Pete Coopera77214a2011-11-14 19:38:42 +00001048 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +00001049 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +00001050 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +00001051 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
1052 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001053 }
1054 }
Evan Cheng470a6ad2006-02-22 02:26:30 +00001055
Craig Topper1accb7e2012-01-10 06:54:16 +00001056 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001057 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001058 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +00001059
Nadav Rotem43012222011-05-11 08:12:09 +00001060 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001061 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +00001062
Nadav Rotem43012222011-05-11 08:12:09 +00001063 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +00001064 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001065
Michael Liao5c5f1902013-03-20 02:28:20 +00001066 // In the customized shift lowering, the legal cases in AVX2 will be
1067 // recognized.
1068 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1069 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001070
Michael Liao5c5f1902013-03-20 02:28:20 +00001071 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1072 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001073
Michael Liao5c5f1902013-03-20 02:28:20 +00001074 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001075
Nadav Rotem13f8cf52013-01-09 05:14:33 +00001076 setOperationAction(ISD::SDIV, MVT::v8i16, Custom);
1077 setOperationAction(ISD::SDIV, MVT::v4i32, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +00001078 }
1079
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001080 if (!TM.Options.UseSoftFloat && Subtarget->hasFp256()) {
Craig Topperc9099502012-04-20 06:31:50 +00001081 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1082 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1083 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1084 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1085 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1086 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001087
Owen Anderson825b72b2009-08-11 20:47:22 +00001088 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001089 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1090 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001091
Owen Anderson825b72b2009-08-11 20:47:22 +00001092 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1093 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1094 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1095 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1096 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001097 setOperationAction(ISD::FFLOOR, MVT::v8f32, Legal);
Craig Topperd5775522012-11-16 06:37:56 +00001098 setOperationAction(ISD::FCEIL, MVT::v8f32, Legal);
1099 setOperationAction(ISD::FTRUNC, MVT::v8f32, Legal);
1100 setOperationAction(ISD::FRINT, MVT::v8f32, Legal);
1101 setOperationAction(ISD::FNEARBYINT, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001102 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Craig Topper43620672012-09-08 07:31:51 +00001103 setOperationAction(ISD::FABS, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001104
Owen Anderson825b72b2009-08-11 20:47:22 +00001105 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1106 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1107 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1108 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1109 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001110 setOperationAction(ISD::FFLOOR, MVT::v4f64, Legal);
Craig Topperd5775522012-11-16 06:37:56 +00001111 setOperationAction(ISD::FCEIL, MVT::v4f64, Legal);
1112 setOperationAction(ISD::FTRUNC, MVT::v4f64, Legal);
1113 setOperationAction(ISD::FRINT, MVT::v4f64, Legal);
1114 setOperationAction(ISD::FNEARBYINT, MVT::v4f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001115 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
Craig Topper43620672012-09-08 07:31:51 +00001116 setOperationAction(ISD::FABS, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001117
Michael Liaobedcbd42012-10-16 18:14:11 +00001118 setOperationAction(ISD::TRUNCATE, MVT::v8i16, Custom);
Nadav Rotem3c22a442012-12-27 07:45:10 +00001119 setOperationAction(ISD::TRUNCATE, MVT::v4i32, Custom);
Michael Liaobedcbd42012-10-16 18:14:11 +00001120
1121 setOperationAction(ISD::FP_TO_SINT, MVT::v8i16, Custom);
1122
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001123 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
Benjamin Kramerb8f0d892013-03-31 12:49:15 +00001124 setOperationAction(ISD::SINT_TO_FP, MVT::v8i16, Promote);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001125 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001126 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001127
Michael Liaoa7554632012-10-23 17:36:08 +00001128 setOperationAction(ISD::ZERO_EXTEND, MVT::v8i32, Custom);
1129 setOperationAction(ISD::UINT_TO_FP, MVT::v8i8, Custom);
1130 setOperationAction(ISD::UINT_TO_FP, MVT::v8i16, Custom);
1131
Michael Liaob8150d82012-09-10 18:33:51 +00001132 setLoadExtAction(ISD::EXTLOAD, MVT::v4f32, Legal);
1133
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001134 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1135 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1136
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001137 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1138 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1139
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001140 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001141 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001142
Nadav Rotem13f8cf52013-01-09 05:14:33 +00001143 setOperationAction(ISD::SDIV, MVT::v16i16, Custom);
1144
Duncan Sands28b77e92011-09-06 19:07:46 +00001145 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1146 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1147 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1148 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001149
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001150 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1151 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1152 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1153
Craig Topperaaa643c2011-11-09 07:28:55 +00001154 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1155 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1156 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1157 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001158
Nadav Rotem0509db22012-12-28 05:45:24 +00001159 setOperationAction(ISD::SIGN_EXTEND, MVT::v4i64, Custom);
1160 setOperationAction(ISD::SIGN_EXTEND, MVT::v8i32, Custom);
1161 setOperationAction(ISD::ZERO_EXTEND, MVT::v4i64, Custom);
1162 setOperationAction(ISD::ZERO_EXTEND, MVT::v8i32, Custom);
1163 setOperationAction(ISD::ANY_EXTEND, MVT::v4i64, Custom);
1164 setOperationAction(ISD::ANY_EXTEND, MVT::v8i32, Custom);
Nadav Rotem1a330af2012-12-27 22:47:16 +00001165
Craig Topperbf404372012-08-31 15:40:30 +00001166 if (Subtarget->hasFMA() || Subtarget->hasFMA4()) {
Craig Topper3dcefc82012-11-21 05:36:24 +00001167 setOperationAction(ISD::FMA, MVT::v8f32, Legal);
1168 setOperationAction(ISD::FMA, MVT::v4f64, Legal);
1169 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
1170 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
1171 setOperationAction(ISD::FMA, MVT::f32, Legal);
1172 setOperationAction(ISD::FMA, MVT::f64, Legal);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001173 }
Craig Topper880ef452012-08-11 22:34:26 +00001174
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001175 if (Subtarget->hasInt256()) {
Craig Topperaaa643c2011-11-09 07:28:55 +00001176 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1177 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1178 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1179 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001180
Craig Topperaaa643c2011-11-09 07:28:55 +00001181 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1182 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1183 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1184 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001185
Craig Topperaaa643c2011-11-09 07:28:55 +00001186 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1187 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1188 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001189 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001190
1191 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001192
Nadav Rotem13f8cf52013-01-09 05:14:33 +00001193 setOperationAction(ISD::SDIV, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001194 } else {
1195 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1196 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1197 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1198 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1199
1200 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1201 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1202 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1203 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1204
1205 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1206 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1207 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1208 // Don't lower v32i8 because there is no 128-bit byte mul
1209 }
Craig Topper13894fa2011-08-24 06:14:18 +00001210
Michael Liao5c5f1902013-03-20 02:28:20 +00001211 // In the customized shift lowering, the legal cases in AVX2 will be
1212 // recognized.
1213 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1214 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1215
1216 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1217 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1218
1219 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
1220
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001221 // Custom lower several nodes for 256-bit types.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001222 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1223 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +00001224 MVT VT = (MVT::SimpleValueType)i;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001225
1226 // Extract subvector is special because the value type
1227 // (result) is 128-bit but the source is 256-bit wide.
1228 if (VT.is128BitVector())
Craig Topper0d1f1762012-08-12 00:34:56 +00001229 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001230
1231 // Do not attempt to custom lower other non-256-bit vectors
1232 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001233 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001234
Craig Topper0d1f1762012-08-12 00:34:56 +00001235 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
1236 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
1237 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
1238 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
1239 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
1240 setOperationAction(ISD::INSERT_SUBVECTOR, VT, Custom);
1241 setOperationAction(ISD::CONCAT_VECTORS, VT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001242 }
1243
David Greene54d8eba2011-01-27 22:38:56 +00001244 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001245 for (int i = MVT::v32i8; i != MVT::v4i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +00001246 MVT VT = (MVT::SimpleValueType)i;
David Greene54d8eba2011-01-27 22:38:56 +00001247
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001248 // Do not attempt to promote non-256-bit vectors
1249 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001250 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001251
Craig Topper0d1f1762012-08-12 00:34:56 +00001252 setOperationAction(ISD::AND, VT, Promote);
1253 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
1254 setOperationAction(ISD::OR, VT, Promote);
1255 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
1256 setOperationAction(ISD::XOR, VT, Promote);
1257 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
1258 setOperationAction(ISD::LOAD, VT, Promote);
1259 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
1260 setOperationAction(ISD::SELECT, VT, Promote);
1261 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001262 }
David Greene9b9838d2009-06-29 16:47:10 +00001263 }
1264
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001265 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1266 // of this type with custom code.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001267 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
1268 VT != MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001269 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1270 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001271 }
1272
Evan Cheng6be2c582006-04-05 23:38:46 +00001273 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001274 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Benjamin Kramerb9bee042012-07-12 09:31:43 +00001275 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001276
Eli Friedman962f5492010-06-02 19:35:46 +00001277 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1278 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001279 //
Eli Friedman962f5492010-06-02 19:35:46 +00001280 // FIXME: We really should do custom legalization for addition and
1281 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1282 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001283 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1284 // Add/Sub/Mul with overflow operations are custom lowered.
1285 MVT VT = IntVTs[i];
1286 setOperationAction(ISD::SADDO, VT, Custom);
1287 setOperationAction(ISD::UADDO, VT, Custom);
1288 setOperationAction(ISD::SSUBO, VT, Custom);
1289 setOperationAction(ISD::USUBO, VT, Custom);
1290 setOperationAction(ISD::SMULO, VT, Custom);
1291 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001292 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001293
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001294 // There are no 8-bit 3-address imul/mul instructions
1295 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1296 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001297
Evan Chengd54f2d52009-03-31 19:38:51 +00001298 if (!Subtarget->is64Bit()) {
1299 // These libcalls are not available in 32-bit.
1300 setLibcallName(RTLIB::SHL_I128, 0);
1301 setLibcallName(RTLIB::SRL_I128, 0);
1302 setLibcallName(RTLIB::SRA_I128, 0);
1303 }
1304
Evan Cheng8688a582013-01-29 02:32:37 +00001305 // Combine sin / cos into one node or libcall if possible.
1306 if (Subtarget->hasSinCos()) {
1307 setLibcallName(RTLIB::SINCOS_F32, "sincosf");
1308 setLibcallName(RTLIB::SINCOS_F64, "sincos");
Evan Chenga66f40a2013-01-30 22:56:35 +00001309 if (Subtarget->isTargetDarwin()) {
Evan Cheng8688a582013-01-29 02:32:37 +00001310 // For MacOSX, we don't want to the normal expansion of a libcall to
1311 // sincos. We want to issue a libcall to __sincos_stret to avoid memory
1312 // traffic.
1313 setOperationAction(ISD::FSINCOS, MVT::f64, Custom);
1314 setOperationAction(ISD::FSINCOS, MVT::f32, Custom);
1315 }
1316 }
1317
Evan Cheng206ee9d2006-07-07 08:33:52 +00001318 // We have target-specific dag combine patterns for the following nodes:
1319 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001320 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001321 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001322 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001323 setTargetDAGCombine(ISD::SHL);
1324 setTargetDAGCombine(ISD::SRA);
1325 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001326 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001327 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001328 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001329 setTargetDAGCombine(ISD::FADD);
1330 setTargetDAGCombine(ISD::FSUB);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001331 setTargetDAGCombine(ISD::FMA);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001332 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001333 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001334 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001335 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001336 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001337 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky52981c42013-02-20 12:42:54 +00001338 setTargetDAGCombine(ISD::SIGN_EXTEND_INREG);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001339 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001340 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001341 setTargetDAGCombine(ISD::SETCC);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001342 if (Subtarget->is64Bit())
1343 setTargetDAGCombine(ISD::MUL);
Manman Ren92363622012-06-07 22:39:10 +00001344 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001345
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001346 computeRegisterProperties();
1347
Evan Cheng05219282011-01-06 06:52:41 +00001348 // On Darwin, -Os means optimize for size without hurting performance,
1349 // do not reduce the limit.
Jim Grosbach3450f802013-02-20 21:13:59 +00001350 MaxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1351 MaxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
1352 MaxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
1353 MaxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1354 MaxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1355 MaxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001356 setPrefLoopAlignment(4); // 2^4 bytes.
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001357
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001358 // Predictable cmov don't hurt on atom because it's in-order.
Jim Grosbach3450f802013-02-20 21:13:59 +00001359 PredictableSelectIsExpensive = !Subtarget->isAtom();
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001360
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001361 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001362}
1363
Matt Arsenault225ed702013-05-18 00:21:46 +00001364EVT X86TargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00001365 if (!VT.isVector()) return MVT::i8;
1366 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001367}
1368
Evan Cheng29286502008-01-23 23:17:41 +00001369/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1370/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001371static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001372 if (MaxAlign == 16)
1373 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001374 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001375 if (VTy->getBitWidth() == 128)
1376 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001377 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001378 unsigned EltAlign = 0;
1379 getMaxByValAlign(ATy->getElementType(), EltAlign);
1380 if (EltAlign > MaxAlign)
1381 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001382 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001383 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1384 unsigned EltAlign = 0;
1385 getMaxByValAlign(STy->getElementType(i), EltAlign);
1386 if (EltAlign > MaxAlign)
1387 MaxAlign = EltAlign;
1388 if (MaxAlign == 16)
1389 break;
1390 }
1391 }
Evan Cheng29286502008-01-23 23:17:41 +00001392}
1393
1394/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1395/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001396/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1397/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001398unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001399 if (Subtarget->is64Bit()) {
1400 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001401 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001402 if (TyAlign > 8)
1403 return TyAlign;
1404 return 8;
1405 }
1406
Evan Cheng29286502008-01-23 23:17:41 +00001407 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001408 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001409 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001410 return Align;
1411}
Chris Lattner2b02a442007-02-25 08:29:00 +00001412
Evan Chengf0df0312008-05-15 08:39:06 +00001413/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001414/// and store operations as a result of memset, memcpy, and memmove
1415/// lowering. If DstAlign is zero that means it's safe to destination
1416/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1417/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00001418/// probably because the source does not need to be loaded. If 'IsMemset' is
1419/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
1420/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
1421/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001422/// It returns EVT::Other if the type should be determined using generic
1423/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001424EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001425X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1426 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00001427 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00001428 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001429 MachineFunction &MF) const {
Dan Gohman37f32ee2010-04-16 20:11:05 +00001430 const Function *F = MF.getFunction();
Evan Cheng946a3a92012-12-12 02:34:41 +00001431 if ((!IsMemset || ZeroMemset) &&
Bill Wendling831737d2012-12-30 10:32:01 +00001432 !F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
1433 Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001434 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001435 (Subtarget->isUnalignedMemAccessFast() ||
1436 ((DstAlign == 0 || DstAlign >= 16) &&
Benjamin Kramer2dbe9292012-11-14 20:08:40 +00001437 (SrcAlign == 0 || SrcAlign >= 16)))) {
1438 if (Size >= 32) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001439 if (Subtarget->hasInt256())
Craig Topper562659f2012-01-13 08:32:21 +00001440 return MVT::v8i32;
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001441 if (Subtarget->hasFp256())
Craig Topper562659f2012-01-13 08:32:21 +00001442 return MVT::v8f32;
1443 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001444 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001445 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001446 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001447 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001448 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001449 !Subtarget->is64Bit() &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001450 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001451 // Do not use f64 to lower memcpy if source is string constant. It's
1452 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001453 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001454 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001455 }
Evan Chengf0df0312008-05-15 08:39:06 +00001456 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001457 return MVT::i64;
1458 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001459}
1460
Evan Cheng7d342672012-12-12 01:32:07 +00001461bool X86TargetLowering::isSafeMemOpType(MVT VT) const {
Evan Cheng61f4dfe2012-12-12 00:42:09 +00001462 if (VT == MVT::f32)
1463 return X86ScalarSSEf32;
1464 else if (VT == MVT::f64)
1465 return X86ScalarSSEf64;
Evan Cheng7d342672012-12-12 01:32:07 +00001466 return true;
Evan Cheng61f4dfe2012-12-12 00:42:09 +00001467}
1468
Evan Cheng376642e2012-12-10 23:21:26 +00001469bool
1470X86TargetLowering::allowsUnalignedMemoryAccesses(EVT VT, bool *Fast) const {
1471 if (Fast)
1472 *Fast = Subtarget->isUnalignedMemAccessFast();
1473 return true;
1474}
1475
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001476/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1477/// current function. The returned value is a member of the
1478/// MachineJumpTableInfo::JTEntryKind enum.
1479unsigned X86TargetLowering::getJumpTableEncoding() const {
1480 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1481 // symbol.
1482 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1483 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001484 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001485
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001486 // Otherwise, use the normal jump table encoding heuristics.
1487 return TargetLowering::getJumpTableEncoding();
1488}
1489
Chris Lattnerc64daab2010-01-26 05:02:42 +00001490const MCExpr *
1491X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1492 const MachineBasicBlock *MBB,
1493 unsigned uid,MCContext &Ctx) const{
1494 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1495 Subtarget->isPICStyleGOT());
1496 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1497 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001498 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1499 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001500}
1501
Evan Chengcc415862007-11-09 01:32:10 +00001502/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1503/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001504SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001505 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001506 if (!Subtarget->is64Bit())
Andrew Trickac6d9be2013-05-25 02:42:55 +00001507 // This doesn't have SDLoc associated with it, but is not really the
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001508 // same as a Register.
Andrew Trickac6d9be2013-05-25 02:42:55 +00001509 return DAG.getNode(X86ISD::GlobalBaseReg, SDLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001510 return Table;
1511}
1512
Chris Lattner589c6f62010-01-26 06:28:43 +00001513/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1514/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1515/// MCExpr.
1516const MCExpr *X86TargetLowering::
1517getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1518 MCContext &Ctx) const {
1519 // X86-64 uses RIP relative addressing based on the jump table label.
1520 if (Subtarget->isPICStyleRIPRel())
1521 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1522
1523 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001524 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001525}
1526
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001527// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001528std::pair<const TargetRegisterClass*, uint8_t>
Patrik Hagglund03405572012-12-19 11:30:36 +00001529X86TargetLowering::findRepresentativeClass(MVT VT) const{
Evan Chengdee81012010-07-26 21:50:05 +00001530 const TargetRegisterClass *RRC = 0;
1531 uint8_t Cost = 1;
Patrik Hagglund03405572012-12-19 11:30:36 +00001532 switch (VT.SimpleTy) {
Evan Chengdee81012010-07-26 21:50:05 +00001533 default:
1534 return TargetLowering::findRepresentativeClass(VT);
1535 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001536 RRC = Subtarget->is64Bit() ?
1537 (const TargetRegisterClass*)&X86::GR64RegClass :
1538 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001539 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001540 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001541 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001542 break;
1543 case MVT::f32: case MVT::f64:
1544 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1545 case MVT::v4f32: case MVT::v2f64:
1546 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1547 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001548 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001549 break;
1550 }
1551 return std::make_pair(RRC, Cost);
1552}
1553
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001554bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1555 unsigned &Offset) const {
1556 if (!Subtarget->isTargetLinux())
1557 return false;
1558
1559 if (Subtarget->is64Bit()) {
1560 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1561 Offset = 0x28;
1562 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1563 AddressSpace = 256;
1564 else
1565 AddressSpace = 257;
1566 } else {
1567 // %gs:0x14 on i386
1568 Offset = 0x14;
1569 AddressSpace = 256;
1570 }
1571 return true;
1572}
1573
Chris Lattner2b02a442007-02-25 08:29:00 +00001574//===----------------------------------------------------------------------===//
1575// Return Value Calling Convention Implementation
1576//===----------------------------------------------------------------------===//
1577
Chris Lattner59ed56b2007-02-28 04:55:35 +00001578#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001579
Michael J. Spencerec38de22010-10-10 22:04:20 +00001580bool
Eric Christopher471e4222011-06-08 23:55:35 +00001581X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001582 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001583 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001584 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001585 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001586 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001587 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001588 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001589}
1590
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591SDValue
1592X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001593 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001594 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001595 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001596 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001597 MachineFunction &MF = DAG.getMachineFunction();
1598 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001599
Chris Lattner9774c912007-02-27 05:28:59 +00001600 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001601 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001602 RVLocs, *DAG.getContext());
1603 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001604
Dan Gohman475871a2008-07-27 21:46:04 +00001605 SDValue Flag;
Dan Gohman475871a2008-07-27 21:46:04 +00001606 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001607 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1608 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001609 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1610 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001611
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001612 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001613 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1614 CCValAssign &VA = RVLocs[i];
1615 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001616 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001617 EVT ValVT = ValToCopy.getValueType();
1618
Jakob Stoklund Olesenee66b412012-05-31 17:28:20 +00001619 // Promote values to the appropriate types
1620 if (VA.getLocInfo() == CCValAssign::SExt)
1621 ValToCopy = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), ValToCopy);
1622 else if (VA.getLocInfo() == CCValAssign::ZExt)
1623 ValToCopy = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), ValToCopy);
1624 else if (VA.getLocInfo() == CCValAssign::AExt)
1625 ValToCopy = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), ValToCopy);
1626 else if (VA.getLocInfo() == CCValAssign::BCvt)
1627 ValToCopy = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), ValToCopy);
1628
Dale Johannesenc4510512010-09-24 19:05:48 +00001629 // If this is x86-64, and we disabled SSE, we can't return FP values,
1630 // or SSE or MMX vectors.
1631 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1632 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001633 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001634 report_fatal_error("SSE register return with SSE disabled");
1635 }
1636 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1637 // llvm-gcc has never done it right and no one has noticed, so this
1638 // should be OK for now.
1639 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001640 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001641 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001642
Chris Lattner447ff682008-03-11 03:23:40 +00001643 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1644 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001645 if (VA.getLocReg() == X86::ST0 ||
1646 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001647 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1648 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001649 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001650 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001651 RetOps.push_back(ValToCopy);
1652 // Don't emit a copytoreg.
1653 continue;
1654 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001655
Evan Cheng242b38b2009-02-23 09:03:22 +00001656 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1657 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001658 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001659 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001660 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001661 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001662 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1663 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001664 // If we don't have SSE2 available, convert to v4f32 so the generated
1665 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001666 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001667 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001668 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001669 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001670 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001671
Dale Johannesendd64c412009-02-04 00:33:20 +00001672 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001673 Flag = Chain.getValue(1);
Jakob Stoklund Olesenc3afc762013-02-05 17:59:48 +00001674 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001675 }
Dan Gohman61a92132008-04-21 23:59:07 +00001676
Eli Benderskya5597f02013-01-25 22:07:43 +00001677 // The x86-64 ABIs require that for returning structs by value we copy
1678 // the sret argument into %rax/%eax (depending on ABI) for the return.
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00001679 // Win32 requires us to put the sret argument to %eax as well.
Eli Benderskya5597f02013-01-25 22:07:43 +00001680 // We saved the argument into a virtual register in the entry block,
1681 // so now we copy the value out and into %rax/%eax.
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00001682 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr() &&
1683 (Subtarget->is64Bit() || Subtarget->isTargetWindows())) {
Dan Gohman61a92132008-04-21 23:59:07 +00001684 MachineFunction &MF = DAG.getMachineFunction();
1685 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1686 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001687 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001688 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001689 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001690
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00001691 unsigned RetValReg
1692 = (Subtarget->is64Bit() && !Subtarget->isTarget64BitILP32()) ?
1693 X86::RAX : X86::EAX;
Eli Benderskya5597f02013-01-25 22:07:43 +00001694 Chain = DAG.getCopyToReg(Chain, dl, RetValReg, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001695 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001696
Eli Benderskya5597f02013-01-25 22:07:43 +00001697 // RAX/EAX now acts like a return value.
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00001698 RetOps.push_back(DAG.getRegister(RetValReg, getPointerTy()));
Dan Gohman61a92132008-04-21 23:59:07 +00001699 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001700
Chris Lattner447ff682008-03-11 03:23:40 +00001701 RetOps[0] = Chain; // Update chain.
1702
1703 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001704 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001705 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001706
1707 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001708 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001709}
1710
Evan Chengbf010eb2012-04-10 01:51:00 +00001711bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001712 if (N->getNumValues() != 1)
1713 return false;
1714 if (!N->hasNUsesOfValue(1, 0))
1715 return false;
1716
Evan Chengbf010eb2012-04-10 01:51:00 +00001717 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001718 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001719 if (Copy->getOpcode() == ISD::CopyToReg) {
1720 // If the copy has a glue operand, we conservatively assume it isn't safe to
1721 // perform a tail call.
1722 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1723 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001724 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001725 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001726 return false;
1727
Evan Cheng1bf891a2010-12-01 22:59:46 +00001728 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001729 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001730 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001731 if (UI->getOpcode() != X86ISD::RET_FLAG)
1732 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001733 HasRet = true;
1734 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001735
Evan Chengbf010eb2012-04-10 01:51:00 +00001736 if (!HasRet)
1737 return false;
1738
1739 Chain = TCChain;
1740 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001741}
1742
Patrik Hagglunde5c65912012-12-19 12:02:25 +00001743MVT
1744X86TargetLowering::getTypeForExtArgOrReturn(MVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001745 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001746 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001747 // TODO: Is this also valid on 32-bit?
1748 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001749 ReturnMVT = MVT::i8;
1750 else
1751 ReturnMVT = MVT::i32;
1752
Patrik Hagglunde5c65912012-12-19 12:02:25 +00001753 MVT MinVT = getRegisterType(ReturnMVT);
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001754 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001755}
1756
Dan Gohman98ca4f22009-08-05 01:29:28 +00001757/// LowerCallResult - Lower the result values of a call into the
1758/// appropriate copies out of appropriate physical registers.
1759///
1760SDValue
1761X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001762 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001763 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001764 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001765 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001766
Chris Lattnere32bbf62007-02-28 07:09:55 +00001767 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001768 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001769 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001770 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001771 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001772 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001773
Chris Lattner3085e152007-02-25 08:59:22 +00001774 // Copy all of the result registers out of their specified physreg.
Jakub Staszakc20323a2012-12-29 15:57:26 +00001775 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001776 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001777 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001778
Torok Edwin3f142c32009-02-01 18:15:56 +00001779 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001780 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001781 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001782 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001783 }
1784
Evan Cheng79fb3b42009-02-20 20:43:02 +00001785 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001786
1787 // If this is a call to a function that returns an fp value on the floating
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +00001788 // point stack, we must guarantee the value is popped from the stack, so
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001789 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001790 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001791 // instead.
1792 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1793 // If we prefer to use the value in xmm registers, copy it out as f80 and
1794 // use a truncate to move it from fp stack reg to xmm reg.
1795 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001796 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001797 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
Michael Liao2a8bea72013-04-19 22:22:57 +00001798 MVT::Other, MVT::Glue, Ops), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001799 Val = Chain.getValue(0);
1800
1801 // Round the f80 to the right size, which also moves it to the appropriate
1802 // xmm register.
1803 if (CopyVT != VA.getValVT())
1804 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1805 // This truncation won't change the value.
1806 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001807 } else {
1808 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1809 CopyVT, InFlag).getValue(1);
1810 Val = Chain.getValue(0);
1811 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001812 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001813 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001814 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001815
Dan Gohman98ca4f22009-08-05 01:29:28 +00001816 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001817}
1818
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001819//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001820// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001821//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001822// StdCall calling convention seems to be standard for many Windows' API
1823// routines and around. It differs from C calling convention just a little:
1824// callee should clean up the stack, not caller. Symbols should be also
1825// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001826// For info on fast calling convention see Fast Calling Convention (tail call)
1827// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001828
Dan Gohman98ca4f22009-08-05 01:29:28 +00001829/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001830/// semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00001831enum StructReturnType {
1832 NotStructReturn,
1833 RegStructReturn,
1834 StackStructReturn
1835};
1836static StructReturnType
1837callIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001838 if (Outs.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00001839 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001840
Rafael Espindola1cee7102012-07-25 13:41:10 +00001841 const ISD::ArgFlagsTy &Flags = Outs[0].Flags;
1842 if (!Flags.isSRet())
1843 return NotStructReturn;
1844 if (Flags.isInReg())
1845 return RegStructReturn;
1846 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00001847}
1848
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001849/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001850/// return semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00001851static StructReturnType
1852argsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001853 if (Ins.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00001854 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001855
Rafael Espindola1cee7102012-07-25 13:41:10 +00001856 const ISD::ArgFlagsTy &Flags = Ins[0].Flags;
1857 if (!Flags.isSRet())
1858 return NotStructReturn;
1859 if (Flags.isInReg())
1860 return RegStructReturn;
1861 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00001862}
1863
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001864/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1865/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001866/// the specific parameter attribute. The copy will be passed as a byval
1867/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001868static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001869CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001870 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001871 SDLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001872 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001873
Dale Johannesendd64c412009-02-04 00:33:20 +00001874 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001875 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001876 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001877}
1878
Chris Lattner29689432010-03-11 00:22:57 +00001879/// IsTailCallConvention - Return true if the calling convention is one that
1880/// supports tail call optimization.
1881static bool IsTailCallConvention(CallingConv::ID CC) {
Duncan Sandsdc7f1742012-11-16 12:36:39 +00001882 return (CC == CallingConv::Fast || CC == CallingConv::GHC ||
1883 CC == CallingConv::HiPE);
Chris Lattner29689432010-03-11 00:22:57 +00001884}
1885
Evan Cheng485fafc2011-03-21 01:19:09 +00001886bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001887 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001888 return false;
1889
1890 CallSite CS(CI);
1891 CallingConv::ID CalleeCC = CS.getCallingConv();
1892 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1893 return false;
1894
1895 return true;
1896}
1897
Evan Cheng0c439eb2010-01-27 00:07:07 +00001898/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1899/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001900static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1901 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001902 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001903}
1904
Dan Gohman98ca4f22009-08-05 01:29:28 +00001905SDValue
1906X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001907 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001908 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001909 SDLoc dl, SelectionDAG &DAG,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001910 const CCValAssign &VA,
1911 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001912 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001913 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001914 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001915 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1916 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001917 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001918 EVT ValVT;
1919
1920 // If value is passed by pointer we have address passed instead of the value
1921 // itself.
1922 if (VA.getLocInfo() == CCValAssign::Indirect)
1923 ValVT = VA.getLocVT();
1924 else
1925 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001926
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001927 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001928 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001929 // In case of tail call optimization mark all arguments mutable. Since they
1930 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001931 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001932 unsigned Bytes = Flags.getByValSize();
1933 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1934 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001935 return DAG.getFrameIndex(FI, getPointerTy());
1936 } else {
1937 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001938 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001939 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1940 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001941 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001942 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001943 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001944}
1945
Dan Gohman475871a2008-07-27 21:46:04 +00001946SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001947X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001948 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001949 bool isVarArg,
1950 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001951 SDLoc dl,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001952 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001953 SmallVectorImpl<SDValue> &InVals)
1954 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001955 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001956 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001957
Gordon Henriksen86737662008-01-05 16:56:59 +00001958 const Function* Fn = MF.getFunction();
1959 if (Fn->hasExternalLinkage() &&
1960 Subtarget->isTargetCygMing() &&
1961 Fn->getName() == "main")
1962 FuncInfo->setForceFramePointer(true);
1963
Evan Cheng1bc78042006-04-26 01:20:17 +00001964 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001965 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001966 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001967 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001968
Chris Lattner29689432010-03-11 00:22:57 +00001969 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
Duncan Sandsdc7f1742012-11-16 12:36:39 +00001970 "Var args not supported with calling convention fastcc, ghc or hipe");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001971
Chris Lattner638402b2007-02-28 07:00:42 +00001972 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001973 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001974 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001975 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001976
1977 // Allocate shadow area for Win64
1978 if (IsWin64) {
1979 CCInfo.AllocateStack(32, 8);
1980 }
1981
Duncan Sands45907662010-10-31 13:21:44 +00001982 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001983
Chris Lattnerf39f7712007-02-28 05:46:49 +00001984 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001985 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001986 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1987 CCValAssign &VA = ArgLocs[i];
1988 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1989 // places.
1990 assert(VA.getValNo() != LastVal &&
1991 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001992 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001993 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001994
Chris Lattnerf39f7712007-02-28 05:46:49 +00001995 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001996 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001997 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001998 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001999 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002000 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00002001 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002002 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00002003 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002004 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00002005 RC = &X86::FR64RegClass;
Craig Topper7a9a28b2012-08-12 02:23:29 +00002006 else if (RegVT.is256BitVector())
Craig Topperc9099502012-04-20 06:31:50 +00002007 RC = &X86::VR256RegClass;
Craig Topper7a9a28b2012-08-12 02:23:29 +00002008 else if (RegVT.is128BitVector())
Craig Topperc9099502012-04-20 06:31:50 +00002009 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00002010 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00002011 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002012 else
Torok Edwinc23197a2009-07-14 16:55:14 +00002013 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002014
Devang Patel68e6bee2011-02-21 23:21:26 +00002015 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002016 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002017
Chris Lattnerf39f7712007-02-28 05:46:49 +00002018 // If this is an 8 or 16-bit value, it is really passed promoted to 32
2019 // bits. Insert an assert[sz]ext to capture this, then truncate to the
2020 // right size.
2021 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00002022 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00002023 DAG.getValueType(VA.getValVT()));
2024 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00002025 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00002026 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002027 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002028 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00002029
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002030 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002031 // Handle MMX values passed in XMM regs.
Jakub Staszakc20323a2012-12-29 15:57:26 +00002032 if (RegVT.isVector())
2033 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(), ArgValue);
2034 else
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002035 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00002036 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00002037 } else {
2038 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002039 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00002040 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002041
2042 // If value is passed via pointer - do a load.
2043 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00002044 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00002045 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002046
Dan Gohman98ca4f22009-08-05 01:29:28 +00002047 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00002048 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002049
Eli Benderskya5597f02013-01-25 22:07:43 +00002050 // The x86-64 ABIs require that for returning structs by value we copy
2051 // the sret argument into %rax/%eax (depending on ABI) for the return.
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00002052 // Win32 requires us to put the sret argument to %eax as well.
Eli Benderskya5597f02013-01-25 22:07:43 +00002053 // Save the argument into a virtual register so that we can access it
2054 // from the return points.
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00002055 if (MF.getFunction()->hasStructRetAttr() &&
2056 (Subtarget->is64Bit() || Subtarget->isTargetWindows())) {
Dan Gohman61a92132008-04-21 23:59:07 +00002057 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2058 unsigned Reg = FuncInfo->getSRetReturnReg();
2059 if (!Reg) {
Eli Benderskya5597f02013-01-25 22:07:43 +00002060 MVT PtrTy = getPointerTy();
2061 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrTy));
Dan Gohman61a92132008-04-21 23:59:07 +00002062 FuncInfo->setSRetReturnReg(Reg);
2063 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002064 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002065 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00002066 }
2067
Chris Lattnerf39f7712007-02-28 05:46:49 +00002068 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00002069 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002070 if (FuncIsMadeTailCallSafe(CallConv,
2071 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00002072 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00002073
Evan Cheng1bc78042006-04-26 01:20:17 +00002074 // If the function takes variable number of arguments, make a frame index for
2075 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002076 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002077 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
2078 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00002079 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00002080 }
2081 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002082 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
2083
2084 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00002085 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002086 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00002087 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002088 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002089 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
2090 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002091 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002092 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2093 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2094 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002095 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002096 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002097
2098 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002099 // The XMM registers which might contain var arg parameters are shadowed
2100 // in their paired GPR. So we only need to save the GPR to their home
2101 // slots.
2102 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002103 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002104 } else {
2105 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
2106 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002107
Chad Rosier30450e82011-12-22 22:35:21 +00002108 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
2109 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002110 }
2111 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
2112 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002113
Bill Wendling831737d2012-12-30 10:32:01 +00002114 bool NoImplicitFloatOps = Fn->getAttributes().
2115 hasAttribute(AttributeSet::FunctionIndex, Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00002116 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00002117 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002118 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
2119 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00002120 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002121 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00002122 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00002123 // Kernel mode asks for SSE to be disabled, so don't push them
2124 // on the stack.
2125 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00002126
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002127 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002128 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002129 // Get to the caller-allocated home save location. Add 8 to account
2130 // for the return address.
2131 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002132 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002133 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002134 // Fixup to set vararg frame on shadow area (4 x i64).
2135 if (NumIntRegs < 4)
2136 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002137 } else {
2138 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00002139 // registers, then we must store them to their spots on the stack so
2140 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002141 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
2142 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
2143 FuncInfo->setRegSaveFrameIndex(
2144 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00002145 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002146 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002147
Gordon Henriksen86737662008-01-05 16:56:59 +00002148 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002149 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002150 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2151 getPointerTy());
2152 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002153 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002154 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2155 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002156 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002157 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002158 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002159 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002160 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002161 MachinePointerInfo::getFixedStack(
2162 FuncInfo->getRegSaveFrameIndex(), Offset),
2163 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002164 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002165 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002166 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002167
Dan Gohmanface41a2009-08-16 21:24:25 +00002168 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2169 // Now store the XMM (fp + vector) parameter registers.
2170 SmallVector<SDValue, 11> SaveXMMOps;
2171 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002172
Craig Topperc9099502012-04-20 06:31:50 +00002173 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002174 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2175 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002176
Dan Gohman1e93df62010-04-17 14:41:14 +00002177 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2178 FuncInfo->getRegSaveFrameIndex()));
2179 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2180 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002181
Dan Gohmanface41a2009-08-16 21:24:25 +00002182 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002183 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002184 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002185 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2186 SaveXMMOps.push_back(Val);
2187 }
2188 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2189 MVT::Other,
2190 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002191 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002192
2193 if (!MemOps.empty())
2194 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2195 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002196 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002197 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002198
Gordon Henriksen86737662008-01-05 16:56:59 +00002199 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002200 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2201 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002202 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002203 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002204 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002205 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002206 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002207 argsAreStructReturn(Ins) == StackStructReturn)
Dan Gohman1e93df62010-04-17 14:41:14 +00002208 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002209 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002210
Gordon Henriksen86737662008-01-05 16:56:59 +00002211 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002212 // RegSaveFrameIndex is X86-64 only.
2213 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002214 if (CallConv == CallingConv::X86_FastCall ||
2215 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002216 // fastcc functions can't have varargs.
2217 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002218 }
Evan Cheng25caf632006-05-23 21:06:34 +00002219
Rafael Espindola76927d752011-08-30 19:39:58 +00002220 FuncInfo->setArgumentStackSize(StackSize);
2221
Dan Gohman98ca4f22009-08-05 01:29:28 +00002222 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002223}
2224
Dan Gohman475871a2008-07-27 21:46:04 +00002225SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002226X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2227 SDValue StackPtr, SDValue Arg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002228 SDLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002229 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002230 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002231 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002232 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002233 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002234 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002235 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002236
2237 return DAG.getStore(Chain, dl, Arg, PtrOff,
2238 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002239 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002240}
2241
Bill Wendling64e87322009-01-16 19:25:27 +00002242/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002243/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002244SDValue
2245X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002246 SDValue &OutRetAddr, SDValue Chain,
2247 bool IsTailCall, bool Is64Bit,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002248 int FPDiff, SDLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002249 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002250 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002251 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002252
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002253 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002254 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002255 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002256 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002257}
2258
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002259/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002260/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002261static SDValue
2262EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002263 SDValue Chain, SDValue RetAddrFrIdx, EVT PtrVT,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002264 unsigned SlotSize, int FPDiff, SDLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002265 // Store the return address to the appropriate stack slot.
2266 if (!FPDiff) return Chain;
2267 // Calculate the new stack slot for the return address.
Scott Michelfdc40a02009-02-17 22:15:04 +00002268 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002269 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002270 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002271 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002272 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002273 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002274 return Chain;
2275}
2276
Dan Gohman98ca4f22009-08-05 01:29:28 +00002277SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002278X86TargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002279 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002280 SelectionDAG &DAG = CLI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00002281 SDLoc &dl = CLI.DL;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002282 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2283 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2284 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2285 SDValue Chain = CLI.Chain;
2286 SDValue Callee = CLI.Callee;
2287 CallingConv::ID CallConv = CLI.CallConv;
2288 bool &isTailCall = CLI.IsTailCall;
2289 bool isVarArg = CLI.IsVarArg;
2290
Dan Gohman98ca4f22009-08-05 01:29:28 +00002291 MachineFunction &MF = DAG.getMachineFunction();
2292 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002293 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002294 bool IsWindows = Subtarget->isTargetWindows();
Rafael Espindola1cee7102012-07-25 13:41:10 +00002295 StructReturnType SR = callIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002296 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002297
Nick Lewycky22de16d2012-01-19 00:34:10 +00002298 if (MF.getTarget().Options.DisableTailCalls)
2299 isTailCall = false;
2300
Evan Cheng5f941932010-02-05 02:21:12 +00002301 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002302 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002303 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
Rafael Espindola1cee7102012-07-25 13:41:10 +00002304 isVarArg, SR != NotStructReturn,
Evan Chengb1cacc72012-09-25 05:32:34 +00002305 MF.getFunction()->hasStructRetAttr(), CLI.RetTy,
Rafael Espindola1cee7102012-07-25 13:41:10 +00002306 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002307
2308 // Sibcalls are automatically detected tailcalls which do not require
2309 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002310 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002311 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002312
2313 if (isTailCall)
2314 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002315 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002316
Chris Lattner29689432010-03-11 00:22:57 +00002317 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
Duncan Sandsdc7f1742012-11-16 12:36:39 +00002318 "Var args not supported with calling convention fastcc, ghc or hipe");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002319
Chris Lattner638402b2007-02-28 07:00:42 +00002320 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002321 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002322 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002323 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002324
2325 // Allocate shadow area for Win64
2326 if (IsWin64) {
2327 CCInfo.AllocateStack(32, 8);
2328 }
2329
Duncan Sands45907662010-10-31 13:21:44 +00002330 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002331
Chris Lattner423c5f42007-02-28 05:31:48 +00002332 // Get a count of how many bytes are to be pushed on the stack.
2333 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002334 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002335 // This is a sibcall. The memory operands are available in caller's
2336 // own caller's stack.
2337 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002338 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2339 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002340 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002341
Gordon Henriksen86737662008-01-05 16:56:59 +00002342 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002343 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002344 // Lower arguments at fp - stackoffset + fpdiff.
Jakub Staszak96df4372012-10-29 22:02:26 +00002345 X86MachineFunctionInfo *X86Info = MF.getInfo<X86MachineFunctionInfo>();
2346 unsigned NumBytesCallerPushed = X86Info->getBytesToPopOnReturn();
2347
Gordon Henriksen86737662008-01-05 16:56:59 +00002348 FPDiff = NumBytesCallerPushed - NumBytes;
2349
2350 // Set the delta of movement of the returnaddr stackslot.
2351 // But only set if delta is greater than previous delta.
Jakub Staszak96df4372012-10-29 22:02:26 +00002352 if (FPDiff < X86Info->getTCReturnAddrDelta())
2353 X86Info->setTCReturnAddrDelta(FPDiff);
Gordon Henriksen86737662008-01-05 16:56:59 +00002354 }
2355
Evan Chengf22f9b32010-02-06 03:28:46 +00002356 if (!IsSibcall)
2357 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002358
Dan Gohman475871a2008-07-27 21:46:04 +00002359 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002360 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002361 if (isTailCall && FPDiff)
2362 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2363 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002364
Dan Gohman475871a2008-07-27 21:46:04 +00002365 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2366 SmallVector<SDValue, 8> MemOpChains;
2367 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002368
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002369 // Walk the register/memloc assignments, inserting copies/loads. In the case
2370 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002371 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2372 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002373 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002374 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002375 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002376 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002377
Chris Lattner423c5f42007-02-28 05:31:48 +00002378 // Promote the value if needed.
2379 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002380 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002381 case CCValAssign::Full: break;
2382 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002383 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002384 break;
2385 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002386 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002387 break;
2388 case CCValAssign::AExt:
Craig Topper7a9a28b2012-08-12 02:23:29 +00002389 if (RegVT.is128BitVector()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002390 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002391 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002392 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2393 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002394 } else
2395 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2396 break;
2397 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002398 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002399 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002400 case CCValAssign::Indirect: {
2401 // Store the argument.
2402 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002403 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002404 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002405 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002406 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002407 Arg = SpillSlot;
2408 break;
2409 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002410 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002411
Chris Lattner423c5f42007-02-28 05:31:48 +00002412 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002413 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2414 if (isVarArg && IsWin64) {
2415 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2416 // shadow reg if callee is a varargs function.
2417 unsigned ShadowReg = 0;
2418 switch (VA.getLocReg()) {
2419 case X86::XMM0: ShadowReg = X86::RCX; break;
2420 case X86::XMM1: ShadowReg = X86::RDX; break;
2421 case X86::XMM2: ShadowReg = X86::R8; break;
2422 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002423 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002424 if (ShadowReg)
2425 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002426 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002427 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002428 assert(VA.isMemLoc());
2429 if (StackPtr.getNode() == 0)
Michael Liaoc5c970e2012-10-31 04:14:09 +00002430 StackPtr = DAG.getCopyFromReg(Chain, dl, RegInfo->getStackRegister(),
2431 getPointerTy());
Evan Cheng5f941932010-02-05 02:21:12 +00002432 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2433 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002434 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002435 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002436
Evan Cheng32fe1032006-05-25 00:59:30 +00002437 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002438 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002439 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002440
Chris Lattner88e1fd52009-07-09 04:24:46 +00002441 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002442 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2443 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002444 if (!isTailCall) {
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002445 RegsToPass.push_back(std::make_pair(unsigned(X86::EBX),
Andrew Trickac6d9be2013-05-25 02:42:55 +00002446 DAG.getNode(X86ISD::GlobalBaseReg, SDLoc(), getPointerTy())));
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002447 } else {
2448 // If we are tail calling and generating PIC/GOT style code load the
2449 // address of the callee into ECX. The value in ecx is used as target of
2450 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2451 // for tail calls on PIC/GOT architectures. Normally we would just put the
2452 // address of GOT into ebx and then call target@PLT. But for tail calls
2453 // ebx would be restored (since ebx is callee saved) before jumping to the
2454 // target@PLT.
2455
2456 // Note: The actual moving to ECX is done further down.
2457 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2458 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2459 !G->getGlobal()->hasProtectedVisibility())
2460 Callee = LowerGlobalAddress(Callee, DAG);
2461 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002462 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002463 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002464 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002465
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002466 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002467 // From AMD64 ABI document:
2468 // For calls that may call functions that use varargs or stdargs
2469 // (prototype-less calls or calls to functions containing ellipsis (...) in
2470 // the declaration) %al is used as hidden argument to specify the number
2471 // of SSE registers used. The contents of %al do not need to match exactly
2472 // the number of registers, but must be an ubound on the number of SSE
2473 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002474
Gordon Henriksen86737662008-01-05 16:56:59 +00002475 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002476 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002477 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2478 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2479 };
2480 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002481 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002482 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002483
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002484 RegsToPass.push_back(std::make_pair(unsigned(X86::AL),
2485 DAG.getConstant(NumXMMRegs, MVT::i8)));
Gordon Henriksen86737662008-01-05 16:56:59 +00002486 }
2487
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002488 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002489 if (isTailCall) {
2490 // Force all the incoming stack arguments to be loaded from the stack
2491 // before any new outgoing arguments are stored to the stack, because the
2492 // outgoing stack slots may alias the incoming argument stack slots, and
2493 // the alias isn't otherwise explicit. This is slightly more conservative
2494 // than necessary, because it means that each store effectively depends
2495 // on every argument instead of just those arguments it would clobber.
2496 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2497
Dan Gohman475871a2008-07-27 21:46:04 +00002498 SmallVector<SDValue, 8> MemOpChains2;
2499 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002500 int FI = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002501 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002502 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2503 CCValAssign &VA = ArgLocs[i];
2504 if (VA.isRegLoc())
2505 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002506 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002507 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002508 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002509 // Create frame index.
2510 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002511 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002512 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002513 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002514
Duncan Sands276dcbd2008-03-21 09:14:45 +00002515 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002516 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002517 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002518 if (StackPtr.getNode() == 0)
Michael Liaoc5c970e2012-10-31 04:14:09 +00002519 StackPtr = DAG.getCopyFromReg(Chain, dl,
2520 RegInfo->getStackRegister(),
Dale Johannesendd64c412009-02-04 00:33:20 +00002521 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002522 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002523
Dan Gohman98ca4f22009-08-05 01:29:28 +00002524 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2525 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002526 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002527 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002528 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002529 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002530 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002531 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002532 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002533 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002534 }
2535 }
2536
2537 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002538 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002539 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002540
2541 // Store the return address to the appropriate stack slot.
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002542 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx,
2543 getPointerTy(), RegInfo->getSlotSize(),
Dale Johannesenace16102009-02-03 19:33:06 +00002544 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002545 }
2546
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002547 // Build a sequence of copy-to-reg nodes chained together with token chain
2548 // and flag operands which copy the outgoing args into registers.
2549 SDValue InFlag;
2550 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2551 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2552 RegsToPass[i].second, InFlag);
2553 InFlag = Chain.getValue(1);
2554 }
2555
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002556 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2557 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2558 // In the 64-bit large code model, we have to make all calls
2559 // through a register, since the call instruction's 32-bit
2560 // pc-relative offset may not be large enough to hold the whole
2561 // address.
2562 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002563 // If the callee is a GlobalAddress node (quite common, every direct call
2564 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2565 // it.
2566
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002567 // We should use extra load for direct calls to dllimported functions in
2568 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002569 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002570 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002571 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002572 bool ExtraLoad = false;
2573 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002574
Chris Lattner48a7d022009-07-09 05:02:21 +00002575 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2576 // external symbols most go through the PLT in PIC mode. If the symbol
2577 // has hidden or protected visibility, or if it is static or local, then
2578 // we don't need to use the PLT - we can directly call it.
2579 if (Subtarget->isTargetELF() &&
2580 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002581 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002582 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002583 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002584 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002585 (!Subtarget->getTargetTriple().isMacOSX() ||
2586 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002587 // PC-relative references to external symbols should go through $stub,
2588 // unless we're building with the leopard linker or later, which
2589 // automatically synthesizes these stubs.
2590 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002591 } else if (Subtarget->isPICStyleRIPRel() &&
2592 isa<Function>(GV) &&
Bill Wendling831737d2012-12-30 10:32:01 +00002593 cast<Function>(GV)->getAttributes().
2594 hasAttribute(AttributeSet::FunctionIndex,
2595 Attribute::NonLazyBind)) {
John McCall3a3465b2011-06-15 20:36:13 +00002596 // If the function is marked as non-lazy, generate an indirect call
2597 // which loads from the GOT directly. This avoids runtime overhead
2598 // at the cost of eager binding (and one extra byte of encoding).
2599 OpFlags = X86II::MO_GOTPCREL;
2600 WrapperKind = X86ISD::WrapperRIP;
2601 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002602 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002603
Devang Patel0d881da2010-07-06 22:08:15 +00002604 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002605 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002606
2607 // Add a wrapper if needed.
2608 if (WrapperKind != ISD::DELETED_NODE)
2609 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2610 // Add extra indirection if needed.
2611 if (ExtraLoad)
2612 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2613 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002614 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002615 }
Bill Wendling056292f2008-09-16 21:48:12 +00002616 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002617 unsigned char OpFlags = 0;
2618
Evan Cheng1bf891a2010-12-01 22:59:46 +00002619 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2620 // external symbols should go through the PLT.
2621 if (Subtarget->isTargetELF() &&
2622 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2623 OpFlags = X86II::MO_PLT;
2624 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002625 (!Subtarget->getTargetTriple().isMacOSX() ||
2626 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002627 // PC-relative references to external symbols should go through $stub,
2628 // unless we're building with the leopard linker or later, which
2629 // automatically synthesizes these stubs.
2630 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002631 }
Eric Christopherfd179292009-08-27 18:07:15 +00002632
Chris Lattner48a7d022009-07-09 05:02:21 +00002633 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2634 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002635 }
2636
Chris Lattnerd96d0722007-02-25 06:40:16 +00002637 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002638 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002639 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002640
Evan Chengf22f9b32010-02-06 03:28:46 +00002641 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002642 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2643 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002644 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002645 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002646
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002647 Ops.push_back(Chain);
2648 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002649
Dan Gohman98ca4f22009-08-05 01:29:28 +00002650 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002651 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002652
Gordon Henriksen86737662008-01-05 16:56:59 +00002653 // Add argument registers to the end of the list so that they are known live
2654 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002655 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2656 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2657 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002658
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002659 // Add a register mask operand representing the call-preserved registers.
2660 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2661 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2662 assert(Mask && "Missing call preserved mask for calling convention");
2663 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002664
Gabor Greifba36cb52008-08-28 21:40:38 +00002665 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002666 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002667
Dan Gohman98ca4f22009-08-05 01:29:28 +00002668 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002669 // We used to do:
2670 //// If this is the first return lowered for this function, add the regs
2671 //// to the liveout set for the function.
2672 // This isn't right, although it's probably harmless on x86; liveouts
2673 // should be computed from returns not tail calls. Consider a void
2674 // function making a tail call to a function returning int.
Jakub Staszak30fcfc32013-02-16 13:34:26 +00002675 return DAG.getNode(X86ISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002676 }
2677
Dale Johannesenace16102009-02-03 19:33:06 +00002678 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002679 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002680
Chris Lattner2d297092006-05-23 18:50:38 +00002681 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002682 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002683 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2684 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002685 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002686 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002687 SR == StackStructReturn)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002688 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002689 // pops the hidden struct pointer, so we have to push it back.
2690 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002691 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002692 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002693 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002694 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002695
Gordon Henriksenae636f82008-01-03 16:47:34 +00002696 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002697 if (!IsSibcall) {
2698 Chain = DAG.getCALLSEQ_END(Chain,
2699 DAG.getIntPtrConstant(NumBytes, true),
2700 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2701 true),
2702 InFlag);
2703 InFlag = Chain.getValue(1);
2704 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002705
Chris Lattner3085e152007-02-25 08:59:22 +00002706 // Handle result values, copying them out of physregs into vregs that we
2707 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002708 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2709 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002710}
2711
Evan Cheng25ab6902006-09-08 06:48:29 +00002712//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002713// Fast Calling Convention (tail call) implementation
2714//===----------------------------------------------------------------------===//
2715
2716// Like std call, callee cleans arguments, convention except that ECX is
2717// reserved for storing the tail called function address. Only 2 registers are
2718// free for argument passing (inreg). Tail call optimization is performed
2719// provided:
2720// * tailcallopt is enabled
2721// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002722// On X86_64 architecture with GOT-style position independent code only local
2723// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002724// To keep the stack aligned according to platform abi the function
2725// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2726// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002727// If a tail called function callee has more arguments than the caller the
2728// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002729// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002730// original REtADDR, but before the saved framepointer or the spilled registers
2731// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2732// stack layout:
2733// arg1
2734// arg2
2735// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002736// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002737// move area ]
2738// (possible EBP)
2739// ESI
2740// EDI
2741// local1 ..
2742
2743/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2744/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002745unsigned
2746X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2747 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002748 MachineFunction &MF = DAG.getMachineFunction();
2749 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002750 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002751 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002752 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002753 int64_t Offset = StackSize;
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002754 unsigned SlotSize = RegInfo->getSlotSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002755 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2756 // Number smaller than 12 so just add the difference.
2757 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2758 } else {
2759 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002760 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002761 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002762 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002763 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002764}
2765
Evan Cheng5f941932010-02-05 02:21:12 +00002766/// MatchingStackOffset - Return true if the given stack call argument is
2767/// already available in the same position (relatively) of the caller's
2768/// incoming argument stack.
2769static
2770bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2771 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2772 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002773 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2774 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002775 if (Arg.getOpcode() == ISD::CopyFromReg) {
2776 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002777 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002778 return false;
2779 MachineInstr *Def = MRI->getVRegDef(VR);
2780 if (!Def)
2781 return false;
2782 if (!Flags.isByVal()) {
2783 if (!TII->isLoadFromStackSlot(Def, FI))
2784 return false;
2785 } else {
2786 unsigned Opcode = Def->getOpcode();
2787 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2788 Def->getOperand(1).isFI()) {
2789 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002790 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002791 } else
2792 return false;
2793 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002794 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2795 if (Flags.isByVal())
2796 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002797 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002798 // define @foo(%struct.X* %A) {
2799 // tail call @bar(%struct.X* byval %A)
2800 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002801 return false;
2802 SDValue Ptr = Ld->getBasePtr();
2803 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2804 if (!FINode)
2805 return false;
2806 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002807 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002808 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002809 FI = FINode->getIndex();
2810 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002811 } else
2812 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002813
Evan Cheng4cae1332010-03-05 08:38:04 +00002814 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002815 if (!MFI->isFixedObjectIndex(FI))
2816 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002817 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002818}
2819
Dan Gohman98ca4f22009-08-05 01:29:28 +00002820/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2821/// for tail call optimization. Targets which want to do tail call
2822/// optimization should implement this function.
2823bool
2824X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002825 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002826 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002827 bool isCalleeStructRet,
2828 bool isCallerStructRet,
Evan Chengb1cacc72012-09-25 05:32:34 +00002829 Type *RetTy,
Evan Chengb1712452010-01-27 06:25:16 +00002830 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002831 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002832 const SmallVectorImpl<ISD::InputArg> &Ins,
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00002833 SelectionDAG &DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002834 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002835 CalleeCC != CallingConv::C)
2836 return false;
2837
Evan Cheng7096ae42010-01-29 06:45:59 +00002838 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002839 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002840 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Chengb1cacc72012-09-25 05:32:34 +00002841
2842 // If the function return type is x86_fp80 and the callee return type is not,
2843 // then the FP_EXTEND of the call result is not a nop. It's not safe to
2844 // perform a tailcall optimization here.
2845 if (CallerF->getReturnType()->isX86_FP80Ty() && !RetTy->isX86_FP80Ty())
2846 return false;
2847
Evan Cheng13617962010-04-30 01:12:32 +00002848 CallingConv::ID CallerCC = CallerF->getCallingConv();
2849 bool CCMatch = CallerCC == CalleeCC;
2850
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002851 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002852 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002853 return true;
2854 return false;
2855 }
2856
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002857 // Look for obvious safe cases to perform tail call optimization that do not
2858 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002859
Evan Cheng2c12cb42010-03-26 16:26:03 +00002860 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2861 // emit a special epilogue.
2862 if (RegInfo->needsStackRealignment(MF))
2863 return false;
2864
Evan Chenga375d472010-03-15 18:54:48 +00002865 // Also avoid sibcall optimization if either caller or callee uses struct
2866 // return semantics.
2867 if (isCalleeStructRet || isCallerStructRet)
2868 return false;
2869
Chad Rosier2416da32011-06-24 21:15:36 +00002870 // An stdcall caller is expected to clean up its arguments; the callee
2871 // isn't going to do that.
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00002872 if (!CCMatch && CallerCC == CallingConv::X86_StdCall)
Chad Rosier2416da32011-06-24 21:15:36 +00002873 return false;
2874
Chad Rosier871f6642011-05-18 19:59:50 +00002875 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002876 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002877 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002878
2879 // Optimizing for varargs on Win64 is unlikely to be safe without
2880 // additional testing.
2881 if (Subtarget->isTargetWin64())
2882 return false;
2883
Chad Rosier871f6642011-05-18 19:59:50 +00002884 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002885 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002886 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002887
Chad Rosier871f6642011-05-18 19:59:50 +00002888 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2889 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2890 if (!ArgLocs[i].isRegLoc())
2891 return false;
2892 }
2893
Chad Rosier30450e82011-12-22 22:35:21 +00002894 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2895 // stack. Therefore, if it's not used by the call it is not safe to optimize
2896 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002897 bool Unused = false;
2898 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2899 if (!Ins[i].Used) {
2900 Unused = true;
2901 break;
2902 }
2903 }
2904 if (Unused) {
2905 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002906 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002907 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002908 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002909 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002910 CCValAssign &VA = RVLocs[i];
2911 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2912 return false;
2913 }
2914 }
2915
Evan Cheng13617962010-04-30 01:12:32 +00002916 // If the calling conventions do not match, then we'd better make sure the
2917 // results are returned in the same way as what the caller expects.
2918 if (!CCMatch) {
2919 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002920 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002921 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002922 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2923
2924 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002925 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002926 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002927 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2928
2929 if (RVLocs1.size() != RVLocs2.size())
2930 return false;
2931 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2932 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2933 return false;
2934 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2935 return false;
2936 if (RVLocs1[i].isRegLoc()) {
2937 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2938 return false;
2939 } else {
2940 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2941 return false;
2942 }
2943 }
2944 }
2945
Evan Chenga6bff982010-01-30 01:22:00 +00002946 // If the callee takes no arguments then go on to check the results of the
2947 // call.
2948 if (!Outs.empty()) {
2949 // Check if stack adjustment is needed. For now, do not do this if any
2950 // argument is passed on the stack.
2951 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002952 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002953 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002954
2955 // Allocate shadow area for Win64
2956 if (Subtarget->isTargetWin64()) {
2957 CCInfo.AllocateStack(32, 8);
2958 }
2959
Duncan Sands45907662010-10-31 13:21:44 +00002960 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002961 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002962 MachineFunction &MF = DAG.getMachineFunction();
2963 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2964 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002965
2966 // Check if the arguments are already laid out in the right way as
2967 // the caller's fixed stack objects.
2968 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002969 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2970 const X86InstrInfo *TII =
Roman Divacky59324292012-09-05 22:26:57 +00002971 ((const X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002972 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2973 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002974 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002975 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002976 if (VA.getLocInfo() == CCValAssign::Indirect)
2977 return false;
2978 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002979 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2980 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002981 return false;
2982 }
2983 }
2984 }
Evan Cheng9c044672010-05-29 01:35:22 +00002985
2986 // If the tailcall address may be in a register, then make sure it's
2987 // possible to register allocate for it. In 32-bit, the call address can
2988 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002989 // callee-saved registers are restored. These happen to be the same
2990 // registers used to pass 'inreg' arguments so watch out for those.
2991 if (!Subtarget->is64Bit() &&
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00002992 ((!isa<GlobalAddressSDNode>(Callee) &&
2993 !isa<ExternalSymbolSDNode>(Callee)) ||
2994 getTargetMachine().getRelocationModel() == Reloc::PIC_)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002995 unsigned NumInRegs = 0;
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00002996 // In PIC we need an extra register to formulate the address computation
2997 // for the callee.
2998 unsigned MaxInRegs =
2999 (getTargetMachine().getRelocationModel() == Reloc::PIC_) ? 2 : 3;
3000
Evan Cheng9c044672010-05-29 01:35:22 +00003001 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
3002 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00003003 if (!VA.isRegLoc())
3004 continue;
3005 unsigned Reg = VA.getLocReg();
3006 switch (Reg) {
3007 default: break;
3008 case X86::EAX: case X86::EDX: case X86::ECX:
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00003009 if (++NumInRegs == MaxInRegs)
Evan Cheng9c044672010-05-29 01:35:22 +00003010 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00003011 break;
Evan Cheng9c044672010-05-29 01:35:22 +00003012 }
3013 }
3014 }
Evan Chenga6bff982010-01-30 01:22:00 +00003015 }
Evan Chengb1712452010-01-27 06:25:16 +00003016
Evan Cheng86809cc2010-02-03 03:28:02 +00003017 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00003018}
3019
Dan Gohman3df24e62008-09-03 23:12:08 +00003020FastISel *
Bob Wilsond49edb72012-08-03 04:06:28 +00003021X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
3022 const TargetLibraryInfo *libInfo) const {
3023 return X86::createFastISel(funcInfo, libInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00003024}
3025
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00003026//===----------------------------------------------------------------------===//
3027// Other Lowering Hooks
3028//===----------------------------------------------------------------------===//
3029
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00003030static bool MayFoldLoad(SDValue Op) {
3031 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
3032}
3033
3034static bool MayFoldIntoStore(SDValue Op) {
3035 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
3036}
3037
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003038static bool isTargetShuffle(unsigned Opcode) {
3039 switch(Opcode) {
3040 default: return false;
3041 case X86ISD::PSHUFD:
3042 case X86ISD::PSHUFHW:
3043 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00003044 case X86ISD::SHUFP:
Craig Topper4aee1bb2013-01-28 06:48:25 +00003045 case X86ISD::PALIGNR:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003046 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003047 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00003048 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003049 case X86ISD::MOVLPS:
3050 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003051 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00003052 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00003053 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003054 case X86ISD::MOVSS:
3055 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00003056 case X86ISD::UNPCKL:
3057 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00003058 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00003059 case X86ISD::VPERM2X128:
Craig Topperbdcbcb32012-05-06 18:54:26 +00003060 case X86ISD::VPERMI:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003061 return true;
3062 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003063}
3064
Andrew Trickac6d9be2013-05-25 02:42:55 +00003065static SDValue getTargetShuffleNode(unsigned Opc, SDLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00003066 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003067 switch(Opc) {
3068 default: llvm_unreachable("Unknown x86 shuffle node");
3069 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00003070 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00003071 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003072 return DAG.getNode(Opc, dl, VT, V1);
3073 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003074}
3075
Andrew Trickac6d9be2013-05-25 02:42:55 +00003076static SDValue getTargetShuffleNode(unsigned Opc, SDLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00003077 SDValue V1, unsigned TargetMask,
3078 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003079 switch(Opc) {
3080 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003081 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003082 case X86ISD::PSHUFHW:
3083 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00003084 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00003085 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003086 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
3087 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003088}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00003089
Andrew Trickac6d9be2013-05-25 02:42:55 +00003090static SDValue getTargetShuffleNode(unsigned Opc, SDLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00003091 SDValue V1, SDValue V2, unsigned TargetMask,
3092 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003093 switch(Opc) {
3094 default: llvm_unreachable("Unknown x86 shuffle node");
Craig Topper4aee1bb2013-01-28 06:48:25 +00003095 case X86ISD::PALIGNR:
Craig Topperb3982da2011-12-31 23:50:21 +00003096 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00003097 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003098 return DAG.getNode(Opc, dl, VT, V1, V2,
3099 DAG.getConstant(TargetMask, MVT::i8));
3100 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003101}
3102
Andrew Trickac6d9be2013-05-25 02:42:55 +00003103static SDValue getTargetShuffleNode(unsigned Opc, SDLoc dl, EVT VT,
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003104 SDValue V1, SDValue V2, SelectionDAG &DAG) {
3105 switch(Opc) {
3106 default: llvm_unreachable("Unknown x86 shuffle node");
3107 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00003108 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00003109 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003110 case X86ISD::MOVLPS:
3111 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003112 case X86ISD::MOVSS:
3113 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00003114 case X86ISD::UNPCKL:
3115 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003116 return DAG.getNode(Opc, dl, VT, V1, V2);
3117 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003118}
3119
Dan Gohmand858e902010-04-17 15:26:15 +00003120SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003121 MachineFunction &MF = DAG.getMachineFunction();
3122 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
3123 int ReturnAddrIndex = FuncInfo->getRAIndex();
3124
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003125 if (ReturnAddrIndex == 0) {
3126 // Set up a frame object for the return address.
Michael Liaoaa3c2c02012-10-25 06:29:14 +00003127 unsigned SlotSize = RegInfo->getSlotSize();
David Greene3f2bf852009-11-12 20:49:22 +00003128 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00003129 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003130 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003131 }
3132
Evan Cheng25ab6902006-09-08 06:48:29 +00003133 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003134}
3135
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003136bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
3137 bool hasSymbolicDisplacement) {
3138 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00003139 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003140 return false;
3141
3142 // If we don't have a symbolic displacement - we don't have any extra
3143 // restrictions.
3144 if (!hasSymbolicDisplacement)
3145 return true;
3146
3147 // FIXME: Some tweaks might be needed for medium code model.
3148 if (M != CodeModel::Small && M != CodeModel::Kernel)
3149 return false;
3150
3151 // For small code model we assume that latest object is 16MB before end of 31
3152 // bits boundary. We may also accept pretty large negative constants knowing
3153 // that all objects are in the positive half of address space.
3154 if (M == CodeModel::Small && Offset < 16*1024*1024)
3155 return true;
3156
3157 // For kernel code model we know that all object resist in the negative half
3158 // of 32bits address space. We may not accept negative offsets, since they may
3159 // be just off and we may accept pretty large positive ones.
3160 if (M == CodeModel::Kernel && Offset > 0)
3161 return true;
3162
3163 return false;
3164}
3165
Evan Chengef41ff62011-06-23 17:54:54 +00003166/// isCalleePop - Determines whether the callee is required to pop its
3167/// own arguments. Callee pop is necessary to support tail calls.
3168bool X86::isCalleePop(CallingConv::ID CallingConv,
3169 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3170 if (IsVarArg)
3171 return false;
3172
3173 switch (CallingConv) {
3174 default:
3175 return false;
3176 case CallingConv::X86_StdCall:
3177 return !is64Bit;
3178 case CallingConv::X86_FastCall:
3179 return !is64Bit;
3180 case CallingConv::X86_ThisCall:
3181 return !is64Bit;
3182 case CallingConv::Fast:
3183 return TailCallOpt;
3184 case CallingConv::GHC:
3185 return TailCallOpt;
Duncan Sandsdc7f1742012-11-16 12:36:39 +00003186 case CallingConv::HiPE:
3187 return TailCallOpt;
Evan Chengef41ff62011-06-23 17:54:54 +00003188 }
3189}
3190
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003191/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3192/// specific condition code, returning the condition code and the LHS/RHS of the
3193/// comparison to make.
3194static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3195 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003196 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003197 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3198 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3199 // X > -1 -> X == 0, jump !sign.
3200 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003201 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003202 }
3203 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003204 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003205 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003206 }
3207 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003208 // X < 1 -> X <= 0
3209 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003210 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003211 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003212 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003213
Evan Chengd9558e02006-01-06 00:43:03 +00003214 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003215 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003216 case ISD::SETEQ: return X86::COND_E;
3217 case ISD::SETGT: return X86::COND_G;
3218 case ISD::SETGE: return X86::COND_GE;
3219 case ISD::SETLT: return X86::COND_L;
3220 case ISD::SETLE: return X86::COND_LE;
3221 case ISD::SETNE: return X86::COND_NE;
3222 case ISD::SETULT: return X86::COND_B;
3223 case ISD::SETUGT: return X86::COND_A;
3224 case ISD::SETULE: return X86::COND_BE;
3225 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003226 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003227 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003228
Chris Lattner4c78e022008-12-23 23:42:27 +00003229 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003230
Chris Lattner4c78e022008-12-23 23:42:27 +00003231 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003232 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3233 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003234 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3235 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003236 }
3237
Chris Lattner4c78e022008-12-23 23:42:27 +00003238 switch (SetCCOpcode) {
3239 default: break;
3240 case ISD::SETOLT:
3241 case ISD::SETOLE:
3242 case ISD::SETUGT:
3243 case ISD::SETUGE:
3244 std::swap(LHS, RHS);
3245 break;
3246 }
3247
3248 // On a floating point condition, the flags are set as follows:
3249 // ZF PF CF op
3250 // 0 | 0 | 0 | X > Y
3251 // 0 | 0 | 1 | X < Y
3252 // 1 | 0 | 0 | X == Y
3253 // 1 | 1 | 1 | unordered
3254 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003255 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003256 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003257 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003258 case ISD::SETOLT: // flipped
3259 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003260 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003261 case ISD::SETOLE: // flipped
3262 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003263 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003264 case ISD::SETUGT: // flipped
3265 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003266 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003267 case ISD::SETUGE: // flipped
3268 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003269 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003270 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003271 case ISD::SETNE: return X86::COND_NE;
3272 case ISD::SETUO: return X86::COND_P;
3273 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003274 case ISD::SETOEQ:
3275 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003276 }
Evan Chengd9558e02006-01-06 00:43:03 +00003277}
3278
Evan Cheng4a460802006-01-11 00:33:36 +00003279/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3280/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003281/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003282static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003283 switch (X86CC) {
3284 default:
3285 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003286 case X86::COND_B:
3287 case X86::COND_BE:
3288 case X86::COND_E:
3289 case X86::COND_P:
3290 case X86::COND_A:
3291 case X86::COND_AE:
3292 case X86::COND_NE:
3293 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003294 return true;
3295 }
3296}
3297
Evan Chengeb2f9692009-10-27 19:56:55 +00003298/// isFPImmLegal - Returns true if the target can instruction select the
3299/// specified FP immediate natively. If false, the legalizer will
3300/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003301bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003302 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3303 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3304 return true;
3305 }
3306 return false;
3307}
3308
Nate Begeman9008ca62009-04-27 18:41:29 +00003309/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3310/// the specified range (L, H].
3311static bool isUndefOrInRange(int Val, int Low, int Hi) {
3312 return (Val < 0) || (Val >= Low && Val < Hi);
3313}
3314
3315/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3316/// specified value.
3317static bool isUndefOrEqual(int Val, int CmpVal) {
Jakub Staszakb2af3a02012-12-06 18:22:59 +00003318 return (Val < 0 || Val == CmpVal);
Evan Chengc5cdff22006-04-07 21:53:05 +00003319}
3320
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003321/// isSequentialOrUndefInRange - Return true if every element in Mask, beginning
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003322/// from position Pos and ending in Pos+Size, falls within the specified
3323/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003324static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Craig Topperb6072642012-05-03 07:26:59 +00003325 unsigned Pos, unsigned Size, int Low) {
3326 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003327 if (!isUndefOrEqual(Mask[i], Low))
3328 return false;
3329 return true;
3330}
3331
Nate Begeman9008ca62009-04-27 18:41:29 +00003332/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3333/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3334/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003335static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003336 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003337 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003338 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003339 return (Mask[0] < 2 && Mask[1] < 2);
3340 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003341}
3342
Nate Begeman9008ca62009-04-27 18:41:29 +00003343/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3344/// is suitable for input to PSHUFHW.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003345static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT, bool HasInt256) {
3346 if (VT != MVT::v8i16 && (!HasInt256 || VT != MVT::v16i16))
Evan Cheng0188ecb2006-03-22 18:59:22 +00003347 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003348
Nate Begeman9008ca62009-04-27 18:41:29 +00003349 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003350 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3351 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003352
Evan Cheng506d3df2006-03-29 23:07:14 +00003353 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003354 for (unsigned i = 4; i != 8; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003355 if (!isUndefOrInRange(Mask[i], 4, 8))
Evan Cheng506d3df2006-03-29 23:07:14 +00003356 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003357
Craig Toppera9a568a2012-05-02 08:03:44 +00003358 if (VT == MVT::v16i16) {
3359 // Lower quadword copied in order or undef.
3360 if (!isSequentialOrUndefInRange(Mask, 8, 4, 8))
3361 return false;
3362
3363 // Upper quadword shuffled.
3364 for (unsigned i = 12; i != 16; ++i)
3365 if (!isUndefOrInRange(Mask[i], 12, 16))
3366 return false;
3367 }
3368
Evan Cheng506d3df2006-03-29 23:07:14 +00003369 return true;
3370}
3371
Nate Begeman9008ca62009-04-27 18:41:29 +00003372/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3373/// is suitable for input to PSHUFLW.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003374static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT, bool HasInt256) {
3375 if (VT != MVT::v8i16 && (!HasInt256 || VT != MVT::v16i16))
Evan Cheng506d3df2006-03-29 23:07:14 +00003376 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003377
Rafael Espindola15684b22009-04-24 12:40:33 +00003378 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003379 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3380 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003381
Rafael Espindola15684b22009-04-24 12:40:33 +00003382 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003383 for (unsigned i = 0; i != 4; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003384 if (!isUndefOrInRange(Mask[i], 0, 4))
Rafael Espindola15684b22009-04-24 12:40:33 +00003385 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003386
Craig Toppera9a568a2012-05-02 08:03:44 +00003387 if (VT == MVT::v16i16) {
3388 // Upper quadword copied in order.
3389 if (!isSequentialOrUndefInRange(Mask, 12, 4, 12))
3390 return false;
3391
3392 // Lower quadword shuffled.
3393 for (unsigned i = 8; i != 12; ++i)
3394 if (!isUndefOrInRange(Mask[i], 8, 12))
3395 return false;
3396 }
3397
Rafael Espindola15684b22009-04-24 12:40:33 +00003398 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003399}
3400
Nate Begemana09008b2009-10-19 02:17:23 +00003401/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3402/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003403static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3404 const X86Subtarget *Subtarget) {
Craig Topper5a529e42013-01-18 06:44:29 +00003405 if ((VT.is128BitVector() && !Subtarget->hasSSSE3()) ||
3406 (VT.is256BitVector() && !Subtarget->hasInt256()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003407 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003408
Craig Topper0e2037b2012-01-20 05:53:00 +00003409 unsigned NumElts = VT.getVectorNumElements();
3410 unsigned NumLanes = VT.getSizeInBits()/128;
3411 unsigned NumLaneElts = NumElts/NumLanes;
3412
3413 // Do not handle 64-bit element shuffles with palignr.
3414 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003415 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003416
Craig Topper0e2037b2012-01-20 05:53:00 +00003417 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3418 unsigned i;
3419 for (i = 0; i != NumLaneElts; ++i) {
3420 if (Mask[i+l] >= 0)
3421 break;
3422 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003423
Craig Topper0e2037b2012-01-20 05:53:00 +00003424 // Lane is all undef, go to next lane
3425 if (i == NumLaneElts)
3426 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003427
Craig Topper0e2037b2012-01-20 05:53:00 +00003428 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003429
Craig Topper0e2037b2012-01-20 05:53:00 +00003430 // Make sure its in this lane in one of the sources
3431 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3432 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003433 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003434
3435 // If not lane 0, then we must match lane 0
3436 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3437 return false;
3438
3439 // Correct second source to be contiguous with first source
3440 if (Start >= (int)NumElts)
3441 Start -= NumElts - NumLaneElts;
3442
3443 // Make sure we're shifting in the right direction.
3444 if (Start <= (int)(i+l))
3445 return false;
3446
3447 Start -= i;
3448
3449 // Check the rest of the elements to see if they are consecutive.
3450 for (++i; i != NumLaneElts; ++i) {
3451 int Idx = Mask[i+l];
3452
3453 // Make sure its in this lane
3454 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3455 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3456 return false;
3457
3458 // If not lane 0, then we must match lane 0
3459 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3460 return false;
3461
3462 if (Idx >= (int)NumElts)
3463 Idx -= NumElts - NumLaneElts;
3464
3465 if (!isUndefOrEqual(Idx, Start+i))
3466 return false;
3467
3468 }
Nate Begemana09008b2009-10-19 02:17:23 +00003469 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003470
Nate Begemana09008b2009-10-19 02:17:23 +00003471 return true;
3472}
3473
Craig Topper1a7700a2012-01-19 08:19:12 +00003474/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3475/// the two vector operands have swapped position.
3476static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3477 unsigned NumElems) {
3478 for (unsigned i = 0; i != NumElems; ++i) {
3479 int idx = Mask[i];
3480 if (idx < 0)
3481 continue;
3482 else if (idx < (int)NumElems)
3483 Mask[i] = idx + NumElems;
3484 else
3485 Mask[i] = idx - NumElems;
3486 }
3487}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003488
Craig Topper1a7700a2012-01-19 08:19:12 +00003489/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3490/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3491/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3492/// reverse of what x86 shuffles want.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003493static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasFp256,
Craig Topper1a7700a2012-01-19 08:19:12 +00003494 bool Commuted = false) {
Craig Topper5a529e42013-01-18 06:44:29 +00003495 if (!HasFp256 && VT.is256BitVector())
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003496 return false;
3497
Craig Topper1a7700a2012-01-19 08:19:12 +00003498 unsigned NumElems = VT.getVectorNumElements();
3499 unsigned NumLanes = VT.getSizeInBits()/128;
3500 unsigned NumLaneElems = NumElems/NumLanes;
3501
3502 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003503 return false;
3504
3505 // VSHUFPSY divides the resulting vector into 4 chunks.
3506 // The sources are also splitted into 4 chunks, and each destination
3507 // chunk must come from a different source chunk.
3508 //
3509 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3510 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3511 //
3512 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3513 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3514 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003515 // VSHUFPDY divides the resulting vector into 4 chunks.
3516 // The sources are also splitted into 4 chunks, and each destination
3517 // chunk must come from a different source chunk.
3518 //
3519 // SRC1 => X3 X2 X1 X0
3520 // SRC2 => Y3 Y2 Y1 Y0
3521 //
3522 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3523 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003524 unsigned HalfLaneElems = NumLaneElems/2;
3525 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3526 for (unsigned i = 0; i != NumLaneElems; ++i) {
3527 int Idx = Mask[i+l];
3528 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3529 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3530 return false;
3531 // For VSHUFPSY, the mask of the second half must be the same as the
3532 // first but with the appropriate offsets. This works in the same way as
3533 // VPERMILPS works with masks.
3534 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3535 continue;
3536 if (!isUndefOrEqual(Idx, Mask[i]+l))
3537 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003538 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003539 }
3540
3541 return true;
3542}
3543
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003544/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3545/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003546static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003547 if (!VT.is128BitVector())
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003548 return false;
3549
Craig Topper7a9a28b2012-08-12 02:23:29 +00003550 unsigned NumElems = VT.getVectorNumElements();
3551
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003552 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003553 return false;
3554
Evan Cheng2064a2b2006-03-28 06:50:32 +00003555 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003556 return isUndefOrEqual(Mask[0], 6) &&
3557 isUndefOrEqual(Mask[1], 7) &&
3558 isUndefOrEqual(Mask[2], 2) &&
3559 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003560}
3561
Nate Begeman0b10b912009-11-07 23:17:15 +00003562/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3563/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3564/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003565static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003566 if (!VT.is128BitVector())
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003567 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003568
Craig Topper7a9a28b2012-08-12 02:23:29 +00003569 unsigned NumElems = VT.getVectorNumElements();
3570
Nate Begeman0b10b912009-11-07 23:17:15 +00003571 if (NumElems != 4)
3572 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003573
Craig Topperdd637ae2012-02-19 05:41:45 +00003574 return isUndefOrEqual(Mask[0], 2) &&
3575 isUndefOrEqual(Mask[1], 3) &&
3576 isUndefOrEqual(Mask[2], 2) &&
3577 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003578}
3579
Evan Cheng5ced1d82006-04-06 23:23:56 +00003580/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3581/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003582static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003583 if (!VT.is128BitVector())
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003584 return false;
3585
Craig Topperdd637ae2012-02-19 05:41:45 +00003586 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003587
Evan Cheng5ced1d82006-04-06 23:23:56 +00003588 if (NumElems != 2 && NumElems != 4)
3589 return false;
3590
Chad Rosier238ae312012-04-30 17:47:15 +00003591 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003592 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003593 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003594
Chad Rosier238ae312012-04-30 17:47:15 +00003595 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003596 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003597 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003598
3599 return true;
3600}
3601
Nate Begeman0b10b912009-11-07 23:17:15 +00003602/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3603/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003604static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003605 if (!VT.is128BitVector())
3606 return false;
3607
Craig Topperdd637ae2012-02-19 05:41:45 +00003608 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003609
Craig Topper7a9a28b2012-08-12 02:23:29 +00003610 if (NumElems != 2 && NumElems != 4)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003611 return false;
3612
Chad Rosier238ae312012-04-30 17:47:15 +00003613 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003614 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003615 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003616
Chad Rosier238ae312012-04-30 17:47:15 +00003617 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3618 if (!isUndefOrEqual(Mask[i + e], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003619 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003620
3621 return true;
3622}
3623
Elena Demikhovsky15963732012-06-26 08:04:10 +00003624//
3625// Some special combinations that can be optimized.
3626//
3627static
3628SDValue Compact8x32ShuffleNode(ShuffleVectorSDNode *SVOp,
3629 SelectionDAG &DAG) {
Craig Topper657a99c2013-01-19 23:36:09 +00003630 MVT VT = SVOp->getValueType(0).getSimpleVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +00003631 SDLoc dl(SVOp);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003632
3633 if (VT != MVT::v8i32 && VT != MVT::v8f32)
3634 return SDValue();
3635
3636 ArrayRef<int> Mask = SVOp->getMask();
3637
3638 // These are the special masks that may be optimized.
3639 static const int MaskToOptimizeEven[] = {0, 8, 2, 10, 4, 12, 6, 14};
3640 static const int MaskToOptimizeOdd[] = {1, 9, 3, 11, 5, 13, 7, 15};
3641 bool MatchEvenMask = true;
3642 bool MatchOddMask = true;
3643 for (int i=0; i<8; ++i) {
3644 if (!isUndefOrEqual(Mask[i], MaskToOptimizeEven[i]))
3645 MatchEvenMask = false;
3646 if (!isUndefOrEqual(Mask[i], MaskToOptimizeOdd[i]))
3647 MatchOddMask = false;
3648 }
Elena Demikhovsky15963732012-06-26 08:04:10 +00003649
Elena Demikhovsky32510202012-09-04 12:49:02 +00003650 if (!MatchEvenMask && !MatchOddMask)
Elena Demikhovsky15963732012-06-26 08:04:10 +00003651 return SDValue();
Michael Liao471b9172012-10-03 23:43:52 +00003652
Elena Demikhovsky15963732012-06-26 08:04:10 +00003653 SDValue UndefNode = DAG.getNode(ISD::UNDEF, dl, VT);
3654
Elena Demikhovsky32510202012-09-04 12:49:02 +00003655 SDValue Op0 = SVOp->getOperand(0);
3656 SDValue Op1 = SVOp->getOperand(1);
3657
3658 if (MatchEvenMask) {
3659 // Shift the second operand right to 32 bits.
3660 static const int ShiftRightMask[] = {-1, 0, -1, 2, -1, 4, -1, 6 };
3661 Op1 = DAG.getVectorShuffle(VT, dl, Op1, UndefNode, ShiftRightMask);
3662 } else {
3663 // Shift the first operand left to 32 bits.
3664 static const int ShiftLeftMask[] = {1, -1, 3, -1, 5, -1, 7, -1 };
3665 Op0 = DAG.getVectorShuffle(VT, dl, Op0, UndefNode, ShiftLeftMask);
3666 }
3667 static const int BlendMask[] = {0, 9, 2, 11, 4, 13, 6, 15};
3668 return DAG.getVectorShuffle(VT, dl, Op0, Op1, BlendMask);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003669}
3670
Evan Cheng0038e592006-03-28 00:39:58 +00003671/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3672/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003673static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003674 bool HasInt256, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003675 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003676
3677 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3678 "Unsupported vector type for unpckh");
3679
Craig Topper5a529e42013-01-18 06:44:29 +00003680 if (VT.is256BitVector() && NumElts != 4 && NumElts != 8 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003681 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003682 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003683
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003684 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3685 // independently on 128-bit lanes.
3686 unsigned NumLanes = VT.getSizeInBits()/128;
3687 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003688
Craig Topper94438ba2011-12-16 08:06:31 +00003689 for (unsigned l = 0; l != NumLanes; ++l) {
3690 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3691 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003692 i += 2, ++j) {
3693 int BitI = Mask[i];
3694 int BitI1 = Mask[i+1];
3695 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003696 return false;
David Greenea20244d2011-03-02 17:23:43 +00003697 if (V2IsSplat) {
3698 if (!isUndefOrEqual(BitI1, NumElts))
3699 return false;
3700 } else {
3701 if (!isUndefOrEqual(BitI1, j + NumElts))
3702 return false;
3703 }
Evan Cheng39623da2006-04-20 08:58:49 +00003704 }
Evan Cheng0038e592006-03-28 00:39:58 +00003705 }
David Greenea20244d2011-03-02 17:23:43 +00003706
Evan Cheng0038e592006-03-28 00:39:58 +00003707 return true;
3708}
3709
Evan Cheng4fcb9222006-03-28 02:43:26 +00003710/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3711/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003712static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003713 bool HasInt256, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003714 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003715
3716 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3717 "Unsupported vector type for unpckh");
3718
Craig Topper5a529e42013-01-18 06:44:29 +00003719 if (VT.is256BitVector() && NumElts != 4 && NumElts != 8 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003720 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003721 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003722
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003723 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3724 // independently on 128-bit lanes.
3725 unsigned NumLanes = VT.getSizeInBits()/128;
3726 unsigned NumLaneElts = NumElts/NumLanes;
3727
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003728 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003729 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3730 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003731 int BitI = Mask[i];
3732 int BitI1 = Mask[i+1];
3733 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003734 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003735 if (V2IsSplat) {
3736 if (isUndefOrEqual(BitI1, NumElts))
3737 return false;
3738 } else {
3739 if (!isUndefOrEqual(BitI1, j+NumElts))
3740 return false;
3741 }
Evan Cheng39623da2006-04-20 08:58:49 +00003742 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003743 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003744 return true;
3745}
3746
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003747/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3748/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3749/// <0, 0, 1, 1>
Craig Topper5a529e42013-01-18 06:44:29 +00003750static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasInt256) {
Craig Topper94438ba2011-12-16 08:06:31 +00003751 unsigned NumElts = VT.getVectorNumElements();
Craig Topper5a529e42013-01-18 06:44:29 +00003752 bool Is256BitVec = VT.is256BitVector();
Craig Topper94438ba2011-12-16 08:06:31 +00003753
3754 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3755 "Unsupported vector type for unpckh");
3756
Craig Topper5a529e42013-01-18 06:44:29 +00003757 if (Is256BitVec && NumElts != 4 && NumElts != 8 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003758 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003759 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003760
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003761 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3762 // FIXME: Need a better way to get rid of this, there's no latency difference
3763 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3764 // the former later. We should also remove the "_undef" special mask.
Craig Topper5a529e42013-01-18 06:44:29 +00003765 if (NumElts == 4 && Is256BitVec)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003766 return false;
3767
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003768 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3769 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003770 unsigned NumLanes = VT.getSizeInBits()/128;
3771 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003772
Craig Topper94438ba2011-12-16 08:06:31 +00003773 for (unsigned l = 0; l != NumLanes; ++l) {
3774 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3775 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003776 i += 2, ++j) {
3777 int BitI = Mask[i];
3778 int BitI1 = Mask[i+1];
3779
3780 if (!isUndefOrEqual(BitI, j))
3781 return false;
3782 if (!isUndefOrEqual(BitI1, j))
3783 return false;
3784 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003785 }
David Greenea20244d2011-03-02 17:23:43 +00003786
Rafael Espindola15684b22009-04-24 12:40:33 +00003787 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003788}
3789
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003790/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3791/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3792/// <2, 2, 3, 3>
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003793static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasInt256) {
Craig Topper94438ba2011-12-16 08:06:31 +00003794 unsigned NumElts = VT.getVectorNumElements();
3795
3796 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3797 "Unsupported vector type for unpckh");
3798
Craig Topper5a529e42013-01-18 06:44:29 +00003799 if (VT.is256BitVector() && NumElts != 4 && NumElts != 8 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003800 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003801 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003802
Craig Topper94438ba2011-12-16 08:06:31 +00003803 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3804 // independently on 128-bit lanes.
3805 unsigned NumLanes = VT.getSizeInBits()/128;
3806 unsigned NumLaneElts = NumElts/NumLanes;
3807
3808 for (unsigned l = 0; l != NumLanes; ++l) {
3809 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3810 i != (l+1)*NumLaneElts; i += 2, ++j) {
3811 int BitI = Mask[i];
3812 int BitI1 = Mask[i+1];
3813 if (!isUndefOrEqual(BitI, j))
3814 return false;
3815 if (!isUndefOrEqual(BitI1, j))
3816 return false;
3817 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003818 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003819 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003820}
3821
Evan Cheng017dcc62006-04-21 01:05:10 +00003822/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3823/// specifies a shuffle of elements that is suitable for input to MOVSS,
3824/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003825static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003826 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003827 return false;
Craig Topper7a9a28b2012-08-12 02:23:29 +00003828 if (!VT.is128BitVector())
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003829 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003830
Craig Topperc612d792012-01-02 09:17:37 +00003831 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003832
Nate Begeman9008ca62009-04-27 18:41:29 +00003833 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003834 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003835
Craig Topperc612d792012-01-02 09:17:37 +00003836 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003837 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003838 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003839
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003840 return true;
3841}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003842
Craig Topper70b883b2011-11-28 10:14:51 +00003843/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003844/// as permutations between 128-bit chunks or halves. As an example: this
3845/// shuffle bellow:
3846/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3847/// The first half comes from the second half of V1 and the second half from the
3848/// the second half of V2.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003849static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasFp256) {
3850 if (!HasFp256 || !VT.is256BitVector())
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003851 return false;
3852
3853 // The shuffle result is divided into half A and half B. In total the two
3854 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3855 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003856 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003857 bool MatchA = false, MatchB = false;
3858
3859 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003860 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003861 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3862 MatchA = true;
3863 break;
3864 }
3865 }
3866
3867 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003868 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003869 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3870 MatchB = true;
3871 break;
3872 }
3873 }
3874
3875 return MatchA && MatchB;
3876}
3877
Craig Topper70b883b2011-11-28 10:14:51 +00003878/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3879/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003880static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Craig Toppercfcab212013-01-19 08:27:45 +00003881 MVT VT = SVOp->getValueType(0).getSimpleVT();
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003882
Craig Topperc612d792012-01-02 09:17:37 +00003883 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003884
Craig Topperc612d792012-01-02 09:17:37 +00003885 unsigned FstHalf = 0, SndHalf = 0;
3886 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003887 if (SVOp->getMaskElt(i) > 0) {
3888 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3889 break;
3890 }
3891 }
Craig Topperc612d792012-01-02 09:17:37 +00003892 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003893 if (SVOp->getMaskElt(i) > 0) {
3894 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3895 break;
3896 }
3897 }
3898
3899 return (FstHalf | (SndHalf << 4));
3900}
3901
Craig Topper70b883b2011-11-28 10:14:51 +00003902/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003903/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3904/// Note that VPERMIL mask matching is different depending whether theunderlying
3905/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3906/// to the same elements of the low, but to the higher half of the source.
3907/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003908/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003909static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasFp256) {
3910 if (!HasFp256)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003911 return false;
3912
Craig Topperc612d792012-01-02 09:17:37 +00003913 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003914 // Only match 256-bit with 32/64-bit types
Craig Topper5a529e42013-01-18 06:44:29 +00003915 if (!VT.is256BitVector() || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003916 return false;
3917
Craig Topperc612d792012-01-02 09:17:37 +00003918 unsigned NumLanes = VT.getSizeInBits()/128;
3919 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003920 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003921 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003922 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003923 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003924 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003925 continue;
3926 // VPERMILPS handling
3927 if (Mask[i] < 0)
3928 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003929 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003930 return false;
3931 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003932 }
3933
3934 return true;
3935}
3936
Craig Topper5aaffa82012-02-19 02:53:47 +00003937/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003938/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003939/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003940static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003941 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003942 if (!VT.is128BitVector())
Craig Topper97327dc2012-03-18 22:50:10 +00003943 return false;
Craig Topper7a9a28b2012-08-12 02:23:29 +00003944
3945 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003946 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003947 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003948
Nate Begeman9008ca62009-04-27 18:41:29 +00003949 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003950 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003951
Craig Topperc612d792012-01-02 09:17:37 +00003952 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003953 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3954 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3955 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003956 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003957
Evan Cheng39623da2006-04-20 08:58:49 +00003958 return true;
3959}
3960
Evan Chengd9539472006-04-14 21:59:03 +00003961/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3962/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003963/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003964static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003965 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003966 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003967 return false;
3968
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003969 unsigned NumElems = VT.getVectorNumElements();
3970
Craig Topper5a529e42013-01-18 06:44:29 +00003971 if ((VT.is128BitVector() && NumElems != 4) ||
3972 (VT.is256BitVector() && NumElems != 8))
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003973 return false;
3974
3975 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003976 for (unsigned i = 0; i != NumElems; i += 2)
3977 if (!isUndefOrEqual(Mask[i], i+1) ||
3978 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003979 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003980
3981 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003982}
3983
3984/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3985/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003986/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003987static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003988 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003989 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003990 return false;
3991
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003992 unsigned NumElems = VT.getVectorNumElements();
3993
Craig Topper5a529e42013-01-18 06:44:29 +00003994 if ((VT.is128BitVector() && NumElems != 4) ||
3995 (VT.is256BitVector() && NumElems != 8))
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003996 return false;
3997
3998 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003999 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00004000 if (!isUndefOrEqual(Mask[i], i) ||
4001 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00004002 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00004003
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004004 return true;
Evan Chengd9539472006-04-14 21:59:03 +00004005}
4006
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004007/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
4008/// specifies a shuffle of elements that is suitable for input to 256-bit
4009/// version of MOVDDUP.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004010static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasFp256) {
4011 if (!HasFp256 || !VT.is256BitVector())
Craig Topper7a9a28b2012-08-12 02:23:29 +00004012 return false;
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004013
Craig Topper7a9a28b2012-08-12 02:23:29 +00004014 unsigned NumElts = VT.getVectorNumElements();
4015 if (NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004016 return false;
4017
Craig Topperc612d792012-01-02 09:17:37 +00004018 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00004019 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004020 return false;
Craig Topperc612d792012-01-02 09:17:37 +00004021 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00004022 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004023 return false;
4024 return true;
4025}
4026
Evan Cheng0b457f02008-09-25 20:50:48 +00004027/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00004028/// specifies a shuffle of elements that is suitable for input to 128-bit
4029/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00004030static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004031 if (!VT.is128BitVector())
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00004032 return false;
4033
Craig Topperc612d792012-01-02 09:17:37 +00004034 unsigned e = VT.getVectorNumElements() / 2;
4035 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004036 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004037 return false;
Craig Topperc612d792012-01-02 09:17:37 +00004038 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004039 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004040 return false;
4041 return true;
4042}
4043
David Greenec38a03e2011-02-03 15:50:00 +00004044/// isVEXTRACTF128Index - Return true if the specified
4045/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
4046/// suitable for input to VEXTRACTF128.
4047bool X86::isVEXTRACTF128Index(SDNode *N) {
4048 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4049 return false;
4050
4051 // The index should be aligned on a 128-bit boundary.
4052 uint64_t Index =
4053 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4054
Craig Topper5141d972013-01-18 08:41:28 +00004055 MVT VT = N->getValueType(0).getSimpleVT();
4056 unsigned ElSize = VT.getVectorElementType().getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004057 bool Result = (Index * ElSize) % 128 == 0;
4058
4059 return Result;
4060}
4061
David Greeneccacdc12011-02-04 16:08:29 +00004062/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
4063/// operand specifies a subvector insert that is suitable for input to
4064/// VINSERTF128.
4065bool X86::isVINSERTF128Index(SDNode *N) {
4066 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4067 return false;
4068
4069 // The index should be aligned on a 128-bit boundary.
4070 uint64_t Index =
4071 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
4072
Craig Topper5141d972013-01-18 08:41:28 +00004073 MVT VT = N->getValueType(0).getSimpleVT();
4074 unsigned ElSize = VT.getVectorElementType().getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004075 bool Result = (Index * ElSize) % 128 == 0;
4076
4077 return Result;
4078}
4079
Evan Cheng63d33002006-03-22 08:01:21 +00004080/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004081/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00004082/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00004083static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Toppercfcab212013-01-19 08:27:45 +00004084 MVT VT = N->getValueType(0).getSimpleVT();
Nate Begeman9008ca62009-04-27 18:41:29 +00004085
Craig Topper1a7700a2012-01-19 08:19:12 +00004086 assert((VT.is128BitVector() || VT.is256BitVector()) &&
4087 "Unsupported vector type for PSHUF/SHUFP");
4088
4089 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
4090 // independently on 128-bit lanes.
4091 unsigned NumElts = VT.getVectorNumElements();
4092 unsigned NumLanes = VT.getSizeInBits()/128;
4093 unsigned NumLaneElts = NumElts/NumLanes;
4094
4095 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
4096 "Only supports 2 or 4 elements per lane");
4097
4098 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00004099 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00004100 for (unsigned i = 0; i != NumElts; ++i) {
4101 int Elt = N->getMaskElt(i);
4102 if (Elt < 0) continue;
Craig Topper6b28d352012-05-03 07:12:59 +00004103 Elt &= NumLaneElts - 1;
4104 unsigned ShAmt = (i << Shift) % 8;
Craig Topper1a7700a2012-01-19 08:19:12 +00004105 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00004106 }
Craig Topper1a7700a2012-01-19 08:19:12 +00004107
Evan Cheng63d33002006-03-22 08:01:21 +00004108 return Mask;
4109}
4110
Evan Cheng506d3df2006-03-29 23:07:14 +00004111/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004112/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00004113static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Craig Toppercfcab212013-01-19 08:27:45 +00004114 MVT VT = N->getValueType(0).getSimpleVT();
Craig Topper6b28d352012-05-03 07:12:59 +00004115
4116 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4117 "Unsupported vector type for PSHUFHW");
4118
4119 unsigned NumElts = VT.getVectorNumElements();
4120
Evan Cheng506d3df2006-03-29 23:07:14 +00004121 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004122 for (unsigned l = 0; l != NumElts; l += 8) {
4123 // 8 nodes per lane, but we only care about the last 4.
4124 for (unsigned i = 0; i < 4; ++i) {
4125 int Elt = N->getMaskElt(l+i+4);
4126 if (Elt < 0) continue;
4127 Elt &= 0x3; // only 2-bits.
4128 Mask |= Elt << (i * 2);
4129 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004130 }
Craig Topper6b28d352012-05-03 07:12:59 +00004131
Evan Cheng506d3df2006-03-29 23:07:14 +00004132 return Mask;
4133}
4134
4135/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004136/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00004137static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Craig Toppercfcab212013-01-19 08:27:45 +00004138 MVT VT = N->getValueType(0).getSimpleVT();
Craig Topper6b28d352012-05-03 07:12:59 +00004139
4140 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4141 "Unsupported vector type for PSHUFHW");
4142
4143 unsigned NumElts = VT.getVectorNumElements();
4144
Evan Cheng506d3df2006-03-29 23:07:14 +00004145 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004146 for (unsigned l = 0; l != NumElts; l += 8) {
4147 // 8 nodes per lane, but we only care about the first 4.
4148 for (unsigned i = 0; i < 4; ++i) {
4149 int Elt = N->getMaskElt(l+i);
4150 if (Elt < 0) continue;
4151 Elt &= 0x3; // only 2-bits
4152 Mask |= Elt << (i * 2);
4153 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004154 }
Craig Topper6b28d352012-05-03 07:12:59 +00004155
Evan Cheng506d3df2006-03-29 23:07:14 +00004156 return Mask;
4157}
4158
Nate Begemana09008b2009-10-19 02:17:23 +00004159/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4160/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004161static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
Craig Toppercfcab212013-01-19 08:27:45 +00004162 MVT VT = SVOp->getValueType(0).getSimpleVT();
Craig Topperd93e4c32011-12-11 19:12:35 +00004163 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004164
Craig Topper0e2037b2012-01-20 05:53:00 +00004165 unsigned NumElts = VT.getVectorNumElements();
4166 unsigned NumLanes = VT.getSizeInBits()/128;
4167 unsigned NumLaneElts = NumElts/NumLanes;
4168
4169 int Val = 0;
4170 unsigned i;
4171 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004172 Val = SVOp->getMaskElt(i);
4173 if (Val >= 0)
4174 break;
4175 }
Craig Topper0e2037b2012-01-20 05:53:00 +00004176 if (Val >= (int)NumElts)
4177 Val -= NumElts - NumLaneElts;
4178
Eli Friedman63f8dde2011-07-25 21:36:45 +00004179 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004180 return (Val - i) * EltSize;
4181}
4182
David Greenec38a03e2011-02-03 15:50:00 +00004183/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4184/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4185/// instructions.
4186unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4187 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4188 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4189
4190 uint64_t Index =
4191 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4192
Craig Toppercfcab212013-01-19 08:27:45 +00004193 MVT VecVT = N->getOperand(0).getValueType().getSimpleVT();
4194 MVT ElVT = VecVT.getVectorElementType();
David Greenec38a03e2011-02-03 15:50:00 +00004195
4196 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004197 return Index / NumElemsPerChunk;
4198}
4199
David Greeneccacdc12011-02-04 16:08:29 +00004200/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4201/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4202/// instructions.
4203unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4204 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4205 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4206
4207 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004208 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004209
Craig Toppercfcab212013-01-19 08:27:45 +00004210 MVT VecVT = N->getValueType(0).getSimpleVT();
4211 MVT ElVT = VecVT.getVectorElementType();
David Greeneccacdc12011-02-04 16:08:29 +00004212
4213 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004214 return Index / NumElemsPerChunk;
4215}
4216
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004217/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
4218/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
4219/// Handles 256-bit.
4220static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
Craig Toppercfcab212013-01-19 08:27:45 +00004221 MVT VT = N->getValueType(0).getSimpleVT();
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004222
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004223 unsigned NumElts = VT.getVectorNumElements();
4224
Craig Topper095c5282012-04-15 23:48:57 +00004225 assert((VT.is256BitVector() && NumElts == 4) &&
4226 "Unsupported vector type for VPERMQ/VPERMPD");
4227
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004228 unsigned Mask = 0;
4229 for (unsigned i = 0; i != NumElts; ++i) {
4230 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00004231 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004232 continue;
4233 Mask |= Elt << (i*2);
4234 }
4235
4236 return Mask;
4237}
Evan Cheng37b73872009-07-30 08:33:02 +00004238/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4239/// constant +0.0.
4240bool X86::isZeroNode(SDValue Elt) {
Jakub Staszak30fcfc32013-02-16 13:34:26 +00004241 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Elt))
4242 return CN->isNullValue();
4243 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Elt))
4244 return CFP->getValueAPF().isPosZero();
4245 return false;
Evan Cheng37b73872009-07-30 08:33:02 +00004246}
4247
Nate Begeman9008ca62009-04-27 18:41:29 +00004248/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4249/// their permute mask.
4250static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4251 SelectionDAG &DAG) {
Craig Topper657a99c2013-01-19 23:36:09 +00004252 MVT VT = SVOp->getValueType(0).getSimpleVT();
Nate Begeman5a5ca152009-04-29 05:20:52 +00004253 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004254 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004255
Nate Begeman5a5ca152009-04-29 05:20:52 +00004256 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00004257 int Idx = SVOp->getMaskElt(i);
4258 if (Idx >= 0) {
4259 if (Idx < (int)NumElems)
4260 Idx += NumElems;
4261 else
4262 Idx -= NumElems;
4263 }
4264 MaskVec.push_back(Idx);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004265 }
Andrew Trickac6d9be2013-05-25 02:42:55 +00004266 return DAG.getVectorShuffle(VT, SDLoc(SVOp), SVOp->getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004267 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004268}
4269
Evan Cheng533a0aa2006-04-19 20:35:22 +00004270/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4271/// match movhlps. The lower half elements should come from upper half of
4272/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004273/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004274static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004275 if (!VT.is128BitVector())
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004276 return false;
4277 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004278 return false;
4279 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004280 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004281 return false;
4282 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004283 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004284 return false;
4285 return true;
4286}
4287
Evan Cheng5ced1d82006-04-06 23:23:56 +00004288/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004289/// is promoted to a vector. It also returns the LoadSDNode by reference if
4290/// required.
4291static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004292 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4293 return false;
4294 N = N->getOperand(0).getNode();
4295 if (!ISD::isNON_EXTLoad(N))
4296 return false;
4297 if (LD)
4298 *LD = cast<LoadSDNode>(N);
4299 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004300}
4301
Dan Gohman65fd6562011-11-03 21:49:52 +00004302// Test whether the given value is a vector value which will be legalized
4303// into a load.
4304static bool WillBeConstantPoolLoad(SDNode *N) {
4305 if (N->getOpcode() != ISD::BUILD_VECTOR)
4306 return false;
4307
4308 // Check for any non-constant elements.
4309 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4310 switch (N->getOperand(i).getNode()->getOpcode()) {
4311 case ISD::UNDEF:
4312 case ISD::ConstantFP:
4313 case ISD::Constant:
4314 break;
4315 default:
4316 return false;
4317 }
4318
4319 // Vectors of all-zeros and all-ones are materialized with special
4320 // instructions rather than being loaded.
4321 return !ISD::isBuildVectorAllZeros(N) &&
4322 !ISD::isBuildVectorAllOnes(N);
4323}
4324
Evan Cheng533a0aa2006-04-19 20:35:22 +00004325/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4326/// match movlp{s|d}. The lower half elements should come from lower half of
4327/// V1 (and in order), and the upper half elements should come from the upper
4328/// half of V2 (and in order). And since V1 will become the source of the
4329/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004330static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004331 ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004332 if (!VT.is128BitVector())
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004333 return false;
4334
Evan Cheng466685d2006-10-09 20:57:25 +00004335 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004336 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004337 // Is V2 is a vector load, don't do this transformation. We will try to use
4338 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004339 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004340 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004341
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004342 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004343
Evan Cheng533a0aa2006-04-19 20:35:22 +00004344 if (NumElems != 2 && NumElems != 4)
4345 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004346 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004347 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004348 return false;
Chad Rosier238ae312012-04-30 17:47:15 +00004349 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004350 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004351 return false;
4352 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004353}
4354
Evan Cheng39623da2006-04-20 08:58:49 +00004355/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4356/// all the same.
4357static bool isSplatVector(SDNode *N) {
4358 if (N->getOpcode() != ISD::BUILD_VECTOR)
4359 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004360
Dan Gohman475871a2008-07-27 21:46:04 +00004361 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004362 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4363 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004364 return false;
4365 return true;
4366}
4367
Evan Cheng213d2cf2007-05-17 18:45:50 +00004368/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004369/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004370/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004371static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004372 SDValue V1 = N->getOperand(0);
4373 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004374 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4375 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004376 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004377 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004378 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004379 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4380 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004381 if (Opc != ISD::BUILD_VECTOR ||
4382 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004383 return false;
4384 } else if (Idx >= 0) {
4385 unsigned Opc = V1.getOpcode();
4386 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4387 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004388 if (Opc != ISD::BUILD_VECTOR ||
4389 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004390 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004391 }
4392 }
4393 return true;
4394}
4395
4396/// getZeroVector - Returns a vector of specified type with all zero elements.
4397///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004398static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004399 SelectionDAG &DAG, SDLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004400 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004401
Dale Johannesen0488fb62010-09-30 23:57:10 +00004402 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004403 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004404 SDValue Vec;
Craig Topper5a529e42013-01-18 06:44:29 +00004405 if (VT.is128BitVector()) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004406 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004407 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4408 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4409 } else { // SSE1
4410 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4411 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4412 }
Craig Topper5a529e42013-01-18 06:44:29 +00004413 } else if (VT.is256BitVector()) { // AVX
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004414 if (Subtarget->hasInt256()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004415 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4416 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
Michael Liao0ee17002013-04-19 04:03:37 +00004417 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops,
4418 array_lengthof(Ops));
Craig Topper12216172012-01-13 08:12:35 +00004419 } else {
4420 // 256-bit logic and arithmetic instructions in AVX are all
4421 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4422 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4423 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
Michael Liao0ee17002013-04-19 04:03:37 +00004424 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops,
4425 array_lengthof(Ops));
Craig Topper12216172012-01-13 08:12:35 +00004426 }
Craig Topper9d352402012-04-23 07:24:41 +00004427 } else
4428 llvm_unreachable("Unexpected vector type");
4429
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004430 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004431}
4432
Chris Lattner8a594482007-11-25 00:24:49 +00004433/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004434/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4435/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4436/// Then bitcast to their original type, ensuring they get CSE'd.
Craig Topper45e1c752013-01-20 00:38:18 +00004437static SDValue getOnesVector(MVT VT, bool HasInt256, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004438 SDLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004439 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004440
Owen Anderson825b72b2009-08-11 20:47:22 +00004441 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004442 SDValue Vec;
Craig Topper5a529e42013-01-18 06:44:29 +00004443 if (VT.is256BitVector()) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004444 if (HasInt256) { // AVX2
Craig Topper745a86b2011-11-19 22:34:59 +00004445 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
Michael Liao0ee17002013-04-19 04:03:37 +00004446 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops,
4447 array_lengthof(Ops));
Craig Topper745a86b2011-11-19 22:34:59 +00004448 } else { // AVX
4449 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004450 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004451 }
Craig Topper5a529e42013-01-18 06:44:29 +00004452 } else if (VT.is128BitVector()) {
Craig Topper745a86b2011-11-19 22:34:59 +00004453 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004454 } else
4455 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004456
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004457 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004458}
4459
Evan Cheng39623da2006-04-20 08:58:49 +00004460/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4461/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004462static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004463 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004464 if (Mask[i] > (int)NumElems) {
4465 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004466 }
Evan Cheng39623da2006-04-20 08:58:49 +00004467 }
Evan Cheng39623da2006-04-20 08:58:49 +00004468}
4469
Evan Cheng017dcc62006-04-21 01:05:10 +00004470/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4471/// operation of specified width.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004472static SDValue getMOVL(SelectionDAG &DAG, SDLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004473 SDValue V2) {
4474 unsigned NumElems = VT.getVectorNumElements();
4475 SmallVector<int, 8> Mask;
4476 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004477 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004478 Mask.push_back(i);
4479 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004480}
4481
Nate Begeman9008ca62009-04-27 18:41:29 +00004482/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004483static SDValue getUnpackl(SelectionDAG &DAG, SDLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004484 SDValue V2) {
4485 unsigned NumElems = VT.getVectorNumElements();
4486 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004487 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004488 Mask.push_back(i);
4489 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004490 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004491 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004492}
4493
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004494/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004495static SDValue getUnpackh(SelectionDAG &DAG, SDLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004496 SDValue V2) {
4497 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004498 SmallVector<int, 8> Mask;
Chad Rosier238ae312012-04-30 17:47:15 +00004499 for (unsigned i = 0, Half = NumElems/2; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004500 Mask.push_back(i + Half);
4501 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004502 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004503 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004504}
4505
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004506// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004507// a generic shuffle instruction because the target has no such instructions.
4508// Generate shuffles which repeat i16 and i8 several times until they can be
4509// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004510static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004511 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004512 int NumElems = VT.getVectorNumElements();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004513 SDLoc dl(V);
Rafael Espindola15684b22009-04-24 12:40:33 +00004514
Nate Begeman9008ca62009-04-27 18:41:29 +00004515 while (NumElems > 4) {
4516 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004517 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004518 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004519 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004520 EltNo -= NumElems/2;
4521 }
4522 NumElems >>= 1;
4523 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004524 return V;
4525}
Eric Christopherfd179292009-08-27 18:07:15 +00004526
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004527/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4528static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4529 EVT VT = V.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004530 SDLoc dl(V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004531
Craig Topper5a529e42013-01-18 06:44:29 +00004532 if (VT.is128BitVector()) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004533 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004534 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004535 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4536 &SplatMask[0]);
Craig Topper5a529e42013-01-18 06:44:29 +00004537 } else if (VT.is256BitVector()) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004538 // To use VPERMILPS to splat scalars, the second half of indicies must
4539 // refer to the higher part, which is a duplication of the lower one,
4540 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004541 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4542 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004543
4544 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4545 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4546 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004547 } else
4548 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004549
4550 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4551}
4552
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004553/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004554static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4555 EVT SrcVT = SV->getValueType(0);
4556 SDValue V1 = SV->getOperand(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004557 SDLoc dl(SV);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004558
4559 int EltNo = SV->getSplatIndex();
4560 int NumElems = SrcVT.getVectorNumElements();
Craig Topper5a529e42013-01-18 06:44:29 +00004561 bool Is256BitVec = SrcVT.is256BitVector();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004562
Craig Topper5a529e42013-01-18 06:44:29 +00004563 assert(((SrcVT.is128BitVector() && NumElems > 4) || Is256BitVec) &&
4564 "Unknown how to promote splat for type");
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004565
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004566 // Extract the 128-bit part containing the splat element and update
4567 // the splat element index when it refers to the higher register.
Craig Topper5a529e42013-01-18 06:44:29 +00004568 if (Is256BitVec) {
Craig Topper7d1e3dc2012-04-30 05:17:10 +00004569 V1 = Extract128BitVector(V1, EltNo, DAG, dl);
4570 if (EltNo >= NumElems/2)
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004571 EltNo -= NumElems/2;
4572 }
4573
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004574 // All i16 and i8 vector types can't be used directly by a generic shuffle
4575 // instruction because the target has no such instruction. Generate shuffles
4576 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004577 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004578 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004579 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004580 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004581
4582 // Recreate the 256-bit vector and place the same 128-bit vector
4583 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004584 // to use VPERM* to shuffle the vectors
Craig Topper5a529e42013-01-18 06:44:29 +00004585 if (Is256BitVec) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004586 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004587 }
4588
4589 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004590}
4591
Evan Chengba05f722006-04-21 23:03:30 +00004592/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004593/// vector of zero or undef vector. This produces a shuffle where the low
4594/// element of V2 is swizzled into the zero/undef vector, landing at element
4595/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004596static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004597 bool IsZero,
4598 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004599 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004600 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004601 SDValue V1 = IsZero
Andrew Trickac6d9be2013-05-25 02:42:55 +00004602 ? getZeroVector(VT, Subtarget, DAG, SDLoc(V2)) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004603 unsigned NumElems = VT.getVectorNumElements();
4604 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004605 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004606 // If this is the insertion idx, put the low elt of V2 here.
4607 MaskVec.push_back(i == Idx ? NumElems : i);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004608 return DAG.getVectorShuffle(VT, SDLoc(V2), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004609}
4610
Craig Toppera1ffc682012-03-20 06:42:26 +00004611/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4612/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004613/// Sets IsUnary to true if only uses one source.
Craig Topperd978c542012-05-06 19:46:21 +00004614static bool getTargetShuffleMask(SDNode *N, MVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004615 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004616 unsigned NumElems = VT.getVectorNumElements();
4617 SDValue ImmN;
4618
Craig Topper89f4e662012-03-20 07:17:59 +00004619 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004620 switch(N->getOpcode()) {
4621 case X86ISD::SHUFP:
4622 ImmN = N->getOperand(N->getNumOperands()-1);
4623 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4624 break;
4625 case X86ISD::UNPCKH:
4626 DecodeUNPCKHMask(VT, Mask);
4627 break;
4628 case X86ISD::UNPCKL:
4629 DecodeUNPCKLMask(VT, Mask);
4630 break;
4631 case X86ISD::MOVHLPS:
4632 DecodeMOVHLPSMask(NumElems, Mask);
4633 break;
4634 case X86ISD::MOVLHPS:
4635 DecodeMOVLHPSMask(NumElems, Mask);
4636 break;
Craig Topper4aee1bb2013-01-28 06:48:25 +00004637 case X86ISD::PALIGNR:
Benjamin Kramer200b3062013-01-26 13:31:37 +00004638 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper4aee1bb2013-01-28 06:48:25 +00004639 DecodePALIGNRMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Benjamin Kramer200b3062013-01-26 13:31:37 +00004640 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004641 case X86ISD::PSHUFD:
4642 case X86ISD::VPERMILP:
4643 ImmN = N->getOperand(N->getNumOperands()-1);
4644 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004645 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004646 break;
4647 case X86ISD::PSHUFHW:
4648 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004649 DecodePSHUFHWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004650 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004651 break;
4652 case X86ISD::PSHUFLW:
4653 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004654 DecodePSHUFLWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004655 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004656 break;
Craig Topperbdcbcb32012-05-06 18:54:26 +00004657 case X86ISD::VPERMI:
4658 ImmN = N->getOperand(N->getNumOperands()-1);
4659 DecodeVPERMMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4660 IsUnary = true;
4661 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004662 case X86ISD::MOVSS:
4663 case X86ISD::MOVSD: {
4664 // The index 0 always comes from the first element of the second source,
4665 // this is why MOVSS and MOVSD are used in the first place. The other
4666 // elements come from the other positions of the first source vector
4667 Mask.push_back(NumElems);
4668 for (unsigned i = 1; i != NumElems; ++i) {
4669 Mask.push_back(i);
4670 }
4671 break;
4672 }
4673 case X86ISD::VPERM2X128:
4674 ImmN = N->getOperand(N->getNumOperands()-1);
4675 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004676 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004677 break;
4678 case X86ISD::MOVDDUP:
4679 case X86ISD::MOVLHPD:
4680 case X86ISD::MOVLPD:
4681 case X86ISD::MOVLPS:
4682 case X86ISD::MOVSHDUP:
4683 case X86ISD::MOVSLDUP:
Craig Toppera1ffc682012-03-20 06:42:26 +00004684 // Not yet implemented
4685 return false;
4686 default: llvm_unreachable("unknown target shuffle node");
4687 }
4688
4689 return true;
4690}
4691
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004692/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4693/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004694static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004695 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004696 if (Depth == 6)
4697 return SDValue(); // Limit search depth.
4698
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004699 SDValue V = SDValue(N, 0);
4700 EVT VT = V.getValueType();
4701 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004702
4703 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4704 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004705 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004706
Craig Topper3d092db2012-03-21 02:14:01 +00004707 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004708 return DAG.getUNDEF(VT.getVectorElementType());
4709
Craig Topperd156dc12012-02-06 07:17:51 +00004710 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004711 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4712 : SV->getOperand(1);
4713 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004714 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004715
4716 // Recurse into target specific vector shuffles to find scalars.
4717 if (isTargetShuffle(Opcode)) {
Craig Topperd978c542012-05-06 19:46:21 +00004718 MVT ShufVT = V.getValueType().getSimpleVT();
4719 unsigned NumElems = ShufVT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004720 SmallVector<int, 16> ShuffleMask;
Craig Topper89f4e662012-03-20 07:17:59 +00004721 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004722
Craig Topperd978c542012-05-06 19:46:21 +00004723 if (!getTargetShuffleMask(N, ShufVT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004724 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004725
Craig Topper3d092db2012-03-21 02:14:01 +00004726 int Elt = ShuffleMask[Index];
4727 if (Elt < 0)
Craig Topperd978c542012-05-06 19:46:21 +00004728 return DAG.getUNDEF(ShufVT.getVectorElementType());
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004729
Craig Topper3d092db2012-03-21 02:14:01 +00004730 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd978c542012-05-06 19:46:21 +00004731 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004732 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004733 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004734 }
4735
4736 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004737 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004738 V = V.getOperand(0);
4739 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004740 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004741
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004742 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004743 return SDValue();
4744 }
4745
4746 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4747 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004748 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004749
4750 if (V.getOpcode() == ISD::BUILD_VECTOR)
4751 return V.getOperand(Index);
4752
4753 return SDValue();
4754}
4755
4756/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4757/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004758/// search can start in two different directions, from left or right.
Benjamin Kramera0de26c2013-05-17 14:48:34 +00004759/// We count undefs as zeros until PreferredNum is reached.
4760static unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp,
4761 unsigned NumElems, bool ZerosFromLeft,
4762 SelectionDAG &DAG,
4763 unsigned PreferredNum = -1U) {
4764 unsigned NumZeros = 0;
4765 for (unsigned i = 0; i != NumElems; ++i) {
4766 unsigned Index = ZerosFromLeft ? i : NumElems - i - 1;
Craig Topper3d092db2012-03-21 02:14:01 +00004767 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Benjamin Kramera0de26c2013-05-17 14:48:34 +00004768 if (!Elt.getNode())
4769 break;
4770
4771 if (X86::isZeroNode(Elt))
4772 ++NumZeros;
4773 else if (Elt.getOpcode() == ISD::UNDEF) // Undef as zero up to PreferredNum.
4774 NumZeros = std::min(NumZeros + 1, PreferredNum);
4775 else
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004776 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004777 }
4778
Benjamin Kramera0de26c2013-05-17 14:48:34 +00004779 return NumZeros;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004780}
4781
Craig Topper3d092db2012-03-21 02:14:01 +00004782/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4783/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004784/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4785static
Craig Topper3d092db2012-03-21 02:14:01 +00004786bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4787 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4788 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004789 bool SeenV1 = false;
4790 bool SeenV2 = false;
4791
Craig Topper3d092db2012-03-21 02:14:01 +00004792 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004793 int Idx = SVOp->getMaskElt(i);
4794 // Ignore undef indicies
4795 if (Idx < 0)
4796 continue;
4797
Craig Topper3d092db2012-03-21 02:14:01 +00004798 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004799 SeenV1 = true;
4800 else
4801 SeenV2 = true;
4802
4803 // Only accept consecutive elements from the same vector
4804 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4805 return false;
4806 }
4807
4808 OpNum = SeenV1 ? 0 : 1;
4809 return true;
4810}
4811
4812/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4813/// logical left shift of a vector.
4814static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4815 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4816 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Benjamin Kramera0de26c2013-05-17 14:48:34 +00004817 unsigned NumZeros = getNumOfConsecutiveZeros(
4818 SVOp, NumElems, false /* check zeros from right */, DAG,
4819 SVOp->getMaskElt(0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004820 unsigned OpSrc;
4821
4822 if (!NumZeros)
4823 return false;
4824
4825 // Considering the elements in the mask that are not consecutive zeros,
4826 // check if they consecutively come from only one of the source vectors.
4827 //
4828 // V1 = {X, A, B, C} 0
4829 // \ \ \ /
4830 // vector_shuffle V1, V2 <1, 2, 3, X>
4831 //
4832 if (!isShuffleMaskConsecutive(SVOp,
4833 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004834 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004835 NumZeros, // Where to start looking in the src vector
4836 NumElems, // Number of elements in vector
4837 OpSrc)) // Which source operand ?
4838 return false;
4839
4840 isLeft = false;
4841 ShAmt = NumZeros;
4842 ShVal = SVOp->getOperand(OpSrc);
4843 return true;
4844}
4845
4846/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4847/// logical left shift of a vector.
4848static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4849 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4850 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Benjamin Kramera0de26c2013-05-17 14:48:34 +00004851 unsigned NumZeros = getNumOfConsecutiveZeros(
4852 SVOp, NumElems, true /* check zeros from left */, DAG,
4853 NumElems - SVOp->getMaskElt(NumElems - 1) - 1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004854 unsigned OpSrc;
4855
4856 if (!NumZeros)
4857 return false;
4858
4859 // Considering the elements in the mask that are not consecutive zeros,
4860 // check if they consecutively come from only one of the source vectors.
4861 //
4862 // 0 { A, B, X, X } = V2
4863 // / \ / /
4864 // vector_shuffle V1, V2 <X, X, 4, 5>
4865 //
4866 if (!isShuffleMaskConsecutive(SVOp,
4867 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004868 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004869 0, // Where to start looking in the src vector
4870 NumElems, // Number of elements in vector
4871 OpSrc)) // Which source operand ?
4872 return false;
4873
4874 isLeft = true;
4875 ShAmt = NumZeros;
4876 ShVal = SVOp->getOperand(OpSrc);
4877 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004878}
4879
4880/// isVectorShift - Returns true if the shuffle can be implemented as a
4881/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004882static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004883 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004884 // Although the logic below support any bitwidth size, there are no
4885 // shift instructions which handle more than 128-bit vectors.
Craig Topper7a9a28b2012-08-12 02:23:29 +00004886 if (!SVOp->getValueType(0).is128BitVector())
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004887 return false;
4888
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004889 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4890 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4891 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004892
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004893 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004894}
4895
Evan Chengc78d3b42006-04-24 18:01:45 +00004896/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4897///
Dan Gohman475871a2008-07-27 21:46:04 +00004898static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004899 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004900 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004901 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004902 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004903 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004904 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004905
Andrew Trickac6d9be2013-05-25 02:42:55 +00004906 SDLoc dl(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004907 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004908 bool First = true;
4909 for (unsigned i = 0; i < 16; ++i) {
4910 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4911 if (ThisIsNonZero && First) {
4912 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004913 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004914 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004915 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004916 First = false;
4917 }
4918
4919 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004920 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004921 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4922 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004923 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004924 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004925 }
4926 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004927 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4928 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4929 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004930 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004931 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004932 } else
4933 ThisElt = LastElt;
4934
Gabor Greifba36cb52008-08-28 21:40:38 +00004935 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004936 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004937 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004938 }
4939 }
4940
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004941 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004942}
4943
Bill Wendlinga348c562007-03-22 18:42:45 +00004944/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004945///
Dan Gohman475871a2008-07-27 21:46:04 +00004946static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004947 unsigned NumNonZero, unsigned NumZero,
4948 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004949 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004950 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004951 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004952 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004953
Andrew Trickac6d9be2013-05-25 02:42:55 +00004954 SDLoc dl(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004955 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004956 bool First = true;
4957 for (unsigned i = 0; i < 8; ++i) {
4958 bool isNonZero = (NonZeros & (1 << i)) != 0;
4959 if (isNonZero) {
4960 if (First) {
4961 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004962 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004963 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004964 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004965 First = false;
4966 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004967 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004968 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004969 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004970 }
4971 }
4972
4973 return V;
4974}
4975
Evan Chengf26ffe92008-05-29 08:22:04 +00004976/// getVShift - Return a vector logical shift node.
4977///
Owen Andersone50ed302009-08-10 22:56:29 +00004978static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004979 unsigned NumBits, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004980 const TargetLowering &TLI, SDLoc dl) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004981 assert(VT.is128BitVector() && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004982 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004983 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004984 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4985 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004986 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004987 DAG.getConstant(NumBits,
Michael Liaoa6b20ce2013-03-01 18:40:30 +00004988 TLI.getScalarShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004989}
4990
Dan Gohman475871a2008-07-27 21:46:04 +00004991SDValue
Andrew Trickac6d9be2013-05-25 02:42:55 +00004992X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, SDLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004993 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004994
Evan Chengc3630942009-12-09 21:00:30 +00004995 // Check if the scalar load can be widened into a vector load. And if
4996 // the address is "base + cst" see if the cst can be "absorbed" into
4997 // the shuffle mask.
4998 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4999 SDValue Ptr = LD->getBasePtr();
5000 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
5001 return SDValue();
5002 EVT PVT = LD->getValueType(0);
5003 if (PVT != MVT::i32 && PVT != MVT::f32)
5004 return SDValue();
5005
5006 int FI = -1;
5007 int64_t Offset = 0;
5008 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
5009 FI = FINode->getIndex();
5010 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00005011 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00005012 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
5013 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
5014 Offset = Ptr.getConstantOperandVal(1);
5015 Ptr = Ptr.getOperand(0);
5016 } else {
5017 return SDValue();
5018 }
5019
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005020 // FIXME: 256-bit vector instructions don't require a strict alignment,
5021 // improve this code to support it better.
5022 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00005023 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005024 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00005025 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005026 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00005027 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00005028 // Can't change the alignment. FIXME: It's possible to compute
5029 // the exact stack offset and reference FI + adjust offset instead.
5030 // If someone *really* cares about this. That's the way to implement it.
5031 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005032 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005033 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00005034 }
5035 }
5036
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005037 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00005038 // Ptr + (Offset & ~15).
5039 if (Offset < 0)
5040 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005041 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00005042 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005043 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00005044 if (StartOffset)
Andrew Trickac6d9be2013-05-25 02:42:55 +00005045 Ptr = DAG.getNode(ISD::ADD, SDLoc(Ptr), Ptr.getValueType(),
Evan Chengc3630942009-12-09 21:00:30 +00005046 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
5047
5048 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00005049 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005050
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005051 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
5052 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00005053 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005054 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005055
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005056 SmallVector<int, 8> Mask;
Craig Topper66ddd152012-04-27 22:54:43 +00005057 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005058 Mask.push_back(EltNo);
5059
Craig Toppercc3000632012-01-30 07:50:31 +00005060 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00005061 }
5062
5063 return SDValue();
5064}
5065
Michael J. Spencerec38de22010-10-10 22:04:20 +00005066/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
5067/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00005068/// load which has the same value as a build_vector whose operands are 'elts'.
5069///
5070/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00005071///
Nate Begeman1449f292010-03-24 22:19:06 +00005072/// FIXME: we'd also like to handle the case where the last elements are zero
5073/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
5074/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005075static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005076 SDLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005077 EVT EltVT = VT.getVectorElementType();
5078 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00005079
Nate Begemanfdea31a2010-03-24 20:49:50 +00005080 LoadSDNode *LDBase = NULL;
5081 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005082
Nate Begeman1449f292010-03-24 22:19:06 +00005083 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00005084 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00005085 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005086 for (unsigned i = 0; i < NumElems; ++i) {
5087 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00005088
Nate Begemanfdea31a2010-03-24 20:49:50 +00005089 if (!Elt.getNode() ||
5090 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
5091 return SDValue();
5092 if (!LDBase) {
5093 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
5094 return SDValue();
5095 LDBase = cast<LoadSDNode>(Elt.getNode());
5096 LastLoadedElt = i;
5097 continue;
5098 }
5099 if (Elt.getOpcode() == ISD::UNDEF)
5100 continue;
5101
5102 LoadSDNode *LD = cast<LoadSDNode>(Elt);
5103 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
5104 return SDValue();
5105 LastLoadedElt = i;
5106 }
Nate Begeman1449f292010-03-24 22:19:06 +00005107
5108 // If we have found an entire vector of loads and undefs, then return a large
5109 // load of the entire vector width starting at the base pointer. If we found
5110 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005111 if (LastLoadedElt == NumElems - 1) {
Nadav Rotem23d1d5e2013-05-22 19:28:41 +00005112 SDValue NewLd = SDValue();
Nate Begemanfdea31a2010-03-24 20:49:50 +00005113 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Nadav Rotem23d1d5e2013-05-22 19:28:41 +00005114 NewLd = DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
5115 LDBase->getPointerInfo(),
5116 LDBase->isVolatile(), LDBase->isNonTemporal(),
5117 LDBase->isInvariant(), 0);
5118 NewLd = DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
5119 LDBase->getPointerInfo(),
5120 LDBase->isVolatile(), LDBase->isNonTemporal(),
5121 LDBase->isInvariant(), LDBase->getAlignment());
5122
5123 if (LDBase->hasAnyUseOfValue(1)) {
5124 SDValue NewChain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
5125 SDValue(LDBase, 1),
5126 SDValue(NewLd.getNode(), 1));
5127 DAG.ReplaceAllUsesOfValueWith(SDValue(LDBase, 1), NewChain);
5128 DAG.UpdateNodeOperands(NewChain.getNode(), SDValue(LDBase, 1),
5129 SDValue(NewLd.getNode(), 1));
5130 }
5131
5132 return NewLd;
Craig Topper69947b92012-04-23 06:57:04 +00005133 }
5134 if (NumElems == 4 && LastLoadedElt == 1 &&
5135 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005136 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
5137 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00005138 SDValue ResNode =
Michael Liao0ee17002013-04-19 04:03:37 +00005139 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops,
5140 array_lengthof(Ops), MVT::i64,
Eli Friedman322ea082011-09-14 23:42:45 +00005141 LDBase->getPointerInfo(),
5142 LDBase->getAlignment(),
5143 false/*isVolatile*/, true/*ReadMem*/,
5144 false/*WriteMem*/);
Manman Ren2b7a2e82012-08-31 23:16:57 +00005145
5146 // Make sure the newly-created LOAD is in the same position as LDBase in
5147 // terms of dependency. We create a TokenFactor for LDBase and ResNode, and
5148 // update uses of LDBase's output chain to use the TokenFactor.
5149 if (LDBase->hasAnyUseOfValue(1)) {
5150 SDValue NewChain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
5151 SDValue(LDBase, 1), SDValue(ResNode.getNode(), 1));
5152 DAG.ReplaceAllUsesOfValueWith(SDValue(LDBase, 1), NewChain);
5153 DAG.UpdateNodeOperands(NewChain.getNode(), SDValue(LDBase, 1),
5154 SDValue(ResNode.getNode(), 1));
5155 }
5156
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005157 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00005158 }
5159 return SDValue();
5160}
5161
Nadav Rotem9d68b062012-04-08 12:54:54 +00005162/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
5163/// to generate a splat value for the following cases:
5164/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005165/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00005166/// a scalar load, or a constant.
5167/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005168/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00005169SDValue
Craig Topper55b24052012-09-11 06:15:32 +00005170X86TargetLowering::LowerVectorBroadcast(SDValue Op, SelectionDAG &DAG) const {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005171 if (!Subtarget->hasFp256())
Craig Toppera9376332012-01-10 08:23:59 +00005172 return SDValue();
5173
Craig Topper45e1c752013-01-20 00:38:18 +00005174 MVT VT = Op.getValueType().getSimpleVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005175 SDLoc dl(Op);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005176
Craig Topper5da8a802012-05-04 05:49:51 +00005177 assert((VT.is128BitVector() || VT.is256BitVector()) &&
5178 "Unsupported vector type for broadcast.");
5179
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005180 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005181 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005182
Nadav Rotem9d68b062012-04-08 12:54:54 +00005183 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005184 default:
5185 // Unknown pattern found.
5186 return SDValue();
5187
5188 case ISD::BUILD_VECTOR: {
5189 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005190 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005191 return SDValue();
5192
Nadav Rotem9d68b062012-04-08 12:54:54 +00005193 Ld = Op.getOperand(0);
5194 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
5195 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005196
5197 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005198 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005199 // Constants may have multiple users.
5200 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005201 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005202 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005203 }
5204
5205 case ISD::VECTOR_SHUFFLE: {
5206 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5207
5208 // Shuffles must have a splat mask where the first element is
5209 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005210 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005211 return SDValue();
5212
5213 SDValue Sc = Op.getOperand(0);
Nadav Rotemb88e8dd2012-05-10 12:50:02 +00005214 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR &&
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005215 Sc.getOpcode() != ISD::BUILD_VECTOR) {
5216
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005217 if (!Subtarget->hasInt256())
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005218 return SDValue();
5219
5220 // Use the register form of the broadcast instruction available on AVX2.
5221 if (VT.is256BitVector())
5222 Sc = Extract128BitVector(Sc, 0, DAG, dl);
5223 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Sc);
5224 }
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005225
5226 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005227 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00005228 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005229
5230 // The scalar_to_vector node and the suspected
5231 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005232 // Constants may have multiple users.
5233 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005234 return SDValue();
5235 break;
5236 }
5237 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005238
Craig Topper7a9a28b2012-08-12 02:23:29 +00005239 bool Is256 = VT.is256BitVector();
Nadav Rotem9d68b062012-04-08 12:54:54 +00005240
5241 // Handle the broadcasting a single constant scalar from the constant pool
5242 // into a vector. On Sandybridge it is still better to load a constant vector
5243 // from the constant pool and not to broadcast it from a scalar.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005244 if (ConstSplatVal && Subtarget->hasInt256()) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005245 EVT CVT = Ld.getValueType();
5246 assert(!CVT.isVector() && "Must not broadcast a vector type");
5247 unsigned ScalarSize = CVT.getSizeInBits();
5248
Craig Topper5da8a802012-05-04 05:49:51 +00005249 if (ScalarSize == 32 || (Is256 && ScalarSize == 64)) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005250 const Constant *C = 0;
5251 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
5252 C = CI->getConstantIntValue();
5253 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
5254 C = CF->getConstantFPValue();
5255
5256 assert(C && "Invalid constant type");
5257
Nadav Rotem154819d2012-04-09 07:45:58 +00005258 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00005259 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00005260 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Craig Topper6643d9c2012-05-04 06:18:33 +00005261 MachinePointerInfo::getConstantPool(),
5262 false, false, false, Alignment);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005263
Nadav Rotem9d68b062012-04-08 12:54:54 +00005264 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5265 }
5266 }
5267
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005268 bool IsLoad = ISD::isNormalLoad(Ld.getNode());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005269 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5270
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005271 // Handle AVX2 in-register broadcasts.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005272 if (!IsLoad && Subtarget->hasInt256() &&
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005273 (ScalarSize == 32 || (Is256 && ScalarSize == 64)))
5274 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5275
5276 // The scalar source must be a normal load.
5277 if (!IsLoad)
5278 return SDValue();
5279
Craig Topper5da8a802012-05-04 05:49:51 +00005280 if (ScalarSize == 32 || (Is256 && ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005281 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005282
Craig Toppera9376332012-01-10 08:23:59 +00005283 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
Craig Topper5da8a802012-05-04 05:49:51 +00005284 // double since there is no vbroadcastsd xmm
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005285 if (Subtarget->hasInt256() && Ld.getValueType().isInteger()) {
Craig Topper5da8a802012-05-04 05:49:51 +00005286 if (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64)
Nadav Rotem9d68b062012-04-08 12:54:54 +00005287 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005288 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005289
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005290 // Unsupported broadcast.
5291 return SDValue();
5292}
5293
Evan Chengc3630942009-12-09 21:00:30 +00005294SDValue
Michael Liaofacace82012-10-19 17:15:18 +00005295X86TargetLowering::buildFromShuffleMostly(SDValue Op, SelectionDAG &DAG) const {
5296 EVT VT = Op.getValueType();
5297
5298 // Skip if insert_vec_elt is not supported.
5299 if (!isOperationLegalOrCustom(ISD::INSERT_VECTOR_ELT, VT))
5300 return SDValue();
5301
Andrew Trickac6d9be2013-05-25 02:42:55 +00005302 SDLoc DL(Op);
Michael Liaofacace82012-10-19 17:15:18 +00005303 unsigned NumElems = Op.getNumOperands();
5304
5305 SDValue VecIn1;
5306 SDValue VecIn2;
5307 SmallVector<unsigned, 4> InsertIndices;
5308 SmallVector<int, 8> Mask(NumElems, -1);
5309
5310 for (unsigned i = 0; i != NumElems; ++i) {
5311 unsigned Opc = Op.getOperand(i).getOpcode();
5312
5313 if (Opc == ISD::UNDEF)
5314 continue;
5315
5316 if (Opc != ISD::EXTRACT_VECTOR_ELT) {
5317 // Quit if more than 1 elements need inserting.
5318 if (InsertIndices.size() > 1)
5319 return SDValue();
5320
5321 InsertIndices.push_back(i);
5322 continue;
5323 }
5324
5325 SDValue ExtractedFromVec = Op.getOperand(i).getOperand(0);
5326 SDValue ExtIdx = Op.getOperand(i).getOperand(1);
5327
5328 // Quit if extracted from vector of different type.
5329 if (ExtractedFromVec.getValueType() != VT)
5330 return SDValue();
5331
5332 // Quit if non-constant index.
5333 if (!isa<ConstantSDNode>(ExtIdx))
5334 return SDValue();
5335
5336 if (VecIn1.getNode() == 0)
5337 VecIn1 = ExtractedFromVec;
5338 else if (VecIn1 != ExtractedFromVec) {
5339 if (VecIn2.getNode() == 0)
5340 VecIn2 = ExtractedFromVec;
5341 else if (VecIn2 != ExtractedFromVec)
5342 // Quit if more than 2 vectors to shuffle
5343 return SDValue();
5344 }
5345
5346 unsigned Idx = cast<ConstantSDNode>(ExtIdx)->getZExtValue();
5347
5348 if (ExtractedFromVec == VecIn1)
5349 Mask[i] = Idx;
5350 else if (ExtractedFromVec == VecIn2)
5351 Mask[i] = Idx + NumElems;
5352 }
5353
5354 if (VecIn1.getNode() == 0)
5355 return SDValue();
5356
5357 VecIn2 = VecIn2.getNode() ? VecIn2 : DAG.getUNDEF(VT);
5358 SDValue NV = DAG.getVectorShuffle(VT, DL, VecIn1, VecIn2, &Mask[0]);
5359 for (unsigned i = 0, e = InsertIndices.size(); i != e; ++i) {
5360 unsigned Idx = InsertIndices[i];
5361 NV = DAG.getNode(ISD::INSERT_VECTOR_ELT, DL, VT, NV, Op.getOperand(Idx),
5362 DAG.getIntPtrConstant(Idx));
5363 }
5364
5365 return NV;
5366}
5367
5368SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005369X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005370 SDLoc dl(Op);
David Greenea5f26012011-02-07 19:36:54 +00005371
Craig Topper45e1c752013-01-20 00:38:18 +00005372 MVT VT = Op.getValueType().getSimpleVT();
5373 MVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005374 unsigned NumElems = Op.getNumOperands();
5375
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005376 // Vectors containing all zeros can be matched by pxor and xorps later
5377 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5378 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5379 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005380 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005381 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005382
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005383 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005384 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005385
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005386 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005387 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5388 // vpcmpeqd on 256-bit vectors.
Michael Liaod09318f2013-02-25 23:16:36 +00005389 if (Subtarget->hasSSE2() && ISD::isBuildVectorAllOnes(Op.getNode())) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005390 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasInt256()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005391 return Op;
5392
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005393 return getOnesVector(VT, Subtarget->hasInt256(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005394 }
5395
Nadav Rotem154819d2012-04-09 07:45:58 +00005396 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005397 if (Broadcast.getNode())
5398 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005399
Owen Andersone50ed302009-08-10 22:56:29 +00005400 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005401
Evan Cheng0db9fe62006-04-25 20:13:52 +00005402 unsigned NumZero = 0;
5403 unsigned NumNonZero = 0;
5404 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005405 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005406 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005407 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005408 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005409 if (Elt.getOpcode() == ISD::UNDEF)
5410 continue;
5411 Values.insert(Elt);
5412 if (Elt.getOpcode() != ISD::Constant &&
5413 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005414 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005415 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005416 NumZero++;
5417 else {
5418 NonZeros |= (1 << i);
5419 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005420 }
5421 }
5422
Chris Lattner97a2a562010-08-26 05:24:29 +00005423 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5424 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005425 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005426
Chris Lattner67f453a2008-03-09 05:42:06 +00005427 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005428 if (NumNonZero == 1) {
Michael J. Spencerc6af2432013-05-24 22:23:49 +00005429 unsigned Idx = countTrailingZeros(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005430 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005431
Chris Lattner62098042008-03-09 01:05:04 +00005432 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5433 // the value are obviously zero, truncate the value to i32 and do the
5434 // insertion that way. Only do this if the value is non-constant or if the
5435 // value is a constant being inserted into element 0. It is cheaper to do
5436 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005437 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005438 (!IsAllConstants || Idx == 0)) {
5439 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005440 // Handle SSE only.
5441 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5442 EVT VecVT = MVT::v4i32;
5443 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005444
Chris Lattner62098042008-03-09 01:05:04 +00005445 // Truncate the value (which may itself be a constant) to i32, and
5446 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005447 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005448 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005449 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005450
Chris Lattner62098042008-03-09 01:05:04 +00005451 // Now we have our 32-bit value zero extended in the low element of
5452 // a vector. If Idx != 0, swizzle it into place.
5453 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005454 SmallVector<int, 4> Mask;
5455 Mask.push_back(Idx);
5456 for (unsigned i = 1; i != VecElts; ++i)
5457 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005458 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005459 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005460 }
Craig Topper07a27622012-01-22 03:07:48 +00005461 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005462 }
5463 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005464
Chris Lattner19f79692008-03-08 22:59:52 +00005465 // If we have a constant or non-constant insertion into the low element of
5466 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5467 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005468 // depending on what the source datatype is.
5469 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005470 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005471 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005472
5473 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005474 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00005475 if (VT.is256BitVector()) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005476 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005477 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5478 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005479 }
Craig Topper7a9a28b2012-08-12 02:23:29 +00005480 assert(VT.is128BitVector() && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005481 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5482 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005483 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005484 }
5485
5486 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005487 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005488 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper7a9a28b2012-08-12 02:23:29 +00005489 if (VT.is256BitVector()) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005490 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005491 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005492 } else {
Craig Topper7a9a28b2012-08-12 02:23:29 +00005493 assert(VT.is128BitVector() && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005494 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005495 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005496 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005497 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005498 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005499
5500 // Is it a vector logical left shift?
5501 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005502 X86::isZeroNode(Op.getOperand(0)) &&
5503 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005504 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005505 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005506 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005507 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005508 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005509 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005510
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005511 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005512 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005513
Chris Lattner19f79692008-03-08 22:59:52 +00005514 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5515 // is a non-constant being inserted into an element other than the low one,
5516 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5517 // movd/movss) to move this into the low element, then shuffle it into
5518 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005519 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005520 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005521
Evan Cheng0db9fe62006-04-25 20:13:52 +00005522 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005523 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005524 SmallVector<int, 8> MaskVec;
Craig Topper31a207a2012-05-04 06:39:13 +00005525 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005526 MaskVec.push_back(i == Idx ? 0 : 1);
5527 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005528 }
5529 }
5530
Chris Lattner67f453a2008-03-09 05:42:06 +00005531 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005532 if (Values.size() == 1) {
5533 if (EVTBits == 32) {
5534 // Instead of a shuffle like this:
5535 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5536 // Check if it's possible to issue this instead.
5537 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
Michael J. Spencerc6af2432013-05-24 22:23:49 +00005538 unsigned Idx = countTrailingZeros(NonZeros);
Evan Chengc3630942009-12-09 21:00:30 +00005539 SDValue Item = Op.getOperand(Idx);
5540 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5541 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5542 }
Dan Gohman475871a2008-07-27 21:46:04 +00005543 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005544 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005545
Dan Gohmana3941172007-07-24 22:55:08 +00005546 // A vector full of immediates; various special cases are already
5547 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005548 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005549 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005550
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005551 // For AVX-length vectors, build the individual 128-bit pieces and use
5552 // shuffles to put them in place.
Craig Topper7a9a28b2012-08-12 02:23:29 +00005553 if (VT.is256BitVector()) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005554 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005555 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005556 V.push_back(Op.getOperand(i));
5557
5558 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5559
5560 // Build both the lower and upper subvector.
5561 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5562 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5563 NumElems/2);
5564
5565 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005566 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005567 }
5568
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005569 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005570 if (EVTBits == 64) {
5571 if (NumNonZero == 1) {
5572 // One half is zero or undef.
Michael J. Spencerc6af2432013-05-24 22:23:49 +00005573 unsigned Idx = countTrailingZeros(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005574 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005575 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005576 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005577 }
Dan Gohman475871a2008-07-27 21:46:04 +00005578 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005579 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005580
5581 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005582 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005583 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005584 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005585 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005586 }
5587
Bill Wendling826f36f2007-03-28 00:57:11 +00005588 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005589 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005590 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005591 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005592 }
5593
5594 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005595 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005596 if (NumElems == 4 && NumZero > 0) {
5597 for (unsigned i = 0; i < 4; ++i) {
5598 bool isZero = !(NonZeros & (1 << i));
5599 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005600 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005601 else
Dale Johannesenace16102009-02-03 19:33:06 +00005602 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005603 }
5604
5605 for (unsigned i = 0; i < 2; ++i) {
5606 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5607 default: break;
5608 case 0:
5609 V[i] = V[i*2]; // Must be a zero vector.
5610 break;
5611 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005612 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005613 break;
5614 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005615 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005616 break;
5617 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005618 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005619 break;
5620 }
5621 }
5622
Benjamin Kramer9c683542012-01-30 15:16:21 +00005623 bool Reverse1 = (NonZeros & 0x3) == 2;
5624 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5625 int MaskVec[] = {
5626 Reverse1 ? 1 : 0,
5627 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005628 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5629 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005630 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005631 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005632 }
5633
Craig Topper7a9a28b2012-08-12 02:23:29 +00005634 if (Values.size() > 1 && VT.is128BitVector()) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005635 // Check for a build vector of consecutive loads.
5636 for (unsigned i = 0; i < NumElems; ++i)
5637 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005638
Nate Begemanfdea31a2010-03-24 20:49:50 +00005639 // Check for elements which are consecutive loads.
5640 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5641 if (LD.getNode())
5642 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005643
Michael Liaofacace82012-10-19 17:15:18 +00005644 // Check for a build vector from mostly shuffle plus few inserting.
5645 SDValue Sh = buildFromShuffleMostly(Op, DAG);
5646 if (Sh.getNode())
5647 return Sh;
5648
Michael J. Spencerec38de22010-10-10 22:04:20 +00005649 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005650 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005651 SDValue Result;
5652 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5653 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5654 else
5655 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005656
Chris Lattner24faf612010-08-28 17:59:08 +00005657 for (unsigned i = 1; i < NumElems; ++i) {
5658 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5659 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005660 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005661 }
5662 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005663 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005664
Chris Lattner6e80e442010-08-28 17:15:43 +00005665 // Otherwise, expand into a number of unpckl*, start by extending each of
5666 // our (non-undef) elements to the full vector width with the element in the
5667 // bottom slot of the vector (which generates no code for SSE).
5668 for (unsigned i = 0; i < NumElems; ++i) {
5669 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5670 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5671 else
5672 V[i] = DAG.getUNDEF(VT);
5673 }
5674
5675 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005676 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5677 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5678 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005679 unsigned EltStride = NumElems >> 1;
5680 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005681 for (unsigned i = 0; i < EltStride; ++i) {
5682 // If V[i+EltStride] is undef and this is the first round of mixing,
5683 // then it is safe to just drop this shuffle: V[i] is already in the
5684 // right place, the one element (since it's the first round) being
5685 // inserted as undef can be dropped. This isn't safe for successive
5686 // rounds because they will permute elements within both vectors.
5687 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5688 EltStride == NumElems/2)
5689 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005690
Chris Lattner6e80e442010-08-28 17:15:43 +00005691 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005692 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005693 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005694 }
5695 return V[0];
5696 }
Dan Gohman475871a2008-07-27 21:46:04 +00005697 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005698}
5699
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005700// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5701// to create 256-bit vectors from two other 128-bit ones.
5702static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005703 SDLoc dl(Op);
Craig Topper45e1c752013-01-20 00:38:18 +00005704 MVT ResVT = Op.getValueType().getSimpleVT();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005705
Craig Topper7a9a28b2012-08-12 02:23:29 +00005706 assert(ResVT.is256BitVector() && "Value type must be 256-bit wide");
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005707
5708 SDValue V1 = Op.getOperand(0);
5709 SDValue V2 = Op.getOperand(1);
5710 unsigned NumElems = ResVT.getVectorNumElements();
5711
Craig Topper4c7972d2012-04-22 18:15:59 +00005712 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005713}
5714
Craig Topper55b24052012-09-11 06:15:32 +00005715static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005716 assert(Op.getNumOperands() == 2);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005717
5718 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5719 // from two other 128-bit ones.
5720 return LowerAVXCONCAT_VECTORS(Op, DAG);
5721}
5722
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005723// Try to lower a shuffle node into a simple blend instruction.
Craig Topper55b24052012-09-11 06:15:32 +00005724static SDValue
5725LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
5726 const X86Subtarget *Subtarget, SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005727 SDValue V1 = SVOp->getOperand(0);
5728 SDValue V2 = SVOp->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00005729 SDLoc dl(SVOp);
Craig Topper657a99c2013-01-19 23:36:09 +00005730 MVT VT = SVOp->getValueType(0).getSimpleVT();
5731 MVT EltVT = VT.getVectorElementType();
Craig Topper1842ba02012-04-23 06:38:28 +00005732 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005733
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005734 if (!Subtarget->hasSSE41() || EltVT == MVT::i8)
5735 return SDValue();
5736 if (!Subtarget->hasInt256() && VT == MVT::v16i16)
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005737 return SDValue();
5738
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005739 // Check the mask for BLEND and build the value.
5740 unsigned MaskValue = 0;
5741 // There are 2 lanes if (NumElems > 8), and 1 lane otherwise.
Craig Topper9b33ef72013-01-21 06:57:59 +00005742 unsigned NumLanes = (NumElems-1)/8 + 1;
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005743 unsigned NumElemsInLane = NumElems / NumLanes;
Nadav Roteme6113782012-04-11 06:40:27 +00005744
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005745 // Blend for v16i16 should be symetric for the both lanes.
5746 for (unsigned i = 0; i < NumElemsInLane; ++i) {
Nadav Roteme6113782012-04-11 06:40:27 +00005747
Craig Topper9b33ef72013-01-21 06:57:59 +00005748 int SndLaneEltIdx = (NumLanes == 2) ?
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005749 SVOp->getMaskElt(i + NumElemsInLane) : -1;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005750 int EltIdx = SVOp->getMaskElt(i);
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005751
Craig Topper04f74a12013-01-21 07:25:16 +00005752 if ((EltIdx < 0 || EltIdx == (int)i) &&
5753 (SndLaneEltIdx < 0 || SndLaneEltIdx == (int)(i + NumElemsInLane)))
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005754 continue;
5755
Craig Topper9b33ef72013-01-21 06:57:59 +00005756 if (((unsigned)EltIdx == (i + NumElems)) &&
Craig Topper04f74a12013-01-21 07:25:16 +00005757 (SndLaneEltIdx < 0 ||
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005758 (unsigned)SndLaneEltIdx == i + NumElems + NumElemsInLane))
5759 MaskValue |= (1<<i);
Craig Topper9b33ef72013-01-21 06:57:59 +00005760 else
Craig Topper1842ba02012-04-23 06:38:28 +00005761 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005762 }
5763
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005764 // Convert i32 vectors to floating point if it is not AVX2.
5765 // AVX2 introduced VPBLENDD instruction for 128 and 256-bit vectors.
Craig Topperbbf9d3e2013-01-21 07:19:54 +00005766 MVT BlendVT = VT;
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005767 if (EltVT == MVT::i64 || (EltVT == MVT::i32 && !Subtarget->hasInt256())) {
Craig Topperbbf9d3e2013-01-21 07:19:54 +00005768 BlendVT = MVT::getVectorVT(MVT::getFloatingPointVT(EltVT.getSizeInBits()),
5769 NumElems);
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00005770 V1 = DAG.getNode(ISD::BITCAST, dl, VT, V1);
5771 V2 = DAG.getNode(ISD::BITCAST, dl, VT, V2);
5772 }
Craig Topper9b33ef72013-01-21 06:57:59 +00005773
Craig Topperbbf9d3e2013-01-21 07:19:54 +00005774 SDValue Ret = DAG.getNode(X86ISD::BLENDI, dl, BlendVT, V1, V2,
5775 DAG.getConstant(MaskValue, MVT::i32));
Nadav Roteme6113782012-04-11 06:40:27 +00005776 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005777}
5778
Nate Begemanb9a47b82009-02-23 08:49:38 +00005779// v8i16 shuffles - Prefer shuffles in the following order:
5780// 1. [all] pshuflw, pshufhw, optional move
5781// 2. [ssse3] 1 x pshufb
5782// 3. [ssse3] 2 x pshufb + 1 x por
5783// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Craig Topper55b24052012-09-11 06:15:32 +00005784static SDValue
5785LowerVECTOR_SHUFFLEv8i16(SDValue Op, const X86Subtarget *Subtarget,
5786 SelectionDAG &DAG) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005787 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005788 SDValue V1 = SVOp->getOperand(0);
5789 SDValue V2 = SVOp->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00005790 SDLoc dl(SVOp);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005791 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005792
Nate Begemanb9a47b82009-02-23 08:49:38 +00005793 // Determine if more than 1 of the words in each of the low and high quadwords
5794 // of the result come from the same quadword of one of the two inputs. Undef
5795 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005796 unsigned LoQuad[] = { 0, 0, 0, 0 };
5797 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005798 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005799 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005800 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005801 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005802 MaskVals.push_back(EltIdx);
5803 if (EltIdx < 0) {
5804 ++Quad[0];
5805 ++Quad[1];
5806 ++Quad[2];
5807 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005808 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005809 }
5810 ++Quad[EltIdx / 4];
5811 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005812 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005813
Nate Begemanb9a47b82009-02-23 08:49:38 +00005814 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005815 unsigned MaxQuad = 1;
5816 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005817 if (LoQuad[i] > MaxQuad) {
5818 BestLoQuad = i;
5819 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005820 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005821 }
5822
Nate Begemanb9a47b82009-02-23 08:49:38 +00005823 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005824 MaxQuad = 1;
5825 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005826 if (HiQuad[i] > MaxQuad) {
5827 BestHiQuad = i;
5828 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005829 }
5830 }
5831
Nate Begemanb9a47b82009-02-23 08:49:38 +00005832 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005833 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005834 // single pshufb instruction is necessary. If There are more than 2 input
5835 // quads, disable the next transformation since it does not help SSSE3.
5836 bool V1Used = InputQuads[0] || InputQuads[1];
5837 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005838 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005839 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005840 BestLoQuad = InputQuads[0] ? 0 : 1;
5841 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005842 }
5843 if (InputQuads.count() > 2) {
5844 BestLoQuad = -1;
5845 BestHiQuad = -1;
5846 }
5847 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005848
Nate Begemanb9a47b82009-02-23 08:49:38 +00005849 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5850 // the shuffle mask. If a quad is scored as -1, that means that it contains
5851 // words from all 4 input quadwords.
5852 SDValue NewV;
5853 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005854 int MaskV[] = {
5855 BestLoQuad < 0 ? 0 : BestLoQuad,
5856 BestHiQuad < 0 ? 1 : BestHiQuad
5857 };
Eric Christopherfd179292009-08-27 18:07:15 +00005858 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005859 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5860 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5861 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005862
Nate Begemanb9a47b82009-02-23 08:49:38 +00005863 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5864 // source words for the shuffle, to aid later transformations.
5865 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005866 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005867 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005868 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005869 if (idx != (int)i)
5870 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005871 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005872 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005873 AllWordsInNewV = false;
5874 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005875 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005876
Nate Begemanb9a47b82009-02-23 08:49:38 +00005877 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5878 if (AllWordsInNewV) {
5879 for (int i = 0; i != 8; ++i) {
5880 int idx = MaskVals[i];
5881 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005882 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005883 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005884 if ((idx != i) && idx < 4)
5885 pshufhw = false;
5886 if ((idx != i) && idx > 3)
5887 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005888 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005889 V1 = NewV;
5890 V2Used = false;
5891 BestLoQuad = 0;
5892 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005893 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005894
Nate Begemanb9a47b82009-02-23 08:49:38 +00005895 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5896 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005897 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005898 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5899 unsigned TargetMask = 0;
5900 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005901 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005902 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5903 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5904 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005905 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005906 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005907 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005908 }
Eric Christopherfd179292009-08-27 18:07:15 +00005909
Benjamin Kramer11f2bf72013-01-26 11:44:21 +00005910 // Promote splats to a larger type which usually leads to more efficient code.
5911 // FIXME: Is this true if pshufb is available?
5912 if (SVOp->isSplat())
5913 return PromoteSplat(SVOp, DAG);
5914
Nate Begemanb9a47b82009-02-23 08:49:38 +00005915 // If we have SSSE3, and all words of the result are from 1 input vector,
5916 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5917 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005918 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005919 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005920
Nate Begemanb9a47b82009-02-23 08:49:38 +00005921 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005922 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005923 // mask, and elements that come from V1 in the V2 mask, so that the two
5924 // results can be OR'd together.
5925 bool TwoInputs = V1Used && V2Used;
5926 for (unsigned i = 0; i != 8; ++i) {
5927 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005928 int Idx0 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx;
5929 int Idx1 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx+1;
Craig Toppere6d8fa72013-01-18 07:27:20 +00005930 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
Craig Topperbe97ae92012-05-18 07:07:36 +00005931 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005932 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005933 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005934 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005935 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005936 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005937 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005938 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005939
Nate Begemanb9a47b82009-02-23 08:49:38 +00005940 // Calculate the shuffle mask for the second input, shuffle it, and
5941 // OR it with the first shuffled input.
5942 pshufbMask.clear();
5943 for (unsigned i = 0; i != 8; ++i) {
5944 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005945 int Idx0 = (EltIdx < 16) ? 0x80 : EltIdx - 16;
5946 int Idx1 = (EltIdx < 16) ? 0x80 : EltIdx - 15;
5947 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5948 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005949 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005950 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005951 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005952 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005953 MVT::v16i8, &pshufbMask[0], 16));
5954 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005955 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005956 }
5957
5958 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5959 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005960 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005961 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005962 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005963 for (int i = 0; i != 4; ++i) {
5964 int idx = MaskVals[i];
5965 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005966 InOrder.set(i);
5967 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005968 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005969 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005970 }
5971 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005972 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005973 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005974
Craig Topperdd637ae2012-02-19 05:41:45 +00005975 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5976 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005977 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005978 NewV.getOperand(0),
5979 getShufflePSHUFLWImmediate(SVOp), DAG);
5980 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005981 }
Eric Christopherfd179292009-08-27 18:07:15 +00005982
Nate Begemanb9a47b82009-02-23 08:49:38 +00005983 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5984 // and update MaskVals with the new element order.
5985 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005986 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005987 for (unsigned i = 4; i != 8; ++i) {
5988 int idx = MaskVals[i];
5989 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005990 InOrder.set(i);
5991 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005992 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005993 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005994 }
5995 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005996 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005997 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005998
Craig Topperdd637ae2012-02-19 05:41:45 +00005999 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
6000 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00006001 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00006002 NewV.getOperand(0),
6003 getShufflePSHUFHWImmediate(SVOp), DAG);
6004 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00006005 }
Eric Christopherfd179292009-08-27 18:07:15 +00006006
Nate Begemanb9a47b82009-02-23 08:49:38 +00006007 // In case BestHi & BestLo were both -1, which means each quadword has a word
6008 // from each of the four input quadwords, calculate the InOrder bitvector now
6009 // before falling through to the insert/extract cleanup.
6010 if (BestLoQuad == -1 && BestHiQuad == -1) {
6011 NewV = V1;
6012 for (int i = 0; i != 8; ++i)
6013 if (MaskVals[i] < 0 || MaskVals[i] == i)
6014 InOrder.set(i);
6015 }
Eric Christopherfd179292009-08-27 18:07:15 +00006016
Nate Begemanb9a47b82009-02-23 08:49:38 +00006017 // The other elements are put in the right place using pextrw and pinsrw.
6018 for (unsigned i = 0; i != 8; ++i) {
6019 if (InOrder[i])
6020 continue;
6021 int EltIdx = MaskVals[i];
6022 if (EltIdx < 0)
6023 continue;
Craig Topper6643d9c2012-05-04 06:18:33 +00006024 SDValue ExtOp = (EltIdx < 8) ?
6025 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
6026 DAG.getIntPtrConstant(EltIdx)) :
6027 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006028 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00006029 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006030 DAG.getIntPtrConstant(i));
6031 }
6032 return NewV;
6033}
6034
6035// v16i8 shuffles - Prefer shuffles in the following order:
6036// 1. [ssse3] 1 x pshufb
6037// 2. [ssse3] 2 x pshufb + 1 x por
6038// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
6039static
Nate Begeman9008ca62009-04-27 18:41:29 +00006040SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00006041 SelectionDAG &DAG,
6042 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006043 SDValue V1 = SVOp->getOperand(0);
6044 SDValue V2 = SVOp->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00006045 SDLoc dl(SVOp);
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006046 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00006047
Benjamin Kramer11f2bf72013-01-26 11:44:21 +00006048 // Promote splats to a larger type which usually leads to more efficient code.
6049 // FIXME: Is this true if pshufb is available?
6050 if (SVOp->isSplat())
6051 return PromoteSplat(SVOp, DAG);
6052
Nate Begemanb9a47b82009-02-23 08:49:38 +00006053 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00006054 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00006055 // present, fall back to case 3.
Eric Christopherfd179292009-08-27 18:07:15 +00006056
Nate Begemanb9a47b82009-02-23 08:49:38 +00006057 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00006058 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006059 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00006060
Nate Begemanb9a47b82009-02-23 08:49:38 +00006061 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00006062 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00006063 //
6064 // Otherwise, we have elements from both input vectors, and must zero out
6065 // elements that come from V2 in the first mask, and V1 in the second mask
6066 // so that we can OR them together.
Nate Begemanb9a47b82009-02-23 08:49:38 +00006067 for (unsigned i = 0; i != 16; ++i) {
6068 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00006069 if (EltIdx < 0 || EltIdx >= 16)
6070 EltIdx = 0x80;
Owen Anderson825b72b2009-08-11 20:47:22 +00006071 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006072 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006073 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00006074 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006075 MVT::v16i8, &pshufbMask[0], 16));
Michael Liao265bcb12012-08-31 20:12:31 +00006076
6077 // As PSHUFB will zero elements with negative indices, it's safe to ignore
6078 // the 2nd operand if it's undefined or zero.
6079 if (V2.getOpcode() == ISD::UNDEF ||
6080 ISD::isBuildVectorAllZeros(V2.getNode()))
Nate Begemanb9a47b82009-02-23 08:49:38 +00006081 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00006082
Nate Begemanb9a47b82009-02-23 08:49:38 +00006083 // Calculate the shuffle mask for the second input, shuffle it, and
6084 // OR it with the first shuffled input.
6085 pshufbMask.clear();
6086 for (unsigned i = 0; i != 16; ++i) {
6087 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00006088 EltIdx = (EltIdx < 16) ? 0x80 : EltIdx - 16;
Craig Topper85b9e562012-05-22 06:09:38 +00006089 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006090 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006091 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00006092 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006093 MVT::v16i8, &pshufbMask[0], 16));
6094 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00006095 }
Eric Christopherfd179292009-08-27 18:07:15 +00006096
Nate Begemanb9a47b82009-02-23 08:49:38 +00006097 // No SSSE3 - Calculate in place words and then fix all out of place words
6098 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
6099 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006100 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
6101 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Craig Topperb82b5ab2012-05-18 06:42:06 +00006102 SDValue NewV = V1;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006103 for (int i = 0; i != 8; ++i) {
6104 int Elt0 = MaskVals[i*2];
6105 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00006106
Nate Begemanb9a47b82009-02-23 08:49:38 +00006107 // This word of the result is all undef, skip it.
6108 if (Elt0 < 0 && Elt1 < 0)
6109 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00006110
Nate Begemanb9a47b82009-02-23 08:49:38 +00006111 // This word of the result is already in the correct place, skip it.
Craig Topperb82b5ab2012-05-18 06:42:06 +00006112 if ((Elt0 == i*2) && (Elt1 == i*2+1))
Nate Begemanb9a47b82009-02-23 08:49:38 +00006113 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00006114
Nate Begemanb9a47b82009-02-23 08:49:38 +00006115 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
6116 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
6117 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00006118
6119 // If Elt0 and Elt1 are defined, are consecutive, and can be load
6120 // using a single extract together, load it and store it.
6121 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006122 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00006123 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00006124 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00006125 DAG.getIntPtrConstant(i));
6126 continue;
6127 }
6128
Nate Begemanb9a47b82009-02-23 08:49:38 +00006129 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00006130 // source byte is not also odd, shift the extracted word left 8 bits
6131 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00006132 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006133 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006134 DAG.getIntPtrConstant(Elt1 / 2));
6135 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006136 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00006137 DAG.getConstant(8,
6138 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00006139 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006140 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
6141 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006142 }
6143 // If Elt0 is defined, extract it from the appropriate source. If the
6144 // source byte is not also even, shift the extracted word right 8 bits. If
6145 // Elt1 was also defined, OR the extracted values together before
6146 // inserting them in the result.
6147 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006148 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006149 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
6150 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006151 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00006152 DAG.getConstant(8,
6153 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00006154 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006155 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
6156 DAG.getConstant(0x00FF, MVT::i16));
6157 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00006158 : InsElt0;
6159 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006160 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006161 DAG.getIntPtrConstant(i));
6162 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006163 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00006164}
6165
Elena Demikhovsky41789462012-09-06 12:42:01 +00006166// v32i8 shuffles - Translate to VPSHUFB if possible.
6167static
6168SDValue LowerVECTOR_SHUFFLEv32i8(ShuffleVectorSDNode *SVOp,
Craig Topper55b24052012-09-11 06:15:32 +00006169 const X86Subtarget *Subtarget,
6170 SelectionDAG &DAG) {
Craig Topper657a99c2013-01-19 23:36:09 +00006171 MVT VT = SVOp->getValueType(0).getSimpleVT();
Elena Demikhovsky41789462012-09-06 12:42:01 +00006172 SDValue V1 = SVOp->getOperand(0);
6173 SDValue V2 = SVOp->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00006174 SDLoc dl(SVOp);
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006175 SmallVector<int, 32> MaskVals(SVOp->getMask().begin(), SVOp->getMask().end());
Elena Demikhovsky41789462012-09-06 12:42:01 +00006176
6177 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006178 bool V1IsAllZero = ISD::isBuildVectorAllZeros(V1.getNode());
6179 bool V2IsAllZero = ISD::isBuildVectorAllZeros(V2.getNode());
Elena Demikhovsky41789462012-09-06 12:42:01 +00006180
Michael Liao471b9172012-10-03 23:43:52 +00006181 // VPSHUFB may be generated if
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006182 // (1) one of input vector is undefined or zeroinitializer.
6183 // The mask value 0x80 puts 0 in the corresponding slot of the vector.
6184 // And (2) the mask indexes don't cross the 128-bit lane.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006185 if (VT != MVT::v32i8 || !Subtarget->hasInt256() ||
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006186 (!V2IsUndef && !V2IsAllZero && !V1IsAllZero))
Elena Demikhovsky41789462012-09-06 12:42:01 +00006187 return SDValue();
6188
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006189 if (V1IsAllZero && !V2IsAllZero) {
6190 CommuteVectorShuffleMask(MaskVals, 32);
6191 V1 = V2;
6192 }
6193 SmallVector<SDValue, 32> pshufbMask;
Elena Demikhovsky41789462012-09-06 12:42:01 +00006194 for (unsigned i = 0; i != 32; i++) {
6195 int EltIdx = MaskVals[i];
6196 if (EltIdx < 0 || EltIdx >= 32)
6197 EltIdx = 0x80;
6198 else {
6199 if ((EltIdx >= 16 && i < 16) || (EltIdx < 16 && i >= 16))
6200 // Cross lane is not allowed.
6201 return SDValue();
6202 EltIdx &= 0xf;
6203 }
6204 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
6205 }
6206 return DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, V1,
6207 DAG.getNode(ISD::BUILD_VECTOR, dl,
6208 MVT::v32i8, &pshufbMask[0], 32));
6209}
6210
Evan Cheng7a831ce2007-12-15 03:00:47 +00006211/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006212/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00006213/// done when every pair / quad of shuffle mask elements point to elements in
6214/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006215/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00006216static
Nate Begeman9008ca62009-04-27 18:41:29 +00006217SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Craig Topper3b2aba02013-01-20 00:43:42 +00006218 SelectionDAG &DAG) {
Craig Topper11ac1f82012-05-04 04:08:44 +00006219 MVT VT = SVOp->getValueType(0).getSimpleVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +00006220 SDLoc dl(SVOp);
Nate Begeman9008ca62009-04-27 18:41:29 +00006221 unsigned NumElems = VT.getVectorNumElements();
Craig Topper11ac1f82012-05-04 04:08:44 +00006222 MVT NewVT;
6223 unsigned Scale;
6224 switch (VT.SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00006225 default: llvm_unreachable("Unexpected!");
Craig Topperf3640d72012-05-04 04:44:49 +00006226 case MVT::v4f32: NewVT = MVT::v2f64; Scale = 2; break;
6227 case MVT::v4i32: NewVT = MVT::v2i64; Scale = 2; break;
6228 case MVT::v8i16: NewVT = MVT::v4i32; Scale = 2; break;
6229 case MVT::v16i8: NewVT = MVT::v4i32; Scale = 4; break;
6230 case MVT::v16i16: NewVT = MVT::v8i32; Scale = 2; break;
6231 case MVT::v32i8: NewVT = MVT::v8i32; Scale = 4; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00006232 }
6233
Nate Begeman9008ca62009-04-27 18:41:29 +00006234 SmallVector<int, 8> MaskVec;
Craig Topper11ac1f82012-05-04 04:08:44 +00006235 for (unsigned i = 0; i != NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006236 int StartIdx = -1;
Craig Topper11ac1f82012-05-04 04:08:44 +00006237 for (unsigned j = 0; j != Scale; ++j) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006238 int EltIdx = SVOp->getMaskElt(i+j);
6239 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00006240 continue;
Craig Topper11ac1f82012-05-04 04:08:44 +00006241 if (StartIdx < 0)
6242 StartIdx = (EltIdx / Scale);
6243 if (EltIdx != (int)(StartIdx*Scale + j))
Dan Gohman475871a2008-07-27 21:46:04 +00006244 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006245 }
Craig Topper11ac1f82012-05-04 04:08:44 +00006246 MaskVec.push_back(StartIdx);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006247 }
6248
Craig Topper11ac1f82012-05-04 04:08:44 +00006249 SDValue V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(0));
6250 SDValue V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(1));
Nate Begeman9008ca62009-04-27 18:41:29 +00006251 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006252}
6253
Evan Chengd880b972008-05-09 21:53:03 +00006254/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00006255///
Craig Topperf84b7502013-01-20 00:50:58 +00006256static SDValue getVZextMovL(MVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00006257 SDValue SrcOp, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00006258 const X86Subtarget *Subtarget, SDLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006259 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006260 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00006261 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00006262 LD = dyn_cast<LoadSDNode>(SrcOp);
6263 if (!LD) {
6264 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
6265 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00006266 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00006267 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00006268 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006269 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00006270 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006271 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00006272 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006273 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006274 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
6275 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
6276 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00006277 SrcOp.getOperand(0)
6278 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006279 }
6280 }
6281 }
6282
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006283 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006284 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006285 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00006286 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006287}
6288
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006289/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6290/// which could not be matched by any known target speficic shuffle
6291static SDValue
6292LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Elena Demikhovsky15963732012-06-26 08:04:10 +00006293
6294 SDValue NewOp = Compact8x32ShuffleNode(SVOp, DAG);
6295 if (NewOp.getNode())
6296 return NewOp;
6297
Craig Topper657a99c2013-01-19 23:36:09 +00006298 MVT VT = SVOp->getValueType(0).getSimpleVT();
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006299
Craig Topper8f35c132012-01-20 09:29:03 +00006300 unsigned NumElems = VT.getVectorNumElements();
6301 unsigned NumLaneElems = NumElems / 2;
6302
Andrew Trickac6d9be2013-05-25 02:42:55 +00006303 SDLoc dl(SVOp);
Craig Topper657a99c2013-01-19 23:36:09 +00006304 MVT EltVT = VT.getVectorElementType();
6305 MVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
Craig Topper8ae97ba2012-05-21 06:40:16 +00006306 SDValue Output[2];
Craig Topper8f35c132012-01-20 09:29:03 +00006307
Craig Topper9a2b6e12012-04-06 07:45:23 +00006308 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00006309 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006310 // Build a shuffle mask for the output, discovering on the fly which
6311 // input vectors to use as shuffle operands (recorded in InputUsed).
6312 // If building a suitable shuffle vector proves too hard, then bail
Craig Topper8ae97ba2012-05-21 06:40:16 +00006313 // out with UseBuildVector set.
6314 bool UseBuildVector = false;
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00006315 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00006316 unsigned LaneStart = l * NumLaneElems;
6317 for (unsigned i = 0; i != NumLaneElems; ++i) {
6318 // The mask element. This indexes into the input.
6319 int Idx = SVOp->getMaskElt(i+LaneStart);
6320 if (Idx < 0) {
6321 // the mask element does not index into any input vector.
6322 Mask.push_back(-1);
6323 continue;
6324 }
Craig Topper8f35c132012-01-20 09:29:03 +00006325
Craig Topper9a2b6e12012-04-06 07:45:23 +00006326 // The input vector this mask element indexes into.
6327 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006328
Craig Topper9a2b6e12012-04-06 07:45:23 +00006329 // Turn the index into an offset from the start of the input vector.
6330 Idx -= Input * NumLaneElems;
6331
6332 // Find or create a shuffle vector operand to hold this input.
6333 unsigned OpNo;
6334 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6335 if (InputUsed[OpNo] == Input)
6336 // This input vector is already an operand.
6337 break;
6338 if (InputUsed[OpNo] < 0) {
6339 // Create a new operand for this input vector.
6340 InputUsed[OpNo] = Input;
6341 break;
6342 }
6343 }
6344
6345 if (OpNo >= array_lengthof(InputUsed)) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00006346 // More than two input vectors used! Give up on trying to create a
6347 // shuffle vector. Insert all elements into a BUILD_VECTOR instead.
6348 UseBuildVector = true;
6349 break;
Craig Topper9a2b6e12012-04-06 07:45:23 +00006350 }
6351
6352 // Add the mask index for the new shuffle vector.
6353 Mask.push_back(Idx + OpNo * NumLaneElems);
6354 }
6355
Craig Topper8ae97ba2012-05-21 06:40:16 +00006356 if (UseBuildVector) {
6357 SmallVector<SDValue, 16> SVOps;
6358 for (unsigned i = 0; i != NumLaneElems; ++i) {
6359 // The mask element. This indexes into the input.
6360 int Idx = SVOp->getMaskElt(i+LaneStart);
6361 if (Idx < 0) {
6362 SVOps.push_back(DAG.getUNDEF(EltVT));
6363 continue;
6364 }
6365
6366 // The input vector this mask element indexes into.
6367 int Input = Idx / NumElems;
6368
6369 // Turn the index into an offset from the start of the input vector.
6370 Idx -= Input * NumElems;
6371
6372 // Extract the vector element by hand.
6373 SVOps.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
6374 SVOp->getOperand(Input),
6375 DAG.getIntPtrConstant(Idx)));
6376 }
6377
6378 // Construct the output using a BUILD_VECTOR.
6379 Output[l] = DAG.getNode(ISD::BUILD_VECTOR, dl, NVT, &SVOps[0],
6380 SVOps.size());
6381 } else if (InputUsed[0] < 0) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006382 // No input vectors were used! The result is undefined.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006383 Output[l] = DAG.getUNDEF(NVT);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006384 } else {
6385 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006386 (InputUsed[0] % 2) * NumLaneElems,
6387 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006388 // If only one input was used, use an undefined vector for the other.
6389 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6390 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006391 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006392 // At least one input vector was used. Create a new shuffle vector.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006393 Output[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006394 }
6395
6396 Mask.clear();
6397 }
Craig Topper8f35c132012-01-20 09:29:03 +00006398
6399 // Concatenate the result back
Craig Topper8ae97ba2012-05-21 06:40:16 +00006400 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Output[0], Output[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006401}
6402
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006403/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6404/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006405static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006406LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006407 SDValue V1 = SVOp->getOperand(0);
6408 SDValue V2 = SVOp->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00006409 SDLoc dl(SVOp);
Craig Topper657a99c2013-01-19 23:36:09 +00006410 MVT VT = SVOp->getValueType(0).getSimpleVT();
Eric Christopherfd179292009-08-27 18:07:15 +00006411
Craig Topper7a9a28b2012-08-12 02:23:29 +00006412 assert(VT.is128BitVector() && "Unsupported vector size");
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006413
Benjamin Kramer9c683542012-01-30 15:16:21 +00006414 std::pair<int, int> Locs[4];
6415 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006416 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006417
Evan Chengace3c172008-07-22 21:13:36 +00006418 unsigned NumHi = 0;
6419 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006420 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006421 int Idx = PermMask[i];
6422 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006423 Locs[i] = std::make_pair(-1, -1);
6424 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006425 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6426 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006427 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006428 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006429 NumLo++;
6430 } else {
6431 Locs[i] = std::make_pair(1, NumHi);
6432 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006433 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006434 NumHi++;
6435 }
6436 }
6437 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006438
Evan Chengace3c172008-07-22 21:13:36 +00006439 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006440 // If no more than two elements come from either vector. This can be
6441 // implemented with two shuffles. First shuffle gather the elements.
6442 // The second shuffle, which takes the first shuffle as both of its
6443 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006444 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006445
Benjamin Kramer9c683542012-01-30 15:16:21 +00006446 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006447
Benjamin Kramer9c683542012-01-30 15:16:21 +00006448 for (unsigned i = 0; i != 4; ++i)
6449 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006450 unsigned Idx = (i < 2) ? 0 : 4;
6451 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006452 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006453 }
Evan Chengace3c172008-07-22 21:13:36 +00006454
Nate Begeman9008ca62009-04-27 18:41:29 +00006455 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006456 }
6457
6458 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006459 // Otherwise, we must have three elements from one vector, call it X, and
6460 // one element from the other, call it Y. First, use a shufps to build an
6461 // intermediate vector with the one element from Y and the element from X
6462 // that will be in the same half in the final destination (the indexes don't
6463 // matter). Then, use a shufps to build the final vector, taking the half
6464 // containing the element from Y from the intermediate, and the other half
6465 // from X.
6466 if (NumHi == 3) {
6467 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006468 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006469 std::swap(V1, V2);
6470 }
6471
6472 // Find the element from V2.
6473 unsigned HiIndex;
6474 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006475 int Val = PermMask[HiIndex];
6476 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006477 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006478 if (Val >= 4)
6479 break;
6480 }
6481
Nate Begeman9008ca62009-04-27 18:41:29 +00006482 Mask1[0] = PermMask[HiIndex];
6483 Mask1[1] = -1;
6484 Mask1[2] = PermMask[HiIndex^1];
6485 Mask1[3] = -1;
6486 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006487
6488 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006489 Mask1[0] = PermMask[0];
6490 Mask1[1] = PermMask[1];
6491 Mask1[2] = HiIndex & 1 ? 6 : 4;
6492 Mask1[3] = HiIndex & 1 ? 4 : 6;
6493 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006494 }
Craig Topper69947b92012-04-23 06:57:04 +00006495
6496 Mask1[0] = HiIndex & 1 ? 2 : 0;
6497 Mask1[1] = HiIndex & 1 ? 0 : 2;
6498 Mask1[2] = PermMask[2];
6499 Mask1[3] = PermMask[3];
6500 if (Mask1[2] >= 0)
6501 Mask1[2] += 4;
6502 if (Mask1[3] >= 0)
6503 Mask1[3] += 4;
6504 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006505 }
6506
6507 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006508 int LoMask[] = { -1, -1, -1, -1 };
6509 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006510
Benjamin Kramer9c683542012-01-30 15:16:21 +00006511 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006512 unsigned MaskIdx = 0;
6513 unsigned LoIdx = 0;
6514 unsigned HiIdx = 2;
6515 for (unsigned i = 0; i != 4; ++i) {
6516 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006517 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006518 MaskIdx = 1;
6519 LoIdx = 0;
6520 HiIdx = 2;
6521 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006522 int Idx = PermMask[i];
6523 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006524 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006525 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006526 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006527 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006528 LoIdx++;
6529 } else {
6530 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006531 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006532 HiIdx++;
6533 }
6534 }
6535
Nate Begeman9008ca62009-04-27 18:41:29 +00006536 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6537 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006538 int MaskOps[] = { -1, -1, -1, -1 };
6539 for (unsigned i = 0; i != 4; ++i)
6540 if (Locs[i].first != -1)
6541 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006542 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006543}
6544
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006545static bool MayFoldVectorLoad(SDValue V) {
Jakub Staszaka24262a2012-10-30 00:01:57 +00006546 while (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006547 V = V.getOperand(0);
Jakub Staszaka24262a2012-10-30 00:01:57 +00006548
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006549 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6550 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006551 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6552 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6553 // BUILD_VECTOR (load), undef
6554 V = V.getOperand(0);
Jakub Staszaka24262a2012-10-30 00:01:57 +00006555
6556 return MayFoldLoad(V);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006557}
6558
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006559static
Andrew Trickac6d9be2013-05-25 02:42:55 +00006560SDValue getMOVDDup(SDValue &Op, SDLoc &dl, SDValue V1, SelectionDAG &DAG) {
Evan Cheng835580f2010-10-07 20:50:20 +00006561 EVT VT = Op.getValueType();
6562
6563 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006564 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6565 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006566 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6567 V1, DAG));
6568}
6569
6570static
Andrew Trickac6d9be2013-05-25 02:42:55 +00006571SDValue getMOVLowToHigh(SDValue &Op, SDLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006572 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006573 SDValue V1 = Op.getOperand(0);
6574 SDValue V2 = Op.getOperand(1);
6575 EVT VT = Op.getValueType();
6576
6577 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6578
Craig Topper1accb7e2012-01-10 06:54:16 +00006579 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006580 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6581
Evan Cheng0899f5c2011-08-31 02:05:24 +00006582 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6583 return DAG.getNode(ISD::BITCAST, dl, VT,
6584 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6585 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6586 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006587}
6588
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006589static
Andrew Trickac6d9be2013-05-25 02:42:55 +00006590SDValue getMOVHighToLow(SDValue &Op, SDLoc &dl, SelectionDAG &DAG) {
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006591 SDValue V1 = Op.getOperand(0);
6592 SDValue V2 = Op.getOperand(1);
6593 EVT VT = Op.getValueType();
6594
6595 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6596 "unsupported shuffle type");
6597
6598 if (V2.getOpcode() == ISD::UNDEF)
6599 V2 = V1;
6600
6601 // v4i32 or v4f32
6602 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6603}
6604
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006605static
Andrew Trickac6d9be2013-05-25 02:42:55 +00006606SDValue getMOVLP(SDValue &Op, SDLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006607 SDValue V1 = Op.getOperand(0);
6608 SDValue V2 = Op.getOperand(1);
6609 EVT VT = Op.getValueType();
6610 unsigned NumElems = VT.getVectorNumElements();
6611
6612 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6613 // operand of these instructions is only memory, so check if there's a
6614 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6615 // same masks.
6616 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006617
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006618 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006619 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006620 CanFoldLoad = true;
6621
6622 // When V1 is a load, it can be folded later into a store in isel, example:
6623 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6624 // turns into:
6625 // (MOVLPSmr addr:$src1, VR128:$src2)
6626 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006627 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006628 CanFoldLoad = true;
6629
Dan Gohman65fd6562011-11-03 21:49:52 +00006630 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006631 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006632 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006633 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6634
6635 if (NumElems == 4)
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00006636 // If we don't care about the second element, proceed to use movss.
Dan Gohman65fd6562011-11-03 21:49:52 +00006637 if (SVOp->getMaskElt(1) != -1)
6638 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006639 }
6640
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006641 // movl and movlp will both match v2i64, but v2i64 is never matched by
6642 // movl earlier because we make it strict to avoid messing with the movlp load
6643 // folding logic (see the code above getMOVLP call). Match it here then,
6644 // this is horrible, but will stay like this until we move all shuffle
6645 // matching to x86 specific nodes. Note that for the 1st condition all
6646 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006647 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006648 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6649 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006650 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006651 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006652 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006653 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006654
6655 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6656
6657 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006658 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006659 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006660}
6661
Michael Liaod9d09602012-10-23 17:34:00 +00006662// Reduce a vector shuffle to zext.
6663SDValue
Craig Topper00a312c2013-01-19 23:14:09 +00006664X86TargetLowering::LowerVectorIntExtend(SDValue Op, SelectionDAG &DAG) const {
Michael Liaod9d09602012-10-23 17:34:00 +00006665 // PMOVZX is only available from SSE41.
6666 if (!Subtarget->hasSSE41())
6667 return SDValue();
6668
6669 EVT VT = Op.getValueType();
6670
6671 // Only AVX2 support 256-bit vector integer extending.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006672 if (!Subtarget->hasInt256() && VT.is256BitVector())
Michael Liaod9d09602012-10-23 17:34:00 +00006673 return SDValue();
6674
6675 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Andrew Trickac6d9be2013-05-25 02:42:55 +00006676 SDLoc DL(Op);
Michael Liaod9d09602012-10-23 17:34:00 +00006677 SDValue V1 = Op.getOperand(0);
6678 SDValue V2 = Op.getOperand(1);
6679 unsigned NumElems = VT.getVectorNumElements();
6680
6681 // Extending is an unary operation and the element type of the source vector
6682 // won't be equal to or larger than i64.
6683 if (V2.getOpcode() != ISD::UNDEF || !VT.isInteger() ||
6684 VT.getVectorElementType() == MVT::i64)
6685 return SDValue();
6686
6687 // Find the expansion ratio, e.g. expanding from i8 to i32 has a ratio of 4.
6688 unsigned Shift = 1; // Start from 2, i.e. 1 << 1.
Duncan Sands34739052012-10-29 11:29:53 +00006689 while ((1U << Shift) < NumElems) {
6690 if (SVOp->getMaskElt(1U << Shift) == 1)
Michael Liaod9d09602012-10-23 17:34:00 +00006691 break;
6692 Shift += 1;
6693 // The maximal ratio is 8, i.e. from i8 to i64.
6694 if (Shift > 3)
6695 return SDValue();
6696 }
6697
6698 // Check the shuffle mask.
6699 unsigned Mask = (1U << Shift) - 1;
6700 for (unsigned i = 0; i != NumElems; ++i) {
6701 int EltIdx = SVOp->getMaskElt(i);
6702 if ((i & Mask) != 0 && EltIdx != -1)
6703 return SDValue();
Matt Beaumont-Gaya999de02012-10-23 19:46:36 +00006704 if ((i & Mask) == 0 && (unsigned)EltIdx != (i >> Shift))
Michael Liaod9d09602012-10-23 17:34:00 +00006705 return SDValue();
6706 }
6707
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00006708 LLVMContext *Context = DAG.getContext();
Michael Liaod9d09602012-10-23 17:34:00 +00006709 unsigned NBits = VT.getVectorElementType().getSizeInBits() << Shift;
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00006710 EVT NeVT = EVT::getIntegerVT(*Context, NBits);
6711 EVT NVT = EVT::getVectorVT(*Context, NeVT, NumElems >> Shift);
Michael Liaod9d09602012-10-23 17:34:00 +00006712
6713 if (!isTypeLegal(NVT))
6714 return SDValue();
6715
6716 // Simplify the operand as it's prepared to be fed into shuffle.
6717 unsigned SignificantBits = NVT.getSizeInBits() >> Shift;
6718 if (V1.getOpcode() == ISD::BITCAST &&
6719 V1.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
6720 V1.getOperand(0).getOperand(0).getOpcode() == ISD::EXTRACT_VECTOR_ELT &&
6721 V1.getOperand(0)
6722 .getOperand(0).getValueType().getSizeInBits() == SignificantBits) {
6723 // (bitcast (sclr2vec (ext_vec_elt x))) -> (bitcast x)
6724 SDValue V = V1.getOperand(0).getOperand(0).getOperand(0);
Michael Liao07872742012-10-23 21:40:15 +00006725 ConstantSDNode *CIdx =
6726 dyn_cast<ConstantSDNode>(V1.getOperand(0).getOperand(0).getOperand(1));
Michael Liaod9d09602012-10-23 17:34:00 +00006727 // If it's foldable, i.e. normal load with single use, we will let code
6728 // selection to fold it. Otherwise, we will short the conversion sequence.
Michael Liao07872742012-10-23 21:40:15 +00006729 if (CIdx && CIdx->getZExtValue() == 0 &&
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00006730 (!ISD::isNormalLoad(V.getNode()) || !V.hasOneUse())) {
6731 if (V.getValueSizeInBits() > V1.getValueSizeInBits()) {
6732 // The "ext_vec_elt" node is wider than the result node.
6733 // In this case we should extract subvector from V.
6734 // (bitcast (sclr2vec (ext_vec_elt x))) -> (bitcast (extract_subvector x)).
6735 unsigned Ratio = V.getValueSizeInBits() / V1.getValueSizeInBits();
6736 EVT FullVT = V.getValueType();
Matt Arsenault225ed702013-05-18 00:21:46 +00006737 EVT SubVecVT = EVT::getVectorVT(*Context,
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00006738 FullVT.getVectorElementType(),
6739 FullVT.getVectorNumElements()/Ratio);
Matt Arsenault225ed702013-05-18 00:21:46 +00006740 V = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, SubVecVT, V,
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00006741 DAG.getIntPtrConstant(0));
6742 }
Michael Liaod9d09602012-10-23 17:34:00 +00006743 V1 = DAG.getNode(ISD::BITCAST, DL, V1.getValueType(), V);
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00006744 }
Michael Liaod9d09602012-10-23 17:34:00 +00006745 }
6746
6747 return DAG.getNode(ISD::BITCAST, DL, VT,
6748 DAG.getNode(X86ISD::VZEXT, DL, NVT, V1));
6749}
6750
Nadav Rotem154819d2012-04-09 07:45:58 +00006751SDValue
6752X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006753 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Craig Topper657a99c2013-01-19 23:36:09 +00006754 MVT VT = Op.getValueType().getSimpleVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +00006755 SDLoc dl(Op);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006756 SDValue V1 = Op.getOperand(0);
6757 SDValue V2 = Op.getOperand(1);
6758
6759 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006760 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006761
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006762 // Handle splat operations
6763 if (SVOp->isSplat()) {
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006764 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006765 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006766 if (Broadcast.getNode())
6767 return Broadcast;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006768 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006769
Michael Liaod9d09602012-10-23 17:34:00 +00006770 // Check integer expanding shuffles.
Craig Topper00a312c2013-01-19 23:14:09 +00006771 SDValue NewOp = LowerVectorIntExtend(Op, DAG);
Michael Liaod9d09602012-10-23 17:34:00 +00006772 if (NewOp.getNode())
6773 return NewOp;
6774
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006775 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6776 // do it!
Craig Topperf3640d72012-05-04 04:44:49 +00006777 if (VT == MVT::v8i16 || VT == MVT::v16i8 ||
6778 VT == MVT::v16i16 || VT == MVT::v32i8) {
Craig Topper3b2aba02013-01-20 00:43:42 +00006779 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006780 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006781 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006782 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006783 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006784 // FIXME: Figure out a cleaner way to do this.
6785 // Try to make use of movq to zero out the top part.
6786 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Craig Topper3b2aba02013-01-20 00:43:42 +00006787 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006788 if (NewOp.getNode()) {
Craig Topper657a99c2013-01-19 23:36:09 +00006789 MVT NewVT = NewOp.getValueType().getSimpleVT();
Craig Topper5aaffa82012-02-19 02:53:47 +00006790 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6791 NewVT, true, false))
6792 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006793 DAG, Subtarget, dl);
6794 }
6795 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Craig Topper3b2aba02013-01-20 00:43:42 +00006796 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006797 if (NewOp.getNode()) {
Craig Topper657a99c2013-01-19 23:36:09 +00006798 MVT NewVT = NewOp.getValueType().getSimpleVT();
Craig Topper5aaffa82012-02-19 02:53:47 +00006799 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6800 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6801 DAG, Subtarget, dl);
6802 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006803 }
6804 }
6805 return SDValue();
6806}
6807
Dan Gohman475871a2008-07-27 21:46:04 +00006808SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006809X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006810 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006811 SDValue V1 = Op.getOperand(0);
6812 SDValue V2 = Op.getOperand(1);
Craig Topper657a99c2013-01-19 23:36:09 +00006813 MVT VT = Op.getValueType().getSimpleVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +00006814 SDLoc dl(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00006815 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006816 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006817 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006818 bool V1IsSplat = false;
6819 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006820 bool HasSSE2 = Subtarget->hasSSE2();
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006821 bool HasFp256 = Subtarget->hasFp256();
6822 bool HasInt256 = Subtarget->hasInt256();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006823 MachineFunction &MF = DAG.getMachineFunction();
Bill Wendling831737d2012-12-30 10:32:01 +00006824 bool OptForSize = MF.getFunction()->getAttributes().
6825 hasAttribute(AttributeSet::FunctionIndex, Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006826
Craig Topper3426a3e2011-11-14 06:46:21 +00006827 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006828
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006829 if (V1IsUndef && V2IsUndef)
6830 return DAG.getUNDEF(VT);
6831
6832 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006833
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006834 // Vector shuffle lowering takes 3 steps:
6835 //
6836 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6837 // narrowing and commutation of operands should be handled.
6838 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6839 // shuffle nodes.
6840 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6841 // so the shuffle can be broken into other shuffles and the legalizer can
6842 // try the lowering again.
6843 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006844 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006845 // be matched during isel, all of them must be converted to a target specific
6846 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006847
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006848 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6849 // narrowing and commutation of operands should be handled. The actual code
6850 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006851 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006852 if (NewOp.getNode())
6853 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006854
Craig Topper5aaffa82012-02-19 02:53:47 +00006855 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6856
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006857 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6858 // unpckh_undef). Only use pshufd if speed is more important than size.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006859 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00006860 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006861 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00006862 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006863
Craig Topperdd637ae2012-02-19 05:41:45 +00006864 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Jakub Staszakd3a05632012-12-06 19:05:46 +00006865 V2IsUndef && MayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006866 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006867
Craig Topperdd637ae2012-02-19 05:41:45 +00006868 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006869 return getMOVHighToLow(Op, dl, DAG);
6870
6871 // Use to match splats
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006872 if (HasSSE2 && isUNPCKHMask(M, VT, HasInt256) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006873 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006874 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006875
Craig Topper5aaffa82012-02-19 02:53:47 +00006876 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006877 // The actual implementation will match the mask in the if above and then
6878 // during isel it can match several different instructions, not only pshufd
6879 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006880 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6881 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006882
Craig Topper5aaffa82012-02-19 02:53:47 +00006883 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006884
Craig Topper1accb7e2012-01-10 06:54:16 +00006885 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006886 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6887
Nadav Roteme4ccfef2012-12-07 19:01:13 +00006888 if (HasFp256 && (VT == MVT::v4f32 || VT == MVT::v2f64))
6889 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask,
6890 DAG);
6891
Craig Topperb3982da2011-12-31 23:50:21 +00006892 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006893 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006894 }
Eric Christopherfd179292009-08-27 18:07:15 +00006895
Benjamin Kramera0de26c2013-05-17 14:48:34 +00006896 if (isPALIGNRMask(M, VT, Subtarget))
6897 return getTargetShuffleNode(X86ISD::PALIGNR, dl, VT, V1, V2,
6898 getShufflePALIGNRImmediate(SVOp),
6899 DAG);
6900
Evan Chengf26ffe92008-05-29 08:22:04 +00006901 // Check if this can be converted into a logical shift.
6902 bool isLeft = false;
6903 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006904 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006905 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006906 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006907 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006908 // v_set0 + movlhps or movhlps, etc.
Craig Topper657a99c2013-01-19 23:36:09 +00006909 MVT EltVT = VT.getVectorElementType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006910 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006911 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006912 }
Eric Christopherfd179292009-08-27 18:07:15 +00006913
Craig Topper5aaffa82012-02-19 02:53:47 +00006914 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006915 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006916 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006917 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006918 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006919 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6920
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006921 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006922 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6923 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006924 }
Eric Christopherfd179292009-08-27 18:07:15 +00006925
Nate Begeman9008ca62009-04-27 18:41:29 +00006926 // FIXME: fold these into legal mask.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006927 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasInt256))
Craig Topper1accb7e2012-01-10 06:54:16 +00006928 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006929
Craig Topperdd637ae2012-02-19 05:41:45 +00006930 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006931 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006932
Craig Topperdd637ae2012-02-19 05:41:45 +00006933 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006934 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006935
Craig Topperdd637ae2012-02-19 05:41:45 +00006936 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006937 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006938
Craig Topperdd637ae2012-02-19 05:41:45 +00006939 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006940 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006941
Craig Topperdd637ae2012-02-19 05:41:45 +00006942 if (ShouldXformToMOVHLPS(M, VT) ||
6943 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006944 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006945
Evan Chengf26ffe92008-05-29 08:22:04 +00006946 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006947 // No better options. Use a vshldq / vsrldq.
Craig Topper657a99c2013-01-19 23:36:09 +00006948 MVT EltVT = VT.getVectorElementType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006949 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006950 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006951 }
Eric Christopherfd179292009-08-27 18:07:15 +00006952
Evan Cheng9eca5e82006-10-25 21:49:50 +00006953 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006954 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6955 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006956 V1IsSplat = isSplatVector(V1.getNode());
6957 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006958
Chris Lattner8a594482007-11-25 00:24:49 +00006959 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006960 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6961 CommuteVectorShuffleMask(M, NumElems);
6962 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006963 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006964 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006965 }
6966
Craig Topperbeabc6c2011-12-05 06:56:46 +00006967 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006968 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006969 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006970 return V1;
6971 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6972 // the instruction selector will not match, so get a canonical MOVL with
6973 // swapped operands to undo the commute.
6974 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006975 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006976
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006977 if (isUNPCKLMask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00006978 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006979
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006980 if (isUNPCKHMask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00006981 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006982
Evan Cheng9bbbb982006-10-25 20:48:19 +00006983 if (V2IsSplat) {
6984 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006985 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006986 // new vector_shuffle with the corrected mask.p
6987 SmallVector<int, 8> NewMask(M.begin(), M.end());
6988 NormalizeMask(NewMask, NumElems);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006989 if (isUNPCKLMask(NewMask, VT, HasInt256, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006990 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006991 if (isUNPCKHMask(NewMask, VT, HasInt256, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006992 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006993 }
6994
Evan Cheng9eca5e82006-10-25 21:49:50 +00006995 if (Commuted) {
6996 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006997 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006998 CommuteVectorShuffleMask(M, NumElems);
6999 std::swap(V1, V2);
7000 std::swap(V1IsSplat, V2IsSplat);
7001 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00007002
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007003 if (isUNPCKLMask(M, VT, HasInt256))
Craig Topper39a9e482012-02-11 06:24:48 +00007004 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00007005
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007006 if (isUNPCKHMask(M, VT, HasInt256))
Craig Topper39a9e482012-02-11 06:24:48 +00007007 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00007008 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007009
Nate Begeman9008ca62009-04-27 18:41:29 +00007010 // Normalize the node to match x86 shuffle ops if needed
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007011 if (!V2IsUndef && (isSHUFPMask(M, VT, HasFp256, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00007012 return CommuteVectorShuffle(SVOp, DAG);
7013
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00007014 // The checks below are all present in isShuffleMaskLegal, but they are
7015 // inlined here right now to enable us to directly emit target specific
7016 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00007017
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00007018 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
7019 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00007020 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00007021 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00007022 }
7023
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007024 if (isPSHUFHWMask(M, VT, HasInt256))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00007025 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00007026 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00007027 DAG);
7028
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007029 if (isPSHUFLWMask(M, VT, HasInt256))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00007030 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00007031 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00007032 DAG);
7033
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007034 if (isSHUFPMask(M, VT, HasFp256))
Craig Topperb3982da2011-12-31 23:50:21 +00007035 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00007036 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00007037
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007038 if (isUNPCKL_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00007039 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007040 if (isUNPCKH_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00007041 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00007042
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00007043 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00007044 // Generate target specific nodes for 128 or 256-bit shuffles only
7045 // supported in the AVX instruction set.
7046 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00007047
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00007048 // Handle VMOVDDUPY permutations
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007049 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasFp256))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00007050 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
7051
Craig Topper70b883b2011-11-28 10:14:51 +00007052 // Handle VPERMILPS/D* permutations
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007053 if (isVPERMILPMask(M, VT, HasFp256)) {
7054 if (HasInt256 && VT == MVT::v8i32)
Craig Topperdbd98a42012-02-07 06:28:42 +00007055 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00007056 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00007057 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00007058 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00007059 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00007060
Craig Topper70b883b2011-11-28 10:14:51 +00007061 // Handle VPERM2F128/VPERM2I128 permutations
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007062 if (isVPERM2X128Mask(M, VT, HasFp256))
Craig Topperec24e612011-11-30 07:47:51 +00007063 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00007064 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00007065
Craig Topper1842ba02012-04-23 06:38:28 +00007066 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00007067 if (BlendOp.getNode())
7068 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00007069
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007070 if (V2IsUndef && HasInt256 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00007071 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00007072 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00007073 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00007074 }
Craig Topper92040742012-04-16 06:43:40 +00007075 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
7076 &permclMask[0], 8);
7077 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00007078 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00007079 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00007080 }
Craig Topper095c5282012-04-15 23:48:57 +00007081
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007082 if (V2IsUndef && HasInt256 && (VT == MVT::v4i64 || VT == MVT::v4f64))
Craig Topper8325c112012-04-16 00:41:45 +00007083 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00007084 getShuffleCLImmediate(SVOp), DAG);
7085
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00007086 //===--------------------------------------------------------------------===//
7087 // Since no target specific shuffle was selected for this generic one,
7088 // lower it into other known shuffles. FIXME: this isn't true yet, but
7089 // this is the plan.
7090 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00007091
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007092 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
7093 if (VT == MVT::v8i16) {
Craig Topper55b24052012-09-11 06:15:32 +00007094 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, Subtarget, DAG);
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007095 if (NewOp.getNode())
7096 return NewOp;
7097 }
7098
7099 if (VT == MVT::v16i8) {
7100 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
7101 if (NewOp.getNode())
7102 return NewOp;
7103 }
7104
Elena Demikhovsky41789462012-09-06 12:42:01 +00007105 if (VT == MVT::v32i8) {
Craig Topper55b24052012-09-11 06:15:32 +00007106 SDValue NewOp = LowerVECTOR_SHUFFLEv32i8(SVOp, Subtarget, DAG);
Elena Demikhovsky41789462012-09-06 12:42:01 +00007107 if (NewOp.getNode())
7108 return NewOp;
7109 }
7110
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007111 // Handle all 128-bit wide vectors with 4 elements, and match them with
7112 // several different shuffle types.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007113 if (NumElems == 4 && VT.is128BitVector())
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007114 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
7115
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00007116 // Handle general 256-bit shuffles
7117 if (VT.is256BitVector())
7118 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
7119
Dan Gohman475871a2008-07-27 21:46:04 +00007120 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007121}
7122
Craig Topperf84b7502013-01-20 00:50:58 +00007123static SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) {
Craig Topper45e1c752013-01-20 00:38:18 +00007124 MVT VT = Op.getValueType().getSimpleVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +00007125 SDLoc dl(Op);
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007126
Craig Topper45e1c752013-01-20 00:38:18 +00007127 if (!Op.getOperand(0).getValueType().getSimpleVT().is128BitVector())
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007128 return SDValue();
7129
Duncan Sands83ec4b62008-06-06 12:08:01 +00007130 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007131 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Craig Topper7c022842012-09-12 06:20:41 +00007132 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007133 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00007134 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007135 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00007136 }
7137
7138 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00007139 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
7140 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
7141 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00007142 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
7143 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007144 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007145 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00007146 Op.getOperand(0)),
7147 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007148 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Craig Topper7c022842012-09-12 06:20:41 +00007149 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007150 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00007151 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007152 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00007153 }
7154
7155 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00007156 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
7157 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00007158 // result has a single use which is a store or a bitcast to i32. And in
7159 // the case of a store, it's not worth it if the index is a constant 0,
7160 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00007161 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00007162 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00007163 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00007164 if ((User->getOpcode() != ISD::STORE ||
7165 (isa<ConstantSDNode>(Op.getOperand(1)) &&
7166 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007167 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00007168 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00007169 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00007170 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007171 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00007172 Op.getOperand(0)),
7173 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007174 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00007175 }
7176
7177 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00007178 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00007179 if (isa<ConstantSDNode>(Op.getOperand(1)))
7180 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007181 }
Dan Gohman475871a2008-07-27 21:46:04 +00007182 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007183}
7184
Dan Gohman475871a2008-07-27 21:46:04 +00007185SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007186X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
7187 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007188 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00007189 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007190
David Greene74a579d2011-02-10 16:57:36 +00007191 SDValue Vec = Op.getOperand(0);
Craig Topper45e1c752013-01-20 00:38:18 +00007192 MVT VecVT = Vec.getValueType().getSimpleVT();
David Greene74a579d2011-02-10 16:57:36 +00007193
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007194 // If this is a 256-bit vector result, first extract the 128-bit vector and
7195 // then extract the element from the 128-bit vector.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007196 if (VecVT.is256BitVector()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00007197 SDLoc dl(Op.getNode());
David Greene74a579d2011-02-10 16:57:36 +00007198 unsigned NumElems = VecVT.getVectorNumElements();
7199 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00007200 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7201
7202 // Get the 128-bit vector.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007203 Vec = Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00007204
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007205 if (IdxVal >= NumElems/2)
7206 IdxVal -= NumElems/2;
David Greene74a579d2011-02-10 16:57:36 +00007207 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007208 DAG.getConstant(IdxVal, MVT::i32));
David Greene74a579d2011-02-10 16:57:36 +00007209 }
7210
Craig Topper7a9a28b2012-08-12 02:23:29 +00007211 assert(VecVT.is128BitVector() && "Unexpected vector length");
David Greene74a579d2011-02-10 16:57:36 +00007212
Craig Topperd0a31172012-01-10 06:37:29 +00007213 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007214 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00007215 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00007216 return Res;
7217 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00007218
Craig Topper45e1c752013-01-20 00:38:18 +00007219 MVT VT = Op.getValueType().getSimpleVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +00007220 SDLoc dl(Op);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007221 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00007222 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00007223 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007224 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00007225 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00007226 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
7227 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007228 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007229 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00007230 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007231 // Transform it so it match pextrw which produces a 32-bit result.
Craig Topper45e1c752013-01-20 00:38:18 +00007232 MVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00007233 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Craig Topper7c022842012-09-12 06:20:41 +00007234 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00007235 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00007236 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007237 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00007238 }
7239
7240 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007241 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007242 if (Idx == 0)
7243 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00007244
Evan Cheng0db9fe62006-04-25 20:13:52 +00007245 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00007246 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Craig Topper45e1c752013-01-20 00:38:18 +00007247 MVT VVT = Op.getOperand(0).getValueType().getSimpleVT();
Eric Christopherfd179292009-08-27 18:07:15 +00007248 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007249 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007250 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007251 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007252 }
7253
7254 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007255 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
7256 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
7257 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007258 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007259 if (Idx == 0)
7260 return Op;
7261
7262 // UNPCKHPD the element to the lowest double word, then movsd.
7263 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
7264 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00007265 int Mask[2] = { 1, -1 };
Craig Topper45e1c752013-01-20 00:38:18 +00007266 MVT VVT = Op.getOperand(0).getValueType().getSimpleVT();
Eric Christopherfd179292009-08-27 18:07:15 +00007267 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007268 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007269 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007270 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007271 }
7272
Dan Gohman475871a2008-07-27 21:46:04 +00007273 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007274}
7275
Craig Topperf84b7502013-01-20 00:50:58 +00007276static SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) {
Craig Topper45e1c752013-01-20 00:38:18 +00007277 MVT VT = Op.getValueType().getSimpleVT();
7278 MVT EltVT = VT.getVectorElementType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00007279 SDLoc dl(Op);
Nate Begeman14d12ca2008-02-11 04:19:36 +00007280
Dan Gohman475871a2008-07-27 21:46:04 +00007281 SDValue N0 = Op.getOperand(0);
7282 SDValue N1 = Op.getOperand(1);
7283 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00007284
Craig Topper7a9a28b2012-08-12 02:23:29 +00007285 if (!VT.is128BitVector())
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007286 return SDValue();
7287
Dan Gohman8a55ce42009-09-23 21:02:20 +00007288 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00007289 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007290 unsigned Opc;
7291 if (VT == MVT::v8i16)
7292 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007293 else if (VT == MVT::v16i8)
7294 Opc = X86ISD::PINSRB;
7295 else
7296 Opc = X86ISD::PINSRB;
7297
Nate Begeman14d12ca2008-02-11 04:19:36 +00007298 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
7299 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007300 if (N1.getValueType() != MVT::i32)
7301 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7302 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007303 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00007304 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00007305 }
7306
7307 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007308 // Bits [7:6] of the constant are the source select. This will always be
7309 // zero here. The DAG Combiner may combine an extract_elt index into these
7310 // bits. For example (insert (extract, 3), 2) could be matched by putting
7311 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00007312 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00007313 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00007314 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00007315 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007316 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00007317 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00007318 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00007319 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00007320 }
7321
7322 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00007323 // PINSR* works with constant index.
7324 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007325 }
Dan Gohman475871a2008-07-27 21:46:04 +00007326 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007327}
7328
Dan Gohman475871a2008-07-27 21:46:04 +00007329SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007330X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Craig Topper45e1c752013-01-20 00:38:18 +00007331 MVT VT = Op.getValueType().getSimpleVT();
7332 MVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007333
Andrew Trickac6d9be2013-05-25 02:42:55 +00007334 SDLoc dl(Op);
David Greene6b381262011-02-09 15:32:06 +00007335 SDValue N0 = Op.getOperand(0);
7336 SDValue N1 = Op.getOperand(1);
7337 SDValue N2 = Op.getOperand(2);
7338
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007339 // If this is a 256-bit vector result, first extract the 128-bit vector,
7340 // insert the element into the extracted half and then place it back.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007341 if (VT.is256BitVector()) {
David Greene6b381262011-02-09 15:32:06 +00007342 if (!isa<ConstantSDNode>(N2))
7343 return SDValue();
7344
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007345 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007346 unsigned NumElems = VT.getVectorNumElements();
7347 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007348 SDValue V = Extract128BitVector(N0, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007349
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007350 // Insert the element into the desired half.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007351 bool Upper = IdxVal >= NumElems/2;
7352 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V, N1,
7353 DAG.getConstant(Upper ? IdxVal-NumElems/2 : IdxVal, MVT::i32));
David Greene6b381262011-02-09 15:32:06 +00007354
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007355 // Insert the changed part back to the 256-bit vector
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007356 return Insert128BitVector(N0, V, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007357 }
7358
Craig Topperd0a31172012-01-10 06:37:29 +00007359 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007360 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7361
Dan Gohman8a55ce42009-09-23 21:02:20 +00007362 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007363 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007364
Dan Gohman8a55ce42009-09-23 21:02:20 +00007365 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007366 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7367 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007368 if (N1.getValueType() != MVT::i32)
7369 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7370 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007371 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007372 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007373 }
Dan Gohman475871a2008-07-27 21:46:04 +00007374 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007375}
7376
Craig Topper55b24052012-09-11 06:15:32 +00007377static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007378 LLVMContext *Context = DAG.getContext();
Andrew Trickac6d9be2013-05-25 02:42:55 +00007379 SDLoc dl(Op);
Craig Topper45e1c752013-01-20 00:38:18 +00007380 MVT OpVT = Op.getValueType().getSimpleVT();
David Greene2fcdfb42011-02-10 23:11:29 +00007381
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007382 // If this is a 256-bit vector result, first insert into a 128-bit
7383 // vector and then insert into the 256-bit vector.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007384 if (!OpVT.is128BitVector()) {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007385 // Insert into a 128-bit vector.
7386 EVT VT128 = EVT::getVectorVT(*Context,
7387 OpVT.getVectorElementType(),
7388 OpVT.getVectorNumElements() / 2);
7389
7390 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7391
7392 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00007393 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007394 }
7395
Craig Topperd77d2fe2012-04-29 20:22:05 +00007396 if (OpVT == MVT::v1i64 &&
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007397 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007398 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007399
Owen Anderson825b72b2009-08-11 20:47:22 +00007400 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Craig Topper7a9a28b2012-08-12 02:23:29 +00007401 assert(OpVT.is128BitVector() && "Expected an SSE type!");
Craig Topperd77d2fe2012-04-29 20:22:05 +00007402 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00007403 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007404}
7405
David Greene91585092011-01-26 15:38:49 +00007406// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7407// a simple subregister reference or explicit instructions to grab
7408// upper bits of a vector.
Craig Topper55b24052012-09-11 06:15:32 +00007409static SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, const X86Subtarget *Subtarget,
7410 SelectionDAG &DAG) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007411 if (Subtarget->hasFp256()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00007412 SDLoc dl(Op.getNode());
David Greenea5f26012011-02-07 19:36:54 +00007413 SDValue Vec = Op.getNode()->getOperand(0);
7414 SDValue Idx = Op.getNode()->getOperand(1);
7415
Craig Topper7a9a28b2012-08-12 02:23:29 +00007416 if (Op.getNode()->getValueType(0).is128BitVector() &&
7417 Vec.getNode()->getValueType(0).is256BitVector() &&
Craig Topperb14940a2012-04-22 20:55:18 +00007418 isa<ConstantSDNode>(Idx)) {
7419 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7420 return Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00007421 }
David Greene91585092011-01-26 15:38:49 +00007422 }
7423 return SDValue();
7424}
7425
David Greenecfe33c42011-01-26 19:13:22 +00007426// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7427// simple superregister reference or explicit instructions to insert
7428// the upper bits of a vector.
Craig Topper55b24052012-09-11 06:15:32 +00007429static SDValue LowerINSERT_SUBVECTOR(SDValue Op, const X86Subtarget *Subtarget,
7430 SelectionDAG &DAG) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007431 if (Subtarget->hasFp256()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00007432 SDLoc dl(Op.getNode());
David Greenecfe33c42011-01-26 19:13:22 +00007433 SDValue Vec = Op.getNode()->getOperand(0);
7434 SDValue SubVec = Op.getNode()->getOperand(1);
7435 SDValue Idx = Op.getNode()->getOperand(2);
7436
Craig Topper7a9a28b2012-08-12 02:23:29 +00007437 if (Op.getNode()->getValueType(0).is256BitVector() &&
7438 SubVec.getNode()->getValueType(0).is128BitVector() &&
Craig Topperb14940a2012-04-22 20:55:18 +00007439 isa<ConstantSDNode>(Idx)) {
7440 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7441 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007442 }
7443 }
7444 return SDValue();
7445}
7446
Bill Wendling056292f2008-09-16 21:48:12 +00007447// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7448// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7449// one of the above mentioned nodes. It has to be wrapped because otherwise
7450// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7451// be used to form addressing mode. These wrapped nodes will be selected
7452// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007453SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007454X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007455 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007456
Chris Lattner41621a22009-06-26 19:22:52 +00007457 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7458 // global base reg.
7459 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007460 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007461 CodeModel::Model M = getTargetMachine().getCodeModel();
7462
Chris Lattner4f066492009-07-11 20:29:19 +00007463 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007464 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007465 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007466 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007467 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007468 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007469 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007470
Evan Cheng1606e8e2009-03-13 07:51:59 +00007471 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007472 CP->getAlignment(),
7473 CP->getOffset(), OpFlag);
Andrew Trickac6d9be2013-05-25 02:42:55 +00007474 SDLoc DL(CP);
Chris Lattner18c59872009-06-27 04:16:01 +00007475 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007476 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007477 if (OpFlag) {
7478 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007479 DAG.getNode(X86ISD::GlobalBaseReg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00007480 SDLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007481 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007482 }
7483
7484 return Result;
7485}
7486
Dan Gohmand858e902010-04-17 15:26:15 +00007487SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007488 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007489
Chris Lattner18c59872009-06-27 04:16:01 +00007490 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7491 // global base reg.
7492 unsigned char OpFlag = 0;
7493 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007494 CodeModel::Model M = getTargetMachine().getCodeModel();
7495
Chris Lattner4f066492009-07-11 20:29:19 +00007496 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007497 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007498 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007499 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007500 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007501 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007502 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007503
Chris Lattner18c59872009-06-27 04:16:01 +00007504 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7505 OpFlag);
Andrew Trickac6d9be2013-05-25 02:42:55 +00007506 SDLoc DL(JT);
Chris Lattner18c59872009-06-27 04:16:01 +00007507 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007508
Chris Lattner18c59872009-06-27 04:16:01 +00007509 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007510 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007511 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7512 DAG.getNode(X86ISD::GlobalBaseReg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00007513 SDLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007514 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007515
Chris Lattner18c59872009-06-27 04:16:01 +00007516 return Result;
7517}
7518
7519SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007520X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007521 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007522
Chris Lattner18c59872009-06-27 04:16:01 +00007523 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7524 // global base reg.
7525 unsigned char OpFlag = 0;
7526 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007527 CodeModel::Model M = getTargetMachine().getCodeModel();
7528
Chris Lattner4f066492009-07-11 20:29:19 +00007529 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007530 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7531 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7532 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007533 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007534 } else if (Subtarget->isPICStyleGOT()) {
7535 OpFlag = X86II::MO_GOT;
7536 } else if (Subtarget->isPICStyleStubPIC()) {
7537 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7538 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7539 OpFlag = X86II::MO_DARWIN_NONLAZY;
7540 }
Eric Christopherfd179292009-08-27 18:07:15 +00007541
Chris Lattner18c59872009-06-27 04:16:01 +00007542 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007543
Andrew Trickac6d9be2013-05-25 02:42:55 +00007544 SDLoc DL(Op);
Chris Lattner18c59872009-06-27 04:16:01 +00007545 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007546
Chris Lattner18c59872009-06-27 04:16:01 +00007547 // With PIC, the address is actually $g + Offset.
7548 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007549 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007550 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7551 DAG.getNode(X86ISD::GlobalBaseReg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00007552 SDLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007553 Result);
7554 }
Eric Christopherfd179292009-08-27 18:07:15 +00007555
Eli Friedman586272d2011-08-11 01:48:05 +00007556 // For symbols that require a load from a stub to get the address, emit the
7557 // load.
7558 if (isGlobalStubReference(OpFlag))
7559 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007560 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007561
Chris Lattner18c59872009-06-27 04:16:01 +00007562 return Result;
7563}
7564
Dan Gohman475871a2008-07-27 21:46:04 +00007565SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007566X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007567 // Create the TargetBlockAddressAddress node.
7568 unsigned char OpFlags =
7569 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007570 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007571 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Michael Liao6c7ccaa2012-09-12 21:43:09 +00007572 int64_t Offset = cast<BlockAddressSDNode>(Op)->getOffset();
Andrew Trickac6d9be2013-05-25 02:42:55 +00007573 SDLoc dl(Op);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00007574 SDValue Result = DAG.getTargetBlockAddress(BA, getPointerTy(), Offset,
7575 OpFlags);
Dan Gohman29cbade2009-11-20 23:18:13 +00007576
Dan Gohmanf705adb2009-10-30 01:28:02 +00007577 if (Subtarget->isPICStyleRIPRel() &&
7578 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007579 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7580 else
7581 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007582
Dan Gohman29cbade2009-11-20 23:18:13 +00007583 // With PIC, the address is actually $g + Offset.
7584 if (isGlobalRelativeToPICBase(OpFlags)) {
7585 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7586 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7587 Result);
7588 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007589
7590 return Result;
7591}
7592
7593SDValue
Andrew Trickac6d9be2013-05-25 02:42:55 +00007594X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, SDLoc dl,
Craig Topperb99bafe2013-01-21 06:21:54 +00007595 int64_t Offset, SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007596 // Create the TargetGlobalAddress node, folding in the constant
7597 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007598 unsigned char OpFlags =
7599 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007600 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007601 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007602 if (OpFlags == X86II::MO_NO_FLAG &&
7603 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007604 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007605 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007606 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007607 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007608 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007609 }
Eric Christopherfd179292009-08-27 18:07:15 +00007610
Chris Lattner4f066492009-07-11 20:29:19 +00007611 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007612 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007613 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7614 else
7615 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007616
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007617 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007618 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007619 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7620 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007621 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007622 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007623
Chris Lattner36c25012009-07-10 07:34:39 +00007624 // For globals that require a load from a stub to get the address, emit the
7625 // load.
7626 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007627 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007628 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007629
Dan Gohman6520e202008-10-18 02:06:02 +00007630 // If there was a non-zero offset that we didn't fold, create an explicit
7631 // addition for it.
7632 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007633 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007634 DAG.getConstant(Offset, getPointerTy()));
7635
Evan Cheng0db9fe62006-04-25 20:13:52 +00007636 return Result;
7637}
7638
Evan Chengda43bcf2008-09-24 00:05:32 +00007639SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007640X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007641 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007642 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Andrew Trickac6d9be2013-05-25 02:42:55 +00007643 return LowerGlobalAddress(GV, SDLoc(Op), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007644}
7645
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007646static SDValue
7647GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007648 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007649 unsigned char OperandFlags, bool LocalDynamic = false) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007650 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007651 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trickac6d9be2013-05-25 02:42:55 +00007652 SDLoc dl(GA);
Devang Patel0d881da2010-07-06 22:08:15 +00007653 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007654 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007655 GA->getOffset(),
7656 OperandFlags);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007657
7658 X86ISD::NodeType CallType = LocalDynamic ? X86ISD::TLSBASEADDR
7659 : X86ISD::TLSADDR;
7660
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007661 if (InFlag) {
7662 SDValue Ops[] = { Chain, TGA, *InFlag };
Michael Liao0ee17002013-04-19 04:03:37 +00007663 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, array_lengthof(Ops));
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007664 } else {
7665 SDValue Ops[] = { Chain, TGA };
Michael Liao0ee17002013-04-19 04:03:37 +00007666 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, array_lengthof(Ops));
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007667 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007668
7669 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007670 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007671
Rafael Espindola15f1b662009-04-24 12:59:40 +00007672 SDValue Flag = Chain.getValue(1);
7673 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007674}
7675
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007676// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007677static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007678LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007679 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007680 SDValue InFlag;
Andrew Trickac6d9be2013-05-25 02:42:55 +00007681 SDLoc dl(GA); // ? function entry point might be better
Dale Johannesendd64c412009-02-04 00:33:20 +00007682 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Craig Topper7c022842012-09-12 06:20:41 +00007683 DAG.getNode(X86ISD::GlobalBaseReg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00007684 SDLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007685 InFlag = Chain.getValue(1);
7686
Chris Lattnerb903bed2009-06-26 21:20:29 +00007687 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007688}
7689
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007690// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007691static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007692LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007693 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007694 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7695 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007696}
7697
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007698static SDValue LowerToTLSLocalDynamicModel(GlobalAddressSDNode *GA,
7699 SelectionDAG &DAG,
7700 const EVT PtrVT,
7701 bool is64Bit) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00007702 SDLoc dl(GA);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007703
7704 // Get the start address of the TLS block for this module.
7705 X86MachineFunctionInfo* MFI = DAG.getMachineFunction()
7706 .getInfo<X86MachineFunctionInfo>();
7707 MFI->incNumLocalDynamicTLSAccesses();
7708
7709 SDValue Base;
7710 if (is64Bit) {
7711 Base = GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, X86::RAX,
7712 X86II::MO_TLSLD, /*LocalDynamic=*/true);
7713 } else {
7714 SDValue InFlag;
7715 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Andrew Trickac6d9be2013-05-25 02:42:55 +00007716 DAG.getNode(X86ISD::GlobalBaseReg, SDLoc(), PtrVT), InFlag);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007717 InFlag = Chain.getValue(1);
7718 Base = GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX,
7719 X86II::MO_TLSLDM, /*LocalDynamic=*/true);
7720 }
7721
7722 // Note: the CleanupLocalDynamicTLSPass will remove redundant computations
7723 // of Base.
7724
7725 // Build x@dtpoff.
7726 unsigned char OperandFlags = X86II::MO_DTPOFF;
7727 unsigned WrapperKind = X86ISD::Wrapper;
7728 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7729 GA->getValueType(0),
7730 GA->getOffset(), OperandFlags);
7731 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
7732
7733 // Add x@dtpoff with the base.
7734 return DAG.getNode(ISD::ADD, dl, PtrVT, Offset, Base);
7735}
7736
Hans Wennborg228756c2012-05-11 10:11:01 +00007737// Lower ISD::GlobalTLSAddress using the "initial exec" or "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007738static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007739 const EVT PtrVT, TLSModel::Model model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007740 bool is64Bit, bool isPIC) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00007741 SDLoc dl(GA);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007742
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007743 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7744 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7745 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007746
Michael J. Spencerec38de22010-10-10 22:04:20 +00007747 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007748 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007749 MachinePointerInfo(Ptr),
7750 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007751
Chris Lattnerb903bed2009-06-26 21:20:29 +00007752 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007753 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7754 // initialexec.
7755 unsigned WrapperKind = X86ISD::Wrapper;
7756 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007757 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Hans Wennborg228756c2012-05-11 10:11:01 +00007758 } else if (model == TLSModel::InitialExec) {
7759 if (is64Bit) {
7760 OperandFlags = X86II::MO_GOTTPOFF;
7761 WrapperKind = X86ISD::WrapperRIP;
7762 } else {
7763 OperandFlags = isPIC ? X86II::MO_GOTNTPOFF : X86II::MO_INDNTPOFF;
7764 }
Chris Lattner18c59872009-06-27 04:16:01 +00007765 } else {
Hans Wennborg228756c2012-05-11 10:11:01 +00007766 llvm_unreachable("Unexpected model");
Chris Lattnerb903bed2009-06-26 21:20:29 +00007767 }
Eric Christopherfd179292009-08-27 18:07:15 +00007768
Hans Wennborg228756c2012-05-11 10:11:01 +00007769 // emit "addl x@ntpoff,%eax" (local exec)
7770 // or "addl x@indntpoff,%eax" (initial exec)
7771 // or "addl x@gotntpoff(%ebx) ,%eax" (initial exec, 32-bit pic)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007772 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007773 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007774 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007775 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007776
Hans Wennborg228756c2012-05-11 10:11:01 +00007777 if (model == TLSModel::InitialExec) {
7778 if (isPIC && !is64Bit) {
7779 Offset = DAG.getNode(ISD::ADD, dl, PtrVT,
Andrew Trickac6d9be2013-05-25 02:42:55 +00007780 DAG.getNode(X86ISD::GlobalBaseReg, SDLoc(), PtrVT),
Hans Wennborg228756c2012-05-11 10:11:01 +00007781 Offset);
Hans Wennborg228756c2012-05-11 10:11:01 +00007782 }
Rafael Espindola94e3b382012-06-29 04:22:35 +00007783
7784 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
7785 MachinePointerInfo::getGOT(), false, false, false,
7786 0);
Hans Wennborg228756c2012-05-11 10:11:01 +00007787 }
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007788
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007789 // The address of the thread local variable is the add of the thread
7790 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007791 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007792}
7793
Dan Gohman475871a2008-07-27 21:46:04 +00007794SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007795X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007796
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007797 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007798 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007799
Eric Christopher30ef0e52010-06-03 04:07:48 +00007800 if (Subtarget->isTargetELF()) {
Chandler Carruth34797132012-04-08 17:20:55 +00007801 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007802
Eric Christopher30ef0e52010-06-03 04:07:48 +00007803 switch (model) {
7804 case TLSModel::GeneralDynamic:
Eric Christopher30ef0e52010-06-03 04:07:48 +00007805 if (Subtarget->is64Bit())
7806 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7807 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007808 case TLSModel::LocalDynamic:
7809 return LowerToTLSLocalDynamicModel(GA, DAG, getPointerTy(),
7810 Subtarget->is64Bit());
Eric Christopher30ef0e52010-06-03 04:07:48 +00007811 case TLSModel::InitialExec:
7812 case TLSModel::LocalExec:
7813 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007814 Subtarget->is64Bit(),
Craig Topperb99bafe2013-01-21 06:21:54 +00007815 getTargetMachine().getRelocationModel() == Reloc::PIC_);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007816 }
Craig Toppere8eb1162012-04-23 03:26:18 +00007817 llvm_unreachable("Unknown TLS model.");
7818 }
7819
7820 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007821 // Darwin only has one model of TLS. Lower to that.
7822 unsigned char OpFlag = 0;
7823 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7824 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007825
Eric Christopher30ef0e52010-06-03 04:07:48 +00007826 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7827 // global base reg.
7828 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7829 !Subtarget->is64Bit();
7830 if (PIC32)
7831 OpFlag = X86II::MO_TLVP_PIC_BASE;
7832 else
7833 OpFlag = X86II::MO_TLVP;
Andrew Trickac6d9be2013-05-25 02:42:55 +00007834 SDLoc DL(Op);
Devang Patel0d881da2010-07-06 22:08:15 +00007835 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007836 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007837 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007838 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007839
Eric Christopher30ef0e52010-06-03 04:07:48 +00007840 // With PIC32, the address is actually $g + Offset.
7841 if (PIC32)
7842 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7843 DAG.getNode(X86ISD::GlobalBaseReg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00007844 SDLoc(), getPointerTy()),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007845 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007846
Eric Christopher30ef0e52010-06-03 04:07:48 +00007847 // Lowering the machine isd will make sure everything is in the right
7848 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007849 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007850 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007851 SDValue Args[] = { Chain, Offset };
7852 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007853
Eric Christopher30ef0e52010-06-03 04:07:48 +00007854 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7855 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7856 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007857
Eric Christopher30ef0e52010-06-03 04:07:48 +00007858 // And our return value (tls address) is in the standard call return value
7859 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007860 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007861 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7862 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00007863 }
7864
Anton Korobeynikov2ee4e422013-03-18 08:12:28 +00007865 if (Subtarget->isTargetWindows() || Subtarget->isTargetMingw()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007866 // Just use the implicit TLS architecture
7867 // Need to generate someting similar to:
7868 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7869 // ; from TEB
7870 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7871 // mov rcx, qword [rdx+rcx*8]
7872 // mov eax, .tls$:tlsvar
7873 // [rax+rcx] contains the address
7874 // Windows 64bit: gs:0x58
7875 // Windows 32bit: fs:__tls_array
7876
7877 // If GV is an alias then use the aliasee for determining
7878 // thread-localness.
7879 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7880 GV = GA->resolveAliasedGlobal(false);
Andrew Trickac6d9be2013-05-25 02:42:55 +00007881 SDLoc dl(GA);
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007882 SDValue Chain = DAG.getEntryNode();
7883
7884 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
Anton Korobeynikov2ee4e422013-03-18 08:12:28 +00007885 // %gs:0x58 (64-bit). On MinGW, __tls_array is not available, so directly
7886 // use its literal value of 0x2C.
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007887 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7888 ? Type::getInt8PtrTy(*DAG.getContext(),
7889 256)
7890 : Type::getInt32PtrTy(*DAG.getContext(),
7891 257));
7892
Anton Korobeynikov2ee4e422013-03-18 08:12:28 +00007893 SDValue TlsArray = Subtarget->is64Bit() ? DAG.getIntPtrConstant(0x58) :
7894 (Subtarget->isTargetMingw() ? DAG.getIntPtrConstant(0x2C) :
7895 DAG.getExternalSymbol("_tls_array", getPointerTy()));
7896
7897 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain, TlsArray,
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007898 MachinePointerInfo(Ptr),
7899 false, false, false, 0);
7900
7901 // Load the _tls_index variable
7902 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7903 if (Subtarget->is64Bit())
7904 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7905 IDX, MachinePointerInfo(), MVT::i32,
7906 false, false, 0);
7907 else
7908 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7909 false, false, false, 0);
7910
Chandler Carruth426c2bf2012-11-01 09:14:31 +00007911 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00007912 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007913 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7914
7915 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7916 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7917 false, false, false, 0);
7918
7919 // Get the offset of start of .tls section
7920 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7921 GA->getValueType(0),
7922 GA->getOffset(), X86II::MO_SECREL);
7923 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7924
7925 // The address of the thread local variable is the add of the thread
7926 // pointer with the offset of the variable.
7927 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007928 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007929
David Blaikie4d6ccb52012-01-20 21:51:11 +00007930 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007931}
7932
Chad Rosierb90d2a92012-01-03 23:19:12 +00007933/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7934/// and take a 2 x i32 value to shift plus a shift amount.
7935SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007936 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007937 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007938 unsigned VTBits = VT.getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +00007939 SDLoc dl(Op);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007940 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007941 SDValue ShOpLo = Op.getOperand(0);
7942 SDValue ShOpHi = Op.getOperand(1);
7943 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007944 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007945 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007946 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007947
Dan Gohman475871a2008-07-27 21:46:04 +00007948 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007949 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007950 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7951 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007952 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007953 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7954 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007955 }
Evan Chenge3413162006-01-09 18:33:28 +00007956
Owen Anderson825b72b2009-08-11 20:47:22 +00007957 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7958 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007959 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007960 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007961
Dan Gohman475871a2008-07-27 21:46:04 +00007962 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007963 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007964 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7965 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007966
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007967 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007968 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7969 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007970 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007971 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7972 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007973 }
7974
Dan Gohman475871a2008-07-27 21:46:04 +00007975 SDValue Ops[2] = { Lo, Hi };
Michael Liao0ee17002013-04-19 04:03:37 +00007976 return DAG.getMergeValues(Ops, array_lengthof(Ops), dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007977}
Evan Chenga3195e82006-01-12 22:54:21 +00007978
Dan Gohmand858e902010-04-17 15:26:15 +00007979SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7980 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007981 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007982
Dale Johannesen0488fb62010-09-30 23:57:10 +00007983 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007984 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007985
Owen Anderson825b72b2009-08-11 20:47:22 +00007986 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007987 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007988
Eli Friedman36df4992009-05-27 00:47:34 +00007989 // These are really Legal; return the operand so the caller accepts it as
7990 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007991 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007992 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007993 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007994 Subtarget->is64Bit()) {
7995 return Op;
7996 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007997
Andrew Trickac6d9be2013-05-25 02:42:55 +00007998 SDLoc dl(Op);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007999 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00008000 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00008001 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008002 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00008003 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00008004 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008005 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00008006 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00008007 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
8008}
Evan Cheng0db9fe62006-04-25 20:13:52 +00008009
Owen Andersone50ed302009-08-10 22:56:29 +00008010SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00008011 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00008012 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008013 // Build the FILD
Andrew Trickac6d9be2013-05-25 02:42:55 +00008014 SDLoc DL(Op);
Chris Lattner5a88b832007-02-25 07:10:00 +00008015 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00008016 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008017 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008018 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00008019 else
Owen Anderson825b72b2009-08-11 20:47:22 +00008020 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008021
Chris Lattner492a43e2010-09-22 01:28:21 +00008022 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00008023
Stuart Hastings84be9582011-06-02 15:57:11 +00008024 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
8025 MachineMemOperand *MMO;
8026 if (FI) {
8027 int SSFI = FI->getIndex();
8028 MMO =
8029 DAG.getMachineFunction()
8030 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8031 MachineMemOperand::MOLoad, ByteSize, ByteSize);
8032 } else {
8033 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
8034 StackSlot = StackSlot.getOperand(1);
8035 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008036 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00008037 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
8038 X86ISD::FILD, DL,
8039 Tys, Ops, array_lengthof(Ops),
8040 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008041
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008042 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008043 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008044 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008045
8046 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
8047 // shouldn't be necessary except that RFP cannot be live across
8048 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008049 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00008050 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
8051 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008052 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00008053 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008054 SDValue Ops[] = {
8055 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
8056 };
Chris Lattner492a43e2010-09-22 01:28:21 +00008057 MachineMemOperand *MMO =
8058 DAG.getMachineFunction()
8059 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00008060 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008061
Chris Lattner492a43e2010-09-22 01:28:21 +00008062 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
8063 Ops, array_lengthof(Ops),
8064 Op.getValueType(), MMO);
8065 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008066 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008067 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008068 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008069
Evan Cheng0db9fe62006-04-25 20:13:52 +00008070 return Result;
8071}
8072
Bill Wendling8b8a6362009-01-17 03:56:04 +00008073// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00008074SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
8075 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00008076 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00008077 /*
Bill Wendling397ae212012-01-05 02:13:20 +00008078 movq %rax, %xmm0
8079 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
8080 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
8081 #ifdef __SSE3__
Chad Rosiera20e1e72012-08-01 18:39:17 +00008082 haddpd %xmm0, %xmm0
Bill Wendling397ae212012-01-05 02:13:20 +00008083 #else
Chad Rosiera20e1e72012-08-01 18:39:17 +00008084 pshufd $0x4e, %xmm0, %xmm1
Bill Wendling397ae212012-01-05 02:13:20 +00008085 addpd %xmm1, %xmm0
8086 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00008087 */
Dale Johannesen040225f2008-10-21 23:07:49 +00008088
Andrew Trickac6d9be2013-05-25 02:42:55 +00008089 SDLoc dl(Op);
Owen Andersona90b3dc2009-07-15 21:51:10 +00008090 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00008091
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008092 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00008093 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
8094 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008095 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008096
Chris Lattner97484792012-01-25 09:56:22 +00008097 SmallVector<Constant*,2> CV1;
8098 CV1.push_back(
Tim Northover0a29cb02013-01-22 09:46:31 +00008099 ConstantFP::get(*Context, APFloat(APFloat::IEEEdouble,
8100 APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00008101 CV1.push_back(
Tim Northover0a29cb02013-01-22 09:46:31 +00008102 ConstantFP::get(*Context, APFloat(APFloat::IEEEdouble,
8103 APInt(64, 0x4530000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00008104 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008105 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008106
Bill Wendling397ae212012-01-05 02:13:20 +00008107 // Load the 64-bit value into an XMM register.
8108 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
8109 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008110 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00008111 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008112 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00008113 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
8114 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
8115 CLod0);
8116
Owen Anderson825b72b2009-08-11 20:47:22 +00008117 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00008118 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008119 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00008120 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008121 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00008122 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00008123
Craig Topperd0a31172012-01-10 06:37:29 +00008124 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00008125 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
8126 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
8127 } else {
8128 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
8129 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
8130 S2F, 0x4E, DAG);
8131 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
8132 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
8133 Sub);
8134 }
8135
8136 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008137 DAG.getIntPtrConstant(0));
8138}
8139
Bill Wendling8b8a6362009-01-17 03:56:04 +00008140// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00008141SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
8142 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008143 SDLoc dl(Op);
Bill Wendling8b8a6362009-01-17 03:56:04 +00008144 // FP constant to bias correct the final result.
8145 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00008146 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00008147
8148 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00008149 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00008150 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00008151
Eli Friedmanf3704762011-08-29 21:15:46 +00008152 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00008153 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00008154
Owen Anderson825b72b2009-08-11 20:47:22 +00008155 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008156 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00008157 DAG.getIntPtrConstant(0));
8158
8159 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00008160 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008161 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008162 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008163 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008164 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008165 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008166 MVT::v2f64, Bias)));
8167 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008168 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00008169 DAG.getIntPtrConstant(0));
8170
8171 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00008172 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00008173
8174 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00008175 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00008176
Craig Topper69947b92012-04-23 06:57:04 +00008177 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00008178 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00008179 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00008180 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00008181 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00008182
8183 // Handle final rounding.
8184 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00008185}
8186
Michael Liaoa7554632012-10-23 17:36:08 +00008187SDValue X86TargetLowering::lowerUINT_TO_FP_vec(SDValue Op,
8188 SelectionDAG &DAG) const {
8189 SDValue N0 = Op.getOperand(0);
8190 EVT SVT = N0.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00008191 SDLoc dl(Op);
Michael Liaoa7554632012-10-23 17:36:08 +00008192
8193 assert((SVT == MVT::v4i8 || SVT == MVT::v4i16 ||
8194 SVT == MVT::v8i8 || SVT == MVT::v8i16) &&
8195 "Custom UINT_TO_FP is not supported!");
8196
Craig Topperb99bafe2013-01-21 06:21:54 +00008197 EVT NVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32,
8198 SVT.getVectorNumElements());
Michael Liaoa7554632012-10-23 17:36:08 +00008199 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(),
8200 DAG.getNode(ISD::ZERO_EXTEND, dl, NVT, N0));
8201}
8202
Dan Gohmand858e902010-04-17 15:26:15 +00008203SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
8204 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00008205 SDValue N0 = Op.getOperand(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00008206 SDLoc dl(Op);
Bill Wendling8b8a6362009-01-17 03:56:04 +00008207
Michael Liaoa7554632012-10-23 17:36:08 +00008208 if (Op.getValueType().isVector())
8209 return lowerUINT_TO_FP_vec(Op, DAG);
8210
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008211 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00008212 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
8213 // the optimization here.
8214 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00008215 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00008216
Owen Andersone50ed302009-08-10 22:56:29 +00008217 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008218 EVT DstVT = Op.getValueType();
8219 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00008220 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00008221 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00008222 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00008223 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00008224 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00008225
8226 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00008227 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008228 if (SrcVT == MVT::i32) {
8229 SDValue WordOff = DAG.getConstant(4, getPointerTy());
8230 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
8231 getPointerTy(), StackSlot, WordOff);
8232 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008233 StackSlot, MachinePointerInfo(),
8234 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008235 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008236 OffsetSlot, MachinePointerInfo(),
8237 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008238 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
8239 return Fild;
8240 }
8241
8242 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
8243 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00008244 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008245 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008246 // For i64 source, we need to add the appropriate power of 2 if the input
8247 // was negative. This is the same as the optimization in
8248 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
8249 // we must be careful to do the computation in x87 extended precision, not
8250 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00008251 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
8252 MachineMemOperand *MMO =
8253 DAG.getMachineFunction()
8254 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8255 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008256
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008257 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
8258 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Michael Liao0ee17002013-04-19 04:03:37 +00008259 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops,
8260 array_lengthof(Ops), MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008261
8262 APInt FF(32, 0x5F800000ULL);
8263
8264 // Check whether the sign bit is set.
Matt Arsenault225ed702013-05-18 00:21:46 +00008265 SDValue SignSet = DAG.getSetCC(dl,
8266 getSetCCResultType(*DAG.getContext(), MVT::i64),
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008267 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
8268 ISD::SETLT);
8269
8270 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
8271 SDValue FudgePtr = DAG.getConstantPool(
8272 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
8273 getPointerTy());
8274
8275 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
8276 SDValue Zero = DAG.getIntPtrConstant(0);
8277 SDValue Four = DAG.getIntPtrConstant(4);
8278 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
8279 Zero, Four);
8280 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
8281
8282 // Load the value out, extending it from f32 to f80.
8283 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00008284 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00008285 FudgePtr, MachinePointerInfo::getConstantPool(),
8286 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008287 // Extend everything to 80 bits to force it to be done on x87.
8288 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
8289 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00008290}
8291
Craig Topperb99bafe2013-01-21 06:21:54 +00008292std::pair<SDValue,SDValue>
8293X86TargetLowering:: FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG,
8294 bool IsSigned, bool IsReplace) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008295 SDLoc DL(Op);
Eli Friedman948e95a2009-05-23 09:59:16 +00008296
Owen Andersone50ed302009-08-10 22:56:29 +00008297 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00008298
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008299 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008300 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
8301 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00008302 }
8303
Owen Anderson825b72b2009-08-11 20:47:22 +00008304 assert(DstTy.getSimpleVT() <= MVT::i64 &&
8305 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008306 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00008307
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008308 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00008309 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00008310 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00008311 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00008312 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008313 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00008314 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00008315 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008316
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008317 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
8318 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00008319 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00008320 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00008321 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008322 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00008323
Evan Cheng0db9fe62006-04-25 20:13:52 +00008324 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008325 if (!IsSigned && isIntegerTypeFTOL(DstTy))
8326 Opc = X86ISD::WIN_FTOL;
8327 else
8328 switch (DstTy.getSimpleVT().SimpleTy) {
8329 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
8330 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
8331 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
8332 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
8333 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008334
Dan Gohman475871a2008-07-27 21:46:04 +00008335 SDValue Chain = DAG.getEntryNode();
8336 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00008337 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008338 // FIXME This causes a redundant load/store if the SSE-class value is already
8339 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00008340 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008341 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00008342 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008343 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00008344 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008345 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00008346 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00008347 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00008348 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008349
Chris Lattner492a43e2010-09-22 01:28:21 +00008350 MachineMemOperand *MMO =
8351 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8352 MachineMemOperand::MOLoad, MemSize, MemSize);
Michael Liao0ee17002013-04-19 04:03:37 +00008353 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops,
8354 array_lengthof(Ops), DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008355 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00008356 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008357 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
8358 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008359
Chris Lattner07290932010-09-22 01:05:16 +00008360 MachineMemOperand *MMO =
8361 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8362 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008363
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008364 if (Opc != X86ISD::WIN_FTOL) {
8365 // Build the FP_TO_INT*_IN_MEM
8366 SDValue Ops[] = { Chain, Value, StackSlot };
8367 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
Michael Liao0ee17002013-04-19 04:03:37 +00008368 Ops, array_lengthof(Ops), DstTy,
8369 MMO);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008370 return std::make_pair(FIST, StackSlot);
8371 } else {
8372 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
8373 DAG.getVTList(MVT::Other, MVT::Glue),
8374 Chain, Value);
8375 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
8376 MVT::i32, ftol.getValue(1));
8377 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
8378 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008379 SDValue Ops[] = { eax, edx };
8380 SDValue pair = IsReplace
Michael Liao0ee17002013-04-19 04:03:37 +00008381 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, array_lengthof(Ops))
8382 : DAG.getMergeValues(Ops, array_lengthof(Ops), DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008383 return std::make_pair(pair, SDValue());
8384 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008385}
8386
Nadav Rotem0509db22012-12-28 05:45:24 +00008387static SDValue LowerAVXExtend(SDValue Op, SelectionDAG &DAG,
8388 const X86Subtarget *Subtarget) {
Craig Toppera080daf2013-01-20 21:50:27 +00008389 MVT VT = Op->getValueType(0).getSimpleVT();
Nadav Rotem0509db22012-12-28 05:45:24 +00008390 SDValue In = Op->getOperand(0);
Craig Toppera080daf2013-01-20 21:50:27 +00008391 MVT InVT = In.getValueType().getSimpleVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +00008392 SDLoc dl(Op);
Nadav Rotem0509db22012-12-28 05:45:24 +00008393
8394 // Optimize vectors in AVX mode:
8395 //
8396 // v8i16 -> v8i32
8397 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
8398 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
8399 // Concat upper and lower parts.
8400 //
8401 // v4i32 -> v4i64
8402 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
8403 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
8404 // Concat upper and lower parts.
8405 //
8406
8407 if (((VT != MVT::v8i32) || (InVT != MVT::v8i16)) &&
8408 ((VT != MVT::v4i64) || (InVT != MVT::v4i32)))
8409 return SDValue();
8410
8411 if (Subtarget->hasInt256())
8412 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, In);
8413
8414 SDValue ZeroVec = getZeroVector(InVT, Subtarget, DAG, dl);
8415 SDValue Undef = DAG.getUNDEF(InVT);
8416 bool NeedZero = Op.getOpcode() == ISD::ZERO_EXTEND;
8417 SDValue OpLo = getUnpackl(DAG, dl, InVT, In, NeedZero ? ZeroVec : Undef);
8418 SDValue OpHi = getUnpackh(DAG, dl, InVT, In, NeedZero ? ZeroVec : Undef);
8419
Craig Toppera080daf2013-01-20 21:50:27 +00008420 MVT HVT = MVT::getVectorVT(VT.getVectorElementType(),
Nadav Rotem0509db22012-12-28 05:45:24 +00008421 VT.getVectorNumElements()/2);
8422
8423 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
8424 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
8425
8426 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
8427}
8428
8429SDValue X86TargetLowering::LowerANY_EXTEND(SDValue Op,
8430 SelectionDAG &DAG) const {
8431 if (Subtarget->hasFp256()) {
8432 SDValue Res = LowerAVXExtend(Op, DAG, Subtarget);
8433 if (Res.getNode())
8434 return Res;
8435 }
8436
8437 return SDValue();
8438}
Nadav Rotem40ef8b72012-12-28 07:28:43 +00008439SDValue X86TargetLowering::LowerZERO_EXTEND(SDValue Op,
8440 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008441 SDLoc DL(Op);
Craig Toppera080daf2013-01-20 21:50:27 +00008442 MVT VT = Op.getValueType().getSimpleVT();
Michael Liaoa7554632012-10-23 17:36:08 +00008443 SDValue In = Op.getOperand(0);
Craig Toppera080daf2013-01-20 21:50:27 +00008444 MVT SVT = In.getValueType().getSimpleVT();
Michael Liaoa7554632012-10-23 17:36:08 +00008445
Nadav Rotem0509db22012-12-28 05:45:24 +00008446 if (Subtarget->hasFp256()) {
8447 SDValue Res = LowerAVXExtend(Op, DAG, Subtarget);
8448 if (Res.getNode())
8449 return Res;
8450 }
8451
Michael Liaoa7554632012-10-23 17:36:08 +00008452 if (!VT.is256BitVector() || !SVT.is128BitVector() ||
8453 VT.getVectorNumElements() != SVT.getVectorNumElements())
8454 return SDValue();
8455
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00008456 assert(Subtarget->hasFp256() && "256-bit vector is observed without AVX!");
Michael Liaoa7554632012-10-23 17:36:08 +00008457
8458 // AVX2 has better support of integer extending.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00008459 if (Subtarget->hasInt256())
Michael Liaoa7554632012-10-23 17:36:08 +00008460 return DAG.getNode(X86ISD::VZEXT, DL, VT, In);
8461
8462 SDValue Lo = DAG.getNode(X86ISD::VZEXT, DL, MVT::v4i32, In);
8463 static const int Mask[] = {4, 5, 6, 7, -1, -1, -1, -1};
8464 SDValue Hi = DAG.getNode(X86ISD::VZEXT, DL, MVT::v4i32,
Nadav Rotem40ef8b72012-12-28 07:28:43 +00008465 DAG.getVectorShuffle(MVT::v8i16, DL, In,
8466 DAG.getUNDEF(MVT::v8i16),
8467 &Mask[0]));
Michael Liaoa7554632012-10-23 17:36:08 +00008468
8469 return DAG.getNode(ISD::CONCAT_VECTORS, DL, MVT::v8i32, Lo, Hi);
8470}
8471
Craig Topperd713c0f2013-01-20 21:34:37 +00008472SDValue X86TargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008473 SDLoc DL(Op);
Craig Toppera080daf2013-01-20 21:50:27 +00008474 MVT VT = Op.getValueType().getSimpleVT();
Nadav Rotem3c22a442012-12-27 07:45:10 +00008475 SDValue In = Op.getOperand(0);
Craig Toppera080daf2013-01-20 21:50:27 +00008476 MVT SVT = In.getValueType().getSimpleVT();
Michael Liaobedcbd42012-10-16 18:14:11 +00008477
Nadav Rotem3c22a442012-12-27 07:45:10 +00008478 if ((VT == MVT::v4i32) && (SVT == MVT::v4i64)) {
8479 // On AVX2, v4i64 -> v4i32 becomes VPERMD.
8480 if (Subtarget->hasInt256()) {
8481 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
8482 In = DAG.getNode(ISD::BITCAST, DL, MVT::v8i32, In);
8483 In = DAG.getVectorShuffle(MVT::v8i32, DL, In, DAG.getUNDEF(MVT::v8i32),
8484 ShufMask);
8485 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, In,
8486 DAG.getIntPtrConstant(0));
8487 }
8488
8489 // On AVX, v4i64 -> v4i32 becomes a sequence that uses PSHUFD and MOVLHPS.
8490 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i64, In,
8491 DAG.getIntPtrConstant(0));
8492 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i64, In,
8493 DAG.getIntPtrConstant(2));
8494
8495 OpLo = DAG.getNode(ISD::BITCAST, DL, MVT::v4i32, OpLo);
8496 OpHi = DAG.getNode(ISD::BITCAST, DL, MVT::v4i32, OpHi);
8497
8498 // The PSHUFD mask:
8499 static const int ShufMask1[] = {0, 2, 0, 0};
8500 SDValue Undef = DAG.getUNDEF(VT);
8501 OpLo = DAG.getVectorShuffle(VT, DL, OpLo, Undef, ShufMask1);
8502 OpHi = DAG.getVectorShuffle(VT, DL, OpHi, Undef, ShufMask1);
8503
8504 // The MOVLHPS mask:
8505 static const int ShufMask2[] = {0, 1, 4, 5};
8506 return DAG.getVectorShuffle(VT, DL, OpLo, OpHi, ShufMask2);
8507 }
8508
8509 if ((VT == MVT::v8i16) && (SVT == MVT::v8i32)) {
8510 // On AVX2, v8i32 -> v8i16 becomed PSHUFB.
8511 if (Subtarget->hasInt256()) {
8512 In = DAG.getNode(ISD::BITCAST, DL, MVT::v32i8, In);
8513
8514 SmallVector<SDValue,32> pshufbMask;
8515 for (unsigned i = 0; i < 2; ++i) {
8516 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
8517 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
8518 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
8519 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
8520 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
8521 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
8522 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
8523 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
8524 for (unsigned j = 0; j < 8; ++j)
8525 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
8526 }
8527 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v32i8,
8528 &pshufbMask[0], 32);
8529 In = DAG.getNode(X86ISD::PSHUFB, DL, MVT::v32i8, In, BV);
8530 In = DAG.getNode(ISD::BITCAST, DL, MVT::v4i64, In);
8531
8532 static const int ShufMask[] = {0, 2, -1, -1};
8533 In = DAG.getVectorShuffle(MVT::v4i64, DL, In, DAG.getUNDEF(MVT::v4i64),
8534 &ShufMask[0]);
8535 In = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i64, In,
8536 DAG.getIntPtrConstant(0));
8537 return DAG.getNode(ISD::BITCAST, DL, VT, In);
8538 }
8539
8540 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i32, In,
8541 DAG.getIntPtrConstant(0));
8542
8543 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i32, In,
8544 DAG.getIntPtrConstant(4));
8545
8546 OpLo = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, OpLo);
8547 OpHi = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, OpHi);
8548
8549 // The PSHUFB mask:
8550 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
8551 -1, -1, -1, -1, -1, -1, -1, -1};
8552
8553 SDValue Undef = DAG.getUNDEF(MVT::v16i8);
8554 OpLo = DAG.getVectorShuffle(MVT::v16i8, DL, OpLo, Undef, ShufMask1);
8555 OpHi = DAG.getVectorShuffle(MVT::v16i8, DL, OpHi, Undef, ShufMask1);
8556
8557 OpLo = DAG.getNode(ISD::BITCAST, DL, MVT::v4i32, OpLo);
8558 OpHi = DAG.getNode(ISD::BITCAST, DL, MVT::v4i32, OpHi);
8559
8560 // The MOVLHPS Mask:
8561 static const int ShufMask2[] = {0, 1, 4, 5};
8562 SDValue res = DAG.getVectorShuffle(MVT::v4i32, DL, OpLo, OpHi, ShufMask2);
8563 return DAG.getNode(ISD::BITCAST, DL, MVT::v8i16, res);
8564 }
8565
8566 // Handle truncation of V256 to V128 using shuffles.
8567 if (!VT.is128BitVector() || !SVT.is256BitVector())
Michael Liaobedcbd42012-10-16 18:14:11 +00008568 return SDValue();
8569
Nadav Rotem3c22a442012-12-27 07:45:10 +00008570 assert(VT.getVectorNumElements() != SVT.getVectorNumElements() &&
8571 "Invalid op");
8572 assert(Subtarget->hasFp256() && "256-bit vector without AVX!");
Michael Liaobedcbd42012-10-16 18:14:11 +00008573
8574 unsigned NumElems = VT.getVectorNumElements();
8575 EVT NVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
8576 NumElems * 2);
8577
Michael Liaobedcbd42012-10-16 18:14:11 +00008578 SmallVector<int, 16> MaskVec(NumElems * 2, -1);
8579 // Prepare truncation shuffle mask
8580 for (unsigned i = 0; i != NumElems; ++i)
8581 MaskVec[i] = i * 2;
8582 SDValue V = DAG.getVectorShuffle(NVT, DL,
8583 DAG.getNode(ISD::BITCAST, DL, NVT, In),
8584 DAG.getUNDEF(NVT), &MaskVec[0]);
8585 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, V,
8586 DAG.getIntPtrConstant(0));
8587}
8588
Dan Gohmand858e902010-04-17 15:26:15 +00008589SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
8590 SelectionDAG &DAG) const {
Craig Toppera080daf2013-01-20 21:50:27 +00008591 MVT VT = Op.getValueType().getSimpleVT();
8592 if (VT.isVector()) {
8593 if (VT == MVT::v8i16)
Andrew Trickac6d9be2013-05-25 02:42:55 +00008594 return DAG.getNode(ISD::TRUNCATE, SDLoc(Op), VT,
8595 DAG.getNode(ISD::FP_TO_SINT, SDLoc(Op),
Michael Liaobedcbd42012-10-16 18:14:11 +00008596 MVT::v8i32, Op.getOperand(0)));
Eli Friedman23ef1052009-06-06 03:57:58 +00008597 return SDValue();
Michael Liaobedcbd42012-10-16 18:14:11 +00008598 }
Eli Friedman23ef1052009-06-06 03:57:58 +00008599
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008600 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8601 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00008602 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00008603 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
8604 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00008605
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008606 if (StackSlot.getNode())
8607 // Load the result.
Andrew Trickac6d9be2013-05-25 02:42:55 +00008608 return DAG.getLoad(Op.getValueType(), SDLoc(Op),
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008609 FIST, StackSlot, MachinePointerInfo(),
8610 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008611
8612 // The node is the result.
8613 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00008614}
8615
Dan Gohmand858e902010-04-17 15:26:15 +00008616SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8617 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008618 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8619 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00008620 SDValue FIST = Vals.first, StackSlot = Vals.second;
8621 assert(FIST.getNode() && "Unexpected failure");
8622
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008623 if (StackSlot.getNode())
8624 // Load the result.
Andrew Trickac6d9be2013-05-25 02:42:55 +00008625 return DAG.getLoad(Op.getValueType(), SDLoc(Op),
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008626 FIST, StackSlot, MachinePointerInfo(),
8627 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008628
8629 // The node is the result.
8630 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00008631}
8632
Craig Topperb84b4232013-01-21 06:13:28 +00008633static SDValue LowerFP_EXTEND(SDValue Op, SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008634 SDLoc DL(Op);
Craig Toppera080daf2013-01-20 21:50:27 +00008635 MVT VT = Op.getValueType().getSimpleVT();
Michael Liao9d796db2012-10-10 16:32:15 +00008636 SDValue In = Op.getOperand(0);
Craig Toppera080daf2013-01-20 21:50:27 +00008637 MVT SVT = In.getValueType().getSimpleVT();
Michael Liao9d796db2012-10-10 16:32:15 +00008638
8639 assert(SVT == MVT::v2f32 && "Only customize MVT::v2f32 type legalization!");
8640
8641 return DAG.getNode(X86ISD::VFPEXT, DL, VT,
8642 DAG.getNode(ISD::CONCAT_VECTORS, DL, MVT::v4f32,
8643 In, DAG.getUNDEF(SVT)));
8644}
8645
Craig Topper43620672012-09-08 07:31:51 +00008646SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008647 LLVMContext *Context = DAG.getContext();
Andrew Trickac6d9be2013-05-25 02:42:55 +00008648 SDLoc dl(Op);
Craig Toppera080daf2013-01-20 21:50:27 +00008649 MVT VT = Op.getValueType().getSimpleVT();
8650 MVT EltVT = VT;
Craig Topper43620672012-09-08 07:31:51 +00008651 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
8652 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008653 EltVT = VT.getVectorElementType();
Craig Topper43620672012-09-08 07:31:51 +00008654 NumElts = VT.getVectorNumElements();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008655 }
Craig Topper43620672012-09-08 07:31:51 +00008656 Constant *C;
8657 if (EltVT == MVT::f64)
Tim Northover0a29cb02013-01-22 09:46:31 +00008658 C = ConstantFP::get(*Context, APFloat(APFloat::IEEEdouble,
8659 APInt(64, ~(1ULL << 63))));
Craig Topper43620672012-09-08 07:31:51 +00008660 else
Tim Northover0a29cb02013-01-22 09:46:31 +00008661 C = ConstantFP::get(*Context, APFloat(APFloat::IEEEsingle,
8662 APInt(32, ~(1U << 31))));
Craig Topper43620672012-09-08 07:31:51 +00008663 C = ConstantVector::getSplat(NumElts, C);
8664 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy());
8665 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dale Johannesenace16102009-02-03 19:33:06 +00008666 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008667 MachinePointerInfo::getConstantPool(),
Craig Topper43620672012-09-08 07:31:51 +00008668 false, false, false, Alignment);
8669 if (VT.isVector()) {
8670 MVT ANDVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
8671 return DAG.getNode(ISD::BITCAST, dl, VT,
8672 DAG.getNode(ISD::AND, dl, ANDVT,
8673 DAG.getNode(ISD::BITCAST, dl, ANDVT,
8674 Op.getOperand(0)),
8675 DAG.getNode(ISD::BITCAST, dl, ANDVT, Mask)));
8676 }
Dale Johannesenace16102009-02-03 19:33:06 +00008677 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008678}
8679
Dan Gohmand858e902010-04-17 15:26:15 +00008680SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008681 LLVMContext *Context = DAG.getContext();
Andrew Trickac6d9be2013-05-25 02:42:55 +00008682 SDLoc dl(Op);
Craig Toppera080daf2013-01-20 21:50:27 +00008683 MVT VT = Op.getValueType().getSimpleVT();
8684 MVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00008685 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
8686 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008687 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00008688 NumElts = VT.getVectorNumElements();
8689 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00008690 Constant *C;
8691 if (EltVT == MVT::f64)
Tim Northover0a29cb02013-01-22 09:46:31 +00008692 C = ConstantFP::get(*Context, APFloat(APFloat::IEEEdouble,
8693 APInt(64, 1ULL << 63)));
Chris Lattner4ca829e2012-01-25 06:02:56 +00008694 else
Tim Northover0a29cb02013-01-22 09:46:31 +00008695 C = ConstantFP::get(*Context, APFloat(APFloat::IEEEsingle,
8696 APInt(32, 1U << 31)));
Chris Lattner4ca829e2012-01-25 06:02:56 +00008697 C = ConstantVector::getSplat(NumElts, C);
Craig Toppercacd9d62012-09-08 07:46:05 +00008698 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy());
8699 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dale Johannesenace16102009-02-03 19:33:06 +00008700 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008701 MachinePointerInfo::getConstantPool(),
Craig Toppercacd9d62012-09-08 07:46:05 +00008702 false, false, false, Alignment);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008703 if (VT.isVector()) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00008704 MVT XORVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008705 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00008706 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00008707 DAG.getNode(ISD::BITCAST, dl, XORVT,
8708 Op.getOperand(0)),
8709 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008710 }
Craig Topper69947b92012-04-23 06:57:04 +00008711
8712 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008713}
8714
Dan Gohmand858e902010-04-17 15:26:15 +00008715SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008716 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008717 SDValue Op0 = Op.getOperand(0);
8718 SDValue Op1 = Op.getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00008719 SDLoc dl(Op);
Craig Toppera080daf2013-01-20 21:50:27 +00008720 MVT VT = Op.getValueType().getSimpleVT();
8721 MVT SrcVT = Op1.getValueType().getSimpleVT();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008722
8723 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008724 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008725 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008726 SrcVT = VT;
8727 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008728 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008729 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008730 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008731 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008732 }
8733
8734 // At this point the operands and the result should have the same
8735 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008736
Evan Cheng68c47cb2007-01-05 07:55:56 +00008737 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008738 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008739 if (SrcVT == MVT::f64) {
Tim Northover0a29cb02013-01-22 09:46:31 +00008740 const fltSemantics &Sem = APFloat::IEEEdouble;
8741 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(64, 1ULL << 63))));
8742 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008743 } else {
Tim Northover0a29cb02013-01-22 09:46:31 +00008744 const fltSemantics &Sem = APFloat::IEEEsingle;
8745 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 1U << 31))));
8746 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
8747 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
8748 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008749 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008750 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008751 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008752 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008753 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008754 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008755 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008756
8757 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008758 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008759 // Op0 is MVT::f32, Op1 is MVT::f64.
8760 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8761 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8762 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008763 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008764 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008765 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008766 }
8767
Evan Cheng73d6cf12007-01-05 21:37:56 +00008768 // Clear first operand sign bit.
8769 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008770 if (VT == MVT::f64) {
Tim Northover0a29cb02013-01-22 09:46:31 +00008771 const fltSemantics &Sem = APFloat::IEEEdouble;
8772 CV.push_back(ConstantFP::get(*Context, APFloat(Sem,
8773 APInt(64, ~(1ULL << 63)))));
8774 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008775 } else {
Tim Northover0a29cb02013-01-22 09:46:31 +00008776 const fltSemantics &Sem = APFloat::IEEEsingle;
8777 CV.push_back(ConstantFP::get(*Context, APFloat(Sem,
8778 APInt(32, ~(1U << 31)))));
8779 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
8780 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
8781 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008782 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008783 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008784 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008785 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008786 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008787 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008788 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008789
8790 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008791 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008792}
8793
Craig Topper55b24052012-09-11 06:15:32 +00008794static SDValue LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) {
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008795 SDValue N0 = Op.getOperand(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00008796 SDLoc dl(Op);
Craig Toppera080daf2013-01-20 21:50:27 +00008797 MVT VT = Op.getValueType().getSimpleVT();
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008798
8799 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8800 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8801 DAG.getConstant(1, VT));
8802 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8803}
8804
Michael Liaof966e4e2012-09-13 20:24:54 +00008805// LowerVectorAllZeroTest - Check whether an OR'd tree is PTEST-able.
8806//
Craig Topperb99bafe2013-01-21 06:21:54 +00008807SDValue X86TargetLowering::LowerVectorAllZeroTest(SDValue Op,
8808 SelectionDAG &DAG) const {
Michael Liaof966e4e2012-09-13 20:24:54 +00008809 assert(Op.getOpcode() == ISD::OR && "Only check OR'd tree.");
8810
8811 if (!Subtarget->hasSSE41())
8812 return SDValue();
8813
8814 if (!Op->hasOneUse())
8815 return SDValue();
8816
8817 SDNode *N = Op.getNode();
Andrew Trickac6d9be2013-05-25 02:42:55 +00008818 SDLoc DL(N);
Michael Liaof966e4e2012-09-13 20:24:54 +00008819
8820 SmallVector<SDValue, 8> Opnds;
8821 DenseMap<SDValue, unsigned> VecInMap;
8822 EVT VT = MVT::Other;
8823
8824 // Recognize a special case where a vector is casted into wide integer to
8825 // test all 0s.
8826 Opnds.push_back(N->getOperand(0));
8827 Opnds.push_back(N->getOperand(1));
8828
8829 for (unsigned Slot = 0, e = Opnds.size(); Slot < e; ++Slot) {
8830 SmallVector<SDValue, 8>::const_iterator I = Opnds.begin() + Slot;
8831 // BFS traverse all OR'd operands.
8832 if (I->getOpcode() == ISD::OR) {
8833 Opnds.push_back(I->getOperand(0));
8834 Opnds.push_back(I->getOperand(1));
8835 // Re-evaluate the number of nodes to be traversed.
8836 e += 2; // 2 more nodes (LHS and RHS) are pushed.
8837 continue;
8838 }
8839
8840 // Quit if a non-EXTRACT_VECTOR_ELT
8841 if (I->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8842 return SDValue();
8843
8844 // Quit if without a constant index.
8845 SDValue Idx = I->getOperand(1);
8846 if (!isa<ConstantSDNode>(Idx))
8847 return SDValue();
8848
8849 SDValue ExtractedFromVec = I->getOperand(0);
8850 DenseMap<SDValue, unsigned>::iterator M = VecInMap.find(ExtractedFromVec);
8851 if (M == VecInMap.end()) {
8852 VT = ExtractedFromVec.getValueType();
8853 // Quit if not 128/256-bit vector.
8854 if (!VT.is128BitVector() && !VT.is256BitVector())
8855 return SDValue();
8856 // Quit if not the same type.
8857 if (VecInMap.begin() != VecInMap.end() &&
8858 VT != VecInMap.begin()->first.getValueType())
8859 return SDValue();
8860 M = VecInMap.insert(std::make_pair(ExtractedFromVec, 0)).first;
8861 }
8862 M->second |= 1U << cast<ConstantSDNode>(Idx)->getZExtValue();
8863 }
8864
8865 assert((VT.is128BitVector() || VT.is256BitVector()) &&
Michael Liao9aba7ea2012-09-13 20:30:16 +00008866 "Not extracted from 128-/256-bit vector.");
Michael Liaof966e4e2012-09-13 20:24:54 +00008867
8868 unsigned FullMask = (1U << VT.getVectorNumElements()) - 1U;
8869 SmallVector<SDValue, 8> VecIns;
8870
8871 for (DenseMap<SDValue, unsigned>::const_iterator
8872 I = VecInMap.begin(), E = VecInMap.end(); I != E; ++I) {
8873 // Quit if not all elements are used.
8874 if (I->second != FullMask)
8875 return SDValue();
8876 VecIns.push_back(I->first);
8877 }
8878
8879 EVT TestVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
8880
8881 // Cast all vectors into TestVT for PTEST.
8882 for (unsigned i = 0, e = VecIns.size(); i < e; ++i)
8883 VecIns[i] = DAG.getNode(ISD::BITCAST, DL, TestVT, VecIns[i]);
8884
8885 // If more than one full vectors are evaluated, OR them first before PTEST.
8886 for (unsigned Slot = 0, e = VecIns.size(); e - Slot > 1; Slot += 2, e += 1) {
8887 // Each iteration will OR 2 nodes and append the result until there is only
8888 // 1 node left, i.e. the final OR'd value of all vectors.
8889 SDValue LHS = VecIns[Slot];
8890 SDValue RHS = VecIns[Slot + 1];
8891 VecIns.push_back(DAG.getNode(ISD::OR, DL, TestVT, LHS, RHS));
8892 }
8893
8894 return DAG.getNode(X86ISD::PTEST, DL, MVT::i32,
8895 VecIns.back(), VecIns.back());
8896}
8897
Dan Gohman076aee32009-03-04 19:44:21 +00008898/// Emit nodes that will be selected as "test Op0,Op0", or something
8899/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008900SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008901 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008902 SDLoc dl(Op);
Dan Gohman076aee32009-03-04 19:44:21 +00008903
Dan Gohman31125812009-03-07 01:58:32 +00008904 // CF and OF aren't always set the way we want. Determine which
8905 // of these we need.
8906 bool NeedCF = false;
8907 bool NeedOF = false;
8908 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008909 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008910 case X86::COND_A: case X86::COND_AE:
8911 case X86::COND_B: case X86::COND_BE:
8912 NeedCF = true;
8913 break;
8914 case X86::COND_G: case X86::COND_GE:
8915 case X86::COND_L: case X86::COND_LE:
8916 case X86::COND_O: case X86::COND_NO:
8917 NeedOF = true;
8918 break;
Dan Gohman31125812009-03-07 01:58:32 +00008919 }
8920
Dan Gohman076aee32009-03-04 19:44:21 +00008921 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008922 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8923 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008924 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8925 // Emit a CMP with 0, which is the TEST pattern.
8926 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8927 DAG.getConstant(0, Op.getValueType()));
8928
8929 unsigned Opcode = 0;
8930 unsigned NumOperands = 0;
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008931
8932 // Truncate operations may prevent the merge of the SETCC instruction
8933 // and the arithmetic intruction before it. Attempt to truncate the operands
8934 // of the arithmetic instruction and use a reduced bit-width instruction.
8935 bool NeedTruncation = false;
8936 SDValue ArithOp = Op;
8937 if (Op->getOpcode() == ISD::TRUNCATE && Op->hasOneUse()) {
8938 SDValue Arith = Op->getOperand(0);
8939 // Both the trunc and the arithmetic op need to have one user each.
8940 if (Arith->hasOneUse())
8941 switch (Arith.getOpcode()) {
8942 default: break;
8943 case ISD::ADD:
8944 case ISD::SUB:
8945 case ISD::AND:
8946 case ISD::OR:
8947 case ISD::XOR: {
8948 NeedTruncation = true;
8949 ArithOp = Arith;
8950 }
8951 }
8952 }
8953
8954 // NOTICE: In the code below we use ArithOp to hold the arithmetic operation
8955 // which may be the result of a CAST. We use the variable 'Op', which is the
8956 // non-casted variable when we check for possible users.
8957 switch (ArithOp.getOpcode()) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008958 case ISD::ADD:
8959 // Due to an isel shortcoming, be conservative if this add is likely to be
8960 // selected as part of a load-modify-store instruction. When the root node
8961 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8962 // uses of other nodes in the match, such as the ADD in this case. This
8963 // leads to the ADD being left around and reselected, with the result being
8964 // two adds in the output. Alas, even if none our users are stores, that
8965 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8966 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8967 // climbing the DAG back to the root, and it doesn't seem to be worth the
8968 // effort.
8969 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008970 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8971 if (UI->getOpcode() != ISD::CopyToReg &&
8972 UI->getOpcode() != ISD::SETCC &&
8973 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008974 goto default_case;
8975
8976 if (ConstantSDNode *C =
Nadav Rotemb9d6b842012-08-18 17:53:03 +00008977 dyn_cast<ConstantSDNode>(ArithOp.getNode()->getOperand(1))) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008978 // An add of one will be selected as an INC.
8979 if (C->getAPIntValue() == 1) {
8980 Opcode = X86ISD::INC;
8981 NumOperands = 1;
8982 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008983 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008984
8985 // An add of negative one (subtract of one) will be selected as a DEC.
8986 if (C->getAPIntValue().isAllOnesValue()) {
8987 Opcode = X86ISD::DEC;
8988 NumOperands = 1;
8989 break;
8990 }
Dan Gohman076aee32009-03-04 19:44:21 +00008991 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008992
8993 // Otherwise use a regular EFLAGS-setting add.
8994 Opcode = X86ISD::ADD;
8995 NumOperands = 2;
8996 break;
8997 case ISD::AND: {
8998 // If the primary and result isn't used, don't bother using X86ISD::AND,
8999 // because a TEST instruction will be better.
9000 bool NonFlagUse = false;
9001 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
9002 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
9003 SDNode *User = *UI;
9004 unsigned UOpNo = UI.getOperandNo();
9005 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
9006 // Look pass truncate.
9007 UOpNo = User->use_begin().getOperandNo();
9008 User = *User->use_begin();
9009 }
9010
9011 if (User->getOpcode() != ISD::BRCOND &&
9012 User->getOpcode() != ISD::SETCC &&
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009013 !(User->getOpcode() == ISD::SELECT && UOpNo == 0)) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009014 NonFlagUse = true;
9015 break;
9016 }
Dan Gohman076aee32009-03-04 19:44:21 +00009017 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009018
9019 if (!NonFlagUse)
9020 break;
9021 }
9022 // FALL THROUGH
9023 case ISD::SUB:
9024 case ISD::OR:
9025 case ISD::XOR:
9026 // Due to the ISEL shortcoming noted above, be conservative if this op is
9027 // likely to be selected as part of a load-modify-store instruction.
9028 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
9029 UE = Op.getNode()->use_end(); UI != UE; ++UI)
9030 if (UI->getOpcode() == ISD::STORE)
9031 goto default_case;
9032
9033 // Otherwise use a regular EFLAGS-setting instruction.
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009034 switch (ArithOp.getOpcode()) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009035 default: llvm_unreachable("unexpected operator!");
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009036 case ISD::SUB: Opcode = X86ISD::SUB; break;
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009037 case ISD::XOR: Opcode = X86ISD::XOR; break;
9038 case ISD::AND: Opcode = X86ISD::AND; break;
Michael Liaof966e4e2012-09-13 20:24:54 +00009039 case ISD::OR: {
9040 if (!NeedTruncation && (X86CC == X86::COND_E || X86CC == X86::COND_NE)) {
9041 SDValue EFLAGS = LowerVectorAllZeroTest(Op, DAG);
9042 if (EFLAGS.getNode())
9043 return EFLAGS;
9044 }
9045 Opcode = X86ISD::OR;
9046 break;
9047 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009048 }
9049
9050 NumOperands = 2;
9051 break;
9052 case X86ISD::ADD:
9053 case X86ISD::SUB:
9054 case X86ISD::INC:
9055 case X86ISD::DEC:
9056 case X86ISD::OR:
9057 case X86ISD::XOR:
9058 case X86ISD::AND:
9059 return SDValue(Op.getNode(), 1);
9060 default:
9061 default_case:
9062 break;
Dan Gohman076aee32009-03-04 19:44:21 +00009063 }
9064
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009065 // If we found that truncation is beneficial, perform the truncation and
9066 // update 'Op'.
9067 if (NeedTruncation) {
9068 EVT VT = Op.getValueType();
9069 SDValue WideVal = Op->getOperand(0);
9070 EVT WideVT = WideVal.getValueType();
9071 unsigned ConvertedOp = 0;
9072 // Use a target machine opcode to prevent further DAGCombine
9073 // optimizations that may separate the arithmetic operations
9074 // from the setcc node.
9075 switch (WideVal.getOpcode()) {
9076 default: break;
9077 case ISD::ADD: ConvertedOp = X86ISD::ADD; break;
9078 case ISD::SUB: ConvertedOp = X86ISD::SUB; break;
9079 case ISD::AND: ConvertedOp = X86ISD::AND; break;
9080 case ISD::OR: ConvertedOp = X86ISD::OR; break;
9081 case ISD::XOR: ConvertedOp = X86ISD::XOR; break;
9082 }
9083
9084 if (ConvertedOp) {
9085 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9086 if (TLI.isOperationLegal(WideVal.getOpcode(), WideVT)) {
9087 SDValue V0 = DAG.getNode(ISD::TRUNCATE, dl, VT, WideVal.getOperand(0));
9088 SDValue V1 = DAG.getNode(ISD::TRUNCATE, dl, VT, WideVal.getOperand(1));
9089 Op = DAG.getNode(ConvertedOp, dl, VT, V0, V1);
9090 }
9091 }
9092 }
9093
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009094 if (Opcode == 0)
9095 // Emit a CMP with 0, which is the TEST pattern.
9096 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
9097 DAG.getConstant(0, Op.getValueType()));
9098
9099 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
9100 SmallVector<SDValue, 4> Ops;
9101 for (unsigned i = 0; i != NumOperands; ++i)
9102 Ops.push_back(Op.getOperand(i));
9103
9104 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
9105 DAG.ReplaceAllUsesWith(Op, New);
9106 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00009107}
9108
9109/// Emit nodes that will be selected as "cmp Op0,Op1", or something
9110/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00009111SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00009112 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00009113 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
9114 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00009115 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00009116
Andrew Trickac6d9be2013-05-25 02:42:55 +00009117 SDLoc dl(Op0);
Manman Ren39ad5682012-08-08 00:51:41 +00009118 if ((Op0.getValueType() == MVT::i8 || Op0.getValueType() == MVT::i16 ||
9119 Op0.getValueType() == MVT::i32 || Op0.getValueType() == MVT::i64)) {
9120 // Use SUB instead of CMP to enable CSE between SUB and CMP.
9121 SDVTList VTs = DAG.getVTList(Op0.getValueType(), MVT::i32);
9122 SDValue Sub = DAG.getNode(X86ISD::SUB, dl, VTs,
9123 Op0, Op1);
9124 return SDValue(Sub.getNode(), 1);
9125 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009126 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00009127}
9128
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009129/// Convert a comparison if required by the subtarget.
9130SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
9131 SelectionDAG &DAG) const {
9132 // If the subtarget does not support the FUCOMI instruction, floating-point
9133 // comparisons have to be converted.
9134 if (Subtarget->hasCMov() ||
9135 Cmp.getOpcode() != X86ISD::CMP ||
9136 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
9137 !Cmp.getOperand(1).getValueType().isFloatingPoint())
9138 return Cmp;
9139
9140 // The instruction selector will select an FUCOM instruction instead of
9141 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
9142 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
9143 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
Andrew Trickac6d9be2013-05-25 02:42:55 +00009144 SDLoc dl(Cmp);
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009145 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
9146 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
9147 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
9148 DAG.getConstant(8, MVT::i8));
9149 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
9150 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
9151}
9152
Evan Cheng4e544802012-12-05 00:10:38 +00009153static bool isAllOnes(SDValue V) {
9154 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
9155 return C && C->isAllOnesValue();
9156}
9157
Evan Chengd40d03e2010-01-06 19:38:29 +00009158/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
9159/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00009160SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
Andrew Trickac6d9be2013-05-25 02:42:55 +00009161 SDLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00009162 SDValue Op0 = And.getOperand(0);
9163 SDValue Op1 = And.getOperand(1);
9164 if (Op0.getOpcode() == ISD::TRUNCATE)
9165 Op0 = Op0.getOperand(0);
9166 if (Op1.getOpcode() == ISD::TRUNCATE)
9167 Op1 = Op1.getOperand(0);
9168
Evan Chengd40d03e2010-01-06 19:38:29 +00009169 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00009170 if (Op1.getOpcode() == ISD::SHL)
9171 std::swap(Op0, Op1);
9172 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00009173 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
9174 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00009175 // If we looked past a truncate, check that it's only truncating away
9176 // known zeros.
9177 unsigned BitWidth = Op0.getValueSizeInBits();
9178 unsigned AndBitWidth = And.getValueSizeInBits();
9179 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00009180 APInt Zeros, Ones;
9181 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00009182 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
9183 return SDValue();
9184 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00009185 LHS = Op1;
9186 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00009187 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00009188 } else if (Op1.getOpcode() == ISD::Constant) {
9189 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00009190 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00009191 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00009192
9193 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009194 LHS = AndLHS.getOperand(0);
9195 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009196 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00009197
9198 // Use BT if the immediate can't be encoded in a TEST instruction.
9199 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
9200 LHS = AndLHS;
9201 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
9202 }
Evan Chengd40d03e2010-01-06 19:38:29 +00009203 }
Evan Cheng0488db92007-09-25 01:57:46 +00009204
Evan Chengd40d03e2010-01-06 19:38:29 +00009205 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00009206 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00009207 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00009208 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00009209 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00009210 // Also promote i16 to i32 for performance / code size reason.
9211 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009212 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00009213 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00009214
Evan Chengd40d03e2010-01-06 19:38:29 +00009215 // If the operand types disagree, extend the shift amount to match. Since
9216 // BT ignores high bits (like shifts) we can use anyextend.
9217 if (LHS.getValueType() != RHS.getValueType())
9218 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009219
Evan Chengd40d03e2010-01-06 19:38:29 +00009220 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Evan Cheng4e544802012-12-05 00:10:38 +00009221 X86::CondCode Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Evan Chengd40d03e2010-01-06 19:38:29 +00009222 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9223 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00009224 }
9225
Evan Cheng54de3ea2010-01-05 06:52:31 +00009226 return SDValue();
9227}
9228
Craig Topper89af15e2011-09-18 08:03:58 +00009229// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009230// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00009231static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Craig Topper26827f32013-01-20 09:02:22 +00009232 MVT VT = Op.getValueType().getSimpleVT();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009233
Craig Topper7a9a28b2012-08-12 02:23:29 +00009234 assert(VT.is256BitVector() && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009235 "Unsupported value type for operation");
9236
Craig Topper66ddd152012-04-27 22:54:43 +00009237 unsigned NumElems = VT.getVectorNumElements();
Andrew Trickac6d9be2013-05-25 02:42:55 +00009238 SDLoc dl(Op);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009239 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009240
9241 // Extract the LHS vectors
9242 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00009243 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
9244 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009245
9246 // Extract the RHS vectors
9247 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00009248 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
9249 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009250
9251 // Issue the operation on the smaller types and concatenate the result back
Craig Topper26827f32013-01-20 09:02:22 +00009252 MVT EltVT = VT.getVectorElementType();
9253 MVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009254 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
9255 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
9256 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
9257}
9258
Craig Topper26827f32013-01-20 09:02:22 +00009259static SDValue LowerVSETCC(SDValue Op, const X86Subtarget *Subtarget,
9260 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00009261 SDValue Cond;
9262 SDValue Op0 = Op.getOperand(0);
9263 SDValue Op1 = Op.getOperand(1);
9264 SDValue CC = Op.getOperand(2);
Craig Topper26827f32013-01-20 09:02:22 +00009265 MVT VT = Op.getValueType().getSimpleVT();
Nate Begeman30a0de92008-07-17 16:51:19 +00009266 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Craig Topper26827f32013-01-20 09:02:22 +00009267 bool isFP = Op.getOperand(1).getValueType().getSimpleVT().isFloatingPoint();
Andrew Trickac6d9be2013-05-25 02:42:55 +00009268 SDLoc dl(Op);
Nate Begeman30a0de92008-07-17 16:51:19 +00009269
9270 if (isFP) {
Craig Topper523908d2012-08-13 02:34:03 +00009271#ifndef NDEBUG
Craig Topper26827f32013-01-20 09:02:22 +00009272 MVT EltVT = Op0.getValueType().getVectorElementType().getSimpleVT();
Craig Topper523908d2012-08-13 02:34:03 +00009273 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
9274#endif
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00009275
Craig Topper523908d2012-08-13 02:34:03 +00009276 unsigned SSECC;
Nate Begeman30a0de92008-07-17 16:51:19 +00009277 bool Swap = false;
9278
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00009279 // SSE Condition code mapping:
9280 // 0 - EQ
9281 // 1 - LT
9282 // 2 - LE
9283 // 3 - UNORD
9284 // 4 - NEQ
9285 // 5 - NLT
9286 // 6 - NLE
9287 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00009288 switch (SetCCOpcode) {
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009289 default: llvm_unreachable("Unexpected SETCC condition");
Nate Begemanfb8ead02008-07-25 19:05:58 +00009290 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00009291 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00009292 case ISD::SETOGT:
9293 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00009294 case ISD::SETLT:
9295 case ISD::SETOLT: SSECC = 1; break;
9296 case ISD::SETOGE:
9297 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00009298 case ISD::SETLE:
9299 case ISD::SETOLE: SSECC = 2; break;
9300 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00009301 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00009302 case ISD::SETNE: SSECC = 4; break;
Craig Topper523908d2012-08-13 02:34:03 +00009303 case ISD::SETULE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00009304 case ISD::SETUGE: SSECC = 5; break;
Craig Topper523908d2012-08-13 02:34:03 +00009305 case ISD::SETULT: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00009306 case ISD::SETUGT: SSECC = 6; break;
9307 case ISD::SETO: SSECC = 7; break;
Craig Topper523908d2012-08-13 02:34:03 +00009308 case ISD::SETUEQ:
9309 case ISD::SETONE: SSECC = 8; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009310 }
9311 if (Swap)
9312 std::swap(Op0, Op1);
9313
Nate Begemanfb8ead02008-07-25 19:05:58 +00009314 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00009315 if (SSECC == 8) {
Craig Topper523908d2012-08-13 02:34:03 +00009316 unsigned CC0, CC1;
9317 unsigned CombineOpc;
Nate Begemanfb8ead02008-07-25 19:05:58 +00009318 if (SetCCOpcode == ISD::SETUEQ) {
Craig Topper523908d2012-08-13 02:34:03 +00009319 CC0 = 3; CC1 = 0; CombineOpc = ISD::OR;
9320 } else {
9321 assert(SetCCOpcode == ISD::SETONE);
9322 CC0 = 7; CC1 = 4; CombineOpc = ISD::AND;
Craig Topper69947b92012-04-23 06:57:04 +00009323 }
Craig Topper523908d2012-08-13 02:34:03 +00009324
9325 SDValue Cmp0 = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
9326 DAG.getConstant(CC0, MVT::i8));
9327 SDValue Cmp1 = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
9328 DAG.getConstant(CC1, MVT::i8));
9329 return DAG.getNode(CombineOpc, dl, VT, Cmp0, Cmp1);
Nate Begeman30a0de92008-07-17 16:51:19 +00009330 }
9331 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00009332 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
9333 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00009334 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009335
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009336 // Break 256-bit integer vector compare into smaller ones.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00009337 if (VT.is256BitVector() && !Subtarget->hasInt256())
Craig Topper89af15e2011-09-18 08:03:58 +00009338 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00009339
Nate Begeman30a0de92008-07-17 16:51:19 +00009340 // We are handling one of the integer comparisons here. Since SSE only has
9341 // GT and EQ comparisons for integer, swapping operands and multiple
9342 // operations may be required for some comparisons.
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009343 unsigned Opc;
Nate Begeman30a0de92008-07-17 16:51:19 +00009344 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00009345
Nate Begeman30a0de92008-07-17 16:51:19 +00009346 switch (SetCCOpcode) {
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009347 default: llvm_unreachable("Unexpected SETCC condition");
Nate Begeman30a0de92008-07-17 16:51:19 +00009348 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009349 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009350 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009351 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009352 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009353 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009354 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009355 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009356 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00009357 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009358 }
9359 if (Swap)
9360 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009361
Eli Friedman7d3e2b72011-09-28 21:00:25 +00009362 // Check that the operation in question is available (most are plain SSE2,
9363 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009364 if (VT == MVT::v2i64) {
Benjamin Kramerfcba22d2013-04-18 21:37:45 +00009365 if (Opc == X86ISD::PCMPGT && !Subtarget->hasSSE42()) {
9366 assert(Subtarget->hasSSE2() && "Don't know how to lower!");
9367
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009368 // First cast everything to the right type.
Benjamin Kramerfcba22d2013-04-18 21:37:45 +00009369 Op0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op0);
9370 Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op1);
9371
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009372 // Since SSE has no unsigned integer comparisons, we need to flip the sign
Benjamin Kramer60ef6c92013-05-22 17:01:12 +00009373 // bits of the inputs before performing those operations. The lower
9374 // compare is always unsigned.
9375 SDValue SB;
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009376 if (FlipSigns) {
Benjamin Kramer60ef6c92013-05-22 17:01:12 +00009377 SB = DAG.getConstant(0x80000000U, MVT::v4i32);
9378 } else {
9379 SDValue Sign = DAG.getConstant(0x80000000U, MVT::i32);
9380 SDValue Zero = DAG.getConstant(0x00000000U, MVT::i32);
9381 SB = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
9382 Sign, Zero, Sign, Zero);
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009383 }
Benjamin Kramer60ef6c92013-05-22 17:01:12 +00009384 Op0 = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Op0, SB);
9385 Op1 = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Op1, SB);
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009386
Benjamin Kramerfcba22d2013-04-18 21:37:45 +00009387 // Emulate PCMPGTQ with (hi1 > hi2) | ((hi1 == hi2) & (lo1 > lo2))
9388 SDValue GT = DAG.getNode(X86ISD::PCMPGT, dl, MVT::v4i32, Op0, Op1);
9389 SDValue EQ = DAG.getNode(X86ISD::PCMPEQ, dl, MVT::v4i32, Op0, Op1);
9390
9391 // Create masks for only the low parts/high parts of the 64 bit integers.
9392 const int MaskHi[] = { 1, 1, 3, 3 };
9393 const int MaskLo[] = { 0, 0, 2, 2 };
9394 SDValue EQHi = DAG.getVectorShuffle(MVT::v4i32, dl, EQ, EQ, MaskHi);
9395 SDValue GTLo = DAG.getVectorShuffle(MVT::v4i32, dl, GT, GT, MaskLo);
9396 SDValue GTHi = DAG.getVectorShuffle(MVT::v4i32, dl, GT, GT, MaskHi);
9397
9398 SDValue Result = DAG.getNode(ISD::AND, dl, MVT::v4i32, EQHi, GTLo);
9399 Result = DAG.getNode(ISD::OR, dl, MVT::v4i32, Result, GTHi);
9400
9401 if (Invert)
9402 Result = DAG.getNOT(dl, Result, MVT::v4i32);
9403
9404 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
9405 }
9406
Benjamin Kramer382ed782012-12-25 12:54:19 +00009407 if (Opc == X86ISD::PCMPEQ && !Subtarget->hasSSE41()) {
9408 // If pcmpeqq is missing but pcmpeqd is available synthesize pcmpeqq with
Benjamin Kramer99f78062012-12-25 13:09:08 +00009409 // pcmpeqd + pshufd + pand.
Benjamin Kramer382ed782012-12-25 12:54:19 +00009410 assert(Subtarget->hasSSE2() && !FlipSigns && "Don't know how to lower!");
9411
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009412 // First cast everything to the right type.
Benjamin Kramer382ed782012-12-25 12:54:19 +00009413 Op0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op0);
9414 Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op1);
9415
9416 // Do the compare.
9417 SDValue Result = DAG.getNode(Opc, dl, MVT::v4i32, Op0, Op1);
9418
9419 // Make sure the lower and upper halves are both all-ones.
Benjamin Kramer99f78062012-12-25 13:09:08 +00009420 const int Mask[] = { 1, 0, 3, 2 };
9421 SDValue Shuf = DAG.getVectorShuffle(MVT::v4i32, dl, Result, Result, Mask);
9422 Result = DAG.getNode(ISD::AND, dl, MVT::v4i32, Result, Shuf);
Benjamin Kramer382ed782012-12-25 12:54:19 +00009423
9424 if (Invert)
9425 Result = DAG.getNOT(dl, Result, MVT::v4i32);
9426
9427 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
9428 }
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009429 }
Eli Friedman7d3e2b72011-09-28 21:00:25 +00009430
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009431 // Since SSE has no unsigned integer comparisons, we need to flip the sign
9432 // bits of the inputs before performing those operations.
9433 if (FlipSigns) {
9434 EVT EltVT = VT.getVectorElementType();
9435 SDValue SB = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()), VT);
9436 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SB);
9437 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SB);
9438 }
9439
Dale Johannesenace16102009-02-03 19:33:06 +00009440 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00009441
9442 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00009443 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00009444 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00009445
Nate Begeman30a0de92008-07-17 16:51:19 +00009446 return Result;
9447}
Evan Cheng0488db92007-09-25 01:57:46 +00009448
Craig Topper26827f32013-01-20 09:02:22 +00009449SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
9450
9451 MVT VT = Op.getValueType().getSimpleVT();
9452
9453 if (VT.isVector()) return LowerVSETCC(Op, Subtarget, DAG);
9454
9455 assert(VT == MVT::i8 && "SetCC type must be 8-bit integer");
9456 SDValue Op0 = Op.getOperand(0);
9457 SDValue Op1 = Op.getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00009458 SDLoc dl(Op);
Craig Topper26827f32013-01-20 09:02:22 +00009459 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
9460
9461 // Optimize to BT if possible.
9462 // Lower (X & (1 << N)) == 0 to BT(X, N).
9463 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
9464 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
9465 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
9466 Op1.getOpcode() == ISD::Constant &&
9467 cast<ConstantSDNode>(Op1)->isNullValue() &&
9468 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
9469 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
9470 if (NewSetCC.getNode())
9471 return NewSetCC;
9472 }
9473
9474 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
9475 // these.
9476 if (Op1.getOpcode() == ISD::Constant &&
9477 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
9478 cast<ConstantSDNode>(Op1)->isNullValue()) &&
9479 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
9480
9481 // If the input is a setcc, then reuse the input setcc or use a new one with
9482 // the inverted condition.
9483 if (Op0.getOpcode() == X86ISD::SETCC) {
9484 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
9485 bool Invert = (CC == ISD::SETNE) ^
9486 cast<ConstantSDNode>(Op1)->isNullValue();
9487 if (!Invert) return Op0;
9488
9489 CCode = X86::GetOppositeBranchCondition(CCode);
9490 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9491 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
9492 }
9493 }
9494
9495 bool isFP = Op1.getValueType().getSimpleVT().isFloatingPoint();
9496 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
9497 if (X86CC == X86::COND_INVALID)
9498 return SDValue();
9499
9500 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
9501 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
9502 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9503 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
9504}
9505
Evan Cheng370e5342008-12-03 08:38:43 +00009506// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00009507static bool isX86LogicalCmp(SDValue Op) {
9508 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009509 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
9510 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +00009511 return true;
9512 if (Op.getResNo() == 1 &&
9513 (Opc == X86ISD::ADD ||
9514 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00009515 Opc == X86ISD::ADC ||
9516 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00009517 Opc == X86ISD::SMUL ||
9518 Opc == X86ISD::UMUL ||
9519 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00009520 Opc == X86ISD::DEC ||
9521 Opc == X86ISD::OR ||
9522 Opc == X86ISD::XOR ||
9523 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00009524 return true;
9525
Chris Lattner9637d5b2010-12-05 07:49:54 +00009526 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
9527 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009528
Dan Gohman076aee32009-03-04 19:44:21 +00009529 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00009530}
9531
Chris Lattnera2b56002010-12-05 01:23:24 +00009532static bool isZero(SDValue V) {
9533 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
9534 return C && C->isNullValue();
9535}
9536
Evan Chengb64dd5f2012-08-07 22:21:00 +00009537static bool isTruncWithZeroHighBitsInput(SDValue V, SelectionDAG &DAG) {
9538 if (V.getOpcode() != ISD::TRUNCATE)
9539 return false;
9540
9541 SDValue VOp0 = V.getOperand(0);
9542 unsigned InBits = VOp0.getValueSizeInBits();
9543 unsigned Bits = V.getValueSizeInBits();
9544 return DAG.MaskedValueIsZero(VOp0, APInt::getHighBitsSet(InBits,InBits-Bits));
9545}
9546
Dan Gohmand858e902010-04-17 15:26:15 +00009547SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00009548 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00009549 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00009550 SDValue Op1 = Op.getOperand(1);
9551 SDValue Op2 = Op.getOperand(2);
Andrew Trickac6d9be2013-05-25 02:42:55 +00009552 SDLoc DL(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00009553 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00009554
Dan Gohman1a492952009-10-20 16:22:37 +00009555 if (Cond.getOpcode() == ISD::SETCC) {
9556 SDValue NewCond = LowerSETCC(Cond, DAG);
9557 if (NewCond.getNode())
9558 Cond = NewCond;
9559 }
Evan Cheng734503b2006-09-11 02:19:56 +00009560
Chris Lattnera2b56002010-12-05 01:23:24 +00009561 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00009562 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00009563 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00009564 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009565 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00009566 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
9567 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009568 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009569
Chris Lattnera2b56002010-12-05 01:23:24 +00009570 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009571
9572 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00009573 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
9574 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00009575
9576 SDValue CmpOp0 = Cmp.getOperand(0);
Manman Rened579842012-05-07 18:06:23 +00009577 // Apply further optimizations for special cases
9578 // (select (x != 0), -1, 0) -> neg & sbb
9579 // (select (x == 0), 0, -1) -> neg & sbb
9580 if (ConstantSDNode *YC = dyn_cast<ConstantSDNode>(Y))
Chad Rosiera20e1e72012-08-01 18:39:17 +00009581 if (YC->isNullValue() &&
Manman Rened579842012-05-07 18:06:23 +00009582 (isAllOnes(Op1) == (CondCode == X86::COND_NE))) {
9583 SDVTList VTs = DAG.getVTList(CmpOp0.getValueType(), MVT::i32);
Chad Rosiera20e1e72012-08-01 18:39:17 +00009584 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, VTs,
9585 DAG.getConstant(0, CmpOp0.getValueType()),
Manman Rened579842012-05-07 18:06:23 +00009586 CmpOp0);
9587 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
9588 DAG.getConstant(X86::COND_B, MVT::i8),
9589 SDValue(Neg.getNode(), 1));
9590 return Res;
9591 }
9592
Chris Lattnera2b56002010-12-05 01:23:24 +00009593 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
9594 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009595 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009596
Chris Lattner96908b12010-12-05 02:00:51 +00009597 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00009598 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
9599 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009600
Chris Lattner96908b12010-12-05 02:00:51 +00009601 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
9602 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009603
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009604 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00009605 if (N2C == 0 || !N2C->isNullValue())
9606 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
9607 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009608 }
9609 }
9610
Chris Lattnera2b56002010-12-05 01:23:24 +00009611 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00009612 if (Cond.getOpcode() == ISD::AND &&
9613 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
9614 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009615 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00009616 Cond = Cond.getOperand(0);
9617 }
9618
Evan Cheng3f41d662007-10-08 22:16:29 +00009619 // If condition flag is set by a X86ISD::CMP, then use it as the condition
9620 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00009621 unsigned CondOpcode = Cond.getOpcode();
9622 if (CondOpcode == X86ISD::SETCC ||
9623 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00009624 CC = Cond.getOperand(0);
9625
Dan Gohman475871a2008-07-27 21:46:04 +00009626 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00009627 unsigned Opc = Cmp.getOpcode();
Craig Toppera080daf2013-01-20 21:50:27 +00009628 MVT VT = Op.getValueType().getSimpleVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00009629
Evan Cheng3f41d662007-10-08 22:16:29 +00009630 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009631 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00009632 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00009633 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00009634
Chris Lattnerd1980a52009-03-12 06:52:53 +00009635 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
9636 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00009637 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00009638 addTest = false;
9639 }
Dan Gohman65fd6562011-11-03 21:49:52 +00009640 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
9641 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
9642 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
9643 Cond.getOperand(0).getValueType() != MVT::i8)) {
9644 SDValue LHS = Cond.getOperand(0);
9645 SDValue RHS = Cond.getOperand(1);
9646 unsigned X86Opcode;
9647 unsigned X86Cond;
9648 SDVTList VTs;
9649 switch (CondOpcode) {
9650 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9651 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9652 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9653 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9654 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9655 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9656 default: llvm_unreachable("unexpected overflowing operator");
9657 }
9658 if (CondOpcode == ISD::UMULO)
9659 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9660 MVT::i32);
9661 else
9662 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9663
9664 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
9665
9666 if (CondOpcode == ISD::UMULO)
9667 Cond = X86Op.getValue(2);
9668 else
9669 Cond = X86Op.getValue(1);
9670
9671 CC = DAG.getConstant(X86Cond, MVT::i8);
9672 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00009673 }
9674
9675 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +00009676 // Look pass the truncate if the high bits are known zero.
9677 if (isTruncWithZeroHighBitsInput(Cond, DAG))
9678 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +00009679
9680 // We know the result of AND is compared against zero. Try to match
9681 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009682 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00009683 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00009684 if (NewSetCC.getNode()) {
9685 CC = NewSetCC.getOperand(0);
9686 Cond = NewSetCC.getOperand(1);
9687 addTest = false;
9688 }
9689 }
9690 }
9691
9692 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009693 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009694 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009695 }
9696
Benjamin Kramere915ff32010-12-22 23:09:28 +00009697 // a < b ? -1 : 0 -> RES = ~setcc_carry
9698 // a < b ? 0 : -1 -> RES = setcc_carry
9699 // a >= b ? -1 : 0 -> RES = setcc_carry
9700 // a >= b ? 0 : -1 -> RES = ~setcc_carry
Manman Ren39ad5682012-08-08 00:51:41 +00009701 if (Cond.getOpcode() == X86ISD::SUB) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009702 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +00009703 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
9704
9705 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
9706 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
9707 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
9708 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
9709 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
9710 return DAG.getNOT(DL, Res, Res.getValueType());
9711 return Res;
9712 }
9713 }
9714
Benjamin Kramer444dcce2012-10-13 10:39:49 +00009715 // X86 doesn't have an i8 cmov. If both operands are the result of a truncate
9716 // widen the cmov and push the truncate through. This avoids introducing a new
9717 // branch during isel and doesn't add any extensions.
9718 if (Op.getValueType() == MVT::i8 &&
9719 Op1.getOpcode() == ISD::TRUNCATE && Op2.getOpcode() == ISD::TRUNCATE) {
9720 SDValue T1 = Op1.getOperand(0), T2 = Op2.getOperand(0);
9721 if (T1.getValueType() == T2.getValueType() &&
9722 // Blacklist CopyFromReg to avoid partial register stalls.
9723 T1.getOpcode() != ISD::CopyFromReg && T2.getOpcode()!=ISD::CopyFromReg){
9724 SDVTList VTs = DAG.getVTList(T1.getValueType(), MVT::Glue);
Benjamin Kramerf8b65aa2012-10-13 12:50:19 +00009725 SDValue Cmov = DAG.getNode(X86ISD::CMOV, DL, VTs, T2, T1, CC, Cond);
Benjamin Kramer444dcce2012-10-13 10:39:49 +00009726 return DAG.getNode(ISD::TRUNCATE, DL, Op.getValueType(), Cmov);
9727 }
9728 }
9729
Evan Cheng0488db92007-09-25 01:57:46 +00009730 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
9731 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009732 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00009733 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00009734 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00009735}
9736
Nadav Rotem1a330af2012-12-27 22:47:16 +00009737SDValue X86TargetLowering::LowerSIGN_EXTEND(SDValue Op,
9738 SelectionDAG &DAG) const {
Craig Toppera080daf2013-01-20 21:50:27 +00009739 MVT VT = Op->getValueType(0).getSimpleVT();
Nadav Rotem1a330af2012-12-27 22:47:16 +00009740 SDValue In = Op->getOperand(0);
Craig Toppera080daf2013-01-20 21:50:27 +00009741 MVT InVT = In.getValueType().getSimpleVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +00009742 SDLoc dl(Op);
Nadav Rotem1a330af2012-12-27 22:47:16 +00009743
Nadav Rotem587fb1d2012-12-27 23:08:05 +00009744 if ((VT != MVT::v4i64 || InVT != MVT::v4i32) &&
9745 (VT != MVT::v8i32 || InVT != MVT::v8i16))
9746 return SDValue();
Nadav Rotem1a330af2012-12-27 22:47:16 +00009747
Nadav Rotem587fb1d2012-12-27 23:08:05 +00009748 if (Subtarget->hasInt256())
9749 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, In);
Nadav Rotem1a330af2012-12-27 22:47:16 +00009750
Nadav Rotem587fb1d2012-12-27 23:08:05 +00009751 // Optimize vectors in AVX mode
9752 // Sign extend v8i16 to v8i32 and
9753 // v4i32 to v4i64
9754 //
9755 // Divide input vector into two parts
9756 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
9757 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
9758 // concat the vectors to original VT
Nadav Rotem1a330af2012-12-27 22:47:16 +00009759
Nadav Rotem587fb1d2012-12-27 23:08:05 +00009760 unsigned NumElems = InVT.getVectorNumElements();
9761 SDValue Undef = DAG.getUNDEF(InVT);
Nadav Rotem1a330af2012-12-27 22:47:16 +00009762
Nadav Rotem587fb1d2012-12-27 23:08:05 +00009763 SmallVector<int,8> ShufMask1(NumElems, -1);
9764 for (unsigned i = 0; i != NumElems/2; ++i)
9765 ShufMask1[i] = i;
Nadav Rotem1a330af2012-12-27 22:47:16 +00009766
Nadav Rotem587fb1d2012-12-27 23:08:05 +00009767 SDValue OpLo = DAG.getVectorShuffle(InVT, dl, In, Undef, &ShufMask1[0]);
Nadav Rotem1a330af2012-12-27 22:47:16 +00009768
Nadav Rotem587fb1d2012-12-27 23:08:05 +00009769 SmallVector<int,8> ShufMask2(NumElems, -1);
9770 for (unsigned i = 0; i != NumElems/2; ++i)
9771 ShufMask2[i] = i + NumElems/2;
Nadav Rotem1a330af2012-12-27 22:47:16 +00009772
Nadav Rotem587fb1d2012-12-27 23:08:05 +00009773 SDValue OpHi = DAG.getVectorShuffle(InVT, dl, In, Undef, &ShufMask2[0]);
Nadav Rotem1a330af2012-12-27 22:47:16 +00009774
Craig Toppera080daf2013-01-20 21:50:27 +00009775 MVT HalfVT = MVT::getVectorVT(VT.getScalarType(),
Nadav Rotem587fb1d2012-12-27 23:08:05 +00009776 VT.getVectorNumElements()/2);
Nadav Rotem1a330af2012-12-27 22:47:16 +00009777
Nadav Rotem587fb1d2012-12-27 23:08:05 +00009778 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
9779 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
Nadav Rotem1a330af2012-12-27 22:47:16 +00009780
Nadav Rotem587fb1d2012-12-27 23:08:05 +00009781 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Nadav Rotem1a330af2012-12-27 22:47:16 +00009782}
9783
Evan Cheng370e5342008-12-03 08:38:43 +00009784// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
9785// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
9786// from the AND / OR.
9787static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
9788 Opc = Op.getOpcode();
9789 if (Opc != ISD::OR && Opc != ISD::AND)
9790 return false;
9791 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
9792 Op.getOperand(0).hasOneUse() &&
9793 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
9794 Op.getOperand(1).hasOneUse());
9795}
9796
Evan Cheng961d6d42009-02-02 08:19:07 +00009797// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
9798// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00009799static bool isXor1OfSetCC(SDValue Op) {
9800 if (Op.getOpcode() != ISD::XOR)
9801 return false;
9802 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
9803 if (N1C && N1C->getAPIntValue() == 1) {
9804 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
9805 Op.getOperand(0).hasOneUse();
9806 }
9807 return false;
9808}
9809
Dan Gohmand858e902010-04-17 15:26:15 +00009810SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00009811 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00009812 SDValue Chain = Op.getOperand(0);
9813 SDValue Cond = Op.getOperand(1);
9814 SDValue Dest = Op.getOperand(2);
Andrew Trickac6d9be2013-05-25 02:42:55 +00009815 SDLoc dl(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00009816 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00009817 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00009818
Dan Gohman1a492952009-10-20 16:22:37 +00009819 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00009820 // Check for setcc([su]{add,sub,mul}o == 0).
9821 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
9822 isa<ConstantSDNode>(Cond.getOperand(1)) &&
9823 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
9824 Cond.getOperand(0).getResNo() == 1 &&
9825 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
9826 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
9827 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
9828 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
9829 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
9830 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
9831 Inverted = true;
9832 Cond = Cond.getOperand(0);
9833 } else {
9834 SDValue NewCond = LowerSETCC(Cond, DAG);
9835 if (NewCond.getNode())
9836 Cond = NewCond;
9837 }
Dan Gohman1a492952009-10-20 16:22:37 +00009838 }
Chris Lattnere55484e2008-12-25 05:34:37 +00009839#if 0
9840 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00009841 else if (Cond.getOpcode() == X86ISD::ADD ||
9842 Cond.getOpcode() == X86ISD::SUB ||
9843 Cond.getOpcode() == X86ISD::SMUL ||
9844 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00009845 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00009846#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00009847
Evan Chengad9c0a32009-12-15 00:53:42 +00009848 // Look pass (and (setcc_carry (cmp ...)), 1).
9849 if (Cond.getOpcode() == ISD::AND &&
9850 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
9851 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009852 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00009853 Cond = Cond.getOperand(0);
9854 }
9855
Evan Cheng3f41d662007-10-08 22:16:29 +00009856 // If condition flag is set by a X86ISD::CMP, then use it as the condition
9857 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00009858 unsigned CondOpcode = Cond.getOpcode();
9859 if (CondOpcode == X86ISD::SETCC ||
9860 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00009861 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009862
Dan Gohman475871a2008-07-27 21:46:04 +00009863 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00009864 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00009865 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00009866 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00009867 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00009868 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00009869 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00009870 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009871 default: break;
9872 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00009873 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00009874 // These can only come from an arithmetic instruction with overflow,
9875 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009876 Cond = Cond.getNode()->getOperand(1);
9877 addTest = false;
9878 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009879 }
Evan Cheng0488db92007-09-25 01:57:46 +00009880 }
Dan Gohman65fd6562011-11-03 21:49:52 +00009881 }
9882 CondOpcode = Cond.getOpcode();
9883 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
9884 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
9885 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
9886 Cond.getOperand(0).getValueType() != MVT::i8)) {
9887 SDValue LHS = Cond.getOperand(0);
9888 SDValue RHS = Cond.getOperand(1);
9889 unsigned X86Opcode;
9890 unsigned X86Cond;
9891 SDVTList VTs;
9892 switch (CondOpcode) {
9893 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9894 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9895 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9896 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9897 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9898 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9899 default: llvm_unreachable("unexpected overflowing operator");
9900 }
9901 if (Inverted)
9902 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
9903 if (CondOpcode == ISD::UMULO)
9904 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9905 MVT::i32);
9906 else
9907 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9908
9909 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
9910
9911 if (CondOpcode == ISD::UMULO)
9912 Cond = X86Op.getValue(2);
9913 else
9914 Cond = X86Op.getValue(1);
9915
9916 CC = DAG.getConstant(X86Cond, MVT::i8);
9917 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00009918 } else {
9919 unsigned CondOpc;
9920 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
9921 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00009922 if (CondOpc == ISD::OR) {
9923 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
9924 // two branches instead of an explicit OR instruction with a
9925 // separate test.
9926 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009927 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00009928 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009929 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009930 Chain, Dest, CC, Cmp);
9931 CC = Cond.getOperand(1).getOperand(0);
9932 Cond = Cmp;
9933 addTest = false;
9934 }
9935 } else { // ISD::AND
9936 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
9937 // two branches instead of an explicit AND instruction with a
9938 // separate test. However, we only do this if this block doesn't
9939 // have a fall-through edge, because this requires an explicit
9940 // jmp when the condition is false.
9941 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009942 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00009943 Op.getNode()->hasOneUse()) {
9944 X86::CondCode CCode =
9945 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9946 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009947 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00009948 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009949 // Look for an unconditional branch following this conditional branch.
9950 // We need this because we need to reverse the successors in order
9951 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009952 if (User->getOpcode() == ISD::BR) {
9953 SDValue FalseBB = User->getOperand(1);
9954 SDNode *NewBR =
9955 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009956 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009957 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009958 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009959
Dale Johannesene4d209d2009-02-03 20:21:25 +00009960 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009961 Chain, Dest, CC, Cmp);
9962 X86::CondCode CCode =
9963 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9964 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009965 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009966 Cond = Cmp;
9967 addTest = false;
9968 }
9969 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009970 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009971 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9972 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9973 // It should be transformed during dag combiner except when the condition
9974 // is set by a arithmetics with overflow node.
9975 X86::CondCode CCode =
9976 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9977 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009978 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009979 Cond = Cond.getOperand(0).getOperand(1);
9980 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009981 } else if (Cond.getOpcode() == ISD::SETCC &&
9982 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9983 // For FCMP_OEQ, we can emit
9984 // two branches instead of an explicit AND instruction with a
9985 // separate test. However, we only do this if this block doesn't
9986 // have a fall-through edge, because this requires an explicit
9987 // jmp when the condition is false.
9988 if (Op.getNode()->hasOneUse()) {
9989 SDNode *User = *Op.getNode()->use_begin();
9990 // Look for an unconditional branch following this conditional branch.
9991 // We need this because we need to reverse the successors in order
9992 // to implement FCMP_OEQ.
9993 if (User->getOpcode() == ISD::BR) {
9994 SDValue FalseBB = User->getOperand(1);
9995 SDNode *NewBR =
9996 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9997 assert(NewBR == User);
9998 (void)NewBR;
9999 Dest = FalseBB;
10000
10001 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
10002 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +000010003 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +000010004 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
10005 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
10006 Chain, Dest, CC, Cmp);
10007 CC = DAG.getConstant(X86::COND_P, MVT::i8);
10008 Cond = Cmp;
10009 addTest = false;
10010 }
10011 }
10012 } else if (Cond.getOpcode() == ISD::SETCC &&
10013 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
10014 // For FCMP_UNE, we can emit
10015 // two branches instead of an explicit AND instruction with a
10016 // separate test. However, we only do this if this block doesn't
10017 // have a fall-through edge, because this requires an explicit
10018 // jmp when the condition is false.
10019 if (Op.getNode()->hasOneUse()) {
10020 SDNode *User = *Op.getNode()->use_begin();
10021 // Look for an unconditional branch following this conditional branch.
10022 // We need this because we need to reverse the successors in order
10023 // to implement FCMP_UNE.
10024 if (User->getOpcode() == ISD::BR) {
10025 SDValue FalseBB = User->getOperand(1);
10026 SDNode *NewBR =
10027 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
10028 assert(NewBR == User);
10029 (void)NewBR;
10030
10031 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
10032 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +000010033 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +000010034 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
10035 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
10036 Chain, Dest, CC, Cmp);
10037 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
10038 Cond = Cmp;
10039 addTest = false;
10040 Dest = FalseBB;
10041 }
10042 }
Dan Gohman279c22e2008-10-21 03:29:32 +000010043 }
Evan Cheng0488db92007-09-25 01:57:46 +000010044 }
10045
10046 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +000010047 // Look pass the truncate if the high bits are known zero.
10048 if (isTruncWithZeroHighBitsInput(Cond, DAG))
10049 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +000010050
10051 // We know the result of AND is compared against zero. Try to match
10052 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +000010053 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +000010054 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
10055 if (NewSetCC.getNode()) {
10056 CC = NewSetCC.getOperand(0);
10057 Cond = NewSetCC.getOperand(1);
10058 addTest = false;
10059 }
10060 }
10061 }
10062
10063 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010064 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +000010065 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +000010066 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +000010067 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010068 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +000010069 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +000010070}
10071
Anton Korobeynikove060b532007-04-17 19:34:00 +000010072// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
10073// Calls to _alloca is needed to probe the stack when allocating more than 4k
10074// bytes in one go. Touching the stack at 4K increments is necessary to ensure
10075// that the guard pages used by the OS virtual memory manager are allocated in
10076// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +000010077SDValue
10078X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010079 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010080 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +000010081 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010082 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +000010083 "are being used");
10084 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Andrew Trickac6d9be2013-05-25 02:42:55 +000010085 SDLoc dl(Op);
Anton Korobeynikov096b4612008-06-11 20:16:42 +000010086
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010087 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +000010088 SDValue Chain = Op.getOperand(0);
10089 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010090 // FIXME: Ensure alignment here
10091
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010092 bool Is64Bit = Subtarget->is64Bit();
10093 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +000010094
Nick Lewycky8a8d4792011-12-02 22:16:29 +000010095 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010096 MachineFunction &MF = DAG.getMachineFunction();
10097 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010098
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010099 if (Is64Bit) {
10100 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +000010101 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010102 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +000010103
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010104 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Craig Topper31a207a2012-05-04 06:39:13 +000010105 I != E; ++I)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010106 if (I->hasNestAttr())
10107 report_fatal_error("Cannot use segmented stacks with functions that "
10108 "have nested arguments.");
10109 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +000010110
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010111 const TargetRegisterClass *AddrRegClass =
10112 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
10113 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
10114 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
10115 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
10116 DAG.getRegister(Vreg, SPTy));
10117 SDValue Ops1[2] = { Value, Chain };
10118 return DAG.getMergeValues(Ops1, 2, dl);
10119 } else {
10120 SDValue Flag;
10121 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +000010122
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010123 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
10124 Flag = Chain.getValue(1);
10125 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +000010126
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010127 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
10128 Flag = Chain.getValue(1);
10129
Michael Liaoc5c970e2012-10-31 04:14:09 +000010130 Chain = DAG.getCopyFromReg(Chain, dl, RegInfo->getStackRegister(),
10131 SPTy).getValue(1);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010132
10133 SDValue Ops1[2] = { Chain.getValue(0), Chain };
10134 return DAG.getMergeValues(Ops1, 2, dl);
10135 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010136}
10137
Dan Gohmand858e902010-04-17 15:26:15 +000010138SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +000010139 MachineFunction &MF = DAG.getMachineFunction();
10140 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
10141
Dan Gohman69de1932008-02-06 22:27:42 +000010142 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +000010143 SDLoc DL(Op);
Evan Cheng8b2794a2006-10-13 21:14:26 +000010144
Anton Korobeynikove7beda12010-10-03 22:52:07 +000010145 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +000010146 // vastart just stores the address of the VarArgsFrameIndex slot into the
10147 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +000010148 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
10149 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010150 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
10151 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010152 }
10153
10154 // __va_list_tag:
10155 // gp_offset (0 - 6 * 8)
10156 // fp_offset (48 - 48 + 8 * 16)
10157 // overflow_arg_area (point to parameters coming in memory).
10158 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +000010159 SmallVector<SDValue, 8> MemOps;
10160 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +000010161 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +000010162 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +000010163 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
10164 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010165 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010166 MemOps.push_back(Store);
10167
10168 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +000010169 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010170 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010171 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +000010172 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
10173 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010174 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010175 MemOps.push_back(Store);
10176
10177 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +000010178 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010179 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +000010180 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
10181 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010182 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
10183 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +000010184 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010185 MemOps.push_back(Store);
10186
10187 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +000010188 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010189 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +000010190 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
10191 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010192 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
10193 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010194 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +000010195 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +000010196 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +000010197}
10198
Dan Gohmand858e902010-04-17 15:26:15 +000010199SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +000010200 assert(Subtarget->is64Bit() &&
10201 "LowerVAARG only handles 64-bit va_arg!");
10202 assert((Subtarget->isTargetLinux() ||
10203 Subtarget->isTargetDarwin()) &&
10204 "Unhandled target in LowerVAARG");
10205 assert(Op.getNode()->getNumOperands() == 4);
10206 SDValue Chain = Op.getOperand(0);
10207 SDValue SrcPtr = Op.getOperand(1);
10208 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
10209 unsigned Align = Op.getConstantOperandVal(3);
Andrew Trickac6d9be2013-05-25 02:42:55 +000010210 SDLoc dl(Op);
Dan Gohman9018e832008-05-10 01:26:14 +000010211
Dan Gohman320afb82010-10-12 18:00:49 +000010212 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010213 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Micah Villmow3574eca2012-10-08 16:38:25 +000010214 uint32_t ArgSize = getDataLayout()->getTypeAllocSize(ArgTy);
Dan Gohman320afb82010-10-12 18:00:49 +000010215 uint8_t ArgMode;
10216
10217 // Decide which area this value should be read from.
10218 // TODO: Implement the AMD64 ABI in its entirety. This simple
10219 // selection mechanism works only for the basic types.
10220 if (ArgVT == MVT::f80) {
10221 llvm_unreachable("va_arg for f80 not yet implemented");
10222 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
10223 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
10224 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
10225 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
10226 } else {
10227 llvm_unreachable("Unhandled argument type in LowerVAARG");
10228 }
10229
10230 if (ArgMode == 2) {
10231 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000010232 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +000010233 !(DAG.getMachineFunction()
Bill Wendling831737d2012-12-30 10:32:01 +000010234 .getFunction()->getAttributes()
10235 .hasAttribute(AttributeSet::FunctionIndex,
10236 Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000010237 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +000010238 }
10239
10240 // Insert VAARG_64 node into the DAG
10241 // VAARG_64 returns two values: Variable Argument Address, Chain
10242 SmallVector<SDValue, 11> InstOps;
10243 InstOps.push_back(Chain);
10244 InstOps.push_back(SrcPtr);
10245 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
10246 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
10247 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
10248 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
10249 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
10250 VTs, &InstOps[0], InstOps.size(),
10251 MVT::i64,
10252 MachinePointerInfo(SV),
10253 /*Align=*/0,
10254 /*Volatile=*/false,
10255 /*ReadMem=*/true,
10256 /*WriteMem=*/true);
10257 Chain = VAARG.getValue(1);
10258
10259 // Load the next argument and return it
10260 return DAG.getLoad(ArgVT, dl,
10261 Chain,
10262 VAARG,
10263 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010264 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +000010265}
10266
Craig Topper55b24052012-09-11 06:15:32 +000010267static SDValue LowerVACOPY(SDValue Op, const X86Subtarget *Subtarget,
10268 SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +000010269 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +000010270 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +000010271 SDValue Chain = Op.getOperand(0);
10272 SDValue DstPtr = Op.getOperand(1);
10273 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +000010274 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
10275 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +000010276 SDLoc DL(Op);
Evan Chengae642192007-03-02 23:16:35 +000010277
Chris Lattnere72f2022010-09-21 05:40:29 +000010278 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +000010279 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +000010280 false,
Chris Lattnere72f2022010-09-21 05:40:29 +000010281 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +000010282}
10283
Craig Topperff3139f2013-02-19 07:43:59 +000010284// getTargetVShiftNode - Handle vector element shifts where the shift amount
Craig Topper80e46362012-01-23 06:16:53 +000010285// may or may not be a constant. Takes immediate version of shift as input.
Andrew Trickac6d9be2013-05-25 02:42:55 +000010286static SDValue getTargetVShiftNode(unsigned Opc, SDLoc dl, EVT VT,
Craig Topper80e46362012-01-23 06:16:53 +000010287 SDValue SrcOp, SDValue ShAmt,
10288 SelectionDAG &DAG) {
10289 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
10290
10291 if (isa<ConstantSDNode>(ShAmt)) {
Nadav Rotemd896e242012-07-15 20:27:43 +000010292 // Constant may be a TargetConstant. Use a regular constant.
10293 uint32_t ShiftAmt = cast<ConstantSDNode>(ShAmt)->getZExtValue();
Craig Topper80e46362012-01-23 06:16:53 +000010294 switch (Opc) {
10295 default: llvm_unreachable("Unknown target vector shift node");
10296 case X86ISD::VSHLI:
10297 case X86ISD::VSRLI:
10298 case X86ISD::VSRAI:
Nadav Rotemd896e242012-07-15 20:27:43 +000010299 return DAG.getNode(Opc, dl, VT, SrcOp,
10300 DAG.getConstant(ShiftAmt, MVT::i32));
Craig Topper80e46362012-01-23 06:16:53 +000010301 }
10302 }
10303
10304 // Change opcode to non-immediate version
10305 switch (Opc) {
10306 default: llvm_unreachable("Unknown target vector shift node");
10307 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
10308 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
10309 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
10310 }
10311
10312 // Need to build a vector containing shift amount
10313 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
10314 SDValue ShOps[4];
10315 ShOps[0] = ShAmt;
10316 ShOps[1] = DAG.getConstant(0, MVT::i32);
Craig Topper6d688152012-08-14 07:43:25 +000010317 ShOps[2] = ShOps[3] = DAG.getUNDEF(MVT::i32);
Craig Topper80e46362012-01-23 06:16:53 +000010318 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
Nadav Rotem65f489f2012-07-14 22:26:05 +000010319
10320 // The return type has to be a 128-bit type with the same element
10321 // type as the input type.
10322 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10323 EVT ShVT = MVT::getVectorVT(EltVT, 128/EltVT.getSizeInBits());
10324
10325 ShAmt = DAG.getNode(ISD::BITCAST, dl, ShVT, ShAmt);
Craig Topper80e46362012-01-23 06:16:53 +000010326 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
10327}
10328
Craig Topper55b24052012-09-11 06:15:32 +000010329static SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000010330 SDLoc dl(Op);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010331 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +000010332 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +000010333 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +000010334 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +000010335 case Intrinsic::x86_sse_comieq_ss:
10336 case Intrinsic::x86_sse_comilt_ss:
10337 case Intrinsic::x86_sse_comile_ss:
10338 case Intrinsic::x86_sse_comigt_ss:
10339 case Intrinsic::x86_sse_comige_ss:
10340 case Intrinsic::x86_sse_comineq_ss:
10341 case Intrinsic::x86_sse_ucomieq_ss:
10342 case Intrinsic::x86_sse_ucomilt_ss:
10343 case Intrinsic::x86_sse_ucomile_ss:
10344 case Intrinsic::x86_sse_ucomigt_ss:
10345 case Intrinsic::x86_sse_ucomige_ss:
10346 case Intrinsic::x86_sse_ucomineq_ss:
10347 case Intrinsic::x86_sse2_comieq_sd:
10348 case Intrinsic::x86_sse2_comilt_sd:
10349 case Intrinsic::x86_sse2_comile_sd:
10350 case Intrinsic::x86_sse2_comigt_sd:
10351 case Intrinsic::x86_sse2_comige_sd:
10352 case Intrinsic::x86_sse2_comineq_sd:
10353 case Intrinsic::x86_sse2_ucomieq_sd:
10354 case Intrinsic::x86_sse2_ucomilt_sd:
10355 case Intrinsic::x86_sse2_ucomile_sd:
10356 case Intrinsic::x86_sse2_ucomigt_sd:
10357 case Intrinsic::x86_sse2_ucomige_sd:
10358 case Intrinsic::x86_sse2_ucomineq_sd: {
Craig Topper6d688152012-08-14 07:43:25 +000010359 unsigned Opc;
10360 ISD::CondCode CC;
Evan Cheng0db9fe62006-04-25 20:13:52 +000010361 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +000010362 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010363 case Intrinsic::x86_sse_comieq_ss:
10364 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010365 Opc = X86ISD::COMI;
10366 CC = ISD::SETEQ;
10367 break;
Evan Cheng6be2c582006-04-05 23:38:46 +000010368 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010369 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010370 Opc = X86ISD::COMI;
10371 CC = ISD::SETLT;
10372 break;
10373 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010374 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010375 Opc = X86ISD::COMI;
10376 CC = ISD::SETLE;
10377 break;
10378 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010379 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010380 Opc = X86ISD::COMI;
10381 CC = ISD::SETGT;
10382 break;
10383 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010384 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010385 Opc = X86ISD::COMI;
10386 CC = ISD::SETGE;
10387 break;
10388 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010389 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010390 Opc = X86ISD::COMI;
10391 CC = ISD::SETNE;
10392 break;
10393 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010394 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010395 Opc = X86ISD::UCOMI;
10396 CC = ISD::SETEQ;
10397 break;
10398 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010399 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010400 Opc = X86ISD::UCOMI;
10401 CC = ISD::SETLT;
10402 break;
10403 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010404 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010405 Opc = X86ISD::UCOMI;
10406 CC = ISD::SETLE;
10407 break;
10408 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010409 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010410 Opc = X86ISD::UCOMI;
10411 CC = ISD::SETGT;
10412 break;
10413 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010414 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010415 Opc = X86ISD::UCOMI;
10416 CC = ISD::SETGE;
10417 break;
10418 case Intrinsic::x86_sse_ucomineq_ss:
10419 case Intrinsic::x86_sse2_ucomineq_sd:
10420 Opc = X86ISD::UCOMI;
10421 CC = ISD::SETNE;
10422 break;
Evan Cheng6be2c582006-04-05 23:38:46 +000010423 }
Evan Cheng734503b2006-09-11 02:19:56 +000010424
Dan Gohman475871a2008-07-27 21:46:04 +000010425 SDValue LHS = Op.getOperand(1);
10426 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +000010427 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +000010428 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010429 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
10430 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
10431 DAG.getConstant(X86CC, MVT::i8), Cond);
10432 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +000010433 }
Craig Topper6d688152012-08-14 07:43:25 +000010434
Duncan Sands04aa4ae2011-09-23 16:10:22 +000010435 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +000010436 case Intrinsic::x86_sse2_pmulu_dq:
10437 case Intrinsic::x86_avx2_pmulu_dq:
10438 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
10439 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000010440
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000010441 // SSE2/AVX2 sub with unsigned saturation intrinsics
10442 case Intrinsic::x86_sse2_psubus_b:
10443 case Intrinsic::x86_sse2_psubus_w:
10444 case Intrinsic::x86_avx2_psubus_b:
10445 case Intrinsic::x86_avx2_psubus_w:
10446 return DAG.getNode(X86ISD::SUBUS, dl, Op.getValueType(),
10447 Op.getOperand(1), Op.getOperand(2));
10448
Craig Topper6d688152012-08-14 07:43:25 +000010449 // SSE3/AVX horizontal add/sub intrinsics
Duncan Sands04aa4ae2011-09-23 16:10:22 +000010450 case Intrinsic::x86_sse3_hadd_ps:
10451 case Intrinsic::x86_sse3_hadd_pd:
10452 case Intrinsic::x86_avx_hadd_ps_256:
10453 case Intrinsic::x86_avx_hadd_pd_256:
Duncan Sands04aa4ae2011-09-23 16:10:22 +000010454 case Intrinsic::x86_sse3_hsub_ps:
10455 case Intrinsic::x86_sse3_hsub_pd:
10456 case Intrinsic::x86_avx_hsub_ps_256:
10457 case Intrinsic::x86_avx_hsub_pd_256:
Craig Topper4bb3f342012-01-25 05:37:32 +000010458 case Intrinsic::x86_ssse3_phadd_w_128:
10459 case Intrinsic::x86_ssse3_phadd_d_128:
10460 case Intrinsic::x86_avx2_phadd_w:
10461 case Intrinsic::x86_avx2_phadd_d:
Craig Topper4bb3f342012-01-25 05:37:32 +000010462 case Intrinsic::x86_ssse3_phsub_w_128:
10463 case Intrinsic::x86_ssse3_phsub_d_128:
10464 case Intrinsic::x86_avx2_phsub_w:
Craig Topper6d688152012-08-14 07:43:25 +000010465 case Intrinsic::x86_avx2_phsub_d: {
10466 unsigned Opcode;
10467 switch (IntNo) {
10468 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10469 case Intrinsic::x86_sse3_hadd_ps:
10470 case Intrinsic::x86_sse3_hadd_pd:
10471 case Intrinsic::x86_avx_hadd_ps_256:
10472 case Intrinsic::x86_avx_hadd_pd_256:
10473 Opcode = X86ISD::FHADD;
10474 break;
10475 case Intrinsic::x86_sse3_hsub_ps:
10476 case Intrinsic::x86_sse3_hsub_pd:
10477 case Intrinsic::x86_avx_hsub_ps_256:
10478 case Intrinsic::x86_avx_hsub_pd_256:
10479 Opcode = X86ISD::FHSUB;
10480 break;
10481 case Intrinsic::x86_ssse3_phadd_w_128:
10482 case Intrinsic::x86_ssse3_phadd_d_128:
10483 case Intrinsic::x86_avx2_phadd_w:
10484 case Intrinsic::x86_avx2_phadd_d:
10485 Opcode = X86ISD::HADD;
10486 break;
10487 case Intrinsic::x86_ssse3_phsub_w_128:
10488 case Intrinsic::x86_ssse3_phsub_d_128:
10489 case Intrinsic::x86_avx2_phsub_w:
10490 case Intrinsic::x86_avx2_phsub_d:
10491 Opcode = X86ISD::HSUB;
10492 break;
10493 }
10494 return DAG.getNode(Opcode, dl, Op.getValueType(),
Craig Topper4bb3f342012-01-25 05:37:32 +000010495 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000010496 }
10497
Benjamin Kramer739c7a82012-12-21 14:04:55 +000010498 // SSE2/SSE41/AVX2 integer max/min intrinsics.
10499 case Intrinsic::x86_sse2_pmaxu_b:
10500 case Intrinsic::x86_sse41_pmaxuw:
10501 case Intrinsic::x86_sse41_pmaxud:
10502 case Intrinsic::x86_avx2_pmaxu_b:
10503 case Intrinsic::x86_avx2_pmaxu_w:
10504 case Intrinsic::x86_avx2_pmaxu_d:
Benjamin Kramer739c7a82012-12-21 14:04:55 +000010505 case Intrinsic::x86_sse2_pminu_b:
10506 case Intrinsic::x86_sse41_pminuw:
10507 case Intrinsic::x86_sse41_pminud:
10508 case Intrinsic::x86_avx2_pminu_b:
10509 case Intrinsic::x86_avx2_pminu_w:
10510 case Intrinsic::x86_avx2_pminu_d:
Benjamin Kramer739c7a82012-12-21 14:04:55 +000010511 case Intrinsic::x86_sse41_pmaxsb:
10512 case Intrinsic::x86_sse2_pmaxs_w:
10513 case Intrinsic::x86_sse41_pmaxsd:
10514 case Intrinsic::x86_avx2_pmaxs_b:
10515 case Intrinsic::x86_avx2_pmaxs_w:
10516 case Intrinsic::x86_avx2_pmaxs_d:
Benjamin Kramer739c7a82012-12-21 14:04:55 +000010517 case Intrinsic::x86_sse41_pminsb:
10518 case Intrinsic::x86_sse2_pmins_w:
10519 case Intrinsic::x86_sse41_pminsd:
10520 case Intrinsic::x86_avx2_pmins_b:
10521 case Intrinsic::x86_avx2_pmins_w:
Craig Topper6f57f392012-12-29 17:19:06 +000010522 case Intrinsic::x86_avx2_pmins_d: {
10523 unsigned Opcode;
10524 switch (IntNo) {
10525 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10526 case Intrinsic::x86_sse2_pmaxu_b:
10527 case Intrinsic::x86_sse41_pmaxuw:
10528 case Intrinsic::x86_sse41_pmaxud:
10529 case Intrinsic::x86_avx2_pmaxu_b:
10530 case Intrinsic::x86_avx2_pmaxu_w:
10531 case Intrinsic::x86_avx2_pmaxu_d:
10532 Opcode = X86ISD::UMAX;
10533 break;
10534 case Intrinsic::x86_sse2_pminu_b:
10535 case Intrinsic::x86_sse41_pminuw:
10536 case Intrinsic::x86_sse41_pminud:
10537 case Intrinsic::x86_avx2_pminu_b:
10538 case Intrinsic::x86_avx2_pminu_w:
10539 case Intrinsic::x86_avx2_pminu_d:
10540 Opcode = X86ISD::UMIN;
10541 break;
10542 case Intrinsic::x86_sse41_pmaxsb:
10543 case Intrinsic::x86_sse2_pmaxs_w:
10544 case Intrinsic::x86_sse41_pmaxsd:
10545 case Intrinsic::x86_avx2_pmaxs_b:
10546 case Intrinsic::x86_avx2_pmaxs_w:
10547 case Intrinsic::x86_avx2_pmaxs_d:
10548 Opcode = X86ISD::SMAX;
10549 break;
10550 case Intrinsic::x86_sse41_pminsb:
10551 case Intrinsic::x86_sse2_pmins_w:
10552 case Intrinsic::x86_sse41_pminsd:
10553 case Intrinsic::x86_avx2_pmins_b:
10554 case Intrinsic::x86_avx2_pmins_w:
10555 case Intrinsic::x86_avx2_pmins_d:
10556 Opcode = X86ISD::SMIN;
10557 break;
10558 }
10559 return DAG.getNode(Opcode, dl, Op.getValueType(),
Benjamin Kramer739c7a82012-12-21 14:04:55 +000010560 Op.getOperand(1), Op.getOperand(2));
Craig Topper6f57f392012-12-29 17:19:06 +000010561 }
Benjamin Kramer739c7a82012-12-21 14:04:55 +000010562
Craig Topper6d183e42012-12-29 16:44:25 +000010563 // SSE/SSE2/AVX floating point max/min intrinsics.
10564 case Intrinsic::x86_sse_max_ps:
10565 case Intrinsic::x86_sse2_max_pd:
10566 case Intrinsic::x86_avx_max_ps_256:
10567 case Intrinsic::x86_avx_max_pd_256:
10568 case Intrinsic::x86_sse_min_ps:
10569 case Intrinsic::x86_sse2_min_pd:
10570 case Intrinsic::x86_avx_min_ps_256:
10571 case Intrinsic::x86_avx_min_pd_256: {
10572 unsigned Opcode;
10573 switch (IntNo) {
10574 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10575 case Intrinsic::x86_sse_max_ps:
10576 case Intrinsic::x86_sse2_max_pd:
10577 case Intrinsic::x86_avx_max_ps_256:
10578 case Intrinsic::x86_avx_max_pd_256:
10579 Opcode = X86ISD::FMAX;
10580 break;
10581 case Intrinsic::x86_sse_min_ps:
10582 case Intrinsic::x86_sse2_min_pd:
10583 case Intrinsic::x86_avx_min_ps_256:
10584 case Intrinsic::x86_avx_min_pd_256:
10585 Opcode = X86ISD::FMIN;
10586 break;
10587 }
10588 return DAG.getNode(Opcode, dl, Op.getValueType(),
10589 Op.getOperand(1), Op.getOperand(2));
10590 }
10591
Craig Topper6d688152012-08-14 07:43:25 +000010592 // AVX2 variable shift intrinsics
Craig Topper98fc7292011-11-19 17:46:46 +000010593 case Intrinsic::x86_avx2_psllv_d:
10594 case Intrinsic::x86_avx2_psllv_q:
10595 case Intrinsic::x86_avx2_psllv_d_256:
10596 case Intrinsic::x86_avx2_psllv_q_256:
Craig Topper98fc7292011-11-19 17:46:46 +000010597 case Intrinsic::x86_avx2_psrlv_d:
10598 case Intrinsic::x86_avx2_psrlv_q:
10599 case Intrinsic::x86_avx2_psrlv_d_256:
10600 case Intrinsic::x86_avx2_psrlv_q_256:
Craig Topper98fc7292011-11-19 17:46:46 +000010601 case Intrinsic::x86_avx2_psrav_d:
Craig Topper6d688152012-08-14 07:43:25 +000010602 case Intrinsic::x86_avx2_psrav_d_256: {
10603 unsigned Opcode;
10604 switch (IntNo) {
10605 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10606 case Intrinsic::x86_avx2_psllv_d:
10607 case Intrinsic::x86_avx2_psllv_q:
10608 case Intrinsic::x86_avx2_psllv_d_256:
10609 case Intrinsic::x86_avx2_psllv_q_256:
10610 Opcode = ISD::SHL;
10611 break;
10612 case Intrinsic::x86_avx2_psrlv_d:
10613 case Intrinsic::x86_avx2_psrlv_q:
10614 case Intrinsic::x86_avx2_psrlv_d_256:
10615 case Intrinsic::x86_avx2_psrlv_q_256:
10616 Opcode = ISD::SRL;
10617 break;
10618 case Intrinsic::x86_avx2_psrav_d:
10619 case Intrinsic::x86_avx2_psrav_d_256:
10620 Opcode = ISD::SRA;
10621 break;
10622 }
10623 return DAG.getNode(Opcode, dl, Op.getValueType(),
10624 Op.getOperand(1), Op.getOperand(2));
10625 }
10626
Craig Topper969ba282012-01-25 06:43:11 +000010627 case Intrinsic::x86_ssse3_pshuf_b_128:
10628 case Intrinsic::x86_avx2_pshuf_b:
10629 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
10630 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000010631
Craig Topper969ba282012-01-25 06:43:11 +000010632 case Intrinsic::x86_ssse3_psign_b_128:
10633 case Intrinsic::x86_ssse3_psign_w_128:
10634 case Intrinsic::x86_ssse3_psign_d_128:
10635 case Intrinsic::x86_avx2_psign_b:
10636 case Intrinsic::x86_avx2_psign_w:
10637 case Intrinsic::x86_avx2_psign_d:
10638 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
10639 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000010640
Craig Toppere566cd02012-01-26 07:18:03 +000010641 case Intrinsic::x86_sse41_insertps:
10642 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
10643 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper6d688152012-08-14 07:43:25 +000010644
Craig Toppere566cd02012-01-26 07:18:03 +000010645 case Intrinsic::x86_avx_vperm2f128_ps_256:
10646 case Intrinsic::x86_avx_vperm2f128_pd_256:
10647 case Intrinsic::x86_avx_vperm2f128_si_256:
10648 case Intrinsic::x86_avx2_vperm2i128:
10649 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
10650 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper6d688152012-08-14 07:43:25 +000010651
Craig Topperffa6c402012-04-16 07:13:00 +000010652 case Intrinsic::x86_avx2_permd:
10653 case Intrinsic::x86_avx2_permps:
10654 // Operands intentionally swapped. Mask is last operand to intrinsic,
10655 // but second operand for node/intruction.
10656 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
10657 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +000010658
Craig Topper22d8f0d2012-12-29 18:18:20 +000010659 case Intrinsic::x86_sse_sqrt_ps:
10660 case Intrinsic::x86_sse2_sqrt_pd:
10661 case Intrinsic::x86_avx_sqrt_ps_256:
10662 case Intrinsic::x86_avx_sqrt_pd_256:
10663 return DAG.getNode(ISD::FSQRT, dl, Op.getValueType(), Op.getOperand(1));
10664
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010665 // ptest and testp intrinsics. The intrinsic these come from are designed to
10666 // return an integer value, not just an instruction so lower it to the ptest
10667 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +000010668 case Intrinsic::x86_sse41_ptestz:
10669 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010670 case Intrinsic::x86_sse41_ptestnzc:
10671 case Intrinsic::x86_avx_ptestz_256:
10672 case Intrinsic::x86_avx_ptestc_256:
10673 case Intrinsic::x86_avx_ptestnzc_256:
10674 case Intrinsic::x86_avx_vtestz_ps:
10675 case Intrinsic::x86_avx_vtestc_ps:
10676 case Intrinsic::x86_avx_vtestnzc_ps:
10677 case Intrinsic::x86_avx_vtestz_pd:
10678 case Intrinsic::x86_avx_vtestc_pd:
10679 case Intrinsic::x86_avx_vtestnzc_pd:
10680 case Intrinsic::x86_avx_vtestz_ps_256:
10681 case Intrinsic::x86_avx_vtestc_ps_256:
10682 case Intrinsic::x86_avx_vtestnzc_ps_256:
10683 case Intrinsic::x86_avx_vtestz_pd_256:
10684 case Intrinsic::x86_avx_vtestc_pd_256:
10685 case Intrinsic::x86_avx_vtestnzc_pd_256: {
10686 bool IsTestPacked = false;
Craig Topper6d688152012-08-14 07:43:25 +000010687 unsigned X86CC;
Eric Christopher71c67532009-07-29 00:28:05 +000010688 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +000010689 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010690 case Intrinsic::x86_avx_vtestz_ps:
10691 case Intrinsic::x86_avx_vtestz_pd:
10692 case Intrinsic::x86_avx_vtestz_ps_256:
10693 case Intrinsic::x86_avx_vtestz_pd_256:
10694 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +000010695 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010696 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +000010697 // ZF = 1
10698 X86CC = X86::COND_E;
10699 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010700 case Intrinsic::x86_avx_vtestc_ps:
10701 case Intrinsic::x86_avx_vtestc_pd:
10702 case Intrinsic::x86_avx_vtestc_ps_256:
10703 case Intrinsic::x86_avx_vtestc_pd_256:
10704 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +000010705 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010706 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +000010707 // CF = 1
10708 X86CC = X86::COND_B;
10709 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010710 case Intrinsic::x86_avx_vtestnzc_ps:
10711 case Intrinsic::x86_avx_vtestnzc_pd:
10712 case Intrinsic::x86_avx_vtestnzc_ps_256:
10713 case Intrinsic::x86_avx_vtestnzc_pd_256:
10714 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +000010715 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010716 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +000010717 // ZF and CF = 0
10718 X86CC = X86::COND_A;
10719 break;
10720 }
Eric Christopherfd179292009-08-27 18:07:15 +000010721
Eric Christopher71c67532009-07-29 00:28:05 +000010722 SDValue LHS = Op.getOperand(1);
10723 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010724 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
10725 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +000010726 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
10727 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
10728 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +000010729 }
Evan Cheng5759f972008-05-04 09:15:50 +000010730
Craig Topper80e46362012-01-23 06:16:53 +000010731 // SSE/AVX shift intrinsics
10732 case Intrinsic::x86_sse2_psll_w:
10733 case Intrinsic::x86_sse2_psll_d:
10734 case Intrinsic::x86_sse2_psll_q:
10735 case Intrinsic::x86_avx2_psll_w:
10736 case Intrinsic::x86_avx2_psll_d:
10737 case Intrinsic::x86_avx2_psll_q:
Craig Topper80e46362012-01-23 06:16:53 +000010738 case Intrinsic::x86_sse2_psrl_w:
10739 case Intrinsic::x86_sse2_psrl_d:
10740 case Intrinsic::x86_sse2_psrl_q:
10741 case Intrinsic::x86_avx2_psrl_w:
10742 case Intrinsic::x86_avx2_psrl_d:
10743 case Intrinsic::x86_avx2_psrl_q:
Craig Topper80e46362012-01-23 06:16:53 +000010744 case Intrinsic::x86_sse2_psra_w:
10745 case Intrinsic::x86_sse2_psra_d:
10746 case Intrinsic::x86_avx2_psra_w:
Craig Topper6d688152012-08-14 07:43:25 +000010747 case Intrinsic::x86_avx2_psra_d: {
10748 unsigned Opcode;
10749 switch (IntNo) {
10750 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10751 case Intrinsic::x86_sse2_psll_w:
10752 case Intrinsic::x86_sse2_psll_d:
10753 case Intrinsic::x86_sse2_psll_q:
10754 case Intrinsic::x86_avx2_psll_w:
10755 case Intrinsic::x86_avx2_psll_d:
10756 case Intrinsic::x86_avx2_psll_q:
10757 Opcode = X86ISD::VSHL;
10758 break;
10759 case Intrinsic::x86_sse2_psrl_w:
10760 case Intrinsic::x86_sse2_psrl_d:
10761 case Intrinsic::x86_sse2_psrl_q:
10762 case Intrinsic::x86_avx2_psrl_w:
10763 case Intrinsic::x86_avx2_psrl_d:
10764 case Intrinsic::x86_avx2_psrl_q:
10765 Opcode = X86ISD::VSRL;
10766 break;
10767 case Intrinsic::x86_sse2_psra_w:
10768 case Intrinsic::x86_sse2_psra_d:
10769 case Intrinsic::x86_avx2_psra_w:
10770 case Intrinsic::x86_avx2_psra_d:
10771 Opcode = X86ISD::VSRA;
10772 break;
10773 }
10774 return DAG.getNode(Opcode, dl, Op.getValueType(),
Craig Topper80e46362012-01-23 06:16:53 +000010775 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000010776 }
10777
10778 // SSE/AVX immediate shift intrinsics
Evan Cheng5759f972008-05-04 09:15:50 +000010779 case Intrinsic::x86_sse2_pslli_w:
10780 case Intrinsic::x86_sse2_pslli_d:
10781 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +000010782 case Intrinsic::x86_avx2_pslli_w:
10783 case Intrinsic::x86_avx2_pslli_d:
10784 case Intrinsic::x86_avx2_pslli_q:
Evan Cheng5759f972008-05-04 09:15:50 +000010785 case Intrinsic::x86_sse2_psrli_w:
10786 case Intrinsic::x86_sse2_psrli_d:
10787 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +000010788 case Intrinsic::x86_avx2_psrli_w:
10789 case Intrinsic::x86_avx2_psrli_d:
10790 case Intrinsic::x86_avx2_psrli_q:
Evan Cheng5759f972008-05-04 09:15:50 +000010791 case Intrinsic::x86_sse2_psrai_w:
10792 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +000010793 case Intrinsic::x86_avx2_psrai_w:
Craig Topper6d688152012-08-14 07:43:25 +000010794 case Intrinsic::x86_avx2_psrai_d: {
10795 unsigned Opcode;
10796 switch (IntNo) {
10797 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10798 case Intrinsic::x86_sse2_pslli_w:
10799 case Intrinsic::x86_sse2_pslli_d:
10800 case Intrinsic::x86_sse2_pslli_q:
10801 case Intrinsic::x86_avx2_pslli_w:
10802 case Intrinsic::x86_avx2_pslli_d:
10803 case Intrinsic::x86_avx2_pslli_q:
10804 Opcode = X86ISD::VSHLI;
10805 break;
10806 case Intrinsic::x86_sse2_psrli_w:
10807 case Intrinsic::x86_sse2_psrli_d:
10808 case Intrinsic::x86_sse2_psrli_q:
10809 case Intrinsic::x86_avx2_psrli_w:
10810 case Intrinsic::x86_avx2_psrli_d:
10811 case Intrinsic::x86_avx2_psrli_q:
10812 Opcode = X86ISD::VSRLI;
10813 break;
10814 case Intrinsic::x86_sse2_psrai_w:
10815 case Intrinsic::x86_sse2_psrai_d:
10816 case Intrinsic::x86_avx2_psrai_w:
10817 case Intrinsic::x86_avx2_psrai_d:
10818 Opcode = X86ISD::VSRAI;
10819 break;
10820 }
10821 return getTargetVShiftNode(Opcode, dl, Op.getValueType(),
Craig Topper80e46362012-01-23 06:16:53 +000010822 Op.getOperand(1), Op.getOperand(2), DAG);
Craig Topper6d688152012-08-14 07:43:25 +000010823 }
10824
Craig Topper4feb6472012-08-06 06:22:36 +000010825 case Intrinsic::x86_sse42_pcmpistria128:
10826 case Intrinsic::x86_sse42_pcmpestria128:
10827 case Intrinsic::x86_sse42_pcmpistric128:
10828 case Intrinsic::x86_sse42_pcmpestric128:
10829 case Intrinsic::x86_sse42_pcmpistrio128:
10830 case Intrinsic::x86_sse42_pcmpestrio128:
10831 case Intrinsic::x86_sse42_pcmpistris128:
10832 case Intrinsic::x86_sse42_pcmpestris128:
10833 case Intrinsic::x86_sse42_pcmpistriz128:
10834 case Intrinsic::x86_sse42_pcmpestriz128: {
10835 unsigned Opcode;
10836 unsigned X86CC;
10837 switch (IntNo) {
10838 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10839 case Intrinsic::x86_sse42_pcmpistria128:
10840 Opcode = X86ISD::PCMPISTRI;
10841 X86CC = X86::COND_A;
10842 break;
10843 case Intrinsic::x86_sse42_pcmpestria128:
10844 Opcode = X86ISD::PCMPESTRI;
10845 X86CC = X86::COND_A;
10846 break;
10847 case Intrinsic::x86_sse42_pcmpistric128:
10848 Opcode = X86ISD::PCMPISTRI;
10849 X86CC = X86::COND_B;
10850 break;
10851 case Intrinsic::x86_sse42_pcmpestric128:
10852 Opcode = X86ISD::PCMPESTRI;
10853 X86CC = X86::COND_B;
10854 break;
10855 case Intrinsic::x86_sse42_pcmpistrio128:
10856 Opcode = X86ISD::PCMPISTRI;
10857 X86CC = X86::COND_O;
10858 break;
10859 case Intrinsic::x86_sse42_pcmpestrio128:
10860 Opcode = X86ISD::PCMPESTRI;
10861 X86CC = X86::COND_O;
10862 break;
10863 case Intrinsic::x86_sse42_pcmpistris128:
10864 Opcode = X86ISD::PCMPISTRI;
10865 X86CC = X86::COND_S;
10866 break;
10867 case Intrinsic::x86_sse42_pcmpestris128:
10868 Opcode = X86ISD::PCMPESTRI;
10869 X86CC = X86::COND_S;
10870 break;
10871 case Intrinsic::x86_sse42_pcmpistriz128:
10872 Opcode = X86ISD::PCMPISTRI;
10873 X86CC = X86::COND_E;
10874 break;
10875 case Intrinsic::x86_sse42_pcmpestriz128:
10876 Opcode = X86ISD::PCMPESTRI;
10877 X86CC = X86::COND_E;
10878 break;
10879 }
10880 SmallVector<SDValue, 5> NewOps;
10881 NewOps.append(Op->op_begin()+1, Op->op_end());
10882 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
10883 SDValue PCMP = DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
10884 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
10885 DAG.getConstant(X86CC, MVT::i8),
10886 SDValue(PCMP.getNode(), 1));
10887 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
10888 }
Craig Topper6d688152012-08-14 07:43:25 +000010889
Craig Topper4feb6472012-08-06 06:22:36 +000010890 case Intrinsic::x86_sse42_pcmpistri128:
10891 case Intrinsic::x86_sse42_pcmpestri128: {
10892 unsigned Opcode;
10893 if (IntNo == Intrinsic::x86_sse42_pcmpistri128)
10894 Opcode = X86ISD::PCMPISTRI;
10895 else
10896 Opcode = X86ISD::PCMPESTRI;
10897
10898 SmallVector<SDValue, 5> NewOps;
10899 NewOps.append(Op->op_begin()+1, Op->op_end());
10900 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
10901 return DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
10902 }
Craig Topper0e292372012-08-24 04:03:22 +000010903 case Intrinsic::x86_fma_vfmadd_ps:
10904 case Intrinsic::x86_fma_vfmadd_pd:
10905 case Intrinsic::x86_fma_vfmsub_ps:
10906 case Intrinsic::x86_fma_vfmsub_pd:
10907 case Intrinsic::x86_fma_vfnmadd_ps:
10908 case Intrinsic::x86_fma_vfnmadd_pd:
10909 case Intrinsic::x86_fma_vfnmsub_ps:
10910 case Intrinsic::x86_fma_vfnmsub_pd:
10911 case Intrinsic::x86_fma_vfmaddsub_ps:
10912 case Intrinsic::x86_fma_vfmaddsub_pd:
10913 case Intrinsic::x86_fma_vfmsubadd_ps:
10914 case Intrinsic::x86_fma_vfmsubadd_pd:
10915 case Intrinsic::x86_fma_vfmadd_ps_256:
10916 case Intrinsic::x86_fma_vfmadd_pd_256:
10917 case Intrinsic::x86_fma_vfmsub_ps_256:
10918 case Intrinsic::x86_fma_vfmsub_pd_256:
10919 case Intrinsic::x86_fma_vfnmadd_ps_256:
10920 case Intrinsic::x86_fma_vfnmadd_pd_256:
10921 case Intrinsic::x86_fma_vfnmsub_ps_256:
10922 case Intrinsic::x86_fma_vfnmsub_pd_256:
10923 case Intrinsic::x86_fma_vfmaddsub_ps_256:
10924 case Intrinsic::x86_fma_vfmaddsub_pd_256:
10925 case Intrinsic::x86_fma_vfmsubadd_ps_256:
10926 case Intrinsic::x86_fma_vfmsubadd_pd_256: {
Craig Topper0e292372012-08-24 04:03:22 +000010927 unsigned Opc;
10928 switch (IntNo) {
10929 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
10930 case Intrinsic::x86_fma_vfmadd_ps:
10931 case Intrinsic::x86_fma_vfmadd_pd:
10932 case Intrinsic::x86_fma_vfmadd_ps_256:
10933 case Intrinsic::x86_fma_vfmadd_pd_256:
10934 Opc = X86ISD::FMADD;
10935 break;
10936 case Intrinsic::x86_fma_vfmsub_ps:
10937 case Intrinsic::x86_fma_vfmsub_pd:
10938 case Intrinsic::x86_fma_vfmsub_ps_256:
10939 case Intrinsic::x86_fma_vfmsub_pd_256:
10940 Opc = X86ISD::FMSUB;
10941 break;
10942 case Intrinsic::x86_fma_vfnmadd_ps:
10943 case Intrinsic::x86_fma_vfnmadd_pd:
10944 case Intrinsic::x86_fma_vfnmadd_ps_256:
10945 case Intrinsic::x86_fma_vfnmadd_pd_256:
10946 Opc = X86ISD::FNMADD;
10947 break;
10948 case Intrinsic::x86_fma_vfnmsub_ps:
10949 case Intrinsic::x86_fma_vfnmsub_pd:
10950 case Intrinsic::x86_fma_vfnmsub_ps_256:
10951 case Intrinsic::x86_fma_vfnmsub_pd_256:
10952 Opc = X86ISD::FNMSUB;
10953 break;
10954 case Intrinsic::x86_fma_vfmaddsub_ps:
10955 case Intrinsic::x86_fma_vfmaddsub_pd:
10956 case Intrinsic::x86_fma_vfmaddsub_ps_256:
10957 case Intrinsic::x86_fma_vfmaddsub_pd_256:
10958 Opc = X86ISD::FMADDSUB;
10959 break;
10960 case Intrinsic::x86_fma_vfmsubadd_ps:
10961 case Intrinsic::x86_fma_vfmsubadd_pd:
10962 case Intrinsic::x86_fma_vfmsubadd_ps_256:
10963 case Intrinsic::x86_fma_vfmsubadd_pd_256:
10964 Opc = X86ISD::FMSUBADD;
10965 break;
10966 }
10967
10968 return DAG.getNode(Opc, dl, Op.getValueType(), Op.getOperand(1),
10969 Op.getOperand(2), Op.getOperand(3));
10970 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +000010971 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000010972}
Evan Cheng72261582005-12-20 06:22:03 +000010973
Craig Topper55b24052012-09-11 06:15:32 +000010974static SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000010975 SDLoc dl(Op);
Benjamin Kramerb9bee042012-07-12 09:31:43 +000010976 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10977 switch (IntNo) {
10978 default: return SDValue(); // Don't custom lower most intrinsics.
10979
Michael Liaoc26392a2013-03-28 23:41:26 +000010980 // RDRAND/RDSEED intrinsics.
Benjamin Kramerb9bee042012-07-12 09:31:43 +000010981 case Intrinsic::x86_rdrand_16:
10982 case Intrinsic::x86_rdrand_32:
Michael Liaoc26392a2013-03-28 23:41:26 +000010983 case Intrinsic::x86_rdrand_64:
10984 case Intrinsic::x86_rdseed_16:
10985 case Intrinsic::x86_rdseed_32:
10986 case Intrinsic::x86_rdseed_64: {
10987 unsigned Opcode = (IntNo == Intrinsic::x86_rdseed_16 ||
10988 IntNo == Intrinsic::x86_rdseed_32 ||
10989 IntNo == Intrinsic::x86_rdseed_64) ? X86ISD::RDSEED :
10990 X86ISD::RDRAND;
Benjamin Kramerb9bee042012-07-12 09:31:43 +000010991 // Emit the node with the right value type.
Benjamin Kramerfeae00a2012-07-12 18:14:57 +000010992 SDVTList VTs = DAG.getVTList(Op->getValueType(0), MVT::Glue, MVT::Other);
Michael Liaoc26392a2013-03-28 23:41:26 +000010993 SDValue Result = DAG.getNode(Opcode, dl, VTs, Op.getOperand(0));
Benjamin Kramerb9bee042012-07-12 09:31:43 +000010994
Michael Liaoc26392a2013-03-28 23:41:26 +000010995 // If the value returned by RDRAND/RDSEED was valid (CF=1), return 1.
10996 // Otherwise return the value from Rand, which is always 0, casted to i32.
Benjamin Kramerb9bee042012-07-12 09:31:43 +000010997 SDValue Ops[] = { DAG.getZExtOrTrunc(Result, dl, Op->getValueType(1)),
10998 DAG.getConstant(1, Op->getValueType(1)),
10999 DAG.getConstant(X86::COND_B, MVT::i32),
11000 SDValue(Result.getNode(), 1) };
11001 SDValue isValid = DAG.getNode(X86ISD::CMOV, dl,
11002 DAG.getVTList(Op->getValueType(1), MVT::Glue),
Michael Liao0ee17002013-04-19 04:03:37 +000011003 Ops, array_lengthof(Ops));
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011004
11005 // Return { result, isValid, chain }.
11006 return DAG.getNode(ISD::MERGE_VALUES, dl, Op->getVTList(), Result, isValid,
Benjamin Kramerfeae00a2012-07-12 18:14:57 +000011007 SDValue(Result.getNode(), 2));
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011008 }
Michael Liaof8fd8832013-03-26 22:47:01 +000011009
11010 // XTEST intrinsics.
11011 case Intrinsic::x86_xtest: {
11012 SDVTList VTs = DAG.getVTList(Op->getValueType(0), MVT::Other);
11013 SDValue InTrans = DAG.getNode(X86ISD::XTEST, dl, VTs, Op.getOperand(0));
11014 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
11015 DAG.getConstant(X86::COND_NE, MVT::i8),
11016 InTrans);
11017 SDValue Ret = DAG.getNode(ISD::ZERO_EXTEND, dl, Op->getValueType(0), SetCC);
11018 return DAG.getNode(ISD::MERGE_VALUES, dl, Op->getVTList(),
11019 Ret, SDValue(InTrans.getNode(), 1));
11020 }
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011021 }
11022}
11023
Dan Gohmand858e902010-04-17 15:26:15 +000011024SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
11025 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +000011026 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
11027 MFI->setReturnAddressIsTaken(true);
11028
Bill Wendling64e87322009-01-16 19:25:27 +000011029 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +000011030 SDLoc dl(Op);
Michael Liaoaa3c2c02012-10-25 06:29:14 +000011031 EVT PtrVT = getPointerTy();
Bill Wendling64e87322009-01-16 19:25:27 +000011032
11033 if (Depth > 0) {
11034 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
11035 SDValue Offset =
Michael Liaoaa3c2c02012-10-25 06:29:14 +000011036 DAG.getConstant(RegInfo->getSlotSize(), PtrVT);
11037 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
11038 DAG.getNode(ISD::ADD, dl, PtrVT,
Dale Johannesene4d209d2009-02-03 20:21:25 +000011039 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +000011040 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +000011041 }
11042
11043 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +000011044 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Michael Liaoaa3c2c02012-10-25 06:29:14 +000011045 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000011046 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +000011047}
11048
Dan Gohmand858e902010-04-17 15:26:15 +000011049SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +000011050 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
11051 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +000011052
Owen Andersone50ed302009-08-10 22:56:29 +000011053 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000011054 SDLoc dl(Op); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +000011055 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Michael Liaob9cca132013-05-02 08:21:56 +000011056 unsigned FrameReg = RegInfo->getFrameRegister(DAG.getMachineFunction());
11057 assert(((FrameReg == X86::RBP && VT == MVT::i64) ||
Michael Liao299eb2e2013-05-02 09:22:04 +000011058 (FrameReg == X86::EBP && VT == MVT::i32)) &&
11059 "Invalid Frame Register!");
Dale Johannesendd64c412009-02-04 00:33:20 +000011060 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +000011061 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +000011062 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
11063 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000011064 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +000011065 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +000011066}
11067
Dan Gohman475871a2008-07-27 21:46:04 +000011068SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000011069 SelectionDAG &DAG) const {
Michael Liaoaa3c2c02012-10-25 06:29:14 +000011070 return DAG.getIntPtrConstant(2 * RegInfo->getSlotSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011071}
11072
Dan Gohmand858e902010-04-17 15:26:15 +000011073SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000011074 SDValue Chain = Op.getOperand(0);
11075 SDValue Offset = Op.getOperand(1);
11076 SDValue Handler = Op.getOperand(2);
Andrew Trickac6d9be2013-05-25 02:42:55 +000011077 SDLoc dl (Op);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011078
Michael Liaodb7da202013-05-02 09:18:38 +000011079 EVT PtrVT = getPointerTy();
11080 unsigned FrameReg = RegInfo->getFrameRegister(DAG.getMachineFunction());
11081 assert(((FrameReg == X86::RBP && PtrVT == MVT::i64) ||
11082 (FrameReg == X86::EBP && PtrVT == MVT::i32)) &&
11083 "Invalid Frame Register!");
11084 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, PtrVT);
11085 unsigned StoreAddrReg = (PtrVT == MVT::i64) ? X86::RCX : X86::ECX;
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011086
Michael Liaodb7da202013-05-02 09:18:38 +000011087 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, PtrVT, Frame,
Michael Liao299eb2e2013-05-02 09:22:04 +000011088 DAG.getIntPtrConstant(RegInfo->getSlotSize()));
Michael Liaodb7da202013-05-02 09:18:38 +000011089 StoreAddr = DAG.getNode(ISD::ADD, dl, PtrVT, StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +000011090 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
11091 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +000011092 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011093
Michael Liaodb7da202013-05-02 09:18:38 +000011094 return DAG.getNode(X86ISD::EH_RETURN, dl, MVT::Other, Chain,
11095 DAG.getRegister(StoreAddrReg, PtrVT));
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011096}
11097
Michael Liao6c0e04c2012-10-15 22:39:43 +000011098SDValue X86TargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
11099 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +000011100 SDLoc DL(Op);
Michael Liao6c0e04c2012-10-15 22:39:43 +000011101 return DAG.getNode(X86ISD::EH_SJLJ_SETJMP, DL,
11102 DAG.getVTList(MVT::i32, MVT::Other),
11103 Op.getOperand(0), Op.getOperand(1));
11104}
11105
11106SDValue X86TargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
11107 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +000011108 SDLoc DL(Op);
Michael Liao6c0e04c2012-10-15 22:39:43 +000011109 return DAG.getNode(X86ISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
11110 Op.getOperand(0), Op.getOperand(1));
11111}
11112
Craig Topper55b24052012-09-11 06:15:32 +000011113static SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
Duncan Sands4a544a72011-09-06 13:37:06 +000011114 return Op.getOperand(0);
11115}
11116
11117SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
11118 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000011119 SDValue Root = Op.getOperand(0);
11120 SDValue Trmp = Op.getOperand(1); // trampoline
11121 SDValue FPtr = Op.getOperand(2); // nested function
11122 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickac6d9be2013-05-25 02:42:55 +000011123 SDLoc dl (Op);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011124
Dan Gohman69de1932008-02-06 22:27:42 +000011125 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Michael Liao7abf67a2012-10-04 19:50:43 +000011126 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
Duncan Sandsb116fac2007-07-27 20:02:49 +000011127
11128 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +000011129 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +000011130
11131 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +000011132 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
11133 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +000011134
Michael Liao7abf67a2012-10-04 19:50:43 +000011135 const unsigned char N86R10 = TRI->getEncodingValue(X86::R10) & 0x7;
11136 const unsigned char N86R11 = TRI->getEncodingValue(X86::R11) & 0x7;
Duncan Sands339e14f2008-01-16 22:55:25 +000011137
11138 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
11139
11140 // Load the pointer to the nested function into R11.
11141 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +000011142 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +000011143 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000011144 Addr, MachinePointerInfo(TrmpAddr),
11145 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000011146
Owen Anderson825b72b2009-08-11 20:47:22 +000011147 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
11148 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000011149 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
11150 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +000011151 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000011152
11153 // Load the 'nest' parameter value into R10.
11154 // R10 is specified in X86CallingConv.td
11155 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +000011156 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
11157 DAG.getConstant(10, MVT::i64));
11158 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000011159 Addr, MachinePointerInfo(TrmpAddr, 10),
11160 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000011161
Owen Anderson825b72b2009-08-11 20:47:22 +000011162 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
11163 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000011164 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
11165 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +000011166 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000011167
11168 // Jump to the nested function.
11169 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +000011170 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
11171 DAG.getConstant(20, MVT::i64));
11172 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000011173 Addr, MachinePointerInfo(TrmpAddr, 20),
11174 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000011175
11176 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +000011177 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
11178 DAG.getConstant(22, MVT::i64));
11179 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011180 MachinePointerInfo(TrmpAddr, 22),
11181 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000011182
Duncan Sands4a544a72011-09-06 13:37:06 +000011183 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011184 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +000011185 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +000011186 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +000011187 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +000011188 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +000011189
11190 switch (CC) {
11191 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000011192 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +000011193 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +000011194 case CallingConv::X86_StdCall: {
11195 // Pass 'nest' parameter in ECX.
11196 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000011197 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000011198
11199 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011200 FunctionType *FTy = Func->getFunctionType();
Bill Wendling99faa3b2012-12-07 23:16:57 +000011201 const AttributeSet &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +000011202
Chris Lattner58d74912008-03-12 17:45:29 +000011203 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +000011204 unsigned InRegCount = 0;
11205 unsigned Idx = 1;
11206
11207 for (FunctionType::param_iterator I = FTy->param_begin(),
11208 E = FTy->param_end(); I != E; ++I, ++Idx)
Bill Wendling94e94b32012-12-30 13:50:49 +000011209 if (Attrs.hasAttribute(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +000011210 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000011211 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +000011212
11213 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +000011214 report_fatal_error("Nest register in use - reduce number of inreg"
11215 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +000011216 }
11217 }
11218 break;
11219 }
11220 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +000011221 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +000011222 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +000011223 // Pass 'nest' parameter in EAX.
11224 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000011225 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000011226 break;
11227 }
11228
Dan Gohman475871a2008-07-27 21:46:04 +000011229 SDValue OutChains[4];
11230 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +000011231
Owen Anderson825b72b2009-08-11 20:47:22 +000011232 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
11233 DAG.getConstant(10, MVT::i32));
11234 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011235
Chris Lattnera62fe662010-02-05 19:20:30 +000011236 // This is storing the opcode for MOV32ri.
11237 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Michael Liao7abf67a2012-10-04 19:50:43 +000011238 const unsigned char N86Reg = TRI->getEncodingValue(NestReg) & 0x7;
Scott Michelfdc40a02009-02-17 22:15:04 +000011239 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000011240 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +000011241 Trmp, MachinePointerInfo(TrmpAddr),
11242 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011243
Owen Anderson825b72b2009-08-11 20:47:22 +000011244 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
11245 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000011246 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
11247 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000011248 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011249
Chris Lattnera62fe662010-02-05 19:20:30 +000011250 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000011251 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
11252 DAG.getConstant(5, MVT::i32));
11253 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011254 MachinePointerInfo(TrmpAddr, 5),
11255 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011256
Owen Anderson825b72b2009-08-11 20:47:22 +000011257 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
11258 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000011259 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
11260 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000011261 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011262
Duncan Sands4a544a72011-09-06 13:37:06 +000011263 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011264 }
11265}
11266
Dan Gohmand858e902010-04-17 15:26:15 +000011267SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
11268 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011269 /*
11270 The rounding mode is in bits 11:10 of FPSR, and has the following
11271 settings:
11272 00 Round to nearest
11273 01 Round to -inf
11274 10 Round to +inf
11275 11 Round to 0
11276
11277 FLT_ROUNDS, on the other hand, expects the following:
11278 -1 Undefined
11279 0 Round to 0
11280 1 Round to nearest
11281 2 Round to +inf
11282 3 Round to -inf
11283
11284 To perform the conversion, we do:
11285 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
11286 */
11287
11288 MachineFunction &MF = DAG.getMachineFunction();
11289 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000011290 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011291 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000011292 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000011293 SDLoc DL(Op);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011294
11295 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000011296 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000011297 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011298
Chris Lattner2156b792010-09-22 01:11:26 +000011299 MachineMemOperand *MMO =
11300 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
11301 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000011302
Chris Lattner2156b792010-09-22 01:11:26 +000011303 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
11304 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
11305 DAG.getVTList(MVT::Other),
Michael Liao0ee17002013-04-19 04:03:37 +000011306 Ops, array_lengthof(Ops), MVT::i16,
11307 MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011308
11309 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000011310 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000011311 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011312
11313 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000011314 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000011315 DAG.getNode(ISD::SRL, DL, MVT::i16,
11316 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000011317 CWD, DAG.getConstant(0x800, MVT::i16)),
11318 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000011319 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000011320 DAG.getNode(ISD::SRL, DL, MVT::i16,
11321 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000011322 CWD, DAG.getConstant(0x400, MVT::i16)),
11323 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011324
Dan Gohman475871a2008-07-27 21:46:04 +000011325 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000011326 DAG.getNode(ISD::AND, DL, MVT::i16,
11327 DAG.getNode(ISD::ADD, DL, MVT::i16,
11328 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000011329 DAG.getConstant(1, MVT::i16)),
11330 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011331
Duncan Sands83ec4b62008-06-06 12:08:01 +000011332 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000011333 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011334}
11335
Craig Topper55b24052012-09-11 06:15:32 +000011336static SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000011337 EVT VT = Op.getValueType();
11338 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011339 unsigned NumBits = VT.getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +000011340 SDLoc dl(Op);
Evan Cheng18efe262007-12-14 02:13:44 +000011341
11342 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011343 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000011344 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000011345 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000011346 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000011347 }
Evan Cheng18efe262007-12-14 02:13:44 +000011348
Evan Cheng152804e2007-12-14 08:30:15 +000011349 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000011350 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011351 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000011352
11353 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000011354 SDValue Ops[] = {
11355 Op,
11356 DAG.getConstant(NumBits+NumBits-1, OpVT),
11357 DAG.getConstant(X86::COND_E, MVT::i8),
11358 Op.getValue(1)
11359 };
11360 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000011361
11362 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000011363 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000011364
Owen Anderson825b72b2009-08-11 20:47:22 +000011365 if (VT == MVT::i8)
11366 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000011367 return Op;
11368}
11369
Craig Topper55b24052012-09-11 06:15:32 +000011370static SDValue LowerCTLZ_ZERO_UNDEF(SDValue Op, SelectionDAG &DAG) {
Chandler Carruthacc068e2011-12-24 10:55:54 +000011371 EVT VT = Op.getValueType();
11372 EVT OpVT = VT;
11373 unsigned NumBits = VT.getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +000011374 SDLoc dl(Op);
Chandler Carruthacc068e2011-12-24 10:55:54 +000011375
11376 Op = Op.getOperand(0);
11377 if (VT == MVT::i8) {
11378 // Zero extend to i32 since there is not an i8 bsr.
11379 OpVT = MVT::i32;
11380 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
11381 }
11382
11383 // Issue a bsr (scan bits in reverse).
11384 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
11385 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
11386
11387 // And xor with NumBits-1.
11388 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
11389
11390 if (VT == MVT::i8)
11391 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
11392 return Op;
11393}
11394
Craig Topper55b24052012-09-11 06:15:32 +000011395static SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000011396 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000011397 unsigned NumBits = VT.getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +000011398 SDLoc dl(Op);
Evan Cheng18efe262007-12-14 02:13:44 +000011399 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000011400
11401 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000011402 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011403 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000011404
11405 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000011406 SDValue Ops[] = {
11407 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000011408 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000011409 DAG.getConstant(X86::COND_E, MVT::i8),
11410 Op.getValue(1)
11411 };
Chandler Carruth77821022011-12-24 12:12:34 +000011412 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000011413}
11414
Craig Topper13894fa2011-08-24 06:14:18 +000011415// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
11416// ones, and then concatenate the result back.
11417static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000011418 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000011419
Craig Topper7a9a28b2012-08-12 02:23:29 +000011420 assert(VT.is256BitVector() && VT.isInteger() &&
Craig Topper13894fa2011-08-24 06:14:18 +000011421 "Unsupported value type for operation");
11422
Craig Topper66ddd152012-04-27 22:54:43 +000011423 unsigned NumElems = VT.getVectorNumElements();
Andrew Trickac6d9be2013-05-25 02:42:55 +000011424 SDLoc dl(Op);
Craig Topper13894fa2011-08-24 06:14:18 +000011425
11426 // Extract the LHS vectors
11427 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000011428 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
11429 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000011430
11431 // Extract the RHS vectors
11432 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000011433 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
11434 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000011435
11436 MVT EltVT = VT.getVectorElementType().getSimpleVT();
11437 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
11438
11439 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
11440 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
11441 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
11442}
11443
Craig Topper55b24052012-09-11 06:15:32 +000011444static SDValue LowerADD(SDValue Op, SelectionDAG &DAG) {
Craig Topper7a9a28b2012-08-12 02:23:29 +000011445 assert(Op.getValueType().is256BitVector() &&
Craig Topper13894fa2011-08-24 06:14:18 +000011446 Op.getValueType().isInteger() &&
11447 "Only handle AVX 256-bit vector integer operation");
11448 return Lower256IntArith(Op, DAG);
11449}
11450
Craig Topper55b24052012-09-11 06:15:32 +000011451static SDValue LowerSUB(SDValue Op, SelectionDAG &DAG) {
Craig Topper7a9a28b2012-08-12 02:23:29 +000011452 assert(Op.getValueType().is256BitVector() &&
Craig Topper13894fa2011-08-24 06:14:18 +000011453 Op.getValueType().isInteger() &&
11454 "Only handle AVX 256-bit vector integer operation");
11455 return Lower256IntArith(Op, DAG);
11456}
11457
Craig Topper55b24052012-09-11 06:15:32 +000011458static SDValue LowerMUL(SDValue Op, const X86Subtarget *Subtarget,
11459 SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000011460 SDLoc dl(Op);
Craig Topper13894fa2011-08-24 06:14:18 +000011461 EVT VT = Op.getValueType();
11462
11463 // Decompose 256-bit ops into smaller 128-bit ops.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000011464 if (VT.is256BitVector() && !Subtarget->hasInt256())
Craig Topper13894fa2011-08-24 06:14:18 +000011465 return Lower256IntArith(Op, DAG);
11466
Benjamin Kramer2f8a6cd2012-12-22 16:07:56 +000011467 SDValue A = Op.getOperand(0);
11468 SDValue B = Op.getOperand(1);
11469
11470 // Lower v4i32 mul as 2x shuffle, 2x pmuludq, 2x shuffle.
11471 if (VT == MVT::v4i32) {
11472 assert(Subtarget->hasSSE2() && !Subtarget->hasSSE41() &&
11473 "Should not custom lower when pmuldq is available!");
11474
11475 // Extract the odd parts.
11476 const int UnpackMask[] = { 1, -1, 3, -1 };
11477 SDValue Aodds = DAG.getVectorShuffle(VT, dl, A, A, UnpackMask);
11478 SDValue Bodds = DAG.getVectorShuffle(VT, dl, B, B, UnpackMask);
11479
11480 // Multiply the even parts.
11481 SDValue Evens = DAG.getNode(X86ISD::PMULUDQ, dl, MVT::v2i64, A, B);
11482 // Now multiply odd parts.
11483 SDValue Odds = DAG.getNode(X86ISD::PMULUDQ, dl, MVT::v2i64, Aodds, Bodds);
11484
11485 Evens = DAG.getNode(ISD::BITCAST, dl, VT, Evens);
11486 Odds = DAG.getNode(ISD::BITCAST, dl, VT, Odds);
11487
11488 // Merge the two vectors back together with a shuffle. This expands into 2
11489 // shuffles.
11490 const int ShufMask[] = { 0, 4, 2, 6 };
11491 return DAG.getVectorShuffle(VT, dl, Evens, Odds, ShufMask);
11492 }
11493
Craig Topper5b209e82012-02-05 03:14:49 +000011494 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
11495 "Only know how to lower V2I64/V4I64 multiply");
11496
Craig Topper5b209e82012-02-05 03:14:49 +000011497 // Ahi = psrlqi(a, 32);
11498 // Bhi = psrlqi(b, 32);
11499 //
11500 // AloBlo = pmuludq(a, b);
11501 // AloBhi = pmuludq(a, Bhi);
11502 // AhiBlo = pmuludq(Ahi, b);
11503
11504 // AloBhi = psllqi(AloBhi, 32);
11505 // AhiBlo = psllqi(AhiBlo, 32);
11506 // return AloBlo + AloBhi + AhiBlo;
11507
Craig Topper5b209e82012-02-05 03:14:49 +000011508 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000011509
Craig Topper5b209e82012-02-05 03:14:49 +000011510 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
11511 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000011512
Craig Topper5b209e82012-02-05 03:14:49 +000011513 // Bit cast to 32-bit vectors for MULUDQ
11514 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
11515 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
11516 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
11517 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
11518 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000011519
Craig Topper5b209e82012-02-05 03:14:49 +000011520 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
11521 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
11522 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000011523
Craig Topper5b209e82012-02-05 03:14:49 +000011524 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
11525 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000011526
Dale Johannesene4d209d2009-02-03 20:21:25 +000011527 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000011528 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000011529}
11530
Nadav Rotem13f8cf52013-01-09 05:14:33 +000011531SDValue X86TargetLowering::LowerSDIV(SDValue Op, SelectionDAG &DAG) const {
11532 EVT VT = Op.getValueType();
11533 EVT EltTy = VT.getVectorElementType();
11534 unsigned NumElts = VT.getVectorNumElements();
11535 SDValue N0 = Op.getOperand(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +000011536 SDLoc dl(Op);
Nadav Rotem13f8cf52013-01-09 05:14:33 +000011537
11538 // Lower sdiv X, pow2-const.
11539 BuildVectorSDNode *C = dyn_cast<BuildVectorSDNode>(Op.getOperand(1));
11540 if (!C)
11541 return SDValue();
11542
11543 APInt SplatValue, SplatUndef;
11544 unsigned MinSplatBits;
11545 bool HasAnyUndefs;
11546 if (!C->isConstantSplat(SplatValue, SplatUndef, MinSplatBits, HasAnyUndefs))
11547 return SDValue();
11548
11549 if ((SplatValue != 0) &&
11550 (SplatValue.isPowerOf2() || (-SplatValue).isPowerOf2())) {
11551 unsigned lg2 = SplatValue.countTrailingZeros();
11552 // Splat the sign bit.
11553 SDValue Sz = DAG.getConstant(EltTy.getSizeInBits()-1, MVT::i32);
11554 SDValue SGN = getTargetVShiftNode(X86ISD::VSRAI, dl, VT, N0, Sz, DAG);
11555 // Add (N0 < 0) ? abs2 - 1 : 0;
11556 SDValue Amt = DAG.getConstant(EltTy.getSizeInBits() - lg2, MVT::i32);
11557 SDValue SRL = getTargetVShiftNode(X86ISD::VSRLI, dl, VT, SGN, Amt, DAG);
11558 SDValue ADD = DAG.getNode(ISD::ADD, dl, VT, N0, SRL);
11559 SDValue Lg2Amt = DAG.getConstant(lg2, MVT::i32);
11560 SDValue SRA = getTargetVShiftNode(X86ISD::VSRAI, dl, VT, ADD, Lg2Amt, DAG);
11561
11562 // If we're dividing by a positive value, we're done. Otherwise, we must
11563 // negate the result.
11564 if (SplatValue.isNonNegative())
11565 return SRA;
11566
11567 SmallVector<SDValue, 16> V(NumElts, DAG.getConstant(0, EltTy));
11568 SDValue Zero = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], NumElts);
11569 return DAG.getNode(ISD::SUB, dl, VT, Zero, SRA);
11570 }
11571 return SDValue();
11572}
11573
Michael Liao4b7ab122013-03-20 02:20:36 +000011574static SDValue LowerScalarImmediateShift(SDValue Op, SelectionDAG &DAG,
11575 const X86Subtarget *Subtarget) {
Nate Begemanbdcb5af2010-07-27 22:37:06 +000011576 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000011577 SDLoc dl(Op);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000011578 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000011579 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000011580
Nadav Rotem43012222011-05-11 08:12:09 +000011581 // Optimize shl/srl/sra with constant shift amount.
11582 if (isSplatVector(Amt.getNode())) {
11583 SDValue SclrAmt = Amt->getOperand(0);
11584 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
11585 uint64_t ShiftAmt = C->getZExtValue();
11586
Craig Toppered2e13d2012-01-22 19:15:14 +000011587 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000011588 (Subtarget->hasInt256() &&
Craig Toppered2e13d2012-01-22 19:15:14 +000011589 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
11590 if (Op.getOpcode() == ISD::SHL)
11591 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
11592 DAG.getConstant(ShiftAmt, MVT::i32));
11593 if (Op.getOpcode() == ISD::SRL)
11594 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
11595 DAG.getConstant(ShiftAmt, MVT::i32));
11596 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
11597 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
11598 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000011599 }
11600
Craig Toppered2e13d2012-01-22 19:15:14 +000011601 if (VT == MVT::v16i8) {
11602 if (Op.getOpcode() == ISD::SHL) {
11603 // Make a large shift.
11604 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
11605 DAG.getConstant(ShiftAmt, MVT::i32));
11606 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
11607 // Zero out the rightmost bits.
11608 SmallVector<SDValue, 16> V(16,
11609 DAG.getConstant(uint8_t(-1U << ShiftAmt),
11610 MVT::i8));
11611 return DAG.getNode(ISD::AND, dl, VT, SHL,
11612 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000011613 }
Craig Toppered2e13d2012-01-22 19:15:14 +000011614 if (Op.getOpcode() == ISD::SRL) {
11615 // Make a large shift.
11616 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
11617 DAG.getConstant(ShiftAmt, MVT::i32));
11618 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
11619 // Zero out the leftmost bits.
11620 SmallVector<SDValue, 16> V(16,
11621 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
11622 MVT::i8));
11623 return DAG.getNode(ISD::AND, dl, VT, SRL,
11624 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
11625 }
11626 if (Op.getOpcode() == ISD::SRA) {
11627 if (ShiftAmt == 7) {
11628 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000011629 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000011630 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000011631 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000011632
Craig Toppered2e13d2012-01-22 19:15:14 +000011633 // R s>> a === ((R u>> a) ^ m) - m
11634 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
11635 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
11636 MVT::i8));
11637 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
11638 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
11639 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
11640 return Res;
11641 }
Craig Topper731dfd02012-04-23 03:42:40 +000011642 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000011643 }
Craig Topper46154eb2011-11-11 07:39:23 +000011644
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000011645 if (Subtarget->hasInt256() && VT == MVT::v32i8) {
Craig Topper0d86d462011-11-20 00:12:05 +000011646 if (Op.getOpcode() == ISD::SHL) {
11647 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000011648 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
11649 DAG.getConstant(ShiftAmt, MVT::i32));
11650 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000011651 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000011652 SmallVector<SDValue, 32> V(32,
11653 DAG.getConstant(uint8_t(-1U << ShiftAmt),
11654 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000011655 return DAG.getNode(ISD::AND, dl, VT, SHL,
11656 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000011657 }
Craig Topper0d86d462011-11-20 00:12:05 +000011658 if (Op.getOpcode() == ISD::SRL) {
11659 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000011660 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
11661 DAG.getConstant(ShiftAmt, MVT::i32));
11662 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000011663 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000011664 SmallVector<SDValue, 32> V(32,
11665 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
11666 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000011667 return DAG.getNode(ISD::AND, dl, VT, SRL,
11668 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
11669 }
11670 if (Op.getOpcode() == ISD::SRA) {
11671 if (ShiftAmt == 7) {
11672 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000011673 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000011674 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000011675 }
11676
11677 // R s>> a === ((R u>> a) ^ m) - m
11678 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
11679 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
11680 MVT::i8));
11681 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
11682 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
11683 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
11684 return Res;
11685 }
Craig Topper731dfd02012-04-23 03:42:40 +000011686 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000011687 }
Nadav Rotem43012222011-05-11 08:12:09 +000011688 }
11689 }
11690
Michael Liao42317cc2013-03-20 02:33:21 +000011691 // Special case in 32-bit mode, where i64 is expanded into high and low parts.
11692 if (!Subtarget->is64Bit() &&
11693 (VT == MVT::v2i64 || (Subtarget->hasInt256() && VT == MVT::v4i64)) &&
11694 Amt.getOpcode() == ISD::BITCAST &&
11695 Amt.getOperand(0).getOpcode() == ISD::BUILD_VECTOR) {
11696 Amt = Amt.getOperand(0);
11697 unsigned Ratio = Amt.getValueType().getVectorNumElements() /
11698 VT.getVectorNumElements();
11699 unsigned RatioInLog2 = Log2_32_Ceil(Ratio);
11700 uint64_t ShiftAmt = 0;
11701 for (unsigned i = 0; i != Ratio; ++i) {
11702 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Amt.getOperand(i));
11703 if (C == 0)
11704 return SDValue();
11705 // 6 == Log2(64)
11706 ShiftAmt |= C->getZExtValue() << (i * (1 << (6 - RatioInLog2)));
11707 }
11708 // Check remaining shift amounts.
11709 for (unsigned i = Ratio; i != Amt.getNumOperands(); i += Ratio) {
11710 uint64_t ShAmt = 0;
11711 for (unsigned j = 0; j != Ratio; ++j) {
11712 ConstantSDNode *C =
11713 dyn_cast<ConstantSDNode>(Amt.getOperand(i + j));
11714 if (C == 0)
11715 return SDValue();
11716 // 6 == Log2(64)
11717 ShAmt |= C->getZExtValue() << (j * (1 << (6 - RatioInLog2)));
11718 }
11719 if (ShAmt != ShiftAmt)
11720 return SDValue();
11721 }
11722 switch (Op.getOpcode()) {
11723 default:
11724 llvm_unreachable("Unknown shift opcode!");
11725 case ISD::SHL:
11726 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
11727 DAG.getConstant(ShiftAmt, MVT::i32));
11728 case ISD::SRL:
11729 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
11730 DAG.getConstant(ShiftAmt, MVT::i32));
11731 case ISD::SRA:
11732 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
11733 DAG.getConstant(ShiftAmt, MVT::i32));
11734 }
11735 }
11736
11737 return SDValue();
11738}
11739
11740static SDValue LowerScalarVariableShift(SDValue Op, SelectionDAG &DAG,
11741 const X86Subtarget* Subtarget) {
11742 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000011743 SDLoc dl(Op);
Michael Liao42317cc2013-03-20 02:33:21 +000011744 SDValue R = Op.getOperand(0);
11745 SDValue Amt = Op.getOperand(1);
11746
11747 if ((VT == MVT::v2i64 && Op.getOpcode() != ISD::SRA) ||
11748 VT == MVT::v4i32 || VT == MVT::v8i16 ||
11749 (Subtarget->hasInt256() &&
11750 ((VT == MVT::v4i64 && Op.getOpcode() != ISD::SRA) ||
11751 VT == MVT::v8i32 || VT == MVT::v16i16))) {
11752 SDValue BaseShAmt;
11753 EVT EltVT = VT.getVectorElementType();
11754
11755 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
11756 unsigned NumElts = VT.getVectorNumElements();
11757 unsigned i, j;
11758 for (i = 0; i != NumElts; ++i) {
11759 if (Amt.getOperand(i).getOpcode() == ISD::UNDEF)
11760 continue;
11761 break;
11762 }
11763 for (j = i; j != NumElts; ++j) {
11764 SDValue Arg = Amt.getOperand(j);
11765 if (Arg.getOpcode() == ISD::UNDEF) continue;
11766 if (Arg != Amt.getOperand(i))
11767 break;
11768 }
11769 if (i != NumElts && j == NumElts)
11770 BaseShAmt = Amt.getOperand(i);
11771 } else {
11772 if (Amt.getOpcode() == ISD::EXTRACT_SUBVECTOR)
11773 Amt = Amt.getOperand(0);
11774 if (Amt.getOpcode() == ISD::VECTOR_SHUFFLE &&
11775 cast<ShuffleVectorSDNode>(Amt)->isSplat()) {
11776 SDValue InVec = Amt.getOperand(0);
11777 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
11778 unsigned NumElts = InVec.getValueType().getVectorNumElements();
11779 unsigned i = 0;
11780 for (; i != NumElts; ++i) {
11781 SDValue Arg = InVec.getOperand(i);
11782 if (Arg.getOpcode() == ISD::UNDEF) continue;
11783 BaseShAmt = Arg;
11784 break;
11785 }
11786 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
11787 if (ConstantSDNode *C =
11788 dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
11789 unsigned SplatIdx =
11790 cast<ShuffleVectorSDNode>(Amt)->getSplatIndex();
11791 if (C->getZExtValue() == SplatIdx)
11792 BaseShAmt = InVec.getOperand(1);
11793 }
11794 }
11795 if (BaseShAmt.getNode() == 0)
11796 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, Amt,
11797 DAG.getIntPtrConstant(0));
11798 }
11799 }
11800
11801 if (BaseShAmt.getNode()) {
11802 if (EltVT.bitsGT(MVT::i32))
11803 BaseShAmt = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, BaseShAmt);
11804 else if (EltVT.bitsLT(MVT::i32))
11805 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, BaseShAmt);
11806
11807 switch (Op.getOpcode()) {
11808 default:
11809 llvm_unreachable("Unknown shift opcode!");
11810 case ISD::SHL:
11811 switch (VT.getSimpleVT().SimpleTy) {
11812 default: return SDValue();
11813 case MVT::v2i64:
11814 case MVT::v4i32:
11815 case MVT::v8i16:
11816 case MVT::v4i64:
11817 case MVT::v8i32:
11818 case MVT::v16i16:
11819 return getTargetVShiftNode(X86ISD::VSHLI, dl, VT, R, BaseShAmt, DAG);
11820 }
11821 case ISD::SRA:
11822 switch (VT.getSimpleVT().SimpleTy) {
11823 default: return SDValue();
11824 case MVT::v4i32:
11825 case MVT::v8i16:
11826 case MVT::v8i32:
11827 case MVT::v16i16:
11828 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, R, BaseShAmt, DAG);
11829 }
11830 case ISD::SRL:
11831 switch (VT.getSimpleVT().SimpleTy) {
11832 default: return SDValue();
11833 case MVT::v2i64:
11834 case MVT::v4i32:
11835 case MVT::v8i16:
11836 case MVT::v4i64:
11837 case MVT::v8i32:
11838 case MVT::v16i16:
11839 return getTargetVShiftNode(X86ISD::VSRLI, dl, VT, R, BaseShAmt, DAG);
11840 }
11841 }
11842 }
11843 }
11844
11845 // Special case in 32-bit mode, where i64 is expanded into high and low parts.
11846 if (!Subtarget->is64Bit() &&
11847 (VT == MVT::v2i64 || (Subtarget->hasInt256() && VT == MVT::v4i64)) &&
11848 Amt.getOpcode() == ISD::BITCAST &&
11849 Amt.getOperand(0).getOpcode() == ISD::BUILD_VECTOR) {
11850 Amt = Amt.getOperand(0);
11851 unsigned Ratio = Amt.getValueType().getVectorNumElements() /
11852 VT.getVectorNumElements();
11853 std::vector<SDValue> Vals(Ratio);
11854 for (unsigned i = 0; i != Ratio; ++i)
11855 Vals[i] = Amt.getOperand(i);
11856 for (unsigned i = Ratio; i != Amt.getNumOperands(); i += Ratio) {
11857 for (unsigned j = 0; j != Ratio; ++j)
11858 if (Vals[j] != Amt.getOperand(i + j))
11859 return SDValue();
11860 }
11861 switch (Op.getOpcode()) {
11862 default:
11863 llvm_unreachable("Unknown shift opcode!");
11864 case ISD::SHL:
11865 return DAG.getNode(X86ISD::VSHL, dl, VT, R, Op.getOperand(1));
11866 case ISD::SRL:
11867 return DAG.getNode(X86ISD::VSRL, dl, VT, R, Op.getOperand(1));
11868 case ISD::SRA:
11869 return DAG.getNode(X86ISD::VSRA, dl, VT, R, Op.getOperand(1));
11870 }
11871 }
11872
Michael Liao4b7ab122013-03-20 02:20:36 +000011873 return SDValue();
11874}
11875
11876SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
11877
11878 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000011879 SDLoc dl(Op);
Michael Liao4b7ab122013-03-20 02:20:36 +000011880 SDValue R = Op.getOperand(0);
11881 SDValue Amt = Op.getOperand(1);
11882 SDValue V;
11883
11884 if (!Subtarget->hasSSE2())
11885 return SDValue();
11886
11887 V = LowerScalarImmediateShift(Op, DAG, Subtarget);
11888 if (V.getNode())
11889 return V;
11890
Michael Liao42317cc2013-03-20 02:33:21 +000011891 V = LowerScalarVariableShift(Op, DAG, Subtarget);
11892 if (V.getNode())
11893 return V;
11894
Michael Liao5c5f1902013-03-20 02:28:20 +000011895 // AVX2 has VPSLLV/VPSRAV/VPSRLV.
11896 if (Subtarget->hasInt256()) {
11897 if (Op.getOpcode() == ISD::SRL &&
11898 (VT == MVT::v2i64 || VT == MVT::v4i32 ||
11899 VT == MVT::v4i64 || VT == MVT::v8i32))
11900 return Op;
11901 if (Op.getOpcode() == ISD::SHL &&
11902 (VT == MVT::v2i64 || VT == MVT::v4i32 ||
11903 VT == MVT::v4i64 || VT == MVT::v8i32))
11904 return Op;
11905 if (Op.getOpcode() == ISD::SRA && (VT == MVT::v4i32 || VT == MVT::v8i32))
11906 return Op;
11907 }
11908
Nadav Rotem43012222011-05-11 08:12:09 +000011909 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000011910 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Benjamin Kramera220aeb2013-02-04 15:19:33 +000011911 Op = DAG.getNode(ISD::SHL, dl, VT, Amt, DAG.getConstant(23, VT));
Nate Begeman51409212010-07-28 00:21:48 +000011912
Benjamin Kramer9fa92512013-02-04 15:19:25 +000011913 Op = DAG.getNode(ISD::ADD, dl, VT, Op, DAG.getConstant(0x3f800000U, VT));
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011914 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000011915 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
11916 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
11917 }
Nadav Rotem43012222011-05-11 08:12:09 +000011918 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000011919 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000011920
Nate Begeman51409212010-07-28 00:21:48 +000011921 // a = a << 5;
Benjamin Kramera220aeb2013-02-04 15:19:33 +000011922 Op = DAG.getNode(ISD::SHL, dl, VT, Amt, DAG.getConstant(5, VT));
Craig Toppered2e13d2012-01-22 19:15:14 +000011923 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000011924
Lang Hames8b99c1e2011-12-17 01:08:46 +000011925 // Turn 'a' into a mask suitable for VSELECT
11926 SDValue VSelM = DAG.getConstant(0x80, VT);
11927 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000011928 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000011929
Lang Hames8b99c1e2011-12-17 01:08:46 +000011930 SDValue CM1 = DAG.getConstant(0x0f, VT);
11931 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000011932
Lang Hames8b99c1e2011-12-17 01:08:46 +000011933 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
11934 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000011935 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
11936 DAG.getConstant(4, MVT::i32), DAG);
11937 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000011938 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
11939
Nate Begeman51409212010-07-28 00:21:48 +000011940 // a += a
11941 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000011942 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000011943 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000011944
Lang Hames8b99c1e2011-12-17 01:08:46 +000011945 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
11946 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000011947 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
11948 DAG.getConstant(2, MVT::i32), DAG);
11949 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000011950 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
11951
Nate Begeman51409212010-07-28 00:21:48 +000011952 // a += a
11953 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000011954 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000011955 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000011956
Lang Hames8b99c1e2011-12-17 01:08:46 +000011957 // return VSELECT(r, r+r, a);
11958 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000011959 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000011960 return R;
11961 }
Craig Topper46154eb2011-11-11 07:39:23 +000011962
11963 // Decompose 256-bit shifts into smaller 128-bit shifts.
Craig Topper7a9a28b2012-08-12 02:23:29 +000011964 if (VT.is256BitVector()) {
Craig Toppered2e13d2012-01-22 19:15:14 +000011965 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000011966 MVT EltVT = VT.getVectorElementType().getSimpleVT();
11967 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
11968
11969 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000011970 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
11971 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000011972
11973 // Recreate the shift amount vectors
11974 SDValue Amt1, Amt2;
11975 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
11976 // Constant shift amount
11977 SmallVector<SDValue, 4> Amt1Csts;
11978 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000011979 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000011980 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000011981 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000011982 Amt2Csts.push_back(Amt->getOperand(i));
11983
11984 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
11985 &Amt1Csts[0], NumElems/2);
11986 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
11987 &Amt2Csts[0], NumElems/2);
11988 } else {
11989 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000011990 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
11991 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000011992 }
11993
11994 // Issue new vector shifts for the smaller types
11995 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
11996 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
11997
11998 // Concatenate the result back
11999 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
12000 }
12001
Nate Begeman51409212010-07-28 00:21:48 +000012002 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000012003}
Mon P Wangaf9b9522008-12-18 21:42:19 +000012004
Craig Topper55b24052012-09-11 06:15:32 +000012005static SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG) {
Bill Wendling74c37652008-12-09 22:08:41 +000012006 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
12007 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000012008 // looks for this combo and may remove the "setcc" instruction if the "setcc"
12009 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000012010 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000012011 SDValue LHS = N->getOperand(0);
12012 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000012013 unsigned BaseOp = 0;
12014 unsigned Cond = 0;
Andrew Trickac6d9be2013-05-25 02:42:55 +000012015 SDLoc DL(Op);
Bill Wendling74c37652008-12-09 22:08:41 +000012016 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012017 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000012018 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000012019 // A subtract of one will be selected as a INC. Note that INC doesn't
12020 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000012021 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
12022 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000012023 BaseOp = X86ISD::INC;
12024 Cond = X86::COND_O;
12025 break;
12026 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000012027 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000012028 Cond = X86::COND_O;
12029 break;
12030 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000012031 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000012032 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000012033 break;
12034 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000012035 // A subtract of one will be selected as a DEC. Note that DEC doesn't
12036 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000012037 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
12038 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000012039 BaseOp = X86ISD::DEC;
12040 Cond = X86::COND_O;
12041 break;
12042 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000012043 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000012044 Cond = X86::COND_O;
12045 break;
12046 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000012047 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000012048 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000012049 break;
12050 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000012051 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000012052 Cond = X86::COND_O;
12053 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000012054 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
12055 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
12056 MVT::i32);
12057 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012058
Chris Lattnerb20e0b12010-12-05 07:30:36 +000012059 SDValue SetCC =
12060 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
12061 DAG.getConstant(X86::COND_O, MVT::i32),
12062 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012063
Dan Gohman6e5fda22011-07-22 18:45:15 +000012064 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000012065 }
Bill Wendling74c37652008-12-09 22:08:41 +000012066 }
Bill Wendling3fafd932008-11-26 22:37:40 +000012067
Bill Wendling61edeb52008-12-02 01:06:39 +000012068 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000012069 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000012070 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000012071
Bill Wendling61edeb52008-12-02 01:06:39 +000012072 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000012073 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
12074 DAG.getConstant(Cond, MVT::i32),
12075 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000012076
Dan Gohman6e5fda22011-07-22 18:45:15 +000012077 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000012078}
12079
Chad Rosier30450e82011-12-22 22:35:21 +000012080SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
12081 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +000012082 SDLoc dl(Op);
Craig Toppera124f942011-11-21 01:12:36 +000012083 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
12084 EVT VT = Op.getValueType();
12085
Craig Toppered2e13d2012-01-22 19:15:14 +000012086 if (!Subtarget->hasSSE2() || !VT.isVector())
12087 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000012088
Craig Toppered2e13d2012-01-22 19:15:14 +000012089 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
12090 ExtraVT.getScalarType().getSizeInBits();
12091 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
12092
12093 switch (VT.getSimpleVT().SimpleTy) {
12094 default: return SDValue();
12095 case MVT::v8i32:
12096 case MVT::v16i16:
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012097 if (!Subtarget->hasFp256())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000012098 return SDValue();
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012099 if (!Subtarget->hasInt256()) {
Craig Toppered2e13d2012-01-22 19:15:14 +000012100 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000012101 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000012102
Craig Toppered2e13d2012-01-22 19:15:14 +000012103 // Extract the LHS vectors
12104 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000012105 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
12106 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000012107
Craig Toppered2e13d2012-01-22 19:15:14 +000012108 MVT EltVT = VT.getVectorElementType().getSimpleVT();
12109 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000012110
Craig Toppered2e13d2012-01-22 19:15:14 +000012111 EVT ExtraEltVT = ExtraVT.getVectorElementType();
Craig Topperb6072642012-05-03 07:26:59 +000012112 unsigned ExtraNumElems = ExtraVT.getVectorNumElements();
Craig Toppered2e13d2012-01-22 19:15:14 +000012113 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
12114 ExtraNumElems/2);
12115 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000012116
Craig Toppered2e13d2012-01-22 19:15:14 +000012117 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
12118 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000012119
Dmitri Gribenko2de05722012-09-10 21:26:47 +000012120 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);
Craig Toppered2e13d2012-01-22 19:15:14 +000012121 }
12122 // fall through
12123 case MVT::v4i32:
12124 case MVT::v8i16: {
Nadav Rotemb05130e2013-03-19 18:38:27 +000012125 // (sext (vzext x)) -> (vsext x)
12126 SDValue Op0 = Op.getOperand(0);
12127 SDValue Op00 = Op0.getOperand(0);
12128 SDValue Tmp1;
12129 // Hopefully, this VECTOR_SHUFFLE is just a VZEXT.
12130 if (Op0.getOpcode() == ISD::BITCAST &&
12131 Op00.getOpcode() == ISD::VECTOR_SHUFFLE)
12132 Tmp1 = LowerVectorIntExtend(Op00, DAG);
12133 if (Tmp1.getNode()) {
12134 SDValue Tmp1Op0 = Tmp1.getOperand(0);
12135 assert(Tmp1Op0.getOpcode() == X86ISD::VZEXT &&
12136 "This optimization is invalid without a VZEXT.");
12137 return DAG.getNode(X86ISD::VSEXT, dl, VT, Tmp1Op0.getOperand(0));
12138 }
12139
12140 // If the above didn't work, then just use Shift-Left + Shift-Right.
12141 Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT, Op0, ShAmt, DAG);
Craig Toppered2e13d2012-01-22 19:15:14 +000012142 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000012143 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000012144 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000012145}
12146
Craig Topper55b24052012-09-11 06:15:32 +000012147static SDValue LowerATOMIC_FENCE(SDValue Op, const X86Subtarget *Subtarget,
12148 SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000012149 SDLoc dl(Op);
Eli Friedman14648462011-07-27 22:21:52 +000012150 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
12151 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
12152 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
12153 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
12154
12155 // The only fence that needs an instruction is a sequentially-consistent
12156 // cross-thread fence.
12157 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
12158 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
12159 // no-sse2). There isn't any reason to disable it if the target processor
12160 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000012161 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000012162 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
12163
12164 SDValue Chain = Op.getOperand(0);
12165 SDValue Zero = DAG.getConstant(0, MVT::i32);
12166 SDValue Ops[] = {
12167 DAG.getRegister(X86::ESP, MVT::i32), // Base
12168 DAG.getTargetConstant(1, MVT::i8), // Scale
12169 DAG.getRegister(0, MVT::i32), // Index
12170 DAG.getTargetConstant(0, MVT::i32), // Disp
12171 DAG.getRegister(0, MVT::i32), // Segment.
12172 Zero,
12173 Chain
12174 };
Michael Liao2a8bea72013-04-19 22:22:57 +000012175 SDNode *Res = DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops);
Eli Friedman14648462011-07-27 22:21:52 +000012176 return SDValue(Res, 0);
12177 }
12178
12179 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
12180 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
12181}
12182
Craig Topper55b24052012-09-11 06:15:32 +000012183static SDValue LowerCMP_SWAP(SDValue Op, const X86Subtarget *Subtarget,
12184 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000012185 EVT T = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012186 SDLoc DL(Op);
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000012187 unsigned Reg = 0;
12188 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000012189 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000012190 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000012191 case MVT::i8: Reg = X86::AL; size = 1; break;
12192 case MVT::i16: Reg = X86::AX; size = 2; break;
12193 case MVT::i32: Reg = X86::EAX; size = 4; break;
12194 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000012195 assert(Subtarget->is64Bit() && "Node not type legal!");
12196 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000012197 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000012198 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000012199 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000012200 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000012201 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000012202 Op.getOperand(1),
12203 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000012204 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000012205 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000012206 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000012207 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
12208 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
Michael Liao0ee17002013-04-19 04:03:37 +000012209 Ops, array_lengthof(Ops), T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000012210 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000012211 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000012212 return cpOut;
12213}
12214
Craig Topper55b24052012-09-11 06:15:32 +000012215static SDValue LowerREADCYCLECOUNTER(SDValue Op, const X86Subtarget *Subtarget,
12216 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +000012217 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000012218 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000012219 SDValue TheChain = Op.getOperand(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +000012220 SDLoc dl(Op);
Dale Johannesene4d209d2009-02-03 20:21:25 +000012221 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000012222 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
12223 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000012224 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000012225 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
12226 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000012227 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000012228 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000012229 rdx.getValue(1)
12230 };
Michael Liao0ee17002013-04-19 04:03:37 +000012231 return DAG.getMergeValues(Ops, array_lengthof(Ops), dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012232}
12233
Craig Topper55b24052012-09-11 06:15:32 +000012234SDValue X86TargetLowering::LowerBITCAST(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen7d07b482010-05-21 00:52:33 +000012235 EVT SrcVT = Op.getOperand(0).getValueType();
12236 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000012237 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000012238 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012239 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000012240 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000012241 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000012242 // i64 <=> MMX conversions are Legal.
12243 if (SrcVT==MVT::i64 && DstVT.isVector())
12244 return Op;
12245 if (DstVT==MVT::i64 && SrcVT.isVector())
12246 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000012247 // MMX <=> MMX conversions are Legal.
12248 if (SrcVT.isVector() && DstVT.isVector())
12249 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000012250 // All other conversions need to be expanded.
12251 return SDValue();
12252}
Chris Lattner5b856542010-12-20 00:59:46 +000012253
Craig Topper55b24052012-09-11 06:15:32 +000012254static SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000012255 SDNode *Node = Op.getNode();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012256 SDLoc dl(Node);
Owen Andersone50ed302009-08-10 22:56:29 +000012257 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000012258 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000012259 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000012260 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000012261 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000012262 Node->getOperand(0),
12263 Node->getOperand(1), negOp,
12264 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000012265 cast<AtomicSDNode>(Node)->getAlignment(),
12266 cast<AtomicSDNode>(Node)->getOrdering(),
12267 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000012268}
12269
Eli Friedman327236c2011-08-24 20:50:09 +000012270static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
12271 SDNode *Node = Op.getNode();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012272 SDLoc dl(Node);
Eli Friedmanf8f90f02011-08-24 22:33:28 +000012273 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000012274
12275 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000012276 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
12277 // FIXME: On 32-bit, store -> fist or movq would be more efficient
12278 // (The only way to get a 16-byte store is cmpxchg16b)
12279 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
12280 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
12281 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000012282 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
12283 cast<AtomicSDNode>(Node)->getMemoryVT(),
12284 Node->getOperand(0),
12285 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000012286 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000012287 cast<AtomicSDNode>(Node)->getOrdering(),
12288 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000012289 return Swap.getValue(1);
12290 }
12291 // Other atomic stores have a simple pattern.
12292 return Op;
12293}
12294
Chris Lattner5b856542010-12-20 00:59:46 +000012295static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
12296 EVT VT = Op.getNode()->getValueType(0);
12297
12298 // Let legalize expand this if it isn't a legal type yet.
12299 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
12300 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012301
Chris Lattner5b856542010-12-20 00:59:46 +000012302 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012303
Chris Lattner5b856542010-12-20 00:59:46 +000012304 unsigned Opc;
12305 bool ExtraOp = false;
12306 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012307 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000012308 case ISD::ADDC: Opc = X86ISD::ADD; break;
12309 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
12310 case ISD::SUBC: Opc = X86ISD::SUB; break;
12311 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
12312 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012313
Chris Lattner5b856542010-12-20 00:59:46 +000012314 if (!ExtraOp)
Andrew Trickac6d9be2013-05-25 02:42:55 +000012315 return DAG.getNode(Opc, SDLoc(Op), VTs, Op.getOperand(0),
Chris Lattner5b856542010-12-20 00:59:46 +000012316 Op.getOperand(1));
Andrew Trickac6d9be2013-05-25 02:42:55 +000012317 return DAG.getNode(Opc, SDLoc(Op), VTs, Op.getOperand(0),
Chris Lattner5b856542010-12-20 00:59:46 +000012318 Op.getOperand(1), Op.getOperand(2));
12319}
12320
Evan Cheng8688a582013-01-29 02:32:37 +000012321SDValue X86TargetLowering::LowerFSINCOS(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga66f40a2013-01-30 22:56:35 +000012322 assert(Subtarget->isTargetDarwin() && Subtarget->is64Bit());
Eric Christophere187e252013-01-31 00:50:48 +000012323
Evan Cheng8688a582013-01-29 02:32:37 +000012324 // For MacOSX, we want to call an alternative entry point: __sincos_stret,
Evan Cheng3a6b7d32013-04-10 01:26:07 +000012325 // which returns the values as { float, float } (in XMM0) or
12326 // { double, double } (which is returned in XMM0, XMM1).
Andrew Trickac6d9be2013-05-25 02:42:55 +000012327 SDLoc dl(Op);
Evan Cheng8688a582013-01-29 02:32:37 +000012328 SDValue Arg = Op.getOperand(0);
12329 EVT ArgVT = Arg.getValueType();
12330 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Eric Christophere187e252013-01-31 00:50:48 +000012331
Evan Cheng8688a582013-01-29 02:32:37 +000012332 ArgListTy Args;
12333 ArgListEntry Entry;
Eric Christophere187e252013-01-31 00:50:48 +000012334
Evan Cheng8688a582013-01-29 02:32:37 +000012335 Entry.Node = Arg;
12336 Entry.Ty = ArgTy;
12337 Entry.isSExt = false;
12338 Entry.isZExt = false;
12339 Args.push_back(Entry);
Evan Chenga66f40a2013-01-30 22:56:35 +000012340
Evan Cheng3a6b7d32013-04-10 01:26:07 +000012341 bool isF64 = ArgVT == MVT::f64;
Evan Chenga66f40a2013-01-30 22:56:35 +000012342 // Only optimize x86_64 for now. i386 is a bit messy. For f32,
12343 // the small struct {f32, f32} is returned in (eax, edx). For f64,
12344 // the results are returned via SRet in memory.
Evan Cheng3a6b7d32013-04-10 01:26:07 +000012345 const char *LibcallName = isF64 ? "__sincos_stret" : "__sincosf_stret";
Evan Cheng8688a582013-01-29 02:32:37 +000012346 SDValue Callee = DAG.getExternalSymbol(LibcallName, getPointerTy());
Evan Chenga66f40a2013-01-30 22:56:35 +000012347
Evan Cheng3a6b7d32013-04-10 01:26:07 +000012348 Type *RetTy = isF64
12349 ? (Type*)StructType::get(ArgTy, ArgTy, NULL)
12350 : (Type*)VectorType::get(ArgTy, 4);
Evan Cheng8688a582013-01-29 02:32:37 +000012351 TargetLowering::
Evan Chenga66f40a2013-01-30 22:56:35 +000012352 CallLoweringInfo CLI(DAG.getEntryNode(), RetTy,
12353 false, false, false, false, 0,
12354 CallingConv::C, /*isTaillCall=*/false,
12355 /*doesNotRet=*/false, /*isReturnValueUsed*/true,
12356 Callee, Args, DAG, dl);
Evan Cheng8688a582013-01-29 02:32:37 +000012357 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Evan Cheng3a6b7d32013-04-10 01:26:07 +000012358
12359 if (isF64)
12360 // Returned in xmm0 and xmm1.
12361 return CallResult.first;
12362
12363 // Returned in bits 0:31 and 32:64 xmm0.
12364 SDValue SinVal = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, ArgVT,
12365 CallResult.first, DAG.getIntPtrConstant(0));
12366 SDValue CosVal = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, ArgVT,
12367 CallResult.first, DAG.getIntPtrConstant(1));
12368 SDVTList Tys = DAG.getVTList(ArgVT, ArgVT);
12369 return DAG.getNode(ISD::MERGE_VALUES, dl, Tys, SinVal, CosVal);
Evan Cheng8688a582013-01-29 02:32:37 +000012370}
12371
Evan Cheng0db9fe62006-04-25 20:13:52 +000012372/// LowerOperation - Provide custom lowering hooks for some operations.
12373///
Dan Gohmand858e902010-04-17 15:26:15 +000012374SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000012375 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012376 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000012377 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Craig Topper55b24052012-09-11 06:15:32 +000012378 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, Subtarget, DAG);
12379 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op, Subtarget, DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000012380 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000012381 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012382 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000012383 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012384 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
12385 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
12386 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000012387 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op,Subtarget,DAG);
12388 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, Subtarget,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012389 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
12390 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
12391 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000012392 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000012393 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000012394 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012395 case ISD::SHL_PARTS:
12396 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000012397 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012398 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000012399 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Craig Topperd713c0f2013-01-20 21:34:37 +000012400 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Nadav Rotem0509db22012-12-28 05:45:24 +000012401 case ISD::ZERO_EXTEND: return LowerZERO_EXTEND(Op, DAG);
12402 case ISD::SIGN_EXTEND: return LowerSIGN_EXTEND(Op, DAG);
12403 case ISD::ANY_EXTEND: return LowerANY_EXTEND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012404 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000012405 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Craig Topperb84b4232013-01-21 06:13:28 +000012406 case ISD::FP_EXTEND: return LowerFP_EXTEND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012407 case ISD::FABS: return LowerFABS(Op, DAG);
12408 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000012409 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000012410 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000012411 case ISD::SETCC: return LowerSETCC(Op, DAG);
12412 case ISD::SELECT: return LowerSELECT(Op, DAG);
12413 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012414 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012415 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000012416 case ISD::VAARG: return LowerVAARG(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000012417 case ISD::VACOPY: return LowerVACOPY(Op, Subtarget, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012418 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Benjamin Kramerb9bee042012-07-12 09:31:43 +000012419 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000012420 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
12421 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000012422 case ISD::FRAME_TO_ARGS_OFFSET:
12423 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000012424 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000012425 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Michael Liao6c0e04c2012-10-15 22:39:43 +000012426 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
12427 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000012428 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
12429 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000012430 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000012431 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000012432 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000012433 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000012434 case ISD::MUL: return LowerMUL(Op, Subtarget, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000012435 case ISD::SRA:
12436 case ISD::SRL:
12437 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000012438 case ISD::SADDO:
12439 case ISD::UADDO:
12440 case ISD::SSUBO:
12441 case ISD::USUBO:
12442 case ISD::SMULO:
12443 case ISD::UMULO: return LowerXALUO(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000012444 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, Subtarget,DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000012445 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000012446 case ISD::ADDC:
12447 case ISD::ADDE:
12448 case ISD::SUBC:
12449 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000012450 case ISD::ADD: return LowerADD(Op, DAG);
12451 case ISD::SUB: return LowerSUB(Op, DAG);
Nadav Rotem13f8cf52013-01-09 05:14:33 +000012452 case ISD::SDIV: return LowerSDIV(Op, DAG);
Evan Cheng8688a582013-01-29 02:32:37 +000012453 case ISD::FSINCOS: return LowerFSINCOS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012454 }
Chris Lattner27a6c732007-11-24 07:07:01 +000012455}
12456
Eli Friedmanf8f90f02011-08-24 22:33:28 +000012457static void ReplaceATOMIC_LOAD(SDNode *Node,
12458 SmallVectorImpl<SDValue> &Results,
12459 SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000012460 SDLoc dl(Node);
Eli Friedmanf8f90f02011-08-24 22:33:28 +000012461 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
12462
12463 // Convert wide load -> cmpxchg8b/cmpxchg16b
12464 // FIXME: On 32-bit, load -> fild or movq would be more efficient
12465 // (The only way to get a 16-byte load is cmpxchg16b)
12466 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000012467 SDValue Zero = DAG.getConstant(0, VT);
12468 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000012469 Node->getOperand(0),
12470 Node->getOperand(1), Zero, Zero,
12471 cast<AtomicSDNode>(Node)->getMemOperand(),
12472 cast<AtomicSDNode>(Node)->getOrdering(),
12473 cast<AtomicSDNode>(Node)->getSynchScope());
12474 Results.push_back(Swap.getValue(0));
12475 Results.push_back(Swap.getValue(1));
12476}
12477
Craig Topperc0878702012-08-17 06:55:11 +000012478static void
Duncan Sands1607f052008-12-01 11:39:25 +000012479ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Craig Topperc0878702012-08-17 06:55:11 +000012480 SelectionDAG &DAG, unsigned NewOp) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000012481 SDLoc dl(Node);
Duncan Sands17001ce2011-10-18 12:44:00 +000012482 assert (Node->getValueType(0) == MVT::i64 &&
12483 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000012484
12485 SDValue Chain = Node->getOperand(0);
12486 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000012487 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000012488 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000012489 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000012490 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000012491 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000012492 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000012493 SDValue Result =
Michael Liao0ee17002013-04-19 04:03:37 +000012494 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, array_lengthof(Ops), MVT::i64,
Dan Gohmanc76909a2009-09-25 20:36:54 +000012495 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000012496 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000012497 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000012498 Results.push_back(Result.getValue(2));
12499}
12500
Duncan Sands126d9072008-07-04 11:47:58 +000012501/// ReplaceNodeResults - Replace a node with an illegal result type
12502/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000012503void X86TargetLowering::ReplaceNodeResults(SDNode *N,
12504 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000012505 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +000012506 SDLoc dl(N);
Nadav Rotem0a1e9142012-12-14 21:20:37 +000012507 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Chris Lattner27a6c732007-11-24 07:07:01 +000012508 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000012509 default:
Craig Topperabb94d02012-02-05 03:43:23 +000012510 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000012511 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000012512 case ISD::ADDC:
12513 case ISD::ADDE:
12514 case ISD::SUBC:
12515 case ISD::SUBE:
12516 // We don't want to expand or promote these.
12517 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000012518 case ISD::FP_TO_SINT:
12519 case ISD::FP_TO_UINT: {
12520 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
12521
12522 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
12523 return;
12524
Eli Friedman948e95a2009-05-23 09:59:16 +000012525 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000012526 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000012527 SDValue FIST = Vals.first, StackSlot = Vals.second;
12528 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000012529 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000012530 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000012531 if (StackSlot.getNode() != 0)
12532 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
12533 MachinePointerInfo(),
12534 false, false, false, 0));
12535 else
12536 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000012537 }
12538 return;
12539 }
Michael Liao991b6a22012-10-24 04:09:32 +000012540 case ISD::UINT_TO_FP: {
Michael Liao6f8c6852013-03-14 06:57:42 +000012541 assert(Subtarget->hasSSE2() && "Requires at least SSE2!");
12542 if (N->getOperand(0).getValueType() != MVT::v2i32 ||
Michael Liao991b6a22012-10-24 04:09:32 +000012543 N->getValueType(0) != MVT::v2f32)
12544 return;
12545 SDValue ZExtIn = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v2i64,
12546 N->getOperand(0));
12547 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
12548 MVT::f64);
12549 SDValue VBias = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2f64, Bias, Bias);
12550 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64, ZExtIn,
12551 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, VBias));
12552 Or = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or);
12553 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, Or, VBias);
12554 Results.push_back(DAG.getNode(X86ISD::VFPROUND, dl, MVT::v4f32, Sub));
12555 return;
12556 }
Michael Liao44c2d612012-10-10 16:53:28 +000012557 case ISD::FP_ROUND: {
Nadav Rotem0a1e9142012-12-14 21:20:37 +000012558 if (!TLI.isTypeLegal(N->getOperand(0).getValueType()))
12559 return;
Michael Liao44c2d612012-10-10 16:53:28 +000012560 SDValue V = DAG.getNode(X86ISD::VFPROUND, dl, MVT::v4f32, N->getOperand(0));
12561 Results.push_back(V);
12562 return;
12563 }
Duncan Sands1607f052008-12-01 11:39:25 +000012564 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000012565 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000012566 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000012567 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000012568 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000012569 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000012570 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000012571 eax.getValue(2));
12572 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
12573 SDValue Ops[] = { eax, edx };
Michael Liao0ee17002013-04-19 04:03:37 +000012574 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops,
12575 array_lengthof(Ops)));
Duncan Sands1607f052008-12-01 11:39:25 +000012576 Results.push_back(edx.getValue(1));
12577 return;
12578 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000012579 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000012580 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000012581 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000012582 bool Regs64bit = T == MVT::i128;
12583 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000012584 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000012585 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
12586 DAG.getConstant(0, HalfT));
12587 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
12588 DAG.getConstant(1, HalfT));
12589 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
12590 Regs64bit ? X86::RAX : X86::EAX,
12591 cpInL, SDValue());
12592 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
12593 Regs64bit ? X86::RDX : X86::EDX,
12594 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000012595 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000012596 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
12597 DAG.getConstant(0, HalfT));
12598 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
12599 DAG.getConstant(1, HalfT));
12600 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
12601 Regs64bit ? X86::RBX : X86::EBX,
12602 swapInL, cpInH.getValue(1));
12603 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
Chad Rosiera20e1e72012-08-01 18:39:17 +000012604 Regs64bit ? X86::RCX : X86::ECX,
Eli Friedman43f51ae2011-08-26 21:21:21 +000012605 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000012606 SDValue Ops[] = { swapInH.getValue(0),
12607 N->getOperand(1),
12608 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000012609 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000012610 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000012611 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
12612 X86ISD::LCMPXCHG8_DAG;
12613 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Michael Liao0ee17002013-04-19 04:03:37 +000012614 Ops, array_lengthof(Ops), T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000012615 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
12616 Regs64bit ? X86::RAX : X86::EAX,
12617 HalfT, Result.getValue(1));
12618 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
12619 Regs64bit ? X86::RDX : X86::EDX,
12620 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000012621 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000012622 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000012623 Results.push_back(cpOutH.getValue(1));
12624 return;
12625 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000012626 case ISD::ATOMIC_LOAD_ADD:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000012627 case ISD::ATOMIC_LOAD_AND:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000012628 case ISD::ATOMIC_LOAD_NAND:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000012629 case ISD::ATOMIC_LOAD_OR:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000012630 case ISD::ATOMIC_LOAD_SUB:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000012631 case ISD::ATOMIC_LOAD_XOR:
Michael Liaoe5e8f762012-09-25 18:08:13 +000012632 case ISD::ATOMIC_LOAD_MAX:
12633 case ISD::ATOMIC_LOAD_MIN:
12634 case ISD::ATOMIC_LOAD_UMAX:
12635 case ISD::ATOMIC_LOAD_UMIN:
Craig Topperc0878702012-08-17 06:55:11 +000012636 case ISD::ATOMIC_SWAP: {
12637 unsigned Opc;
12638 switch (N->getOpcode()) {
12639 default: llvm_unreachable("Unexpected opcode");
12640 case ISD::ATOMIC_LOAD_ADD:
12641 Opc = X86ISD::ATOMADD64_DAG;
12642 break;
12643 case ISD::ATOMIC_LOAD_AND:
12644 Opc = X86ISD::ATOMAND64_DAG;
12645 break;
12646 case ISD::ATOMIC_LOAD_NAND:
12647 Opc = X86ISD::ATOMNAND64_DAG;
12648 break;
12649 case ISD::ATOMIC_LOAD_OR:
12650 Opc = X86ISD::ATOMOR64_DAG;
12651 break;
12652 case ISD::ATOMIC_LOAD_SUB:
12653 Opc = X86ISD::ATOMSUB64_DAG;
12654 break;
12655 case ISD::ATOMIC_LOAD_XOR:
12656 Opc = X86ISD::ATOMXOR64_DAG;
12657 break;
Michael Liaoe5e8f762012-09-25 18:08:13 +000012658 case ISD::ATOMIC_LOAD_MAX:
12659 Opc = X86ISD::ATOMMAX64_DAG;
12660 break;
12661 case ISD::ATOMIC_LOAD_MIN:
12662 Opc = X86ISD::ATOMMIN64_DAG;
12663 break;
12664 case ISD::ATOMIC_LOAD_UMAX:
12665 Opc = X86ISD::ATOMUMAX64_DAG;
12666 break;
12667 case ISD::ATOMIC_LOAD_UMIN:
12668 Opc = X86ISD::ATOMUMIN64_DAG;
12669 break;
Craig Topperc0878702012-08-17 06:55:11 +000012670 case ISD::ATOMIC_SWAP:
12671 Opc = X86ISD::ATOMSWAP64_DAG;
12672 break;
12673 }
12674 ReplaceATOMIC_BINARY_64(N, Results, DAG, Opc);
Duncan Sands1607f052008-12-01 11:39:25 +000012675 return;
Craig Topperc0878702012-08-17 06:55:11 +000012676 }
Eli Friedmanf8f90f02011-08-24 22:33:28 +000012677 case ISD::ATOMIC_LOAD:
12678 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000012679 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000012680}
12681
Evan Cheng72261582005-12-20 06:22:03 +000012682const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
12683 switch (Opcode) {
12684 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000012685 case X86ISD::BSF: return "X86ISD::BSF";
12686 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000012687 case X86ISD::SHLD: return "X86ISD::SHLD";
12688 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000012689 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000012690 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000012691 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000012692 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000012693 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000012694 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000012695 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
12696 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
12697 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000012698 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000012699 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000012700 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000012701 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000012702 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000012703 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000012704 case X86ISD::COMI: return "X86ISD::COMI";
12705 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000012706 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000012707 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000012708 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
12709 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000012710 case X86ISD::CMOV: return "X86ISD::CMOV";
12711 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000012712 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000012713 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
12714 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000012715 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000012716 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000012717 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000012718 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000012719 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000012720 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
12721 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000012722 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000012723 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012724 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000012725 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000012726 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Elena Demikhovsky226e0e62012-12-05 09:24:57 +000012727 case X86ISD::BLENDI: return "X86ISD::BLENDI";
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000012728 case X86ISD::SUBUS: return "X86ISD::SUBUS";
Craig Topperfe033152011-12-06 09:31:36 +000012729 case X86ISD::HADD: return "X86ISD::HADD";
12730 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000012731 case X86ISD::FHADD: return "X86ISD::FHADD";
12732 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Benjamin Kramer739c7a82012-12-21 14:04:55 +000012733 case X86ISD::UMAX: return "X86ISD::UMAX";
12734 case X86ISD::UMIN: return "X86ISD::UMIN";
12735 case X86ISD::SMAX: return "X86ISD::SMAX";
12736 case X86ISD::SMIN: return "X86ISD::SMIN";
Evan Cheng8ca29322006-11-10 21:43:37 +000012737 case X86ISD::FMAX: return "X86ISD::FMAX";
12738 case X86ISD::FMIN: return "X86ISD::FMIN";
Nadav Rotemd60cb112012-08-19 13:06:16 +000012739 case X86ISD::FMAXC: return "X86ISD::FMAXC";
12740 case X86ISD::FMINC: return "X86ISD::FMINC";
Dan Gohman20382522007-07-10 00:05:58 +000012741 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
12742 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000012743 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Hans Wennborgf0234fc2012-06-01 16:27:21 +000012744 case X86ISD::TLSBASEADDR: return "X86ISD::TLSBASEADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000012745 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Michael Liao6c0e04c2012-10-15 22:39:43 +000012746 case X86ISD::EH_SJLJ_SETJMP: return "X86ISD::EH_SJLJ_SETJMP";
12747 case X86ISD::EH_SJLJ_LONGJMP: return "X86ISD::EH_SJLJ_LONGJMP";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000012748 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000012749 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000012750 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000012751 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000012752 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
12753 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012754 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
12755 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
12756 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
12757 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
12758 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
12759 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000012760 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
Michael Liaob7bf7262012-08-14 22:53:17 +000012761 case X86ISD::VSEXT_MOVL: return "X86ISD::VSEXT_MOVL";
Evan Chengd880b972008-05-09 21:53:03 +000012762 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Michael Liaod9d09602012-10-23 17:34:00 +000012763 case X86ISD::VZEXT: return "X86ISD::VZEXT";
12764 case X86ISD::VSEXT: return "X86ISD::VSEXT";
Michael Liao7091b242012-08-14 21:24:47 +000012765 case X86ISD::VFPEXT: return "X86ISD::VFPEXT";
Michael Liao44c2d612012-10-10 16:53:28 +000012766 case X86ISD::VFPROUND: return "X86ISD::VFPROUND";
Craig Toppered2e13d2012-01-22 19:15:14 +000012767 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
12768 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000012769 case X86ISD::VSHL: return "X86ISD::VSHL";
12770 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000012771 case X86ISD::VSRA: return "X86ISD::VSRA";
12772 case X86ISD::VSHLI: return "X86ISD::VSHLI";
12773 case X86ISD::VSRLI: return "X86ISD::VSRLI";
12774 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000012775 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000012776 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
12777 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000012778 case X86ISD::ADD: return "X86ISD::ADD";
12779 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000012780 case X86ISD::ADC: return "X86ISD::ADC";
12781 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000012782 case X86ISD::SMUL: return "X86ISD::SMUL";
12783 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000012784 case X86ISD::INC: return "X86ISD::INC";
12785 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000012786 case X86ISD::OR: return "X86ISD::OR";
12787 case X86ISD::XOR: return "X86ISD::XOR";
12788 case X86ISD::AND: return "X86ISD::AND";
Craig Toppere6a62772011-11-13 17:31:07 +000012789 case X86ISD::BLSI: return "X86ISD::BLSI";
12790 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
12791 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000012792 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000012793 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000012794 case X86ISD::TESTP: return "X86ISD::TESTP";
Craig Topper4aee1bb2013-01-28 06:48:25 +000012795 case X86ISD::PALIGNR: return "X86ISD::PALIGNR";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012796 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
12797 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012798 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000012799 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012800 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012801 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000012802 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000012803 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
12804 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012805 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
12806 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
12807 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000012808 case X86ISD::MOVSD: return "X86ISD::MOVSD";
12809 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000012810 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
12811 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000012812 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000012813 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000012814 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000012815 case X86ISD::VPERMV: return "X86ISD::VPERMV";
12816 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000012817 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000012818 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000012819 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012820 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000012821 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000012822 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000012823 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000012824 case X86ISD::SAHF: return "X86ISD::SAHF";
Benjamin Kramerb9bee042012-07-12 09:31:43 +000012825 case X86ISD::RDRAND: return "X86ISD::RDRAND";
Michael Liaoc26392a2013-03-28 23:41:26 +000012826 case X86ISD::RDSEED: return "X86ISD::RDSEED";
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000012827 case X86ISD::FMADD: return "X86ISD::FMADD";
12828 case X86ISD::FMSUB: return "X86ISD::FMSUB";
12829 case X86ISD::FNMADD: return "X86ISD::FNMADD";
12830 case X86ISD::FNMSUB: return "X86ISD::FNMSUB";
12831 case X86ISD::FMADDSUB: return "X86ISD::FMADDSUB";
12832 case X86ISD::FMSUBADD: return "X86ISD::FMSUBADD";
Craig Topper9c7ae012012-11-10 01:23:36 +000012833 case X86ISD::PCMPESTRI: return "X86ISD::PCMPESTRI";
12834 case X86ISD::PCMPISTRI: return "X86ISD::PCMPISTRI";
Michael Liaof8fd8832013-03-26 22:47:01 +000012835 case X86ISD::XTEST: return "X86ISD::XTEST";
Evan Cheng72261582005-12-20 06:22:03 +000012836 }
12837}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012838
Chris Lattnerc9addb72007-03-30 23:15:24 +000012839// isLegalAddressingMode - Return true if the addressing mode represented
12840// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000012841bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000012842 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000012843 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012844 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000012845 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000012846
Chris Lattnerc9addb72007-03-30 23:15:24 +000012847 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012848 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000012849 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000012850
Chris Lattnerc9addb72007-03-30 23:15:24 +000012851 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000012852 unsigned GVFlags =
12853 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012854
Chris Lattnerdfed4132009-07-10 07:38:24 +000012855 // If a reference to this global requires an extra load, we can't fold it.
12856 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000012857 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012858
Chris Lattnerdfed4132009-07-10 07:38:24 +000012859 // If BaseGV requires a register for the PIC base, we cannot also have a
12860 // BaseReg specified.
12861 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000012862 return false;
Evan Cheng52787842007-08-01 23:46:47 +000012863
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012864 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000012865 if ((M != CodeModel::Small || R != Reloc::Static) &&
12866 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000012867 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000012868 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012869
Chris Lattnerc9addb72007-03-30 23:15:24 +000012870 switch (AM.Scale) {
12871 case 0:
12872 case 1:
12873 case 2:
12874 case 4:
12875 case 8:
12876 // These scales always work.
12877 break;
12878 case 3:
12879 case 5:
12880 case 9:
12881 // These scales are formed with basereg+scalereg. Only accept if there is
12882 // no basereg yet.
12883 if (AM.HasBaseReg)
12884 return false;
12885 break;
12886 default: // Other stuff never works.
12887 return false;
12888 }
Scott Michelfdc40a02009-02-17 22:15:04 +000012889
Chris Lattnerc9addb72007-03-30 23:15:24 +000012890 return true;
12891}
12892
Chris Lattnerdb125cf2011-07-18 04:54:35 +000012893bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000012894 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000012895 return false;
Evan Chenge127a732007-10-29 07:57:50 +000012896 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
12897 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Jakub Staszakc20323a2012-12-29 15:57:26 +000012898 return NumBits1 > NumBits2;
Evan Cheng2bd122c2007-10-26 01:56:11 +000012899}
12900
Evan Cheng70e10d32012-07-17 06:53:39 +000012901bool X86TargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Jakub Staszakc20323a2012-12-29 15:57:26 +000012902 return isInt<32>(Imm);
Evan Cheng70e10d32012-07-17 06:53:39 +000012903}
12904
12905bool X86TargetLowering::isLegalAddImmediate(int64_t Imm) const {
Evan Chenga9e13ba2012-07-17 18:54:11 +000012906 // Can also use sub to handle negated immediates.
Jakub Staszakc20323a2012-12-29 15:57:26 +000012907 return isInt<32>(Imm);
Evan Cheng70e10d32012-07-17 06:53:39 +000012908}
12909
Owen Andersone50ed302009-08-10 22:56:29 +000012910bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000012911 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000012912 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000012913 unsigned NumBits1 = VT1.getSizeInBits();
12914 unsigned NumBits2 = VT2.getSizeInBits();
Jakub Staszakc20323a2012-12-29 15:57:26 +000012915 return NumBits1 > NumBits2;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000012916}
Evan Cheng2bd122c2007-10-26 01:56:11 +000012917
Chris Lattnerdb125cf2011-07-18 04:54:35 +000012918bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000012919 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000012920 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000012921}
12922
Owen Andersone50ed302009-08-10 22:56:29 +000012923bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000012924 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000012925 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000012926}
12927
Evan Cheng2766a472012-12-06 19:13:27 +000012928bool X86TargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
12929 EVT VT1 = Val.getValueType();
12930 if (isZExtFree(VT1, VT2))
12931 return true;
12932
12933 if (Val.getOpcode() != ISD::LOAD)
12934 return false;
12935
12936 if (!VT1.isSimple() || !VT1.isInteger() ||
12937 !VT2.isSimple() || !VT2.isInteger())
12938 return false;
12939
12940 switch (VT1.getSimpleVT().SimpleTy) {
12941 default: break;
12942 case MVT::i8:
12943 case MVT::i16:
12944 case MVT::i32:
12945 // X86 has 8, 16, and 32-bit zero-extending loads.
12946 return true;
12947 }
12948
12949 return false;
12950}
12951
Owen Andersone50ed302009-08-10 22:56:29 +000012952bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000012953 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000012954 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000012955}
12956
Evan Cheng60c07e12006-07-05 22:17:51 +000012957/// isShuffleMaskLegal - Targets can use this to indicate that they only
12958/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
12959/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
12960/// are assumed to be legal.
12961bool
Eric Christopherfd179292009-08-27 18:07:15 +000012962X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000012963 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000012964 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000012965 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000012966 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000012967
Nate Begemana09008b2009-10-19 02:17:23 +000012968 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000012969 return (VT.getVectorNumElements() == 2 ||
12970 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
12971 isMOVLMask(M, VT) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012972 isSHUFPMask(M, VT, Subtarget->hasFp256()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000012973 isPSHUFDMask(M, VT) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012974 isPSHUFHWMask(M, VT, Subtarget->hasInt256()) ||
12975 isPSHUFLWMask(M, VT, Subtarget->hasInt256()) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000012976 isPALIGNRMask(M, VT, Subtarget) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012977 isUNPCKLMask(M, VT, Subtarget->hasInt256()) ||
12978 isUNPCKHMask(M, VT, Subtarget->hasInt256()) ||
12979 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasInt256()) ||
12980 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasInt256()));
Evan Cheng60c07e12006-07-05 22:17:51 +000012981}
12982
Dan Gohman7d8143f2008-04-09 20:09:42 +000012983bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000012984X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000012985 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000012986 unsigned NumElts = VT.getVectorNumElements();
12987 // FIXME: This collection of masks seems suspect.
12988 if (NumElts == 2)
12989 return true;
Craig Topper7a9a28b2012-08-12 02:23:29 +000012990 if (NumElts == 4 && VT.is128BitVector()) {
Nate Begeman9008ca62009-04-27 18:41:29 +000012991 return (isMOVLMask(Mask, VT) ||
12992 isCommutedMOVLMask(Mask, VT, true) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012993 isSHUFPMask(Mask, VT, Subtarget->hasFp256()) ||
12994 isSHUFPMask(Mask, VT, Subtarget->hasFp256(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000012995 }
12996 return false;
12997}
12998
12999//===----------------------------------------------------------------------===//
13000// X86 Scheduler Hooks
13001//===----------------------------------------------------------------------===//
13002
Michael Liaobe02a902012-11-08 07:28:54 +000013003/// Utility function to emit xbegin specifying the start of an RTM region.
Craig Topper2da36912012-11-11 22:45:02 +000013004static MachineBasicBlock *EmitXBegin(MachineInstr *MI, MachineBasicBlock *MBB,
13005 const TargetInstrInfo *TII) {
Michael Liaobe02a902012-11-08 07:28:54 +000013006 DebugLoc DL = MI->getDebugLoc();
Michael Liaobe02a902012-11-08 07:28:54 +000013007
13008 const BasicBlock *BB = MBB->getBasicBlock();
13009 MachineFunction::iterator I = MBB;
13010 ++I;
13011
13012 // For the v = xbegin(), we generate
13013 //
13014 // thisMBB:
13015 // xbegin sinkMBB
13016 //
13017 // mainMBB:
13018 // eax = -1
13019 //
13020 // sinkMBB:
13021 // v = eax
13022
13023 MachineBasicBlock *thisMBB = MBB;
13024 MachineFunction *MF = MBB->getParent();
13025 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
13026 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
13027 MF->insert(I, mainMBB);
13028 MF->insert(I, sinkMBB);
13029
13030 // Transfer the remainder of BB and its successor edges to sinkMBB.
13031 sinkMBB->splice(sinkMBB->begin(), MBB,
13032 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
13033 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
13034
13035 // thisMBB:
13036 // xbegin sinkMBB
13037 // # fallthrough to mainMBB
13038 // # abortion to sinkMBB
13039 BuildMI(thisMBB, DL, TII->get(X86::XBEGIN_4)).addMBB(sinkMBB);
13040 thisMBB->addSuccessor(mainMBB);
13041 thisMBB->addSuccessor(sinkMBB);
13042
13043 // mainMBB:
13044 // EAX = -1
13045 BuildMI(mainMBB, DL, TII->get(X86::MOV32ri), X86::EAX).addImm(-1);
13046 mainMBB->addSuccessor(sinkMBB);
13047
13048 // sinkMBB:
13049 // EAX is live into the sinkMBB
13050 sinkMBB->addLiveIn(X86::EAX);
13051 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
13052 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
13053 .addReg(X86::EAX);
13054
13055 MI->eraseFromParent();
13056 return sinkMBB;
13057}
13058
Michael Liaob118a072012-09-20 03:06:15 +000013059// Get CMPXCHG opcode for the specified data type.
13060static unsigned getCmpXChgOpcode(EVT VT) {
13061 switch (VT.getSimpleVT().SimpleTy) {
13062 case MVT::i8: return X86::LCMPXCHG8;
13063 case MVT::i16: return X86::LCMPXCHG16;
13064 case MVT::i32: return X86::LCMPXCHG32;
13065 case MVT::i64: return X86::LCMPXCHG64;
13066 default:
13067 break;
Richard Smith42fc29e2012-04-13 22:47:00 +000013068 }
Michael Liaob118a072012-09-20 03:06:15 +000013069 llvm_unreachable("Invalid operand size!");
Mon P Wang63307c32008-05-05 19:05:59 +000013070}
13071
Michael Liaob118a072012-09-20 03:06:15 +000013072// Get LOAD opcode for the specified data type.
13073static unsigned getLoadOpcode(EVT VT) {
13074 switch (VT.getSimpleVT().SimpleTy) {
13075 case MVT::i8: return X86::MOV8rm;
13076 case MVT::i16: return X86::MOV16rm;
13077 case MVT::i32: return X86::MOV32rm;
13078 case MVT::i64: return X86::MOV64rm;
13079 default:
13080 break;
13081 }
13082 llvm_unreachable("Invalid operand size!");
13083}
13084
13085// Get opcode of the non-atomic one from the specified atomic instruction.
13086static unsigned getNonAtomicOpcode(unsigned Opc) {
13087 switch (Opc) {
13088 case X86::ATOMAND8: return X86::AND8rr;
13089 case X86::ATOMAND16: return X86::AND16rr;
13090 case X86::ATOMAND32: return X86::AND32rr;
13091 case X86::ATOMAND64: return X86::AND64rr;
13092 case X86::ATOMOR8: return X86::OR8rr;
13093 case X86::ATOMOR16: return X86::OR16rr;
13094 case X86::ATOMOR32: return X86::OR32rr;
13095 case X86::ATOMOR64: return X86::OR64rr;
13096 case X86::ATOMXOR8: return X86::XOR8rr;
13097 case X86::ATOMXOR16: return X86::XOR16rr;
13098 case X86::ATOMXOR32: return X86::XOR32rr;
13099 case X86::ATOMXOR64: return X86::XOR64rr;
13100 }
13101 llvm_unreachable("Unhandled atomic-load-op opcode!");
13102}
13103
13104// Get opcode of the non-atomic one from the specified atomic instruction with
13105// extra opcode.
13106static unsigned getNonAtomicOpcodeWithExtraOpc(unsigned Opc,
13107 unsigned &ExtraOpc) {
13108 switch (Opc) {
13109 case X86::ATOMNAND8: ExtraOpc = X86::NOT8r; return X86::AND8rr;
13110 case X86::ATOMNAND16: ExtraOpc = X86::NOT16r; return X86::AND16rr;
13111 case X86::ATOMNAND32: ExtraOpc = X86::NOT32r; return X86::AND32rr;
13112 case X86::ATOMNAND64: ExtraOpc = X86::NOT64r; return X86::AND64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000013113 case X86::ATOMMAX8: ExtraOpc = X86::CMP8rr; return X86::CMOVL32rr;
Michael Liaob118a072012-09-20 03:06:15 +000013114 case X86::ATOMMAX16: ExtraOpc = X86::CMP16rr; return X86::CMOVL16rr;
13115 case X86::ATOMMAX32: ExtraOpc = X86::CMP32rr; return X86::CMOVL32rr;
13116 case X86::ATOMMAX64: ExtraOpc = X86::CMP64rr; return X86::CMOVL64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000013117 case X86::ATOMMIN8: ExtraOpc = X86::CMP8rr; return X86::CMOVG32rr;
Michael Liaob118a072012-09-20 03:06:15 +000013118 case X86::ATOMMIN16: ExtraOpc = X86::CMP16rr; return X86::CMOVG16rr;
13119 case X86::ATOMMIN32: ExtraOpc = X86::CMP32rr; return X86::CMOVG32rr;
13120 case X86::ATOMMIN64: ExtraOpc = X86::CMP64rr; return X86::CMOVG64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000013121 case X86::ATOMUMAX8: ExtraOpc = X86::CMP8rr; return X86::CMOVB32rr;
Michael Liaob118a072012-09-20 03:06:15 +000013122 case X86::ATOMUMAX16: ExtraOpc = X86::CMP16rr; return X86::CMOVB16rr;
13123 case X86::ATOMUMAX32: ExtraOpc = X86::CMP32rr; return X86::CMOVB32rr;
13124 case X86::ATOMUMAX64: ExtraOpc = X86::CMP64rr; return X86::CMOVB64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000013125 case X86::ATOMUMIN8: ExtraOpc = X86::CMP8rr; return X86::CMOVA32rr;
Michael Liaob118a072012-09-20 03:06:15 +000013126 case X86::ATOMUMIN16: ExtraOpc = X86::CMP16rr; return X86::CMOVA16rr;
13127 case X86::ATOMUMIN32: ExtraOpc = X86::CMP32rr; return X86::CMOVA32rr;
13128 case X86::ATOMUMIN64: ExtraOpc = X86::CMP64rr; return X86::CMOVA64rr;
13129 }
13130 llvm_unreachable("Unhandled atomic-load-op opcode!");
13131}
13132
13133// Get opcode of the non-atomic one from the specified atomic instruction for
13134// 64-bit data type on 32-bit target.
13135static unsigned getNonAtomic6432Opcode(unsigned Opc, unsigned &HiOpc) {
13136 switch (Opc) {
13137 case X86::ATOMAND6432: HiOpc = X86::AND32rr; return X86::AND32rr;
13138 case X86::ATOMOR6432: HiOpc = X86::OR32rr; return X86::OR32rr;
13139 case X86::ATOMXOR6432: HiOpc = X86::XOR32rr; return X86::XOR32rr;
13140 case X86::ATOMADD6432: HiOpc = X86::ADC32rr; return X86::ADD32rr;
13141 case X86::ATOMSUB6432: HiOpc = X86::SBB32rr; return X86::SUB32rr;
13142 case X86::ATOMSWAP6432: HiOpc = X86::MOV32rr; return X86::MOV32rr;
Michael Liaoe5e8f762012-09-25 18:08:13 +000013143 case X86::ATOMMAX6432: HiOpc = X86::SETLr; return X86::SETLr;
13144 case X86::ATOMMIN6432: HiOpc = X86::SETGr; return X86::SETGr;
13145 case X86::ATOMUMAX6432: HiOpc = X86::SETBr; return X86::SETBr;
13146 case X86::ATOMUMIN6432: HiOpc = X86::SETAr; return X86::SETAr;
Michael Liaob118a072012-09-20 03:06:15 +000013147 }
13148 llvm_unreachable("Unhandled atomic-load-op opcode!");
13149}
13150
13151// Get opcode of the non-atomic one from the specified atomic instruction for
13152// 64-bit data type on 32-bit target with extra opcode.
13153static unsigned getNonAtomic6432OpcodeWithExtraOpc(unsigned Opc,
13154 unsigned &HiOpc,
13155 unsigned &ExtraOpc) {
13156 switch (Opc) {
13157 case X86::ATOMNAND6432:
13158 ExtraOpc = X86::NOT32r;
13159 HiOpc = X86::AND32rr;
13160 return X86::AND32rr;
13161 }
13162 llvm_unreachable("Unhandled atomic-load-op opcode!");
13163}
13164
13165// Get pseudo CMOV opcode from the specified data type.
13166static unsigned getPseudoCMOVOpc(EVT VT) {
13167 switch (VT.getSimpleVT().SimpleTy) {
Michael Liaofe87c302012-09-21 03:18:52 +000013168 case MVT::i8: return X86::CMOV_GR8;
Michael Liaob118a072012-09-20 03:06:15 +000013169 case MVT::i16: return X86::CMOV_GR16;
13170 case MVT::i32: return X86::CMOV_GR32;
13171 default:
13172 break;
13173 }
13174 llvm_unreachable("Unknown CMOV opcode!");
13175}
13176
13177// EmitAtomicLoadArith - emit the code sequence for pseudo atomic instructions.
13178// They will be translated into a spin-loop or compare-exchange loop from
13179//
13180// ...
13181// dst = atomic-fetch-op MI.addr, MI.val
13182// ...
13183//
13184// to
13185//
13186// ...
Michael Liaoc537f792013-03-06 00:17:04 +000013187// t1 = LOAD MI.addr
Michael Liaob118a072012-09-20 03:06:15 +000013188// loop:
Michael Liaoc537f792013-03-06 00:17:04 +000013189// t4 = phi(t1, t3 / loop)
13190// t2 = OP MI.val, t4
13191// EAX = t4
13192// LCMPXCHG [MI.addr], t2, [EAX is implicitly used & defined]
13193// t3 = EAX
Michael Liaob118a072012-09-20 03:06:15 +000013194// JNE loop
13195// sink:
Michael Liaoc537f792013-03-06 00:17:04 +000013196// dst = t3
Michael Liaob118a072012-09-20 03:06:15 +000013197// ...
Mon P Wang63307c32008-05-05 19:05:59 +000013198MachineBasicBlock *
Michael Liaob118a072012-09-20 03:06:15 +000013199X86TargetLowering::EmitAtomicLoadArith(MachineInstr *MI,
13200 MachineBasicBlock *MBB) const {
13201 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13202 DebugLoc DL = MI->getDebugLoc();
13203
13204 MachineFunction *MF = MBB->getParent();
13205 MachineRegisterInfo &MRI = MF->getRegInfo();
13206
13207 const BasicBlock *BB = MBB->getBasicBlock();
13208 MachineFunction::iterator I = MBB;
13209 ++I;
13210
Michael Liao13d08bf2013-01-22 21:47:38 +000013211 assert(MI->getNumOperands() <= X86::AddrNumOperands + 4 &&
Michael Liaob118a072012-09-20 03:06:15 +000013212 "Unexpected number of operands");
13213
13214 assert(MI->hasOneMemOperand() &&
13215 "Expected atomic-load-op to have one memoperand");
13216
13217 // Memory Reference
13218 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
13219 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
13220
13221 unsigned DstReg, SrcReg;
13222 unsigned MemOpndSlot;
13223
13224 unsigned CurOp = 0;
13225
13226 DstReg = MI->getOperand(CurOp++).getReg();
13227 MemOpndSlot = CurOp;
13228 CurOp += X86::AddrNumOperands;
13229 SrcReg = MI->getOperand(CurOp++).getReg();
13230
13231 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
Craig Topperf4d25a22012-09-30 19:49:56 +000013232 MVT::SimpleValueType VT = *RC->vt_begin();
Michael Liaoc537f792013-03-06 00:17:04 +000013233 unsigned t1 = MRI.createVirtualRegister(RC);
13234 unsigned t2 = MRI.createVirtualRegister(RC);
13235 unsigned t3 = MRI.createVirtualRegister(RC);
13236 unsigned t4 = MRI.createVirtualRegister(RC);
13237 unsigned PhyReg = getX86SubSuperRegister(X86::EAX, VT);
Michael Liaob118a072012-09-20 03:06:15 +000013238
13239 unsigned LCMPXCHGOpc = getCmpXChgOpcode(VT);
13240 unsigned LOADOpc = getLoadOpcode(VT);
13241
13242 // For the atomic load-arith operator, we generate
13243 //
13244 // thisMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000013245 // t1 = LOAD [MI.addr]
Michael Liaob118a072012-09-20 03:06:15 +000013246 // mainMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000013247 // t4 = phi(t1 / thisMBB, t3 / mainMBB)
Michael Liaob118a072012-09-20 03:06:15 +000013248 // t1 = OP MI.val, EAX
Michael Liaoc537f792013-03-06 00:17:04 +000013249 // EAX = t4
Michael Liaob118a072012-09-20 03:06:15 +000013250 // LCMPXCHG [MI.addr], t1, [EAX is implicitly used & defined]
Michael Liaoc537f792013-03-06 00:17:04 +000013251 // t3 = EAX
Michael Liaob118a072012-09-20 03:06:15 +000013252 // JNE mainMBB
13253 // sinkMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000013254 // dst = t3
Michael Liaob118a072012-09-20 03:06:15 +000013255
13256 MachineBasicBlock *thisMBB = MBB;
13257 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
13258 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
13259 MF->insert(I, mainMBB);
13260 MF->insert(I, sinkMBB);
13261
13262 MachineInstrBuilder MIB;
13263
13264 // Transfer the remainder of BB and its successor edges to sinkMBB.
13265 sinkMBB->splice(sinkMBB->begin(), MBB,
13266 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
13267 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
13268
13269 // thisMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000013270 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), t1);
13271 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
13272 MachineOperand NewMO = MI->getOperand(MemOpndSlot + i);
13273 if (NewMO.isReg())
13274 NewMO.setIsKill(false);
13275 MIB.addOperand(NewMO);
13276 }
13277 for (MachineInstr::mmo_iterator MMOI = MMOBegin; MMOI != MMOEnd; ++MMOI) {
13278 unsigned flags = (*MMOI)->getFlags();
13279 flags = (flags & ~MachineMemOperand::MOStore) | MachineMemOperand::MOLoad;
13280 MachineMemOperand *MMO =
13281 MF->getMachineMemOperand((*MMOI)->getPointerInfo(), flags,
13282 (*MMOI)->getSize(),
13283 (*MMOI)->getBaseAlignment(),
13284 (*MMOI)->getTBAAInfo(),
13285 (*MMOI)->getRanges());
13286 MIB.addMemOperand(MMO);
13287 }
Michael Liaob118a072012-09-20 03:06:15 +000013288
13289 thisMBB->addSuccessor(mainMBB);
13290
13291 // mainMBB:
13292 MachineBasicBlock *origMainMBB = mainMBB;
Michael Liaob118a072012-09-20 03:06:15 +000013293
Michael Liaoc537f792013-03-06 00:17:04 +000013294 // Add a PHI.
Michael Liaofe9dbe02013-03-07 01:01:29 +000013295 MachineInstr *Phi = BuildMI(mainMBB, DL, TII->get(X86::PHI), t4)
13296 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(mainMBB);
Michael Liaob118a072012-09-20 03:06:15 +000013297
Michael Liaob118a072012-09-20 03:06:15 +000013298 unsigned Opc = MI->getOpcode();
13299 switch (Opc) {
13300 default:
13301 llvm_unreachable("Unhandled atomic-load-op opcode!");
13302 case X86::ATOMAND8:
13303 case X86::ATOMAND16:
13304 case X86::ATOMAND32:
13305 case X86::ATOMAND64:
13306 case X86::ATOMOR8:
13307 case X86::ATOMOR16:
13308 case X86::ATOMOR32:
13309 case X86::ATOMOR64:
13310 case X86::ATOMXOR8:
13311 case X86::ATOMXOR16:
13312 case X86::ATOMXOR32:
13313 case X86::ATOMXOR64: {
13314 unsigned ARITHOpc = getNonAtomicOpcode(Opc);
Michael Liaoc537f792013-03-06 00:17:04 +000013315 BuildMI(mainMBB, DL, TII->get(ARITHOpc), t2).addReg(SrcReg)
13316 .addReg(t4);
Michael Liaob118a072012-09-20 03:06:15 +000013317 break;
13318 }
13319 case X86::ATOMNAND8:
13320 case X86::ATOMNAND16:
13321 case X86::ATOMNAND32:
13322 case X86::ATOMNAND64: {
Michael Liaoc537f792013-03-06 00:17:04 +000013323 unsigned Tmp = MRI.createVirtualRegister(RC);
Michael Liaob118a072012-09-20 03:06:15 +000013324 unsigned NOTOpc;
13325 unsigned ANDOpc = getNonAtomicOpcodeWithExtraOpc(Opc, NOTOpc);
Michael Liaoc537f792013-03-06 00:17:04 +000013326 BuildMI(mainMBB, DL, TII->get(ANDOpc), Tmp).addReg(SrcReg)
13327 .addReg(t4);
13328 BuildMI(mainMBB, DL, TII->get(NOTOpc), t2).addReg(Tmp);
Michael Liaob118a072012-09-20 03:06:15 +000013329 break;
13330 }
Michael Liao08382492012-09-21 03:00:17 +000013331 case X86::ATOMMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000013332 case X86::ATOMMAX16:
13333 case X86::ATOMMAX32:
13334 case X86::ATOMMAX64:
Michael Liaofe87c302012-09-21 03:18:52 +000013335 case X86::ATOMMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000013336 case X86::ATOMMIN16:
13337 case X86::ATOMMIN32:
13338 case X86::ATOMMIN64:
Michael Liaofe87c302012-09-21 03:18:52 +000013339 case X86::ATOMUMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000013340 case X86::ATOMUMAX16:
13341 case X86::ATOMUMAX32:
13342 case X86::ATOMUMAX64:
Michael Liaofe87c302012-09-21 03:18:52 +000013343 case X86::ATOMUMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000013344 case X86::ATOMUMIN16:
13345 case X86::ATOMUMIN32:
13346 case X86::ATOMUMIN64: {
13347 unsigned CMPOpc;
13348 unsigned CMOVOpc = getNonAtomicOpcodeWithExtraOpc(Opc, CMPOpc);
13349
13350 BuildMI(mainMBB, DL, TII->get(CMPOpc))
13351 .addReg(SrcReg)
Michael Liaoc537f792013-03-06 00:17:04 +000013352 .addReg(t4);
Michael Liaob118a072012-09-20 03:06:15 +000013353
13354 if (Subtarget->hasCMov()) {
Michael Liaofe87c302012-09-21 03:18:52 +000013355 if (VT != MVT::i8) {
13356 // Native support
Michael Liaoc537f792013-03-06 00:17:04 +000013357 BuildMI(mainMBB, DL, TII->get(CMOVOpc), t2)
Michael Liaofe87c302012-09-21 03:18:52 +000013358 .addReg(SrcReg)
Michael Liaoc537f792013-03-06 00:17:04 +000013359 .addReg(t4);
Michael Liaofe87c302012-09-21 03:18:52 +000013360 } else {
13361 // Promote i8 to i32 to use CMOV32
Michael Liaoc537f792013-03-06 00:17:04 +000013362 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
13363 const TargetRegisterClass *RC32 =
13364 TRI->getSubClassWithSubReg(getRegClassFor(MVT::i32), X86::sub_8bit);
Michael Liaofe87c302012-09-21 03:18:52 +000013365 unsigned SrcReg32 = MRI.createVirtualRegister(RC32);
13366 unsigned AccReg32 = MRI.createVirtualRegister(RC32);
Michael Liaoc537f792013-03-06 00:17:04 +000013367 unsigned Tmp = MRI.createVirtualRegister(RC32);
Michael Liaofe87c302012-09-21 03:18:52 +000013368
13369 unsigned Undef = MRI.createVirtualRegister(RC32);
13370 BuildMI(mainMBB, DL, TII->get(TargetOpcode::IMPLICIT_DEF), Undef);
13371
13372 BuildMI(mainMBB, DL, TII->get(TargetOpcode::INSERT_SUBREG), SrcReg32)
13373 .addReg(Undef)
13374 .addReg(SrcReg)
13375 .addImm(X86::sub_8bit);
13376 BuildMI(mainMBB, DL, TII->get(TargetOpcode::INSERT_SUBREG), AccReg32)
13377 .addReg(Undef)
Michael Liaoc537f792013-03-06 00:17:04 +000013378 .addReg(t4)
Michael Liaofe87c302012-09-21 03:18:52 +000013379 .addImm(X86::sub_8bit);
13380
Michael Liaoc537f792013-03-06 00:17:04 +000013381 BuildMI(mainMBB, DL, TII->get(CMOVOpc), Tmp)
Michael Liaofe87c302012-09-21 03:18:52 +000013382 .addReg(SrcReg32)
13383 .addReg(AccReg32);
13384
Michael Liaoc537f792013-03-06 00:17:04 +000013385 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), t2)
13386 .addReg(Tmp, 0, X86::sub_8bit);
Michael Liaofe87c302012-09-21 03:18:52 +000013387 }
Michael Liaob118a072012-09-20 03:06:15 +000013388 } else {
13389 // Use pseudo select and lower them.
Michael Liaofe87c302012-09-21 03:18:52 +000013390 assert((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) &&
Michael Liaob118a072012-09-20 03:06:15 +000013391 "Invalid atomic-load-op transformation!");
13392 unsigned SelOpc = getPseudoCMOVOpc(VT);
13393 X86::CondCode CC = X86::getCondFromCMovOpc(CMOVOpc);
13394 assert(CC != X86::COND_INVALID && "Invalid atomic-load-op transformation!");
Michael Liaoc537f792013-03-06 00:17:04 +000013395 MIB = BuildMI(mainMBB, DL, TII->get(SelOpc), t2)
13396 .addReg(SrcReg).addReg(t4)
Michael Liaob118a072012-09-20 03:06:15 +000013397 .addImm(CC);
13398 mainMBB = EmitLoweredSelect(MIB, mainMBB);
Michael Liaofe9dbe02013-03-07 01:01:29 +000013399 // Replace the original PHI node as mainMBB is changed after CMOV
13400 // lowering.
13401 BuildMI(*origMainMBB, Phi, DL, TII->get(X86::PHI), t4)
13402 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(mainMBB);
13403 Phi->eraseFromParent();
Michael Liaob118a072012-09-20 03:06:15 +000013404 }
13405 break;
13406 }
13407 }
13408
Michael Liaoc537f792013-03-06 00:17:04 +000013409 // Copy PhyReg back from virtual register.
13410 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), PhyReg)
13411 .addReg(t4);
Michael Liaob118a072012-09-20 03:06:15 +000013412
13413 MIB = BuildMI(mainMBB, DL, TII->get(LCMPXCHGOpc));
Michael Liaoc537f792013-03-06 00:17:04 +000013414 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
13415 MachineOperand NewMO = MI->getOperand(MemOpndSlot + i);
13416 if (NewMO.isReg())
13417 NewMO.setIsKill(false);
13418 MIB.addOperand(NewMO);
13419 }
13420 MIB.addReg(t2);
Michael Liaob118a072012-09-20 03:06:15 +000013421 MIB.setMemRefs(MMOBegin, MMOEnd);
13422
Michael Liaoc537f792013-03-06 00:17:04 +000013423 // Copy PhyReg back to virtual register.
13424 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), t3)
13425 .addReg(PhyReg);
13426
Michael Liaob118a072012-09-20 03:06:15 +000013427 BuildMI(mainMBB, DL, TII->get(X86::JNE_4)).addMBB(origMainMBB);
13428
13429 mainMBB->addSuccessor(origMainMBB);
13430 mainMBB->addSuccessor(sinkMBB);
13431
13432 // sinkMBB:
Michael Liaob118a072012-09-20 03:06:15 +000013433 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
13434 TII->get(TargetOpcode::COPY), DstReg)
Michael Liaoc537f792013-03-06 00:17:04 +000013435 .addReg(t3);
Michael Liaob118a072012-09-20 03:06:15 +000013436
13437 MI->eraseFromParent();
13438 return sinkMBB;
13439}
13440
13441// EmitAtomicLoadArith6432 - emit the code sequence for pseudo atomic
13442// instructions. They will be translated into a spin-loop or compare-exchange
13443// loop from
13444//
13445// ...
13446// dst = atomic-fetch-op MI.addr, MI.val
13447// ...
13448//
13449// to
13450//
13451// ...
Michael Liaoc537f792013-03-06 00:17:04 +000013452// t1L = LOAD [MI.addr + 0]
13453// t1H = LOAD [MI.addr + 4]
Michael Liaob118a072012-09-20 03:06:15 +000013454// loop:
Michael Liaoc537f792013-03-06 00:17:04 +000013455// t4L = phi(t1L, t3L / loop)
13456// t4H = phi(t1H, t3H / loop)
13457// t2L = OP MI.val.lo, t4L
13458// t2H = OP MI.val.hi, t4H
13459// EAX = t4L
13460// EDX = t4H
13461// EBX = t2L
13462// ECX = t2H
Michael Liaob118a072012-09-20 03:06:15 +000013463// LCMPXCHG8B [MI.addr], [ECX:EBX & EDX:EAX are implicitly used and EDX:EAX is implicitly defined]
Michael Liaoc537f792013-03-06 00:17:04 +000013464// t3L = EAX
13465// t3H = EDX
Michael Liaob118a072012-09-20 03:06:15 +000013466// JNE loop
13467// sink:
Michael Liaoc537f792013-03-06 00:17:04 +000013468// dstL = t3L
13469// dstH = t3H
Michael Liaob118a072012-09-20 03:06:15 +000013470// ...
13471MachineBasicBlock *
13472X86TargetLowering::EmitAtomicLoadArith6432(MachineInstr *MI,
13473 MachineBasicBlock *MBB) const {
13474 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13475 DebugLoc DL = MI->getDebugLoc();
13476
13477 MachineFunction *MF = MBB->getParent();
13478 MachineRegisterInfo &MRI = MF->getRegInfo();
13479
13480 const BasicBlock *BB = MBB->getBasicBlock();
13481 MachineFunction::iterator I = MBB;
13482 ++I;
13483
Michael Liao13d08bf2013-01-22 21:47:38 +000013484 assert(MI->getNumOperands() <= X86::AddrNumOperands + 7 &&
Michael Liaob118a072012-09-20 03:06:15 +000013485 "Unexpected number of operands");
13486
13487 assert(MI->hasOneMemOperand() &&
13488 "Expected atomic-load-op32 to have one memoperand");
13489
13490 // Memory Reference
13491 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
13492 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
13493
13494 unsigned DstLoReg, DstHiReg;
13495 unsigned SrcLoReg, SrcHiReg;
13496 unsigned MemOpndSlot;
13497
13498 unsigned CurOp = 0;
13499
13500 DstLoReg = MI->getOperand(CurOp++).getReg();
13501 DstHiReg = MI->getOperand(CurOp++).getReg();
13502 MemOpndSlot = CurOp;
13503 CurOp += X86::AddrNumOperands;
13504 SrcLoReg = MI->getOperand(CurOp++).getReg();
13505 SrcHiReg = MI->getOperand(CurOp++).getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000013506
Craig Topperc9099502012-04-20 06:31:50 +000013507 const TargetRegisterClass *RC = &X86::GR32RegClass;
Michael Liaoe5e8f762012-09-25 18:08:13 +000013508 const TargetRegisterClass *RC8 = &X86::GR8RegClass;
Scott Michelfdc40a02009-02-17 22:15:04 +000013509
Michael Liaoc537f792013-03-06 00:17:04 +000013510 unsigned t1L = MRI.createVirtualRegister(RC);
13511 unsigned t1H = MRI.createVirtualRegister(RC);
13512 unsigned t2L = MRI.createVirtualRegister(RC);
13513 unsigned t2H = MRI.createVirtualRegister(RC);
13514 unsigned t3L = MRI.createVirtualRegister(RC);
13515 unsigned t3H = MRI.createVirtualRegister(RC);
13516 unsigned t4L = MRI.createVirtualRegister(RC);
13517 unsigned t4H = MRI.createVirtualRegister(RC);
13518
Michael Liaob118a072012-09-20 03:06:15 +000013519 unsigned LCMPXCHGOpc = X86::LCMPXCHG8B;
13520 unsigned LOADOpc = X86::MOV32rm;
Scott Michelfdc40a02009-02-17 22:15:04 +000013521
Michael Liaob118a072012-09-20 03:06:15 +000013522 // For the atomic load-arith operator, we generate
Mon P Wang63307c32008-05-05 19:05:59 +000013523 //
Michael Liaob118a072012-09-20 03:06:15 +000013524 // thisMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000013525 // t1L = LOAD [MI.addr + 0]
13526 // t1H = LOAD [MI.addr + 4]
Michael Liaob118a072012-09-20 03:06:15 +000013527 // mainMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000013528 // t4L = phi(t1L / thisMBB, t3L / mainMBB)
13529 // t4H = phi(t1H / thisMBB, t3H / mainMBB)
13530 // t2L = OP MI.val.lo, t4L
13531 // t2H = OP MI.val.hi, t4H
13532 // EBX = t2L
13533 // ECX = t2H
Michael Liaob118a072012-09-20 03:06:15 +000013534 // LCMPXCHG8B [MI.addr], [ECX:EBX & EDX:EAX are implicitly used and EDX:EAX is implicitly defined]
Michael Liaoc537f792013-03-06 00:17:04 +000013535 // t3L = EAX
13536 // t3H = EDX
13537 // JNE loop
Michael Liaob118a072012-09-20 03:06:15 +000013538 // sinkMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000013539 // dstL = t3L
13540 // dstH = t3H
Scott Michelfdc40a02009-02-17 22:15:04 +000013541
Mon P Wang63307c32008-05-05 19:05:59 +000013542 MachineBasicBlock *thisMBB = MBB;
Michael Liaob118a072012-09-20 03:06:15 +000013543 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
13544 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
13545 MF->insert(I, mainMBB);
13546 MF->insert(I, sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000013547
Michael Liaob118a072012-09-20 03:06:15 +000013548 MachineInstrBuilder MIB;
Scott Michelfdc40a02009-02-17 22:15:04 +000013549
Michael Liaob118a072012-09-20 03:06:15 +000013550 // Transfer the remainder of BB and its successor edges to sinkMBB.
13551 sinkMBB->splice(sinkMBB->begin(), MBB,
13552 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
13553 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000013554
Michael Liaob118a072012-09-20 03:06:15 +000013555 // thisMBB:
13556 // Lo
Michael Liaoc537f792013-03-06 00:17:04 +000013557 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), t1L);
Michael Liaob118a072012-09-20 03:06:15 +000013558 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
Michael Liaoc537f792013-03-06 00:17:04 +000013559 MachineOperand NewMO = MI->getOperand(MemOpndSlot + i);
13560 if (NewMO.isReg())
13561 NewMO.setIsKill(false);
13562 MIB.addOperand(NewMO);
Michael Liaob118a072012-09-20 03:06:15 +000013563 }
Michael Liaoc537f792013-03-06 00:17:04 +000013564 for (MachineInstr::mmo_iterator MMOI = MMOBegin; MMOI != MMOEnd; ++MMOI) {
13565 unsigned flags = (*MMOI)->getFlags();
13566 flags = (flags & ~MachineMemOperand::MOStore) | MachineMemOperand::MOLoad;
13567 MachineMemOperand *MMO =
13568 MF->getMachineMemOperand((*MMOI)->getPointerInfo(), flags,
13569 (*MMOI)->getSize(),
13570 (*MMOI)->getBaseAlignment(),
13571 (*MMOI)->getTBAAInfo(),
13572 (*MMOI)->getRanges());
13573 MIB.addMemOperand(MMO);
13574 };
13575 MachineInstr *LowMI = MIB;
13576
13577 // Hi
13578 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), t1H);
13579 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
13580 if (i == X86::AddrDisp) {
13581 MIB.addDisp(MI->getOperand(MemOpndSlot + i), 4); // 4 == sizeof(i32)
13582 } else {
13583 MachineOperand NewMO = MI->getOperand(MemOpndSlot + i);
13584 if (NewMO.isReg())
13585 NewMO.setIsKill(false);
13586 MIB.addOperand(NewMO);
13587 }
13588 }
13589 MIB.setMemRefs(LowMI->memoperands_begin(), LowMI->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000013590
Michael Liaob118a072012-09-20 03:06:15 +000013591 thisMBB->addSuccessor(mainMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000013592
Michael Liaob118a072012-09-20 03:06:15 +000013593 // mainMBB:
13594 MachineBasicBlock *origMainMBB = mainMBB;
Scott Michelfdc40a02009-02-17 22:15:04 +000013595
Michael Liaoc537f792013-03-06 00:17:04 +000013596 // Add PHIs.
Michael Liaofe9dbe02013-03-07 01:01:29 +000013597 MachineInstr *PhiL = BuildMI(mainMBB, DL, TII->get(X86::PHI), t4L)
13598 .addReg(t1L).addMBB(thisMBB).addReg(t3L).addMBB(mainMBB);
13599 MachineInstr *PhiH = BuildMI(mainMBB, DL, TII->get(X86::PHI), t4H)
13600 .addReg(t1H).addMBB(thisMBB).addReg(t3H).addMBB(mainMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000013601
Michael Liaob118a072012-09-20 03:06:15 +000013602 unsigned Opc = MI->getOpcode();
13603 switch (Opc) {
13604 default:
13605 llvm_unreachable("Unhandled atomic-load-op6432 opcode!");
13606 case X86::ATOMAND6432:
13607 case X86::ATOMOR6432:
13608 case X86::ATOMXOR6432:
13609 case X86::ATOMADD6432:
13610 case X86::ATOMSUB6432: {
13611 unsigned HiOpc;
13612 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
Michael Liaoc537f792013-03-06 00:17:04 +000013613 BuildMI(mainMBB, DL, TII->get(LoOpc), t2L).addReg(t4L)
13614 .addReg(SrcLoReg);
13615 BuildMI(mainMBB, DL, TII->get(HiOpc), t2H).addReg(t4H)
13616 .addReg(SrcHiReg);
Michael Liaob118a072012-09-20 03:06:15 +000013617 break;
13618 }
13619 case X86::ATOMNAND6432: {
13620 unsigned HiOpc, NOTOpc;
13621 unsigned LoOpc = getNonAtomic6432OpcodeWithExtraOpc(Opc, HiOpc, NOTOpc);
Michael Liaoc537f792013-03-06 00:17:04 +000013622 unsigned TmpL = MRI.createVirtualRegister(RC);
13623 unsigned TmpH = MRI.createVirtualRegister(RC);
13624 BuildMI(mainMBB, DL, TII->get(LoOpc), TmpL).addReg(SrcLoReg)
13625 .addReg(t4L);
13626 BuildMI(mainMBB, DL, TII->get(HiOpc), TmpH).addReg(SrcHiReg)
13627 .addReg(t4H);
13628 BuildMI(mainMBB, DL, TII->get(NOTOpc), t2L).addReg(TmpL);
13629 BuildMI(mainMBB, DL, TII->get(NOTOpc), t2H).addReg(TmpH);
Michael Liaob118a072012-09-20 03:06:15 +000013630 break;
13631 }
Michael Liaoe5e8f762012-09-25 18:08:13 +000013632 case X86::ATOMMAX6432:
13633 case X86::ATOMMIN6432:
13634 case X86::ATOMUMAX6432:
13635 case X86::ATOMUMIN6432: {
13636 unsigned HiOpc;
13637 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
13638 unsigned cL = MRI.createVirtualRegister(RC8);
13639 unsigned cH = MRI.createVirtualRegister(RC8);
13640 unsigned cL32 = MRI.createVirtualRegister(RC);
13641 unsigned cH32 = MRI.createVirtualRegister(RC);
13642 unsigned cc = MRI.createVirtualRegister(RC);
13643 // cl := cmp src_lo, lo
13644 BuildMI(mainMBB, DL, TII->get(X86::CMP32rr))
Michael Liaoc537f792013-03-06 00:17:04 +000013645 .addReg(SrcLoReg).addReg(t4L);
Michael Liaoe5e8f762012-09-25 18:08:13 +000013646 BuildMI(mainMBB, DL, TII->get(LoOpc), cL);
13647 BuildMI(mainMBB, DL, TII->get(X86::MOVZX32rr8), cL32).addReg(cL);
13648 // ch := cmp src_hi, hi
13649 BuildMI(mainMBB, DL, TII->get(X86::CMP32rr))
Michael Liaoc537f792013-03-06 00:17:04 +000013650 .addReg(SrcHiReg).addReg(t4H);
Michael Liaoe5e8f762012-09-25 18:08:13 +000013651 BuildMI(mainMBB, DL, TII->get(HiOpc), cH);
13652 BuildMI(mainMBB, DL, TII->get(X86::MOVZX32rr8), cH32).addReg(cH);
13653 // cc := if (src_hi == hi) ? cl : ch;
13654 if (Subtarget->hasCMov()) {
13655 BuildMI(mainMBB, DL, TII->get(X86::CMOVE32rr), cc)
13656 .addReg(cH32).addReg(cL32);
13657 } else {
13658 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), cc)
13659 .addReg(cH32).addReg(cL32)
13660 .addImm(X86::COND_E);
13661 mainMBB = EmitLoweredSelect(MIB, mainMBB);
13662 }
13663 BuildMI(mainMBB, DL, TII->get(X86::TEST32rr)).addReg(cc).addReg(cc);
13664 if (Subtarget->hasCMov()) {
Michael Liaoc537f792013-03-06 00:17:04 +000013665 BuildMI(mainMBB, DL, TII->get(X86::CMOVNE32rr), t2L)
13666 .addReg(SrcLoReg).addReg(t4L);
13667 BuildMI(mainMBB, DL, TII->get(X86::CMOVNE32rr), t2H)
13668 .addReg(SrcHiReg).addReg(t4H);
Michael Liaoe5e8f762012-09-25 18:08:13 +000013669 } else {
Michael Liaoc537f792013-03-06 00:17:04 +000013670 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), t2L)
13671 .addReg(SrcLoReg).addReg(t4L)
Michael Liaoe5e8f762012-09-25 18:08:13 +000013672 .addImm(X86::COND_NE);
13673 mainMBB = EmitLoweredSelect(MIB, mainMBB);
Michael Liaofe9dbe02013-03-07 01:01:29 +000013674 // As the lowered CMOV won't clobber EFLAGS, we could reuse it for the
13675 // 2nd CMOV lowering.
13676 mainMBB->addLiveIn(X86::EFLAGS);
Michael Liaoc537f792013-03-06 00:17:04 +000013677 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), t2H)
13678 .addReg(SrcHiReg).addReg(t4H)
Michael Liaoe5e8f762012-09-25 18:08:13 +000013679 .addImm(X86::COND_NE);
13680 mainMBB = EmitLoweredSelect(MIB, mainMBB);
Michael Liaofe9dbe02013-03-07 01:01:29 +000013681 // Replace the original PHI node as mainMBB is changed after CMOV
13682 // lowering.
13683 BuildMI(*origMainMBB, PhiL, DL, TII->get(X86::PHI), t4L)
13684 .addReg(t1L).addMBB(thisMBB).addReg(t3L).addMBB(mainMBB);
13685 BuildMI(*origMainMBB, PhiH, DL, TII->get(X86::PHI), t4H)
13686 .addReg(t1H).addMBB(thisMBB).addReg(t3H).addMBB(mainMBB);
13687 PhiL->eraseFromParent();
13688 PhiH->eraseFromParent();
Michael Liaoe5e8f762012-09-25 18:08:13 +000013689 }
13690 break;
13691 }
Michael Liaob118a072012-09-20 03:06:15 +000013692 case X86::ATOMSWAP6432: {
13693 unsigned HiOpc;
13694 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
Michael Liaoc537f792013-03-06 00:17:04 +000013695 BuildMI(mainMBB, DL, TII->get(LoOpc), t2L).addReg(SrcLoReg);
13696 BuildMI(mainMBB, DL, TII->get(HiOpc), t2H).addReg(SrcHiReg);
Michael Liaob118a072012-09-20 03:06:15 +000013697 break;
13698 }
13699 }
Mon P Wang63307c32008-05-05 19:05:59 +000013700
Michael Liaob118a072012-09-20 03:06:15 +000013701 // Copy EDX:EAX back from HiReg:LoReg
Michael Liaoc537f792013-03-06 00:17:04 +000013702 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EAX).addReg(t4L);
13703 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EDX).addReg(t4H);
Michael Liaob118a072012-09-20 03:06:15 +000013704 // Copy ECX:EBX from t1H:t1L
Michael Liaoc537f792013-03-06 00:17:04 +000013705 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EBX).addReg(t2L);
13706 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::ECX).addReg(t2H);
Mon P Wangab3e7472008-05-05 22:56:23 +000013707
Michael Liaob118a072012-09-20 03:06:15 +000013708 MIB = BuildMI(mainMBB, DL, TII->get(LCMPXCHGOpc));
Michael Liaoc537f792013-03-06 00:17:04 +000013709 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
13710 MachineOperand NewMO = MI->getOperand(MemOpndSlot + i);
13711 if (NewMO.isReg())
13712 NewMO.setIsKill(false);
13713 MIB.addOperand(NewMO);
13714 }
Michael Liaob118a072012-09-20 03:06:15 +000013715 MIB.setMemRefs(MMOBegin, MMOEnd);
Mon P Wang63307c32008-05-05 19:05:59 +000013716
Michael Liaoc537f792013-03-06 00:17:04 +000013717 // Copy EDX:EAX back to t3H:t3L
13718 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), t3L).addReg(X86::EAX);
13719 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), t3H).addReg(X86::EDX);
13720
Michael Liaob118a072012-09-20 03:06:15 +000013721 BuildMI(mainMBB, DL, TII->get(X86::JNE_4)).addMBB(origMainMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000013722
Michael Liaob118a072012-09-20 03:06:15 +000013723 mainMBB->addSuccessor(origMainMBB);
13724 mainMBB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000013725
Michael Liaob118a072012-09-20 03:06:15 +000013726 // sinkMBB:
Michael Liaob118a072012-09-20 03:06:15 +000013727 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
13728 TII->get(TargetOpcode::COPY), DstLoReg)
Michael Liaoc537f792013-03-06 00:17:04 +000013729 .addReg(t3L);
Michael Liaob118a072012-09-20 03:06:15 +000013730 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
13731 TII->get(TargetOpcode::COPY), DstHiReg)
Michael Liaoc537f792013-03-06 00:17:04 +000013732 .addReg(t3H);
Mon P Wang63307c32008-05-05 19:05:59 +000013733
Michael Liaob118a072012-09-20 03:06:15 +000013734 MI->eraseFromParent();
13735 return sinkMBB;
Mon P Wang63307c32008-05-05 19:05:59 +000013736}
13737
Eric Christopherf83a5de2009-08-27 18:08:16 +000013738// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000013739// or XMM0_V32I8 in AVX all of this code can be replaced with that
13740// in the .td file.
Craig Topper8cb8c812012-11-10 09:02:47 +000013741static MachineBasicBlock *EmitPCMPSTRM(MachineInstr *MI, MachineBasicBlock *BB,
13742 const TargetInstrInfo *TII) {
Eric Christopherb120ab42009-08-18 22:50:32 +000013743 unsigned Opc;
Craig Topper8aae8dd2012-11-10 08:57:41 +000013744 switch (MI->getOpcode()) {
13745 default: llvm_unreachable("illegal opcode!");
13746 case X86::PCMPISTRM128REG: Opc = X86::PCMPISTRM128rr; break;
13747 case X86::VPCMPISTRM128REG: Opc = X86::VPCMPISTRM128rr; break;
13748 case X86::PCMPISTRM128MEM: Opc = X86::PCMPISTRM128rm; break;
13749 case X86::VPCMPISTRM128MEM: Opc = X86::VPCMPISTRM128rm; break;
13750 case X86::PCMPESTRM128REG: Opc = X86::PCMPESTRM128rr; break;
13751 case X86::VPCMPESTRM128REG: Opc = X86::VPCMPESTRM128rr; break;
13752 case X86::PCMPESTRM128MEM: Opc = X86::PCMPESTRM128rm; break;
13753 case X86::VPCMPESTRM128MEM: Opc = X86::VPCMPESTRM128rm; break;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000013754 }
Eric Christopherb120ab42009-08-18 22:50:32 +000013755
Craig Topper8aae8dd2012-11-10 08:57:41 +000013756 DebugLoc dl = MI->getDebugLoc();
Eric Christopher41c902f2010-11-30 08:20:21 +000013757 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Craig Topper8aae8dd2012-11-10 08:57:41 +000013758
Craig Topper52ea2452012-11-10 09:25:36 +000013759 unsigned NumArgs = MI->getNumOperands();
13760 for (unsigned i = 1; i < NumArgs; ++i) {
13761 MachineOperand &Op = MI->getOperand(i);
Eric Christopherb120ab42009-08-18 22:50:32 +000013762 if (!(Op.isReg() && Op.isImplicit()))
13763 MIB.addOperand(Op);
13764 }
Craig Topper8aae8dd2012-11-10 08:57:41 +000013765 if (MI->hasOneMemOperand())
Craig Topper9c7ae012012-11-10 01:23:36 +000013766 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
13767
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000013768 BuildMI(*BB, MI, dl,
Craig Topper638aa682012-08-05 00:17:48 +000013769 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000013770 .addReg(X86::XMM0);
13771
Dan Gohman14152b42010-07-06 20:24:04 +000013772 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000013773 return BB;
13774}
13775
Craig Topper9c7ae012012-11-10 01:23:36 +000013776// FIXME: Custom handling because TableGen doesn't support multiple implicit
13777// defs in an instruction pattern
Craig Topper8cb8c812012-11-10 09:02:47 +000013778static MachineBasicBlock *EmitPCMPSTRI(MachineInstr *MI, MachineBasicBlock *BB,
13779 const TargetInstrInfo *TII) {
Craig Topper9c7ae012012-11-10 01:23:36 +000013780 unsigned Opc;
Craig Topper8aae8dd2012-11-10 08:57:41 +000013781 switch (MI->getOpcode()) {
13782 default: llvm_unreachable("illegal opcode!");
13783 case X86::PCMPISTRIREG: Opc = X86::PCMPISTRIrr; break;
13784 case X86::VPCMPISTRIREG: Opc = X86::VPCMPISTRIrr; break;
13785 case X86::PCMPISTRIMEM: Opc = X86::PCMPISTRIrm; break;
13786 case X86::VPCMPISTRIMEM: Opc = X86::VPCMPISTRIrm; break;
13787 case X86::PCMPESTRIREG: Opc = X86::PCMPESTRIrr; break;
13788 case X86::VPCMPESTRIREG: Opc = X86::VPCMPESTRIrr; break;
13789 case X86::PCMPESTRIMEM: Opc = X86::PCMPESTRIrm; break;
13790 case X86::VPCMPESTRIMEM: Opc = X86::VPCMPESTRIrm; break;
Craig Topper9c7ae012012-11-10 01:23:36 +000013791 }
13792
Craig Topper8aae8dd2012-11-10 08:57:41 +000013793 DebugLoc dl = MI->getDebugLoc();
Craig Topper9c7ae012012-11-10 01:23:36 +000013794 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Craig Topper8aae8dd2012-11-10 08:57:41 +000013795
Craig Topper52ea2452012-11-10 09:25:36 +000013796 unsigned NumArgs = MI->getNumOperands(); // remove the results
13797 for (unsigned i = 1; i < NumArgs; ++i) {
13798 MachineOperand &Op = MI->getOperand(i);
Craig Topper9c7ae012012-11-10 01:23:36 +000013799 if (!(Op.isReg() && Op.isImplicit()))
13800 MIB.addOperand(Op);
13801 }
Craig Topper8aae8dd2012-11-10 08:57:41 +000013802 if (MI->hasOneMemOperand())
Craig Topper9c7ae012012-11-10 01:23:36 +000013803 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
13804
13805 BuildMI(*BB, MI, dl,
13806 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
13807 .addReg(X86::ECX);
13808
13809 MI->eraseFromParent();
13810 return BB;
13811}
13812
Craig Topper2da36912012-11-11 22:45:02 +000013813static MachineBasicBlock * EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB,
13814 const TargetInstrInfo *TII,
13815 const X86Subtarget* Subtarget) {
Eric Christopher228232b2010-11-30 07:20:12 +000013816 DebugLoc dl = MI->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013817
Eric Christopher228232b2010-11-30 07:20:12 +000013818 // Address into RAX/EAX, other two args into ECX, EDX.
13819 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
13820 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
13821 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
13822 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000013823 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013824
Eric Christopher228232b2010-11-30 07:20:12 +000013825 unsigned ValOps = X86::AddrNumOperands;
13826 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
13827 .addReg(MI->getOperand(ValOps).getReg());
13828 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
13829 .addReg(MI->getOperand(ValOps+1).getReg());
13830
13831 // The instruction doesn't actually take any operands though.
13832 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013833
Eric Christopher228232b2010-11-30 07:20:12 +000013834 MI->eraseFromParent(); // The pseudo is gone now.
13835 return BB;
13836}
13837
13838MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000013839X86TargetLowering::EmitVAARG64WithCustomInserter(
13840 MachineInstr *MI,
13841 MachineBasicBlock *MBB) const {
13842 // Emit va_arg instruction on X86-64.
13843
13844 // Operands to this pseudo-instruction:
13845 // 0 ) Output : destination address (reg)
13846 // 1-5) Input : va_list address (addr, i64mem)
13847 // 6 ) ArgSize : Size (in bytes) of vararg type
13848 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
13849 // 8 ) Align : Alignment of type
13850 // 9 ) EFLAGS (implicit-def)
13851
13852 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
13853 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
13854
13855 unsigned DestReg = MI->getOperand(0).getReg();
13856 MachineOperand &Base = MI->getOperand(1);
13857 MachineOperand &Scale = MI->getOperand(2);
13858 MachineOperand &Index = MI->getOperand(3);
13859 MachineOperand &Disp = MI->getOperand(4);
13860 MachineOperand &Segment = MI->getOperand(5);
13861 unsigned ArgSize = MI->getOperand(6).getImm();
13862 unsigned ArgMode = MI->getOperand(7).getImm();
13863 unsigned Align = MI->getOperand(8).getImm();
13864
13865 // Memory Reference
13866 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
13867 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
13868 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
13869
13870 // Machine Information
13871 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13872 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
13873 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
13874 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
13875 DebugLoc DL = MI->getDebugLoc();
13876
13877 // struct va_list {
13878 // i32 gp_offset
13879 // i32 fp_offset
13880 // i64 overflow_area (address)
13881 // i64 reg_save_area (address)
13882 // }
13883 // sizeof(va_list) = 24
13884 // alignment(va_list) = 8
13885
13886 unsigned TotalNumIntRegs = 6;
13887 unsigned TotalNumXMMRegs = 8;
13888 bool UseGPOffset = (ArgMode == 1);
13889 bool UseFPOffset = (ArgMode == 2);
13890 unsigned MaxOffset = TotalNumIntRegs * 8 +
13891 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
13892
13893 /* Align ArgSize to a multiple of 8 */
13894 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
13895 bool NeedsAlign = (Align > 8);
13896
13897 MachineBasicBlock *thisMBB = MBB;
13898 MachineBasicBlock *overflowMBB;
13899 MachineBasicBlock *offsetMBB;
13900 MachineBasicBlock *endMBB;
13901
13902 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
13903 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
13904 unsigned OffsetReg = 0;
13905
13906 if (!UseGPOffset && !UseFPOffset) {
13907 // If we only pull from the overflow region, we don't create a branch.
13908 // We don't need to alter control flow.
13909 OffsetDestReg = 0; // unused
13910 OverflowDestReg = DestReg;
13911
13912 offsetMBB = NULL;
13913 overflowMBB = thisMBB;
13914 endMBB = thisMBB;
13915 } else {
13916 // First emit code to check if gp_offset (or fp_offset) is below the bound.
13917 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
13918 // If not, pull from overflow_area. (branch to overflowMBB)
13919 //
13920 // thisMBB
13921 // | .
13922 // | .
13923 // offsetMBB overflowMBB
13924 // | .
13925 // | .
13926 // endMBB
13927
13928 // Registers for the PHI in endMBB
13929 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
13930 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
13931
13932 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
13933 MachineFunction *MF = MBB->getParent();
13934 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
13935 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
13936 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
13937
13938 MachineFunction::iterator MBBIter = MBB;
13939 ++MBBIter;
13940
13941 // Insert the new basic blocks
13942 MF->insert(MBBIter, offsetMBB);
13943 MF->insert(MBBIter, overflowMBB);
13944 MF->insert(MBBIter, endMBB);
13945
13946 // Transfer the remainder of MBB and its successor edges to endMBB.
13947 endMBB->splice(endMBB->begin(), thisMBB,
13948 llvm::next(MachineBasicBlock::iterator(MI)),
13949 thisMBB->end());
13950 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
13951
13952 // Make offsetMBB and overflowMBB successors of thisMBB
13953 thisMBB->addSuccessor(offsetMBB);
13954 thisMBB->addSuccessor(overflowMBB);
13955
13956 // endMBB is a successor of both offsetMBB and overflowMBB
13957 offsetMBB->addSuccessor(endMBB);
13958 overflowMBB->addSuccessor(endMBB);
13959
13960 // Load the offset value into a register
13961 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
13962 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
13963 .addOperand(Base)
13964 .addOperand(Scale)
13965 .addOperand(Index)
13966 .addDisp(Disp, UseFPOffset ? 4 : 0)
13967 .addOperand(Segment)
13968 .setMemRefs(MMOBegin, MMOEnd);
13969
13970 // Check if there is enough room left to pull this argument.
13971 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
13972 .addReg(OffsetReg)
13973 .addImm(MaxOffset + 8 - ArgSizeA8);
13974
13975 // Branch to "overflowMBB" if offset >= max
13976 // Fall through to "offsetMBB" otherwise
13977 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
13978 .addMBB(overflowMBB);
13979 }
13980
13981 // In offsetMBB, emit code to use the reg_save_area.
13982 if (offsetMBB) {
13983 assert(OffsetReg != 0);
13984
13985 // Read the reg_save_area address.
13986 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
13987 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
13988 .addOperand(Base)
13989 .addOperand(Scale)
13990 .addOperand(Index)
13991 .addDisp(Disp, 16)
13992 .addOperand(Segment)
13993 .setMemRefs(MMOBegin, MMOEnd);
13994
13995 // Zero-extend the offset
13996 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
13997 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
13998 .addImm(0)
13999 .addReg(OffsetReg)
14000 .addImm(X86::sub_32bit);
14001
14002 // Add the offset to the reg_save_area to get the final address.
14003 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
14004 .addReg(OffsetReg64)
14005 .addReg(RegSaveReg);
14006
14007 // Compute the offset for the next argument
14008 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
14009 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
14010 .addReg(OffsetReg)
14011 .addImm(UseFPOffset ? 16 : 8);
14012
14013 // Store it back into the va_list.
14014 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
14015 .addOperand(Base)
14016 .addOperand(Scale)
14017 .addOperand(Index)
14018 .addDisp(Disp, UseFPOffset ? 4 : 0)
14019 .addOperand(Segment)
14020 .addReg(NextOffsetReg)
14021 .setMemRefs(MMOBegin, MMOEnd);
14022
14023 // Jump to endMBB
14024 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
14025 .addMBB(endMBB);
14026 }
14027
14028 //
14029 // Emit code to use overflow area
14030 //
14031
14032 // Load the overflow_area address into a register.
14033 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
14034 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
14035 .addOperand(Base)
14036 .addOperand(Scale)
14037 .addOperand(Index)
14038 .addDisp(Disp, 8)
14039 .addOperand(Segment)
14040 .setMemRefs(MMOBegin, MMOEnd);
14041
14042 // If we need to align it, do so. Otherwise, just copy the address
14043 // to OverflowDestReg.
14044 if (NeedsAlign) {
14045 // Align the overflow address
14046 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
14047 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
14048
14049 // aligned_addr = (addr + (align-1)) & ~(align-1)
14050 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
14051 .addReg(OverflowAddrReg)
14052 .addImm(Align-1);
14053
14054 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
14055 .addReg(TmpReg)
14056 .addImm(~(uint64_t)(Align-1));
14057 } else {
14058 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
14059 .addReg(OverflowAddrReg);
14060 }
14061
14062 // Compute the next overflow address after this argument.
14063 // (the overflow address should be kept 8-byte aligned)
14064 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
14065 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
14066 .addReg(OverflowDestReg)
14067 .addImm(ArgSizeA8);
14068
14069 // Store the new overflow address.
14070 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
14071 .addOperand(Base)
14072 .addOperand(Scale)
14073 .addOperand(Index)
14074 .addDisp(Disp, 8)
14075 .addOperand(Segment)
14076 .addReg(NextAddrReg)
14077 .setMemRefs(MMOBegin, MMOEnd);
14078
14079 // If we branched, emit the PHI to the front of endMBB.
14080 if (offsetMBB) {
14081 BuildMI(*endMBB, endMBB->begin(), DL,
14082 TII->get(X86::PHI), DestReg)
14083 .addReg(OffsetDestReg).addMBB(offsetMBB)
14084 .addReg(OverflowDestReg).addMBB(overflowMBB);
14085 }
14086
14087 // Erase the pseudo instruction
14088 MI->eraseFromParent();
14089
14090 return endMBB;
14091}
14092
14093MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000014094X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
14095 MachineInstr *MI,
14096 MachineBasicBlock *MBB) const {
14097 // Emit code to save XMM registers to the stack. The ABI says that the
14098 // number of registers to save is given in %al, so it's theoretically
14099 // possible to do an indirect jump trick to avoid saving all of them,
14100 // however this code takes a simpler approach and just executes all
14101 // of the stores if %al is non-zero. It's less code, and it's probably
14102 // easier on the hardware branch predictor, and stores aren't all that
14103 // expensive anyway.
14104
14105 // Create the new basic blocks. One block contains all the XMM stores,
14106 // and one block is the final destination regardless of whether any
14107 // stores were performed.
14108 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
14109 MachineFunction *F = MBB->getParent();
14110 MachineFunction::iterator MBBIter = MBB;
14111 ++MBBIter;
14112 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
14113 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
14114 F->insert(MBBIter, XMMSaveMBB);
14115 F->insert(MBBIter, EndMBB);
14116
Dan Gohman14152b42010-07-06 20:24:04 +000014117 // Transfer the remainder of MBB and its successor edges to EndMBB.
14118 EndMBB->splice(EndMBB->begin(), MBB,
14119 llvm::next(MachineBasicBlock::iterator(MI)),
14120 MBB->end());
14121 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
14122
Dan Gohmand6708ea2009-08-15 01:38:56 +000014123 // The original block will now fall through to the XMM save block.
14124 MBB->addSuccessor(XMMSaveMBB);
14125 // The XMMSaveMBB will fall through to the end block.
14126 XMMSaveMBB->addSuccessor(EndMBB);
14127
14128 // Now add the instructions.
14129 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
14130 DebugLoc DL = MI->getDebugLoc();
14131
14132 unsigned CountReg = MI->getOperand(0).getReg();
14133 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
14134 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
14135
14136 if (!Subtarget->isTargetWin64()) {
14137 // If %al is 0, branch around the XMM save block.
14138 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000014139 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000014140 MBB->addSuccessor(EndMBB);
14141 }
14142
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000014143 unsigned MOVOpc = Subtarget->hasFp256() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000014144 // In the XMM save block, save all the XMM argument registers.
14145 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
14146 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000014147 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000014148 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000014149 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000014150 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000014151 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000014152 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000014153 .addFrameIndex(RegSaveFrameIndex)
14154 .addImm(/*Scale=*/1)
14155 .addReg(/*IndexReg=*/0)
14156 .addImm(/*Disp=*/Offset)
14157 .addReg(/*Segment=*/0)
14158 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000014159 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000014160 }
14161
Dan Gohman14152b42010-07-06 20:24:04 +000014162 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000014163
14164 return EndMBB;
14165}
Mon P Wang63307c32008-05-05 19:05:59 +000014166
Lang Hames6e3f7e42012-02-03 01:13:49 +000014167// The EFLAGS operand of SelectItr might be missing a kill marker
14168// because there were multiple uses of EFLAGS, and ISel didn't know
14169// which to mark. Figure out whether SelectItr should have had a
14170// kill marker, and set it if it should. Returns the correct kill
14171// marker value.
14172static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
14173 MachineBasicBlock* BB,
14174 const TargetRegisterInfo* TRI) {
14175 // Scan forward through BB for a use/def of EFLAGS.
14176 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
14177 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000014178 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000014179 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000014180 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000014181 if (mi.definesRegister(X86::EFLAGS))
14182 break; // Should have kill-flag - update below.
14183 }
14184
14185 // If we hit the end of the block, check whether EFLAGS is live into a
14186 // successor.
14187 if (miI == BB->end()) {
14188 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
14189 sEnd = BB->succ_end();
14190 sItr != sEnd; ++sItr) {
14191 MachineBasicBlock* succ = *sItr;
14192 if (succ->isLiveIn(X86::EFLAGS))
14193 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000014194 }
14195 }
14196
Lang Hames6e3f7e42012-02-03 01:13:49 +000014197 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
14198 // out. SelectMI should have a kill flag on EFLAGS.
14199 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000014200 return true;
14201}
14202
Evan Cheng60c07e12006-07-05 22:17:51 +000014203MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000014204X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000014205 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000014206 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
14207 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000014208
Chris Lattner52600972009-09-02 05:57:00 +000014209 // To "insert" a SELECT_CC instruction, we actually have to insert the
14210 // diamond control-flow pattern. The incoming instruction knows the
14211 // destination vreg to set, the condition code register to branch on, the
14212 // true/false values to select between, and a branch opcode to use.
14213 const BasicBlock *LLVM_BB = BB->getBasicBlock();
14214 MachineFunction::iterator It = BB;
14215 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000014216
Chris Lattner52600972009-09-02 05:57:00 +000014217 // thisMBB:
14218 // ...
14219 // TrueVal = ...
14220 // cmpTY ccX, r1, r2
14221 // bCC copy1MBB
14222 // fallthrough --> copy0MBB
14223 MachineBasicBlock *thisMBB = BB;
14224 MachineFunction *F = BB->getParent();
14225 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
14226 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000014227 F->insert(It, copy0MBB);
14228 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000014229
Bill Wendling730c07e2010-06-25 20:48:10 +000014230 // If the EFLAGS register isn't dead in the terminator, then claim that it's
14231 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000014232 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
14233 if (!MI->killsRegister(X86::EFLAGS) &&
14234 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
14235 copy0MBB->addLiveIn(X86::EFLAGS);
14236 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000014237 }
14238
Dan Gohman14152b42010-07-06 20:24:04 +000014239 // Transfer the remainder of BB and its successor edges to sinkMBB.
14240 sinkMBB->splice(sinkMBB->begin(), BB,
14241 llvm::next(MachineBasicBlock::iterator(MI)),
14242 BB->end());
14243 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
14244
14245 // Add the true and fallthrough blocks as its successors.
14246 BB->addSuccessor(copy0MBB);
14247 BB->addSuccessor(sinkMBB);
14248
14249 // Create the conditional branch instruction.
14250 unsigned Opc =
14251 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
14252 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
14253
Chris Lattner52600972009-09-02 05:57:00 +000014254 // copy0MBB:
14255 // %FalseValue = ...
14256 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000014257 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000014258
Chris Lattner52600972009-09-02 05:57:00 +000014259 // sinkMBB:
14260 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
14261 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000014262 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
14263 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000014264 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
14265 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
14266
Dan Gohman14152b42010-07-06 20:24:04 +000014267 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000014268 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000014269}
14270
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000014271MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014272X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
14273 bool Is64Bit) const {
14274 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
14275 DebugLoc DL = MI->getDebugLoc();
14276 MachineFunction *MF = BB->getParent();
14277 const BasicBlock *LLVM_BB = BB->getBasicBlock();
14278
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014279 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014280
14281 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
14282 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
14283
14284 // BB:
14285 // ... [Till the alloca]
14286 // If stacklet is not large enough, jump to mallocMBB
14287 //
14288 // bumpMBB:
14289 // Allocate by subtracting from RSP
14290 // Jump to continueMBB
14291 //
14292 // mallocMBB:
14293 // Allocate by call to runtime
14294 //
14295 // continueMBB:
14296 // ...
14297 // [rest of original BB]
14298 //
14299
14300 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
14301 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
14302 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
14303
14304 MachineRegisterInfo &MRI = MF->getRegInfo();
14305 const TargetRegisterClass *AddrRegClass =
14306 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
14307
14308 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
14309 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
14310 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000014311 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014312 sizeVReg = MI->getOperand(1).getReg(),
14313 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
14314
14315 MachineFunction::iterator MBBIter = BB;
14316 ++MBBIter;
14317
14318 MF->insert(MBBIter, bumpMBB);
14319 MF->insert(MBBIter, mallocMBB);
14320 MF->insert(MBBIter, continueMBB);
14321
14322 continueMBB->splice(continueMBB->begin(), BB, llvm::next
14323 (MachineBasicBlock::iterator(MI)), BB->end());
14324 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
14325
14326 // Add code to the main basic block to check if the stack limit has been hit,
14327 // and if so, jump to mallocMBB otherwise to bumpMBB.
14328 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000014329 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014330 .addReg(tmpSPVReg).addReg(sizeVReg);
14331 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000014332 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000014333 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014334 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
14335
14336 // bumpMBB simply decreases the stack pointer, since we know the current
14337 // stacklet has enough space.
14338 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000014339 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014340 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000014341 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014342 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
14343
14344 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000014345 const uint32_t *RegMask =
14346 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014347 if (Is64Bit) {
14348 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
14349 .addReg(sizeVReg);
14350 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000014351 .addExternalSymbol("__morestack_allocate_stack_space")
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000014352 .addRegMask(RegMask)
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000014353 .addReg(X86::RDI, RegState::Implicit)
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000014354 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014355 } else {
14356 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
14357 .addImm(12);
14358 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
14359 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000014360 .addExternalSymbol("__morestack_allocate_stack_space")
14361 .addRegMask(RegMask)
14362 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014363 }
14364
14365 if (!Is64Bit)
14366 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
14367 .addImm(16);
14368
14369 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
14370 .addReg(Is64Bit ? X86::RAX : X86::EAX);
14371 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
14372
14373 // Set up the CFG correctly.
14374 BB->addSuccessor(bumpMBB);
14375 BB->addSuccessor(mallocMBB);
14376 mallocMBB->addSuccessor(continueMBB);
14377 bumpMBB->addSuccessor(continueMBB);
14378
14379 // Take care of the PHI nodes.
14380 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
14381 MI->getOperand(0).getReg())
14382 .addReg(mallocPtrVReg).addMBB(mallocMBB)
14383 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
14384
14385 // Delete the original pseudo instruction.
14386 MI->eraseFromParent();
14387
14388 // And we're done.
14389 return continueMBB;
14390}
14391
14392MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000014393X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000014394 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000014395 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
14396 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000014397
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000014398 assert(!Subtarget->isTargetEnvMacho());
14399
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000014400 // The lowering is pretty easy: we're just emitting the call to _alloca. The
14401 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000014402
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000014403 if (Subtarget->isTargetWin64()) {
14404 if (Subtarget->isTargetCygMing()) {
14405 // ___chkstk(Mingw64):
14406 // Clobbers R10, R11, RAX and EFLAGS.
14407 // Updates RSP.
14408 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
14409 .addExternalSymbol("___chkstk")
14410 .addReg(X86::RAX, RegState::Implicit)
14411 .addReg(X86::RSP, RegState::Implicit)
14412 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
14413 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
14414 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
14415 } else {
14416 // __chkstk(MSVCRT): does not update stack pointer.
14417 // Clobbers R10, R11 and EFLAGS.
14418 // FIXME: RAX(allocated size) might be reused and not killed.
14419 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
14420 .addExternalSymbol("__chkstk")
14421 .addReg(X86::RAX, RegState::Implicit)
14422 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
14423 // RAX has the offset to subtracted from RSP.
14424 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
14425 .addReg(X86::RSP)
14426 .addReg(X86::RAX);
14427 }
14428 } else {
14429 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000014430 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
14431
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000014432 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
14433 .addExternalSymbol(StackProbeSymbol)
14434 .addReg(X86::EAX, RegState::Implicit)
14435 .addReg(X86::ESP, RegState::Implicit)
14436 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
14437 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
14438 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
14439 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000014440
Dan Gohman14152b42010-07-06 20:24:04 +000014441 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000014442 return BB;
14443}
Chris Lattner52600972009-09-02 05:57:00 +000014444
14445MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000014446X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
14447 MachineBasicBlock *BB) const {
14448 // This is pretty easy. We're taking the value that we received from
14449 // our load from the relocation, sticking it in either RDI (x86-64)
14450 // or EAX and doing an indirect call. The return value will then
14451 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000014452 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000014453 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000014454 DebugLoc DL = MI->getDebugLoc();
14455 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000014456
14457 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000014458 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000014459
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000014460 // Get a register mask for the lowered call.
14461 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
14462 // proper register mask.
14463 const uint32_t *RegMask =
14464 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000014465 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000014466 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
14467 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000014468 .addReg(X86::RIP)
14469 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000014470 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000014471 MI->getOperand(3).getTargetFlags())
14472 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000014473 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000014474 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000014475 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000014476 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000014477 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
14478 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000014479 .addReg(0)
14480 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000014481 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000014482 MI->getOperand(3).getTargetFlags())
14483 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000014484 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000014485 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000014486 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000014487 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000014488 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
14489 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000014490 .addReg(TII->getGlobalBaseReg(F))
14491 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000014492 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000014493 MI->getOperand(3).getTargetFlags())
14494 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000014495 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000014496 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000014497 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000014498 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000014499
Dan Gohman14152b42010-07-06 20:24:04 +000014500 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000014501 return BB;
14502}
14503
14504MachineBasicBlock *
Michael Liao6c0e04c2012-10-15 22:39:43 +000014505X86TargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
14506 MachineBasicBlock *MBB) const {
14507 DebugLoc DL = MI->getDebugLoc();
14508 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
14509
14510 MachineFunction *MF = MBB->getParent();
14511 MachineRegisterInfo &MRI = MF->getRegInfo();
14512
14513 const BasicBlock *BB = MBB->getBasicBlock();
14514 MachineFunction::iterator I = MBB;
14515 ++I;
14516
14517 // Memory Reference
14518 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
14519 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
14520
14521 unsigned DstReg;
14522 unsigned MemOpndSlot = 0;
14523
14524 unsigned CurOp = 0;
14525
14526 DstReg = MI->getOperand(CurOp++).getReg();
14527 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
14528 assert(RC->hasType(MVT::i32) && "Invalid destination!");
14529 unsigned mainDstReg = MRI.createVirtualRegister(RC);
14530 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
14531
14532 MemOpndSlot = CurOp;
14533
14534 MVT PVT = getPointerTy();
14535 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
14536 "Invalid Pointer Size!");
14537
14538 // For v = setjmp(buf), we generate
14539 //
14540 // thisMBB:
Michael Liao281ae5a2012-10-17 02:22:27 +000014541 // buf[LabelOffset] = restoreMBB
Michael Liao6c0e04c2012-10-15 22:39:43 +000014542 // SjLjSetup restoreMBB
14543 //
14544 // mainMBB:
14545 // v_main = 0
14546 //
14547 // sinkMBB:
14548 // v = phi(main, restore)
14549 //
14550 // restoreMBB:
14551 // v_restore = 1
14552
14553 MachineBasicBlock *thisMBB = MBB;
14554 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
14555 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
14556 MachineBasicBlock *restoreMBB = MF->CreateMachineBasicBlock(BB);
14557 MF->insert(I, mainMBB);
14558 MF->insert(I, sinkMBB);
14559 MF->push_back(restoreMBB);
14560
14561 MachineInstrBuilder MIB;
14562
14563 // Transfer the remainder of BB and its successor edges to sinkMBB.
14564 sinkMBB->splice(sinkMBB->begin(), MBB,
14565 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
14566 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
14567
14568 // thisMBB:
Michael Liao281ae5a2012-10-17 02:22:27 +000014569 unsigned PtrStoreOpc = 0;
14570 unsigned LabelReg = 0;
14571 const int64_t LabelOffset = 1 * PVT.getStoreSize();
14572 Reloc::Model RM = getTargetMachine().getRelocationModel();
14573 bool UseImmLabel = (getTargetMachine().getCodeModel() == CodeModel::Small) &&
14574 (RM == Reloc::Static || RM == Reloc::DynamicNoPIC);
Michael Liao6c0e04c2012-10-15 22:39:43 +000014575
Michael Liao281ae5a2012-10-17 02:22:27 +000014576 // Prepare IP either in reg or imm.
14577 if (!UseImmLabel) {
14578 PtrStoreOpc = (PVT == MVT::i64) ? X86::MOV64mr : X86::MOV32mr;
14579 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
14580 LabelReg = MRI.createVirtualRegister(PtrRC);
14581 if (Subtarget->is64Bit()) {
14582 MIB = BuildMI(*thisMBB, MI, DL, TII->get(X86::LEA64r), LabelReg)
14583 .addReg(X86::RIP)
14584 .addImm(0)
14585 .addReg(0)
14586 .addMBB(restoreMBB)
14587 .addReg(0);
14588 } else {
14589 const X86InstrInfo *XII = static_cast<const X86InstrInfo*>(TII);
14590 MIB = BuildMI(*thisMBB, MI, DL, TII->get(X86::LEA32r), LabelReg)
14591 .addReg(XII->getGlobalBaseReg(MF))
14592 .addImm(0)
14593 .addReg(0)
14594 .addMBB(restoreMBB, Subtarget->ClassifyBlockAddressReference())
14595 .addReg(0);
14596 }
14597 } else
14598 PtrStoreOpc = (PVT == MVT::i64) ? X86::MOV64mi32 : X86::MOV32mi;
Michael Liao6c0e04c2012-10-15 22:39:43 +000014599 // Store IP
Michael Liao281ae5a2012-10-17 02:22:27 +000014600 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PtrStoreOpc));
Michael Liao6c0e04c2012-10-15 22:39:43 +000014601 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
14602 if (i == X86::AddrDisp)
Michael Liao281ae5a2012-10-17 02:22:27 +000014603 MIB.addDisp(MI->getOperand(MemOpndSlot + i), LabelOffset);
Michael Liao6c0e04c2012-10-15 22:39:43 +000014604 else
14605 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
14606 }
Michael Liao281ae5a2012-10-17 02:22:27 +000014607 if (!UseImmLabel)
14608 MIB.addReg(LabelReg);
14609 else
14610 MIB.addMBB(restoreMBB);
Michael Liao6c0e04c2012-10-15 22:39:43 +000014611 MIB.setMemRefs(MMOBegin, MMOEnd);
14612 // Setup
14613 MIB = BuildMI(*thisMBB, MI, DL, TII->get(X86::EH_SjLj_Setup))
14614 .addMBB(restoreMBB);
14615 MIB.addRegMask(RegInfo->getNoPreservedMask());
14616 thisMBB->addSuccessor(mainMBB);
14617 thisMBB->addSuccessor(restoreMBB);
14618
14619 // mainMBB:
14620 // EAX = 0
14621 BuildMI(mainMBB, DL, TII->get(X86::MOV32r0), mainDstReg);
14622 mainMBB->addSuccessor(sinkMBB);
14623
14624 // sinkMBB:
14625 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
14626 TII->get(X86::PHI), DstReg)
14627 .addReg(mainDstReg).addMBB(mainMBB)
14628 .addReg(restoreDstReg).addMBB(restoreMBB);
14629
14630 // restoreMBB:
14631 BuildMI(restoreMBB, DL, TII->get(X86::MOV32ri), restoreDstReg).addImm(1);
14632 BuildMI(restoreMBB, DL, TII->get(X86::JMP_4)).addMBB(sinkMBB);
14633 restoreMBB->addSuccessor(sinkMBB);
14634
14635 MI->eraseFromParent();
14636 return sinkMBB;
14637}
14638
14639MachineBasicBlock *
14640X86TargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
14641 MachineBasicBlock *MBB) const {
14642 DebugLoc DL = MI->getDebugLoc();
14643 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
14644
14645 MachineFunction *MF = MBB->getParent();
14646 MachineRegisterInfo &MRI = MF->getRegInfo();
14647
14648 // Memory Reference
14649 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
14650 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
14651
14652 MVT PVT = getPointerTy();
14653 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
14654 "Invalid Pointer Size!");
14655
14656 const TargetRegisterClass *RC =
14657 (PVT == MVT::i64) ? &X86::GR64RegClass : &X86::GR32RegClass;
14658 unsigned Tmp = MRI.createVirtualRegister(RC);
14659 // Since FP is only updated here but NOT referenced, it's treated as GPR.
14660 unsigned FP = (PVT == MVT::i64) ? X86::RBP : X86::EBP;
14661 unsigned SP = RegInfo->getStackRegister();
14662
14663 MachineInstrBuilder MIB;
14664
Michael Liao281ae5a2012-10-17 02:22:27 +000014665 const int64_t LabelOffset = 1 * PVT.getStoreSize();
14666 const int64_t SPOffset = 2 * PVT.getStoreSize();
Michael Liao6c0e04c2012-10-15 22:39:43 +000014667
14668 unsigned PtrLoadOpc = (PVT == MVT::i64) ? X86::MOV64rm : X86::MOV32rm;
14669 unsigned IJmpOpc = (PVT == MVT::i64) ? X86::JMP64r : X86::JMP32r;
14670
14671 // Reload FP
14672 MIB = BuildMI(*MBB, MI, DL, TII->get(PtrLoadOpc), FP);
14673 for (unsigned i = 0; i < X86::AddrNumOperands; ++i)
14674 MIB.addOperand(MI->getOperand(i));
14675 MIB.setMemRefs(MMOBegin, MMOEnd);
14676 // Reload IP
14677 MIB = BuildMI(*MBB, MI, DL, TII->get(PtrLoadOpc), Tmp);
14678 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
14679 if (i == X86::AddrDisp)
Michael Liao281ae5a2012-10-17 02:22:27 +000014680 MIB.addDisp(MI->getOperand(i), LabelOffset);
Michael Liao6c0e04c2012-10-15 22:39:43 +000014681 else
14682 MIB.addOperand(MI->getOperand(i));
14683 }
14684 MIB.setMemRefs(MMOBegin, MMOEnd);
14685 // Reload SP
14686 MIB = BuildMI(*MBB, MI, DL, TII->get(PtrLoadOpc), SP);
14687 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
14688 if (i == X86::AddrDisp)
Michael Liao281ae5a2012-10-17 02:22:27 +000014689 MIB.addDisp(MI->getOperand(i), SPOffset);
Michael Liao6c0e04c2012-10-15 22:39:43 +000014690 else
14691 MIB.addOperand(MI->getOperand(i));
14692 }
14693 MIB.setMemRefs(MMOBegin, MMOEnd);
14694 // Jump
14695 BuildMI(*MBB, MI, DL, TII->get(IJmpOpc)).addReg(Tmp);
14696
14697 MI->eraseFromParent();
14698 return MBB;
14699}
14700
14701MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000014702X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000014703 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000014704 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000014705 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000014706 case X86::TAILJMPd64:
14707 case X86::TAILJMPr64:
14708 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000014709 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000014710 case X86::TCRETURNdi64:
14711 case X86::TCRETURNri64:
14712 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000014713 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000014714 case X86::WIN_ALLOCA:
14715 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014716 case X86::SEG_ALLOCA_32:
14717 return EmitLoweredSegAlloca(MI, BB, false);
14718 case X86::SEG_ALLOCA_64:
14719 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000014720 case X86::TLSCall_32:
14721 case X86::TLSCall_64:
14722 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000014723 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000014724 case X86::CMOV_FR32:
14725 case X86::CMOV_FR64:
14726 case X86::CMOV_V4F32:
14727 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000014728 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000014729 case X86::CMOV_V8F32:
14730 case X86::CMOV_V4F64:
14731 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000014732 case X86::CMOV_GR16:
14733 case X86::CMOV_GR32:
14734 case X86::CMOV_RFP32:
14735 case X86::CMOV_RFP64:
14736 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000014737 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000014738
Dale Johannesen849f2142007-07-03 00:53:03 +000014739 case X86::FP32_TO_INT16_IN_MEM:
14740 case X86::FP32_TO_INT32_IN_MEM:
14741 case X86::FP32_TO_INT64_IN_MEM:
14742 case X86::FP64_TO_INT16_IN_MEM:
14743 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000014744 case X86::FP64_TO_INT64_IN_MEM:
14745 case X86::FP80_TO_INT16_IN_MEM:
14746 case X86::FP80_TO_INT32_IN_MEM:
14747 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000014748 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
14749 DebugLoc DL = MI->getDebugLoc();
14750
Evan Cheng60c07e12006-07-05 22:17:51 +000014751 // Change the floating point control register to use "round towards zero"
14752 // mode when truncating to an integer value.
14753 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000014754 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000014755 addFrameReference(BuildMI(*BB, MI, DL,
14756 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000014757
14758 // Load the old value of the high byte of the control word...
14759 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000014760 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000014761 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000014762 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000014763
14764 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000014765 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000014766 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000014767
14768 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000014769 addFrameReference(BuildMI(*BB, MI, DL,
14770 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000014771
14772 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000014773 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000014774 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000014775
14776 // Get the X86 opcode to use.
14777 unsigned Opc;
14778 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000014779 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000014780 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
14781 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
14782 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
14783 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
14784 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
14785 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000014786 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
14787 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
14788 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000014789 }
14790
14791 X86AddressMode AM;
14792 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000014793 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000014794 AM.BaseType = X86AddressMode::RegBase;
14795 AM.Base.Reg = Op.getReg();
14796 } else {
14797 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000014798 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000014799 }
14800 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000014801 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000014802 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000014803 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000014804 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000014805 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000014806 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000014807 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000014808 AM.GV = Op.getGlobal();
14809 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000014810 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000014811 }
Dan Gohman14152b42010-07-06 20:24:04 +000014812 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000014813 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000014814
14815 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000014816 addFrameReference(BuildMI(*BB, MI, DL,
14817 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000014818
Dan Gohman14152b42010-07-06 20:24:04 +000014819 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000014820 return BB;
14821 }
Eric Christopherb120ab42009-08-18 22:50:32 +000014822 // String/text processing lowering.
14823 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000014824 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000014825 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000014826 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000014827 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000014828 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000014829 case X86::PCMPESTRM128MEM:
Craig Topper8aae8dd2012-11-10 08:57:41 +000014830 case X86::VPCMPESTRM128MEM:
14831 assert(Subtarget->hasSSE42() &&
14832 "Target must have SSE4.2 or AVX features enabled");
14833 return EmitPCMPSTRM(MI, BB, getTargetMachine().getInstrInfo());
Craig Topper9c7ae012012-11-10 01:23:36 +000014834
14835 // String/text processing lowering.
14836 case X86::PCMPISTRIREG:
14837 case X86::VPCMPISTRIREG:
14838 case X86::PCMPISTRIMEM:
14839 case X86::VPCMPISTRIMEM:
14840 case X86::PCMPESTRIREG:
14841 case X86::VPCMPESTRIREG:
14842 case X86::PCMPESTRIMEM:
Craig Topper8aae8dd2012-11-10 08:57:41 +000014843 case X86::VPCMPESTRIMEM:
14844 assert(Subtarget->hasSSE42() &&
14845 "Target must have SSE4.2 or AVX features enabled");
14846 return EmitPCMPSTRI(MI, BB, getTargetMachine().getInstrInfo());
Eric Christopherb120ab42009-08-18 22:50:32 +000014847
Craig Topper8aae8dd2012-11-10 08:57:41 +000014848 // Thread synchronization.
Eric Christopher228232b2010-11-30 07:20:12 +000014849 case X86::MONITOR:
Craig Topper2da36912012-11-11 22:45:02 +000014850 return EmitMonitor(MI, BB, getTargetMachine().getInstrInfo(), Subtarget);
Eric Christopher228232b2010-11-30 07:20:12 +000014851
Michael Liaobe02a902012-11-08 07:28:54 +000014852 // xbegin
14853 case X86::XBEGIN:
Craig Topper2da36912012-11-11 22:45:02 +000014854 return EmitXBegin(MI, BB, getTargetMachine().getInstrInfo());
Michael Liaobe02a902012-11-08 07:28:54 +000014855
Craig Topper8aae8dd2012-11-10 08:57:41 +000014856 // Atomic Lowering.
Dale Johannesen140be2d2008-08-19 18:47:28 +000014857 case X86::ATOMAND8:
Michael Liaob118a072012-09-20 03:06:15 +000014858 case X86::ATOMAND16:
14859 case X86::ATOMAND32:
Dale Johannesena99e3842008-08-20 00:48:50 +000014860 case X86::ATOMAND64:
Michael Liaob118a072012-09-20 03:06:15 +000014861 // Fall through
14862 case X86::ATOMOR8:
14863 case X86::ATOMOR16:
14864 case X86::ATOMOR32:
Dale Johannesena99e3842008-08-20 00:48:50 +000014865 case X86::ATOMOR64:
Michael Liaob118a072012-09-20 03:06:15 +000014866 // Fall through
14867 case X86::ATOMXOR16:
14868 case X86::ATOMXOR8:
14869 case X86::ATOMXOR32:
Dale Johannesena99e3842008-08-20 00:48:50 +000014870 case X86::ATOMXOR64:
Michael Liaob118a072012-09-20 03:06:15 +000014871 // Fall through
14872 case X86::ATOMNAND8:
14873 case X86::ATOMNAND16:
14874 case X86::ATOMNAND32:
14875 case X86::ATOMNAND64:
14876 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000014877 case X86::ATOMMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000014878 case X86::ATOMMAX16:
14879 case X86::ATOMMAX32:
14880 case X86::ATOMMAX64:
14881 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000014882 case X86::ATOMMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000014883 case X86::ATOMMIN16:
14884 case X86::ATOMMIN32:
14885 case X86::ATOMMIN64:
14886 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000014887 case X86::ATOMUMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000014888 case X86::ATOMUMAX16:
14889 case X86::ATOMUMAX32:
14890 case X86::ATOMUMAX64:
14891 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000014892 case X86::ATOMUMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000014893 case X86::ATOMUMIN16:
14894 case X86::ATOMUMIN32:
14895 case X86::ATOMUMIN64:
14896 return EmitAtomicLoadArith(MI, BB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014897
14898 // This group does 64-bit operations on a 32-bit host.
14899 case X86::ATOMAND6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014900 case X86::ATOMOR6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014901 case X86::ATOMXOR6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014902 case X86::ATOMNAND6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014903 case X86::ATOMADD6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014904 case X86::ATOMSUB6432:
Michael Liaoe5e8f762012-09-25 18:08:13 +000014905 case X86::ATOMMAX6432:
14906 case X86::ATOMMIN6432:
14907 case X86::ATOMUMAX6432:
14908 case X86::ATOMUMIN6432:
Michael Liaob118a072012-09-20 03:06:15 +000014909 case X86::ATOMSWAP6432:
14910 return EmitAtomicLoadArith6432(MI, BB);
Craig Topperacaaa6f2012-08-18 06:39:34 +000014911
Dan Gohmand6708ea2009-08-15 01:38:56 +000014912 case X86::VASTART_SAVE_XMM_REGS:
14913 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000014914
14915 case X86::VAARG_64:
14916 return EmitVAARG64WithCustomInserter(MI, BB);
Michael Liao6c0e04c2012-10-15 22:39:43 +000014917
14918 case X86::EH_SjLj_SetJmp32:
14919 case X86::EH_SjLj_SetJmp64:
14920 return emitEHSjLjSetJmp(MI, BB);
14921
14922 case X86::EH_SjLj_LongJmp32:
14923 case X86::EH_SjLj_LongJmp64:
14924 return emitEHSjLjLongJmp(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000014925 }
14926}
14927
14928//===----------------------------------------------------------------------===//
14929// X86 Optimization Hooks
14930//===----------------------------------------------------------------------===//
14931
Dan Gohman475871a2008-07-27 21:46:04 +000014932void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000014933 APInt &KnownZero,
14934 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000014935 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000014936 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000014937 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000014938 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000014939 assert((Opc >= ISD::BUILTIN_OP_END ||
14940 Opc == ISD::INTRINSIC_WO_CHAIN ||
14941 Opc == ISD::INTRINSIC_W_CHAIN ||
14942 Opc == ISD::INTRINSIC_VOID) &&
14943 "Should use MaskedValueIsZero if you don't know whether Op"
14944 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000014945
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000014946 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000014947 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000014948 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000014949 case X86ISD::ADD:
14950 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000014951 case X86ISD::ADC:
14952 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000014953 case X86ISD::SMUL:
14954 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000014955 case X86ISD::INC:
14956 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000014957 case X86ISD::OR:
14958 case X86ISD::XOR:
14959 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000014960 // These nodes' second result is a boolean.
14961 if (Op.getResNo() == 0)
14962 break;
14963 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014964 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000014965 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000014966 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000014967 case ISD::INTRINSIC_WO_CHAIN: {
14968 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
14969 unsigned NumLoBits = 0;
14970 switch (IntId) {
14971 default: break;
14972 case Intrinsic::x86_sse_movmsk_ps:
14973 case Intrinsic::x86_avx_movmsk_ps_256:
14974 case Intrinsic::x86_sse2_movmsk_pd:
14975 case Intrinsic::x86_avx_movmsk_pd_256:
14976 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000014977 case Intrinsic::x86_sse2_pmovmskb_128:
14978 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000014979 // High bits of movmskp{s|d}, pmovmskb are known zero.
14980 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000014981 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000014982 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
14983 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
14984 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
14985 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
14986 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
14987 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000014988 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000014989 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000014990 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000014991 break;
14992 }
14993 }
14994 break;
14995 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000014996 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000014997}
Chris Lattner259e97c2006-01-31 19:43:35 +000014998
Owen Andersonbc146b02010-09-21 20:42:50 +000014999unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
15000 unsigned Depth) const {
15001 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
15002 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
15003 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000015004
Owen Andersonbc146b02010-09-21 20:42:50 +000015005 // Fallback case.
15006 return 1;
15007}
15008
Evan Cheng206ee9d2006-07-07 08:33:52 +000015009/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000015010/// node is a GlobalAddress + offset.
15011bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000015012 const GlobalValue* &GA,
15013 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000015014 if (N->getOpcode() == X86ISD::Wrapper) {
15015 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015016 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000015017 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015018 return true;
15019 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000015020 }
Evan Chengad4196b2008-05-12 19:56:52 +000015021 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015022}
15023
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000015024/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
15025/// same as extracting the high 128-bit part of 256-bit vector and then
15026/// inserting the result into the low part of a new 256-bit vector
15027static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
15028 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000015029 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000015030
15031 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000015032 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000015033 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
15034 SVOp->getMaskElt(j) >= 0)
15035 return false;
15036
15037 return true;
15038}
15039
15040/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
15041/// same as extracting the low 128-bit part of 256-bit vector and then
15042/// inserting the result into the high part of a new 256-bit vector
15043static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
15044 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000015045 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000015046
15047 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000015048 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000015049 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
15050 SVOp->getMaskElt(j) >= 0)
15051 return false;
15052
15053 return true;
15054}
15055
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015056/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
15057static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000015058 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000015059 const X86Subtarget* Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000015060 SDLoc dl(N);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015061 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
15062 SDValue V1 = SVOp->getOperand(0);
15063 SDValue V2 = SVOp->getOperand(1);
15064 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000015065 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015066
15067 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
15068 V2.getOpcode() == ISD::CONCAT_VECTORS) {
15069 //
15070 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000015071 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015072 // V UNDEF BUILD_VECTOR UNDEF
15073 // \ / \ /
15074 // CONCAT_VECTOR CONCAT_VECTOR
15075 // \ /
15076 // \ /
15077 // RESULT: V + zero extended
15078 //
15079 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
15080 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
15081 V1.getOperand(1).getOpcode() != ISD::UNDEF)
15082 return SDValue();
15083
15084 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
15085 return SDValue();
15086
15087 // To match the shuffle mask, the first half of the mask should
15088 // be exactly the first vector, and all the rest a splat with the
15089 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000015090 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015091 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
15092 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
15093 return SDValue();
15094
Chad Rosier3d1161e2012-01-03 21:05:52 +000015095 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
15096 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
Chad Rosier42726832012-05-07 18:47:44 +000015097 if (Ld->hasNUsesOfValue(1, 0)) {
15098 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
15099 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
15100 SDValue ResNode =
Michael Liao0ee17002013-04-19 04:03:37 +000015101 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops,
15102 array_lengthof(Ops),
Chad Rosier42726832012-05-07 18:47:44 +000015103 Ld->getMemoryVT(),
15104 Ld->getPointerInfo(),
15105 Ld->getAlignment(),
15106 false/*isVolatile*/, true/*ReadMem*/,
15107 false/*WriteMem*/);
Manman Ren2adc5032012-11-13 19:13:05 +000015108
15109 // Make sure the newly-created LOAD is in the same position as Ld in
15110 // terms of dependency. We create a TokenFactor for Ld and ResNode,
15111 // and update uses of Ld's output chain to use the TokenFactor.
15112 if (Ld->hasAnyUseOfValue(1)) {
15113 SDValue NewChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
15114 SDValue(Ld, 1), SDValue(ResNode.getNode(), 1));
15115 DAG.ReplaceAllUsesOfValueWith(SDValue(Ld, 1), NewChain);
15116 DAG.UpdateNodeOperands(NewChain.getNode(), SDValue(Ld, 1),
15117 SDValue(ResNode.getNode(), 1));
15118 }
15119
Chad Rosier42726832012-05-07 18:47:44 +000015120 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
15121 }
Chad Rosiera20e1e72012-08-01 18:39:17 +000015122 }
Chad Rosier3d1161e2012-01-03 21:05:52 +000015123
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015124 // Emit a zeroed vector and insert the desired subvector on its
15125 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000015126 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000015127 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015128 return DCI.CombineTo(N, InsV);
15129 }
15130
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000015131 //===--------------------------------------------------------------------===//
15132 // Combine some shuffles into subvector extracts and inserts:
15133 //
15134
15135 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
15136 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000015137 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
15138 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000015139 return DCI.CombineTo(N, InsV);
15140 }
15141
15142 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
15143 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000015144 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
15145 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000015146 return DCI.CombineTo(N, InsV);
15147 }
15148
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015149 return SDValue();
15150}
15151
15152/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000015153static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015154 TargetLowering::DAGCombinerInfo &DCI,
15155 const X86Subtarget *Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000015156 SDLoc dl(N);
Owen Andersone50ed302009-08-10 22:56:29 +000015157 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000015158
Mon P Wanga0fd0d52010-12-19 23:55:53 +000015159 // Don't create instructions with illegal types after legalize types has run.
15160 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
15161 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
15162 return SDValue();
15163
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015164 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000015165 if (Subtarget->hasFp256() && VT.is256BitVector() &&
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015166 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000015167 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015168
15169 // Only handle 128 wide vector from here on.
Craig Topper7a9a28b2012-08-12 02:23:29 +000015170 if (!VT.is128BitVector())
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015171 return SDValue();
15172
15173 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
15174 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
15175 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000015176 SmallVector<SDValue, 16> Elts;
15177 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015178 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000015179
Nate Begemanfdea31a2010-03-24 20:49:50 +000015180 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000015181}
Evan Chengd880b972008-05-09 21:53:03 +000015182
Nadav Roteme12bf182013-01-04 17:35:21 +000015183/// PerformTruncateCombine - Converts truncate operation to
15184/// a sequence of vector shuffle operations.
15185/// It is possible when we truncate 256-bit vector to 128-bit vector
Craig Topper55b24052012-09-11 06:15:32 +000015186static SDValue PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
15187 TargetLowering::DAGCombinerInfo &DCI,
15188 const X86Subtarget *Subtarget) {
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015189 return SDValue();
15190}
15191
Craig Topper89f4e662012-03-20 07:17:59 +000015192/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
15193/// specific shuffle of a load can be folded into a single element load.
15194/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
15195/// shuffles have been customed lowered so we need to handle those here.
15196static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
15197 TargetLowering::DAGCombinerInfo &DCI) {
15198 if (DCI.isBeforeLegalizeOps())
15199 return SDValue();
15200
15201 SDValue InVec = N->getOperand(0);
15202 SDValue EltNo = N->getOperand(1);
15203
15204 if (!isa<ConstantSDNode>(EltNo))
15205 return SDValue();
15206
15207 EVT VT = InVec.getValueType();
15208
15209 bool HasShuffleIntoBitcast = false;
15210 if (InVec.getOpcode() == ISD::BITCAST) {
15211 // Don't duplicate a load with other uses.
15212 if (!InVec.hasOneUse())
15213 return SDValue();
15214 EVT BCVT = InVec.getOperand(0).getValueType();
15215 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
15216 return SDValue();
15217 InVec = InVec.getOperand(0);
15218 HasShuffleIntoBitcast = true;
15219 }
15220
15221 if (!isTargetShuffle(InVec.getOpcode()))
15222 return SDValue();
15223
15224 // Don't duplicate a load with other uses.
15225 if (!InVec.hasOneUse())
15226 return SDValue();
15227
15228 SmallVector<int, 16> ShuffleMask;
15229 bool UnaryShuffle;
Craig Topperd978c542012-05-06 19:46:21 +000015230 if (!getTargetShuffleMask(InVec.getNode(), VT.getSimpleVT(), ShuffleMask,
15231 UnaryShuffle))
Craig Topper89f4e662012-03-20 07:17:59 +000015232 return SDValue();
15233
15234 // Select the input vector, guarding against out of range extract vector.
15235 unsigned NumElems = VT.getVectorNumElements();
15236 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
15237 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
15238 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
15239 : InVec.getOperand(1);
15240
15241 // If inputs to shuffle are the same for both ops, then allow 2 uses
15242 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
15243
15244 if (LdNode.getOpcode() == ISD::BITCAST) {
15245 // Don't duplicate a load with other uses.
15246 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
15247 return SDValue();
15248
15249 AllowedUses = 1; // only allow 1 load use if we have a bitcast
15250 LdNode = LdNode.getOperand(0);
15251 }
15252
15253 if (!ISD::isNormalLoad(LdNode.getNode()))
15254 return SDValue();
15255
15256 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
15257
15258 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
15259 return SDValue();
15260
15261 if (HasShuffleIntoBitcast) {
15262 // If there's a bitcast before the shuffle, check if the load type and
15263 // alignment is valid.
15264 unsigned Align = LN0->getAlignment();
15265 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Micah Villmow3574eca2012-10-08 16:38:25 +000015266 unsigned NewAlign = TLI.getDataLayout()->
Craig Topper89f4e662012-03-20 07:17:59 +000015267 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
15268
15269 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
15270 return SDValue();
15271 }
15272
15273 // All checks match so transform back to vector_shuffle so that DAG combiner
15274 // can finish the job
Andrew Trickac6d9be2013-05-25 02:42:55 +000015275 SDLoc dl(N);
Craig Topper89f4e662012-03-20 07:17:59 +000015276
15277 // Create shuffle node taking into account the case that its a unary shuffle
15278 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
15279 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
15280 InVec.getOperand(0), Shuffle,
15281 &ShuffleMask[0]);
15282 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
15283 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
15284 EltNo);
15285}
15286
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000015287/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
15288/// generation and convert it from being a bunch of shuffles and extracts
15289/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015290static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000015291 TargetLowering::DAGCombinerInfo &DCI) {
15292 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
15293 if (NewOp.getNode())
15294 return NewOp;
15295
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015296 SDValue InputVector = N->getOperand(0);
Manman Ren4c74a952012-10-30 22:15:38 +000015297 // Detect whether we are trying to convert from mmx to i32 and the bitcast
15298 // from mmx to v2i32 has a single usage.
15299 if (InputVector.getNode()->getOpcode() == llvm::ISD::BITCAST &&
15300 InputVector.getNode()->getOperand(0).getValueType() == MVT::x86mmx &&
15301 InputVector.hasOneUse() && N->getValueType(0) == MVT::i32)
Andrew Trickac6d9be2013-05-25 02:42:55 +000015302 return DAG.getNode(X86ISD::MMX_MOVD2W, SDLoc(InputVector),
Manman Ren4c74a952012-10-30 22:15:38 +000015303 N->getValueType(0),
15304 InputVector.getNode()->getOperand(0));
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015305
15306 // Only operate on vectors of 4 elements, where the alternative shuffling
15307 // gets to be more expensive.
15308 if (InputVector.getValueType() != MVT::v4i32)
15309 return SDValue();
15310
15311 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
15312 // single use which is a sign-extend or zero-extend, and all elements are
15313 // used.
15314 SmallVector<SDNode *, 4> Uses;
15315 unsigned ExtractedElements = 0;
15316 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
15317 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
15318 if (UI.getUse().getResNo() != InputVector.getResNo())
15319 return SDValue();
15320
15321 SDNode *Extract = *UI;
15322 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
15323 return SDValue();
15324
15325 if (Extract->getValueType(0) != MVT::i32)
15326 return SDValue();
15327 if (!Extract->hasOneUse())
15328 return SDValue();
15329 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
15330 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
15331 return SDValue();
15332 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
15333 return SDValue();
15334
15335 // Record which element was extracted.
15336 ExtractedElements |=
15337 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
15338
15339 Uses.push_back(Extract);
15340 }
15341
15342 // If not all the elements were used, this may not be worthwhile.
15343 if (ExtractedElements != 15)
15344 return SDValue();
15345
15346 // Ok, we've now decided to do the transformation.
Andrew Trickac6d9be2013-05-25 02:42:55 +000015347 SDLoc dl(InputVector);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015348
15349 // Store the value to a temporary stack slot.
15350 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000015351 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
15352 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015353
15354 // Replace each use (extract) with a load of the appropriate element.
15355 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
15356 UE = Uses.end(); UI != UE; ++UI) {
15357 SDNode *Extract = *UI;
15358
Nadav Rotem86694292011-05-17 08:31:57 +000015359 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015360 SDValue Idx = Extract->getOperand(1);
15361 unsigned EltSize =
15362 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
15363 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000015364 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015365 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
15366
Nadav Rotem86694292011-05-17 08:31:57 +000015367 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000015368 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015369
15370 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000015371 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000015372 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000015373 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015374
15375 // Replace the exact with the load.
15376 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
15377 }
15378
15379 // The replacement was made in place; don't return anything.
15380 return SDValue();
15381}
15382
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000015383/// \brief Matches a VSELECT onto min/max or return 0 if the node doesn't match.
15384static unsigned matchIntegerMINMAX(SDValue Cond, EVT VT, SDValue LHS,
15385 SDValue RHS, SelectionDAG &DAG,
15386 const X86Subtarget *Subtarget) {
15387 if (!VT.isVector())
15388 return 0;
15389
15390 switch (VT.getSimpleVT().SimpleTy) {
15391 default: return 0;
15392 case MVT::v32i8:
15393 case MVT::v16i16:
15394 case MVT::v8i32:
15395 if (!Subtarget->hasAVX2())
15396 return 0;
15397 case MVT::v16i8:
15398 case MVT::v8i16:
15399 case MVT::v4i32:
15400 if (!Subtarget->hasSSE2())
15401 return 0;
15402 }
15403
15404 // SSE2 has only a small subset of the operations.
15405 bool hasUnsigned = Subtarget->hasSSE41() ||
15406 (Subtarget->hasSSE2() && VT == MVT::v16i8);
15407 bool hasSigned = Subtarget->hasSSE41() ||
15408 (Subtarget->hasSSE2() && VT == MVT::v8i16);
15409
15410 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
15411
15412 // Check for x CC y ? x : y.
15413 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
15414 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
15415 switch (CC) {
15416 default: break;
15417 case ISD::SETULT:
15418 case ISD::SETULE:
15419 return hasUnsigned ? X86ISD::UMIN : 0;
15420 case ISD::SETUGT:
15421 case ISD::SETUGE:
15422 return hasUnsigned ? X86ISD::UMAX : 0;
15423 case ISD::SETLT:
15424 case ISD::SETLE:
15425 return hasSigned ? X86ISD::SMIN : 0;
15426 case ISD::SETGT:
15427 case ISD::SETGE:
15428 return hasSigned ? X86ISD::SMAX : 0;
15429 }
15430 // Check for x CC y ? y : x -- a min/max with reversed arms.
15431 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
15432 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
15433 switch (CC) {
15434 default: break;
15435 case ISD::SETULT:
15436 case ISD::SETULE:
15437 return hasUnsigned ? X86ISD::UMAX : 0;
15438 case ISD::SETUGT:
15439 case ISD::SETUGE:
15440 return hasUnsigned ? X86ISD::UMIN : 0;
15441 case ISD::SETLT:
15442 case ISD::SETLE:
15443 return hasSigned ? X86ISD::SMAX : 0;
15444 case ISD::SETGT:
15445 case ISD::SETGE:
15446 return hasSigned ? X86ISD::SMIN : 0;
15447 }
15448 }
15449
15450 return 0;
15451}
15452
Duncan Sands6bcd2192011-09-17 16:49:39 +000015453/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
15454/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000015455static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000015456 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000015457 const X86Subtarget *Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000015458 SDLoc DL(N);
Dan Gohman475871a2008-07-27 21:46:04 +000015459 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000015460 // Get the LHS/RHS of the select.
15461 SDValue LHS = N->getOperand(1);
15462 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000015463 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000015464
Dan Gohman670e5392009-09-21 18:03:22 +000015465 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000015466 // instructions match the semantics of the common C idiom x<y?x:y but not
15467 // x<=y?x:y, because of how they handle negative zero (which can be
15468 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000015469 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
15470 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000015471 (Subtarget->hasSSE2() ||
15472 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000015473 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015474
Chris Lattner47b4ce82009-03-11 05:48:52 +000015475 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000015476 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000015477 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
15478 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000015479 switch (CC) {
15480 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000015481 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000015482 // Converting this to a min would handle NaNs incorrectly, and swapping
15483 // the operands would cause it to handle comparisons between positive
15484 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000015485 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000015486 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000015487 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
15488 break;
15489 std::swap(LHS, RHS);
15490 }
Dan Gohman670e5392009-09-21 18:03:22 +000015491 Opcode = X86ISD::FMIN;
15492 break;
15493 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000015494 // Converting this to a min would handle comparisons between positive
15495 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000015496 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000015497 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
15498 break;
Dan Gohman670e5392009-09-21 18:03:22 +000015499 Opcode = X86ISD::FMIN;
15500 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000015501 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000015502 // Converting this to a min would handle both negative zeros and NaNs
15503 // incorrectly, but we can swap the operands to fix both.
15504 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000015505 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000015506 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000015507 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000015508 Opcode = X86ISD::FMIN;
15509 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015510
Dan Gohman670e5392009-09-21 18:03:22 +000015511 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000015512 // Converting this to a max would handle comparisons between positive
15513 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000015514 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000015515 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000015516 break;
Dan Gohman670e5392009-09-21 18:03:22 +000015517 Opcode = X86ISD::FMAX;
15518 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000015519 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000015520 // Converting this to a max would handle NaNs incorrectly, and swapping
15521 // the operands would cause it to handle comparisons between positive
15522 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000015523 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000015524 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000015525 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
15526 break;
15527 std::swap(LHS, RHS);
15528 }
Dan Gohman670e5392009-09-21 18:03:22 +000015529 Opcode = X86ISD::FMAX;
15530 break;
15531 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000015532 // Converting this to a max would handle both negative zeros and NaNs
15533 // incorrectly, but we can swap the operands to fix both.
15534 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000015535 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000015536 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000015537 case ISD::SETGE:
15538 Opcode = X86ISD::FMAX;
15539 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000015540 }
Dan Gohman670e5392009-09-21 18:03:22 +000015541 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000015542 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
15543 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000015544 switch (CC) {
15545 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000015546 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000015547 // Converting this to a min would handle comparisons between positive
15548 // and negative zero incorrectly, and swapping the operands would
15549 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000015550 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000015551 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000015552 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000015553 break;
15554 std::swap(LHS, RHS);
15555 }
Dan Gohman670e5392009-09-21 18:03:22 +000015556 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000015557 break;
Dan Gohman670e5392009-09-21 18:03:22 +000015558 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000015559 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000015560 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000015561 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
15562 break;
Dan Gohman670e5392009-09-21 18:03:22 +000015563 Opcode = X86ISD::FMIN;
15564 break;
15565 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000015566 // Converting this to a min would handle both negative zeros and NaNs
15567 // incorrectly, but we can swap the operands to fix both.
15568 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000015569 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000015570 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000015571 case ISD::SETGE:
15572 Opcode = X86ISD::FMIN;
15573 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015574
Dan Gohman670e5392009-09-21 18:03:22 +000015575 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000015576 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000015577 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000015578 break;
Dan Gohman670e5392009-09-21 18:03:22 +000015579 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000015580 break;
Dan Gohman670e5392009-09-21 18:03:22 +000015581 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000015582 // Converting this to a max would handle comparisons between positive
15583 // and negative zero incorrectly, and swapping the operands would
15584 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000015585 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000015586 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000015587 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000015588 break;
15589 std::swap(LHS, RHS);
15590 }
Dan Gohman670e5392009-09-21 18:03:22 +000015591 Opcode = X86ISD::FMAX;
15592 break;
15593 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000015594 // Converting this to a max would handle both negative zeros and NaNs
15595 // incorrectly, but we can swap the operands to fix both.
15596 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000015597 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000015598 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000015599 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000015600 Opcode = X86ISD::FMAX;
15601 break;
15602 }
Chris Lattner83e6c992006-10-04 06:57:07 +000015603 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015604
Chris Lattner47b4ce82009-03-11 05:48:52 +000015605 if (Opcode)
15606 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000015607 }
Eric Christopherfd179292009-08-27 18:07:15 +000015608
Chris Lattnerd1980a52009-03-12 06:52:53 +000015609 // If this is a select between two integer constants, try to do some
15610 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000015611 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
15612 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000015613 // Don't do this for crazy integer types.
15614 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
15615 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000015616 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000015617 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000015618
Chris Lattnercee56e72009-03-13 05:53:31 +000015619 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000015620 // Efficiently invertible.
15621 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
15622 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
15623 isa<ConstantSDNode>(Cond.getOperand(1))))) {
15624 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000015625 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015626 }
Eric Christopherfd179292009-08-27 18:07:15 +000015627
Chris Lattnerd1980a52009-03-12 06:52:53 +000015628 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000015629 if (FalseC->getAPIntValue() == 0 &&
15630 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000015631 if (NeedsCondInvert) // Invert the condition if needed.
15632 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
15633 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000015634
Chris Lattnerd1980a52009-03-12 06:52:53 +000015635 // Zero extend the condition if needed.
15636 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000015637
Chris Lattnercee56e72009-03-13 05:53:31 +000015638 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000015639 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000015640 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000015641 }
Eric Christopherfd179292009-08-27 18:07:15 +000015642
Chris Lattner97a29a52009-03-13 05:22:11 +000015643 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000015644 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000015645 if (NeedsCondInvert) // Invert the condition if needed.
15646 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
15647 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000015648
Chris Lattner97a29a52009-03-13 05:22:11 +000015649 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000015650 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
15651 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000015652 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000015653 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000015654 }
Eric Christopherfd179292009-08-27 18:07:15 +000015655
Chris Lattnercee56e72009-03-13 05:53:31 +000015656 // Optimize cases that will turn into an LEA instruction. This requires
15657 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000015658 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000015659 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000015660 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000015661
Chris Lattnercee56e72009-03-13 05:53:31 +000015662 bool isFastMultiplier = false;
15663 if (Diff < 10) {
15664 switch ((unsigned char)Diff) {
15665 default: break;
15666 case 1: // result = add base, cond
15667 case 2: // result = lea base( , cond*2)
15668 case 3: // result = lea base(cond, cond*2)
15669 case 4: // result = lea base( , cond*4)
15670 case 5: // result = lea base(cond, cond*4)
15671 case 8: // result = lea base( , cond*8)
15672 case 9: // result = lea base(cond, cond*8)
15673 isFastMultiplier = true;
15674 break;
15675 }
15676 }
Eric Christopherfd179292009-08-27 18:07:15 +000015677
Chris Lattnercee56e72009-03-13 05:53:31 +000015678 if (isFastMultiplier) {
15679 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
15680 if (NeedsCondInvert) // Invert the condition if needed.
15681 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
15682 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000015683
Chris Lattnercee56e72009-03-13 05:53:31 +000015684 // Zero extend the condition if needed.
15685 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
15686 Cond);
15687 // Scale the condition by the difference.
15688 if (Diff != 1)
15689 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
15690 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000015691
Chris Lattnercee56e72009-03-13 05:53:31 +000015692 // Add the base if non-zero.
15693 if (FalseC->getAPIntValue() != 0)
15694 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
15695 SDValue(FalseC, 0));
15696 return Cond;
15697 }
Eric Christopherfd179292009-08-27 18:07:15 +000015698 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000015699 }
15700 }
Eric Christopherfd179292009-08-27 18:07:15 +000015701
Evan Cheng56f582d2012-01-04 01:41:39 +000015702 // Canonicalize max and min:
15703 // (x > y) ? x : y -> (x >= y) ? x : y
15704 // (x < y) ? x : y -> (x <= y) ? x : y
15705 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
15706 // the need for an extra compare
15707 // against zero. e.g.
15708 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
15709 // subl %esi, %edi
15710 // testl %edi, %edi
15711 // movl $0, %eax
15712 // cmovgl %edi, %eax
15713 // =>
15714 // xorl %eax, %eax
15715 // subl %esi, $edi
15716 // cmovsl %eax, %edi
15717 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
15718 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
15719 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
15720 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
15721 switch (CC) {
15722 default: break;
15723 case ISD::SETLT:
15724 case ISD::SETGT: {
15725 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
Andrew Trickac6d9be2013-05-25 02:42:55 +000015726 Cond = DAG.getSetCC(SDLoc(Cond), Cond.getValueType(),
Evan Cheng56f582d2012-01-04 01:41:39 +000015727 Cond.getOperand(0), Cond.getOperand(1), NewCC);
15728 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
15729 }
15730 }
15731 }
15732
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000015733 // Match VSELECTs into subs with unsigned saturation.
15734 if (!DCI.isBeforeLegalize() &&
15735 N->getOpcode() == ISD::VSELECT && Cond.getOpcode() == ISD::SETCC &&
15736 // psubus is available in SSE2 and AVX2 for i8 and i16 vectors.
15737 ((Subtarget->hasSSE2() && (VT == MVT::v16i8 || VT == MVT::v8i16)) ||
15738 (Subtarget->hasAVX2() && (VT == MVT::v32i8 || VT == MVT::v16i16)))) {
15739 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
15740
15741 // Check if one of the arms of the VSELECT is a zero vector. If it's on the
15742 // left side invert the predicate to simplify logic below.
15743 SDValue Other;
15744 if (ISD::isBuildVectorAllZeros(LHS.getNode())) {
15745 Other = RHS;
15746 CC = ISD::getSetCCInverse(CC, true);
15747 } else if (ISD::isBuildVectorAllZeros(RHS.getNode())) {
15748 Other = LHS;
15749 }
15750
15751 if (Other.getNode() && Other->getNumOperands() == 2 &&
15752 DAG.isEqualTo(Other->getOperand(0), Cond.getOperand(0))) {
15753 SDValue OpLHS = Other->getOperand(0), OpRHS = Other->getOperand(1);
15754 SDValue CondRHS = Cond->getOperand(1);
15755
15756 // Look for a general sub with unsigned saturation first.
15757 // x >= y ? x-y : 0 --> subus x, y
15758 // x > y ? x-y : 0 --> subus x, y
15759 if ((CC == ISD::SETUGE || CC == ISD::SETUGT) &&
15760 Other->getOpcode() == ISD::SUB && DAG.isEqualTo(OpRHS, CondRHS))
15761 return DAG.getNode(X86ISD::SUBUS, DL, VT, OpLHS, OpRHS);
15762
15763 // If the RHS is a constant we have to reverse the const canonicalization.
15764 // x > C-1 ? x+-C : 0 --> subus x, C
15765 if (CC == ISD::SETUGT && Other->getOpcode() == ISD::ADD &&
15766 isSplatVector(CondRHS.getNode()) && isSplatVector(OpRHS.getNode())) {
15767 APInt A = cast<ConstantSDNode>(OpRHS.getOperand(0))->getAPIntValue();
Benjamin Kramer9fa92512013-02-04 15:19:25 +000015768 if (CondRHS.getConstantOperandVal(0) == -A-1)
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000015769 return DAG.getNode(X86ISD::SUBUS, DL, VT, OpLHS,
Benjamin Kramer9fa92512013-02-04 15:19:25 +000015770 DAG.getConstant(-A, VT));
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000015771 }
15772
15773 // Another special case: If C was a sign bit, the sub has been
15774 // canonicalized into a xor.
15775 // FIXME: Would it be better to use ComputeMaskedBits to determine whether
15776 // it's safe to decanonicalize the xor?
15777 // x s< 0 ? x^C : 0 --> subus x, C
15778 if (CC == ISD::SETLT && Other->getOpcode() == ISD::XOR &&
15779 ISD::isBuildVectorAllZeros(CondRHS.getNode()) &&
15780 isSplatVector(OpRHS.getNode())) {
15781 APInt A = cast<ConstantSDNode>(OpRHS.getOperand(0))->getAPIntValue();
15782 if (A.isSignBit())
15783 return DAG.getNode(X86ISD::SUBUS, DL, VT, OpLHS, OpRHS);
15784 }
15785 }
15786 }
15787
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000015788 // Try to match a min/max vector operation.
15789 if (!DCI.isBeforeLegalize() &&
15790 N->getOpcode() == ISD::VSELECT && Cond.getOpcode() == ISD::SETCC)
15791 if (unsigned Op = matchIntegerMINMAX(Cond, VT, LHS, RHS, DAG, Subtarget))
15792 return DAG.getNode(Op, DL, N->getValueType(0), LHS, RHS);
15793
Michael Liaobf538412013-04-11 05:15:54 +000015794 // Simplify vector selection if the selector will be produced by CMPP*/PCMP*.
15795 if (!DCI.isBeforeLegalize() && N->getOpcode() == ISD::VSELECT &&
15796 Cond.getOpcode() == ISD::SETCC) {
15797
15798 assert(Cond.getValueType().isVector() &&
15799 "vector select expects a vector selector!");
15800
15801 EVT IntVT = Cond.getValueType();
15802 bool TValIsAllOnes = ISD::isBuildVectorAllOnes(LHS.getNode());
15803 bool FValIsAllZeros = ISD::isBuildVectorAllZeros(RHS.getNode());
15804
15805 if (!TValIsAllOnes && !FValIsAllZeros) {
15806 // Try invert the condition if true value is not all 1s and false value
15807 // is not all 0s.
15808 bool TValIsAllZeros = ISD::isBuildVectorAllZeros(LHS.getNode());
15809 bool FValIsAllOnes = ISD::isBuildVectorAllOnes(RHS.getNode());
15810
15811 if (TValIsAllZeros || FValIsAllOnes) {
15812 SDValue CC = Cond.getOperand(2);
15813 ISD::CondCode NewCC =
15814 ISD::getSetCCInverse(cast<CondCodeSDNode>(CC)->get(),
15815 Cond.getOperand(0).getValueType().isInteger());
15816 Cond = DAG.getSetCC(DL, IntVT, Cond.getOperand(0), Cond.getOperand(1), NewCC);
15817 std::swap(LHS, RHS);
15818 TValIsAllOnes = FValIsAllOnes;
15819 FValIsAllZeros = TValIsAllZeros;
15820 }
15821 }
15822
15823 if (TValIsAllOnes || FValIsAllZeros) {
15824 SDValue Ret;
15825
15826 if (TValIsAllOnes && FValIsAllZeros)
15827 Ret = Cond;
15828 else if (TValIsAllOnes)
15829 Ret = DAG.getNode(ISD::OR, DL, IntVT, Cond,
15830 DAG.getNode(ISD::BITCAST, DL, IntVT, RHS));
15831 else if (FValIsAllZeros)
15832 Ret = DAG.getNode(ISD::AND, DL, IntVT, Cond,
15833 DAG.getNode(ISD::BITCAST, DL, IntVT, LHS));
15834
15835 return DAG.getNode(ISD::BITCAST, DL, VT, Ret);
15836 }
15837 }
15838
Nadav Rotemcc616562012-01-15 19:27:55 +000015839 // If we know that this node is legal then we know that it is going to be
15840 // matched by one of the SSE/AVX BLEND instructions. These instructions only
15841 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
15842 // to simplify previous instructions.
15843 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
15844 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
Nadav Rotembdcae382012-06-07 20:53:48 +000015845 !DCI.isBeforeLegalize() && TLI.isOperationLegal(ISD::VSELECT, VT)) {
Nadav Rotemcc616562012-01-15 19:27:55 +000015846 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
Nadav Rotembdcae382012-06-07 20:53:48 +000015847
15848 // Don't optimize vector selects that map to mask-registers.
15849 if (BitWidth == 1)
15850 return SDValue();
15851
Nadav Rotemcc616562012-01-15 19:27:55 +000015852 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
15853 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
15854
15855 APInt KnownZero, KnownOne;
15856 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
15857 DCI.isBeforeLegalizeOps());
15858 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
15859 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
15860 DCI.CommitTargetLoweringOpt(TLO);
15861 }
15862
Dan Gohman475871a2008-07-27 21:46:04 +000015863 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000015864}
15865
Michael Liao2a33cec2012-08-10 19:58:13 +000015866// Check whether a boolean test is testing a boolean value generated by
15867// X86ISD::SETCC. If so, return the operand of that SETCC and proper condition
15868// code.
15869//
15870// Simplify the following patterns:
15871// (Op (CMP (SETCC Cond EFLAGS) 1) EQ) or
15872// (Op (CMP (SETCC Cond EFLAGS) 0) NEQ)
15873// to (Op EFLAGS Cond)
15874//
15875// (Op (CMP (SETCC Cond EFLAGS) 0) EQ) or
15876// (Op (CMP (SETCC Cond EFLAGS) 1) NEQ)
15877// to (Op EFLAGS !Cond)
15878//
15879// where Op could be BRCOND or CMOV.
15880//
Michael Liaodbf8b5b2012-08-28 03:34:40 +000015881static SDValue checkBoolTestSetCCCombine(SDValue Cmp, X86::CondCode &CC) {
Michael Liao2a33cec2012-08-10 19:58:13 +000015882 // Quit if not CMP and SUB with its value result used.
15883 if (Cmp.getOpcode() != X86ISD::CMP &&
15884 (Cmp.getOpcode() != X86ISD::SUB || Cmp.getNode()->hasAnyUseOfValue(0)))
15885 return SDValue();
15886
15887 // Quit if not used as a boolean value.
15888 if (CC != X86::COND_E && CC != X86::COND_NE)
15889 return SDValue();
15890
15891 // Check CMP operands. One of them should be 0 or 1 and the other should be
15892 // an SetCC or extended from it.
15893 SDValue Op1 = Cmp.getOperand(0);
15894 SDValue Op2 = Cmp.getOperand(1);
15895
15896 SDValue SetCC;
15897 const ConstantSDNode* C = 0;
15898 bool needOppositeCond = (CC == X86::COND_E);
Michael Liao959ddbb2013-04-11 04:43:09 +000015899 bool checkAgainstTrue = false; // Is it a comparison against 1?
Michael Liao2a33cec2012-08-10 19:58:13 +000015900
15901 if ((C = dyn_cast<ConstantSDNode>(Op1)))
15902 SetCC = Op2;
15903 else if ((C = dyn_cast<ConstantSDNode>(Op2)))
15904 SetCC = Op1;
15905 else // Quit if all operands are not constants.
15906 return SDValue();
15907
Michael Liao959ddbb2013-04-11 04:43:09 +000015908 if (C->getZExtValue() == 1) {
Michael Liao2a33cec2012-08-10 19:58:13 +000015909 needOppositeCond = !needOppositeCond;
Michael Liao959ddbb2013-04-11 04:43:09 +000015910 checkAgainstTrue = true;
15911 } else if (C->getZExtValue() != 0)
Michael Liao2a33cec2012-08-10 19:58:13 +000015912 // Quit if the constant is neither 0 or 1.
15913 return SDValue();
15914
Michael Liao959ddbb2013-04-11 04:43:09 +000015915 bool truncatedToBoolWithAnd = false;
15916 // Skip (zext $x), (trunc $x), or (and $x, 1) node.
15917 while (SetCC.getOpcode() == ISD::ZERO_EXTEND ||
15918 SetCC.getOpcode() == ISD::TRUNCATE ||
15919 SetCC.getOpcode() == ISD::AND) {
15920 if (SetCC.getOpcode() == ISD::AND) {
15921 int OpIdx = -1;
15922 ConstantSDNode *CS;
15923 if ((CS = dyn_cast<ConstantSDNode>(SetCC.getOperand(0))) &&
15924 CS->getZExtValue() == 1)
15925 OpIdx = 1;
15926 if ((CS = dyn_cast<ConstantSDNode>(SetCC.getOperand(1))) &&
15927 CS->getZExtValue() == 1)
15928 OpIdx = 0;
15929 if (OpIdx == -1)
15930 break;
15931 SetCC = SetCC.getOperand(OpIdx);
15932 truncatedToBoolWithAnd = true;
15933 } else
15934 SetCC = SetCC.getOperand(0);
15935 }
Michael Liao2a33cec2012-08-10 19:58:13 +000015936
Michael Liao7fdc66b2012-09-10 16:36:16 +000015937 switch (SetCC.getOpcode()) {
Michael Liao959ddbb2013-04-11 04:43:09 +000015938 case X86ISD::SETCC_CARRY:
15939 // Since SETCC_CARRY gives output based on R = CF ? ~0 : 0, it's unsafe to
15940 // simplify it if the result of SETCC_CARRY is not canonicalized to 0 or 1,
15941 // i.e. it's a comparison against true but the result of SETCC_CARRY is not
15942 // truncated to i1 using 'and'.
15943 if (checkAgainstTrue && !truncatedToBoolWithAnd)
15944 break;
15945 assert(X86::CondCode(SetCC.getConstantOperandVal(0)) == X86::COND_B &&
15946 "Invalid use of SETCC_CARRY!");
15947 // FALL THROUGH
Michael Liao7fdc66b2012-09-10 16:36:16 +000015948 case X86ISD::SETCC:
15949 // Set the condition code or opposite one if necessary.
15950 CC = X86::CondCode(SetCC.getConstantOperandVal(0));
15951 if (needOppositeCond)
15952 CC = X86::GetOppositeBranchCondition(CC);
15953 return SetCC.getOperand(1);
15954 case X86ISD::CMOV: {
15955 // Check whether false/true value has canonical one, i.e. 0 or 1.
15956 ConstantSDNode *FVal = dyn_cast<ConstantSDNode>(SetCC.getOperand(0));
15957 ConstantSDNode *TVal = dyn_cast<ConstantSDNode>(SetCC.getOperand(1));
15958 // Quit if true value is not a constant.
15959 if (!TVal)
15960 return SDValue();
15961 // Quit if false value is not a constant.
15962 if (!FVal) {
Michael Liao7fdc66b2012-09-10 16:36:16 +000015963 SDValue Op = SetCC.getOperand(0);
Michael Liao258d9b72013-03-28 23:38:52 +000015964 // Skip 'zext' or 'trunc' node.
15965 if (Op.getOpcode() == ISD::ZERO_EXTEND ||
15966 Op.getOpcode() == ISD::TRUNCATE)
15967 Op = Op.getOperand(0);
Michael Liaoc26392a2013-03-28 23:41:26 +000015968 // A special case for rdrand/rdseed, where 0 is set if false cond is
15969 // found.
15970 if ((Op.getOpcode() != X86ISD::RDRAND &&
15971 Op.getOpcode() != X86ISD::RDSEED) || Op.getResNo() != 0)
Michael Liao7fdc66b2012-09-10 16:36:16 +000015972 return SDValue();
15973 }
15974 // Quit if false value is not the constant 0 or 1.
15975 bool FValIsFalse = true;
15976 if (FVal && FVal->getZExtValue() != 0) {
15977 if (FVal->getZExtValue() != 1)
15978 return SDValue();
15979 // If FVal is 1, opposite cond is needed.
15980 needOppositeCond = !needOppositeCond;
15981 FValIsFalse = false;
15982 }
15983 // Quit if TVal is not the constant opposite of FVal.
15984 if (FValIsFalse && TVal->getZExtValue() != 1)
15985 return SDValue();
15986 if (!FValIsFalse && TVal->getZExtValue() != 0)
15987 return SDValue();
15988 CC = X86::CondCode(SetCC.getConstantOperandVal(2));
15989 if (needOppositeCond)
15990 CC = X86::GetOppositeBranchCondition(CC);
15991 return SetCC.getOperand(3);
15992 }
15993 }
Michael Liao2a33cec2012-08-10 19:58:13 +000015994
Michael Liao7fdc66b2012-09-10 16:36:16 +000015995 return SDValue();
Michael Liao2a33cec2012-08-10 19:58:13 +000015996}
15997
Chris Lattnerd1980a52009-03-12 06:52:53 +000015998/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
15999static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016000 TargetLowering::DAGCombinerInfo &DCI,
16001 const X86Subtarget *Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000016002 SDLoc DL(N);
Eric Christopherfd179292009-08-27 18:07:15 +000016003
Chris Lattnerd1980a52009-03-12 06:52:53 +000016004 // If the flag operand isn't dead, don't touch this CMOV.
16005 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
16006 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000016007
Evan Chengb5a55d92011-05-24 01:48:22 +000016008 SDValue FalseOp = N->getOperand(0);
16009 SDValue TrueOp = N->getOperand(1);
16010 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
16011 SDValue Cond = N->getOperand(3);
Michael Liao2a33cec2012-08-10 19:58:13 +000016012
Evan Chengb5a55d92011-05-24 01:48:22 +000016013 if (CC == X86::COND_E || CC == X86::COND_NE) {
16014 switch (Cond.getOpcode()) {
16015 default: break;
16016 case X86ISD::BSR:
16017 case X86ISD::BSF:
16018 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
16019 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
16020 return (CC == X86::COND_E) ? FalseOp : TrueOp;
16021 }
16022 }
16023
Michael Liao2a33cec2012-08-10 19:58:13 +000016024 SDValue Flags;
16025
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016026 Flags = checkBoolTestSetCCCombine(Cond, CC);
Michael Liao9eac20a2012-08-11 23:47:06 +000016027 if (Flags.getNode() &&
16028 // Extra check as FCMOV only supports a subset of X86 cond.
Michael Liao7859f432012-09-06 07:11:22 +000016029 (FalseOp.getValueType() != MVT::f80 || hasFPCMov(CC))) {
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016030 SDValue Ops[] = { FalseOp, TrueOp,
16031 DAG.getConstant(CC, MVT::i8), Flags };
16032 return DAG.getNode(X86ISD::CMOV, DL, N->getVTList(),
16033 Ops, array_lengthof(Ops));
16034 }
16035
Chris Lattnerd1980a52009-03-12 06:52:53 +000016036 // If this is a select between two integer constants, try to do some
16037 // optimizations. Note that the operands are ordered the opposite of SELECT
16038 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000016039 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
16040 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000016041 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
16042 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000016043 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
16044 CC = X86::GetOppositeBranchCondition(CC);
16045 std::swap(TrueC, FalseC);
NAKAMURA Takumie2687452012-10-16 06:28:34 +000016046 std::swap(TrueOp, FalseOp);
Chris Lattnerd1980a52009-03-12 06:52:53 +000016047 }
Eric Christopherfd179292009-08-27 18:07:15 +000016048
Chris Lattnerd1980a52009-03-12 06:52:53 +000016049 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000016050 // This is efficient for any integer data type (including i8/i16) and
16051 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000016052 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000016053 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
16054 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000016055
Chris Lattnerd1980a52009-03-12 06:52:53 +000016056 // Zero extend the condition if needed.
16057 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000016058
Chris Lattnerd1980a52009-03-12 06:52:53 +000016059 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
16060 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000016061 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000016062 if (N->getNumValues() == 2) // Dead flag value?
16063 return DCI.CombineTo(N, Cond, SDValue());
16064 return Cond;
16065 }
Eric Christopherfd179292009-08-27 18:07:15 +000016066
Chris Lattnercee56e72009-03-13 05:53:31 +000016067 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
16068 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000016069 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000016070 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
16071 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000016072
Chris Lattner97a29a52009-03-13 05:22:11 +000016073 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000016074 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
16075 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000016076 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
16077 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000016078
Chris Lattner97a29a52009-03-13 05:22:11 +000016079 if (N->getNumValues() == 2) // Dead flag value?
16080 return DCI.CombineTo(N, Cond, SDValue());
16081 return Cond;
16082 }
Eric Christopherfd179292009-08-27 18:07:15 +000016083
Chris Lattnercee56e72009-03-13 05:53:31 +000016084 // Optimize cases that will turn into an LEA instruction. This requires
16085 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000016086 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000016087 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000016088 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000016089
Chris Lattnercee56e72009-03-13 05:53:31 +000016090 bool isFastMultiplier = false;
16091 if (Diff < 10) {
16092 switch ((unsigned char)Diff) {
16093 default: break;
16094 case 1: // result = add base, cond
16095 case 2: // result = lea base( , cond*2)
16096 case 3: // result = lea base(cond, cond*2)
16097 case 4: // result = lea base( , cond*4)
16098 case 5: // result = lea base(cond, cond*4)
16099 case 8: // result = lea base( , cond*8)
16100 case 9: // result = lea base(cond, cond*8)
16101 isFastMultiplier = true;
16102 break;
16103 }
16104 }
Eric Christopherfd179292009-08-27 18:07:15 +000016105
Chris Lattnercee56e72009-03-13 05:53:31 +000016106 if (isFastMultiplier) {
16107 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000016108 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
16109 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000016110 // Zero extend the condition if needed.
16111 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
16112 Cond);
16113 // Scale the condition by the difference.
16114 if (Diff != 1)
16115 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
16116 DAG.getConstant(Diff, Cond.getValueType()));
16117
16118 // Add the base if non-zero.
16119 if (FalseC->getAPIntValue() != 0)
16120 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
16121 SDValue(FalseC, 0));
16122 if (N->getNumValues() == 2) // Dead flag value?
16123 return DCI.CombineTo(N, Cond, SDValue());
16124 return Cond;
16125 }
Eric Christopherfd179292009-08-27 18:07:15 +000016126 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000016127 }
16128 }
NAKAMURA Takumie2687452012-10-16 06:28:34 +000016129
16130 // Handle these cases:
16131 // (select (x != c), e, c) -> select (x != c), e, x),
16132 // (select (x == c), c, e) -> select (x == c), x, e)
16133 // where the c is an integer constant, and the "select" is the combination
16134 // of CMOV and CMP.
16135 //
16136 // The rationale for this change is that the conditional-move from a constant
16137 // needs two instructions, however, conditional-move from a register needs
16138 // only one instruction.
16139 //
16140 // CAVEAT: By replacing a constant with a symbolic value, it may obscure
16141 // some instruction-combining opportunities. This opt needs to be
16142 // postponed as late as possible.
16143 //
16144 if (!DCI.isBeforeLegalize() && !DCI.isBeforeLegalizeOps()) {
16145 // the DCI.xxxx conditions are provided to postpone the optimization as
16146 // late as possible.
16147
16148 ConstantSDNode *CmpAgainst = 0;
16149 if ((Cond.getOpcode() == X86ISD::CMP || Cond.getOpcode() == X86ISD::SUB) &&
16150 (CmpAgainst = dyn_cast<ConstantSDNode>(Cond.getOperand(1))) &&
Jakub Staszak30fcfc32013-02-16 13:34:26 +000016151 !isa<ConstantSDNode>(Cond.getOperand(0))) {
NAKAMURA Takumie2687452012-10-16 06:28:34 +000016152
16153 if (CC == X86::COND_NE &&
16154 CmpAgainst == dyn_cast<ConstantSDNode>(FalseOp)) {
16155 CC = X86::GetOppositeBranchCondition(CC);
16156 std::swap(TrueOp, FalseOp);
16157 }
16158
16159 if (CC == X86::COND_E &&
16160 CmpAgainst == dyn_cast<ConstantSDNode>(TrueOp)) {
16161 SDValue Ops[] = { FalseOp, Cond.getOperand(0),
16162 DAG.getConstant(CC, MVT::i8), Cond };
16163 return DAG.getNode(X86ISD::CMOV, DL, N->getVTList (), Ops,
16164 array_lengthof(Ops));
16165 }
16166 }
16167 }
16168
Chris Lattnerd1980a52009-03-12 06:52:53 +000016169 return SDValue();
16170}
16171
Evan Cheng0b0cd912009-03-28 05:57:29 +000016172/// PerformMulCombine - Optimize a single multiply with constant into two
16173/// in order to implement it with two cheaper instructions, e.g.
16174/// LEA + SHL, LEA + LEA.
16175static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
16176 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000016177 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
16178 return SDValue();
16179
Owen Andersone50ed302009-08-10 22:56:29 +000016180 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000016181 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000016182 return SDValue();
16183
16184 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
16185 if (!C)
16186 return SDValue();
16187 uint64_t MulAmt = C->getZExtValue();
16188 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
16189 return SDValue();
16190
16191 uint64_t MulAmt1 = 0;
16192 uint64_t MulAmt2 = 0;
16193 if ((MulAmt % 9) == 0) {
16194 MulAmt1 = 9;
16195 MulAmt2 = MulAmt / 9;
16196 } else if ((MulAmt % 5) == 0) {
16197 MulAmt1 = 5;
16198 MulAmt2 = MulAmt / 5;
16199 } else if ((MulAmt % 3) == 0) {
16200 MulAmt1 = 3;
16201 MulAmt2 = MulAmt / 3;
16202 }
16203 if (MulAmt2 &&
16204 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
Andrew Trickac6d9be2013-05-25 02:42:55 +000016205 SDLoc DL(N);
Evan Cheng0b0cd912009-03-28 05:57:29 +000016206
16207 if (isPowerOf2_64(MulAmt2) &&
16208 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
16209 // If second multiplifer is pow2, issue it first. We want the multiply by
16210 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
16211 // is an add.
16212 std::swap(MulAmt1, MulAmt2);
16213
16214 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000016215 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000016216 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000016217 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000016218 else
Evan Cheng73f24c92009-03-30 21:36:47 +000016219 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000016220 DAG.getConstant(MulAmt1, VT));
16221
Eric Christopherfd179292009-08-27 18:07:15 +000016222 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000016223 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000016224 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000016225 else
Evan Cheng73f24c92009-03-30 21:36:47 +000016226 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000016227 DAG.getConstant(MulAmt2, VT));
16228
16229 // Do not add new nodes to DAG combiner worklist.
16230 DCI.CombineTo(N, NewMul, false);
16231 }
16232 return SDValue();
16233}
16234
Evan Chengad9c0a32009-12-15 00:53:42 +000016235static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
16236 SDValue N0 = N->getOperand(0);
16237 SDValue N1 = N->getOperand(1);
16238 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
16239 EVT VT = N0.getValueType();
16240
16241 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
16242 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000016243 if (VT.isInteger() && !VT.isVector() &&
16244 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000016245 N0.getOperand(1).getOpcode() == ISD::Constant) {
16246 SDValue N00 = N0.getOperand(0);
16247 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
16248 ((N00.getOpcode() == ISD::ANY_EXTEND ||
16249 N00.getOpcode() == ISD::ZERO_EXTEND) &&
16250 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
16251 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
16252 APInt ShAmt = N1C->getAPIntValue();
16253 Mask = Mask.shl(ShAmt);
16254 if (Mask != 0)
Andrew Trickac6d9be2013-05-25 02:42:55 +000016255 return DAG.getNode(ISD::AND, SDLoc(N), VT,
Evan Chengad9c0a32009-12-15 00:53:42 +000016256 N00, DAG.getConstant(Mask, VT));
16257 }
16258 }
16259
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000016260 // Hardware support for vector shifts is sparse which makes us scalarize the
16261 // vector operations in many cases. Also, on sandybridge ADD is faster than
16262 // shl.
16263 // (shl V, 1) -> add V,V
16264 if (isSplatVector(N1.getNode())) {
16265 assert(N0.getValueType().isVector() && "Invalid vector shift type");
16266 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
16267 // We shift all of the values by one. In many cases we do not have
16268 // hardware support for this operation. This is better expressed as an ADD
16269 // of two values.
16270 if (N1C && (1 == N1C->getZExtValue())) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000016271 return DAG.getNode(ISD::ADD, SDLoc(N), VT, N0, N0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000016272 }
16273 }
16274
Evan Chengad9c0a32009-12-15 00:53:42 +000016275 return SDValue();
16276}
Evan Cheng0b0cd912009-03-28 05:57:29 +000016277
Nadav Rotem0fb65232013-05-04 23:24:56 +000016278/// PerformShiftCombine - Combine shifts.
Nate Begeman740ab032009-01-26 00:52:55 +000016279static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000016280 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000016281 const X86Subtarget *Subtarget) {
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000016282 if (N->getOpcode() == ISD::SHL) {
16283 SDValue V = PerformSHLCombine(N, DAG);
16284 if (V.getNode()) return V;
16285 }
Evan Chengad9c0a32009-12-15 00:53:42 +000016286
Michael Liao42317cc2013-03-20 02:33:21 +000016287 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000016288}
16289
Stuart Hastings865f0932011-06-03 23:53:54 +000016290// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
16291// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
16292// and friends. Likewise for OR -> CMPNEQSS.
16293static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
16294 TargetLowering::DAGCombinerInfo &DCI,
16295 const X86Subtarget *Subtarget) {
16296 unsigned opcode;
16297
16298 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
16299 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000016300 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000016301 SDValue N0 = N->getOperand(0);
16302 SDValue N1 = N->getOperand(1);
16303 SDValue CMP0 = N0->getOperand(1);
16304 SDValue CMP1 = N1->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000016305 SDLoc DL(N);
Stuart Hastings865f0932011-06-03 23:53:54 +000016306
16307 // The SETCCs should both refer to the same CMP.
16308 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
16309 return SDValue();
16310
16311 SDValue CMP00 = CMP0->getOperand(0);
16312 SDValue CMP01 = CMP0->getOperand(1);
16313 EVT VT = CMP00.getValueType();
16314
16315 if (VT == MVT::f32 || VT == MVT::f64) {
16316 bool ExpectingFlags = false;
16317 // Check for any users that want flags:
Jakub Staszak30fcfc32013-02-16 13:34:26 +000016318 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
Stuart Hastings865f0932011-06-03 23:53:54 +000016319 !ExpectingFlags && UI != UE; ++UI)
16320 switch (UI->getOpcode()) {
16321 default:
16322 case ISD::BR_CC:
16323 case ISD::BRCOND:
16324 case ISD::SELECT:
16325 ExpectingFlags = true;
16326 break;
16327 case ISD::CopyToReg:
16328 case ISD::SIGN_EXTEND:
16329 case ISD::ZERO_EXTEND:
16330 case ISD::ANY_EXTEND:
16331 break;
16332 }
16333
16334 if (!ExpectingFlags) {
16335 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
16336 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
16337
16338 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
16339 X86::CondCode tmp = cc0;
16340 cc0 = cc1;
16341 cc1 = tmp;
16342 }
16343
16344 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
16345 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
16346 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
16347 X86ISD::NodeType NTOperator = is64BitFP ?
16348 X86ISD::FSETCCsd : X86ISD::FSETCCss;
16349 // FIXME: need symbolic constants for these magic numbers.
16350 // See X86ATTInstPrinter.cpp:printSSECC().
16351 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
16352 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
16353 DAG.getConstant(x86cc, MVT::i8));
16354 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
16355 OnesOrZeroesF);
16356 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
16357 DAG.getConstant(1, MVT::i32));
16358 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
16359 return OneBitOfTruth;
16360 }
16361 }
16362 }
16363 }
16364 return SDValue();
16365}
16366
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000016367/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
16368/// so it can be folded inside ANDNP.
16369static bool CanFoldXORWithAllOnes(const SDNode *N) {
16370 EVT VT = N->getValueType(0);
16371
16372 // Match direct AllOnes for 128 and 256-bit vectors
16373 if (ISD::isBuildVectorAllOnes(N))
16374 return true;
16375
16376 // Look through a bit convert.
16377 if (N->getOpcode() == ISD::BITCAST)
16378 N = N->getOperand(0).getNode();
16379
16380 // Sometimes the operand may come from a insert_subvector building a 256-bit
16381 // allones vector
Craig Topper7a9a28b2012-08-12 02:23:29 +000016382 if (VT.is256BitVector() &&
Bill Wendling456a9252011-08-04 00:32:58 +000016383 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
16384 SDValue V1 = N->getOperand(0);
16385 SDValue V2 = N->getOperand(1);
16386
16387 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
16388 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
16389 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
16390 ISD::isBuildVectorAllOnes(V2.getNode()))
16391 return true;
16392 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000016393
16394 return false;
16395}
16396
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000016397// On AVX/AVX2 the type v8i1 is legalized to v8i16, which is an XMM sized
16398// register. In most cases we actually compare or select YMM-sized registers
16399// and mixing the two types creates horrible code. This method optimizes
16400// some of the transition sequences.
16401static SDValue WidenMaskArithmetic(SDNode *N, SelectionDAG &DAG,
16402 TargetLowering::DAGCombinerInfo &DCI,
16403 const X86Subtarget *Subtarget) {
16404 EVT VT = N->getValueType(0);
Craig Topper5a529e42013-01-18 06:44:29 +000016405 if (!VT.is256BitVector())
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000016406 return SDValue();
16407
16408 assert((N->getOpcode() == ISD::ANY_EXTEND ||
16409 N->getOpcode() == ISD::ZERO_EXTEND ||
16410 N->getOpcode() == ISD::SIGN_EXTEND) && "Invalid Node");
16411
16412 SDValue Narrow = N->getOperand(0);
16413 EVT NarrowVT = Narrow->getValueType(0);
Craig Topper5a529e42013-01-18 06:44:29 +000016414 if (!NarrowVT.is128BitVector())
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000016415 return SDValue();
16416
16417 if (Narrow->getOpcode() != ISD::XOR &&
16418 Narrow->getOpcode() != ISD::AND &&
16419 Narrow->getOpcode() != ISD::OR)
16420 return SDValue();
16421
16422 SDValue N0 = Narrow->getOperand(0);
16423 SDValue N1 = Narrow->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000016424 SDLoc DL(Narrow);
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000016425
16426 // The Left side has to be a trunc.
16427 if (N0.getOpcode() != ISD::TRUNCATE)
16428 return SDValue();
16429
16430 // The type of the truncated inputs.
16431 EVT WideVT = N0->getOperand(0)->getValueType(0);
16432 if (WideVT != VT)
16433 return SDValue();
16434
16435 // The right side has to be a 'trunc' or a constant vector.
16436 bool RHSTrunc = N1.getOpcode() == ISD::TRUNCATE;
16437 bool RHSConst = (isSplatVector(N1.getNode()) &&
16438 isa<ConstantSDNode>(N1->getOperand(0)));
16439 if (!RHSTrunc && !RHSConst)
16440 return SDValue();
16441
16442 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
16443
16444 if (!TLI.isOperationLegalOrPromote(Narrow->getOpcode(), WideVT))
16445 return SDValue();
16446
16447 // Set N0 and N1 to hold the inputs to the new wide operation.
16448 N0 = N0->getOperand(0);
16449 if (RHSConst) {
16450 N1 = DAG.getNode(ISD::ZERO_EXTEND, DL, WideVT.getScalarType(),
16451 N1->getOperand(0));
16452 SmallVector<SDValue, 8> C(WideVT.getVectorNumElements(), N1);
16453 N1 = DAG.getNode(ISD::BUILD_VECTOR, DL, WideVT, &C[0], C.size());
16454 } else if (RHSTrunc) {
16455 N1 = N1->getOperand(0);
16456 }
16457
16458 // Generate the wide operation.
Nadav Roteme3b24892013-01-02 17:41:03 +000016459 SDValue Op = DAG.getNode(Narrow->getOpcode(), DL, WideVT, N0, N1);
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000016460 unsigned Opcode = N->getOpcode();
16461 switch (Opcode) {
16462 case ISD::ANY_EXTEND:
16463 return Op;
16464 case ISD::ZERO_EXTEND: {
16465 unsigned InBits = NarrowVT.getScalarType().getSizeInBits();
16466 APInt Mask = APInt::getAllOnesValue(InBits);
16467 Mask = Mask.zext(VT.getScalarType().getSizeInBits());
16468 return DAG.getNode(ISD::AND, DL, VT,
16469 Op, DAG.getConstant(Mask, VT));
16470 }
16471 case ISD::SIGN_EXTEND:
16472 return DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, VT,
16473 Op, DAG.getValueType(NarrowVT));
16474 default:
16475 llvm_unreachable("Unexpected opcode");
16476 }
16477}
16478
Nate Begemanb65c1752010-12-17 22:55:37 +000016479static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
16480 TargetLowering::DAGCombinerInfo &DCI,
16481 const X86Subtarget *Subtarget) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000016482 EVT VT = N->getValueType(0);
Nate Begemanb65c1752010-12-17 22:55:37 +000016483 if (DCI.isBeforeLegalizeOps())
16484 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016485
Stuart Hastings865f0932011-06-03 23:53:54 +000016486 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
16487 if (R.getNode())
16488 return R;
16489
Craig Topperb926afc2012-12-17 05:12:30 +000016490 // Create BLSI, and BLSR instructions
Craig Topperb4c94572011-10-21 06:55:01 +000016491 // BLSI is X & (-X)
16492 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000016493 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
16494 SDValue N0 = N->getOperand(0);
16495 SDValue N1 = N->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000016496 SDLoc DL(N);
Craig Topper54a11172011-10-14 07:06:56 +000016497
Craig Topperb4c94572011-10-21 06:55:01 +000016498 // Check LHS for neg
16499 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
16500 isZero(N0.getOperand(0)))
16501 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
16502
16503 // Check RHS for neg
16504 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
16505 isZero(N1.getOperand(0)))
16506 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
16507
16508 // Check LHS for X-1
16509 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
16510 isAllOnes(N0.getOperand(1)))
16511 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
16512
16513 // Check RHS for X-1
16514 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
16515 isAllOnes(N1.getOperand(1)))
16516 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
16517
Craig Topper54a11172011-10-14 07:06:56 +000016518 return SDValue();
16519 }
16520
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000016521 // Want to form ANDNP nodes:
16522 // 1) In the hopes of then easily combining them with OR and AND nodes
16523 // to form PBLEND/PSIGN.
16524 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000016525 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000016526 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016527
Nate Begemanb65c1752010-12-17 22:55:37 +000016528 SDValue N0 = N->getOperand(0);
16529 SDValue N1 = N->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000016530 SDLoc DL(N);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016531
Nate Begemanb65c1752010-12-17 22:55:37 +000016532 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016533 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000016534 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
16535 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000016536 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000016537
16538 // Check RHS for vnot
16539 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000016540 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
16541 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000016542 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016543
Nate Begemanb65c1752010-12-17 22:55:37 +000016544 return SDValue();
16545}
16546
Evan Cheng760d1942010-01-04 21:22:48 +000016547static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000016548 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000016549 const X86Subtarget *Subtarget) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000016550 EVT VT = N->getValueType(0);
Evan Cheng39cfeec2010-04-28 02:25:18 +000016551 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000016552 return SDValue();
16553
Stuart Hastings865f0932011-06-03 23:53:54 +000016554 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
16555 if (R.getNode())
16556 return R;
16557
Evan Cheng760d1942010-01-04 21:22:48 +000016558 SDValue N0 = N->getOperand(0);
16559 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016560
Nate Begemanb65c1752010-12-17 22:55:37 +000016561 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000016562 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000016563 if (!Subtarget->hasSSSE3() ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000016564 (VT == MVT::v4i64 && !Subtarget->hasInt256()))
Craig Topper1666cb62011-11-19 07:07:26 +000016565 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016566
Craig Topper1666cb62011-11-19 07:07:26 +000016567 // Canonicalize pandn to RHS
16568 if (N0.getOpcode() == X86ISD::ANDNP)
16569 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000016570 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000016571 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
16572 SDValue Mask = N1.getOperand(0);
16573 SDValue X = N1.getOperand(1);
16574 SDValue Y;
16575 if (N0.getOperand(0) == Mask)
16576 Y = N0.getOperand(1);
16577 if (N0.getOperand(1) == Mask)
16578 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016579
Craig Topper1666cb62011-11-19 07:07:26 +000016580 // Check to see if the mask appeared in both the AND and ANDNP and
16581 if (!Y.getNode())
16582 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016583
Craig Topper1666cb62011-11-19 07:07:26 +000016584 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000016585 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000016586 if (Mask.getOpcode() == ISD::BITCAST)
16587 Mask = Mask.getOperand(0);
16588 if (X.getOpcode() == ISD::BITCAST)
16589 X = X.getOperand(0);
16590 if (Y.getOpcode() == ISD::BITCAST)
16591 Y = Y.getOperand(0);
16592
Craig Topper1666cb62011-11-19 07:07:26 +000016593 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016594
Craig Toppered2e13d2012-01-22 19:15:14 +000016595 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000016596 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
16597 // there is no psrai.b
Craig Topper1666cb62011-11-19 07:07:26 +000016598 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
Michael Liao42317cc2013-03-20 02:33:21 +000016599 unsigned SraAmt = ~0;
16600 if (Mask.getOpcode() == ISD::SRA) {
16601 SDValue Amt = Mask.getOperand(1);
16602 if (isSplatVector(Amt.getNode())) {
16603 SDValue SclrAmt = Amt->getOperand(0);
16604 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt))
16605 SraAmt = C->getZExtValue();
16606 }
16607 } else if (Mask.getOpcode() == X86ISD::VSRAI) {
16608 SDValue SraC = Mask.getOperand(1);
16609 SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
16610 }
Craig Topper1666cb62011-11-19 07:07:26 +000016611 if ((SraAmt + 1) != EltBits)
16612 return SDValue();
16613
Andrew Trickac6d9be2013-05-25 02:42:55 +000016614 SDLoc DL(N);
Craig Topper1666cb62011-11-19 07:07:26 +000016615
16616 // Now we know we at least have a plendvb with the mask val. See if
16617 // we can form a psignb/w/d.
16618 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000016619 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
16620 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000016621 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
16622 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
16623 "Unsupported VT for PSIGN");
Nadav Rotemf8db4472013-02-24 07:09:35 +000016624 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000016625 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000016626 }
16627 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000016628 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000016629 return SDValue();
16630
16631 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
16632
16633 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
16634 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
16635 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000016636 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000016637 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000016638 }
16639 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016640
Craig Topper1666cb62011-11-19 07:07:26 +000016641 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
16642 return SDValue();
16643
Nate Begemanb65c1752010-12-17 22:55:37 +000016644 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000016645 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
16646 std::swap(N0, N1);
16647 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
16648 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000016649 if (!N0.hasOneUse() || !N1.hasOneUse())
16650 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000016651
16652 SDValue ShAmt0 = N0.getOperand(1);
16653 if (ShAmt0.getValueType() != MVT::i8)
16654 return SDValue();
16655 SDValue ShAmt1 = N1.getOperand(1);
16656 if (ShAmt1.getValueType() != MVT::i8)
16657 return SDValue();
16658 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
16659 ShAmt0 = ShAmt0.getOperand(0);
16660 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
16661 ShAmt1 = ShAmt1.getOperand(0);
16662
Andrew Trickac6d9be2013-05-25 02:42:55 +000016663 SDLoc DL(N);
Evan Cheng760d1942010-01-04 21:22:48 +000016664 unsigned Opc = X86ISD::SHLD;
16665 SDValue Op0 = N0.getOperand(0);
16666 SDValue Op1 = N1.getOperand(0);
16667 if (ShAmt0.getOpcode() == ISD::SUB) {
16668 Opc = X86ISD::SHRD;
16669 std::swap(Op0, Op1);
16670 std::swap(ShAmt0, ShAmt1);
16671 }
16672
Evan Cheng8b1190a2010-04-28 01:18:01 +000016673 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000016674 if (ShAmt1.getOpcode() == ISD::SUB) {
16675 SDValue Sum = ShAmt1.getOperand(0);
16676 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000016677 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
16678 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
16679 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
16680 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000016681 return DAG.getNode(Opc, DL, VT,
16682 Op0, Op1,
16683 DAG.getNode(ISD::TRUNCATE, DL,
16684 MVT::i8, ShAmt0));
16685 }
16686 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
16687 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
16688 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000016689 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000016690 return DAG.getNode(Opc, DL, VT,
16691 N0.getOperand(0), N1.getOperand(0),
16692 DAG.getNode(ISD::TRUNCATE, DL,
16693 MVT::i8, ShAmt0));
16694 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000016695
Evan Cheng760d1942010-01-04 21:22:48 +000016696 return SDValue();
16697}
16698
Manman Ren92363622012-06-07 22:39:10 +000016699// Generate NEG and CMOV for integer abs.
16700static SDValue performIntegerAbsCombine(SDNode *N, SelectionDAG &DAG) {
16701 EVT VT = N->getValueType(0);
16702
16703 // Since X86 does not have CMOV for 8-bit integer, we don't convert
16704 // 8-bit integer abs to NEG and CMOV.
16705 if (VT.isInteger() && VT.getSizeInBits() == 8)
16706 return SDValue();
16707
16708 SDValue N0 = N->getOperand(0);
16709 SDValue N1 = N->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000016710 SDLoc DL(N);
Manman Ren92363622012-06-07 22:39:10 +000016711
16712 // Check pattern of XOR(ADD(X,Y), Y) where Y is SRA(X, size(X)-1)
16713 // and change it to SUB and CMOV.
16714 if (VT.isInteger() && N->getOpcode() == ISD::XOR &&
16715 N0.getOpcode() == ISD::ADD &&
16716 N0.getOperand(1) == N1 &&
16717 N1.getOpcode() == ISD::SRA &&
16718 N1.getOperand(0) == N0.getOperand(0))
16719 if (ConstantSDNode *Y1C = dyn_cast<ConstantSDNode>(N1.getOperand(1)))
16720 if (Y1C->getAPIntValue() == VT.getSizeInBits()-1) {
16721 // Generate SUB & CMOV.
16722 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, DAG.getVTList(VT, MVT::i32),
16723 DAG.getConstant(0, VT), N0.getOperand(0));
16724
16725 SDValue Ops[] = { N0.getOperand(0), Neg,
16726 DAG.getConstant(X86::COND_GE, MVT::i8),
16727 SDValue(Neg.getNode(), 1) };
16728 return DAG.getNode(X86ISD::CMOV, DL, DAG.getVTList(VT, MVT::Glue),
16729 Ops, array_lengthof(Ops));
16730 }
16731 return SDValue();
16732}
16733
Craig Topper3738ccd2011-12-27 06:27:23 +000016734// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000016735static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
16736 TargetLowering::DAGCombinerInfo &DCI,
16737 const X86Subtarget *Subtarget) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000016738 EVT VT = N->getValueType(0);
Craig Topperb4c94572011-10-21 06:55:01 +000016739 if (DCI.isBeforeLegalizeOps())
16740 return SDValue();
16741
Manman Ren45d53b82012-06-08 18:58:26 +000016742 if (Subtarget->hasCMov()) {
16743 SDValue RV = performIntegerAbsCombine(N, DAG);
16744 if (RV.getNode())
16745 return RV;
16746 }
Manman Ren92363622012-06-07 22:39:10 +000016747
16748 // Try forming BMI if it is available.
16749 if (!Subtarget->hasBMI())
16750 return SDValue();
16751
Craig Topperb4c94572011-10-21 06:55:01 +000016752 if (VT != MVT::i32 && VT != MVT::i64)
16753 return SDValue();
16754
Craig Topper3738ccd2011-12-27 06:27:23 +000016755 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
16756
Craig Topperb4c94572011-10-21 06:55:01 +000016757 // Create BLSMSK instructions by finding X ^ (X-1)
16758 SDValue N0 = N->getOperand(0);
16759 SDValue N1 = N->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000016760 SDLoc DL(N);
Craig Topperb4c94572011-10-21 06:55:01 +000016761
16762 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
16763 isAllOnes(N0.getOperand(1)))
16764 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
16765
16766 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
16767 isAllOnes(N1.getOperand(1)))
16768 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
16769
16770 return SDValue();
16771}
16772
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016773/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
16774static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000016775 TargetLowering::DAGCombinerInfo &DCI,
16776 const X86Subtarget *Subtarget) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016777 LoadSDNode *Ld = cast<LoadSDNode>(N);
16778 EVT RegVT = Ld->getValueType(0);
16779 EVT MemVT = Ld->getMemoryVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +000016780 SDLoc dl(Ld);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016781 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Nadav Rotem48177ac2013-01-18 23:10:30 +000016782 unsigned RegSz = RegVT.getSizeInBits();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016783
Michael Liaod4584c92013-03-25 23:50:10 +000016784 // On Sandybridge unaligned 256bit loads are inefficient.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016785 ISD::LoadExtType Ext = Ld->getExtensionType();
Nadav Rotem48177ac2013-01-18 23:10:30 +000016786 unsigned Alignment = Ld->getAlignment();
Michael Liaod4584c92013-03-25 23:50:10 +000016787 bool IsAligned = Alignment == 0 || Alignment >= MemVT.getSizeInBits()/8;
Nadav Rotem48177ac2013-01-18 23:10:30 +000016788 if (RegVT.is256BitVector() && !Subtarget->hasInt256() &&
Nadav Rotemba958652013-01-19 08:38:41 +000016789 !DCI.isBeforeLegalizeOps() && !IsAligned && Ext == ISD::NON_EXTLOAD) {
Nadav Rotem48177ac2013-01-18 23:10:30 +000016790 unsigned NumElems = RegVT.getVectorNumElements();
Nadav Rotemba958652013-01-19 08:38:41 +000016791 if (NumElems < 2)
16792 return SDValue();
16793
Nadav Rotem48177ac2013-01-18 23:10:30 +000016794 SDValue Ptr = Ld->getBasePtr();
16795 SDValue Increment = DAG.getConstant(16, TLI.getPointerTy());
16796
16797 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
16798 NumElems/2);
16799 SDValue Load1 = DAG.getLoad(HalfVT, dl, Ld->getChain(), Ptr,
16800 Ld->getPointerInfo(), Ld->isVolatile(),
16801 Ld->isNonTemporal(), Ld->isInvariant(),
16802 Alignment);
16803 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
16804 SDValue Load2 = DAG.getLoad(HalfVT, dl, Ld->getChain(), Ptr,
16805 Ld->getPointerInfo(), Ld->isVolatile(),
16806 Ld->isNonTemporal(), Ld->isInvariant(),
Michael Liaod4584c92013-03-25 23:50:10 +000016807 std::min(16U, Alignment));
Nadav Rotem48177ac2013-01-18 23:10:30 +000016808 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
16809 Load1.getValue(1),
16810 Load2.getValue(1));
16811
16812 SDValue NewVec = DAG.getUNDEF(RegVT);
16813 NewVec = Insert128BitVector(NewVec, Load1, 0, DAG, dl);
16814 NewVec = Insert128BitVector(NewVec, Load2, NumElems/2, DAG, dl);
16815 return DCI.CombineTo(N, NewVec, TF, true);
16816 }
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016817
Nadav Rotemca6f2962011-09-18 19:00:23 +000016818 // If this is a vector EXT Load then attempt to optimize it using a
Benjamin Kramer17347912012-12-22 11:34:28 +000016819 // shuffle. If SSSE3 is not available we may emit an illegal shuffle but the
16820 // expansion is still better than scalar code.
16821 // We generate X86ISD::VSEXT for SEXTLOADs if it's available, otherwise we'll
16822 // emit a shuffle and a arithmetic shift.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016823 // TODO: It is possible to support ZExt by zeroing the undef values
16824 // during the shuffle phase or after the shuffle.
Benjamin Kramer17347912012-12-22 11:34:28 +000016825 if (RegVT.isVector() && RegVT.isInteger() && Subtarget->hasSSE2() &&
16826 (Ext == ISD::EXTLOAD || Ext == ISD::SEXTLOAD)) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016827 assert(MemVT != RegVT && "Cannot extend to the same type");
16828 assert(MemVT.isVector() && "Must load a vector from memory");
16829
16830 unsigned NumElems = RegVT.getVectorNumElements();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016831 unsigned MemSz = MemVT.getSizeInBits();
16832 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016833
Elena Demikhovsky4b977312012-12-19 07:50:20 +000016834 if (Ext == ISD::SEXTLOAD && RegSz == 256 && !Subtarget->hasInt256())
16835 return SDValue();
16836
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000016837 // All sizes must be a power of two.
16838 if (!isPowerOf2_32(RegSz * MemSz * NumElems))
16839 return SDValue();
16840
16841 // Attempt to load the original value using scalar loads.
16842 // Find the largest scalar type that divides the total loaded size.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016843 MVT SclrLoadTy = MVT::i8;
16844 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
16845 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
16846 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000016847 if (TLI.isTypeLegal(Tp) && ((MemSz % Tp.getSizeInBits()) == 0)) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016848 SclrLoadTy = Tp;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016849 }
16850 }
16851
Nadav Rotem5cd95e12012-07-11 13:27:05 +000016852 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
16853 if (TLI.isTypeLegal(MVT::f64) && SclrLoadTy.getSizeInBits() < 64 &&
16854 (64 <= MemSz))
16855 SclrLoadTy = MVT::f64;
16856
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000016857 // Calculate the number of scalar loads that we need to perform
16858 // in order to load our vector from memory.
16859 unsigned NumLoads = MemSz / SclrLoadTy.getSizeInBits();
Elena Demikhovsky4b977312012-12-19 07:50:20 +000016860 if (Ext == ISD::SEXTLOAD && NumLoads > 1)
16861 return SDValue();
16862
16863 unsigned loadRegZize = RegSz;
16864 if (Ext == ISD::SEXTLOAD && RegSz == 256)
16865 loadRegZize /= 2;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016866
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000016867 // Represent our vector as a sequence of elements which are the
16868 // largest scalar that we can load.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016869 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
Elena Demikhovsky4b977312012-12-19 07:50:20 +000016870 loadRegZize/SclrLoadTy.getSizeInBits());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016871
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000016872 // Represent the data using the same element type that is stored in
16873 // memory. In practice, we ''widen'' MemVT.
Eric Christophere187e252013-01-31 00:50:48 +000016874 EVT WideVecVT =
16875 EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
Elena Demikhovsky4b977312012-12-19 07:50:20 +000016876 loadRegZize/MemVT.getScalarType().getSizeInBits());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016877
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000016878 assert(WideVecVT.getSizeInBits() == LoadUnitVecVT.getSizeInBits() &&
16879 "Invalid vector type");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016880
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000016881 // We can't shuffle using an illegal type.
16882 if (!TLI.isTypeLegal(WideVecVT))
16883 return SDValue();
16884
16885 SmallVector<SDValue, 8> Chains;
16886 SDValue Ptr = Ld->getBasePtr();
16887 SDValue Increment = DAG.getConstant(SclrLoadTy.getSizeInBits()/8,
16888 TLI.getPointerTy());
16889 SDValue Res = DAG.getUNDEF(LoadUnitVecVT);
16890
16891 for (unsigned i = 0; i < NumLoads; ++i) {
16892 // Perform a single load.
16893 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
16894 Ptr, Ld->getPointerInfo(),
16895 Ld->isVolatile(), Ld->isNonTemporal(),
16896 Ld->isInvariant(), Ld->getAlignment());
16897 Chains.push_back(ScalarLoad.getValue(1));
16898 // Create the first element type using SCALAR_TO_VECTOR in order to avoid
16899 // another round of DAGCombining.
16900 if (i == 0)
16901 Res = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, LoadUnitVecVT, ScalarLoad);
16902 else
16903 Res = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, LoadUnitVecVT, Res,
16904 ScalarLoad, DAG.getIntPtrConstant(i));
16905
16906 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
16907 }
16908
16909 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
16910 Chains.size());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016911
16912 // Bitcast the loaded value to a vector of the original element type, in
16913 // the size of the target vector type.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000016914 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, Res);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016915 unsigned SizeRatio = RegSz/MemSz;
16916
Elena Demikhovsky4b977312012-12-19 07:50:20 +000016917 if (Ext == ISD::SEXTLOAD) {
Benjamin Kramer17347912012-12-22 11:34:28 +000016918 // If we have SSE4.1 we can directly emit a VSEXT node.
16919 if (Subtarget->hasSSE41()) {
16920 SDValue Sext = DAG.getNode(X86ISD::VSEXT, dl, RegVT, SlicedVec);
16921 return DCI.CombineTo(N, Sext, TF, true);
16922 }
16923
16924 // Otherwise we'll shuffle the small elements in the high bits of the
16925 // larger type and perform an arithmetic shift. If the shift is not legal
16926 // it's better to scalarize.
16927 if (!TLI.isOperationLegalOrCustom(ISD::SRA, RegVT))
16928 return SDValue();
16929
16930 // Redistribute the loaded elements into the different locations.
16931 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
16932 for (unsigned i = 0; i != NumElems; ++i)
16933 ShuffleVec[i*SizeRatio + SizeRatio-1] = i;
16934
16935 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
16936 DAG.getUNDEF(WideVecVT),
16937 &ShuffleVec[0]);
16938
16939 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
16940
16941 // Build the arithmetic shift.
16942 unsigned Amt = RegVT.getVectorElementType().getSizeInBits() -
16943 MemVT.getVectorElementType().getSizeInBits();
Benjamin Kramer9fa92512013-02-04 15:19:25 +000016944 Shuff = DAG.getNode(ISD::SRA, dl, RegVT, Shuff,
16945 DAG.getConstant(Amt, RegVT));
Benjamin Kramer17347912012-12-22 11:34:28 +000016946
16947 return DCI.CombineTo(N, Shuff, TF, true);
Elena Demikhovsky4b977312012-12-19 07:50:20 +000016948 }
Benjamin Kramer17347912012-12-22 11:34:28 +000016949
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016950 // Redistribute the loaded elements into the different locations.
16951 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000016952 for (unsigned i = 0; i != NumElems; ++i)
16953 ShuffleVec[i*SizeRatio] = i;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016954
16955 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000016956 DAG.getUNDEF(WideVecVT),
16957 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016958
16959 // Bitcast to the requested type.
16960 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
16961 // Replace the original load with the new sequence
16962 // and return the new chain.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000016963 return DCI.CombineTo(N, Shuff, TF, true);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000016964 }
16965
16966 return SDValue();
16967}
16968
Chris Lattner149a4e52008-02-22 02:09:43 +000016969/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000016970static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000016971 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000016972 StoreSDNode *St = cast<StoreSDNode>(N);
16973 EVT VT = St->getValue().getValueType();
16974 EVT StVT = St->getMemoryVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +000016975 SDLoc dl(St);
Nadav Rotem5e742a32011-08-11 16:41:21 +000016976 SDValue StoredVal = St->getOperand(1);
16977 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
16978
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016979 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem87d35e82012-05-19 20:30:08 +000016980 // On Sandy Bridge, 256-bit memory operations are executed by two
16981 // 128-bit ports. However, on Haswell it is better to issue a single 256-bit
16982 // memory operation.
Michael Liaod4584c92013-03-25 23:50:10 +000016983 unsigned Alignment = St->getAlignment();
16984 bool IsAligned = Alignment == 0 || Alignment >= VT.getSizeInBits()/8;
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000016985 if (VT.is256BitVector() && !Subtarget->hasInt256() &&
Nadav Rotemba958652013-01-19 08:38:41 +000016986 StVT == VT && !IsAligned) {
16987 unsigned NumElems = VT.getVectorNumElements();
16988 if (NumElems < 2)
16989 return SDValue();
16990
16991 SDValue Value0 = Extract128BitVector(StoredVal, 0, DAG, dl);
16992 SDValue Value1 = Extract128BitVector(StoredVal, NumElems/2, DAG, dl);
Nadav Rotem5e742a32011-08-11 16:41:21 +000016993
16994 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
16995 SDValue Ptr0 = St->getBasePtr();
16996 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
16997
16998 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
16999 St->getPointerInfo(), St->isVolatile(),
Nadav Rotemba958652013-01-19 08:38:41 +000017000 St->isNonTemporal(), Alignment);
Nadav Rotem5e742a32011-08-11 16:41:21 +000017001 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
17002 St->getPointerInfo(), St->isVolatile(),
Nadav Rotemba958652013-01-19 08:38:41 +000017003 St->isNonTemporal(),
Michael Liaod4584c92013-03-25 23:50:10 +000017004 std::min(16U, Alignment));
Nadav Rotem5e742a32011-08-11 16:41:21 +000017005 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
17006 }
Nadav Rotem614061b2011-08-10 19:30:14 +000017007
17008 // Optimize trunc store (of multiple scalars) to shuffle and store.
17009 // First, pack all of the elements in one place. Next, store to memory
17010 // in fewer chunks.
17011 if (St->isTruncatingStore() && VT.isVector()) {
17012 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
17013 unsigned NumElems = VT.getVectorNumElements();
17014 assert(StVT != VT && "Cannot truncate to the same type");
17015 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
17016 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
17017
17018 // From, To sizes and ElemCount must be pow of two
17019 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000017020 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000017021 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000017022 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017023
Nadav Rotem614061b2011-08-10 19:30:14 +000017024 unsigned SizeRatio = FromSz / ToSz;
17025
17026 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
17027
17028 // Create a type on which we perform the shuffle
17029 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
17030 StVT.getScalarType(), NumElems*SizeRatio);
17031
17032 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
17033
17034 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
17035 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000017036 for (unsigned i = 0; i != NumElems; ++i)
17037 ShuffleVec[i] = i * SizeRatio;
Nadav Rotem614061b2011-08-10 19:30:14 +000017038
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017039 // Can't shuffle using an illegal type.
17040 if (!TLI.isTypeLegal(WideVecVT))
17041 return SDValue();
Nadav Rotem614061b2011-08-10 19:30:14 +000017042
17043 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000017044 DAG.getUNDEF(WideVecVT),
17045 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000017046 // At this point all of the data is stored at the bottom of the
17047 // register. We now need to save it to mem.
17048
17049 // Find the largest store unit
17050 MVT StoreType = MVT::i8;
17051 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
17052 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
17053 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem5cd95e12012-07-11 13:27:05 +000017054 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToSz)
Nadav Rotem614061b2011-08-10 19:30:14 +000017055 StoreType = Tp;
17056 }
17057
Nadav Rotem5cd95e12012-07-11 13:27:05 +000017058 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
17059 if (TLI.isTypeLegal(MVT::f64) && StoreType.getSizeInBits() < 64 &&
17060 (64 <= NumElems * ToSz))
17061 StoreType = MVT::f64;
17062
Nadav Rotem614061b2011-08-10 19:30:14 +000017063 // Bitcast the original vector into a vector of store-size units
17064 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
Nadav Rotem5cd95e12012-07-11 13:27:05 +000017065 StoreType, VT.getSizeInBits()/StoreType.getSizeInBits());
Nadav Rotem614061b2011-08-10 19:30:14 +000017066 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
17067 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
17068 SmallVector<SDValue, 8> Chains;
17069 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
17070 TLI.getPointerTy());
17071 SDValue Ptr = St->getBasePtr();
17072
17073 // Perform one or more big stores into memory.
Craig Topper31a207a2012-05-04 06:39:13 +000017074 for (unsigned i=0, e=(ToSz*NumElems)/StoreType.getSizeInBits(); i!=e; ++i) {
Nadav Rotem614061b2011-08-10 19:30:14 +000017075 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
17076 StoreType, ShuffWide,
17077 DAG.getIntPtrConstant(i));
17078 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
17079 St->getPointerInfo(), St->isVolatile(),
17080 St->isNonTemporal(), St->getAlignment());
17081 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
17082 Chains.push_back(Ch);
17083 }
17084
17085 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
17086 Chains.size());
17087 }
17088
Chris Lattner149a4e52008-02-22 02:09:43 +000017089 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
17090 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000017091 // A preferable solution to the general problem is to figure out the right
17092 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000017093
17094 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000017095 if (VT.getSizeInBits() != 64)
17096 return SDValue();
17097
Devang Patel578efa92009-06-05 21:57:13 +000017098 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling831737d2012-12-30 10:32:01 +000017099 bool NoImplicitFloatOps = F->getAttributes().
17100 hasAttribute(AttributeSet::FunctionIndex, Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000017101 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000017102 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000017103 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000017104 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000017105 isa<LoadSDNode>(St->getValue()) &&
17106 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
17107 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000017108 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000017109 LoadSDNode *Ld = 0;
17110 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000017111 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000017112 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000017113 // Must be a store of a load. We currently handle two cases: the load
17114 // is a direct child, and it's under an intervening TokenFactor. It is
17115 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000017116 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000017117 Ld = cast<LoadSDNode>(St->getChain());
17118 else if (St->getValue().hasOneUse() &&
17119 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000017120 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000017121 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000017122 TokenFactorIndex = i;
17123 Ld = cast<LoadSDNode>(St->getValue());
17124 } else
17125 Ops.push_back(ChainVal->getOperand(i));
17126 }
17127 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000017128
Evan Cheng536e6672009-03-12 05:59:15 +000017129 if (!Ld || !ISD::isNormalLoad(Ld))
17130 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000017131
Evan Cheng536e6672009-03-12 05:59:15 +000017132 // If this is not the MMX case, i.e. we are just turning i64 load/store
17133 // into f64 load/store, avoid the transformation if there are multiple
17134 // uses of the loaded value.
17135 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
17136 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000017137
Andrew Trickac6d9be2013-05-25 02:42:55 +000017138 SDLoc LdDL(Ld);
17139 SDLoc StDL(N);
Evan Cheng536e6672009-03-12 05:59:15 +000017140 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
17141 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
17142 // pair instead.
17143 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000017144 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000017145 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
17146 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000017147 Ld->isNonTemporal(), Ld->isInvariant(),
17148 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000017149 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000017150 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000017151 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000017152 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000017153 Ops.size());
17154 }
Evan Cheng536e6672009-03-12 05:59:15 +000017155 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000017156 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000017157 St->isVolatile(), St->isNonTemporal(),
17158 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000017159 }
Evan Cheng536e6672009-03-12 05:59:15 +000017160
17161 // Otherwise, lower to two pairs of 32-bit loads / stores.
17162 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000017163 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
17164 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000017165
Owen Anderson825b72b2009-08-11 20:47:22 +000017166 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000017167 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000017168 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000017169 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000017170 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000017171 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000017172 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000017173 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000017174 MinAlign(Ld->getAlignment(), 4));
17175
17176 SDValue NewChain = LoLd.getValue(1);
17177 if (TokenFactorIndex != -1) {
17178 Ops.push_back(LoLd);
17179 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000017180 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000017181 Ops.size());
17182 }
17183
17184 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000017185 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
17186 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000017187
17188 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000017189 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000017190 St->isVolatile(), St->isNonTemporal(),
17191 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000017192 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000017193 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000017194 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000017195 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000017196 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000017197 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000017198 }
Dan Gohman475871a2008-07-27 21:46:04 +000017199 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000017200}
17201
Duncan Sands17470be2011-09-22 20:15:48 +000017202/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
17203/// and return the operands for the horizontal operation in LHS and RHS. A
17204/// horizontal operation performs the binary operation on successive elements
17205/// of its first operand, then on successive elements of its second operand,
17206/// returning the resulting values in a vector. For example, if
17207/// A = < float a0, float a1, float a2, float a3 >
17208/// and
17209/// B = < float b0, float b1, float b2, float b3 >
17210/// then the result of doing a horizontal operation on A and B is
17211/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
17212/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
17213/// A horizontal-op B, for some already available A and B, and if so then LHS is
17214/// set to A, RHS to B, and the routine returns 'true'.
17215/// Note that the binary operation should have the property that if one of the
17216/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000017217static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000017218 // Look for the following pattern: if
17219 // A = < float a0, float a1, float a2, float a3 >
17220 // B = < float b0, float b1, float b2, float b3 >
17221 // and
17222 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
17223 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
17224 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
17225 // which is A horizontal-op B.
17226
17227 // At least one of the operands should be a vector shuffle.
17228 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
17229 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
17230 return false;
17231
17232 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000017233
17234 assert((VT.is128BitVector() || VT.is256BitVector()) &&
17235 "Unsupported vector type for horizontal add/sub");
17236
17237 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
17238 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000017239 unsigned NumElts = VT.getVectorNumElements();
17240 unsigned NumLanes = VT.getSizeInBits()/128;
17241 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000017242 assert((NumLaneElts % 2 == 0) &&
17243 "Vector type should have an even number of elements in each lane");
17244 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000017245
17246 // View LHS in the form
17247 // LHS = VECTOR_SHUFFLE A, B, LMask
17248 // If LHS is not a shuffle then pretend it is the shuffle
17249 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
17250 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
17251 // type VT.
17252 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000017253 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000017254 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
17255 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
17256 A = LHS.getOperand(0);
17257 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
17258 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000017259 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
17260 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000017261 } else {
17262 if (LHS.getOpcode() != ISD::UNDEF)
17263 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000017264 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000017265 LMask[i] = i;
17266 }
17267
17268 // Likewise, view RHS in the form
17269 // RHS = VECTOR_SHUFFLE C, D, RMask
17270 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000017271 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000017272 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
17273 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
17274 C = RHS.getOperand(0);
17275 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
17276 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000017277 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
17278 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000017279 } else {
17280 if (RHS.getOpcode() != ISD::UNDEF)
17281 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000017282 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000017283 RMask[i] = i;
17284 }
17285
17286 // Check that the shuffles are both shuffling the same vectors.
17287 if (!(A == C && B == D) && !(A == D && B == C))
17288 return false;
17289
17290 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
17291 if (!A.getNode() && !B.getNode())
17292 return false;
17293
17294 // If A and B occur in reverse order in RHS, then "swap" them (which means
17295 // rewriting the mask).
17296 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000017297 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000017298
17299 // At this point LHS and RHS are equivalent to
17300 // LHS = VECTOR_SHUFFLE A, B, LMask
17301 // RHS = VECTOR_SHUFFLE A, B, RMask
17302 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000017303 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000017304 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000017305
Craig Topperf8363302011-12-02 08:18:41 +000017306 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000017307 if (LIdx < 0 || RIdx < 0 ||
17308 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
17309 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000017310 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000017311
Craig Topperf8363302011-12-02 08:18:41 +000017312 // Check that successive elements are being operated on. If not, this is
17313 // not a horizontal operation.
17314 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
17315 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000017316 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000017317 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000017318 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000017319 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000017320 }
17321
17322 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
17323 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
17324 return true;
17325}
17326
17327/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
17328static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
17329 const X86Subtarget *Subtarget) {
17330 EVT VT = N->getValueType(0);
17331 SDValue LHS = N->getOperand(0);
17332 SDValue RHS = N->getOperand(1);
17333
17334 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000017335 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000017336 (Subtarget->hasFp256() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000017337 isHorizontalBinOp(LHS, RHS, true))
Andrew Trickac6d9be2013-05-25 02:42:55 +000017338 return DAG.getNode(X86ISD::FHADD, SDLoc(N), VT, LHS, RHS);
Duncan Sands17470be2011-09-22 20:15:48 +000017339 return SDValue();
17340}
17341
17342/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
17343static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
17344 const X86Subtarget *Subtarget) {
17345 EVT VT = N->getValueType(0);
17346 SDValue LHS = N->getOperand(0);
17347 SDValue RHS = N->getOperand(1);
17348
17349 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000017350 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000017351 (Subtarget->hasFp256() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000017352 isHorizontalBinOp(LHS, RHS, false))
Andrew Trickac6d9be2013-05-25 02:42:55 +000017353 return DAG.getNode(X86ISD::FHSUB, SDLoc(N), VT, LHS, RHS);
Duncan Sands17470be2011-09-22 20:15:48 +000017354 return SDValue();
17355}
17356
Chris Lattner6cf73262008-01-25 06:14:17 +000017357/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
17358/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000017359static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000017360 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
17361 // F[X]OR(0.0, x) -> x
17362 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000017363 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
17364 if (C->getValueAPF().isPosZero())
17365 return N->getOperand(1);
17366 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
17367 if (C->getValueAPF().isPosZero())
17368 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000017369 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000017370}
17371
Nadav Rotemd60cb112012-08-19 13:06:16 +000017372/// PerformFMinFMaxCombine - Do target-specific dag combines on X86ISD::FMIN and
17373/// X86ISD::FMAX nodes.
17374static SDValue PerformFMinFMaxCombine(SDNode *N, SelectionDAG &DAG) {
17375 assert(N->getOpcode() == X86ISD::FMIN || N->getOpcode() == X86ISD::FMAX);
17376
17377 // Only perform optimizations if UnsafeMath is used.
17378 if (!DAG.getTarget().Options.UnsafeFPMath)
17379 return SDValue();
17380
17381 // If we run in unsafe-math mode, then convert the FMAX and FMIN nodes
Craig Topper8365e9b2012-09-01 06:33:50 +000017382 // into FMINC and FMAXC, which are Commutative operations.
Nadav Rotemd60cb112012-08-19 13:06:16 +000017383 unsigned NewOp = 0;
17384 switch (N->getOpcode()) {
17385 default: llvm_unreachable("unknown opcode");
17386 case X86ISD::FMIN: NewOp = X86ISD::FMINC; break;
17387 case X86ISD::FMAX: NewOp = X86ISD::FMAXC; break;
17388 }
17389
Andrew Trickac6d9be2013-05-25 02:42:55 +000017390 return DAG.getNode(NewOp, SDLoc(N), N->getValueType(0),
Nadav Rotemd60cb112012-08-19 13:06:16 +000017391 N->getOperand(0), N->getOperand(1));
17392}
17393
Chris Lattneraf723b92008-01-25 05:46:26 +000017394/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000017395static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000017396 // FAND(0.0, x) -> 0.0
17397 // FAND(x, 0.0) -> 0.0
17398 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
17399 if (C->getValueAPF().isPosZero())
17400 return N->getOperand(0);
17401 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
17402 if (C->getValueAPF().isPosZero())
17403 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000017404 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000017405}
17406
Dan Gohmane5af2d32009-01-29 01:59:02 +000017407static SDValue PerformBTCombine(SDNode *N,
17408 SelectionDAG &DAG,
17409 TargetLowering::DAGCombinerInfo &DCI) {
17410 // BT ignores high bits in the bit index operand.
17411 SDValue Op1 = N->getOperand(1);
17412 if (Op1.hasOneUse()) {
17413 unsigned BitWidth = Op1.getValueSizeInBits();
17414 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
17415 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000017416 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
17417 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000017418 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000017419 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
17420 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
17421 DCI.CommitTargetLoweringOpt(TLO);
17422 }
17423 return SDValue();
17424}
Chris Lattner83e6c992006-10-04 06:57:07 +000017425
Eli Friedman7a5e5552009-06-07 06:52:44 +000017426static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
17427 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000017428 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000017429 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000017430 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000017431 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000017432 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000017433 OpVT.getVectorElementType().getSizeInBits()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000017434 return DAG.getNode(ISD::BITCAST, SDLoc(N), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000017435 }
17436 return SDValue();
17437}
17438
Matt Arsenault225ed702013-05-18 00:21:46 +000017439static SDValue PerformSIGN_EXTEND_INREGCombine(SDNode *N, SelectionDAG &DAG,
Elena Demikhovsky52981c42013-02-20 12:42:54 +000017440 const X86Subtarget *Subtarget) {
17441 EVT VT = N->getValueType(0);
17442 if (!VT.isVector())
17443 return SDValue();
17444
17445 SDValue N0 = N->getOperand(0);
17446 SDValue N1 = N->getOperand(1);
17447 EVT ExtraVT = cast<VTSDNode>(N1)->getVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +000017448 SDLoc dl(N);
Elena Demikhovsky52981c42013-02-20 12:42:54 +000017449
17450 // The SIGN_EXTEND_INREG to v4i64 is expensive operation on the
17451 // both SSE and AVX2 since there is no sign-extended shift right
17452 // operation on a vector with 64-bit elements.
17453 //(sext_in_reg (v4i64 anyext (v4i32 x )), ExtraVT) ->
17454 // (v4i64 sext (v4i32 sext_in_reg (v4i32 x , ExtraVT)))
17455 if (VT == MVT::v4i64 && (N0.getOpcode() == ISD::ANY_EXTEND ||
17456 N0.getOpcode() == ISD::SIGN_EXTEND)) {
17457 SDValue N00 = N0.getOperand(0);
17458
Matt Arsenault225ed702013-05-18 00:21:46 +000017459 // EXTLOAD has a better solution on AVX2,
Elena Demikhovsky52981c42013-02-20 12:42:54 +000017460 // it may be replaced with X86ISD::VSEXT node.
17461 if (N00.getOpcode() == ISD::LOAD && Subtarget->hasInt256())
17462 if (!ISD::isNormalLoad(N00.getNode()))
17463 return SDValue();
17464
17465 if (N00.getValueType() == MVT::v4i32 && ExtraVT.getSizeInBits() < 128) {
Matt Arsenault225ed702013-05-18 00:21:46 +000017466 SDValue Tmp = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32,
Elena Demikhovsky52981c42013-02-20 12:42:54 +000017467 N00, N1);
17468 return DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i64, Tmp);
17469 }
17470 }
17471 return SDValue();
17472}
17473
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000017474static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
17475 TargetLowering::DAGCombinerInfo &DCI,
17476 const X86Subtarget *Subtarget) {
17477 if (!DCI.isBeforeLegalizeOps())
17478 return SDValue();
17479
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000017480 if (!Subtarget->hasFp256())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000017481 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000017482
Nadav Rotem0c8607b2013-01-20 08:35:56 +000017483 EVT VT = N->getValueType(0);
17484 if (VT.isVector() && VT.getSizeInBits() == 256) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017485 SDValue R = WidenMaskArithmetic(N, DAG, DCI, Subtarget);
17486 if (R.getNode())
17487 return R;
17488 }
17489
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000017490 return SDValue();
17491}
17492
Michael Liaof6c24ee2012-08-10 14:39:24 +000017493static SDValue PerformFMACombine(SDNode *N, SelectionDAG &DAG,
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000017494 const X86Subtarget* Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000017495 SDLoc dl(N);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000017496 EVT VT = N->getValueType(0);
17497
Craig Topperb1bdd7d2012-08-30 06:56:15 +000017498 // Let legalize expand this if it isn't a legal type yet.
17499 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
17500 return SDValue();
17501
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000017502 EVT ScalarVT = VT.getScalarType();
Craig Topperbf404372012-08-31 15:40:30 +000017503 if ((ScalarVT != MVT::f32 && ScalarVT != MVT::f64) ||
17504 (!Subtarget->hasFMA() && !Subtarget->hasFMA4()))
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000017505 return SDValue();
17506
17507 SDValue A = N->getOperand(0);
17508 SDValue B = N->getOperand(1);
17509 SDValue C = N->getOperand(2);
17510
17511 bool NegA = (A.getOpcode() == ISD::FNEG);
17512 bool NegB = (B.getOpcode() == ISD::FNEG);
17513 bool NegC = (C.getOpcode() == ISD::FNEG);
17514
Michael Liaof6c24ee2012-08-10 14:39:24 +000017515 // Negative multiplication when NegA xor NegB
17516 bool NegMul = (NegA != NegB);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000017517 if (NegA)
17518 A = A.getOperand(0);
17519 if (NegB)
17520 B = B.getOperand(0);
17521 if (NegC)
17522 C = C.getOperand(0);
17523
17524 unsigned Opcode;
17525 if (!NegMul)
Craig Topperbf404372012-08-31 15:40:30 +000017526 Opcode = (!NegC) ? X86ISD::FMADD : X86ISD::FMSUB;
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000017527 else
Craig Topperbf404372012-08-31 15:40:30 +000017528 Opcode = (!NegC) ? X86ISD::FNMADD : X86ISD::FNMSUB;
17529
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000017530 return DAG.getNode(Opcode, dl, VT, A, B, C);
17531}
17532
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000017533static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000017534 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000017535 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000017536 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
17537 // (and (i32 x86isd::setcc_carry), 1)
17538 // This eliminates the zext. This transformation is necessary because
17539 // ISD::SETCC is always legalized to i8.
Andrew Trickac6d9be2013-05-25 02:42:55 +000017540 SDLoc dl(N);
Evan Cheng2e489c42009-12-16 00:53:11 +000017541 SDValue N0 = N->getOperand(0);
17542 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000017543
Evan Cheng2e489c42009-12-16 00:53:11 +000017544 if (N0.getOpcode() == ISD::AND &&
17545 N0.hasOneUse() &&
17546 N0.getOperand(0).hasOneUse()) {
17547 SDValue N00 = N0.getOperand(0);
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017548 if (N00.getOpcode() == X86ISD::SETCC_CARRY) {
17549 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
17550 if (!C || C->getZExtValue() != 1)
17551 return SDValue();
17552 return DAG.getNode(ISD::AND, dl, VT,
17553 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
17554 N00.getOperand(0), N00.getOperand(1)),
17555 DAG.getConstant(1, VT));
17556 }
17557 }
17558
Craig Topper5a529e42013-01-18 06:44:29 +000017559 if (VT.is256BitVector()) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017560 SDValue R = WidenMaskArithmetic(N, DAG, DCI, Subtarget);
17561 if (R.getNode())
17562 return R;
Evan Cheng2e489c42009-12-16 00:53:11 +000017563 }
Craig Topperd0cf5652012-04-21 18:13:35 +000017564
Evan Cheng2e489c42009-12-16 00:53:11 +000017565 return SDValue();
17566}
17567
Chad Rosiera73b6fc2012-04-27 22:33:25 +000017568// Optimize x == -y --> x+y == 0
17569// x != -y --> x+y != 0
17570static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
17571 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
17572 SDValue LHS = N->getOperand(0);
Chad Rosiera20e1e72012-08-01 18:39:17 +000017573 SDValue RHS = N->getOperand(1);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000017574
17575 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
17576 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
17577 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000017578 SDValue addV = DAG.getNode(ISD::ADD, SDLoc(N),
Chad Rosiera73b6fc2012-04-27 22:33:25 +000017579 LHS.getValueType(), RHS, LHS.getOperand(1));
Andrew Trickac6d9be2013-05-25 02:42:55 +000017580 return DAG.getSetCC(SDLoc(N), N->getValueType(0),
Chad Rosiera73b6fc2012-04-27 22:33:25 +000017581 addV, DAG.getConstant(0, addV.getValueType()), CC);
17582 }
17583 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
17584 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
17585 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000017586 SDValue addV = DAG.getNode(ISD::ADD, SDLoc(N),
Chad Rosiera73b6fc2012-04-27 22:33:25 +000017587 RHS.getValueType(), LHS, RHS.getOperand(1));
Andrew Trickac6d9be2013-05-25 02:42:55 +000017588 return DAG.getSetCC(SDLoc(N), N->getValueType(0),
Chad Rosiera73b6fc2012-04-27 22:33:25 +000017589 addV, DAG.getConstant(0, addV.getValueType()), CC);
17590 }
17591 return SDValue();
17592}
17593
Eric Christophere187e252013-01-31 00:50:48 +000017594// Helper function of PerformSETCCCombine. It is to materialize "setb reg"
17595// as "sbb reg,reg", since it can be extended without zext and produces
Shuxin Yanga5526a92012-10-31 23:11:48 +000017596// an all-ones bit which is more useful than 0/1 in some cases.
Andrew Trickac6d9be2013-05-25 02:42:55 +000017597static SDValue MaterializeSETB(SDLoc DL, SDValue EFLAGS, SelectionDAG &DAG) {
Shuxin Yanga5526a92012-10-31 23:11:48 +000017598 return DAG.getNode(ISD::AND, DL, MVT::i8,
17599 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
17600 DAG.getConstant(X86::COND_B, MVT::i8), EFLAGS),
17601 DAG.getConstant(1, MVT::i8));
17602}
17603
Chris Lattnerc19d1c32010-12-19 22:08:31 +000017604// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
Michael Liaodbf8b5b2012-08-28 03:34:40 +000017605static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG,
17606 TargetLowering::DAGCombinerInfo &DCI,
17607 const X86Subtarget *Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000017608 SDLoc DL(N);
Michael Liao2a33cec2012-08-10 19:58:13 +000017609 X86::CondCode CC = X86::CondCode(N->getConstantOperandVal(0));
17610 SDValue EFLAGS = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017611
Shuxin Yanga5526a92012-10-31 23:11:48 +000017612 if (CC == X86::COND_A) {
Eric Christophere187e252013-01-31 00:50:48 +000017613 // Try to convert COND_A into COND_B in an attempt to facilitate
Shuxin Yanga5526a92012-10-31 23:11:48 +000017614 // materializing "setb reg".
17615 //
17616 // Do not flip "e > c", where "c" is a constant, because Cmp instruction
17617 // cannot take an immediate as its first operand.
17618 //
Eric Christophere187e252013-01-31 00:50:48 +000017619 if (EFLAGS.getOpcode() == X86ISD::SUB && EFLAGS.hasOneUse() &&
Shuxin Yanga5526a92012-10-31 23:11:48 +000017620 EFLAGS.getValueType().isInteger() &&
17621 !isa<ConstantSDNode>(EFLAGS.getOperand(1))) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000017622 SDValue NewSub = DAG.getNode(X86ISD::SUB, SDLoc(EFLAGS),
Shuxin Yanga5526a92012-10-31 23:11:48 +000017623 EFLAGS.getNode()->getVTList(),
17624 EFLAGS.getOperand(1), EFLAGS.getOperand(0));
17625 SDValue NewEFLAGS = SDValue(NewSub.getNode(), EFLAGS.getResNo());
17626 return MaterializeSETB(DL, NewEFLAGS, DAG);
17627 }
17628 }
17629
Chris Lattnerc19d1c32010-12-19 22:08:31 +000017630 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
17631 // a zext and produces an all-ones bit which is more useful than 0/1 in some
17632 // cases.
Michael Liao2a33cec2012-08-10 19:58:13 +000017633 if (CC == X86::COND_B)
Shuxin Yanga5526a92012-10-31 23:11:48 +000017634 return MaterializeSETB(DL, EFLAGS, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017635
Michael Liao2a33cec2012-08-10 19:58:13 +000017636 SDValue Flags;
17637
Michael Liaodbf8b5b2012-08-28 03:34:40 +000017638 Flags = checkBoolTestSetCCCombine(EFLAGS, CC);
17639 if (Flags.getNode()) {
17640 SDValue Cond = DAG.getConstant(CC, MVT::i8);
17641 return DAG.getNode(X86ISD::SETCC, DL, N->getVTList(), Cond, Flags);
17642 }
17643
Michael Liao2a33cec2012-08-10 19:58:13 +000017644 return SDValue();
17645}
17646
17647// Optimize branch condition evaluation.
17648//
17649static SDValue PerformBrCondCombine(SDNode *N, SelectionDAG &DAG,
17650 TargetLowering::DAGCombinerInfo &DCI,
17651 const X86Subtarget *Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000017652 SDLoc DL(N);
Michael Liao2a33cec2012-08-10 19:58:13 +000017653 SDValue Chain = N->getOperand(0);
17654 SDValue Dest = N->getOperand(1);
17655 SDValue EFLAGS = N->getOperand(3);
17656 X86::CondCode CC = X86::CondCode(N->getConstantOperandVal(2));
17657
17658 SDValue Flags;
17659
Michael Liaodbf8b5b2012-08-28 03:34:40 +000017660 Flags = checkBoolTestSetCCCombine(EFLAGS, CC);
17661 if (Flags.getNode()) {
17662 SDValue Cond = DAG.getConstant(CC, MVT::i8);
17663 return DAG.getNode(X86ISD::BRCOND, DL, N->getVTList(), Chain, Dest, Cond,
17664 Flags);
17665 }
17666
Chris Lattnerc19d1c32010-12-19 22:08:31 +000017667 return SDValue();
17668}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017669
Benjamin Kramer1396c402011-06-18 11:09:41 +000017670static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
17671 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000017672 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000017673 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000017674
17675 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000017676 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000017677 SDLoc dl(N);
Craig Topper7fd5e162012-04-24 06:02:29 +000017678 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000017679 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
17680 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
17681 }
17682
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000017683 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
17684 // a 32-bit target where SSE doesn't support i64->FP operations.
17685 if (Op0.getOpcode() == ISD::LOAD) {
17686 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
17687 EVT VT = Ld->getValueType(0);
17688 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
17689 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
17690 !XTLI->getSubtarget()->is64Bit() &&
17691 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000017692 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
17693 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000017694 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
17695 return FILDChain;
17696 }
17697 }
17698 return SDValue();
17699}
17700
Chris Lattner23a01992010-12-20 01:37:09 +000017701// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
17702static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
17703 X86TargetLowering::DAGCombinerInfo &DCI) {
17704 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
17705 // the result is either zero or one (depending on the input carry bit).
17706 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
17707 if (X86::isZeroNode(N->getOperand(0)) &&
17708 X86::isZeroNode(N->getOperand(1)) &&
17709 // We don't have a good way to replace an EFLAGS use, so only do this when
17710 // dead right now.
17711 SDValue(N, 1).use_empty()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000017712 SDLoc DL(N);
Chris Lattner23a01992010-12-20 01:37:09 +000017713 EVT VT = N->getValueType(0);
17714 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
17715 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
17716 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
17717 DAG.getConstant(X86::COND_B,MVT::i8),
17718 N->getOperand(2)),
17719 DAG.getConstant(1, VT));
17720 return DCI.CombineTo(N, Res1, CarryOut);
17721 }
17722
17723 return SDValue();
17724}
17725
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000017726// fold (add Y, (sete X, 0)) -> adc 0, Y
17727// (add Y, (setne X, 0)) -> sbb -1, Y
17728// (sub (sete X, 0), Y) -> sbb 0, Y
17729// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000017730static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000017731 SDLoc DL(N);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017732
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000017733 // Look through ZExts.
17734 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
17735 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
17736 return SDValue();
17737
17738 SDValue SetCC = Ext.getOperand(0);
17739 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
17740 return SDValue();
17741
17742 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
17743 if (CC != X86::COND_E && CC != X86::COND_NE)
17744 return SDValue();
17745
17746 SDValue Cmp = SetCC.getOperand(1);
17747 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000017748 !X86::isZeroNode(Cmp.getOperand(1)) ||
17749 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000017750 return SDValue();
17751
17752 SDValue CmpOp0 = Cmp.getOperand(0);
17753 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
17754 DAG.getConstant(1, CmpOp0.getValueType()));
17755
17756 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
17757 if (CC == X86::COND_NE)
17758 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
17759 DL, OtherVal.getValueType(), OtherVal,
17760 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
17761 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
17762 DL, OtherVal.getValueType(), OtherVal,
17763 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
17764}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000017765
Craig Topper54f952a2011-11-19 09:02:40 +000017766/// PerformADDCombine - Do target-specific dag combines on integer adds.
17767static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
17768 const X86Subtarget *Subtarget) {
17769 EVT VT = N->getValueType(0);
17770 SDValue Op0 = N->getOperand(0);
17771 SDValue Op1 = N->getOperand(1);
17772
17773 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000017774 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000017775 (Subtarget->hasInt256() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000017776 isHorizontalBinOp(Op0, Op1, true))
Andrew Trickac6d9be2013-05-25 02:42:55 +000017777 return DAG.getNode(X86ISD::HADD, SDLoc(N), VT, Op0, Op1);
Craig Topper54f952a2011-11-19 09:02:40 +000017778
17779 return OptimizeConditionalInDecrement(N, DAG);
17780}
17781
17782static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
17783 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000017784 SDValue Op0 = N->getOperand(0);
17785 SDValue Op1 = N->getOperand(1);
17786
17787 // X86 can't encode an immediate LHS of a sub. See if we can push the
17788 // negation into a preceding instruction.
17789 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000017790 // If the RHS of the sub is a XOR with one use and a constant, invert the
17791 // immediate. Then add one to the LHS of the sub so we can turn
17792 // X-Y -> X+~Y+1, saving one register.
17793 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
17794 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000017795 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000017796 EVT VT = Op0.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000017797 SDValue NewXor = DAG.getNode(ISD::XOR, SDLoc(Op1), VT,
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000017798 Op1.getOperand(0),
17799 DAG.getConstant(~XorC, VT));
Andrew Trickac6d9be2013-05-25 02:42:55 +000017800 return DAG.getNode(ISD::ADD, SDLoc(N), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000017801 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000017802 }
17803 }
17804
Craig Topper54f952a2011-11-19 09:02:40 +000017805 // Try to synthesize horizontal adds from adds of shuffles.
17806 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000017807 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000017808 (Subtarget->hasInt256() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topperb72039c2011-11-30 09:10:50 +000017809 isHorizontalBinOp(Op0, Op1, true))
Andrew Trickac6d9be2013-05-25 02:42:55 +000017810 return DAG.getNode(X86ISD::HSUB, SDLoc(N), VT, Op0, Op1);
Craig Topper54f952a2011-11-19 09:02:40 +000017811
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000017812 return OptimizeConditionalInDecrement(N, DAG);
17813}
17814
Michael Liaod9d09602012-10-23 17:34:00 +000017815/// performVZEXTCombine - Performs build vector combines
17816static SDValue performVZEXTCombine(SDNode *N, SelectionDAG &DAG,
17817 TargetLowering::DAGCombinerInfo &DCI,
17818 const X86Subtarget *Subtarget) {
17819 // (vzext (bitcast (vzext (x)) -> (vzext x)
17820 SDValue In = N->getOperand(0);
17821 while (In.getOpcode() == ISD::BITCAST)
17822 In = In.getOperand(0);
17823
17824 if (In.getOpcode() != X86ISD::VZEXT)
17825 return SDValue();
17826
Andrew Trickac6d9be2013-05-25 02:42:55 +000017827 return DAG.getNode(X86ISD::VZEXT, SDLoc(N), N->getValueType(0),
Nadav Rotemb39a5522013-02-14 18:20:48 +000017828 In.getOperand(0));
Michael Liaod9d09602012-10-23 17:34:00 +000017829}
17830
Dan Gohman475871a2008-07-27 21:46:04 +000017831SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000017832 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000017833 SelectionDAG &DAG = DCI.DAG;
17834 switch (N->getOpcode()) {
17835 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000017836 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000017837 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000017838 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000017839 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Michael Liaodbf8b5b2012-08-28 03:34:40 +000017840 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI, Subtarget);
Craig Topper54f952a2011-11-19 09:02:40 +000017841 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
17842 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000017843 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000017844 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000017845 case ISD::SHL:
17846 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000017847 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000017848 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000017849 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000017850 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017851 case ISD::LOAD: return PerformLOADCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000017852 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000017853 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000017854 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
17855 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000017856 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000017857 case X86ISD::FOR: return PerformFORCombine(N, DAG);
Nadav Rotemd60cb112012-08-19 13:06:16 +000017858 case X86ISD::FMIN:
17859 case X86ISD::FMAX: return PerformFMinFMaxCombine(N, DAG);
Chris Lattneraf723b92008-01-25 05:46:26 +000017860 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000017861 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000017862 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000017863 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000017864 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000017865 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky52981c42013-02-20 12:42:54 +000017866 case ISD::SIGN_EXTEND_INREG: return PerformSIGN_EXTEND_INREGCombine(N, DAG, Subtarget);
Craig Topper55b24052012-09-11 06:15:32 +000017867 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG,DCI,Subtarget);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000017868 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Michael Liaodbf8b5b2012-08-28 03:34:40 +000017869 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Michael Liao2a33cec2012-08-10 19:58:13 +000017870 case X86ISD::BRCOND: return PerformBrCondCombine(N, DAG, DCI, Subtarget);
Michael Liaod9d09602012-10-23 17:34:00 +000017871 case X86ISD::VZEXT: return performVZEXTCombine(N, DAG, DCI, Subtarget);
Craig Topperb3982da2011-12-31 23:50:21 +000017872 case X86ISD::SHUFP: // Handle all target specific shuffles
Craig Topper4aee1bb2013-01-28 06:48:25 +000017873 case X86ISD::PALIGNR:
Craig Topper34671b82011-12-06 08:21:25 +000017874 case X86ISD::UNPCKH:
17875 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000017876 case X86ISD::MOVHLPS:
17877 case X86ISD::MOVLHPS:
17878 case X86ISD::PSHUFD:
17879 case X86ISD::PSHUFHW:
17880 case X86ISD::PSHUFLW:
17881 case X86ISD::MOVSS:
17882 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000017883 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000017884 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000017885 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000017886 case ISD::FMA: return PerformFMACombine(N, DAG, Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000017887 }
17888
Dan Gohman475871a2008-07-27 21:46:04 +000017889 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000017890}
17891
Evan Chenge5b51ac2010-04-17 06:13:15 +000017892/// isTypeDesirableForOp - Return true if the target has native support for
17893/// the specified value type and it is 'desirable' to use the type for the
17894/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
17895/// instruction encodings are longer and some i16 instructions are slow.
17896bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
17897 if (!isTypeLegal(VT))
17898 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000017899 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000017900 return true;
17901
17902 switch (Opc) {
17903 default:
17904 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000017905 case ISD::LOAD:
17906 case ISD::SIGN_EXTEND:
17907 case ISD::ZERO_EXTEND:
17908 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000017909 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000017910 case ISD::SRL:
17911 case ISD::SUB:
17912 case ISD::ADD:
17913 case ISD::MUL:
17914 case ISD::AND:
17915 case ISD::OR:
17916 case ISD::XOR:
17917 return false;
17918 }
17919}
17920
17921/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000017922/// beneficial for dag combiner to promote the specified node. If true, it
17923/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000017924bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000017925 EVT VT = Op.getValueType();
17926 if (VT != MVT::i16)
17927 return false;
17928
Evan Cheng4c26e932010-04-19 19:29:22 +000017929 bool Promote = false;
17930 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000017931 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000017932 default: break;
17933 case ISD::LOAD: {
17934 LoadSDNode *LD = cast<LoadSDNode>(Op);
17935 // If the non-extending load has a single use and it's not live out, then it
17936 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000017937 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
17938 Op.hasOneUse()*/) {
17939 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
17940 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
17941 // The only case where we'd want to promote LOAD (rather then it being
17942 // promoted as an operand is when it's only use is liveout.
17943 if (UI->getOpcode() != ISD::CopyToReg)
17944 return false;
17945 }
17946 }
Evan Cheng4c26e932010-04-19 19:29:22 +000017947 Promote = true;
17948 break;
17949 }
17950 case ISD::SIGN_EXTEND:
17951 case ISD::ZERO_EXTEND:
17952 case ISD::ANY_EXTEND:
17953 Promote = true;
17954 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000017955 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000017956 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000017957 SDValue N0 = Op.getOperand(0);
17958 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000017959 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000017960 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000017961 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000017962 break;
17963 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000017964 case ISD::ADD:
17965 case ISD::MUL:
17966 case ISD::AND:
17967 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000017968 case ISD::XOR:
17969 Commute = true;
17970 // fallthrough
17971 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000017972 SDValue N0 = Op.getOperand(0);
17973 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000017974 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000017975 return false;
17976 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000017977 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000017978 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000017979 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000017980 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000017981 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000017982 }
17983 }
17984
17985 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000017986 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000017987}
17988
Evan Cheng60c07e12006-07-05 22:17:51 +000017989//===----------------------------------------------------------------------===//
17990// X86 Inline Assembly Support
17991//===----------------------------------------------------------------------===//
17992
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017993namespace {
17994 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000017995 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017996 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000017997
Benjamin Kramer0581ed72011-12-18 20:51:31 +000017998 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000017999 StringRef piece(*args[i]);
18000 if (!s.startswith(piece)) // Check if the piece matches.
18001 return false;
18002
18003 s = s.substr(piece.size());
18004 StringRef::size_type pos = s.find_first_not_of(" \t");
18005 if (pos == 0) // We matched a prefix.
18006 return false;
18007
18008 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018009 }
18010
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000018011 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018012 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000018013 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018014}
18015
Chris Lattnerb8105652009-07-20 17:51:36 +000018016bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
18017 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000018018
18019 std::string AsmStr = IA->getAsmString();
18020
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018021 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
18022 if (!Ty || Ty->getBitWidth() % 16 != 0)
18023 return false;
18024
Chris Lattnerb8105652009-07-20 17:51:36 +000018025 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000018026 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000018027 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000018028
18029 switch (AsmPieces.size()) {
18030 default: return false;
18031 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000018032 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018033 // we will turn this bswap into something that will be lowered to logical
18034 // ops instead of emitting the bswap asm. For now, we don't support 486 or
18035 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000018036 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000018037 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
18038 matchAsm(AsmPieces[0], "bswapl", "$0") ||
18039 matchAsm(AsmPieces[0], "bswapq", "$0") ||
18040 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
18041 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
18042 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000018043 // No need to check constraints, nothing other than the equivalent of
18044 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000018045 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000018046 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018047
Chris Lattnerb8105652009-07-20 17:51:36 +000018048 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000018049 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018050 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000018051 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
18052 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000018053 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000018054 const std::string &ConstraintsStr = IA->getConstraintString();
18055 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Jakub Staszak56f58ad2013-02-18 23:18:22 +000018056 array_pod_sort(AsmPieces.begin(), AsmPieces.end());
Dan Gohman0ef701e2010-03-04 19:58:08 +000018057 if (AsmPieces.size() == 4 &&
18058 AsmPieces[0] == "~{cc}" &&
18059 AsmPieces[1] == "~{dirflag}" &&
18060 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018061 AsmPieces[3] == "~{fpsr}")
18062 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000018063 }
18064 break;
18065 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000018066 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018067 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000018068 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
18069 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
18070 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018071 AsmPieces.clear();
18072 const std::string &ConstraintsStr = IA->getConstraintString();
18073 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Jakub Staszak56f58ad2013-02-18 23:18:22 +000018074 array_pod_sort(AsmPieces.begin(), AsmPieces.end());
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018075 if (AsmPieces.size() == 4 &&
18076 AsmPieces[0] == "~{cc}" &&
18077 AsmPieces[1] == "~{dirflag}" &&
18078 AsmPieces[2] == "~{flags}" &&
18079 AsmPieces[3] == "~{fpsr}")
18080 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000018081 }
Evan Cheng55d42002011-01-08 01:24:27 +000018082
18083 if (CI->getType()->isIntegerTy(64)) {
18084 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
18085 if (Constraints.size() >= 2 &&
18086 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
18087 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
18088 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000018089 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
18090 matchAsm(AsmPieces[1], "bswap", "%edx") &&
18091 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018092 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000018093 }
18094 }
18095 break;
18096 }
18097 return false;
18098}
18099
Chris Lattnerf4dff842006-07-11 02:54:03 +000018100/// getConstraintType - Given a constraint letter, return the type of
18101/// constraint it is for this target.
18102X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000018103X86TargetLowering::getConstraintType(const std::string &Constraint) const {
18104 if (Constraint.size() == 1) {
18105 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000018106 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000018107 case 'q':
18108 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000018109 case 'f':
18110 case 't':
18111 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000018112 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000018113 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000018114 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000018115 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000018116 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000018117 case 'a':
18118 case 'b':
18119 case 'c':
18120 case 'd':
18121 case 'S':
18122 case 'D':
18123 case 'A':
18124 return C_Register;
18125 case 'I':
18126 case 'J':
18127 case 'K':
18128 case 'L':
18129 case 'M':
18130 case 'N':
18131 case 'G':
18132 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000018133 case 'e':
18134 case 'Z':
18135 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000018136 default:
18137 break;
18138 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000018139 }
Chris Lattner4234f572007-03-25 02:14:49 +000018140 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000018141}
18142
John Thompson44ab89e2010-10-29 17:29:13 +000018143/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000018144/// This object must already have been set up with the operand type
18145/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000018146TargetLowering::ConstraintWeight
18147 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000018148 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000018149 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000018150 Value *CallOperandVal = info.CallOperandVal;
18151 // If we don't have a value, we can't do a match,
18152 // but allow it at the lowest weight.
18153 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000018154 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000018155 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000018156 // Look at the constraint type.
18157 switch (*constraint) {
18158 default:
John Thompson44ab89e2010-10-29 17:29:13 +000018159 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
18160 case 'R':
18161 case 'q':
18162 case 'Q':
18163 case 'a':
18164 case 'b':
18165 case 'c':
18166 case 'd':
18167 case 'S':
18168 case 'D':
18169 case 'A':
18170 if (CallOperandVal->getType()->isIntegerTy())
18171 weight = CW_SpecificReg;
18172 break;
18173 case 'f':
18174 case 't':
18175 case 'u':
Jakub Staszakc20323a2012-12-29 15:57:26 +000018176 if (type->isFloatingPointTy())
18177 weight = CW_SpecificReg;
18178 break;
John Thompson44ab89e2010-10-29 17:29:13 +000018179 case 'y':
Jakub Staszakc20323a2012-12-29 15:57:26 +000018180 if (type->isX86_MMXTy() && Subtarget->hasMMX())
18181 weight = CW_SpecificReg;
18182 break;
John Thompson44ab89e2010-10-29 17:29:13 +000018183 case 'x':
18184 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000018185 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000018186 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasFp256()))
John Thompson44ab89e2010-10-29 17:29:13 +000018187 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000018188 break;
18189 case 'I':
18190 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
18191 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000018192 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000018193 }
18194 break;
John Thompson44ab89e2010-10-29 17:29:13 +000018195 case 'J':
18196 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
18197 if (C->getZExtValue() <= 63)
18198 weight = CW_Constant;
18199 }
18200 break;
18201 case 'K':
18202 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
18203 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
18204 weight = CW_Constant;
18205 }
18206 break;
18207 case 'L':
18208 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
18209 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
18210 weight = CW_Constant;
18211 }
18212 break;
18213 case 'M':
18214 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
18215 if (C->getZExtValue() <= 3)
18216 weight = CW_Constant;
18217 }
18218 break;
18219 case 'N':
18220 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
18221 if (C->getZExtValue() <= 0xff)
18222 weight = CW_Constant;
18223 }
18224 break;
18225 case 'G':
18226 case 'C':
18227 if (dyn_cast<ConstantFP>(CallOperandVal)) {
18228 weight = CW_Constant;
18229 }
18230 break;
18231 case 'e':
18232 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
18233 if ((C->getSExtValue() >= -0x80000000LL) &&
18234 (C->getSExtValue() <= 0x7fffffffLL))
18235 weight = CW_Constant;
18236 }
18237 break;
18238 case 'Z':
18239 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
18240 if (C->getZExtValue() <= 0xffffffff)
18241 weight = CW_Constant;
18242 }
18243 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000018244 }
18245 return weight;
18246}
18247
Dale Johannesenba2a0b92008-01-29 02:21:21 +000018248/// LowerXConstraint - try to replace an X constraint, which matches anything,
18249/// with another that has more specific requirements based on the type of the
18250/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000018251const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000018252LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000018253 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
18254 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000018255 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000018256 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000018257 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000018258 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000018259 return "x";
18260 }
Scott Michelfdc40a02009-02-17 22:15:04 +000018261
Chris Lattner5e764232008-04-26 23:02:14 +000018262 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000018263}
18264
Chris Lattner48884cd2007-08-25 00:47:38 +000018265/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
18266/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000018267void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000018268 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000018269 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000018270 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000018271 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000018272
Eric Christopher100c8332011-06-02 23:16:42 +000018273 // Only support length 1 constraints for now.
18274 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000018275
Eric Christopher100c8332011-06-02 23:16:42 +000018276 char ConstraintLetter = Constraint[0];
18277 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000018278 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000018279 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000018280 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000018281 if (C->getZExtValue() <= 31) {
18282 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000018283 break;
18284 }
Devang Patel84f7fd22007-03-17 00:13:28 +000018285 }
Chris Lattner48884cd2007-08-25 00:47:38 +000018286 return;
Evan Cheng364091e2008-09-22 23:57:37 +000018287 case 'J':
18288 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000018289 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000018290 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
18291 break;
18292 }
18293 }
18294 return;
18295 case 'K':
18296 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Jakub Staszakdccd7f92012-11-06 23:52:19 +000018297 if (isInt<8>(C->getSExtValue())) {
Evan Cheng364091e2008-09-22 23:57:37 +000018298 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
18299 break;
18300 }
18301 }
18302 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000018303 case 'N':
18304 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000018305 if (C->getZExtValue() <= 255) {
18306 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000018307 break;
18308 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000018309 }
Chris Lattner48884cd2007-08-25 00:47:38 +000018310 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000018311 case 'e': {
18312 // 32-bit signed value
18313 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000018314 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
18315 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000018316 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000018317 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000018318 break;
18319 }
18320 // FIXME gcc accepts some relocatable values here too, but only in certain
18321 // memory models; it's complicated.
18322 }
18323 return;
18324 }
18325 case 'Z': {
18326 // 32-bit unsigned value
18327 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000018328 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
18329 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000018330 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
18331 break;
18332 }
18333 }
18334 // FIXME gcc accepts some relocatable values here too, but only in certain
18335 // memory models; it's complicated.
18336 return;
18337 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000018338 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000018339 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000018340 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000018341 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000018342 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000018343 break;
18344 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000018345
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000018346 // In any sort of PIC mode addresses need to be computed at runtime by
18347 // adding in a register or some sort of table lookup. These can't
18348 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000018349 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000018350 return;
18351
Chris Lattnerdc43a882007-05-03 16:52:29 +000018352 // If we are in non-pic codegen mode, we allow the address of a global (with
18353 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000018354 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000018355 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000018356
Chris Lattner49921962009-05-08 18:23:14 +000018357 // Match either (GA), (GA+C), (GA+C1+C2), etc.
18358 while (1) {
18359 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
18360 Offset += GA->getOffset();
18361 break;
18362 } else if (Op.getOpcode() == ISD::ADD) {
18363 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
18364 Offset += C->getZExtValue();
18365 Op = Op.getOperand(0);
18366 continue;
18367 }
18368 } else if (Op.getOpcode() == ISD::SUB) {
18369 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
18370 Offset += -C->getZExtValue();
18371 Op = Op.getOperand(0);
18372 continue;
18373 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000018374 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000018375
Chris Lattner49921962009-05-08 18:23:14 +000018376 // Otherwise, this isn't something we can handle, reject it.
18377 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000018378 }
Eric Christopherfd179292009-08-27 18:07:15 +000018379
Dan Gohman46510a72010-04-15 01:51:59 +000018380 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000018381 // If we require an extra load to get this address, as in PIC mode, we
18382 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000018383 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
18384 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000018385 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000018386
Andrew Trickac6d9be2013-05-25 02:42:55 +000018387 Result = DAG.getTargetGlobalAddress(GV, SDLoc(Op),
Devang Patel0d881da2010-07-06 22:08:15 +000018388 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000018389 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000018390 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000018391 }
Scott Michelfdc40a02009-02-17 22:15:04 +000018392
Gabor Greifba36cb52008-08-28 21:40:38 +000018393 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000018394 Ops.push_back(Result);
18395 return;
18396 }
Dale Johannesen1784d162010-06-25 21:55:36 +000018397 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000018398}
18399
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000018400std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000018401X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000018402 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000018403 // First, see if this is a constraint that directly corresponds to an LLVM
18404 // register class.
18405 if (Constraint.size() == 1) {
18406 // GCC Constraint Letters
18407 switch (Constraint[0]) {
18408 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000018409 // TODO: Slight differences here in allocation order and leaving
18410 // RIP in the class. Do they matter any more here than they do
18411 // in the normal allocation?
18412 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
18413 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000018414 if (VT == MVT::i32 || VT == MVT::f32)
18415 return std::make_pair(0U, &X86::GR32RegClass);
18416 if (VT == MVT::i16)
18417 return std::make_pair(0U, &X86::GR16RegClass);
18418 if (VT == MVT::i8 || VT == MVT::i1)
18419 return std::make_pair(0U, &X86::GR8RegClass);
18420 if (VT == MVT::i64 || VT == MVT::f64)
18421 return std::make_pair(0U, &X86::GR64RegClass);
18422 break;
Eric Christopherd176af82011-06-29 17:23:50 +000018423 }
18424 // 32-bit fallthrough
18425 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000018426 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000018427 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
18428 if (VT == MVT::i16)
18429 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
18430 if (VT == MVT::i8 || VT == MVT::i1)
18431 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
18432 if (VT == MVT::i64)
18433 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000018434 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000018435 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000018436 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000018437 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000018438 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000018439 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000018440 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000018441 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000018442 return std::make_pair(0U, &X86::GR32RegClass);
18443 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000018444 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000018445 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000018446 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000018447 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000018448 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000018449 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000018450 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
18451 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000018452 case 'f': // FP Stack registers.
18453 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
18454 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000018455 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000018456 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000018457 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000018458 return std::make_pair(0U, &X86::RFP64RegClass);
18459 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000018460 case 'y': // MMX_REGS if MMX allowed.
18461 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000018462 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000018463 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000018464 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000018465 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000018466 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000018467 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000018468
Owen Anderson825b72b2009-08-11 20:47:22 +000018469 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000018470 default: break;
18471 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000018472 case MVT::f32:
18473 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000018474 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000018475 case MVT::f64:
18476 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000018477 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000018478 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000018479 case MVT::v16i8:
18480 case MVT::v8i16:
18481 case MVT::v4i32:
18482 case MVT::v2i64:
18483 case MVT::v4f32:
18484 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000018485 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000018486 // AVX types.
18487 case MVT::v32i8:
18488 case MVT::v16i16:
18489 case MVT::v8i32:
18490 case MVT::v4i64:
18491 case MVT::v8f32:
18492 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000018493 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000018494 }
Chris Lattnerad043e82007-04-09 05:11:28 +000018495 break;
18496 }
18497 }
Scott Michelfdc40a02009-02-17 22:15:04 +000018498
Chris Lattnerf76d1802006-07-31 23:26:50 +000018499 // Use the default implementation in TargetLowering to convert the register
18500 // constraint into a member of a register class.
18501 std::pair<unsigned, const TargetRegisterClass*> Res;
18502 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000018503
18504 // Not found as a standard register?
18505 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000018506 // Map st(0) -> st(7) -> ST0
18507 if (Constraint.size() == 7 && Constraint[0] == '{' &&
18508 tolower(Constraint[1]) == 's' &&
18509 tolower(Constraint[2]) == 't' &&
18510 Constraint[3] == '(' &&
18511 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
18512 Constraint[5] == ')' &&
18513 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000018514
Chris Lattner56d77c72009-09-13 22:41:48 +000018515 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000018516 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000018517 return Res;
18518 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000018519
Chris Lattner56d77c72009-09-13 22:41:48 +000018520 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000018521 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000018522 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000018523 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000018524 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000018525 }
Chris Lattner56d77c72009-09-13 22:41:48 +000018526
18527 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000018528 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000018529 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000018530 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000018531 return Res;
18532 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000018533
Dale Johannesen330169f2008-11-13 21:52:36 +000018534 // 'A' means EAX + EDX.
18535 if (Constraint == "A") {
18536 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000018537 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000018538 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000018539 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000018540 return Res;
18541 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000018542
Chris Lattnerf76d1802006-07-31 23:26:50 +000018543 // Otherwise, check to see if this is a register class of the wrong value
18544 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
18545 // turn into {ax},{dx}.
18546 if (Res.second->hasType(VT))
18547 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000018548
Chris Lattnerf76d1802006-07-31 23:26:50 +000018549 // All of the single-register GCC register classes map their values onto
18550 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
18551 // really want an 8-bit or 32-bit register, map to the appropriate register
18552 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000018553 if (Res.second == &X86::GR16RegClass) {
Eric Christopher23571f42013-02-13 06:01:05 +000018554 if (VT == MVT::i8 || VT == MVT::i1) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000018555 unsigned DestReg = 0;
18556 switch (Res.first) {
18557 default: break;
18558 case X86::AX: DestReg = X86::AL; break;
18559 case X86::DX: DestReg = X86::DL; break;
18560 case X86::CX: DestReg = X86::CL; break;
18561 case X86::BX: DestReg = X86::BL; break;
18562 }
18563 if (DestReg) {
18564 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000018565 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000018566 }
Eric Christophera9bd4b42013-01-31 00:50:46 +000018567 } else if (VT == MVT::i32 || VT == MVT::f32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000018568 unsigned DestReg = 0;
18569 switch (Res.first) {
18570 default: break;
18571 case X86::AX: DestReg = X86::EAX; break;
18572 case X86::DX: DestReg = X86::EDX; break;
18573 case X86::CX: DestReg = X86::ECX; break;
18574 case X86::BX: DestReg = X86::EBX; break;
18575 case X86::SI: DestReg = X86::ESI; break;
18576 case X86::DI: DestReg = X86::EDI; break;
18577 case X86::BP: DestReg = X86::EBP; break;
18578 case X86::SP: DestReg = X86::ESP; break;
18579 }
18580 if (DestReg) {
18581 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000018582 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000018583 }
Eric Christophera9bd4b42013-01-31 00:50:46 +000018584 } else if (VT == MVT::i64 || VT == MVT::f64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000018585 unsigned DestReg = 0;
18586 switch (Res.first) {
18587 default: break;
18588 case X86::AX: DestReg = X86::RAX; break;
18589 case X86::DX: DestReg = X86::RDX; break;
18590 case X86::CX: DestReg = X86::RCX; break;
18591 case X86::BX: DestReg = X86::RBX; break;
18592 case X86::SI: DestReg = X86::RSI; break;
18593 case X86::DI: DestReg = X86::RDI; break;
18594 case X86::BP: DestReg = X86::RBP; break;
18595 case X86::SP: DestReg = X86::RSP; break;
18596 }
18597 if (DestReg) {
18598 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000018599 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000018600 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000018601 }
Craig Topperc9099502012-04-20 06:31:50 +000018602 } else if (Res.second == &X86::FR32RegClass ||
18603 Res.second == &X86::FR64RegClass ||
18604 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000018605 // Handle references to XMM physical registers that got mapped into the
18606 // wrong class. This can happen with constraints like {xmm0} where the
18607 // target independent register mapper will just pick the first match it can
18608 // find, ignoring the required type.
Eli Friedman52d418d2012-06-25 23:42:33 +000018609
18610 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +000018611 Res.second = &X86::FR32RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000018612 else if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +000018613 Res.second = &X86::FR64RegClass;
18614 else if (X86::VR128RegClass.hasType(VT))
18615 Res.second = &X86::VR128RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000018616 else if (X86::VR256RegClass.hasType(VT))
18617 Res.second = &X86::VR256RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000018618 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000018619
Chris Lattnerf76d1802006-07-31 23:26:50 +000018620 return Res;
18621}