blob: 10e47167c594dcb66d9de17fe197c908c641a91d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Jesse Barnes585fb112008-07-29 11:54:06 -070036#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080038#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010039#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070040#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010041#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070042#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070043#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010044#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020045#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020046#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020047#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020048#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010049#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070050#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020051#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010052#include <linux/pm_qos.h>
Alex Dai33a732f2015-08-12 15:43:36 +010053#include "intel_guc.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070054
Linus Torvalds1da177e2005-04-16 15:20:36 -070055/* General customization:
56 */
57
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#define DRIVER_NAME "i915"
59#define DRIVER_DESC "Intel Graphics"
Daniel Vetter03a97d82015-12-04 17:55:47 +010060#define DRIVER_DATE "20151204"
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
Mika Kuoppalac883ef12014-10-28 17:32:30 +020062#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010063/* Many gcc seem to no see through this and fall over :( */
64#if 0
65#define WARN_ON(x) ({ \
66 bool __i915_warn_cond = (x); \
67 if (__builtin_constant_p(__i915_warn_cond)) \
68 BUILD_BUG_ON(__i915_warn_cond); \
69 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
70#else
Dave Gordon4eee4922015-08-17 17:30:52 +010071#define WARN_ON(x) WARN((x), "WARN_ON(%s)", #x )
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010072#endif
73
Jani Nikulacd9bfac2015-03-12 13:01:12 +020074#undef WARN_ON_ONCE
Dave Gordon4eee4922015-08-17 17:30:52 +010075#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(%s)", #x )
Jani Nikulacd9bfac2015-03-12 13:01:12 +020076
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010077#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
78 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020079
Rob Clarke2c719b2014-12-15 13:56:32 -050080/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
81 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
82 * which may not necessarily be a user visible problem. This will either
83 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
84 * enable distros and users to tailor their preferred amount of i915 abrt
85 * spam.
86 */
87#define I915_STATE_WARN(condition, format...) ({ \
88 int __ret_warn_on = !!(condition); \
89 if (unlikely(__ret_warn_on)) { \
90 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +020091 WARN(1, format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050092 else \
93 DRM_ERROR(format); \
94 } \
95 unlikely(__ret_warn_on); \
96})
97
98#define I915_STATE_WARN_ON(condition) ({ \
99 int __ret_warn_on = !!(condition); \
100 if (unlikely(__ret_warn_on)) { \
101 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +0200102 WARN(1, "WARN_ON(" #condition ")\n"); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500103 else \
104 DRM_ERROR("WARN_ON(" #condition ")\n"); \
105 } \
106 unlikely(__ret_warn_on); \
107})
Jesse Barnes317c35d2008-08-25 15:11:06 -0700108
Jani Nikula42a8ca42015-08-27 16:23:30 +0300109static inline const char *yesno(bool v)
110{
111 return v ? "yes" : "no";
112}
113
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700115 INVALID_PIPE = -1,
116 PIPE_A = 0,
117 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800118 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200119 _PIPE_EDP,
120 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700121};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800122#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700123
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200124enum transcoder {
125 TRANSCODER_A = 0,
126 TRANSCODER_B,
127 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200128 TRANSCODER_EDP,
129 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200130};
131#define transcoder_name(t) ((t) + 'A')
132
Damien Lespiau84139d12014-03-28 00:18:32 +0530133/*
Matt Roper31409e92015-09-24 15:53:09 -0700134 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
135 * number of planes per CRTC. Not all platforms really have this many planes,
136 * which means some arrays of size I915_MAX_PLANES may have unused entries
137 * between the topmost sprite plane and the cursor plane.
Damien Lespiau84139d12014-03-28 00:18:32 +0530138 */
Jesse Barnes80824002009-09-10 15:28:06 -0700139enum plane {
140 PLANE_A = 0,
141 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800142 PLANE_C,
Matt Roper31409e92015-09-24 15:53:09 -0700143 PLANE_CURSOR,
144 I915_MAX_PLANES,
Jesse Barnes80824002009-09-10 15:28:06 -0700145};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800146#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800147
Damien Lespiaud615a162014-03-03 17:31:48 +0000148#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300149
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300150enum port {
151 PORT_A = 0,
152 PORT_B,
153 PORT_C,
154 PORT_D,
155 PORT_E,
156 I915_MAX_PORTS
157};
158#define port_name(p) ((p) + 'A')
159
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300160#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800161
162enum dpio_channel {
163 DPIO_CH0,
164 DPIO_CH1
165};
166
167enum dpio_phy {
168 DPIO_PHY0,
169 DPIO_PHY1
170};
171
Paulo Zanonib97186f2013-05-03 12:15:36 -0300172enum intel_display_power_domain {
173 POWER_DOMAIN_PIPE_A,
174 POWER_DOMAIN_PIPE_B,
175 POWER_DOMAIN_PIPE_C,
176 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
177 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
178 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
179 POWER_DOMAIN_TRANSCODER_A,
180 POWER_DOMAIN_TRANSCODER_B,
181 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300182 POWER_DOMAIN_TRANSCODER_EDP,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100183 POWER_DOMAIN_PORT_DDI_A_LANES,
184 POWER_DOMAIN_PORT_DDI_B_LANES,
185 POWER_DOMAIN_PORT_DDI_C_LANES,
186 POWER_DOMAIN_PORT_DDI_D_LANES,
187 POWER_DOMAIN_PORT_DDI_E_LANES,
Imre Deak319be8a2014-03-04 19:22:57 +0200188 POWER_DOMAIN_PORT_DSI,
189 POWER_DOMAIN_PORT_CRT,
190 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300191 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200192 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300193 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000194 POWER_DOMAIN_AUX_A,
195 POWER_DOMAIN_AUX_B,
196 POWER_DOMAIN_AUX_C,
197 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100198 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100199 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300200 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300201
202 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300203};
204
205#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
206#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
207 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300208#define POWER_DOMAIN_TRANSCODER(tran) \
209 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
210 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300211
Egbert Eich1d843f92013-02-25 12:06:49 -0500212enum hpd_pin {
213 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500214 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
215 HPD_CRT,
216 HPD_SDVO_B,
217 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700218 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500219 HPD_PORT_B,
220 HPD_PORT_C,
221 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800222 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500223 HPD_NUM_PINS
224};
225
Jani Nikulac91711f2015-05-28 15:43:48 +0300226#define for_each_hpd_pin(__pin) \
227 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
228
Jani Nikula5fcece82015-05-27 15:03:42 +0300229struct i915_hotplug {
230 struct work_struct hotplug_work;
231
232 struct {
233 unsigned long last_jiffies;
234 int count;
235 enum {
236 HPD_ENABLED = 0,
237 HPD_DISABLED = 1,
238 HPD_MARK_DISABLED = 2
239 } state;
240 } stats[HPD_NUM_PINS];
241 u32 event_bits;
242 struct delayed_work reenable_work;
243
244 struct intel_digital_port *irq_port[I915_MAX_PORTS];
245 u32 long_port_mask;
246 u32 short_port_mask;
247 struct work_struct dig_port_work;
248
249 /*
250 * if we get a HPD irq from DP and a HPD irq from non-DP
251 * the non-DP HPD could block the workqueue on a mode config
252 * mutex getting, that userspace may have taken. However
253 * userspace is waiting on the DP workqueue to run which is
254 * blocked behind the non-DP one.
255 */
256 struct workqueue_struct *dp_wq;
257};
258
Chris Wilson2a2d5482012-12-03 11:49:06 +0000259#define I915_GEM_GPU_DOMAINS \
260 (I915_GEM_DOMAIN_RENDER | \
261 I915_GEM_DOMAIN_SAMPLER | \
262 I915_GEM_DOMAIN_COMMAND | \
263 I915_GEM_DOMAIN_INSTRUCTION | \
264 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700265
Damien Lespiau055e3932014-08-18 13:49:10 +0100266#define for_each_pipe(__dev_priv, __p) \
267 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiaudd740782015-02-28 14:54:08 +0000268#define for_each_plane(__dev_priv, __pipe, __p) \
269 for ((__p) = 0; \
270 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
271 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000272#define for_each_sprite(__dev_priv, __p, __s) \
273 for ((__s) = 0; \
274 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
275 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800276
Damien Lespiaud79b8142014-05-13 23:32:23 +0100277#define for_each_crtc(dev, crtc) \
278 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
279
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300280#define for_each_intel_plane(dev, intel_plane) \
281 list_for_each_entry(intel_plane, \
282 &dev->mode_config.plane_list, \
283 base.head)
284
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300285#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
286 list_for_each_entry(intel_plane, \
287 &(dev)->mode_config.plane_list, \
288 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200289 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300290
Damien Lespiaud063ae42014-05-13 23:32:21 +0100291#define for_each_intel_crtc(dev, intel_crtc) \
292 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
293
Damien Lespiaub2784e12014-08-05 11:29:37 +0100294#define for_each_intel_encoder(dev, intel_encoder) \
295 list_for_each_entry(intel_encoder, \
296 &(dev)->mode_config.encoder_list, \
297 base.head)
298
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200299#define for_each_intel_connector(dev, intel_connector) \
300 list_for_each_entry(intel_connector, \
301 &dev->mode_config.connector_list, \
302 base.head)
303
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200304#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
305 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200306 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200307
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800308#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
309 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200310 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800311
Borun Fub04c5bd2014-07-12 10:02:27 +0530312#define for_each_power_domain(domain, mask) \
313 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200314 for_each_if ((1 << (domain)) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530315
Daniel Vettere7b903d2013-06-05 13:34:14 +0200316struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100317struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100318struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200319
Chris Wilsona6f766f2015-04-27 13:41:20 +0100320struct drm_i915_file_private {
321 struct drm_i915_private *dev_priv;
322 struct drm_file *file;
323
324 struct {
325 spinlock_t lock;
326 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100327/* 20ms is a fairly arbitrary limit (greater than the average frame time)
328 * chosen to prevent the CPU getting more than a frame ahead of the GPU
329 * (when using lax throttling for the frontbuffer). We also use it to
330 * offer free GPU waitboosts for severely congested workloads.
331 */
332#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100333 } mm;
334 struct idr context_idr;
335
Chris Wilson2e1b8732015-04-27 13:41:22 +0100336 struct intel_rps_client {
337 struct list_head link;
338 unsigned boosts;
339 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100340
Chris Wilson2e1b8732015-04-27 13:41:22 +0100341 struct intel_engine_cs *bsd_ring;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100342};
343
Daniel Vettere2b78262013-06-07 23:10:03 +0200344enum intel_dpll_id {
345 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
346 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300347 DPLL_ID_PCH_PLL_A = 0,
348 DPLL_ID_PCH_PLL_B = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000349 /* hsw/bdw */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300350 DPLL_ID_WRPLL1 = 0,
351 DPLL_ID_WRPLL2 = 1,
Maarten Lankhorst00490c22015-11-16 14:42:12 +0100352 DPLL_ID_SPLL = 2,
353
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000354 /* skl */
355 DPLL_ID_SKL_DPLL1 = 0,
356 DPLL_ID_SKL_DPLL2 = 1,
357 DPLL_ID_SKL_DPLL3 = 2,
Daniel Vettere2b78262013-06-07 23:10:03 +0200358};
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000359#define I915_NUM_PLLS 3
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100360
Daniel Vetter53589012013-06-05 13:34:16 +0200361struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100362 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200363 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200364 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200365 uint32_t fp0;
366 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100367
368 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300369 uint32_t wrpll;
Maarten Lankhorst00490c22015-11-16 14:42:12 +0100370 uint32_t spll;
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000371
372 /* skl */
373 /*
374 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
Damien Lespiau71cd8422015-04-30 16:39:17 +0100375 * lower part of ctrl1 and they get shifted into position when writing
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000376 * the register. This allows us to easily compare the state to share
377 * the DPLL.
378 */
379 uint32_t ctrl1;
380 /* HDMI only, 0 when used for DP */
381 uint32_t cfgcr1, cfgcr2;
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +0530382
383 /* bxt */
Imre Deak05712c12015-06-18 17:25:54 +0300384 uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
385 pcsdw12;
Daniel Vetter53589012013-06-05 13:34:16 +0200386};
387
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200388struct intel_shared_dpll_config {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +0200389 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200390 struct intel_dpll_hw_state hw_state;
391};
392
393struct intel_shared_dpll {
394 struct intel_shared_dpll_config config;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200395
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 int active; /* count of number of active CRTCs (i.e. DPMS on) */
397 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200398 const char *name;
399 /* should match the index in the dev_priv->shared_dplls array */
400 enum intel_dpll_id id;
Daniel Vetter96f61282014-06-25 22:01:58 +0300401 /* The mode_set hook is optional and should be used together with the
402 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200403 void (*mode_set)(struct drm_i915_private *dev_priv,
404 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200405 void (*enable)(struct drm_i915_private *dev_priv,
406 struct intel_shared_dpll *pll);
407 void (*disable)(struct drm_i915_private *dev_priv,
408 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200409 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
410 struct intel_shared_dpll *pll,
411 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000414#define SKL_DPLL0 0
415#define SKL_DPLL1 1
416#define SKL_DPLL2 2
417#define SKL_DPLL3 3
418
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100419/* Used by dp and fdi links */
420struct intel_link_m_n {
421 uint32_t tu;
422 uint32_t gmch_m;
423 uint32_t gmch_n;
424 uint32_t link_m;
425 uint32_t link_n;
426};
427
428void intel_link_compute_m_n(int bpp, int nlanes,
429 int pixel_clock, int link_clock,
430 struct intel_link_m_n *m_n);
431
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432/* Interface history:
433 *
434 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100435 * 1.2: Add Power Management
436 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100437 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000438 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000439 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
440 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 */
442#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000443#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444#define DRIVER_PATCHLEVEL 0
445
Chris Wilson23bc5982010-09-29 16:10:57 +0100446#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700447
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700448struct opregion_header;
449struct opregion_acpi;
450struct opregion_swsci;
451struct opregion_asle;
452
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100453struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000454 struct opregion_header *header;
455 struct opregion_acpi *acpi;
456 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300457 u32 swsci_gbda_sub_functions;
458 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000459 struct opregion_asle *asle;
Jani Nikula82730382015-12-14 12:50:52 +0200460 const void *vbt;
Williams, Dan J115719f2015-10-12 21:12:57 +0000461 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200462 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100463};
Chris Wilson44834a62010-08-19 16:09:23 +0100464#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100465
Chris Wilson6ef3d422010-08-04 20:26:07 +0100466struct intel_overlay;
467struct intel_overlay_error_state;
468
Jesse Barnesde151cf2008-11-12 10:03:55 -0800469#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300470#define I915_MAX_NUM_FENCES 32
471/* 32 fences + sign bit for FENCE_REG_NONE */
472#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800473
474struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200475 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000476 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100477 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800478};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000479
yakui_zhao9b9d1722009-05-31 17:17:17 +0800480struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100481 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800482 u8 dvo_port;
483 u8 slave_addr;
484 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100485 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400486 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800487};
488
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000489struct intel_display_error_state;
490
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700491struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200492 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800493 struct timeval time;
494
Mika Kuoppalacb383002014-02-25 17:11:25 +0200495 char error_msg[128];
Chris Wilsoneb5be9d2015-08-07 20:24:15 +0100496 int iommu;
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200497 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200498 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200499
Ben Widawsky585b0282014-01-30 00:19:37 -0800500 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700501 u32 eir;
502 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700503 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700504 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700505 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000506 u32 derrmr;
507 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800508 u32 error; /* gen6+ */
509 u32 err_int; /* gen7 */
Mika Kuoppala6c826f32015-03-24 14:54:19 +0200510 u32 fault_data0; /* gen8, gen9 */
511 u32 fault_data1; /* gen8, gen9 */
Ben Widawsky585b0282014-01-30 00:19:37 -0800512 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800513 u32 gac_eco;
514 u32 gam_ecochk;
515 u32 gab_ctl;
516 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800517 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800518 u64 fence[I915_MAX_NUM_FENCES];
519 struct intel_overlay_error_state *overlay;
520 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700521 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800522
Chris Wilson52d39a22012-02-15 11:25:37 +0000523 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000524 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800525 /* Software tracked state */
526 bool waiting;
527 int hangcheck_score;
528 enum intel_ring_hangcheck_action hangcheck_action;
529 int num_requests;
530
531 /* our own tracking of ring head and tail */
532 u32 cpu_ring_head;
533 u32 cpu_ring_tail;
534
535 u32 semaphore_seqno[I915_NUM_RINGS - 1];
536
537 /* Register state */
Chris Wilson94f8cf12015-04-07 16:20:47 +0100538 u32 start;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800539 u32 tail;
540 u32 head;
541 u32 ctl;
542 u32 hws;
543 u32 ipeir;
544 u32 ipehr;
545 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800546 u32 bbstate;
547 u32 instpm;
548 u32 instps;
549 u32 seqno;
550 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000551 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800552 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700553 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800554 u32 rc_psmi; /* sleep state */
555 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
556
Chris Wilson52d39a22012-02-15 11:25:37 +0000557 struct drm_i915_error_object {
558 int page_count;
Michel Thierrye1f12322015-07-29 17:23:56 +0100559 u64 gtt_offset;
Chris Wilson52d39a22012-02-15 11:25:37 +0000560 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200561 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800562
Chris Wilson52d39a22012-02-15 11:25:37 +0000563 struct drm_i915_error_request {
564 long jiffies;
565 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000566 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000567 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800568
569 struct {
570 u32 gfx_mode;
571 union {
572 u64 pdp[4];
573 u32 pp_dir_base;
574 };
575 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200576
577 pid_t pid;
578 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000579 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100580
Chris Wilson9df30792010-02-18 10:24:56 +0000581 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000582 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000583 u32 name;
Chris Wilsonb4716182015-04-27 13:41:17 +0100584 u32 rseqno[I915_NUM_RINGS], wseqno;
Michel Thierrye1f12322015-07-29 17:23:56 +0100585 u64 gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000586 u32 read_domains;
587 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200588 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000589 s32 pinned:2;
590 u32 tiling:2;
591 u32 dirty:1;
592 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100593 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100594 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100595 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700596 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800597
Ben Widawsky95f53012013-07-31 17:00:15 -0700598 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100599 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700600};
601
Jani Nikula7bd688c2013-11-08 16:48:56 +0200602struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200603struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200604struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000605struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100606struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200607struct intel_limit;
608struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100609
Jesse Barnese70236a2009-09-21 10:42:27 -0700610struct drm_i915_display_funcs {
Jesse Barnese70236a2009-09-21 10:42:27 -0700611 int (*get_display_clock_speed)(struct drm_device *dev);
612 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200613 /**
614 * find_dpll() - Find the best values for the PLL
615 * @limit: limits for the PLL
616 * @crtc: current CRTC
617 * @target: target frequency in kHz
618 * @refclk: reference clock frequency in kHz
619 * @match_clock: if provided, @best_clock P divider must
620 * match the P divider from @match_clock
621 * used for LVDS downclocking
622 * @best_clock: best PLL values found
623 *
624 * Returns true on success, false on failure.
625 */
626 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200627 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200628 int target, int refclk,
629 struct dpll *match_clock,
630 struct dpll *best_clock);
Matt Roper86c8bbb2015-09-24 15:53:16 -0700631 int (*compute_pipe_wm)(struct intel_crtc *crtc,
632 struct drm_atomic_state *state);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300633 void (*update_wm)(struct drm_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200634 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
635 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100636 /* Returns the active state of the crtc, and if the crtc is active,
637 * fills out the pipe-config with the hw state. */
638 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200639 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000640 void (*get_initial_plane_config)(struct intel_crtc *,
641 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200642 int (*crtc_compute_clock)(struct intel_crtc *crtc,
643 struct intel_crtc_state *crtc_state);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200644 void (*crtc_enable)(struct drm_crtc *crtc);
645 void (*crtc_disable)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200646 void (*audio_codec_enable)(struct drm_connector *connector,
647 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300648 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200649 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700650 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700651 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700652 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
653 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700654 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +0100655 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -0700656 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200657 void (*update_primary_plane)(struct drm_crtc *crtc,
658 struct drm_framebuffer *fb,
659 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100660 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700661 /* clock updates for mode set */
662 /* cursor updates */
663 /* render clock increase/decrease */
664 /* display clock increase/decrease */
665 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700666};
667
Mika Kuoppala48c10262015-01-16 11:34:41 +0200668enum forcewake_domain_id {
669 FW_DOMAIN_ID_RENDER = 0,
670 FW_DOMAIN_ID_BLITTER,
671 FW_DOMAIN_ID_MEDIA,
672
673 FW_DOMAIN_ID_COUNT
674};
675
676enum forcewake_domains {
677 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
678 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
679 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
680 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
681 FORCEWAKE_BLITTER |
682 FORCEWAKE_MEDIA)
683};
684
Chris Wilson907b28c2013-07-19 20:36:52 +0100685struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530686 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200687 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530688 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200689 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700690
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200691 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
692 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
693 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
694 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700695
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200696 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700697 uint8_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200698 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700699 uint16_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200700 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700701 uint32_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200702 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700703 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300704};
705
Chris Wilson907b28c2013-07-19 20:36:52 +0100706struct intel_uncore {
707 spinlock_t lock; /** lock is also taken in irq contexts. */
708
709 struct intel_uncore_funcs funcs;
710
711 unsigned fifo_count;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200712 enum forcewake_domains fw_domains;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100713
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200714 struct intel_uncore_forcewake_domain {
715 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200716 enum forcewake_domain_id id;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200717 unsigned wake_count;
718 struct timer_list timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200719 i915_reg_t reg_set;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200720 u32 val_set;
721 u32 val_clear;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200722 i915_reg_t reg_ack;
723 i915_reg_t reg_post;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200724 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200725 } fw_domain[FW_DOMAIN_ID_COUNT];
Chris Wilson907b28c2013-07-19 20:36:52 +0100726};
727
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200728/* Iterate over initialised fw domains */
729#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
730 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
731 (i__) < FW_DOMAIN_ID_COUNT; \
732 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200733 for_each_if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200734
735#define for_each_fw_domain(domain__, dev_priv__, i__) \
736 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
737
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200738#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
739#define CSR_VERSION_MAJOR(version) ((version) >> 16)
740#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
741
Daniel Vettereb805622015-05-04 14:58:44 +0200742struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200743 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200744 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530745 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200746 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200747 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200748 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200749 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200750 uint32_t mmiodata[8];
751};
752
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100753#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
754 func(is_mobile) sep \
755 func(is_i85x) sep \
756 func(is_i915g) sep \
757 func(is_i945gm) sep \
758 func(is_g33) sep \
759 func(need_gfx_hws) sep \
760 func(is_g4x) sep \
761 func(is_pineview) sep \
762 func(is_broadwater) sep \
763 func(is_crestline) sep \
764 func(is_ivybridge) sep \
765 func(is_valleyview) sep \
Wayne Boyer666a4532015-12-09 12:29:35 -0800766 func(is_cherryview) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100767 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530768 func(is_skylake) sep \
Rodrigo Vivi7526ac12015-10-27 10:14:54 -0700769 func(is_broxton) sep \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700770 func(is_kabylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700771 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100772 func(has_fbc) sep \
773 func(has_pipe_cxsr) sep \
774 func(has_hotplug) sep \
775 func(cursor_needs_physical) sep \
776 func(has_overlay) sep \
777 func(overlay_needs_physical) sep \
778 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100779 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100780 func(has_ddi) sep \
781 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200782
Damien Lespiaua587f772013-04-22 18:40:38 +0100783#define DEFINE_FLAG(name) u8 name:1
784#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200785
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500786struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200787 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100788 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700789 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000790 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000791 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700792 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100793 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200794 /* Register offsets for the various display pipes and transcoders */
795 int pipe_offsets[I915_MAX_TRANSCODERS];
796 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200797 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300798 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600799
800 /* Slice/subslice/EU info */
801 u8 slice_total;
802 u8 subslice_total;
803 u8 subslice_per_slice;
804 u8 eu_total;
805 u8 eu_per_subslice;
Damien Lespiaub7668792015-02-14 18:30:29 +0000806 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
807 u8 subslice_7eu[3];
Jeff McGee38732182015-02-13 10:27:54 -0600808 u8 has_slice_pg:1;
809 u8 has_subslice_pg:1;
810 u8 has_eu_pg:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500811};
812
Damien Lespiaua587f772013-04-22 18:40:38 +0100813#undef DEFINE_FLAG
814#undef SEP_SEMICOLON
815
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800816enum i915_cache_level {
817 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100818 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
819 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
820 caches, eg sampler/render caches, and the
821 large Last-Level-Cache. LLC is coherent with
822 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100823 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800824};
825
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300826struct i915_ctx_hang_stats {
827 /* This context had batch pending when hang was declared */
828 unsigned batch_pending;
829
830 /* This context had batch active when hang was declared */
831 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300832
833 /* Time when this context was last blamed for a GPU reset */
834 unsigned long guilty_ts;
835
Chris Wilson676fa572014-12-24 08:13:39 -0800836 /* If the contexts causes a second GPU hang within this time,
837 * it is permanently banned from submitting any more work.
838 */
839 unsigned long ban_period_seconds;
840
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300841 /* This context is banned to submit more work */
842 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300843};
Ben Widawsky40521052012-06-04 14:42:43 -0700844
845/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100846#define DEFAULT_CONTEXT_HANDLE 0
David Weinehallb1b38272015-05-20 17:00:13 +0300847
848#define CONTEXT_NO_ZEROMAP (1<<0)
Oscar Mateo31b7a882014-07-03 16:28:01 +0100849/**
850 * struct intel_context - as the name implies, represents a context.
851 * @ref: reference count.
852 * @user_handle: userspace tracking identity for this context.
853 * @remap_slice: l3 row remapping information.
David Weinehallb1b38272015-05-20 17:00:13 +0300854 * @flags: context specific flags:
855 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100856 * @file_priv: filp associated with this context (NULL for global default
857 * context).
858 * @hang_stats: information about the role of this context in possible GPU
859 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100860 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100861 * @legacy_hw_ctx: render context backing object and whether it is correctly
862 * initialized (legacy ring submission mechanism only).
863 * @link: link in the global list of contexts.
864 *
865 * Contexts are memory images used by the hardware to store copies of their
866 * internal state.
867 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100868struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300869 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100870 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700871 uint8_t remap_slice;
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100872 struct drm_i915_private *i915;
David Weinehallb1b38272015-05-20 17:00:13 +0300873 int flags;
Ben Widawsky40521052012-06-04 14:42:43 -0700874 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300875 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200876 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700877
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100878 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100879 struct {
880 struct drm_i915_gem_object *rcs_state;
881 bool initialized;
882 } legacy_hw_ctx;
883
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100884 /* Execlists */
885 struct {
886 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100887 struct intel_ringbuffer *ringbuf;
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +0200888 int pin_count;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100889 } engine[I915_NUM_RINGS];
890
Ben Widawskya33afea2013-09-17 21:12:45 -0700891 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700892};
893
Paulo Zanonia4001f12015-02-13 17:23:44 -0200894enum fb_op_origin {
895 ORIGIN_GTT,
896 ORIGIN_CPU,
897 ORIGIN_CS,
898 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300899 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200900};
901
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700902struct i915_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300903 /* This is always the inner lock when overlapping with struct_mutex and
904 * it's the outer lock when overlapping with stolen_lock. */
905 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700906 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700907 unsigned int fb_id;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200908 unsigned int possible_framebuffer_bits;
909 unsigned int busy_bits;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200910 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700911 int y;
912
Ben Widawskyc4213882014-06-19 12:06:10 -0700913 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700914 struct drm_mm_node *compressed_llb;
915
Rodrigo Vivida46f932014-08-01 02:04:45 -0700916 bool false_color;
917
Paulo Zanonid029bca2015-10-15 10:44:46 -0300918 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300919 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300920
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700921 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -0200922 bool scheduled;
923 struct work_struct work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700924 struct drm_framebuffer *fb;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200925 unsigned long enable_jiffies;
926 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700927
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200928 const char *no_fbc_reason;
Paulo Zanoniff2a3112015-07-07 15:26:03 -0300929
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300930 bool (*is_active)(struct drm_i915_private *dev_priv);
931 void (*activate)(struct intel_crtc *crtc);
932 void (*deactivate)(struct drm_i915_private *dev_priv);
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800933};
934
Vandana Kannan96178ee2015-01-10 02:25:56 +0530935/**
936 * HIGH_RR is the highest eDP panel refresh rate read from EDID
937 * LOW_RR is the lowest eDP panel refresh rate found from EDID
938 * parsing for same resolution.
939 */
940enum drrs_refresh_rate_type {
941 DRRS_HIGH_RR,
942 DRRS_LOW_RR,
943 DRRS_MAX_RR, /* RR count */
944};
945
946enum drrs_support_type {
947 DRRS_NOT_SUPPORTED = 0,
948 STATIC_DRRS_SUPPORT = 1,
949 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530950};
951
Daniel Vetter2807cf62014-07-11 10:30:11 -0700952struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530953struct i915_drrs {
954 struct mutex mutex;
955 struct delayed_work work;
956 struct intel_dp *dp;
957 unsigned busy_frontbuffer_bits;
958 enum drrs_refresh_rate_type refresh_rate_type;
959 enum drrs_support_type type;
960};
961
Rodrigo Vivia031d702013-10-03 16:15:06 -0300962struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700963 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300964 bool sink_support;
965 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700966 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700967 bool active;
968 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700969 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530970 bool psr2_support;
971 bool aux_frame_sync;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300972};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700973
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800974enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300975 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800976 PCH_IBX, /* Ibexpeak PCH */
977 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300978 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530979 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700980 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800981};
982
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200983enum intel_sbi_destination {
984 SBI_ICLK,
985 SBI_MPHY,
986};
987
Jesse Barnesb690e962010-07-19 13:53:12 -0700988#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700989#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100990#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000991#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300992#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100993#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -0700994
Dave Airlie8be48d92010-03-30 05:34:14 +0000995struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100996struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000997
Daniel Vetterc2b91522012-02-14 22:37:19 +0100998struct intel_gmbus {
999 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001000 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001001 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001002 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001003 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001004 struct drm_i915_private *dev_priv;
1005};
1006
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001007struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001008 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001009 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -07001010 u32 savePP_ON_DELAYS;
1011 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001012 u32 savePP_ON;
1013 u32 savePP_OFF;
1014 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -07001015 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001016 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001017 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001018 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001019 u32 saveSWF0[16];
1020 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001021 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001022 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001023 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001024 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001025};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001026
Imre Deakddeea5b2014-05-05 15:19:56 +03001027struct vlv_s0ix_state {
1028 /* GAM */
1029 u32 wr_watermark;
1030 u32 gfx_prio_ctrl;
1031 u32 arb_mode;
1032 u32 gfx_pend_tlb0;
1033 u32 gfx_pend_tlb1;
1034 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1035 u32 media_max_req_count;
1036 u32 gfx_max_req_count;
1037 u32 render_hwsp;
1038 u32 ecochk;
1039 u32 bsd_hwsp;
1040 u32 blt_hwsp;
1041 u32 tlb_rd_addr;
1042
1043 /* MBC */
1044 u32 g3dctl;
1045 u32 gsckgctl;
1046 u32 mbctl;
1047
1048 /* GCP */
1049 u32 ucgctl1;
1050 u32 ucgctl3;
1051 u32 rcgctl1;
1052 u32 rcgctl2;
1053 u32 rstctl;
1054 u32 misccpctl;
1055
1056 /* GPM */
1057 u32 gfxpause;
1058 u32 rpdeuhwtc;
1059 u32 rpdeuc;
1060 u32 ecobus;
1061 u32 pwrdwnupctl;
1062 u32 rp_down_timeout;
1063 u32 rp_deucsw;
1064 u32 rcubmabdtmr;
1065 u32 rcedata;
1066 u32 spare2gh;
1067
1068 /* Display 1 CZ domain */
1069 u32 gt_imr;
1070 u32 gt_ier;
1071 u32 pm_imr;
1072 u32 pm_ier;
1073 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1074
1075 /* GT SA CZ domain */
1076 u32 tilectl;
1077 u32 gt_fifoctl;
1078 u32 gtlc_wake_ctrl;
1079 u32 gtlc_survive;
1080 u32 pmwgicz;
1081
1082 /* Display 2 CZ domain */
1083 u32 gu_ctl0;
1084 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001085 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001086 u32 clock_gate_dis2;
1087};
1088
Chris Wilsonbf225f22014-07-10 20:31:18 +01001089struct intel_rps_ei {
1090 u32 cz_clock;
1091 u32 render_c0;
1092 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001093};
1094
Daniel Vetterc85aa882012-11-02 19:55:03 +01001095struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001096 /*
1097 * work, interrupts_enabled and pm_iir are protected by
1098 * dev_priv->irq_lock
1099 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001100 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001101 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001102 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001103
Ben Widawskyb39fb292014-03-19 18:31:11 -07001104 /* Frequencies are stored in potentially platform dependent multiples.
1105 * In other words, *_freq needs to be multiplied by X to be interesting.
1106 * Soft limits are those which are used for the dynamic reclocking done
1107 * by the driver (raise frequencies under heavy loads, and lower for
1108 * lighter loads). Hard limits are those imposed by the hardware.
1109 *
1110 * A distinction is made for overclocking, which is never enabled by
1111 * default, and is considered to be above the hard limit if it's
1112 * possible at all.
1113 */
1114 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1115 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1116 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1117 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1118 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001119 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001120 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1121 u8 rp1_freq; /* "less than" RP0 power/freqency */
1122 u8 rp0_freq; /* Non-overclocked max frequency. */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001123
Chris Wilson8fb55192015-04-07 16:20:28 +01001124 u8 up_threshold; /* Current %busy required to uplock */
1125 u8 down_threshold; /* Current %busy required to downclock */
1126
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001127 int last_adj;
1128 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1129
Chris Wilson8d3afd72015-05-21 21:01:47 +01001130 spinlock_t client_lock;
1131 struct list_head clients;
1132 bool client_boost;
1133
Chris Wilsonc0951f02013-10-10 21:58:50 +01001134 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001135 struct delayed_work delayed_resume_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001136 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001137
Chris Wilson2e1b8732015-04-27 13:41:22 +01001138 struct intel_rps_client semaphores, mmioflips;
Chris Wilsona6f766f2015-04-27 13:41:20 +01001139
Chris Wilsonbf225f22014-07-10 20:31:18 +01001140 /* manual wa residency calculations */
1141 struct intel_rps_ei up_ei, down_ei;
1142
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001143 /*
1144 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001145 * Must be taken after struct_mutex if nested. Note that
1146 * this lock may be held for long periods of time when
1147 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001148 */
1149 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001150};
1151
Daniel Vetter1a240d42012-11-29 22:18:51 +01001152/* defined intel_pm.c */
1153extern spinlock_t mchdev_lock;
1154
Daniel Vetterc85aa882012-11-02 19:55:03 +01001155struct intel_ilk_power_mgmt {
1156 u8 cur_delay;
1157 u8 min_delay;
1158 u8 max_delay;
1159 u8 fmax;
1160 u8 fstart;
1161
1162 u64 last_count1;
1163 unsigned long last_time1;
1164 unsigned long chipset_power;
1165 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001166 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001167 unsigned long gfx_power;
1168 u8 corr;
1169
1170 int c_m;
1171 int r_t;
1172};
1173
Imre Deakc6cb5822014-03-04 19:22:55 +02001174struct drm_i915_private;
1175struct i915_power_well;
1176
1177struct i915_power_well_ops {
1178 /*
1179 * Synchronize the well's hw state to match the current sw state, for
1180 * example enable/disable it based on the current refcount. Called
1181 * during driver init and resume time, possibly after first calling
1182 * the enable/disable handlers.
1183 */
1184 void (*sync_hw)(struct drm_i915_private *dev_priv,
1185 struct i915_power_well *power_well);
1186 /*
1187 * Enable the well and resources that depend on it (for example
1188 * interrupts located on the well). Called after the 0->1 refcount
1189 * transition.
1190 */
1191 void (*enable)(struct drm_i915_private *dev_priv,
1192 struct i915_power_well *power_well);
1193 /*
1194 * Disable the well and resources that depend on it. Called after
1195 * the 1->0 refcount transition.
1196 */
1197 void (*disable)(struct drm_i915_private *dev_priv,
1198 struct i915_power_well *power_well);
1199 /* Returns the hw enabled state. */
1200 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1201 struct i915_power_well *power_well);
1202};
1203
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001204/* Power well structure for haswell */
1205struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001206 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001207 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001208 /* power well enable/disable usage count */
1209 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001210 /* cached hw enabled state */
1211 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001212 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001213 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001214 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001215};
1216
Imre Deak83c00f552013-10-25 17:36:47 +03001217struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001218 /*
1219 * Power wells needed for initialization at driver init and suspend
1220 * time are on. They are kept on until after the first modeset.
1221 */
1222 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001223 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001224 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001225
Imre Deak83c00f552013-10-25 17:36:47 +03001226 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001227 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001228 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001229};
1230
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001231#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001232struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001233 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001234 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001235 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001236};
1237
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001238struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001239 /** Memory allocator for GTT stolen memory */
1240 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001241 /** Protects the usage of the GTT stolen memory allocator. This is
1242 * always the inner lock when overlapping with struct_mutex. */
1243 struct mutex stolen_lock;
1244
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001245 /** List of all objects in gtt_space. Used to restore gtt
1246 * mappings on resume */
1247 struct list_head bound_list;
1248 /**
1249 * List of objects which are not bound to the GTT (thus
1250 * are idle and not used by the GPU) but still have
1251 * (presumably uncached) pages still attached.
1252 */
1253 struct list_head unbound_list;
1254
1255 /** Usable portion of the GTT for GEM */
1256 unsigned long stolen_base; /* limited to low memory (32-bit) */
1257
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001258 /** PPGTT used for aliasing the PPGTT with the GTT */
1259 struct i915_hw_ppgtt *aliasing_ppgtt;
1260
Chris Wilson2cfcd322014-05-20 08:28:43 +01001261 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001262 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001263 bool shrinker_no_lock_stealing;
1264
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001265 /** LRU list of objects with fence regs on them. */
1266 struct list_head fence_list;
1267
1268 /**
1269 * We leave the user IRQ off as much as possible,
1270 * but this means that requests will finish and never
1271 * be retired once the system goes idle. Set a timer to
1272 * fire periodically while the ring is running. When it
1273 * fires, go retire requests.
1274 */
1275 struct delayed_work retire_work;
1276
1277 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001278 * When we detect an idle GPU, we want to turn on
1279 * powersaving features. So once we see that there
1280 * are no more requests outstanding and no more
1281 * arrive within a small period of time, we fire
1282 * off the idle_work.
1283 */
1284 struct delayed_work idle_work;
1285
1286 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001287 * Are we in a non-interruptible section of code like
1288 * modesetting?
1289 */
1290 bool interruptible;
1291
Chris Wilsonf62a0072014-02-21 17:55:39 +00001292 /**
1293 * Is the GPU currently considered idle, or busy executing userspace
1294 * requests? Whilst idle, we attempt to power down the hardware and
1295 * display clocks. In order to reduce the effect on performance, there
1296 * is a slight delay before we do so.
1297 */
1298 bool busy;
1299
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001300 /* the indicator for dispatch video commands on two BSD rings */
1301 int bsd_ring_dispatch_index;
1302
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001303 /** Bit 6 swizzling required for X tiling */
1304 uint32_t bit_6_swizzle_x;
1305 /** Bit 6 swizzling required for Y tiling */
1306 uint32_t bit_6_swizzle_y;
1307
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001308 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001309 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001310 size_t object_memory;
1311 u32 object_count;
1312};
1313
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001314struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001315 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001316 unsigned bytes;
1317 unsigned size;
1318 int err;
1319 u8 *buf;
1320 loff_t start;
1321 loff_t pos;
1322};
1323
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001324struct i915_error_state_file_priv {
1325 struct drm_device *dev;
1326 struct drm_i915_error_state *error;
1327};
1328
Daniel Vetter99584db2012-11-14 17:14:04 +01001329struct i915_gpu_error {
1330 /* For hangcheck timer */
1331#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1332#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001333 /* Hang gpu twice in this window and your context gets banned */
1334#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1335
Chris Wilson737b1502015-01-26 18:03:03 +02001336 struct workqueue_struct *hangcheck_wq;
1337 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001338
1339 /* For reset and error_state handling. */
1340 spinlock_t lock;
1341 /* Protected by the above dev->gpu_error.lock. */
1342 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001343
1344 unsigned long missed_irq_rings;
1345
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001346 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001347 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001348 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001349 * This is a counter which gets incremented when reset is triggered,
1350 * and again when reset has been handled. So odd values (lowest bit set)
1351 * means that reset is in progress and even values that
1352 * (reset_counter >> 1):th reset was successfully completed.
1353 *
1354 * If reset is not completed succesfully, the I915_WEDGE bit is
1355 * set meaning that hardware is terminally sour and there is no
1356 * recovery. All waiters on the reset_queue will be woken when
1357 * that happens.
1358 *
1359 * This counter is used by the wait_seqno code to notice that reset
1360 * event happened and it needs to restart the entire ioctl (since most
1361 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001362 *
1363 * This is important for lock-free wait paths, where no contended lock
1364 * naturally enforces the correct ordering between the bail-out of the
1365 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001366 */
1367 atomic_t reset_counter;
1368
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001369#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001370#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001371
1372 /**
1373 * Waitqueue to signal when the reset has completed. Used by clients
1374 * that wait for dev_priv->mm.wedged to settle.
1375 */
1376 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001377
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001378 /* Userspace knobs for gpu hang simulation;
1379 * combines both a ring mask, and extra flags
1380 */
1381 u32 stop_rings;
1382#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1383#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001384
1385 /* For missed irq/seqno simulation. */
1386 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001387
1388 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1389 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001390};
1391
Zhang Ruib8efb172013-02-05 15:41:53 +08001392enum modeset_restore {
1393 MODESET_ON_LID_OPEN,
1394 MODESET_DONE,
1395 MODESET_SUSPENDED,
1396};
1397
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001398#define DP_AUX_A 0x40
1399#define DP_AUX_B 0x10
1400#define DP_AUX_C 0x20
1401#define DP_AUX_D 0x30
1402
Xiong Zhang11c1b652015-08-17 16:04:04 +08001403#define DDC_PIN_B 0x05
1404#define DDC_PIN_C 0x04
1405#define DDC_PIN_D 0x06
1406
Paulo Zanoni6acab152013-09-12 17:06:24 -03001407struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001408 /*
1409 * This is an index in the HDMI/DVI DDI buffer translation table.
1410 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1411 * populate this field.
1412 */
1413#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001414 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001415
1416 uint8_t supports_dvi:1;
1417 uint8_t supports_hdmi:1;
1418 uint8_t supports_dp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001419
1420 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001421 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001422
1423 uint8_t dp_boost_level;
1424 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001425};
1426
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001427enum psr_lines_to_wait {
1428 PSR_0_LINES_TO_WAIT = 0,
1429 PSR_1_LINE_TO_WAIT,
1430 PSR_4_LINES_TO_WAIT,
1431 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301432};
1433
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001434struct intel_vbt_data {
1435 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1436 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1437
1438 /* Feature bits */
1439 unsigned int int_tv_support:1;
1440 unsigned int lvds_dither:1;
1441 unsigned int lvds_vbt:1;
1442 unsigned int int_crt_support:1;
1443 unsigned int lvds_use_ssc:1;
1444 unsigned int display_clock_mode:1;
1445 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301446 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001447 int lvds_ssc_freq;
1448 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1449
Pradeep Bhat83a72802014-03-28 10:14:57 +05301450 enum drrs_support_type drrs_type;
1451
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001452 /* eDP */
1453 int edp_rate;
1454 int edp_lanes;
1455 int edp_preemphasis;
1456 int edp_vswing;
1457 bool edp_initialized;
1458 bool edp_support;
1459 int edp_bpp;
1460 struct edp_power_seq edp_pps;
1461
Jani Nikulaf00076d2013-12-14 20:38:29 -02001462 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001463 bool full_link;
1464 bool require_aux_wakeup;
1465 int idle_frames;
1466 enum psr_lines_to_wait lines_to_wait;
1467 int tp1_wakeup_time;
1468 int tp2_tp3_wakeup_time;
1469 } psr;
1470
1471 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001472 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001473 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001474 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001475 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001476 } backlight;
1477
Shobhit Kumard17c5442013-08-27 15:12:25 +03001478 /* MIPI DSI */
1479 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301480 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001481 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301482 struct mipi_config *config;
1483 struct mipi_pps_data *pps;
1484 u8 seq_version;
1485 u32 size;
1486 u8 *data;
1487 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001488 } dsi;
1489
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001490 int crt_ddc_pin;
1491
1492 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001493 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001494
1495 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001496};
1497
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001498enum intel_ddb_partitioning {
1499 INTEL_DDB_PART_1_2,
1500 INTEL_DDB_PART_5_6, /* IVB+ */
1501};
1502
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001503struct intel_wm_level {
1504 bool enable;
1505 uint32_t pri_val;
1506 uint32_t spr_val;
1507 uint32_t cur_val;
1508 uint32_t fbc_val;
1509};
1510
Imre Deak820c1982013-12-17 14:46:36 +02001511struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001512 uint32_t wm_pipe[3];
1513 uint32_t wm_lp[3];
1514 uint32_t wm_lp_spr[3];
1515 uint32_t wm_linetime[3];
1516 bool enable_fbc_wm;
1517 enum intel_ddb_partitioning partitioning;
1518};
1519
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001520struct vlv_pipe_wm {
1521 uint16_t primary;
1522 uint16_t sprite[2];
1523 uint8_t cursor;
1524};
1525
1526struct vlv_sr_wm {
1527 uint16_t plane;
1528 uint8_t cursor;
1529};
1530
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001531struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001532 struct vlv_pipe_wm pipe[3];
1533 struct vlv_sr_wm sr;
Ville Syrjäläae801522015-03-05 21:19:49 +02001534 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001535 uint8_t cursor;
1536 uint8_t sprite[2];
1537 uint8_t primary;
1538 } ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001539 uint8_t level;
1540 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001541};
1542
Damien Lespiauc1939242014-11-04 17:06:41 +00001543struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001544 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001545};
1546
1547static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1548{
Damien Lespiau16160e32014-11-04 17:06:53 +00001549 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001550}
1551
Damien Lespiau08db6652014-11-04 17:06:52 +00001552static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1553 const struct skl_ddb_entry *e2)
1554{
1555 if (e1->start == e2->start && e1->end == e2->end)
1556 return true;
1557
1558 return false;
1559}
1560
Damien Lespiauc1939242014-11-04 17:06:41 +00001561struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001562 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001563 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001564 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001565};
1566
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001567struct skl_wm_values {
1568 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001569 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001570 uint32_t wm_linetime[I915_MAX_PIPES];
1571 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001572 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001573};
1574
1575struct skl_wm_level {
1576 bool plane_en[I915_MAX_PLANES];
1577 uint16_t plane_res_b[I915_MAX_PLANES];
1578 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001579};
1580
Paulo Zanonic67a4702013-08-19 13:18:09 -03001581/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001582 * This struct helps tracking the state needed for runtime PM, which puts the
1583 * device in PCI D3 state. Notice that when this happens, nothing on the
1584 * graphics device works, even register access, so we don't get interrupts nor
1585 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001586 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001587 * Every piece of our code that needs to actually touch the hardware needs to
1588 * either call intel_runtime_pm_get or call intel_display_power_get with the
1589 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001590 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001591 * Our driver uses the autosuspend delay feature, which means we'll only really
1592 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001593 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001594 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001595 *
1596 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1597 * goes back to false exactly before we reenable the IRQs. We use this variable
1598 * to check if someone is trying to enable/disable IRQs while they're supposed
1599 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001600 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001601 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001602 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001603 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001604struct i915_runtime_pm {
1605 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001606 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001607};
1608
Daniel Vetter926321d2013-10-16 13:30:34 +02001609enum intel_pipe_crc_source {
1610 INTEL_PIPE_CRC_SOURCE_NONE,
1611 INTEL_PIPE_CRC_SOURCE_PLANE1,
1612 INTEL_PIPE_CRC_SOURCE_PLANE2,
1613 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001614 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001615 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1616 INTEL_PIPE_CRC_SOURCE_TV,
1617 INTEL_PIPE_CRC_SOURCE_DP_B,
1618 INTEL_PIPE_CRC_SOURCE_DP_C,
1619 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001620 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001621 INTEL_PIPE_CRC_SOURCE_MAX,
1622};
1623
Shuang He8bf1e9f2013-10-15 18:55:27 +01001624struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001625 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001626 uint32_t crc[5];
1627};
1628
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001629#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001630struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001631 spinlock_t lock;
1632 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001633 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001634 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001635 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001636 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001637};
1638
Daniel Vetterf99d7062014-06-19 16:01:59 +02001639struct i915_frontbuffer_tracking {
1640 struct mutex lock;
1641
1642 /*
1643 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1644 * scheduled flips.
1645 */
1646 unsigned busy_bits;
1647 unsigned flip_bits;
1648};
1649
Mika Kuoppala72253422014-10-07 17:21:26 +03001650struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001651 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001652 u32 value;
1653 /* bitmask representing WA bits */
1654 u32 mask;
1655};
1656
1657#define I915_MAX_WA_REGS 16
1658
1659struct i915_workarounds {
1660 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1661 u32 count;
1662};
1663
Yu Zhangcf9d2892015-02-10 19:05:47 +08001664struct i915_virtual_gpu {
1665 bool active;
1666};
1667
John Harrison5f19e2b2015-05-29 17:43:27 +01001668struct i915_execbuffer_params {
1669 struct drm_device *dev;
1670 struct drm_file *file;
1671 uint32_t dispatch_flags;
1672 uint32_t args_batch_start_offset;
Michel Thierryaf987142015-07-29 17:23:59 +01001673 uint64_t batch_obj_vm_offset;
John Harrison5f19e2b2015-05-29 17:43:27 +01001674 struct intel_engine_cs *ring;
1675 struct drm_i915_gem_object *batch_obj;
1676 struct intel_context *ctx;
John Harrison6a6ae792015-05-29 17:43:30 +01001677 struct drm_i915_gem_request *request;
John Harrison5f19e2b2015-05-29 17:43:27 +01001678};
1679
Matt Roperaa363132015-09-24 15:53:18 -07001680/* used in computing the new watermarks state */
1681struct intel_wm_config {
1682 unsigned int num_pipes_active;
1683 bool sprites_enabled;
1684 bool sprites_scaled;
1685};
1686
Jani Nikula77fec552014-03-31 14:27:22 +03001687struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001688 struct drm_device *dev;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001689 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001690 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001691 struct kmem_cache *requests;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001692
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001693 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001694
1695 int relative_constants_mode;
1696
1697 void __iomem *regs;
1698
Chris Wilson907b28c2013-07-19 20:36:52 +01001699 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001700
Yu Zhangcf9d2892015-02-10 19:05:47 +08001701 struct i915_virtual_gpu vgpu;
1702
Alex Dai33a732f2015-08-12 15:43:36 +01001703 struct intel_guc guc;
1704
Daniel Vettereb805622015-05-04 14:58:44 +02001705 struct intel_csr csr;
1706
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001707 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001708
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001709 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1710 * controller on different i2c buses. */
1711 struct mutex gmbus_mutex;
1712
1713 /**
1714 * Base address of the gmbus and gpio block.
1715 */
1716 uint32_t gpio_mmio_base;
1717
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301718 /* MMIO base address for MIPI regs */
1719 uint32_t mipi_mmio_base;
1720
Ville Syrjälä443a3892015-11-11 20:34:15 +02001721 uint32_t psr_mmio_base;
1722
Daniel Vetter28c70f12012-12-01 13:53:45 +01001723 wait_queue_head_t gmbus_wait_queue;
1724
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001725 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001726 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001727 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001728 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001729
Daniel Vetterba8286f2014-09-11 07:43:25 +02001730 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001731 struct resource mch_res;
1732
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001733 /* protects the irq masks */
1734 spinlock_t irq_lock;
1735
Sourab Gupta84c33a62014-06-02 16:47:17 +05301736 /* protects the mmio flip data */
1737 spinlock_t mmio_flip_lock;
1738
Imre Deakf8b79e52014-03-04 19:23:07 +02001739 bool display_irqs_enabled;
1740
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001741 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1742 struct pm_qos_request pm_qos;
1743
Ville Syrjäläa5805162015-05-26 20:42:30 +03001744 /* Sideband mailbox protection */
1745 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001746
1747 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001748 union {
1749 u32 irq_mask;
1750 u32 de_irq_mask[I915_MAX_PIPES];
1751 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001752 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001753 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301754 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001755 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001756
Jani Nikula5fcece82015-05-27 15:03:42 +03001757 struct i915_hotplug hotplug;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001758 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301759 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001760 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001761 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001762
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001763 bool preserve_bios_swizzle;
1764
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001765 /* overlay */
1766 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001767
Jani Nikula58c68772013-11-08 16:48:54 +02001768 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001769 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001770
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001771 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001772 bool no_aux_handshake;
1773
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001774 /* protects panel power sequencer state */
1775 struct mutex pps_mutex;
1776
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001777 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001778 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1779
1780 unsigned int fsb_freq, mem_freq, is_ddr3;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001781 unsigned int skl_boot_cdclk;
Ville Syrjälä44913152015-06-03 15:45:10 +03001782 unsigned int cdclk_freq, max_cdclk_freq;
Mika Kaholaadafdc62015-08-18 14:36:59 +03001783 unsigned int max_dotclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001784 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001785 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001786
Daniel Vetter645416f2013-09-02 16:22:25 +02001787 /**
1788 * wq - Driver workqueue for GEM.
1789 *
1790 * NOTE: Work items scheduled here are not allowed to grab any modeset
1791 * locks, for otherwise the flushing done in the pageflip code will
1792 * result in deadlocks.
1793 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001794 struct workqueue_struct *wq;
1795
1796 /* Display functions */
1797 struct drm_i915_display_funcs display;
1798
1799 /* PCH chipset type */
1800 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001801 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001802
1803 unsigned long quirks;
1804
Zhang Ruib8efb172013-02-05 15:41:53 +08001805 enum modeset_restore modeset_restore;
1806 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001807
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001808 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001809 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001810
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001811 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001812 DECLARE_HASHTABLE(mm_structs, 7);
1813 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001814
Daniel Vetter87813422012-05-02 11:49:32 +02001815 /* Kernel Modesetting */
1816
yakui_zhao9b9d1722009-05-31 17:17:17 +08001817 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001818
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001819 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1820 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001821 wait_queue_head_t pending_flip_queue;
1822
Daniel Vetterc4597872013-10-21 21:04:07 +02001823#ifdef CONFIG_DEBUG_FS
1824 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1825#endif
1826
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001827 int num_shared_dpll;
1828 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001829 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001830
Mika Kuoppala72253422014-10-07 17:21:26 +03001831 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001832
Jesse Barnes652c3932009-08-17 13:31:43 -07001833 /* Reclocking support */
1834 bool render_reclock_avail;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001835
1836 struct i915_frontbuffer_tracking fb_tracking;
1837
Jesse Barnes652c3932009-08-17 13:31:43 -07001838 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001839
Zhenyu Wangc48044112009-12-17 14:48:43 +08001840 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001841
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001842 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001843
Ben Widawsky59124502013-07-04 11:02:05 -07001844 /* Cannot be determined by PCIID. You must always read a register. */
1845 size_t ellc_size;
1846
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001847 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001848 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001849
Daniel Vetter20e4d402012-08-08 23:35:39 +02001850 /* ilk-only ips/rps state. Everything in here is protected by the global
1851 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001852 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001853
Imre Deak83c00f552013-10-25 17:36:47 +03001854 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001855
Rodrigo Vivia031d702013-10-03 16:15:06 -03001856 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001857
Daniel Vetter99584db2012-11-14 17:14:04 +01001858 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001859
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001860 struct drm_i915_gem_object *vlv_pctx;
1861
Daniel Vetter06957262015-08-10 13:34:08 +02001862#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00001863 /* list of fbdev register on this device */
1864 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001865 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001866#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001867
1868 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001869 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001870
Imre Deak58fddc22015-01-08 17:54:14 +02001871 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001872 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001873 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001874 /**
1875 * av_mutex - mutex for audio/video sync
1876 *
1877 */
1878 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02001879
Ben Widawsky254f9652012-06-04 14:42:42 -07001880 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001881 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001882
Damien Lespiau3e683202012-12-11 18:48:29 +00001883 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001884
Ville Syrjälä70722462015-04-10 18:21:28 +03001885 u32 chv_phy_control;
1886
Daniel Vetter842f1c82014-03-10 10:01:44 +01001887 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02001888 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001889 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001890 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001891
Ville Syrjälä53615a52013-08-01 16:18:50 +03001892 struct {
1893 /*
1894 * Raw watermark latency values:
1895 * in 0.1us units for WM0,
1896 * in 0.5us units for WM1+.
1897 */
1898 /* primary */
1899 uint16_t pri_latency[5];
1900 /* sprite */
1901 uint16_t spr_latency[5];
1902 /* cursor */
1903 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001904 /*
1905 * Raw watermark memory latency values
1906 * for SKL for all 8 levels
1907 * in 1us units.
1908 */
1909 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001910
Matt Roperaa363132015-09-24 15:53:18 -07001911 /* Committed wm config */
1912 struct intel_wm_config config;
1913
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001914 /*
1915 * The skl_wm_values structure is a bit too big for stack
1916 * allocation, so we keep the staging struct where we store
1917 * intermediate results here instead.
1918 */
1919 struct skl_wm_values skl_results;
1920
Ville Syrjälä609cede2013-10-09 19:18:03 +03001921 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001922 union {
1923 struct ilk_wm_values hw;
1924 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001925 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001926 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03001927
1928 uint8_t max_level;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001929 } wm;
1930
Paulo Zanoni8a187452013-12-06 20:32:13 -02001931 struct i915_runtime_pm pm;
1932
Oscar Mateoa83014d2014-07-24 17:04:21 +01001933 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1934 struct {
John Harrison5f19e2b2015-05-29 17:43:27 +01001935 int (*execbuf_submit)(struct i915_execbuffer_params *params,
John Harrisonf3dc74c2015-03-19 12:30:06 +00001936 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01001937 struct list_head *vmas);
Oscar Mateoa83014d2014-07-24 17:04:21 +01001938 int (*init_rings)(struct drm_device *dev);
1939 void (*cleanup_ring)(struct intel_engine_cs *ring);
1940 void (*stop_ring)(struct intel_engine_cs *ring);
1941 } gt;
1942
Sonika Jindal9e458032015-05-06 17:35:48 +05301943 bool edp_low_vswing;
1944
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001945 /* perform PHY state sanity checks? */
1946 bool chv_phy_assert[2];
1947
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01001948 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
1949
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001950 /*
1951 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1952 * will be rejected. Instead look for a better place.
1953 */
Jani Nikula77fec552014-03-31 14:27:22 +03001954};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001955
Chris Wilson2c1792a2013-08-01 18:39:55 +01001956static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1957{
1958 return dev->dev_private;
1959}
1960
Imre Deak888d0d42015-01-08 17:54:13 +02001961static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1962{
1963 return to_i915(dev_get_drvdata(dev));
1964}
1965
Alex Dai33a732f2015-08-12 15:43:36 +01001966static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
1967{
1968 return container_of(guc, struct drm_i915_private, guc);
1969}
1970
Chris Wilsonb4519512012-05-11 14:29:30 +01001971/* Iterate over initialised rings */
1972#define for_each_ring(ring__, dev_priv__, i__) \
1973 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +02001974 for_each_if ((((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__))))
Chris Wilsonb4519512012-05-11 14:29:30 +01001975
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001976enum hdmi_force_audio {
1977 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1978 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1979 HDMI_AUDIO_AUTO, /* trust EDID */
1980 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1981};
1982
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001983#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001984
Chris Wilson37e680a2012-06-07 15:38:42 +01001985struct drm_i915_gem_object_ops {
1986 /* Interface between the GEM object and its backing storage.
1987 * get_pages() is called once prior to the use of the associated set
1988 * of pages before to binding them into the GTT, and put_pages() is
1989 * called after we no longer need them. As we expect there to be
1990 * associated cost with migrating pages between the backing storage
1991 * and making them available for the GPU (e.g. clflush), we may hold
1992 * onto the pages after they are no longer referenced by the GPU
1993 * in case they may be used again shortly (for example migrating the
1994 * pages to a different memory domain within the GTT). put_pages()
1995 * will therefore most likely be called when the object itself is
1996 * being released or under memory pressure (where we attempt to
1997 * reap pages for the shrinker).
1998 */
1999 int (*get_pages)(struct drm_i915_gem_object *);
2000 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002001 int (*dmabuf_export)(struct drm_i915_gem_object *);
2002 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01002003};
2004
Daniel Vettera071fa02014-06-18 23:28:09 +02002005/*
2006 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302007 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002008 * doesn't mean that the hw necessarily already scans it out, but that any
2009 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2010 *
2011 * We have one bit per pipe and per scanout plane type.
2012 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302013#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2014#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002015#define INTEL_FRONTBUFFER_BITS \
2016 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2017#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2018 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2019#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302020 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2021#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2022 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002023#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302024 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002025#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302026 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002027
Eric Anholt673a3942008-07-30 12:06:12 -07002028struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00002029 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07002030
Chris Wilson37e680a2012-06-07 15:38:42 +01002031 const struct drm_i915_gem_object_ops *ops;
2032
Ben Widawsky2f633152013-07-17 12:19:03 -07002033 /** List of VMAs backed by this object */
2034 struct list_head vma_list;
2035
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00002036 /** Stolen memory for this object, instead of being backed by shmem. */
2037 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07002038 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07002039
Chris Wilsonb4716182015-04-27 13:41:17 +01002040 struct list_head ring_list[I915_NUM_RINGS];
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02002041 /** Used in execbuf to temporarily hold a ref */
2042 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07002043
Chris Wilson8d9d5742015-04-07 16:20:38 +01002044 struct list_head batch_pool_link;
Brad Volkin493018d2014-12-11 12:13:08 -08002045
Eric Anholt673a3942008-07-30 12:06:12 -07002046 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01002047 * This is set if the object is on the active lists (has pending
2048 * rendering and so a non-zero seqno), and is not set if it i s on
2049 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07002050 */
Chris Wilsonb4716182015-04-27 13:41:17 +01002051 unsigned int active:I915_NUM_RINGS;
Eric Anholt673a3942008-07-30 12:06:12 -07002052
2053 /**
2054 * This is set if the object has been written to since last bound
2055 * to the GTT
2056 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002057 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002058
2059 /**
2060 * Fence register bits (if any) for this object. Will be set
2061 * as needed when mapped into the GTT.
2062 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02002063 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02002064 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02002065
2066 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002067 * Advice: are the backing pages purgeable?
2068 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002069 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02002070
2071 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002072 * Current tiling mode for the object.
2073 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002074 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002075 /**
2076 * Whether the tiling parameters for the currently associated fence
2077 * register have changed. Note that for the purposes of tracking
2078 * tiling changes we also treat the unfenced register, the register
2079 * slot that the object occupies whilst it executes a fenced
2080 * command (such as BLT on gen2/3), as a "fence".
2081 */
2082 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002083
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002084 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01002085 * Is the object at the current location in the gtt mappable and
2086 * fenceable? Used to avoid costly recalculations.
2087 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002088 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002089
2090 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002091 * Whether the current gtt mapping needs to be mappable (and isn't just
2092 * mappable by accident). Track pin and fault separate for a more
2093 * accurate mappable working set.
2094 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002095 unsigned int fault_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002096
Chris Wilsoncaea7472010-11-12 13:53:37 +00002097 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05302098 * Is the object to be mapped as read-only to the GPU
2099 * Only honoured if hardware has relevant pte bit
2100 */
2101 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01002102 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00002103 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07002104
Daniel Vettera071fa02014-06-18 23:28:09 +02002105 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2106
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01002107 unsigned int pin_display;
2108
Chris Wilson9da3da62012-06-01 15:20:22 +01002109 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01002110 int pages_pin_count;
Chris Wilsonee286372015-04-07 16:20:25 +01002111 struct get_page {
2112 struct scatterlist *sg;
2113 int last;
2114 } get_page;
Eric Anholt673a3942008-07-30 12:06:12 -07002115
Daniel Vetter1286ff72012-05-10 15:25:09 +02002116 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01002117 void *dma_buf_vmapping;
2118 int vmapping_count;
2119
Chris Wilsonb4716182015-04-27 13:41:17 +01002120 /** Breadcrumb of last rendering to the buffer.
2121 * There can only be one writer, but we allow for multiple readers.
2122 * If there is a writer that necessarily implies that all other
2123 * read requests are complete - but we may only be lazily clearing
2124 * the read requests. A read request is naturally the most recent
2125 * request on a ring, so we may have two different write and read
2126 * requests on one ring where the write request is older than the
2127 * read request. This allows for the CPU to read from an active
2128 * buffer by only waiting for the write to complete.
2129 * */
2130 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
John Harrison97b2a6a2014-11-24 18:49:26 +00002131 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002132 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002133 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07002134
Daniel Vetter778c3542010-05-13 11:49:44 +02002135 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08002136 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002137
Daniel Vetter80075d42013-10-09 21:23:52 +02002138 /** References from framebuffers, locks out tiling changes. */
2139 unsigned long framebuffer_references;
2140
Eric Anholt280b7132009-03-12 16:56:27 -07002141 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002142 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002143
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002144 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002145 /** for phy allocated objects */
2146 struct drm_dma_handle *phys_handle;
2147
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002148 struct i915_gem_userptr {
2149 uintptr_t ptr;
2150 unsigned read_only :1;
2151 unsigned workers :4;
2152#define I915_GEM_USERPTR_MAX_WORKERS 15
2153
Chris Wilsonad46cb52014-08-07 14:20:40 +01002154 struct i915_mm_struct *mm;
2155 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002156 struct work_struct *work;
2157 } userptr;
2158 };
2159};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002160#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002161
Daniel Vettera071fa02014-06-18 23:28:09 +02002162void i915_gem_track_fb(struct drm_i915_gem_object *old,
2163 struct drm_i915_gem_object *new,
2164 unsigned frontbuffer_bits);
2165
Eric Anholt673a3942008-07-30 12:06:12 -07002166/**
2167 * Request queue structure.
2168 *
2169 * The request queue allows us to note sequence numbers that have been emitted
2170 * and may be associated with active buffers to be retired.
2171 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002172 * By keeping this list, we can avoid having to do questionable sequence
2173 * number comparisons on buffer last_read|write_seqno. It also allows an
2174 * emission time to be associated with the request for tracking how far ahead
2175 * of the GPU the submission is.
Nick Hoathb3a38992015-02-19 16:30:47 +00002176 *
2177 * The requests are reference counted, so upon creation they should have an
2178 * initial reference taken using kref_init
Eric Anholt673a3942008-07-30 12:06:12 -07002179 */
2180struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002181 struct kref ref;
2182
Zou Nan hai852835f2010-05-21 09:08:56 +08002183 /** On Which ring this request was generated */
Chris Wilsonefab6d82015-04-07 16:20:57 +01002184 struct drm_i915_private *i915;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002185 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08002186
Eric Anholt673a3942008-07-30 12:06:12 -07002187 /** GEM sequence number associated with this request. */
2188 uint32_t seqno;
2189
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002190 /** Position in the ringbuffer of the start of the request */
2191 u32 head;
2192
Nick Hoath72f95af2015-01-15 13:10:37 +00002193 /**
2194 * Position in the ringbuffer of the start of the postfix.
2195 * This is required to calculate the maximum available ringbuffer
2196 * space without overwriting the postfix.
2197 */
2198 u32 postfix;
2199
2200 /** Position in the ringbuffer of the end of the whole request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002201 u32 tail;
2202
Nick Hoathb3a38992015-02-19 16:30:47 +00002203 /**
Dave Airliea8c6ecb2015-03-09 19:58:30 +10002204 * Context and ring buffer related to this request
Nick Hoathb3a38992015-02-19 16:30:47 +00002205 * Contexts are refcounted, so when this request is associated with a
2206 * context, we must increment the context's refcount, to guarantee that
2207 * it persists while any request is linked to it. Requests themselves
2208 * are also refcounted, so the request will only be freed when the last
2209 * reference to it is dismissed, and the code in
2210 * i915_gem_request_free() will then decrement the refcount on the
2211 * context.
2212 */
Oscar Mateo273497e2014-05-22 14:13:37 +01002213 struct intel_context *ctx;
John Harrison98e1bd42015-02-13 11:48:12 +00002214 struct intel_ringbuffer *ringbuf;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002215
John Harrisondc4be60712015-05-29 17:43:39 +01002216 /** Batch buffer related to this request if any (used for
2217 error state dump only) */
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002218 struct drm_i915_gem_object *batch_obj;
2219
Eric Anholt673a3942008-07-30 12:06:12 -07002220 /** Time at which this request was emitted, in jiffies. */
2221 unsigned long emitted_jiffies;
2222
Eric Anholtb9624422009-06-03 07:27:35 +00002223 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002224 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002225
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002226 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002227 /** file_priv list entry for this request */
2228 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002229
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002230 /** process identifier submitting this request */
2231 struct pid *pid;
2232
Nick Hoath6d3d8272015-01-15 13:10:39 +00002233 /**
2234 * The ELSP only accepts two elements at a time, so we queue
2235 * context/tail pairs on a given queue (ring->execlist_queue) until the
2236 * hardware is available. The queue serves a double purpose: we also use
2237 * it to keep track of the up to 2 contexts currently in the hardware
2238 * (usually one in execution and the other queued up by the GPU): We
2239 * only remove elements from the head of the queue when the hardware
2240 * informs us that an element has been completed.
2241 *
2242 * All accesses to the queue are mediated by a spinlock
2243 * (ring->execlist_lock).
2244 */
2245
2246 /** Execlist link in the submission queue.*/
2247 struct list_head execlist_link;
2248
2249 /** Execlists no. of times this request has been sent to the ELSP */
2250 int elsp_submitted;
2251
Eric Anholt673a3942008-07-30 12:06:12 -07002252};
2253
John Harrison6689cb22015-03-19 12:30:08 +00002254int i915_gem_request_alloc(struct intel_engine_cs *ring,
John Harrison217e46b2015-05-29 17:43:29 +01002255 struct intel_context *ctx,
2256 struct drm_i915_gem_request **req_out);
John Harrison29b1b412015-06-18 13:10:09 +01002257void i915_gem_request_cancel(struct drm_i915_gem_request *req);
John Harrisonabfe2622014-11-24 18:49:24 +00002258void i915_gem_request_free(struct kref *req_ref);
John Harrisonfcfa423c2015-05-29 17:44:12 +01002259int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2260 struct drm_file *file);
John Harrisonabfe2622014-11-24 18:49:24 +00002261
John Harrisonb793a002014-11-24 18:49:25 +00002262static inline uint32_t
2263i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2264{
2265 return req ? req->seqno : 0;
2266}
2267
2268static inline struct intel_engine_cs *
2269i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2270{
2271 return req ? req->ring : NULL;
2272}
2273
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002274static inline struct drm_i915_gem_request *
John Harrisonabfe2622014-11-24 18:49:24 +00002275i915_gem_request_reference(struct drm_i915_gem_request *req)
2276{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002277 if (req)
2278 kref_get(&req->ref);
2279 return req;
John Harrisonabfe2622014-11-24 18:49:24 +00002280}
2281
2282static inline void
2283i915_gem_request_unreference(struct drm_i915_gem_request *req)
2284{
Daniel Vetterf2458602014-11-26 10:26:05 +01002285 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
John Harrisonabfe2622014-11-24 18:49:24 +00002286 kref_put(&req->ref, i915_gem_request_free);
2287}
2288
Chris Wilson41037f92015-03-27 11:01:36 +00002289static inline void
2290i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2291{
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002292 struct drm_device *dev;
Chris Wilson41037f92015-03-27 11:01:36 +00002293
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002294 if (!req)
2295 return;
2296
2297 dev = req->ring->dev;
2298 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
Chris Wilson41037f92015-03-27 11:01:36 +00002299 mutex_unlock(&dev->struct_mutex);
Chris Wilson41037f92015-03-27 11:01:36 +00002300}
2301
John Harrisonabfe2622014-11-24 18:49:24 +00002302static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2303 struct drm_i915_gem_request *src)
2304{
2305 if (src)
2306 i915_gem_request_reference(src);
2307
2308 if (*pdst)
2309 i915_gem_request_unreference(*pdst);
2310
2311 *pdst = src;
2312}
2313
John Harrison1b5a4332014-11-24 18:49:42 +00002314/*
2315 * XXX: i915_gem_request_completed should be here but currently needs the
2316 * definition of i915_seqno_passed() which is below. It will be moved in
2317 * a later patch when the call to i915_seqno_passed() is obsoleted...
2318 */
2319
Brad Volkin351e3db2014-02-18 10:15:46 -08002320/*
2321 * A command that requires special handling by the command parser.
2322 */
2323struct drm_i915_cmd_descriptor {
2324 /*
2325 * Flags describing how the command parser processes the command.
2326 *
2327 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2328 * a length mask if not set
2329 * CMD_DESC_SKIP: The command is allowed but does not follow the
2330 * standard length encoding for the opcode range in
2331 * which it falls
2332 * CMD_DESC_REJECT: The command is never allowed
2333 * CMD_DESC_REGISTER: The command should be checked against the
2334 * register whitelist for the appropriate ring
2335 * CMD_DESC_MASTER: The command is allowed if the submitting process
2336 * is the DRM master
2337 */
2338 u32 flags;
2339#define CMD_DESC_FIXED (1<<0)
2340#define CMD_DESC_SKIP (1<<1)
2341#define CMD_DESC_REJECT (1<<2)
2342#define CMD_DESC_REGISTER (1<<3)
2343#define CMD_DESC_BITMASK (1<<4)
2344#define CMD_DESC_MASTER (1<<5)
2345
2346 /*
2347 * The command's unique identification bits and the bitmask to get them.
2348 * This isn't strictly the opcode field as defined in the spec and may
2349 * also include type, subtype, and/or subop fields.
2350 */
2351 struct {
2352 u32 value;
2353 u32 mask;
2354 } cmd;
2355
2356 /*
2357 * The command's length. The command is either fixed length (i.e. does
2358 * not include a length field) or has a length field mask. The flag
2359 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2360 * a length mask. All command entries in a command table must include
2361 * length information.
2362 */
2363 union {
2364 u32 fixed;
2365 u32 mask;
2366 } length;
2367
2368 /*
2369 * Describes where to find a register address in the command to check
2370 * against the ring's register whitelist. Only valid if flags has the
2371 * CMD_DESC_REGISTER bit set.
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002372 *
2373 * A non-zero step value implies that the command may access multiple
2374 * registers in sequence (e.g. LRI), in that case step gives the
2375 * distance in dwords between individual offset fields.
Brad Volkin351e3db2014-02-18 10:15:46 -08002376 */
2377 struct {
2378 u32 offset;
2379 u32 mask;
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002380 u32 step;
Brad Volkin351e3db2014-02-18 10:15:46 -08002381 } reg;
2382
2383#define MAX_CMD_DESC_BITMASKS 3
2384 /*
2385 * Describes command checks where a particular dword is masked and
2386 * compared against an expected value. If the command does not match
2387 * the expected value, the parser rejects it. Only valid if flags has
2388 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2389 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002390 *
2391 * If the check specifies a non-zero condition_mask then the parser
2392 * only performs the check when the bits specified by condition_mask
2393 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002394 */
2395 struct {
2396 u32 offset;
2397 u32 mask;
2398 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002399 u32 condition_offset;
2400 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002401 } bits[MAX_CMD_DESC_BITMASKS];
2402};
2403
2404/*
2405 * A table of commands requiring special handling by the command parser.
2406 *
2407 * Each ring has an array of tables. Each table consists of an array of command
2408 * descriptors, which must be sorted with command opcodes in ascending order.
2409 */
2410struct drm_i915_cmd_table {
2411 const struct drm_i915_cmd_descriptor *table;
2412 int count;
2413};
2414
Chris Wilsondbbe9122014-08-09 19:18:43 +01002415/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002416#define __I915__(p) ({ \
2417 struct drm_i915_private *__p; \
2418 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2419 __p = (struct drm_i915_private *)p; \
2420 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2421 __p = to_i915((struct drm_device *)p); \
2422 else \
2423 BUILD_BUG(); \
2424 __p; \
2425})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002426#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002427#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002428#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
Zou Nan haicae58522010-11-09 17:17:32 +08002429
Jani Nikulae87a0052015-10-20 15:22:02 +03002430#define REVID_FOREVER 0xff
2431/*
2432 * Return true if revision is in range [since,until] inclusive.
2433 *
2434 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2435 */
2436#define IS_REVID(p, since, until) \
2437 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2438
Chris Wilson87f1f462014-08-09 19:18:42 +01002439#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2440#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002441#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002442#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002443#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002444#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2445#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002446#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2447#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2448#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002449#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002450#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002451#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2452#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002453#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2454#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002455#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002456#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002457#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2458 INTEL_DEVID(dev) == 0x0152 || \
2459 INTEL_DEVID(dev) == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002460#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Wayne Boyer666a4532015-12-09 12:29:35 -08002461#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002462#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Wayne Boyer666a4532015-12-09 12:29:35 -08002463#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_cherryview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302464#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Rodrigo Vivi7526ac12015-10-27 10:14:54 -07002465#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002466#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002467#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002468#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002469 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002470#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Rodrigo Vivi6b96d702015-01-19 16:16:15 -08002471 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
Rodrigo Vivi0dc6f202015-01-21 11:46:32 -08002472 (INTEL_DEVID(dev) & 0xf) == 0xb || \
Chris Wilson87f1f462014-08-09 19:18:42 +01002473 (INTEL_DEVID(dev) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002474/* ULX machines are also considered ULT. */
2475#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2476 (INTEL_DEVID(dev) & 0xf) == 0xe)
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002477#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2478 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002479#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002480 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002481#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002482 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002483/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002484#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2485 INTEL_DEVID(dev) == 0x0A1E)
David Weinehallf8896f52015-06-25 11:11:03 +03002486#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2487 INTEL_DEVID(dev) == 0x1913 || \
2488 INTEL_DEVID(dev) == 0x1916 || \
2489 INTEL_DEVID(dev) == 0x1921 || \
2490 INTEL_DEVID(dev) == 0x1926)
2491#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2492 INTEL_DEVID(dev) == 0x1915 || \
2493 INTEL_DEVID(dev) == 0x191E)
Rodrigo Vivia5b79912015-12-08 16:58:37 -08002494#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2495 INTEL_DEVID(dev) == 0x5913 || \
2496 INTEL_DEVID(dev) == 0x5916 || \
2497 INTEL_DEVID(dev) == 0x5921 || \
2498 INTEL_DEVID(dev) == 0x5926)
2499#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2500 INTEL_DEVID(dev) == 0x5915 || \
2501 INTEL_DEVID(dev) == 0x591E)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302502#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2503 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2504#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2505 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2506
Ben Widawskyb833d682013-08-23 16:00:07 -07002507#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002508
Jani Nikulaef712bb2015-10-20 15:22:00 +03002509#define SKL_REVID_A0 0x0
2510#define SKL_REVID_B0 0x1
2511#define SKL_REVID_C0 0x2
2512#define SKL_REVID_D0 0x3
2513#define SKL_REVID_E0 0x4
2514#define SKL_REVID_F0 0x5
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002515
Jani Nikulae87a0052015-10-20 15:22:02 +03002516#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2517
Jani Nikulaef712bb2015-10-20 15:22:00 +03002518#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002519#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002520#define BXT_REVID_B0 0x3
2521#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002522
Jani Nikulae87a0052015-10-20 15:22:02 +03002523#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2524
Jesse Barnes85436692011-04-06 12:11:14 -07002525/*
2526 * The genX designation typically refers to the render engine, so render
2527 * capability related checks should use IS_GEN, while display and other checks
2528 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2529 * chips, etc.).
2530 */
Zou Nan haicae58522010-11-09 17:17:32 +08002531#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2532#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2533#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2534#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2535#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002536#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002537#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002538#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002539
Ben Widawsky73ae4782013-10-15 10:02:57 -07002540#define RENDER_RING (1<<RCS)
2541#define BSD_RING (1<<VCS)
2542#define BLT_RING (1<<BCS)
2543#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002544#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002545#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002546#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002547#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2548#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2549#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2550#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002551 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002552#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2553
Ben Widawsky254f9652012-06-04 14:42:42 -07002554#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002555#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002556#define USES_PPGTT(dev) (i915.enable_ppgtt)
Michel Thierry81ba8aef2015-08-03 09:52:01 +01002557#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2558#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002559
Chris Wilson05394f32010-11-08 19:18:58 +00002560#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002561#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2562
Daniel Vetterb45305f2012-12-17 16:21:27 +01002563/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2564#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002565/*
2566 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2567 * even when in MSI mode. This results in spurious interrupt warnings if the
2568 * legacy irq no. is shared with another device. The kernel then disables that
2569 * interrupt source and so prevents the other device from working properly.
2570 */
2571#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2572#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002573
Zou Nan haicae58522010-11-09 17:17:32 +08002574/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2575 * rows, which changed the alignment requirements and fence programming.
2576 */
2577#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2578 IS_I915GM(dev)))
Zou Nan haicae58522010-11-09 17:17:32 +08002579#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2580#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002581
2582#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2583#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002584#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002585
Damien Lespiaudbf77862014-10-01 20:04:14 +01002586#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002587
Jani Nikula0c9b3712015-05-18 17:10:01 +03002588#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2589 INTEL_INFO(dev)->gen >= 9)
2590
Damien Lespiaudd93be52013-04-22 18:40:39 +01002591#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002592#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002593#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
Sonika Jindale3d99842015-01-22 14:30:54 +05302594 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002595 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002596#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Suketu Shah00776512015-04-16 14:22:14 +05302597 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
Wayne Boyer666a4532015-12-09 12:29:35 -08002598 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2599 IS_KABYLAKE(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002600#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2601#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002602
Animesh Manna7b403ff2015-08-04 22:02:42 +05302603#define HAS_CSR(dev) (IS_GEN9(dev))
Daniel Vettereb805622015-05-04 14:58:44 +02002604
Rodrigo Vivi2b81b842015-12-08 16:58:38 -08002605#define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2606#define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
Alex Dai33a732f2015-08-12 15:43:36 +01002607
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002608#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2609 INTEL_INFO(dev)->gen >= 8)
2610
Akash Goel97d33082015-06-29 14:50:23 +05302611#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
Wayne Boyer666a4532015-12-09 12:29:35 -08002612 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2613 !IS_BROXTON(dev))
Akash Goel97d33082015-06-29 14:50:23 +05302614
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002615#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2616#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2617#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2618#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2619#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2620#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302621#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2622#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Robert Beckett30c964a2015-08-28 13:10:22 +01002623#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002624#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002625
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002626#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302627#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002628#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Ville Syrjäläc2699522015-08-27 23:55:59 +03002629#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
Ville Syrjälä56f5f702015-11-30 16:23:44 +02002630#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Zou Nan haicae58522010-11-09 17:17:32 +08002631#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2632#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002633#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002634#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002635
Wayne Boyer666a4532015-12-09 12:29:35 -08002636#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2637 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindal5fafe292014-07-21 15:23:38 +05302638
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002639/* DPF == dynamic parity feature */
2640#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2641#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002642
Ben Widawskyc8735b02012-09-07 19:43:39 -07002643#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302644#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002645
Chris Wilson05394f32010-11-08 19:18:58 +00002646#include "i915_trace.h"
2647
Rob Clarkbaa70942013-08-02 13:27:49 -04002648extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002649extern int i915_max_ioctl;
2650
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002651extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2652extern int i915_resume_switcheroo(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002653
Jani Nikulad330a952014-01-21 11:24:25 +02002654/* i915_params.c */
2655struct i915_params {
2656 int modeset;
2657 int panel_ignore_lid;
Jani Nikulad330a952014-01-21 11:24:25 +02002658 int semaphores;
Jani Nikulad330a952014-01-21 11:24:25 +02002659 int lvds_channel_mode;
2660 int panel_use_ssc;
2661 int vbt_sdvo_panel_type;
2662 int enable_rc6;
Patrik Jakobsson443646c2015-11-16 15:01:06 +01002663 int enable_dc;
Jani Nikulad330a952014-01-21 11:24:25 +02002664 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002665 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002666 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002667 int enable_psr;
2668 unsigned int preliminary_hw_support;
2669 int disable_power_well;
2670 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002671 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002672 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002673 /* leave bools at the end to not create holes */
2674 bool enable_hangcheck;
Jani Nikula73831232015-11-19 10:26:30 +02002675 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002676 bool prefault_disable;
Daniel Vetter5bedeb22015-03-03 18:03:47 +01002677 bool load_detect_test;
Jani Nikulad330a952014-01-21 11:24:25 +02002678 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002679 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002680 bool disable_vtd_wa;
Alex Dai63dc0442015-07-09 19:29:03 +01002681 bool enable_guc_submission;
2682 int guc_log_level;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302683 int use_mmio_flip;
Chris Wilson48572ed2014-12-18 10:55:50 +00002684 int mmio_debug;
Rob Clarke2c719b2014-12-15 13:56:32 -05002685 bool verbose_state_checks;
Maarten Lankhorstc5b852f2015-08-26 09:29:56 +02002686 bool nuclear_pageflip;
Sonika Jindal9e458032015-05-06 17:35:48 +05302687 int edp_vswing;
Jani Nikulad330a952014-01-21 11:24:25 +02002688};
2689extern struct i915_params i915 __read_mostly;
2690
Linus Torvalds1da177e2005-04-16 15:20:36 -07002691 /* i915_dma.c */
Dave Airlie22eae942005-11-10 22:16:34 +11002692extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002693extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002694extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002695extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002696extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002697 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002698extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002699 struct drm_file *file);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002700#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002701extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2702 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002703#endif
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002704extern int intel_gpu_reset(struct drm_device *dev);
Chris Wilson49e4d842015-06-15 12:23:48 +01002705extern bool intel_has_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002706extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002707extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2708extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2709extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2710extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002711int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002712
Jani Nikula77913b32015-06-18 13:06:16 +03002713/* intel_hotplug.c */
2714void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2715void intel_hpd_init(struct drm_i915_private *dev_priv);
2716void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2717void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07002718bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Jani Nikula77913b32015-06-18 13:06:16 +03002719
Linus Torvalds1da177e2005-04-16 15:20:36 -07002720/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002721void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002722__printf(3, 4)
2723void i915_handle_error(struct drm_device *dev, bool wedged,
2724 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002725
Daniel Vetterb9632912014-09-30 10:56:44 +02002726extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002727int intel_irq_install(struct drm_i915_private *dev_priv);
2728void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002729
2730extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002731extern void intel_uncore_early_sanitize(struct drm_device *dev,
2732 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002733extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002734extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002735extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002736extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002737const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002738void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002739 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002740void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002741 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01002742/* Like above but the caller must manage the uncore.lock itself.
2743 * Must be used with I915_READ_FW and friends.
2744 */
2745void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2746 enum forcewake_domains domains);
2747void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2748 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002749void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Yu Zhangcf9d2892015-02-10 19:05:47 +08002750static inline bool intel_vgpu_active(struct drm_device *dev)
2751{
2752 return to_i915(dev)->vgpu.active;
2753}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002754
Keith Packard7c463582008-11-04 02:03:27 -08002755void
Jani Nikula50227e12014-03-31 14:27:21 +03002756i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002757 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002758
2759void
Jani Nikula50227e12014-03-31 14:27:21 +03002760i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002761 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002762
Imre Deakf8b79e52014-03-04 19:23:07 +02002763void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2764void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02002765void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2766 uint32_t mask,
2767 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002768void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2769 uint32_t interrupt_mask,
2770 uint32_t enabled_irq_mask);
2771static inline void
2772ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2773{
2774 ilk_update_display_irq(dev_priv, bits, bits);
2775}
2776static inline void
2777ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2778{
2779 ilk_update_display_irq(dev_priv, bits, 0);
2780}
Ville Syrjälä013d3752015-11-23 18:06:17 +02002781void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2782 enum pipe pipe,
2783 uint32_t interrupt_mask,
2784 uint32_t enabled_irq_mask);
2785static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2786 enum pipe pipe, uint32_t bits)
2787{
2788 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2789}
2790static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2791 enum pipe pipe, uint32_t bits)
2792{
2793 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2794}
Daniel Vetter47339cd2014-09-30 10:56:46 +02002795void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2796 uint32_t interrupt_mask,
2797 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02002798static inline void
2799ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2800{
2801 ibx_display_interrupt_update(dev_priv, bits, bits);
2802}
2803static inline void
2804ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2805{
2806 ibx_display_interrupt_update(dev_priv, bits, 0);
2807}
2808
Imre Deakf8b79e52014-03-04 19:23:07 +02002809
Eric Anholt673a3942008-07-30 12:06:12 -07002810/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002811int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2812 struct drm_file *file_priv);
2813int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2814 struct drm_file *file_priv);
2815int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2816 struct drm_file *file_priv);
2817int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2818 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002819int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2820 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002821int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2822 struct drm_file *file_priv);
2823int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2824 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002825void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
John Harrison8a8edb52015-05-29 17:43:33 +01002826 struct drm_i915_gem_request *req);
John Harrisonadeca762015-05-29 17:43:28 +01002827void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
John Harrison5f19e2b2015-05-29 17:43:27 +01002828int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
Oscar Mateoa83014d2014-07-24 17:04:21 +01002829 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01002830 struct list_head *vmas);
Eric Anholt673a3942008-07-30 12:06:12 -07002831int i915_gem_execbuffer(struct drm_device *dev, void *data,
2832 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002833int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2834 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002835int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2836 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002837int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2838 struct drm_file *file);
2839int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2840 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002841int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2842 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002843int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2844 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002845int i915_gem_set_tiling(struct drm_device *dev, void *data,
2846 struct drm_file *file_priv);
2847int i915_gem_get_tiling(struct drm_device *dev, void *data,
2848 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002849int i915_gem_init_userptr(struct drm_device *dev);
2850int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2851 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002852int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2853 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002854int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2855 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002856void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002857void *i915_gem_object_alloc(struct drm_device *dev);
2858void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002859void i915_gem_object_init(struct drm_i915_gem_object *obj,
2860 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002861struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2862 size_t size);
Dave Gordonea702992015-07-09 19:29:02 +01002863struct drm_i915_gem_object *i915_gem_object_create_from_data(
2864 struct drm_device *dev, const void *data, size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07002865void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002866void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002867
Daniel Vetter08755462015-04-20 09:04:05 -07002868/* Flags used by pin/bind&friends. */
2869#define PIN_MAPPABLE (1<<0)
2870#define PIN_NONBLOCK (1<<1)
2871#define PIN_GLOBAL (1<<2)
2872#define PIN_OFFSET_BIAS (1<<3)
2873#define PIN_USER (1<<4)
2874#define PIN_UPDATE (1<<5)
Michel Thierry101b5062015-10-01 13:33:57 +01002875#define PIN_ZONE_4G (1<<6)
2876#define PIN_HIGH (1<<7)
Chris Wilson506a8e82015-12-08 11:55:07 +00002877#define PIN_OFFSET_FIXED (1<<8)
Chris Wilsond23db882014-05-23 08:48:08 +02002878#define PIN_OFFSET_MASK (~4095)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002879int __must_check
2880i915_gem_object_pin(struct drm_i915_gem_object *obj,
2881 struct i915_address_space *vm,
2882 uint32_t alignment,
2883 uint64_t flags);
2884int __must_check
2885i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2886 const struct i915_ggtt_view *view,
2887 uint32_t alignment,
2888 uint64_t flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002889
2890int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2891 u32 flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002892int __must_check i915_vma_unbind(struct i915_vma *vma);
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01002893/*
2894 * BEWARE: Do not use the function below unless you can _absolutely_
2895 * _guarantee_ VMA in question is _not in use_ anywhere.
2896 */
2897int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002898int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002899void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002900void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002901
Brad Volkin4c914c02014-02-18 10:15:45 -08002902int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2903 int *needs_clflush);
2904
Chris Wilson37e680a2012-06-07 15:38:42 +01002905int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilsonee286372015-04-07 16:20:25 +01002906
2907static inline int __sg_page_count(struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002908{
Chris Wilsonee286372015-04-07 16:20:25 +01002909 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002910}
Chris Wilsonee286372015-04-07 16:20:25 +01002911
Dave Gordon033908a2015-12-10 18:51:23 +00002912struct page *
2913i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
2914
Chris Wilsonee286372015-04-07 16:20:25 +01002915static inline struct page *
2916i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2917{
2918 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2919 return NULL;
2920
2921 if (n < obj->get_page.last) {
2922 obj->get_page.sg = obj->pages->sgl;
2923 obj->get_page.last = 0;
2924 }
2925
2926 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2927 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2928 if (unlikely(sg_is_chain(obj->get_page.sg)))
2929 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2930 }
2931
2932 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
2933}
2934
Chris Wilsona5570172012-09-04 21:02:54 +01002935static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2936{
2937 BUG_ON(obj->pages == NULL);
2938 obj->pages_pin_count++;
2939}
2940static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2941{
2942 BUG_ON(obj->pages_pin_count == 0);
2943 obj->pages_pin_count--;
2944}
2945
Chris Wilson54cf91d2010-11-25 18:00:26 +00002946int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002947int i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01002948 struct intel_engine_cs *to,
2949 struct drm_i915_gem_request **to_req);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002950void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002951 struct drm_i915_gem_request *req);
Dave Airlieff72145b2011-02-07 12:16:14 +10002952int i915_gem_dumb_create(struct drm_file *file_priv,
2953 struct drm_device *dev,
2954 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10002955int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2956 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002957/**
2958 * Returns true if seq1 is later than seq2.
2959 */
2960static inline bool
2961i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2962{
2963 return (int32_t)(seq1 - seq2) >= 0;
2964}
2965
John Harrison1b5a4332014-11-24 18:49:42 +00002966static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2967 bool lazy_coherency)
2968{
2969 u32 seqno;
2970
2971 BUG_ON(req == NULL);
2972
2973 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2974
2975 return i915_seqno_passed(seqno, req->seqno);
2976}
2977
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002978int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2979int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002980
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002981struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002982i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002983
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002984bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002985void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002986int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002987 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302988
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002989static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2990{
2991 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002992 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002993}
2994
2995static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2996{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002997 return atomic_read(&error->reset_counter) & I915_WEDGED;
2998}
2999
3000static inline u32 i915_reset_count(struct i915_gpu_error *error)
3001{
3002 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003003}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003004
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02003005static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3006{
3007 return dev_priv->gpu_error.stop_rings == 0 ||
3008 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3009}
3010
3011static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3012{
3013 return dev_priv->gpu_error.stop_rings == 0 ||
3014 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3015}
3016
Chris Wilson069efc12010-09-30 16:53:18 +01003017void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01003018bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilson1070a422012-04-24 15:47:41 +01003019int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01003020int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003021int __must_check i915_gem_init_hw(struct drm_device *dev);
John Harrison6909a662015-05-29 17:43:51 +01003022int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003023void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003024void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003025int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01003026int __must_check i915_gem_suspend(struct drm_device *dev);
John Harrison75289872015-05-29 17:43:49 +01003027void __i915_add_request(struct drm_i915_gem_request *req,
John Harrison5b4a60c2015-05-29 17:43:34 +01003028 struct drm_i915_gem_object *batch_obj,
3029 bool flush_caches);
John Harrison75289872015-05-29 17:43:49 +01003030#define i915_add_request(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003031 __i915_add_request(req, NULL, true)
John Harrison75289872015-05-29 17:43:49 +01003032#define i915_add_request_no_flush(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003033 __i915_add_request(req, NULL, false)
John Harrison9c654812014-11-24 18:49:35 +00003034int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02003035 unsigned reset_counter,
3036 bool interruptible,
3037 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01003038 struct intel_rps_client *rps);
Daniel Vettera4b3a572014-11-26 14:17:05 +01003039int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003040int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00003041int __must_check
Chris Wilson2e2f3512015-04-27 13:41:14 +01003042i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3043 bool readonly);
3044int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003045i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3046 bool write);
3047int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003048i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3049int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003050i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3051 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003052 const struct i915_ggtt_view *view);
3053void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3054 const struct i915_ggtt_view *view);
Chris Wilson00731152014-05-21 12:42:56 +01003055int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003056 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003057int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003058void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003059
Chris Wilson467cffb2011-03-07 10:42:03 +00003060uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02003061i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
3062uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02003063i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3064 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00003065
Chris Wilsone4ffd172011-04-04 09:44:39 +01003066int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3067 enum i915_cache_level cache_level);
3068
Daniel Vetter1286ff72012-05-10 15:25:09 +02003069struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3070 struct dma_buf *dma_buf);
3071
3072struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3073 struct drm_gem_object *gem_obj, int flags);
3074
Michel Thierry088e0df2015-08-07 17:40:17 +01003075u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3076 const struct i915_ggtt_view *view);
3077u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3078 struct i915_address_space *vm);
3079static inline u64
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003080i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003081{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003082 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003083}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003084
Ben Widawskya70a3142013-07-31 16:59:56 -07003085bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003086bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003087 const struct i915_ggtt_view *view);
Ben Widawskya70a3142013-07-31 16:59:56 -07003088bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003089 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003090
Ben Widawskya70a3142013-07-31 16:59:56 -07003091unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3092 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003093struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003094i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3095 struct i915_address_space *vm);
3096struct i915_vma *
3097i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3098 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003099
Ben Widawskyaccfef22013-08-14 11:38:35 +02003100struct i915_vma *
3101i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003102 struct i915_address_space *vm);
3103struct i915_vma *
3104i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3105 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003106
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003107static inline struct i915_vma *
3108i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3109{
3110 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003111}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003112bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003113
Ben Widawskya70a3142013-07-31 16:59:56 -07003114/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003115#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07003116 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3117static inline bool i915_is_ggtt(struct i915_address_space *vm)
3118{
3119 struct i915_address_space *ggtt =
3120 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
3121 return vm == ggtt;
3122}
3123
Daniel Vetter841cd772014-08-06 15:04:48 +02003124static inline struct i915_hw_ppgtt *
3125i915_vm_to_ppgtt(struct i915_address_space *vm)
3126{
3127 WARN_ON(i915_is_ggtt(vm));
3128
3129 return container_of(vm, struct i915_hw_ppgtt, base);
3130}
3131
3132
Ben Widawskya70a3142013-07-31 16:59:56 -07003133static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3134{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003135 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
Ben Widawskya70a3142013-07-31 16:59:56 -07003136}
3137
3138static inline unsigned long
3139i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3140{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003141 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07003142}
Ben Widawskyc37e2202013-07-31 16:59:58 -07003143
3144static inline int __must_check
3145i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3146 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003147 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07003148{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003149 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3150 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07003151}
Ben Widawskya70a3142013-07-31 16:59:56 -07003152
Daniel Vetterb2871102014-02-14 14:01:19 +01003153static inline int
3154i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3155{
3156 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3157}
3158
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003159void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3160 const struct i915_ggtt_view *view);
3161static inline void
3162i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3163{
3164 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3165}
Daniel Vetterb2871102014-02-14 14:01:19 +01003166
Daniel Vetter41a36b72015-07-24 13:55:11 +02003167/* i915_gem_fence.c */
3168int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3169int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3170
3171bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3172void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3173
3174void i915_gem_restore_fences(struct drm_device *dev);
3175
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003176void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3177void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3178void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3179
Ben Widawsky254f9652012-06-04 14:42:42 -07003180/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02003181int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07003182void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08003183void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08003184int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
John Harrisonb3dd6b92015-05-29 17:43:40 +01003185int i915_gem_context_enable(struct drm_i915_gem_request *req);
Ben Widawsky254f9652012-06-04 14:42:42 -07003186void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
John Harrisonba01cc92015-05-29 17:43:41 +01003187int i915_switch_context(struct drm_i915_gem_request *req);
Oscar Mateo273497e2014-05-22 14:13:37 +01003188struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08003189i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003190void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01003191struct drm_i915_gem_object *
3192i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01003193static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003194{
Chris Wilson691e6412014-04-09 09:07:36 +01003195 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003196}
3197
Oscar Mateo273497e2014-05-22 14:13:37 +01003198static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003199{
Chris Wilson691e6412014-04-09 09:07:36 +01003200 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003201}
3202
Oscar Mateo273497e2014-05-22 14:13:37 +01003203static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003204{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003205 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003206}
3207
Ben Widawsky84624812012-06-04 14:42:54 -07003208int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3209 struct drm_file *file);
3210int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3211 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003212int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3213 struct drm_file *file_priv);
3214int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3215 struct drm_file *file_priv);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003216
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003217/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003218int __must_check i915_gem_evict_something(struct drm_device *dev,
3219 struct i915_address_space *vm,
3220 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003221 unsigned alignment,
3222 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02003223 unsigned long start,
3224 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003225 unsigned flags);
Chris Wilson506a8e82015-12-08 11:55:07 +00003226int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003227int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003228
Ben Widawsky0260c422014-03-22 22:47:21 -07003229/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07003230static inline void i915_gem_chipset_flush(struct drm_device *dev)
3231{
Chris Wilson05394f32010-11-08 19:18:58 +00003232 if (INTEL_INFO(dev)->gen < 6)
3233 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01003234}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003235
Chris Wilson9797fbf2012-04-24 15:47:39 +01003236/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003237int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3238 struct drm_mm_node *node, u64 size,
3239 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003240int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3241 struct drm_mm_node *node, u64 size,
3242 unsigned alignment, u64 start,
3243 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003244void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3245 struct drm_mm_node *node);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003246int i915_gem_init_stolen(struct drm_device *dev);
3247void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003248struct drm_i915_gem_object *
3249i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003250struct drm_i915_gem_object *
3251i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3252 u32 stolen_offset,
3253 u32 gtt_offset,
3254 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003255
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003256/* i915_gem_shrinker.c */
3257unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003258 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003259 unsigned flags);
3260#define I915_SHRINK_PURGEABLE 0x1
3261#define I915_SHRINK_UNBOUND 0x2
3262#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003263#define I915_SHRINK_ACTIVE 0x8
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003264unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3265void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3266
3267
Eric Anholt673a3942008-07-30 12:06:12 -07003268/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003269static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003270{
Jani Nikula50227e12014-03-31 14:27:21 +03003271 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00003272
3273 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3274 obj->tiling_mode != I915_TILING_NONE;
3275}
3276
Eric Anholt673a3942008-07-30 12:06:12 -07003277/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01003278#if WATCH_LISTS
3279int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003280#else
Chris Wilson23bc5982010-09-29 16:10:57 +01003281#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07003282#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003283
Ben Gamari20172632009-02-17 20:08:50 -05003284/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04003285int i915_debugfs_init(struct drm_minor *minor);
3286void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003287#ifdef CONFIG_DEBUG_FS
Jani Nikula249e87d2015-04-10 16:59:32 +03003288int i915_debugfs_connector_add(struct drm_connector *connector);
Damien Lespiau07144422013-10-15 18:55:40 +01003289void intel_display_crc_init(struct drm_device *dev);
3290#else
Daniel Vetter101057f2015-07-13 09:23:19 +02003291static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3292{ return 0; }
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003293static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003294#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003295
3296/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003297__printf(2, 3)
3298void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003299int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3300 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003301int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003302 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003303 size_t count, loff_t pos);
3304static inline void i915_error_state_buf_release(
3305 struct drm_i915_error_state_buf *eb)
3306{
3307 kfree(eb->buf);
3308}
Mika Kuoppala58174462014-02-25 17:11:26 +02003309void i915_capture_error_state(struct drm_device *dev, bool wedge,
3310 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003311void i915_error_state_get(struct drm_device *dev,
3312 struct i915_error_state_file_priv *error_priv);
3313void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3314void i915_destroy_error_state(struct drm_device *dev);
3315
3316void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003317const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003318
Brad Volkin351e3db2014-02-18 10:15:46 -08003319/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08003320int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003321int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3322void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3323bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3324int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08003325 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003326 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003327 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003328 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003329 bool is_master);
3330
Jesse Barnes317c35d2008-08-25 15:11:06 -07003331/* i915_suspend.c */
3332extern int i915_save_state(struct drm_device *dev);
3333extern int i915_restore_state(struct drm_device *dev);
3334
Ben Widawsky0136db582012-04-10 21:17:01 -07003335/* i915_sysfs.c */
3336void i915_setup_sysfs(struct drm_device *dev_priv);
3337void i915_teardown_sysfs(struct drm_device *dev_priv);
3338
Chris Wilsonf899fc62010-07-20 15:44:45 -07003339/* intel_i2c.c */
3340extern int intel_setup_gmbus(struct drm_device *dev);
3341extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003342extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3343 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003344
Jani Nikula0184df42015-03-27 00:20:20 +02003345extern struct i2c_adapter *
3346intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003347extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3348extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003349static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003350{
3351 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3352}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003353extern void intel_i2c_reset(struct drm_device *dev);
3354
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003355/* intel_bios.c */
3356int intel_bios_init(struct drm_device *dev);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003357bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003358
Chris Wilson3b617962010-08-24 09:02:58 +01003359/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003360#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08003361extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01003362extern void intel_opregion_init(struct drm_device *dev);
3363extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01003364extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003365extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3366 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003367extern int intel_opregion_notify_adapter(struct drm_device *dev,
3368 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04003369#else
Lv Zheng27d50c82013-12-06 16:52:05 +08003370static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01003371static inline void intel_opregion_init(struct drm_device *dev) { return; }
3372static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01003373static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003374static inline int
3375intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3376{
3377 return 0;
3378}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003379static inline int
3380intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3381{
3382 return 0;
3383}
Len Brown65e082c2008-10-24 17:18:10 -04003384#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003385
Jesse Barnes723bfd72010-10-07 16:01:13 -07003386/* intel_acpi.c */
3387#ifdef CONFIG_ACPI
3388extern void intel_register_dsm_handler(void);
3389extern void intel_unregister_dsm_handler(void);
3390#else
3391static inline void intel_register_dsm_handler(void) { return; }
3392static inline void intel_unregister_dsm_handler(void) { return; }
3393#endif /* CONFIG_ACPI */
3394
Jesse Barnes79e53942008-11-07 14:24:08 -08003395/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003396extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003397extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003398extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003399extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003400extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003401extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003402extern void intel_display_resume(struct drm_device *dev);
Daniel Vetter44cec742013-01-25 17:53:21 +01003403extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003404extern void i915_redisable_vga_power_on(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003405extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003406extern void intel_init_pch_refclk(struct drm_device *dev);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02003407extern void intel_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003408extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3409 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003410extern void intel_detect_pch(struct drm_device *dev);
Ben Widawsky0136db582012-04-10 21:17:01 -07003411extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003412
Ben Widawsky2911a352012-04-05 14:47:36 -07003413extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003414int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3415 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02003416int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3417 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003418
Chris Wilson6ef3d422010-08-04 20:26:07 +01003419/* overlay */
3420extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003421extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3422 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003423
3424extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003425extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003426 struct drm_device *dev,
3427 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003428
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003429int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3430int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003431
3432/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303433u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3434void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003435u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003436u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3437void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3438u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3439void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3440u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3441void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003442u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3443void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003444u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3445void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003446u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3447void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003448u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3449 enum intel_sbi_destination destination);
3450void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3451 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303452u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3453void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003454
Ville Syrjälä616bc822015-01-23 21:04:25 +02003455int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3456int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303457
Ben Widawsky0b274482013-10-04 21:22:51 -07003458#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3459#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003460
Ben Widawsky0b274482013-10-04 21:22:51 -07003461#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3462#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3463#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3464#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003465
Ben Widawsky0b274482013-10-04 21:22:51 -07003466#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3467#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3468#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3469#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003470
Chris Wilson698b3132014-03-21 13:16:43 +00003471/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3472 * will be implemented using 2 32-bit writes in an arbitrary order with
3473 * an arbitrary delay between them. This can cause the hardware to
3474 * act upon the intermediate value, possibly leading to corruption and
3475 * machine death. You have been warned.
3476 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003477#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3478#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003479
Chris Wilson50877442014-03-21 12:41:53 +00003480#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003481 u32 upper, lower, old_upper, loop = 0; \
3482 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003483 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003484 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003485 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003486 upper = I915_READ(upper_reg); \
3487 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003488 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003489
Zou Nan haicae58522010-11-09 17:17:32 +08003490#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3491#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3492
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003493#define __raw_read(x, s) \
3494static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003495 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003496{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003497 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003498}
3499
3500#define __raw_write(x, s) \
3501static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003502 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003503{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003504 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003505}
3506__raw_read(8, b)
3507__raw_read(16, w)
3508__raw_read(32, l)
3509__raw_read(64, q)
3510
3511__raw_write(8, b)
3512__raw_write(16, w)
3513__raw_write(32, l)
3514__raw_write(64, q)
3515
3516#undef __raw_read
3517#undef __raw_write
3518
Chris Wilsona6111f72015-04-07 16:21:02 +01003519/* These are untraced mmio-accessors that are only valid to be used inside
3520 * criticial sections inside IRQ handlers where forcewake is explicitly
3521 * controlled.
3522 * Think twice, and think again, before using these.
3523 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3524 * intel_uncore_forcewake_irqunlock().
3525 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003526#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3527#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003528#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3529
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003530/* "Broadcast RGB" property */
3531#define INTEL_BROADCAST_RGB_AUTO 0
3532#define INTEL_BROADCAST_RGB_FULL 1
3533#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003534
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003535static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003536{
Wayne Boyer666a4532015-12-09 12:29:35 -08003537 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003538 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303539 else if (INTEL_INFO(dev)->gen >= 5)
3540 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003541 else
3542 return VGACNTRL;
3543}
3544
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003545static inline void __user *to_user_ptr(u64 address)
3546{
3547 return (void __user *)(uintptr_t)address;
3548}
3549
Imre Deakdf977292013-05-21 20:03:17 +03003550static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3551{
3552 unsigned long j = msecs_to_jiffies(m);
3553
3554 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3555}
3556
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003557static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3558{
3559 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3560}
3561
Imre Deakdf977292013-05-21 20:03:17 +03003562static inline unsigned long
3563timespec_to_jiffies_timeout(const struct timespec *value)
3564{
3565 unsigned long j = timespec_to_jiffies(value);
3566
3567 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3568}
3569
Paulo Zanonidce56b32013-12-19 14:29:40 -02003570/*
3571 * If you need to wait X milliseconds between events A and B, but event B
3572 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3573 * when event A happened, then just before event B you call this function and
3574 * pass the timestamp as the first argument, and X as the second argument.
3575 */
3576static inline void
3577wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3578{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003579 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003580
3581 /*
3582 * Don't re-read the value of "jiffies" every time since it may change
3583 * behind our back and break the math.
3584 */
3585 tmp_jiffies = jiffies;
3586 target_jiffies = timestamp_jiffies +
3587 msecs_to_jiffies_timeout(to_wait_ms);
3588
3589 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003590 remaining_jiffies = target_jiffies - tmp_jiffies;
3591 while (remaining_jiffies)
3592 remaining_jiffies =
3593 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003594 }
3595}
3596
John Harrison581c26e82014-11-24 18:49:39 +00003597static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3598 struct drm_i915_gem_request *req)
3599{
3600 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3601 i915_gem_request_assign(&ring->trace_irq_req, req);
3602}
3603
Linus Torvalds1da177e2005-04-16 15:20:36 -07003604#endif