blob: fa19ad13886abcd698610ca22d7db0dadc2cee5e [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000065static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
66 SelectionDAG &DAG, DebugLoc dl) {
David Greenea5f26012011-02-07 19:36:54 +000067 EVT VT = Vec.getValueType();
68 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000069 EVT ElVT = VT.getVectorElementType();
Craig Topper66ddd152012-04-27 22:54:43 +000070 unsigned Factor = VT.getSizeInBits()/128;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000071 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
72 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000073
74 // Extract from UNDEF is UNDEF.
75 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000076 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000077
Craig Topperb14940a2012-04-22 20:55:18 +000078 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
79 // we can match to VEXTRACTF128.
80 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000081
Craig Topperb14940a2012-04-22 20:55:18 +000082 // This is the index of the first element of the 128-bit chunk
83 // we want.
84 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
85 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000086
Craig Topperb14940a2012-04-22 20:55:18 +000087 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
88 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
89 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000090
Craig Topperb14940a2012-04-22 20:55:18 +000091 return Result;
David Greenea5f26012011-02-07 19:36:54 +000092}
93
94/// Generate a DAG to put 128-bits into a vector > 128 bits. This
95/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +000096/// simple superregister reference. Idx is an index in the 128 bits
97/// we want. It need not be aligned to a 128-bit bounday. That makes
98/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000099static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
100 unsigned IdxVal, SelectionDAG &DAG,
David Greenea5f26012011-02-07 19:36:54 +0000101 DebugLoc dl) {
Craig Topper703c38b2012-06-20 05:39:26 +0000102 // Inserting UNDEF is Result
103 if (Vec.getOpcode() == ISD::UNDEF)
104 return Result;
105
Craig Topperb14940a2012-04-22 20:55:18 +0000106 EVT VT = Vec.getValueType();
107 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +0000108
Craig Topperb14940a2012-04-22 20:55:18 +0000109 EVT ElVT = VT.getVectorElementType();
110 EVT ResultVT = Result.getValueType();
David Greenea5f26012011-02-07 19:36:54 +0000111
Craig Topperb14940a2012-04-22 20:55:18 +0000112 // Insert the relevant 128 bits.
113 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000114
Craig Topperb14940a2012-04-22 20:55:18 +0000115 // This is the index of the first element of the 128-bit chunk
116 // we want.
117 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
118 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +0000119
Craig Topperb14940a2012-04-22 20:55:18 +0000120 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
Craig Topper703c38b2012-06-20 05:39:26 +0000121 return DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
122 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +0000123}
124
Craig Topper4c7972d2012-04-22 18:15:59 +0000125/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
126/// instructions. This is used because creating CONCAT_VECTOR nodes of
127/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
128/// large BUILD_VECTORS.
129static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
130 unsigned NumElems, SelectionDAG &DAG,
131 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000132 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
133 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000134}
135
Chris Lattnerf0144122009-07-28 03:13:23 +0000136static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000137 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
138 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000139
Evan Cheng2bffee22011-02-01 01:14:13 +0000140 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000141 if (is64Bit)
Bill Wendlinga44489d2012-06-26 10:05:06 +0000142 return new X86_64MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000143 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000144 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000145
Rafael Espindolad6b43a32012-06-19 00:48:28 +0000146 if (Subtarget->isTargetLinux())
147 return new X86LinuxTargetObjectFile();
Evan Cheng203576a2011-07-20 19:50:42 +0000148 if (Subtarget->isTargetELF())
149 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000150 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000151 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000152 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000153}
154
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000155X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000156 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000157 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000158 X86ScalarSSEf64 = Subtarget->hasSSE2();
159 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000160 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000161
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000162 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000163 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000164
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000165 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000166 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000167
168 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000169 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000170 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
171 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000172
Eric Christopherde5e1012011-03-11 01:05:58 +0000173 // For 64-bit since we have so many registers use the ILP scheduler, for
174 // 32-bit code use the register pressure specific scheduling.
Preston Gurdc0f0a932012-05-02 22:02:02 +0000175 // For Atom, always use ILP scheduling.
176 if (Subtarget->isAtom())
Eric Christopherde5e1012011-03-11 01:05:58 +0000177 setSchedulingPreference(Sched::ILP);
Preston Gurdc0f0a932012-05-02 22:02:02 +0000178 else if (Subtarget->is64Bit())
179 setSchedulingPreference(Sched::ILP);
Eric Christopherde5e1012011-03-11 01:05:58 +0000180 else
181 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000182 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000183
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000184 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000185 // Setup Windows compiler runtime calls.
186 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000187 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000188 setLibcallName(RTLIB::SREM_I64, "_allrem");
189 setLibcallName(RTLIB::UREM_I64, "_aullrem");
190 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000191 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000192 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000193 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
194 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
195 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000196
197 // The _ftol2 runtime function has an unusual calling conv, which
198 // is modeled by a special pseudo-instruction.
199 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
200 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
201 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
202 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000203 }
204
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000205 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000206 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000207 setUseUnderscoreSetJmp(false);
208 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000209 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000210 // MS runtime is weird: it exports _setjmp, but longjmp!
211 setUseUnderscoreSetJmp(true);
212 setUseUnderscoreLongJmp(false);
213 } else {
214 setUseUnderscoreSetJmp(true);
215 setUseUnderscoreLongJmp(true);
216 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000217
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000218 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000219 addRegisterClass(MVT::i8, &X86::GR8RegClass);
220 addRegisterClass(MVT::i16, &X86::GR16RegClass);
221 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000222 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000223 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000224
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000226
Scott Michelfdc40a02009-02-17 22:15:04 +0000227 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000229 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000231 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
233 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000234
235 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
237 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
238 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
239 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
240 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
241 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000242
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000243 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
244 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
246 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
247 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000248
Evan Cheng25ab6902006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000251 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000252 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000253 // We have an algorithm for SSE2->double, and we turn this into a
254 // 64-bit FILD followed by conditional FADD for other targets.
255 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000256 // We have an algorithm for SSE2, and we turn this into a 64-bit
257 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000258 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000259 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000260
261 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
262 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
264 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000265
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000266 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000267 // SSE has no i16 to fp conversion, only i32
268 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000270 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000272 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
274 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000275 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000276 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
278 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000279 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000280
Dale Johannesen73328d12007-09-19 23:55:34 +0000281 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
282 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
284 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000285
Evan Cheng02568ff2006-01-30 22:13:22 +0000286 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
287 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
289 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000290
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000291 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000293 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000295 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
297 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000298 }
299
300 // Handle FP_TO_UINT by promoting the destination to a larger signed
301 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
304 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305
Evan Cheng25ab6902006-09-08 06:48:29 +0000306 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
308 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000309 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000310 // Since AVX is a superset of SSE3, only check for SSE here.
311 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000312 // Expand FP_TO_UINT into a select.
313 // FIXME: We would like to use a Custom expander here eventually to do
314 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000317 // With SSE3 we can use fisttpll to convert to a signed i64; without
318 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000321
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000322 if (isTargetFTOL()) {
323 // Use the _ftol2 runtime function, which has a pseudo-instruction
324 // to handle its weird calling convention.
325 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
326 }
327
Chris Lattner399610a2006-12-05 18:22:22 +0000328 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000329 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000330 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
331 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000332 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000333 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000334 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000335 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000336 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000337 }
Chris Lattner21f66852005-12-23 05:15:23 +0000338
Dan Gohmanb00ee212008-02-18 19:34:53 +0000339 // Scalar integer divide and remainder are lowered to use operations that
340 // produce two results, to match the available instructions. This exposes
341 // the two-result form to trivial CSE, which is able to combine x/y and x%y
342 // into a single instruction.
343 //
344 // Scalar integer multiply-high is also lowered to use two-result
345 // operations, to match the available instructions. However, plain multiply
346 // (low) operations are left as Legal, as there are single-result
347 // instructions for this in x86. Using the two-result multiply instructions
348 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000349 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000350 MVT VT = IntVTs[i];
351 setOperationAction(ISD::MULHS, VT, Expand);
352 setOperationAction(ISD::MULHU, VT, Expand);
353 setOperationAction(ISD::SDIV, VT, Expand);
354 setOperationAction(ISD::UDIV, VT, Expand);
355 setOperationAction(ISD::SREM, VT, Expand);
356 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000357
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000358 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000359 setOperationAction(ISD::ADDC, VT, Custom);
360 setOperationAction(ISD::ADDE, VT, Custom);
361 setOperationAction(ISD::SUBC, VT, Custom);
362 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000363 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000364
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
366 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
367 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
368 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000369 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
374 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
375 setOperationAction(ISD::FREM , MVT::f32 , Expand);
376 setOperationAction(ISD::FREM , MVT::f64 , Expand);
377 setOperationAction(ISD::FREM , MVT::f80 , Expand);
378 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000379
Chandler Carruth77821022011-12-24 12:12:34 +0000380 // Promote the i8 variants and force them on up to i32 which has a shorter
381 // encoding.
382 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
383 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
384 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
385 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000386 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000387 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
388 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
389 if (Subtarget->is64Bit())
390 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000391 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000392 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
393 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
394 if (Subtarget->is64Bit())
395 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
396 }
Craig Topper37f21672011-10-11 06:44:02 +0000397
398 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000399 // When promoting the i8 variants, force them to i32 for a shorter
400 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000401 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000402 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
403 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
404 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000405 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
406 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
407 if (Subtarget->is64Bit())
408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000409 } else {
410 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
411 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
412 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
414 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
415 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
416 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000417 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000418 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
419 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000420 }
421
Benjamin Kramer1292c222010-12-04 20:32:23 +0000422 if (Subtarget->hasPOPCNT()) {
423 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
424 } else {
425 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
426 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
427 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
428 if (Subtarget->is64Bit())
429 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
430 }
431
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
433 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000434
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000435 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000436 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000437 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000438 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000439 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
441 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
442 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
443 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
444 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000445 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
447 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
448 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
449 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000450 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000452 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000453 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000455
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000456 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
458 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
459 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
460 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000461 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
463 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000464 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000465 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000466 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
467 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
468 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
469 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000470 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000471 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000472 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
474 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
475 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000476 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000477 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
478 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
479 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000480 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000481
Craig Topper1accb7e2012-01-10 06:54:16 +0000482 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000484
Eric Christopher9a9d2752010-07-22 02:48:34 +0000485 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000486 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000487
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000488 // On X86 and X86-64, atomic operations are lowered to locked instructions.
489 // Locked instructions, in turn, have implicit fence semantics (all memory
490 // operations are flushed before issuing the locked instruction, and they
491 // are not buffered), so we can fold away the common pattern of
492 // fence-atomic-fence.
493 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000494
Mon P Wang63307c32008-05-05 19:05:59 +0000495 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000496 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000497 MVT VT = IntVTs[i];
498 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
499 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000500 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000501 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000502
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000503 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000504 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
511 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000512 }
513
Eli Friedman43f51ae2011-08-26 21:21:21 +0000514 if (Subtarget->hasCmpxchg16b()) {
515 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
516 }
517
Evan Cheng3c992d22006-03-07 02:02:57 +0000518 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000519 if (!Subtarget->isTargetDarwin() &&
520 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000521 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000522 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000523 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000524
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
526 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
527 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
528 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000529 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000530 setExceptionPointerRegister(X86::RAX);
531 setExceptionSelectorRegister(X86::RDX);
532 } else {
533 setExceptionPointerRegister(X86::EAX);
534 setExceptionSelectorRegister(X86::EDX);
535 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
537 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000538
Duncan Sands4a544a72011-09-06 13:37:06 +0000539 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
540 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000541
Owen Anderson825b72b2009-08-11 20:47:22 +0000542 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000543
Nate Begemanacc398c2006-01-25 18:21:52 +0000544 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 setOperationAction(ISD::VASTART , MVT::Other, Custom);
546 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000547 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 setOperationAction(ISD::VAARG , MVT::Other, Custom);
549 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000550 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000551 setOperationAction(ISD::VAARG , MVT::Other, Expand);
552 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000553 }
Evan Chengae642192007-03-02 23:16:35 +0000554
Owen Anderson825b72b2009-08-11 20:47:22 +0000555 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
556 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000557
558 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
559 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
560 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000561 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000562 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
563 MVT::i64 : MVT::i32, Custom);
564 else
565 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
566 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000567
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000568 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000569 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000570 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000571 addRegisterClass(MVT::f32, &X86::FR32RegClass);
572 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000573
Evan Cheng223547a2006-01-31 22:28:30 +0000574 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000575 setOperationAction(ISD::FABS , MVT::f64, Custom);
576 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000577
578 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000579 setOperationAction(ISD::FNEG , MVT::f64, Custom);
580 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000581
Evan Cheng68c47cb2007-01-05 07:55:56 +0000582 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000583 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
584 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000585
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000586 // Lower this to FGETSIGNx86 plus an AND.
587 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
588 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
589
Evan Chengd25e9e82006-02-02 00:28:23 +0000590 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 setOperationAction(ISD::FSIN , MVT::f64, Expand);
592 setOperationAction(ISD::FCOS , MVT::f64, Expand);
593 setOperationAction(ISD::FSIN , MVT::f32, Expand);
594 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000595
Chris Lattnera54aa942006-01-29 06:26:08 +0000596 // Expand FP immediates into loads from the stack, except for the special
597 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000598 addLegalFPImmediate(APFloat(+0.0)); // xorpd
599 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000600 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000601 // Use SSE for f32, x87 for f64.
602 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000603 addRegisterClass(MVT::f32, &X86::FR32RegClass);
604 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000605
606 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608
609 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000611
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000613
614 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
616 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000617
618 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 setOperationAction(ISD::FSIN , MVT::f32, Expand);
620 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000621
Nate Begemane1795842008-02-14 08:57:00 +0000622 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000623 addLegalFPImmediate(APFloat(+0.0f)); // xorps
624 addLegalFPImmediate(APFloat(+0.0)); // FLD0
625 addLegalFPImmediate(APFloat(+1.0)); // FLD1
626 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
627 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
628
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000629 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
631 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000632 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000633 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000634 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000635 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000636 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
637 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
640 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
641 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
642 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000643
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000644 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
646 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000647 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000648 addLegalFPImmediate(APFloat(+0.0)); // FLD0
649 addLegalFPImmediate(APFloat(+1.0)); // FLD1
650 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
651 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000652 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
653 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
654 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
655 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000656 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000657
Cameron Zwarich33390842011-07-08 21:39:21 +0000658 // We don't support FMA.
659 setOperationAction(ISD::FMA, MVT::f64, Expand);
660 setOperationAction(ISD::FMA, MVT::f32, Expand);
661
Dale Johannesen59a58732007-08-05 18:49:15 +0000662 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000663 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000664 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
666 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000667 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000668 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000669 addLegalFPImmediate(TmpFlt); // FLD0
670 TmpFlt.changeSign();
671 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000672
673 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000674 APFloat TmpFlt2(+1.0);
675 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
676 &ignored);
677 addLegalFPImmediate(TmpFlt2); // FLD1
678 TmpFlt2.changeSign();
679 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
680 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000681
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000682 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
684 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000685 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000686
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000687 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
688 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
689 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
690 setOperationAction(ISD::FRINT, MVT::f80, Expand);
691 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000692 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000693 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000694
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000695 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000696 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
697 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
698 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000699
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 setOperationAction(ISD::FLOG, MVT::f80, Expand);
701 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
702 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
703 setOperationAction(ISD::FEXP, MVT::f80, Expand);
704 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000705
Mon P Wangf007a8b2008-11-06 05:31:54 +0000706 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000707 // (for widening) or expand (for scalarization). Then we will selectively
708 // turn on ones that can be effectively codegen'd.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000709 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
710 VT <= MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000727 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
728 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000729 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +0000733 setOperationAction(ISD::FMA, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000734 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000744 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000745 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000746 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000753 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000754 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
762 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000763 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000764 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
765 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
766 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
767 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000768 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000769 for (int InnerVT = MVT::FIRST_VECTOR_VALUETYPE;
770 InnerVT <= MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
Dan Gohman2e141d72009-12-14 23:40:38 +0000771 setTruncStoreAction((MVT::SimpleValueType)VT,
772 (MVT::SimpleValueType)InnerVT, Expand);
773 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
774 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
775 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000776 }
777
Evan Chengc7ce29b2009-02-13 22:36:38 +0000778 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
779 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000780 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000781 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000782 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000783 }
784
Dale Johannesen0488fb62010-09-30 23:57:10 +0000785 // MMX-sized vectors (other than x86mmx) are expected to be expanded
786 // into smaller operations.
787 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
788 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
789 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
790 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
791 setOperationAction(ISD::AND, MVT::v8i8, Expand);
792 setOperationAction(ISD::AND, MVT::v4i16, Expand);
793 setOperationAction(ISD::AND, MVT::v2i32, Expand);
794 setOperationAction(ISD::AND, MVT::v1i64, Expand);
795 setOperationAction(ISD::OR, MVT::v8i8, Expand);
796 setOperationAction(ISD::OR, MVT::v4i16, Expand);
797 setOperationAction(ISD::OR, MVT::v2i32, Expand);
798 setOperationAction(ISD::OR, MVT::v1i64, Expand);
799 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
800 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
801 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
802 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
803 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
805 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
806 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
807 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
808 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
809 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
810 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
811 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000812 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
813 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
814 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
815 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000816
Craig Topper1accb7e2012-01-10 06:54:16 +0000817 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000818 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000819
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
821 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
822 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
823 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
824 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
825 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
826 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
827 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
828 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
829 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
830 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000831 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000832 }
833
Craig Topper1accb7e2012-01-10 06:54:16 +0000834 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000835 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000836
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000837 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
838 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000839 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
840 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
841 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
842 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000843
Owen Anderson825b72b2009-08-11 20:47:22 +0000844 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
845 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
846 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
847 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
848 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
849 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
850 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
851 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
852 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
853 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
854 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
855 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
856 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
857 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
858 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
859 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000860
Nadav Rotem354efd82011-09-18 14:57:03 +0000861 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000862 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
863 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
864 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000865
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
867 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
868 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
869 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
870 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000871
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000872 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
875 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
876 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
877
Evan Cheng2c3ae372006-04-12 21:21:57 +0000878 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000879 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000880 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000881 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000882 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000883 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000884 // Do not attempt to custom lower non-128-bit vectors
885 if (!VT.is128BitVector())
886 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 setOperationAction(ISD::BUILD_VECTOR,
888 VT.getSimpleVT().SimpleTy, Custom);
889 setOperationAction(ISD::VECTOR_SHUFFLE,
890 VT.getSimpleVT().SimpleTy, Custom);
891 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
892 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000893 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000894
Owen Anderson825b72b2009-08-11 20:47:22 +0000895 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
896 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
897 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
898 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
899 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
900 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000901
Nate Begemancdd1eec2008-02-12 22:51:28 +0000902 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
904 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000905 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000906
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000907 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Craig Topper31a207a2012-05-04 06:39:13 +0000908 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000910 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000911
912 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000913 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000914 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000915
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000920 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000922 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000924 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000926 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000927
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000929
Evan Cheng2c3ae372006-04-12 21:21:57 +0000930 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000931 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
932 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
933 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
934 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000935
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
937 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000938 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000939
Craig Topperd0a31172012-01-10 06:37:29 +0000940 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000941 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
942 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
943 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
944 setOperationAction(ISD::FRINT, MVT::f32, Legal);
945 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
946 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
947 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
948 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
949 setOperationAction(ISD::FRINT, MVT::f64, Legal);
950 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
951
Nate Begeman14d12ca2008-02-11 04:19:36 +0000952 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000954
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000955 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
956 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
957 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
958 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
959 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000960
Nate Begeman14d12ca2008-02-11 04:19:36 +0000961 // i8 and i16 vectors are custom , because the source register and source
962 // source memory operand types are not the same width. f32 vectors are
963 // custom since the immediate controlling the insert encodes additional
964 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
966 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
967 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
968 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000969
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
972 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
973 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000974
Pete Coopera77214a2011-11-14 19:38:42 +0000975 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000976 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000977 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000978 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
979 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000980 }
981 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000982
Craig Topper1accb7e2012-01-10 06:54:16 +0000983 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000984 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000985 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000986
Nadav Rotem43012222011-05-11 08:12:09 +0000987 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000988 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000989
Nadav Rotem43012222011-05-11 08:12:09 +0000990 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000991 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000992
993 if (Subtarget->hasAVX2()) {
994 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
995 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
996
997 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
998 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
999
1000 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
1001 } else {
1002 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1003 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1004
1005 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1006 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1007
1008 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1009 }
Nadav Rotem43012222011-05-11 08:12:09 +00001010 }
1011
Craig Topperd0a31172012-01-10 06:37:29 +00001012 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001013 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001014
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001015 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Craig Topperc9099502012-04-20 06:31:50 +00001016 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1017 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1018 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1019 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1020 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1021 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001022
Owen Anderson825b72b2009-08-11 20:47:22 +00001023 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001024 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1025 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001026
Owen Anderson825b72b2009-08-11 20:47:22 +00001027 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1030 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1031 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1032 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001033
Owen Anderson825b72b2009-08-11 20:47:22 +00001034 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1037 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1038 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1039 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001040
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001041 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1042 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001043 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001044
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001045 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1048 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1049 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1050 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1051
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001052 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1053 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1054
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001055 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1056 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1057
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001058 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001059 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001060
Duncan Sands28b77e92011-09-06 19:07:46 +00001061 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1062 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1063 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1064 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001065
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001066 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1067 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1068 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1069
Craig Topperaaa643c2011-11-09 07:28:55 +00001070 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1071 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1072 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1073 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001074
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001075 if (Subtarget->hasFMA()) {
1076 setOperationAction(ISD::FMA, MVT::v8f32, Custom);
1077 setOperationAction(ISD::FMA, MVT::v4f64, Custom);
1078 setOperationAction(ISD::FMA, MVT::v4f32, Custom);
1079 setOperationAction(ISD::FMA, MVT::v2f64, Custom);
1080 setOperationAction(ISD::FMA, MVT::f32, Custom);
1081 setOperationAction(ISD::FMA, MVT::f64, Custom);
1082 }
Craig Topperaaa643c2011-11-09 07:28:55 +00001083 if (Subtarget->hasAVX2()) {
1084 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1085 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1086 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1087 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001088
Craig Topperaaa643c2011-11-09 07:28:55 +00001089 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1090 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1091 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1092 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001093
Craig Topperaaa643c2011-11-09 07:28:55 +00001094 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1095 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1096 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001097 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001098
1099 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001100
1101 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1102 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1103
1104 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1105 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1106
1107 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001108 } else {
1109 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1110 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1111 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1112 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1113
1114 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1115 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1116 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1117 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1118
1119 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1120 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1121 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1122 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001123
1124 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1125 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1126
1127 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1128 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1129
1130 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001131 }
Craig Topper13894fa2011-08-24 06:14:18 +00001132
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001133 // Custom lower several nodes for 256-bit types.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001134 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1135 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001136 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1137 EVT VT = SVT;
1138
1139 // Extract subvector is special because the value type
1140 // (result) is 128-bit but the source is 256-bit wide.
1141 if (VT.is128BitVector())
1142 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1143
1144 // Do not attempt to custom lower other non-256-bit vectors
1145 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001146 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001147
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001148 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1149 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1150 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1151 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001152 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001153 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001154 }
1155
David Greene54d8eba2011-01-27 22:38:56 +00001156 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001157 for (int i = MVT::v32i8; i != MVT::v4i64; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001158 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1159 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001160
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001161 // Do not attempt to promote non-256-bit vectors
1162 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001163 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001164
1165 setOperationAction(ISD::AND, SVT, Promote);
1166 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1167 setOperationAction(ISD::OR, SVT, Promote);
1168 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1169 setOperationAction(ISD::XOR, SVT, Promote);
1170 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1171 setOperationAction(ISD::LOAD, SVT, Promote);
1172 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1173 setOperationAction(ISD::SELECT, SVT, Promote);
1174 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001175 }
David Greene9b9838d2009-06-29 16:47:10 +00001176 }
1177
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001178 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1179 // of this type with custom code.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001180 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
1181 VT != MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001182 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1183 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001184 }
1185
Evan Cheng6be2c582006-04-05 23:38:46 +00001186 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001187 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Benjamin Kramerb9bee042012-07-12 09:31:43 +00001188 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001189
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001190
Eli Friedman962f5492010-06-02 19:35:46 +00001191 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1192 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001193 //
Eli Friedman962f5492010-06-02 19:35:46 +00001194 // FIXME: We really should do custom legalization for addition and
1195 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1196 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001197 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1198 // Add/Sub/Mul with overflow operations are custom lowered.
1199 MVT VT = IntVTs[i];
1200 setOperationAction(ISD::SADDO, VT, Custom);
1201 setOperationAction(ISD::UADDO, VT, Custom);
1202 setOperationAction(ISD::SSUBO, VT, Custom);
1203 setOperationAction(ISD::USUBO, VT, Custom);
1204 setOperationAction(ISD::SMULO, VT, Custom);
1205 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001206 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001207
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001208 // There are no 8-bit 3-address imul/mul instructions
1209 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1210 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001211
Evan Chengd54f2d52009-03-31 19:38:51 +00001212 if (!Subtarget->is64Bit()) {
1213 // These libcalls are not available in 32-bit.
1214 setLibcallName(RTLIB::SHL_I128, 0);
1215 setLibcallName(RTLIB::SRL_I128, 0);
1216 setLibcallName(RTLIB::SRA_I128, 0);
1217 }
1218
Evan Cheng206ee9d2006-07-07 08:33:52 +00001219 // We have target-specific dag combine patterns for the following nodes:
1220 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001221 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001222 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001223 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001224 setTargetDAGCombine(ISD::SHL);
1225 setTargetDAGCombine(ISD::SRA);
1226 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001227 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001228 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001229 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001230 setTargetDAGCombine(ISD::FADD);
1231 setTargetDAGCombine(ISD::FSUB);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001232 setTargetDAGCombine(ISD::FMA);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001233 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001234 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001235 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001236 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001237 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001238 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001239 setTargetDAGCombine(ISD::TRUNCATE);
Nadav Rotema3540772012-04-23 21:53:37 +00001240 setTargetDAGCombine(ISD::UINT_TO_FP);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001241 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001242 setTargetDAGCombine(ISD::SETCC);
Nadav Rotema3540772012-04-23 21:53:37 +00001243 setTargetDAGCombine(ISD::FP_TO_SINT);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001244 if (Subtarget->is64Bit())
1245 setTargetDAGCombine(ISD::MUL);
Manman Ren92363622012-06-07 22:39:10 +00001246 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001247
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001248 computeRegisterProperties();
1249
Evan Cheng05219282011-01-06 06:52:41 +00001250 // On Darwin, -Os means optimize for size without hurting performance,
1251 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001252 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001253 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001254 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001255 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1256 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1257 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001258 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001259 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001260
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001261 // Predictable cmov don't hurt on atom because it's in-order.
1262 predictableSelectIsExpensive = !Subtarget->isAtom();
1263
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001264 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001265}
1266
Scott Michel5b8f82e2008-03-10 15:42:14 +00001267
Duncan Sands28b77e92011-09-06 19:07:46 +00001268EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1269 if (!VT.isVector()) return MVT::i8;
1270 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001271}
1272
1273
Evan Cheng29286502008-01-23 23:17:41 +00001274/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1275/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001276static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001277 if (MaxAlign == 16)
1278 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001279 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001280 if (VTy->getBitWidth() == 128)
1281 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001282 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001283 unsigned EltAlign = 0;
1284 getMaxByValAlign(ATy->getElementType(), EltAlign);
1285 if (EltAlign > MaxAlign)
1286 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001287 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001288 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1289 unsigned EltAlign = 0;
1290 getMaxByValAlign(STy->getElementType(i), EltAlign);
1291 if (EltAlign > MaxAlign)
1292 MaxAlign = EltAlign;
1293 if (MaxAlign == 16)
1294 break;
1295 }
1296 }
Evan Cheng29286502008-01-23 23:17:41 +00001297}
1298
1299/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1300/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001301/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1302/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001303unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001304 if (Subtarget->is64Bit()) {
1305 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001306 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001307 if (TyAlign > 8)
1308 return TyAlign;
1309 return 8;
1310 }
1311
Evan Cheng29286502008-01-23 23:17:41 +00001312 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001313 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001314 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001315 return Align;
1316}
Chris Lattner2b02a442007-02-25 08:29:00 +00001317
Evan Chengf0df0312008-05-15 08:39:06 +00001318/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001319/// and store operations as a result of memset, memcpy, and memmove
1320/// lowering. If DstAlign is zero that means it's safe to destination
1321/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1322/// means there isn't a need to check it against alignment requirement,
1323/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001324/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001325/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1326/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1327/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001328/// It returns EVT::Other if the type should be determined using generic
1329/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001330EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001331X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1332 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001333 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001334 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001335 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001336 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1337 // linux. This is because the stack realignment code can't handle certain
1338 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001339 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001340 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001341 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001342 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001343 (Subtarget->isUnalignedMemAccessFast() ||
1344 ((DstAlign == 0 || DstAlign >= 16) &&
1345 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001346 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001347 if (Subtarget->getStackAlignment() >= 32) {
1348 if (Subtarget->hasAVX2())
1349 return MVT::v8i32;
1350 if (Subtarget->hasAVX())
1351 return MVT::v8f32;
1352 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001353 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001354 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001355 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001356 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001357 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001358 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001359 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001360 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001361 // Do not use f64 to lower memcpy if source is string constant. It's
1362 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001363 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001364 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001365 }
Evan Chengf0df0312008-05-15 08:39:06 +00001366 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001367 return MVT::i64;
1368 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001369}
1370
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001371/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1372/// current function. The returned value is a member of the
1373/// MachineJumpTableInfo::JTEntryKind enum.
1374unsigned X86TargetLowering::getJumpTableEncoding() const {
1375 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1376 // symbol.
1377 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1378 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001379 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001380
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001381 // Otherwise, use the normal jump table encoding heuristics.
1382 return TargetLowering::getJumpTableEncoding();
1383}
1384
Chris Lattnerc64daab2010-01-26 05:02:42 +00001385const MCExpr *
1386X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1387 const MachineBasicBlock *MBB,
1388 unsigned uid,MCContext &Ctx) const{
1389 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1390 Subtarget->isPICStyleGOT());
1391 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1392 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001393 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1394 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001395}
1396
Evan Chengcc415862007-11-09 01:32:10 +00001397/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1398/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001399SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001400 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001401 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001402 // This doesn't have DebugLoc associated with it, but is not really the
1403 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001404 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001405 return Table;
1406}
1407
Chris Lattner589c6f62010-01-26 06:28:43 +00001408/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1409/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1410/// MCExpr.
1411const MCExpr *X86TargetLowering::
1412getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1413 MCContext &Ctx) const {
1414 // X86-64 uses RIP relative addressing based on the jump table label.
1415 if (Subtarget->isPICStyleRIPRel())
1416 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1417
1418 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001419 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001420}
1421
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001422// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001423std::pair<const TargetRegisterClass*, uint8_t>
1424X86TargetLowering::findRepresentativeClass(EVT VT) const{
1425 const TargetRegisterClass *RRC = 0;
1426 uint8_t Cost = 1;
1427 switch (VT.getSimpleVT().SimpleTy) {
1428 default:
1429 return TargetLowering::findRepresentativeClass(VT);
1430 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001431 RRC = Subtarget->is64Bit() ?
1432 (const TargetRegisterClass*)&X86::GR64RegClass :
1433 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001434 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001435 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001436 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001437 break;
1438 case MVT::f32: case MVT::f64:
1439 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1440 case MVT::v4f32: case MVT::v2f64:
1441 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1442 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001443 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001444 break;
1445 }
1446 return std::make_pair(RRC, Cost);
1447}
1448
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001449bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1450 unsigned &Offset) const {
1451 if (!Subtarget->isTargetLinux())
1452 return false;
1453
1454 if (Subtarget->is64Bit()) {
1455 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1456 Offset = 0x28;
1457 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1458 AddressSpace = 256;
1459 else
1460 AddressSpace = 257;
1461 } else {
1462 // %gs:0x14 on i386
1463 Offset = 0x14;
1464 AddressSpace = 256;
1465 }
1466 return true;
1467}
1468
1469
Chris Lattner2b02a442007-02-25 08:29:00 +00001470//===----------------------------------------------------------------------===//
1471// Return Value Calling Convention Implementation
1472//===----------------------------------------------------------------------===//
1473
Chris Lattner59ed56b2007-02-28 04:55:35 +00001474#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001475
Michael J. Spencerec38de22010-10-10 22:04:20 +00001476bool
Eric Christopher471e4222011-06-08 23:55:35 +00001477X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001478 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001479 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001480 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001481 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001482 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001483 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001484 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001485}
1486
Dan Gohman98ca4f22009-08-05 01:29:28 +00001487SDValue
1488X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001489 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001490 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001491 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001492 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001493 MachineFunction &MF = DAG.getMachineFunction();
1494 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001495
Chris Lattner9774c912007-02-27 05:28:59 +00001496 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001497 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001498 RVLocs, *DAG.getContext());
1499 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001500
Evan Chengdcea1632010-02-04 02:40:39 +00001501 // Add the regs to the liveout set for the function.
1502 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1503 for (unsigned i = 0; i != RVLocs.size(); ++i)
1504 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1505 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001506
Dan Gohman475871a2008-07-27 21:46:04 +00001507 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001508
Dan Gohman475871a2008-07-27 21:46:04 +00001509 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001510 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1511 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001512 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1513 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001514
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001515 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001516 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1517 CCValAssign &VA = RVLocs[i];
1518 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001519 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001520 EVT ValVT = ValToCopy.getValueType();
1521
Jakob Stoklund Olesenee66b412012-05-31 17:28:20 +00001522 // Promote values to the appropriate types
1523 if (VA.getLocInfo() == CCValAssign::SExt)
1524 ValToCopy = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), ValToCopy);
1525 else if (VA.getLocInfo() == CCValAssign::ZExt)
1526 ValToCopy = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), ValToCopy);
1527 else if (VA.getLocInfo() == CCValAssign::AExt)
1528 ValToCopy = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), ValToCopy);
1529 else if (VA.getLocInfo() == CCValAssign::BCvt)
1530 ValToCopy = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), ValToCopy);
1531
Dale Johannesenc4510512010-09-24 19:05:48 +00001532 // If this is x86-64, and we disabled SSE, we can't return FP values,
1533 // or SSE or MMX vectors.
1534 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1535 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001536 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001537 report_fatal_error("SSE register return with SSE disabled");
1538 }
1539 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1540 // llvm-gcc has never done it right and no one has noticed, so this
1541 // should be OK for now.
1542 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001543 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001544 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001545
Chris Lattner447ff682008-03-11 03:23:40 +00001546 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1547 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001548 if (VA.getLocReg() == X86::ST0 ||
1549 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001550 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1551 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001552 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001553 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001554 RetOps.push_back(ValToCopy);
1555 // Don't emit a copytoreg.
1556 continue;
1557 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001558
Evan Cheng242b38b2009-02-23 09:03:22 +00001559 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1560 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001561 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001562 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001563 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001564 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001565 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1566 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001567 // If we don't have SSE2 available, convert to v4f32 so the generated
1568 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001569 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001570 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001571 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001572 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001573 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001574
Dale Johannesendd64c412009-02-04 00:33:20 +00001575 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001576 Flag = Chain.getValue(1);
1577 }
Dan Gohman61a92132008-04-21 23:59:07 +00001578
1579 // The x86-64 ABI for returning structs by value requires that we copy
1580 // the sret argument into %rax for the return. We saved the argument into
1581 // a virtual register in the entry block, so now we copy the value out
1582 // and into %rax.
1583 if (Subtarget->is64Bit() &&
1584 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1585 MachineFunction &MF = DAG.getMachineFunction();
1586 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1587 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001588 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001589 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001590 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001591
Dale Johannesendd64c412009-02-04 00:33:20 +00001592 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001593 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001594
1595 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001596 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001597 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001598
Chris Lattner447ff682008-03-11 03:23:40 +00001599 RetOps[0] = Chain; // Update chain.
1600
1601 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001602 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001603 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001604
1605 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001606 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001607}
1608
Evan Chengbf010eb2012-04-10 01:51:00 +00001609bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001610 if (N->getNumValues() != 1)
1611 return false;
1612 if (!N->hasNUsesOfValue(1, 0))
1613 return false;
1614
Evan Chengbf010eb2012-04-10 01:51:00 +00001615 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001616 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001617 if (Copy->getOpcode() == ISD::CopyToReg) {
1618 // If the copy has a glue operand, we conservatively assume it isn't safe to
1619 // perform a tail call.
1620 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1621 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001622 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001623 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001624 return false;
1625
Evan Cheng1bf891a2010-12-01 22:59:46 +00001626 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001627 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001628 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001629 if (UI->getOpcode() != X86ISD::RET_FLAG)
1630 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001631 HasRet = true;
1632 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001633
Evan Chengbf010eb2012-04-10 01:51:00 +00001634 if (!HasRet)
1635 return false;
1636
1637 Chain = TCChain;
1638 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001639}
1640
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001641EVT
1642X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001643 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001644 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001645 // TODO: Is this also valid on 32-bit?
1646 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001647 ReturnMVT = MVT::i8;
1648 else
1649 ReturnMVT = MVT::i32;
1650
1651 EVT MinVT = getRegisterType(Context, ReturnMVT);
1652 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001653}
1654
Dan Gohman98ca4f22009-08-05 01:29:28 +00001655/// LowerCallResult - Lower the result values of a call into the
1656/// appropriate copies out of appropriate physical registers.
1657///
1658SDValue
1659X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001660 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001661 const SmallVectorImpl<ISD::InputArg> &Ins,
1662 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001663 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001664
Chris Lattnere32bbf62007-02-28 07:09:55 +00001665 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001666 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001667 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001668 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001669 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001670 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001671
Chris Lattner3085e152007-02-25 08:59:22 +00001672 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001673 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001674 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001675 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001676
Torok Edwin3f142c32009-02-01 18:15:56 +00001677 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001678 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001679 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001680 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001681 }
1682
Evan Cheng79fb3b42009-02-20 20:43:02 +00001683 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001684
1685 // If this is a call to a function that returns an fp value on the floating
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +00001686 // point stack, we must guarantee the value is popped from the stack, so
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001687 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001688 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001689 // instead.
1690 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1691 // If we prefer to use the value in xmm registers, copy it out as f80 and
1692 // use a truncate to move it from fp stack reg to xmm reg.
1693 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001694 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001695 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1696 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001697 Val = Chain.getValue(0);
1698
1699 // Round the f80 to the right size, which also moves it to the appropriate
1700 // xmm register.
1701 if (CopyVT != VA.getValVT())
1702 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1703 // This truncation won't change the value.
1704 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001705 } else {
1706 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1707 CopyVT, InFlag).getValue(1);
1708 Val = Chain.getValue(0);
1709 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001710 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001711 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001712 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001713
Dan Gohman98ca4f22009-08-05 01:29:28 +00001714 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001715}
1716
1717
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001718//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001719// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001720//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001721// StdCall calling convention seems to be standard for many Windows' API
1722// routines and around. It differs from C calling convention just a little:
1723// callee should clean up the stack, not caller. Symbols should be also
1724// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001725// For info on fast calling convention see Fast Calling Convention (tail call)
1726// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001727
Dan Gohman98ca4f22009-08-05 01:29:28 +00001728/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001729/// semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00001730enum StructReturnType {
1731 NotStructReturn,
1732 RegStructReturn,
1733 StackStructReturn
1734};
1735static StructReturnType
1736callIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001737 if (Outs.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00001738 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001739
Rafael Espindola1cee7102012-07-25 13:41:10 +00001740 const ISD::ArgFlagsTy &Flags = Outs[0].Flags;
1741 if (!Flags.isSRet())
1742 return NotStructReturn;
1743 if (Flags.isInReg())
1744 return RegStructReturn;
1745 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00001746}
1747
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001748/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001749/// return semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00001750static StructReturnType
1751argsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001752 if (Ins.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00001753 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001754
Rafael Espindola1cee7102012-07-25 13:41:10 +00001755 const ISD::ArgFlagsTy &Flags = Ins[0].Flags;
1756 if (!Flags.isSRet())
1757 return NotStructReturn;
1758 if (Flags.isInReg())
1759 return RegStructReturn;
1760 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00001761}
1762
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001763/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1764/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001765/// the specific parameter attribute. The copy will be passed as a byval
1766/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001767static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001768CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001769 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1770 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001771 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001772
Dale Johannesendd64c412009-02-04 00:33:20 +00001773 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001774 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001775 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001776}
1777
Chris Lattner29689432010-03-11 00:22:57 +00001778/// IsTailCallConvention - Return true if the calling convention is one that
1779/// supports tail call optimization.
1780static bool IsTailCallConvention(CallingConv::ID CC) {
1781 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1782}
1783
Evan Cheng485fafc2011-03-21 01:19:09 +00001784bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001785 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001786 return false;
1787
1788 CallSite CS(CI);
1789 CallingConv::ID CalleeCC = CS.getCallingConv();
1790 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1791 return false;
1792
1793 return true;
1794}
1795
Evan Cheng0c439eb2010-01-27 00:07:07 +00001796/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1797/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001798static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1799 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001800 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001801}
1802
Dan Gohman98ca4f22009-08-05 01:29:28 +00001803SDValue
1804X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001805 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001806 const SmallVectorImpl<ISD::InputArg> &Ins,
1807 DebugLoc dl, SelectionDAG &DAG,
1808 const CCValAssign &VA,
1809 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001810 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001811 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001812 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001813 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1814 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001815 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001816 EVT ValVT;
1817
1818 // If value is passed by pointer we have address passed instead of the value
1819 // itself.
1820 if (VA.getLocInfo() == CCValAssign::Indirect)
1821 ValVT = VA.getLocVT();
1822 else
1823 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001824
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001825 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001826 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001827 // In case of tail call optimization mark all arguments mutable. Since they
1828 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001829 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001830 unsigned Bytes = Flags.getByValSize();
1831 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1832 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001833 return DAG.getFrameIndex(FI, getPointerTy());
1834 } else {
1835 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001836 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001837 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1838 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001839 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001840 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001841 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001842}
1843
Dan Gohman475871a2008-07-27 21:46:04 +00001844SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001845X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001846 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001847 bool isVarArg,
1848 const SmallVectorImpl<ISD::InputArg> &Ins,
1849 DebugLoc dl,
1850 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001851 SmallVectorImpl<SDValue> &InVals)
1852 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001853 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001854 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001855
Gordon Henriksen86737662008-01-05 16:56:59 +00001856 const Function* Fn = MF.getFunction();
1857 if (Fn->hasExternalLinkage() &&
1858 Subtarget->isTargetCygMing() &&
1859 Fn->getName() == "main")
1860 FuncInfo->setForceFramePointer(true);
1861
Evan Cheng1bc78042006-04-26 01:20:17 +00001862 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001863 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001864 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001865 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001866
Chris Lattner29689432010-03-11 00:22:57 +00001867 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1868 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001869
Chris Lattner638402b2007-02-28 07:00:42 +00001870 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001871 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001872 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001873 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001874
1875 // Allocate shadow area for Win64
1876 if (IsWin64) {
1877 CCInfo.AllocateStack(32, 8);
1878 }
1879
Duncan Sands45907662010-10-31 13:21:44 +00001880 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001881
Chris Lattnerf39f7712007-02-28 05:46:49 +00001882 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001883 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001884 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1885 CCValAssign &VA = ArgLocs[i];
1886 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1887 // places.
1888 assert(VA.getValNo() != LastVal &&
1889 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001890 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001891 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001892
Chris Lattnerf39f7712007-02-28 05:46:49 +00001893 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001894 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001895 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001896 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001897 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001898 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001899 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001900 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001901 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001902 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001903 RC = &X86::FR64RegClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001904 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
Craig Topperc9099502012-04-20 06:31:50 +00001905 RC = &X86::VR256RegClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001906 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Craig Topperc9099502012-04-20 06:31:50 +00001907 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001908 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001909 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001910 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001911 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001912
Devang Patel68e6bee2011-02-21 23:21:26 +00001913 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001914 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001915
Chris Lattnerf39f7712007-02-28 05:46:49 +00001916 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1917 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1918 // right size.
1919 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001920 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001921 DAG.getValueType(VA.getValVT()));
1922 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001923 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001924 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001925 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001926 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001927
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001928 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001929 // Handle MMX values passed in XMM regs.
1930 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001931 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1932 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001933 } else
1934 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001935 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001936 } else {
1937 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001938 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001939 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001940
1941 // If value is passed via pointer - do a load.
1942 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001943 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001944 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001945
Dan Gohman98ca4f22009-08-05 01:29:28 +00001946 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001947 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001948
Dan Gohman61a92132008-04-21 23:59:07 +00001949 // The x86-64 ABI for returning structs by value requires that we copy
1950 // the sret argument into %rax for the return. Save the argument into
1951 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001952 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001953 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1954 unsigned Reg = FuncInfo->getSRetReturnReg();
1955 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001956 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001957 FuncInfo->setSRetReturnReg(Reg);
1958 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001959 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001960 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001961 }
1962
Chris Lattnerf39f7712007-02-28 05:46:49 +00001963 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001964 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001965 if (FuncIsMadeTailCallSafe(CallConv,
1966 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001967 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001968
Evan Cheng1bc78042006-04-26 01:20:17 +00001969 // If the function takes variable number of arguments, make a frame index for
1970 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001971 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001972 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1973 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001974 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001975 }
1976 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001977 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1978
1979 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001980 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001981 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001982 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001983 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001984 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1985 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001986 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001987 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1988 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1989 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001990 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001991 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001992
1993 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001994 // The XMM registers which might contain var arg parameters are shadowed
1995 // in their paired GPR. So we only need to save the GPR to their home
1996 // slots.
1997 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001998 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001999 } else {
2000 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
2001 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002002
Chad Rosier30450e82011-12-22 22:35:21 +00002003 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
2004 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002005 }
2006 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
2007 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002008
Devang Patel578efa92009-06-05 21:57:13 +00002009 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00002010 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00002011 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002012 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
2013 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00002014 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002015 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00002016 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00002017 // Kernel mode asks for SSE to be disabled, so don't push them
2018 // on the stack.
2019 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00002020
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002021 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002022 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002023 // Get to the caller-allocated home save location. Add 8 to account
2024 // for the return address.
2025 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002026 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002027 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002028 // Fixup to set vararg frame on shadow area (4 x i64).
2029 if (NumIntRegs < 4)
2030 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002031 } else {
2032 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00002033 // registers, then we must store them to their spots on the stack so
2034 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002035 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
2036 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
2037 FuncInfo->setRegSaveFrameIndex(
2038 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00002039 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002040 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002041
Gordon Henriksen86737662008-01-05 16:56:59 +00002042 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002043 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002044 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2045 getPointerTy());
2046 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002047 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002048 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2049 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002050 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002051 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002052 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002053 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002054 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002055 MachinePointerInfo::getFixedStack(
2056 FuncInfo->getRegSaveFrameIndex(), Offset),
2057 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002058 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002059 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002060 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002061
Dan Gohmanface41a2009-08-16 21:24:25 +00002062 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2063 // Now store the XMM (fp + vector) parameter registers.
2064 SmallVector<SDValue, 11> SaveXMMOps;
2065 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002066
Craig Topperc9099502012-04-20 06:31:50 +00002067 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002068 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2069 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002070
Dan Gohman1e93df62010-04-17 14:41:14 +00002071 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2072 FuncInfo->getRegSaveFrameIndex()));
2073 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2074 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002075
Dan Gohmanface41a2009-08-16 21:24:25 +00002076 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002077 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002078 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002079 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2080 SaveXMMOps.push_back(Val);
2081 }
2082 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2083 MVT::Other,
2084 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002085 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002086
2087 if (!MemOps.empty())
2088 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2089 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002090 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002091 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002092
Gordon Henriksen86737662008-01-05 16:56:59 +00002093 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002094 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2095 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002096 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002097 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002098 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002099 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002100 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002101 argsAreStructReturn(Ins) == StackStructReturn)
Dan Gohman1e93df62010-04-17 14:41:14 +00002102 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002103 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002104
Gordon Henriksen86737662008-01-05 16:56:59 +00002105 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002106 // RegSaveFrameIndex is X86-64 only.
2107 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002108 if (CallConv == CallingConv::X86_FastCall ||
2109 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002110 // fastcc functions can't have varargs.
2111 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002112 }
Evan Cheng25caf632006-05-23 21:06:34 +00002113
Rafael Espindola76927d752011-08-30 19:39:58 +00002114 FuncInfo->setArgumentStackSize(StackSize);
2115
Dan Gohman98ca4f22009-08-05 01:29:28 +00002116 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002117}
2118
Dan Gohman475871a2008-07-27 21:46:04 +00002119SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002120X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2121 SDValue StackPtr, SDValue Arg,
2122 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002123 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002124 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002125 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002126 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002127 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002128 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002129 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002130
2131 return DAG.getStore(Chain, dl, Arg, PtrOff,
2132 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002133 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002134}
2135
Bill Wendling64e87322009-01-16 19:25:27 +00002136/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002137/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002138SDValue
2139X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002140 SDValue &OutRetAddr, SDValue Chain,
2141 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002142 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002143 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002144 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002145 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002146
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002147 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002148 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002149 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002150 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002151}
2152
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002153/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002154/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002155static SDValue
2156EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002157 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002158 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002159 // Store the return address to the appropriate stack slot.
2160 if (!FPDiff) return Chain;
2161 // Calculate the new stack slot for the return address.
2162 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002163 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002164 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002165 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002166 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002167 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002168 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002169 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002170 return Chain;
2171}
2172
Dan Gohman98ca4f22009-08-05 01:29:28 +00002173SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002174X86TargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002175 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002176 SelectionDAG &DAG = CLI.DAG;
2177 DebugLoc &dl = CLI.DL;
2178 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2179 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2180 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2181 SDValue Chain = CLI.Chain;
2182 SDValue Callee = CLI.Callee;
2183 CallingConv::ID CallConv = CLI.CallConv;
2184 bool &isTailCall = CLI.IsTailCall;
2185 bool isVarArg = CLI.IsVarArg;
2186
Dan Gohman98ca4f22009-08-05 01:29:28 +00002187 MachineFunction &MF = DAG.getMachineFunction();
2188 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002189 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002190 bool IsWindows = Subtarget->isTargetWindows();
Rafael Espindola1cee7102012-07-25 13:41:10 +00002191 StructReturnType SR = callIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002192 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002193
Nick Lewycky22de16d2012-01-19 00:34:10 +00002194 if (MF.getTarget().Options.DisableTailCalls)
2195 isTailCall = false;
2196
Evan Cheng5f941932010-02-05 02:21:12 +00002197 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002198 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002199 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
Rafael Espindola1cee7102012-07-25 13:41:10 +00002200 isVarArg, SR != NotStructReturn,
2201 MF.getFunction()->hasStructRetAttr(),
2202 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002203
2204 // Sibcalls are automatically detected tailcalls which do not require
2205 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002206 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002207 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002208
2209 if (isTailCall)
2210 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002211 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002212
Chris Lattner29689432010-03-11 00:22:57 +00002213 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2214 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002215
Chris Lattner638402b2007-02-28 07:00:42 +00002216 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002217 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002218 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002219 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002220
2221 // Allocate shadow area for Win64
2222 if (IsWin64) {
2223 CCInfo.AllocateStack(32, 8);
2224 }
2225
Duncan Sands45907662010-10-31 13:21:44 +00002226 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002227
Chris Lattner423c5f42007-02-28 05:31:48 +00002228 // Get a count of how many bytes are to be pushed on the stack.
2229 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002230 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002231 // This is a sibcall. The memory operands are available in caller's
2232 // own caller's stack.
2233 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002234 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2235 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002236 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002237
Gordon Henriksen86737662008-01-05 16:56:59 +00002238 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002239 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002240 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002241 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002242 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2243 FPDiff = NumBytesCallerPushed - NumBytes;
2244
2245 // Set the delta of movement of the returnaddr stackslot.
2246 // But only set if delta is greater than previous delta.
2247 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2248 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2249 }
2250
Evan Chengf22f9b32010-02-06 03:28:46 +00002251 if (!IsSibcall)
2252 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002253
Dan Gohman475871a2008-07-27 21:46:04 +00002254 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002255 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002256 if (isTailCall && FPDiff)
2257 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2258 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002259
Dan Gohman475871a2008-07-27 21:46:04 +00002260 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2261 SmallVector<SDValue, 8> MemOpChains;
2262 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002263
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002264 // Walk the register/memloc assignments, inserting copies/loads. In the case
2265 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002266 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2267 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002268 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002269 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002270 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002271 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002272
Chris Lattner423c5f42007-02-28 05:31:48 +00002273 // Promote the value if needed.
2274 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002275 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002276 case CCValAssign::Full: break;
2277 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002278 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002279 break;
2280 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002281 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002282 break;
2283 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002284 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2285 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002286 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002287 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2288 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002289 } else
2290 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2291 break;
2292 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002293 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002294 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002295 case CCValAssign::Indirect: {
2296 // Store the argument.
2297 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002298 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002299 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002300 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002301 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002302 Arg = SpillSlot;
2303 break;
2304 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002305 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002306
Chris Lattner423c5f42007-02-28 05:31:48 +00002307 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002308 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2309 if (isVarArg && IsWin64) {
2310 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2311 // shadow reg if callee is a varargs function.
2312 unsigned ShadowReg = 0;
2313 switch (VA.getLocReg()) {
2314 case X86::XMM0: ShadowReg = X86::RCX; break;
2315 case X86::XMM1: ShadowReg = X86::RDX; break;
2316 case X86::XMM2: ShadowReg = X86::R8; break;
2317 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002318 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002319 if (ShadowReg)
2320 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002321 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002322 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002323 assert(VA.isMemLoc());
2324 if (StackPtr.getNode() == 0)
2325 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2326 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2327 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002328 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002329 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002330
Evan Cheng32fe1032006-05-25 00:59:30 +00002331 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002332 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002333 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002334
Chris Lattner88e1fd52009-07-09 04:24:46 +00002335 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002336 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2337 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002338 if (!isTailCall) {
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002339 RegsToPass.push_back(std::make_pair(unsigned(X86::EBX),
2340 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy())));
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002341 } else {
2342 // If we are tail calling and generating PIC/GOT style code load the
2343 // address of the callee into ECX. The value in ecx is used as target of
2344 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2345 // for tail calls on PIC/GOT architectures. Normally we would just put the
2346 // address of GOT into ebx and then call target@PLT. But for tail calls
2347 // ebx would be restored (since ebx is callee saved) before jumping to the
2348 // target@PLT.
2349
2350 // Note: The actual moving to ECX is done further down.
2351 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2352 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2353 !G->getGlobal()->hasProtectedVisibility())
2354 Callee = LowerGlobalAddress(Callee, DAG);
2355 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002356 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002357 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002358 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002359
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002360 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002361 // From AMD64 ABI document:
2362 // For calls that may call functions that use varargs or stdargs
2363 // (prototype-less calls or calls to functions containing ellipsis (...) in
2364 // the declaration) %al is used as hidden argument to specify the number
2365 // of SSE registers used. The contents of %al do not need to match exactly
2366 // the number of registers, but must be an ubound on the number of SSE
2367 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002368
Gordon Henriksen86737662008-01-05 16:56:59 +00002369 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002370 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002371 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2372 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2373 };
2374 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002375 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002376 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002377
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002378 RegsToPass.push_back(std::make_pair(unsigned(X86::AL),
2379 DAG.getConstant(NumXMMRegs, MVT::i8)));
Gordon Henriksen86737662008-01-05 16:56:59 +00002380 }
2381
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002382 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002383 if (isTailCall) {
2384 // Force all the incoming stack arguments to be loaded from the stack
2385 // before any new outgoing arguments are stored to the stack, because the
2386 // outgoing stack slots may alias the incoming argument stack slots, and
2387 // the alias isn't otherwise explicit. This is slightly more conservative
2388 // than necessary, because it means that each store effectively depends
2389 // on every argument instead of just those arguments it would clobber.
2390 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2391
Dan Gohman475871a2008-07-27 21:46:04 +00002392 SmallVector<SDValue, 8> MemOpChains2;
2393 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002394 int FI = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002395 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002396 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2397 CCValAssign &VA = ArgLocs[i];
2398 if (VA.isRegLoc())
2399 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002400 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002401 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002402 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002403 // Create frame index.
2404 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002405 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002406 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002407 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002408
Duncan Sands276dcbd2008-03-21 09:14:45 +00002409 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002410 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002411 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002412 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002413 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002414 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002415 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002416
Dan Gohman98ca4f22009-08-05 01:29:28 +00002417 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2418 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002419 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002420 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002421 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002422 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002423 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002424 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002425 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002426 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002427 }
2428 }
2429
2430 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002431 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002432 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002433
2434 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002435 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002436 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002437 }
2438
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002439 // Build a sequence of copy-to-reg nodes chained together with token chain
2440 // and flag operands which copy the outgoing args into registers.
2441 SDValue InFlag;
2442 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2443 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2444 RegsToPass[i].second, InFlag);
2445 InFlag = Chain.getValue(1);
2446 }
2447
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002448 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2449 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2450 // In the 64-bit large code model, we have to make all calls
2451 // through a register, since the call instruction's 32-bit
2452 // pc-relative offset may not be large enough to hold the whole
2453 // address.
2454 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002455 // If the callee is a GlobalAddress node (quite common, every direct call
2456 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2457 // it.
2458
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002459 // We should use extra load for direct calls to dllimported functions in
2460 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002461 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002462 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002463 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002464 bool ExtraLoad = false;
2465 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002466
Chris Lattner48a7d022009-07-09 05:02:21 +00002467 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2468 // external symbols most go through the PLT in PIC mode. If the symbol
2469 // has hidden or protected visibility, or if it is static or local, then
2470 // we don't need to use the PLT - we can directly call it.
2471 if (Subtarget->isTargetELF() &&
2472 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002473 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002474 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002475 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002476 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002477 (!Subtarget->getTargetTriple().isMacOSX() ||
2478 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002479 // PC-relative references to external symbols should go through $stub,
2480 // unless we're building with the leopard linker or later, which
2481 // automatically synthesizes these stubs.
2482 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002483 } else if (Subtarget->isPICStyleRIPRel() &&
2484 isa<Function>(GV) &&
2485 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2486 // If the function is marked as non-lazy, generate an indirect call
2487 // which loads from the GOT directly. This avoids runtime overhead
2488 // at the cost of eager binding (and one extra byte of encoding).
2489 OpFlags = X86II::MO_GOTPCREL;
2490 WrapperKind = X86ISD::WrapperRIP;
2491 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002492 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002493
Devang Patel0d881da2010-07-06 22:08:15 +00002494 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002495 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002496
2497 // Add a wrapper if needed.
2498 if (WrapperKind != ISD::DELETED_NODE)
2499 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2500 // Add extra indirection if needed.
2501 if (ExtraLoad)
2502 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2503 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002504 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002505 }
Bill Wendling056292f2008-09-16 21:48:12 +00002506 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002507 unsigned char OpFlags = 0;
2508
Evan Cheng1bf891a2010-12-01 22:59:46 +00002509 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2510 // external symbols should go through the PLT.
2511 if (Subtarget->isTargetELF() &&
2512 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2513 OpFlags = X86II::MO_PLT;
2514 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002515 (!Subtarget->getTargetTriple().isMacOSX() ||
2516 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002517 // PC-relative references to external symbols should go through $stub,
2518 // unless we're building with the leopard linker or later, which
2519 // automatically synthesizes these stubs.
2520 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002521 }
Eric Christopherfd179292009-08-27 18:07:15 +00002522
Chris Lattner48a7d022009-07-09 05:02:21 +00002523 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2524 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002525 }
2526
Chris Lattnerd96d0722007-02-25 06:40:16 +00002527 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002528 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002529 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002530
Evan Chengf22f9b32010-02-06 03:28:46 +00002531 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002532 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2533 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002534 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002535 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002536
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002537 Ops.push_back(Chain);
2538 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002539
Dan Gohman98ca4f22009-08-05 01:29:28 +00002540 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002541 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002542
Gordon Henriksen86737662008-01-05 16:56:59 +00002543 // Add argument registers to the end of the list so that they are known live
2544 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002545 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2546 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2547 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002548
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002549 // Add a register mask operand representing the call-preserved registers.
2550 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2551 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2552 assert(Mask && "Missing call preserved mask for calling convention");
2553 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002554
Gabor Greifba36cb52008-08-28 21:40:38 +00002555 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002556 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002557
Dan Gohman98ca4f22009-08-05 01:29:28 +00002558 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002559 // We used to do:
2560 //// If this is the first return lowered for this function, add the regs
2561 //// to the liveout set for the function.
2562 // This isn't right, although it's probably harmless on x86; liveouts
2563 // should be computed from returns not tail calls. Consider a void
2564 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002565 return DAG.getNode(X86ISD::TC_RETURN, dl,
2566 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002567 }
2568
Dale Johannesenace16102009-02-03 19:33:06 +00002569 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002570 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002571
Chris Lattner2d297092006-05-23 18:50:38 +00002572 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002573 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002574 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2575 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002576 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002577 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002578 SR == StackStructReturn)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002579 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002580 // pops the hidden struct pointer, so we have to push it back.
2581 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002582 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002583 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002584 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002585 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002586
Gordon Henriksenae636f82008-01-03 16:47:34 +00002587 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002588 if (!IsSibcall) {
2589 Chain = DAG.getCALLSEQ_END(Chain,
2590 DAG.getIntPtrConstant(NumBytes, true),
2591 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2592 true),
2593 InFlag);
2594 InFlag = Chain.getValue(1);
2595 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002596
Chris Lattner3085e152007-02-25 08:59:22 +00002597 // Handle result values, copying them out of physregs into vregs that we
2598 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002599 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2600 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002601}
2602
Evan Cheng25ab6902006-09-08 06:48:29 +00002603
2604//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002605// Fast Calling Convention (tail call) implementation
2606//===----------------------------------------------------------------------===//
2607
2608// Like std call, callee cleans arguments, convention except that ECX is
2609// reserved for storing the tail called function address. Only 2 registers are
2610// free for argument passing (inreg). Tail call optimization is performed
2611// provided:
2612// * tailcallopt is enabled
2613// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002614// On X86_64 architecture with GOT-style position independent code only local
2615// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002616// To keep the stack aligned according to platform abi the function
2617// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2618// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002619// If a tail called function callee has more arguments than the caller the
2620// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002621// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002622// original REtADDR, but before the saved framepointer or the spilled registers
2623// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2624// stack layout:
2625// arg1
2626// arg2
2627// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002628// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002629// move area ]
2630// (possible EBP)
2631// ESI
2632// EDI
2633// local1 ..
2634
2635/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2636/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002637unsigned
2638X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2639 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002640 MachineFunction &MF = DAG.getMachineFunction();
2641 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002642 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002643 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002644 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002645 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002646 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002647 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2648 // Number smaller than 12 so just add the difference.
2649 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2650 } else {
2651 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002652 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002653 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002654 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002655 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002656}
2657
Evan Cheng5f941932010-02-05 02:21:12 +00002658/// MatchingStackOffset - Return true if the given stack call argument is
2659/// already available in the same position (relatively) of the caller's
2660/// incoming argument stack.
2661static
2662bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2663 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2664 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002665 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2666 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002667 if (Arg.getOpcode() == ISD::CopyFromReg) {
2668 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002669 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002670 return false;
2671 MachineInstr *Def = MRI->getVRegDef(VR);
2672 if (!Def)
2673 return false;
2674 if (!Flags.isByVal()) {
2675 if (!TII->isLoadFromStackSlot(Def, FI))
2676 return false;
2677 } else {
2678 unsigned Opcode = Def->getOpcode();
2679 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2680 Def->getOperand(1).isFI()) {
2681 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002682 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002683 } else
2684 return false;
2685 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002686 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2687 if (Flags.isByVal())
2688 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002689 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002690 // define @foo(%struct.X* %A) {
2691 // tail call @bar(%struct.X* byval %A)
2692 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002693 return false;
2694 SDValue Ptr = Ld->getBasePtr();
2695 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2696 if (!FINode)
2697 return false;
2698 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002699 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002700 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002701 FI = FINode->getIndex();
2702 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002703 } else
2704 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002705
Evan Cheng4cae1332010-03-05 08:38:04 +00002706 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002707 if (!MFI->isFixedObjectIndex(FI))
2708 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002709 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002710}
2711
Dan Gohman98ca4f22009-08-05 01:29:28 +00002712/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2713/// for tail call optimization. Targets which want to do tail call
2714/// optimization should implement this function.
2715bool
2716X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002717 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002718 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002719 bool isCalleeStructRet,
2720 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002721 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002722 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002723 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002724 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002725 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002726 CalleeCC != CallingConv::C)
2727 return false;
2728
Evan Cheng7096ae42010-01-29 06:45:59 +00002729 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002730 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002731 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002732 CallingConv::ID CallerCC = CallerF->getCallingConv();
2733 bool CCMatch = CallerCC == CalleeCC;
2734
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002735 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002736 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002737 return true;
2738 return false;
2739 }
2740
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002741 // Look for obvious safe cases to perform tail call optimization that do not
2742 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002743
Evan Cheng2c12cb42010-03-26 16:26:03 +00002744 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2745 // emit a special epilogue.
2746 if (RegInfo->needsStackRealignment(MF))
2747 return false;
2748
Evan Chenga375d472010-03-15 18:54:48 +00002749 // Also avoid sibcall optimization if either caller or callee uses struct
2750 // return semantics.
2751 if (isCalleeStructRet || isCallerStructRet)
2752 return false;
2753
Chad Rosier2416da32011-06-24 21:15:36 +00002754 // An stdcall caller is expected to clean up its arguments; the callee
2755 // isn't going to do that.
2756 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2757 return false;
2758
Chad Rosier871f6642011-05-18 19:59:50 +00002759 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002760 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002761 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002762
2763 // Optimizing for varargs on Win64 is unlikely to be safe without
2764 // additional testing.
2765 if (Subtarget->isTargetWin64())
2766 return false;
2767
Chad Rosier871f6642011-05-18 19:59:50 +00002768 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002769 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002770 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002771
Chad Rosier871f6642011-05-18 19:59:50 +00002772 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2773 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2774 if (!ArgLocs[i].isRegLoc())
2775 return false;
2776 }
2777
Chad Rosier30450e82011-12-22 22:35:21 +00002778 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2779 // stack. Therefore, if it's not used by the call it is not safe to optimize
2780 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002781 bool Unused = false;
2782 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2783 if (!Ins[i].Used) {
2784 Unused = true;
2785 break;
2786 }
2787 }
2788 if (Unused) {
2789 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002790 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002791 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002792 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002793 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002794 CCValAssign &VA = RVLocs[i];
2795 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2796 return false;
2797 }
2798 }
2799
Evan Cheng13617962010-04-30 01:12:32 +00002800 // If the calling conventions do not match, then we'd better make sure the
2801 // results are returned in the same way as what the caller expects.
2802 if (!CCMatch) {
2803 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002804 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002805 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002806 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2807
2808 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002809 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002810 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002811 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2812
2813 if (RVLocs1.size() != RVLocs2.size())
2814 return false;
2815 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2816 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2817 return false;
2818 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2819 return false;
2820 if (RVLocs1[i].isRegLoc()) {
2821 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2822 return false;
2823 } else {
2824 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2825 return false;
2826 }
2827 }
2828 }
2829
Evan Chenga6bff982010-01-30 01:22:00 +00002830 // If the callee takes no arguments then go on to check the results of the
2831 // call.
2832 if (!Outs.empty()) {
2833 // Check if stack adjustment is needed. For now, do not do this if any
2834 // argument is passed on the stack.
2835 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002836 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002837 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002838
2839 // Allocate shadow area for Win64
2840 if (Subtarget->isTargetWin64()) {
2841 CCInfo.AllocateStack(32, 8);
2842 }
2843
Duncan Sands45907662010-10-31 13:21:44 +00002844 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002845 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002846 MachineFunction &MF = DAG.getMachineFunction();
2847 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2848 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002849
2850 // Check if the arguments are already laid out in the right way as
2851 // the caller's fixed stack objects.
2852 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002853 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2854 const X86InstrInfo *TII =
2855 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002856 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2857 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002858 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002859 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002860 if (VA.getLocInfo() == CCValAssign::Indirect)
2861 return false;
2862 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002863 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2864 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002865 return false;
2866 }
2867 }
2868 }
Evan Cheng9c044672010-05-29 01:35:22 +00002869
2870 // If the tailcall address may be in a register, then make sure it's
2871 // possible to register allocate for it. In 32-bit, the call address can
2872 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002873 // callee-saved registers are restored. These happen to be the same
2874 // registers used to pass 'inreg' arguments so watch out for those.
2875 if (!Subtarget->is64Bit() &&
2876 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002877 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002878 unsigned NumInRegs = 0;
2879 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2880 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002881 if (!VA.isRegLoc())
2882 continue;
2883 unsigned Reg = VA.getLocReg();
2884 switch (Reg) {
2885 default: break;
2886 case X86::EAX: case X86::EDX: case X86::ECX:
2887 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002888 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002889 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002890 }
2891 }
2892 }
Evan Chenga6bff982010-01-30 01:22:00 +00002893 }
Evan Chengb1712452010-01-27 06:25:16 +00002894
Evan Cheng86809cc2010-02-03 03:28:02 +00002895 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002896}
2897
Dan Gohman3df24e62008-09-03 23:12:08 +00002898FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002899X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2900 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002901}
2902
2903
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002904//===----------------------------------------------------------------------===//
2905// Other Lowering Hooks
2906//===----------------------------------------------------------------------===//
2907
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002908static bool MayFoldLoad(SDValue Op) {
2909 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2910}
2911
2912static bool MayFoldIntoStore(SDValue Op) {
2913 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2914}
2915
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002916static bool isTargetShuffle(unsigned Opcode) {
2917 switch(Opcode) {
2918 default: return false;
2919 case X86ISD::PSHUFD:
2920 case X86ISD::PSHUFHW:
2921 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002922 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002923 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002924 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002925 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002926 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002927 case X86ISD::MOVLPS:
2928 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002929 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002930 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002931 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002932 case X86ISD::MOVSS:
2933 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002934 case X86ISD::UNPCKL:
2935 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002936 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002937 case X86ISD::VPERM2X128:
Craig Topperbdcbcb32012-05-06 18:54:26 +00002938 case X86ISD::VPERMI:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002939 return true;
2940 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002941}
2942
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002943static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002944 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002945 switch(Opc) {
2946 default: llvm_unreachable("Unknown x86 shuffle node");
2947 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002948 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002949 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002950 return DAG.getNode(Opc, dl, VT, V1);
2951 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002952}
2953
2954static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002955 SDValue V1, unsigned TargetMask,
2956 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002957 switch(Opc) {
2958 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002959 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002960 case X86ISD::PSHUFHW:
2961 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002962 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00002963 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002964 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2965 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002966}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002967
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002968static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002969 SDValue V1, SDValue V2, unsigned TargetMask,
2970 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002971 switch(Opc) {
2972 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002973 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002974 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002975 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002976 return DAG.getNode(Opc, dl, VT, V1, V2,
2977 DAG.getConstant(TargetMask, MVT::i8));
2978 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002979}
2980
2981static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2982 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2983 switch(Opc) {
2984 default: llvm_unreachable("Unknown x86 shuffle node");
2985 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002986 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002987 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002988 case X86ISD::MOVLPS:
2989 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002990 case X86ISD::MOVSS:
2991 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002992 case X86ISD::UNPCKL:
2993 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002994 return DAG.getNode(Opc, dl, VT, V1, V2);
2995 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002996}
2997
Dan Gohmand858e902010-04-17 15:26:15 +00002998SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002999 MachineFunction &MF = DAG.getMachineFunction();
3000 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
3001 int ReturnAddrIndex = FuncInfo->getRAIndex();
3002
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003003 if (ReturnAddrIndex == 0) {
3004 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00003005 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00003006 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00003007 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003008 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003009 }
3010
Evan Cheng25ab6902006-09-08 06:48:29 +00003011 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003012}
3013
3014
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003015bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
3016 bool hasSymbolicDisplacement) {
3017 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00003018 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003019 return false;
3020
3021 // If we don't have a symbolic displacement - we don't have any extra
3022 // restrictions.
3023 if (!hasSymbolicDisplacement)
3024 return true;
3025
3026 // FIXME: Some tweaks might be needed for medium code model.
3027 if (M != CodeModel::Small && M != CodeModel::Kernel)
3028 return false;
3029
3030 // For small code model we assume that latest object is 16MB before end of 31
3031 // bits boundary. We may also accept pretty large negative constants knowing
3032 // that all objects are in the positive half of address space.
3033 if (M == CodeModel::Small && Offset < 16*1024*1024)
3034 return true;
3035
3036 // For kernel code model we know that all object resist in the negative half
3037 // of 32bits address space. We may not accept negative offsets, since they may
3038 // be just off and we may accept pretty large positive ones.
3039 if (M == CodeModel::Kernel && Offset > 0)
3040 return true;
3041
3042 return false;
3043}
3044
Evan Chengef41ff62011-06-23 17:54:54 +00003045/// isCalleePop - Determines whether the callee is required to pop its
3046/// own arguments. Callee pop is necessary to support tail calls.
3047bool X86::isCalleePop(CallingConv::ID CallingConv,
3048 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3049 if (IsVarArg)
3050 return false;
3051
3052 switch (CallingConv) {
3053 default:
3054 return false;
3055 case CallingConv::X86_StdCall:
3056 return !is64Bit;
3057 case CallingConv::X86_FastCall:
3058 return !is64Bit;
3059 case CallingConv::X86_ThisCall:
3060 return !is64Bit;
3061 case CallingConv::Fast:
3062 return TailCallOpt;
3063 case CallingConv::GHC:
3064 return TailCallOpt;
3065 }
3066}
3067
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003068/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3069/// specific condition code, returning the condition code and the LHS/RHS of the
3070/// comparison to make.
3071static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3072 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003073 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003074 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3075 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3076 // X > -1 -> X == 0, jump !sign.
3077 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003078 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003079 }
3080 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003081 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003082 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003083 }
3084 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003085 // X < 1 -> X <= 0
3086 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003087 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003088 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003089 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003090
Evan Chengd9558e02006-01-06 00:43:03 +00003091 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003092 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003093 case ISD::SETEQ: return X86::COND_E;
3094 case ISD::SETGT: return X86::COND_G;
3095 case ISD::SETGE: return X86::COND_GE;
3096 case ISD::SETLT: return X86::COND_L;
3097 case ISD::SETLE: return X86::COND_LE;
3098 case ISD::SETNE: return X86::COND_NE;
3099 case ISD::SETULT: return X86::COND_B;
3100 case ISD::SETUGT: return X86::COND_A;
3101 case ISD::SETULE: return X86::COND_BE;
3102 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003103 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003104 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003105
Chris Lattner4c78e022008-12-23 23:42:27 +00003106 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003107
Chris Lattner4c78e022008-12-23 23:42:27 +00003108 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003109 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3110 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003111 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3112 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003113 }
3114
Chris Lattner4c78e022008-12-23 23:42:27 +00003115 switch (SetCCOpcode) {
3116 default: break;
3117 case ISD::SETOLT:
3118 case ISD::SETOLE:
3119 case ISD::SETUGT:
3120 case ISD::SETUGE:
3121 std::swap(LHS, RHS);
3122 break;
3123 }
3124
3125 // On a floating point condition, the flags are set as follows:
3126 // ZF PF CF op
3127 // 0 | 0 | 0 | X > Y
3128 // 0 | 0 | 1 | X < Y
3129 // 1 | 0 | 0 | X == Y
3130 // 1 | 1 | 1 | unordered
3131 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003132 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003133 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003134 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003135 case ISD::SETOLT: // flipped
3136 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003137 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003138 case ISD::SETOLE: // flipped
3139 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003140 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003141 case ISD::SETUGT: // flipped
3142 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003143 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003144 case ISD::SETUGE: // flipped
3145 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003146 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003147 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003148 case ISD::SETNE: return X86::COND_NE;
3149 case ISD::SETUO: return X86::COND_P;
3150 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003151 case ISD::SETOEQ:
3152 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003153 }
Evan Chengd9558e02006-01-06 00:43:03 +00003154}
3155
Evan Cheng4a460802006-01-11 00:33:36 +00003156/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3157/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003158/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003159static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003160 switch (X86CC) {
3161 default:
3162 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003163 case X86::COND_B:
3164 case X86::COND_BE:
3165 case X86::COND_E:
3166 case X86::COND_P:
3167 case X86::COND_A:
3168 case X86::COND_AE:
3169 case X86::COND_NE:
3170 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003171 return true;
3172 }
3173}
3174
Evan Chengeb2f9692009-10-27 19:56:55 +00003175/// isFPImmLegal - Returns true if the target can instruction select the
3176/// specified FP immediate natively. If false, the legalizer will
3177/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003178bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003179 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3180 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3181 return true;
3182 }
3183 return false;
3184}
3185
Nate Begeman9008ca62009-04-27 18:41:29 +00003186/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3187/// the specified range (L, H].
3188static bool isUndefOrInRange(int Val, int Low, int Hi) {
3189 return (Val < 0) || (Val >= Low && Val < Hi);
3190}
3191
3192/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3193/// specified value.
3194static bool isUndefOrEqual(int Val, int CmpVal) {
3195 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003196 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003197 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003198}
3199
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003200/// isSequentialOrUndefInRange - Return true if every element in Mask, beginning
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003201/// from position Pos and ending in Pos+Size, falls within the specified
3202/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003203static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Craig Topperb6072642012-05-03 07:26:59 +00003204 unsigned Pos, unsigned Size, int Low) {
3205 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003206 if (!isUndefOrEqual(Mask[i], Low))
3207 return false;
3208 return true;
3209}
3210
Nate Begeman9008ca62009-04-27 18:41:29 +00003211/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3212/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3213/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003214static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003215 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003216 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003217 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003218 return (Mask[0] < 2 && Mask[1] < 2);
3219 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003220}
3221
Nate Begeman9008ca62009-04-27 18:41:29 +00003222/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3223/// is suitable for input to PSHUFHW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003224static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3225 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng0188ecb2006-03-22 18:59:22 +00003226 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003227
Nate Begeman9008ca62009-04-27 18:41:29 +00003228 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003229 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3230 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003231
Evan Cheng506d3df2006-03-29 23:07:14 +00003232 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003233 for (unsigned i = 4; i != 8; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003234 if (!isUndefOrInRange(Mask[i], 4, 8))
Evan Cheng506d3df2006-03-29 23:07:14 +00003235 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003236
Craig Toppera9a568a2012-05-02 08:03:44 +00003237 if (VT == MVT::v16i16) {
3238 // Lower quadword copied in order or undef.
3239 if (!isSequentialOrUndefInRange(Mask, 8, 4, 8))
3240 return false;
3241
3242 // Upper quadword shuffled.
3243 for (unsigned i = 12; i != 16; ++i)
3244 if (!isUndefOrInRange(Mask[i], 12, 16))
3245 return false;
3246 }
3247
Evan Cheng506d3df2006-03-29 23:07:14 +00003248 return true;
3249}
3250
Nate Begeman9008ca62009-04-27 18:41:29 +00003251/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3252/// is suitable for input to PSHUFLW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003253static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3254 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng506d3df2006-03-29 23:07:14 +00003255 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003256
Rafael Espindola15684b22009-04-24 12:40:33 +00003257 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003258 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3259 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003260
Rafael Espindola15684b22009-04-24 12:40:33 +00003261 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003262 for (unsigned i = 0; i != 4; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003263 if (!isUndefOrInRange(Mask[i], 0, 4))
Rafael Espindola15684b22009-04-24 12:40:33 +00003264 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003265
Craig Toppera9a568a2012-05-02 08:03:44 +00003266 if (VT == MVT::v16i16) {
3267 // Upper quadword copied in order.
3268 if (!isSequentialOrUndefInRange(Mask, 12, 4, 12))
3269 return false;
3270
3271 // Lower quadword shuffled.
3272 for (unsigned i = 8; i != 12; ++i)
3273 if (!isUndefOrInRange(Mask[i], 8, 12))
3274 return false;
3275 }
3276
Rafael Espindola15684b22009-04-24 12:40:33 +00003277 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003278}
3279
Nate Begemana09008b2009-10-19 02:17:23 +00003280/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3281/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003282static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3283 const X86Subtarget *Subtarget) {
3284 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3285 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003286 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003287
Craig Topper0e2037b2012-01-20 05:53:00 +00003288 unsigned NumElts = VT.getVectorNumElements();
3289 unsigned NumLanes = VT.getSizeInBits()/128;
3290 unsigned NumLaneElts = NumElts/NumLanes;
3291
3292 // Do not handle 64-bit element shuffles with palignr.
3293 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003294 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003295
Craig Topper0e2037b2012-01-20 05:53:00 +00003296 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3297 unsigned i;
3298 for (i = 0; i != NumLaneElts; ++i) {
3299 if (Mask[i+l] >= 0)
3300 break;
3301 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003302
Craig Topper0e2037b2012-01-20 05:53:00 +00003303 // Lane is all undef, go to next lane
3304 if (i == NumLaneElts)
3305 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003306
Craig Topper0e2037b2012-01-20 05:53:00 +00003307 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003308
Craig Topper0e2037b2012-01-20 05:53:00 +00003309 // Make sure its in this lane in one of the sources
3310 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3311 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003312 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003313
3314 // If not lane 0, then we must match lane 0
3315 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3316 return false;
3317
3318 // Correct second source to be contiguous with first source
3319 if (Start >= (int)NumElts)
3320 Start -= NumElts - NumLaneElts;
3321
3322 // Make sure we're shifting in the right direction.
3323 if (Start <= (int)(i+l))
3324 return false;
3325
3326 Start -= i;
3327
3328 // Check the rest of the elements to see if they are consecutive.
3329 for (++i; i != NumLaneElts; ++i) {
3330 int Idx = Mask[i+l];
3331
3332 // Make sure its in this lane
3333 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3334 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3335 return false;
3336
3337 // If not lane 0, then we must match lane 0
3338 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3339 return false;
3340
3341 if (Idx >= (int)NumElts)
3342 Idx -= NumElts - NumLaneElts;
3343
3344 if (!isUndefOrEqual(Idx, Start+i))
3345 return false;
3346
3347 }
Nate Begemana09008b2009-10-19 02:17:23 +00003348 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003349
Nate Begemana09008b2009-10-19 02:17:23 +00003350 return true;
3351}
3352
Craig Topper1a7700a2012-01-19 08:19:12 +00003353/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3354/// the two vector operands have swapped position.
3355static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3356 unsigned NumElems) {
3357 for (unsigned i = 0; i != NumElems; ++i) {
3358 int idx = Mask[i];
3359 if (idx < 0)
3360 continue;
3361 else if (idx < (int)NumElems)
3362 Mask[i] = idx + NumElems;
3363 else
3364 Mask[i] = idx - NumElems;
3365 }
3366}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003367
Craig Topper1a7700a2012-01-19 08:19:12 +00003368/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3369/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3370/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3371/// reverse of what x86 shuffles want.
3372static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3373 bool Commuted = false) {
3374 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003375 return false;
3376
Craig Topper1a7700a2012-01-19 08:19:12 +00003377 unsigned NumElems = VT.getVectorNumElements();
3378 unsigned NumLanes = VT.getSizeInBits()/128;
3379 unsigned NumLaneElems = NumElems/NumLanes;
3380
3381 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003382 return false;
3383
3384 // VSHUFPSY divides the resulting vector into 4 chunks.
3385 // The sources are also splitted into 4 chunks, and each destination
3386 // chunk must come from a different source chunk.
3387 //
3388 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3389 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3390 //
3391 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3392 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3393 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003394 // VSHUFPDY divides the resulting vector into 4 chunks.
3395 // The sources are also splitted into 4 chunks, and each destination
3396 // chunk must come from a different source chunk.
3397 //
3398 // SRC1 => X3 X2 X1 X0
3399 // SRC2 => Y3 Y2 Y1 Y0
3400 //
3401 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3402 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003403 unsigned HalfLaneElems = NumLaneElems/2;
3404 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3405 for (unsigned i = 0; i != NumLaneElems; ++i) {
3406 int Idx = Mask[i+l];
3407 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3408 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3409 return false;
3410 // For VSHUFPSY, the mask of the second half must be the same as the
3411 // first but with the appropriate offsets. This works in the same way as
3412 // VPERMILPS works with masks.
3413 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3414 continue;
3415 if (!isUndefOrEqual(Idx, Mask[i]+l))
3416 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003417 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003418 }
3419
3420 return true;
3421}
3422
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003423/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3424/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003425static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003426 unsigned NumElems = VT.getVectorNumElements();
3427
3428 if (VT.getSizeInBits() != 128)
3429 return false;
3430
3431 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003432 return false;
3433
Evan Cheng2064a2b2006-03-28 06:50:32 +00003434 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003435 return isUndefOrEqual(Mask[0], 6) &&
3436 isUndefOrEqual(Mask[1], 7) &&
3437 isUndefOrEqual(Mask[2], 2) &&
3438 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003439}
3440
Nate Begeman0b10b912009-11-07 23:17:15 +00003441/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3442/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3443/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003444static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003445 unsigned NumElems = VT.getVectorNumElements();
3446
3447 if (VT.getSizeInBits() != 128)
3448 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003449
Nate Begeman0b10b912009-11-07 23:17:15 +00003450 if (NumElems != 4)
3451 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003452
Craig Topperdd637ae2012-02-19 05:41:45 +00003453 return isUndefOrEqual(Mask[0], 2) &&
3454 isUndefOrEqual(Mask[1], 3) &&
3455 isUndefOrEqual(Mask[2], 2) &&
3456 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003457}
3458
Evan Cheng5ced1d82006-04-06 23:23:56 +00003459/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3460/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003461static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003462 if (VT.getSizeInBits() != 128)
3463 return false;
3464
Craig Topperdd637ae2012-02-19 05:41:45 +00003465 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003466
Evan Cheng5ced1d82006-04-06 23:23:56 +00003467 if (NumElems != 2 && NumElems != 4)
3468 return false;
3469
Chad Rosier238ae312012-04-30 17:47:15 +00003470 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003471 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003472 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003473
Chad Rosier238ae312012-04-30 17:47:15 +00003474 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003475 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003476 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003477
3478 return true;
3479}
3480
Nate Begeman0b10b912009-11-07 23:17:15 +00003481/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3482/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003483static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3484 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003485
David Greenea20244d2011-03-02 17:23:43 +00003486 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003487 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003488 return false;
3489
Chad Rosier238ae312012-04-30 17:47:15 +00003490 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003491 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003492 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003493
Chad Rosier238ae312012-04-30 17:47:15 +00003494 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3495 if (!isUndefOrEqual(Mask[i + e], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003496 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003497
3498 return true;
3499}
3500
Elena Demikhovsky15963732012-06-26 08:04:10 +00003501//
3502// Some special combinations that can be optimized.
3503//
3504static
3505SDValue Compact8x32ShuffleNode(ShuffleVectorSDNode *SVOp,
3506 SelectionDAG &DAG) {
3507 EVT VT = SVOp->getValueType(0);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003508 DebugLoc dl = SVOp->getDebugLoc();
3509
3510 if (VT != MVT::v8i32 && VT != MVT::v8f32)
3511 return SDValue();
3512
3513 ArrayRef<int> Mask = SVOp->getMask();
3514
3515 // These are the special masks that may be optimized.
3516 static const int MaskToOptimizeEven[] = {0, 8, 2, 10, 4, 12, 6, 14};
3517 static const int MaskToOptimizeOdd[] = {1, 9, 3, 11, 5, 13, 7, 15};
3518 bool MatchEvenMask = true;
3519 bool MatchOddMask = true;
3520 for (int i=0; i<8; ++i) {
3521 if (!isUndefOrEqual(Mask[i], MaskToOptimizeEven[i]))
3522 MatchEvenMask = false;
3523 if (!isUndefOrEqual(Mask[i], MaskToOptimizeOdd[i]))
3524 MatchOddMask = false;
3525 }
3526 static const int CompactionMaskEven[] = {0, 2, -1, -1, 4, 6, -1, -1};
3527 static const int CompactionMaskOdd [] = {1, 3, -1, -1, 5, 7, -1, -1};
3528
3529 const int *CompactionMask;
3530 if (MatchEvenMask)
3531 CompactionMask = CompactionMaskEven;
3532 else if (MatchOddMask)
3533 CompactionMask = CompactionMaskOdd;
3534 else
3535 return SDValue();
3536
3537 SDValue UndefNode = DAG.getNode(ISD::UNDEF, dl, VT);
3538
3539 SDValue Op0 = DAG.getVectorShuffle(VT, dl, SVOp->getOperand(0),
3540 UndefNode, CompactionMask);
3541 SDValue Op1 = DAG.getVectorShuffle(VT, dl, SVOp->getOperand(1),
3542 UndefNode, CompactionMask);
3543 static const int UnpackMask[] = {0, 8, 1, 9, 4, 12, 5, 13};
3544 return DAG.getVectorShuffle(VT, dl, Op0, Op1, UnpackMask);
3545}
3546
Evan Cheng0038e592006-03-28 00:39:58 +00003547/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3548/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003549static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003550 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003551 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003552
3553 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3554 "Unsupported vector type for unpckh");
3555
Craig Topper6347e862011-11-21 06:57:39 +00003556 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003557 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003558 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003559
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003560 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3561 // independently on 128-bit lanes.
3562 unsigned NumLanes = VT.getSizeInBits()/128;
3563 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003564
Craig Topper94438ba2011-12-16 08:06:31 +00003565 for (unsigned l = 0; l != NumLanes; ++l) {
3566 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3567 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003568 i += 2, ++j) {
3569 int BitI = Mask[i];
3570 int BitI1 = Mask[i+1];
3571 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003572 return false;
David Greenea20244d2011-03-02 17:23:43 +00003573 if (V2IsSplat) {
3574 if (!isUndefOrEqual(BitI1, NumElts))
3575 return false;
3576 } else {
3577 if (!isUndefOrEqual(BitI1, j + NumElts))
3578 return false;
3579 }
Evan Cheng39623da2006-04-20 08:58:49 +00003580 }
Evan Cheng0038e592006-03-28 00:39:58 +00003581 }
David Greenea20244d2011-03-02 17:23:43 +00003582
Evan Cheng0038e592006-03-28 00:39:58 +00003583 return true;
3584}
3585
Evan Cheng4fcb9222006-03-28 02:43:26 +00003586/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3587/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003588static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003589 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003590 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003591
3592 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3593 "Unsupported vector type for unpckh");
3594
Craig Topper6347e862011-11-21 06:57:39 +00003595 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003596 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003597 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003598
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003599 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3600 // independently on 128-bit lanes.
3601 unsigned NumLanes = VT.getSizeInBits()/128;
3602 unsigned NumLaneElts = NumElts/NumLanes;
3603
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003604 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003605 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3606 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003607 int BitI = Mask[i];
3608 int BitI1 = Mask[i+1];
3609 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003610 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003611 if (V2IsSplat) {
3612 if (isUndefOrEqual(BitI1, NumElts))
3613 return false;
3614 } else {
3615 if (!isUndefOrEqual(BitI1, j+NumElts))
3616 return false;
3617 }
Evan Cheng39623da2006-04-20 08:58:49 +00003618 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003619 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003620 return true;
3621}
3622
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003623/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3624/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3625/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003626static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003627 bool HasAVX2) {
3628 unsigned NumElts = VT.getVectorNumElements();
3629
3630 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3631 "Unsupported vector type for unpckh");
3632
3633 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3634 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003635 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003636
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003637 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3638 // FIXME: Need a better way to get rid of this, there's no latency difference
3639 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3640 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003641 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003642 return false;
3643
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003644 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3645 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003646 unsigned NumLanes = VT.getSizeInBits()/128;
3647 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003648
Craig Topper94438ba2011-12-16 08:06:31 +00003649 for (unsigned l = 0; l != NumLanes; ++l) {
3650 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3651 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003652 i += 2, ++j) {
3653 int BitI = Mask[i];
3654 int BitI1 = Mask[i+1];
3655
3656 if (!isUndefOrEqual(BitI, j))
3657 return false;
3658 if (!isUndefOrEqual(BitI1, j))
3659 return false;
3660 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003661 }
David Greenea20244d2011-03-02 17:23:43 +00003662
Rafael Espindola15684b22009-04-24 12:40:33 +00003663 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003664}
3665
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003666/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3667/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3668/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003669static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003670 unsigned NumElts = VT.getVectorNumElements();
3671
3672 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3673 "Unsupported vector type for unpckh");
3674
3675 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3676 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003677 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003678
Craig Topper94438ba2011-12-16 08:06:31 +00003679 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3680 // independently on 128-bit lanes.
3681 unsigned NumLanes = VT.getSizeInBits()/128;
3682 unsigned NumLaneElts = NumElts/NumLanes;
3683
3684 for (unsigned l = 0; l != NumLanes; ++l) {
3685 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3686 i != (l+1)*NumLaneElts; i += 2, ++j) {
3687 int BitI = Mask[i];
3688 int BitI1 = Mask[i+1];
3689 if (!isUndefOrEqual(BitI, j))
3690 return false;
3691 if (!isUndefOrEqual(BitI1, j))
3692 return false;
3693 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003694 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003695 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003696}
3697
Evan Cheng017dcc62006-04-21 01:05:10 +00003698/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3699/// specifies a shuffle of elements that is suitable for input to MOVSS,
3700/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003701static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003702 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003703 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003704 if (VT.getSizeInBits() == 256)
3705 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003706
Craig Topperc612d792012-01-02 09:17:37 +00003707 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003708
Nate Begeman9008ca62009-04-27 18:41:29 +00003709 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003710 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003711
Craig Topperc612d792012-01-02 09:17:37 +00003712 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003713 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003714 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003715
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003716 return true;
3717}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003718
Craig Topper70b883b2011-11-28 10:14:51 +00003719/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003720/// as permutations between 128-bit chunks or halves. As an example: this
3721/// shuffle bellow:
3722/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3723/// The first half comes from the second half of V1 and the second half from the
3724/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003725static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003726 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003727 return false;
3728
3729 // The shuffle result is divided into half A and half B. In total the two
3730 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3731 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003732 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003733 bool MatchA = false, MatchB = false;
3734
3735 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003736 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003737 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3738 MatchA = true;
3739 break;
3740 }
3741 }
3742
3743 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003744 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003745 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3746 MatchB = true;
3747 break;
3748 }
3749 }
3750
3751 return MatchA && MatchB;
3752}
3753
Craig Topper70b883b2011-11-28 10:14:51 +00003754/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3755/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003756static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003757 EVT VT = SVOp->getValueType(0);
3758
Craig Topperc612d792012-01-02 09:17:37 +00003759 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003760
Craig Topperc612d792012-01-02 09:17:37 +00003761 unsigned FstHalf = 0, SndHalf = 0;
3762 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003763 if (SVOp->getMaskElt(i) > 0) {
3764 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3765 break;
3766 }
3767 }
Craig Topperc612d792012-01-02 09:17:37 +00003768 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003769 if (SVOp->getMaskElt(i) > 0) {
3770 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3771 break;
3772 }
3773 }
3774
3775 return (FstHalf | (SndHalf << 4));
3776}
3777
Craig Topper70b883b2011-11-28 10:14:51 +00003778/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003779/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3780/// Note that VPERMIL mask matching is different depending whether theunderlying
3781/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3782/// to the same elements of the low, but to the higher half of the source.
3783/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003784/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003785static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003786 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003787 return false;
3788
Craig Topperc612d792012-01-02 09:17:37 +00003789 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003790 // Only match 256-bit with 32/64-bit types
3791 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003792 return false;
3793
Craig Topperc612d792012-01-02 09:17:37 +00003794 unsigned NumLanes = VT.getSizeInBits()/128;
3795 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003796 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003797 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003798 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003799 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003800 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003801 continue;
3802 // VPERMILPS handling
3803 if (Mask[i] < 0)
3804 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003805 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003806 return false;
3807 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003808 }
3809
3810 return true;
3811}
3812
Craig Topper5aaffa82012-02-19 02:53:47 +00003813/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003814/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003815/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003816static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003817 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003818 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003819 if (VT.getSizeInBits() == 256)
3820 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003821 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003822 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003823
Nate Begeman9008ca62009-04-27 18:41:29 +00003824 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003825 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003826
Craig Topperc612d792012-01-02 09:17:37 +00003827 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003828 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3829 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3830 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003831 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003832
Evan Cheng39623da2006-04-20 08:58:49 +00003833 return true;
3834}
3835
Evan Chengd9539472006-04-14 21:59:03 +00003836/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3837/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003838/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003839static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003840 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003841 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003842 return false;
3843
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003844 unsigned NumElems = VT.getVectorNumElements();
3845
3846 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3847 (VT.getSizeInBits() == 256 && NumElems != 8))
3848 return false;
3849
3850 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003851 for (unsigned i = 0; i != NumElems; i += 2)
3852 if (!isUndefOrEqual(Mask[i], i+1) ||
3853 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003854 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003855
3856 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003857}
3858
3859/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3860/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003861/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003862static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003863 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003864 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003865 return false;
3866
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003867 unsigned NumElems = VT.getVectorNumElements();
3868
3869 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3870 (VT.getSizeInBits() == 256 && NumElems != 8))
3871 return false;
3872
3873 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003874 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003875 if (!isUndefOrEqual(Mask[i], i) ||
3876 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003877 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003878
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003879 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003880}
3881
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003882/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3883/// specifies a shuffle of elements that is suitable for input to 256-bit
3884/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003885static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003886 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003887
Craig Topperbeabc6c2011-12-05 06:56:46 +00003888 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003889 return false;
3890
Craig Topperc612d792012-01-02 09:17:37 +00003891 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003892 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003893 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003894 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003895 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003896 return false;
3897 return true;
3898}
3899
Evan Cheng0b457f02008-09-25 20:50:48 +00003900/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003901/// specifies a shuffle of elements that is suitable for input to 128-bit
3902/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003903static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003904 if (VT.getSizeInBits() != 128)
3905 return false;
3906
Craig Topperc612d792012-01-02 09:17:37 +00003907 unsigned e = VT.getVectorNumElements() / 2;
3908 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003909 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003910 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003911 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003912 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003913 return false;
3914 return true;
3915}
3916
David Greenec38a03e2011-02-03 15:50:00 +00003917/// isVEXTRACTF128Index - Return true if the specified
3918/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3919/// suitable for input to VEXTRACTF128.
3920bool X86::isVEXTRACTF128Index(SDNode *N) {
3921 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3922 return false;
3923
3924 // The index should be aligned on a 128-bit boundary.
3925 uint64_t Index =
3926 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3927
3928 unsigned VL = N->getValueType(0).getVectorNumElements();
3929 unsigned VBits = N->getValueType(0).getSizeInBits();
3930 unsigned ElSize = VBits / VL;
3931 bool Result = (Index * ElSize) % 128 == 0;
3932
3933 return Result;
3934}
3935
David Greeneccacdc12011-02-04 16:08:29 +00003936/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3937/// operand specifies a subvector insert that is suitable for input to
3938/// VINSERTF128.
3939bool X86::isVINSERTF128Index(SDNode *N) {
3940 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3941 return false;
3942
3943 // The index should be aligned on a 128-bit boundary.
3944 uint64_t Index =
3945 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3946
3947 unsigned VL = N->getValueType(0).getVectorNumElements();
3948 unsigned VBits = N->getValueType(0).getSizeInBits();
3949 unsigned ElSize = VBits / VL;
3950 bool Result = (Index * ElSize) % 128 == 0;
3951
3952 return Result;
3953}
3954
Evan Cheng63d33002006-03-22 08:01:21 +00003955/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003956/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003957/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003958static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003959 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003960
Craig Topper1a7700a2012-01-19 08:19:12 +00003961 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3962 "Unsupported vector type for PSHUF/SHUFP");
3963
3964 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3965 // independently on 128-bit lanes.
3966 unsigned NumElts = VT.getVectorNumElements();
3967 unsigned NumLanes = VT.getSizeInBits()/128;
3968 unsigned NumLaneElts = NumElts/NumLanes;
3969
3970 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3971 "Only supports 2 or 4 elements per lane");
3972
3973 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003974 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003975 for (unsigned i = 0; i != NumElts; ++i) {
3976 int Elt = N->getMaskElt(i);
3977 if (Elt < 0) continue;
Craig Topper6b28d352012-05-03 07:12:59 +00003978 Elt &= NumLaneElts - 1;
3979 unsigned ShAmt = (i << Shift) % 8;
Craig Topper1a7700a2012-01-19 08:19:12 +00003980 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003981 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003982
Evan Cheng63d33002006-03-22 08:01:21 +00003983 return Mask;
3984}
3985
Evan Cheng506d3df2006-03-29 23:07:14 +00003986/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003987/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003988static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00003989 EVT VT = N->getValueType(0);
3990
3991 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
3992 "Unsupported vector type for PSHUFHW");
3993
3994 unsigned NumElts = VT.getVectorNumElements();
3995
Evan Cheng506d3df2006-03-29 23:07:14 +00003996 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00003997 for (unsigned l = 0; l != NumElts; l += 8) {
3998 // 8 nodes per lane, but we only care about the last 4.
3999 for (unsigned i = 0; i < 4; ++i) {
4000 int Elt = N->getMaskElt(l+i+4);
4001 if (Elt < 0) continue;
4002 Elt &= 0x3; // only 2-bits.
4003 Mask |= Elt << (i * 2);
4004 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004005 }
Craig Topper6b28d352012-05-03 07:12:59 +00004006
Evan Cheng506d3df2006-03-29 23:07:14 +00004007 return Mask;
4008}
4009
4010/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004011/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00004012static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00004013 EVT VT = N->getValueType(0);
4014
4015 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4016 "Unsupported vector type for PSHUFHW");
4017
4018 unsigned NumElts = VT.getVectorNumElements();
4019
Evan Cheng506d3df2006-03-29 23:07:14 +00004020 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004021 for (unsigned l = 0; l != NumElts; l += 8) {
4022 // 8 nodes per lane, but we only care about the first 4.
4023 for (unsigned i = 0; i < 4; ++i) {
4024 int Elt = N->getMaskElt(l+i);
4025 if (Elt < 0) continue;
4026 Elt &= 0x3; // only 2-bits
4027 Mask |= Elt << (i * 2);
4028 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004029 }
Craig Topper6b28d352012-05-03 07:12:59 +00004030
Evan Cheng506d3df2006-03-29 23:07:14 +00004031 return Mask;
4032}
4033
Nate Begemana09008b2009-10-19 02:17:23 +00004034/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4035/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004036static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
4037 EVT VT = SVOp->getValueType(0);
4038 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004039
Craig Topper0e2037b2012-01-20 05:53:00 +00004040 unsigned NumElts = VT.getVectorNumElements();
4041 unsigned NumLanes = VT.getSizeInBits()/128;
4042 unsigned NumLaneElts = NumElts/NumLanes;
4043
4044 int Val = 0;
4045 unsigned i;
4046 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004047 Val = SVOp->getMaskElt(i);
4048 if (Val >= 0)
4049 break;
4050 }
Craig Topper0e2037b2012-01-20 05:53:00 +00004051 if (Val >= (int)NumElts)
4052 Val -= NumElts - NumLaneElts;
4053
Eli Friedman63f8dde2011-07-25 21:36:45 +00004054 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004055 return (Val - i) * EltSize;
4056}
4057
David Greenec38a03e2011-02-03 15:50:00 +00004058/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4059/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4060/// instructions.
4061unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4062 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4063 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4064
4065 uint64_t Index =
4066 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4067
4068 EVT VecVT = N->getOperand(0).getValueType();
4069 EVT ElVT = VecVT.getVectorElementType();
4070
4071 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004072 return Index / NumElemsPerChunk;
4073}
4074
David Greeneccacdc12011-02-04 16:08:29 +00004075/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4076/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4077/// instructions.
4078unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4079 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4080 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4081
4082 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004083 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004084
4085 EVT VecVT = N->getValueType(0);
4086 EVT ElVT = VecVT.getVectorElementType();
4087
4088 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004089 return Index / NumElemsPerChunk;
4090}
4091
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004092/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
4093/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
4094/// Handles 256-bit.
4095static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
4096 EVT VT = N->getValueType(0);
4097
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004098 unsigned NumElts = VT.getVectorNumElements();
4099
Craig Topper095c5282012-04-15 23:48:57 +00004100 assert((VT.is256BitVector() && NumElts == 4) &&
4101 "Unsupported vector type for VPERMQ/VPERMPD");
4102
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004103 unsigned Mask = 0;
4104 for (unsigned i = 0; i != NumElts; ++i) {
4105 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00004106 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004107 continue;
4108 Mask |= Elt << (i*2);
4109 }
4110
4111 return Mask;
4112}
Evan Cheng37b73872009-07-30 08:33:02 +00004113/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4114/// constant +0.0.
4115bool X86::isZeroNode(SDValue Elt) {
4116 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004117 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004118 (isa<ConstantFPSDNode>(Elt) &&
4119 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4120}
4121
Nate Begeman9008ca62009-04-27 18:41:29 +00004122/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4123/// their permute mask.
4124static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4125 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004126 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004127 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004128 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004129
Nate Begeman5a5ca152009-04-29 05:20:52 +00004130 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00004131 int Idx = SVOp->getMaskElt(i);
4132 if (Idx >= 0) {
4133 if (Idx < (int)NumElems)
4134 Idx += NumElems;
4135 else
4136 Idx -= NumElems;
4137 }
4138 MaskVec.push_back(Idx);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004139 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004140 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4141 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004142}
4143
Evan Cheng533a0aa2006-04-19 20:35:22 +00004144/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4145/// match movhlps. The lower half elements should come from upper half of
4146/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004147/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004148static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004149 if (VT.getSizeInBits() != 128)
4150 return false;
4151 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004152 return false;
4153 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004154 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004155 return false;
4156 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004157 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004158 return false;
4159 return true;
4160}
4161
Evan Cheng5ced1d82006-04-06 23:23:56 +00004162/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004163/// is promoted to a vector. It also returns the LoadSDNode by reference if
4164/// required.
4165static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004166 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4167 return false;
4168 N = N->getOperand(0).getNode();
4169 if (!ISD::isNON_EXTLoad(N))
4170 return false;
4171 if (LD)
4172 *LD = cast<LoadSDNode>(N);
4173 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004174}
4175
Dan Gohman65fd6562011-11-03 21:49:52 +00004176// Test whether the given value is a vector value which will be legalized
4177// into a load.
4178static bool WillBeConstantPoolLoad(SDNode *N) {
4179 if (N->getOpcode() != ISD::BUILD_VECTOR)
4180 return false;
4181
4182 // Check for any non-constant elements.
4183 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4184 switch (N->getOperand(i).getNode()->getOpcode()) {
4185 case ISD::UNDEF:
4186 case ISD::ConstantFP:
4187 case ISD::Constant:
4188 break;
4189 default:
4190 return false;
4191 }
4192
4193 // Vectors of all-zeros and all-ones are materialized with special
4194 // instructions rather than being loaded.
4195 return !ISD::isBuildVectorAllZeros(N) &&
4196 !ISD::isBuildVectorAllOnes(N);
4197}
4198
Evan Cheng533a0aa2006-04-19 20:35:22 +00004199/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4200/// match movlp{s|d}. The lower half elements should come from lower half of
4201/// V1 (and in order), and the upper half elements should come from the upper
4202/// half of V2 (and in order). And since V1 will become the source of the
4203/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004204static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004205 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004206 if (VT.getSizeInBits() != 128)
4207 return false;
4208
Evan Cheng466685d2006-10-09 20:57:25 +00004209 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004210 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004211 // Is V2 is a vector load, don't do this transformation. We will try to use
4212 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004213 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004214 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004215
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004216 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004217
Evan Cheng533a0aa2006-04-19 20:35:22 +00004218 if (NumElems != 2 && NumElems != 4)
4219 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004220 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004221 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004222 return false;
Chad Rosier238ae312012-04-30 17:47:15 +00004223 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004224 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004225 return false;
4226 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004227}
4228
Evan Cheng39623da2006-04-20 08:58:49 +00004229/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4230/// all the same.
4231static bool isSplatVector(SDNode *N) {
4232 if (N->getOpcode() != ISD::BUILD_VECTOR)
4233 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004234
Dan Gohman475871a2008-07-27 21:46:04 +00004235 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004236 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4237 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004238 return false;
4239 return true;
4240}
4241
Evan Cheng213d2cf2007-05-17 18:45:50 +00004242/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004243/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004244/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004245static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004246 SDValue V1 = N->getOperand(0);
4247 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004248 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4249 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004250 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004251 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004252 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004253 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4254 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004255 if (Opc != ISD::BUILD_VECTOR ||
4256 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004257 return false;
4258 } else if (Idx >= 0) {
4259 unsigned Opc = V1.getOpcode();
4260 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4261 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004262 if (Opc != ISD::BUILD_VECTOR ||
4263 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004264 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004265 }
4266 }
4267 return true;
4268}
4269
4270/// getZeroVector - Returns a vector of specified type with all zero elements.
4271///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004272static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004273 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004274 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004275 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004276
Dale Johannesen0488fb62010-09-30 23:57:10 +00004277 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004278 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004279 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004280 if (Size == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004281 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004282 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4283 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4284 } else { // SSE1
4285 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4286 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4287 }
Craig Topper9d352402012-04-23 07:24:41 +00004288 } else if (Size == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004289 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004290 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4291 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4292 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4293 } else {
4294 // 256-bit logic and arithmetic instructions in AVX are all
4295 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4296 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4297 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4298 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4299 }
Craig Topper9d352402012-04-23 07:24:41 +00004300 } else
4301 llvm_unreachable("Unexpected vector type");
4302
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004303 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004304}
4305
Chris Lattner8a594482007-11-25 00:24:49 +00004306/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004307/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4308/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4309/// Then bitcast to their original type, ensuring they get CSE'd.
4310static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4311 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004312 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004313 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004314
Owen Anderson825b72b2009-08-11 20:47:22 +00004315 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004316 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004317 if (Size == 256) {
Craig Topper745a86b2011-11-19 22:34:59 +00004318 if (HasAVX2) { // AVX2
4319 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4320 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4321 } else { // AVX
4322 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004323 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004324 }
Craig Topper9d352402012-04-23 07:24:41 +00004325 } else if (Size == 128) {
Craig Topper745a86b2011-11-19 22:34:59 +00004326 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004327 } else
4328 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004329
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004330 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004331}
4332
Evan Cheng39623da2006-04-20 08:58:49 +00004333/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4334/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004335static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004336 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004337 if (Mask[i] > (int)NumElems) {
4338 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004339 }
Evan Cheng39623da2006-04-20 08:58:49 +00004340 }
Evan Cheng39623da2006-04-20 08:58:49 +00004341}
4342
Evan Cheng017dcc62006-04-21 01:05:10 +00004343/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4344/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004345static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004346 SDValue V2) {
4347 unsigned NumElems = VT.getVectorNumElements();
4348 SmallVector<int, 8> Mask;
4349 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004350 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004351 Mask.push_back(i);
4352 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004353}
4354
Nate Begeman9008ca62009-04-27 18:41:29 +00004355/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004356static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004357 SDValue V2) {
4358 unsigned NumElems = VT.getVectorNumElements();
4359 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004360 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004361 Mask.push_back(i);
4362 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004363 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004364 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004365}
4366
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004367/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004368static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004369 SDValue V2) {
4370 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004371 SmallVector<int, 8> Mask;
Chad Rosier238ae312012-04-30 17:47:15 +00004372 for (unsigned i = 0, Half = NumElems/2; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004373 Mask.push_back(i + Half);
4374 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004375 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004376 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004377}
4378
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004379// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004380// a generic shuffle instruction because the target has no such instructions.
4381// Generate shuffles which repeat i16 and i8 several times until they can be
4382// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004383static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004384 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004385 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004386 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004387
Nate Begeman9008ca62009-04-27 18:41:29 +00004388 while (NumElems > 4) {
4389 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004390 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004391 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004392 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004393 EltNo -= NumElems/2;
4394 }
4395 NumElems >>= 1;
4396 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004397 return V;
4398}
Eric Christopherfd179292009-08-27 18:07:15 +00004399
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004400/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4401static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4402 EVT VT = V.getValueType();
4403 DebugLoc dl = V.getDebugLoc();
Craig Topper9d352402012-04-23 07:24:41 +00004404 unsigned Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004405
Craig Topper9d352402012-04-23 07:24:41 +00004406 if (Size == 128) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004407 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004408 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004409 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4410 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004411 } else if (Size == 256) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004412 // To use VPERMILPS to splat scalars, the second half of indicies must
4413 // refer to the higher part, which is a duplication of the lower one,
4414 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004415 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4416 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004417
4418 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4419 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4420 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004421 } else
4422 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004423
4424 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4425}
4426
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004427/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004428static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4429 EVT SrcVT = SV->getValueType(0);
4430 SDValue V1 = SV->getOperand(0);
4431 DebugLoc dl = SV->getDebugLoc();
4432
4433 int EltNo = SV->getSplatIndex();
4434 int NumElems = SrcVT.getVectorNumElements();
4435 unsigned Size = SrcVT.getSizeInBits();
4436
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004437 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4438 "Unknown how to promote splat for type");
4439
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004440 // Extract the 128-bit part containing the splat element and update
4441 // the splat element index when it refers to the higher register.
4442 if (Size == 256) {
Craig Topper7d1e3dc2012-04-30 05:17:10 +00004443 V1 = Extract128BitVector(V1, EltNo, DAG, dl);
4444 if (EltNo >= NumElems/2)
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004445 EltNo -= NumElems/2;
4446 }
4447
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004448 // All i16 and i8 vector types can't be used directly by a generic shuffle
4449 // instruction because the target has no such instruction. Generate shuffles
4450 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004451 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004452 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004453 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004454 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004455
4456 // Recreate the 256-bit vector and place the same 128-bit vector
4457 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004458 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004459 if (Size == 256) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004460 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004461 }
4462
4463 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004464}
4465
Evan Chengba05f722006-04-21 23:03:30 +00004466/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004467/// vector of zero or undef vector. This produces a shuffle where the low
4468/// element of V2 is swizzled into the zero/undef vector, landing at element
4469/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004470static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004471 bool IsZero,
4472 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004473 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004474 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004475 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004476 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004477 unsigned NumElems = VT.getVectorNumElements();
4478 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004479 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004480 // If this is the insertion idx, put the low elt of V2 here.
4481 MaskVec.push_back(i == Idx ? NumElems : i);
4482 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004483}
4484
Craig Toppera1ffc682012-03-20 06:42:26 +00004485/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4486/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004487/// Sets IsUnary to true if only uses one source.
Craig Topperd978c542012-05-06 19:46:21 +00004488static bool getTargetShuffleMask(SDNode *N, MVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004489 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004490 unsigned NumElems = VT.getVectorNumElements();
4491 SDValue ImmN;
4492
Craig Topper89f4e662012-03-20 07:17:59 +00004493 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004494 switch(N->getOpcode()) {
4495 case X86ISD::SHUFP:
4496 ImmN = N->getOperand(N->getNumOperands()-1);
4497 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4498 break;
4499 case X86ISD::UNPCKH:
4500 DecodeUNPCKHMask(VT, Mask);
4501 break;
4502 case X86ISD::UNPCKL:
4503 DecodeUNPCKLMask(VT, Mask);
4504 break;
4505 case X86ISD::MOVHLPS:
4506 DecodeMOVHLPSMask(NumElems, Mask);
4507 break;
4508 case X86ISD::MOVLHPS:
4509 DecodeMOVLHPSMask(NumElems, Mask);
4510 break;
4511 case X86ISD::PSHUFD:
4512 case X86ISD::VPERMILP:
4513 ImmN = N->getOperand(N->getNumOperands()-1);
4514 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004515 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004516 break;
4517 case X86ISD::PSHUFHW:
4518 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004519 DecodePSHUFHWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004520 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004521 break;
4522 case X86ISD::PSHUFLW:
4523 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004524 DecodePSHUFLWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004525 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004526 break;
Craig Topperbdcbcb32012-05-06 18:54:26 +00004527 case X86ISD::VPERMI:
4528 ImmN = N->getOperand(N->getNumOperands()-1);
4529 DecodeVPERMMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4530 IsUnary = true;
4531 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004532 case X86ISD::MOVSS:
4533 case X86ISD::MOVSD: {
4534 // The index 0 always comes from the first element of the second source,
4535 // this is why MOVSS and MOVSD are used in the first place. The other
4536 // elements come from the other positions of the first source vector
4537 Mask.push_back(NumElems);
4538 for (unsigned i = 1; i != NumElems; ++i) {
4539 Mask.push_back(i);
4540 }
4541 break;
4542 }
4543 case X86ISD::VPERM2X128:
4544 ImmN = N->getOperand(N->getNumOperands()-1);
4545 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004546 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004547 break;
4548 case X86ISD::MOVDDUP:
4549 case X86ISD::MOVLHPD:
4550 case X86ISD::MOVLPD:
4551 case X86ISD::MOVLPS:
4552 case X86ISD::MOVSHDUP:
4553 case X86ISD::MOVSLDUP:
4554 case X86ISD::PALIGN:
4555 // Not yet implemented
4556 return false;
4557 default: llvm_unreachable("unknown target shuffle node");
4558 }
4559
4560 return true;
4561}
4562
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004563/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4564/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004565static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004566 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004567 if (Depth == 6)
4568 return SDValue(); // Limit search depth.
4569
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004570 SDValue V = SDValue(N, 0);
4571 EVT VT = V.getValueType();
4572 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004573
4574 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4575 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004576 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004577
Craig Topper3d092db2012-03-21 02:14:01 +00004578 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004579 return DAG.getUNDEF(VT.getVectorElementType());
4580
Craig Topperd156dc12012-02-06 07:17:51 +00004581 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004582 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4583 : SV->getOperand(1);
4584 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004585 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004586
4587 // Recurse into target specific vector shuffles to find scalars.
4588 if (isTargetShuffle(Opcode)) {
Craig Topperd978c542012-05-06 19:46:21 +00004589 MVT ShufVT = V.getValueType().getSimpleVT();
4590 unsigned NumElems = ShufVT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004591 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004592 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004593 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004594
Craig Topperd978c542012-05-06 19:46:21 +00004595 if (!getTargetShuffleMask(N, ShufVT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004596 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004597
Craig Topper3d092db2012-03-21 02:14:01 +00004598 int Elt = ShuffleMask[Index];
4599 if (Elt < 0)
Craig Topperd978c542012-05-06 19:46:21 +00004600 return DAG.getUNDEF(ShufVT.getVectorElementType());
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004601
Craig Topper3d092db2012-03-21 02:14:01 +00004602 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd978c542012-05-06 19:46:21 +00004603 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004604 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004605 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004606 }
4607
4608 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004609 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004610 V = V.getOperand(0);
4611 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004612 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004613
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004614 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004615 return SDValue();
4616 }
4617
4618 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4619 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004620 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004621
4622 if (V.getOpcode() == ISD::BUILD_VECTOR)
4623 return V.getOperand(Index);
4624
4625 return SDValue();
4626}
4627
4628/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4629/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004630/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004631static
Craig Topper3d092db2012-03-21 02:14:01 +00004632unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004633 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004634 unsigned i;
4635 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004636 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004637 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004638 if (!(Elt.getNode() &&
4639 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4640 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004641 }
4642
4643 return i;
4644}
4645
Craig Topper3d092db2012-03-21 02:14:01 +00004646/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4647/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004648/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4649static
Craig Topper3d092db2012-03-21 02:14:01 +00004650bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4651 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4652 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004653 bool SeenV1 = false;
4654 bool SeenV2 = false;
4655
Craig Topper3d092db2012-03-21 02:14:01 +00004656 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004657 int Idx = SVOp->getMaskElt(i);
4658 // Ignore undef indicies
4659 if (Idx < 0)
4660 continue;
4661
Craig Topper3d092db2012-03-21 02:14:01 +00004662 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004663 SeenV1 = true;
4664 else
4665 SeenV2 = true;
4666
4667 // Only accept consecutive elements from the same vector
4668 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4669 return false;
4670 }
4671
4672 OpNum = SeenV1 ? 0 : 1;
4673 return true;
4674}
4675
4676/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4677/// logical left shift of a vector.
4678static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4679 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4680 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4681 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4682 false /* check zeros from right */, DAG);
4683 unsigned OpSrc;
4684
4685 if (!NumZeros)
4686 return false;
4687
4688 // Considering the elements in the mask that are not consecutive zeros,
4689 // check if they consecutively come from only one of the source vectors.
4690 //
4691 // V1 = {X, A, B, C} 0
4692 // \ \ \ /
4693 // vector_shuffle V1, V2 <1, 2, 3, X>
4694 //
4695 if (!isShuffleMaskConsecutive(SVOp,
4696 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004697 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004698 NumZeros, // Where to start looking in the src vector
4699 NumElems, // Number of elements in vector
4700 OpSrc)) // Which source operand ?
4701 return false;
4702
4703 isLeft = false;
4704 ShAmt = NumZeros;
4705 ShVal = SVOp->getOperand(OpSrc);
4706 return true;
4707}
4708
4709/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4710/// logical left shift of a vector.
4711static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4712 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4713 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4714 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4715 true /* check zeros from left */, DAG);
4716 unsigned OpSrc;
4717
4718 if (!NumZeros)
4719 return false;
4720
4721 // Considering the elements in the mask that are not consecutive zeros,
4722 // check if they consecutively come from only one of the source vectors.
4723 //
4724 // 0 { A, B, X, X } = V2
4725 // / \ / /
4726 // vector_shuffle V1, V2 <X, X, 4, 5>
4727 //
4728 if (!isShuffleMaskConsecutive(SVOp,
4729 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004730 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004731 0, // Where to start looking in the src vector
4732 NumElems, // Number of elements in vector
4733 OpSrc)) // Which source operand ?
4734 return false;
4735
4736 isLeft = true;
4737 ShAmt = NumZeros;
4738 ShVal = SVOp->getOperand(OpSrc);
4739 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004740}
4741
4742/// isVectorShift - Returns true if the shuffle can be implemented as a
4743/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004744static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004745 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004746 // Although the logic below support any bitwidth size, there are no
4747 // shift instructions which handle more than 128-bit vectors.
4748 if (SVOp->getValueType(0).getSizeInBits() > 128)
4749 return false;
4750
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004751 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4752 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4753 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004754
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004755 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004756}
4757
Evan Chengc78d3b42006-04-24 18:01:45 +00004758/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4759///
Dan Gohman475871a2008-07-27 21:46:04 +00004760static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004761 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004762 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004763 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004764 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004765 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004766 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004767
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004768 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004769 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004770 bool First = true;
4771 for (unsigned i = 0; i < 16; ++i) {
4772 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4773 if (ThisIsNonZero && First) {
4774 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004775 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004776 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004777 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004778 First = false;
4779 }
4780
4781 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004782 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004783 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4784 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004785 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004786 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004787 }
4788 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004789 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4790 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4791 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004792 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004793 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004794 } else
4795 ThisElt = LastElt;
4796
Gabor Greifba36cb52008-08-28 21:40:38 +00004797 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004798 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004799 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004800 }
4801 }
4802
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004803 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004804}
4805
Bill Wendlinga348c562007-03-22 18:42:45 +00004806/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004807///
Dan Gohman475871a2008-07-27 21:46:04 +00004808static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004809 unsigned NumNonZero, unsigned NumZero,
4810 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004811 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004812 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004813 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004814 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004815
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004816 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004817 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004818 bool First = true;
4819 for (unsigned i = 0; i < 8; ++i) {
4820 bool isNonZero = (NonZeros & (1 << i)) != 0;
4821 if (isNonZero) {
4822 if (First) {
4823 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004824 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004825 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004826 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004827 First = false;
4828 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004829 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004830 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004831 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004832 }
4833 }
4834
4835 return V;
4836}
4837
Evan Chengf26ffe92008-05-29 08:22:04 +00004838/// getVShift - Return a vector logical shift node.
4839///
Owen Andersone50ed302009-08-10 22:56:29 +00004840static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004841 unsigned NumBits, SelectionDAG &DAG,
4842 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004843 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004844 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004845 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004846 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4847 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004848 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004849 DAG.getConstant(NumBits,
4850 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004851}
4852
Dan Gohman475871a2008-07-27 21:46:04 +00004853SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004854X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004855 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004856
Evan Chengc3630942009-12-09 21:00:30 +00004857 // Check if the scalar load can be widened into a vector load. And if
4858 // the address is "base + cst" see if the cst can be "absorbed" into
4859 // the shuffle mask.
4860 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4861 SDValue Ptr = LD->getBasePtr();
4862 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4863 return SDValue();
4864 EVT PVT = LD->getValueType(0);
4865 if (PVT != MVT::i32 && PVT != MVT::f32)
4866 return SDValue();
4867
4868 int FI = -1;
4869 int64_t Offset = 0;
4870 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4871 FI = FINode->getIndex();
4872 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004873 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004874 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4875 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4876 Offset = Ptr.getConstantOperandVal(1);
4877 Ptr = Ptr.getOperand(0);
4878 } else {
4879 return SDValue();
4880 }
4881
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004882 // FIXME: 256-bit vector instructions don't require a strict alignment,
4883 // improve this code to support it better.
4884 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004885 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004886 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004887 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004888 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004889 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004890 // Can't change the alignment. FIXME: It's possible to compute
4891 // the exact stack offset and reference FI + adjust offset instead.
4892 // If someone *really* cares about this. That's the way to implement it.
4893 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004894 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004895 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004896 }
4897 }
4898
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004899 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004900 // Ptr + (Offset & ~15).
4901 if (Offset < 0)
4902 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004903 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004904 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004905 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004906 if (StartOffset)
4907 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4908 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4909
4910 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00004911 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004912
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004913 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4914 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004915 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004916 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004917
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004918 SmallVector<int, 8> Mask;
Craig Topper66ddd152012-04-27 22:54:43 +00004919 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004920 Mask.push_back(EltNo);
4921
Craig Toppercc3000632012-01-30 07:50:31 +00004922 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004923 }
4924
4925 return SDValue();
4926}
4927
Michael J. Spencerec38de22010-10-10 22:04:20 +00004928/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4929/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004930/// load which has the same value as a build_vector whose operands are 'elts'.
4931///
4932/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004933///
Nate Begeman1449f292010-03-24 22:19:06 +00004934/// FIXME: we'd also like to handle the case where the last elements are zero
4935/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4936/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004937static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004938 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004939 EVT EltVT = VT.getVectorElementType();
4940 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004941
Nate Begemanfdea31a2010-03-24 20:49:50 +00004942 LoadSDNode *LDBase = NULL;
4943 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004944
Nate Begeman1449f292010-03-24 22:19:06 +00004945 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004946 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004947 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004948 for (unsigned i = 0; i < NumElems; ++i) {
4949 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004950
Nate Begemanfdea31a2010-03-24 20:49:50 +00004951 if (!Elt.getNode() ||
4952 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4953 return SDValue();
4954 if (!LDBase) {
4955 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4956 return SDValue();
4957 LDBase = cast<LoadSDNode>(Elt.getNode());
4958 LastLoadedElt = i;
4959 continue;
4960 }
4961 if (Elt.getOpcode() == ISD::UNDEF)
4962 continue;
4963
4964 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4965 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4966 return SDValue();
4967 LastLoadedElt = i;
4968 }
Nate Begeman1449f292010-03-24 22:19:06 +00004969
4970 // If we have found an entire vector of loads and undefs, then return a large
4971 // load of the entire vector width starting at the base pointer. If we found
4972 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004973 if (LastLoadedElt == NumElems - 1) {
4974 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004975 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004976 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004977 LDBase->isVolatile(), LDBase->isNonTemporal(),
4978 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004979 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004980 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004981 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004982 LDBase->isInvariant(), LDBase->getAlignment());
Craig Topper69947b92012-04-23 06:57:04 +00004983 }
4984 if (NumElems == 4 && LastLoadedElt == 1 &&
4985 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004986 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4987 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004988 SDValue ResNode =
4989 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4990 LDBase->getPointerInfo(),
4991 LDBase->getAlignment(),
4992 false/*isVolatile*/, true/*ReadMem*/,
4993 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004994 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004995 }
4996 return SDValue();
4997}
4998
Nadav Rotem9d68b062012-04-08 12:54:54 +00004999/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
5000/// to generate a splat value for the following cases:
5001/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005002/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00005003/// a scalar load, or a constant.
5004/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005005/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00005006SDValue
5007X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00005008 if (!Subtarget->hasAVX())
5009 return SDValue();
5010
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005011 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00005012 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005013
Craig Topper5da8a802012-05-04 05:49:51 +00005014 assert((VT.is128BitVector() || VT.is256BitVector()) &&
5015 "Unsupported vector type for broadcast.");
5016
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005017 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005018 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005019
Nadav Rotem9d68b062012-04-08 12:54:54 +00005020 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005021 default:
5022 // Unknown pattern found.
5023 return SDValue();
5024
5025 case ISD::BUILD_VECTOR: {
5026 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005027 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005028 return SDValue();
5029
Nadav Rotem9d68b062012-04-08 12:54:54 +00005030 Ld = Op.getOperand(0);
5031 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
5032 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005033
5034 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005035 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005036 // Constants may have multiple users.
5037 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005038 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005039 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005040 }
5041
5042 case ISD::VECTOR_SHUFFLE: {
5043 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5044
5045 // Shuffles must have a splat mask where the first element is
5046 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005047 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005048 return SDValue();
5049
5050 SDValue Sc = Op.getOperand(0);
Nadav Rotemb88e8dd2012-05-10 12:50:02 +00005051 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR &&
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005052 Sc.getOpcode() != ISD::BUILD_VECTOR) {
5053
5054 if (!Subtarget->hasAVX2())
5055 return SDValue();
5056
5057 // Use the register form of the broadcast instruction available on AVX2.
5058 if (VT.is256BitVector())
5059 Sc = Extract128BitVector(Sc, 0, DAG, dl);
5060 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Sc);
5061 }
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005062
5063 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005064 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00005065 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005066
5067 // The scalar_to_vector node and the suspected
5068 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005069 // Constants may have multiple users.
5070 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005071 return SDValue();
5072 break;
5073 }
5074 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005075
Nadav Rotem9d68b062012-04-08 12:54:54 +00005076 bool Is256 = VT.getSizeInBits() == 256;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005077
5078 // Handle the broadcasting a single constant scalar from the constant pool
5079 // into a vector. On Sandybridge it is still better to load a constant vector
5080 // from the constant pool and not to broadcast it from a scalar.
5081 if (ConstSplatVal && Subtarget->hasAVX2()) {
5082 EVT CVT = Ld.getValueType();
5083 assert(!CVT.isVector() && "Must not broadcast a vector type");
5084 unsigned ScalarSize = CVT.getSizeInBits();
5085
Craig Topper5da8a802012-05-04 05:49:51 +00005086 if (ScalarSize == 32 || (Is256 && ScalarSize == 64)) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005087 const Constant *C = 0;
5088 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
5089 C = CI->getConstantIntValue();
5090 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
5091 C = CF->getConstantFPValue();
5092
5093 assert(C && "Invalid constant type");
5094
Nadav Rotem154819d2012-04-09 07:45:58 +00005095 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00005096 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00005097 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Craig Topper6643d9c2012-05-04 06:18:33 +00005098 MachinePointerInfo::getConstantPool(),
5099 false, false, false, Alignment);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005100
Nadav Rotem9d68b062012-04-08 12:54:54 +00005101 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5102 }
5103 }
5104
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005105 bool IsLoad = ISD::isNormalLoad(Ld.getNode());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005106 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5107
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005108 // Handle AVX2 in-register broadcasts.
5109 if (!IsLoad && Subtarget->hasAVX2() &&
5110 (ScalarSize == 32 || (Is256 && ScalarSize == 64)))
5111 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5112
5113 // The scalar source must be a normal load.
5114 if (!IsLoad)
5115 return SDValue();
5116
Craig Topper5da8a802012-05-04 05:49:51 +00005117 if (ScalarSize == 32 || (Is256 && ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005118 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005119
Craig Toppera9376332012-01-10 08:23:59 +00005120 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
Craig Topper5da8a802012-05-04 05:49:51 +00005121 // double since there is no vbroadcastsd xmm
Craig Toppera9376332012-01-10 08:23:59 +00005122 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
Craig Topper5da8a802012-05-04 05:49:51 +00005123 if (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64)
Nadav Rotem9d68b062012-04-08 12:54:54 +00005124 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005125 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005126
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005127 // Unsupported broadcast.
5128 return SDValue();
5129}
5130
Evan Chengc3630942009-12-09 21:00:30 +00005131SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005132X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005133 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005134
David Greenef125a292011-02-08 19:04:41 +00005135 EVT VT = Op.getValueType();
5136 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005137 unsigned NumElems = Op.getNumOperands();
5138
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005139 // Vectors containing all zeros can be matched by pxor and xorps later
5140 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5141 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5142 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005143 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005144 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005145
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005146 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005147 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005148
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005149 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005150 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5151 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005152 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005153 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005154 return Op;
5155
Craig Topper07a27622012-01-22 03:07:48 +00005156 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005157 }
5158
Nadav Rotem154819d2012-04-09 07:45:58 +00005159 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005160 if (Broadcast.getNode())
5161 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005162
Owen Andersone50ed302009-08-10 22:56:29 +00005163 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005164
Evan Cheng0db9fe62006-04-25 20:13:52 +00005165 unsigned NumZero = 0;
5166 unsigned NumNonZero = 0;
5167 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005168 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005169 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005170 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005171 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005172 if (Elt.getOpcode() == ISD::UNDEF)
5173 continue;
5174 Values.insert(Elt);
5175 if (Elt.getOpcode() != ISD::Constant &&
5176 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005177 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005178 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005179 NumZero++;
5180 else {
5181 NonZeros |= (1 << i);
5182 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005183 }
5184 }
5185
Chris Lattner97a2a562010-08-26 05:24:29 +00005186 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5187 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005188 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005189
Chris Lattner67f453a2008-03-09 05:42:06 +00005190 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005191 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005192 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005193 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005194
Chris Lattner62098042008-03-09 01:05:04 +00005195 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5196 // the value are obviously zero, truncate the value to i32 and do the
5197 // insertion that way. Only do this if the value is non-constant or if the
5198 // value is a constant being inserted into element 0. It is cheaper to do
5199 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005200 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005201 (!IsAllConstants || Idx == 0)) {
5202 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005203 // Handle SSE only.
5204 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5205 EVT VecVT = MVT::v4i32;
5206 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005207
Chris Lattner62098042008-03-09 01:05:04 +00005208 // Truncate the value (which may itself be a constant) to i32, and
5209 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005210 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005211 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005212 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005213
Chris Lattner62098042008-03-09 01:05:04 +00005214 // Now we have our 32-bit value zero extended in the low element of
5215 // a vector. If Idx != 0, swizzle it into place.
5216 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005217 SmallVector<int, 4> Mask;
5218 Mask.push_back(Idx);
5219 for (unsigned i = 1; i != VecElts; ++i)
5220 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005221 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005222 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005223 }
Craig Topper07a27622012-01-22 03:07:48 +00005224 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005225 }
5226 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005227
Chris Lattner19f79692008-03-08 22:59:52 +00005228 // If we have a constant or non-constant insertion into the low element of
5229 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5230 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005231 // depending on what the source datatype is.
5232 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005233 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005234 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005235
5236 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005237 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005238 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005239 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005240 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5241 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005242 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005243 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005244 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5245 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005246 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005247 }
5248
5249 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005250 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005251 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005252 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005253 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005254 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005255 } else {
5256 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005257 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005258 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005259 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005260 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005261 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005262
5263 // Is it a vector logical left shift?
5264 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005265 X86::isZeroNode(Op.getOperand(0)) &&
5266 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005267 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005268 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005269 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005270 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005271 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005272 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005273
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005274 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005275 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005276
Chris Lattner19f79692008-03-08 22:59:52 +00005277 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5278 // is a non-constant being inserted into an element other than the low one,
5279 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5280 // movd/movss) to move this into the low element, then shuffle it into
5281 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005282 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005283 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005284
Evan Cheng0db9fe62006-04-25 20:13:52 +00005285 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005286 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005287 SmallVector<int, 8> MaskVec;
Craig Topper31a207a2012-05-04 06:39:13 +00005288 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005289 MaskVec.push_back(i == Idx ? 0 : 1);
5290 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005291 }
5292 }
5293
Chris Lattner67f453a2008-03-09 05:42:06 +00005294 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005295 if (Values.size() == 1) {
5296 if (EVTBits == 32) {
5297 // Instead of a shuffle like this:
5298 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5299 // Check if it's possible to issue this instead.
5300 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5301 unsigned Idx = CountTrailingZeros_32(NonZeros);
5302 SDValue Item = Op.getOperand(Idx);
5303 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5304 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5305 }
Dan Gohman475871a2008-07-27 21:46:04 +00005306 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005307 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005308
Dan Gohmana3941172007-07-24 22:55:08 +00005309 // A vector full of immediates; various special cases are already
5310 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005311 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005312 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005313
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005314 // For AVX-length vectors, build the individual 128-bit pieces and use
5315 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005316 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005317 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005318 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005319 V.push_back(Op.getOperand(i));
5320
5321 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5322
5323 // Build both the lower and upper subvector.
5324 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5325 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5326 NumElems/2);
5327
5328 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005329 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005330 }
5331
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005332 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005333 if (EVTBits == 64) {
5334 if (NumNonZero == 1) {
5335 // One half is zero or undef.
5336 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005337 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005338 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005339 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005340 }
Dan Gohman475871a2008-07-27 21:46:04 +00005341 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005342 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005343
5344 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005345 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005346 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005347 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005348 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005349 }
5350
Bill Wendling826f36f2007-03-28 00:57:11 +00005351 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005352 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005353 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005354 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005355 }
5356
5357 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005358 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005359 if (NumElems == 4 && NumZero > 0) {
5360 for (unsigned i = 0; i < 4; ++i) {
5361 bool isZero = !(NonZeros & (1 << i));
5362 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005363 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005364 else
Dale Johannesenace16102009-02-03 19:33:06 +00005365 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005366 }
5367
5368 for (unsigned i = 0; i < 2; ++i) {
5369 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5370 default: break;
5371 case 0:
5372 V[i] = V[i*2]; // Must be a zero vector.
5373 break;
5374 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005375 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005376 break;
5377 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005378 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005379 break;
5380 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005381 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005382 break;
5383 }
5384 }
5385
Benjamin Kramer9c683542012-01-30 15:16:21 +00005386 bool Reverse1 = (NonZeros & 0x3) == 2;
5387 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5388 int MaskVec[] = {
5389 Reverse1 ? 1 : 0,
5390 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005391 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5392 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005393 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005394 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005395 }
5396
Nate Begemanfdea31a2010-03-24 20:49:50 +00005397 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5398 // Check for a build vector of consecutive loads.
5399 for (unsigned i = 0; i < NumElems; ++i)
5400 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005401
Nate Begemanfdea31a2010-03-24 20:49:50 +00005402 // Check for elements which are consecutive loads.
5403 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5404 if (LD.getNode())
5405 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005406
5407 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005408 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005409 SDValue Result;
5410 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5411 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5412 else
5413 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005414
Chris Lattner24faf612010-08-28 17:59:08 +00005415 for (unsigned i = 1; i < NumElems; ++i) {
5416 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5417 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005418 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005419 }
5420 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005421 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005422
Chris Lattner6e80e442010-08-28 17:15:43 +00005423 // Otherwise, expand into a number of unpckl*, start by extending each of
5424 // our (non-undef) elements to the full vector width with the element in the
5425 // bottom slot of the vector (which generates no code for SSE).
5426 for (unsigned i = 0; i < NumElems; ++i) {
5427 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5428 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5429 else
5430 V[i] = DAG.getUNDEF(VT);
5431 }
5432
5433 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005434 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5435 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5436 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005437 unsigned EltStride = NumElems >> 1;
5438 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005439 for (unsigned i = 0; i < EltStride; ++i) {
5440 // If V[i+EltStride] is undef and this is the first round of mixing,
5441 // then it is safe to just drop this shuffle: V[i] is already in the
5442 // right place, the one element (since it's the first round) being
5443 // inserted as undef can be dropped. This isn't safe for successive
5444 // rounds because they will permute elements within both vectors.
5445 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5446 EltStride == NumElems/2)
5447 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005448
Chris Lattner6e80e442010-08-28 17:15:43 +00005449 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005450 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005451 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005452 }
5453 return V[0];
5454 }
Dan Gohman475871a2008-07-27 21:46:04 +00005455 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005456}
5457
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005458// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5459// them in a MMX register. This is better than doing a stack convert.
5460static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005461 DebugLoc dl = Op.getDebugLoc();
5462 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005463
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005464 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5465 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5466 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005467 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005468 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5469 InVec = Op.getOperand(1);
5470 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5471 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005472 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005473 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5474 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5475 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005476 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005477 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5478 Mask[0] = 0; Mask[1] = 2;
5479 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5480 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005481 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005482}
5483
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005484// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5485// to create 256-bit vectors from two other 128-bit ones.
5486static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5487 DebugLoc dl = Op.getDebugLoc();
5488 EVT ResVT = Op.getValueType();
5489
5490 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5491
5492 SDValue V1 = Op.getOperand(0);
5493 SDValue V2 = Op.getOperand(1);
5494 unsigned NumElems = ResVT.getVectorNumElements();
5495
Craig Topper4c7972d2012-04-22 18:15:59 +00005496 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005497}
5498
5499SDValue
5500X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005501 EVT ResVT = Op.getValueType();
5502
5503 assert(Op.getNumOperands() == 2);
5504 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5505 "Unsupported CONCAT_VECTORS for value type");
5506
5507 // We support concatenate two MMX registers and place them in a MMX register.
5508 // This is better than doing a stack convert.
5509 if (ResVT.is128BitVector())
5510 return LowerMMXCONCAT_VECTORS(Op, DAG);
5511
5512 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5513 // from two other 128-bit ones.
5514 return LowerAVXCONCAT_VECTORS(Op, DAG);
5515}
5516
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005517// Try to lower a shuffle node into a simple blend instruction.
Craig Topper1842ba02012-04-23 06:38:28 +00005518static SDValue LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005519 const X86Subtarget *Subtarget,
Nadav Rotem91794872012-04-11 11:05:21 +00005520 SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005521 SDValue V1 = SVOp->getOperand(0);
5522 SDValue V2 = SVOp->getOperand(1);
5523 DebugLoc dl = SVOp->getDebugLoc();
Craig Topper708e44f2012-04-23 07:36:33 +00005524 MVT VT = SVOp->getValueType(0).getSimpleVT();
Craig Topper1842ba02012-04-23 06:38:28 +00005525 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005526
Nadav Roteme6113782012-04-11 06:40:27 +00005527 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005528 return SDValue();
5529
Craig Topper1842ba02012-04-23 06:38:28 +00005530 unsigned ISDNo = 0;
Nadav Roteme6113782012-04-11 06:40:27 +00005531 MVT OpTy;
5532
Craig Topper708e44f2012-04-23 07:36:33 +00005533 switch (VT.SimpleTy) {
Nadav Roteme6113782012-04-11 06:40:27 +00005534 default: return SDValue();
5535 case MVT::v8i16:
Craig Topper1842ba02012-04-23 06:38:28 +00005536 ISDNo = X86ISD::BLENDPW;
5537 OpTy = MVT::v8i16;
5538 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005539 case MVT::v4i32:
5540 case MVT::v4f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005541 ISDNo = X86ISD::BLENDPS;
5542 OpTy = MVT::v4f32;
5543 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005544 case MVT::v2i64:
5545 case MVT::v2f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005546 ISDNo = X86ISD::BLENDPD;
5547 OpTy = MVT::v2f64;
5548 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005549 case MVT::v8i32:
5550 case MVT::v8f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005551 if (!Subtarget->hasAVX())
5552 return SDValue();
5553 ISDNo = X86ISD::BLENDPS;
5554 OpTy = MVT::v8f32;
5555 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005556 case MVT::v4i64:
5557 case MVT::v4f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005558 if (!Subtarget->hasAVX())
5559 return SDValue();
5560 ISDNo = X86ISD::BLENDPD;
5561 OpTy = MVT::v4f64;
5562 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005563 }
5564 assert(ISDNo && "Invalid Op Number");
5565
5566 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005567
Craig Topper1842ba02012-04-23 06:38:28 +00005568 for (unsigned i = 0; i != NumElems; ++i) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005569 int EltIdx = SVOp->getMaskElt(i);
Craig Topper1842ba02012-04-23 06:38:28 +00005570 if (EltIdx == (int)i || EltIdx < 0)
Nadav Roteme6113782012-04-11 06:40:27 +00005571 MaskVals |= (1<<i);
Craig Topper1842ba02012-04-23 06:38:28 +00005572 else if (EltIdx == (int)(i + NumElems))
Nadav Roteme6113782012-04-11 06:40:27 +00005573 continue; // Bit is set to zero;
Craig Topper1842ba02012-04-23 06:38:28 +00005574 else
5575 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005576 }
5577
Nadav Roteme6113782012-04-11 06:40:27 +00005578 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5579 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5580 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5581 DAG.getConstant(MaskVals, MVT::i32));
5582 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005583}
5584
Nate Begemanb9a47b82009-02-23 08:49:38 +00005585// v8i16 shuffles - Prefer shuffles in the following order:
5586// 1. [all] pshuflw, pshufhw, optional move
5587// 2. [ssse3] 1 x pshufb
5588// 3. [ssse3] 2 x pshufb + 1 x por
5589// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005590SDValue
5591X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5592 SelectionDAG &DAG) const {
5593 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005594 SDValue V1 = SVOp->getOperand(0);
5595 SDValue V2 = SVOp->getOperand(1);
5596 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005597 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005598
Nate Begemanb9a47b82009-02-23 08:49:38 +00005599 // Determine if more than 1 of the words in each of the low and high quadwords
5600 // of the result come from the same quadword of one of the two inputs. Undef
5601 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005602 unsigned LoQuad[] = { 0, 0, 0, 0 };
5603 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005604 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005605 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005606 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005607 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005608 MaskVals.push_back(EltIdx);
5609 if (EltIdx < 0) {
5610 ++Quad[0];
5611 ++Quad[1];
5612 ++Quad[2];
5613 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005614 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005615 }
5616 ++Quad[EltIdx / 4];
5617 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005618 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005619
Nate Begemanb9a47b82009-02-23 08:49:38 +00005620 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005621 unsigned MaxQuad = 1;
5622 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005623 if (LoQuad[i] > MaxQuad) {
5624 BestLoQuad = i;
5625 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005626 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005627 }
5628
Nate Begemanb9a47b82009-02-23 08:49:38 +00005629 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005630 MaxQuad = 1;
5631 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005632 if (HiQuad[i] > MaxQuad) {
5633 BestHiQuad = i;
5634 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005635 }
5636 }
5637
Nate Begemanb9a47b82009-02-23 08:49:38 +00005638 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005639 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005640 // single pshufb instruction is necessary. If There are more than 2 input
5641 // quads, disable the next transformation since it does not help SSSE3.
5642 bool V1Used = InputQuads[0] || InputQuads[1];
5643 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005644 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005645 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005646 BestLoQuad = InputQuads[0] ? 0 : 1;
5647 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005648 }
5649 if (InputQuads.count() > 2) {
5650 BestLoQuad = -1;
5651 BestHiQuad = -1;
5652 }
5653 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005654
Nate Begemanb9a47b82009-02-23 08:49:38 +00005655 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5656 // the shuffle mask. If a quad is scored as -1, that means that it contains
5657 // words from all 4 input quadwords.
5658 SDValue NewV;
5659 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005660 int MaskV[] = {
5661 BestLoQuad < 0 ? 0 : BestLoQuad,
5662 BestHiQuad < 0 ? 1 : BestHiQuad
5663 };
Eric Christopherfd179292009-08-27 18:07:15 +00005664 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005665 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5666 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5667 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005668
Nate Begemanb9a47b82009-02-23 08:49:38 +00005669 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5670 // source words for the shuffle, to aid later transformations.
5671 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005672 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005673 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005674 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005675 if (idx != (int)i)
5676 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005677 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005678 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005679 AllWordsInNewV = false;
5680 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005681 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005682
Nate Begemanb9a47b82009-02-23 08:49:38 +00005683 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5684 if (AllWordsInNewV) {
5685 for (int i = 0; i != 8; ++i) {
5686 int idx = MaskVals[i];
5687 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005688 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005689 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005690 if ((idx != i) && idx < 4)
5691 pshufhw = false;
5692 if ((idx != i) && idx > 3)
5693 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005694 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005695 V1 = NewV;
5696 V2Used = false;
5697 BestLoQuad = 0;
5698 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005699 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005700
Nate Begemanb9a47b82009-02-23 08:49:38 +00005701 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5702 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005703 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005704 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5705 unsigned TargetMask = 0;
5706 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005707 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005708 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5709 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5710 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005711 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005712 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005713 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005714 }
Eric Christopherfd179292009-08-27 18:07:15 +00005715
Nate Begemanb9a47b82009-02-23 08:49:38 +00005716 // If we have SSSE3, and all words of the result are from 1 input vector,
5717 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5718 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005719 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005720 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005721
Nate Begemanb9a47b82009-02-23 08:49:38 +00005722 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005723 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005724 // mask, and elements that come from V1 in the V2 mask, so that the two
5725 // results can be OR'd together.
5726 bool TwoInputs = V1Used && V2Used;
5727 for (unsigned i = 0; i != 8; ++i) {
5728 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005729 int Idx0 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx;
5730 int Idx1 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx+1;
5731 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5732 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005733 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005734 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005735 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005736 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005737 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005738 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005739 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005740
Nate Begemanb9a47b82009-02-23 08:49:38 +00005741 // Calculate the shuffle mask for the second input, shuffle it, and
5742 // OR it with the first shuffled input.
5743 pshufbMask.clear();
5744 for (unsigned i = 0; i != 8; ++i) {
5745 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005746 int Idx0 = (EltIdx < 16) ? 0x80 : EltIdx - 16;
5747 int Idx1 = (EltIdx < 16) ? 0x80 : EltIdx - 15;
5748 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5749 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005750 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005751 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005752 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005753 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005754 MVT::v16i8, &pshufbMask[0], 16));
5755 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005756 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005757 }
5758
5759 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5760 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005761 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005762 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005763 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005764 for (int i = 0; i != 4; ++i) {
5765 int idx = MaskVals[i];
5766 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005767 InOrder.set(i);
5768 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005769 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005770 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005771 }
5772 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005773 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005774 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005775
Craig Topperdd637ae2012-02-19 05:41:45 +00005776 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5777 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005778 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005779 NewV.getOperand(0),
5780 getShufflePSHUFLWImmediate(SVOp), DAG);
5781 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005782 }
Eric Christopherfd179292009-08-27 18:07:15 +00005783
Nate Begemanb9a47b82009-02-23 08:49:38 +00005784 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5785 // and update MaskVals with the new element order.
5786 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005787 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005788 for (unsigned i = 4; i != 8; ++i) {
5789 int idx = MaskVals[i];
5790 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005791 InOrder.set(i);
5792 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005793 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005794 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005795 }
5796 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005797 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005798 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005799
Craig Topperdd637ae2012-02-19 05:41:45 +00005800 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5801 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005802 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005803 NewV.getOperand(0),
5804 getShufflePSHUFHWImmediate(SVOp), DAG);
5805 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005806 }
Eric Christopherfd179292009-08-27 18:07:15 +00005807
Nate Begemanb9a47b82009-02-23 08:49:38 +00005808 // In case BestHi & BestLo were both -1, which means each quadword has a word
5809 // from each of the four input quadwords, calculate the InOrder bitvector now
5810 // before falling through to the insert/extract cleanup.
5811 if (BestLoQuad == -1 && BestHiQuad == -1) {
5812 NewV = V1;
5813 for (int i = 0; i != 8; ++i)
5814 if (MaskVals[i] < 0 || MaskVals[i] == i)
5815 InOrder.set(i);
5816 }
Eric Christopherfd179292009-08-27 18:07:15 +00005817
Nate Begemanb9a47b82009-02-23 08:49:38 +00005818 // The other elements are put in the right place using pextrw and pinsrw.
5819 for (unsigned i = 0; i != 8; ++i) {
5820 if (InOrder[i])
5821 continue;
5822 int EltIdx = MaskVals[i];
5823 if (EltIdx < 0)
5824 continue;
Craig Topper6643d9c2012-05-04 06:18:33 +00005825 SDValue ExtOp = (EltIdx < 8) ?
5826 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
5827 DAG.getIntPtrConstant(EltIdx)) :
5828 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005829 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005830 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005831 DAG.getIntPtrConstant(i));
5832 }
5833 return NewV;
5834}
5835
5836// v16i8 shuffles - Prefer shuffles in the following order:
5837// 1. [ssse3] 1 x pshufb
5838// 2. [ssse3] 2 x pshufb + 1 x por
5839// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5840static
Nate Begeman9008ca62009-04-27 18:41:29 +00005841SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005842 SelectionDAG &DAG,
5843 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005844 SDValue V1 = SVOp->getOperand(0);
5845 SDValue V2 = SVOp->getOperand(1);
5846 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005847 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005848
Craig Topperb82b5ab2012-05-18 06:42:06 +00005849 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
5850
Nate Begemanb9a47b82009-02-23 08:49:38 +00005851 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005852 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005853 // present, fall back to case 3.
Eric Christopherfd179292009-08-27 18:07:15 +00005854
Nate Begemanb9a47b82009-02-23 08:49:38 +00005855 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005856 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005857 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005858
Nate Begemanb9a47b82009-02-23 08:49:38 +00005859 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005860 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005861 //
5862 // Otherwise, we have elements from both input vectors, and must zero out
5863 // elements that come from V2 in the first mask, and V1 in the second mask
5864 // so that we can OR them together.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005865 for (unsigned i = 0; i != 16; ++i) {
5866 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005867 if (EltIdx < 0 || EltIdx >= 16)
5868 EltIdx = 0x80;
Owen Anderson825b72b2009-08-11 20:47:22 +00005869 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005870 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005871 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005872 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005873 MVT::v16i8, &pshufbMask[0], 16));
Craig Topperb82b5ab2012-05-18 06:42:06 +00005874 if (V2IsUndef)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005875 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005876
Nate Begemanb9a47b82009-02-23 08:49:38 +00005877 // Calculate the shuffle mask for the second input, shuffle it, and
5878 // OR it with the first shuffled input.
5879 pshufbMask.clear();
5880 for (unsigned i = 0; i != 16; ++i) {
5881 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005882 EltIdx = (EltIdx < 16) ? 0x80 : EltIdx - 16;
Craig Topper85b9e562012-05-22 06:09:38 +00005883 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005884 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005885 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005886 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005887 MVT::v16i8, &pshufbMask[0], 16));
5888 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005889 }
Eric Christopherfd179292009-08-27 18:07:15 +00005890
Nate Begemanb9a47b82009-02-23 08:49:38 +00005891 // No SSSE3 - Calculate in place words and then fix all out of place words
5892 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5893 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005894 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5895 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Craig Topperb82b5ab2012-05-18 06:42:06 +00005896 SDValue NewV = V1;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005897 for (int i = 0; i != 8; ++i) {
5898 int Elt0 = MaskVals[i*2];
5899 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005900
Nate Begemanb9a47b82009-02-23 08:49:38 +00005901 // This word of the result is all undef, skip it.
5902 if (Elt0 < 0 && Elt1 < 0)
5903 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005904
Nate Begemanb9a47b82009-02-23 08:49:38 +00005905 // This word of the result is already in the correct place, skip it.
Craig Topperb82b5ab2012-05-18 06:42:06 +00005906 if ((Elt0 == i*2) && (Elt1 == i*2+1))
Nate Begemanb9a47b82009-02-23 08:49:38 +00005907 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005908
Nate Begemanb9a47b82009-02-23 08:49:38 +00005909 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5910 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5911 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005912
5913 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5914 // using a single extract together, load it and store it.
5915 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005916 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005917 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005918 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005919 DAG.getIntPtrConstant(i));
5920 continue;
5921 }
5922
Nate Begemanb9a47b82009-02-23 08:49:38 +00005923 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005924 // source byte is not also odd, shift the extracted word left 8 bits
5925 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005926 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005927 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005928 DAG.getIntPtrConstant(Elt1 / 2));
5929 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005930 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005931 DAG.getConstant(8,
5932 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005933 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005934 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5935 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005936 }
5937 // If Elt0 is defined, extract it from the appropriate source. If the
5938 // source byte is not also even, shift the extracted word right 8 bits. If
5939 // Elt1 was also defined, OR the extracted values together before
5940 // inserting them in the result.
5941 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005942 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005943 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5944 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005945 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005946 DAG.getConstant(8,
5947 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005948 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005949 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5950 DAG.getConstant(0x00FF, MVT::i16));
5951 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005952 : InsElt0;
5953 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005954 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005955 DAG.getIntPtrConstant(i));
5956 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005957 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005958}
5959
Evan Cheng7a831ce2007-12-15 03:00:47 +00005960/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005961/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005962/// done when every pair / quad of shuffle mask elements point to elements in
5963/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005964/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005965static
Nate Begeman9008ca62009-04-27 18:41:29 +00005966SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005967 SelectionDAG &DAG, DebugLoc dl) {
Craig Topper11ac1f82012-05-04 04:08:44 +00005968 MVT VT = SVOp->getValueType(0).getSimpleVT();
Nate Begeman9008ca62009-04-27 18:41:29 +00005969 unsigned NumElems = VT.getVectorNumElements();
Craig Topper11ac1f82012-05-04 04:08:44 +00005970 MVT NewVT;
5971 unsigned Scale;
5972 switch (VT.SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005973 default: llvm_unreachable("Unexpected!");
Craig Topperf3640d72012-05-04 04:44:49 +00005974 case MVT::v4f32: NewVT = MVT::v2f64; Scale = 2; break;
5975 case MVT::v4i32: NewVT = MVT::v2i64; Scale = 2; break;
5976 case MVT::v8i16: NewVT = MVT::v4i32; Scale = 2; break;
5977 case MVT::v16i8: NewVT = MVT::v4i32; Scale = 4; break;
5978 case MVT::v16i16: NewVT = MVT::v8i32; Scale = 2; break;
5979 case MVT::v32i8: NewVT = MVT::v8i32; Scale = 4; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005980 }
5981
Nate Begeman9008ca62009-04-27 18:41:29 +00005982 SmallVector<int, 8> MaskVec;
Craig Topper11ac1f82012-05-04 04:08:44 +00005983 for (unsigned i = 0; i != NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005984 int StartIdx = -1;
Craig Topper11ac1f82012-05-04 04:08:44 +00005985 for (unsigned j = 0; j != Scale; ++j) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005986 int EltIdx = SVOp->getMaskElt(i+j);
5987 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005988 continue;
Craig Topper11ac1f82012-05-04 04:08:44 +00005989 if (StartIdx < 0)
5990 StartIdx = (EltIdx / Scale);
5991 if (EltIdx != (int)(StartIdx*Scale + j))
Dan Gohman475871a2008-07-27 21:46:04 +00005992 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005993 }
Craig Topper11ac1f82012-05-04 04:08:44 +00005994 MaskVec.push_back(StartIdx);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005995 }
5996
Craig Topper11ac1f82012-05-04 04:08:44 +00005997 SDValue V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(0));
5998 SDValue V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(1));
Nate Begeman9008ca62009-04-27 18:41:29 +00005999 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006000}
6001
Evan Chengd880b972008-05-09 21:53:03 +00006002/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00006003///
Owen Andersone50ed302009-08-10 22:56:29 +00006004static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00006005 SDValue SrcOp, SelectionDAG &DAG,
6006 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006007 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006008 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00006009 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00006010 LD = dyn_cast<LoadSDNode>(SrcOp);
6011 if (!LD) {
6012 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
6013 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00006014 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00006015 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00006016 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006017 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00006018 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006019 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00006020 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006021 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006022 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
6023 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
6024 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00006025 SrcOp.getOperand(0)
6026 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006027 }
6028 }
6029 }
6030
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006031 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006032 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006033 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00006034 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006035}
6036
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006037/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6038/// which could not be matched by any known target speficic shuffle
6039static SDValue
6040LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Elena Demikhovsky15963732012-06-26 08:04:10 +00006041
6042 SDValue NewOp = Compact8x32ShuffleNode(SVOp, DAG);
6043 if (NewOp.getNode())
6044 return NewOp;
6045
Craig Topper8f35c132012-01-20 09:29:03 +00006046 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006047
Craig Topper8f35c132012-01-20 09:29:03 +00006048 unsigned NumElems = VT.getVectorNumElements();
6049 unsigned NumLaneElems = NumElems / 2;
6050
Craig Topper8f35c132012-01-20 09:29:03 +00006051 DebugLoc dl = SVOp->getDebugLoc();
6052 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00006053 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
Craig Topper8ae97ba2012-05-21 06:40:16 +00006054 SDValue Output[2];
Craig Topper8f35c132012-01-20 09:29:03 +00006055
Craig Topper9a2b6e12012-04-06 07:45:23 +00006056 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00006057 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006058 // Build a shuffle mask for the output, discovering on the fly which
6059 // input vectors to use as shuffle operands (recorded in InputUsed).
6060 // If building a suitable shuffle vector proves too hard, then bail
Craig Topper8ae97ba2012-05-21 06:40:16 +00006061 // out with UseBuildVector set.
6062 bool UseBuildVector = false;
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00006063 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00006064 unsigned LaneStart = l * NumLaneElems;
6065 for (unsigned i = 0; i != NumLaneElems; ++i) {
6066 // The mask element. This indexes into the input.
6067 int Idx = SVOp->getMaskElt(i+LaneStart);
6068 if (Idx < 0) {
6069 // the mask element does not index into any input vector.
6070 Mask.push_back(-1);
6071 continue;
6072 }
Craig Topper8f35c132012-01-20 09:29:03 +00006073
Craig Topper9a2b6e12012-04-06 07:45:23 +00006074 // The input vector this mask element indexes into.
6075 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006076
Craig Topper9a2b6e12012-04-06 07:45:23 +00006077 // Turn the index into an offset from the start of the input vector.
6078 Idx -= Input * NumLaneElems;
6079
6080 // Find or create a shuffle vector operand to hold this input.
6081 unsigned OpNo;
6082 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6083 if (InputUsed[OpNo] == Input)
6084 // This input vector is already an operand.
6085 break;
6086 if (InputUsed[OpNo] < 0) {
6087 // Create a new operand for this input vector.
6088 InputUsed[OpNo] = Input;
6089 break;
6090 }
6091 }
6092
6093 if (OpNo >= array_lengthof(InputUsed)) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00006094 // More than two input vectors used! Give up on trying to create a
6095 // shuffle vector. Insert all elements into a BUILD_VECTOR instead.
6096 UseBuildVector = true;
6097 break;
Craig Topper9a2b6e12012-04-06 07:45:23 +00006098 }
6099
6100 // Add the mask index for the new shuffle vector.
6101 Mask.push_back(Idx + OpNo * NumLaneElems);
6102 }
6103
Craig Topper8ae97ba2012-05-21 06:40:16 +00006104 if (UseBuildVector) {
6105 SmallVector<SDValue, 16> SVOps;
6106 for (unsigned i = 0; i != NumLaneElems; ++i) {
6107 // The mask element. This indexes into the input.
6108 int Idx = SVOp->getMaskElt(i+LaneStart);
6109 if (Idx < 0) {
6110 SVOps.push_back(DAG.getUNDEF(EltVT));
6111 continue;
6112 }
6113
6114 // The input vector this mask element indexes into.
6115 int Input = Idx / NumElems;
6116
6117 // Turn the index into an offset from the start of the input vector.
6118 Idx -= Input * NumElems;
6119
6120 // Extract the vector element by hand.
6121 SVOps.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
6122 SVOp->getOperand(Input),
6123 DAG.getIntPtrConstant(Idx)));
6124 }
6125
6126 // Construct the output using a BUILD_VECTOR.
6127 Output[l] = DAG.getNode(ISD::BUILD_VECTOR, dl, NVT, &SVOps[0],
6128 SVOps.size());
6129 } else if (InputUsed[0] < 0) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006130 // No input vectors were used! The result is undefined.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006131 Output[l] = DAG.getUNDEF(NVT);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006132 } else {
6133 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006134 (InputUsed[0] % 2) * NumLaneElems,
6135 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006136 // If only one input was used, use an undefined vector for the other.
6137 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6138 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006139 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006140 // At least one input vector was used. Create a new shuffle vector.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006141 Output[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006142 }
6143
6144 Mask.clear();
6145 }
Craig Topper8f35c132012-01-20 09:29:03 +00006146
6147 // Concatenate the result back
Craig Topper8ae97ba2012-05-21 06:40:16 +00006148 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Output[0], Output[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006149}
6150
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006151/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6152/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006153static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006154LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006155 SDValue V1 = SVOp->getOperand(0);
6156 SDValue V2 = SVOp->getOperand(1);
6157 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006158 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006159
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006160 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6161
Benjamin Kramer9c683542012-01-30 15:16:21 +00006162 std::pair<int, int> Locs[4];
6163 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006164 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006165
Evan Chengace3c172008-07-22 21:13:36 +00006166 unsigned NumHi = 0;
6167 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006168 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006169 int Idx = PermMask[i];
6170 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006171 Locs[i] = std::make_pair(-1, -1);
6172 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006173 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6174 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006175 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006176 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006177 NumLo++;
6178 } else {
6179 Locs[i] = std::make_pair(1, NumHi);
6180 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006181 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006182 NumHi++;
6183 }
6184 }
6185 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006186
Evan Chengace3c172008-07-22 21:13:36 +00006187 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006188 // If no more than two elements come from either vector. This can be
6189 // implemented with two shuffles. First shuffle gather the elements.
6190 // The second shuffle, which takes the first shuffle as both of its
6191 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006192 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006193
Benjamin Kramer9c683542012-01-30 15:16:21 +00006194 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006195
Benjamin Kramer9c683542012-01-30 15:16:21 +00006196 for (unsigned i = 0; i != 4; ++i)
6197 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006198 unsigned Idx = (i < 2) ? 0 : 4;
6199 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006200 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006201 }
Evan Chengace3c172008-07-22 21:13:36 +00006202
Nate Begeman9008ca62009-04-27 18:41:29 +00006203 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006204 }
6205
6206 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006207 // Otherwise, we must have three elements from one vector, call it X, and
6208 // one element from the other, call it Y. First, use a shufps to build an
6209 // intermediate vector with the one element from Y and the element from X
6210 // that will be in the same half in the final destination (the indexes don't
6211 // matter). Then, use a shufps to build the final vector, taking the half
6212 // containing the element from Y from the intermediate, and the other half
6213 // from X.
6214 if (NumHi == 3) {
6215 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006216 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006217 std::swap(V1, V2);
6218 }
6219
6220 // Find the element from V2.
6221 unsigned HiIndex;
6222 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006223 int Val = PermMask[HiIndex];
6224 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006225 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006226 if (Val >= 4)
6227 break;
6228 }
6229
Nate Begeman9008ca62009-04-27 18:41:29 +00006230 Mask1[0] = PermMask[HiIndex];
6231 Mask1[1] = -1;
6232 Mask1[2] = PermMask[HiIndex^1];
6233 Mask1[3] = -1;
6234 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006235
6236 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006237 Mask1[0] = PermMask[0];
6238 Mask1[1] = PermMask[1];
6239 Mask1[2] = HiIndex & 1 ? 6 : 4;
6240 Mask1[3] = HiIndex & 1 ? 4 : 6;
6241 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006242 }
Craig Topper69947b92012-04-23 06:57:04 +00006243
6244 Mask1[0] = HiIndex & 1 ? 2 : 0;
6245 Mask1[1] = HiIndex & 1 ? 0 : 2;
6246 Mask1[2] = PermMask[2];
6247 Mask1[3] = PermMask[3];
6248 if (Mask1[2] >= 0)
6249 Mask1[2] += 4;
6250 if (Mask1[3] >= 0)
6251 Mask1[3] += 4;
6252 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006253 }
6254
6255 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006256 int LoMask[] = { -1, -1, -1, -1 };
6257 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006258
Benjamin Kramer9c683542012-01-30 15:16:21 +00006259 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006260 unsigned MaskIdx = 0;
6261 unsigned LoIdx = 0;
6262 unsigned HiIdx = 2;
6263 for (unsigned i = 0; i != 4; ++i) {
6264 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006265 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006266 MaskIdx = 1;
6267 LoIdx = 0;
6268 HiIdx = 2;
6269 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006270 int Idx = PermMask[i];
6271 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006272 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006273 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006274 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006275 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006276 LoIdx++;
6277 } else {
6278 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006279 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006280 HiIdx++;
6281 }
6282 }
6283
Nate Begeman9008ca62009-04-27 18:41:29 +00006284 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6285 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006286 int MaskOps[] = { -1, -1, -1, -1 };
6287 for (unsigned i = 0; i != 4; ++i)
6288 if (Locs[i].first != -1)
6289 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006290 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006291}
6292
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006293static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006294 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006295 V = V.getOperand(0);
6296 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6297 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006298 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6299 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6300 // BUILD_VECTOR (load), undef
6301 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006302 if (MayFoldLoad(V))
6303 return true;
6304 return false;
6305}
6306
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006307// FIXME: the version above should always be used. Since there's
6308// a bug where several vector shuffles can't be folded because the
6309// DAG is not updated during lowering and a node claims to have two
6310// uses while it only has one, use this version, and let isel match
6311// another instruction if the load really happens to have more than
6312// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006313// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006314static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006315 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006316 V = V.getOperand(0);
6317 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6318 V = V.getOperand(0);
6319 if (ISD::isNormalLoad(V.getNode()))
6320 return true;
6321 return false;
6322}
6323
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006324static
Evan Cheng835580f2010-10-07 20:50:20 +00006325SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6326 EVT VT = Op.getValueType();
6327
6328 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006329 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6330 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006331 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6332 V1, DAG));
6333}
6334
6335static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006336SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006337 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006338 SDValue V1 = Op.getOperand(0);
6339 SDValue V2 = Op.getOperand(1);
6340 EVT VT = Op.getValueType();
6341
6342 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6343
Craig Topper1accb7e2012-01-10 06:54:16 +00006344 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006345 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6346
Evan Cheng0899f5c2011-08-31 02:05:24 +00006347 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6348 return DAG.getNode(ISD::BITCAST, dl, VT,
6349 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6350 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6351 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006352}
6353
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006354static
6355SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6356 SDValue V1 = Op.getOperand(0);
6357 SDValue V2 = Op.getOperand(1);
6358 EVT VT = Op.getValueType();
6359
6360 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6361 "unsupported shuffle type");
6362
6363 if (V2.getOpcode() == ISD::UNDEF)
6364 V2 = V1;
6365
6366 // v4i32 or v4f32
6367 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6368}
6369
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006370static
Craig Topper1accb7e2012-01-10 06:54:16 +00006371SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006372 SDValue V1 = Op.getOperand(0);
6373 SDValue V2 = Op.getOperand(1);
6374 EVT VT = Op.getValueType();
6375 unsigned NumElems = VT.getVectorNumElements();
6376
6377 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6378 // operand of these instructions is only memory, so check if there's a
6379 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6380 // same masks.
6381 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006382
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006383 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006384 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006385 CanFoldLoad = true;
6386
6387 // When V1 is a load, it can be folded later into a store in isel, example:
6388 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6389 // turns into:
6390 // (MOVLPSmr addr:$src1, VR128:$src2)
6391 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006392 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006393 CanFoldLoad = true;
6394
Dan Gohman65fd6562011-11-03 21:49:52 +00006395 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006396 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006397 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006398 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6399
6400 if (NumElems == 4)
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00006401 // If we don't care about the second element, proceed to use movss.
Dan Gohman65fd6562011-11-03 21:49:52 +00006402 if (SVOp->getMaskElt(1) != -1)
6403 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006404 }
6405
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006406 // movl and movlp will both match v2i64, but v2i64 is never matched by
6407 // movl earlier because we make it strict to avoid messing with the movlp load
6408 // folding logic (see the code above getMOVLP call). Match it here then,
6409 // this is horrible, but will stay like this until we move all shuffle
6410 // matching to x86 specific nodes. Note that for the 1st condition all
6411 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006412 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006413 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6414 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006415 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006416 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006417 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006418 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006419
6420 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6421
6422 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006423 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006424 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006425}
6426
Nadav Rotem154819d2012-04-09 07:45:58 +00006427SDValue
6428X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006429 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6430 EVT VT = Op.getValueType();
6431 DebugLoc dl = Op.getDebugLoc();
6432 SDValue V1 = Op.getOperand(0);
6433 SDValue V2 = Op.getOperand(1);
6434
6435 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006436 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006437
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006438 // Handle splat operations
6439 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006440 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006441 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006442
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006443 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006444 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006445 if (Broadcast.getNode())
6446 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006447
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006448 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006449 if ((Size == 128 && NumElem <= 4) ||
6450 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006451 return SDValue();
6452
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006453 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006454 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006455 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006456
6457 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6458 // do it!
Craig Topperf3640d72012-05-04 04:44:49 +00006459 if (VT == MVT::v8i16 || VT == MVT::v16i8 ||
6460 VT == MVT::v16i16 || VT == MVT::v32i8) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006461 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6462 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006463 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006464 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006465 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006466 // FIXME: Figure out a cleaner way to do this.
6467 // Try to make use of movq to zero out the top part.
6468 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6469 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6470 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006471 EVT NewVT = NewOp.getValueType();
6472 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6473 NewVT, true, false))
6474 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006475 DAG, Subtarget, dl);
6476 }
6477 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6478 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006479 if (NewOp.getNode()) {
6480 EVT NewVT = NewOp.getValueType();
6481 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6482 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6483 DAG, Subtarget, dl);
6484 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006485 }
6486 }
6487 return SDValue();
6488}
6489
Dan Gohman475871a2008-07-27 21:46:04 +00006490SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006491X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006492 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006493 SDValue V1 = Op.getOperand(0);
6494 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006495 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006496 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006497 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006498 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006499 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006500 bool V1IsSplat = false;
6501 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006502 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006503 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006504 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006505 MachineFunction &MF = DAG.getMachineFunction();
6506 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006507
Craig Topper3426a3e2011-11-14 06:46:21 +00006508 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006509
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006510 if (V1IsUndef && V2IsUndef)
6511 return DAG.getUNDEF(VT);
6512
6513 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006514
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006515 // Vector shuffle lowering takes 3 steps:
6516 //
6517 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6518 // narrowing and commutation of operands should be handled.
6519 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6520 // shuffle nodes.
6521 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6522 // so the shuffle can be broken into other shuffles and the legalizer can
6523 // try the lowering again.
6524 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006525 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006526 // be matched during isel, all of them must be converted to a target specific
6527 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006528
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006529 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6530 // narrowing and commutation of operands should be handled. The actual code
6531 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006532 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006533 if (NewOp.getNode())
6534 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006535
Craig Topper5aaffa82012-02-19 02:53:47 +00006536 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6537
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006538 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6539 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006540 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006541 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006542 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006543 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006544
Craig Topperdd637ae2012-02-19 05:41:45 +00006545 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006546 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006547 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006548
Craig Topperdd637ae2012-02-19 05:41:45 +00006549 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006550 return getMOVHighToLow(Op, dl, DAG);
6551
6552 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006553 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006554 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006555 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006556
Craig Topper5aaffa82012-02-19 02:53:47 +00006557 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006558 // The actual implementation will match the mask in the if above and then
6559 // during isel it can match several different instructions, not only pshufd
6560 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006561 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6562 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006563
Craig Topper5aaffa82012-02-19 02:53:47 +00006564 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006565
Craig Topperdbd98a42012-02-07 06:28:42 +00006566 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6567 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6568
Craig Topper1accb7e2012-01-10 06:54:16 +00006569 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006570 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6571
Craig Topperb3982da2011-12-31 23:50:21 +00006572 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006573 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006574 }
Eric Christopherfd179292009-08-27 18:07:15 +00006575
Evan Chengf26ffe92008-05-29 08:22:04 +00006576 // Check if this can be converted into a logical shift.
6577 bool isLeft = false;
6578 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006579 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006580 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006581 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006582 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006583 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006584 EVT EltVT = VT.getVectorElementType();
6585 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006586 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006587 }
Eric Christopherfd179292009-08-27 18:07:15 +00006588
Craig Topper5aaffa82012-02-19 02:53:47 +00006589 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006590 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006591 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006592 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006593 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006594 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6595
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006596 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006597 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6598 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006599 }
Eric Christopherfd179292009-08-27 18:07:15 +00006600
Nate Begeman9008ca62009-04-27 18:41:29 +00006601 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006602 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006603 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006604
Craig Topperdd637ae2012-02-19 05:41:45 +00006605 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006606 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006607
Craig Topperdd637ae2012-02-19 05:41:45 +00006608 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006609 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006610
Craig Topperdd637ae2012-02-19 05:41:45 +00006611 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006612 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006613
Craig Topperdd637ae2012-02-19 05:41:45 +00006614 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006615 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006616
Craig Topperdd637ae2012-02-19 05:41:45 +00006617 if (ShouldXformToMOVHLPS(M, VT) ||
6618 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006619 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006620
Evan Chengf26ffe92008-05-29 08:22:04 +00006621 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006622 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006623 EVT EltVT = VT.getVectorElementType();
6624 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006625 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006626 }
Eric Christopherfd179292009-08-27 18:07:15 +00006627
Evan Cheng9eca5e82006-10-25 21:49:50 +00006628 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006629 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6630 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006631 V1IsSplat = isSplatVector(V1.getNode());
6632 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006633
Chris Lattner8a594482007-11-25 00:24:49 +00006634 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006635 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6636 CommuteVectorShuffleMask(M, NumElems);
6637 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006638 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006639 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006640 }
6641
Craig Topperbeabc6c2011-12-05 06:56:46 +00006642 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006643 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006644 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006645 return V1;
6646 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6647 // the instruction selector will not match, so get a canonical MOVL with
6648 // swapped operands to undo the commute.
6649 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006650 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006651
Craig Topperbeabc6c2011-12-05 06:56:46 +00006652 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006653 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006654
Craig Topperbeabc6c2011-12-05 06:56:46 +00006655 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006656 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006657
Evan Cheng9bbbb982006-10-25 20:48:19 +00006658 if (V2IsSplat) {
6659 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006660 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006661 // new vector_shuffle with the corrected mask.p
6662 SmallVector<int, 8> NewMask(M.begin(), M.end());
6663 NormalizeMask(NewMask, NumElems);
Craig Topper69947b92012-04-23 06:57:04 +00006664 if (isUNPCKLMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006665 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00006666 if (isUNPCKHMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006667 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006668 }
6669
Evan Cheng9eca5e82006-10-25 21:49:50 +00006670 if (Commuted) {
6671 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006672 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006673 CommuteVectorShuffleMask(M, NumElems);
6674 std::swap(V1, V2);
6675 std::swap(V1IsSplat, V2IsSplat);
6676 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006677
Craig Topper39a9e482012-02-11 06:24:48 +00006678 if (isUNPCKLMask(M, VT, HasAVX2))
6679 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006680
Craig Topper39a9e482012-02-11 06:24:48 +00006681 if (isUNPCKHMask(M, VT, HasAVX2))
6682 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006683 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006684
Nate Begeman9008ca62009-04-27 18:41:29 +00006685 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006686 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006687 return CommuteVectorShuffle(SVOp, DAG);
6688
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006689 // The checks below are all present in isShuffleMaskLegal, but they are
6690 // inlined here right now to enable us to directly emit target specific
6691 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006692
Craig Topper0e2037b2012-01-20 05:53:00 +00006693 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006694 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006695 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006696 DAG);
6697
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006698 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6699 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006700 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006701 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006702 }
6703
Craig Toppera9a568a2012-05-02 08:03:44 +00006704 if (isPSHUFHWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006705 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006706 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006707 DAG);
6708
Craig Toppera9a568a2012-05-02 08:03:44 +00006709 if (isPSHUFLWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006710 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006711 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006712 DAG);
6713
Craig Topper1a7700a2012-01-19 08:19:12 +00006714 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006715 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006716 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006717
Craig Topper94438ba2011-12-16 08:06:31 +00006718 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006719 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006720 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006721 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006722
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006723 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006724 // Generate target specific nodes for 128 or 256-bit shuffles only
6725 // supported in the AVX instruction set.
6726 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006727
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006728 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006729 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006730 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6731
Craig Topper70b883b2011-11-28 10:14:51 +00006732 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006733 if (isVPERMILPMask(M, VT, HasAVX)) {
6734 if (HasAVX2 && VT == MVT::v8i32)
6735 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006736 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006737 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006738 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006739 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006740
Craig Topper70b883b2011-11-28 10:14:51 +00006741 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006742 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006743 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006744 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006745
Craig Topper1842ba02012-04-23 06:38:28 +00006746 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006747 if (BlendOp.getNode())
6748 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006749
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006750 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006751 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006752 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006753 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006754 }
Craig Topper92040742012-04-16 06:43:40 +00006755 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6756 &permclMask[0], 8);
6757 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006758 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006759 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006760 }
Craig Topper095c5282012-04-15 23:48:57 +00006761
Craig Topper8325c112012-04-16 00:41:45 +00006762 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6763 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006764 getShuffleCLImmediate(SVOp), DAG);
6765
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006766
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006767 //===--------------------------------------------------------------------===//
6768 // Since no target specific shuffle was selected for this generic one,
6769 // lower it into other known shuffles. FIXME: this isn't true yet, but
6770 // this is the plan.
6771 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006772
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006773 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6774 if (VT == MVT::v8i16) {
6775 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6776 if (NewOp.getNode())
6777 return NewOp;
6778 }
6779
6780 if (VT == MVT::v16i8) {
6781 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6782 if (NewOp.getNode())
6783 return NewOp;
6784 }
6785
6786 // Handle all 128-bit wide vectors with 4 elements, and match them with
6787 // several different shuffle types.
6788 if (NumElems == 4 && VT.getSizeInBits() == 128)
6789 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6790
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006791 // Handle general 256-bit shuffles
6792 if (VT.is256BitVector())
6793 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6794
Dan Gohman475871a2008-07-27 21:46:04 +00006795 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006796}
6797
Dan Gohman475871a2008-07-27 21:46:04 +00006798SDValue
6799X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006800 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006801 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006802 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006803
6804 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6805 return SDValue();
6806
Duncan Sands83ec4b62008-06-06 12:08:01 +00006807 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006808 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006809 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006810 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006811 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006812 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006813 }
6814
6815 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006816 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6817 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6818 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006819 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6820 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006821 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006822 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006823 Op.getOperand(0)),
6824 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006825 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006826 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006827 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006828 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006829 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006830 }
6831
6832 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006833 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6834 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006835 // result has a single use which is a store or a bitcast to i32. And in
6836 // the case of a store, it's not worth it if the index is a constant 0,
6837 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006838 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006839 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006840 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006841 if ((User->getOpcode() != ISD::STORE ||
6842 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6843 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006844 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006845 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006846 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006847 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006848 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006849 Op.getOperand(0)),
6850 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006851 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00006852 }
6853
6854 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00006855 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006856 if (isa<ConstantSDNode>(Op.getOperand(1)))
6857 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006858 }
Dan Gohman475871a2008-07-27 21:46:04 +00006859 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006860}
6861
6862
Dan Gohman475871a2008-07-27 21:46:04 +00006863SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006864X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6865 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006866 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006867 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006868
David Greene74a579d2011-02-10 16:57:36 +00006869 SDValue Vec = Op.getOperand(0);
6870 EVT VecVT = Vec.getValueType();
6871
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006872 // If this is a 256-bit vector result, first extract the 128-bit vector and
6873 // then extract the element from the 128-bit vector.
6874 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006875 DebugLoc dl = Op.getNode()->getDebugLoc();
6876 unsigned NumElems = VecVT.getVectorNumElements();
6877 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006878 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6879
6880 // Get the 128-bit vector.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006881 Vec = Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006882
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006883 if (IdxVal >= NumElems/2)
6884 IdxVal -= NumElems/2;
David Greene74a579d2011-02-10 16:57:36 +00006885 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006886 DAG.getConstant(IdxVal, MVT::i32));
David Greene74a579d2011-02-10 16:57:36 +00006887 }
6888
6889 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6890
Craig Topperd0a31172012-01-10 06:37:29 +00006891 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006892 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006893 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006894 return Res;
6895 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006896
Owen Andersone50ed302009-08-10 22:56:29 +00006897 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006898 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006899 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006900 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006901 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006902 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006903 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006904 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6905 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006906 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006907 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006908 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006909 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006910 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006911 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006912 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006913 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006914 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006915 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006916 }
6917
6918 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006919 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006920 if (Idx == 0)
6921 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006922
Evan Cheng0db9fe62006-04-25 20:13:52 +00006923 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006924 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006925 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006926 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006927 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006928 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006929 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00006930 }
6931
6932 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006933 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6934 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6935 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006936 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006937 if (Idx == 0)
6938 return Op;
6939
6940 // UNPCKHPD the element to the lowest double word, then movsd.
6941 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6942 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006943 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006944 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006945 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006946 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006947 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006948 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006949 }
6950
Dan Gohman475871a2008-07-27 21:46:04 +00006951 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006952}
6953
Dan Gohman475871a2008-07-27 21:46:04 +00006954SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006955X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6956 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006957 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006958 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006959 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006960
Dan Gohman475871a2008-07-27 21:46:04 +00006961 SDValue N0 = Op.getOperand(0);
6962 SDValue N1 = Op.getOperand(1);
6963 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006964
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006965 if (VT.getSizeInBits() == 256)
6966 return SDValue();
6967
Dan Gohman8a55ce42009-09-23 21:02:20 +00006968 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006969 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006970 unsigned Opc;
6971 if (VT == MVT::v8i16)
6972 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006973 else if (VT == MVT::v16i8)
6974 Opc = X86ISD::PINSRB;
6975 else
6976 Opc = X86ISD::PINSRB;
6977
Nate Begeman14d12ca2008-02-11 04:19:36 +00006978 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6979 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006980 if (N1.getValueType() != MVT::i32)
6981 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6982 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006983 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006984 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006985 }
6986
6987 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006988 // Bits [7:6] of the constant are the source select. This will always be
6989 // zero here. The DAG Combiner may combine an extract_elt index into these
6990 // bits. For example (insert (extract, 3), 2) could be matched by putting
6991 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006992 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006993 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006994 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006995 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006996 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006997 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006998 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006999 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00007000 }
7001
7002 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00007003 // PINSR* works with constant index.
7004 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007005 }
Dan Gohman475871a2008-07-27 21:46:04 +00007006 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007007}
7008
Dan Gohman475871a2008-07-27 21:46:04 +00007009SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007010X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007011 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007012 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007013
David Greene6b381262011-02-09 15:32:06 +00007014 DebugLoc dl = Op.getDebugLoc();
7015 SDValue N0 = Op.getOperand(0);
7016 SDValue N1 = Op.getOperand(1);
7017 SDValue N2 = Op.getOperand(2);
7018
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007019 // If this is a 256-bit vector result, first extract the 128-bit vector,
7020 // insert the element into the extracted half and then place it back.
7021 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00007022 if (!isa<ConstantSDNode>(N2))
7023 return SDValue();
7024
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007025 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007026 unsigned NumElems = VT.getVectorNumElements();
7027 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007028 SDValue V = Extract128BitVector(N0, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007029
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007030 // Insert the element into the desired half.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007031 bool Upper = IdxVal >= NumElems/2;
7032 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V, N1,
7033 DAG.getConstant(Upper ? IdxVal-NumElems/2 : IdxVal, MVT::i32));
David Greene6b381262011-02-09 15:32:06 +00007034
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007035 // Insert the changed part back to the 256-bit vector
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007036 return Insert128BitVector(N0, V, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007037 }
7038
Craig Topperd0a31172012-01-10 06:37:29 +00007039 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007040 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7041
Dan Gohman8a55ce42009-09-23 21:02:20 +00007042 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007043 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007044
Dan Gohman8a55ce42009-09-23 21:02:20 +00007045 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007046 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7047 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007048 if (N1.getValueType() != MVT::i32)
7049 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7050 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007051 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007052 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007053 }
Dan Gohman475871a2008-07-27 21:46:04 +00007054 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007055}
7056
Dan Gohman475871a2008-07-27 21:46:04 +00007057SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007058X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007059 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007060 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007061 EVT OpVT = Op.getValueType();
7062
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007063 // If this is a 256-bit vector result, first insert into a 128-bit
7064 // vector and then insert into the 256-bit vector.
7065 if (OpVT.getSizeInBits() > 128) {
7066 // Insert into a 128-bit vector.
7067 EVT VT128 = EVT::getVectorVT(*Context,
7068 OpVT.getVectorElementType(),
7069 OpVT.getVectorNumElements() / 2);
7070
7071 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7072
7073 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00007074 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007075 }
7076
Craig Topperd77d2fe2012-04-29 20:22:05 +00007077 if (OpVT == MVT::v1i64 &&
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007078 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007079 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007080
Owen Anderson825b72b2009-08-11 20:47:22 +00007081 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Craig Topperd77d2fe2012-04-29 20:22:05 +00007082 assert(OpVT.getSizeInBits() == 128 && "Expected an SSE type!");
7083 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00007084 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007085}
7086
David Greene91585092011-01-26 15:38:49 +00007087// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7088// a simple subregister reference or explicit instructions to grab
7089// upper bits of a vector.
7090SDValue
7091X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7092 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007093 DebugLoc dl = Op.getNode()->getDebugLoc();
7094 SDValue Vec = Op.getNode()->getOperand(0);
7095 SDValue Idx = Op.getNode()->getOperand(1);
7096
Craig Topperb14940a2012-04-22 20:55:18 +00007097 if (Op.getNode()->getValueType(0).getSizeInBits() == 128 &&
7098 Vec.getNode()->getValueType(0).getSizeInBits() == 256 &&
7099 isa<ConstantSDNode>(Idx)) {
7100 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7101 return Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00007102 }
David Greene91585092011-01-26 15:38:49 +00007103 }
7104 return SDValue();
7105}
7106
David Greenecfe33c42011-01-26 19:13:22 +00007107// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7108// simple superregister reference or explicit instructions to insert
7109// the upper bits of a vector.
7110SDValue
7111X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7112 if (Subtarget->hasAVX()) {
7113 DebugLoc dl = Op.getNode()->getDebugLoc();
7114 SDValue Vec = Op.getNode()->getOperand(0);
7115 SDValue SubVec = Op.getNode()->getOperand(1);
7116 SDValue Idx = Op.getNode()->getOperand(2);
7117
Craig Topperb14940a2012-04-22 20:55:18 +00007118 if (Op.getNode()->getValueType(0).getSizeInBits() == 256 &&
7119 SubVec.getNode()->getValueType(0).getSizeInBits() == 128 &&
7120 isa<ConstantSDNode>(Idx)) {
7121 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7122 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007123 }
7124 }
7125 return SDValue();
7126}
7127
Bill Wendling056292f2008-09-16 21:48:12 +00007128// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7129// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7130// one of the above mentioned nodes. It has to be wrapped because otherwise
7131// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7132// be used to form addressing mode. These wrapped nodes will be selected
7133// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007134SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007135X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007136 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007137
Chris Lattner41621a22009-06-26 19:22:52 +00007138 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7139 // global base reg.
7140 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007141 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007142 CodeModel::Model M = getTargetMachine().getCodeModel();
7143
Chris Lattner4f066492009-07-11 20:29:19 +00007144 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007145 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007146 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007147 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007148 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007149 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007150 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007151
Evan Cheng1606e8e2009-03-13 07:51:59 +00007152 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007153 CP->getAlignment(),
7154 CP->getOffset(), OpFlag);
7155 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007156 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007157 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007158 if (OpFlag) {
7159 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007160 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007161 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007162 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007163 }
7164
7165 return Result;
7166}
7167
Dan Gohmand858e902010-04-17 15:26:15 +00007168SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007169 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007170
Chris Lattner18c59872009-06-27 04:16:01 +00007171 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7172 // global base reg.
7173 unsigned char OpFlag = 0;
7174 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007175 CodeModel::Model M = getTargetMachine().getCodeModel();
7176
Chris Lattner4f066492009-07-11 20:29:19 +00007177 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007178 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007179 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007180 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007181 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007182 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007183 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007184
Chris Lattner18c59872009-06-27 04:16:01 +00007185 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7186 OpFlag);
7187 DebugLoc DL = JT->getDebugLoc();
7188 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007189
Chris Lattner18c59872009-06-27 04:16:01 +00007190 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007191 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007192 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7193 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007194 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007195 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007196
Chris Lattner18c59872009-06-27 04:16:01 +00007197 return Result;
7198}
7199
7200SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007201X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007202 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007203
Chris Lattner18c59872009-06-27 04:16:01 +00007204 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7205 // global base reg.
7206 unsigned char OpFlag = 0;
7207 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007208 CodeModel::Model M = getTargetMachine().getCodeModel();
7209
Chris Lattner4f066492009-07-11 20:29:19 +00007210 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007211 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7212 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7213 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007214 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007215 } else if (Subtarget->isPICStyleGOT()) {
7216 OpFlag = X86II::MO_GOT;
7217 } else if (Subtarget->isPICStyleStubPIC()) {
7218 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7219 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7220 OpFlag = X86II::MO_DARWIN_NONLAZY;
7221 }
Eric Christopherfd179292009-08-27 18:07:15 +00007222
Chris Lattner18c59872009-06-27 04:16:01 +00007223 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007224
Chris Lattner18c59872009-06-27 04:16:01 +00007225 DebugLoc DL = Op.getDebugLoc();
7226 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007227
7228
Chris Lattner18c59872009-06-27 04:16:01 +00007229 // With PIC, the address is actually $g + Offset.
7230 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007231 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007232 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7233 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007234 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007235 Result);
7236 }
Eric Christopherfd179292009-08-27 18:07:15 +00007237
Eli Friedman586272d2011-08-11 01:48:05 +00007238 // For symbols that require a load from a stub to get the address, emit the
7239 // load.
7240 if (isGlobalStubReference(OpFlag))
7241 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007242 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007243
Chris Lattner18c59872009-06-27 04:16:01 +00007244 return Result;
7245}
7246
Dan Gohman475871a2008-07-27 21:46:04 +00007247SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007248X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007249 // Create the TargetBlockAddressAddress node.
7250 unsigned char OpFlags =
7251 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007252 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007253 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007254 DebugLoc dl = Op.getDebugLoc();
7255 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7256 /*isTarget=*/true, OpFlags);
7257
Dan Gohmanf705adb2009-10-30 01:28:02 +00007258 if (Subtarget->isPICStyleRIPRel() &&
7259 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007260 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7261 else
7262 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007263
Dan Gohman29cbade2009-11-20 23:18:13 +00007264 // With PIC, the address is actually $g + Offset.
7265 if (isGlobalRelativeToPICBase(OpFlags)) {
7266 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7267 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7268 Result);
7269 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007270
7271 return Result;
7272}
7273
7274SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007275X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007276 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007277 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007278 // Create the TargetGlobalAddress node, folding in the constant
7279 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007280 unsigned char OpFlags =
7281 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007282 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007283 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007284 if (OpFlags == X86II::MO_NO_FLAG &&
7285 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007286 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007287 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007288 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007289 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007290 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007291 }
Eric Christopherfd179292009-08-27 18:07:15 +00007292
Chris Lattner4f066492009-07-11 20:29:19 +00007293 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007294 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007295 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7296 else
7297 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007298
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007299 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007300 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007301 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7302 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007303 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007304 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007305
Chris Lattner36c25012009-07-10 07:34:39 +00007306 // For globals that require a load from a stub to get the address, emit the
7307 // load.
7308 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007309 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007310 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007311
Dan Gohman6520e202008-10-18 02:06:02 +00007312 // If there was a non-zero offset that we didn't fold, create an explicit
7313 // addition for it.
7314 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007315 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007316 DAG.getConstant(Offset, getPointerTy()));
7317
Evan Cheng0db9fe62006-04-25 20:13:52 +00007318 return Result;
7319}
7320
Evan Chengda43bcf2008-09-24 00:05:32 +00007321SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007322X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007323 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007324 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007325 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007326}
7327
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007328static SDValue
7329GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007330 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007331 unsigned char OperandFlags, bool LocalDynamic = false) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007332 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007333 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007334 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007335 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007336 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007337 GA->getOffset(),
7338 OperandFlags);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007339
7340 X86ISD::NodeType CallType = LocalDynamic ? X86ISD::TLSBASEADDR
7341 : X86ISD::TLSADDR;
7342
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007343 if (InFlag) {
7344 SDValue Ops[] = { Chain, TGA, *InFlag };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007345 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007346 } else {
7347 SDValue Ops[] = { Chain, TGA };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007348 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007349 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007350
7351 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007352 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007353
Rafael Espindola15f1b662009-04-24 12:59:40 +00007354 SDValue Flag = Chain.getValue(1);
7355 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007356}
7357
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007358// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007359static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007360LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007361 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007362 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007363 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7364 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007365 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007366 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007367 InFlag = Chain.getValue(1);
7368
Chris Lattnerb903bed2009-06-26 21:20:29 +00007369 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007370}
7371
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007372// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007373static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007374LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007375 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007376 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7377 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007378}
7379
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007380static SDValue LowerToTLSLocalDynamicModel(GlobalAddressSDNode *GA,
7381 SelectionDAG &DAG,
7382 const EVT PtrVT,
7383 bool is64Bit) {
7384 DebugLoc dl = GA->getDebugLoc();
7385
7386 // Get the start address of the TLS block for this module.
7387 X86MachineFunctionInfo* MFI = DAG.getMachineFunction()
7388 .getInfo<X86MachineFunctionInfo>();
7389 MFI->incNumLocalDynamicTLSAccesses();
7390
7391 SDValue Base;
7392 if (is64Bit) {
7393 Base = GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, X86::RAX,
7394 X86II::MO_TLSLD, /*LocalDynamic=*/true);
7395 } else {
7396 SDValue InFlag;
7397 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
7398 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT), InFlag);
7399 InFlag = Chain.getValue(1);
7400 Base = GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX,
7401 X86II::MO_TLSLDM, /*LocalDynamic=*/true);
7402 }
7403
7404 // Note: the CleanupLocalDynamicTLSPass will remove redundant computations
7405 // of Base.
7406
7407 // Build x@dtpoff.
7408 unsigned char OperandFlags = X86II::MO_DTPOFF;
7409 unsigned WrapperKind = X86ISD::Wrapper;
7410 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7411 GA->getValueType(0),
7412 GA->getOffset(), OperandFlags);
7413 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
7414
7415 // Add x@dtpoff with the base.
7416 return DAG.getNode(ISD::ADD, dl, PtrVT, Offset, Base);
7417}
7418
Hans Wennborg228756c2012-05-11 10:11:01 +00007419// Lower ISD::GlobalTLSAddress using the "initial exec" or "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007420static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007421 const EVT PtrVT, TLSModel::Model model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007422 bool is64Bit, bool isPIC) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007423 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007424
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007425 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7426 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7427 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007428
Michael J. Spencerec38de22010-10-10 22:04:20 +00007429 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007430 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007431 MachinePointerInfo(Ptr),
7432 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007433
Chris Lattnerb903bed2009-06-26 21:20:29 +00007434 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007435 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7436 // initialexec.
7437 unsigned WrapperKind = X86ISD::Wrapper;
7438 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007439 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Hans Wennborg228756c2012-05-11 10:11:01 +00007440 } else if (model == TLSModel::InitialExec) {
7441 if (is64Bit) {
7442 OperandFlags = X86II::MO_GOTTPOFF;
7443 WrapperKind = X86ISD::WrapperRIP;
7444 } else {
7445 OperandFlags = isPIC ? X86II::MO_GOTNTPOFF : X86II::MO_INDNTPOFF;
7446 }
Chris Lattner18c59872009-06-27 04:16:01 +00007447 } else {
Hans Wennborg228756c2012-05-11 10:11:01 +00007448 llvm_unreachable("Unexpected model");
Chris Lattnerb903bed2009-06-26 21:20:29 +00007449 }
Eric Christopherfd179292009-08-27 18:07:15 +00007450
Hans Wennborg228756c2012-05-11 10:11:01 +00007451 // emit "addl x@ntpoff,%eax" (local exec)
7452 // or "addl x@indntpoff,%eax" (initial exec)
7453 // or "addl x@gotntpoff(%ebx) ,%eax" (initial exec, 32-bit pic)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007454 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007455 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007456 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007457 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007458
Hans Wennborg228756c2012-05-11 10:11:01 +00007459 if (model == TLSModel::InitialExec) {
7460 if (isPIC && !is64Bit) {
7461 Offset = DAG.getNode(ISD::ADD, dl, PtrVT,
7462 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT),
7463 Offset);
Hans Wennborg228756c2012-05-11 10:11:01 +00007464 }
Rafael Espindola94e3b382012-06-29 04:22:35 +00007465
7466 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
7467 MachinePointerInfo::getGOT(), false, false, false,
7468 0);
Hans Wennborg228756c2012-05-11 10:11:01 +00007469 }
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007470
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007471 // The address of the thread local variable is the add of the thread
7472 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007473 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007474}
7475
Dan Gohman475871a2008-07-27 21:46:04 +00007476SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007477X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007478
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007479 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007480 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007481
Eric Christopher30ef0e52010-06-03 04:07:48 +00007482 if (Subtarget->isTargetELF()) {
Chandler Carruth34797132012-04-08 17:20:55 +00007483 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007484
Eric Christopher30ef0e52010-06-03 04:07:48 +00007485 switch (model) {
7486 case TLSModel::GeneralDynamic:
Eric Christopher30ef0e52010-06-03 04:07:48 +00007487 if (Subtarget->is64Bit())
7488 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7489 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007490 case TLSModel::LocalDynamic:
7491 return LowerToTLSLocalDynamicModel(GA, DAG, getPointerTy(),
7492 Subtarget->is64Bit());
Eric Christopher30ef0e52010-06-03 04:07:48 +00007493 case TLSModel::InitialExec:
7494 case TLSModel::LocalExec:
7495 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007496 Subtarget->is64Bit(),
7497 getTargetMachine().getRelocationModel() == Reloc::PIC_);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007498 }
Craig Toppere8eb1162012-04-23 03:26:18 +00007499 llvm_unreachable("Unknown TLS model.");
7500 }
7501
7502 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007503 // Darwin only has one model of TLS. Lower to that.
7504 unsigned char OpFlag = 0;
7505 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7506 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007507
Eric Christopher30ef0e52010-06-03 04:07:48 +00007508 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7509 // global base reg.
7510 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7511 !Subtarget->is64Bit();
7512 if (PIC32)
7513 OpFlag = X86II::MO_TLVP_PIC_BASE;
7514 else
7515 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007516 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007517 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007518 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007519 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007520 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007521
Eric Christopher30ef0e52010-06-03 04:07:48 +00007522 // With PIC32, the address is actually $g + Offset.
7523 if (PIC32)
7524 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7525 DAG.getNode(X86ISD::GlobalBaseReg,
7526 DebugLoc(), getPointerTy()),
7527 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007528
Eric Christopher30ef0e52010-06-03 04:07:48 +00007529 // Lowering the machine isd will make sure everything is in the right
7530 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007531 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007532 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007533 SDValue Args[] = { Chain, Offset };
7534 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007535
Eric Christopher30ef0e52010-06-03 04:07:48 +00007536 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7537 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7538 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007539
Eric Christopher30ef0e52010-06-03 04:07:48 +00007540 // And our return value (tls address) is in the standard call return value
7541 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007542 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007543 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7544 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00007545 }
7546
7547 if (Subtarget->isTargetWindows()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007548 // Just use the implicit TLS architecture
7549 // Need to generate someting similar to:
7550 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7551 // ; from TEB
7552 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7553 // mov rcx, qword [rdx+rcx*8]
7554 // mov eax, .tls$:tlsvar
7555 // [rax+rcx] contains the address
7556 // Windows 64bit: gs:0x58
7557 // Windows 32bit: fs:__tls_array
7558
7559 // If GV is an alias then use the aliasee for determining
7560 // thread-localness.
7561 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7562 GV = GA->resolveAliasedGlobal(false);
7563 DebugLoc dl = GA->getDebugLoc();
7564 SDValue Chain = DAG.getEntryNode();
7565
7566 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7567 // %gs:0x58 (64-bit).
7568 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7569 ? Type::getInt8PtrTy(*DAG.getContext(),
7570 256)
7571 : Type::getInt32PtrTy(*DAG.getContext(),
7572 257));
7573
7574 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7575 Subtarget->is64Bit()
7576 ? DAG.getIntPtrConstant(0x58)
7577 : DAG.getExternalSymbol("_tls_array",
7578 getPointerTy()),
7579 MachinePointerInfo(Ptr),
7580 false, false, false, 0);
7581
7582 // Load the _tls_index variable
7583 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7584 if (Subtarget->is64Bit())
7585 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7586 IDX, MachinePointerInfo(), MVT::i32,
7587 false, false, 0);
7588 else
7589 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7590 false, false, false, 0);
7591
7592 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00007593 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007594 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7595
7596 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7597 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7598 false, false, false, 0);
7599
7600 // Get the offset of start of .tls section
7601 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7602 GA->getValueType(0),
7603 GA->getOffset(), X86II::MO_SECREL);
7604 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7605
7606 // The address of the thread local variable is the add of the thread
7607 // pointer with the offset of the variable.
7608 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007609 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007610
David Blaikie4d6ccb52012-01-20 21:51:11 +00007611 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007612}
7613
Evan Cheng0db9fe62006-04-25 20:13:52 +00007614
Chad Rosierb90d2a92012-01-03 23:19:12 +00007615/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7616/// and take a 2 x i32 value to shift plus a shift amount.
7617SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007618 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007619 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007620 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007621 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007622 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007623 SDValue ShOpLo = Op.getOperand(0);
7624 SDValue ShOpHi = Op.getOperand(1);
7625 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007626 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007627 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007628 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007629
Dan Gohman475871a2008-07-27 21:46:04 +00007630 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007631 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007632 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7633 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007634 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007635 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7636 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007637 }
Evan Chenge3413162006-01-09 18:33:28 +00007638
Owen Anderson825b72b2009-08-11 20:47:22 +00007639 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7640 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007641 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007642 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007643
Dan Gohman475871a2008-07-27 21:46:04 +00007644 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007645 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007646 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7647 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007648
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007649 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007650 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7651 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007652 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007653 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7654 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007655 }
7656
Dan Gohman475871a2008-07-27 21:46:04 +00007657 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007658 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007659}
Evan Chenga3195e82006-01-12 22:54:21 +00007660
Dan Gohmand858e902010-04-17 15:26:15 +00007661SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7662 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007663 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007664
Dale Johannesen0488fb62010-09-30 23:57:10 +00007665 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007666 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007667
Owen Anderson825b72b2009-08-11 20:47:22 +00007668 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007669 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007670
Eli Friedman36df4992009-05-27 00:47:34 +00007671 // These are really Legal; return the operand so the caller accepts it as
7672 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007673 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007674 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007675 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007676 Subtarget->is64Bit()) {
7677 return Op;
7678 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007679
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007680 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007681 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007682 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007683 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007684 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007685 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007686 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007687 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007688 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007689 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7690}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007691
Owen Andersone50ed302009-08-10 22:56:29 +00007692SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007693 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007694 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007695 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007696 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007697 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007698 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007699 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007700 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007701 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007702 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007703
Chris Lattner492a43e2010-09-22 01:28:21 +00007704 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007705
Stuart Hastings84be9582011-06-02 15:57:11 +00007706 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7707 MachineMemOperand *MMO;
7708 if (FI) {
7709 int SSFI = FI->getIndex();
7710 MMO =
7711 DAG.getMachineFunction()
7712 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7713 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7714 } else {
7715 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7716 StackSlot = StackSlot.getOperand(1);
7717 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007718 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007719 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7720 X86ISD::FILD, DL,
7721 Tys, Ops, array_lengthof(Ops),
7722 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007723
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007724 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007725 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007726 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007727
7728 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7729 // shouldn't be necessary except that RFP cannot be live across
7730 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007731 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007732 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7733 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007734 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007735 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007736 SDValue Ops[] = {
7737 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7738 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007739 MachineMemOperand *MMO =
7740 DAG.getMachineFunction()
7741 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007742 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007743
Chris Lattner492a43e2010-09-22 01:28:21 +00007744 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7745 Ops, array_lengthof(Ops),
7746 Op.getValueType(), MMO);
7747 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007748 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007749 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007750 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007751
Evan Cheng0db9fe62006-04-25 20:13:52 +00007752 return Result;
7753}
7754
Bill Wendling8b8a6362009-01-17 03:56:04 +00007755// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007756SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7757 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007758 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007759 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007760 movq %rax, %xmm0
7761 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7762 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7763 #ifdef __SSE3__
7764 haddpd %xmm0, %xmm0
7765 #else
7766 pshufd $0x4e, %xmm0, %xmm1
7767 addpd %xmm1, %xmm0
7768 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007769 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007770
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007771 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007772 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007773
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007774 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007775 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7776 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007777 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007778
Chris Lattner97484792012-01-25 09:56:22 +00007779 SmallVector<Constant*,2> CV1;
7780 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007781 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007782 CV1.push_back(
7783 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7784 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007785 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007786
Bill Wendling397ae212012-01-05 02:13:20 +00007787 // Load the 64-bit value into an XMM register.
7788 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7789 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007790 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007791 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007792 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007793 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7794 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7795 CLod0);
7796
Owen Anderson825b72b2009-08-11 20:47:22 +00007797 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007798 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007799 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007800 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007801 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007802 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007803
Craig Topperd0a31172012-01-10 06:37:29 +00007804 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007805 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7806 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7807 } else {
7808 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7809 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7810 S2F, 0x4E, DAG);
7811 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7812 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7813 Sub);
7814 }
7815
7816 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007817 DAG.getIntPtrConstant(0));
7818}
7819
Bill Wendling8b8a6362009-01-17 03:56:04 +00007820// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007821SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7822 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007823 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007824 // FP constant to bias correct the final result.
7825 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007826 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007827
7828 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007829 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007830 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007831
Eli Friedmanf3704762011-08-29 21:15:46 +00007832 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007833 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007834
Owen Anderson825b72b2009-08-11 20:47:22 +00007835 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007836 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007837 DAG.getIntPtrConstant(0));
7838
7839 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007840 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007841 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007842 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007843 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007844 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007845 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007846 MVT::v2f64, Bias)));
7847 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007848 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007849 DAG.getIntPtrConstant(0));
7850
7851 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007852 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007853
7854 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007855 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007856
Craig Topper69947b92012-04-23 06:57:04 +00007857 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007858 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007859 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007860 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007861 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007862
7863 // Handle final rounding.
7864 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007865}
7866
Dan Gohmand858e902010-04-17 15:26:15 +00007867SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7868 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007869 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007870 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007871
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007872 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007873 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7874 // the optimization here.
7875 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007876 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007877
Owen Andersone50ed302009-08-10 22:56:29 +00007878 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007879 EVT DstVT = Op.getValueType();
7880 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007881 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007882 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007883 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007884 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007885 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007886
7887 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007888 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007889 if (SrcVT == MVT::i32) {
7890 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7891 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7892 getPointerTy(), StackSlot, WordOff);
7893 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007894 StackSlot, MachinePointerInfo(),
7895 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007896 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007897 OffsetSlot, MachinePointerInfo(),
7898 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007899 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7900 return Fild;
7901 }
7902
7903 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7904 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007905 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007906 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007907 // For i64 source, we need to add the appropriate power of 2 if the input
7908 // was negative. This is the same as the optimization in
7909 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7910 // we must be careful to do the computation in x87 extended precision, not
7911 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007912 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7913 MachineMemOperand *MMO =
7914 DAG.getMachineFunction()
7915 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7916 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007917
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007918 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7919 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007920 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7921 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007922
7923 APInt FF(32, 0x5F800000ULL);
7924
7925 // Check whether the sign bit is set.
7926 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7927 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7928 ISD::SETLT);
7929
7930 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7931 SDValue FudgePtr = DAG.getConstantPool(
7932 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7933 getPointerTy());
7934
7935 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7936 SDValue Zero = DAG.getIntPtrConstant(0);
7937 SDValue Four = DAG.getIntPtrConstant(4);
7938 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7939 Zero, Four);
7940 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7941
7942 // Load the value out, extending it from f32 to f80.
7943 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007944 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007945 FudgePtr, MachinePointerInfo::getConstantPool(),
7946 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007947 // Extend everything to 80 bits to force it to be done on x87.
7948 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7949 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007950}
7951
Dan Gohman475871a2008-07-27 21:46:04 +00007952std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007953FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007954 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007955
Owen Andersone50ed302009-08-10 22:56:29 +00007956 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007957
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007958 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007959 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7960 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007961 }
7962
Owen Anderson825b72b2009-08-11 20:47:22 +00007963 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7964 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007965 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007966
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007967 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007968 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007969 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007970 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007971 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007972 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007973 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007974 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007975
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007976 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7977 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007978 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007979 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007980 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007981 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007982
Evan Cheng0db9fe62006-04-25 20:13:52 +00007983 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007984 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7985 Opc = X86ISD::WIN_FTOL;
7986 else
7987 switch (DstTy.getSimpleVT().SimpleTy) {
7988 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7989 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7990 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7991 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7992 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007993
Dan Gohman475871a2008-07-27 21:46:04 +00007994 SDValue Chain = DAG.getEntryNode();
7995 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007996 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007997 // FIXME This causes a redundant load/store if the SSE-class value is already
7998 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007999 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008000 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00008001 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008002 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00008003 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008004 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00008005 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00008006 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00008007 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008008
Chris Lattner492a43e2010-09-22 01:28:21 +00008009 MachineMemOperand *MMO =
8010 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8011 MachineMemOperand::MOLoad, MemSize, MemSize);
8012 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
8013 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008014 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00008015 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008016 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
8017 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008018
Chris Lattner07290932010-09-22 01:05:16 +00008019 MachineMemOperand *MMO =
8020 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8021 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008022
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008023 if (Opc != X86ISD::WIN_FTOL) {
8024 // Build the FP_TO_INT*_IN_MEM
8025 SDValue Ops[] = { Chain, Value, StackSlot };
8026 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
8027 Ops, 3, DstTy, MMO);
8028 return std::make_pair(FIST, StackSlot);
8029 } else {
8030 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
8031 DAG.getVTList(MVT::Other, MVT::Glue),
8032 Chain, Value);
8033 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
8034 MVT::i32, ftol.getValue(1));
8035 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
8036 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008037 SDValue Ops[] = { eax, edx };
8038 SDValue pair = IsReplace
8039 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
8040 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008041 return std::make_pair(pair, SDValue());
8042 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008043}
8044
Dan Gohmand858e902010-04-17 15:26:15 +00008045SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
8046 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00008047 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00008048 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00008049
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008050 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8051 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00008052 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00008053 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
8054 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00008055
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008056 if (StackSlot.getNode())
8057 // Load the result.
8058 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8059 FIST, StackSlot, MachinePointerInfo(),
8060 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008061
8062 // The node is the result.
8063 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00008064}
8065
Dan Gohmand858e902010-04-17 15:26:15 +00008066SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8067 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008068 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8069 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00008070 SDValue FIST = Vals.first, StackSlot = Vals.second;
8071 assert(FIST.getNode() && "Unexpected failure");
8072
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008073 if (StackSlot.getNode())
8074 // Load the result.
8075 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8076 FIST, StackSlot, MachinePointerInfo(),
8077 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008078
8079 // The node is the result.
8080 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00008081}
8082
Dan Gohmand858e902010-04-17 15:26:15 +00008083SDValue X86TargetLowering::LowerFABS(SDValue Op,
8084 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008085 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008086 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008087 EVT VT = Op.getValueType();
8088 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008089 if (VT.isVector())
8090 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00008091 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00008092 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00008093 C = ConstantVector::getSplat(2,
8094 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008095 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00008096 C = ConstantVector::getSplat(4,
8097 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008098 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00008099 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008100 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008101 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008102 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008103 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008104}
8105
Dan Gohmand858e902010-04-17 15:26:15 +00008106SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008107 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008108 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008109 EVT VT = Op.getValueType();
8110 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00008111 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
8112 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008113 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00008114 NumElts = VT.getVectorNumElements();
8115 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00008116 Constant *C;
8117 if (EltVT == MVT::f64)
8118 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
8119 else
8120 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
8121 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008122 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008123 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008124 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008125 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008126 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00008127 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008128 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00008129 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00008130 DAG.getNode(ISD::BITCAST, dl, XORVT,
8131 Op.getOperand(0)),
8132 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008133 }
Craig Topper69947b92012-04-23 06:57:04 +00008134
8135 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008136}
8137
Dan Gohmand858e902010-04-17 15:26:15 +00008138SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008139 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008140 SDValue Op0 = Op.getOperand(0);
8141 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008142 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008143 EVT VT = Op.getValueType();
8144 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008145
8146 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008147 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008148 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008149 SrcVT = VT;
8150 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008151 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008152 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008153 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008154 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008155 }
8156
8157 // At this point the operands and the result should have the same
8158 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008159
Evan Cheng68c47cb2007-01-05 07:55:56 +00008160 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008161 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008162 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008163 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8164 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008165 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008166 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8167 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8168 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8169 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008170 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008171 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008172 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008173 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008174 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008175 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008176 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008177
8178 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008179 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008180 // Op0 is MVT::f32, Op1 is MVT::f64.
8181 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8182 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8183 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008184 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008185 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008186 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008187 }
8188
Evan Cheng73d6cf12007-01-05 21:37:56 +00008189 // Clear first operand sign bit.
8190 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008191 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008192 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8193 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008194 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008195 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8196 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8197 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8198 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008199 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008200 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008201 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008202 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008203 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008204 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008205 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008206
8207 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008208 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008209}
8210
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008211SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8212 SDValue N0 = Op.getOperand(0);
8213 DebugLoc dl = Op.getDebugLoc();
8214 EVT VT = Op.getValueType();
8215
8216 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8217 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8218 DAG.getConstant(1, VT));
8219 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8220}
8221
Dan Gohman076aee32009-03-04 19:44:21 +00008222/// Emit nodes that will be selected as "test Op0,Op0", or something
8223/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008224SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008225 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008226 DebugLoc dl = Op.getDebugLoc();
8227
Dan Gohman31125812009-03-07 01:58:32 +00008228 // CF and OF aren't always set the way we want. Determine which
8229 // of these we need.
8230 bool NeedCF = false;
8231 bool NeedOF = false;
8232 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008233 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008234 case X86::COND_A: case X86::COND_AE:
8235 case X86::COND_B: case X86::COND_BE:
8236 NeedCF = true;
8237 break;
8238 case X86::COND_G: case X86::COND_GE:
8239 case X86::COND_L: case X86::COND_LE:
8240 case X86::COND_O: case X86::COND_NO:
8241 NeedOF = true;
8242 break;
Dan Gohman31125812009-03-07 01:58:32 +00008243 }
8244
Dan Gohman076aee32009-03-04 19:44:21 +00008245 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008246 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8247 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008248 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8249 // Emit a CMP with 0, which is the TEST pattern.
8250 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8251 DAG.getConstant(0, Op.getValueType()));
8252
8253 unsigned Opcode = 0;
8254 unsigned NumOperands = 0;
8255 switch (Op.getNode()->getOpcode()) {
8256 case ISD::ADD:
8257 // Due to an isel shortcoming, be conservative if this add is likely to be
8258 // selected as part of a load-modify-store instruction. When the root node
8259 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8260 // uses of other nodes in the match, such as the ADD in this case. This
8261 // leads to the ADD being left around and reselected, with the result being
8262 // two adds in the output. Alas, even if none our users are stores, that
8263 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8264 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8265 // climbing the DAG back to the root, and it doesn't seem to be worth the
8266 // effort.
8267 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008268 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8269 if (UI->getOpcode() != ISD::CopyToReg &&
8270 UI->getOpcode() != ISD::SETCC &&
8271 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008272 goto default_case;
8273
8274 if (ConstantSDNode *C =
8275 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8276 // An add of one will be selected as an INC.
8277 if (C->getAPIntValue() == 1) {
8278 Opcode = X86ISD::INC;
8279 NumOperands = 1;
8280 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008281 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008282
8283 // An add of negative one (subtract of one) will be selected as a DEC.
8284 if (C->getAPIntValue().isAllOnesValue()) {
8285 Opcode = X86ISD::DEC;
8286 NumOperands = 1;
8287 break;
8288 }
Dan Gohman076aee32009-03-04 19:44:21 +00008289 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008290
8291 // Otherwise use a regular EFLAGS-setting add.
8292 Opcode = X86ISD::ADD;
8293 NumOperands = 2;
8294 break;
8295 case ISD::AND: {
8296 // If the primary and result isn't used, don't bother using X86ISD::AND,
8297 // because a TEST instruction will be better.
8298 bool NonFlagUse = false;
8299 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8300 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8301 SDNode *User = *UI;
8302 unsigned UOpNo = UI.getOperandNo();
8303 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8304 // Look pass truncate.
8305 UOpNo = User->use_begin().getOperandNo();
8306 User = *User->use_begin();
8307 }
8308
8309 if (User->getOpcode() != ISD::BRCOND &&
8310 User->getOpcode() != ISD::SETCC &&
8311 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8312 NonFlagUse = true;
8313 break;
8314 }
Dan Gohman076aee32009-03-04 19:44:21 +00008315 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008316
8317 if (!NonFlagUse)
8318 break;
8319 }
8320 // FALL THROUGH
8321 case ISD::SUB:
8322 case ISD::OR:
8323 case ISD::XOR:
8324 // Due to the ISEL shortcoming noted above, be conservative if this op is
8325 // likely to be selected as part of a load-modify-store instruction.
8326 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8327 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8328 if (UI->getOpcode() == ISD::STORE)
8329 goto default_case;
8330
8331 // Otherwise use a regular EFLAGS-setting instruction.
8332 switch (Op.getNode()->getOpcode()) {
8333 default: llvm_unreachable("unexpected operator!");
Manman Ren87253c22012-06-07 00:42:47 +00008334 case ISD::SUB:
8335 // If the only use of SUB is EFLAGS, use CMP instead.
8336 if (Op.hasOneUse())
8337 Opcode = X86ISD::CMP;
8338 else
8339 Opcode = X86ISD::SUB;
8340 break;
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008341 case ISD::OR: Opcode = X86ISD::OR; break;
8342 case ISD::XOR: Opcode = X86ISD::XOR; break;
8343 case ISD::AND: Opcode = X86ISD::AND; break;
8344 }
8345
8346 NumOperands = 2;
8347 break;
8348 case X86ISD::ADD:
8349 case X86ISD::SUB:
8350 case X86ISD::INC:
8351 case X86ISD::DEC:
8352 case X86ISD::OR:
8353 case X86ISD::XOR:
8354 case X86ISD::AND:
8355 return SDValue(Op.getNode(), 1);
8356 default:
8357 default_case:
8358 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008359 }
8360
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008361 if (Opcode == 0)
8362 // Emit a CMP with 0, which is the TEST pattern.
8363 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8364 DAG.getConstant(0, Op.getValueType()));
8365
Manman Ren87253c22012-06-07 00:42:47 +00008366 if (Opcode == X86ISD::CMP) {
8367 SDValue New = DAG.getNode(Opcode, dl, MVT::i32, Op.getOperand(0),
8368 Op.getOperand(1));
Manman Rene6fc9d42012-06-07 19:27:33 +00008369 // We can't replace usage of SUB with CMP.
8370 // The SUB node will be removed later because there is no use of it.
Manman Ren87253c22012-06-07 00:42:47 +00008371 return SDValue(New.getNode(), 0);
8372 }
8373
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008374 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8375 SmallVector<SDValue, 4> Ops;
8376 for (unsigned i = 0; i != NumOperands; ++i)
8377 Ops.push_back(Op.getOperand(i));
8378
8379 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8380 DAG.ReplaceAllUsesWith(Op, New);
8381 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008382}
8383
8384/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8385/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008386SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008387 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008388 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8389 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008390 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008391
8392 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008393 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008394}
8395
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008396/// Convert a comparison if required by the subtarget.
8397SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
8398 SelectionDAG &DAG) const {
8399 // If the subtarget does not support the FUCOMI instruction, floating-point
8400 // comparisons have to be converted.
8401 if (Subtarget->hasCMov() ||
8402 Cmp.getOpcode() != X86ISD::CMP ||
8403 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
8404 !Cmp.getOperand(1).getValueType().isFloatingPoint())
8405 return Cmp;
8406
8407 // The instruction selector will select an FUCOM instruction instead of
8408 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
8409 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
8410 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
8411 DebugLoc dl = Cmp.getDebugLoc();
8412 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
8413 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
8414 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
8415 DAG.getConstant(8, MVT::i8));
8416 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
8417 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
8418}
8419
Evan Chengd40d03e2010-01-06 19:38:29 +00008420/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8421/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008422SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8423 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008424 SDValue Op0 = And.getOperand(0);
8425 SDValue Op1 = And.getOperand(1);
8426 if (Op0.getOpcode() == ISD::TRUNCATE)
8427 Op0 = Op0.getOperand(0);
8428 if (Op1.getOpcode() == ISD::TRUNCATE)
8429 Op1 = Op1.getOperand(0);
8430
Evan Chengd40d03e2010-01-06 19:38:29 +00008431 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008432 if (Op1.getOpcode() == ISD::SHL)
8433 std::swap(Op0, Op1);
8434 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008435 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8436 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008437 // If we looked past a truncate, check that it's only truncating away
8438 // known zeros.
8439 unsigned BitWidth = Op0.getValueSizeInBits();
8440 unsigned AndBitWidth = And.getValueSizeInBits();
8441 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008442 APInt Zeros, Ones;
8443 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008444 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8445 return SDValue();
8446 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008447 LHS = Op1;
8448 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008449 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008450 } else if (Op1.getOpcode() == ISD::Constant) {
8451 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008452 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008453 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008454
8455 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008456 LHS = AndLHS.getOperand(0);
8457 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008458 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008459
8460 // Use BT if the immediate can't be encoded in a TEST instruction.
8461 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8462 LHS = AndLHS;
8463 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8464 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008465 }
Evan Cheng0488db92007-09-25 01:57:46 +00008466
Evan Chengd40d03e2010-01-06 19:38:29 +00008467 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008468 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008469 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008470 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008471 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008472 // Also promote i16 to i32 for performance / code size reason.
8473 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008474 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008475 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008476
Evan Chengd40d03e2010-01-06 19:38:29 +00008477 // If the operand types disagree, extend the shift amount to match. Since
8478 // BT ignores high bits (like shifts) we can use anyextend.
8479 if (LHS.getValueType() != RHS.getValueType())
8480 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008481
Evan Chengd40d03e2010-01-06 19:38:29 +00008482 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8483 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8484 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8485 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008486 }
8487
Evan Cheng54de3ea2010-01-05 06:52:31 +00008488 return SDValue();
8489}
8490
Dan Gohmand858e902010-04-17 15:26:15 +00008491SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008492
8493 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8494
Evan Cheng54de3ea2010-01-05 06:52:31 +00008495 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8496 SDValue Op0 = Op.getOperand(0);
8497 SDValue Op1 = Op.getOperand(1);
8498 DebugLoc dl = Op.getDebugLoc();
8499 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8500
8501 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008502 // Lower (X & (1 << N)) == 0 to BT(X, N).
8503 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8504 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008505 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008506 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008507 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008508 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8509 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8510 if (NewSetCC.getNode())
8511 return NewSetCC;
8512 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008513
Chris Lattner481eebc2010-12-19 21:23:48 +00008514 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8515 // these.
8516 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008517 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008518 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8519 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008520
Chris Lattner481eebc2010-12-19 21:23:48 +00008521 // If the input is a setcc, then reuse the input setcc or use a new one with
8522 // the inverted condition.
8523 if (Op0.getOpcode() == X86ISD::SETCC) {
8524 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8525 bool Invert = (CC == ISD::SETNE) ^
8526 cast<ConstantSDNode>(Op1)->isNullValue();
8527 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008528
Evan Cheng2c755ba2010-02-27 07:36:59 +00008529 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008530 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8531 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8532 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008533 }
8534
Evan Chenge5b51ac2010-04-17 06:13:15 +00008535 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008536 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008537 if (X86CC == X86::COND_INVALID)
8538 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008539
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008540 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008541 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008542 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008543 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008544}
8545
Craig Topper89af15e2011-09-18 08:03:58 +00008546// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008547// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008548static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008549 EVT VT = Op.getValueType();
8550
Duncan Sands28b77e92011-09-06 19:07:46 +00008551 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008552 "Unsupported value type for operation");
8553
Craig Topper66ddd152012-04-27 22:54:43 +00008554 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008555 DebugLoc dl = Op.getDebugLoc();
8556 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008557
8558 // Extract the LHS vectors
8559 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00008560 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
8561 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008562
8563 // Extract the RHS vectors
8564 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00008565 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
8566 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008567
8568 // Issue the operation on the smaller types and concatenate the result back
8569 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8570 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8571 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8572 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8573 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8574}
8575
8576
Dan Gohmand858e902010-04-17 15:26:15 +00008577SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008578 SDValue Cond;
8579 SDValue Op0 = Op.getOperand(0);
8580 SDValue Op1 = Op.getOperand(1);
8581 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008582 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008583 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8584 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008585 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008586
8587 if (isFP) {
8588 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008589 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008590 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008591
Nate Begeman30a0de92008-07-17 16:51:19 +00008592 bool Swap = false;
8593
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008594 // SSE Condition code mapping:
8595 // 0 - EQ
8596 // 1 - LT
8597 // 2 - LE
8598 // 3 - UNORD
8599 // 4 - NEQ
8600 // 5 - NLT
8601 // 6 - NLE
8602 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008603 switch (SetCCOpcode) {
8604 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008605 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008606 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008607 case ISD::SETOGT:
8608 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008609 case ISD::SETLT:
8610 case ISD::SETOLT: SSECC = 1; break;
8611 case ISD::SETOGE:
8612 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008613 case ISD::SETLE:
8614 case ISD::SETOLE: SSECC = 2; break;
8615 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008616 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008617 case ISD::SETNE: SSECC = 4; break;
8618 case ISD::SETULE: Swap = true;
8619 case ISD::SETUGE: SSECC = 5; break;
8620 case ISD::SETULT: Swap = true;
8621 case ISD::SETUGT: SSECC = 6; break;
8622 case ISD::SETO: SSECC = 7; break;
8623 }
8624 if (Swap)
8625 std::swap(Op0, Op1);
8626
Nate Begemanfb8ead02008-07-25 19:05:58 +00008627 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008628 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008629 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008630 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008631 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8632 DAG.getConstant(3, MVT::i8));
8633 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8634 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008635 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper69947b92012-04-23 06:57:04 +00008636 }
8637 if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008638 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008639 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8640 DAG.getConstant(7, MVT::i8));
8641 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8642 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008643 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008644 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008645 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008646 }
8647 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008648 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8649 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008650 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008651
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008652 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008653 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008654 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008655
Nate Begeman30a0de92008-07-17 16:51:19 +00008656 // We are handling one of the integer comparisons here. Since SSE only has
8657 // GT and EQ comparisons for integer, swapping operands and multiple
8658 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008659 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008660 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008661
Nate Begeman30a0de92008-07-17 16:51:19 +00008662 switch (SetCCOpcode) {
8663 default: break;
8664 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008665 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008666 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008667 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008668 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008669 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008670 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008671 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008672 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008673 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008674 }
8675 if (Swap)
8676 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008677
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008678 // Check that the operation in question is available (most are plain SSE2,
8679 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008680 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008681 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008682 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008683 return SDValue();
8684
Nate Begeman30a0de92008-07-17 16:51:19 +00008685 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8686 // bits of the inputs before performing those operations.
8687 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008688 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008689 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8690 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008691 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008692 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8693 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008694 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8695 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008696 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008697
Dale Johannesenace16102009-02-03 19:33:06 +00008698 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008699
8700 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008701 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008702 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008703
Nate Begeman30a0de92008-07-17 16:51:19 +00008704 return Result;
8705}
Evan Cheng0488db92007-09-25 01:57:46 +00008706
Evan Cheng370e5342008-12-03 08:38:43 +00008707// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008708static bool isX86LogicalCmp(SDValue Op) {
8709 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008710 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
8711 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +00008712 return true;
8713 if (Op.getResNo() == 1 &&
8714 (Opc == X86ISD::ADD ||
8715 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008716 Opc == X86ISD::ADC ||
8717 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008718 Opc == X86ISD::SMUL ||
8719 Opc == X86ISD::UMUL ||
8720 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008721 Opc == X86ISD::DEC ||
8722 Opc == X86ISD::OR ||
8723 Opc == X86ISD::XOR ||
8724 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008725 return true;
8726
Chris Lattner9637d5b2010-12-05 07:49:54 +00008727 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8728 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008729
Dan Gohman076aee32009-03-04 19:44:21 +00008730 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008731}
8732
Chris Lattnera2b56002010-12-05 01:23:24 +00008733static bool isZero(SDValue V) {
8734 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8735 return C && C->isNullValue();
8736}
8737
Chris Lattner96908b12010-12-05 02:00:51 +00008738static bool isAllOnes(SDValue V) {
8739 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8740 return C && C->isAllOnesValue();
8741}
8742
Dan Gohmand858e902010-04-17 15:26:15 +00008743SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008744 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008745 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008746 SDValue Op1 = Op.getOperand(1);
8747 SDValue Op2 = Op.getOperand(2);
8748 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008749 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008750
Dan Gohman1a492952009-10-20 16:22:37 +00008751 if (Cond.getOpcode() == ISD::SETCC) {
8752 SDValue NewCond = LowerSETCC(Cond, DAG);
8753 if (NewCond.getNode())
8754 Cond = NewCond;
8755 }
Evan Cheng734503b2006-09-11 02:19:56 +00008756
Manman Ren769ea2f2012-05-01 17:16:15 +00008757 // Handle the following cases related to max and min:
8758 // (a > b) ? (a-b) : 0
8759 // (a >= b) ? (a-b) : 0
8760 // (b < a) ? (a-b) : 0
8761 // (b <= a) ? (a-b) : 0
8762 // Comparison is removed to use EFLAGS from SUB.
8763 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op2))
8764 if (Cond.getOpcode() == X86ISD::SETCC &&
8765 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8766 (Op1.getOpcode() == ISD::SUB || Op1.getOpcode() == X86ISD::SUB) &&
8767 C->getAPIntValue() == 0) {
8768 SDValue Cmp = Cond.getOperand(1);
8769 unsigned CC = cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
8770 if ((DAG.isEqualTo(Op1.getOperand(0), Cmp.getOperand(0)) &&
8771 DAG.isEqualTo(Op1.getOperand(1), Cmp.getOperand(1)) &&
8772 (CC == X86::COND_G || CC == X86::COND_GE ||
8773 CC == X86::COND_A || CC == X86::COND_AE)) ||
8774 (DAG.isEqualTo(Op1.getOperand(0), Cmp.getOperand(1)) &&
8775 DAG.isEqualTo(Op1.getOperand(1), Cmp.getOperand(0)) &&
8776 (CC == X86::COND_L || CC == X86::COND_LE ||
8777 CC == X86::COND_B || CC == X86::COND_BE))) {
8778
8779 if (Op1.getOpcode() == ISD::SUB) {
8780 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i32);
8781 SDValue New = DAG.getNode(X86ISD::SUB, DL, VTs,
8782 Op1.getOperand(0), Op1.getOperand(1));
8783 DAG.ReplaceAllUsesWith(Op1, New);
8784 Op1 = New;
8785 }
8786
8787 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
8788 unsigned NewCC = (CC == X86::COND_G || CC == X86::COND_GE ||
8789 CC == X86::COND_L ||
8790 CC == X86::COND_LE) ? X86::COND_GE : X86::COND_AE;
8791 SDValue Ops[] = { Op2, Op1, DAG.getConstant(NewCC, MVT::i8),
8792 SDValue(Op1.getNode(), 1) };
8793 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
8794 }
8795 }
8796
Chris Lattnera2b56002010-12-05 01:23:24 +00008797 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008798 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008799 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008800 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008801 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008802 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8803 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008804 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008805
Chris Lattnera2b56002010-12-05 01:23:24 +00008806 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008807
8808 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008809 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8810 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008811
8812 SDValue CmpOp0 = Cmp.getOperand(0);
Manman Rened579842012-05-07 18:06:23 +00008813 // Apply further optimizations for special cases
8814 // (select (x != 0), -1, 0) -> neg & sbb
8815 // (select (x == 0), 0, -1) -> neg & sbb
8816 if (ConstantSDNode *YC = dyn_cast<ConstantSDNode>(Y))
8817 if (YC->isNullValue() &&
8818 (isAllOnes(Op1) == (CondCode == X86::COND_NE))) {
8819 SDVTList VTs = DAG.getVTList(CmpOp0.getValueType(), MVT::i32);
8820 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, VTs,
8821 DAG.getConstant(0, CmpOp0.getValueType()),
8822 CmpOp0);
8823 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8824 DAG.getConstant(X86::COND_B, MVT::i8),
8825 SDValue(Neg.getNode(), 1));
8826 return Res;
8827 }
8828
Chris Lattnera2b56002010-12-05 01:23:24 +00008829 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8830 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008831 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008832
Chris Lattner96908b12010-12-05 02:00:51 +00008833 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008834 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8835 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008836
Chris Lattner96908b12010-12-05 02:00:51 +00008837 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8838 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008839
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008840 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008841 if (N2C == 0 || !N2C->isNullValue())
8842 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8843 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008844 }
8845 }
8846
Chris Lattnera2b56002010-12-05 01:23:24 +00008847 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008848 if (Cond.getOpcode() == ISD::AND &&
8849 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8850 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008851 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008852 Cond = Cond.getOperand(0);
8853 }
8854
Evan Cheng3f41d662007-10-08 22:16:29 +00008855 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8856 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008857 unsigned CondOpcode = Cond.getOpcode();
8858 if (CondOpcode == X86ISD::SETCC ||
8859 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008860 CC = Cond.getOperand(0);
8861
Dan Gohman475871a2008-07-27 21:46:04 +00008862 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008863 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008864 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008865
Evan Cheng3f41d662007-10-08 22:16:29 +00008866 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008867 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008868 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008869 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008870
Chris Lattnerd1980a52009-03-12 06:52:53 +00008871 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8872 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008873 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008874 addTest = false;
8875 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008876 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8877 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8878 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8879 Cond.getOperand(0).getValueType() != MVT::i8)) {
8880 SDValue LHS = Cond.getOperand(0);
8881 SDValue RHS = Cond.getOperand(1);
8882 unsigned X86Opcode;
8883 unsigned X86Cond;
8884 SDVTList VTs;
8885 switch (CondOpcode) {
8886 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8887 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8888 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8889 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8890 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8891 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8892 default: llvm_unreachable("unexpected overflowing operator");
8893 }
8894 if (CondOpcode == ISD::UMULO)
8895 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8896 MVT::i32);
8897 else
8898 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8899
8900 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8901
8902 if (CondOpcode == ISD::UMULO)
8903 Cond = X86Op.getValue(2);
8904 else
8905 Cond = X86Op.getValue(1);
8906
8907 CC = DAG.getConstant(X86Cond, MVT::i8);
8908 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008909 }
8910
8911 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008912 // Look pass the truncate.
8913 if (Cond.getOpcode() == ISD::TRUNCATE)
8914 Cond = Cond.getOperand(0);
8915
8916 // We know the result of AND is compared against zero. Try to match
8917 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008918 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008919 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008920 if (NewSetCC.getNode()) {
8921 CC = NewSetCC.getOperand(0);
8922 Cond = NewSetCC.getOperand(1);
8923 addTest = false;
8924 }
8925 }
8926 }
8927
8928 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008929 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008930 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008931 }
8932
Benjamin Kramere915ff32010-12-22 23:09:28 +00008933 // a < b ? -1 : 0 -> RES = ~setcc_carry
8934 // a < b ? 0 : -1 -> RES = setcc_carry
8935 // a >= b ? -1 : 0 -> RES = setcc_carry
8936 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8937 if (Cond.getOpcode() == X86ISD::CMP) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008938 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +00008939 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8940
8941 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8942 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8943 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8944 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8945 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8946 return DAG.getNOT(DL, Res, Res.getValueType());
8947 return Res;
8948 }
8949 }
8950
Evan Cheng0488db92007-09-25 01:57:46 +00008951 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8952 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008953 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008954 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008955 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008956}
8957
Evan Cheng370e5342008-12-03 08:38:43 +00008958// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8959// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8960// from the AND / OR.
8961static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8962 Opc = Op.getOpcode();
8963 if (Opc != ISD::OR && Opc != ISD::AND)
8964 return false;
8965 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8966 Op.getOperand(0).hasOneUse() &&
8967 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8968 Op.getOperand(1).hasOneUse());
8969}
8970
Evan Cheng961d6d42009-02-02 08:19:07 +00008971// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8972// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008973static bool isXor1OfSetCC(SDValue Op) {
8974 if (Op.getOpcode() != ISD::XOR)
8975 return false;
8976 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8977 if (N1C && N1C->getAPIntValue() == 1) {
8978 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8979 Op.getOperand(0).hasOneUse();
8980 }
8981 return false;
8982}
8983
Dan Gohmand858e902010-04-17 15:26:15 +00008984SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008985 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008986 SDValue Chain = Op.getOperand(0);
8987 SDValue Cond = Op.getOperand(1);
8988 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008989 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008990 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008991 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008992
Dan Gohman1a492952009-10-20 16:22:37 +00008993 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008994 // Check for setcc([su]{add,sub,mul}o == 0).
8995 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8996 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8997 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8998 Cond.getOperand(0).getResNo() == 1 &&
8999 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
9000 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
9001 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
9002 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
9003 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
9004 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
9005 Inverted = true;
9006 Cond = Cond.getOperand(0);
9007 } else {
9008 SDValue NewCond = LowerSETCC(Cond, DAG);
9009 if (NewCond.getNode())
9010 Cond = NewCond;
9011 }
Dan Gohman1a492952009-10-20 16:22:37 +00009012 }
Chris Lattnere55484e2008-12-25 05:34:37 +00009013#if 0
9014 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00009015 else if (Cond.getOpcode() == X86ISD::ADD ||
9016 Cond.getOpcode() == X86ISD::SUB ||
9017 Cond.getOpcode() == X86ISD::SMUL ||
9018 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00009019 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00009020#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00009021
Evan Chengad9c0a32009-12-15 00:53:42 +00009022 // Look pass (and (setcc_carry (cmp ...)), 1).
9023 if (Cond.getOpcode() == ISD::AND &&
9024 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
9025 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009026 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00009027 Cond = Cond.getOperand(0);
9028 }
9029
Evan Cheng3f41d662007-10-08 22:16:29 +00009030 // If condition flag is set by a X86ISD::CMP, then use it as the condition
9031 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00009032 unsigned CondOpcode = Cond.getOpcode();
9033 if (CondOpcode == X86ISD::SETCC ||
9034 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00009035 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009036
Dan Gohman475871a2008-07-27 21:46:04 +00009037 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00009038 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00009039 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00009040 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00009041 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00009042 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00009043 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00009044 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009045 default: break;
9046 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00009047 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00009048 // These can only come from an arithmetic instruction with overflow,
9049 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009050 Cond = Cond.getNode()->getOperand(1);
9051 addTest = false;
9052 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009053 }
Evan Cheng0488db92007-09-25 01:57:46 +00009054 }
Dan Gohman65fd6562011-11-03 21:49:52 +00009055 }
9056 CondOpcode = Cond.getOpcode();
9057 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
9058 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
9059 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
9060 Cond.getOperand(0).getValueType() != MVT::i8)) {
9061 SDValue LHS = Cond.getOperand(0);
9062 SDValue RHS = Cond.getOperand(1);
9063 unsigned X86Opcode;
9064 unsigned X86Cond;
9065 SDVTList VTs;
9066 switch (CondOpcode) {
9067 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9068 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9069 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9070 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9071 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9072 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9073 default: llvm_unreachable("unexpected overflowing operator");
9074 }
9075 if (Inverted)
9076 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
9077 if (CondOpcode == ISD::UMULO)
9078 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9079 MVT::i32);
9080 else
9081 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9082
9083 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
9084
9085 if (CondOpcode == ISD::UMULO)
9086 Cond = X86Op.getValue(2);
9087 else
9088 Cond = X86Op.getValue(1);
9089
9090 CC = DAG.getConstant(X86Cond, MVT::i8);
9091 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00009092 } else {
9093 unsigned CondOpc;
9094 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
9095 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00009096 if (CondOpc == ISD::OR) {
9097 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
9098 // two branches instead of an explicit OR instruction with a
9099 // separate test.
9100 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009101 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00009102 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009103 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009104 Chain, Dest, CC, Cmp);
9105 CC = Cond.getOperand(1).getOperand(0);
9106 Cond = Cmp;
9107 addTest = false;
9108 }
9109 } else { // ISD::AND
9110 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
9111 // two branches instead of an explicit AND instruction with a
9112 // separate test. However, we only do this if this block doesn't
9113 // have a fall-through edge, because this requires an explicit
9114 // jmp when the condition is false.
9115 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009116 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00009117 Op.getNode()->hasOneUse()) {
9118 X86::CondCode CCode =
9119 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9120 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009121 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00009122 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009123 // Look for an unconditional branch following this conditional branch.
9124 // We need this because we need to reverse the successors in order
9125 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009126 if (User->getOpcode() == ISD::BR) {
9127 SDValue FalseBB = User->getOperand(1);
9128 SDNode *NewBR =
9129 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009130 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009131 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009132 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009133
Dale Johannesene4d209d2009-02-03 20:21:25 +00009134 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009135 Chain, Dest, CC, Cmp);
9136 X86::CondCode CCode =
9137 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9138 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009139 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009140 Cond = Cmp;
9141 addTest = false;
9142 }
9143 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009144 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009145 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9146 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9147 // It should be transformed during dag combiner except when the condition
9148 // is set by a arithmetics with overflow node.
9149 X86::CondCode CCode =
9150 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9151 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009152 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009153 Cond = Cond.getOperand(0).getOperand(1);
9154 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009155 } else if (Cond.getOpcode() == ISD::SETCC &&
9156 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9157 // For FCMP_OEQ, we can emit
9158 // two branches instead of an explicit AND instruction with a
9159 // separate test. However, we only do this if this block doesn't
9160 // have a fall-through edge, because this requires an explicit
9161 // jmp when the condition is false.
9162 if (Op.getNode()->hasOneUse()) {
9163 SDNode *User = *Op.getNode()->use_begin();
9164 // Look for an unconditional branch following this conditional branch.
9165 // We need this because we need to reverse the successors in order
9166 // to implement FCMP_OEQ.
9167 if (User->getOpcode() == ISD::BR) {
9168 SDValue FalseBB = User->getOperand(1);
9169 SDNode *NewBR =
9170 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9171 assert(NewBR == User);
9172 (void)NewBR;
9173 Dest = FalseBB;
9174
9175 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9176 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009177 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009178 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9179 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9180 Chain, Dest, CC, Cmp);
9181 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9182 Cond = Cmp;
9183 addTest = false;
9184 }
9185 }
9186 } else if (Cond.getOpcode() == ISD::SETCC &&
9187 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9188 // For FCMP_UNE, we can emit
9189 // two branches instead of an explicit AND instruction with a
9190 // separate test. However, we only do this if this block doesn't
9191 // have a fall-through edge, because this requires an explicit
9192 // jmp when the condition is false.
9193 if (Op.getNode()->hasOneUse()) {
9194 SDNode *User = *Op.getNode()->use_begin();
9195 // Look for an unconditional branch following this conditional branch.
9196 // We need this because we need to reverse the successors in order
9197 // to implement FCMP_UNE.
9198 if (User->getOpcode() == ISD::BR) {
9199 SDValue FalseBB = User->getOperand(1);
9200 SDNode *NewBR =
9201 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9202 assert(NewBR == User);
9203 (void)NewBR;
9204
9205 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9206 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009207 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009208 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9209 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9210 Chain, Dest, CC, Cmp);
9211 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9212 Cond = Cmp;
9213 addTest = false;
9214 Dest = FalseBB;
9215 }
9216 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009217 }
Evan Cheng0488db92007-09-25 01:57:46 +00009218 }
9219
9220 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009221 // Look pass the truncate.
9222 if (Cond.getOpcode() == ISD::TRUNCATE)
9223 Cond = Cond.getOperand(0);
9224
9225 // We know the result of AND is compared against zero. Try to match
9226 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009227 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009228 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9229 if (NewSetCC.getNode()) {
9230 CC = NewSetCC.getOperand(0);
9231 Cond = NewSetCC.getOperand(1);
9232 addTest = false;
9233 }
9234 }
9235 }
9236
9237 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009238 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009239 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009240 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009241 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009242 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009243 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009244}
9245
Anton Korobeynikove060b532007-04-17 19:34:00 +00009246
9247// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9248// Calls to _alloca is needed to probe the stack when allocating more than 4k
9249// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9250// that the guard pages used by the OS virtual memory manager are allocated in
9251// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009252SDValue
9253X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009254 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009255 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009256 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009257 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009258 "are being used");
9259 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009260 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009261
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009262 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009263 SDValue Chain = Op.getOperand(0);
9264 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009265 // FIXME: Ensure alignment here
9266
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009267 bool Is64Bit = Subtarget->is64Bit();
9268 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009269
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009270 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009271 MachineFunction &MF = DAG.getMachineFunction();
9272 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009273
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009274 if (Is64Bit) {
9275 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009276 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009277 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009278
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009279 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Craig Topper31a207a2012-05-04 06:39:13 +00009280 I != E; ++I)
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009281 if (I->hasNestAttr())
9282 report_fatal_error("Cannot use segmented stacks with functions that "
9283 "have nested arguments.");
9284 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009285
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009286 const TargetRegisterClass *AddrRegClass =
9287 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9288 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9289 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9290 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9291 DAG.getRegister(Vreg, SPTy));
9292 SDValue Ops1[2] = { Value, Chain };
9293 return DAG.getMergeValues(Ops1, 2, dl);
9294 } else {
9295 SDValue Flag;
9296 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009297
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009298 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9299 Flag = Chain.getValue(1);
9300 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009301
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009302 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9303 Flag = Chain.getValue(1);
9304
9305 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9306
9307 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9308 return DAG.getMergeValues(Ops1, 2, dl);
9309 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009310}
9311
Dan Gohmand858e902010-04-17 15:26:15 +00009312SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009313 MachineFunction &MF = DAG.getMachineFunction();
9314 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9315
Dan Gohman69de1932008-02-06 22:27:42 +00009316 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009317 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009318
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009319 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009320 // vastart just stores the address of the VarArgsFrameIndex slot into the
9321 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009322 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9323 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009324 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9325 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009326 }
9327
9328 // __va_list_tag:
9329 // gp_offset (0 - 6 * 8)
9330 // fp_offset (48 - 48 + 8 * 16)
9331 // overflow_arg_area (point to parameters coming in memory).
9332 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009333 SmallVector<SDValue, 8> MemOps;
9334 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009335 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009336 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009337 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9338 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009339 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009340 MemOps.push_back(Store);
9341
9342 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009343 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009344 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009345 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009346 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9347 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009348 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009349 MemOps.push_back(Store);
9350
9351 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009352 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009353 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009354 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9355 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009356 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9357 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009358 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009359 MemOps.push_back(Store);
9360
9361 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009362 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009363 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009364 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9365 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009366 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9367 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009368 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009369 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009370 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009371}
9372
Dan Gohmand858e902010-04-17 15:26:15 +00009373SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009374 assert(Subtarget->is64Bit() &&
9375 "LowerVAARG only handles 64-bit va_arg!");
9376 assert((Subtarget->isTargetLinux() ||
9377 Subtarget->isTargetDarwin()) &&
9378 "Unhandled target in LowerVAARG");
9379 assert(Op.getNode()->getNumOperands() == 4);
9380 SDValue Chain = Op.getOperand(0);
9381 SDValue SrcPtr = Op.getOperand(1);
9382 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9383 unsigned Align = Op.getConstantOperandVal(3);
9384 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009385
Dan Gohman320afb82010-10-12 18:00:49 +00009386 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009387 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009388 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9389 uint8_t ArgMode;
9390
9391 // Decide which area this value should be read from.
9392 // TODO: Implement the AMD64 ABI in its entirety. This simple
9393 // selection mechanism works only for the basic types.
9394 if (ArgVT == MVT::f80) {
9395 llvm_unreachable("va_arg for f80 not yet implemented");
9396 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9397 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9398 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9399 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9400 } else {
9401 llvm_unreachable("Unhandled argument type in LowerVAARG");
9402 }
9403
9404 if (ArgMode == 2) {
9405 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009406 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009407 !(DAG.getMachineFunction()
9408 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009409 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009410 }
9411
9412 // Insert VAARG_64 node into the DAG
9413 // VAARG_64 returns two values: Variable Argument Address, Chain
9414 SmallVector<SDValue, 11> InstOps;
9415 InstOps.push_back(Chain);
9416 InstOps.push_back(SrcPtr);
9417 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9418 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9419 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9420 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9421 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9422 VTs, &InstOps[0], InstOps.size(),
9423 MVT::i64,
9424 MachinePointerInfo(SV),
9425 /*Align=*/0,
9426 /*Volatile=*/false,
9427 /*ReadMem=*/true,
9428 /*WriteMem=*/true);
9429 Chain = VAARG.getValue(1);
9430
9431 // Load the next argument and return it
9432 return DAG.getLoad(ArgVT, dl,
9433 Chain,
9434 VAARG,
9435 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009436 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009437}
9438
Dan Gohmand858e902010-04-17 15:26:15 +00009439SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009440 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009441 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009442 SDValue Chain = Op.getOperand(0);
9443 SDValue DstPtr = Op.getOperand(1);
9444 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009445 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9446 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009447 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009448
Chris Lattnere72f2022010-09-21 05:40:29 +00009449 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009450 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009451 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009452 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009453}
9454
Craig Topper80e46362012-01-23 06:16:53 +00009455// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9456// may or may not be a constant. Takes immediate version of shift as input.
9457static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9458 SDValue SrcOp, SDValue ShAmt,
9459 SelectionDAG &DAG) {
9460 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9461
9462 if (isa<ConstantSDNode>(ShAmt)) {
Nadav Rotemd896e242012-07-15 20:27:43 +00009463 // Constant may be a TargetConstant. Use a regular constant.
9464 uint32_t ShiftAmt = cast<ConstantSDNode>(ShAmt)->getZExtValue();
Craig Topper80e46362012-01-23 06:16:53 +00009465 switch (Opc) {
9466 default: llvm_unreachable("Unknown target vector shift node");
9467 case X86ISD::VSHLI:
9468 case X86ISD::VSRLI:
9469 case X86ISD::VSRAI:
Nadav Rotemd896e242012-07-15 20:27:43 +00009470 return DAG.getNode(Opc, dl, VT, SrcOp,
9471 DAG.getConstant(ShiftAmt, MVT::i32));
Craig Topper80e46362012-01-23 06:16:53 +00009472 }
9473 }
9474
9475 // Change opcode to non-immediate version
9476 switch (Opc) {
9477 default: llvm_unreachable("Unknown target vector shift node");
9478 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9479 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9480 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9481 }
9482
9483 // Need to build a vector containing shift amount
9484 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9485 SDValue ShOps[4];
9486 ShOps[0] = ShAmt;
9487 ShOps[1] = DAG.getConstant(0, MVT::i32);
9488 ShOps[2] = DAG.getUNDEF(MVT::i32);
9489 ShOps[3] = DAG.getUNDEF(MVT::i32);
9490 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
Nadav Rotem65f489f2012-07-14 22:26:05 +00009491
9492 // The return type has to be a 128-bit type with the same element
9493 // type as the input type.
9494 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9495 EVT ShVT = MVT::getVectorVT(EltVT, 128/EltVT.getSizeInBits());
9496
9497 ShAmt = DAG.getNode(ISD::BITCAST, dl, ShVT, ShAmt);
Craig Topper80e46362012-01-23 06:16:53 +00009498 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9499}
9500
Dan Gohman475871a2008-07-27 21:46:04 +00009501SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009502X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009503 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009504 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009505 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009506 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009507 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009508 case Intrinsic::x86_sse_comieq_ss:
9509 case Intrinsic::x86_sse_comilt_ss:
9510 case Intrinsic::x86_sse_comile_ss:
9511 case Intrinsic::x86_sse_comigt_ss:
9512 case Intrinsic::x86_sse_comige_ss:
9513 case Intrinsic::x86_sse_comineq_ss:
9514 case Intrinsic::x86_sse_ucomieq_ss:
9515 case Intrinsic::x86_sse_ucomilt_ss:
9516 case Intrinsic::x86_sse_ucomile_ss:
9517 case Intrinsic::x86_sse_ucomigt_ss:
9518 case Intrinsic::x86_sse_ucomige_ss:
9519 case Intrinsic::x86_sse_ucomineq_ss:
9520 case Intrinsic::x86_sse2_comieq_sd:
9521 case Intrinsic::x86_sse2_comilt_sd:
9522 case Intrinsic::x86_sse2_comile_sd:
9523 case Intrinsic::x86_sse2_comigt_sd:
9524 case Intrinsic::x86_sse2_comige_sd:
9525 case Intrinsic::x86_sse2_comineq_sd:
9526 case Intrinsic::x86_sse2_ucomieq_sd:
9527 case Intrinsic::x86_sse2_ucomilt_sd:
9528 case Intrinsic::x86_sse2_ucomile_sd:
9529 case Intrinsic::x86_sse2_ucomigt_sd:
9530 case Intrinsic::x86_sse2_ucomige_sd:
9531 case Intrinsic::x86_sse2_ucomineq_sd: {
9532 unsigned Opc = 0;
9533 ISD::CondCode CC = ISD::SETCC_INVALID;
9534 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009535 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009536 case Intrinsic::x86_sse_comieq_ss:
9537 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009538 Opc = X86ISD::COMI;
9539 CC = ISD::SETEQ;
9540 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009541 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009542 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009543 Opc = X86ISD::COMI;
9544 CC = ISD::SETLT;
9545 break;
9546 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009547 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009548 Opc = X86ISD::COMI;
9549 CC = ISD::SETLE;
9550 break;
9551 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009552 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009553 Opc = X86ISD::COMI;
9554 CC = ISD::SETGT;
9555 break;
9556 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009557 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009558 Opc = X86ISD::COMI;
9559 CC = ISD::SETGE;
9560 break;
9561 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009562 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009563 Opc = X86ISD::COMI;
9564 CC = ISD::SETNE;
9565 break;
9566 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009567 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009568 Opc = X86ISD::UCOMI;
9569 CC = ISD::SETEQ;
9570 break;
9571 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009572 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009573 Opc = X86ISD::UCOMI;
9574 CC = ISD::SETLT;
9575 break;
9576 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009577 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009578 Opc = X86ISD::UCOMI;
9579 CC = ISD::SETLE;
9580 break;
9581 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009582 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009583 Opc = X86ISD::UCOMI;
9584 CC = ISD::SETGT;
9585 break;
9586 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009587 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009588 Opc = X86ISD::UCOMI;
9589 CC = ISD::SETGE;
9590 break;
9591 case Intrinsic::x86_sse_ucomineq_ss:
9592 case Intrinsic::x86_sse2_ucomineq_sd:
9593 Opc = X86ISD::UCOMI;
9594 CC = ISD::SETNE;
9595 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009596 }
Evan Cheng734503b2006-09-11 02:19:56 +00009597
Dan Gohman475871a2008-07-27 21:46:04 +00009598 SDValue LHS = Op.getOperand(1);
9599 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009600 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009601 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009602 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9603 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9604 DAG.getConstant(X86CC, MVT::i8), Cond);
9605 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009606 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009607 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009608 case Intrinsic::x86_sse2_pmulu_dq:
9609 case Intrinsic::x86_avx2_pmulu_dq:
9610 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9611 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009612 case Intrinsic::x86_sse3_hadd_ps:
9613 case Intrinsic::x86_sse3_hadd_pd:
9614 case Intrinsic::x86_avx_hadd_ps_256:
9615 case Intrinsic::x86_avx_hadd_pd_256:
9616 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9617 Op.getOperand(1), Op.getOperand(2));
9618 case Intrinsic::x86_sse3_hsub_ps:
9619 case Intrinsic::x86_sse3_hsub_pd:
9620 case Intrinsic::x86_avx_hsub_ps_256:
9621 case Intrinsic::x86_avx_hsub_pd_256:
9622 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9623 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009624 case Intrinsic::x86_ssse3_phadd_w_128:
9625 case Intrinsic::x86_ssse3_phadd_d_128:
9626 case Intrinsic::x86_avx2_phadd_w:
9627 case Intrinsic::x86_avx2_phadd_d:
9628 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9629 Op.getOperand(1), Op.getOperand(2));
9630 case Intrinsic::x86_ssse3_phsub_w_128:
9631 case Intrinsic::x86_ssse3_phsub_d_128:
9632 case Intrinsic::x86_avx2_phsub_w:
9633 case Intrinsic::x86_avx2_phsub_d:
9634 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9635 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009636 case Intrinsic::x86_avx2_psllv_d:
9637 case Intrinsic::x86_avx2_psllv_q:
9638 case Intrinsic::x86_avx2_psllv_d_256:
9639 case Intrinsic::x86_avx2_psllv_q_256:
9640 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9641 Op.getOperand(1), Op.getOperand(2));
9642 case Intrinsic::x86_avx2_psrlv_d:
9643 case Intrinsic::x86_avx2_psrlv_q:
9644 case Intrinsic::x86_avx2_psrlv_d_256:
9645 case Intrinsic::x86_avx2_psrlv_q_256:
9646 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9647 Op.getOperand(1), Op.getOperand(2));
9648 case Intrinsic::x86_avx2_psrav_d:
9649 case Intrinsic::x86_avx2_psrav_d_256:
9650 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9651 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009652 case Intrinsic::x86_ssse3_pshuf_b_128:
9653 case Intrinsic::x86_avx2_pshuf_b:
9654 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9655 Op.getOperand(1), Op.getOperand(2));
9656 case Intrinsic::x86_ssse3_psign_b_128:
9657 case Intrinsic::x86_ssse3_psign_w_128:
9658 case Intrinsic::x86_ssse3_psign_d_128:
9659 case Intrinsic::x86_avx2_psign_b:
9660 case Intrinsic::x86_avx2_psign_w:
9661 case Intrinsic::x86_avx2_psign_d:
9662 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9663 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009664 case Intrinsic::x86_sse41_insertps:
9665 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9666 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9667 case Intrinsic::x86_avx_vperm2f128_ps_256:
9668 case Intrinsic::x86_avx_vperm2f128_pd_256:
9669 case Intrinsic::x86_avx_vperm2f128_si_256:
9670 case Intrinsic::x86_avx2_vperm2i128:
9671 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9672 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topperffa6c402012-04-16 07:13:00 +00009673 case Intrinsic::x86_avx2_permd:
9674 case Intrinsic::x86_avx2_permps:
9675 // Operands intentionally swapped. Mask is last operand to intrinsic,
9676 // but second operand for node/intruction.
9677 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
9678 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +00009679
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009680 // ptest and testp intrinsics. The intrinsic these come from are designed to
9681 // return an integer value, not just an instruction so lower it to the ptest
9682 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009683 case Intrinsic::x86_sse41_ptestz:
9684 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009685 case Intrinsic::x86_sse41_ptestnzc:
9686 case Intrinsic::x86_avx_ptestz_256:
9687 case Intrinsic::x86_avx_ptestc_256:
9688 case Intrinsic::x86_avx_ptestnzc_256:
9689 case Intrinsic::x86_avx_vtestz_ps:
9690 case Intrinsic::x86_avx_vtestc_ps:
9691 case Intrinsic::x86_avx_vtestnzc_ps:
9692 case Intrinsic::x86_avx_vtestz_pd:
9693 case Intrinsic::x86_avx_vtestc_pd:
9694 case Intrinsic::x86_avx_vtestnzc_pd:
9695 case Intrinsic::x86_avx_vtestz_ps_256:
9696 case Intrinsic::x86_avx_vtestc_ps_256:
9697 case Intrinsic::x86_avx_vtestnzc_ps_256:
9698 case Intrinsic::x86_avx_vtestz_pd_256:
9699 case Intrinsic::x86_avx_vtestc_pd_256:
9700 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9701 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009702 unsigned X86CC = 0;
9703 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009704 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009705 case Intrinsic::x86_avx_vtestz_ps:
9706 case Intrinsic::x86_avx_vtestz_pd:
9707 case Intrinsic::x86_avx_vtestz_ps_256:
9708 case Intrinsic::x86_avx_vtestz_pd_256:
9709 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009710 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009711 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009712 // ZF = 1
9713 X86CC = X86::COND_E;
9714 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009715 case Intrinsic::x86_avx_vtestc_ps:
9716 case Intrinsic::x86_avx_vtestc_pd:
9717 case Intrinsic::x86_avx_vtestc_ps_256:
9718 case Intrinsic::x86_avx_vtestc_pd_256:
9719 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009720 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009721 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009722 // CF = 1
9723 X86CC = X86::COND_B;
9724 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009725 case Intrinsic::x86_avx_vtestnzc_ps:
9726 case Intrinsic::x86_avx_vtestnzc_pd:
9727 case Intrinsic::x86_avx_vtestnzc_ps_256:
9728 case Intrinsic::x86_avx_vtestnzc_pd_256:
9729 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009730 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009731 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009732 // ZF and CF = 0
9733 X86CC = X86::COND_A;
9734 break;
9735 }
Eric Christopherfd179292009-08-27 18:07:15 +00009736
Eric Christopher71c67532009-07-29 00:28:05 +00009737 SDValue LHS = Op.getOperand(1);
9738 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009739 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9740 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009741 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9742 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9743 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009744 }
Evan Cheng5759f972008-05-04 09:15:50 +00009745
Craig Topper80e46362012-01-23 06:16:53 +00009746 // SSE/AVX shift intrinsics
9747 case Intrinsic::x86_sse2_psll_w:
9748 case Intrinsic::x86_sse2_psll_d:
9749 case Intrinsic::x86_sse2_psll_q:
9750 case Intrinsic::x86_avx2_psll_w:
9751 case Intrinsic::x86_avx2_psll_d:
9752 case Intrinsic::x86_avx2_psll_q:
9753 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9754 Op.getOperand(1), Op.getOperand(2));
9755 case Intrinsic::x86_sse2_psrl_w:
9756 case Intrinsic::x86_sse2_psrl_d:
9757 case Intrinsic::x86_sse2_psrl_q:
9758 case Intrinsic::x86_avx2_psrl_w:
9759 case Intrinsic::x86_avx2_psrl_d:
9760 case Intrinsic::x86_avx2_psrl_q:
9761 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9762 Op.getOperand(1), Op.getOperand(2));
9763 case Intrinsic::x86_sse2_psra_w:
9764 case Intrinsic::x86_sse2_psra_d:
9765 case Intrinsic::x86_avx2_psra_w:
9766 case Intrinsic::x86_avx2_psra_d:
9767 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9768 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009769 case Intrinsic::x86_sse2_pslli_w:
9770 case Intrinsic::x86_sse2_pslli_d:
9771 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009772 case Intrinsic::x86_avx2_pslli_w:
9773 case Intrinsic::x86_avx2_pslli_d:
9774 case Intrinsic::x86_avx2_pslli_q:
9775 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9776 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009777 case Intrinsic::x86_sse2_psrli_w:
9778 case Intrinsic::x86_sse2_psrli_d:
9779 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009780 case Intrinsic::x86_avx2_psrli_w:
9781 case Intrinsic::x86_avx2_psrli_d:
9782 case Intrinsic::x86_avx2_psrli_q:
9783 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9784 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009785 case Intrinsic::x86_sse2_psrai_w:
9786 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009787 case Intrinsic::x86_avx2_psrai_w:
9788 case Intrinsic::x86_avx2_psrai_d:
9789 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9790 Op.getOperand(1), Op.getOperand(2), DAG);
9791 // Fix vector shift instructions where the last operand is a non-immediate
9792 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009793 case Intrinsic::x86_mmx_pslli_w:
9794 case Intrinsic::x86_mmx_pslli_d:
9795 case Intrinsic::x86_mmx_pslli_q:
9796 case Intrinsic::x86_mmx_psrli_w:
9797 case Intrinsic::x86_mmx_psrli_d:
9798 case Intrinsic::x86_mmx_psrli_q:
9799 case Intrinsic::x86_mmx_psrai_w:
9800 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009801 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009802 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009803 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009804
9805 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009806 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009807 case Intrinsic::x86_mmx_pslli_w:
9808 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009809 break;
Craig Topper80e46362012-01-23 06:16:53 +00009810 case Intrinsic::x86_mmx_pslli_d:
9811 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009812 break;
Craig Topper80e46362012-01-23 06:16:53 +00009813 case Intrinsic::x86_mmx_pslli_q:
9814 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009815 break;
Craig Topper80e46362012-01-23 06:16:53 +00009816 case Intrinsic::x86_mmx_psrli_w:
9817 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009818 break;
Craig Topper80e46362012-01-23 06:16:53 +00009819 case Intrinsic::x86_mmx_psrli_d:
9820 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009821 break;
Craig Topper80e46362012-01-23 06:16:53 +00009822 case Intrinsic::x86_mmx_psrli_q:
9823 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009824 break;
Craig Topper80e46362012-01-23 06:16:53 +00009825 case Intrinsic::x86_mmx_psrai_w:
9826 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009827 break;
Craig Topper80e46362012-01-23 06:16:53 +00009828 case Intrinsic::x86_mmx_psrai_d:
9829 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009830 break;
Craig Topper80e46362012-01-23 06:16:53 +00009831 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009832 }
Mon P Wangefa42202009-09-03 19:56:25 +00009833
9834 // The vector shift intrinsics with scalars uses 32b shift amounts but
9835 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9836 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009837 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9838 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009839// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009840
Owen Andersone50ed302009-08-10 22:56:29 +00009841 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009842 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009843 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009844 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009845 Op.getOperand(1), ShAmt);
9846 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009847 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009848}
Evan Cheng72261582005-12-20 06:22:03 +00009849
Benjamin Kramerb9bee042012-07-12 09:31:43 +00009850SDValue
9851X86TargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) const {
9852 DebugLoc dl = Op.getDebugLoc();
9853 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
9854 switch (IntNo) {
9855 default: return SDValue(); // Don't custom lower most intrinsics.
9856
9857 // RDRAND intrinsics.
9858 case Intrinsic::x86_rdrand_16:
9859 case Intrinsic::x86_rdrand_32:
9860 case Intrinsic::x86_rdrand_64: {
9861 // Emit the node with the right value type.
Benjamin Kramerfeae00a2012-07-12 18:14:57 +00009862 SDVTList VTs = DAG.getVTList(Op->getValueType(0), MVT::Glue, MVT::Other);
9863 SDValue Result = DAG.getNode(X86ISD::RDRAND, dl, VTs, Op.getOperand(0));
Benjamin Kramerb9bee042012-07-12 09:31:43 +00009864
9865 // If the value returned by RDRAND was valid (CF=1), return 1. Otherwise
9866 // return the value from Rand, which is always 0, casted to i32.
9867 SDValue Ops[] = { DAG.getZExtOrTrunc(Result, dl, Op->getValueType(1)),
9868 DAG.getConstant(1, Op->getValueType(1)),
9869 DAG.getConstant(X86::COND_B, MVT::i32),
9870 SDValue(Result.getNode(), 1) };
9871 SDValue isValid = DAG.getNode(X86ISD::CMOV, dl,
9872 DAG.getVTList(Op->getValueType(1), MVT::Glue),
9873 Ops, 4);
9874
9875 // Return { result, isValid, chain }.
9876 return DAG.getNode(ISD::MERGE_VALUES, dl, Op->getVTList(), Result, isValid,
Benjamin Kramerfeae00a2012-07-12 18:14:57 +00009877 SDValue(Result.getNode(), 2));
Benjamin Kramerb9bee042012-07-12 09:31:43 +00009878 }
9879 }
9880}
9881
Dan Gohmand858e902010-04-17 15:26:15 +00009882SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9883 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009884 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9885 MFI->setReturnAddressIsTaken(true);
9886
Bill Wendling64e87322009-01-16 19:25:27 +00009887 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009888 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009889
9890 if (Depth > 0) {
9891 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9892 SDValue Offset =
9893 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009894 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009895 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009896 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009897 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009898 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009899 }
9900
9901 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009902 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009903 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009904 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009905}
9906
Dan Gohmand858e902010-04-17 15:26:15 +00009907SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009908 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9909 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009910
Owen Andersone50ed302009-08-10 22:56:29 +00009911 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009912 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009913 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9914 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009915 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009916 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009917 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9918 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009919 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009920 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009921}
9922
Dan Gohman475871a2008-07-27 21:46:04 +00009923SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009924 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009925 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009926}
9927
Dan Gohmand858e902010-04-17 15:26:15 +00009928SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009929 SDValue Chain = Op.getOperand(0);
9930 SDValue Offset = Op.getOperand(1);
9931 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009932 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009933
Dan Gohmand8816272010-08-11 18:14:00 +00009934 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9935 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9936 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009937 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009938
Dan Gohmand8816272010-08-11 18:14:00 +00009939 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9940 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009941 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009942 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9943 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009944 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009945
Dale Johannesene4d209d2009-02-03 20:21:25 +00009946 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009947 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009948 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009949}
9950
Duncan Sands4a544a72011-09-06 13:37:06 +00009951SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9952 SelectionDAG &DAG) const {
9953 return Op.getOperand(0);
9954}
9955
9956SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9957 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009958 SDValue Root = Op.getOperand(0);
9959 SDValue Trmp = Op.getOperand(1); // trampoline
9960 SDValue FPtr = Op.getOperand(2); // nested function
9961 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009962 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009963
Dan Gohman69de1932008-02-06 22:27:42 +00009964 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009965
9966 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009967 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009968
9969 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009970 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9971 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009972
Evan Cheng0e6a0522011-07-18 20:57:22 +00009973 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9974 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009975
9976 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9977
9978 // Load the pointer to the nested function into R11.
9979 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009980 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009981 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009982 Addr, MachinePointerInfo(TrmpAddr),
9983 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009984
Owen Anderson825b72b2009-08-11 20:47:22 +00009985 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9986 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009987 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9988 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009989 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009990
9991 // Load the 'nest' parameter value into R10.
9992 // R10 is specified in X86CallingConv.td
9993 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009994 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9995 DAG.getConstant(10, MVT::i64));
9996 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009997 Addr, MachinePointerInfo(TrmpAddr, 10),
9998 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009999
Owen Anderson825b72b2009-08-11 20:47:22 +000010000 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10001 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010002 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
10003 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +000010004 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000010005
10006 // Jump to the nested function.
10007 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +000010008 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10009 DAG.getConstant(20, MVT::i64));
10010 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010011 Addr, MachinePointerInfo(TrmpAddr, 20),
10012 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010013
10014 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +000010015 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10016 DAG.getConstant(22, MVT::i64));
10017 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010018 MachinePointerInfo(TrmpAddr, 22),
10019 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010020
Duncan Sands4a544a72011-09-06 13:37:06 +000010021 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010022 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +000010023 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +000010024 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +000010025 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +000010026 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010027
10028 switch (CC) {
10029 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010030 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010031 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010032 case CallingConv::X86_StdCall: {
10033 // Pass 'nest' parameter in ECX.
10034 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010035 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010036
10037 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010038 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +000010039 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010040
Chris Lattner58d74912008-03-12 17:45:29 +000010041 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +000010042 unsigned InRegCount = 0;
10043 unsigned Idx = 1;
10044
10045 for (FunctionType::param_iterator I = FTy->param_begin(),
10046 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +000010047 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +000010048 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000010049 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010050
10051 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +000010052 report_fatal_error("Nest register in use - reduce number of inreg"
10053 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010054 }
10055 }
10056 break;
10057 }
10058 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +000010059 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +000010060 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010061 // Pass 'nest' parameter in EAX.
10062 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010063 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010064 break;
10065 }
10066
Dan Gohman475871a2008-07-27 21:46:04 +000010067 SDValue OutChains[4];
10068 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010069
Owen Anderson825b72b2009-08-11 20:47:22 +000010070 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10071 DAG.getConstant(10, MVT::i32));
10072 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010073
Chris Lattnera62fe662010-02-05 19:20:30 +000010074 // This is storing the opcode for MOV32ri.
10075 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +000010076 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010077 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010078 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010079 Trmp, MachinePointerInfo(TrmpAddr),
10080 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010081
Owen Anderson825b72b2009-08-11 20:47:22 +000010082 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10083 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010084 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
10085 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000010086 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010087
Chris Lattnera62fe662010-02-05 19:20:30 +000010088 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000010089 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10090 DAG.getConstant(5, MVT::i32));
10091 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010092 MachinePointerInfo(TrmpAddr, 5),
10093 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010094
Owen Anderson825b72b2009-08-11 20:47:22 +000010095 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10096 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010097 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
10098 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000010099 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010100
Duncan Sands4a544a72011-09-06 13:37:06 +000010101 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010102 }
10103}
10104
Dan Gohmand858e902010-04-17 15:26:15 +000010105SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
10106 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010107 /*
10108 The rounding mode is in bits 11:10 of FPSR, and has the following
10109 settings:
10110 00 Round to nearest
10111 01 Round to -inf
10112 10 Round to +inf
10113 11 Round to 0
10114
10115 FLT_ROUNDS, on the other hand, expects the following:
10116 -1 Undefined
10117 0 Round to 0
10118 1 Round to nearest
10119 2 Round to +inf
10120 3 Round to -inf
10121
10122 To perform the conversion, we do:
10123 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10124 */
10125
10126 MachineFunction &MF = DAG.getMachineFunction();
10127 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010128 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010129 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010130 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010131 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010132
10133 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010134 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010135 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010136
Michael J. Spencerec38de22010-10-10 22:04:20 +000010137
Chris Lattner2156b792010-09-22 01:11:26 +000010138 MachineMemOperand *MMO =
10139 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10140 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010141
Chris Lattner2156b792010-09-22 01:11:26 +000010142 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10143 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10144 DAG.getVTList(MVT::Other),
10145 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010146
10147 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010148 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010149 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010150
10151 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010152 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010153 DAG.getNode(ISD::SRL, DL, MVT::i16,
10154 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010155 CWD, DAG.getConstant(0x800, MVT::i16)),
10156 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010157 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010158 DAG.getNode(ISD::SRL, DL, MVT::i16,
10159 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010160 CWD, DAG.getConstant(0x400, MVT::i16)),
10161 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010162
Dan Gohman475871a2008-07-27 21:46:04 +000010163 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010164 DAG.getNode(ISD::AND, DL, MVT::i16,
10165 DAG.getNode(ISD::ADD, DL, MVT::i16,
10166 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010167 DAG.getConstant(1, MVT::i16)),
10168 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010169
10170
Duncan Sands83ec4b62008-06-06 12:08:01 +000010171 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010172 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010173}
10174
Dan Gohmand858e902010-04-17 15:26:15 +000010175SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010176 EVT VT = Op.getValueType();
10177 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010178 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010179 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010180
10181 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010182 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010183 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010184 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010185 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010186 }
Evan Cheng18efe262007-12-14 02:13:44 +000010187
Evan Cheng152804e2007-12-14 08:30:15 +000010188 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010189 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010190 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010191
10192 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010193 SDValue Ops[] = {
10194 Op,
10195 DAG.getConstant(NumBits+NumBits-1, OpVT),
10196 DAG.getConstant(X86::COND_E, MVT::i8),
10197 Op.getValue(1)
10198 };
10199 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010200
10201 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010202 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010203
Owen Anderson825b72b2009-08-11 20:47:22 +000010204 if (VT == MVT::i8)
10205 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010206 return Op;
10207}
10208
Chandler Carruthacc068e2011-12-24 10:55:54 +000010209SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10210 SelectionDAG &DAG) const {
10211 EVT VT = Op.getValueType();
10212 EVT OpVT = VT;
10213 unsigned NumBits = VT.getSizeInBits();
10214 DebugLoc dl = Op.getDebugLoc();
10215
10216 Op = Op.getOperand(0);
10217 if (VT == MVT::i8) {
10218 // Zero extend to i32 since there is not an i8 bsr.
10219 OpVT = MVT::i32;
10220 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10221 }
10222
10223 // Issue a bsr (scan bits in reverse).
10224 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10225 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10226
10227 // And xor with NumBits-1.
10228 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10229
10230 if (VT == MVT::i8)
10231 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10232 return Op;
10233}
10234
Dan Gohmand858e902010-04-17 15:26:15 +000010235SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010236 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010237 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010238 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010239 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010240
10241 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010242 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010243 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010244
10245 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010246 SDValue Ops[] = {
10247 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010248 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010249 DAG.getConstant(X86::COND_E, MVT::i8),
10250 Op.getValue(1)
10251 };
Chandler Carruth77821022011-12-24 12:12:34 +000010252 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010253}
10254
Craig Topper13894fa2011-08-24 06:14:18 +000010255// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10256// ones, and then concatenate the result back.
10257static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010258 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010259
10260 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10261 "Unsupported value type for operation");
10262
Craig Topper66ddd152012-04-27 22:54:43 +000010263 unsigned NumElems = VT.getVectorNumElements();
Craig Topper13894fa2011-08-24 06:14:18 +000010264 DebugLoc dl = Op.getDebugLoc();
Craig Topper13894fa2011-08-24 06:14:18 +000010265
10266 // Extract the LHS vectors
10267 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010268 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10269 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010270
10271 // Extract the RHS vectors
10272 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000010273 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
10274 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010275
10276 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10277 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10278
10279 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10280 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10281 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10282}
10283
10284SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10285 assert(Op.getValueType().getSizeInBits() == 256 &&
10286 Op.getValueType().isInteger() &&
10287 "Only handle AVX 256-bit vector integer operation");
10288 return Lower256IntArith(Op, DAG);
10289}
10290
10291SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10292 assert(Op.getValueType().getSizeInBits() == 256 &&
10293 Op.getValueType().isInteger() &&
10294 "Only handle AVX 256-bit vector integer operation");
10295 return Lower256IntArith(Op, DAG);
10296}
10297
10298SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10299 EVT VT = Op.getValueType();
10300
10301 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010302 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010303 return Lower256IntArith(Op, DAG);
10304
Craig Topper5b209e82012-02-05 03:14:49 +000010305 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10306 "Only know how to lower V2I64/V4I64 multiply");
10307
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010308 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010309
Craig Topper5b209e82012-02-05 03:14:49 +000010310 // Ahi = psrlqi(a, 32);
10311 // Bhi = psrlqi(b, 32);
10312 //
10313 // AloBlo = pmuludq(a, b);
10314 // AloBhi = pmuludq(a, Bhi);
10315 // AhiBlo = pmuludq(Ahi, b);
10316
10317 // AloBhi = psllqi(AloBhi, 32);
10318 // AhiBlo = psllqi(AhiBlo, 32);
10319 // return AloBlo + AloBhi + AhiBlo;
10320
Craig Topperaaa643c2011-11-09 07:28:55 +000010321 SDValue A = Op.getOperand(0);
10322 SDValue B = Op.getOperand(1);
10323
Craig Topper5b209e82012-02-05 03:14:49 +000010324 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010325
Craig Topper5b209e82012-02-05 03:14:49 +000010326 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10327 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010328
Craig Topper5b209e82012-02-05 03:14:49 +000010329 // Bit cast to 32-bit vectors for MULUDQ
10330 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10331 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10332 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10333 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10334 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010335
Craig Topper5b209e82012-02-05 03:14:49 +000010336 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10337 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10338 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010339
Craig Topper5b209e82012-02-05 03:14:49 +000010340 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10341 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010342
Dale Johannesene4d209d2009-02-03 20:21:25 +000010343 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010344 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010345}
10346
Nadav Rotem43012222011-05-11 08:12:09 +000010347SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10348
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010349 EVT VT = Op.getValueType();
10350 DebugLoc dl = Op.getDebugLoc();
10351 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010352 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010353 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010354
Craig Topper1accb7e2012-01-10 06:54:16 +000010355 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010356 return SDValue();
10357
Nadav Rotem43012222011-05-11 08:12:09 +000010358 // Optimize shl/srl/sra with constant shift amount.
10359 if (isSplatVector(Amt.getNode())) {
10360 SDValue SclrAmt = Amt->getOperand(0);
10361 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10362 uint64_t ShiftAmt = C->getZExtValue();
10363
Craig Toppered2e13d2012-01-22 19:15:14 +000010364 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10365 (Subtarget->hasAVX2() &&
10366 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10367 if (Op.getOpcode() == ISD::SHL)
10368 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10369 DAG.getConstant(ShiftAmt, MVT::i32));
10370 if (Op.getOpcode() == ISD::SRL)
10371 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10372 DAG.getConstant(ShiftAmt, MVT::i32));
10373 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10374 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10375 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010376 }
10377
Craig Toppered2e13d2012-01-22 19:15:14 +000010378 if (VT == MVT::v16i8) {
10379 if (Op.getOpcode() == ISD::SHL) {
10380 // Make a large shift.
10381 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10382 DAG.getConstant(ShiftAmt, MVT::i32));
10383 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10384 // Zero out the rightmost bits.
10385 SmallVector<SDValue, 16> V(16,
10386 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10387 MVT::i8));
10388 return DAG.getNode(ISD::AND, dl, VT, SHL,
10389 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010390 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010391 if (Op.getOpcode() == ISD::SRL) {
10392 // Make a large shift.
10393 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10394 DAG.getConstant(ShiftAmt, MVT::i32));
10395 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10396 // Zero out the leftmost bits.
10397 SmallVector<SDValue, 16> V(16,
10398 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10399 MVT::i8));
10400 return DAG.getNode(ISD::AND, dl, VT, SRL,
10401 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10402 }
10403 if (Op.getOpcode() == ISD::SRA) {
10404 if (ShiftAmt == 7) {
10405 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010406 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010407 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010408 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010409
Craig Toppered2e13d2012-01-22 19:15:14 +000010410 // R s>> a === ((R u>> a) ^ m) - m
10411 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10412 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10413 MVT::i8));
10414 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10415 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10416 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10417 return Res;
10418 }
Craig Topper731dfd02012-04-23 03:42:40 +000010419 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010420 }
Craig Topper46154eb2011-11-11 07:39:23 +000010421
Craig Topper0d86d462011-11-20 00:12:05 +000010422 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10423 if (Op.getOpcode() == ISD::SHL) {
10424 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010425 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10426 DAG.getConstant(ShiftAmt, MVT::i32));
10427 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010428 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010429 SmallVector<SDValue, 32> V(32,
10430 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10431 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010432 return DAG.getNode(ISD::AND, dl, VT, SHL,
10433 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010434 }
Craig Topper0d86d462011-11-20 00:12:05 +000010435 if (Op.getOpcode() == ISD::SRL) {
10436 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010437 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10438 DAG.getConstant(ShiftAmt, MVT::i32));
10439 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010440 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010441 SmallVector<SDValue, 32> V(32,
10442 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10443 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010444 return DAG.getNode(ISD::AND, dl, VT, SRL,
10445 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10446 }
10447 if (Op.getOpcode() == ISD::SRA) {
10448 if (ShiftAmt == 7) {
10449 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010450 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010451 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010452 }
10453
10454 // R s>> a === ((R u>> a) ^ m) - m
10455 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10456 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10457 MVT::i8));
10458 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10459 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10460 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10461 return Res;
10462 }
Craig Topper731dfd02012-04-23 03:42:40 +000010463 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000010464 }
Nadav Rotem43012222011-05-11 08:12:09 +000010465 }
10466 }
10467
10468 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010469 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010470 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10471 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010472
Chris Lattner7302d802012-02-06 21:56:39 +000010473 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10474 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010475 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10476 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010477 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010478 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010479
10480 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010481 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010482 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10483 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10484 }
Nadav Rotem43012222011-05-11 08:12:09 +000010485 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010486 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010487
Nate Begeman51409212010-07-28 00:21:48 +000010488 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010489 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10490 DAG.getConstant(5, MVT::i32));
10491 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010492
Lang Hames8b99c1e2011-12-17 01:08:46 +000010493 // Turn 'a' into a mask suitable for VSELECT
10494 SDValue VSelM = DAG.getConstant(0x80, VT);
10495 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010496 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010497
Lang Hames8b99c1e2011-12-17 01:08:46 +000010498 SDValue CM1 = DAG.getConstant(0x0f, VT);
10499 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010500
Lang Hames8b99c1e2011-12-17 01:08:46 +000010501 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10502 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010503 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10504 DAG.getConstant(4, MVT::i32), DAG);
10505 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010506 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10507
Nate Begeman51409212010-07-28 00:21:48 +000010508 // a += a
10509 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010510 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010511 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010512
Lang Hames8b99c1e2011-12-17 01:08:46 +000010513 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10514 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010515 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10516 DAG.getConstant(2, MVT::i32), DAG);
10517 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010518 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10519
Nate Begeman51409212010-07-28 00:21:48 +000010520 // a += a
10521 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010522 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010523 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010524
Lang Hames8b99c1e2011-12-17 01:08:46 +000010525 // return VSELECT(r, r+r, a);
10526 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010527 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010528 return R;
10529 }
Craig Topper46154eb2011-11-11 07:39:23 +000010530
10531 // Decompose 256-bit shifts into smaller 128-bit shifts.
10532 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010533 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010534 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10535 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10536
10537 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000010538 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
10539 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010540
10541 // Recreate the shift amount vectors
10542 SDValue Amt1, Amt2;
10543 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10544 // Constant shift amount
10545 SmallVector<SDValue, 4> Amt1Csts;
10546 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010547 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010548 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010549 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010550 Amt2Csts.push_back(Amt->getOperand(i));
10551
10552 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10553 &Amt1Csts[0], NumElems/2);
10554 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10555 &Amt2Csts[0], NumElems/2);
10556 } else {
10557 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000010558 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
10559 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010560 }
10561
10562 // Issue new vector shifts for the smaller types
10563 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10564 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10565
10566 // Concatenate the result back
10567 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10568 }
10569
Nate Begeman51409212010-07-28 00:21:48 +000010570 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010571}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010572
Dan Gohmand858e902010-04-17 15:26:15 +000010573SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010574 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10575 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010576 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10577 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010578 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010579 SDValue LHS = N->getOperand(0);
10580 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010581 unsigned BaseOp = 0;
10582 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010583 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010584 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010585 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010586 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010587 // A subtract of one will be selected as a INC. Note that INC doesn't
10588 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010589 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10590 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010591 BaseOp = X86ISD::INC;
10592 Cond = X86::COND_O;
10593 break;
10594 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010595 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010596 Cond = X86::COND_O;
10597 break;
10598 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010599 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010600 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010601 break;
10602 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010603 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10604 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010605 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10606 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010607 BaseOp = X86ISD::DEC;
10608 Cond = X86::COND_O;
10609 break;
10610 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010611 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010612 Cond = X86::COND_O;
10613 break;
10614 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010615 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010616 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010617 break;
10618 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010619 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010620 Cond = X86::COND_O;
10621 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010622 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10623 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10624 MVT::i32);
10625 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010626
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010627 SDValue SetCC =
10628 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10629 DAG.getConstant(X86::COND_O, MVT::i32),
10630 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010631
Dan Gohman6e5fda22011-07-22 18:45:15 +000010632 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010633 }
Bill Wendling74c37652008-12-09 22:08:41 +000010634 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010635
Bill Wendling61edeb52008-12-02 01:06:39 +000010636 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010637 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010638 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010639
Bill Wendling61edeb52008-12-02 01:06:39 +000010640 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010641 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10642 DAG.getConstant(Cond, MVT::i32),
10643 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010644
Dan Gohman6e5fda22011-07-22 18:45:15 +000010645 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010646}
10647
Chad Rosier30450e82011-12-22 22:35:21 +000010648SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10649 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010650 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010651 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10652 EVT VT = Op.getValueType();
10653
Craig Toppered2e13d2012-01-22 19:15:14 +000010654 if (!Subtarget->hasSSE2() || !VT.isVector())
10655 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010656
Craig Toppered2e13d2012-01-22 19:15:14 +000010657 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10658 ExtraVT.getScalarType().getSizeInBits();
10659 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10660
10661 switch (VT.getSimpleVT().SimpleTy) {
10662 default: return SDValue();
10663 case MVT::v8i32:
10664 case MVT::v16i16:
10665 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010666 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010667 if (!Subtarget->hasAVX2()) {
10668 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000010669 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000010670
Craig Toppered2e13d2012-01-22 19:15:14 +000010671 // Extract the LHS vectors
10672 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010673 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10674 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010675
Craig Toppered2e13d2012-01-22 19:15:14 +000010676 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10677 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010678
Craig Toppered2e13d2012-01-22 19:15:14 +000010679 EVT ExtraEltVT = ExtraVT.getVectorElementType();
Craig Topperb6072642012-05-03 07:26:59 +000010680 unsigned ExtraNumElems = ExtraVT.getVectorNumElements();
Craig Toppered2e13d2012-01-22 19:15:14 +000010681 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10682 ExtraNumElems/2);
10683 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010684
Craig Toppered2e13d2012-01-22 19:15:14 +000010685 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10686 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010687
Craig Toppered2e13d2012-01-22 19:15:14 +000010688 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10689 }
10690 // fall through
10691 case MVT::v4i32:
10692 case MVT::v8i16: {
10693 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10694 Op.getOperand(0), ShAmt, DAG);
10695 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010696 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010697 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010698}
10699
10700
Eric Christopher9a9d2752010-07-22 02:48:34 +000010701SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10702 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010703
Eric Christopher77ed1352011-07-08 00:04:56 +000010704 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10705 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010706 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010707 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010708 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010709 SDValue Ops[] = {
10710 DAG.getRegister(X86::ESP, MVT::i32), // Base
10711 DAG.getTargetConstant(1, MVT::i8), // Scale
10712 DAG.getRegister(0, MVT::i32), // Index
10713 DAG.getTargetConstant(0, MVT::i32), // Disp
10714 DAG.getRegister(0, MVT::i32), // Segment.
10715 Zero,
10716 Chain
10717 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010718 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010719 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10720 array_lengthof(Ops));
10721 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010722 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010723
Eric Christopher9a9d2752010-07-22 02:48:34 +000010724 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010725 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010726 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010727
Chris Lattner132929a2010-08-14 17:26:09 +000010728 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10729 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10730 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10731 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010732
Chris Lattner132929a2010-08-14 17:26:09 +000010733 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10734 if (!Op1 && !Op2 && !Op3 && Op4)
10735 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010736
Chris Lattner132929a2010-08-14 17:26:09 +000010737 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10738 if (Op1 && !Op2 && !Op3 && !Op4)
10739 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010740
10741 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010742 // (MFENCE)>;
10743 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010744}
10745
Eli Friedman14648462011-07-27 22:21:52 +000010746SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10747 SelectionDAG &DAG) const {
10748 DebugLoc dl = Op.getDebugLoc();
10749 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10750 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10751 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10752 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10753
10754 // The only fence that needs an instruction is a sequentially-consistent
10755 // cross-thread fence.
10756 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10757 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10758 // no-sse2). There isn't any reason to disable it if the target processor
10759 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010760 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010761 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10762
10763 SDValue Chain = Op.getOperand(0);
10764 SDValue Zero = DAG.getConstant(0, MVT::i32);
10765 SDValue Ops[] = {
10766 DAG.getRegister(X86::ESP, MVT::i32), // Base
10767 DAG.getTargetConstant(1, MVT::i8), // Scale
10768 DAG.getRegister(0, MVT::i32), // Index
10769 DAG.getTargetConstant(0, MVT::i32), // Disp
10770 DAG.getRegister(0, MVT::i32), // Segment.
10771 Zero,
10772 Chain
10773 };
10774 SDNode *Res =
10775 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10776 array_lengthof(Ops));
10777 return SDValue(Res, 0);
10778 }
10779
10780 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10781 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10782}
10783
10784
Dan Gohmand858e902010-04-17 15:26:15 +000010785SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010786 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010787 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010788 unsigned Reg = 0;
10789 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010790 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010791 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010792 case MVT::i8: Reg = X86::AL; size = 1; break;
10793 case MVT::i16: Reg = X86::AX; size = 2; break;
10794 case MVT::i32: Reg = X86::EAX; size = 4; break;
10795 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010796 assert(Subtarget->is64Bit() && "Node not type legal!");
10797 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010798 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010799 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010800 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010801 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010802 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010803 Op.getOperand(1),
10804 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010805 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010806 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010807 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010808 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10809 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10810 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010811 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010812 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010813 return cpOut;
10814}
10815
Duncan Sands1607f052008-12-01 11:39:25 +000010816SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010817 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010818 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010819 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010820 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010821 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010822 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010823 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10824 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010825 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010826 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10827 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010828 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010829 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010830 rdx.getValue(1)
10831 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010832 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010833}
10834
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010835SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010836 SelectionDAG &DAG) const {
10837 EVT SrcVT = Op.getOperand(0).getValueType();
10838 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010839 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010840 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010841 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010842 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010843 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010844 // i64 <=> MMX conversions are Legal.
10845 if (SrcVT==MVT::i64 && DstVT.isVector())
10846 return Op;
10847 if (DstVT==MVT::i64 && SrcVT.isVector())
10848 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010849 // MMX <=> MMX conversions are Legal.
10850 if (SrcVT.isVector() && DstVT.isVector())
10851 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010852 // All other conversions need to be expanded.
10853 return SDValue();
10854}
Chris Lattner5b856542010-12-20 00:59:46 +000010855
Dan Gohmand858e902010-04-17 15:26:15 +000010856SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010857 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010858 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010859 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010860 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010861 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010862 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010863 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010864 Node->getOperand(0),
10865 Node->getOperand(1), negOp,
10866 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010867 cast<AtomicSDNode>(Node)->getAlignment(),
10868 cast<AtomicSDNode>(Node)->getOrdering(),
10869 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010870}
10871
Eli Friedman327236c2011-08-24 20:50:09 +000010872static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10873 SDNode *Node = Op.getNode();
10874 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010875 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010876
10877 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010878 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10879 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10880 // (The only way to get a 16-byte store is cmpxchg16b)
10881 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10882 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10883 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010884 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10885 cast<AtomicSDNode>(Node)->getMemoryVT(),
10886 Node->getOperand(0),
10887 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010888 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010889 cast<AtomicSDNode>(Node)->getOrdering(),
10890 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010891 return Swap.getValue(1);
10892 }
10893 // Other atomic stores have a simple pattern.
10894 return Op;
10895}
10896
Chris Lattner5b856542010-12-20 00:59:46 +000010897static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10898 EVT VT = Op.getNode()->getValueType(0);
10899
10900 // Let legalize expand this if it isn't a legal type yet.
10901 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10902 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010903
Chris Lattner5b856542010-12-20 00:59:46 +000010904 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010905
Chris Lattner5b856542010-12-20 00:59:46 +000010906 unsigned Opc;
10907 bool ExtraOp = false;
10908 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010909 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010910 case ISD::ADDC: Opc = X86ISD::ADD; break;
10911 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10912 case ISD::SUBC: Opc = X86ISD::SUB; break;
10913 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10914 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010915
Chris Lattner5b856542010-12-20 00:59:46 +000010916 if (!ExtraOp)
10917 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10918 Op.getOperand(1));
10919 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10920 Op.getOperand(1), Op.getOperand(2));
10921}
10922
Evan Cheng0db9fe62006-04-25 20:13:52 +000010923/// LowerOperation - Provide custom lowering hooks for some operations.
10924///
Dan Gohmand858e902010-04-17 15:26:15 +000010925SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010926 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010927 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010928 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010929 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010930 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010931 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10932 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010933 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010934 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010935 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010936 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10937 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10938 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010939 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010940 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010941 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10942 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10943 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010944 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010945 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010946 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010947 case ISD::SHL_PARTS:
10948 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010949 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010950 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010951 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010952 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010953 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010954 case ISD::FABS: return LowerFABS(Op, DAG);
10955 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010956 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010957 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010958 case ISD::SETCC: return LowerSETCC(Op, DAG);
10959 case ISD::SELECT: return LowerSELECT(Op, DAG);
10960 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010961 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010962 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010963 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010964 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010965 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Benjamin Kramerb9bee042012-07-12 09:31:43 +000010966 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010967 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10968 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010969 case ISD::FRAME_TO_ARGS_OFFSET:
10970 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010971 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010972 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010973 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10974 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010975 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010976 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010977 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010978 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010979 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010980 case ISD::SRA:
10981 case ISD::SRL:
10982 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010983 case ISD::SADDO:
10984 case ISD::UADDO:
10985 case ISD::SSUBO:
10986 case ISD::USUBO:
10987 case ISD::SMULO:
10988 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010989 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010990 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010991 case ISD::ADDC:
10992 case ISD::ADDE:
10993 case ISD::SUBC:
10994 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010995 case ISD::ADD: return LowerADD(Op, DAG);
10996 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010997 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010998}
10999
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011000static void ReplaceATOMIC_LOAD(SDNode *Node,
11001 SmallVectorImpl<SDValue> &Results,
11002 SelectionDAG &DAG) {
11003 DebugLoc dl = Node->getDebugLoc();
11004 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
11005
11006 // Convert wide load -> cmpxchg8b/cmpxchg16b
11007 // FIXME: On 32-bit, load -> fild or movq would be more efficient
11008 // (The only way to get a 16-byte load is cmpxchg16b)
11009 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011010 SDValue Zero = DAG.getConstant(0, VT);
11011 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011012 Node->getOperand(0),
11013 Node->getOperand(1), Zero, Zero,
11014 cast<AtomicSDNode>(Node)->getMemOperand(),
11015 cast<AtomicSDNode>(Node)->getOrdering(),
11016 cast<AtomicSDNode>(Node)->getSynchScope());
11017 Results.push_back(Swap.getValue(0));
11018 Results.push_back(Swap.getValue(1));
11019}
11020
Duncan Sands1607f052008-12-01 11:39:25 +000011021void X86TargetLowering::
11022ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011023 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011024 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000011025 assert (Node->getValueType(0) == MVT::i64 &&
11026 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000011027
11028 SDValue Chain = Node->getOperand(0);
11029 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011030 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011031 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000011032 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011033 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000011034 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000011035 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000011036 SDValue Result =
11037 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
11038 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000011039 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000011040 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011041 Results.push_back(Result.getValue(2));
11042}
11043
Duncan Sands126d9072008-07-04 11:47:58 +000011044/// ReplaceNodeResults - Replace a node with an illegal result type
11045/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000011046void X86TargetLowering::ReplaceNodeResults(SDNode *N,
11047 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011048 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011049 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000011050 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000011051 default:
Craig Topperabb94d02012-02-05 03:43:23 +000011052 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011053 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000011054 case ISD::ADDC:
11055 case ISD::ADDE:
11056 case ISD::SUBC:
11057 case ISD::SUBE:
11058 // We don't want to expand or promote these.
11059 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011060 case ISD::FP_TO_SINT:
11061 case ISD::FP_TO_UINT: {
11062 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
11063
11064 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
11065 return;
11066
Eli Friedman948e95a2009-05-23 09:59:16 +000011067 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000011068 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000011069 SDValue FIST = Vals.first, StackSlot = Vals.second;
11070 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000011071 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000011072 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011073 if (StackSlot.getNode() != 0)
11074 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
11075 MachinePointerInfo(),
11076 false, false, false, 0));
11077 else
11078 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000011079 }
11080 return;
11081 }
11082 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011083 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011084 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011085 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011086 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000011087 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000011088 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011089 eax.getValue(2));
11090 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
11091 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000011092 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011093 Results.push_back(edx.getValue(1));
11094 return;
11095 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011096 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000011097 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011098 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000011099 bool Regs64bit = T == MVT::i128;
11100 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000011101 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011102 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11103 DAG.getConstant(0, HalfT));
11104 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11105 DAG.getConstant(1, HalfT));
11106 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11107 Regs64bit ? X86::RAX : X86::EAX,
11108 cpInL, SDValue());
11109 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11110 Regs64bit ? X86::RDX : X86::EDX,
11111 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011112 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011113 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11114 DAG.getConstant(0, HalfT));
11115 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11116 DAG.getConstant(1, HalfT));
11117 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11118 Regs64bit ? X86::RBX : X86::EBX,
11119 swapInL, cpInH.getValue(1));
11120 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
11121 Regs64bit ? X86::RCX : X86::ECX,
11122 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011123 SDValue Ops[] = { swapInH.getValue(0),
11124 N->getOperand(1),
11125 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011126 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011127 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011128 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11129 X86ISD::LCMPXCHG8_DAG;
11130 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011131 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011132 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11133 Regs64bit ? X86::RAX : X86::EAX,
11134 HalfT, Result.getValue(1));
11135 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11136 Regs64bit ? X86::RDX : X86::EDX,
11137 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011138 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011139 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011140 Results.push_back(cpOutH.getValue(1));
11141 return;
11142 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011143 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011144 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11145 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011146 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011147 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11148 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011149 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011150 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11151 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011152 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011153 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11154 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011155 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011156 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11157 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011158 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011159 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11160 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011161 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011162 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11163 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011164 case ISD::ATOMIC_LOAD:
11165 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011166 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011167}
11168
Evan Cheng72261582005-12-20 06:22:03 +000011169const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11170 switch (Opcode) {
11171 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011172 case X86ISD::BSF: return "X86ISD::BSF";
11173 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011174 case X86ISD::SHLD: return "X86ISD::SHLD";
11175 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011176 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011177 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011178 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011179 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011180 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011181 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011182 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11183 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11184 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011185 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011186 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011187 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011188 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011189 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011190 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011191 case X86ISD::COMI: return "X86ISD::COMI";
11192 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011193 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011194 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011195 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11196 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011197 case X86ISD::CMOV: return "X86ISD::CMOV";
11198 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011199 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011200 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11201 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011202 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011203 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011204 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011205 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011206 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011207 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11208 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011209 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011210 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011211 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011212 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011213 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011214 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11215 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11216 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011217 case X86ISD::HADD: return "X86ISD::HADD";
11218 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011219 case X86ISD::FHADD: return "X86ISD::FHADD";
11220 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011221 case X86ISD::FMAX: return "X86ISD::FMAX";
11222 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011223 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11224 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011225 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Hans Wennborgf0234fc2012-06-01 16:27:21 +000011226 case X86ISD::TLSBASEADDR: return "X86ISD::TLSBASEADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011227 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011228 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011229 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011230 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011231 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011232 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11233 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011234 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11235 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11236 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11237 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11238 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11239 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011240 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11241 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011242 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11243 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011244 case X86ISD::VSHL: return "X86ISD::VSHL";
11245 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011246 case X86ISD::VSRA: return "X86ISD::VSRA";
11247 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11248 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11249 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011250 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011251 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11252 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011253 case X86ISD::ADD: return "X86ISD::ADD";
11254 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011255 case X86ISD::ADC: return "X86ISD::ADC";
11256 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011257 case X86ISD::SMUL: return "X86ISD::SMUL";
11258 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011259 case X86ISD::INC: return "X86ISD::INC";
11260 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011261 case X86ISD::OR: return "X86ISD::OR";
11262 case X86ISD::XOR: return "X86ISD::XOR";
11263 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011264 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011265 case X86ISD::BLSI: return "X86ISD::BLSI";
11266 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11267 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011268 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011269 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011270 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011271 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11272 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11273 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011274 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011275 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011276 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011277 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011278 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011279 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11280 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011281 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11282 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11283 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011284 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11285 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011286 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11287 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011288 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011289 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011290 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000011291 case X86ISD::VPERMV: return "X86ISD::VPERMV";
11292 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000011293 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011294 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011295 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011296 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011297 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011298 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011299 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011300 case X86ISD::SAHF: return "X86ISD::SAHF";
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011301 case X86ISD::RDRAND: return "X86ISD::RDRAND";
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000011302 case X86ISD::FMADD: return "X86ISD::FMADD";
11303 case X86ISD::FMSUB: return "X86ISD::FMSUB";
11304 case X86ISD::FNMADD: return "X86ISD::FNMADD";
11305 case X86ISD::FNMSUB: return "X86ISD::FNMSUB";
11306 case X86ISD::FMADDSUB: return "X86ISD::FMADDSUB";
11307 case X86ISD::FMSUBADD: return "X86ISD::FMSUBADD";
Evan Cheng72261582005-12-20 06:22:03 +000011308 }
11309}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011310
Chris Lattnerc9addb72007-03-30 23:15:24 +000011311// isLegalAddressingMode - Return true if the addressing mode represented
11312// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011313bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011314 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011315 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011316 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011317 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011318
Chris Lattnerc9addb72007-03-30 23:15:24 +000011319 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011320 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011321 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011322
Chris Lattnerc9addb72007-03-30 23:15:24 +000011323 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011324 unsigned GVFlags =
11325 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011326
Chris Lattnerdfed4132009-07-10 07:38:24 +000011327 // If a reference to this global requires an extra load, we can't fold it.
11328 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011329 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011330
Chris Lattnerdfed4132009-07-10 07:38:24 +000011331 // If BaseGV requires a register for the PIC base, we cannot also have a
11332 // BaseReg specified.
11333 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011334 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011335
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011336 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011337 if ((M != CodeModel::Small || R != Reloc::Static) &&
11338 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011339 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011340 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011341
Chris Lattnerc9addb72007-03-30 23:15:24 +000011342 switch (AM.Scale) {
11343 case 0:
11344 case 1:
11345 case 2:
11346 case 4:
11347 case 8:
11348 // These scales always work.
11349 break;
11350 case 3:
11351 case 5:
11352 case 9:
11353 // These scales are formed with basereg+scalereg. Only accept if there is
11354 // no basereg yet.
11355 if (AM.HasBaseReg)
11356 return false;
11357 break;
11358 default: // Other stuff never works.
11359 return false;
11360 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011361
Chris Lattnerc9addb72007-03-30 23:15:24 +000011362 return true;
11363}
11364
11365
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011366bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011367 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011368 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011369 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11370 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011371 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011372 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011373 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011374}
11375
Evan Cheng70e10d32012-07-17 06:53:39 +000011376bool X86TargetLowering::isLegalICmpImmediate(int64_t Imm) const {
11377 return Imm == (int32_t)Imm;
11378}
11379
11380bool X86TargetLowering::isLegalAddImmediate(int64_t Imm) const {
Evan Chenga9e13ba2012-07-17 18:54:11 +000011381 // Can also use sub to handle negated immediates.
Evan Cheng70e10d32012-07-17 06:53:39 +000011382 return Imm == (int32_t)Imm;
11383}
11384
Owen Andersone50ed302009-08-10 22:56:29 +000011385bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011386 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011387 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011388 unsigned NumBits1 = VT1.getSizeInBits();
11389 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011390 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011391 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011392 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011393}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011394
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011395bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011396 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011397 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011398}
11399
Owen Andersone50ed302009-08-10 22:56:29 +000011400bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011401 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011402 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011403}
11404
Owen Andersone50ed302009-08-10 22:56:29 +000011405bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011406 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011407 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011408}
11409
Evan Cheng60c07e12006-07-05 22:17:51 +000011410/// isShuffleMaskLegal - Targets can use this to indicate that they only
11411/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11412/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11413/// are assumed to be legal.
11414bool
Eric Christopherfd179292009-08-27 18:07:15 +000011415X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011416 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011417 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011418 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011419 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011420
Nate Begemana09008b2009-10-19 02:17:23 +000011421 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011422 return (VT.getVectorNumElements() == 2 ||
11423 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11424 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011425 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011426 isPSHUFDMask(M, VT) ||
Craig Toppera9a568a2012-05-02 08:03:44 +000011427 isPSHUFHWMask(M, VT, Subtarget->hasAVX2()) ||
11428 isPSHUFLWMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011429 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011430 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11431 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011432 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11433 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011434}
11435
Dan Gohman7d8143f2008-04-09 20:09:42 +000011436bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011437X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011438 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011439 unsigned NumElts = VT.getVectorNumElements();
11440 // FIXME: This collection of masks seems suspect.
11441 if (NumElts == 2)
11442 return true;
11443 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11444 return (isMOVLMask(Mask, VT) ||
11445 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011446 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11447 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011448 }
11449 return false;
11450}
11451
11452//===----------------------------------------------------------------------===//
11453// X86 Scheduler Hooks
11454//===----------------------------------------------------------------------===//
11455
Mon P Wang63307c32008-05-05 19:05:59 +000011456// private utility function
11457MachineBasicBlock *
11458X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11459 MachineBasicBlock *MBB,
11460 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011461 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011462 unsigned LoadOpc,
11463 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011464 unsigned notOpc,
11465 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011466 const TargetRegisterClass *RC,
Richard Smith42fc29e2012-04-13 22:47:00 +000011467 bool Invert) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011468 // For the atomic bitwise operator, we generate
11469 // thisMBB:
11470 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011471 // ld t1 = [bitinstr.addr]
11472 // op t2 = t1, [bitinstr.val]
Richard Smith42fc29e2012-04-13 22:47:00 +000011473 // not t3 = t2 (if Invert)
Mon P Wangab3e7472008-05-05 22:56:23 +000011474 // mov EAX = t1
Richard Smith42fc29e2012-04-13 22:47:00 +000011475 // lcs dest = [bitinstr.addr], t3 [EAX is implicit]
Mon P Wang63307c32008-05-05 19:05:59 +000011476 // bz newMBB
11477 // fallthrough -->nextMBB
11478 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11479 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011480 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011481 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011482
Mon P Wang63307c32008-05-05 19:05:59 +000011483 /// First build the CFG
11484 MachineFunction *F = MBB->getParent();
11485 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011486 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11487 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11488 F->insert(MBBIter, newMBB);
11489 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011490
Dan Gohman14152b42010-07-06 20:24:04 +000011491 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11492 nextMBB->splice(nextMBB->begin(), thisMBB,
11493 llvm::next(MachineBasicBlock::iterator(bInstr)),
11494 thisMBB->end());
11495 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011496
Mon P Wang63307c32008-05-05 19:05:59 +000011497 // Update thisMBB to fall through to newMBB
11498 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011499
Mon P Wang63307c32008-05-05 19:05:59 +000011500 // newMBB jumps to itself and fall through to nextMBB
11501 newMBB->addSuccessor(nextMBB);
11502 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011503
Mon P Wang63307c32008-05-05 19:05:59 +000011504 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011505 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011506 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011507 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011508 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011509 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011510 int numArgs = bInstr->getNumOperands() - 1;
11511 for (int i=0; i < numArgs; ++i)
11512 argOpers[i] = &bInstr->getOperand(i+1);
11513
11514 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011515 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011516 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011517
Dale Johannesen140be2d2008-08-19 18:47:28 +000011518 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011519 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011520 for (int i=0; i <= lastAddrIndx; ++i)
11521 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011522
Dale Johannesen140be2d2008-08-19 18:47:28 +000011523 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011524 assert((argOpers[valArgIndx]->isReg() ||
11525 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011526 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011527 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011528 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011529 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011530 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Richard Smith42fc29e2012-04-13 22:47:00 +000011531 MIB.addReg(t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011532 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011533
Richard Smith42fc29e2012-04-13 22:47:00 +000011534 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11535 if (Invert) {
11536 MIB = BuildMI(newMBB, dl, TII->get(notOpc), t3).addReg(t2);
11537 }
11538 else
11539 t3 = t2;
11540
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011541 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Richard Smith2c651fe2012-04-16 18:43:53 +000011542 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011543
Dale Johannesene4d209d2009-02-03 20:21:25 +000011544 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011545 for (int i=0; i <= lastAddrIndx; ++i)
11546 (*MIB).addOperand(*argOpers[i]);
Richard Smith42fc29e2012-04-13 22:47:00 +000011547 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011548 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011549 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11550 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011551
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011552 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011553 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011554
Mon P Wang63307c32008-05-05 19:05:59 +000011555 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011556 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011557
Dan Gohman14152b42010-07-06 20:24:04 +000011558 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011559 return nextMBB;
11560}
11561
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011562// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011563MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011564X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11565 MachineBasicBlock *MBB,
11566 unsigned regOpcL,
11567 unsigned regOpcH,
11568 unsigned immOpcL,
11569 unsigned immOpcH,
Richard Smith42fc29e2012-04-13 22:47:00 +000011570 bool Invert) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011571 // For the atomic bitwise operator, we generate
11572 // thisMBB (instructions are in pairs, except cmpxchg8b)
11573 // ld t1,t2 = [bitinstr.addr]
11574 // newMBB:
11575 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11576 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011577 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Richard Smith42fc29e2012-04-13 22:47:00 +000011578 // neg t7, t8 < t5, t6 (if Invert)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011579 // mov ECX, EBX <- t5, t6
11580 // mov EAX, EDX <- t1, t2
11581 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11582 // mov t3, t4 <- EAX, EDX
11583 // bz newMBB
11584 // result in out1, out2
11585 // fallthrough -->nextMBB
11586
Craig Topperc9099502012-04-20 06:31:50 +000011587 const TargetRegisterClass *RC = &X86::GR32RegClass;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011588 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011589 const unsigned NotOpc = X86::NOT32r;
11590 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11591 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11592 MachineFunction::iterator MBBIter = MBB;
11593 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011594
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011595 /// First build the CFG
11596 MachineFunction *F = MBB->getParent();
11597 MachineBasicBlock *thisMBB = MBB;
11598 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11599 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11600 F->insert(MBBIter, newMBB);
11601 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011602
Dan Gohman14152b42010-07-06 20:24:04 +000011603 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11604 nextMBB->splice(nextMBB->begin(), thisMBB,
11605 llvm::next(MachineBasicBlock::iterator(bInstr)),
11606 thisMBB->end());
11607 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011608
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011609 // Update thisMBB to fall through to newMBB
11610 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011611
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011612 // newMBB jumps to itself and fall through to nextMBB
11613 newMBB->addSuccessor(nextMBB);
11614 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011615
Dale Johannesene4d209d2009-02-03 20:21:25 +000011616 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011617 // Insert instructions into newMBB based on incoming instruction
11618 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011619 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011620 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011621 MachineOperand& dest1Oper = bInstr->getOperand(0);
11622 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011623 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11624 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011625 argOpers[i] = &bInstr->getOperand(i+2);
11626
Dan Gohman71ea4e52010-05-14 21:01:44 +000011627 // We use some of the operands multiple times, so conservatively just
11628 // clear any kill flags that might be present.
11629 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11630 argOpers[i]->setIsKill(false);
11631 }
11632
Evan Chengad5b52f2010-01-08 19:14:57 +000011633 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011634 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011635
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011636 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011637 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011638 for (int i=0; i <= lastAddrIndx; ++i)
11639 (*MIB).addOperand(*argOpers[i]);
11640 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011641 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011642 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011643 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011644 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011645 MachineOperand newOp3 = *(argOpers[3]);
11646 if (newOp3.isImm())
11647 newOp3.setImm(newOp3.getImm()+4);
11648 else
11649 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011650 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011651 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011652
11653 // t3/4 are defined later, at the bottom of the loop
11654 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11655 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011656 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011657 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011658 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011659 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11660
Evan Cheng306b4ca2010-01-08 23:41:50 +000011661 // The subsequent operations should be using the destination registers of
Richard Smith42fc29e2012-04-13 22:47:00 +000011662 // the PHI instructions.
11663 t1 = dest1Oper.getReg();
11664 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011665
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011666 int valArgIndx = lastAddrIndx + 1;
11667 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011668 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011669 "invalid operand");
11670 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11671 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011672 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011673 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011674 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011675 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011676 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011677 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011678 (*MIB).addOperand(*argOpers[valArgIndx]);
11679 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011680 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011681 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011682 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011683 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011684 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011685 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011686 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011687 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011688 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011689 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011690
Richard Smith42fc29e2012-04-13 22:47:00 +000011691 unsigned t7, t8;
11692 if (Invert) {
11693 t7 = F->getRegInfo().createVirtualRegister(RC);
11694 t8 = F->getRegInfo().createVirtualRegister(RC);
11695 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t7).addReg(t5);
11696 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t8).addReg(t6);
11697 } else {
11698 t7 = t5;
11699 t8 = t6;
11700 }
11701
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011702 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011703 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011704 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011705 MIB.addReg(t2);
11706
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011707 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011708 MIB.addReg(t7);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011709 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011710 MIB.addReg(t8);
Scott Michelfdc40a02009-02-17 22:15:04 +000011711
Dale Johannesene4d209d2009-02-03 20:21:25 +000011712 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011713 for (int i=0; i <= lastAddrIndx; ++i)
11714 (*MIB).addOperand(*argOpers[i]);
11715
11716 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011717 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11718 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011719
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011720 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011721 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011722 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011723 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011724
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011725 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011726 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011727
Dan Gohman14152b42010-07-06 20:24:04 +000011728 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011729 return nextMBB;
11730}
11731
11732// private utility function
11733MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011734X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11735 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011736 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011737 // For the atomic min/max operator, we generate
11738 // thisMBB:
11739 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011740 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011741 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011742 // cmp t1, t2
11743 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011744 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011745 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11746 // bz newMBB
11747 // fallthrough -->nextMBB
11748 //
11749 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11750 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011751 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011752 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011753
Mon P Wang63307c32008-05-05 19:05:59 +000011754 /// First build the CFG
11755 MachineFunction *F = MBB->getParent();
11756 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011757 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11758 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11759 F->insert(MBBIter, newMBB);
11760 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011761
Dan Gohman14152b42010-07-06 20:24:04 +000011762 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11763 nextMBB->splice(nextMBB->begin(), thisMBB,
11764 llvm::next(MachineBasicBlock::iterator(mInstr)),
11765 thisMBB->end());
11766 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011767
Mon P Wang63307c32008-05-05 19:05:59 +000011768 // Update thisMBB to fall through to newMBB
11769 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011770
Mon P Wang63307c32008-05-05 19:05:59 +000011771 // newMBB jumps to newMBB and fall through to nextMBB
11772 newMBB->addSuccessor(nextMBB);
11773 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011774
Dale Johannesene4d209d2009-02-03 20:21:25 +000011775 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011776 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011777 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011778 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011779 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011780 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011781 int numArgs = mInstr->getNumOperands() - 1;
11782 for (int i=0; i < numArgs; ++i)
11783 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011784
Mon P Wang63307c32008-05-05 19:05:59 +000011785 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011786 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011787 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011788
Craig Topperc9099502012-04-20 06:31:50 +000011789 unsigned t1 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011790 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011791 for (int i=0; i <= lastAddrIndx; ++i)
11792 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011793
Mon P Wang63307c32008-05-05 19:05:59 +000011794 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011795 assert((argOpers[valArgIndx]->isReg() ||
11796 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011797 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011798
Craig Topperc9099502012-04-20 06:31:50 +000011799 unsigned t2 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011800 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011801 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011802 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011803 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011804 (*MIB).addOperand(*argOpers[valArgIndx]);
11805
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011806 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011807 MIB.addReg(t1);
11808
Dale Johannesene4d209d2009-02-03 20:21:25 +000011809 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011810 MIB.addReg(t1);
11811 MIB.addReg(t2);
11812
11813 // Generate movc
Craig Topperc9099502012-04-20 06:31:50 +000011814 unsigned t3 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011815 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011816 MIB.addReg(t2);
11817 MIB.addReg(t1);
11818
11819 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011820 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011821 for (int i=0; i <= lastAddrIndx; ++i)
11822 (*MIB).addOperand(*argOpers[i]);
11823 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011824 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011825 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11826 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011827
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011828 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011829 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011830
Mon P Wang63307c32008-05-05 19:05:59 +000011831 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011832 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011833
Dan Gohman14152b42010-07-06 20:24:04 +000011834 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011835 return nextMBB;
11836}
11837
Eric Christopherf83a5de2009-08-27 18:08:16 +000011838// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011839// or XMM0_V32I8 in AVX all of this code can be replaced with that
11840// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011841MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011842X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011843 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011844 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011845 "Target must have SSE4.2 or AVX features enabled");
11846
Eric Christopherb120ab42009-08-18 22:50:32 +000011847 DebugLoc dl = MI->getDebugLoc();
11848 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011849 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011850 if (!Subtarget->hasAVX()) {
11851 if (memArg)
11852 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11853 else
11854 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11855 } else {
11856 if (memArg)
11857 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11858 else
11859 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11860 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011861
Eric Christopher41c902f2010-11-30 08:20:21 +000011862 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011863 for (unsigned i = 0; i < numArgs; ++i) {
11864 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011865 if (!(Op.isReg() && Op.isImplicit()))
11866 MIB.addOperand(Op);
11867 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011868 BuildMI(*BB, MI, dl,
11869 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11870 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011871 .addReg(X86::XMM0);
11872
Dan Gohman14152b42010-07-06 20:24:04 +000011873 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011874 return BB;
11875}
11876
11877MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011878X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011879 DebugLoc dl = MI->getDebugLoc();
11880 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011881
Eric Christopher228232b2010-11-30 07:20:12 +000011882 // Address into RAX/EAX, other two args into ECX, EDX.
11883 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11884 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11885 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11886 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011887 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011888
Eric Christopher228232b2010-11-30 07:20:12 +000011889 unsigned ValOps = X86::AddrNumOperands;
11890 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11891 .addReg(MI->getOperand(ValOps).getReg());
11892 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11893 .addReg(MI->getOperand(ValOps+1).getReg());
11894
11895 // The instruction doesn't actually take any operands though.
11896 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011897
Eric Christopher228232b2010-11-30 07:20:12 +000011898 MI->eraseFromParent(); // The pseudo is gone now.
11899 return BB;
11900}
11901
11902MachineBasicBlock *
11903X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011904 DebugLoc dl = MI->getDebugLoc();
11905 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011906
Eric Christopher228232b2010-11-30 07:20:12 +000011907 // First arg in ECX, the second in EAX.
11908 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11909 .addReg(MI->getOperand(0).getReg());
11910 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11911 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011912
Eric Christopher228232b2010-11-30 07:20:12 +000011913 // The instruction doesn't actually take any operands though.
11914 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011915
Eric Christopher228232b2010-11-30 07:20:12 +000011916 MI->eraseFromParent(); // The pseudo is gone now.
11917 return BB;
11918}
11919
11920MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011921X86TargetLowering::EmitVAARG64WithCustomInserter(
11922 MachineInstr *MI,
11923 MachineBasicBlock *MBB) const {
11924 // Emit va_arg instruction on X86-64.
11925
11926 // Operands to this pseudo-instruction:
11927 // 0 ) Output : destination address (reg)
11928 // 1-5) Input : va_list address (addr, i64mem)
11929 // 6 ) ArgSize : Size (in bytes) of vararg type
11930 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11931 // 8 ) Align : Alignment of type
11932 // 9 ) EFLAGS (implicit-def)
11933
11934 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11935 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11936
11937 unsigned DestReg = MI->getOperand(0).getReg();
11938 MachineOperand &Base = MI->getOperand(1);
11939 MachineOperand &Scale = MI->getOperand(2);
11940 MachineOperand &Index = MI->getOperand(3);
11941 MachineOperand &Disp = MI->getOperand(4);
11942 MachineOperand &Segment = MI->getOperand(5);
11943 unsigned ArgSize = MI->getOperand(6).getImm();
11944 unsigned ArgMode = MI->getOperand(7).getImm();
11945 unsigned Align = MI->getOperand(8).getImm();
11946
11947 // Memory Reference
11948 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11949 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11950 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11951
11952 // Machine Information
11953 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11954 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11955 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11956 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11957 DebugLoc DL = MI->getDebugLoc();
11958
11959 // struct va_list {
11960 // i32 gp_offset
11961 // i32 fp_offset
11962 // i64 overflow_area (address)
11963 // i64 reg_save_area (address)
11964 // }
11965 // sizeof(va_list) = 24
11966 // alignment(va_list) = 8
11967
11968 unsigned TotalNumIntRegs = 6;
11969 unsigned TotalNumXMMRegs = 8;
11970 bool UseGPOffset = (ArgMode == 1);
11971 bool UseFPOffset = (ArgMode == 2);
11972 unsigned MaxOffset = TotalNumIntRegs * 8 +
11973 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11974
11975 /* Align ArgSize to a multiple of 8 */
11976 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11977 bool NeedsAlign = (Align > 8);
11978
11979 MachineBasicBlock *thisMBB = MBB;
11980 MachineBasicBlock *overflowMBB;
11981 MachineBasicBlock *offsetMBB;
11982 MachineBasicBlock *endMBB;
11983
11984 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11985 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11986 unsigned OffsetReg = 0;
11987
11988 if (!UseGPOffset && !UseFPOffset) {
11989 // If we only pull from the overflow region, we don't create a branch.
11990 // We don't need to alter control flow.
11991 OffsetDestReg = 0; // unused
11992 OverflowDestReg = DestReg;
11993
11994 offsetMBB = NULL;
11995 overflowMBB = thisMBB;
11996 endMBB = thisMBB;
11997 } else {
11998 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11999 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
12000 // If not, pull from overflow_area. (branch to overflowMBB)
12001 //
12002 // thisMBB
12003 // | .
12004 // | .
12005 // offsetMBB overflowMBB
12006 // | .
12007 // | .
12008 // endMBB
12009
12010 // Registers for the PHI in endMBB
12011 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
12012 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
12013
12014 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12015 MachineFunction *MF = MBB->getParent();
12016 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12017 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12018 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12019
12020 MachineFunction::iterator MBBIter = MBB;
12021 ++MBBIter;
12022
12023 // Insert the new basic blocks
12024 MF->insert(MBBIter, offsetMBB);
12025 MF->insert(MBBIter, overflowMBB);
12026 MF->insert(MBBIter, endMBB);
12027
12028 // Transfer the remainder of MBB and its successor edges to endMBB.
12029 endMBB->splice(endMBB->begin(), thisMBB,
12030 llvm::next(MachineBasicBlock::iterator(MI)),
12031 thisMBB->end());
12032 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
12033
12034 // Make offsetMBB and overflowMBB successors of thisMBB
12035 thisMBB->addSuccessor(offsetMBB);
12036 thisMBB->addSuccessor(overflowMBB);
12037
12038 // endMBB is a successor of both offsetMBB and overflowMBB
12039 offsetMBB->addSuccessor(endMBB);
12040 overflowMBB->addSuccessor(endMBB);
12041
12042 // Load the offset value into a register
12043 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12044 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
12045 .addOperand(Base)
12046 .addOperand(Scale)
12047 .addOperand(Index)
12048 .addDisp(Disp, UseFPOffset ? 4 : 0)
12049 .addOperand(Segment)
12050 .setMemRefs(MMOBegin, MMOEnd);
12051
12052 // Check if there is enough room left to pull this argument.
12053 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
12054 .addReg(OffsetReg)
12055 .addImm(MaxOffset + 8 - ArgSizeA8);
12056
12057 // Branch to "overflowMBB" if offset >= max
12058 // Fall through to "offsetMBB" otherwise
12059 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
12060 .addMBB(overflowMBB);
12061 }
12062
12063 // In offsetMBB, emit code to use the reg_save_area.
12064 if (offsetMBB) {
12065 assert(OffsetReg != 0);
12066
12067 // Read the reg_save_area address.
12068 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
12069 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
12070 .addOperand(Base)
12071 .addOperand(Scale)
12072 .addOperand(Index)
12073 .addDisp(Disp, 16)
12074 .addOperand(Segment)
12075 .setMemRefs(MMOBegin, MMOEnd);
12076
12077 // Zero-extend the offset
12078 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
12079 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
12080 .addImm(0)
12081 .addReg(OffsetReg)
12082 .addImm(X86::sub_32bit);
12083
12084 // Add the offset to the reg_save_area to get the final address.
12085 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
12086 .addReg(OffsetReg64)
12087 .addReg(RegSaveReg);
12088
12089 // Compute the offset for the next argument
12090 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12091 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
12092 .addReg(OffsetReg)
12093 .addImm(UseFPOffset ? 16 : 8);
12094
12095 // Store it back into the va_list.
12096 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
12097 .addOperand(Base)
12098 .addOperand(Scale)
12099 .addOperand(Index)
12100 .addDisp(Disp, UseFPOffset ? 4 : 0)
12101 .addOperand(Segment)
12102 .addReg(NextOffsetReg)
12103 .setMemRefs(MMOBegin, MMOEnd);
12104
12105 // Jump to endMBB
12106 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
12107 .addMBB(endMBB);
12108 }
12109
12110 //
12111 // Emit code to use overflow area
12112 //
12113
12114 // Load the overflow_area address into a register.
12115 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
12116 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
12117 .addOperand(Base)
12118 .addOperand(Scale)
12119 .addOperand(Index)
12120 .addDisp(Disp, 8)
12121 .addOperand(Segment)
12122 .setMemRefs(MMOBegin, MMOEnd);
12123
12124 // If we need to align it, do so. Otherwise, just copy the address
12125 // to OverflowDestReg.
12126 if (NeedsAlign) {
12127 // Align the overflow address
12128 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12129 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12130
12131 // aligned_addr = (addr + (align-1)) & ~(align-1)
12132 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12133 .addReg(OverflowAddrReg)
12134 .addImm(Align-1);
12135
12136 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12137 .addReg(TmpReg)
12138 .addImm(~(uint64_t)(Align-1));
12139 } else {
12140 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12141 .addReg(OverflowAddrReg);
12142 }
12143
12144 // Compute the next overflow address after this argument.
12145 // (the overflow address should be kept 8-byte aligned)
12146 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12147 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12148 .addReg(OverflowDestReg)
12149 .addImm(ArgSizeA8);
12150
12151 // Store the new overflow address.
12152 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12153 .addOperand(Base)
12154 .addOperand(Scale)
12155 .addOperand(Index)
12156 .addDisp(Disp, 8)
12157 .addOperand(Segment)
12158 .addReg(NextAddrReg)
12159 .setMemRefs(MMOBegin, MMOEnd);
12160
12161 // If we branched, emit the PHI to the front of endMBB.
12162 if (offsetMBB) {
12163 BuildMI(*endMBB, endMBB->begin(), DL,
12164 TII->get(X86::PHI), DestReg)
12165 .addReg(OffsetDestReg).addMBB(offsetMBB)
12166 .addReg(OverflowDestReg).addMBB(overflowMBB);
12167 }
12168
12169 // Erase the pseudo instruction
12170 MI->eraseFromParent();
12171
12172 return endMBB;
12173}
12174
12175MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012176X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12177 MachineInstr *MI,
12178 MachineBasicBlock *MBB) const {
12179 // Emit code to save XMM registers to the stack. The ABI says that the
12180 // number of registers to save is given in %al, so it's theoretically
12181 // possible to do an indirect jump trick to avoid saving all of them,
12182 // however this code takes a simpler approach and just executes all
12183 // of the stores if %al is non-zero. It's less code, and it's probably
12184 // easier on the hardware branch predictor, and stores aren't all that
12185 // expensive anyway.
12186
12187 // Create the new basic blocks. One block contains all the XMM stores,
12188 // and one block is the final destination regardless of whether any
12189 // stores were performed.
12190 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12191 MachineFunction *F = MBB->getParent();
12192 MachineFunction::iterator MBBIter = MBB;
12193 ++MBBIter;
12194 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12195 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12196 F->insert(MBBIter, XMMSaveMBB);
12197 F->insert(MBBIter, EndMBB);
12198
Dan Gohman14152b42010-07-06 20:24:04 +000012199 // Transfer the remainder of MBB and its successor edges to EndMBB.
12200 EndMBB->splice(EndMBB->begin(), MBB,
12201 llvm::next(MachineBasicBlock::iterator(MI)),
12202 MBB->end());
12203 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12204
Dan Gohmand6708ea2009-08-15 01:38:56 +000012205 // The original block will now fall through to the XMM save block.
12206 MBB->addSuccessor(XMMSaveMBB);
12207 // The XMMSaveMBB will fall through to the end block.
12208 XMMSaveMBB->addSuccessor(EndMBB);
12209
12210 // Now add the instructions.
12211 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12212 DebugLoc DL = MI->getDebugLoc();
12213
12214 unsigned CountReg = MI->getOperand(0).getReg();
12215 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12216 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12217
12218 if (!Subtarget->isTargetWin64()) {
12219 // If %al is 0, branch around the XMM save block.
12220 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012221 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012222 MBB->addSuccessor(EndMBB);
12223 }
12224
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012225 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012226 // In the XMM save block, save all the XMM argument registers.
12227 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12228 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012229 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012230 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012231 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012232 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012233 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012234 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012235 .addFrameIndex(RegSaveFrameIndex)
12236 .addImm(/*Scale=*/1)
12237 .addReg(/*IndexReg=*/0)
12238 .addImm(/*Disp=*/Offset)
12239 .addReg(/*Segment=*/0)
12240 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012241 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012242 }
12243
Dan Gohman14152b42010-07-06 20:24:04 +000012244 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012245
12246 return EndMBB;
12247}
Mon P Wang63307c32008-05-05 19:05:59 +000012248
Lang Hames6e3f7e42012-02-03 01:13:49 +000012249// The EFLAGS operand of SelectItr might be missing a kill marker
12250// because there were multiple uses of EFLAGS, and ISel didn't know
12251// which to mark. Figure out whether SelectItr should have had a
12252// kill marker, and set it if it should. Returns the correct kill
12253// marker value.
12254static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12255 MachineBasicBlock* BB,
12256 const TargetRegisterInfo* TRI) {
12257 // Scan forward through BB for a use/def of EFLAGS.
12258 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12259 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012260 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012261 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012262 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012263 if (mi.definesRegister(X86::EFLAGS))
12264 break; // Should have kill-flag - update below.
12265 }
12266
12267 // If we hit the end of the block, check whether EFLAGS is live into a
12268 // successor.
12269 if (miI == BB->end()) {
12270 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12271 sEnd = BB->succ_end();
12272 sItr != sEnd; ++sItr) {
12273 MachineBasicBlock* succ = *sItr;
12274 if (succ->isLiveIn(X86::EFLAGS))
12275 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012276 }
12277 }
12278
Lang Hames6e3f7e42012-02-03 01:13:49 +000012279 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12280 // out. SelectMI should have a kill flag on EFLAGS.
12281 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012282 return true;
12283}
12284
Evan Cheng60c07e12006-07-05 22:17:51 +000012285MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012286X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012287 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012288 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12289 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012290
Chris Lattner52600972009-09-02 05:57:00 +000012291 // To "insert" a SELECT_CC instruction, we actually have to insert the
12292 // diamond control-flow pattern. The incoming instruction knows the
12293 // destination vreg to set, the condition code register to branch on, the
12294 // true/false values to select between, and a branch opcode to use.
12295 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12296 MachineFunction::iterator It = BB;
12297 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012298
Chris Lattner52600972009-09-02 05:57:00 +000012299 // thisMBB:
12300 // ...
12301 // TrueVal = ...
12302 // cmpTY ccX, r1, r2
12303 // bCC copy1MBB
12304 // fallthrough --> copy0MBB
12305 MachineBasicBlock *thisMBB = BB;
12306 MachineFunction *F = BB->getParent();
12307 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12308 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012309 F->insert(It, copy0MBB);
12310 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012311
Bill Wendling730c07e2010-06-25 20:48:10 +000012312 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12313 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012314 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12315 if (!MI->killsRegister(X86::EFLAGS) &&
12316 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12317 copy0MBB->addLiveIn(X86::EFLAGS);
12318 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012319 }
12320
Dan Gohman14152b42010-07-06 20:24:04 +000012321 // Transfer the remainder of BB and its successor edges to sinkMBB.
12322 sinkMBB->splice(sinkMBB->begin(), BB,
12323 llvm::next(MachineBasicBlock::iterator(MI)),
12324 BB->end());
12325 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12326
12327 // Add the true and fallthrough blocks as its successors.
12328 BB->addSuccessor(copy0MBB);
12329 BB->addSuccessor(sinkMBB);
12330
12331 // Create the conditional branch instruction.
12332 unsigned Opc =
12333 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12334 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12335
Chris Lattner52600972009-09-02 05:57:00 +000012336 // copy0MBB:
12337 // %FalseValue = ...
12338 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012339 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012340
Chris Lattner52600972009-09-02 05:57:00 +000012341 // sinkMBB:
12342 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12343 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012344 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12345 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012346 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12347 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12348
Dan Gohman14152b42010-07-06 20:24:04 +000012349 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012350 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012351}
12352
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012353MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012354X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12355 bool Is64Bit) const {
12356 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12357 DebugLoc DL = MI->getDebugLoc();
12358 MachineFunction *MF = BB->getParent();
12359 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12360
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012361 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012362
12363 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12364 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12365
12366 // BB:
12367 // ... [Till the alloca]
12368 // If stacklet is not large enough, jump to mallocMBB
12369 //
12370 // bumpMBB:
12371 // Allocate by subtracting from RSP
12372 // Jump to continueMBB
12373 //
12374 // mallocMBB:
12375 // Allocate by call to runtime
12376 //
12377 // continueMBB:
12378 // ...
12379 // [rest of original BB]
12380 //
12381
12382 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12383 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12384 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12385
12386 MachineRegisterInfo &MRI = MF->getRegInfo();
12387 const TargetRegisterClass *AddrRegClass =
12388 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12389
12390 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12391 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12392 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012393 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012394 sizeVReg = MI->getOperand(1).getReg(),
12395 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12396
12397 MachineFunction::iterator MBBIter = BB;
12398 ++MBBIter;
12399
12400 MF->insert(MBBIter, bumpMBB);
12401 MF->insert(MBBIter, mallocMBB);
12402 MF->insert(MBBIter, continueMBB);
12403
12404 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12405 (MachineBasicBlock::iterator(MI)), BB->end());
12406 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12407
12408 // Add code to the main basic block to check if the stack limit has been hit,
12409 // and if so, jump to mallocMBB otherwise to bumpMBB.
12410 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012411 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012412 .addReg(tmpSPVReg).addReg(sizeVReg);
12413 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012414 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012415 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012416 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12417
12418 // bumpMBB simply decreases the stack pointer, since we know the current
12419 // stacklet has enough space.
12420 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012421 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012422 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012423 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012424 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12425
12426 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012427 const uint32_t *RegMask =
12428 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012429 if (Is64Bit) {
12430 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12431 .addReg(sizeVReg);
12432 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000012433 .addExternalSymbol("__morestack_allocate_stack_space")
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012434 .addRegMask(RegMask)
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000012435 .addReg(X86::RDI, RegState::Implicit)
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012436 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012437 } else {
12438 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12439 .addImm(12);
12440 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12441 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012442 .addExternalSymbol("__morestack_allocate_stack_space")
12443 .addRegMask(RegMask)
12444 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012445 }
12446
12447 if (!Is64Bit)
12448 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12449 .addImm(16);
12450
12451 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12452 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12453 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12454
12455 // Set up the CFG correctly.
12456 BB->addSuccessor(bumpMBB);
12457 BB->addSuccessor(mallocMBB);
12458 mallocMBB->addSuccessor(continueMBB);
12459 bumpMBB->addSuccessor(continueMBB);
12460
12461 // Take care of the PHI nodes.
12462 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12463 MI->getOperand(0).getReg())
12464 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12465 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12466
12467 // Delete the original pseudo instruction.
12468 MI->eraseFromParent();
12469
12470 // And we're done.
12471 return continueMBB;
12472}
12473
12474MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012475X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012476 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012477 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12478 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012479
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012480 assert(!Subtarget->isTargetEnvMacho());
12481
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012482 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12483 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012484
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012485 if (Subtarget->isTargetWin64()) {
12486 if (Subtarget->isTargetCygMing()) {
12487 // ___chkstk(Mingw64):
12488 // Clobbers R10, R11, RAX and EFLAGS.
12489 // Updates RSP.
12490 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12491 .addExternalSymbol("___chkstk")
12492 .addReg(X86::RAX, RegState::Implicit)
12493 .addReg(X86::RSP, RegState::Implicit)
12494 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12495 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12496 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12497 } else {
12498 // __chkstk(MSVCRT): does not update stack pointer.
12499 // Clobbers R10, R11 and EFLAGS.
12500 // FIXME: RAX(allocated size) might be reused and not killed.
12501 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12502 .addExternalSymbol("__chkstk")
12503 .addReg(X86::RAX, RegState::Implicit)
12504 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12505 // RAX has the offset to subtracted from RSP.
12506 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12507 .addReg(X86::RSP)
12508 .addReg(X86::RAX);
12509 }
12510 } else {
12511 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012512 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12513
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012514 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12515 .addExternalSymbol(StackProbeSymbol)
12516 .addReg(X86::EAX, RegState::Implicit)
12517 .addReg(X86::ESP, RegState::Implicit)
12518 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12519 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12520 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12521 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012522
Dan Gohman14152b42010-07-06 20:24:04 +000012523 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012524 return BB;
12525}
Chris Lattner52600972009-09-02 05:57:00 +000012526
12527MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012528X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12529 MachineBasicBlock *BB) const {
12530 // This is pretty easy. We're taking the value that we received from
12531 // our load from the relocation, sticking it in either RDI (x86-64)
12532 // or EAX and doing an indirect call. The return value will then
12533 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012534 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012535 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012536 DebugLoc DL = MI->getDebugLoc();
12537 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012538
12539 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012540 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012541
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012542 // Get a register mask for the lowered call.
12543 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12544 // proper register mask.
12545 const uint32_t *RegMask =
12546 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012547 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012548 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12549 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012550 .addReg(X86::RIP)
12551 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012552 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012553 MI->getOperand(3).getTargetFlags())
12554 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012555 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012556 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012557 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012558 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012559 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12560 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012561 .addReg(0)
12562 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012563 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012564 MI->getOperand(3).getTargetFlags())
12565 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012566 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012567 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012568 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012569 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012570 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12571 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012572 .addReg(TII->getGlobalBaseReg(F))
12573 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012574 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012575 MI->getOperand(3).getTargetFlags())
12576 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012577 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012578 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012579 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012580 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012581
Dan Gohman14152b42010-07-06 20:24:04 +000012582 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012583 return BB;
12584}
12585
12586MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012587X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012588 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012589 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012590 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012591 case X86::TAILJMPd64:
12592 case X86::TAILJMPr64:
12593 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012594 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012595 case X86::TCRETURNdi64:
12596 case X86::TCRETURNri64:
12597 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012598 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012599 case X86::WIN_ALLOCA:
12600 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012601 case X86::SEG_ALLOCA_32:
12602 return EmitLoweredSegAlloca(MI, BB, false);
12603 case X86::SEG_ALLOCA_64:
12604 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012605 case X86::TLSCall_32:
12606 case X86::TLSCall_64:
12607 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012608 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012609 case X86::CMOV_FR32:
12610 case X86::CMOV_FR64:
12611 case X86::CMOV_V4F32:
12612 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012613 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012614 case X86::CMOV_V8F32:
12615 case X86::CMOV_V4F64:
12616 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012617 case X86::CMOV_GR16:
12618 case X86::CMOV_GR32:
12619 case X86::CMOV_RFP32:
12620 case X86::CMOV_RFP64:
12621 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012622 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012623
Dale Johannesen849f2142007-07-03 00:53:03 +000012624 case X86::FP32_TO_INT16_IN_MEM:
12625 case X86::FP32_TO_INT32_IN_MEM:
12626 case X86::FP32_TO_INT64_IN_MEM:
12627 case X86::FP64_TO_INT16_IN_MEM:
12628 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012629 case X86::FP64_TO_INT64_IN_MEM:
12630 case X86::FP80_TO_INT16_IN_MEM:
12631 case X86::FP80_TO_INT32_IN_MEM:
12632 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012633 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12634 DebugLoc DL = MI->getDebugLoc();
12635
Evan Cheng60c07e12006-07-05 22:17:51 +000012636 // Change the floating point control register to use "round towards zero"
12637 // mode when truncating to an integer value.
12638 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012639 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012640 addFrameReference(BuildMI(*BB, MI, DL,
12641 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012642
12643 // Load the old value of the high byte of the control word...
12644 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000012645 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012646 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012647 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012648
12649 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012650 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012651 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012652
12653 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012654 addFrameReference(BuildMI(*BB, MI, DL,
12655 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012656
12657 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012658 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012659 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012660
12661 // Get the X86 opcode to use.
12662 unsigned Opc;
12663 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012664 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012665 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12666 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12667 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12668 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12669 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12670 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012671 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12672 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12673 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012674 }
12675
12676 X86AddressMode AM;
12677 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012678 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012679 AM.BaseType = X86AddressMode::RegBase;
12680 AM.Base.Reg = Op.getReg();
12681 } else {
12682 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012683 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012684 }
12685 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012686 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012687 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012688 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012689 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012690 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012691 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012692 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012693 AM.GV = Op.getGlobal();
12694 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012695 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012696 }
Dan Gohman14152b42010-07-06 20:24:04 +000012697 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012698 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012699
12700 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012701 addFrameReference(BuildMI(*BB, MI, DL,
12702 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012703
Dan Gohman14152b42010-07-06 20:24:04 +000012704 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012705 return BB;
12706 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012707 // String/text processing lowering.
12708 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012709 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012710 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12711 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012712 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012713 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12714 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012715 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012716 return EmitPCMP(MI, BB, 5, false /* in mem */);
12717 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012718 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012719 return EmitPCMP(MI, BB, 5, true /* in mem */);
12720
Eric Christopher228232b2010-11-30 07:20:12 +000012721 // Thread synchronization.
12722 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012723 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012724 case X86::MWAIT:
12725 return EmitMwait(MI, BB);
12726
Eric Christopherb120ab42009-08-18 22:50:32 +000012727 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012728 case X86::ATOMAND32:
12729 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012730 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012731 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012732 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012733 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012734 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012735 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12736 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012737 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012738 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012739 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012740 case X86::ATOMXOR32:
12741 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012742 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012743 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012744 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012745 &X86::GR32RegClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012746 case X86::ATOMNAND32:
12747 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012748 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012749 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012750 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012751 &X86::GR32RegClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012752 case X86::ATOMMIN32:
12753 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12754 case X86::ATOMMAX32:
12755 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12756 case X86::ATOMUMIN32:
12757 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12758 case X86::ATOMUMAX32:
12759 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012760
12761 case X86::ATOMAND16:
12762 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12763 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012764 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012765 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012766 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012767 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012768 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012769 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012770 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012771 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012772 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012773 case X86::ATOMXOR16:
12774 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12775 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012776 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012777 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012778 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012779 case X86::ATOMNAND16:
12780 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12781 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012782 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012783 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012784 &X86::GR16RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012785 case X86::ATOMMIN16:
12786 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12787 case X86::ATOMMAX16:
12788 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12789 case X86::ATOMUMIN16:
12790 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12791 case X86::ATOMUMAX16:
12792 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12793
12794 case X86::ATOMAND8:
12795 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12796 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012797 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012798 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012799 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012800 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012801 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012802 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012803 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012804 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012805 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012806 case X86::ATOMXOR8:
12807 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12808 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012809 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012810 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012811 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012812 case X86::ATOMNAND8:
12813 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12814 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012815 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012816 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012817 &X86::GR8RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012818 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012819 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012820 case X86::ATOMAND64:
12821 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012822 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012823 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012824 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012825 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012826 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012827 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12828 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012829 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012830 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012831 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012832 case X86::ATOMXOR64:
12833 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012834 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012835 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012836 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012837 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012838 case X86::ATOMNAND64:
12839 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12840 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012841 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012842 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012843 &X86::GR64RegClass, true);
Dale Johannesena99e3842008-08-20 00:48:50 +000012844 case X86::ATOMMIN64:
12845 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12846 case X86::ATOMMAX64:
12847 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12848 case X86::ATOMUMIN64:
12849 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12850 case X86::ATOMUMAX64:
12851 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012852
12853 // This group does 64-bit operations on a 32-bit host.
12854 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012855 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012856 X86::AND32rr, X86::AND32rr,
12857 X86::AND32ri, X86::AND32ri,
12858 false);
12859 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012860 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012861 X86::OR32rr, X86::OR32rr,
12862 X86::OR32ri, X86::OR32ri,
12863 false);
12864 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012865 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012866 X86::XOR32rr, X86::XOR32rr,
12867 X86::XOR32ri, X86::XOR32ri,
12868 false);
12869 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012870 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012871 X86::AND32rr, X86::AND32rr,
12872 X86::AND32ri, X86::AND32ri,
12873 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012874 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012875 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012876 X86::ADD32rr, X86::ADC32rr,
12877 X86::ADD32ri, X86::ADC32ri,
12878 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012879 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012880 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012881 X86::SUB32rr, X86::SBB32rr,
12882 X86::SUB32ri, X86::SBB32ri,
12883 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012884 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012885 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012886 X86::MOV32rr, X86::MOV32rr,
12887 X86::MOV32ri, X86::MOV32ri,
12888 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012889 case X86::VASTART_SAVE_XMM_REGS:
12890 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012891
12892 case X86::VAARG_64:
12893 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012894 }
12895}
12896
12897//===----------------------------------------------------------------------===//
12898// X86 Optimization Hooks
12899//===----------------------------------------------------------------------===//
12900
Dan Gohman475871a2008-07-27 21:46:04 +000012901void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012902 APInt &KnownZero,
12903 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012904 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012905 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012906 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012907 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012908 assert((Opc >= ISD::BUILTIN_OP_END ||
12909 Opc == ISD::INTRINSIC_WO_CHAIN ||
12910 Opc == ISD::INTRINSIC_W_CHAIN ||
12911 Opc == ISD::INTRINSIC_VOID) &&
12912 "Should use MaskedValueIsZero if you don't know whether Op"
12913 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012914
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012915 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012916 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012917 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012918 case X86ISD::ADD:
12919 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012920 case X86ISD::ADC:
12921 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012922 case X86ISD::SMUL:
12923 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012924 case X86ISD::INC:
12925 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012926 case X86ISD::OR:
12927 case X86ISD::XOR:
12928 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012929 // These nodes' second result is a boolean.
12930 if (Op.getResNo() == 0)
12931 break;
12932 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012933 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012934 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012935 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012936 case ISD::INTRINSIC_WO_CHAIN: {
12937 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12938 unsigned NumLoBits = 0;
12939 switch (IntId) {
12940 default: break;
12941 case Intrinsic::x86_sse_movmsk_ps:
12942 case Intrinsic::x86_avx_movmsk_ps_256:
12943 case Intrinsic::x86_sse2_movmsk_pd:
12944 case Intrinsic::x86_avx_movmsk_pd_256:
12945 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012946 case Intrinsic::x86_sse2_pmovmskb_128:
12947 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012948 // High bits of movmskp{s|d}, pmovmskb are known zero.
12949 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012950 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012951 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12952 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12953 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12954 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12955 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12956 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012957 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012958 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012959 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000012960 break;
12961 }
12962 }
12963 break;
12964 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012965 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012966}
Chris Lattner259e97c2006-01-31 19:43:35 +000012967
Owen Andersonbc146b02010-09-21 20:42:50 +000012968unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12969 unsigned Depth) const {
12970 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12971 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12972 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012973
Owen Andersonbc146b02010-09-21 20:42:50 +000012974 // Fallback case.
12975 return 1;
12976}
12977
Evan Cheng206ee9d2006-07-07 08:33:52 +000012978/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012979/// node is a GlobalAddress + offset.
12980bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012981 const GlobalValue* &GA,
12982 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012983 if (N->getOpcode() == X86ISD::Wrapper) {
12984 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012985 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012986 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012987 return true;
12988 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012989 }
Evan Chengad4196b2008-05-12 19:56:52 +000012990 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012991}
12992
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012993/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12994/// same as extracting the high 128-bit part of 256-bit vector and then
12995/// inserting the result into the low part of a new 256-bit vector
12996static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12997 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000012998 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012999
13000 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000013001 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013002 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
13003 SVOp->getMaskElt(j) >= 0)
13004 return false;
13005
13006 return true;
13007}
13008
13009/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
13010/// same as extracting the low 128-bit part of 256-bit vector and then
13011/// inserting the result into the high part of a new 256-bit vector
13012static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
13013 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013014 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013015
13016 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000013017 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013018 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
13019 SVOp->getMaskElt(j) >= 0)
13020 return false;
13021
13022 return true;
13023}
13024
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013025/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
13026static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000013027 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013028 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013029 DebugLoc dl = N->getDebugLoc();
13030 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
13031 SDValue V1 = SVOp->getOperand(0);
13032 SDValue V2 = SVOp->getOperand(1);
13033 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013034 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013035
13036 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
13037 V2.getOpcode() == ISD::CONCAT_VECTORS) {
13038 //
13039 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000013040 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013041 // V UNDEF BUILD_VECTOR UNDEF
13042 // \ / \ /
13043 // CONCAT_VECTOR CONCAT_VECTOR
13044 // \ /
13045 // \ /
13046 // RESULT: V + zero extended
13047 //
13048 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
13049 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
13050 V1.getOperand(1).getOpcode() != ISD::UNDEF)
13051 return SDValue();
13052
13053 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
13054 return SDValue();
13055
13056 // To match the shuffle mask, the first half of the mask should
13057 // be exactly the first vector, and all the rest a splat with the
13058 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000013059 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013060 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
13061 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
13062 return SDValue();
13063
Chad Rosier3d1161e2012-01-03 21:05:52 +000013064 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
13065 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
Chad Rosier42726832012-05-07 18:47:44 +000013066 if (Ld->hasNUsesOfValue(1, 0)) {
13067 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
13068 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
13069 SDValue ResNode =
13070 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
13071 Ld->getMemoryVT(),
13072 Ld->getPointerInfo(),
13073 Ld->getAlignment(),
13074 false/*isVolatile*/, true/*ReadMem*/,
13075 false/*WriteMem*/);
13076 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
13077 }
Chad Rosier3d1161e2012-01-03 21:05:52 +000013078 }
13079
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013080 // Emit a zeroed vector and insert the desired subvector on its
13081 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013082 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000013083 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013084 return DCI.CombineTo(N, InsV);
13085 }
13086
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013087 //===--------------------------------------------------------------------===//
13088 // Combine some shuffles into subvector extracts and inserts:
13089 //
13090
13091 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
13092 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013093 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
13094 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013095 return DCI.CombineTo(N, InsV);
13096 }
13097
13098 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
13099 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013100 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
13101 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013102 return DCI.CombineTo(N, InsV);
13103 }
13104
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013105 return SDValue();
13106}
13107
13108/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000013109static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013110 TargetLowering::DAGCombinerInfo &DCI,
13111 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000013112 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000013113 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000013114
Mon P Wanga0fd0d52010-12-19 23:55:53 +000013115 // Don't create instructions with illegal types after legalize types has run.
13116 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13117 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
13118 return SDValue();
13119
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013120 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
13121 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
13122 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013123 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013124
13125 // Only handle 128 wide vector from here on.
13126 if (VT.getSizeInBits() != 128)
13127 return SDValue();
13128
13129 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
13130 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
13131 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000013132 SmallVector<SDValue, 16> Elts;
13133 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013134 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000013135
Nate Begemanfdea31a2010-03-24 20:49:50 +000013136 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013137}
Evan Chengd880b972008-05-09 21:53:03 +000013138
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013139
Craig Topperc16f8512012-04-25 06:39:39 +000013140/// DCI, PerformTruncateCombine - Converts truncate operation to
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013141/// a sequence of vector shuffle operations.
13142/// It is possible when we truncate 256-bit vector to 128-bit vector
13143
13144SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
13145 DAGCombinerInfo &DCI) const {
13146 if (!DCI.isBeforeLegalizeOps())
13147 return SDValue();
13148
Craig Topper3ef43cf2012-04-24 06:36:35 +000013149 if (!Subtarget->hasAVX())
13150 return SDValue();
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013151
13152 EVT VT = N->getValueType(0);
13153 SDValue Op = N->getOperand(0);
13154 EVT OpVT = Op.getValueType();
13155 DebugLoc dl = N->getDebugLoc();
13156
13157 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
13158
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013159 if (Subtarget->hasAVX2()) {
13160 // AVX2: v4i64 -> v4i32
13161
13162 // VPERMD
13163 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
13164
13165 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v8i32, Op);
13166 Op = DAG.getVectorShuffle(MVT::v8i32, dl, Op, DAG.getUNDEF(MVT::v8i32),
13167 ShufMask);
13168
Craig Topperd63fa652012-04-22 18:51:37 +000013169 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, Op,
13170 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013171 }
13172
13173 // AVX: v4i64 -> v4i32
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013174 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013175 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013176
13177 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013178 DAG.getIntPtrConstant(2));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013179
13180 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13181 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13182
13183 // PSHUFD
Craig Topper9e401f22012-04-21 18:58:38 +000013184 static const int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013185
Craig Topperd63fa652012-04-22 18:51:37 +000013186 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT), ShufMask1);
13187 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT), ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013188
13189 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013190 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013191
Elena Demikhovsky73252572012-02-01 10:33:05 +000013192 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013193 }
Craig Topperd63fa652012-04-22 18:51:37 +000013194
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013195 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13196
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013197 if (Subtarget->hasAVX2()) {
13198 // AVX2: v8i32 -> v8i16
13199
13200 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v32i8, Op);
Craig Topperd63fa652012-04-22 18:51:37 +000013201
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013202 // PSHUFB
13203 SmallVector<SDValue,32> pshufbMask;
13204 for (unsigned i = 0; i < 2; ++i) {
13205 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
13206 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
13207 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
13208 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
13209 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
13210 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
13211 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
13212 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
13213 for (unsigned j = 0; j < 8; ++j)
13214 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
13215 }
Craig Topperd63fa652012-04-22 18:51:37 +000013216 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v32i8,
13217 &pshufbMask[0], 32);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013218 Op = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, Op, BV);
13219
13220 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i64, Op);
13221
13222 static const int ShufMask[] = {0, 2, -1, -1};
Craig Topperd63fa652012-04-22 18:51:37 +000013223 Op = DAG.getVectorShuffle(MVT::v4i64, dl, Op, DAG.getUNDEF(MVT::v4i64),
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013224 &ShufMask[0]);
13225
Craig Topperd63fa652012-04-22 18:51:37 +000013226 Op = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13227 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013228
13229 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
13230 }
13231
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013232 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013233 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013234
13235 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013236 DAG.getIntPtrConstant(4));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013237
13238 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13239 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13240
13241 // PSHUFB
Craig Topper9e401f22012-04-21 18:58:38 +000013242 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13243 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013244
Craig Topperd63fa652012-04-22 18:51:37 +000013245 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013246 ShufMask1);
Craig Topperd63fa652012-04-22 18:51:37 +000013247 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013248 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013249
13250 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13251 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13252
13253 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013254 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013255
Elena Demikhovsky73252572012-02-01 10:33:05 +000013256 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013257 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013258 }
13259
13260 return SDValue();
13261}
13262
Craig Topper89f4e662012-03-20 07:17:59 +000013263/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13264/// specific shuffle of a load can be folded into a single element load.
13265/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13266/// shuffles have been customed lowered so we need to handle those here.
13267static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13268 TargetLowering::DAGCombinerInfo &DCI) {
13269 if (DCI.isBeforeLegalizeOps())
13270 return SDValue();
13271
13272 SDValue InVec = N->getOperand(0);
13273 SDValue EltNo = N->getOperand(1);
13274
13275 if (!isa<ConstantSDNode>(EltNo))
13276 return SDValue();
13277
13278 EVT VT = InVec.getValueType();
13279
13280 bool HasShuffleIntoBitcast = false;
13281 if (InVec.getOpcode() == ISD::BITCAST) {
13282 // Don't duplicate a load with other uses.
13283 if (!InVec.hasOneUse())
13284 return SDValue();
13285 EVT BCVT = InVec.getOperand(0).getValueType();
13286 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13287 return SDValue();
13288 InVec = InVec.getOperand(0);
13289 HasShuffleIntoBitcast = true;
13290 }
13291
13292 if (!isTargetShuffle(InVec.getOpcode()))
13293 return SDValue();
13294
13295 // Don't duplicate a load with other uses.
13296 if (!InVec.hasOneUse())
13297 return SDValue();
13298
13299 SmallVector<int, 16> ShuffleMask;
13300 bool UnaryShuffle;
Craig Topperd978c542012-05-06 19:46:21 +000013301 if (!getTargetShuffleMask(InVec.getNode(), VT.getSimpleVT(), ShuffleMask,
13302 UnaryShuffle))
Craig Topper89f4e662012-03-20 07:17:59 +000013303 return SDValue();
13304
13305 // Select the input vector, guarding against out of range extract vector.
13306 unsigned NumElems = VT.getVectorNumElements();
13307 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13308 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13309 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13310 : InVec.getOperand(1);
13311
13312 // If inputs to shuffle are the same for both ops, then allow 2 uses
13313 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13314
13315 if (LdNode.getOpcode() == ISD::BITCAST) {
13316 // Don't duplicate a load with other uses.
13317 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13318 return SDValue();
13319
13320 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13321 LdNode = LdNode.getOperand(0);
13322 }
13323
13324 if (!ISD::isNormalLoad(LdNode.getNode()))
13325 return SDValue();
13326
13327 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13328
13329 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13330 return SDValue();
13331
13332 if (HasShuffleIntoBitcast) {
13333 // If there's a bitcast before the shuffle, check if the load type and
13334 // alignment is valid.
13335 unsigned Align = LN0->getAlignment();
13336 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13337 unsigned NewAlign = TLI.getTargetData()->
13338 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13339
13340 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13341 return SDValue();
13342 }
13343
13344 // All checks match so transform back to vector_shuffle so that DAG combiner
13345 // can finish the job
13346 DebugLoc dl = N->getDebugLoc();
13347
13348 // Create shuffle node taking into account the case that its a unary shuffle
13349 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13350 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13351 InVec.getOperand(0), Shuffle,
13352 &ShuffleMask[0]);
13353 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13354 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13355 EltNo);
13356}
13357
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013358/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13359/// generation and convert it from being a bunch of shuffles and extracts
13360/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013361static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013362 TargetLowering::DAGCombinerInfo &DCI) {
13363 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13364 if (NewOp.getNode())
13365 return NewOp;
13366
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013367 SDValue InputVector = N->getOperand(0);
13368
13369 // Only operate on vectors of 4 elements, where the alternative shuffling
13370 // gets to be more expensive.
13371 if (InputVector.getValueType() != MVT::v4i32)
13372 return SDValue();
13373
13374 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13375 // single use which is a sign-extend or zero-extend, and all elements are
13376 // used.
13377 SmallVector<SDNode *, 4> Uses;
13378 unsigned ExtractedElements = 0;
13379 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13380 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13381 if (UI.getUse().getResNo() != InputVector.getResNo())
13382 return SDValue();
13383
13384 SDNode *Extract = *UI;
13385 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13386 return SDValue();
13387
13388 if (Extract->getValueType(0) != MVT::i32)
13389 return SDValue();
13390 if (!Extract->hasOneUse())
13391 return SDValue();
13392 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13393 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13394 return SDValue();
13395 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13396 return SDValue();
13397
13398 // Record which element was extracted.
13399 ExtractedElements |=
13400 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13401
13402 Uses.push_back(Extract);
13403 }
13404
13405 // If not all the elements were used, this may not be worthwhile.
13406 if (ExtractedElements != 15)
13407 return SDValue();
13408
13409 // Ok, we've now decided to do the transformation.
13410 DebugLoc dl = InputVector.getDebugLoc();
13411
13412 // Store the value to a temporary stack slot.
13413 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013414 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13415 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013416
13417 // Replace each use (extract) with a load of the appropriate element.
13418 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13419 UE = Uses.end(); UI != UE; ++UI) {
13420 SDNode *Extract = *UI;
13421
Nadav Rotem86694292011-05-17 08:31:57 +000013422 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013423 SDValue Idx = Extract->getOperand(1);
13424 unsigned EltSize =
13425 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13426 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013427 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013428 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13429
Nadav Rotem86694292011-05-17 08:31:57 +000013430 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013431 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013432
13433 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013434 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013435 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013436 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013437
13438 // Replace the exact with the load.
13439 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13440 }
13441
13442 // The replacement was made in place; don't return anything.
13443 return SDValue();
13444}
13445
Duncan Sands6bcd2192011-09-17 16:49:39 +000013446/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13447/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013448static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013449 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013450 const X86Subtarget *Subtarget) {
13451 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013452 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013453 // Get the LHS/RHS of the select.
13454 SDValue LHS = N->getOperand(1);
13455 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013456 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013457
Dan Gohman670e5392009-09-21 18:03:22 +000013458 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013459 // instructions match the semantics of the common C idiom x<y?x:y but not
13460 // x<=y?x:y, because of how they handle negative zero (which can be
13461 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013462 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13463 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013464 (Subtarget->hasSSE2() ||
13465 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013466 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013467
Chris Lattner47b4ce82009-03-11 05:48:52 +000013468 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013469 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013470 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13471 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013472 switch (CC) {
13473 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013474 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013475 // Converting this to a min would handle NaNs incorrectly, and swapping
13476 // the operands would cause it to handle comparisons between positive
13477 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013478 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013479 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013480 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13481 break;
13482 std::swap(LHS, RHS);
13483 }
Dan Gohman670e5392009-09-21 18:03:22 +000013484 Opcode = X86ISD::FMIN;
13485 break;
13486 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013487 // Converting this to a min would handle comparisons between positive
13488 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013489 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013490 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13491 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013492 Opcode = X86ISD::FMIN;
13493 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013494 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013495 // Converting this to a min would handle both negative zeros and NaNs
13496 // incorrectly, but we can swap the operands to fix both.
13497 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013498 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013499 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013500 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013501 Opcode = X86ISD::FMIN;
13502 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013503
Dan Gohman670e5392009-09-21 18:03:22 +000013504 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013505 // Converting this to a max would handle comparisons between positive
13506 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013507 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013508 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013509 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013510 Opcode = X86ISD::FMAX;
13511 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013512 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013513 // Converting this to a max would handle NaNs incorrectly, and swapping
13514 // the operands would cause it to handle comparisons between positive
13515 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013516 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013517 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013518 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13519 break;
13520 std::swap(LHS, RHS);
13521 }
Dan Gohman670e5392009-09-21 18:03:22 +000013522 Opcode = X86ISD::FMAX;
13523 break;
13524 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013525 // Converting this to a max would handle both negative zeros and NaNs
13526 // incorrectly, but we can swap the operands to fix both.
13527 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013528 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013529 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013530 case ISD::SETGE:
13531 Opcode = X86ISD::FMAX;
13532 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013533 }
Dan Gohman670e5392009-09-21 18:03:22 +000013534 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013535 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13536 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013537 switch (CC) {
13538 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013539 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013540 // Converting this to a min would handle comparisons between positive
13541 // and negative zero incorrectly, and swapping the operands would
13542 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013543 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013544 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013545 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013546 break;
13547 std::swap(LHS, RHS);
13548 }
Dan Gohman670e5392009-09-21 18:03:22 +000013549 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013550 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013551 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013552 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013553 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013554 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13555 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013556 Opcode = X86ISD::FMIN;
13557 break;
13558 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013559 // Converting this to a min would handle both negative zeros and NaNs
13560 // incorrectly, but we can swap the operands to fix both.
13561 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013562 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013563 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013564 case ISD::SETGE:
13565 Opcode = X86ISD::FMIN;
13566 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013567
Dan Gohman670e5392009-09-21 18:03:22 +000013568 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013569 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013570 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013571 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013572 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013573 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013574 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013575 // Converting this to a max would handle comparisons between positive
13576 // and negative zero incorrectly, and swapping the operands would
13577 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013578 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013579 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013580 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013581 break;
13582 std::swap(LHS, RHS);
13583 }
Dan Gohman670e5392009-09-21 18:03:22 +000013584 Opcode = X86ISD::FMAX;
13585 break;
13586 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013587 // Converting this to a max would handle both negative zeros and NaNs
13588 // incorrectly, but we can swap the operands to fix both.
13589 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013590 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013591 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013592 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013593 Opcode = X86ISD::FMAX;
13594 break;
13595 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013596 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013597
Chris Lattner47b4ce82009-03-11 05:48:52 +000013598 if (Opcode)
13599 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013600 }
Eric Christopherfd179292009-08-27 18:07:15 +000013601
Chris Lattnerd1980a52009-03-12 06:52:53 +000013602 // If this is a select between two integer constants, try to do some
13603 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013604 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13605 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013606 // Don't do this for crazy integer types.
13607 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13608 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013609 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013610 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013611
Chris Lattnercee56e72009-03-13 05:53:31 +000013612 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013613 // Efficiently invertible.
13614 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13615 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13616 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13617 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013618 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013619 }
Eric Christopherfd179292009-08-27 18:07:15 +000013620
Chris Lattnerd1980a52009-03-12 06:52:53 +000013621 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013622 if (FalseC->getAPIntValue() == 0 &&
13623 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013624 if (NeedsCondInvert) // Invert the condition if needed.
13625 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13626 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013627
Chris Lattnerd1980a52009-03-12 06:52:53 +000013628 // Zero extend the condition if needed.
13629 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013630
Chris Lattnercee56e72009-03-13 05:53:31 +000013631 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013632 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013633 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013634 }
Eric Christopherfd179292009-08-27 18:07:15 +000013635
Chris Lattner97a29a52009-03-13 05:22:11 +000013636 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013637 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013638 if (NeedsCondInvert) // Invert the condition if needed.
13639 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13640 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013641
Chris Lattner97a29a52009-03-13 05:22:11 +000013642 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013643 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13644 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013645 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013646 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013647 }
Eric Christopherfd179292009-08-27 18:07:15 +000013648
Chris Lattnercee56e72009-03-13 05:53:31 +000013649 // Optimize cases that will turn into an LEA instruction. This requires
13650 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013651 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013652 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013653 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013654
Chris Lattnercee56e72009-03-13 05:53:31 +000013655 bool isFastMultiplier = false;
13656 if (Diff < 10) {
13657 switch ((unsigned char)Diff) {
13658 default: break;
13659 case 1: // result = add base, cond
13660 case 2: // result = lea base( , cond*2)
13661 case 3: // result = lea base(cond, cond*2)
13662 case 4: // result = lea base( , cond*4)
13663 case 5: // result = lea base(cond, cond*4)
13664 case 8: // result = lea base( , cond*8)
13665 case 9: // result = lea base(cond, cond*8)
13666 isFastMultiplier = true;
13667 break;
13668 }
13669 }
Eric Christopherfd179292009-08-27 18:07:15 +000013670
Chris Lattnercee56e72009-03-13 05:53:31 +000013671 if (isFastMultiplier) {
13672 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13673 if (NeedsCondInvert) // Invert the condition if needed.
13674 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13675 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013676
Chris Lattnercee56e72009-03-13 05:53:31 +000013677 // Zero extend the condition if needed.
13678 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13679 Cond);
13680 // Scale the condition by the difference.
13681 if (Diff != 1)
13682 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13683 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013684
Chris Lattnercee56e72009-03-13 05:53:31 +000013685 // Add the base if non-zero.
13686 if (FalseC->getAPIntValue() != 0)
13687 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13688 SDValue(FalseC, 0));
13689 return Cond;
13690 }
Eric Christopherfd179292009-08-27 18:07:15 +000013691 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013692 }
13693 }
Eric Christopherfd179292009-08-27 18:07:15 +000013694
Evan Cheng56f582d2012-01-04 01:41:39 +000013695 // Canonicalize max and min:
13696 // (x > y) ? x : y -> (x >= y) ? x : y
13697 // (x < y) ? x : y -> (x <= y) ? x : y
13698 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13699 // the need for an extra compare
13700 // against zero. e.g.
13701 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13702 // subl %esi, %edi
13703 // testl %edi, %edi
13704 // movl $0, %eax
13705 // cmovgl %edi, %eax
13706 // =>
13707 // xorl %eax, %eax
13708 // subl %esi, $edi
13709 // cmovsl %eax, %edi
13710 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13711 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13712 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13713 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13714 switch (CC) {
13715 default: break;
13716 case ISD::SETLT:
13717 case ISD::SETGT: {
13718 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13719 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13720 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13721 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13722 }
13723 }
13724 }
13725
Nadav Rotemcc616562012-01-15 19:27:55 +000013726 // If we know that this node is legal then we know that it is going to be
13727 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13728 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13729 // to simplify previous instructions.
13730 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13731 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
Nadav Rotembdcae382012-06-07 20:53:48 +000013732 !DCI.isBeforeLegalize() && TLI.isOperationLegal(ISD::VSELECT, VT)) {
Nadav Rotemcc616562012-01-15 19:27:55 +000013733 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
Nadav Rotembdcae382012-06-07 20:53:48 +000013734
13735 // Don't optimize vector selects that map to mask-registers.
13736 if (BitWidth == 1)
13737 return SDValue();
13738
Nadav Rotemcc616562012-01-15 19:27:55 +000013739 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13740 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13741
13742 APInt KnownZero, KnownOne;
13743 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13744 DCI.isBeforeLegalizeOps());
13745 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13746 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13747 DCI.CommitTargetLoweringOpt(TLO);
13748 }
13749
Dan Gohman475871a2008-07-27 21:46:04 +000013750 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013751}
13752
Chris Lattnerd1980a52009-03-12 06:52:53 +000013753/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13754static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13755 TargetLowering::DAGCombinerInfo &DCI) {
13756 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013757
Chris Lattnerd1980a52009-03-12 06:52:53 +000013758 // If the flag operand isn't dead, don't touch this CMOV.
13759 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13760 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013761
Evan Chengb5a55d92011-05-24 01:48:22 +000013762 SDValue FalseOp = N->getOperand(0);
13763 SDValue TrueOp = N->getOperand(1);
13764 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13765 SDValue Cond = N->getOperand(3);
13766 if (CC == X86::COND_E || CC == X86::COND_NE) {
13767 switch (Cond.getOpcode()) {
13768 default: break;
13769 case X86ISD::BSR:
13770 case X86ISD::BSF:
13771 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13772 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13773 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13774 }
13775 }
13776
Chris Lattnerd1980a52009-03-12 06:52:53 +000013777 // If this is a select between two integer constants, try to do some
13778 // optimizations. Note that the operands are ordered the opposite of SELECT
13779 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013780 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13781 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013782 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13783 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013784 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13785 CC = X86::GetOppositeBranchCondition(CC);
13786 std::swap(TrueC, FalseC);
13787 }
Eric Christopherfd179292009-08-27 18:07:15 +000013788
Chris Lattnerd1980a52009-03-12 06:52:53 +000013789 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013790 // This is efficient for any integer data type (including i8/i16) and
13791 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013792 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013793 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13794 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013795
Chris Lattnerd1980a52009-03-12 06:52:53 +000013796 // Zero extend the condition if needed.
13797 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013798
Chris Lattnerd1980a52009-03-12 06:52:53 +000013799 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13800 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013801 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013802 if (N->getNumValues() == 2) // Dead flag value?
13803 return DCI.CombineTo(N, Cond, SDValue());
13804 return Cond;
13805 }
Eric Christopherfd179292009-08-27 18:07:15 +000013806
Chris Lattnercee56e72009-03-13 05:53:31 +000013807 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13808 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013809 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013810 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13811 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013812
Chris Lattner97a29a52009-03-13 05:22:11 +000013813 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013814 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13815 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013816 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13817 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013818
Chris Lattner97a29a52009-03-13 05:22:11 +000013819 if (N->getNumValues() == 2) // Dead flag value?
13820 return DCI.CombineTo(N, Cond, SDValue());
13821 return Cond;
13822 }
Eric Christopherfd179292009-08-27 18:07:15 +000013823
Chris Lattnercee56e72009-03-13 05:53:31 +000013824 // Optimize cases that will turn into an LEA instruction. This requires
13825 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013826 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013827 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013828 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013829
Chris Lattnercee56e72009-03-13 05:53:31 +000013830 bool isFastMultiplier = false;
13831 if (Diff < 10) {
13832 switch ((unsigned char)Diff) {
13833 default: break;
13834 case 1: // result = add base, cond
13835 case 2: // result = lea base( , cond*2)
13836 case 3: // result = lea base(cond, cond*2)
13837 case 4: // result = lea base( , cond*4)
13838 case 5: // result = lea base(cond, cond*4)
13839 case 8: // result = lea base( , cond*8)
13840 case 9: // result = lea base(cond, cond*8)
13841 isFastMultiplier = true;
13842 break;
13843 }
13844 }
Eric Christopherfd179292009-08-27 18:07:15 +000013845
Chris Lattnercee56e72009-03-13 05:53:31 +000013846 if (isFastMultiplier) {
13847 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013848 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13849 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013850 // Zero extend the condition if needed.
13851 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13852 Cond);
13853 // Scale the condition by the difference.
13854 if (Diff != 1)
13855 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13856 DAG.getConstant(Diff, Cond.getValueType()));
13857
13858 // Add the base if non-zero.
13859 if (FalseC->getAPIntValue() != 0)
13860 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13861 SDValue(FalseC, 0));
13862 if (N->getNumValues() == 2) // Dead flag value?
13863 return DCI.CombineTo(N, Cond, SDValue());
13864 return Cond;
13865 }
Eric Christopherfd179292009-08-27 18:07:15 +000013866 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013867 }
13868 }
13869 return SDValue();
13870}
13871
13872
Evan Cheng0b0cd912009-03-28 05:57:29 +000013873/// PerformMulCombine - Optimize a single multiply with constant into two
13874/// in order to implement it with two cheaper instructions, e.g.
13875/// LEA + SHL, LEA + LEA.
13876static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13877 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013878 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13879 return SDValue();
13880
Owen Andersone50ed302009-08-10 22:56:29 +000013881 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013882 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013883 return SDValue();
13884
13885 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13886 if (!C)
13887 return SDValue();
13888 uint64_t MulAmt = C->getZExtValue();
13889 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13890 return SDValue();
13891
13892 uint64_t MulAmt1 = 0;
13893 uint64_t MulAmt2 = 0;
13894 if ((MulAmt % 9) == 0) {
13895 MulAmt1 = 9;
13896 MulAmt2 = MulAmt / 9;
13897 } else if ((MulAmt % 5) == 0) {
13898 MulAmt1 = 5;
13899 MulAmt2 = MulAmt / 5;
13900 } else if ((MulAmt % 3) == 0) {
13901 MulAmt1 = 3;
13902 MulAmt2 = MulAmt / 3;
13903 }
13904 if (MulAmt2 &&
13905 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13906 DebugLoc DL = N->getDebugLoc();
13907
13908 if (isPowerOf2_64(MulAmt2) &&
13909 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13910 // If second multiplifer is pow2, issue it first. We want the multiply by
13911 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13912 // is an add.
13913 std::swap(MulAmt1, MulAmt2);
13914
13915 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013916 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013917 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013918 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013919 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013920 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013921 DAG.getConstant(MulAmt1, VT));
13922
Eric Christopherfd179292009-08-27 18:07:15 +000013923 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013924 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013925 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013926 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013927 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013928 DAG.getConstant(MulAmt2, VT));
13929
13930 // Do not add new nodes to DAG combiner worklist.
13931 DCI.CombineTo(N, NewMul, false);
13932 }
13933 return SDValue();
13934}
13935
Evan Chengad9c0a32009-12-15 00:53:42 +000013936static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13937 SDValue N0 = N->getOperand(0);
13938 SDValue N1 = N->getOperand(1);
13939 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13940 EVT VT = N0.getValueType();
13941
13942 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13943 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013944 if (VT.isInteger() && !VT.isVector() &&
13945 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013946 N0.getOperand(1).getOpcode() == ISD::Constant) {
13947 SDValue N00 = N0.getOperand(0);
13948 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13949 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13950 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13951 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13952 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13953 APInt ShAmt = N1C->getAPIntValue();
13954 Mask = Mask.shl(ShAmt);
13955 if (Mask != 0)
13956 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13957 N00, DAG.getConstant(Mask, VT));
13958 }
13959 }
13960
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013961
13962 // Hardware support for vector shifts is sparse which makes us scalarize the
13963 // vector operations in many cases. Also, on sandybridge ADD is faster than
13964 // shl.
13965 // (shl V, 1) -> add V,V
13966 if (isSplatVector(N1.getNode())) {
13967 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13968 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13969 // We shift all of the values by one. In many cases we do not have
13970 // hardware support for this operation. This is better expressed as an ADD
13971 // of two values.
13972 if (N1C && (1 == N1C->getZExtValue())) {
13973 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13974 }
13975 }
13976
Evan Chengad9c0a32009-12-15 00:53:42 +000013977 return SDValue();
13978}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013979
Nate Begeman740ab032009-01-26 00:52:55 +000013980/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13981/// when possible.
13982static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013983 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013984 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013985 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013986 if (N->getOpcode() == ISD::SHL) {
13987 SDValue V = PerformSHLCombine(N, DAG);
13988 if (V.getNode()) return V;
13989 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013990
Nate Begeman740ab032009-01-26 00:52:55 +000013991 // On X86 with SSE2 support, we can transform this to a vector shift if
13992 // all elements are shifted by the same amount. We can't do this in legalize
13993 // because the a constant vector is typically transformed to a constant pool
13994 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013995 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013996 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013997
Craig Topper7be5dfd2011-11-12 09:58:49 +000013998 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13999 (!Subtarget->hasAVX2() ||
14000 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014001 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000014002
Mon P Wang3becd092009-01-28 08:12:05 +000014003 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000014004 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000014005 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000014006 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000014007 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
14008 unsigned NumElts = VT.getVectorNumElements();
14009 unsigned i = 0;
14010 for (; i != NumElts; ++i) {
14011 SDValue Arg = ShAmtOp.getOperand(i);
14012 if (Arg.getOpcode() == ISD::UNDEF) continue;
14013 BaseShAmt = Arg;
14014 break;
14015 }
Craig Topper37c26772012-01-17 04:44:50 +000014016 // Handle the case where the build_vector is all undef
14017 // FIXME: Should DAG allow this?
14018 if (i == NumElts)
14019 return SDValue();
14020
Mon P Wang3becd092009-01-28 08:12:05 +000014021 for (; i != NumElts; ++i) {
14022 SDValue Arg = ShAmtOp.getOperand(i);
14023 if (Arg.getOpcode() == ISD::UNDEF) continue;
14024 if (Arg != BaseShAmt) {
14025 return SDValue();
14026 }
14027 }
14028 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000014029 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000014030 SDValue InVec = ShAmtOp.getOperand(0);
14031 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
14032 unsigned NumElts = InVec.getValueType().getVectorNumElements();
14033 unsigned i = 0;
14034 for (; i != NumElts; ++i) {
14035 SDValue Arg = InVec.getOperand(i);
14036 if (Arg.getOpcode() == ISD::UNDEF) continue;
14037 BaseShAmt = Arg;
14038 break;
14039 }
14040 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
14041 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000014042 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000014043 if (C->getZExtValue() == SplatIdx)
14044 BaseShAmt = InVec.getOperand(1);
14045 }
14046 }
Mon P Wang845b1892012-02-01 22:15:20 +000014047 if (BaseShAmt.getNode() == 0) {
14048 // Don't create instructions with illegal types after legalize
14049 // types has run.
14050 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
14051 !DCI.isBeforeLegalize())
14052 return SDValue();
14053
Mon P Wangefa42202009-09-03 19:56:25 +000014054 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
14055 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000014056 }
Mon P Wang3becd092009-01-28 08:12:05 +000014057 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014058 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000014059
Mon P Wangefa42202009-09-03 19:56:25 +000014060 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000014061 if (EltVT.bitsGT(MVT::i32))
14062 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
14063 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000014064 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000014065
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014066 // The shift amount is identical so we can do a vector shift.
14067 SDValue ValOp = N->getOperand(0);
14068 switch (N->getOpcode()) {
14069 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000014070 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014071 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014072 switch (VT.getSimpleVT().SimpleTy) {
14073 default: return SDValue();
14074 case MVT::v2i64:
14075 case MVT::v4i32:
14076 case MVT::v8i16:
14077 case MVT::v4i64:
14078 case MVT::v8i32:
14079 case MVT::v16i16:
14080 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
14081 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014082 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000014083 switch (VT.getSimpleVT().SimpleTy) {
14084 default: return SDValue();
14085 case MVT::v4i32:
14086 case MVT::v8i16:
14087 case MVT::v8i32:
14088 case MVT::v16i16:
14089 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
14090 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014091 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014092 switch (VT.getSimpleVT().SimpleTy) {
14093 default: return SDValue();
14094 case MVT::v2i64:
14095 case MVT::v4i32:
14096 case MVT::v8i16:
14097 case MVT::v4i64:
14098 case MVT::v8i32:
14099 case MVT::v16i16:
14100 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
14101 }
Nate Begeman740ab032009-01-26 00:52:55 +000014102 }
Nate Begeman740ab032009-01-26 00:52:55 +000014103}
14104
Nate Begemanb65c1752010-12-17 22:55:37 +000014105
Stuart Hastings865f0932011-06-03 23:53:54 +000014106// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
14107// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
14108// and friends. Likewise for OR -> CMPNEQSS.
14109static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
14110 TargetLowering::DAGCombinerInfo &DCI,
14111 const X86Subtarget *Subtarget) {
14112 unsigned opcode;
14113
14114 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
14115 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000014116 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000014117 SDValue N0 = N->getOperand(0);
14118 SDValue N1 = N->getOperand(1);
14119 SDValue CMP0 = N0->getOperand(1);
14120 SDValue CMP1 = N1->getOperand(1);
14121 DebugLoc DL = N->getDebugLoc();
14122
14123 // The SETCCs should both refer to the same CMP.
14124 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
14125 return SDValue();
14126
14127 SDValue CMP00 = CMP0->getOperand(0);
14128 SDValue CMP01 = CMP0->getOperand(1);
14129 EVT VT = CMP00.getValueType();
14130
14131 if (VT == MVT::f32 || VT == MVT::f64) {
14132 bool ExpectingFlags = false;
14133 // Check for any users that want flags:
14134 for (SDNode::use_iterator UI = N->use_begin(),
14135 UE = N->use_end();
14136 !ExpectingFlags && UI != UE; ++UI)
14137 switch (UI->getOpcode()) {
14138 default:
14139 case ISD::BR_CC:
14140 case ISD::BRCOND:
14141 case ISD::SELECT:
14142 ExpectingFlags = true;
14143 break;
14144 case ISD::CopyToReg:
14145 case ISD::SIGN_EXTEND:
14146 case ISD::ZERO_EXTEND:
14147 case ISD::ANY_EXTEND:
14148 break;
14149 }
14150
14151 if (!ExpectingFlags) {
14152 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
14153 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
14154
14155 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
14156 X86::CondCode tmp = cc0;
14157 cc0 = cc1;
14158 cc1 = tmp;
14159 }
14160
14161 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
14162 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
14163 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
14164 X86ISD::NodeType NTOperator = is64BitFP ?
14165 X86ISD::FSETCCsd : X86ISD::FSETCCss;
14166 // FIXME: need symbolic constants for these magic numbers.
14167 // See X86ATTInstPrinter.cpp:printSSECC().
14168 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
14169 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
14170 DAG.getConstant(x86cc, MVT::i8));
14171 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
14172 OnesOrZeroesF);
14173 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
14174 DAG.getConstant(1, MVT::i32));
14175 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
14176 return OneBitOfTruth;
14177 }
14178 }
14179 }
14180 }
14181 return SDValue();
14182}
14183
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014184/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
14185/// so it can be folded inside ANDNP.
14186static bool CanFoldXORWithAllOnes(const SDNode *N) {
14187 EVT VT = N->getValueType(0);
14188
14189 // Match direct AllOnes for 128 and 256-bit vectors
14190 if (ISD::isBuildVectorAllOnes(N))
14191 return true;
14192
14193 // Look through a bit convert.
14194 if (N->getOpcode() == ISD::BITCAST)
14195 N = N->getOperand(0).getNode();
14196
14197 // Sometimes the operand may come from a insert_subvector building a 256-bit
14198 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014199 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000014200 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
14201 SDValue V1 = N->getOperand(0);
14202 SDValue V2 = N->getOperand(1);
14203
14204 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
14205 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
14206 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
14207 ISD::isBuildVectorAllOnes(V2.getNode()))
14208 return true;
14209 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014210
14211 return false;
14212}
14213
Nate Begemanb65c1752010-12-17 22:55:37 +000014214static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
14215 TargetLowering::DAGCombinerInfo &DCI,
14216 const X86Subtarget *Subtarget) {
14217 if (DCI.isBeforeLegalizeOps())
14218 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014219
Stuart Hastings865f0932011-06-03 23:53:54 +000014220 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14221 if (R.getNode())
14222 return R;
14223
Craig Topper54a11172011-10-14 07:06:56 +000014224 EVT VT = N->getValueType(0);
14225
Craig Topperb4c94572011-10-21 06:55:01 +000014226 // Create ANDN, BLSI, and BLSR instructions
14227 // BLSI is X & (-X)
14228 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000014229 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14230 SDValue N0 = N->getOperand(0);
14231 SDValue N1 = N->getOperand(1);
14232 DebugLoc DL = N->getDebugLoc();
14233
14234 // Check LHS for not
14235 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14236 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14237 // Check RHS for not
14238 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14239 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14240
Craig Topperb4c94572011-10-21 06:55:01 +000014241 // Check LHS for neg
14242 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14243 isZero(N0.getOperand(0)))
14244 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14245
14246 // Check RHS for neg
14247 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14248 isZero(N1.getOperand(0)))
14249 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14250
14251 // Check LHS for X-1
14252 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14253 isAllOnes(N0.getOperand(1)))
14254 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14255
14256 // Check RHS for X-1
14257 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14258 isAllOnes(N1.getOperand(1)))
14259 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14260
Craig Topper54a11172011-10-14 07:06:56 +000014261 return SDValue();
14262 }
14263
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014264 // Want to form ANDNP nodes:
14265 // 1) In the hopes of then easily combining them with OR and AND nodes
14266 // to form PBLEND/PSIGN.
14267 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014268 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014269 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014270
Nate Begemanb65c1752010-12-17 22:55:37 +000014271 SDValue N0 = N->getOperand(0);
14272 SDValue N1 = N->getOperand(1);
14273 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014274
Nate Begemanb65c1752010-12-17 22:55:37 +000014275 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014276 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014277 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14278 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014279 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014280
14281 // Check RHS for vnot
14282 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014283 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14284 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014285 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014286
Nate Begemanb65c1752010-12-17 22:55:37 +000014287 return SDValue();
14288}
14289
Evan Cheng760d1942010-01-04 21:22:48 +000014290static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014291 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014292 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014293 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014294 return SDValue();
14295
Stuart Hastings865f0932011-06-03 23:53:54 +000014296 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14297 if (R.getNode())
14298 return R;
14299
Evan Cheng760d1942010-01-04 21:22:48 +000014300 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014301
Evan Cheng760d1942010-01-04 21:22:48 +000014302 SDValue N0 = N->getOperand(0);
14303 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014304
Nate Begemanb65c1752010-12-17 22:55:37 +000014305 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014306 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014307 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014308 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14309 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014310
Craig Topper1666cb62011-11-19 07:07:26 +000014311 // Canonicalize pandn to RHS
14312 if (N0.getOpcode() == X86ISD::ANDNP)
14313 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014314 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014315 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14316 SDValue Mask = N1.getOperand(0);
14317 SDValue X = N1.getOperand(1);
14318 SDValue Y;
14319 if (N0.getOperand(0) == Mask)
14320 Y = N0.getOperand(1);
14321 if (N0.getOperand(1) == Mask)
14322 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014323
Craig Topper1666cb62011-11-19 07:07:26 +000014324 // Check to see if the mask appeared in both the AND and ANDNP and
14325 if (!Y.getNode())
14326 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014327
Craig Topper1666cb62011-11-19 07:07:26 +000014328 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014329 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014330 if (Mask.getOpcode() == ISD::BITCAST)
14331 Mask = Mask.getOperand(0);
14332 if (X.getOpcode() == ISD::BITCAST)
14333 X = X.getOperand(0);
14334 if (Y.getOpcode() == ISD::BITCAST)
14335 Y = Y.getOperand(0);
14336
Craig Topper1666cb62011-11-19 07:07:26 +000014337 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014338
Craig Toppered2e13d2012-01-22 19:15:14 +000014339 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014340 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14341 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014342 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014343 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014344
14345 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014346 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014347 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14348 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14349 if ((SraAmt + 1) != EltBits)
14350 return SDValue();
14351
14352 DebugLoc DL = N->getDebugLoc();
14353
14354 // Now we know we at least have a plendvb with the mask val. See if
14355 // we can form a psignb/w/d.
14356 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014357 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14358 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014359 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14360 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14361 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014362 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014363 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014364 }
14365 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014366 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014367 return SDValue();
14368
14369 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14370
14371 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14372 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14373 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014374 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014375 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014376 }
14377 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014378
Craig Topper1666cb62011-11-19 07:07:26 +000014379 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14380 return SDValue();
14381
Nate Begemanb65c1752010-12-17 22:55:37 +000014382 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014383 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14384 std::swap(N0, N1);
14385 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14386 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014387 if (!N0.hasOneUse() || !N1.hasOneUse())
14388 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014389
14390 SDValue ShAmt0 = N0.getOperand(1);
14391 if (ShAmt0.getValueType() != MVT::i8)
14392 return SDValue();
14393 SDValue ShAmt1 = N1.getOperand(1);
14394 if (ShAmt1.getValueType() != MVT::i8)
14395 return SDValue();
14396 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14397 ShAmt0 = ShAmt0.getOperand(0);
14398 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14399 ShAmt1 = ShAmt1.getOperand(0);
14400
14401 DebugLoc DL = N->getDebugLoc();
14402 unsigned Opc = X86ISD::SHLD;
14403 SDValue Op0 = N0.getOperand(0);
14404 SDValue Op1 = N1.getOperand(0);
14405 if (ShAmt0.getOpcode() == ISD::SUB) {
14406 Opc = X86ISD::SHRD;
14407 std::swap(Op0, Op1);
14408 std::swap(ShAmt0, ShAmt1);
14409 }
14410
Evan Cheng8b1190a2010-04-28 01:18:01 +000014411 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014412 if (ShAmt1.getOpcode() == ISD::SUB) {
14413 SDValue Sum = ShAmt1.getOperand(0);
14414 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014415 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14416 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14417 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14418 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014419 return DAG.getNode(Opc, DL, VT,
14420 Op0, Op1,
14421 DAG.getNode(ISD::TRUNCATE, DL,
14422 MVT::i8, ShAmt0));
14423 }
14424 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14425 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14426 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014427 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014428 return DAG.getNode(Opc, DL, VT,
14429 N0.getOperand(0), N1.getOperand(0),
14430 DAG.getNode(ISD::TRUNCATE, DL,
14431 MVT::i8, ShAmt0));
14432 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014433
Evan Cheng760d1942010-01-04 21:22:48 +000014434 return SDValue();
14435}
14436
Manman Ren92363622012-06-07 22:39:10 +000014437// Generate NEG and CMOV for integer abs.
14438static SDValue performIntegerAbsCombine(SDNode *N, SelectionDAG &DAG) {
14439 EVT VT = N->getValueType(0);
14440
14441 // Since X86 does not have CMOV for 8-bit integer, we don't convert
14442 // 8-bit integer abs to NEG and CMOV.
14443 if (VT.isInteger() && VT.getSizeInBits() == 8)
14444 return SDValue();
14445
14446 SDValue N0 = N->getOperand(0);
14447 SDValue N1 = N->getOperand(1);
14448 DebugLoc DL = N->getDebugLoc();
14449
14450 // Check pattern of XOR(ADD(X,Y), Y) where Y is SRA(X, size(X)-1)
14451 // and change it to SUB and CMOV.
14452 if (VT.isInteger() && N->getOpcode() == ISD::XOR &&
14453 N0.getOpcode() == ISD::ADD &&
14454 N0.getOperand(1) == N1 &&
14455 N1.getOpcode() == ISD::SRA &&
14456 N1.getOperand(0) == N0.getOperand(0))
14457 if (ConstantSDNode *Y1C = dyn_cast<ConstantSDNode>(N1.getOperand(1)))
14458 if (Y1C->getAPIntValue() == VT.getSizeInBits()-1) {
14459 // Generate SUB & CMOV.
14460 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, DAG.getVTList(VT, MVT::i32),
14461 DAG.getConstant(0, VT), N0.getOperand(0));
14462
14463 SDValue Ops[] = { N0.getOperand(0), Neg,
14464 DAG.getConstant(X86::COND_GE, MVT::i8),
14465 SDValue(Neg.getNode(), 1) };
14466 return DAG.getNode(X86ISD::CMOV, DL, DAG.getVTList(VT, MVT::Glue),
14467 Ops, array_lengthof(Ops));
14468 }
14469 return SDValue();
14470}
14471
Craig Topper3738ccd2011-12-27 06:27:23 +000014472// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014473static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14474 TargetLowering::DAGCombinerInfo &DCI,
14475 const X86Subtarget *Subtarget) {
14476 if (DCI.isBeforeLegalizeOps())
14477 return SDValue();
14478
Manman Ren45d53b82012-06-08 18:58:26 +000014479 if (Subtarget->hasCMov()) {
14480 SDValue RV = performIntegerAbsCombine(N, DAG);
14481 if (RV.getNode())
14482 return RV;
14483 }
Manman Ren92363622012-06-07 22:39:10 +000014484
14485 // Try forming BMI if it is available.
14486 if (!Subtarget->hasBMI())
14487 return SDValue();
14488
Craig Topperb4c94572011-10-21 06:55:01 +000014489 EVT VT = N->getValueType(0);
14490
14491 if (VT != MVT::i32 && VT != MVT::i64)
14492 return SDValue();
14493
Craig Topper3738ccd2011-12-27 06:27:23 +000014494 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14495
Craig Topperb4c94572011-10-21 06:55:01 +000014496 // Create BLSMSK instructions by finding X ^ (X-1)
14497 SDValue N0 = N->getOperand(0);
14498 SDValue N1 = N->getOperand(1);
14499 DebugLoc DL = N->getDebugLoc();
14500
14501 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14502 isAllOnes(N0.getOperand(1)))
14503 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14504
14505 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14506 isAllOnes(N1.getOperand(1)))
14507 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14508
14509 return SDValue();
14510}
14511
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014512/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14513static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014514 TargetLowering::DAGCombinerInfo &DCI,
14515 const X86Subtarget *Subtarget) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014516 LoadSDNode *Ld = cast<LoadSDNode>(N);
14517 EVT RegVT = Ld->getValueType(0);
14518 EVT MemVT = Ld->getMemoryVT();
14519 DebugLoc dl = Ld->getDebugLoc();
14520 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14521
14522 ISD::LoadExtType Ext = Ld->getExtensionType();
14523
Nadav Rotemca6f2962011-09-18 19:00:23 +000014524 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014525 // shuffle. We need SSE4 for the shuffles.
14526 // TODO: It is possible to support ZExt by zeroing the undef values
14527 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014528 if (RegVT.isVector() && RegVT.isInteger() &&
14529 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014530 assert(MemVT != RegVT && "Cannot extend to the same type");
14531 assert(MemVT.isVector() && "Must load a vector from memory");
14532
14533 unsigned NumElems = RegVT.getVectorNumElements();
14534 unsigned RegSz = RegVT.getSizeInBits();
14535 unsigned MemSz = MemVT.getSizeInBits();
14536 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014537
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014538 // All sizes must be a power of two.
14539 if (!isPowerOf2_32(RegSz * MemSz * NumElems))
14540 return SDValue();
14541
14542 // Attempt to load the original value using scalar loads.
14543 // Find the largest scalar type that divides the total loaded size.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014544 MVT SclrLoadTy = MVT::i8;
14545 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14546 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14547 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014548 if (TLI.isTypeLegal(Tp) && ((MemSz % Tp.getSizeInBits()) == 0)) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014549 SclrLoadTy = Tp;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014550 }
14551 }
14552
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014553 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
14554 if (TLI.isTypeLegal(MVT::f64) && SclrLoadTy.getSizeInBits() < 64 &&
14555 (64 <= MemSz))
14556 SclrLoadTy = MVT::f64;
14557
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014558 // Calculate the number of scalar loads that we need to perform
14559 // in order to load our vector from memory.
14560 unsigned NumLoads = MemSz / SclrLoadTy.getSizeInBits();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014561
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014562 // Represent our vector as a sequence of elements which are the
14563 // largest scalar that we can load.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014564 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14565 RegSz/SclrLoadTy.getSizeInBits());
14566
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014567 // Represent the data using the same element type that is stored in
14568 // memory. In practice, we ''widen'' MemVT.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014569 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14570 RegSz/MemVT.getScalarType().getSizeInBits());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014571
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014572 assert(WideVecVT.getSizeInBits() == LoadUnitVecVT.getSizeInBits() &&
14573 "Invalid vector type");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014574
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014575 // We can't shuffle using an illegal type.
14576 if (!TLI.isTypeLegal(WideVecVT))
14577 return SDValue();
14578
14579 SmallVector<SDValue, 8> Chains;
14580 SDValue Ptr = Ld->getBasePtr();
14581 SDValue Increment = DAG.getConstant(SclrLoadTy.getSizeInBits()/8,
14582 TLI.getPointerTy());
14583 SDValue Res = DAG.getUNDEF(LoadUnitVecVT);
14584
14585 for (unsigned i = 0; i < NumLoads; ++i) {
14586 // Perform a single load.
14587 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14588 Ptr, Ld->getPointerInfo(),
14589 Ld->isVolatile(), Ld->isNonTemporal(),
14590 Ld->isInvariant(), Ld->getAlignment());
14591 Chains.push_back(ScalarLoad.getValue(1));
14592 // Create the first element type using SCALAR_TO_VECTOR in order to avoid
14593 // another round of DAGCombining.
14594 if (i == 0)
14595 Res = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, LoadUnitVecVT, ScalarLoad);
14596 else
14597 Res = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, LoadUnitVecVT, Res,
14598 ScalarLoad, DAG.getIntPtrConstant(i));
14599
14600 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14601 }
14602
14603 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14604 Chains.size());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014605
14606 // Bitcast the loaded value to a vector of the original element type, in
14607 // the size of the target vector type.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014608 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, Res);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014609 unsigned SizeRatio = RegSz/MemSz;
14610
14611 // Redistribute the loaded elements into the different locations.
14612 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014613 for (unsigned i = 0; i != NumElems; ++i)
14614 ShuffleVec[i*SizeRatio] = i;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014615
14616 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014617 DAG.getUNDEF(WideVecVT),
14618 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014619
14620 // Bitcast to the requested type.
14621 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14622 // Replace the original load with the new sequence
14623 // and return the new chain.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014624 return DCI.CombineTo(N, Shuff, TF, true);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014625 }
14626
14627 return SDValue();
14628}
14629
Chris Lattner149a4e52008-02-22 02:09:43 +000014630/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014631static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014632 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014633 StoreSDNode *St = cast<StoreSDNode>(N);
14634 EVT VT = St->getValue().getValueType();
14635 EVT StVT = St->getMemoryVT();
14636 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014637 SDValue StoredVal = St->getOperand(1);
14638 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14639
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014640 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem87d35e82012-05-19 20:30:08 +000014641 // On Sandy Bridge, 256-bit memory operations are executed by two
14642 // 128-bit ports. However, on Haswell it is better to issue a single 256-bit
14643 // memory operation.
14644 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2() &&
Craig Topperb4a8aef2012-04-27 21:05:09 +000014645 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14646 StoredVal.getNumOperands() == 2) {
Nadav Rotem5e742a32011-08-11 16:41:21 +000014647 SDValue Value0 = StoredVal.getOperand(0);
14648 SDValue Value1 = StoredVal.getOperand(1);
14649
14650 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14651 SDValue Ptr0 = St->getBasePtr();
14652 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14653
14654 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14655 St->getPointerInfo(), St->isVolatile(),
14656 St->isNonTemporal(), St->getAlignment());
14657 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14658 St->getPointerInfo(), St->isVolatile(),
14659 St->isNonTemporal(), St->getAlignment());
14660 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14661 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014662
14663 // Optimize trunc store (of multiple scalars) to shuffle and store.
14664 // First, pack all of the elements in one place. Next, store to memory
14665 // in fewer chunks.
14666 if (St->isTruncatingStore() && VT.isVector()) {
14667 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14668 unsigned NumElems = VT.getVectorNumElements();
14669 assert(StVT != VT && "Cannot truncate to the same type");
14670 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14671 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14672
14673 // From, To sizes and ElemCount must be pow of two
14674 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014675 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014676 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014677 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014678
Nadav Rotem614061b2011-08-10 19:30:14 +000014679 unsigned SizeRatio = FromSz / ToSz;
14680
14681 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14682
14683 // Create a type on which we perform the shuffle
14684 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14685 StVT.getScalarType(), NumElems*SizeRatio);
14686
14687 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14688
14689 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14690 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014691 for (unsigned i = 0; i != NumElems; ++i)
14692 ShuffleVec[i] = i * SizeRatio;
Nadav Rotem614061b2011-08-10 19:30:14 +000014693
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014694 // Can't shuffle using an illegal type.
14695 if (!TLI.isTypeLegal(WideVecVT))
14696 return SDValue();
Nadav Rotem614061b2011-08-10 19:30:14 +000014697
14698 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014699 DAG.getUNDEF(WideVecVT),
14700 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000014701 // At this point all of the data is stored at the bottom of the
14702 // register. We now need to save it to mem.
14703
14704 // Find the largest store unit
14705 MVT StoreType = MVT::i8;
14706 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14707 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14708 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014709 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToSz)
Nadav Rotem614061b2011-08-10 19:30:14 +000014710 StoreType = Tp;
14711 }
14712
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014713 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
14714 if (TLI.isTypeLegal(MVT::f64) && StoreType.getSizeInBits() < 64 &&
14715 (64 <= NumElems * ToSz))
14716 StoreType = MVT::f64;
14717
Nadav Rotem614061b2011-08-10 19:30:14 +000014718 // Bitcast the original vector into a vector of store-size units
14719 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014720 StoreType, VT.getSizeInBits()/StoreType.getSizeInBits());
Nadav Rotem614061b2011-08-10 19:30:14 +000014721 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14722 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14723 SmallVector<SDValue, 8> Chains;
14724 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14725 TLI.getPointerTy());
14726 SDValue Ptr = St->getBasePtr();
14727
14728 // Perform one or more big stores into memory.
Craig Topper31a207a2012-05-04 06:39:13 +000014729 for (unsigned i=0, e=(ToSz*NumElems)/StoreType.getSizeInBits(); i!=e; ++i) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014730 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14731 StoreType, ShuffWide,
14732 DAG.getIntPtrConstant(i));
14733 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14734 St->getPointerInfo(), St->isVolatile(),
14735 St->isNonTemporal(), St->getAlignment());
14736 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14737 Chains.push_back(Ch);
14738 }
14739
14740 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14741 Chains.size());
14742 }
14743
14744
Chris Lattner149a4e52008-02-22 02:09:43 +000014745 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14746 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014747 // A preferable solution to the general problem is to figure out the right
14748 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014749
14750 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014751 if (VT.getSizeInBits() != 64)
14752 return SDValue();
14753
Devang Patel578efa92009-06-05 21:57:13 +000014754 const Function *F = DAG.getMachineFunction().getFunction();
14755 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014756 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014757 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014758 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014759 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014760 isa<LoadSDNode>(St->getValue()) &&
14761 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14762 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014763 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014764 LoadSDNode *Ld = 0;
14765 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014766 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014767 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014768 // Must be a store of a load. We currently handle two cases: the load
14769 // is a direct child, and it's under an intervening TokenFactor. It is
14770 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014771 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014772 Ld = cast<LoadSDNode>(St->getChain());
14773 else if (St->getValue().hasOneUse() &&
14774 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014775 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014776 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014777 TokenFactorIndex = i;
14778 Ld = cast<LoadSDNode>(St->getValue());
14779 } else
14780 Ops.push_back(ChainVal->getOperand(i));
14781 }
14782 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014783
Evan Cheng536e6672009-03-12 05:59:15 +000014784 if (!Ld || !ISD::isNormalLoad(Ld))
14785 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014786
Evan Cheng536e6672009-03-12 05:59:15 +000014787 // If this is not the MMX case, i.e. we are just turning i64 load/store
14788 // into f64 load/store, avoid the transformation if there are multiple
14789 // uses of the loaded value.
14790 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14791 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014792
Evan Cheng536e6672009-03-12 05:59:15 +000014793 DebugLoc LdDL = Ld->getDebugLoc();
14794 DebugLoc StDL = N->getDebugLoc();
14795 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14796 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14797 // pair instead.
14798 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014799 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014800 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14801 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014802 Ld->isNonTemporal(), Ld->isInvariant(),
14803 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014804 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014805 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014806 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014807 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014808 Ops.size());
14809 }
Evan Cheng536e6672009-03-12 05:59:15 +000014810 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014811 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014812 St->isVolatile(), St->isNonTemporal(),
14813 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014814 }
Evan Cheng536e6672009-03-12 05:59:15 +000014815
14816 // Otherwise, lower to two pairs of 32-bit loads / stores.
14817 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014818 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14819 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014820
Owen Anderson825b72b2009-08-11 20:47:22 +000014821 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014822 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014823 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014824 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014825 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014826 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014827 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014828 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014829 MinAlign(Ld->getAlignment(), 4));
14830
14831 SDValue NewChain = LoLd.getValue(1);
14832 if (TokenFactorIndex != -1) {
14833 Ops.push_back(LoLd);
14834 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014835 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014836 Ops.size());
14837 }
14838
14839 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014840 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14841 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014842
14843 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014844 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014845 St->isVolatile(), St->isNonTemporal(),
14846 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014847 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014848 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014849 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014850 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014851 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014852 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014853 }
Dan Gohman475871a2008-07-27 21:46:04 +000014854 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014855}
14856
Duncan Sands17470be2011-09-22 20:15:48 +000014857/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14858/// and return the operands for the horizontal operation in LHS and RHS. A
14859/// horizontal operation performs the binary operation on successive elements
14860/// of its first operand, then on successive elements of its second operand,
14861/// returning the resulting values in a vector. For example, if
14862/// A = < float a0, float a1, float a2, float a3 >
14863/// and
14864/// B = < float b0, float b1, float b2, float b3 >
14865/// then the result of doing a horizontal operation on A and B is
14866/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14867/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14868/// A horizontal-op B, for some already available A and B, and if so then LHS is
14869/// set to A, RHS to B, and the routine returns 'true'.
14870/// Note that the binary operation should have the property that if one of the
14871/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014872static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014873 // Look for the following pattern: if
14874 // A = < float a0, float a1, float a2, float a3 >
14875 // B = < float b0, float b1, float b2, float b3 >
14876 // and
14877 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14878 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14879 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14880 // which is A horizontal-op B.
14881
14882 // At least one of the operands should be a vector shuffle.
14883 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14884 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14885 return false;
14886
14887 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014888
14889 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14890 "Unsupported vector type for horizontal add/sub");
14891
14892 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14893 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014894 unsigned NumElts = VT.getVectorNumElements();
14895 unsigned NumLanes = VT.getSizeInBits()/128;
14896 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014897 assert((NumLaneElts % 2 == 0) &&
14898 "Vector type should have an even number of elements in each lane");
14899 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014900
14901 // View LHS in the form
14902 // LHS = VECTOR_SHUFFLE A, B, LMask
14903 // If LHS is not a shuffle then pretend it is the shuffle
14904 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14905 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14906 // type VT.
14907 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014908 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014909 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14910 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14911 A = LHS.getOperand(0);
14912 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14913 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014914 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14915 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014916 } else {
14917 if (LHS.getOpcode() != ISD::UNDEF)
14918 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014919 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014920 LMask[i] = i;
14921 }
14922
14923 // Likewise, view RHS in the form
14924 // RHS = VECTOR_SHUFFLE C, D, RMask
14925 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014926 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014927 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14928 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14929 C = RHS.getOperand(0);
14930 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14931 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014932 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14933 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014934 } else {
14935 if (RHS.getOpcode() != ISD::UNDEF)
14936 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014937 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014938 RMask[i] = i;
14939 }
14940
14941 // Check that the shuffles are both shuffling the same vectors.
14942 if (!(A == C && B == D) && !(A == D && B == C))
14943 return false;
14944
14945 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14946 if (!A.getNode() && !B.getNode())
14947 return false;
14948
14949 // If A and B occur in reverse order in RHS, then "swap" them (which means
14950 // rewriting the mask).
14951 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014952 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014953
14954 // At this point LHS and RHS are equivalent to
14955 // LHS = VECTOR_SHUFFLE A, B, LMask
14956 // RHS = VECTOR_SHUFFLE A, B, RMask
14957 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014958 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014959 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014960
Craig Topperf8363302011-12-02 08:18:41 +000014961 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014962 if (LIdx < 0 || RIdx < 0 ||
14963 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14964 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014965 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014966
Craig Topperf8363302011-12-02 08:18:41 +000014967 // Check that successive elements are being operated on. If not, this is
14968 // not a horizontal operation.
14969 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14970 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014971 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014972 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014973 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014974 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014975 }
14976
14977 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14978 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14979 return true;
14980}
14981
14982/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14983static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14984 const X86Subtarget *Subtarget) {
14985 EVT VT = N->getValueType(0);
14986 SDValue LHS = N->getOperand(0);
14987 SDValue RHS = N->getOperand(1);
14988
14989 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014990 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014991 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014992 isHorizontalBinOp(LHS, RHS, true))
14993 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14994 return SDValue();
14995}
14996
14997/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14998static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14999 const X86Subtarget *Subtarget) {
15000 EVT VT = N->getValueType(0);
15001 SDValue LHS = N->getOperand(0);
15002 SDValue RHS = N->getOperand(1);
15003
15004 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015005 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000015006 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000015007 isHorizontalBinOp(LHS, RHS, false))
15008 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
15009 return SDValue();
15010}
15011
Chris Lattner6cf73262008-01-25 06:14:17 +000015012/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
15013/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000015014static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000015015 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
15016 // F[X]OR(0.0, x) -> x
15017 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000015018 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
15019 if (C->getValueAPF().isPosZero())
15020 return N->getOperand(1);
15021 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
15022 if (C->getValueAPF().isPosZero())
15023 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000015024 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000015025}
15026
15027/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000015028static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000015029 // FAND(0.0, x) -> 0.0
15030 // FAND(x, 0.0) -> 0.0
15031 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
15032 if (C->getValueAPF().isPosZero())
15033 return N->getOperand(0);
15034 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
15035 if (C->getValueAPF().isPosZero())
15036 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000015037 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000015038}
15039
Dan Gohmane5af2d32009-01-29 01:59:02 +000015040static SDValue PerformBTCombine(SDNode *N,
15041 SelectionDAG &DAG,
15042 TargetLowering::DAGCombinerInfo &DCI) {
15043 // BT ignores high bits in the bit index operand.
15044 SDValue Op1 = N->getOperand(1);
15045 if (Op1.hasOneUse()) {
15046 unsigned BitWidth = Op1.getValueSizeInBits();
15047 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
15048 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015049 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
15050 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000015051 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000015052 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
15053 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
15054 DCI.CommitTargetLoweringOpt(TLO);
15055 }
15056 return SDValue();
15057}
Chris Lattner83e6c992006-10-04 06:57:07 +000015058
Eli Friedman7a5e5552009-06-07 06:52:44 +000015059static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
15060 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000015061 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000015062 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000015063 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000015064 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000015065 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000015066 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000015067 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015068 }
15069 return SDValue();
15070}
15071
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015072static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
15073 TargetLowering::DAGCombinerInfo &DCI,
15074 const X86Subtarget *Subtarget) {
15075 if (!DCI.isBeforeLegalizeOps())
15076 return SDValue();
15077
Craig Topper3ef43cf2012-04-24 06:36:35 +000015078 if (!Subtarget->hasAVX())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015079 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015080
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015081 EVT VT = N->getValueType(0);
15082 SDValue Op = N->getOperand(0);
15083 EVT OpVT = Op.getValueType();
15084 DebugLoc dl = N->getDebugLoc();
15085
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015086 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
15087 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015088
Craig Topper3ef43cf2012-04-24 06:36:35 +000015089 if (Subtarget->hasAVX2())
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015090 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, Op);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015091
15092 // Optimize vectors in AVX mode
15093 // Sign extend v8i16 to v8i32 and
15094 // v4i32 to v4i64
15095 //
15096 // Divide input vector into two parts
15097 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
15098 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
15099 // concat the vectors to original VT
15100
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015101 unsigned NumElems = OpVT.getVectorNumElements();
15102 SmallVector<int,8> ShufMask1(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015103 for (unsigned i = 0; i != NumElems/2; ++i)
15104 ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015105
15106 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000015107 &ShufMask1[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015108
15109 SmallVector<int,8> ShufMask2(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015110 for (unsigned i = 0; i != NumElems/2; ++i)
15111 ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015112
15113 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000015114 &ShufMask2[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015115
Craig Topper3ef43cf2012-04-24 06:36:35 +000015116 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015117 VT.getVectorNumElements()/2);
15118
Craig Topper3ef43cf2012-04-24 06:36:35 +000015119 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015120 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
15121
15122 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
15123 }
15124 return SDValue();
15125}
15126
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000015127static SDValue PerformFMACombine(SDNode *N, SelectionDAG &DAG,
15128 const X86Subtarget* Subtarget) {
15129 DebugLoc dl = N->getDebugLoc();
15130 EVT VT = N->getValueType(0);
15131
15132 EVT ScalarVT = VT.getScalarType();
15133 if ((ScalarVT != MVT::f32 && ScalarVT != MVT::f64) || !Subtarget->hasFMA())
15134 return SDValue();
15135
15136 SDValue A = N->getOperand(0);
15137 SDValue B = N->getOperand(1);
15138 SDValue C = N->getOperand(2);
15139
15140 bool NegA = (A.getOpcode() == ISD::FNEG);
15141 bool NegB = (B.getOpcode() == ISD::FNEG);
15142 bool NegC = (C.getOpcode() == ISD::FNEG);
15143
15144 // Negative multiplication when NegA xor NegB
15145 bool NegMul = (NegA != NegB);
15146 if (NegA)
15147 A = A.getOperand(0);
15148 if (NegB)
15149 B = B.getOperand(0);
15150 if (NegC)
15151 C = C.getOperand(0);
15152
15153 unsigned Opcode;
15154 if (!NegMul)
15155 Opcode = (!NegC)? X86ISD::FMADD : X86ISD::FMSUB;
15156 else
15157 Opcode = (!NegC)? X86ISD::FNMADD : X86ISD::FNMSUB;
15158 return DAG.getNode(Opcode, dl, VT, A, B, C);
15159}
15160
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015161static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000015162 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015163 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000015164 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
15165 // (and (i32 x86isd::setcc_carry), 1)
15166 // This eliminates the zext. This transformation is necessary because
15167 // ISD::SETCC is always legalized to i8.
15168 DebugLoc dl = N->getDebugLoc();
15169 SDValue N0 = N->getOperand(0);
15170 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015171 EVT OpVT = N0.getValueType();
15172
Evan Cheng2e489c42009-12-16 00:53:11 +000015173 if (N0.getOpcode() == ISD::AND &&
15174 N0.hasOneUse() &&
15175 N0.getOperand(0).hasOneUse()) {
15176 SDValue N00 = N0.getOperand(0);
15177 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
15178 return SDValue();
15179 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
15180 if (!C || C->getZExtValue() != 1)
15181 return SDValue();
15182 return DAG.getNode(ISD::AND, dl, VT,
15183 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
15184 N00.getOperand(0), N00.getOperand(1)),
15185 DAG.getConstant(1, VT));
15186 }
Craig Topperd0cf5652012-04-21 18:13:35 +000015187
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015188 // Optimize vectors in AVX mode:
15189 //
15190 // v8i16 -> v8i32
15191 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
15192 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
15193 // Concat upper and lower parts.
15194 //
15195 // v4i32 -> v4i64
15196 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
15197 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
15198 // Concat upper and lower parts.
15199 //
Craig Topperc16f8512012-04-25 06:39:39 +000015200 if (!DCI.isBeforeLegalizeOps())
15201 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015202
Craig Topperc16f8512012-04-25 06:39:39 +000015203 if (!Subtarget->hasAVX())
15204 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015205
Craig Topperc16f8512012-04-25 06:39:39 +000015206 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
15207 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015208
Craig Topperc16f8512012-04-25 06:39:39 +000015209 if (Subtarget->hasAVX2())
15210 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, N0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015211
Craig Topperc16f8512012-04-25 06:39:39 +000015212 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
15213 SDValue OpLo = getUnpackl(DAG, dl, OpVT, N0, ZeroVec);
15214 SDValue OpHi = getUnpackh(DAG, dl, OpVT, N0, ZeroVec);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015215
Craig Topperc16f8512012-04-25 06:39:39 +000015216 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
15217 VT.getVectorNumElements()/2);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015218
Craig Topperc16f8512012-04-25 06:39:39 +000015219 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
15220 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
15221
15222 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015223 }
15224
Evan Cheng2e489c42009-12-16 00:53:11 +000015225 return SDValue();
15226}
15227
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015228// Optimize x == -y --> x+y == 0
15229// x != -y --> x+y != 0
15230static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15231 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
15232 SDValue LHS = N->getOperand(0);
15233 SDValue RHS = N->getOperand(1);
15234
15235 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
15236 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
15237 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
15238 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15239 LHS.getValueType(), RHS, LHS.getOperand(1));
15240 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15241 addV, DAG.getConstant(0, addV.getValueType()), CC);
15242 }
15243 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
15244 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
15245 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
15246 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15247 RHS.getValueType(), LHS, RHS.getOperand(1));
15248 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15249 addV, DAG.getConstant(0, addV.getValueType()), CC);
15250 }
15251 return SDValue();
15252}
15253
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015254// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
15255static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15256 unsigned X86CC = N->getConstantOperandVal(0);
15257 SDValue EFLAG = N->getOperand(1);
15258 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015259
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015260 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
15261 // a zext and produces an all-ones bit which is more useful than 0/1 in some
15262 // cases.
15263 if (X86CC == X86::COND_B)
15264 return DAG.getNode(ISD::AND, DL, MVT::i8,
15265 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
15266 DAG.getConstant(X86CC, MVT::i8), EFLAG),
15267 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015268
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015269 return SDValue();
15270}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015271
Craig Topper7fd5e162012-04-24 06:02:29 +000015272static SDValue PerformUINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG) {
Nadav Rotema3540772012-04-23 21:53:37 +000015273 SDValue Op0 = N->getOperand(0);
15274 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015275
15276 // UINT_TO_FP(v4i8) -> SINT_TO_FP(ZEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015277 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015278 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015279 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015280 SDValue P = DAG.getNode(ISD::ZERO_EXTEND, dl, DstVT, Op0);
15281 // Notice that we use SINT_TO_FP because we know that the high bits
15282 // are zero and SINT_TO_FP is better supported by the hardware.
15283 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15284 }
15285
15286 return SDValue();
15287}
15288
Benjamin Kramer1396c402011-06-18 11:09:41 +000015289static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
15290 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015291 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015292 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015293
15294 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015295 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015296 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015297 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015298 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
15299 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15300 }
15301
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015302 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
15303 // a 32-bit target where SSE doesn't support i64->FP operations.
15304 if (Op0.getOpcode() == ISD::LOAD) {
15305 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
15306 EVT VT = Ld->getValueType(0);
15307 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
15308 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
15309 !XTLI->getSubtarget()->is64Bit() &&
15310 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000015311 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
15312 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015313 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
15314 return FILDChain;
15315 }
15316 }
15317 return SDValue();
15318}
15319
Craig Topper7fd5e162012-04-24 06:02:29 +000015320static SDValue PerformFP_TO_SINTCombine(SDNode *N, SelectionDAG &DAG) {
15321 EVT VT = N->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015322
15323 // v4i8 = FP_TO_SINT() -> v4i8 = TRUNCATE (V4i32 = FP_TO_SINT()
Nadav Rotema3540772012-04-23 21:53:37 +000015324 if (VT == MVT::v8i8 || VT == MVT::v4i8) {
15325 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015326 MVT DstVT = VT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015327 SDValue I = DAG.getNode(ISD::FP_TO_SINT, dl, DstVT, N->getOperand(0));
15328 return DAG.getNode(ISD::TRUNCATE, dl, VT, I);
15329 }
15330
15331 return SDValue();
15332}
15333
Chris Lattner23a01992010-12-20 01:37:09 +000015334// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
15335static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
15336 X86TargetLowering::DAGCombinerInfo &DCI) {
15337 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
15338 // the result is either zero or one (depending on the input carry bit).
15339 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
15340 if (X86::isZeroNode(N->getOperand(0)) &&
15341 X86::isZeroNode(N->getOperand(1)) &&
15342 // We don't have a good way to replace an EFLAGS use, so only do this when
15343 // dead right now.
15344 SDValue(N, 1).use_empty()) {
15345 DebugLoc DL = N->getDebugLoc();
15346 EVT VT = N->getValueType(0);
15347 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
15348 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
15349 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
15350 DAG.getConstant(X86::COND_B,MVT::i8),
15351 N->getOperand(2)),
15352 DAG.getConstant(1, VT));
15353 return DCI.CombineTo(N, Res1, CarryOut);
15354 }
15355
15356 return SDValue();
15357}
15358
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015359// fold (add Y, (sete X, 0)) -> adc 0, Y
15360// (add Y, (setne X, 0)) -> sbb -1, Y
15361// (sub (sete X, 0), Y) -> sbb 0, Y
15362// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015363static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015364 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015365
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015366 // Look through ZExts.
15367 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
15368 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
15369 return SDValue();
15370
15371 SDValue SetCC = Ext.getOperand(0);
15372 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
15373 return SDValue();
15374
15375 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
15376 if (CC != X86::COND_E && CC != X86::COND_NE)
15377 return SDValue();
15378
15379 SDValue Cmp = SetCC.getOperand(1);
15380 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000015381 !X86::isZeroNode(Cmp.getOperand(1)) ||
15382 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015383 return SDValue();
15384
15385 SDValue CmpOp0 = Cmp.getOperand(0);
15386 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
15387 DAG.getConstant(1, CmpOp0.getValueType()));
15388
15389 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
15390 if (CC == X86::COND_NE)
15391 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
15392 DL, OtherVal.getValueType(), OtherVal,
15393 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
15394 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
15395 DL, OtherVal.getValueType(), OtherVal,
15396 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
15397}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015398
Craig Topper54f952a2011-11-19 09:02:40 +000015399/// PerformADDCombine - Do target-specific dag combines on integer adds.
15400static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
15401 const X86Subtarget *Subtarget) {
15402 EVT VT = N->getValueType(0);
15403 SDValue Op0 = N->getOperand(0);
15404 SDValue Op1 = N->getOperand(1);
15405
15406 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015407 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000015408 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000015409 isHorizontalBinOp(Op0, Op1, true))
15410 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
15411
15412 return OptimizeConditionalInDecrement(N, DAG);
15413}
15414
15415static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
15416 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015417 SDValue Op0 = N->getOperand(0);
15418 SDValue Op1 = N->getOperand(1);
15419
15420 // X86 can't encode an immediate LHS of a sub. See if we can push the
15421 // negation into a preceding instruction.
15422 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015423 // If the RHS of the sub is a XOR with one use and a constant, invert the
15424 // immediate. Then add one to the LHS of the sub so we can turn
15425 // X-Y -> X+~Y+1, saving one register.
15426 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
15427 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000015428 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015429 EVT VT = Op0.getValueType();
15430 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
15431 Op1.getOperand(0),
15432 DAG.getConstant(~XorC, VT));
15433 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000015434 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015435 }
15436 }
15437
Craig Topper54f952a2011-11-19 09:02:40 +000015438 // Try to synthesize horizontal adds from adds of shuffles.
15439 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000015440 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000015441 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15442 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000015443 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15444
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015445 return OptimizeConditionalInDecrement(N, DAG);
15446}
15447
Dan Gohman475871a2008-07-27 21:46:04 +000015448SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000015449 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015450 SelectionDAG &DAG = DCI.DAG;
15451 switch (N->getOpcode()) {
15452 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015453 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000015454 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000015455 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000015456 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015457 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000015458 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15459 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000015460 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000015461 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000015462 case ISD::SHL:
15463 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000015464 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000015465 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000015466 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000015467 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015468 case ISD::LOAD: return PerformLOADCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000015469 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Craig Topper7fd5e162012-04-24 06:02:29 +000015470 case ISD::UINT_TO_FP: return PerformUINT_TO_FPCombine(N, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015471 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Craig Topper7fd5e162012-04-24 06:02:29 +000015472 case ISD::FP_TO_SINT: return PerformFP_TO_SINTCombine(N, DAG);
Duncan Sands17470be2011-09-22 20:15:48 +000015473 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15474 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000015475 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000015476 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15477 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000015478 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015479 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015480 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000015481 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015482 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015483 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015484 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015485 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000015486 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000015487 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000015488 case X86ISD::UNPCKH:
15489 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015490 case X86ISD::MOVHLPS:
15491 case X86ISD::MOVLHPS:
15492 case X86ISD::PSHUFD:
15493 case X86ISD::PSHUFHW:
15494 case X86ISD::PSHUFLW:
15495 case X86ISD::MOVSS:
15496 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000015497 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000015498 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015499 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000015500 case ISD::FMA: return PerformFMACombine(N, DAG, Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015501 }
15502
Dan Gohman475871a2008-07-27 21:46:04 +000015503 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015504}
15505
Evan Chenge5b51ac2010-04-17 06:13:15 +000015506/// isTypeDesirableForOp - Return true if the target has native support for
15507/// the specified value type and it is 'desirable' to use the type for the
15508/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15509/// instruction encodings are longer and some i16 instructions are slow.
15510bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15511 if (!isTypeLegal(VT))
15512 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015513 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015514 return true;
15515
15516 switch (Opc) {
15517 default:
15518 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015519 case ISD::LOAD:
15520 case ISD::SIGN_EXTEND:
15521 case ISD::ZERO_EXTEND:
15522 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015523 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015524 case ISD::SRL:
15525 case ISD::SUB:
15526 case ISD::ADD:
15527 case ISD::MUL:
15528 case ISD::AND:
15529 case ISD::OR:
15530 case ISD::XOR:
15531 return false;
15532 }
15533}
15534
15535/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015536/// beneficial for dag combiner to promote the specified node. If true, it
15537/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015538bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015539 EVT VT = Op.getValueType();
15540 if (VT != MVT::i16)
15541 return false;
15542
Evan Cheng4c26e932010-04-19 19:29:22 +000015543 bool Promote = false;
15544 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015545 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015546 default: break;
15547 case ISD::LOAD: {
15548 LoadSDNode *LD = cast<LoadSDNode>(Op);
15549 // If the non-extending load has a single use and it's not live out, then it
15550 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015551 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15552 Op.hasOneUse()*/) {
15553 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15554 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15555 // The only case where we'd want to promote LOAD (rather then it being
15556 // promoted as an operand is when it's only use is liveout.
15557 if (UI->getOpcode() != ISD::CopyToReg)
15558 return false;
15559 }
15560 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015561 Promote = true;
15562 break;
15563 }
15564 case ISD::SIGN_EXTEND:
15565 case ISD::ZERO_EXTEND:
15566 case ISD::ANY_EXTEND:
15567 Promote = true;
15568 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015569 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015570 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015571 SDValue N0 = Op.getOperand(0);
15572 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015573 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015574 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015575 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015576 break;
15577 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015578 case ISD::ADD:
15579 case ISD::MUL:
15580 case ISD::AND:
15581 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015582 case ISD::XOR:
15583 Commute = true;
15584 // fallthrough
15585 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015586 SDValue N0 = Op.getOperand(0);
15587 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015588 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015589 return false;
15590 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015591 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015592 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015593 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015594 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015595 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015596 }
15597 }
15598
15599 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015600 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015601}
15602
Evan Cheng60c07e12006-07-05 22:17:51 +000015603//===----------------------------------------------------------------------===//
15604// X86 Inline Assembly Support
15605//===----------------------------------------------------------------------===//
15606
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015607namespace {
15608 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015609 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015610 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015611
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015612 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015613 StringRef piece(*args[i]);
15614 if (!s.startswith(piece)) // Check if the piece matches.
15615 return false;
15616
15617 s = s.substr(piece.size());
15618 StringRef::size_type pos = s.find_first_not_of(" \t");
15619 if (pos == 0) // We matched a prefix.
15620 return false;
15621
15622 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015623 }
15624
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015625 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015626 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015627 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015628}
15629
Chris Lattnerb8105652009-07-20 17:51:36 +000015630bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15631 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015632
15633 std::string AsmStr = IA->getAsmString();
15634
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015635 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15636 if (!Ty || Ty->getBitWidth() % 16 != 0)
15637 return false;
15638
Chris Lattnerb8105652009-07-20 17:51:36 +000015639 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015640 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015641 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015642
15643 switch (AsmPieces.size()) {
15644 default: return false;
15645 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015646 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015647 // we will turn this bswap into something that will be lowered to logical
15648 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15649 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015650 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015651 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15652 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15653 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15654 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15655 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15656 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015657 // No need to check constraints, nothing other than the equivalent of
15658 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015659 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015660 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015661
Chris Lattnerb8105652009-07-20 17:51:36 +000015662 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015663 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015664 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015665 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15666 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015667 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015668 const std::string &ConstraintsStr = IA->getConstraintString();
15669 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015670 std::sort(AsmPieces.begin(), AsmPieces.end());
15671 if (AsmPieces.size() == 4 &&
15672 AsmPieces[0] == "~{cc}" &&
15673 AsmPieces[1] == "~{dirflag}" &&
15674 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015675 AsmPieces[3] == "~{fpsr}")
15676 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015677 }
15678 break;
15679 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015680 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015681 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015682 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15683 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15684 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015685 AsmPieces.clear();
15686 const std::string &ConstraintsStr = IA->getConstraintString();
15687 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15688 std::sort(AsmPieces.begin(), AsmPieces.end());
15689 if (AsmPieces.size() == 4 &&
15690 AsmPieces[0] == "~{cc}" &&
15691 AsmPieces[1] == "~{dirflag}" &&
15692 AsmPieces[2] == "~{flags}" &&
15693 AsmPieces[3] == "~{fpsr}")
15694 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015695 }
Evan Cheng55d42002011-01-08 01:24:27 +000015696
15697 if (CI->getType()->isIntegerTy(64)) {
15698 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15699 if (Constraints.size() >= 2 &&
15700 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15701 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15702 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015703 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15704 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15705 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015706 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015707 }
15708 }
15709 break;
15710 }
15711 return false;
15712}
15713
15714
15715
Chris Lattnerf4dff842006-07-11 02:54:03 +000015716/// getConstraintType - Given a constraint letter, return the type of
15717/// constraint it is for this target.
15718X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015719X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15720 if (Constraint.size() == 1) {
15721 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015722 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015723 case 'q':
15724 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015725 case 'f':
15726 case 't':
15727 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015728 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015729 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015730 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015731 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015732 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015733 case 'a':
15734 case 'b':
15735 case 'c':
15736 case 'd':
15737 case 'S':
15738 case 'D':
15739 case 'A':
15740 return C_Register;
15741 case 'I':
15742 case 'J':
15743 case 'K':
15744 case 'L':
15745 case 'M':
15746 case 'N':
15747 case 'G':
15748 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015749 case 'e':
15750 case 'Z':
15751 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015752 default:
15753 break;
15754 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015755 }
Chris Lattner4234f572007-03-25 02:14:49 +000015756 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015757}
15758
John Thompson44ab89e2010-10-29 17:29:13 +000015759/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015760/// This object must already have been set up with the operand type
15761/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015762TargetLowering::ConstraintWeight
15763 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015764 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015765 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015766 Value *CallOperandVal = info.CallOperandVal;
15767 // If we don't have a value, we can't do a match,
15768 // but allow it at the lowest weight.
15769 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015770 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015771 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015772 // Look at the constraint type.
15773 switch (*constraint) {
15774 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015775 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15776 case 'R':
15777 case 'q':
15778 case 'Q':
15779 case 'a':
15780 case 'b':
15781 case 'c':
15782 case 'd':
15783 case 'S':
15784 case 'D':
15785 case 'A':
15786 if (CallOperandVal->getType()->isIntegerTy())
15787 weight = CW_SpecificReg;
15788 break;
15789 case 'f':
15790 case 't':
15791 case 'u':
15792 if (type->isFloatingPointTy())
15793 weight = CW_SpecificReg;
15794 break;
15795 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015796 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015797 weight = CW_SpecificReg;
15798 break;
15799 case 'x':
15800 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015801 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015802 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015803 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015804 break;
15805 case 'I':
15806 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15807 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015808 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015809 }
15810 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015811 case 'J':
15812 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15813 if (C->getZExtValue() <= 63)
15814 weight = CW_Constant;
15815 }
15816 break;
15817 case 'K':
15818 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15819 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15820 weight = CW_Constant;
15821 }
15822 break;
15823 case 'L':
15824 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15825 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15826 weight = CW_Constant;
15827 }
15828 break;
15829 case 'M':
15830 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15831 if (C->getZExtValue() <= 3)
15832 weight = CW_Constant;
15833 }
15834 break;
15835 case 'N':
15836 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15837 if (C->getZExtValue() <= 0xff)
15838 weight = CW_Constant;
15839 }
15840 break;
15841 case 'G':
15842 case 'C':
15843 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15844 weight = CW_Constant;
15845 }
15846 break;
15847 case 'e':
15848 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15849 if ((C->getSExtValue() >= -0x80000000LL) &&
15850 (C->getSExtValue() <= 0x7fffffffLL))
15851 weight = CW_Constant;
15852 }
15853 break;
15854 case 'Z':
15855 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15856 if (C->getZExtValue() <= 0xffffffff)
15857 weight = CW_Constant;
15858 }
15859 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015860 }
15861 return weight;
15862}
15863
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015864/// LowerXConstraint - try to replace an X constraint, which matches anything,
15865/// with another that has more specific requirements based on the type of the
15866/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015867const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015868LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015869 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15870 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015871 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015872 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015873 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015874 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015875 return "x";
15876 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015877
Chris Lattner5e764232008-04-26 23:02:14 +000015878 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015879}
15880
Chris Lattner48884cd2007-08-25 00:47:38 +000015881/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15882/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015883void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015884 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015885 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015886 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015887 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015888
Eric Christopher100c8332011-06-02 23:16:42 +000015889 // Only support length 1 constraints for now.
15890 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015891
Eric Christopher100c8332011-06-02 23:16:42 +000015892 char ConstraintLetter = Constraint[0];
15893 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015894 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015895 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015896 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015897 if (C->getZExtValue() <= 31) {
15898 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015899 break;
15900 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015901 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015902 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015903 case 'J':
15904 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015905 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015906 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15907 break;
15908 }
15909 }
15910 return;
15911 case 'K':
15912 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015913 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015914 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15915 break;
15916 }
15917 }
15918 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015919 case 'N':
15920 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015921 if (C->getZExtValue() <= 255) {
15922 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015923 break;
15924 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015925 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015926 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015927 case 'e': {
15928 // 32-bit signed value
15929 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015930 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15931 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015932 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015933 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015934 break;
15935 }
15936 // FIXME gcc accepts some relocatable values here too, but only in certain
15937 // memory models; it's complicated.
15938 }
15939 return;
15940 }
15941 case 'Z': {
15942 // 32-bit unsigned value
15943 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015944 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15945 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015946 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15947 break;
15948 }
15949 }
15950 // FIXME gcc accepts some relocatable values here too, but only in certain
15951 // memory models; it's complicated.
15952 return;
15953 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015954 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015955 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015956 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015957 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015958 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015959 break;
15960 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015961
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015962 // In any sort of PIC mode addresses need to be computed at runtime by
15963 // adding in a register or some sort of table lookup. These can't
15964 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015965 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015966 return;
15967
Chris Lattnerdc43a882007-05-03 16:52:29 +000015968 // If we are in non-pic codegen mode, we allow the address of a global (with
15969 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015970 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015971 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015972
Chris Lattner49921962009-05-08 18:23:14 +000015973 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15974 while (1) {
15975 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15976 Offset += GA->getOffset();
15977 break;
15978 } else if (Op.getOpcode() == ISD::ADD) {
15979 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15980 Offset += C->getZExtValue();
15981 Op = Op.getOperand(0);
15982 continue;
15983 }
15984 } else if (Op.getOpcode() == ISD::SUB) {
15985 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15986 Offset += -C->getZExtValue();
15987 Op = Op.getOperand(0);
15988 continue;
15989 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015990 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015991
Chris Lattner49921962009-05-08 18:23:14 +000015992 // Otherwise, this isn't something we can handle, reject it.
15993 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015994 }
Eric Christopherfd179292009-08-27 18:07:15 +000015995
Dan Gohman46510a72010-04-15 01:51:59 +000015996 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015997 // If we require an extra load to get this address, as in PIC mode, we
15998 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015999 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
16000 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000016001 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000016002
Devang Patel0d881da2010-07-06 22:08:15 +000016003 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
16004 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000016005 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000016006 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000016007 }
Scott Michelfdc40a02009-02-17 22:15:04 +000016008
Gabor Greifba36cb52008-08-28 21:40:38 +000016009 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000016010 Ops.push_back(Result);
16011 return;
16012 }
Dale Johannesen1784d162010-06-25 21:55:36 +000016013 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000016014}
16015
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016016std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000016017X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000016018 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000016019 // First, see if this is a constraint that directly corresponds to an LLVM
16020 // register class.
16021 if (Constraint.size() == 1) {
16022 // GCC Constraint Letters
16023 switch (Constraint[0]) {
16024 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000016025 // TODO: Slight differences here in allocation order and leaving
16026 // RIP in the class. Do they matter any more here than they do
16027 // in the normal allocation?
16028 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
16029 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000016030 if (VT == MVT::i32 || VT == MVT::f32)
16031 return std::make_pair(0U, &X86::GR32RegClass);
16032 if (VT == MVT::i16)
16033 return std::make_pair(0U, &X86::GR16RegClass);
16034 if (VT == MVT::i8 || VT == MVT::i1)
16035 return std::make_pair(0U, &X86::GR8RegClass);
16036 if (VT == MVT::i64 || VT == MVT::f64)
16037 return std::make_pair(0U, &X86::GR64RegClass);
16038 break;
Eric Christopherd176af82011-06-29 17:23:50 +000016039 }
16040 // 32-bit fallthrough
16041 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000016042 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000016043 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
16044 if (VT == MVT::i16)
16045 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
16046 if (VT == MVT::i8 || VT == MVT::i1)
16047 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
16048 if (VT == MVT::i64)
16049 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000016050 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000016051 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000016052 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000016053 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000016054 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016055 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000016056 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000016057 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000016058 return std::make_pair(0U, &X86::GR32RegClass);
16059 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016060 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000016061 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000016062 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016063 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000016064 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016065 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000016066 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
16067 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000016068 case 'f': // FP Stack registers.
16069 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
16070 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000016071 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000016072 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016073 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000016074 return std::make_pair(0U, &X86::RFP64RegClass);
16075 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000016076 case 'y': // MMX_REGS if MMX allowed.
16077 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000016078 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016079 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000016080 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000016081 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000016082 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000016083 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000016084
Owen Anderson825b72b2009-08-11 20:47:22 +000016085 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000016086 default: break;
16087 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000016088 case MVT::f32:
16089 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000016090 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016091 case MVT::f64:
16092 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000016093 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016094 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000016095 case MVT::v16i8:
16096 case MVT::v8i16:
16097 case MVT::v4i32:
16098 case MVT::v2i64:
16099 case MVT::v4f32:
16100 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000016101 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000016102 // AVX types.
16103 case MVT::v32i8:
16104 case MVT::v16i16:
16105 case MVT::v8i32:
16106 case MVT::v4i64:
16107 case MVT::v8f32:
16108 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000016109 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016110 }
Chris Lattnerad043e82007-04-09 05:11:28 +000016111 break;
16112 }
16113 }
Scott Michelfdc40a02009-02-17 22:15:04 +000016114
Chris Lattnerf76d1802006-07-31 23:26:50 +000016115 // Use the default implementation in TargetLowering to convert the register
16116 // constraint into a member of a register class.
16117 std::pair<unsigned, const TargetRegisterClass*> Res;
16118 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000016119
16120 // Not found as a standard register?
16121 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000016122 // Map st(0) -> st(7) -> ST0
16123 if (Constraint.size() == 7 && Constraint[0] == '{' &&
16124 tolower(Constraint[1]) == 's' &&
16125 tolower(Constraint[2]) == 't' &&
16126 Constraint[3] == '(' &&
16127 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
16128 Constraint[5] == ')' &&
16129 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000016130
Chris Lattner56d77c72009-09-13 22:41:48 +000016131 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000016132 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016133 return Res;
16134 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016135
Chris Lattner56d77c72009-09-13 22:41:48 +000016136 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016137 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000016138 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000016139 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016140 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000016141 }
Chris Lattner56d77c72009-09-13 22:41:48 +000016142
16143 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016144 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000016145 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000016146 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016147 return Res;
16148 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016149
Dale Johannesen330169f2008-11-13 21:52:36 +000016150 // 'A' means EAX + EDX.
16151 if (Constraint == "A") {
16152 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000016153 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016154 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000016155 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000016156 return Res;
16157 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016158
Chris Lattnerf76d1802006-07-31 23:26:50 +000016159 // Otherwise, check to see if this is a register class of the wrong value
16160 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
16161 // turn into {ax},{dx}.
16162 if (Res.second->hasType(VT))
16163 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016164
Chris Lattnerf76d1802006-07-31 23:26:50 +000016165 // All of the single-register GCC register classes map their values onto
16166 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
16167 // really want an 8-bit or 32-bit register, map to the appropriate register
16168 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000016169 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000016170 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016171 unsigned DestReg = 0;
16172 switch (Res.first) {
16173 default: break;
16174 case X86::AX: DestReg = X86::AL; break;
16175 case X86::DX: DestReg = X86::DL; break;
16176 case X86::CX: DestReg = X86::CL; break;
16177 case X86::BX: DestReg = X86::BL; break;
16178 }
16179 if (DestReg) {
16180 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016181 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016182 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016183 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016184 unsigned DestReg = 0;
16185 switch (Res.first) {
16186 default: break;
16187 case X86::AX: DestReg = X86::EAX; break;
16188 case X86::DX: DestReg = X86::EDX; break;
16189 case X86::CX: DestReg = X86::ECX; break;
16190 case X86::BX: DestReg = X86::EBX; break;
16191 case X86::SI: DestReg = X86::ESI; break;
16192 case X86::DI: DestReg = X86::EDI; break;
16193 case X86::BP: DestReg = X86::EBP; break;
16194 case X86::SP: DestReg = X86::ESP; break;
16195 }
16196 if (DestReg) {
16197 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016198 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016199 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016200 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016201 unsigned DestReg = 0;
16202 switch (Res.first) {
16203 default: break;
16204 case X86::AX: DestReg = X86::RAX; break;
16205 case X86::DX: DestReg = X86::RDX; break;
16206 case X86::CX: DestReg = X86::RCX; break;
16207 case X86::BX: DestReg = X86::RBX; break;
16208 case X86::SI: DestReg = X86::RSI; break;
16209 case X86::DI: DestReg = X86::RDI; break;
16210 case X86::BP: DestReg = X86::RBP; break;
16211 case X86::SP: DestReg = X86::RSP; break;
16212 }
16213 if (DestReg) {
16214 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016215 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016216 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000016217 }
Craig Topperc9099502012-04-20 06:31:50 +000016218 } else if (Res.second == &X86::FR32RegClass ||
16219 Res.second == &X86::FR64RegClass ||
16220 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016221 // Handle references to XMM physical registers that got mapped into the
16222 // wrong class. This can happen with constraints like {xmm0} where the
16223 // target independent register mapper will just pick the first match it can
16224 // find, ignoring the required type.
Eli Friedman52d418d2012-06-25 23:42:33 +000016225
16226 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +000016227 Res.second = &X86::FR32RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000016228 else if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +000016229 Res.second = &X86::FR64RegClass;
16230 else if (X86::VR128RegClass.hasType(VT))
16231 Res.second = &X86::VR128RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000016232 else if (X86::VR256RegClass.hasType(VT))
16233 Res.second = &X86::VR256RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000016234 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016235
Chris Lattnerf76d1802006-07-31 23:26:50 +000016236 return Res;
16237}