blob: 2f91b520af0fe7013608e744facf361b42cc9f77 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Joerg Sonnenberger78cab942012-08-10 10:53:56 +000052#include <cctype>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053using namespace llvm;
54
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Evan Cheng10e86422008-04-25 19:11:04 +000057// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000058static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000059 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000060
David Greenea5f26012011-02-07 19:36:54 +000061/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
62/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000063/// simple subregister reference. Idx is an index in the 128 bits we
64/// want. It need not be aligned to a 128-bit bounday. That makes
65/// lowering EXTRACT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000066static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
67 SelectionDAG &DAG, DebugLoc dl) {
David Greenea5f26012011-02-07 19:36:54 +000068 EVT VT = Vec.getValueType();
69 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000070 EVT ElVT = VT.getVectorElementType();
Craig Topper66ddd152012-04-27 22:54:43 +000071 unsigned Factor = VT.getSizeInBits()/128;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000072 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
73 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000074
75 // Extract from UNDEF is UNDEF.
76 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000077 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000078
Craig Topperb14940a2012-04-22 20:55:18 +000079 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
80 // we can match to VEXTRACTF128.
81 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000082
Craig Topperb14940a2012-04-22 20:55:18 +000083 // This is the index of the first element of the 128-bit chunk
84 // we want.
85 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
86 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000087
Craig Topperb14940a2012-04-22 20:55:18 +000088 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
89 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
90 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000091
Craig Topperb14940a2012-04-22 20:55:18 +000092 return Result;
David Greenea5f26012011-02-07 19:36:54 +000093}
94
95/// Generate a DAG to put 128-bits into a vector > 128 bits. This
96/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +000097/// simple superregister reference. Idx is an index in the 128 bits
98/// we want. It need not be aligned to a 128-bit bounday. That makes
99/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +0000100static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
101 unsigned IdxVal, SelectionDAG &DAG,
David Greenea5f26012011-02-07 19:36:54 +0000102 DebugLoc dl) {
Craig Topper703c38b2012-06-20 05:39:26 +0000103 // Inserting UNDEF is Result
104 if (Vec.getOpcode() == ISD::UNDEF)
105 return Result;
106
Craig Topperb14940a2012-04-22 20:55:18 +0000107 EVT VT = Vec.getValueType();
108 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +0000109
Craig Topperb14940a2012-04-22 20:55:18 +0000110 EVT ElVT = VT.getVectorElementType();
111 EVT ResultVT = Result.getValueType();
David Greenea5f26012011-02-07 19:36:54 +0000112
Craig Topperb14940a2012-04-22 20:55:18 +0000113 // Insert the relevant 128 bits.
114 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000115
Craig Topperb14940a2012-04-22 20:55:18 +0000116 // This is the index of the first element of the 128-bit chunk
117 // we want.
118 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
119 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +0000120
Craig Topperb14940a2012-04-22 20:55:18 +0000121 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
Craig Topper703c38b2012-06-20 05:39:26 +0000122 return DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
123 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +0000124}
125
Craig Topper4c7972d2012-04-22 18:15:59 +0000126/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
127/// instructions. This is used because creating CONCAT_VECTOR nodes of
128/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
129/// large BUILD_VECTORS.
130static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
131 unsigned NumElems, SelectionDAG &DAG,
132 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000133 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
134 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000135}
136
Chris Lattnerf0144122009-07-28 03:13:23 +0000137static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000138 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
139 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000140
Evan Cheng2bffee22011-02-01 01:14:13 +0000141 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000142 if (is64Bit)
Bill Wendlinga44489d2012-06-26 10:05:06 +0000143 return new X86_64MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000144 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000145 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000146
Rafael Espindolad6b43a32012-06-19 00:48:28 +0000147 if (Subtarget->isTargetLinux())
148 return new X86LinuxTargetObjectFile();
Evan Cheng203576a2011-07-20 19:50:42 +0000149 if (Subtarget->isTargetELF())
150 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000151 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000152 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000153 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000154}
155
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000156X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000157 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000158 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000159 X86ScalarSSEf64 = Subtarget->hasSSE2();
160 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000161 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000162
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000163 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000164 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000165
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000166 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000167 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000168
169 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000170 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000171 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
172 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000173
Eric Christopherde5e1012011-03-11 01:05:58 +0000174 // For 64-bit since we have so many registers use the ILP scheduler, for
175 // 32-bit code use the register pressure specific scheduling.
Preston Gurdc0f0a932012-05-02 22:02:02 +0000176 // For Atom, always use ILP scheduling.
Chad Rosiera20e1e72012-08-01 18:39:17 +0000177 if (Subtarget->isAtom())
Eric Christopherde5e1012011-03-11 01:05:58 +0000178 setSchedulingPreference(Sched::ILP);
Preston Gurdc0f0a932012-05-02 22:02:02 +0000179 else if (Subtarget->is64Bit())
180 setSchedulingPreference(Sched::ILP);
Eric Christopherde5e1012011-03-11 01:05:58 +0000181 else
182 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000183 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000184
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000185 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000186 // Setup Windows compiler runtime calls.
187 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000188 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000189 setLibcallName(RTLIB::SREM_I64, "_allrem");
190 setLibcallName(RTLIB::UREM_I64, "_aullrem");
191 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000192 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000193 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000194 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
195 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
196 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000197
198 // The _ftol2 runtime function has an unusual calling conv, which
199 // is modeled by a special pseudo-instruction.
200 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
201 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
202 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
203 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000204 }
205
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000206 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000207 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000208 setUseUnderscoreSetJmp(false);
209 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000210 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000211 // MS runtime is weird: it exports _setjmp, but longjmp!
212 setUseUnderscoreSetJmp(true);
213 setUseUnderscoreLongJmp(false);
214 } else {
215 setUseUnderscoreSetJmp(true);
216 setUseUnderscoreLongJmp(true);
217 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000218
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000219 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000220 addRegisterClass(MVT::i8, &X86::GR8RegClass);
221 addRegisterClass(MVT::i16, &X86::GR16RegClass);
222 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000223 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000224 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000227
Scott Michelfdc40a02009-02-17 22:15:04 +0000228 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000230 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000232 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
234 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000235
236 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
238 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
239 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
240 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000243
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000244 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
245 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000246 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
247 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
248 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000249
Evan Cheng25ab6902006-09-08 06:48:29 +0000250 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000252 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000253 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000254 // We have an algorithm for SSE2->double, and we turn this into a
255 // 64-bit FILD followed by conditional FADD for other targets.
256 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000257 // We have an algorithm for SSE2, and we turn this into a 64-bit
258 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000259 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000260 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000261
262 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
263 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
265 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000266
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000267 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000268 // SSE has no i16 to fp conversion, only i32
269 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000271 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000273 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
275 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000276 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000277 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
279 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000280 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000281
Dale Johannesen73328d12007-09-19 23:55:34 +0000282 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
283 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
285 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000286
Evan Cheng02568ff2006-01-30 22:13:22 +0000287 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
288 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
290 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000291
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000292 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000294 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000296 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
298 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000299 }
300
301 // Handle FP_TO_UINT by promoting the destination to a larger signed
302 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
304 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
305 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000306
Evan Cheng25ab6902006-09-08 06:48:29 +0000307 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
309 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000310 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000311 // Since AVX is a superset of SSE3, only check for SSE here.
312 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000313 // Expand FP_TO_UINT into a select.
314 // FIXME: We would like to use a Custom expander here eventually to do
315 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000317 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000318 // With SSE3 we can use fisttpll to convert to a signed i64; without
319 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000321 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000322
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000323 if (isTargetFTOL()) {
324 // Use the _ftol2 runtime function, which has a pseudo-instruction
325 // to handle its weird calling convention.
326 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
327 }
328
Chris Lattner399610a2006-12-05 18:22:22 +0000329 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000330 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
332 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000333 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000335 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000336 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000337 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000338 }
Chris Lattner21f66852005-12-23 05:15:23 +0000339
Dan Gohmanb00ee212008-02-18 19:34:53 +0000340 // Scalar integer divide and remainder are lowered to use operations that
341 // produce two results, to match the available instructions. This exposes
342 // the two-result form to trivial CSE, which is able to combine x/y and x%y
343 // into a single instruction.
344 //
345 // Scalar integer multiply-high is also lowered to use two-result
346 // operations, to match the available instructions. However, plain multiply
347 // (low) operations are left as Legal, as there are single-result
348 // instructions for this in x86. Using the two-result multiply instructions
349 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000350 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000351 MVT VT = IntVTs[i];
352 setOperationAction(ISD::MULHS, VT, Expand);
353 setOperationAction(ISD::MULHU, VT, Expand);
354 setOperationAction(ISD::SDIV, VT, Expand);
355 setOperationAction(ISD::UDIV, VT, Expand);
356 setOperationAction(ISD::SREM, VT, Expand);
357 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000358
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000359 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000360 setOperationAction(ISD::ADDC, VT, Custom);
361 setOperationAction(ISD::ADDE, VT, Custom);
362 setOperationAction(ISD::SUBC, VT, Custom);
363 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000364 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000365
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
367 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
368 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
369 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000370 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
375 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
376 setOperationAction(ISD::FREM , MVT::f32 , Expand);
377 setOperationAction(ISD::FREM , MVT::f64 , Expand);
378 setOperationAction(ISD::FREM , MVT::f80 , Expand);
379 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000380
Chandler Carruth77821022011-12-24 12:12:34 +0000381 // Promote the i8 variants and force them on up to i32 which has a shorter
382 // encoding.
383 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
384 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
385 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
386 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000387 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000388 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
389 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
390 if (Subtarget->is64Bit())
391 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000392 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000393 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
394 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
395 if (Subtarget->is64Bit())
396 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
397 }
Craig Topper37f21672011-10-11 06:44:02 +0000398
399 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000400 // When promoting the i8 variants, force them to i32 for a shorter
401 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000402 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000403 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
404 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
405 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000406 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
408 if (Subtarget->is64Bit())
409 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000410 } else {
411 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
412 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
413 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000414 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
415 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
416 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
417 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000418 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000419 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
420 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000421 }
422
Benjamin Kramer1292c222010-12-04 20:32:23 +0000423 if (Subtarget->hasPOPCNT()) {
424 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
425 } else {
426 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
427 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
428 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
429 if (Subtarget->is64Bit())
430 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
431 }
432
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
434 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000435
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000436 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000437 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000438 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000439 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000440 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
442 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
443 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
444 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
445 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000446 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
448 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
449 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
450 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000451 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000453 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000454 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000456
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000457 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000458 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
459 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
460 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
461 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000462 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
464 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000465 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000466 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
468 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
469 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
470 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000471 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000472 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000473 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
475 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
476 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000477 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
479 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
480 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000481 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000482
Craig Topper1accb7e2012-01-10 06:54:16 +0000483 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000485
Eric Christopher9a9d2752010-07-22 02:48:34 +0000486 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000487 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000488
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000489 // On X86 and X86-64, atomic operations are lowered to locked instructions.
490 // Locked instructions, in turn, have implicit fence semantics (all memory
491 // operations are flushed before issuing the locked instruction, and they
492 // are not buffered), so we can fold away the common pattern of
493 // fence-atomic-fence.
494 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000495
Mon P Wang63307c32008-05-05 19:05:59 +0000496 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000497 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000498 MVT VT = IntVTs[i];
499 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
500 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000501 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000502 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000503
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000504 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000505 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
511 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
512 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000513 }
514
Eli Friedman43f51ae2011-08-26 21:21:21 +0000515 if (Subtarget->hasCmpxchg16b()) {
516 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
517 }
518
Evan Cheng3c992d22006-03-07 02:02:57 +0000519 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000520 if (!Subtarget->isTargetDarwin() &&
521 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000522 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000523 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000524 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000525
Owen Anderson825b72b2009-08-11 20:47:22 +0000526 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
527 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
528 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
529 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000530 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000531 setExceptionPointerRegister(X86::RAX);
532 setExceptionSelectorRegister(X86::RDX);
533 } else {
534 setExceptionPointerRegister(X86::EAX);
535 setExceptionSelectorRegister(X86::EDX);
536 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
538 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000539
Duncan Sands4a544a72011-09-06 13:37:06 +0000540 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
541 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000542
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000544
Nate Begemanacc398c2006-01-25 18:21:52 +0000545 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::VASTART , MVT::Other, Custom);
547 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000548 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 setOperationAction(ISD::VAARG , MVT::Other, Custom);
550 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000551 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000552 setOperationAction(ISD::VAARG , MVT::Other, Expand);
553 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000554 }
Evan Chengae642192007-03-02 23:16:35 +0000555
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
557 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000558
559 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
560 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
561 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000562 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000563 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
564 MVT::i64 : MVT::i32, Custom);
565 else
566 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
567 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000568
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000569 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000570 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000571 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000572 addRegisterClass(MVT::f32, &X86::FR32RegClass);
573 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000574
Evan Cheng223547a2006-01-31 22:28:30 +0000575 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000576 setOperationAction(ISD::FABS , MVT::f64, Custom);
577 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000578
579 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000580 setOperationAction(ISD::FNEG , MVT::f64, Custom);
581 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000582
Evan Cheng68c47cb2007-01-05 07:55:56 +0000583 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000584 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
585 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000586
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000587 // Lower this to FGETSIGNx86 plus an AND.
588 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
589 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
590
Evan Chengd25e9e82006-02-02 00:28:23 +0000591 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000592 setOperationAction(ISD::FSIN , MVT::f64, Expand);
593 setOperationAction(ISD::FCOS , MVT::f64, Expand);
594 setOperationAction(ISD::FSIN , MVT::f32, Expand);
595 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000596
Chris Lattnera54aa942006-01-29 06:26:08 +0000597 // Expand FP immediates into loads from the stack, except for the special
598 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000599 addLegalFPImmediate(APFloat(+0.0)); // xorpd
600 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000601 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000602 // Use SSE for f32, x87 for f64.
603 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000604 addRegisterClass(MVT::f32, &X86::FR32RegClass);
605 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000606
607 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000609
610 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000611 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
Owen Anderson825b72b2009-08-11 20:47:22 +0000613 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000614
615 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000616 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
617 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000618
619 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 setOperationAction(ISD::FSIN , MVT::f32, Expand);
621 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000622
Nate Begemane1795842008-02-14 08:57:00 +0000623 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000624 addLegalFPImmediate(APFloat(+0.0f)); // xorps
625 addLegalFPImmediate(APFloat(+0.0)); // FLD0
626 addLegalFPImmediate(APFloat(+1.0)); // FLD1
627 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
628 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
629
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000630 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
632 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000633 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000634 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000635 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000636 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000637 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
638 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000639
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
641 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
642 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
643 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000644
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000645 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
647 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000648 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000649 addLegalFPImmediate(APFloat(+0.0)); // FLD0
650 addLegalFPImmediate(APFloat(+1.0)); // FLD1
651 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
652 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000653 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
654 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
655 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
656 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000657 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000658
Cameron Zwarich33390842011-07-08 21:39:21 +0000659 // We don't support FMA.
660 setOperationAction(ISD::FMA, MVT::f64, Expand);
661 setOperationAction(ISD::FMA, MVT::f32, Expand);
662
Dale Johannesen59a58732007-08-05 18:49:15 +0000663 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000664 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000665 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
667 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000668 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000669 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000670 addLegalFPImmediate(TmpFlt); // FLD0
671 TmpFlt.changeSign();
672 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000673
674 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000675 APFloat TmpFlt2(+1.0);
676 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
677 &ignored);
678 addLegalFPImmediate(TmpFlt2); // FLD1
679 TmpFlt2.changeSign();
680 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
681 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000682
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000683 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
685 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000686 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000687
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000688 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
689 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
690 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
691 setOperationAction(ISD::FRINT, MVT::f80, Expand);
692 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000693 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000694 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000695
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000696 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000697 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
698 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
699 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000700
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 setOperationAction(ISD::FLOG, MVT::f80, Expand);
702 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
703 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
704 setOperationAction(ISD::FEXP, MVT::f80, Expand);
705 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000706
Mon P Wangf007a8b2008-11-06 05:31:54 +0000707 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000708 // (for widening) or expand (for scalarization). Then we will selectively
709 // turn on ones that can be effectively codegen'd.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000710 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
711 VT <= MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000712 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000727 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000728 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
729 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +0000734 setOperationAction(ISD::FMA, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000735 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000745 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000746 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000747 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000754 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
762 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000764 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000765 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
766 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
767 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
768 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000769 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000770 for (int InnerVT = MVT::FIRST_VECTOR_VALUETYPE;
771 InnerVT <= MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
Dan Gohman2e141d72009-12-14 23:40:38 +0000772 setTruncStoreAction((MVT::SimpleValueType)VT,
773 (MVT::SimpleValueType)InnerVT, Expand);
774 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
775 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
776 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000777 }
778
Evan Chengc7ce29b2009-02-13 22:36:38 +0000779 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
780 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000781 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000782 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000783 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000784 }
785
Dale Johannesen0488fb62010-09-30 23:57:10 +0000786 // MMX-sized vectors (other than x86mmx) are expected to be expanded
787 // into smaller operations.
788 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
789 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
790 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
791 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
792 setOperationAction(ISD::AND, MVT::v8i8, Expand);
793 setOperationAction(ISD::AND, MVT::v4i16, Expand);
794 setOperationAction(ISD::AND, MVT::v2i32, Expand);
795 setOperationAction(ISD::AND, MVT::v1i64, Expand);
796 setOperationAction(ISD::OR, MVT::v8i8, Expand);
797 setOperationAction(ISD::OR, MVT::v4i16, Expand);
798 setOperationAction(ISD::OR, MVT::v2i32, Expand);
799 setOperationAction(ISD::OR, MVT::v1i64, Expand);
800 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
801 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
802 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
803 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
805 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
806 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
807 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
808 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
809 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
810 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
811 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
812 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000813 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
814 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
815 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
816 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000817
Craig Topper1accb7e2012-01-10 06:54:16 +0000818 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000819 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000820
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
822 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
823 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
824 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
825 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
826 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
827 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
828 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
829 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
830 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
831 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000832 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000833 }
834
Craig Topper1accb7e2012-01-10 06:54:16 +0000835 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000836 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000837
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000838 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
839 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000840 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
841 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
842 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
843 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000844
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
846 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
847 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
848 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
849 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
850 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
851 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
852 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
853 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
854 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
855 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
856 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
857 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
858 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
859 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
860 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000861
Nadav Rotem354efd82011-09-18 14:57:03 +0000862 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000863 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
864 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
865 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000866
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
868 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
869 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
870 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
871 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000872
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
875 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
876 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
877 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
878
Evan Cheng2c3ae372006-04-12 21:21:57 +0000879 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000880 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +0000881 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000882 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000883 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000884 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000885 // Do not attempt to custom lower non-128-bit vectors
886 if (!VT.is128BitVector())
887 continue;
Craig Topper0d1f1762012-08-12 00:34:56 +0000888 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
889 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
890 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000891 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000892
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
894 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
895 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
896 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000899
Nate Begemancdd1eec2008-02-12 22:51:28 +0000900 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
902 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000903 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000904
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000905 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Craig Topper31a207a2012-05-04 06:39:13 +0000906 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +0000907 MVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000908
909 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000910 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000911 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000912
Craig Topper0d1f1762012-08-12 00:34:56 +0000913 setOperationAction(ISD::AND, VT, Promote);
914 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
915 setOperationAction(ISD::OR, VT, Promote);
916 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
917 setOperationAction(ISD::XOR, VT, Promote);
918 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
919 setOperationAction(ISD::LOAD, VT, Promote);
920 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
921 setOperationAction(ISD::SELECT, VT, Promote);
922 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000923 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000924
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000926
Evan Cheng2c3ae372006-04-12 21:21:57 +0000927 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
929 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
930 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
931 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000932
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
934 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000935 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000936
Craig Topperd0a31172012-01-10 06:37:29 +0000937 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000938 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
939 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
940 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
941 setOperationAction(ISD::FRINT, MVT::f32, Legal);
942 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
943 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
944 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
945 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
946 setOperationAction(ISD::FRINT, MVT::f64, Legal);
947 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
948
Nate Begeman14d12ca2008-02-11 04:19:36 +0000949 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000951
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000952 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
953 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
954 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
955 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
956 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000957
Nate Begeman14d12ca2008-02-11 04:19:36 +0000958 // i8 and i16 vectors are custom , because the source register and source
959 // source memory operand types are not the same width. f32 vectors are
960 // custom since the immediate controlling the insert encodes additional
961 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
963 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000966
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
968 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
969 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
970 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000971
Pete Coopera77214a2011-11-14 19:38:42 +0000972 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000973 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000974 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000975 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
976 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000977 }
978 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000979
Craig Topper1accb7e2012-01-10 06:54:16 +0000980 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000981 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000982 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000983
Nadav Rotem43012222011-05-11 08:12:09 +0000984 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000985 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000986
Nadav Rotem43012222011-05-11 08:12:09 +0000987 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000988 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000989
990 if (Subtarget->hasAVX2()) {
991 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
992 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
993
994 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
995 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
996
997 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
998 } else {
999 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1000 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1001
1002 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1003 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1004
1005 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1006 }
Nadav Rotem43012222011-05-11 08:12:09 +00001007 }
1008
Craig Topperd0a31172012-01-10 06:37:29 +00001009 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001010 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001011
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001012 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Craig Topperc9099502012-04-20 06:31:50 +00001013 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1014 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1015 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1016 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1017 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1018 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001019
Owen Anderson825b72b2009-08-11 20:47:22 +00001020 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1022 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001023
Owen Anderson825b72b2009-08-11 20:47:22 +00001024 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1025 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1027 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001030
Owen Anderson825b72b2009-08-11 20:47:22 +00001031 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1032 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1034 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001037
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001038 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1039 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001040 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001041
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001042 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1043 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1044
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001045 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1046 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1047
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001048 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001049 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001050
Duncan Sands28b77e92011-09-06 19:07:46 +00001051 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1052 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1053 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1054 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001055
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001056 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1057 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1058 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1059
Craig Topperaaa643c2011-11-09 07:28:55 +00001060 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1061 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1062 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1063 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001064
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001065 if (Subtarget->hasFMA()) {
1066 setOperationAction(ISD::FMA, MVT::v8f32, Custom);
1067 setOperationAction(ISD::FMA, MVT::v4f64, Custom);
1068 setOperationAction(ISD::FMA, MVT::v4f32, Custom);
1069 setOperationAction(ISD::FMA, MVT::v2f64, Custom);
1070 setOperationAction(ISD::FMA, MVT::f32, Custom);
1071 setOperationAction(ISD::FMA, MVT::f64, Custom);
1072 }
Craig Topper880ef452012-08-11 22:34:26 +00001073
Craig Topperaaa643c2011-11-09 07:28:55 +00001074 if (Subtarget->hasAVX2()) {
1075 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1076 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1077 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1078 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001079
Craig Topperaaa643c2011-11-09 07:28:55 +00001080 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1081 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1082 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1083 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001084
Craig Topperaaa643c2011-11-09 07:28:55 +00001085 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1086 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1087 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001088 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001089
1090 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001091
1092 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1093 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1094
1095 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1096 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1097
1098 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001099 } else {
1100 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1101 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1102 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1103 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1104
1105 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1106 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1107 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1108 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1109
1110 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1111 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1112 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1113 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001114
1115 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1116 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1117
1118 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1119 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1120
1121 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001122 }
Craig Topper13894fa2011-08-24 06:14:18 +00001123
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001124 // Custom lower several nodes for 256-bit types.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001125 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1126 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +00001127 MVT VT = (MVT::SimpleValueType)i;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001128
1129 // Extract subvector is special because the value type
1130 // (result) is 128-bit but the source is 256-bit wide.
1131 if (VT.is128BitVector())
Craig Topper0d1f1762012-08-12 00:34:56 +00001132 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001133
1134 // Do not attempt to custom lower other non-256-bit vectors
1135 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001136 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001137
Craig Topper0d1f1762012-08-12 00:34:56 +00001138 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
1139 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
1140 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
1141 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
1142 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
1143 setOperationAction(ISD::INSERT_SUBVECTOR, VT, Custom);
1144 setOperationAction(ISD::CONCAT_VECTORS, VT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001145 }
1146
David Greene54d8eba2011-01-27 22:38:56 +00001147 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001148 for (int i = MVT::v32i8; i != MVT::v4i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +00001149 MVT VT = (MVT::SimpleValueType)i;
David Greene54d8eba2011-01-27 22:38:56 +00001150
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001151 // Do not attempt to promote non-256-bit vectors
1152 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001153 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001154
Craig Topper0d1f1762012-08-12 00:34:56 +00001155 setOperationAction(ISD::AND, VT, Promote);
1156 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
1157 setOperationAction(ISD::OR, VT, Promote);
1158 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
1159 setOperationAction(ISD::XOR, VT, Promote);
1160 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
1161 setOperationAction(ISD::LOAD, VT, Promote);
1162 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
1163 setOperationAction(ISD::SELECT, VT, Promote);
1164 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001165 }
David Greene9b9838d2009-06-29 16:47:10 +00001166 }
1167
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001168 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1169 // of this type with custom code.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001170 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
1171 VT != MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001172 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1173 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001174 }
1175
Evan Cheng6be2c582006-04-05 23:38:46 +00001176 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Benjamin Kramerb9bee042012-07-12 09:31:43 +00001178 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001179
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001180
Eli Friedman962f5492010-06-02 19:35:46 +00001181 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1182 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001183 //
Eli Friedman962f5492010-06-02 19:35:46 +00001184 // FIXME: We really should do custom legalization for addition and
1185 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1186 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001187 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1188 // Add/Sub/Mul with overflow operations are custom lowered.
1189 MVT VT = IntVTs[i];
1190 setOperationAction(ISD::SADDO, VT, Custom);
1191 setOperationAction(ISD::UADDO, VT, Custom);
1192 setOperationAction(ISD::SSUBO, VT, Custom);
1193 setOperationAction(ISD::USUBO, VT, Custom);
1194 setOperationAction(ISD::SMULO, VT, Custom);
1195 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001196 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001197
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001198 // There are no 8-bit 3-address imul/mul instructions
1199 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1200 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001201
Evan Chengd54f2d52009-03-31 19:38:51 +00001202 if (!Subtarget->is64Bit()) {
1203 // These libcalls are not available in 32-bit.
1204 setLibcallName(RTLIB::SHL_I128, 0);
1205 setLibcallName(RTLIB::SRL_I128, 0);
1206 setLibcallName(RTLIB::SRA_I128, 0);
1207 }
1208
Evan Cheng206ee9d2006-07-07 08:33:52 +00001209 // We have target-specific dag combine patterns for the following nodes:
1210 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001211 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001212 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001213 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001214 setTargetDAGCombine(ISD::SHL);
1215 setTargetDAGCombine(ISD::SRA);
1216 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001217 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001218 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001219 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001220 setTargetDAGCombine(ISD::FADD);
1221 setTargetDAGCombine(ISD::FSUB);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001222 setTargetDAGCombine(ISD::FMA);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001223 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001224 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001225 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001226 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001227 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001228 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001229 setTargetDAGCombine(ISD::TRUNCATE);
Nadav Rotema3540772012-04-23 21:53:37 +00001230 setTargetDAGCombine(ISD::UINT_TO_FP);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001231 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001232 setTargetDAGCombine(ISD::SETCC);
Nadav Rotema3540772012-04-23 21:53:37 +00001233 setTargetDAGCombine(ISD::FP_TO_SINT);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001234 if (Subtarget->is64Bit())
1235 setTargetDAGCombine(ISD::MUL);
Manman Ren92363622012-06-07 22:39:10 +00001236 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001237
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001238 computeRegisterProperties();
1239
Evan Cheng05219282011-01-06 06:52:41 +00001240 // On Darwin, -Os means optimize for size without hurting performance,
1241 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001242 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001243 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001244 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001245 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1246 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1247 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001248 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001249 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001250
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001251 // Predictable cmov don't hurt on atom because it's in-order.
1252 predictableSelectIsExpensive = !Subtarget->isAtom();
1253
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001254 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001255}
1256
Scott Michel5b8f82e2008-03-10 15:42:14 +00001257
Duncan Sands28b77e92011-09-06 19:07:46 +00001258EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1259 if (!VT.isVector()) return MVT::i8;
1260 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001261}
1262
1263
Evan Cheng29286502008-01-23 23:17:41 +00001264/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1265/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001266static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001267 if (MaxAlign == 16)
1268 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001269 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001270 if (VTy->getBitWidth() == 128)
1271 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001272 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001273 unsigned EltAlign = 0;
1274 getMaxByValAlign(ATy->getElementType(), EltAlign);
1275 if (EltAlign > MaxAlign)
1276 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001277 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001278 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1279 unsigned EltAlign = 0;
1280 getMaxByValAlign(STy->getElementType(i), EltAlign);
1281 if (EltAlign > MaxAlign)
1282 MaxAlign = EltAlign;
1283 if (MaxAlign == 16)
1284 break;
1285 }
1286 }
Evan Cheng29286502008-01-23 23:17:41 +00001287}
1288
1289/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1290/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001291/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1292/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001293unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001294 if (Subtarget->is64Bit()) {
1295 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001296 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001297 if (TyAlign > 8)
1298 return TyAlign;
1299 return 8;
1300 }
1301
Evan Cheng29286502008-01-23 23:17:41 +00001302 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001303 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001304 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001305 return Align;
1306}
Chris Lattner2b02a442007-02-25 08:29:00 +00001307
Evan Chengf0df0312008-05-15 08:39:06 +00001308/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001309/// and store operations as a result of memset, memcpy, and memmove
1310/// lowering. If DstAlign is zero that means it's safe to destination
1311/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1312/// means there isn't a need to check it against alignment requirement,
1313/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001314/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001315/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1316/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1317/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001318/// It returns EVT::Other if the type should be determined using generic
1319/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001320EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001321X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1322 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001323 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001324 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001325 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001326 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1327 // linux. This is because the stack realignment code can't handle certain
1328 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001329 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001330 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001331 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001332 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001333 (Subtarget->isUnalignedMemAccessFast() ||
1334 ((DstAlign == 0 || DstAlign >= 16) &&
1335 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001336 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001337 if (Subtarget->getStackAlignment() >= 32) {
1338 if (Subtarget->hasAVX2())
1339 return MVT::v8i32;
1340 if (Subtarget->hasAVX())
1341 return MVT::v8f32;
1342 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001343 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001344 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001345 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001346 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001347 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001348 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001349 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001350 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001351 // Do not use f64 to lower memcpy if source is string constant. It's
1352 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001353 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001354 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001355 }
Evan Chengf0df0312008-05-15 08:39:06 +00001356 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001357 return MVT::i64;
1358 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001359}
1360
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001361/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1362/// current function. The returned value is a member of the
1363/// MachineJumpTableInfo::JTEntryKind enum.
1364unsigned X86TargetLowering::getJumpTableEncoding() const {
1365 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1366 // symbol.
1367 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1368 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001369 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001370
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001371 // Otherwise, use the normal jump table encoding heuristics.
1372 return TargetLowering::getJumpTableEncoding();
1373}
1374
Chris Lattnerc64daab2010-01-26 05:02:42 +00001375const MCExpr *
1376X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1377 const MachineBasicBlock *MBB,
1378 unsigned uid,MCContext &Ctx) const{
1379 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1380 Subtarget->isPICStyleGOT());
1381 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1382 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001383 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1384 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001385}
1386
Evan Chengcc415862007-11-09 01:32:10 +00001387/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1388/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001389SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001390 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001391 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001392 // This doesn't have DebugLoc associated with it, but is not really the
1393 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001394 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001395 return Table;
1396}
1397
Chris Lattner589c6f62010-01-26 06:28:43 +00001398/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1399/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1400/// MCExpr.
1401const MCExpr *X86TargetLowering::
1402getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1403 MCContext &Ctx) const {
1404 // X86-64 uses RIP relative addressing based on the jump table label.
1405 if (Subtarget->isPICStyleRIPRel())
1406 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1407
1408 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001409 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001410}
1411
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001412// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001413std::pair<const TargetRegisterClass*, uint8_t>
1414X86TargetLowering::findRepresentativeClass(EVT VT) const{
1415 const TargetRegisterClass *RRC = 0;
1416 uint8_t Cost = 1;
1417 switch (VT.getSimpleVT().SimpleTy) {
1418 default:
1419 return TargetLowering::findRepresentativeClass(VT);
1420 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001421 RRC = Subtarget->is64Bit() ?
1422 (const TargetRegisterClass*)&X86::GR64RegClass :
1423 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001424 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001425 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001426 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001427 break;
1428 case MVT::f32: case MVT::f64:
1429 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1430 case MVT::v4f32: case MVT::v2f64:
1431 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1432 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001433 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001434 break;
1435 }
1436 return std::make_pair(RRC, Cost);
1437}
1438
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001439bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1440 unsigned &Offset) const {
1441 if (!Subtarget->isTargetLinux())
1442 return false;
1443
1444 if (Subtarget->is64Bit()) {
1445 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1446 Offset = 0x28;
1447 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1448 AddressSpace = 256;
1449 else
1450 AddressSpace = 257;
1451 } else {
1452 // %gs:0x14 on i386
1453 Offset = 0x14;
1454 AddressSpace = 256;
1455 }
1456 return true;
1457}
1458
1459
Chris Lattner2b02a442007-02-25 08:29:00 +00001460//===----------------------------------------------------------------------===//
1461// Return Value Calling Convention Implementation
1462//===----------------------------------------------------------------------===//
1463
Chris Lattner59ed56b2007-02-28 04:55:35 +00001464#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001465
Michael J. Spencerec38de22010-10-10 22:04:20 +00001466bool
Eric Christopher471e4222011-06-08 23:55:35 +00001467X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001468 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001469 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001470 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001471 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001472 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001473 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001474 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001475}
1476
Dan Gohman98ca4f22009-08-05 01:29:28 +00001477SDValue
1478X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001479 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001480 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001481 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001482 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001483 MachineFunction &MF = DAG.getMachineFunction();
1484 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001485
Chris Lattner9774c912007-02-27 05:28:59 +00001486 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001487 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488 RVLocs, *DAG.getContext());
1489 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001490
Evan Chengdcea1632010-02-04 02:40:39 +00001491 // Add the regs to the liveout set for the function.
1492 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1493 for (unsigned i = 0; i != RVLocs.size(); ++i)
1494 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1495 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001496
Dan Gohman475871a2008-07-27 21:46:04 +00001497 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001498
Dan Gohman475871a2008-07-27 21:46:04 +00001499 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001500 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1501 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001502 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1503 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001504
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001505 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001506 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1507 CCValAssign &VA = RVLocs[i];
1508 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001509 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001510 EVT ValVT = ValToCopy.getValueType();
1511
Jakob Stoklund Olesenee66b412012-05-31 17:28:20 +00001512 // Promote values to the appropriate types
1513 if (VA.getLocInfo() == CCValAssign::SExt)
1514 ValToCopy = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), ValToCopy);
1515 else if (VA.getLocInfo() == CCValAssign::ZExt)
1516 ValToCopy = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), ValToCopy);
1517 else if (VA.getLocInfo() == CCValAssign::AExt)
1518 ValToCopy = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), ValToCopy);
1519 else if (VA.getLocInfo() == CCValAssign::BCvt)
1520 ValToCopy = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), ValToCopy);
1521
Dale Johannesenc4510512010-09-24 19:05:48 +00001522 // If this is x86-64, and we disabled SSE, we can't return FP values,
1523 // or SSE or MMX vectors.
1524 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1525 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001526 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001527 report_fatal_error("SSE register return with SSE disabled");
1528 }
1529 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1530 // llvm-gcc has never done it right and no one has noticed, so this
1531 // should be OK for now.
1532 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001533 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001534 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001535
Chris Lattner447ff682008-03-11 03:23:40 +00001536 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1537 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001538 if (VA.getLocReg() == X86::ST0 ||
1539 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001540 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1541 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001542 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001543 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001544 RetOps.push_back(ValToCopy);
1545 // Don't emit a copytoreg.
1546 continue;
1547 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001548
Evan Cheng242b38b2009-02-23 09:03:22 +00001549 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1550 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001551 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001552 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001553 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001554 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001555 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1556 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001557 // If we don't have SSE2 available, convert to v4f32 so the generated
1558 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001559 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001560 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001561 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001562 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001563 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001564
Dale Johannesendd64c412009-02-04 00:33:20 +00001565 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001566 Flag = Chain.getValue(1);
1567 }
Dan Gohman61a92132008-04-21 23:59:07 +00001568
1569 // The x86-64 ABI for returning structs by value requires that we copy
1570 // the sret argument into %rax for the return. We saved the argument into
1571 // a virtual register in the entry block, so now we copy the value out
1572 // and into %rax.
1573 if (Subtarget->is64Bit() &&
1574 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1575 MachineFunction &MF = DAG.getMachineFunction();
1576 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1577 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001578 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001579 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001580 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001581
Dale Johannesendd64c412009-02-04 00:33:20 +00001582 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001583 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001584
1585 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001586 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001587 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001588
Chris Lattner447ff682008-03-11 03:23:40 +00001589 RetOps[0] = Chain; // Update chain.
1590
1591 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001592 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001593 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001594
1595 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001596 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001597}
1598
Evan Chengbf010eb2012-04-10 01:51:00 +00001599bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001600 if (N->getNumValues() != 1)
1601 return false;
1602 if (!N->hasNUsesOfValue(1, 0))
1603 return false;
1604
Evan Chengbf010eb2012-04-10 01:51:00 +00001605 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001606 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001607 if (Copy->getOpcode() == ISD::CopyToReg) {
1608 // If the copy has a glue operand, we conservatively assume it isn't safe to
1609 // perform a tail call.
1610 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1611 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001612 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001613 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001614 return false;
1615
Evan Cheng1bf891a2010-12-01 22:59:46 +00001616 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001617 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001618 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001619 if (UI->getOpcode() != X86ISD::RET_FLAG)
1620 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001621 HasRet = true;
1622 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001623
Evan Chengbf010eb2012-04-10 01:51:00 +00001624 if (!HasRet)
1625 return false;
1626
1627 Chain = TCChain;
1628 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001629}
1630
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001631EVT
1632X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001633 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001634 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001635 // TODO: Is this also valid on 32-bit?
1636 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001637 ReturnMVT = MVT::i8;
1638 else
1639 ReturnMVT = MVT::i32;
1640
1641 EVT MinVT = getRegisterType(Context, ReturnMVT);
1642 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001643}
1644
Dan Gohman98ca4f22009-08-05 01:29:28 +00001645/// LowerCallResult - Lower the result values of a call into the
1646/// appropriate copies out of appropriate physical registers.
1647///
1648SDValue
1649X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001650 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001651 const SmallVectorImpl<ISD::InputArg> &Ins,
1652 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001653 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001654
Chris Lattnere32bbf62007-02-28 07:09:55 +00001655 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001656 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001657 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001658 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001659 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001660 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001661
Chris Lattner3085e152007-02-25 08:59:22 +00001662 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001663 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001664 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001665 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001666
Torok Edwin3f142c32009-02-01 18:15:56 +00001667 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001668 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001669 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001670 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001671 }
1672
Evan Cheng79fb3b42009-02-20 20:43:02 +00001673 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001674
1675 // If this is a call to a function that returns an fp value on the floating
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +00001676 // point stack, we must guarantee the value is popped from the stack, so
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001677 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001678 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001679 // instead.
1680 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1681 // If we prefer to use the value in xmm registers, copy it out as f80 and
1682 // use a truncate to move it from fp stack reg to xmm reg.
1683 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001684 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001685 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1686 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001687 Val = Chain.getValue(0);
1688
1689 // Round the f80 to the right size, which also moves it to the appropriate
1690 // xmm register.
1691 if (CopyVT != VA.getValVT())
1692 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1693 // This truncation won't change the value.
1694 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001695 } else {
1696 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1697 CopyVT, InFlag).getValue(1);
1698 Val = Chain.getValue(0);
1699 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001700 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001701 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001702 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001703
Dan Gohman98ca4f22009-08-05 01:29:28 +00001704 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001705}
1706
1707
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001708//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001709// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001710//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001711// StdCall calling convention seems to be standard for many Windows' API
1712// routines and around. It differs from C calling convention just a little:
1713// callee should clean up the stack, not caller. Symbols should be also
1714// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001715// For info on fast calling convention see Fast Calling Convention (tail call)
1716// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001717
Dan Gohman98ca4f22009-08-05 01:29:28 +00001718/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001719/// semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00001720enum StructReturnType {
1721 NotStructReturn,
1722 RegStructReturn,
1723 StackStructReturn
1724};
1725static StructReturnType
1726callIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001727 if (Outs.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00001728 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001729
Rafael Espindola1cee7102012-07-25 13:41:10 +00001730 const ISD::ArgFlagsTy &Flags = Outs[0].Flags;
1731 if (!Flags.isSRet())
1732 return NotStructReturn;
1733 if (Flags.isInReg())
1734 return RegStructReturn;
1735 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00001736}
1737
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001738/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001739/// return semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00001740static StructReturnType
1741argsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001742 if (Ins.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00001743 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001744
Rafael Espindola1cee7102012-07-25 13:41:10 +00001745 const ISD::ArgFlagsTy &Flags = Ins[0].Flags;
1746 if (!Flags.isSRet())
1747 return NotStructReturn;
1748 if (Flags.isInReg())
1749 return RegStructReturn;
1750 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00001751}
1752
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001753/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1754/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001755/// the specific parameter attribute. The copy will be passed as a byval
1756/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001757static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001758CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001759 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1760 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001761 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001762
Dale Johannesendd64c412009-02-04 00:33:20 +00001763 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001764 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001765 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001766}
1767
Chris Lattner29689432010-03-11 00:22:57 +00001768/// IsTailCallConvention - Return true if the calling convention is one that
1769/// supports tail call optimization.
1770static bool IsTailCallConvention(CallingConv::ID CC) {
1771 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1772}
1773
Evan Cheng485fafc2011-03-21 01:19:09 +00001774bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001775 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001776 return false;
1777
1778 CallSite CS(CI);
1779 CallingConv::ID CalleeCC = CS.getCallingConv();
1780 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1781 return false;
1782
1783 return true;
1784}
1785
Evan Cheng0c439eb2010-01-27 00:07:07 +00001786/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1787/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001788static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1789 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001790 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001791}
1792
Dan Gohman98ca4f22009-08-05 01:29:28 +00001793SDValue
1794X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001795 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001796 const SmallVectorImpl<ISD::InputArg> &Ins,
1797 DebugLoc dl, SelectionDAG &DAG,
1798 const CCValAssign &VA,
1799 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001800 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001801 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001802 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001803 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1804 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001805 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001806 EVT ValVT;
1807
1808 // If value is passed by pointer we have address passed instead of the value
1809 // itself.
1810 if (VA.getLocInfo() == CCValAssign::Indirect)
1811 ValVT = VA.getLocVT();
1812 else
1813 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001814
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001815 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001816 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001817 // In case of tail call optimization mark all arguments mutable. Since they
1818 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001819 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001820 unsigned Bytes = Flags.getByValSize();
1821 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1822 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001823 return DAG.getFrameIndex(FI, getPointerTy());
1824 } else {
1825 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001826 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001827 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1828 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001829 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001830 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001831 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001832}
1833
Dan Gohman475871a2008-07-27 21:46:04 +00001834SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001835X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001836 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001837 bool isVarArg,
1838 const SmallVectorImpl<ISD::InputArg> &Ins,
1839 DebugLoc dl,
1840 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001841 SmallVectorImpl<SDValue> &InVals)
1842 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001843 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001844 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001845
Gordon Henriksen86737662008-01-05 16:56:59 +00001846 const Function* Fn = MF.getFunction();
1847 if (Fn->hasExternalLinkage() &&
1848 Subtarget->isTargetCygMing() &&
1849 Fn->getName() == "main")
1850 FuncInfo->setForceFramePointer(true);
1851
Evan Cheng1bc78042006-04-26 01:20:17 +00001852 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001853 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001854 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001855 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001856
Chris Lattner29689432010-03-11 00:22:57 +00001857 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1858 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001859
Chris Lattner638402b2007-02-28 07:00:42 +00001860 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001861 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001862 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001863 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001864
1865 // Allocate shadow area for Win64
1866 if (IsWin64) {
1867 CCInfo.AllocateStack(32, 8);
1868 }
1869
Duncan Sands45907662010-10-31 13:21:44 +00001870 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001871
Chris Lattnerf39f7712007-02-28 05:46:49 +00001872 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001873 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001874 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1875 CCValAssign &VA = ArgLocs[i];
1876 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1877 // places.
1878 assert(VA.getValNo() != LastVal &&
1879 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001880 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001881 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001882
Chris Lattnerf39f7712007-02-28 05:46:49 +00001883 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001884 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001885 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001886 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001887 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001888 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001889 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001890 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001891 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001892 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001893 RC = &X86::FR64RegClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001894 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
Craig Topperc9099502012-04-20 06:31:50 +00001895 RC = &X86::VR256RegClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001896 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Craig Topperc9099502012-04-20 06:31:50 +00001897 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001898 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001899 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001900 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001901 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001902
Devang Patel68e6bee2011-02-21 23:21:26 +00001903 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001904 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001905
Chris Lattnerf39f7712007-02-28 05:46:49 +00001906 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1907 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1908 // right size.
1909 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001910 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001911 DAG.getValueType(VA.getValVT()));
1912 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001913 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001914 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001915 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001916 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001917
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001918 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001919 // Handle MMX values passed in XMM regs.
1920 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001921 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1922 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001923 } else
1924 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001925 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001926 } else {
1927 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001928 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001929 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001930
1931 // If value is passed via pointer - do a load.
1932 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001933 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001934 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001935
Dan Gohman98ca4f22009-08-05 01:29:28 +00001936 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001937 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001938
Dan Gohman61a92132008-04-21 23:59:07 +00001939 // The x86-64 ABI for returning structs by value requires that we copy
1940 // the sret argument into %rax for the return. Save the argument into
1941 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001942 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001943 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1944 unsigned Reg = FuncInfo->getSRetReturnReg();
1945 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001946 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001947 FuncInfo->setSRetReturnReg(Reg);
1948 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001949 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001950 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001951 }
1952
Chris Lattnerf39f7712007-02-28 05:46:49 +00001953 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001954 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001955 if (FuncIsMadeTailCallSafe(CallConv,
1956 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001957 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001958
Evan Cheng1bc78042006-04-26 01:20:17 +00001959 // If the function takes variable number of arguments, make a frame index for
1960 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001961 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001962 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1963 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001964 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001965 }
1966 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001967 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1968
1969 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001970 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001971 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001972 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001973 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001974 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1975 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001976 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001977 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1978 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1979 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001980 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001981 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001982
1983 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001984 // The XMM registers which might contain var arg parameters are shadowed
1985 // in their paired GPR. So we only need to save the GPR to their home
1986 // slots.
1987 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001988 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001989 } else {
1990 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1991 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001992
Chad Rosier30450e82011-12-22 22:35:21 +00001993 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1994 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001995 }
1996 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1997 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001998
Devang Patel578efa92009-06-05 21:57:13 +00001999 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00002000 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00002001 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002002 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
2003 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00002004 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002005 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00002006 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00002007 // Kernel mode asks for SSE to be disabled, so don't push them
2008 // on the stack.
2009 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00002010
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002011 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002012 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002013 // Get to the caller-allocated home save location. Add 8 to account
2014 // for the return address.
2015 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002016 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002017 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002018 // Fixup to set vararg frame on shadow area (4 x i64).
2019 if (NumIntRegs < 4)
2020 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002021 } else {
2022 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00002023 // registers, then we must store them to their spots on the stack so
2024 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002025 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
2026 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
2027 FuncInfo->setRegSaveFrameIndex(
2028 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00002029 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002030 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002031
Gordon Henriksen86737662008-01-05 16:56:59 +00002032 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002033 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002034 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2035 getPointerTy());
2036 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002037 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002038 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2039 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002040 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002041 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002042 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002043 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002044 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002045 MachinePointerInfo::getFixedStack(
2046 FuncInfo->getRegSaveFrameIndex(), Offset),
2047 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002048 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002049 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002050 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002051
Dan Gohmanface41a2009-08-16 21:24:25 +00002052 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2053 // Now store the XMM (fp + vector) parameter registers.
2054 SmallVector<SDValue, 11> SaveXMMOps;
2055 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002056
Craig Topperc9099502012-04-20 06:31:50 +00002057 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002058 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2059 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002060
Dan Gohman1e93df62010-04-17 14:41:14 +00002061 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2062 FuncInfo->getRegSaveFrameIndex()));
2063 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2064 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002065
Dan Gohmanface41a2009-08-16 21:24:25 +00002066 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002067 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002068 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002069 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2070 SaveXMMOps.push_back(Val);
2071 }
2072 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2073 MVT::Other,
2074 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002075 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002076
2077 if (!MemOps.empty())
2078 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2079 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002080 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002081 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002082
Gordon Henriksen86737662008-01-05 16:56:59 +00002083 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002084 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2085 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002086 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002087 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002088 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002089 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002090 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002091 argsAreStructReturn(Ins) == StackStructReturn)
Dan Gohman1e93df62010-04-17 14:41:14 +00002092 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002093 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002094
Gordon Henriksen86737662008-01-05 16:56:59 +00002095 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002096 // RegSaveFrameIndex is X86-64 only.
2097 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002098 if (CallConv == CallingConv::X86_FastCall ||
2099 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002100 // fastcc functions can't have varargs.
2101 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002102 }
Evan Cheng25caf632006-05-23 21:06:34 +00002103
Rafael Espindola76927d752011-08-30 19:39:58 +00002104 FuncInfo->setArgumentStackSize(StackSize);
2105
Dan Gohman98ca4f22009-08-05 01:29:28 +00002106 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002107}
2108
Dan Gohman475871a2008-07-27 21:46:04 +00002109SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002110X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2111 SDValue StackPtr, SDValue Arg,
2112 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002113 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002114 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002115 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002116 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002117 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002118 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002119 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002120
2121 return DAG.getStore(Chain, dl, Arg, PtrOff,
2122 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002123 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002124}
2125
Bill Wendling64e87322009-01-16 19:25:27 +00002126/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002127/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002128SDValue
2129X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002130 SDValue &OutRetAddr, SDValue Chain,
2131 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002132 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002133 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002134 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002135 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002136
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002137 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002138 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002139 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002140 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002141}
2142
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002143/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002144/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002145static SDValue
2146EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002147 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002148 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002149 // Store the return address to the appropriate stack slot.
2150 if (!FPDiff) return Chain;
2151 // Calculate the new stack slot for the return address.
2152 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002153 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002154 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002155 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002156 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002157 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002158 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002159 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002160 return Chain;
2161}
2162
Dan Gohman98ca4f22009-08-05 01:29:28 +00002163SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002164X86TargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002165 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002166 SelectionDAG &DAG = CLI.DAG;
2167 DebugLoc &dl = CLI.DL;
2168 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2169 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2170 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2171 SDValue Chain = CLI.Chain;
2172 SDValue Callee = CLI.Callee;
2173 CallingConv::ID CallConv = CLI.CallConv;
2174 bool &isTailCall = CLI.IsTailCall;
2175 bool isVarArg = CLI.IsVarArg;
2176
Dan Gohman98ca4f22009-08-05 01:29:28 +00002177 MachineFunction &MF = DAG.getMachineFunction();
2178 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002179 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002180 bool IsWindows = Subtarget->isTargetWindows();
Rafael Espindola1cee7102012-07-25 13:41:10 +00002181 StructReturnType SR = callIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002182 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002183
Nick Lewycky22de16d2012-01-19 00:34:10 +00002184 if (MF.getTarget().Options.DisableTailCalls)
2185 isTailCall = false;
2186
Evan Cheng5f941932010-02-05 02:21:12 +00002187 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002188 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002189 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
Rafael Espindola1cee7102012-07-25 13:41:10 +00002190 isVarArg, SR != NotStructReturn,
2191 MF.getFunction()->hasStructRetAttr(),
2192 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002193
2194 // Sibcalls are automatically detected tailcalls which do not require
2195 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002196 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002197 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002198
2199 if (isTailCall)
2200 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002201 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002202
Chris Lattner29689432010-03-11 00:22:57 +00002203 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2204 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002205
Chris Lattner638402b2007-02-28 07:00:42 +00002206 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002207 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002208 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002209 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002210
2211 // Allocate shadow area for Win64
2212 if (IsWin64) {
2213 CCInfo.AllocateStack(32, 8);
2214 }
2215
Duncan Sands45907662010-10-31 13:21:44 +00002216 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002217
Chris Lattner423c5f42007-02-28 05:31:48 +00002218 // Get a count of how many bytes are to be pushed on the stack.
2219 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002220 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002221 // This is a sibcall. The memory operands are available in caller's
2222 // own caller's stack.
2223 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002224 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2225 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002226 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002227
Gordon Henriksen86737662008-01-05 16:56:59 +00002228 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002229 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002230 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002231 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002232 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2233 FPDiff = NumBytesCallerPushed - NumBytes;
2234
2235 // Set the delta of movement of the returnaddr stackslot.
2236 // But only set if delta is greater than previous delta.
2237 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2238 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2239 }
2240
Evan Chengf22f9b32010-02-06 03:28:46 +00002241 if (!IsSibcall)
2242 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002243
Dan Gohman475871a2008-07-27 21:46:04 +00002244 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002245 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002246 if (isTailCall && FPDiff)
2247 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2248 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002249
Dan Gohman475871a2008-07-27 21:46:04 +00002250 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2251 SmallVector<SDValue, 8> MemOpChains;
2252 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002253
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002254 // Walk the register/memloc assignments, inserting copies/loads. In the case
2255 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002256 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2257 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002258 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002259 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002260 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002261 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002262
Chris Lattner423c5f42007-02-28 05:31:48 +00002263 // Promote the value if needed.
2264 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002265 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002266 case CCValAssign::Full: break;
2267 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002268 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002269 break;
2270 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002271 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002272 break;
2273 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002274 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2275 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002276 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002277 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2278 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002279 } else
2280 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2281 break;
2282 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002283 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002284 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002285 case CCValAssign::Indirect: {
2286 // Store the argument.
2287 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002288 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002289 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002290 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002291 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002292 Arg = SpillSlot;
2293 break;
2294 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002295 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002296
Chris Lattner423c5f42007-02-28 05:31:48 +00002297 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002298 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2299 if (isVarArg && IsWin64) {
2300 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2301 // shadow reg if callee is a varargs function.
2302 unsigned ShadowReg = 0;
2303 switch (VA.getLocReg()) {
2304 case X86::XMM0: ShadowReg = X86::RCX; break;
2305 case X86::XMM1: ShadowReg = X86::RDX; break;
2306 case X86::XMM2: ShadowReg = X86::R8; break;
2307 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002308 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002309 if (ShadowReg)
2310 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002311 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002312 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002313 assert(VA.isMemLoc());
2314 if (StackPtr.getNode() == 0)
2315 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2316 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2317 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002318 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002319 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002320
Evan Cheng32fe1032006-05-25 00:59:30 +00002321 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002322 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002323 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002324
Chris Lattner88e1fd52009-07-09 04:24:46 +00002325 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002326 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2327 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002328 if (!isTailCall) {
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002329 RegsToPass.push_back(std::make_pair(unsigned(X86::EBX),
2330 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy())));
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002331 } else {
2332 // If we are tail calling and generating PIC/GOT style code load the
2333 // address of the callee into ECX. The value in ecx is used as target of
2334 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2335 // for tail calls on PIC/GOT architectures. Normally we would just put the
2336 // address of GOT into ebx and then call target@PLT. But for tail calls
2337 // ebx would be restored (since ebx is callee saved) before jumping to the
2338 // target@PLT.
2339
2340 // Note: The actual moving to ECX is done further down.
2341 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2342 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2343 !G->getGlobal()->hasProtectedVisibility())
2344 Callee = LowerGlobalAddress(Callee, DAG);
2345 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002346 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002347 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002348 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002349
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002350 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002351 // From AMD64 ABI document:
2352 // For calls that may call functions that use varargs or stdargs
2353 // (prototype-less calls or calls to functions containing ellipsis (...) in
2354 // the declaration) %al is used as hidden argument to specify the number
2355 // of SSE registers used. The contents of %al do not need to match exactly
2356 // the number of registers, but must be an ubound on the number of SSE
2357 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002358
Gordon Henriksen86737662008-01-05 16:56:59 +00002359 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002360 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002361 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2362 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2363 };
2364 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002365 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002366 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002367
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002368 RegsToPass.push_back(std::make_pair(unsigned(X86::AL),
2369 DAG.getConstant(NumXMMRegs, MVT::i8)));
Gordon Henriksen86737662008-01-05 16:56:59 +00002370 }
2371
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002372 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002373 if (isTailCall) {
2374 // Force all the incoming stack arguments to be loaded from the stack
2375 // before any new outgoing arguments are stored to the stack, because the
2376 // outgoing stack slots may alias the incoming argument stack slots, and
2377 // the alias isn't otherwise explicit. This is slightly more conservative
2378 // than necessary, because it means that each store effectively depends
2379 // on every argument instead of just those arguments it would clobber.
2380 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2381
Dan Gohman475871a2008-07-27 21:46:04 +00002382 SmallVector<SDValue, 8> MemOpChains2;
2383 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002384 int FI = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002385 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002386 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2387 CCValAssign &VA = ArgLocs[i];
2388 if (VA.isRegLoc())
2389 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002390 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002391 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002392 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002393 // Create frame index.
2394 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002395 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002396 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002397 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002398
Duncan Sands276dcbd2008-03-21 09:14:45 +00002399 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002400 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002401 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002402 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002403 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002404 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002405 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002406
Dan Gohman98ca4f22009-08-05 01:29:28 +00002407 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2408 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002409 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002410 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002411 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002412 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002413 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002414 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002415 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002416 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002417 }
2418 }
2419
2420 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002421 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002422 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002423
2424 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002425 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002426 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002427 }
2428
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002429 // Build a sequence of copy-to-reg nodes chained together with token chain
2430 // and flag operands which copy the outgoing args into registers.
2431 SDValue InFlag;
2432 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2433 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2434 RegsToPass[i].second, InFlag);
2435 InFlag = Chain.getValue(1);
2436 }
2437
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002438 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2439 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2440 // In the 64-bit large code model, we have to make all calls
2441 // through a register, since the call instruction's 32-bit
2442 // pc-relative offset may not be large enough to hold the whole
2443 // address.
2444 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002445 // If the callee is a GlobalAddress node (quite common, every direct call
2446 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2447 // it.
2448
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002449 // We should use extra load for direct calls to dllimported functions in
2450 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002451 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002452 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002453 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002454 bool ExtraLoad = false;
2455 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002456
Chris Lattner48a7d022009-07-09 05:02:21 +00002457 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2458 // external symbols most go through the PLT in PIC mode. If the symbol
2459 // has hidden or protected visibility, or if it is static or local, then
2460 // we don't need to use the PLT - we can directly call it.
2461 if (Subtarget->isTargetELF() &&
2462 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002463 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002464 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002465 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002466 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002467 (!Subtarget->getTargetTriple().isMacOSX() ||
2468 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002469 // PC-relative references to external symbols should go through $stub,
2470 // unless we're building with the leopard linker or later, which
2471 // automatically synthesizes these stubs.
2472 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002473 } else if (Subtarget->isPICStyleRIPRel() &&
2474 isa<Function>(GV) &&
2475 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2476 // If the function is marked as non-lazy, generate an indirect call
2477 // which loads from the GOT directly. This avoids runtime overhead
2478 // at the cost of eager binding (and one extra byte of encoding).
2479 OpFlags = X86II::MO_GOTPCREL;
2480 WrapperKind = X86ISD::WrapperRIP;
2481 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002482 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002483
Devang Patel0d881da2010-07-06 22:08:15 +00002484 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002485 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002486
2487 // Add a wrapper if needed.
2488 if (WrapperKind != ISD::DELETED_NODE)
2489 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2490 // Add extra indirection if needed.
2491 if (ExtraLoad)
2492 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2493 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002494 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002495 }
Bill Wendling056292f2008-09-16 21:48:12 +00002496 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002497 unsigned char OpFlags = 0;
2498
Evan Cheng1bf891a2010-12-01 22:59:46 +00002499 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2500 // external symbols should go through the PLT.
2501 if (Subtarget->isTargetELF() &&
2502 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2503 OpFlags = X86II::MO_PLT;
2504 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002505 (!Subtarget->getTargetTriple().isMacOSX() ||
2506 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002507 // PC-relative references to external symbols should go through $stub,
2508 // unless we're building with the leopard linker or later, which
2509 // automatically synthesizes these stubs.
2510 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002511 }
Eric Christopherfd179292009-08-27 18:07:15 +00002512
Chris Lattner48a7d022009-07-09 05:02:21 +00002513 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2514 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002515 }
2516
Chris Lattnerd96d0722007-02-25 06:40:16 +00002517 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002518 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002519 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002520
Evan Chengf22f9b32010-02-06 03:28:46 +00002521 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002522 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2523 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002524 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002525 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002526
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002527 Ops.push_back(Chain);
2528 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002529
Dan Gohman98ca4f22009-08-05 01:29:28 +00002530 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002531 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002532
Gordon Henriksen86737662008-01-05 16:56:59 +00002533 // Add argument registers to the end of the list so that they are known live
2534 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002535 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2536 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2537 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002538
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002539 // Add a register mask operand representing the call-preserved registers.
2540 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2541 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2542 assert(Mask && "Missing call preserved mask for calling convention");
2543 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002544
Gabor Greifba36cb52008-08-28 21:40:38 +00002545 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002546 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002547
Dan Gohman98ca4f22009-08-05 01:29:28 +00002548 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002549 // We used to do:
2550 //// If this is the first return lowered for this function, add the regs
2551 //// to the liveout set for the function.
2552 // This isn't right, although it's probably harmless on x86; liveouts
2553 // should be computed from returns not tail calls. Consider a void
2554 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002555 return DAG.getNode(X86ISD::TC_RETURN, dl,
2556 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002557 }
2558
Dale Johannesenace16102009-02-03 19:33:06 +00002559 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002560 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002561
Chris Lattner2d297092006-05-23 18:50:38 +00002562 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002563 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002564 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2565 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002566 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002567 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002568 SR == StackStructReturn)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002569 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002570 // pops the hidden struct pointer, so we have to push it back.
2571 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002572 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002573 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002574 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002575 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002576
Gordon Henriksenae636f82008-01-03 16:47:34 +00002577 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002578 if (!IsSibcall) {
2579 Chain = DAG.getCALLSEQ_END(Chain,
2580 DAG.getIntPtrConstant(NumBytes, true),
2581 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2582 true),
2583 InFlag);
2584 InFlag = Chain.getValue(1);
2585 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002586
Chris Lattner3085e152007-02-25 08:59:22 +00002587 // Handle result values, copying them out of physregs into vregs that we
2588 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002589 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2590 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002591}
2592
Evan Cheng25ab6902006-09-08 06:48:29 +00002593
2594//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002595// Fast Calling Convention (tail call) implementation
2596//===----------------------------------------------------------------------===//
2597
2598// Like std call, callee cleans arguments, convention except that ECX is
2599// reserved for storing the tail called function address. Only 2 registers are
2600// free for argument passing (inreg). Tail call optimization is performed
2601// provided:
2602// * tailcallopt is enabled
2603// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002604// On X86_64 architecture with GOT-style position independent code only local
2605// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002606// To keep the stack aligned according to platform abi the function
2607// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2608// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002609// If a tail called function callee has more arguments than the caller the
2610// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002611// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002612// original REtADDR, but before the saved framepointer or the spilled registers
2613// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2614// stack layout:
2615// arg1
2616// arg2
2617// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002618// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002619// move area ]
2620// (possible EBP)
2621// ESI
2622// EDI
2623// local1 ..
2624
2625/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2626/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002627unsigned
2628X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2629 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002630 MachineFunction &MF = DAG.getMachineFunction();
2631 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002632 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002633 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002634 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002635 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002636 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002637 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2638 // Number smaller than 12 so just add the difference.
2639 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2640 } else {
2641 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002642 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002643 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002644 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002645 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002646}
2647
Evan Cheng5f941932010-02-05 02:21:12 +00002648/// MatchingStackOffset - Return true if the given stack call argument is
2649/// already available in the same position (relatively) of the caller's
2650/// incoming argument stack.
2651static
2652bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2653 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2654 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002655 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2656 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002657 if (Arg.getOpcode() == ISD::CopyFromReg) {
2658 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002659 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002660 return false;
2661 MachineInstr *Def = MRI->getVRegDef(VR);
2662 if (!Def)
2663 return false;
2664 if (!Flags.isByVal()) {
2665 if (!TII->isLoadFromStackSlot(Def, FI))
2666 return false;
2667 } else {
2668 unsigned Opcode = Def->getOpcode();
2669 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2670 Def->getOperand(1).isFI()) {
2671 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002672 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002673 } else
2674 return false;
2675 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002676 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2677 if (Flags.isByVal())
2678 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002679 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002680 // define @foo(%struct.X* %A) {
2681 // tail call @bar(%struct.X* byval %A)
2682 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002683 return false;
2684 SDValue Ptr = Ld->getBasePtr();
2685 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2686 if (!FINode)
2687 return false;
2688 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002689 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002690 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002691 FI = FINode->getIndex();
2692 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002693 } else
2694 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002695
Evan Cheng4cae1332010-03-05 08:38:04 +00002696 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002697 if (!MFI->isFixedObjectIndex(FI))
2698 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002699 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002700}
2701
Dan Gohman98ca4f22009-08-05 01:29:28 +00002702/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2703/// for tail call optimization. Targets which want to do tail call
2704/// optimization should implement this function.
2705bool
2706X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002707 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002708 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002709 bool isCalleeStructRet,
2710 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002711 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002712 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002713 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002714 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002715 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002716 CalleeCC != CallingConv::C)
2717 return false;
2718
Evan Cheng7096ae42010-01-29 06:45:59 +00002719 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002720 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002721 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002722 CallingConv::ID CallerCC = CallerF->getCallingConv();
2723 bool CCMatch = CallerCC == CalleeCC;
2724
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002725 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002726 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002727 return true;
2728 return false;
2729 }
2730
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002731 // Look for obvious safe cases to perform tail call optimization that do not
2732 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002733
Evan Cheng2c12cb42010-03-26 16:26:03 +00002734 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2735 // emit a special epilogue.
2736 if (RegInfo->needsStackRealignment(MF))
2737 return false;
2738
Evan Chenga375d472010-03-15 18:54:48 +00002739 // Also avoid sibcall optimization if either caller or callee uses struct
2740 // return semantics.
2741 if (isCalleeStructRet || isCallerStructRet)
2742 return false;
2743
Chad Rosier2416da32011-06-24 21:15:36 +00002744 // An stdcall caller is expected to clean up its arguments; the callee
2745 // isn't going to do that.
2746 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2747 return false;
2748
Chad Rosier871f6642011-05-18 19:59:50 +00002749 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002750 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002751 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002752
2753 // Optimizing for varargs on Win64 is unlikely to be safe without
2754 // additional testing.
2755 if (Subtarget->isTargetWin64())
2756 return false;
2757
Chad Rosier871f6642011-05-18 19:59:50 +00002758 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002759 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002760 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002761
Chad Rosier871f6642011-05-18 19:59:50 +00002762 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2763 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2764 if (!ArgLocs[i].isRegLoc())
2765 return false;
2766 }
2767
Chad Rosier30450e82011-12-22 22:35:21 +00002768 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2769 // stack. Therefore, if it's not used by the call it is not safe to optimize
2770 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002771 bool Unused = false;
2772 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2773 if (!Ins[i].Used) {
2774 Unused = true;
2775 break;
2776 }
2777 }
2778 if (Unused) {
2779 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002780 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002781 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002782 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002783 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002784 CCValAssign &VA = RVLocs[i];
2785 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2786 return false;
2787 }
2788 }
2789
Evan Cheng13617962010-04-30 01:12:32 +00002790 // If the calling conventions do not match, then we'd better make sure the
2791 // results are returned in the same way as what the caller expects.
2792 if (!CCMatch) {
2793 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002794 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002795 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002796 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2797
2798 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002799 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002800 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002801 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2802
2803 if (RVLocs1.size() != RVLocs2.size())
2804 return false;
2805 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2806 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2807 return false;
2808 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2809 return false;
2810 if (RVLocs1[i].isRegLoc()) {
2811 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2812 return false;
2813 } else {
2814 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2815 return false;
2816 }
2817 }
2818 }
2819
Evan Chenga6bff982010-01-30 01:22:00 +00002820 // If the callee takes no arguments then go on to check the results of the
2821 // call.
2822 if (!Outs.empty()) {
2823 // Check if stack adjustment is needed. For now, do not do this if any
2824 // argument is passed on the stack.
2825 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002826 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002827 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002828
2829 // Allocate shadow area for Win64
2830 if (Subtarget->isTargetWin64()) {
2831 CCInfo.AllocateStack(32, 8);
2832 }
2833
Duncan Sands45907662010-10-31 13:21:44 +00002834 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002835 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002836 MachineFunction &MF = DAG.getMachineFunction();
2837 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2838 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002839
2840 // Check if the arguments are already laid out in the right way as
2841 // the caller's fixed stack objects.
2842 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002843 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2844 const X86InstrInfo *TII =
2845 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002846 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2847 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002848 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002849 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002850 if (VA.getLocInfo() == CCValAssign::Indirect)
2851 return false;
2852 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002853 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2854 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002855 return false;
2856 }
2857 }
2858 }
Evan Cheng9c044672010-05-29 01:35:22 +00002859
2860 // If the tailcall address may be in a register, then make sure it's
2861 // possible to register allocate for it. In 32-bit, the call address can
2862 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002863 // callee-saved registers are restored. These happen to be the same
2864 // registers used to pass 'inreg' arguments so watch out for those.
2865 if (!Subtarget->is64Bit() &&
2866 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002867 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002868 unsigned NumInRegs = 0;
2869 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2870 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002871 if (!VA.isRegLoc())
2872 continue;
2873 unsigned Reg = VA.getLocReg();
2874 switch (Reg) {
2875 default: break;
2876 case X86::EAX: case X86::EDX: case X86::ECX:
2877 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002878 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002879 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002880 }
2881 }
2882 }
Evan Chenga6bff982010-01-30 01:22:00 +00002883 }
Evan Chengb1712452010-01-27 06:25:16 +00002884
Evan Cheng86809cc2010-02-03 03:28:02 +00002885 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002886}
2887
Dan Gohman3df24e62008-09-03 23:12:08 +00002888FastISel *
Bob Wilsond49edb72012-08-03 04:06:28 +00002889X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
2890 const TargetLibraryInfo *libInfo) const {
2891 return X86::createFastISel(funcInfo, libInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002892}
2893
2894
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002895//===----------------------------------------------------------------------===//
2896// Other Lowering Hooks
2897//===----------------------------------------------------------------------===//
2898
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002899static bool MayFoldLoad(SDValue Op) {
2900 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2901}
2902
2903static bool MayFoldIntoStore(SDValue Op) {
2904 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2905}
2906
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002907static bool isTargetShuffle(unsigned Opcode) {
2908 switch(Opcode) {
2909 default: return false;
2910 case X86ISD::PSHUFD:
2911 case X86ISD::PSHUFHW:
2912 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002913 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002914 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002915 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002916 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002917 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002918 case X86ISD::MOVLPS:
2919 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002920 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002921 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002922 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002923 case X86ISD::MOVSS:
2924 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002925 case X86ISD::UNPCKL:
2926 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002927 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002928 case X86ISD::VPERM2X128:
Craig Topperbdcbcb32012-05-06 18:54:26 +00002929 case X86ISD::VPERMI:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002930 return true;
2931 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002932}
2933
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002934static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002935 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002936 switch(Opc) {
2937 default: llvm_unreachable("Unknown x86 shuffle node");
2938 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002939 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002940 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002941 return DAG.getNode(Opc, dl, VT, V1);
2942 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002943}
2944
2945static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002946 SDValue V1, unsigned TargetMask,
2947 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002948 switch(Opc) {
2949 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002950 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002951 case X86ISD::PSHUFHW:
2952 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002953 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00002954 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002955 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2956 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002957}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002958
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002959static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002960 SDValue V1, SDValue V2, unsigned TargetMask,
2961 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002962 switch(Opc) {
2963 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002964 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002965 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002966 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002967 return DAG.getNode(Opc, dl, VT, V1, V2,
2968 DAG.getConstant(TargetMask, MVT::i8));
2969 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002970}
2971
2972static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2973 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2974 switch(Opc) {
2975 default: llvm_unreachable("Unknown x86 shuffle node");
2976 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002977 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002978 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002979 case X86ISD::MOVLPS:
2980 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002981 case X86ISD::MOVSS:
2982 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002983 case X86ISD::UNPCKL:
2984 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002985 return DAG.getNode(Opc, dl, VT, V1, V2);
2986 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002987}
2988
Dan Gohmand858e902010-04-17 15:26:15 +00002989SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002990 MachineFunction &MF = DAG.getMachineFunction();
2991 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2992 int ReturnAddrIndex = FuncInfo->getRAIndex();
2993
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002994 if (ReturnAddrIndex == 0) {
2995 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002996 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002997 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002998 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002999 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003000 }
3001
Evan Cheng25ab6902006-09-08 06:48:29 +00003002 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003003}
3004
3005
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003006bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
3007 bool hasSymbolicDisplacement) {
3008 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00003009 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003010 return false;
3011
3012 // If we don't have a symbolic displacement - we don't have any extra
3013 // restrictions.
3014 if (!hasSymbolicDisplacement)
3015 return true;
3016
3017 // FIXME: Some tweaks might be needed for medium code model.
3018 if (M != CodeModel::Small && M != CodeModel::Kernel)
3019 return false;
3020
3021 // For small code model we assume that latest object is 16MB before end of 31
3022 // bits boundary. We may also accept pretty large negative constants knowing
3023 // that all objects are in the positive half of address space.
3024 if (M == CodeModel::Small && Offset < 16*1024*1024)
3025 return true;
3026
3027 // For kernel code model we know that all object resist in the negative half
3028 // of 32bits address space. We may not accept negative offsets, since they may
3029 // be just off and we may accept pretty large positive ones.
3030 if (M == CodeModel::Kernel && Offset > 0)
3031 return true;
3032
3033 return false;
3034}
3035
Evan Chengef41ff62011-06-23 17:54:54 +00003036/// isCalleePop - Determines whether the callee is required to pop its
3037/// own arguments. Callee pop is necessary to support tail calls.
3038bool X86::isCalleePop(CallingConv::ID CallingConv,
3039 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3040 if (IsVarArg)
3041 return false;
3042
3043 switch (CallingConv) {
3044 default:
3045 return false;
3046 case CallingConv::X86_StdCall:
3047 return !is64Bit;
3048 case CallingConv::X86_FastCall:
3049 return !is64Bit;
3050 case CallingConv::X86_ThisCall:
3051 return !is64Bit;
3052 case CallingConv::Fast:
3053 return TailCallOpt;
3054 case CallingConv::GHC:
3055 return TailCallOpt;
3056 }
3057}
3058
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003059/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3060/// specific condition code, returning the condition code and the LHS/RHS of the
3061/// comparison to make.
3062static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3063 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003064 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003065 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3066 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3067 // X > -1 -> X == 0, jump !sign.
3068 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003069 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003070 }
3071 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003072 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003073 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003074 }
3075 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003076 // X < 1 -> X <= 0
3077 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003078 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003079 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003080 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003081
Evan Chengd9558e02006-01-06 00:43:03 +00003082 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003083 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003084 case ISD::SETEQ: return X86::COND_E;
3085 case ISD::SETGT: return X86::COND_G;
3086 case ISD::SETGE: return X86::COND_GE;
3087 case ISD::SETLT: return X86::COND_L;
3088 case ISD::SETLE: return X86::COND_LE;
3089 case ISD::SETNE: return X86::COND_NE;
3090 case ISD::SETULT: return X86::COND_B;
3091 case ISD::SETUGT: return X86::COND_A;
3092 case ISD::SETULE: return X86::COND_BE;
3093 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003094 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003095 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003096
Chris Lattner4c78e022008-12-23 23:42:27 +00003097 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003098
Chris Lattner4c78e022008-12-23 23:42:27 +00003099 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003100 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3101 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003102 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3103 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003104 }
3105
Chris Lattner4c78e022008-12-23 23:42:27 +00003106 switch (SetCCOpcode) {
3107 default: break;
3108 case ISD::SETOLT:
3109 case ISD::SETOLE:
3110 case ISD::SETUGT:
3111 case ISD::SETUGE:
3112 std::swap(LHS, RHS);
3113 break;
3114 }
3115
3116 // On a floating point condition, the flags are set as follows:
3117 // ZF PF CF op
3118 // 0 | 0 | 0 | X > Y
3119 // 0 | 0 | 1 | X < Y
3120 // 1 | 0 | 0 | X == Y
3121 // 1 | 1 | 1 | unordered
3122 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003123 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003124 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003125 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003126 case ISD::SETOLT: // flipped
3127 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003128 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003129 case ISD::SETOLE: // flipped
3130 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003131 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003132 case ISD::SETUGT: // flipped
3133 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003134 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003135 case ISD::SETUGE: // flipped
3136 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003137 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003138 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003139 case ISD::SETNE: return X86::COND_NE;
3140 case ISD::SETUO: return X86::COND_P;
3141 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003142 case ISD::SETOEQ:
3143 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003144 }
Evan Chengd9558e02006-01-06 00:43:03 +00003145}
3146
Evan Cheng4a460802006-01-11 00:33:36 +00003147/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3148/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003149/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003150static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003151 switch (X86CC) {
3152 default:
3153 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003154 case X86::COND_B:
3155 case X86::COND_BE:
3156 case X86::COND_E:
3157 case X86::COND_P:
3158 case X86::COND_A:
3159 case X86::COND_AE:
3160 case X86::COND_NE:
3161 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003162 return true;
3163 }
3164}
3165
Evan Chengeb2f9692009-10-27 19:56:55 +00003166/// isFPImmLegal - Returns true if the target can instruction select the
3167/// specified FP immediate natively. If false, the legalizer will
3168/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003169bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003170 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3171 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3172 return true;
3173 }
3174 return false;
3175}
3176
Nate Begeman9008ca62009-04-27 18:41:29 +00003177/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3178/// the specified range (L, H].
3179static bool isUndefOrInRange(int Val, int Low, int Hi) {
3180 return (Val < 0) || (Val >= Low && Val < Hi);
3181}
3182
3183/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3184/// specified value.
3185static bool isUndefOrEqual(int Val, int CmpVal) {
3186 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003187 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003188 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003189}
3190
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003191/// isSequentialOrUndefInRange - Return true if every element in Mask, beginning
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003192/// from position Pos and ending in Pos+Size, falls within the specified
3193/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003194static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Craig Topperb6072642012-05-03 07:26:59 +00003195 unsigned Pos, unsigned Size, int Low) {
3196 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003197 if (!isUndefOrEqual(Mask[i], Low))
3198 return false;
3199 return true;
3200}
3201
Nate Begeman9008ca62009-04-27 18:41:29 +00003202/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3203/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3204/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003205static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003206 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003207 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003208 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003209 return (Mask[0] < 2 && Mask[1] < 2);
3210 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003211}
3212
Nate Begeman9008ca62009-04-27 18:41:29 +00003213/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3214/// is suitable for input to PSHUFHW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003215static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3216 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng0188ecb2006-03-22 18:59:22 +00003217 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003218
Nate Begeman9008ca62009-04-27 18:41:29 +00003219 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003220 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3221 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003222
Evan Cheng506d3df2006-03-29 23:07:14 +00003223 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003224 for (unsigned i = 4; i != 8; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003225 if (!isUndefOrInRange(Mask[i], 4, 8))
Evan Cheng506d3df2006-03-29 23:07:14 +00003226 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003227
Craig Toppera9a568a2012-05-02 08:03:44 +00003228 if (VT == MVT::v16i16) {
3229 // Lower quadword copied in order or undef.
3230 if (!isSequentialOrUndefInRange(Mask, 8, 4, 8))
3231 return false;
3232
3233 // Upper quadword shuffled.
3234 for (unsigned i = 12; i != 16; ++i)
3235 if (!isUndefOrInRange(Mask[i], 12, 16))
3236 return false;
3237 }
3238
Evan Cheng506d3df2006-03-29 23:07:14 +00003239 return true;
3240}
3241
Nate Begeman9008ca62009-04-27 18:41:29 +00003242/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3243/// is suitable for input to PSHUFLW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003244static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3245 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng506d3df2006-03-29 23:07:14 +00003246 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003247
Rafael Espindola15684b22009-04-24 12:40:33 +00003248 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003249 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3250 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003251
Rafael Espindola15684b22009-04-24 12:40:33 +00003252 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003253 for (unsigned i = 0; i != 4; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003254 if (!isUndefOrInRange(Mask[i], 0, 4))
Rafael Espindola15684b22009-04-24 12:40:33 +00003255 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003256
Craig Toppera9a568a2012-05-02 08:03:44 +00003257 if (VT == MVT::v16i16) {
3258 // Upper quadword copied in order.
3259 if (!isSequentialOrUndefInRange(Mask, 12, 4, 12))
3260 return false;
3261
3262 // Lower quadword shuffled.
3263 for (unsigned i = 8; i != 12; ++i)
3264 if (!isUndefOrInRange(Mask[i], 8, 12))
3265 return false;
3266 }
3267
Rafael Espindola15684b22009-04-24 12:40:33 +00003268 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003269}
3270
Nate Begemana09008b2009-10-19 02:17:23 +00003271/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3272/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003273static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3274 const X86Subtarget *Subtarget) {
3275 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3276 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003277 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003278
Craig Topper0e2037b2012-01-20 05:53:00 +00003279 unsigned NumElts = VT.getVectorNumElements();
3280 unsigned NumLanes = VT.getSizeInBits()/128;
3281 unsigned NumLaneElts = NumElts/NumLanes;
3282
3283 // Do not handle 64-bit element shuffles with palignr.
3284 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003285 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003286
Craig Topper0e2037b2012-01-20 05:53:00 +00003287 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3288 unsigned i;
3289 for (i = 0; i != NumLaneElts; ++i) {
3290 if (Mask[i+l] >= 0)
3291 break;
3292 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003293
Craig Topper0e2037b2012-01-20 05:53:00 +00003294 // Lane is all undef, go to next lane
3295 if (i == NumLaneElts)
3296 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003297
Craig Topper0e2037b2012-01-20 05:53:00 +00003298 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003299
Craig Topper0e2037b2012-01-20 05:53:00 +00003300 // Make sure its in this lane in one of the sources
3301 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3302 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003303 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003304
3305 // If not lane 0, then we must match lane 0
3306 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3307 return false;
3308
3309 // Correct second source to be contiguous with first source
3310 if (Start >= (int)NumElts)
3311 Start -= NumElts - NumLaneElts;
3312
3313 // Make sure we're shifting in the right direction.
3314 if (Start <= (int)(i+l))
3315 return false;
3316
3317 Start -= i;
3318
3319 // Check the rest of the elements to see if they are consecutive.
3320 for (++i; i != NumLaneElts; ++i) {
3321 int Idx = Mask[i+l];
3322
3323 // Make sure its in this lane
3324 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3325 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3326 return false;
3327
3328 // If not lane 0, then we must match lane 0
3329 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3330 return false;
3331
3332 if (Idx >= (int)NumElts)
3333 Idx -= NumElts - NumLaneElts;
3334
3335 if (!isUndefOrEqual(Idx, Start+i))
3336 return false;
3337
3338 }
Nate Begemana09008b2009-10-19 02:17:23 +00003339 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003340
Nate Begemana09008b2009-10-19 02:17:23 +00003341 return true;
3342}
3343
Craig Topper1a7700a2012-01-19 08:19:12 +00003344/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3345/// the two vector operands have swapped position.
3346static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3347 unsigned NumElems) {
3348 for (unsigned i = 0; i != NumElems; ++i) {
3349 int idx = Mask[i];
3350 if (idx < 0)
3351 continue;
3352 else if (idx < (int)NumElems)
3353 Mask[i] = idx + NumElems;
3354 else
3355 Mask[i] = idx - NumElems;
3356 }
3357}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003358
Craig Topper1a7700a2012-01-19 08:19:12 +00003359/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3360/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3361/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3362/// reverse of what x86 shuffles want.
3363static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3364 bool Commuted = false) {
3365 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003366 return false;
3367
Craig Topper1a7700a2012-01-19 08:19:12 +00003368 unsigned NumElems = VT.getVectorNumElements();
3369 unsigned NumLanes = VT.getSizeInBits()/128;
3370 unsigned NumLaneElems = NumElems/NumLanes;
3371
3372 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003373 return false;
3374
3375 // VSHUFPSY divides the resulting vector into 4 chunks.
3376 // The sources are also splitted into 4 chunks, and each destination
3377 // chunk must come from a different source chunk.
3378 //
3379 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3380 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3381 //
3382 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3383 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3384 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003385 // VSHUFPDY divides the resulting vector into 4 chunks.
3386 // The sources are also splitted into 4 chunks, and each destination
3387 // chunk must come from a different source chunk.
3388 //
3389 // SRC1 => X3 X2 X1 X0
3390 // SRC2 => Y3 Y2 Y1 Y0
3391 //
3392 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3393 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003394 unsigned HalfLaneElems = NumLaneElems/2;
3395 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3396 for (unsigned i = 0; i != NumLaneElems; ++i) {
3397 int Idx = Mask[i+l];
3398 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3399 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3400 return false;
3401 // For VSHUFPSY, the mask of the second half must be the same as the
3402 // first but with the appropriate offsets. This works in the same way as
3403 // VPERMILPS works with masks.
3404 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3405 continue;
3406 if (!isUndefOrEqual(Idx, Mask[i]+l))
3407 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003408 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003409 }
3410
3411 return true;
3412}
3413
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003414/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3415/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003416static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003417 unsigned NumElems = VT.getVectorNumElements();
3418
3419 if (VT.getSizeInBits() != 128)
3420 return false;
3421
3422 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003423 return false;
3424
Evan Cheng2064a2b2006-03-28 06:50:32 +00003425 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003426 return isUndefOrEqual(Mask[0], 6) &&
3427 isUndefOrEqual(Mask[1], 7) &&
3428 isUndefOrEqual(Mask[2], 2) &&
3429 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003430}
3431
Nate Begeman0b10b912009-11-07 23:17:15 +00003432/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3433/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3434/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003435static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003436 unsigned NumElems = VT.getVectorNumElements();
3437
3438 if (VT.getSizeInBits() != 128)
3439 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003440
Nate Begeman0b10b912009-11-07 23:17:15 +00003441 if (NumElems != 4)
3442 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003443
Craig Topperdd637ae2012-02-19 05:41:45 +00003444 return isUndefOrEqual(Mask[0], 2) &&
3445 isUndefOrEqual(Mask[1], 3) &&
3446 isUndefOrEqual(Mask[2], 2) &&
3447 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003448}
3449
Evan Cheng5ced1d82006-04-06 23:23:56 +00003450/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3451/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003452static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003453 if (VT.getSizeInBits() != 128)
3454 return false;
3455
Craig Topperdd637ae2012-02-19 05:41:45 +00003456 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003457
Evan Cheng5ced1d82006-04-06 23:23:56 +00003458 if (NumElems != 2 && NumElems != 4)
3459 return false;
3460
Chad Rosier238ae312012-04-30 17:47:15 +00003461 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003462 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003463 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003464
Chad Rosier238ae312012-04-30 17:47:15 +00003465 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003466 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003467 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003468
3469 return true;
3470}
3471
Nate Begeman0b10b912009-11-07 23:17:15 +00003472/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3473/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003474static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3475 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003476
David Greenea20244d2011-03-02 17:23:43 +00003477 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003478 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003479 return false;
3480
Chad Rosier238ae312012-04-30 17:47:15 +00003481 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003482 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003483 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003484
Chad Rosier238ae312012-04-30 17:47:15 +00003485 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3486 if (!isUndefOrEqual(Mask[i + e], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003487 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003488
3489 return true;
3490}
3491
Elena Demikhovsky15963732012-06-26 08:04:10 +00003492//
3493// Some special combinations that can be optimized.
3494//
3495static
3496SDValue Compact8x32ShuffleNode(ShuffleVectorSDNode *SVOp,
3497 SelectionDAG &DAG) {
3498 EVT VT = SVOp->getValueType(0);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003499 DebugLoc dl = SVOp->getDebugLoc();
3500
3501 if (VT != MVT::v8i32 && VT != MVT::v8f32)
3502 return SDValue();
3503
3504 ArrayRef<int> Mask = SVOp->getMask();
3505
3506 // These are the special masks that may be optimized.
3507 static const int MaskToOptimizeEven[] = {0, 8, 2, 10, 4, 12, 6, 14};
3508 static const int MaskToOptimizeOdd[] = {1, 9, 3, 11, 5, 13, 7, 15};
3509 bool MatchEvenMask = true;
3510 bool MatchOddMask = true;
3511 for (int i=0; i<8; ++i) {
3512 if (!isUndefOrEqual(Mask[i], MaskToOptimizeEven[i]))
3513 MatchEvenMask = false;
3514 if (!isUndefOrEqual(Mask[i], MaskToOptimizeOdd[i]))
3515 MatchOddMask = false;
3516 }
3517 static const int CompactionMaskEven[] = {0, 2, -1, -1, 4, 6, -1, -1};
3518 static const int CompactionMaskOdd [] = {1, 3, -1, -1, 5, 7, -1, -1};
3519
3520 const int *CompactionMask;
3521 if (MatchEvenMask)
3522 CompactionMask = CompactionMaskEven;
3523 else if (MatchOddMask)
3524 CompactionMask = CompactionMaskOdd;
3525 else
3526 return SDValue();
3527
3528 SDValue UndefNode = DAG.getNode(ISD::UNDEF, dl, VT);
3529
3530 SDValue Op0 = DAG.getVectorShuffle(VT, dl, SVOp->getOperand(0),
3531 UndefNode, CompactionMask);
3532 SDValue Op1 = DAG.getVectorShuffle(VT, dl, SVOp->getOperand(1),
3533 UndefNode, CompactionMask);
3534 static const int UnpackMask[] = {0, 8, 1, 9, 4, 12, 5, 13};
3535 return DAG.getVectorShuffle(VT, dl, Op0, Op1, UnpackMask);
3536}
3537
Evan Cheng0038e592006-03-28 00:39:58 +00003538/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3539/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003540static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003541 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003542 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003543
3544 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3545 "Unsupported vector type for unpckh");
3546
Craig Topper6347e862011-11-21 06:57:39 +00003547 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003548 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003549 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003550
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003551 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3552 // independently on 128-bit lanes.
3553 unsigned NumLanes = VT.getSizeInBits()/128;
3554 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003555
Craig Topper94438ba2011-12-16 08:06:31 +00003556 for (unsigned l = 0; l != NumLanes; ++l) {
3557 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3558 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003559 i += 2, ++j) {
3560 int BitI = Mask[i];
3561 int BitI1 = Mask[i+1];
3562 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003563 return false;
David Greenea20244d2011-03-02 17:23:43 +00003564 if (V2IsSplat) {
3565 if (!isUndefOrEqual(BitI1, NumElts))
3566 return false;
3567 } else {
3568 if (!isUndefOrEqual(BitI1, j + NumElts))
3569 return false;
3570 }
Evan Cheng39623da2006-04-20 08:58:49 +00003571 }
Evan Cheng0038e592006-03-28 00:39:58 +00003572 }
David Greenea20244d2011-03-02 17:23:43 +00003573
Evan Cheng0038e592006-03-28 00:39:58 +00003574 return true;
3575}
3576
Evan Cheng4fcb9222006-03-28 02:43:26 +00003577/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3578/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003579static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003580 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003581 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003582
3583 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3584 "Unsupported vector type for unpckh");
3585
Craig Topper6347e862011-11-21 06:57:39 +00003586 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003587 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003588 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003589
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003590 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3591 // independently on 128-bit lanes.
3592 unsigned NumLanes = VT.getSizeInBits()/128;
3593 unsigned NumLaneElts = NumElts/NumLanes;
3594
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003595 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003596 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3597 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003598 int BitI = Mask[i];
3599 int BitI1 = Mask[i+1];
3600 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003601 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003602 if (V2IsSplat) {
3603 if (isUndefOrEqual(BitI1, NumElts))
3604 return false;
3605 } else {
3606 if (!isUndefOrEqual(BitI1, j+NumElts))
3607 return false;
3608 }
Evan Cheng39623da2006-04-20 08:58:49 +00003609 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003610 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003611 return true;
3612}
3613
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003614/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3615/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3616/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003617static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003618 bool HasAVX2) {
3619 unsigned NumElts = VT.getVectorNumElements();
3620
3621 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3622 "Unsupported vector type for unpckh");
3623
3624 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3625 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003626 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003627
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003628 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3629 // FIXME: Need a better way to get rid of this, there's no latency difference
3630 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3631 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003632 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003633 return false;
3634
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003635 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3636 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003637 unsigned NumLanes = VT.getSizeInBits()/128;
3638 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003639
Craig Topper94438ba2011-12-16 08:06:31 +00003640 for (unsigned l = 0; l != NumLanes; ++l) {
3641 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3642 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003643 i += 2, ++j) {
3644 int BitI = Mask[i];
3645 int BitI1 = Mask[i+1];
3646
3647 if (!isUndefOrEqual(BitI, j))
3648 return false;
3649 if (!isUndefOrEqual(BitI1, j))
3650 return false;
3651 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003652 }
David Greenea20244d2011-03-02 17:23:43 +00003653
Rafael Espindola15684b22009-04-24 12:40:33 +00003654 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003655}
3656
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003657/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3658/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3659/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003660static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003661 unsigned NumElts = VT.getVectorNumElements();
3662
3663 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3664 "Unsupported vector type for unpckh");
3665
3666 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3667 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003668 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003669
Craig Topper94438ba2011-12-16 08:06:31 +00003670 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3671 // independently on 128-bit lanes.
3672 unsigned NumLanes = VT.getSizeInBits()/128;
3673 unsigned NumLaneElts = NumElts/NumLanes;
3674
3675 for (unsigned l = 0; l != NumLanes; ++l) {
3676 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3677 i != (l+1)*NumLaneElts; i += 2, ++j) {
3678 int BitI = Mask[i];
3679 int BitI1 = Mask[i+1];
3680 if (!isUndefOrEqual(BitI, j))
3681 return false;
3682 if (!isUndefOrEqual(BitI1, j))
3683 return false;
3684 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003685 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003686 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003687}
3688
Evan Cheng017dcc62006-04-21 01:05:10 +00003689/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3690/// specifies a shuffle of elements that is suitable for input to MOVSS,
3691/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003692static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003693 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003694 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003695 if (VT.getSizeInBits() == 256)
3696 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003697
Craig Topperc612d792012-01-02 09:17:37 +00003698 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003699
Nate Begeman9008ca62009-04-27 18:41:29 +00003700 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003701 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003702
Craig Topperc612d792012-01-02 09:17:37 +00003703 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003704 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003705 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003706
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003707 return true;
3708}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003709
Craig Topper70b883b2011-11-28 10:14:51 +00003710/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003711/// as permutations between 128-bit chunks or halves. As an example: this
3712/// shuffle bellow:
3713/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3714/// The first half comes from the second half of V1 and the second half from the
3715/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003716static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003717 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003718 return false;
3719
3720 // The shuffle result is divided into half A and half B. In total the two
3721 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3722 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003723 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003724 bool MatchA = false, MatchB = false;
3725
3726 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003727 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003728 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3729 MatchA = true;
3730 break;
3731 }
3732 }
3733
3734 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003735 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003736 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3737 MatchB = true;
3738 break;
3739 }
3740 }
3741
3742 return MatchA && MatchB;
3743}
3744
Craig Topper70b883b2011-11-28 10:14:51 +00003745/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3746/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003747static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003748 EVT VT = SVOp->getValueType(0);
3749
Craig Topperc612d792012-01-02 09:17:37 +00003750 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003751
Craig Topperc612d792012-01-02 09:17:37 +00003752 unsigned FstHalf = 0, SndHalf = 0;
3753 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003754 if (SVOp->getMaskElt(i) > 0) {
3755 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3756 break;
3757 }
3758 }
Craig Topperc612d792012-01-02 09:17:37 +00003759 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003760 if (SVOp->getMaskElt(i) > 0) {
3761 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3762 break;
3763 }
3764 }
3765
3766 return (FstHalf | (SndHalf << 4));
3767}
3768
Craig Topper70b883b2011-11-28 10:14:51 +00003769/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003770/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3771/// Note that VPERMIL mask matching is different depending whether theunderlying
3772/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3773/// to the same elements of the low, but to the higher half of the source.
3774/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003775/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003776static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003777 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003778 return false;
3779
Craig Topperc612d792012-01-02 09:17:37 +00003780 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003781 // Only match 256-bit with 32/64-bit types
3782 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003783 return false;
3784
Craig Topperc612d792012-01-02 09:17:37 +00003785 unsigned NumLanes = VT.getSizeInBits()/128;
3786 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003787 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003788 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003789 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003790 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003791 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003792 continue;
3793 // VPERMILPS handling
3794 if (Mask[i] < 0)
3795 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003796 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003797 return false;
3798 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003799 }
3800
3801 return true;
3802}
3803
Craig Topper5aaffa82012-02-19 02:53:47 +00003804/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003805/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003806/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003807static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003808 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003809 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003810 if (VT.getSizeInBits() == 256)
3811 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003812 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003813 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003814
Nate Begeman9008ca62009-04-27 18:41:29 +00003815 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003816 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003817
Craig Topperc612d792012-01-02 09:17:37 +00003818 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003819 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3820 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3821 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003822 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003823
Evan Cheng39623da2006-04-20 08:58:49 +00003824 return true;
3825}
3826
Evan Chengd9539472006-04-14 21:59:03 +00003827/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3828/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003829/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003830static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003831 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003832 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003833 return false;
3834
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003835 unsigned NumElems = VT.getVectorNumElements();
3836
3837 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3838 (VT.getSizeInBits() == 256 && NumElems != 8))
3839 return false;
3840
3841 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003842 for (unsigned i = 0; i != NumElems; i += 2)
3843 if (!isUndefOrEqual(Mask[i], i+1) ||
3844 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003845 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003846
3847 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003848}
3849
3850/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3851/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003852/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003853static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003854 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003855 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003856 return false;
3857
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003858 unsigned NumElems = VT.getVectorNumElements();
3859
3860 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3861 (VT.getSizeInBits() == 256 && NumElems != 8))
3862 return false;
3863
3864 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003865 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003866 if (!isUndefOrEqual(Mask[i], i) ||
3867 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003868 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003869
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003870 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003871}
3872
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003873/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3874/// specifies a shuffle of elements that is suitable for input to 256-bit
3875/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003876static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003877 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003878
Craig Topperbeabc6c2011-12-05 06:56:46 +00003879 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003880 return false;
3881
Craig Topperc612d792012-01-02 09:17:37 +00003882 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003883 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003884 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003885 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003886 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003887 return false;
3888 return true;
3889}
3890
Evan Cheng0b457f02008-09-25 20:50:48 +00003891/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003892/// specifies a shuffle of elements that is suitable for input to 128-bit
3893/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003894static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003895 if (VT.getSizeInBits() != 128)
3896 return false;
3897
Craig Topperc612d792012-01-02 09:17:37 +00003898 unsigned e = VT.getVectorNumElements() / 2;
3899 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003900 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003901 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003902 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003903 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003904 return false;
3905 return true;
3906}
3907
David Greenec38a03e2011-02-03 15:50:00 +00003908/// isVEXTRACTF128Index - Return true if the specified
3909/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3910/// suitable for input to VEXTRACTF128.
3911bool X86::isVEXTRACTF128Index(SDNode *N) {
3912 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3913 return false;
3914
3915 // The index should be aligned on a 128-bit boundary.
3916 uint64_t Index =
3917 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3918
3919 unsigned VL = N->getValueType(0).getVectorNumElements();
3920 unsigned VBits = N->getValueType(0).getSizeInBits();
3921 unsigned ElSize = VBits / VL;
3922 bool Result = (Index * ElSize) % 128 == 0;
3923
3924 return Result;
3925}
3926
David Greeneccacdc12011-02-04 16:08:29 +00003927/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3928/// operand specifies a subvector insert that is suitable for input to
3929/// VINSERTF128.
3930bool X86::isVINSERTF128Index(SDNode *N) {
3931 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3932 return false;
3933
3934 // The index should be aligned on a 128-bit boundary.
3935 uint64_t Index =
3936 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3937
3938 unsigned VL = N->getValueType(0).getVectorNumElements();
3939 unsigned VBits = N->getValueType(0).getSizeInBits();
3940 unsigned ElSize = VBits / VL;
3941 bool Result = (Index * ElSize) % 128 == 0;
3942
3943 return Result;
3944}
3945
Evan Cheng63d33002006-03-22 08:01:21 +00003946/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003947/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003948/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003949static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003950 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003951
Craig Topper1a7700a2012-01-19 08:19:12 +00003952 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3953 "Unsupported vector type for PSHUF/SHUFP");
3954
3955 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3956 // independently on 128-bit lanes.
3957 unsigned NumElts = VT.getVectorNumElements();
3958 unsigned NumLanes = VT.getSizeInBits()/128;
3959 unsigned NumLaneElts = NumElts/NumLanes;
3960
3961 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3962 "Only supports 2 or 4 elements per lane");
3963
3964 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003965 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003966 for (unsigned i = 0; i != NumElts; ++i) {
3967 int Elt = N->getMaskElt(i);
3968 if (Elt < 0) continue;
Craig Topper6b28d352012-05-03 07:12:59 +00003969 Elt &= NumLaneElts - 1;
3970 unsigned ShAmt = (i << Shift) % 8;
Craig Topper1a7700a2012-01-19 08:19:12 +00003971 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003972 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003973
Evan Cheng63d33002006-03-22 08:01:21 +00003974 return Mask;
3975}
3976
Evan Cheng506d3df2006-03-29 23:07:14 +00003977/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003978/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003979static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00003980 EVT VT = N->getValueType(0);
3981
3982 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
3983 "Unsupported vector type for PSHUFHW");
3984
3985 unsigned NumElts = VT.getVectorNumElements();
3986
Evan Cheng506d3df2006-03-29 23:07:14 +00003987 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00003988 for (unsigned l = 0; l != NumElts; l += 8) {
3989 // 8 nodes per lane, but we only care about the last 4.
3990 for (unsigned i = 0; i < 4; ++i) {
3991 int Elt = N->getMaskElt(l+i+4);
3992 if (Elt < 0) continue;
3993 Elt &= 0x3; // only 2-bits.
3994 Mask |= Elt << (i * 2);
3995 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003996 }
Craig Topper6b28d352012-05-03 07:12:59 +00003997
Evan Cheng506d3df2006-03-29 23:07:14 +00003998 return Mask;
3999}
4000
4001/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004002/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00004003static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00004004 EVT VT = N->getValueType(0);
4005
4006 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4007 "Unsupported vector type for PSHUFHW");
4008
4009 unsigned NumElts = VT.getVectorNumElements();
4010
Evan Cheng506d3df2006-03-29 23:07:14 +00004011 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004012 for (unsigned l = 0; l != NumElts; l += 8) {
4013 // 8 nodes per lane, but we only care about the first 4.
4014 for (unsigned i = 0; i < 4; ++i) {
4015 int Elt = N->getMaskElt(l+i);
4016 if (Elt < 0) continue;
4017 Elt &= 0x3; // only 2-bits
4018 Mask |= Elt << (i * 2);
4019 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004020 }
Craig Topper6b28d352012-05-03 07:12:59 +00004021
Evan Cheng506d3df2006-03-29 23:07:14 +00004022 return Mask;
4023}
4024
Nate Begemana09008b2009-10-19 02:17:23 +00004025/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4026/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004027static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
4028 EVT VT = SVOp->getValueType(0);
4029 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004030
Craig Topper0e2037b2012-01-20 05:53:00 +00004031 unsigned NumElts = VT.getVectorNumElements();
4032 unsigned NumLanes = VT.getSizeInBits()/128;
4033 unsigned NumLaneElts = NumElts/NumLanes;
4034
4035 int Val = 0;
4036 unsigned i;
4037 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004038 Val = SVOp->getMaskElt(i);
4039 if (Val >= 0)
4040 break;
4041 }
Craig Topper0e2037b2012-01-20 05:53:00 +00004042 if (Val >= (int)NumElts)
4043 Val -= NumElts - NumLaneElts;
4044
Eli Friedman63f8dde2011-07-25 21:36:45 +00004045 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004046 return (Val - i) * EltSize;
4047}
4048
David Greenec38a03e2011-02-03 15:50:00 +00004049/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4050/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4051/// instructions.
4052unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4053 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4054 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4055
4056 uint64_t Index =
4057 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4058
4059 EVT VecVT = N->getOperand(0).getValueType();
4060 EVT ElVT = VecVT.getVectorElementType();
4061
4062 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004063 return Index / NumElemsPerChunk;
4064}
4065
David Greeneccacdc12011-02-04 16:08:29 +00004066/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4067/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4068/// instructions.
4069unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4070 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4071 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4072
4073 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004074 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004075
4076 EVT VecVT = N->getValueType(0);
4077 EVT ElVT = VecVT.getVectorElementType();
4078
4079 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004080 return Index / NumElemsPerChunk;
4081}
4082
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004083/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
4084/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
4085/// Handles 256-bit.
4086static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
4087 EVT VT = N->getValueType(0);
4088
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004089 unsigned NumElts = VT.getVectorNumElements();
4090
Craig Topper095c5282012-04-15 23:48:57 +00004091 assert((VT.is256BitVector() && NumElts == 4) &&
4092 "Unsupported vector type for VPERMQ/VPERMPD");
4093
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004094 unsigned Mask = 0;
4095 for (unsigned i = 0; i != NumElts; ++i) {
4096 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00004097 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004098 continue;
4099 Mask |= Elt << (i*2);
4100 }
4101
4102 return Mask;
4103}
Evan Cheng37b73872009-07-30 08:33:02 +00004104/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4105/// constant +0.0.
4106bool X86::isZeroNode(SDValue Elt) {
4107 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004108 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004109 (isa<ConstantFPSDNode>(Elt) &&
4110 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4111}
4112
Nate Begeman9008ca62009-04-27 18:41:29 +00004113/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4114/// their permute mask.
4115static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4116 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004117 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004118 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004119 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004120
Nate Begeman5a5ca152009-04-29 05:20:52 +00004121 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00004122 int Idx = SVOp->getMaskElt(i);
4123 if (Idx >= 0) {
4124 if (Idx < (int)NumElems)
4125 Idx += NumElems;
4126 else
4127 Idx -= NumElems;
4128 }
4129 MaskVec.push_back(Idx);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004130 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004131 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4132 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004133}
4134
Evan Cheng533a0aa2006-04-19 20:35:22 +00004135/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4136/// match movhlps. The lower half elements should come from upper half of
4137/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004138/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004139static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004140 if (VT.getSizeInBits() != 128)
4141 return false;
4142 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004143 return false;
4144 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004145 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004146 return false;
4147 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004148 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004149 return false;
4150 return true;
4151}
4152
Evan Cheng5ced1d82006-04-06 23:23:56 +00004153/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004154/// is promoted to a vector. It also returns the LoadSDNode by reference if
4155/// required.
4156static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004157 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4158 return false;
4159 N = N->getOperand(0).getNode();
4160 if (!ISD::isNON_EXTLoad(N))
4161 return false;
4162 if (LD)
4163 *LD = cast<LoadSDNode>(N);
4164 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004165}
4166
Dan Gohman65fd6562011-11-03 21:49:52 +00004167// Test whether the given value is a vector value which will be legalized
4168// into a load.
4169static bool WillBeConstantPoolLoad(SDNode *N) {
4170 if (N->getOpcode() != ISD::BUILD_VECTOR)
4171 return false;
4172
4173 // Check for any non-constant elements.
4174 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4175 switch (N->getOperand(i).getNode()->getOpcode()) {
4176 case ISD::UNDEF:
4177 case ISD::ConstantFP:
4178 case ISD::Constant:
4179 break;
4180 default:
4181 return false;
4182 }
4183
4184 // Vectors of all-zeros and all-ones are materialized with special
4185 // instructions rather than being loaded.
4186 return !ISD::isBuildVectorAllZeros(N) &&
4187 !ISD::isBuildVectorAllOnes(N);
4188}
4189
Evan Cheng533a0aa2006-04-19 20:35:22 +00004190/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4191/// match movlp{s|d}. The lower half elements should come from lower half of
4192/// V1 (and in order), and the upper half elements should come from the upper
4193/// half of V2 (and in order). And since V1 will become the source of the
4194/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004195static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004196 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004197 if (VT.getSizeInBits() != 128)
4198 return false;
4199
Evan Cheng466685d2006-10-09 20:57:25 +00004200 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004201 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004202 // Is V2 is a vector load, don't do this transformation. We will try to use
4203 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004204 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004205 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004206
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004207 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004208
Evan Cheng533a0aa2006-04-19 20:35:22 +00004209 if (NumElems != 2 && NumElems != 4)
4210 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004211 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004212 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004213 return false;
Chad Rosier238ae312012-04-30 17:47:15 +00004214 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004215 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004216 return false;
4217 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004218}
4219
Evan Cheng39623da2006-04-20 08:58:49 +00004220/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4221/// all the same.
4222static bool isSplatVector(SDNode *N) {
4223 if (N->getOpcode() != ISD::BUILD_VECTOR)
4224 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004225
Dan Gohman475871a2008-07-27 21:46:04 +00004226 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004227 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4228 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004229 return false;
4230 return true;
4231}
4232
Evan Cheng213d2cf2007-05-17 18:45:50 +00004233/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004234/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004235/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004236static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004237 SDValue V1 = N->getOperand(0);
4238 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004239 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4240 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004241 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004242 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004243 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004244 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4245 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004246 if (Opc != ISD::BUILD_VECTOR ||
4247 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004248 return false;
4249 } else if (Idx >= 0) {
4250 unsigned Opc = V1.getOpcode();
4251 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4252 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004253 if (Opc != ISD::BUILD_VECTOR ||
4254 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004255 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004256 }
4257 }
4258 return true;
4259}
4260
4261/// getZeroVector - Returns a vector of specified type with all zero elements.
4262///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004263static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004264 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004265 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004266 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004267
Dale Johannesen0488fb62010-09-30 23:57:10 +00004268 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004269 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004270 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004271 if (Size == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004272 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004273 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4274 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4275 } else { // SSE1
4276 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4277 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4278 }
Craig Topper9d352402012-04-23 07:24:41 +00004279 } else if (Size == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004280 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004281 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4282 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4283 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4284 } else {
4285 // 256-bit logic and arithmetic instructions in AVX are all
4286 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4287 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4288 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4289 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4290 }
Craig Topper9d352402012-04-23 07:24:41 +00004291 } else
4292 llvm_unreachable("Unexpected vector type");
4293
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004294 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004295}
4296
Chris Lattner8a594482007-11-25 00:24:49 +00004297/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004298/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4299/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4300/// Then bitcast to their original type, ensuring they get CSE'd.
4301static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4302 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004303 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004304 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004305
Owen Anderson825b72b2009-08-11 20:47:22 +00004306 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004307 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004308 if (Size == 256) {
Craig Topper745a86b2011-11-19 22:34:59 +00004309 if (HasAVX2) { // AVX2
4310 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4311 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4312 } else { // AVX
4313 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004314 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004315 }
Craig Topper9d352402012-04-23 07:24:41 +00004316 } else if (Size == 128) {
Craig Topper745a86b2011-11-19 22:34:59 +00004317 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004318 } else
4319 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004320
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004321 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004322}
4323
Evan Cheng39623da2006-04-20 08:58:49 +00004324/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4325/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004326static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004327 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004328 if (Mask[i] > (int)NumElems) {
4329 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004330 }
Evan Cheng39623da2006-04-20 08:58:49 +00004331 }
Evan Cheng39623da2006-04-20 08:58:49 +00004332}
4333
Evan Cheng017dcc62006-04-21 01:05:10 +00004334/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4335/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004336static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004337 SDValue V2) {
4338 unsigned NumElems = VT.getVectorNumElements();
4339 SmallVector<int, 8> Mask;
4340 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004341 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004342 Mask.push_back(i);
4343 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004344}
4345
Nate Begeman9008ca62009-04-27 18:41:29 +00004346/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004347static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004348 SDValue V2) {
4349 unsigned NumElems = VT.getVectorNumElements();
4350 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004351 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004352 Mask.push_back(i);
4353 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004354 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004355 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004356}
4357
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004358/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004359static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004360 SDValue V2) {
4361 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004362 SmallVector<int, 8> Mask;
Chad Rosier238ae312012-04-30 17:47:15 +00004363 for (unsigned i = 0, Half = NumElems/2; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004364 Mask.push_back(i + Half);
4365 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004366 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004367 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004368}
4369
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004370// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004371// a generic shuffle instruction because the target has no such instructions.
4372// Generate shuffles which repeat i16 and i8 several times until they can be
4373// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004374static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004375 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004376 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004377 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004378
Nate Begeman9008ca62009-04-27 18:41:29 +00004379 while (NumElems > 4) {
4380 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004381 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004382 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004383 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004384 EltNo -= NumElems/2;
4385 }
4386 NumElems >>= 1;
4387 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004388 return V;
4389}
Eric Christopherfd179292009-08-27 18:07:15 +00004390
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004391/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4392static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4393 EVT VT = V.getValueType();
4394 DebugLoc dl = V.getDebugLoc();
Craig Topper9d352402012-04-23 07:24:41 +00004395 unsigned Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004396
Craig Topper9d352402012-04-23 07:24:41 +00004397 if (Size == 128) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004398 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004399 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004400 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4401 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004402 } else if (Size == 256) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004403 // To use VPERMILPS to splat scalars, the second half of indicies must
4404 // refer to the higher part, which is a duplication of the lower one,
4405 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004406 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4407 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004408
4409 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4410 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4411 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004412 } else
4413 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004414
4415 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4416}
4417
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004418/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004419static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4420 EVT SrcVT = SV->getValueType(0);
4421 SDValue V1 = SV->getOperand(0);
4422 DebugLoc dl = SV->getDebugLoc();
4423
4424 int EltNo = SV->getSplatIndex();
4425 int NumElems = SrcVT.getVectorNumElements();
4426 unsigned Size = SrcVT.getSizeInBits();
4427
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004428 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4429 "Unknown how to promote splat for type");
4430
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004431 // Extract the 128-bit part containing the splat element and update
4432 // the splat element index when it refers to the higher register.
4433 if (Size == 256) {
Craig Topper7d1e3dc2012-04-30 05:17:10 +00004434 V1 = Extract128BitVector(V1, EltNo, DAG, dl);
4435 if (EltNo >= NumElems/2)
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004436 EltNo -= NumElems/2;
4437 }
4438
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004439 // All i16 and i8 vector types can't be used directly by a generic shuffle
4440 // instruction because the target has no such instruction. Generate shuffles
4441 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004442 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004443 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004444 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004445 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004446
4447 // Recreate the 256-bit vector and place the same 128-bit vector
4448 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004449 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004450 if (Size == 256) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004451 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004452 }
4453
4454 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004455}
4456
Evan Chengba05f722006-04-21 23:03:30 +00004457/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004458/// vector of zero or undef vector. This produces a shuffle where the low
4459/// element of V2 is swizzled into the zero/undef vector, landing at element
4460/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004461static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004462 bool IsZero,
4463 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004464 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004465 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004466 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004467 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004468 unsigned NumElems = VT.getVectorNumElements();
4469 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004470 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004471 // If this is the insertion idx, put the low elt of V2 here.
4472 MaskVec.push_back(i == Idx ? NumElems : i);
4473 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004474}
4475
Craig Toppera1ffc682012-03-20 06:42:26 +00004476/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4477/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004478/// Sets IsUnary to true if only uses one source.
Craig Topperd978c542012-05-06 19:46:21 +00004479static bool getTargetShuffleMask(SDNode *N, MVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004480 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004481 unsigned NumElems = VT.getVectorNumElements();
4482 SDValue ImmN;
4483
Craig Topper89f4e662012-03-20 07:17:59 +00004484 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004485 switch(N->getOpcode()) {
4486 case X86ISD::SHUFP:
4487 ImmN = N->getOperand(N->getNumOperands()-1);
4488 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4489 break;
4490 case X86ISD::UNPCKH:
4491 DecodeUNPCKHMask(VT, Mask);
4492 break;
4493 case X86ISD::UNPCKL:
4494 DecodeUNPCKLMask(VT, Mask);
4495 break;
4496 case X86ISD::MOVHLPS:
4497 DecodeMOVHLPSMask(NumElems, Mask);
4498 break;
4499 case X86ISD::MOVLHPS:
4500 DecodeMOVLHPSMask(NumElems, Mask);
4501 break;
4502 case X86ISD::PSHUFD:
4503 case X86ISD::VPERMILP:
4504 ImmN = N->getOperand(N->getNumOperands()-1);
4505 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004506 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004507 break;
4508 case X86ISD::PSHUFHW:
4509 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004510 DecodePSHUFHWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004511 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004512 break;
4513 case X86ISD::PSHUFLW:
4514 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004515 DecodePSHUFLWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004516 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004517 break;
Craig Topperbdcbcb32012-05-06 18:54:26 +00004518 case X86ISD::VPERMI:
4519 ImmN = N->getOperand(N->getNumOperands()-1);
4520 DecodeVPERMMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4521 IsUnary = true;
4522 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004523 case X86ISD::MOVSS:
4524 case X86ISD::MOVSD: {
4525 // The index 0 always comes from the first element of the second source,
4526 // this is why MOVSS and MOVSD are used in the first place. The other
4527 // elements come from the other positions of the first source vector
4528 Mask.push_back(NumElems);
4529 for (unsigned i = 1; i != NumElems; ++i) {
4530 Mask.push_back(i);
4531 }
4532 break;
4533 }
4534 case X86ISD::VPERM2X128:
4535 ImmN = N->getOperand(N->getNumOperands()-1);
4536 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004537 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004538 break;
4539 case X86ISD::MOVDDUP:
4540 case X86ISD::MOVLHPD:
4541 case X86ISD::MOVLPD:
4542 case X86ISD::MOVLPS:
4543 case X86ISD::MOVSHDUP:
4544 case X86ISD::MOVSLDUP:
4545 case X86ISD::PALIGN:
4546 // Not yet implemented
4547 return false;
4548 default: llvm_unreachable("unknown target shuffle node");
4549 }
4550
4551 return true;
4552}
4553
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004554/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4555/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004556static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004557 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004558 if (Depth == 6)
4559 return SDValue(); // Limit search depth.
4560
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004561 SDValue V = SDValue(N, 0);
4562 EVT VT = V.getValueType();
4563 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004564
4565 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4566 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004567 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004568
Craig Topper3d092db2012-03-21 02:14:01 +00004569 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004570 return DAG.getUNDEF(VT.getVectorElementType());
4571
Craig Topperd156dc12012-02-06 07:17:51 +00004572 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004573 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4574 : SV->getOperand(1);
4575 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004576 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004577
4578 // Recurse into target specific vector shuffles to find scalars.
4579 if (isTargetShuffle(Opcode)) {
Craig Topperd978c542012-05-06 19:46:21 +00004580 MVT ShufVT = V.getValueType().getSimpleVT();
4581 unsigned NumElems = ShufVT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004582 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004583 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004584 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004585
Craig Topperd978c542012-05-06 19:46:21 +00004586 if (!getTargetShuffleMask(N, ShufVT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004587 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004588
Craig Topper3d092db2012-03-21 02:14:01 +00004589 int Elt = ShuffleMask[Index];
4590 if (Elt < 0)
Craig Topperd978c542012-05-06 19:46:21 +00004591 return DAG.getUNDEF(ShufVT.getVectorElementType());
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004592
Craig Topper3d092db2012-03-21 02:14:01 +00004593 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd978c542012-05-06 19:46:21 +00004594 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004595 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004596 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004597 }
4598
4599 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004600 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004601 V = V.getOperand(0);
4602 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004603 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004604
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004605 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004606 return SDValue();
4607 }
4608
4609 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4610 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004611 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004612
4613 if (V.getOpcode() == ISD::BUILD_VECTOR)
4614 return V.getOperand(Index);
4615
4616 return SDValue();
4617}
4618
4619/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4620/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004621/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004622static
Craig Topper3d092db2012-03-21 02:14:01 +00004623unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004624 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004625 unsigned i;
4626 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004627 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004628 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004629 if (!(Elt.getNode() &&
4630 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4631 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004632 }
4633
4634 return i;
4635}
4636
Craig Topper3d092db2012-03-21 02:14:01 +00004637/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4638/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004639/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4640static
Craig Topper3d092db2012-03-21 02:14:01 +00004641bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4642 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4643 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004644 bool SeenV1 = false;
4645 bool SeenV2 = false;
4646
Craig Topper3d092db2012-03-21 02:14:01 +00004647 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004648 int Idx = SVOp->getMaskElt(i);
4649 // Ignore undef indicies
4650 if (Idx < 0)
4651 continue;
4652
Craig Topper3d092db2012-03-21 02:14:01 +00004653 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004654 SeenV1 = true;
4655 else
4656 SeenV2 = true;
4657
4658 // Only accept consecutive elements from the same vector
4659 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4660 return false;
4661 }
4662
4663 OpNum = SeenV1 ? 0 : 1;
4664 return true;
4665}
4666
4667/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4668/// logical left shift of a vector.
4669static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4670 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4671 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4672 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4673 false /* check zeros from right */, DAG);
4674 unsigned OpSrc;
4675
4676 if (!NumZeros)
4677 return false;
4678
4679 // Considering the elements in the mask that are not consecutive zeros,
4680 // check if they consecutively come from only one of the source vectors.
4681 //
4682 // V1 = {X, A, B, C} 0
4683 // \ \ \ /
4684 // vector_shuffle V1, V2 <1, 2, 3, X>
4685 //
4686 if (!isShuffleMaskConsecutive(SVOp,
4687 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004688 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004689 NumZeros, // Where to start looking in the src vector
4690 NumElems, // Number of elements in vector
4691 OpSrc)) // Which source operand ?
4692 return false;
4693
4694 isLeft = false;
4695 ShAmt = NumZeros;
4696 ShVal = SVOp->getOperand(OpSrc);
4697 return true;
4698}
4699
4700/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4701/// logical left shift of a vector.
4702static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4703 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4704 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4705 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4706 true /* check zeros from left */, DAG);
4707 unsigned OpSrc;
4708
4709 if (!NumZeros)
4710 return false;
4711
4712 // Considering the elements in the mask that are not consecutive zeros,
4713 // check if they consecutively come from only one of the source vectors.
4714 //
4715 // 0 { A, B, X, X } = V2
4716 // / \ / /
4717 // vector_shuffle V1, V2 <X, X, 4, 5>
4718 //
4719 if (!isShuffleMaskConsecutive(SVOp,
4720 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004721 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004722 0, // Where to start looking in the src vector
4723 NumElems, // Number of elements in vector
4724 OpSrc)) // Which source operand ?
4725 return false;
4726
4727 isLeft = true;
4728 ShAmt = NumZeros;
4729 ShVal = SVOp->getOperand(OpSrc);
4730 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004731}
4732
4733/// isVectorShift - Returns true if the shuffle can be implemented as a
4734/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004735static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004736 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004737 // Although the logic below support any bitwidth size, there are no
4738 // shift instructions which handle more than 128-bit vectors.
4739 if (SVOp->getValueType(0).getSizeInBits() > 128)
4740 return false;
4741
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004742 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4743 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4744 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004745
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004746 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004747}
4748
Evan Chengc78d3b42006-04-24 18:01:45 +00004749/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4750///
Dan Gohman475871a2008-07-27 21:46:04 +00004751static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004752 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004753 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004754 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004755 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004756 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004757 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004758
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004759 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004760 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004761 bool First = true;
4762 for (unsigned i = 0; i < 16; ++i) {
4763 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4764 if (ThisIsNonZero && First) {
4765 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004766 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004767 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004768 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004769 First = false;
4770 }
4771
4772 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004773 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004774 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4775 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004776 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004777 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004778 }
4779 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004780 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4781 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4782 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004783 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004784 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004785 } else
4786 ThisElt = LastElt;
4787
Gabor Greifba36cb52008-08-28 21:40:38 +00004788 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004789 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004790 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004791 }
4792 }
4793
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004794 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004795}
4796
Bill Wendlinga348c562007-03-22 18:42:45 +00004797/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004798///
Dan Gohman475871a2008-07-27 21:46:04 +00004799static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004800 unsigned NumNonZero, unsigned NumZero,
4801 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004802 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004803 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004804 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004805 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004806
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004807 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004808 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004809 bool First = true;
4810 for (unsigned i = 0; i < 8; ++i) {
4811 bool isNonZero = (NonZeros & (1 << i)) != 0;
4812 if (isNonZero) {
4813 if (First) {
4814 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004815 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004816 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004817 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004818 First = false;
4819 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004820 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004821 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004822 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004823 }
4824 }
4825
4826 return V;
4827}
4828
Evan Chengf26ffe92008-05-29 08:22:04 +00004829/// getVShift - Return a vector logical shift node.
4830///
Owen Andersone50ed302009-08-10 22:56:29 +00004831static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004832 unsigned NumBits, SelectionDAG &DAG,
4833 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004834 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004835 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004836 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004837 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4838 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004839 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004840 DAG.getConstant(NumBits,
4841 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004842}
4843
Dan Gohman475871a2008-07-27 21:46:04 +00004844SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004845X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004846 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004847
Evan Chengc3630942009-12-09 21:00:30 +00004848 // Check if the scalar load can be widened into a vector load. And if
4849 // the address is "base + cst" see if the cst can be "absorbed" into
4850 // the shuffle mask.
4851 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4852 SDValue Ptr = LD->getBasePtr();
4853 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4854 return SDValue();
4855 EVT PVT = LD->getValueType(0);
4856 if (PVT != MVT::i32 && PVT != MVT::f32)
4857 return SDValue();
4858
4859 int FI = -1;
4860 int64_t Offset = 0;
4861 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4862 FI = FINode->getIndex();
4863 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004864 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004865 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4866 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4867 Offset = Ptr.getConstantOperandVal(1);
4868 Ptr = Ptr.getOperand(0);
4869 } else {
4870 return SDValue();
4871 }
4872
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004873 // FIXME: 256-bit vector instructions don't require a strict alignment,
4874 // improve this code to support it better.
4875 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004876 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004877 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004878 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004879 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004880 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004881 // Can't change the alignment. FIXME: It's possible to compute
4882 // the exact stack offset and reference FI + adjust offset instead.
4883 // If someone *really* cares about this. That's the way to implement it.
4884 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004885 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004886 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004887 }
4888 }
4889
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004890 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004891 // Ptr + (Offset & ~15).
4892 if (Offset < 0)
4893 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004894 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004895 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004896 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004897 if (StartOffset)
4898 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4899 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4900
4901 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00004902 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004903
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004904 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4905 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004906 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004907 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004908
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004909 SmallVector<int, 8> Mask;
Craig Topper66ddd152012-04-27 22:54:43 +00004910 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004911 Mask.push_back(EltNo);
4912
Craig Toppercc3000632012-01-30 07:50:31 +00004913 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004914 }
4915
4916 return SDValue();
4917}
4918
Michael J. Spencerec38de22010-10-10 22:04:20 +00004919/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4920/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004921/// load which has the same value as a build_vector whose operands are 'elts'.
4922///
4923/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004924///
Nate Begeman1449f292010-03-24 22:19:06 +00004925/// FIXME: we'd also like to handle the case where the last elements are zero
4926/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4927/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004928static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004929 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004930 EVT EltVT = VT.getVectorElementType();
4931 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004932
Nate Begemanfdea31a2010-03-24 20:49:50 +00004933 LoadSDNode *LDBase = NULL;
4934 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004935
Nate Begeman1449f292010-03-24 22:19:06 +00004936 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004937 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004938 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004939 for (unsigned i = 0; i < NumElems; ++i) {
4940 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004941
Nate Begemanfdea31a2010-03-24 20:49:50 +00004942 if (!Elt.getNode() ||
4943 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4944 return SDValue();
4945 if (!LDBase) {
4946 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4947 return SDValue();
4948 LDBase = cast<LoadSDNode>(Elt.getNode());
4949 LastLoadedElt = i;
4950 continue;
4951 }
4952 if (Elt.getOpcode() == ISD::UNDEF)
4953 continue;
4954
4955 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4956 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4957 return SDValue();
4958 LastLoadedElt = i;
4959 }
Nate Begeman1449f292010-03-24 22:19:06 +00004960
4961 // If we have found an entire vector of loads and undefs, then return a large
4962 // load of the entire vector width starting at the base pointer. If we found
4963 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004964 if (LastLoadedElt == NumElems - 1) {
4965 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004966 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004967 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004968 LDBase->isVolatile(), LDBase->isNonTemporal(),
4969 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004970 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004971 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004972 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004973 LDBase->isInvariant(), LDBase->getAlignment());
Craig Topper69947b92012-04-23 06:57:04 +00004974 }
4975 if (NumElems == 4 && LastLoadedElt == 1 &&
4976 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004977 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4978 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004979 SDValue ResNode =
4980 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4981 LDBase->getPointerInfo(),
4982 LDBase->getAlignment(),
4983 false/*isVolatile*/, true/*ReadMem*/,
4984 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004985 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004986 }
4987 return SDValue();
4988}
4989
Nadav Rotem9d68b062012-04-08 12:54:54 +00004990/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
4991/// to generate a splat value for the following cases:
4992/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004993/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00004994/// a scalar load, or a constant.
4995/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004996/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00004997SDValue
4998X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00004999 if (!Subtarget->hasAVX())
5000 return SDValue();
5001
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005002 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00005003 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005004
Craig Topper5da8a802012-05-04 05:49:51 +00005005 assert((VT.is128BitVector() || VT.is256BitVector()) &&
5006 "Unsupported vector type for broadcast.");
5007
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005008 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005009 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005010
Nadav Rotem9d68b062012-04-08 12:54:54 +00005011 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005012 default:
5013 // Unknown pattern found.
5014 return SDValue();
5015
5016 case ISD::BUILD_VECTOR: {
5017 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005018 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005019 return SDValue();
5020
Nadav Rotem9d68b062012-04-08 12:54:54 +00005021 Ld = Op.getOperand(0);
5022 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
5023 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005024
5025 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005026 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005027 // Constants may have multiple users.
5028 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005029 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005030 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005031 }
5032
5033 case ISD::VECTOR_SHUFFLE: {
5034 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5035
5036 // Shuffles must have a splat mask where the first element is
5037 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005038 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005039 return SDValue();
5040
5041 SDValue Sc = Op.getOperand(0);
Nadav Rotemb88e8dd2012-05-10 12:50:02 +00005042 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR &&
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005043 Sc.getOpcode() != ISD::BUILD_VECTOR) {
5044
5045 if (!Subtarget->hasAVX2())
5046 return SDValue();
5047
5048 // Use the register form of the broadcast instruction available on AVX2.
5049 if (VT.is256BitVector())
5050 Sc = Extract128BitVector(Sc, 0, DAG, dl);
5051 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Sc);
5052 }
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005053
5054 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005055 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00005056 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005057
5058 // The scalar_to_vector node and the suspected
5059 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005060 // Constants may have multiple users.
5061 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005062 return SDValue();
5063 break;
5064 }
5065 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005066
Nadav Rotem9d68b062012-04-08 12:54:54 +00005067 bool Is256 = VT.getSizeInBits() == 256;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005068
5069 // Handle the broadcasting a single constant scalar from the constant pool
5070 // into a vector. On Sandybridge it is still better to load a constant vector
5071 // from the constant pool and not to broadcast it from a scalar.
5072 if (ConstSplatVal && Subtarget->hasAVX2()) {
5073 EVT CVT = Ld.getValueType();
5074 assert(!CVT.isVector() && "Must not broadcast a vector type");
5075 unsigned ScalarSize = CVT.getSizeInBits();
5076
Craig Topper5da8a802012-05-04 05:49:51 +00005077 if (ScalarSize == 32 || (Is256 && ScalarSize == 64)) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005078 const Constant *C = 0;
5079 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
5080 C = CI->getConstantIntValue();
5081 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
5082 C = CF->getConstantFPValue();
5083
5084 assert(C && "Invalid constant type");
5085
Nadav Rotem154819d2012-04-09 07:45:58 +00005086 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00005087 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00005088 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Craig Topper6643d9c2012-05-04 06:18:33 +00005089 MachinePointerInfo::getConstantPool(),
5090 false, false, false, Alignment);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005091
Nadav Rotem9d68b062012-04-08 12:54:54 +00005092 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5093 }
5094 }
5095
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005096 bool IsLoad = ISD::isNormalLoad(Ld.getNode());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005097 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5098
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005099 // Handle AVX2 in-register broadcasts.
5100 if (!IsLoad && Subtarget->hasAVX2() &&
5101 (ScalarSize == 32 || (Is256 && ScalarSize == 64)))
5102 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5103
5104 // The scalar source must be a normal load.
5105 if (!IsLoad)
5106 return SDValue();
5107
Craig Topper5da8a802012-05-04 05:49:51 +00005108 if (ScalarSize == 32 || (Is256 && ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005109 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005110
Craig Toppera9376332012-01-10 08:23:59 +00005111 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
Craig Topper5da8a802012-05-04 05:49:51 +00005112 // double since there is no vbroadcastsd xmm
Craig Toppera9376332012-01-10 08:23:59 +00005113 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
Craig Topper5da8a802012-05-04 05:49:51 +00005114 if (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64)
Nadav Rotem9d68b062012-04-08 12:54:54 +00005115 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005116 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005117
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005118 // Unsupported broadcast.
5119 return SDValue();
5120}
5121
Evan Chengc3630942009-12-09 21:00:30 +00005122SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005123X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005124 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005125
David Greenef125a292011-02-08 19:04:41 +00005126 EVT VT = Op.getValueType();
5127 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005128 unsigned NumElems = Op.getNumOperands();
5129
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005130 // Vectors containing all zeros can be matched by pxor and xorps later
5131 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5132 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5133 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005134 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005135 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005136
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005137 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005138 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005139
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005140 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005141 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5142 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005143 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005144 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005145 return Op;
5146
Craig Topper07a27622012-01-22 03:07:48 +00005147 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005148 }
5149
Nadav Rotem154819d2012-04-09 07:45:58 +00005150 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005151 if (Broadcast.getNode())
5152 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005153
Owen Andersone50ed302009-08-10 22:56:29 +00005154 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005155
Evan Cheng0db9fe62006-04-25 20:13:52 +00005156 unsigned NumZero = 0;
5157 unsigned NumNonZero = 0;
5158 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005159 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005160 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005161 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005162 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005163 if (Elt.getOpcode() == ISD::UNDEF)
5164 continue;
5165 Values.insert(Elt);
5166 if (Elt.getOpcode() != ISD::Constant &&
5167 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005168 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005169 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005170 NumZero++;
5171 else {
5172 NonZeros |= (1 << i);
5173 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005174 }
5175 }
5176
Chris Lattner97a2a562010-08-26 05:24:29 +00005177 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5178 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005179 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005180
Chris Lattner67f453a2008-03-09 05:42:06 +00005181 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005182 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005183 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005184 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005185
Chris Lattner62098042008-03-09 01:05:04 +00005186 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5187 // the value are obviously zero, truncate the value to i32 and do the
5188 // insertion that way. Only do this if the value is non-constant or if the
5189 // value is a constant being inserted into element 0. It is cheaper to do
5190 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005191 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005192 (!IsAllConstants || Idx == 0)) {
5193 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005194 // Handle SSE only.
5195 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5196 EVT VecVT = MVT::v4i32;
5197 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005198
Chris Lattner62098042008-03-09 01:05:04 +00005199 // Truncate the value (which may itself be a constant) to i32, and
5200 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005201 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005202 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005203 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005204
Chris Lattner62098042008-03-09 01:05:04 +00005205 // Now we have our 32-bit value zero extended in the low element of
5206 // a vector. If Idx != 0, swizzle it into place.
5207 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005208 SmallVector<int, 4> Mask;
5209 Mask.push_back(Idx);
5210 for (unsigned i = 1; i != VecElts; ++i)
5211 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005212 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005213 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005214 }
Craig Topper07a27622012-01-22 03:07:48 +00005215 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005216 }
5217 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005218
Chris Lattner19f79692008-03-08 22:59:52 +00005219 // If we have a constant or non-constant insertion into the low element of
5220 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5221 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005222 // depending on what the source datatype is.
5223 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005224 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005225 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005226
5227 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005228 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005229 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005230 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005231 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5232 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005233 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005234 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005235 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5236 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005237 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005238 }
5239
5240 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005241 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005242 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005243 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005244 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005245 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005246 } else {
5247 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005248 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005249 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005250 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005251 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005252 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005253
5254 // Is it a vector logical left shift?
5255 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005256 X86::isZeroNode(Op.getOperand(0)) &&
5257 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005258 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005259 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005260 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005261 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005262 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005263 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005264
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005265 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005266 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005267
Chris Lattner19f79692008-03-08 22:59:52 +00005268 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5269 // is a non-constant being inserted into an element other than the low one,
5270 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5271 // movd/movss) to move this into the low element, then shuffle it into
5272 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005273 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005274 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005275
Evan Cheng0db9fe62006-04-25 20:13:52 +00005276 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005277 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005278 SmallVector<int, 8> MaskVec;
Craig Topper31a207a2012-05-04 06:39:13 +00005279 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005280 MaskVec.push_back(i == Idx ? 0 : 1);
5281 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005282 }
5283 }
5284
Chris Lattner67f453a2008-03-09 05:42:06 +00005285 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005286 if (Values.size() == 1) {
5287 if (EVTBits == 32) {
5288 // Instead of a shuffle like this:
5289 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5290 // Check if it's possible to issue this instead.
5291 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5292 unsigned Idx = CountTrailingZeros_32(NonZeros);
5293 SDValue Item = Op.getOperand(Idx);
5294 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5295 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5296 }
Dan Gohman475871a2008-07-27 21:46:04 +00005297 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005298 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005299
Dan Gohmana3941172007-07-24 22:55:08 +00005300 // A vector full of immediates; various special cases are already
5301 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005302 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005303 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005304
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005305 // For AVX-length vectors, build the individual 128-bit pieces and use
5306 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005307 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005308 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005309 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005310 V.push_back(Op.getOperand(i));
5311
5312 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5313
5314 // Build both the lower and upper subvector.
5315 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5316 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5317 NumElems/2);
5318
5319 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005320 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005321 }
5322
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005323 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005324 if (EVTBits == 64) {
5325 if (NumNonZero == 1) {
5326 // One half is zero or undef.
5327 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005328 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005329 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005330 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005331 }
Dan Gohman475871a2008-07-27 21:46:04 +00005332 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005333 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005334
5335 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005336 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005337 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005338 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005339 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005340 }
5341
Bill Wendling826f36f2007-03-28 00:57:11 +00005342 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005343 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005344 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005345 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005346 }
5347
5348 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005349 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005350 if (NumElems == 4 && NumZero > 0) {
5351 for (unsigned i = 0; i < 4; ++i) {
5352 bool isZero = !(NonZeros & (1 << i));
5353 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005354 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005355 else
Dale Johannesenace16102009-02-03 19:33:06 +00005356 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005357 }
5358
5359 for (unsigned i = 0; i < 2; ++i) {
5360 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5361 default: break;
5362 case 0:
5363 V[i] = V[i*2]; // Must be a zero vector.
5364 break;
5365 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005366 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005367 break;
5368 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005369 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005370 break;
5371 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005372 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005373 break;
5374 }
5375 }
5376
Benjamin Kramer9c683542012-01-30 15:16:21 +00005377 bool Reverse1 = (NonZeros & 0x3) == 2;
5378 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5379 int MaskVec[] = {
5380 Reverse1 ? 1 : 0,
5381 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005382 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5383 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005384 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005385 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005386 }
5387
Nate Begemanfdea31a2010-03-24 20:49:50 +00005388 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5389 // Check for a build vector of consecutive loads.
5390 for (unsigned i = 0; i < NumElems; ++i)
5391 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005392
Nate Begemanfdea31a2010-03-24 20:49:50 +00005393 // Check for elements which are consecutive loads.
5394 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5395 if (LD.getNode())
5396 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005397
5398 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005399 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005400 SDValue Result;
5401 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5402 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5403 else
5404 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005405
Chris Lattner24faf612010-08-28 17:59:08 +00005406 for (unsigned i = 1; i < NumElems; ++i) {
5407 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5408 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005409 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005410 }
5411 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005412 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005413
Chris Lattner6e80e442010-08-28 17:15:43 +00005414 // Otherwise, expand into a number of unpckl*, start by extending each of
5415 // our (non-undef) elements to the full vector width with the element in the
5416 // bottom slot of the vector (which generates no code for SSE).
5417 for (unsigned i = 0; i < NumElems; ++i) {
5418 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5419 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5420 else
5421 V[i] = DAG.getUNDEF(VT);
5422 }
5423
5424 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005425 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5426 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5427 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005428 unsigned EltStride = NumElems >> 1;
5429 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005430 for (unsigned i = 0; i < EltStride; ++i) {
5431 // If V[i+EltStride] is undef and this is the first round of mixing,
5432 // then it is safe to just drop this shuffle: V[i] is already in the
5433 // right place, the one element (since it's the first round) being
5434 // inserted as undef can be dropped. This isn't safe for successive
5435 // rounds because they will permute elements within both vectors.
5436 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5437 EltStride == NumElems/2)
5438 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005439
Chris Lattner6e80e442010-08-28 17:15:43 +00005440 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005441 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005442 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005443 }
5444 return V[0];
5445 }
Dan Gohman475871a2008-07-27 21:46:04 +00005446 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005447}
5448
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005449// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5450// them in a MMX register. This is better than doing a stack convert.
5451static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005452 DebugLoc dl = Op.getDebugLoc();
5453 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005454
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005455 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5456 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5457 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005458 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005459 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5460 InVec = Op.getOperand(1);
5461 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5462 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005463 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005464 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5465 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5466 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005467 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005468 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5469 Mask[0] = 0; Mask[1] = 2;
5470 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5471 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005472 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005473}
5474
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005475// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5476// to create 256-bit vectors from two other 128-bit ones.
5477static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5478 DebugLoc dl = Op.getDebugLoc();
5479 EVT ResVT = Op.getValueType();
5480
5481 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5482
5483 SDValue V1 = Op.getOperand(0);
5484 SDValue V2 = Op.getOperand(1);
5485 unsigned NumElems = ResVT.getVectorNumElements();
5486
Craig Topper4c7972d2012-04-22 18:15:59 +00005487 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005488}
5489
5490SDValue
5491X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005492 EVT ResVT = Op.getValueType();
5493
5494 assert(Op.getNumOperands() == 2);
5495 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5496 "Unsupported CONCAT_VECTORS for value type");
5497
5498 // We support concatenate two MMX registers and place them in a MMX register.
5499 // This is better than doing a stack convert.
5500 if (ResVT.is128BitVector())
5501 return LowerMMXCONCAT_VECTORS(Op, DAG);
5502
5503 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5504 // from two other 128-bit ones.
5505 return LowerAVXCONCAT_VECTORS(Op, DAG);
5506}
5507
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005508// Try to lower a shuffle node into a simple blend instruction.
Craig Topper1842ba02012-04-23 06:38:28 +00005509static SDValue LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005510 const X86Subtarget *Subtarget,
Nadav Rotem91794872012-04-11 11:05:21 +00005511 SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005512 SDValue V1 = SVOp->getOperand(0);
5513 SDValue V2 = SVOp->getOperand(1);
5514 DebugLoc dl = SVOp->getDebugLoc();
Craig Topper708e44f2012-04-23 07:36:33 +00005515 MVT VT = SVOp->getValueType(0).getSimpleVT();
Craig Topper1842ba02012-04-23 06:38:28 +00005516 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005517
Nadav Roteme6113782012-04-11 06:40:27 +00005518 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005519 return SDValue();
5520
Craig Topper1842ba02012-04-23 06:38:28 +00005521 unsigned ISDNo = 0;
Nadav Roteme6113782012-04-11 06:40:27 +00005522 MVT OpTy;
5523
Craig Topper708e44f2012-04-23 07:36:33 +00005524 switch (VT.SimpleTy) {
Nadav Roteme6113782012-04-11 06:40:27 +00005525 default: return SDValue();
5526 case MVT::v8i16:
Craig Topper1842ba02012-04-23 06:38:28 +00005527 ISDNo = X86ISD::BLENDPW;
5528 OpTy = MVT::v8i16;
5529 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005530 case MVT::v4i32:
5531 case MVT::v4f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005532 ISDNo = X86ISD::BLENDPS;
5533 OpTy = MVT::v4f32;
5534 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005535 case MVT::v2i64:
5536 case MVT::v2f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005537 ISDNo = X86ISD::BLENDPD;
5538 OpTy = MVT::v2f64;
5539 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005540 case MVT::v8i32:
5541 case MVT::v8f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005542 if (!Subtarget->hasAVX())
5543 return SDValue();
5544 ISDNo = X86ISD::BLENDPS;
5545 OpTy = MVT::v8f32;
5546 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005547 case MVT::v4i64:
5548 case MVT::v4f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005549 if (!Subtarget->hasAVX())
5550 return SDValue();
5551 ISDNo = X86ISD::BLENDPD;
5552 OpTy = MVT::v4f64;
5553 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005554 }
5555 assert(ISDNo && "Invalid Op Number");
5556
5557 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005558
Craig Topper1842ba02012-04-23 06:38:28 +00005559 for (unsigned i = 0; i != NumElems; ++i) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005560 int EltIdx = SVOp->getMaskElt(i);
Craig Topper1842ba02012-04-23 06:38:28 +00005561 if (EltIdx == (int)i || EltIdx < 0)
Nadav Roteme6113782012-04-11 06:40:27 +00005562 MaskVals |= (1<<i);
Craig Topper1842ba02012-04-23 06:38:28 +00005563 else if (EltIdx == (int)(i + NumElems))
Nadav Roteme6113782012-04-11 06:40:27 +00005564 continue; // Bit is set to zero;
Craig Topper1842ba02012-04-23 06:38:28 +00005565 else
5566 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005567 }
5568
Nadav Roteme6113782012-04-11 06:40:27 +00005569 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5570 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5571 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5572 DAG.getConstant(MaskVals, MVT::i32));
5573 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005574}
5575
Nate Begemanb9a47b82009-02-23 08:49:38 +00005576// v8i16 shuffles - Prefer shuffles in the following order:
5577// 1. [all] pshuflw, pshufhw, optional move
5578// 2. [ssse3] 1 x pshufb
5579// 3. [ssse3] 2 x pshufb + 1 x por
5580// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005581SDValue
5582X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5583 SelectionDAG &DAG) const {
5584 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005585 SDValue V1 = SVOp->getOperand(0);
5586 SDValue V2 = SVOp->getOperand(1);
5587 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005588 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005589
Nate Begemanb9a47b82009-02-23 08:49:38 +00005590 // Determine if more than 1 of the words in each of the low and high quadwords
5591 // of the result come from the same quadword of one of the two inputs. Undef
5592 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005593 unsigned LoQuad[] = { 0, 0, 0, 0 };
5594 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005595 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005596 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005597 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005598 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005599 MaskVals.push_back(EltIdx);
5600 if (EltIdx < 0) {
5601 ++Quad[0];
5602 ++Quad[1];
5603 ++Quad[2];
5604 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005605 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005606 }
5607 ++Quad[EltIdx / 4];
5608 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005609 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005610
Nate Begemanb9a47b82009-02-23 08:49:38 +00005611 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005612 unsigned MaxQuad = 1;
5613 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005614 if (LoQuad[i] > MaxQuad) {
5615 BestLoQuad = i;
5616 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005617 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005618 }
5619
Nate Begemanb9a47b82009-02-23 08:49:38 +00005620 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005621 MaxQuad = 1;
5622 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005623 if (HiQuad[i] > MaxQuad) {
5624 BestHiQuad = i;
5625 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005626 }
5627 }
5628
Nate Begemanb9a47b82009-02-23 08:49:38 +00005629 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005630 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005631 // single pshufb instruction is necessary. If There are more than 2 input
5632 // quads, disable the next transformation since it does not help SSSE3.
5633 bool V1Used = InputQuads[0] || InputQuads[1];
5634 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005635 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005636 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005637 BestLoQuad = InputQuads[0] ? 0 : 1;
5638 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005639 }
5640 if (InputQuads.count() > 2) {
5641 BestLoQuad = -1;
5642 BestHiQuad = -1;
5643 }
5644 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005645
Nate Begemanb9a47b82009-02-23 08:49:38 +00005646 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5647 // the shuffle mask. If a quad is scored as -1, that means that it contains
5648 // words from all 4 input quadwords.
5649 SDValue NewV;
5650 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005651 int MaskV[] = {
5652 BestLoQuad < 0 ? 0 : BestLoQuad,
5653 BestHiQuad < 0 ? 1 : BestHiQuad
5654 };
Eric Christopherfd179292009-08-27 18:07:15 +00005655 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005656 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5657 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5658 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005659
Nate Begemanb9a47b82009-02-23 08:49:38 +00005660 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5661 // source words for the shuffle, to aid later transformations.
5662 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005663 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005664 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005665 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005666 if (idx != (int)i)
5667 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005668 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005669 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005670 AllWordsInNewV = false;
5671 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005672 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005673
Nate Begemanb9a47b82009-02-23 08:49:38 +00005674 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5675 if (AllWordsInNewV) {
5676 for (int i = 0; i != 8; ++i) {
5677 int idx = MaskVals[i];
5678 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005679 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005680 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005681 if ((idx != i) && idx < 4)
5682 pshufhw = false;
5683 if ((idx != i) && idx > 3)
5684 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005685 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005686 V1 = NewV;
5687 V2Used = false;
5688 BestLoQuad = 0;
5689 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005690 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005691
Nate Begemanb9a47b82009-02-23 08:49:38 +00005692 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5693 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005694 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005695 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5696 unsigned TargetMask = 0;
5697 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005698 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005699 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5700 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5701 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005702 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005703 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005704 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005705 }
Eric Christopherfd179292009-08-27 18:07:15 +00005706
Nate Begemanb9a47b82009-02-23 08:49:38 +00005707 // If we have SSSE3, and all words of the result are from 1 input vector,
5708 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5709 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005710 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005711 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005712
Nate Begemanb9a47b82009-02-23 08:49:38 +00005713 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005714 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005715 // mask, and elements that come from V1 in the V2 mask, so that the two
5716 // results can be OR'd together.
5717 bool TwoInputs = V1Used && V2Used;
5718 for (unsigned i = 0; i != 8; ++i) {
5719 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005720 int Idx0 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx;
5721 int Idx1 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx+1;
5722 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5723 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005724 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005725 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005726 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005727 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005728 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005729 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005730 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005731
Nate Begemanb9a47b82009-02-23 08:49:38 +00005732 // Calculate the shuffle mask for the second input, shuffle it, and
5733 // OR it with the first shuffled input.
5734 pshufbMask.clear();
5735 for (unsigned i = 0; i != 8; ++i) {
5736 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005737 int Idx0 = (EltIdx < 16) ? 0x80 : EltIdx - 16;
5738 int Idx1 = (EltIdx < 16) ? 0x80 : EltIdx - 15;
5739 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5740 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005741 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005742 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005743 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005744 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005745 MVT::v16i8, &pshufbMask[0], 16));
5746 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005747 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005748 }
5749
5750 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5751 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005752 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005753 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005754 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005755 for (int i = 0; i != 4; ++i) {
5756 int idx = MaskVals[i];
5757 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005758 InOrder.set(i);
5759 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005760 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005761 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005762 }
5763 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005764 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005765 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005766
Craig Topperdd637ae2012-02-19 05:41:45 +00005767 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5768 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005769 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005770 NewV.getOperand(0),
5771 getShufflePSHUFLWImmediate(SVOp), DAG);
5772 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005773 }
Eric Christopherfd179292009-08-27 18:07:15 +00005774
Nate Begemanb9a47b82009-02-23 08:49:38 +00005775 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5776 // and update MaskVals with the new element order.
5777 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005778 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005779 for (unsigned i = 4; i != 8; ++i) {
5780 int idx = MaskVals[i];
5781 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005782 InOrder.set(i);
5783 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005784 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005785 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005786 }
5787 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005788 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005789 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005790
Craig Topperdd637ae2012-02-19 05:41:45 +00005791 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5792 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005793 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005794 NewV.getOperand(0),
5795 getShufflePSHUFHWImmediate(SVOp), DAG);
5796 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005797 }
Eric Christopherfd179292009-08-27 18:07:15 +00005798
Nate Begemanb9a47b82009-02-23 08:49:38 +00005799 // In case BestHi & BestLo were both -1, which means each quadword has a word
5800 // from each of the four input quadwords, calculate the InOrder bitvector now
5801 // before falling through to the insert/extract cleanup.
5802 if (BestLoQuad == -1 && BestHiQuad == -1) {
5803 NewV = V1;
5804 for (int i = 0; i != 8; ++i)
5805 if (MaskVals[i] < 0 || MaskVals[i] == i)
5806 InOrder.set(i);
5807 }
Eric Christopherfd179292009-08-27 18:07:15 +00005808
Nate Begemanb9a47b82009-02-23 08:49:38 +00005809 // The other elements are put in the right place using pextrw and pinsrw.
5810 for (unsigned i = 0; i != 8; ++i) {
5811 if (InOrder[i])
5812 continue;
5813 int EltIdx = MaskVals[i];
5814 if (EltIdx < 0)
5815 continue;
Craig Topper6643d9c2012-05-04 06:18:33 +00005816 SDValue ExtOp = (EltIdx < 8) ?
5817 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
5818 DAG.getIntPtrConstant(EltIdx)) :
5819 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005820 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005821 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005822 DAG.getIntPtrConstant(i));
5823 }
5824 return NewV;
5825}
5826
5827// v16i8 shuffles - Prefer shuffles in the following order:
5828// 1. [ssse3] 1 x pshufb
5829// 2. [ssse3] 2 x pshufb + 1 x por
5830// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5831static
Nate Begeman9008ca62009-04-27 18:41:29 +00005832SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005833 SelectionDAG &DAG,
5834 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005835 SDValue V1 = SVOp->getOperand(0);
5836 SDValue V2 = SVOp->getOperand(1);
5837 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005838 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005839
Craig Topperb82b5ab2012-05-18 06:42:06 +00005840 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
5841
Nate Begemanb9a47b82009-02-23 08:49:38 +00005842 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005843 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005844 // present, fall back to case 3.
Eric Christopherfd179292009-08-27 18:07:15 +00005845
Nate Begemanb9a47b82009-02-23 08:49:38 +00005846 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005847 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005848 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005849
Nate Begemanb9a47b82009-02-23 08:49:38 +00005850 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005851 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005852 //
5853 // Otherwise, we have elements from both input vectors, and must zero out
5854 // elements that come from V2 in the first mask, and V1 in the second mask
5855 // so that we can OR them together.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005856 for (unsigned i = 0; i != 16; ++i) {
5857 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005858 if (EltIdx < 0 || EltIdx >= 16)
5859 EltIdx = 0x80;
Owen Anderson825b72b2009-08-11 20:47:22 +00005860 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005861 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005862 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005863 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005864 MVT::v16i8, &pshufbMask[0], 16));
Craig Topperb82b5ab2012-05-18 06:42:06 +00005865 if (V2IsUndef)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005866 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005867
Nate Begemanb9a47b82009-02-23 08:49:38 +00005868 // Calculate the shuffle mask for the second input, shuffle it, and
5869 // OR it with the first shuffled input.
5870 pshufbMask.clear();
5871 for (unsigned i = 0; i != 16; ++i) {
5872 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005873 EltIdx = (EltIdx < 16) ? 0x80 : EltIdx - 16;
Craig Topper85b9e562012-05-22 06:09:38 +00005874 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005875 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005876 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005877 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005878 MVT::v16i8, &pshufbMask[0], 16));
5879 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005880 }
Eric Christopherfd179292009-08-27 18:07:15 +00005881
Nate Begemanb9a47b82009-02-23 08:49:38 +00005882 // No SSSE3 - Calculate in place words and then fix all out of place words
5883 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5884 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005885 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5886 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Craig Topperb82b5ab2012-05-18 06:42:06 +00005887 SDValue NewV = V1;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005888 for (int i = 0; i != 8; ++i) {
5889 int Elt0 = MaskVals[i*2];
5890 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005891
Nate Begemanb9a47b82009-02-23 08:49:38 +00005892 // This word of the result is all undef, skip it.
5893 if (Elt0 < 0 && Elt1 < 0)
5894 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005895
Nate Begemanb9a47b82009-02-23 08:49:38 +00005896 // This word of the result is already in the correct place, skip it.
Craig Topperb82b5ab2012-05-18 06:42:06 +00005897 if ((Elt0 == i*2) && (Elt1 == i*2+1))
Nate Begemanb9a47b82009-02-23 08:49:38 +00005898 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005899
Nate Begemanb9a47b82009-02-23 08:49:38 +00005900 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5901 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5902 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005903
5904 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5905 // using a single extract together, load it and store it.
5906 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005907 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005908 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005909 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005910 DAG.getIntPtrConstant(i));
5911 continue;
5912 }
5913
Nate Begemanb9a47b82009-02-23 08:49:38 +00005914 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005915 // source byte is not also odd, shift the extracted word left 8 bits
5916 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005917 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005918 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005919 DAG.getIntPtrConstant(Elt1 / 2));
5920 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005921 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005922 DAG.getConstant(8,
5923 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005924 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005925 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5926 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005927 }
5928 // If Elt0 is defined, extract it from the appropriate source. If the
5929 // source byte is not also even, shift the extracted word right 8 bits. If
5930 // Elt1 was also defined, OR the extracted values together before
5931 // inserting them in the result.
5932 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005933 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005934 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5935 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005936 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005937 DAG.getConstant(8,
5938 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005939 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005940 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5941 DAG.getConstant(0x00FF, MVT::i16));
5942 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005943 : InsElt0;
5944 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005945 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005946 DAG.getIntPtrConstant(i));
5947 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005948 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005949}
5950
Evan Cheng7a831ce2007-12-15 03:00:47 +00005951/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005952/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005953/// done when every pair / quad of shuffle mask elements point to elements in
5954/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005955/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005956static
Nate Begeman9008ca62009-04-27 18:41:29 +00005957SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005958 SelectionDAG &DAG, DebugLoc dl) {
Craig Topper11ac1f82012-05-04 04:08:44 +00005959 MVT VT = SVOp->getValueType(0).getSimpleVT();
Nate Begeman9008ca62009-04-27 18:41:29 +00005960 unsigned NumElems = VT.getVectorNumElements();
Craig Topper11ac1f82012-05-04 04:08:44 +00005961 MVT NewVT;
5962 unsigned Scale;
5963 switch (VT.SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005964 default: llvm_unreachable("Unexpected!");
Craig Topperf3640d72012-05-04 04:44:49 +00005965 case MVT::v4f32: NewVT = MVT::v2f64; Scale = 2; break;
5966 case MVT::v4i32: NewVT = MVT::v2i64; Scale = 2; break;
5967 case MVT::v8i16: NewVT = MVT::v4i32; Scale = 2; break;
5968 case MVT::v16i8: NewVT = MVT::v4i32; Scale = 4; break;
5969 case MVT::v16i16: NewVT = MVT::v8i32; Scale = 2; break;
5970 case MVT::v32i8: NewVT = MVT::v8i32; Scale = 4; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005971 }
5972
Nate Begeman9008ca62009-04-27 18:41:29 +00005973 SmallVector<int, 8> MaskVec;
Craig Topper11ac1f82012-05-04 04:08:44 +00005974 for (unsigned i = 0; i != NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005975 int StartIdx = -1;
Craig Topper11ac1f82012-05-04 04:08:44 +00005976 for (unsigned j = 0; j != Scale; ++j) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005977 int EltIdx = SVOp->getMaskElt(i+j);
5978 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005979 continue;
Craig Topper11ac1f82012-05-04 04:08:44 +00005980 if (StartIdx < 0)
5981 StartIdx = (EltIdx / Scale);
5982 if (EltIdx != (int)(StartIdx*Scale + j))
Dan Gohman475871a2008-07-27 21:46:04 +00005983 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005984 }
Craig Topper11ac1f82012-05-04 04:08:44 +00005985 MaskVec.push_back(StartIdx);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005986 }
5987
Craig Topper11ac1f82012-05-04 04:08:44 +00005988 SDValue V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(0));
5989 SDValue V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(1));
Nate Begeman9008ca62009-04-27 18:41:29 +00005990 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005991}
5992
Evan Chengd880b972008-05-09 21:53:03 +00005993/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005994///
Owen Andersone50ed302009-08-10 22:56:29 +00005995static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005996 SDValue SrcOp, SelectionDAG &DAG,
5997 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005998 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005999 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00006000 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00006001 LD = dyn_cast<LoadSDNode>(SrcOp);
6002 if (!LD) {
6003 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
6004 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00006005 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00006006 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00006007 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006008 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00006009 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006010 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00006011 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006012 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006013 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
6014 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
6015 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00006016 SrcOp.getOperand(0)
6017 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006018 }
6019 }
6020 }
6021
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006022 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006023 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006024 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00006025 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006026}
6027
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006028/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6029/// which could not be matched by any known target speficic shuffle
6030static SDValue
6031LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Elena Demikhovsky15963732012-06-26 08:04:10 +00006032
6033 SDValue NewOp = Compact8x32ShuffleNode(SVOp, DAG);
6034 if (NewOp.getNode())
6035 return NewOp;
6036
Craig Topper8f35c132012-01-20 09:29:03 +00006037 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006038
Craig Topper8f35c132012-01-20 09:29:03 +00006039 unsigned NumElems = VT.getVectorNumElements();
6040 unsigned NumLaneElems = NumElems / 2;
6041
Craig Topper8f35c132012-01-20 09:29:03 +00006042 DebugLoc dl = SVOp->getDebugLoc();
6043 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00006044 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
Craig Topper8ae97ba2012-05-21 06:40:16 +00006045 SDValue Output[2];
Craig Topper8f35c132012-01-20 09:29:03 +00006046
Craig Topper9a2b6e12012-04-06 07:45:23 +00006047 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00006048 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006049 // Build a shuffle mask for the output, discovering on the fly which
6050 // input vectors to use as shuffle operands (recorded in InputUsed).
6051 // If building a suitable shuffle vector proves too hard, then bail
Craig Topper8ae97ba2012-05-21 06:40:16 +00006052 // out with UseBuildVector set.
6053 bool UseBuildVector = false;
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00006054 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00006055 unsigned LaneStart = l * NumLaneElems;
6056 for (unsigned i = 0; i != NumLaneElems; ++i) {
6057 // The mask element. This indexes into the input.
6058 int Idx = SVOp->getMaskElt(i+LaneStart);
6059 if (Idx < 0) {
6060 // the mask element does not index into any input vector.
6061 Mask.push_back(-1);
6062 continue;
6063 }
Craig Topper8f35c132012-01-20 09:29:03 +00006064
Craig Topper9a2b6e12012-04-06 07:45:23 +00006065 // The input vector this mask element indexes into.
6066 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006067
Craig Topper9a2b6e12012-04-06 07:45:23 +00006068 // Turn the index into an offset from the start of the input vector.
6069 Idx -= Input * NumLaneElems;
6070
6071 // Find or create a shuffle vector operand to hold this input.
6072 unsigned OpNo;
6073 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6074 if (InputUsed[OpNo] == Input)
6075 // This input vector is already an operand.
6076 break;
6077 if (InputUsed[OpNo] < 0) {
6078 // Create a new operand for this input vector.
6079 InputUsed[OpNo] = Input;
6080 break;
6081 }
6082 }
6083
6084 if (OpNo >= array_lengthof(InputUsed)) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00006085 // More than two input vectors used! Give up on trying to create a
6086 // shuffle vector. Insert all elements into a BUILD_VECTOR instead.
6087 UseBuildVector = true;
6088 break;
Craig Topper9a2b6e12012-04-06 07:45:23 +00006089 }
6090
6091 // Add the mask index for the new shuffle vector.
6092 Mask.push_back(Idx + OpNo * NumLaneElems);
6093 }
6094
Craig Topper8ae97ba2012-05-21 06:40:16 +00006095 if (UseBuildVector) {
6096 SmallVector<SDValue, 16> SVOps;
6097 for (unsigned i = 0; i != NumLaneElems; ++i) {
6098 // The mask element. This indexes into the input.
6099 int Idx = SVOp->getMaskElt(i+LaneStart);
6100 if (Idx < 0) {
6101 SVOps.push_back(DAG.getUNDEF(EltVT));
6102 continue;
6103 }
6104
6105 // The input vector this mask element indexes into.
6106 int Input = Idx / NumElems;
6107
6108 // Turn the index into an offset from the start of the input vector.
6109 Idx -= Input * NumElems;
6110
6111 // Extract the vector element by hand.
6112 SVOps.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
6113 SVOp->getOperand(Input),
6114 DAG.getIntPtrConstant(Idx)));
6115 }
6116
6117 // Construct the output using a BUILD_VECTOR.
6118 Output[l] = DAG.getNode(ISD::BUILD_VECTOR, dl, NVT, &SVOps[0],
6119 SVOps.size());
6120 } else if (InputUsed[0] < 0) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006121 // No input vectors were used! The result is undefined.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006122 Output[l] = DAG.getUNDEF(NVT);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006123 } else {
6124 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006125 (InputUsed[0] % 2) * NumLaneElems,
6126 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006127 // If only one input was used, use an undefined vector for the other.
6128 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6129 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006130 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006131 // At least one input vector was used. Create a new shuffle vector.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006132 Output[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006133 }
6134
6135 Mask.clear();
6136 }
Craig Topper8f35c132012-01-20 09:29:03 +00006137
6138 // Concatenate the result back
Craig Topper8ae97ba2012-05-21 06:40:16 +00006139 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Output[0], Output[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006140}
6141
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006142/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6143/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006144static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006145LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006146 SDValue V1 = SVOp->getOperand(0);
6147 SDValue V2 = SVOp->getOperand(1);
6148 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006149 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006150
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006151 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6152
Benjamin Kramer9c683542012-01-30 15:16:21 +00006153 std::pair<int, int> Locs[4];
6154 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006155 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006156
Evan Chengace3c172008-07-22 21:13:36 +00006157 unsigned NumHi = 0;
6158 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006159 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006160 int Idx = PermMask[i];
6161 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006162 Locs[i] = std::make_pair(-1, -1);
6163 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006164 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6165 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006166 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006167 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006168 NumLo++;
6169 } else {
6170 Locs[i] = std::make_pair(1, NumHi);
6171 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006172 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006173 NumHi++;
6174 }
6175 }
6176 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006177
Evan Chengace3c172008-07-22 21:13:36 +00006178 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006179 // If no more than two elements come from either vector. This can be
6180 // implemented with two shuffles. First shuffle gather the elements.
6181 // The second shuffle, which takes the first shuffle as both of its
6182 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006183 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006184
Benjamin Kramer9c683542012-01-30 15:16:21 +00006185 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006186
Benjamin Kramer9c683542012-01-30 15:16:21 +00006187 for (unsigned i = 0; i != 4; ++i)
6188 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006189 unsigned Idx = (i < 2) ? 0 : 4;
6190 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006191 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006192 }
Evan Chengace3c172008-07-22 21:13:36 +00006193
Nate Begeman9008ca62009-04-27 18:41:29 +00006194 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006195 }
6196
6197 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006198 // Otherwise, we must have three elements from one vector, call it X, and
6199 // one element from the other, call it Y. First, use a shufps to build an
6200 // intermediate vector with the one element from Y and the element from X
6201 // that will be in the same half in the final destination (the indexes don't
6202 // matter). Then, use a shufps to build the final vector, taking the half
6203 // containing the element from Y from the intermediate, and the other half
6204 // from X.
6205 if (NumHi == 3) {
6206 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006207 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006208 std::swap(V1, V2);
6209 }
6210
6211 // Find the element from V2.
6212 unsigned HiIndex;
6213 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006214 int Val = PermMask[HiIndex];
6215 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006216 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006217 if (Val >= 4)
6218 break;
6219 }
6220
Nate Begeman9008ca62009-04-27 18:41:29 +00006221 Mask1[0] = PermMask[HiIndex];
6222 Mask1[1] = -1;
6223 Mask1[2] = PermMask[HiIndex^1];
6224 Mask1[3] = -1;
6225 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006226
6227 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006228 Mask1[0] = PermMask[0];
6229 Mask1[1] = PermMask[1];
6230 Mask1[2] = HiIndex & 1 ? 6 : 4;
6231 Mask1[3] = HiIndex & 1 ? 4 : 6;
6232 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006233 }
Craig Topper69947b92012-04-23 06:57:04 +00006234
6235 Mask1[0] = HiIndex & 1 ? 2 : 0;
6236 Mask1[1] = HiIndex & 1 ? 0 : 2;
6237 Mask1[2] = PermMask[2];
6238 Mask1[3] = PermMask[3];
6239 if (Mask1[2] >= 0)
6240 Mask1[2] += 4;
6241 if (Mask1[3] >= 0)
6242 Mask1[3] += 4;
6243 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006244 }
6245
6246 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006247 int LoMask[] = { -1, -1, -1, -1 };
6248 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006249
Benjamin Kramer9c683542012-01-30 15:16:21 +00006250 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006251 unsigned MaskIdx = 0;
6252 unsigned LoIdx = 0;
6253 unsigned HiIdx = 2;
6254 for (unsigned i = 0; i != 4; ++i) {
6255 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006256 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006257 MaskIdx = 1;
6258 LoIdx = 0;
6259 HiIdx = 2;
6260 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006261 int Idx = PermMask[i];
6262 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006263 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006264 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006265 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006266 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006267 LoIdx++;
6268 } else {
6269 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006270 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006271 HiIdx++;
6272 }
6273 }
6274
Nate Begeman9008ca62009-04-27 18:41:29 +00006275 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6276 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006277 int MaskOps[] = { -1, -1, -1, -1 };
6278 for (unsigned i = 0; i != 4; ++i)
6279 if (Locs[i].first != -1)
6280 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006281 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006282}
6283
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006284static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006285 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006286 V = V.getOperand(0);
6287 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6288 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006289 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6290 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6291 // BUILD_VECTOR (load), undef
6292 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006293 if (MayFoldLoad(V))
6294 return true;
6295 return false;
6296}
6297
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006298// FIXME: the version above should always be used. Since there's
6299// a bug where several vector shuffles can't be folded because the
6300// DAG is not updated during lowering and a node claims to have two
6301// uses while it only has one, use this version, and let isel match
6302// another instruction if the load really happens to have more than
6303// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006304// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006305static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006306 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006307 V = V.getOperand(0);
6308 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6309 V = V.getOperand(0);
6310 if (ISD::isNormalLoad(V.getNode()))
6311 return true;
6312 return false;
6313}
6314
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006315static
Evan Cheng835580f2010-10-07 20:50:20 +00006316SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6317 EVT VT = Op.getValueType();
6318
6319 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006320 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6321 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006322 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6323 V1, DAG));
6324}
6325
6326static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006327SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006328 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006329 SDValue V1 = Op.getOperand(0);
6330 SDValue V2 = Op.getOperand(1);
6331 EVT VT = Op.getValueType();
6332
6333 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6334
Craig Topper1accb7e2012-01-10 06:54:16 +00006335 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006336 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6337
Evan Cheng0899f5c2011-08-31 02:05:24 +00006338 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6339 return DAG.getNode(ISD::BITCAST, dl, VT,
6340 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6341 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6342 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006343}
6344
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006345static
6346SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6347 SDValue V1 = Op.getOperand(0);
6348 SDValue V2 = Op.getOperand(1);
6349 EVT VT = Op.getValueType();
6350
6351 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6352 "unsupported shuffle type");
6353
6354 if (V2.getOpcode() == ISD::UNDEF)
6355 V2 = V1;
6356
6357 // v4i32 or v4f32
6358 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6359}
6360
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006361static
Craig Topper1accb7e2012-01-10 06:54:16 +00006362SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006363 SDValue V1 = Op.getOperand(0);
6364 SDValue V2 = Op.getOperand(1);
6365 EVT VT = Op.getValueType();
6366 unsigned NumElems = VT.getVectorNumElements();
6367
6368 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6369 // operand of these instructions is only memory, so check if there's a
6370 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6371 // same masks.
6372 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006373
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006374 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006375 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006376 CanFoldLoad = true;
6377
6378 // When V1 is a load, it can be folded later into a store in isel, example:
6379 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6380 // turns into:
6381 // (MOVLPSmr addr:$src1, VR128:$src2)
6382 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006383 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006384 CanFoldLoad = true;
6385
Dan Gohman65fd6562011-11-03 21:49:52 +00006386 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006387 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006388 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006389 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6390
6391 if (NumElems == 4)
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00006392 // If we don't care about the second element, proceed to use movss.
Dan Gohman65fd6562011-11-03 21:49:52 +00006393 if (SVOp->getMaskElt(1) != -1)
6394 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006395 }
6396
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006397 // movl and movlp will both match v2i64, but v2i64 is never matched by
6398 // movl earlier because we make it strict to avoid messing with the movlp load
6399 // folding logic (see the code above getMOVLP call). Match it here then,
6400 // this is horrible, but will stay like this until we move all shuffle
6401 // matching to x86 specific nodes. Note that for the 1st condition all
6402 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006403 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006404 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6405 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006406 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006407 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006408 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006409 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006410
6411 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6412
6413 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006414 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006415 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006416}
6417
Nadav Rotem154819d2012-04-09 07:45:58 +00006418SDValue
6419X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006420 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6421 EVT VT = Op.getValueType();
6422 DebugLoc dl = Op.getDebugLoc();
6423 SDValue V1 = Op.getOperand(0);
6424 SDValue V2 = Op.getOperand(1);
6425
6426 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006427 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006428
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006429 // Handle splat operations
6430 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006431 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006432 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006433
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006434 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006435 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006436 if (Broadcast.getNode())
6437 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006438
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006439 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006440 if ((Size == 128 && NumElem <= 4) ||
6441 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006442 return SDValue();
6443
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006444 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006445 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006446 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006447
6448 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6449 // do it!
Craig Topperf3640d72012-05-04 04:44:49 +00006450 if (VT == MVT::v8i16 || VT == MVT::v16i8 ||
6451 VT == MVT::v16i16 || VT == MVT::v32i8) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006452 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6453 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006454 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006455 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006456 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006457 // FIXME: Figure out a cleaner way to do this.
6458 // Try to make use of movq to zero out the top part.
6459 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6460 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6461 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006462 EVT NewVT = NewOp.getValueType();
6463 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6464 NewVT, true, false))
6465 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006466 DAG, Subtarget, dl);
6467 }
6468 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6469 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006470 if (NewOp.getNode()) {
6471 EVT NewVT = NewOp.getValueType();
6472 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6473 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6474 DAG, Subtarget, dl);
6475 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006476 }
6477 }
6478 return SDValue();
6479}
6480
Dan Gohman475871a2008-07-27 21:46:04 +00006481SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006482X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006483 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006484 SDValue V1 = Op.getOperand(0);
6485 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006486 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006487 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006488 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006489 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006490 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006491 bool V1IsSplat = false;
6492 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006493 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006494 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006495 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006496 MachineFunction &MF = DAG.getMachineFunction();
6497 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006498
Craig Topper3426a3e2011-11-14 06:46:21 +00006499 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006500
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006501 if (V1IsUndef && V2IsUndef)
6502 return DAG.getUNDEF(VT);
6503
6504 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006505
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006506 // Vector shuffle lowering takes 3 steps:
6507 //
6508 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6509 // narrowing and commutation of operands should be handled.
6510 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6511 // shuffle nodes.
6512 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6513 // so the shuffle can be broken into other shuffles and the legalizer can
6514 // try the lowering again.
6515 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006516 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006517 // be matched during isel, all of them must be converted to a target specific
6518 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006519
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006520 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6521 // narrowing and commutation of operands should be handled. The actual code
6522 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006523 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006524 if (NewOp.getNode())
6525 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006526
Craig Topper5aaffa82012-02-19 02:53:47 +00006527 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6528
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006529 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6530 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006531 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006532 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006533 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006534 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006535
Craig Topperdd637ae2012-02-19 05:41:45 +00006536 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006537 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006538 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006539
Craig Topperdd637ae2012-02-19 05:41:45 +00006540 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006541 return getMOVHighToLow(Op, dl, DAG);
6542
6543 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006544 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006545 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006546 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006547
Craig Topper5aaffa82012-02-19 02:53:47 +00006548 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006549 // The actual implementation will match the mask in the if above and then
6550 // during isel it can match several different instructions, not only pshufd
6551 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006552 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6553 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006554
Craig Topper5aaffa82012-02-19 02:53:47 +00006555 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006556
Craig Topperdbd98a42012-02-07 06:28:42 +00006557 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6558 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6559
Craig Topper1accb7e2012-01-10 06:54:16 +00006560 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006561 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6562
Craig Topperb3982da2011-12-31 23:50:21 +00006563 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006564 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006565 }
Eric Christopherfd179292009-08-27 18:07:15 +00006566
Evan Chengf26ffe92008-05-29 08:22:04 +00006567 // Check if this can be converted into a logical shift.
6568 bool isLeft = false;
6569 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006570 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006571 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006572 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006573 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006574 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006575 EVT EltVT = VT.getVectorElementType();
6576 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006577 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006578 }
Eric Christopherfd179292009-08-27 18:07:15 +00006579
Craig Topper5aaffa82012-02-19 02:53:47 +00006580 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006581 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006582 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006583 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006584 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006585 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6586
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006587 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006588 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6589 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006590 }
Eric Christopherfd179292009-08-27 18:07:15 +00006591
Nate Begeman9008ca62009-04-27 18:41:29 +00006592 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006593 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006594 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006595
Craig Topperdd637ae2012-02-19 05:41:45 +00006596 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006597 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006598
Craig Topperdd637ae2012-02-19 05:41:45 +00006599 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006600 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006601
Craig Topperdd637ae2012-02-19 05:41:45 +00006602 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006603 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006604
Craig Topperdd637ae2012-02-19 05:41:45 +00006605 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006606 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006607
Craig Topperdd637ae2012-02-19 05:41:45 +00006608 if (ShouldXformToMOVHLPS(M, VT) ||
6609 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006610 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006611
Evan Chengf26ffe92008-05-29 08:22:04 +00006612 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006613 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006614 EVT EltVT = VT.getVectorElementType();
6615 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006616 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006617 }
Eric Christopherfd179292009-08-27 18:07:15 +00006618
Evan Cheng9eca5e82006-10-25 21:49:50 +00006619 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006620 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6621 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006622 V1IsSplat = isSplatVector(V1.getNode());
6623 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006624
Chris Lattner8a594482007-11-25 00:24:49 +00006625 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006626 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6627 CommuteVectorShuffleMask(M, NumElems);
6628 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006629 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006630 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006631 }
6632
Craig Topperbeabc6c2011-12-05 06:56:46 +00006633 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006634 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006635 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006636 return V1;
6637 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6638 // the instruction selector will not match, so get a canonical MOVL with
6639 // swapped operands to undo the commute.
6640 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006641 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006642
Craig Topperbeabc6c2011-12-05 06:56:46 +00006643 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006644 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006645
Craig Topperbeabc6c2011-12-05 06:56:46 +00006646 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006647 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006648
Evan Cheng9bbbb982006-10-25 20:48:19 +00006649 if (V2IsSplat) {
6650 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006651 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006652 // new vector_shuffle with the corrected mask.p
6653 SmallVector<int, 8> NewMask(M.begin(), M.end());
6654 NormalizeMask(NewMask, NumElems);
Craig Topper69947b92012-04-23 06:57:04 +00006655 if (isUNPCKLMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006656 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00006657 if (isUNPCKHMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006658 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006659 }
6660
Evan Cheng9eca5e82006-10-25 21:49:50 +00006661 if (Commuted) {
6662 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006663 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006664 CommuteVectorShuffleMask(M, NumElems);
6665 std::swap(V1, V2);
6666 std::swap(V1IsSplat, V2IsSplat);
6667 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006668
Craig Topper39a9e482012-02-11 06:24:48 +00006669 if (isUNPCKLMask(M, VT, HasAVX2))
6670 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006671
Craig Topper39a9e482012-02-11 06:24:48 +00006672 if (isUNPCKHMask(M, VT, HasAVX2))
6673 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006674 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006675
Nate Begeman9008ca62009-04-27 18:41:29 +00006676 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006677 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006678 return CommuteVectorShuffle(SVOp, DAG);
6679
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006680 // The checks below are all present in isShuffleMaskLegal, but they are
6681 // inlined here right now to enable us to directly emit target specific
6682 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006683
Craig Topper0e2037b2012-01-20 05:53:00 +00006684 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006685 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006686 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006687 DAG);
6688
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006689 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6690 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006691 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006692 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006693 }
6694
Craig Toppera9a568a2012-05-02 08:03:44 +00006695 if (isPSHUFHWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006696 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006697 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006698 DAG);
6699
Craig Toppera9a568a2012-05-02 08:03:44 +00006700 if (isPSHUFLWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006701 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006702 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006703 DAG);
6704
Craig Topper1a7700a2012-01-19 08:19:12 +00006705 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006706 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006707 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006708
Craig Topper94438ba2011-12-16 08:06:31 +00006709 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006710 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006711 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006712 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006713
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006714 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006715 // Generate target specific nodes for 128 or 256-bit shuffles only
6716 // supported in the AVX instruction set.
6717 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006718
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006719 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006720 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006721 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6722
Craig Topper70b883b2011-11-28 10:14:51 +00006723 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006724 if (isVPERMILPMask(M, VT, HasAVX)) {
6725 if (HasAVX2 && VT == MVT::v8i32)
6726 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006727 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006728 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006729 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006730 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006731
Craig Topper70b883b2011-11-28 10:14:51 +00006732 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006733 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006734 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006735 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006736
Craig Topper1842ba02012-04-23 06:38:28 +00006737 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006738 if (BlendOp.getNode())
6739 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006740
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006741 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006742 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006743 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006744 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006745 }
Craig Topper92040742012-04-16 06:43:40 +00006746 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6747 &permclMask[0], 8);
6748 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006749 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006750 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006751 }
Craig Topper095c5282012-04-15 23:48:57 +00006752
Craig Topper8325c112012-04-16 00:41:45 +00006753 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6754 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006755 getShuffleCLImmediate(SVOp), DAG);
6756
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006757
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006758 //===--------------------------------------------------------------------===//
6759 // Since no target specific shuffle was selected for this generic one,
6760 // lower it into other known shuffles. FIXME: this isn't true yet, but
6761 // this is the plan.
6762 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006763
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006764 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6765 if (VT == MVT::v8i16) {
6766 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6767 if (NewOp.getNode())
6768 return NewOp;
6769 }
6770
6771 if (VT == MVT::v16i8) {
6772 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6773 if (NewOp.getNode())
6774 return NewOp;
6775 }
6776
6777 // Handle all 128-bit wide vectors with 4 elements, and match them with
6778 // several different shuffle types.
6779 if (NumElems == 4 && VT.getSizeInBits() == 128)
6780 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6781
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006782 // Handle general 256-bit shuffles
6783 if (VT.is256BitVector())
6784 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6785
Dan Gohman475871a2008-07-27 21:46:04 +00006786 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006787}
6788
Dan Gohman475871a2008-07-27 21:46:04 +00006789SDValue
6790X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006791 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006792 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006793 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006794
6795 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6796 return SDValue();
6797
Duncan Sands83ec4b62008-06-06 12:08:01 +00006798 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006799 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006800 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006801 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006802 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006803 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006804 }
6805
6806 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006807 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6808 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6809 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006810 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6811 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006812 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006813 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006814 Op.getOperand(0)),
6815 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006816 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006817 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006818 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006819 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006820 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006821 }
6822
6823 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006824 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6825 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006826 // result has a single use which is a store or a bitcast to i32. And in
6827 // the case of a store, it's not worth it if the index is a constant 0,
6828 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006829 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006830 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006831 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006832 if ((User->getOpcode() != ISD::STORE ||
6833 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6834 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006835 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006836 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006837 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006838 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006839 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006840 Op.getOperand(0)),
6841 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006842 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00006843 }
6844
6845 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00006846 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006847 if (isa<ConstantSDNode>(Op.getOperand(1)))
6848 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006849 }
Dan Gohman475871a2008-07-27 21:46:04 +00006850 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006851}
6852
6853
Dan Gohman475871a2008-07-27 21:46:04 +00006854SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006855X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6856 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006857 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006858 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006859
David Greene74a579d2011-02-10 16:57:36 +00006860 SDValue Vec = Op.getOperand(0);
6861 EVT VecVT = Vec.getValueType();
6862
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006863 // If this is a 256-bit vector result, first extract the 128-bit vector and
6864 // then extract the element from the 128-bit vector.
6865 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006866 DebugLoc dl = Op.getNode()->getDebugLoc();
6867 unsigned NumElems = VecVT.getVectorNumElements();
6868 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006869 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6870
6871 // Get the 128-bit vector.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006872 Vec = Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006873
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006874 if (IdxVal >= NumElems/2)
6875 IdxVal -= NumElems/2;
David Greene74a579d2011-02-10 16:57:36 +00006876 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006877 DAG.getConstant(IdxVal, MVT::i32));
David Greene74a579d2011-02-10 16:57:36 +00006878 }
6879
6880 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6881
Craig Topperd0a31172012-01-10 06:37:29 +00006882 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006883 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006884 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006885 return Res;
6886 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006887
Owen Andersone50ed302009-08-10 22:56:29 +00006888 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006889 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006890 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006891 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006892 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006893 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006894 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006895 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6896 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006897 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006898 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006899 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006900 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006901 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006902 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006903 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006904 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006905 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006906 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006907 }
6908
6909 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006910 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006911 if (Idx == 0)
6912 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006913
Evan Cheng0db9fe62006-04-25 20:13:52 +00006914 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006915 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006916 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006917 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006918 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006919 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006920 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00006921 }
6922
6923 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006924 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6925 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6926 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006927 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006928 if (Idx == 0)
6929 return Op;
6930
6931 // UNPCKHPD the element to the lowest double word, then movsd.
6932 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6933 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006934 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006935 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006936 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006937 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006938 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006939 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006940 }
6941
Dan Gohman475871a2008-07-27 21:46:04 +00006942 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006943}
6944
Dan Gohman475871a2008-07-27 21:46:04 +00006945SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006946X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6947 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006948 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006949 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006950 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006951
Dan Gohman475871a2008-07-27 21:46:04 +00006952 SDValue N0 = Op.getOperand(0);
6953 SDValue N1 = Op.getOperand(1);
6954 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006955
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006956 if (VT.getSizeInBits() == 256)
6957 return SDValue();
6958
Dan Gohman8a55ce42009-09-23 21:02:20 +00006959 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006960 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006961 unsigned Opc;
6962 if (VT == MVT::v8i16)
6963 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006964 else if (VT == MVT::v16i8)
6965 Opc = X86ISD::PINSRB;
6966 else
6967 Opc = X86ISD::PINSRB;
6968
Nate Begeman14d12ca2008-02-11 04:19:36 +00006969 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6970 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006971 if (N1.getValueType() != MVT::i32)
6972 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6973 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006974 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006975 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006976 }
6977
6978 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006979 // Bits [7:6] of the constant are the source select. This will always be
6980 // zero here. The DAG Combiner may combine an extract_elt index into these
6981 // bits. For example (insert (extract, 3), 2) could be matched by putting
6982 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006983 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006984 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006985 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006986 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006987 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006988 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006989 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006990 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006991 }
6992
6993 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006994 // PINSR* works with constant index.
6995 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006996 }
Dan Gohman475871a2008-07-27 21:46:04 +00006997 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006998}
6999
Dan Gohman475871a2008-07-27 21:46:04 +00007000SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007001X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007002 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007003 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007004
David Greene6b381262011-02-09 15:32:06 +00007005 DebugLoc dl = Op.getDebugLoc();
7006 SDValue N0 = Op.getOperand(0);
7007 SDValue N1 = Op.getOperand(1);
7008 SDValue N2 = Op.getOperand(2);
7009
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007010 // If this is a 256-bit vector result, first extract the 128-bit vector,
7011 // insert the element into the extracted half and then place it back.
7012 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00007013 if (!isa<ConstantSDNode>(N2))
7014 return SDValue();
7015
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007016 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007017 unsigned NumElems = VT.getVectorNumElements();
7018 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007019 SDValue V = Extract128BitVector(N0, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007020
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007021 // Insert the element into the desired half.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007022 bool Upper = IdxVal >= NumElems/2;
7023 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V, N1,
7024 DAG.getConstant(Upper ? IdxVal-NumElems/2 : IdxVal, MVT::i32));
David Greene6b381262011-02-09 15:32:06 +00007025
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007026 // Insert the changed part back to the 256-bit vector
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007027 return Insert128BitVector(N0, V, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007028 }
7029
Craig Topperd0a31172012-01-10 06:37:29 +00007030 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007031 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7032
Dan Gohman8a55ce42009-09-23 21:02:20 +00007033 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007034 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007035
Dan Gohman8a55ce42009-09-23 21:02:20 +00007036 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007037 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7038 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007039 if (N1.getValueType() != MVT::i32)
7040 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7041 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007042 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007043 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007044 }
Dan Gohman475871a2008-07-27 21:46:04 +00007045 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007046}
7047
Dan Gohman475871a2008-07-27 21:46:04 +00007048SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007049X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007050 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007051 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007052 EVT OpVT = Op.getValueType();
7053
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007054 // If this is a 256-bit vector result, first insert into a 128-bit
7055 // vector and then insert into the 256-bit vector.
7056 if (OpVT.getSizeInBits() > 128) {
7057 // Insert into a 128-bit vector.
7058 EVT VT128 = EVT::getVectorVT(*Context,
7059 OpVT.getVectorElementType(),
7060 OpVT.getVectorNumElements() / 2);
7061
7062 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7063
7064 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00007065 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007066 }
7067
Craig Topperd77d2fe2012-04-29 20:22:05 +00007068 if (OpVT == MVT::v1i64 &&
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007069 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007070 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007071
Owen Anderson825b72b2009-08-11 20:47:22 +00007072 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Craig Topperd77d2fe2012-04-29 20:22:05 +00007073 assert(OpVT.getSizeInBits() == 128 && "Expected an SSE type!");
7074 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00007075 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007076}
7077
David Greene91585092011-01-26 15:38:49 +00007078// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7079// a simple subregister reference or explicit instructions to grab
7080// upper bits of a vector.
7081SDValue
7082X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7083 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007084 DebugLoc dl = Op.getNode()->getDebugLoc();
7085 SDValue Vec = Op.getNode()->getOperand(0);
7086 SDValue Idx = Op.getNode()->getOperand(1);
7087
Craig Topperb14940a2012-04-22 20:55:18 +00007088 if (Op.getNode()->getValueType(0).getSizeInBits() == 128 &&
7089 Vec.getNode()->getValueType(0).getSizeInBits() == 256 &&
7090 isa<ConstantSDNode>(Idx)) {
7091 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7092 return Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00007093 }
David Greene91585092011-01-26 15:38:49 +00007094 }
7095 return SDValue();
7096}
7097
David Greenecfe33c42011-01-26 19:13:22 +00007098// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7099// simple superregister reference or explicit instructions to insert
7100// the upper bits of a vector.
7101SDValue
7102X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7103 if (Subtarget->hasAVX()) {
7104 DebugLoc dl = Op.getNode()->getDebugLoc();
7105 SDValue Vec = Op.getNode()->getOperand(0);
7106 SDValue SubVec = Op.getNode()->getOperand(1);
7107 SDValue Idx = Op.getNode()->getOperand(2);
7108
Craig Topperb14940a2012-04-22 20:55:18 +00007109 if (Op.getNode()->getValueType(0).getSizeInBits() == 256 &&
7110 SubVec.getNode()->getValueType(0).getSizeInBits() == 128 &&
7111 isa<ConstantSDNode>(Idx)) {
7112 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7113 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007114 }
7115 }
7116 return SDValue();
7117}
7118
Bill Wendling056292f2008-09-16 21:48:12 +00007119// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7120// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7121// one of the above mentioned nodes. It has to be wrapped because otherwise
7122// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7123// be used to form addressing mode. These wrapped nodes will be selected
7124// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007125SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007126X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007127 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007128
Chris Lattner41621a22009-06-26 19:22:52 +00007129 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7130 // global base reg.
7131 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007132 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007133 CodeModel::Model M = getTargetMachine().getCodeModel();
7134
Chris Lattner4f066492009-07-11 20:29:19 +00007135 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007136 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007137 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007138 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007139 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007140 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007141 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007142
Evan Cheng1606e8e2009-03-13 07:51:59 +00007143 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007144 CP->getAlignment(),
7145 CP->getOffset(), OpFlag);
7146 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007147 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007148 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007149 if (OpFlag) {
7150 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007151 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007152 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007153 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007154 }
7155
7156 return Result;
7157}
7158
Dan Gohmand858e902010-04-17 15:26:15 +00007159SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007160 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007161
Chris Lattner18c59872009-06-27 04:16:01 +00007162 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7163 // global base reg.
7164 unsigned char OpFlag = 0;
7165 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007166 CodeModel::Model M = getTargetMachine().getCodeModel();
7167
Chris Lattner4f066492009-07-11 20:29:19 +00007168 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007169 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007170 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007171 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007172 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007173 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007174 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007175
Chris Lattner18c59872009-06-27 04:16:01 +00007176 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7177 OpFlag);
7178 DebugLoc DL = JT->getDebugLoc();
7179 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007180
Chris Lattner18c59872009-06-27 04:16:01 +00007181 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007182 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007183 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7184 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007185 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007186 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007187
Chris Lattner18c59872009-06-27 04:16:01 +00007188 return Result;
7189}
7190
7191SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007192X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007193 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007194
Chris Lattner18c59872009-06-27 04:16:01 +00007195 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7196 // global base reg.
7197 unsigned char OpFlag = 0;
7198 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007199 CodeModel::Model M = getTargetMachine().getCodeModel();
7200
Chris Lattner4f066492009-07-11 20:29:19 +00007201 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007202 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7203 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7204 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007205 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007206 } else if (Subtarget->isPICStyleGOT()) {
7207 OpFlag = X86II::MO_GOT;
7208 } else if (Subtarget->isPICStyleStubPIC()) {
7209 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7210 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7211 OpFlag = X86II::MO_DARWIN_NONLAZY;
7212 }
Eric Christopherfd179292009-08-27 18:07:15 +00007213
Chris Lattner18c59872009-06-27 04:16:01 +00007214 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007215
Chris Lattner18c59872009-06-27 04:16:01 +00007216 DebugLoc DL = Op.getDebugLoc();
7217 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007218
7219
Chris Lattner18c59872009-06-27 04:16:01 +00007220 // With PIC, the address is actually $g + Offset.
7221 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007222 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007223 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7224 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007225 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007226 Result);
7227 }
Eric Christopherfd179292009-08-27 18:07:15 +00007228
Eli Friedman586272d2011-08-11 01:48:05 +00007229 // For symbols that require a load from a stub to get the address, emit the
7230 // load.
7231 if (isGlobalStubReference(OpFlag))
7232 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007233 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007234
Chris Lattner18c59872009-06-27 04:16:01 +00007235 return Result;
7236}
7237
Dan Gohman475871a2008-07-27 21:46:04 +00007238SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007239X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007240 // Create the TargetBlockAddressAddress node.
7241 unsigned char OpFlags =
7242 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007243 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007244 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007245 DebugLoc dl = Op.getDebugLoc();
7246 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7247 /*isTarget=*/true, OpFlags);
7248
Dan Gohmanf705adb2009-10-30 01:28:02 +00007249 if (Subtarget->isPICStyleRIPRel() &&
7250 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007251 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7252 else
7253 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007254
Dan Gohman29cbade2009-11-20 23:18:13 +00007255 // With PIC, the address is actually $g + Offset.
7256 if (isGlobalRelativeToPICBase(OpFlags)) {
7257 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7258 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7259 Result);
7260 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007261
7262 return Result;
7263}
7264
7265SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007266X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007267 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007268 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007269 // Create the TargetGlobalAddress node, folding in the constant
7270 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007271 unsigned char OpFlags =
7272 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007273 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007274 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007275 if (OpFlags == X86II::MO_NO_FLAG &&
7276 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007277 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007278 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007279 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007280 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007281 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007282 }
Eric Christopherfd179292009-08-27 18:07:15 +00007283
Chris Lattner4f066492009-07-11 20:29:19 +00007284 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007285 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007286 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7287 else
7288 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007289
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007290 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007291 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007292 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7293 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007294 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007295 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007296
Chris Lattner36c25012009-07-10 07:34:39 +00007297 // For globals that require a load from a stub to get the address, emit the
7298 // load.
7299 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007300 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007301 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007302
Dan Gohman6520e202008-10-18 02:06:02 +00007303 // If there was a non-zero offset that we didn't fold, create an explicit
7304 // addition for it.
7305 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007306 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007307 DAG.getConstant(Offset, getPointerTy()));
7308
Evan Cheng0db9fe62006-04-25 20:13:52 +00007309 return Result;
7310}
7311
Evan Chengda43bcf2008-09-24 00:05:32 +00007312SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007313X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007314 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007315 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007316 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007317}
7318
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007319static SDValue
7320GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007321 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007322 unsigned char OperandFlags, bool LocalDynamic = false) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007323 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007324 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007325 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007326 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007327 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007328 GA->getOffset(),
7329 OperandFlags);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007330
7331 X86ISD::NodeType CallType = LocalDynamic ? X86ISD::TLSBASEADDR
7332 : X86ISD::TLSADDR;
7333
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007334 if (InFlag) {
7335 SDValue Ops[] = { Chain, TGA, *InFlag };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007336 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007337 } else {
7338 SDValue Ops[] = { Chain, TGA };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007339 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007340 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007341
7342 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007343 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007344
Rafael Espindola15f1b662009-04-24 12:59:40 +00007345 SDValue Flag = Chain.getValue(1);
7346 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007347}
7348
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007349// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007350static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007351LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007352 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007353 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007354 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7355 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007356 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007357 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007358 InFlag = Chain.getValue(1);
7359
Chris Lattnerb903bed2009-06-26 21:20:29 +00007360 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007361}
7362
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007363// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007364static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007365LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007366 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007367 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7368 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007369}
7370
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007371static SDValue LowerToTLSLocalDynamicModel(GlobalAddressSDNode *GA,
7372 SelectionDAG &DAG,
7373 const EVT PtrVT,
7374 bool is64Bit) {
7375 DebugLoc dl = GA->getDebugLoc();
7376
7377 // Get the start address of the TLS block for this module.
7378 X86MachineFunctionInfo* MFI = DAG.getMachineFunction()
7379 .getInfo<X86MachineFunctionInfo>();
7380 MFI->incNumLocalDynamicTLSAccesses();
7381
7382 SDValue Base;
7383 if (is64Bit) {
7384 Base = GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, X86::RAX,
7385 X86II::MO_TLSLD, /*LocalDynamic=*/true);
7386 } else {
7387 SDValue InFlag;
7388 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
7389 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT), InFlag);
7390 InFlag = Chain.getValue(1);
7391 Base = GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX,
7392 X86II::MO_TLSLDM, /*LocalDynamic=*/true);
7393 }
7394
7395 // Note: the CleanupLocalDynamicTLSPass will remove redundant computations
7396 // of Base.
7397
7398 // Build x@dtpoff.
7399 unsigned char OperandFlags = X86II::MO_DTPOFF;
7400 unsigned WrapperKind = X86ISD::Wrapper;
7401 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7402 GA->getValueType(0),
7403 GA->getOffset(), OperandFlags);
7404 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
7405
7406 // Add x@dtpoff with the base.
7407 return DAG.getNode(ISD::ADD, dl, PtrVT, Offset, Base);
7408}
7409
Hans Wennborg228756c2012-05-11 10:11:01 +00007410// Lower ISD::GlobalTLSAddress using the "initial exec" or "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007411static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007412 const EVT PtrVT, TLSModel::Model model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007413 bool is64Bit, bool isPIC) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007414 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007415
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007416 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7417 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7418 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007419
Michael J. Spencerec38de22010-10-10 22:04:20 +00007420 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007421 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007422 MachinePointerInfo(Ptr),
7423 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007424
Chris Lattnerb903bed2009-06-26 21:20:29 +00007425 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007426 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7427 // initialexec.
7428 unsigned WrapperKind = X86ISD::Wrapper;
7429 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007430 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Hans Wennborg228756c2012-05-11 10:11:01 +00007431 } else if (model == TLSModel::InitialExec) {
7432 if (is64Bit) {
7433 OperandFlags = X86II::MO_GOTTPOFF;
7434 WrapperKind = X86ISD::WrapperRIP;
7435 } else {
7436 OperandFlags = isPIC ? X86II::MO_GOTNTPOFF : X86II::MO_INDNTPOFF;
7437 }
Chris Lattner18c59872009-06-27 04:16:01 +00007438 } else {
Hans Wennborg228756c2012-05-11 10:11:01 +00007439 llvm_unreachable("Unexpected model");
Chris Lattnerb903bed2009-06-26 21:20:29 +00007440 }
Eric Christopherfd179292009-08-27 18:07:15 +00007441
Hans Wennborg228756c2012-05-11 10:11:01 +00007442 // emit "addl x@ntpoff,%eax" (local exec)
7443 // or "addl x@indntpoff,%eax" (initial exec)
7444 // or "addl x@gotntpoff(%ebx) ,%eax" (initial exec, 32-bit pic)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007445 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007446 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007447 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007448 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007449
Hans Wennborg228756c2012-05-11 10:11:01 +00007450 if (model == TLSModel::InitialExec) {
7451 if (isPIC && !is64Bit) {
7452 Offset = DAG.getNode(ISD::ADD, dl, PtrVT,
7453 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT),
7454 Offset);
Hans Wennborg228756c2012-05-11 10:11:01 +00007455 }
Rafael Espindola94e3b382012-06-29 04:22:35 +00007456
7457 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
7458 MachinePointerInfo::getGOT(), false, false, false,
7459 0);
Hans Wennborg228756c2012-05-11 10:11:01 +00007460 }
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007461
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007462 // The address of the thread local variable is the add of the thread
7463 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007464 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007465}
7466
Dan Gohman475871a2008-07-27 21:46:04 +00007467SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007468X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007469
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007470 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007471 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007472
Eric Christopher30ef0e52010-06-03 04:07:48 +00007473 if (Subtarget->isTargetELF()) {
Chandler Carruth34797132012-04-08 17:20:55 +00007474 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007475
Eric Christopher30ef0e52010-06-03 04:07:48 +00007476 switch (model) {
7477 case TLSModel::GeneralDynamic:
Eric Christopher30ef0e52010-06-03 04:07:48 +00007478 if (Subtarget->is64Bit())
7479 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7480 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007481 case TLSModel::LocalDynamic:
7482 return LowerToTLSLocalDynamicModel(GA, DAG, getPointerTy(),
7483 Subtarget->is64Bit());
Eric Christopher30ef0e52010-06-03 04:07:48 +00007484 case TLSModel::InitialExec:
7485 case TLSModel::LocalExec:
7486 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007487 Subtarget->is64Bit(),
7488 getTargetMachine().getRelocationModel() == Reloc::PIC_);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007489 }
Craig Toppere8eb1162012-04-23 03:26:18 +00007490 llvm_unreachable("Unknown TLS model.");
7491 }
7492
7493 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007494 // Darwin only has one model of TLS. Lower to that.
7495 unsigned char OpFlag = 0;
7496 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7497 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007498
Eric Christopher30ef0e52010-06-03 04:07:48 +00007499 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7500 // global base reg.
7501 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7502 !Subtarget->is64Bit();
7503 if (PIC32)
7504 OpFlag = X86II::MO_TLVP_PIC_BASE;
7505 else
7506 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007507 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007508 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007509 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007510 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007511 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007512
Eric Christopher30ef0e52010-06-03 04:07:48 +00007513 // With PIC32, the address is actually $g + Offset.
7514 if (PIC32)
7515 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7516 DAG.getNode(X86ISD::GlobalBaseReg,
7517 DebugLoc(), getPointerTy()),
7518 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007519
Eric Christopher30ef0e52010-06-03 04:07:48 +00007520 // Lowering the machine isd will make sure everything is in the right
7521 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007522 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007523 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007524 SDValue Args[] = { Chain, Offset };
7525 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007526
Eric Christopher30ef0e52010-06-03 04:07:48 +00007527 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7528 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7529 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007530
Eric Christopher30ef0e52010-06-03 04:07:48 +00007531 // And our return value (tls address) is in the standard call return value
7532 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007533 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007534 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7535 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00007536 }
7537
7538 if (Subtarget->isTargetWindows()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007539 // Just use the implicit TLS architecture
7540 // Need to generate someting similar to:
7541 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7542 // ; from TEB
7543 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7544 // mov rcx, qword [rdx+rcx*8]
7545 // mov eax, .tls$:tlsvar
7546 // [rax+rcx] contains the address
7547 // Windows 64bit: gs:0x58
7548 // Windows 32bit: fs:__tls_array
7549
7550 // If GV is an alias then use the aliasee for determining
7551 // thread-localness.
7552 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7553 GV = GA->resolveAliasedGlobal(false);
7554 DebugLoc dl = GA->getDebugLoc();
7555 SDValue Chain = DAG.getEntryNode();
7556
7557 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7558 // %gs:0x58 (64-bit).
7559 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7560 ? Type::getInt8PtrTy(*DAG.getContext(),
7561 256)
7562 : Type::getInt32PtrTy(*DAG.getContext(),
7563 257));
7564
7565 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7566 Subtarget->is64Bit()
7567 ? DAG.getIntPtrConstant(0x58)
7568 : DAG.getExternalSymbol("_tls_array",
7569 getPointerTy()),
7570 MachinePointerInfo(Ptr),
7571 false, false, false, 0);
7572
7573 // Load the _tls_index variable
7574 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7575 if (Subtarget->is64Bit())
7576 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7577 IDX, MachinePointerInfo(), MVT::i32,
7578 false, false, 0);
7579 else
7580 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7581 false, false, false, 0);
7582
7583 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00007584 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007585 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7586
7587 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7588 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7589 false, false, false, 0);
7590
7591 // Get the offset of start of .tls section
7592 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7593 GA->getValueType(0),
7594 GA->getOffset(), X86II::MO_SECREL);
7595 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7596
7597 // The address of the thread local variable is the add of the thread
7598 // pointer with the offset of the variable.
7599 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007600 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007601
David Blaikie4d6ccb52012-01-20 21:51:11 +00007602 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007603}
7604
Evan Cheng0db9fe62006-04-25 20:13:52 +00007605
Chad Rosierb90d2a92012-01-03 23:19:12 +00007606/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7607/// and take a 2 x i32 value to shift plus a shift amount.
7608SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007609 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007610 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007611 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007612 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007613 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007614 SDValue ShOpLo = Op.getOperand(0);
7615 SDValue ShOpHi = Op.getOperand(1);
7616 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007617 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007618 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007619 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007620
Dan Gohman475871a2008-07-27 21:46:04 +00007621 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007622 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007623 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7624 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007625 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007626 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7627 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007628 }
Evan Chenge3413162006-01-09 18:33:28 +00007629
Owen Anderson825b72b2009-08-11 20:47:22 +00007630 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7631 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007632 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007633 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007634
Dan Gohman475871a2008-07-27 21:46:04 +00007635 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007636 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007637 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7638 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007639
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007640 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007641 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7642 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007643 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007644 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7645 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007646 }
7647
Dan Gohman475871a2008-07-27 21:46:04 +00007648 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007649 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007650}
Evan Chenga3195e82006-01-12 22:54:21 +00007651
Dan Gohmand858e902010-04-17 15:26:15 +00007652SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7653 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007654 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007655
Dale Johannesen0488fb62010-09-30 23:57:10 +00007656 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007657 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007658
Owen Anderson825b72b2009-08-11 20:47:22 +00007659 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007660 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007661
Eli Friedman36df4992009-05-27 00:47:34 +00007662 // These are really Legal; return the operand so the caller accepts it as
7663 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007664 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007665 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007666 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007667 Subtarget->is64Bit()) {
7668 return Op;
7669 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007670
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007671 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007672 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007673 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007674 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007675 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007676 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007677 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007678 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007679 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007680 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7681}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007682
Owen Andersone50ed302009-08-10 22:56:29 +00007683SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007684 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007685 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007686 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007687 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007688 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007689 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007690 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007691 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007692 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007693 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007694
Chris Lattner492a43e2010-09-22 01:28:21 +00007695 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007696
Stuart Hastings84be9582011-06-02 15:57:11 +00007697 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7698 MachineMemOperand *MMO;
7699 if (FI) {
7700 int SSFI = FI->getIndex();
7701 MMO =
7702 DAG.getMachineFunction()
7703 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7704 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7705 } else {
7706 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7707 StackSlot = StackSlot.getOperand(1);
7708 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007709 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007710 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7711 X86ISD::FILD, DL,
7712 Tys, Ops, array_lengthof(Ops),
7713 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007714
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007715 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007716 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007717 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007718
7719 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7720 // shouldn't be necessary except that RFP cannot be live across
7721 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007722 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007723 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7724 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007725 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007726 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007727 SDValue Ops[] = {
7728 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7729 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007730 MachineMemOperand *MMO =
7731 DAG.getMachineFunction()
7732 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007733 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007734
Chris Lattner492a43e2010-09-22 01:28:21 +00007735 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7736 Ops, array_lengthof(Ops),
7737 Op.getValueType(), MMO);
7738 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007739 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007740 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007741 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007742
Evan Cheng0db9fe62006-04-25 20:13:52 +00007743 return Result;
7744}
7745
Bill Wendling8b8a6362009-01-17 03:56:04 +00007746// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007747SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7748 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007749 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007750 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007751 movq %rax, %xmm0
7752 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7753 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7754 #ifdef __SSE3__
Chad Rosiera20e1e72012-08-01 18:39:17 +00007755 haddpd %xmm0, %xmm0
Bill Wendling397ae212012-01-05 02:13:20 +00007756 #else
Chad Rosiera20e1e72012-08-01 18:39:17 +00007757 pshufd $0x4e, %xmm0, %xmm1
Bill Wendling397ae212012-01-05 02:13:20 +00007758 addpd %xmm1, %xmm0
7759 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007760 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007761
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007762 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007763 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007764
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007765 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007766 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7767 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007768 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007769
Chris Lattner97484792012-01-25 09:56:22 +00007770 SmallVector<Constant*,2> CV1;
7771 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007772 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007773 CV1.push_back(
7774 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7775 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007776 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007777
Bill Wendling397ae212012-01-05 02:13:20 +00007778 // Load the 64-bit value into an XMM register.
7779 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7780 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007781 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007782 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007783 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007784 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7785 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7786 CLod0);
7787
Owen Anderson825b72b2009-08-11 20:47:22 +00007788 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007789 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007790 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007791 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007792 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007793 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007794
Craig Topperd0a31172012-01-10 06:37:29 +00007795 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007796 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7797 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7798 } else {
7799 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7800 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7801 S2F, 0x4E, DAG);
7802 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7803 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7804 Sub);
7805 }
7806
7807 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007808 DAG.getIntPtrConstant(0));
7809}
7810
Bill Wendling8b8a6362009-01-17 03:56:04 +00007811// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007812SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7813 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007814 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007815 // FP constant to bias correct the final result.
7816 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007817 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007818
7819 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007820 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007821 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007822
Eli Friedmanf3704762011-08-29 21:15:46 +00007823 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007824 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007825
Owen Anderson825b72b2009-08-11 20:47:22 +00007826 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007827 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007828 DAG.getIntPtrConstant(0));
7829
7830 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007831 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007832 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007833 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007834 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007835 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007836 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007837 MVT::v2f64, Bias)));
7838 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007839 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007840 DAG.getIntPtrConstant(0));
7841
7842 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007843 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007844
7845 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007846 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007847
Craig Topper69947b92012-04-23 06:57:04 +00007848 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007849 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007850 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007851 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007852 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007853
7854 // Handle final rounding.
7855 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007856}
7857
Dan Gohmand858e902010-04-17 15:26:15 +00007858SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7859 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007860 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007861 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007862
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007863 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007864 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7865 // the optimization here.
7866 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007867 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007868
Owen Andersone50ed302009-08-10 22:56:29 +00007869 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007870 EVT DstVT = Op.getValueType();
7871 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007872 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007873 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007874 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007875 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007876 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007877
7878 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007879 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007880 if (SrcVT == MVT::i32) {
7881 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7882 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7883 getPointerTy(), StackSlot, WordOff);
7884 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007885 StackSlot, MachinePointerInfo(),
7886 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007887 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007888 OffsetSlot, MachinePointerInfo(),
7889 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007890 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7891 return Fild;
7892 }
7893
7894 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7895 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007896 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007897 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007898 // For i64 source, we need to add the appropriate power of 2 if the input
7899 // was negative. This is the same as the optimization in
7900 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7901 // we must be careful to do the computation in x87 extended precision, not
7902 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007903 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7904 MachineMemOperand *MMO =
7905 DAG.getMachineFunction()
7906 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7907 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007908
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007909 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7910 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007911 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7912 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007913
7914 APInt FF(32, 0x5F800000ULL);
7915
7916 // Check whether the sign bit is set.
7917 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7918 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7919 ISD::SETLT);
7920
7921 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7922 SDValue FudgePtr = DAG.getConstantPool(
7923 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7924 getPointerTy());
7925
7926 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7927 SDValue Zero = DAG.getIntPtrConstant(0);
7928 SDValue Four = DAG.getIntPtrConstant(4);
7929 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7930 Zero, Four);
7931 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7932
7933 // Load the value out, extending it from f32 to f80.
7934 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007935 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007936 FudgePtr, MachinePointerInfo::getConstantPool(),
7937 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007938 // Extend everything to 80 bits to force it to be done on x87.
7939 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7940 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007941}
7942
Dan Gohman475871a2008-07-27 21:46:04 +00007943std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007944FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007945 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007946
Owen Andersone50ed302009-08-10 22:56:29 +00007947 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007948
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007949 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007950 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7951 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007952 }
7953
Owen Anderson825b72b2009-08-11 20:47:22 +00007954 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7955 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007956 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007957
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007958 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007959 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007960 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007961 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007962 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007963 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007964 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007965 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007966
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007967 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7968 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007969 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007970 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007971 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007972 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007973
Evan Cheng0db9fe62006-04-25 20:13:52 +00007974 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007975 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7976 Opc = X86ISD::WIN_FTOL;
7977 else
7978 switch (DstTy.getSimpleVT().SimpleTy) {
7979 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7980 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7981 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7982 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7983 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007984
Dan Gohman475871a2008-07-27 21:46:04 +00007985 SDValue Chain = DAG.getEntryNode();
7986 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007987 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007988 // FIXME This causes a redundant load/store if the SSE-class value is already
7989 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007990 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007991 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007992 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007993 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007994 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007995 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007996 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007997 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007998 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007999
Chris Lattner492a43e2010-09-22 01:28:21 +00008000 MachineMemOperand *MMO =
8001 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8002 MachineMemOperand::MOLoad, MemSize, MemSize);
8003 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
8004 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008005 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00008006 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008007 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
8008 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008009
Chris Lattner07290932010-09-22 01:05:16 +00008010 MachineMemOperand *MMO =
8011 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8012 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008013
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008014 if (Opc != X86ISD::WIN_FTOL) {
8015 // Build the FP_TO_INT*_IN_MEM
8016 SDValue Ops[] = { Chain, Value, StackSlot };
8017 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
8018 Ops, 3, DstTy, MMO);
8019 return std::make_pair(FIST, StackSlot);
8020 } else {
8021 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
8022 DAG.getVTList(MVT::Other, MVT::Glue),
8023 Chain, Value);
8024 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
8025 MVT::i32, ftol.getValue(1));
8026 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
8027 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008028 SDValue Ops[] = { eax, edx };
8029 SDValue pair = IsReplace
8030 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
8031 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008032 return std::make_pair(pair, SDValue());
8033 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008034}
8035
Dan Gohmand858e902010-04-17 15:26:15 +00008036SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
8037 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00008038 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00008039 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00008040
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008041 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8042 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00008043 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00008044 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
8045 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00008046
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008047 if (StackSlot.getNode())
8048 // Load the result.
8049 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8050 FIST, StackSlot, MachinePointerInfo(),
8051 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008052
8053 // The node is the result.
8054 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00008055}
8056
Dan Gohmand858e902010-04-17 15:26:15 +00008057SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8058 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008059 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8060 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00008061 SDValue FIST = Vals.first, StackSlot = Vals.second;
8062 assert(FIST.getNode() && "Unexpected failure");
8063
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008064 if (StackSlot.getNode())
8065 // Load the result.
8066 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8067 FIST, StackSlot, MachinePointerInfo(),
8068 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008069
8070 // The node is the result.
8071 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00008072}
8073
Dan Gohmand858e902010-04-17 15:26:15 +00008074SDValue X86TargetLowering::LowerFABS(SDValue Op,
8075 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008076 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008077 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008078 EVT VT = Op.getValueType();
8079 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008080 if (VT.isVector())
8081 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00008082 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00008083 if (EltVT == MVT::f64) {
Chad Rosiera20e1e72012-08-01 18:39:17 +00008084 C = ConstantVector::getSplat(2,
Chris Lattner4ca829e2012-01-25 06:02:56 +00008085 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008086 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00008087 C = ConstantVector::getSplat(4,
8088 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008089 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00008090 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008091 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008092 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008093 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008094 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008095}
8096
Dan Gohmand858e902010-04-17 15:26:15 +00008097SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008098 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008099 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008100 EVT VT = Op.getValueType();
8101 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00008102 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
8103 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008104 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00008105 NumElts = VT.getVectorNumElements();
8106 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00008107 Constant *C;
8108 if (EltVT == MVT::f64)
8109 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
8110 else
8111 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
8112 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008113 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008114 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008115 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008116 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008117 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00008118 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008119 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00008120 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00008121 DAG.getNode(ISD::BITCAST, dl, XORVT,
8122 Op.getOperand(0)),
8123 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008124 }
Craig Topper69947b92012-04-23 06:57:04 +00008125
8126 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008127}
8128
Dan Gohmand858e902010-04-17 15:26:15 +00008129SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008130 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008131 SDValue Op0 = Op.getOperand(0);
8132 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008133 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008134 EVT VT = Op.getValueType();
8135 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008136
8137 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008138 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008139 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008140 SrcVT = VT;
8141 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008142 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008143 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008144 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008145 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008146 }
8147
8148 // At this point the operands and the result should have the same
8149 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008150
Evan Cheng68c47cb2007-01-05 07:55:56 +00008151 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008152 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008153 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008154 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8155 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008156 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008157 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8158 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8159 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8160 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008161 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008162 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008163 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008164 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008165 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008166 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008167 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008168
8169 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008170 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008171 // Op0 is MVT::f32, Op1 is MVT::f64.
8172 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8173 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8174 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008175 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008176 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008177 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008178 }
8179
Evan Cheng73d6cf12007-01-05 21:37:56 +00008180 // Clear first operand sign bit.
8181 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008182 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008183 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8184 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008185 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008186 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8187 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8188 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8189 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008190 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008191 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008192 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008193 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008194 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008195 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008196 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008197
8198 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008199 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008200}
8201
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008202SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8203 SDValue N0 = Op.getOperand(0);
8204 DebugLoc dl = Op.getDebugLoc();
8205 EVT VT = Op.getValueType();
8206
8207 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8208 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8209 DAG.getConstant(1, VT));
8210 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8211}
8212
Dan Gohman076aee32009-03-04 19:44:21 +00008213/// Emit nodes that will be selected as "test Op0,Op0", or something
8214/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008215SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008216 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008217 DebugLoc dl = Op.getDebugLoc();
8218
Dan Gohman31125812009-03-07 01:58:32 +00008219 // CF and OF aren't always set the way we want. Determine which
8220 // of these we need.
8221 bool NeedCF = false;
8222 bool NeedOF = false;
8223 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008224 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008225 case X86::COND_A: case X86::COND_AE:
8226 case X86::COND_B: case X86::COND_BE:
8227 NeedCF = true;
8228 break;
8229 case X86::COND_G: case X86::COND_GE:
8230 case X86::COND_L: case X86::COND_LE:
8231 case X86::COND_O: case X86::COND_NO:
8232 NeedOF = true;
8233 break;
Dan Gohman31125812009-03-07 01:58:32 +00008234 }
8235
Dan Gohman076aee32009-03-04 19:44:21 +00008236 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008237 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8238 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008239 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8240 // Emit a CMP with 0, which is the TEST pattern.
8241 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8242 DAG.getConstant(0, Op.getValueType()));
8243
8244 unsigned Opcode = 0;
8245 unsigned NumOperands = 0;
8246 switch (Op.getNode()->getOpcode()) {
8247 case ISD::ADD:
8248 // Due to an isel shortcoming, be conservative if this add is likely to be
8249 // selected as part of a load-modify-store instruction. When the root node
8250 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8251 // uses of other nodes in the match, such as the ADD in this case. This
8252 // leads to the ADD being left around and reselected, with the result being
8253 // two adds in the output. Alas, even if none our users are stores, that
8254 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8255 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8256 // climbing the DAG back to the root, and it doesn't seem to be worth the
8257 // effort.
8258 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008259 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8260 if (UI->getOpcode() != ISD::CopyToReg &&
8261 UI->getOpcode() != ISD::SETCC &&
8262 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008263 goto default_case;
8264
8265 if (ConstantSDNode *C =
8266 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8267 // An add of one will be selected as an INC.
8268 if (C->getAPIntValue() == 1) {
8269 Opcode = X86ISD::INC;
8270 NumOperands = 1;
8271 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008272 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008273
8274 // An add of negative one (subtract of one) will be selected as a DEC.
8275 if (C->getAPIntValue().isAllOnesValue()) {
8276 Opcode = X86ISD::DEC;
8277 NumOperands = 1;
8278 break;
8279 }
Dan Gohman076aee32009-03-04 19:44:21 +00008280 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008281
8282 // Otherwise use a regular EFLAGS-setting add.
8283 Opcode = X86ISD::ADD;
8284 NumOperands = 2;
8285 break;
8286 case ISD::AND: {
8287 // If the primary and result isn't used, don't bother using X86ISD::AND,
8288 // because a TEST instruction will be better.
8289 bool NonFlagUse = false;
8290 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8291 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8292 SDNode *User = *UI;
8293 unsigned UOpNo = UI.getOperandNo();
8294 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8295 // Look pass truncate.
8296 UOpNo = User->use_begin().getOperandNo();
8297 User = *User->use_begin();
8298 }
8299
8300 if (User->getOpcode() != ISD::BRCOND &&
8301 User->getOpcode() != ISD::SETCC &&
8302 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8303 NonFlagUse = true;
8304 break;
8305 }
Dan Gohman076aee32009-03-04 19:44:21 +00008306 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008307
8308 if (!NonFlagUse)
8309 break;
8310 }
8311 // FALL THROUGH
8312 case ISD::SUB:
8313 case ISD::OR:
8314 case ISD::XOR:
8315 // Due to the ISEL shortcoming noted above, be conservative if this op is
8316 // likely to be selected as part of a load-modify-store instruction.
8317 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8318 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8319 if (UI->getOpcode() == ISD::STORE)
8320 goto default_case;
8321
8322 // Otherwise use a regular EFLAGS-setting instruction.
8323 switch (Op.getNode()->getOpcode()) {
8324 default: llvm_unreachable("unexpected operator!");
Manman Ren87253c22012-06-07 00:42:47 +00008325 case ISD::SUB:
Manman Ren39ad5682012-08-08 00:51:41 +00008326 Opcode = X86ISD::SUB;
Manman Ren87253c22012-06-07 00:42:47 +00008327 break;
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008328 case ISD::OR: Opcode = X86ISD::OR; break;
8329 case ISD::XOR: Opcode = X86ISD::XOR; break;
8330 case ISD::AND: Opcode = X86ISD::AND; break;
8331 }
8332
8333 NumOperands = 2;
8334 break;
8335 case X86ISD::ADD:
8336 case X86ISD::SUB:
8337 case X86ISD::INC:
8338 case X86ISD::DEC:
8339 case X86ISD::OR:
8340 case X86ISD::XOR:
8341 case X86ISD::AND:
8342 return SDValue(Op.getNode(), 1);
8343 default:
8344 default_case:
8345 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008346 }
8347
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008348 if (Opcode == 0)
8349 // Emit a CMP with 0, which is the TEST pattern.
8350 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8351 DAG.getConstant(0, Op.getValueType()));
8352
Manman Ren87253c22012-06-07 00:42:47 +00008353 if (Opcode == X86ISD::CMP) {
8354 SDValue New = DAG.getNode(Opcode, dl, MVT::i32, Op.getOperand(0),
8355 Op.getOperand(1));
Manman Rene6fc9d42012-06-07 19:27:33 +00008356 // We can't replace usage of SUB with CMP.
8357 // The SUB node will be removed later because there is no use of it.
Manman Ren87253c22012-06-07 00:42:47 +00008358 return SDValue(New.getNode(), 0);
8359 }
8360
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008361 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8362 SmallVector<SDValue, 4> Ops;
8363 for (unsigned i = 0; i != NumOperands; ++i)
8364 Ops.push_back(Op.getOperand(i));
8365
8366 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8367 DAG.ReplaceAllUsesWith(Op, New);
8368 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008369}
8370
8371/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8372/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008373SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008374 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008375 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8376 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008377 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008378
8379 DebugLoc dl = Op0.getDebugLoc();
Manman Ren39ad5682012-08-08 00:51:41 +00008380 if ((Op0.getValueType() == MVT::i8 || Op0.getValueType() == MVT::i16 ||
8381 Op0.getValueType() == MVT::i32 || Op0.getValueType() == MVT::i64)) {
8382 // Use SUB instead of CMP to enable CSE between SUB and CMP.
8383 SDVTList VTs = DAG.getVTList(Op0.getValueType(), MVT::i32);
8384 SDValue Sub = DAG.getNode(X86ISD::SUB, dl, VTs,
8385 Op0, Op1);
8386 return SDValue(Sub.getNode(), 1);
8387 }
Owen Anderson825b72b2009-08-11 20:47:22 +00008388 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008389}
8390
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008391/// Convert a comparison if required by the subtarget.
8392SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
8393 SelectionDAG &DAG) const {
8394 // If the subtarget does not support the FUCOMI instruction, floating-point
8395 // comparisons have to be converted.
8396 if (Subtarget->hasCMov() ||
8397 Cmp.getOpcode() != X86ISD::CMP ||
8398 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
8399 !Cmp.getOperand(1).getValueType().isFloatingPoint())
8400 return Cmp;
8401
8402 // The instruction selector will select an FUCOM instruction instead of
8403 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
8404 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
8405 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
8406 DebugLoc dl = Cmp.getDebugLoc();
8407 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
8408 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
8409 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
8410 DAG.getConstant(8, MVT::i8));
8411 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
8412 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
8413}
8414
Evan Chengd40d03e2010-01-06 19:38:29 +00008415/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8416/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008417SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8418 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008419 SDValue Op0 = And.getOperand(0);
8420 SDValue Op1 = And.getOperand(1);
8421 if (Op0.getOpcode() == ISD::TRUNCATE)
8422 Op0 = Op0.getOperand(0);
8423 if (Op1.getOpcode() == ISD::TRUNCATE)
8424 Op1 = Op1.getOperand(0);
8425
Evan Chengd40d03e2010-01-06 19:38:29 +00008426 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008427 if (Op1.getOpcode() == ISD::SHL)
8428 std::swap(Op0, Op1);
8429 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008430 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8431 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008432 // If we looked past a truncate, check that it's only truncating away
8433 // known zeros.
8434 unsigned BitWidth = Op0.getValueSizeInBits();
8435 unsigned AndBitWidth = And.getValueSizeInBits();
8436 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008437 APInt Zeros, Ones;
8438 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008439 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8440 return SDValue();
8441 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008442 LHS = Op1;
8443 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008444 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008445 } else if (Op1.getOpcode() == ISD::Constant) {
8446 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008447 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008448 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008449
8450 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008451 LHS = AndLHS.getOperand(0);
8452 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008453 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008454
8455 // Use BT if the immediate can't be encoded in a TEST instruction.
8456 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8457 LHS = AndLHS;
8458 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8459 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008460 }
Evan Cheng0488db92007-09-25 01:57:46 +00008461
Evan Chengd40d03e2010-01-06 19:38:29 +00008462 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008463 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008464 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008465 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008466 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008467 // Also promote i16 to i32 for performance / code size reason.
8468 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008469 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008470 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008471
Evan Chengd40d03e2010-01-06 19:38:29 +00008472 // If the operand types disagree, extend the shift amount to match. Since
8473 // BT ignores high bits (like shifts) we can use anyextend.
8474 if (LHS.getValueType() != RHS.getValueType())
8475 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008476
Evan Chengd40d03e2010-01-06 19:38:29 +00008477 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8478 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8479 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8480 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008481 }
8482
Evan Cheng54de3ea2010-01-05 06:52:31 +00008483 return SDValue();
8484}
8485
Dan Gohmand858e902010-04-17 15:26:15 +00008486SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008487
8488 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8489
Evan Cheng54de3ea2010-01-05 06:52:31 +00008490 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8491 SDValue Op0 = Op.getOperand(0);
8492 SDValue Op1 = Op.getOperand(1);
8493 DebugLoc dl = Op.getDebugLoc();
8494 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8495
8496 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008497 // Lower (X & (1 << N)) == 0 to BT(X, N).
8498 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8499 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008500 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008501 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008502 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008503 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8504 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8505 if (NewSetCC.getNode())
8506 return NewSetCC;
8507 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008508
Chris Lattner481eebc2010-12-19 21:23:48 +00008509 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8510 // these.
8511 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008512 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008513 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8514 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008515
Chris Lattner481eebc2010-12-19 21:23:48 +00008516 // If the input is a setcc, then reuse the input setcc or use a new one with
8517 // the inverted condition.
8518 if (Op0.getOpcode() == X86ISD::SETCC) {
8519 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8520 bool Invert = (CC == ISD::SETNE) ^
8521 cast<ConstantSDNode>(Op1)->isNullValue();
8522 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008523
Evan Cheng2c755ba2010-02-27 07:36:59 +00008524 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008525 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8526 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8527 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008528 }
8529
Evan Chenge5b51ac2010-04-17 06:13:15 +00008530 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008531 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008532 if (X86CC == X86::COND_INVALID)
8533 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008534
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008535 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008536 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008537 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008538 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008539}
8540
Craig Topper89af15e2011-09-18 08:03:58 +00008541// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008542// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008543static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008544 EVT VT = Op.getValueType();
8545
Duncan Sands28b77e92011-09-06 19:07:46 +00008546 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008547 "Unsupported value type for operation");
8548
Craig Topper66ddd152012-04-27 22:54:43 +00008549 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008550 DebugLoc dl = Op.getDebugLoc();
8551 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008552
8553 // Extract the LHS vectors
8554 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00008555 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
8556 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008557
8558 // Extract the RHS vectors
8559 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00008560 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
8561 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008562
8563 // Issue the operation on the smaller types and concatenate the result back
8564 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8565 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8566 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8567 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8568 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8569}
8570
8571
Dan Gohmand858e902010-04-17 15:26:15 +00008572SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008573 SDValue Cond;
8574 SDValue Op0 = Op.getOperand(0);
8575 SDValue Op1 = Op.getOperand(1);
8576 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008577 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008578 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8579 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008580 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008581
8582 if (isFP) {
8583 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008584 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008585 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008586
Nate Begeman30a0de92008-07-17 16:51:19 +00008587 bool Swap = false;
8588
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008589 // SSE Condition code mapping:
8590 // 0 - EQ
8591 // 1 - LT
8592 // 2 - LE
8593 // 3 - UNORD
8594 // 4 - NEQ
8595 // 5 - NLT
8596 // 6 - NLE
8597 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008598 switch (SetCCOpcode) {
8599 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008600 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008601 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008602 case ISD::SETOGT:
8603 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008604 case ISD::SETLT:
8605 case ISD::SETOLT: SSECC = 1; break;
8606 case ISD::SETOGE:
8607 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008608 case ISD::SETLE:
8609 case ISD::SETOLE: SSECC = 2; break;
8610 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008611 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008612 case ISD::SETNE: SSECC = 4; break;
8613 case ISD::SETULE: Swap = true;
8614 case ISD::SETUGE: SSECC = 5; break;
8615 case ISD::SETULT: Swap = true;
8616 case ISD::SETUGT: SSECC = 6; break;
8617 case ISD::SETO: SSECC = 7; break;
8618 }
8619 if (Swap)
8620 std::swap(Op0, Op1);
8621
Nate Begemanfb8ead02008-07-25 19:05:58 +00008622 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008623 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008624 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008625 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008626 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8627 DAG.getConstant(3, MVT::i8));
8628 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8629 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008630 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper69947b92012-04-23 06:57:04 +00008631 }
8632 if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008633 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008634 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8635 DAG.getConstant(7, MVT::i8));
8636 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8637 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008638 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008639 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008640 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008641 }
8642 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008643 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8644 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008645 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008646
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008647 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008648 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008649 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008650
Nate Begeman30a0de92008-07-17 16:51:19 +00008651 // We are handling one of the integer comparisons here. Since SSE only has
8652 // GT and EQ comparisons for integer, swapping operands and multiple
8653 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008654 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008655 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008656
Nate Begeman30a0de92008-07-17 16:51:19 +00008657 switch (SetCCOpcode) {
8658 default: break;
8659 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008660 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008661 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008662 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008663 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008664 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008665 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008666 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008667 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008668 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008669 }
8670 if (Swap)
8671 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008672
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008673 // Check that the operation in question is available (most are plain SSE2,
8674 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008675 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008676 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008677 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008678 return SDValue();
8679
Nate Begeman30a0de92008-07-17 16:51:19 +00008680 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8681 // bits of the inputs before performing those operations.
8682 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008683 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008684 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8685 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008686 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008687 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8688 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008689 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8690 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008691 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008692
Dale Johannesenace16102009-02-03 19:33:06 +00008693 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008694
8695 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008696 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008697 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008698
Nate Begeman30a0de92008-07-17 16:51:19 +00008699 return Result;
8700}
Evan Cheng0488db92007-09-25 01:57:46 +00008701
Evan Cheng370e5342008-12-03 08:38:43 +00008702// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008703static bool isX86LogicalCmp(SDValue Op) {
8704 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008705 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
8706 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +00008707 return true;
8708 if (Op.getResNo() == 1 &&
8709 (Opc == X86ISD::ADD ||
8710 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008711 Opc == X86ISD::ADC ||
8712 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008713 Opc == X86ISD::SMUL ||
8714 Opc == X86ISD::UMUL ||
8715 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008716 Opc == X86ISD::DEC ||
8717 Opc == X86ISD::OR ||
8718 Opc == X86ISD::XOR ||
8719 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008720 return true;
8721
Chris Lattner9637d5b2010-12-05 07:49:54 +00008722 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8723 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008724
Dan Gohman076aee32009-03-04 19:44:21 +00008725 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008726}
8727
Chris Lattnera2b56002010-12-05 01:23:24 +00008728static bool isZero(SDValue V) {
8729 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8730 return C && C->isNullValue();
8731}
8732
Chris Lattner96908b12010-12-05 02:00:51 +00008733static bool isAllOnes(SDValue V) {
8734 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8735 return C && C->isAllOnesValue();
8736}
8737
Evan Chengb64dd5f2012-08-07 22:21:00 +00008738static bool isTruncWithZeroHighBitsInput(SDValue V, SelectionDAG &DAG) {
8739 if (V.getOpcode() != ISD::TRUNCATE)
8740 return false;
8741
8742 SDValue VOp0 = V.getOperand(0);
8743 unsigned InBits = VOp0.getValueSizeInBits();
8744 unsigned Bits = V.getValueSizeInBits();
8745 return DAG.MaskedValueIsZero(VOp0, APInt::getHighBitsSet(InBits,InBits-Bits));
8746}
8747
Dan Gohmand858e902010-04-17 15:26:15 +00008748SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008749 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008750 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008751 SDValue Op1 = Op.getOperand(1);
8752 SDValue Op2 = Op.getOperand(2);
8753 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008754 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008755
Dan Gohman1a492952009-10-20 16:22:37 +00008756 if (Cond.getOpcode() == ISD::SETCC) {
8757 SDValue NewCond = LowerSETCC(Cond, DAG);
8758 if (NewCond.getNode())
8759 Cond = NewCond;
8760 }
Evan Cheng734503b2006-09-11 02:19:56 +00008761
Chris Lattnera2b56002010-12-05 01:23:24 +00008762 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008763 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008764 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008765 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008766 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008767 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8768 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008769 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008770
Chris Lattnera2b56002010-12-05 01:23:24 +00008771 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008772
8773 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008774 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8775 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008776
8777 SDValue CmpOp0 = Cmp.getOperand(0);
Manman Rened579842012-05-07 18:06:23 +00008778 // Apply further optimizations for special cases
8779 // (select (x != 0), -1, 0) -> neg & sbb
8780 // (select (x == 0), 0, -1) -> neg & sbb
8781 if (ConstantSDNode *YC = dyn_cast<ConstantSDNode>(Y))
Chad Rosiera20e1e72012-08-01 18:39:17 +00008782 if (YC->isNullValue() &&
Manman Rened579842012-05-07 18:06:23 +00008783 (isAllOnes(Op1) == (CondCode == X86::COND_NE))) {
8784 SDVTList VTs = DAG.getVTList(CmpOp0.getValueType(), MVT::i32);
Chad Rosiera20e1e72012-08-01 18:39:17 +00008785 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, VTs,
8786 DAG.getConstant(0, CmpOp0.getValueType()),
Manman Rened579842012-05-07 18:06:23 +00008787 CmpOp0);
8788 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8789 DAG.getConstant(X86::COND_B, MVT::i8),
8790 SDValue(Neg.getNode(), 1));
8791 return Res;
8792 }
8793
Chris Lattnera2b56002010-12-05 01:23:24 +00008794 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8795 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008796 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008797
Chris Lattner96908b12010-12-05 02:00:51 +00008798 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008799 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8800 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008801
Chris Lattner96908b12010-12-05 02:00:51 +00008802 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8803 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008804
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008805 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008806 if (N2C == 0 || !N2C->isNullValue())
8807 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8808 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008809 }
8810 }
8811
Chris Lattnera2b56002010-12-05 01:23:24 +00008812 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008813 if (Cond.getOpcode() == ISD::AND &&
8814 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8815 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008816 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008817 Cond = Cond.getOperand(0);
8818 }
8819
Evan Cheng3f41d662007-10-08 22:16:29 +00008820 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8821 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008822 unsigned CondOpcode = Cond.getOpcode();
8823 if (CondOpcode == X86ISD::SETCC ||
8824 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008825 CC = Cond.getOperand(0);
8826
Dan Gohman475871a2008-07-27 21:46:04 +00008827 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008828 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008829 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008830
Evan Cheng3f41d662007-10-08 22:16:29 +00008831 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008832 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008833 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008834 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008835
Chris Lattnerd1980a52009-03-12 06:52:53 +00008836 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8837 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008838 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008839 addTest = false;
8840 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008841 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8842 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8843 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8844 Cond.getOperand(0).getValueType() != MVT::i8)) {
8845 SDValue LHS = Cond.getOperand(0);
8846 SDValue RHS = Cond.getOperand(1);
8847 unsigned X86Opcode;
8848 unsigned X86Cond;
8849 SDVTList VTs;
8850 switch (CondOpcode) {
8851 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8852 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8853 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8854 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8855 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8856 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8857 default: llvm_unreachable("unexpected overflowing operator");
8858 }
8859 if (CondOpcode == ISD::UMULO)
8860 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8861 MVT::i32);
8862 else
8863 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8864
8865 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8866
8867 if (CondOpcode == ISD::UMULO)
8868 Cond = X86Op.getValue(2);
8869 else
8870 Cond = X86Op.getValue(1);
8871
8872 CC = DAG.getConstant(X86Cond, MVT::i8);
8873 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008874 }
8875
8876 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +00008877 // Look pass the truncate if the high bits are known zero.
8878 if (isTruncWithZeroHighBitsInput(Cond, DAG))
8879 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +00008880
8881 // We know the result of AND is compared against zero. Try to match
8882 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008883 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008884 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008885 if (NewSetCC.getNode()) {
8886 CC = NewSetCC.getOperand(0);
8887 Cond = NewSetCC.getOperand(1);
8888 addTest = false;
8889 }
8890 }
8891 }
8892
8893 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008894 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008895 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008896 }
8897
Benjamin Kramere915ff32010-12-22 23:09:28 +00008898 // a < b ? -1 : 0 -> RES = ~setcc_carry
8899 // a < b ? 0 : -1 -> RES = setcc_carry
8900 // a >= b ? -1 : 0 -> RES = setcc_carry
8901 // a >= b ? 0 : -1 -> RES = ~setcc_carry
Manman Ren39ad5682012-08-08 00:51:41 +00008902 if (Cond.getOpcode() == X86ISD::SUB) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008903 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +00008904 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8905
8906 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8907 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8908 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8909 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8910 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8911 return DAG.getNOT(DL, Res, Res.getValueType());
8912 return Res;
8913 }
8914 }
8915
Evan Cheng0488db92007-09-25 01:57:46 +00008916 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8917 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008918 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008919 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008920 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008921}
8922
Evan Cheng370e5342008-12-03 08:38:43 +00008923// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8924// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8925// from the AND / OR.
8926static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8927 Opc = Op.getOpcode();
8928 if (Opc != ISD::OR && Opc != ISD::AND)
8929 return false;
8930 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8931 Op.getOperand(0).hasOneUse() &&
8932 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8933 Op.getOperand(1).hasOneUse());
8934}
8935
Evan Cheng961d6d42009-02-02 08:19:07 +00008936// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8937// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008938static bool isXor1OfSetCC(SDValue Op) {
8939 if (Op.getOpcode() != ISD::XOR)
8940 return false;
8941 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8942 if (N1C && N1C->getAPIntValue() == 1) {
8943 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8944 Op.getOperand(0).hasOneUse();
8945 }
8946 return false;
8947}
8948
Dan Gohmand858e902010-04-17 15:26:15 +00008949SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008950 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008951 SDValue Chain = Op.getOperand(0);
8952 SDValue Cond = Op.getOperand(1);
8953 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008954 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008955 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008956 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008957
Dan Gohman1a492952009-10-20 16:22:37 +00008958 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008959 // Check for setcc([su]{add,sub,mul}o == 0).
8960 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8961 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8962 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8963 Cond.getOperand(0).getResNo() == 1 &&
8964 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8965 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8966 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8967 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8968 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8969 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8970 Inverted = true;
8971 Cond = Cond.getOperand(0);
8972 } else {
8973 SDValue NewCond = LowerSETCC(Cond, DAG);
8974 if (NewCond.getNode())
8975 Cond = NewCond;
8976 }
Dan Gohman1a492952009-10-20 16:22:37 +00008977 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008978#if 0
8979 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008980 else if (Cond.getOpcode() == X86ISD::ADD ||
8981 Cond.getOpcode() == X86ISD::SUB ||
8982 Cond.getOpcode() == X86ISD::SMUL ||
8983 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008984 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008985#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008986
Evan Chengad9c0a32009-12-15 00:53:42 +00008987 // Look pass (and (setcc_carry (cmp ...)), 1).
8988 if (Cond.getOpcode() == ISD::AND &&
8989 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8990 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008991 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008992 Cond = Cond.getOperand(0);
8993 }
8994
Evan Cheng3f41d662007-10-08 22:16:29 +00008995 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8996 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008997 unsigned CondOpcode = Cond.getOpcode();
8998 if (CondOpcode == X86ISD::SETCC ||
8999 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00009000 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009001
Dan Gohman475871a2008-07-27 21:46:04 +00009002 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00009003 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00009004 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00009005 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00009006 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00009007 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00009008 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00009009 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009010 default: break;
9011 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00009012 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00009013 // These can only come from an arithmetic instruction with overflow,
9014 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009015 Cond = Cond.getNode()->getOperand(1);
9016 addTest = false;
9017 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009018 }
Evan Cheng0488db92007-09-25 01:57:46 +00009019 }
Dan Gohman65fd6562011-11-03 21:49:52 +00009020 }
9021 CondOpcode = Cond.getOpcode();
9022 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
9023 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
9024 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
9025 Cond.getOperand(0).getValueType() != MVT::i8)) {
9026 SDValue LHS = Cond.getOperand(0);
9027 SDValue RHS = Cond.getOperand(1);
9028 unsigned X86Opcode;
9029 unsigned X86Cond;
9030 SDVTList VTs;
9031 switch (CondOpcode) {
9032 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9033 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9034 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9035 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9036 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9037 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9038 default: llvm_unreachable("unexpected overflowing operator");
9039 }
9040 if (Inverted)
9041 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
9042 if (CondOpcode == ISD::UMULO)
9043 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9044 MVT::i32);
9045 else
9046 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9047
9048 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
9049
9050 if (CondOpcode == ISD::UMULO)
9051 Cond = X86Op.getValue(2);
9052 else
9053 Cond = X86Op.getValue(1);
9054
9055 CC = DAG.getConstant(X86Cond, MVT::i8);
9056 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00009057 } else {
9058 unsigned CondOpc;
9059 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
9060 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00009061 if (CondOpc == ISD::OR) {
9062 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
9063 // two branches instead of an explicit OR instruction with a
9064 // separate test.
9065 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009066 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00009067 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009068 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009069 Chain, Dest, CC, Cmp);
9070 CC = Cond.getOperand(1).getOperand(0);
9071 Cond = Cmp;
9072 addTest = false;
9073 }
9074 } else { // ISD::AND
9075 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
9076 // two branches instead of an explicit AND instruction with a
9077 // separate test. However, we only do this if this block doesn't
9078 // have a fall-through edge, because this requires an explicit
9079 // jmp when the condition is false.
9080 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009081 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00009082 Op.getNode()->hasOneUse()) {
9083 X86::CondCode CCode =
9084 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9085 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009086 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00009087 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009088 // Look for an unconditional branch following this conditional branch.
9089 // We need this because we need to reverse the successors in order
9090 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009091 if (User->getOpcode() == ISD::BR) {
9092 SDValue FalseBB = User->getOperand(1);
9093 SDNode *NewBR =
9094 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009095 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009096 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009097 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009098
Dale Johannesene4d209d2009-02-03 20:21:25 +00009099 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009100 Chain, Dest, CC, Cmp);
9101 X86::CondCode CCode =
9102 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9103 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009104 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009105 Cond = Cmp;
9106 addTest = false;
9107 }
9108 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009109 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009110 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9111 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9112 // It should be transformed during dag combiner except when the condition
9113 // is set by a arithmetics with overflow node.
9114 X86::CondCode CCode =
9115 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9116 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009117 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009118 Cond = Cond.getOperand(0).getOperand(1);
9119 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009120 } else if (Cond.getOpcode() == ISD::SETCC &&
9121 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9122 // For FCMP_OEQ, we can emit
9123 // two branches instead of an explicit AND instruction with a
9124 // separate test. However, we only do this if this block doesn't
9125 // have a fall-through edge, because this requires an explicit
9126 // jmp when the condition is false.
9127 if (Op.getNode()->hasOneUse()) {
9128 SDNode *User = *Op.getNode()->use_begin();
9129 // Look for an unconditional branch following this conditional branch.
9130 // We need this because we need to reverse the successors in order
9131 // to implement FCMP_OEQ.
9132 if (User->getOpcode() == ISD::BR) {
9133 SDValue FalseBB = User->getOperand(1);
9134 SDNode *NewBR =
9135 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9136 assert(NewBR == User);
9137 (void)NewBR;
9138 Dest = FalseBB;
9139
9140 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9141 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009142 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009143 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9144 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9145 Chain, Dest, CC, Cmp);
9146 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9147 Cond = Cmp;
9148 addTest = false;
9149 }
9150 }
9151 } else if (Cond.getOpcode() == ISD::SETCC &&
9152 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9153 // For FCMP_UNE, we can emit
9154 // two branches instead of an explicit AND instruction with a
9155 // separate test. However, we only do this if this block doesn't
9156 // have a fall-through edge, because this requires an explicit
9157 // jmp when the condition is false.
9158 if (Op.getNode()->hasOneUse()) {
9159 SDNode *User = *Op.getNode()->use_begin();
9160 // Look for an unconditional branch following this conditional branch.
9161 // We need this because we need to reverse the successors in order
9162 // to implement FCMP_UNE.
9163 if (User->getOpcode() == ISD::BR) {
9164 SDValue FalseBB = User->getOperand(1);
9165 SDNode *NewBR =
9166 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9167 assert(NewBR == User);
9168 (void)NewBR;
9169
9170 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9171 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009172 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009173 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9174 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9175 Chain, Dest, CC, Cmp);
9176 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9177 Cond = Cmp;
9178 addTest = false;
9179 Dest = FalseBB;
9180 }
9181 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009182 }
Evan Cheng0488db92007-09-25 01:57:46 +00009183 }
9184
9185 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +00009186 // Look pass the truncate if the high bits are known zero.
9187 if (isTruncWithZeroHighBitsInput(Cond, DAG))
9188 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +00009189
9190 // We know the result of AND is compared against zero. Try to match
9191 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009192 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009193 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9194 if (NewSetCC.getNode()) {
9195 CC = NewSetCC.getOperand(0);
9196 Cond = NewSetCC.getOperand(1);
9197 addTest = false;
9198 }
9199 }
9200 }
9201
9202 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009203 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009204 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009205 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009206 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009207 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009208 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009209}
9210
Anton Korobeynikove060b532007-04-17 19:34:00 +00009211
9212// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9213// Calls to _alloca is needed to probe the stack when allocating more than 4k
9214// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9215// that the guard pages used by the OS virtual memory manager are allocated in
9216// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009217SDValue
9218X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009219 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009220 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009221 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009222 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009223 "are being used");
9224 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009225 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009226
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009227 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009228 SDValue Chain = Op.getOperand(0);
9229 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009230 // FIXME: Ensure alignment here
9231
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009232 bool Is64Bit = Subtarget->is64Bit();
9233 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009234
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009235 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009236 MachineFunction &MF = DAG.getMachineFunction();
9237 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009238
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009239 if (Is64Bit) {
9240 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009241 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009242 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009243
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009244 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Craig Topper31a207a2012-05-04 06:39:13 +00009245 I != E; ++I)
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009246 if (I->hasNestAttr())
9247 report_fatal_error("Cannot use segmented stacks with functions that "
9248 "have nested arguments.");
9249 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009250
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009251 const TargetRegisterClass *AddrRegClass =
9252 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9253 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9254 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9255 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9256 DAG.getRegister(Vreg, SPTy));
9257 SDValue Ops1[2] = { Value, Chain };
9258 return DAG.getMergeValues(Ops1, 2, dl);
9259 } else {
9260 SDValue Flag;
9261 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009262
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009263 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9264 Flag = Chain.getValue(1);
9265 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009266
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009267 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9268 Flag = Chain.getValue(1);
9269
9270 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9271
9272 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9273 return DAG.getMergeValues(Ops1, 2, dl);
9274 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009275}
9276
Dan Gohmand858e902010-04-17 15:26:15 +00009277SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009278 MachineFunction &MF = DAG.getMachineFunction();
9279 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9280
Dan Gohman69de1932008-02-06 22:27:42 +00009281 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009282 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009283
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009284 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009285 // vastart just stores the address of the VarArgsFrameIndex slot into the
9286 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009287 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9288 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009289 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9290 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009291 }
9292
9293 // __va_list_tag:
9294 // gp_offset (0 - 6 * 8)
9295 // fp_offset (48 - 48 + 8 * 16)
9296 // overflow_arg_area (point to parameters coming in memory).
9297 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009298 SmallVector<SDValue, 8> MemOps;
9299 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009300 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009301 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009302 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9303 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009304 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009305 MemOps.push_back(Store);
9306
9307 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009308 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009309 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009310 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009311 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9312 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009313 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009314 MemOps.push_back(Store);
9315
9316 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009317 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009318 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009319 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9320 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009321 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9322 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009323 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009324 MemOps.push_back(Store);
9325
9326 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009327 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009328 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009329 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9330 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009331 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9332 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009333 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009334 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009335 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009336}
9337
Dan Gohmand858e902010-04-17 15:26:15 +00009338SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009339 assert(Subtarget->is64Bit() &&
9340 "LowerVAARG only handles 64-bit va_arg!");
9341 assert((Subtarget->isTargetLinux() ||
9342 Subtarget->isTargetDarwin()) &&
9343 "Unhandled target in LowerVAARG");
9344 assert(Op.getNode()->getNumOperands() == 4);
9345 SDValue Chain = Op.getOperand(0);
9346 SDValue SrcPtr = Op.getOperand(1);
9347 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9348 unsigned Align = Op.getConstantOperandVal(3);
9349 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009350
Dan Gohman320afb82010-10-12 18:00:49 +00009351 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009352 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009353 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9354 uint8_t ArgMode;
9355
9356 // Decide which area this value should be read from.
9357 // TODO: Implement the AMD64 ABI in its entirety. This simple
9358 // selection mechanism works only for the basic types.
9359 if (ArgVT == MVT::f80) {
9360 llvm_unreachable("va_arg for f80 not yet implemented");
9361 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9362 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9363 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9364 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9365 } else {
9366 llvm_unreachable("Unhandled argument type in LowerVAARG");
9367 }
9368
9369 if (ArgMode == 2) {
9370 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009371 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009372 !(DAG.getMachineFunction()
9373 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009374 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009375 }
9376
9377 // Insert VAARG_64 node into the DAG
9378 // VAARG_64 returns two values: Variable Argument Address, Chain
9379 SmallVector<SDValue, 11> InstOps;
9380 InstOps.push_back(Chain);
9381 InstOps.push_back(SrcPtr);
9382 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9383 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9384 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9385 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9386 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9387 VTs, &InstOps[0], InstOps.size(),
9388 MVT::i64,
9389 MachinePointerInfo(SV),
9390 /*Align=*/0,
9391 /*Volatile=*/false,
9392 /*ReadMem=*/true,
9393 /*WriteMem=*/true);
9394 Chain = VAARG.getValue(1);
9395
9396 // Load the next argument and return it
9397 return DAG.getLoad(ArgVT, dl,
9398 Chain,
9399 VAARG,
9400 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009401 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009402}
9403
Dan Gohmand858e902010-04-17 15:26:15 +00009404SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009405 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009406 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009407 SDValue Chain = Op.getOperand(0);
9408 SDValue DstPtr = Op.getOperand(1);
9409 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009410 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9411 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009412 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009413
Chris Lattnere72f2022010-09-21 05:40:29 +00009414 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009415 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009416 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009417 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009418}
9419
Craig Topper80e46362012-01-23 06:16:53 +00009420// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9421// may or may not be a constant. Takes immediate version of shift as input.
9422static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9423 SDValue SrcOp, SDValue ShAmt,
9424 SelectionDAG &DAG) {
9425 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9426
9427 if (isa<ConstantSDNode>(ShAmt)) {
Nadav Rotemd896e242012-07-15 20:27:43 +00009428 // Constant may be a TargetConstant. Use a regular constant.
9429 uint32_t ShiftAmt = cast<ConstantSDNode>(ShAmt)->getZExtValue();
Craig Topper80e46362012-01-23 06:16:53 +00009430 switch (Opc) {
9431 default: llvm_unreachable("Unknown target vector shift node");
9432 case X86ISD::VSHLI:
9433 case X86ISD::VSRLI:
9434 case X86ISD::VSRAI:
Nadav Rotemd896e242012-07-15 20:27:43 +00009435 return DAG.getNode(Opc, dl, VT, SrcOp,
9436 DAG.getConstant(ShiftAmt, MVT::i32));
Craig Topper80e46362012-01-23 06:16:53 +00009437 }
9438 }
9439
9440 // Change opcode to non-immediate version
9441 switch (Opc) {
9442 default: llvm_unreachable("Unknown target vector shift node");
9443 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9444 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9445 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9446 }
9447
9448 // Need to build a vector containing shift amount
9449 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9450 SDValue ShOps[4];
9451 ShOps[0] = ShAmt;
9452 ShOps[1] = DAG.getConstant(0, MVT::i32);
9453 ShOps[2] = DAG.getUNDEF(MVT::i32);
9454 ShOps[3] = DAG.getUNDEF(MVT::i32);
9455 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
Nadav Rotem65f489f2012-07-14 22:26:05 +00009456
9457 // The return type has to be a 128-bit type with the same element
9458 // type as the input type.
9459 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9460 EVT ShVT = MVT::getVectorVT(EltVT, 128/EltVT.getSizeInBits());
9461
9462 ShAmt = DAG.getNode(ISD::BITCAST, dl, ShVT, ShAmt);
Craig Topper80e46362012-01-23 06:16:53 +00009463 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9464}
9465
Dan Gohman475871a2008-07-27 21:46:04 +00009466SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009467X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009468 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009469 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009470 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009471 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009472 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009473 case Intrinsic::x86_sse_comieq_ss:
9474 case Intrinsic::x86_sse_comilt_ss:
9475 case Intrinsic::x86_sse_comile_ss:
9476 case Intrinsic::x86_sse_comigt_ss:
9477 case Intrinsic::x86_sse_comige_ss:
9478 case Intrinsic::x86_sse_comineq_ss:
9479 case Intrinsic::x86_sse_ucomieq_ss:
9480 case Intrinsic::x86_sse_ucomilt_ss:
9481 case Intrinsic::x86_sse_ucomile_ss:
9482 case Intrinsic::x86_sse_ucomigt_ss:
9483 case Intrinsic::x86_sse_ucomige_ss:
9484 case Intrinsic::x86_sse_ucomineq_ss:
9485 case Intrinsic::x86_sse2_comieq_sd:
9486 case Intrinsic::x86_sse2_comilt_sd:
9487 case Intrinsic::x86_sse2_comile_sd:
9488 case Intrinsic::x86_sse2_comigt_sd:
9489 case Intrinsic::x86_sse2_comige_sd:
9490 case Intrinsic::x86_sse2_comineq_sd:
9491 case Intrinsic::x86_sse2_ucomieq_sd:
9492 case Intrinsic::x86_sse2_ucomilt_sd:
9493 case Intrinsic::x86_sse2_ucomile_sd:
9494 case Intrinsic::x86_sse2_ucomigt_sd:
9495 case Intrinsic::x86_sse2_ucomige_sd:
9496 case Intrinsic::x86_sse2_ucomineq_sd: {
9497 unsigned Opc = 0;
9498 ISD::CondCode CC = ISD::SETCC_INVALID;
9499 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009500 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009501 case Intrinsic::x86_sse_comieq_ss:
9502 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009503 Opc = X86ISD::COMI;
9504 CC = ISD::SETEQ;
9505 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009506 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009507 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009508 Opc = X86ISD::COMI;
9509 CC = ISD::SETLT;
9510 break;
9511 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009512 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009513 Opc = X86ISD::COMI;
9514 CC = ISD::SETLE;
9515 break;
9516 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009517 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009518 Opc = X86ISD::COMI;
9519 CC = ISD::SETGT;
9520 break;
9521 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009522 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009523 Opc = X86ISD::COMI;
9524 CC = ISD::SETGE;
9525 break;
9526 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009527 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009528 Opc = X86ISD::COMI;
9529 CC = ISD::SETNE;
9530 break;
9531 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009532 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009533 Opc = X86ISD::UCOMI;
9534 CC = ISD::SETEQ;
9535 break;
9536 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009537 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009538 Opc = X86ISD::UCOMI;
9539 CC = ISD::SETLT;
9540 break;
9541 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009542 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009543 Opc = X86ISD::UCOMI;
9544 CC = ISD::SETLE;
9545 break;
9546 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009547 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009548 Opc = X86ISD::UCOMI;
9549 CC = ISD::SETGT;
9550 break;
9551 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009552 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009553 Opc = X86ISD::UCOMI;
9554 CC = ISD::SETGE;
9555 break;
9556 case Intrinsic::x86_sse_ucomineq_ss:
9557 case Intrinsic::x86_sse2_ucomineq_sd:
9558 Opc = X86ISD::UCOMI;
9559 CC = ISD::SETNE;
9560 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009561 }
Evan Cheng734503b2006-09-11 02:19:56 +00009562
Dan Gohman475871a2008-07-27 21:46:04 +00009563 SDValue LHS = Op.getOperand(1);
9564 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009565 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009566 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009567 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9568 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9569 DAG.getConstant(X86CC, MVT::i8), Cond);
9570 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009571 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009572 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009573 case Intrinsic::x86_sse2_pmulu_dq:
9574 case Intrinsic::x86_avx2_pmulu_dq:
9575 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9576 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009577 case Intrinsic::x86_sse3_hadd_ps:
9578 case Intrinsic::x86_sse3_hadd_pd:
9579 case Intrinsic::x86_avx_hadd_ps_256:
9580 case Intrinsic::x86_avx_hadd_pd_256:
9581 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9582 Op.getOperand(1), Op.getOperand(2));
9583 case Intrinsic::x86_sse3_hsub_ps:
9584 case Intrinsic::x86_sse3_hsub_pd:
9585 case Intrinsic::x86_avx_hsub_ps_256:
9586 case Intrinsic::x86_avx_hsub_pd_256:
9587 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9588 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009589 case Intrinsic::x86_ssse3_phadd_w_128:
9590 case Intrinsic::x86_ssse3_phadd_d_128:
9591 case Intrinsic::x86_avx2_phadd_w:
9592 case Intrinsic::x86_avx2_phadd_d:
9593 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9594 Op.getOperand(1), Op.getOperand(2));
9595 case Intrinsic::x86_ssse3_phsub_w_128:
9596 case Intrinsic::x86_ssse3_phsub_d_128:
9597 case Intrinsic::x86_avx2_phsub_w:
9598 case Intrinsic::x86_avx2_phsub_d:
9599 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9600 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009601 case Intrinsic::x86_avx2_psllv_d:
9602 case Intrinsic::x86_avx2_psllv_q:
9603 case Intrinsic::x86_avx2_psllv_d_256:
9604 case Intrinsic::x86_avx2_psllv_q_256:
9605 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9606 Op.getOperand(1), Op.getOperand(2));
9607 case Intrinsic::x86_avx2_psrlv_d:
9608 case Intrinsic::x86_avx2_psrlv_q:
9609 case Intrinsic::x86_avx2_psrlv_d_256:
9610 case Intrinsic::x86_avx2_psrlv_q_256:
9611 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9612 Op.getOperand(1), Op.getOperand(2));
9613 case Intrinsic::x86_avx2_psrav_d:
9614 case Intrinsic::x86_avx2_psrav_d_256:
9615 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9616 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009617 case Intrinsic::x86_ssse3_pshuf_b_128:
9618 case Intrinsic::x86_avx2_pshuf_b:
9619 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9620 Op.getOperand(1), Op.getOperand(2));
9621 case Intrinsic::x86_ssse3_psign_b_128:
9622 case Intrinsic::x86_ssse3_psign_w_128:
9623 case Intrinsic::x86_ssse3_psign_d_128:
9624 case Intrinsic::x86_avx2_psign_b:
9625 case Intrinsic::x86_avx2_psign_w:
9626 case Intrinsic::x86_avx2_psign_d:
9627 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9628 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009629 case Intrinsic::x86_sse41_insertps:
9630 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9631 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9632 case Intrinsic::x86_avx_vperm2f128_ps_256:
9633 case Intrinsic::x86_avx_vperm2f128_pd_256:
9634 case Intrinsic::x86_avx_vperm2f128_si_256:
9635 case Intrinsic::x86_avx2_vperm2i128:
9636 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9637 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topperffa6c402012-04-16 07:13:00 +00009638 case Intrinsic::x86_avx2_permd:
9639 case Intrinsic::x86_avx2_permps:
9640 // Operands intentionally swapped. Mask is last operand to intrinsic,
9641 // but second operand for node/intruction.
9642 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
9643 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +00009644
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009645 // ptest and testp intrinsics. The intrinsic these come from are designed to
9646 // return an integer value, not just an instruction so lower it to the ptest
9647 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009648 case Intrinsic::x86_sse41_ptestz:
9649 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009650 case Intrinsic::x86_sse41_ptestnzc:
9651 case Intrinsic::x86_avx_ptestz_256:
9652 case Intrinsic::x86_avx_ptestc_256:
9653 case Intrinsic::x86_avx_ptestnzc_256:
9654 case Intrinsic::x86_avx_vtestz_ps:
9655 case Intrinsic::x86_avx_vtestc_ps:
9656 case Intrinsic::x86_avx_vtestnzc_ps:
9657 case Intrinsic::x86_avx_vtestz_pd:
9658 case Intrinsic::x86_avx_vtestc_pd:
9659 case Intrinsic::x86_avx_vtestnzc_pd:
9660 case Intrinsic::x86_avx_vtestz_ps_256:
9661 case Intrinsic::x86_avx_vtestc_ps_256:
9662 case Intrinsic::x86_avx_vtestnzc_ps_256:
9663 case Intrinsic::x86_avx_vtestz_pd_256:
9664 case Intrinsic::x86_avx_vtestc_pd_256:
9665 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9666 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009667 unsigned X86CC = 0;
9668 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009669 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009670 case Intrinsic::x86_avx_vtestz_ps:
9671 case Intrinsic::x86_avx_vtestz_pd:
9672 case Intrinsic::x86_avx_vtestz_ps_256:
9673 case Intrinsic::x86_avx_vtestz_pd_256:
9674 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009675 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009676 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009677 // ZF = 1
9678 X86CC = X86::COND_E;
9679 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009680 case Intrinsic::x86_avx_vtestc_ps:
9681 case Intrinsic::x86_avx_vtestc_pd:
9682 case Intrinsic::x86_avx_vtestc_ps_256:
9683 case Intrinsic::x86_avx_vtestc_pd_256:
9684 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009685 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009686 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009687 // CF = 1
9688 X86CC = X86::COND_B;
9689 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009690 case Intrinsic::x86_avx_vtestnzc_ps:
9691 case Intrinsic::x86_avx_vtestnzc_pd:
9692 case Intrinsic::x86_avx_vtestnzc_ps_256:
9693 case Intrinsic::x86_avx_vtestnzc_pd_256:
9694 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009695 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009696 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009697 // ZF and CF = 0
9698 X86CC = X86::COND_A;
9699 break;
9700 }
Eric Christopherfd179292009-08-27 18:07:15 +00009701
Eric Christopher71c67532009-07-29 00:28:05 +00009702 SDValue LHS = Op.getOperand(1);
9703 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009704 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9705 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009706 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9707 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9708 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009709 }
Evan Cheng5759f972008-05-04 09:15:50 +00009710
Craig Topper80e46362012-01-23 06:16:53 +00009711 // SSE/AVX shift intrinsics
9712 case Intrinsic::x86_sse2_psll_w:
9713 case Intrinsic::x86_sse2_psll_d:
9714 case Intrinsic::x86_sse2_psll_q:
9715 case Intrinsic::x86_avx2_psll_w:
9716 case Intrinsic::x86_avx2_psll_d:
9717 case Intrinsic::x86_avx2_psll_q:
9718 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9719 Op.getOperand(1), Op.getOperand(2));
9720 case Intrinsic::x86_sse2_psrl_w:
9721 case Intrinsic::x86_sse2_psrl_d:
9722 case Intrinsic::x86_sse2_psrl_q:
9723 case Intrinsic::x86_avx2_psrl_w:
9724 case Intrinsic::x86_avx2_psrl_d:
9725 case Intrinsic::x86_avx2_psrl_q:
9726 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9727 Op.getOperand(1), Op.getOperand(2));
9728 case Intrinsic::x86_sse2_psra_w:
9729 case Intrinsic::x86_sse2_psra_d:
9730 case Intrinsic::x86_avx2_psra_w:
9731 case Intrinsic::x86_avx2_psra_d:
9732 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9733 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009734 case Intrinsic::x86_sse2_pslli_w:
9735 case Intrinsic::x86_sse2_pslli_d:
9736 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009737 case Intrinsic::x86_avx2_pslli_w:
9738 case Intrinsic::x86_avx2_pslli_d:
9739 case Intrinsic::x86_avx2_pslli_q:
9740 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9741 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009742 case Intrinsic::x86_sse2_psrli_w:
9743 case Intrinsic::x86_sse2_psrli_d:
9744 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009745 case Intrinsic::x86_avx2_psrli_w:
9746 case Intrinsic::x86_avx2_psrli_d:
9747 case Intrinsic::x86_avx2_psrli_q:
9748 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9749 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009750 case Intrinsic::x86_sse2_psrai_w:
9751 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009752 case Intrinsic::x86_avx2_psrai_w:
9753 case Intrinsic::x86_avx2_psrai_d:
9754 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9755 Op.getOperand(1), Op.getOperand(2), DAG);
9756 // Fix vector shift instructions where the last operand is a non-immediate
9757 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009758 case Intrinsic::x86_mmx_pslli_w:
9759 case Intrinsic::x86_mmx_pslli_d:
9760 case Intrinsic::x86_mmx_pslli_q:
9761 case Intrinsic::x86_mmx_psrli_w:
9762 case Intrinsic::x86_mmx_psrli_d:
9763 case Intrinsic::x86_mmx_psrli_q:
9764 case Intrinsic::x86_mmx_psrai_w:
9765 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009766 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009767 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009768 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009769
9770 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009771 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009772 case Intrinsic::x86_mmx_pslli_w:
9773 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009774 break;
Craig Topper80e46362012-01-23 06:16:53 +00009775 case Intrinsic::x86_mmx_pslli_d:
9776 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009777 break;
Craig Topper80e46362012-01-23 06:16:53 +00009778 case Intrinsic::x86_mmx_pslli_q:
9779 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009780 break;
Craig Topper80e46362012-01-23 06:16:53 +00009781 case Intrinsic::x86_mmx_psrli_w:
9782 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009783 break;
Craig Topper80e46362012-01-23 06:16:53 +00009784 case Intrinsic::x86_mmx_psrli_d:
9785 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009786 break;
Craig Topper80e46362012-01-23 06:16:53 +00009787 case Intrinsic::x86_mmx_psrli_q:
9788 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009789 break;
Craig Topper80e46362012-01-23 06:16:53 +00009790 case Intrinsic::x86_mmx_psrai_w:
9791 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009792 break;
Craig Topper80e46362012-01-23 06:16:53 +00009793 case Intrinsic::x86_mmx_psrai_d:
9794 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009795 break;
Craig Topper80e46362012-01-23 06:16:53 +00009796 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009797 }
Mon P Wangefa42202009-09-03 19:56:25 +00009798
9799 // The vector shift intrinsics with scalars uses 32b shift amounts but
9800 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9801 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009802 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9803 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009804// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009805
Owen Andersone50ed302009-08-10 22:56:29 +00009806 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009807 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009808 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009809 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009810 Op.getOperand(1), ShAmt);
9811 }
Craig Topper4feb6472012-08-06 06:22:36 +00009812 case Intrinsic::x86_sse42_pcmpistria128:
9813 case Intrinsic::x86_sse42_pcmpestria128:
9814 case Intrinsic::x86_sse42_pcmpistric128:
9815 case Intrinsic::x86_sse42_pcmpestric128:
9816 case Intrinsic::x86_sse42_pcmpistrio128:
9817 case Intrinsic::x86_sse42_pcmpestrio128:
9818 case Intrinsic::x86_sse42_pcmpistris128:
9819 case Intrinsic::x86_sse42_pcmpestris128:
9820 case Intrinsic::x86_sse42_pcmpistriz128:
9821 case Intrinsic::x86_sse42_pcmpestriz128: {
9822 unsigned Opcode;
9823 unsigned X86CC;
9824 switch (IntNo) {
9825 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9826 case Intrinsic::x86_sse42_pcmpistria128:
9827 Opcode = X86ISD::PCMPISTRI;
9828 X86CC = X86::COND_A;
9829 break;
9830 case Intrinsic::x86_sse42_pcmpestria128:
9831 Opcode = X86ISD::PCMPESTRI;
9832 X86CC = X86::COND_A;
9833 break;
9834 case Intrinsic::x86_sse42_pcmpistric128:
9835 Opcode = X86ISD::PCMPISTRI;
9836 X86CC = X86::COND_B;
9837 break;
9838 case Intrinsic::x86_sse42_pcmpestric128:
9839 Opcode = X86ISD::PCMPESTRI;
9840 X86CC = X86::COND_B;
9841 break;
9842 case Intrinsic::x86_sse42_pcmpistrio128:
9843 Opcode = X86ISD::PCMPISTRI;
9844 X86CC = X86::COND_O;
9845 break;
9846 case Intrinsic::x86_sse42_pcmpestrio128:
9847 Opcode = X86ISD::PCMPESTRI;
9848 X86CC = X86::COND_O;
9849 break;
9850 case Intrinsic::x86_sse42_pcmpistris128:
9851 Opcode = X86ISD::PCMPISTRI;
9852 X86CC = X86::COND_S;
9853 break;
9854 case Intrinsic::x86_sse42_pcmpestris128:
9855 Opcode = X86ISD::PCMPESTRI;
9856 X86CC = X86::COND_S;
9857 break;
9858 case Intrinsic::x86_sse42_pcmpistriz128:
9859 Opcode = X86ISD::PCMPISTRI;
9860 X86CC = X86::COND_E;
9861 break;
9862 case Intrinsic::x86_sse42_pcmpestriz128:
9863 Opcode = X86ISD::PCMPESTRI;
9864 X86CC = X86::COND_E;
9865 break;
9866 }
9867 SmallVector<SDValue, 5> NewOps;
9868 NewOps.append(Op->op_begin()+1, Op->op_end());
9869 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
9870 SDValue PCMP = DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
9871 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9872 DAG.getConstant(X86CC, MVT::i8),
9873 SDValue(PCMP.getNode(), 1));
9874 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
9875 }
9876 case Intrinsic::x86_sse42_pcmpistri128:
9877 case Intrinsic::x86_sse42_pcmpestri128: {
9878 unsigned Opcode;
9879 if (IntNo == Intrinsic::x86_sse42_pcmpistri128)
9880 Opcode = X86ISD::PCMPISTRI;
9881 else
9882 Opcode = X86ISD::PCMPESTRI;
9883
9884 SmallVector<SDValue, 5> NewOps;
9885 NewOps.append(Op->op_begin()+1, Op->op_end());
9886 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
9887 return DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
9888 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009889 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009890}
Evan Cheng72261582005-12-20 06:22:03 +00009891
Benjamin Kramerb9bee042012-07-12 09:31:43 +00009892SDValue
9893X86TargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) const {
9894 DebugLoc dl = Op.getDebugLoc();
9895 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
9896 switch (IntNo) {
9897 default: return SDValue(); // Don't custom lower most intrinsics.
9898
9899 // RDRAND intrinsics.
9900 case Intrinsic::x86_rdrand_16:
9901 case Intrinsic::x86_rdrand_32:
9902 case Intrinsic::x86_rdrand_64: {
9903 // Emit the node with the right value type.
Benjamin Kramerfeae00a2012-07-12 18:14:57 +00009904 SDVTList VTs = DAG.getVTList(Op->getValueType(0), MVT::Glue, MVT::Other);
9905 SDValue Result = DAG.getNode(X86ISD::RDRAND, dl, VTs, Op.getOperand(0));
Benjamin Kramerb9bee042012-07-12 09:31:43 +00009906
9907 // If the value returned by RDRAND was valid (CF=1), return 1. Otherwise
9908 // return the value from Rand, which is always 0, casted to i32.
9909 SDValue Ops[] = { DAG.getZExtOrTrunc(Result, dl, Op->getValueType(1)),
9910 DAG.getConstant(1, Op->getValueType(1)),
9911 DAG.getConstant(X86::COND_B, MVT::i32),
9912 SDValue(Result.getNode(), 1) };
9913 SDValue isValid = DAG.getNode(X86ISD::CMOV, dl,
9914 DAG.getVTList(Op->getValueType(1), MVT::Glue),
9915 Ops, 4);
9916
9917 // Return { result, isValid, chain }.
9918 return DAG.getNode(ISD::MERGE_VALUES, dl, Op->getVTList(), Result, isValid,
Benjamin Kramerfeae00a2012-07-12 18:14:57 +00009919 SDValue(Result.getNode(), 2));
Benjamin Kramerb9bee042012-07-12 09:31:43 +00009920 }
9921 }
9922}
9923
Dan Gohmand858e902010-04-17 15:26:15 +00009924SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9925 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009926 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9927 MFI->setReturnAddressIsTaken(true);
9928
Bill Wendling64e87322009-01-16 19:25:27 +00009929 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009930 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009931
9932 if (Depth > 0) {
9933 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9934 SDValue Offset =
9935 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009936 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009937 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009938 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009939 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009940 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009941 }
9942
9943 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009944 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009945 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009946 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009947}
9948
Dan Gohmand858e902010-04-17 15:26:15 +00009949SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009950 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9951 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009952
Owen Andersone50ed302009-08-10 22:56:29 +00009953 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009954 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009955 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9956 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009957 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009958 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009959 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9960 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009961 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009962 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009963}
9964
Dan Gohman475871a2008-07-27 21:46:04 +00009965SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009966 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009967 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009968}
9969
Dan Gohmand858e902010-04-17 15:26:15 +00009970SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009971 SDValue Chain = Op.getOperand(0);
9972 SDValue Offset = Op.getOperand(1);
9973 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009974 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009975
Dan Gohmand8816272010-08-11 18:14:00 +00009976 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9977 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9978 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009979 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009980
Dan Gohmand8816272010-08-11 18:14:00 +00009981 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9982 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009983 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009984 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9985 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009986 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009987
Dale Johannesene4d209d2009-02-03 20:21:25 +00009988 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009989 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009990 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009991}
9992
Duncan Sands4a544a72011-09-06 13:37:06 +00009993SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9994 SelectionDAG &DAG) const {
9995 return Op.getOperand(0);
9996}
9997
9998SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9999 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010000 SDValue Root = Op.getOperand(0);
10001 SDValue Trmp = Op.getOperand(1); // trampoline
10002 SDValue FPtr = Op.getOperand(2); // nested function
10003 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010004 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010005
Dan Gohman69de1932008-02-06 22:27:42 +000010006 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010007
10008 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +000010009 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +000010010
10011 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +000010012 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
10013 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +000010014
Evan Cheng0e6a0522011-07-18 20:57:22 +000010015 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
10016 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +000010017
10018 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
10019
10020 // Load the pointer to the nested function into R11.
10021 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +000010022 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +000010023 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010024 Addr, MachinePointerInfo(TrmpAddr),
10025 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010026
Owen Anderson825b72b2009-08-11 20:47:22 +000010027 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10028 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010029 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
10030 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +000010031 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000010032
10033 // Load the 'nest' parameter value into R10.
10034 // R10 is specified in X86CallingConv.td
10035 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +000010036 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10037 DAG.getConstant(10, MVT::i64));
10038 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010039 Addr, MachinePointerInfo(TrmpAddr, 10),
10040 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010041
Owen Anderson825b72b2009-08-11 20:47:22 +000010042 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10043 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010044 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
10045 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +000010046 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000010047
10048 // Jump to the nested function.
10049 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +000010050 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10051 DAG.getConstant(20, MVT::i64));
10052 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010053 Addr, MachinePointerInfo(TrmpAddr, 20),
10054 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010055
10056 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +000010057 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10058 DAG.getConstant(22, MVT::i64));
10059 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010060 MachinePointerInfo(TrmpAddr, 22),
10061 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010062
Duncan Sands4a544a72011-09-06 13:37:06 +000010063 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010064 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +000010065 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +000010066 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +000010067 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +000010068 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010069
10070 switch (CC) {
10071 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010072 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010073 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010074 case CallingConv::X86_StdCall: {
10075 // Pass 'nest' parameter in ECX.
10076 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010077 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010078
10079 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010080 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +000010081 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010082
Chris Lattner58d74912008-03-12 17:45:29 +000010083 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +000010084 unsigned InRegCount = 0;
10085 unsigned Idx = 1;
10086
10087 for (FunctionType::param_iterator I = FTy->param_begin(),
10088 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +000010089 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +000010090 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000010091 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010092
10093 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +000010094 report_fatal_error("Nest register in use - reduce number of inreg"
10095 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010096 }
10097 }
10098 break;
10099 }
10100 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +000010101 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +000010102 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010103 // Pass 'nest' parameter in EAX.
10104 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010105 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010106 break;
10107 }
10108
Dan Gohman475871a2008-07-27 21:46:04 +000010109 SDValue OutChains[4];
10110 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010111
Owen Anderson825b72b2009-08-11 20:47:22 +000010112 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10113 DAG.getConstant(10, MVT::i32));
10114 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010115
Chris Lattnera62fe662010-02-05 19:20:30 +000010116 // This is storing the opcode for MOV32ri.
10117 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +000010118 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010119 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010120 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010121 Trmp, MachinePointerInfo(TrmpAddr),
10122 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010123
Owen Anderson825b72b2009-08-11 20:47:22 +000010124 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10125 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010126 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
10127 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000010128 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010129
Chris Lattnera62fe662010-02-05 19:20:30 +000010130 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000010131 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10132 DAG.getConstant(5, MVT::i32));
10133 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010134 MachinePointerInfo(TrmpAddr, 5),
10135 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010136
Owen Anderson825b72b2009-08-11 20:47:22 +000010137 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10138 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010139 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
10140 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000010141 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010142
Duncan Sands4a544a72011-09-06 13:37:06 +000010143 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010144 }
10145}
10146
Dan Gohmand858e902010-04-17 15:26:15 +000010147SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
10148 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010149 /*
10150 The rounding mode is in bits 11:10 of FPSR, and has the following
10151 settings:
10152 00 Round to nearest
10153 01 Round to -inf
10154 10 Round to +inf
10155 11 Round to 0
10156
10157 FLT_ROUNDS, on the other hand, expects the following:
10158 -1 Undefined
10159 0 Round to 0
10160 1 Round to nearest
10161 2 Round to +inf
10162 3 Round to -inf
10163
10164 To perform the conversion, we do:
10165 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10166 */
10167
10168 MachineFunction &MF = DAG.getMachineFunction();
10169 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010170 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010171 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010172 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010173 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010174
10175 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010176 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010177 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010178
Michael J. Spencerec38de22010-10-10 22:04:20 +000010179
Chris Lattner2156b792010-09-22 01:11:26 +000010180 MachineMemOperand *MMO =
10181 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10182 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010183
Chris Lattner2156b792010-09-22 01:11:26 +000010184 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10185 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10186 DAG.getVTList(MVT::Other),
10187 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010188
10189 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010190 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010191 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010192
10193 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010194 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010195 DAG.getNode(ISD::SRL, DL, MVT::i16,
10196 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010197 CWD, DAG.getConstant(0x800, MVT::i16)),
10198 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010199 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010200 DAG.getNode(ISD::SRL, DL, MVT::i16,
10201 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010202 CWD, DAG.getConstant(0x400, MVT::i16)),
10203 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010204
Dan Gohman475871a2008-07-27 21:46:04 +000010205 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010206 DAG.getNode(ISD::AND, DL, MVT::i16,
10207 DAG.getNode(ISD::ADD, DL, MVT::i16,
10208 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010209 DAG.getConstant(1, MVT::i16)),
10210 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010211
10212
Duncan Sands83ec4b62008-06-06 12:08:01 +000010213 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010214 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010215}
10216
Dan Gohmand858e902010-04-17 15:26:15 +000010217SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010218 EVT VT = Op.getValueType();
10219 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010220 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010221 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010222
10223 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010224 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010225 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010226 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010227 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010228 }
Evan Cheng18efe262007-12-14 02:13:44 +000010229
Evan Cheng152804e2007-12-14 08:30:15 +000010230 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010231 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010232 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010233
10234 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010235 SDValue Ops[] = {
10236 Op,
10237 DAG.getConstant(NumBits+NumBits-1, OpVT),
10238 DAG.getConstant(X86::COND_E, MVT::i8),
10239 Op.getValue(1)
10240 };
10241 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010242
10243 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010244 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010245
Owen Anderson825b72b2009-08-11 20:47:22 +000010246 if (VT == MVT::i8)
10247 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010248 return Op;
10249}
10250
Chandler Carruthacc068e2011-12-24 10:55:54 +000010251SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10252 SelectionDAG &DAG) const {
10253 EVT VT = Op.getValueType();
10254 EVT OpVT = VT;
10255 unsigned NumBits = VT.getSizeInBits();
10256 DebugLoc dl = Op.getDebugLoc();
10257
10258 Op = Op.getOperand(0);
10259 if (VT == MVT::i8) {
10260 // Zero extend to i32 since there is not an i8 bsr.
10261 OpVT = MVT::i32;
10262 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10263 }
10264
10265 // Issue a bsr (scan bits in reverse).
10266 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10267 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10268
10269 // And xor with NumBits-1.
10270 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10271
10272 if (VT == MVT::i8)
10273 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10274 return Op;
10275}
10276
Dan Gohmand858e902010-04-17 15:26:15 +000010277SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010278 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010279 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010280 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010281 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010282
10283 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010284 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010285 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010286
10287 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010288 SDValue Ops[] = {
10289 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010290 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010291 DAG.getConstant(X86::COND_E, MVT::i8),
10292 Op.getValue(1)
10293 };
Chandler Carruth77821022011-12-24 12:12:34 +000010294 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010295}
10296
Craig Topper13894fa2011-08-24 06:14:18 +000010297// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10298// ones, and then concatenate the result back.
10299static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010300 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010301
10302 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10303 "Unsupported value type for operation");
10304
Craig Topper66ddd152012-04-27 22:54:43 +000010305 unsigned NumElems = VT.getVectorNumElements();
Craig Topper13894fa2011-08-24 06:14:18 +000010306 DebugLoc dl = Op.getDebugLoc();
Craig Topper13894fa2011-08-24 06:14:18 +000010307
10308 // Extract the LHS vectors
10309 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010310 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10311 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010312
10313 // Extract the RHS vectors
10314 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000010315 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
10316 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010317
10318 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10319 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10320
10321 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10322 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10323 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10324}
10325
10326SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10327 assert(Op.getValueType().getSizeInBits() == 256 &&
10328 Op.getValueType().isInteger() &&
10329 "Only handle AVX 256-bit vector integer operation");
10330 return Lower256IntArith(Op, DAG);
10331}
10332
10333SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10334 assert(Op.getValueType().getSizeInBits() == 256 &&
10335 Op.getValueType().isInteger() &&
10336 "Only handle AVX 256-bit vector integer operation");
10337 return Lower256IntArith(Op, DAG);
10338}
10339
10340SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10341 EVT VT = Op.getValueType();
10342
10343 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010344 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010345 return Lower256IntArith(Op, DAG);
10346
Craig Topper5b209e82012-02-05 03:14:49 +000010347 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10348 "Only know how to lower V2I64/V4I64 multiply");
10349
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010350 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010351
Craig Topper5b209e82012-02-05 03:14:49 +000010352 // Ahi = psrlqi(a, 32);
10353 // Bhi = psrlqi(b, 32);
10354 //
10355 // AloBlo = pmuludq(a, b);
10356 // AloBhi = pmuludq(a, Bhi);
10357 // AhiBlo = pmuludq(Ahi, b);
10358
10359 // AloBhi = psllqi(AloBhi, 32);
10360 // AhiBlo = psllqi(AhiBlo, 32);
10361 // return AloBlo + AloBhi + AhiBlo;
10362
Craig Topperaaa643c2011-11-09 07:28:55 +000010363 SDValue A = Op.getOperand(0);
10364 SDValue B = Op.getOperand(1);
10365
Craig Topper5b209e82012-02-05 03:14:49 +000010366 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010367
Craig Topper5b209e82012-02-05 03:14:49 +000010368 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10369 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010370
Craig Topper5b209e82012-02-05 03:14:49 +000010371 // Bit cast to 32-bit vectors for MULUDQ
10372 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10373 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10374 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10375 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10376 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010377
Craig Topper5b209e82012-02-05 03:14:49 +000010378 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10379 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10380 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010381
Craig Topper5b209e82012-02-05 03:14:49 +000010382 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10383 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010384
Dale Johannesene4d209d2009-02-03 20:21:25 +000010385 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010386 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010387}
10388
Nadav Rotem43012222011-05-11 08:12:09 +000010389SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10390
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010391 EVT VT = Op.getValueType();
10392 DebugLoc dl = Op.getDebugLoc();
10393 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010394 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010395 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010396
Craig Topper1accb7e2012-01-10 06:54:16 +000010397 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010398 return SDValue();
10399
Nadav Rotem43012222011-05-11 08:12:09 +000010400 // Optimize shl/srl/sra with constant shift amount.
10401 if (isSplatVector(Amt.getNode())) {
10402 SDValue SclrAmt = Amt->getOperand(0);
10403 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10404 uint64_t ShiftAmt = C->getZExtValue();
10405
Craig Toppered2e13d2012-01-22 19:15:14 +000010406 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10407 (Subtarget->hasAVX2() &&
10408 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10409 if (Op.getOpcode() == ISD::SHL)
10410 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10411 DAG.getConstant(ShiftAmt, MVT::i32));
10412 if (Op.getOpcode() == ISD::SRL)
10413 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10414 DAG.getConstant(ShiftAmt, MVT::i32));
10415 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10416 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10417 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010418 }
10419
Craig Toppered2e13d2012-01-22 19:15:14 +000010420 if (VT == MVT::v16i8) {
10421 if (Op.getOpcode() == ISD::SHL) {
10422 // Make a large shift.
10423 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10424 DAG.getConstant(ShiftAmt, MVT::i32));
10425 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10426 // Zero out the rightmost bits.
10427 SmallVector<SDValue, 16> V(16,
10428 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10429 MVT::i8));
10430 return DAG.getNode(ISD::AND, dl, VT, SHL,
10431 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010432 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010433 if (Op.getOpcode() == ISD::SRL) {
10434 // Make a large shift.
10435 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10436 DAG.getConstant(ShiftAmt, MVT::i32));
10437 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10438 // Zero out the leftmost bits.
10439 SmallVector<SDValue, 16> V(16,
10440 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10441 MVT::i8));
10442 return DAG.getNode(ISD::AND, dl, VT, SRL,
10443 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10444 }
10445 if (Op.getOpcode() == ISD::SRA) {
10446 if (ShiftAmt == 7) {
10447 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010448 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010449 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010450 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010451
Craig Toppered2e13d2012-01-22 19:15:14 +000010452 // R s>> a === ((R u>> a) ^ m) - m
10453 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10454 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10455 MVT::i8));
10456 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10457 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10458 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10459 return Res;
10460 }
Craig Topper731dfd02012-04-23 03:42:40 +000010461 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010462 }
Craig Topper46154eb2011-11-11 07:39:23 +000010463
Craig Topper0d86d462011-11-20 00:12:05 +000010464 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10465 if (Op.getOpcode() == ISD::SHL) {
10466 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010467 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10468 DAG.getConstant(ShiftAmt, MVT::i32));
10469 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010470 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010471 SmallVector<SDValue, 32> V(32,
10472 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10473 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010474 return DAG.getNode(ISD::AND, dl, VT, SHL,
10475 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010476 }
Craig Topper0d86d462011-11-20 00:12:05 +000010477 if (Op.getOpcode() == ISD::SRL) {
10478 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010479 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10480 DAG.getConstant(ShiftAmt, MVT::i32));
10481 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010482 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010483 SmallVector<SDValue, 32> V(32,
10484 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10485 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010486 return DAG.getNode(ISD::AND, dl, VT, SRL,
10487 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10488 }
10489 if (Op.getOpcode() == ISD::SRA) {
10490 if (ShiftAmt == 7) {
10491 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010492 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010493 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010494 }
10495
10496 // R s>> a === ((R u>> a) ^ m) - m
10497 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10498 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10499 MVT::i8));
10500 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10501 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10502 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10503 return Res;
10504 }
Craig Topper731dfd02012-04-23 03:42:40 +000010505 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000010506 }
Nadav Rotem43012222011-05-11 08:12:09 +000010507 }
10508 }
10509
10510 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010511 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010512 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10513 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010514
Chris Lattner7302d802012-02-06 21:56:39 +000010515 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10516 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010517 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10518 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010519 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010520 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010521
10522 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010523 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010524 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10525 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10526 }
Nadav Rotem43012222011-05-11 08:12:09 +000010527 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010528 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010529
Nate Begeman51409212010-07-28 00:21:48 +000010530 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010531 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10532 DAG.getConstant(5, MVT::i32));
10533 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010534
Lang Hames8b99c1e2011-12-17 01:08:46 +000010535 // Turn 'a' into a mask suitable for VSELECT
10536 SDValue VSelM = DAG.getConstant(0x80, VT);
10537 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010538 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010539
Lang Hames8b99c1e2011-12-17 01:08:46 +000010540 SDValue CM1 = DAG.getConstant(0x0f, VT);
10541 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010542
Lang Hames8b99c1e2011-12-17 01:08:46 +000010543 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10544 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010545 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10546 DAG.getConstant(4, MVT::i32), DAG);
10547 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010548 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10549
Nate Begeman51409212010-07-28 00:21:48 +000010550 // a += a
10551 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010552 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010553 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010554
Lang Hames8b99c1e2011-12-17 01:08:46 +000010555 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10556 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010557 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10558 DAG.getConstant(2, MVT::i32), DAG);
10559 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010560 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10561
Nate Begeman51409212010-07-28 00:21:48 +000010562 // a += a
10563 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010564 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010565 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010566
Lang Hames8b99c1e2011-12-17 01:08:46 +000010567 // return VSELECT(r, r+r, a);
10568 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010569 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010570 return R;
10571 }
Craig Topper46154eb2011-11-11 07:39:23 +000010572
10573 // Decompose 256-bit shifts into smaller 128-bit shifts.
10574 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010575 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010576 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10577 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10578
10579 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000010580 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
10581 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010582
10583 // Recreate the shift amount vectors
10584 SDValue Amt1, Amt2;
10585 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10586 // Constant shift amount
10587 SmallVector<SDValue, 4> Amt1Csts;
10588 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010589 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010590 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010591 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010592 Amt2Csts.push_back(Amt->getOperand(i));
10593
10594 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10595 &Amt1Csts[0], NumElems/2);
10596 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10597 &Amt2Csts[0], NumElems/2);
10598 } else {
10599 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000010600 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
10601 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010602 }
10603
10604 // Issue new vector shifts for the smaller types
10605 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10606 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10607
10608 // Concatenate the result back
10609 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10610 }
10611
Nate Begeman51409212010-07-28 00:21:48 +000010612 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010613}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010614
Dan Gohmand858e902010-04-17 15:26:15 +000010615SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010616 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10617 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010618 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10619 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010620 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010621 SDValue LHS = N->getOperand(0);
10622 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010623 unsigned BaseOp = 0;
10624 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010625 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010626 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010627 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010628 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010629 // A subtract of one will be selected as a INC. Note that INC doesn't
10630 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010631 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10632 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010633 BaseOp = X86ISD::INC;
10634 Cond = X86::COND_O;
10635 break;
10636 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010637 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010638 Cond = X86::COND_O;
10639 break;
10640 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010641 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010642 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010643 break;
10644 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010645 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10646 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010647 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10648 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010649 BaseOp = X86ISD::DEC;
10650 Cond = X86::COND_O;
10651 break;
10652 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010653 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010654 Cond = X86::COND_O;
10655 break;
10656 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010657 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010658 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010659 break;
10660 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010661 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010662 Cond = X86::COND_O;
10663 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010664 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10665 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10666 MVT::i32);
10667 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010668
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010669 SDValue SetCC =
10670 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10671 DAG.getConstant(X86::COND_O, MVT::i32),
10672 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010673
Dan Gohman6e5fda22011-07-22 18:45:15 +000010674 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010675 }
Bill Wendling74c37652008-12-09 22:08:41 +000010676 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010677
Bill Wendling61edeb52008-12-02 01:06:39 +000010678 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010679 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010680 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010681
Bill Wendling61edeb52008-12-02 01:06:39 +000010682 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010683 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10684 DAG.getConstant(Cond, MVT::i32),
10685 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010686
Dan Gohman6e5fda22011-07-22 18:45:15 +000010687 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010688}
10689
Chad Rosier30450e82011-12-22 22:35:21 +000010690SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10691 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010692 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010693 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10694 EVT VT = Op.getValueType();
10695
Craig Toppered2e13d2012-01-22 19:15:14 +000010696 if (!Subtarget->hasSSE2() || !VT.isVector())
10697 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010698
Craig Toppered2e13d2012-01-22 19:15:14 +000010699 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10700 ExtraVT.getScalarType().getSizeInBits();
10701 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10702
10703 switch (VT.getSimpleVT().SimpleTy) {
10704 default: return SDValue();
10705 case MVT::v8i32:
10706 case MVT::v16i16:
10707 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010708 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010709 if (!Subtarget->hasAVX2()) {
10710 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000010711 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000010712
Craig Toppered2e13d2012-01-22 19:15:14 +000010713 // Extract the LHS vectors
10714 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010715 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10716 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010717
Craig Toppered2e13d2012-01-22 19:15:14 +000010718 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10719 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010720
Craig Toppered2e13d2012-01-22 19:15:14 +000010721 EVT ExtraEltVT = ExtraVT.getVectorElementType();
Craig Topperb6072642012-05-03 07:26:59 +000010722 unsigned ExtraNumElems = ExtraVT.getVectorNumElements();
Craig Toppered2e13d2012-01-22 19:15:14 +000010723 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10724 ExtraNumElems/2);
10725 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010726
Craig Toppered2e13d2012-01-22 19:15:14 +000010727 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10728 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010729
Craig Toppered2e13d2012-01-22 19:15:14 +000010730 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10731 }
10732 // fall through
10733 case MVT::v4i32:
10734 case MVT::v8i16: {
10735 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10736 Op.getOperand(0), ShAmt, DAG);
10737 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010738 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010739 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010740}
10741
10742
Eric Christopher9a9d2752010-07-22 02:48:34 +000010743SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10744 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010745
Eric Christopher77ed1352011-07-08 00:04:56 +000010746 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10747 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010748 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010749 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010750 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010751 SDValue Ops[] = {
10752 DAG.getRegister(X86::ESP, MVT::i32), // Base
10753 DAG.getTargetConstant(1, MVT::i8), // Scale
10754 DAG.getRegister(0, MVT::i32), // Index
10755 DAG.getTargetConstant(0, MVT::i32), // Disp
10756 DAG.getRegister(0, MVT::i32), // Segment.
10757 Zero,
10758 Chain
10759 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010760 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010761 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10762 array_lengthof(Ops));
10763 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010764 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010765
Eric Christopher9a9d2752010-07-22 02:48:34 +000010766 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010767 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010768 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010769
Chris Lattner132929a2010-08-14 17:26:09 +000010770 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10771 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10772 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10773 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010774
Chris Lattner132929a2010-08-14 17:26:09 +000010775 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10776 if (!Op1 && !Op2 && !Op3 && Op4)
10777 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010778
Chris Lattner132929a2010-08-14 17:26:09 +000010779 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10780 if (Op1 && !Op2 && !Op3 && !Op4)
10781 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010782
10783 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010784 // (MFENCE)>;
10785 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010786}
10787
Eli Friedman14648462011-07-27 22:21:52 +000010788SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10789 SelectionDAG &DAG) const {
10790 DebugLoc dl = Op.getDebugLoc();
10791 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10792 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10793 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10794 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10795
10796 // The only fence that needs an instruction is a sequentially-consistent
10797 // cross-thread fence.
10798 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10799 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10800 // no-sse2). There isn't any reason to disable it if the target processor
10801 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010802 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010803 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10804
10805 SDValue Chain = Op.getOperand(0);
10806 SDValue Zero = DAG.getConstant(0, MVT::i32);
10807 SDValue Ops[] = {
10808 DAG.getRegister(X86::ESP, MVT::i32), // Base
10809 DAG.getTargetConstant(1, MVT::i8), // Scale
10810 DAG.getRegister(0, MVT::i32), // Index
10811 DAG.getTargetConstant(0, MVT::i32), // Disp
10812 DAG.getRegister(0, MVT::i32), // Segment.
10813 Zero,
10814 Chain
10815 };
10816 SDNode *Res =
10817 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10818 array_lengthof(Ops));
10819 return SDValue(Res, 0);
10820 }
10821
10822 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10823 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10824}
10825
10826
Dan Gohmand858e902010-04-17 15:26:15 +000010827SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010828 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010829 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010830 unsigned Reg = 0;
10831 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010832 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010833 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010834 case MVT::i8: Reg = X86::AL; size = 1; break;
10835 case MVT::i16: Reg = X86::AX; size = 2; break;
10836 case MVT::i32: Reg = X86::EAX; size = 4; break;
10837 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010838 assert(Subtarget->is64Bit() && "Node not type legal!");
10839 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010840 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010841 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010842 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010843 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010844 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010845 Op.getOperand(1),
10846 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010847 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010848 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010849 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010850 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10851 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10852 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010853 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010854 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010855 return cpOut;
10856}
10857
Duncan Sands1607f052008-12-01 11:39:25 +000010858SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010859 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010860 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010861 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010862 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010863 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010864 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010865 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10866 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010867 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010868 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10869 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010870 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010871 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010872 rdx.getValue(1)
10873 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010874 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010875}
10876
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010877SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010878 SelectionDAG &DAG) const {
10879 EVT SrcVT = Op.getOperand(0).getValueType();
10880 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010881 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010882 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010883 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010884 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010885 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010886 // i64 <=> MMX conversions are Legal.
10887 if (SrcVT==MVT::i64 && DstVT.isVector())
10888 return Op;
10889 if (DstVT==MVT::i64 && SrcVT.isVector())
10890 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010891 // MMX <=> MMX conversions are Legal.
10892 if (SrcVT.isVector() && DstVT.isVector())
10893 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010894 // All other conversions need to be expanded.
10895 return SDValue();
10896}
Chris Lattner5b856542010-12-20 00:59:46 +000010897
Dan Gohmand858e902010-04-17 15:26:15 +000010898SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010899 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010900 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010901 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010902 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010903 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010904 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010905 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010906 Node->getOperand(0),
10907 Node->getOperand(1), negOp,
10908 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010909 cast<AtomicSDNode>(Node)->getAlignment(),
10910 cast<AtomicSDNode>(Node)->getOrdering(),
10911 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010912}
10913
Eli Friedman327236c2011-08-24 20:50:09 +000010914static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10915 SDNode *Node = Op.getNode();
10916 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010917 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010918
10919 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010920 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10921 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10922 // (The only way to get a 16-byte store is cmpxchg16b)
10923 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10924 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10925 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010926 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10927 cast<AtomicSDNode>(Node)->getMemoryVT(),
10928 Node->getOperand(0),
10929 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010930 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010931 cast<AtomicSDNode>(Node)->getOrdering(),
10932 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010933 return Swap.getValue(1);
10934 }
10935 // Other atomic stores have a simple pattern.
10936 return Op;
10937}
10938
Chris Lattner5b856542010-12-20 00:59:46 +000010939static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10940 EVT VT = Op.getNode()->getValueType(0);
10941
10942 // Let legalize expand this if it isn't a legal type yet.
10943 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10944 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010945
Chris Lattner5b856542010-12-20 00:59:46 +000010946 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010947
Chris Lattner5b856542010-12-20 00:59:46 +000010948 unsigned Opc;
10949 bool ExtraOp = false;
10950 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010951 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010952 case ISD::ADDC: Opc = X86ISD::ADD; break;
10953 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10954 case ISD::SUBC: Opc = X86ISD::SUB; break;
10955 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10956 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010957
Chris Lattner5b856542010-12-20 00:59:46 +000010958 if (!ExtraOp)
10959 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10960 Op.getOperand(1));
10961 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10962 Op.getOperand(1), Op.getOperand(2));
10963}
10964
Evan Cheng0db9fe62006-04-25 20:13:52 +000010965/// LowerOperation - Provide custom lowering hooks for some operations.
10966///
Dan Gohmand858e902010-04-17 15:26:15 +000010967SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010968 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010969 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010970 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010971 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010972 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010973 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10974 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010975 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010976 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010977 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010978 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10979 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10980 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010981 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010982 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010983 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10984 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10985 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010986 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010987 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010988 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010989 case ISD::SHL_PARTS:
10990 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010991 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010992 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010993 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010994 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010995 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010996 case ISD::FABS: return LowerFABS(Op, DAG);
10997 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010998 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010999 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000011000 case ISD::SETCC: return LowerSETCC(Op, DAG);
11001 case ISD::SELECT: return LowerSELECT(Op, DAG);
11002 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011003 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011004 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000011005 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000011006 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011007 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011008 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000011009 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
11010 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011011 case ISD::FRAME_TO_ARGS_OFFSET:
11012 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000011013 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011014 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000011015 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
11016 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000011017 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000011018 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000011019 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000011020 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000011021 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000011022 case ISD::SRA:
11023 case ISD::SRL:
11024 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000011025 case ISD::SADDO:
11026 case ISD::UADDO:
11027 case ISD::SSUBO:
11028 case ISD::USUBO:
11029 case ISD::SMULO:
11030 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000011031 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011032 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000011033 case ISD::ADDC:
11034 case ISD::ADDE:
11035 case ISD::SUBC:
11036 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000011037 case ISD::ADD: return LowerADD(Op, DAG);
11038 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011039 }
Chris Lattner27a6c732007-11-24 07:07:01 +000011040}
11041
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011042static void ReplaceATOMIC_LOAD(SDNode *Node,
11043 SmallVectorImpl<SDValue> &Results,
11044 SelectionDAG &DAG) {
11045 DebugLoc dl = Node->getDebugLoc();
11046 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
11047
11048 // Convert wide load -> cmpxchg8b/cmpxchg16b
11049 // FIXME: On 32-bit, load -> fild or movq would be more efficient
11050 // (The only way to get a 16-byte load is cmpxchg16b)
11051 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011052 SDValue Zero = DAG.getConstant(0, VT);
11053 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011054 Node->getOperand(0),
11055 Node->getOperand(1), Zero, Zero,
11056 cast<AtomicSDNode>(Node)->getMemOperand(),
11057 cast<AtomicSDNode>(Node)->getOrdering(),
11058 cast<AtomicSDNode>(Node)->getSynchScope());
11059 Results.push_back(Swap.getValue(0));
11060 Results.push_back(Swap.getValue(1));
11061}
11062
Duncan Sands1607f052008-12-01 11:39:25 +000011063void X86TargetLowering::
11064ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011065 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011066 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000011067 assert (Node->getValueType(0) == MVT::i64 &&
11068 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000011069
11070 SDValue Chain = Node->getOperand(0);
11071 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011072 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011073 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000011074 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011075 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000011076 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000011077 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000011078 SDValue Result =
11079 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
11080 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000011081 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000011082 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011083 Results.push_back(Result.getValue(2));
11084}
11085
Duncan Sands126d9072008-07-04 11:47:58 +000011086/// ReplaceNodeResults - Replace a node with an illegal result type
11087/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000011088void X86TargetLowering::ReplaceNodeResults(SDNode *N,
11089 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011090 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011091 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000011092 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000011093 default:
Craig Topperabb94d02012-02-05 03:43:23 +000011094 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011095 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000011096 case ISD::ADDC:
11097 case ISD::ADDE:
11098 case ISD::SUBC:
11099 case ISD::SUBE:
11100 // We don't want to expand or promote these.
11101 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011102 case ISD::FP_TO_SINT:
11103 case ISD::FP_TO_UINT: {
11104 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
11105
11106 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
11107 return;
11108
Eli Friedman948e95a2009-05-23 09:59:16 +000011109 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000011110 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000011111 SDValue FIST = Vals.first, StackSlot = Vals.second;
11112 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000011113 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000011114 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011115 if (StackSlot.getNode() != 0)
11116 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
11117 MachinePointerInfo(),
11118 false, false, false, 0));
11119 else
11120 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000011121 }
11122 return;
11123 }
11124 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011125 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011126 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011127 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011128 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000011129 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000011130 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011131 eax.getValue(2));
11132 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
11133 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000011134 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011135 Results.push_back(edx.getValue(1));
11136 return;
11137 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011138 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000011139 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011140 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000011141 bool Regs64bit = T == MVT::i128;
11142 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000011143 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011144 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11145 DAG.getConstant(0, HalfT));
11146 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11147 DAG.getConstant(1, HalfT));
11148 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11149 Regs64bit ? X86::RAX : X86::EAX,
11150 cpInL, SDValue());
11151 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11152 Regs64bit ? X86::RDX : X86::EDX,
11153 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011154 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011155 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11156 DAG.getConstant(0, HalfT));
11157 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11158 DAG.getConstant(1, HalfT));
11159 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11160 Regs64bit ? X86::RBX : X86::EBX,
11161 swapInL, cpInH.getValue(1));
11162 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
Chad Rosiera20e1e72012-08-01 18:39:17 +000011163 Regs64bit ? X86::RCX : X86::ECX,
Eli Friedman43f51ae2011-08-26 21:21:21 +000011164 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011165 SDValue Ops[] = { swapInH.getValue(0),
11166 N->getOperand(1),
11167 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011168 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011169 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011170 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11171 X86ISD::LCMPXCHG8_DAG;
11172 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011173 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011174 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11175 Regs64bit ? X86::RAX : X86::EAX,
11176 HalfT, Result.getValue(1));
11177 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11178 Regs64bit ? X86::RDX : X86::EDX,
11179 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011180 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011181 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011182 Results.push_back(cpOutH.getValue(1));
11183 return;
11184 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011185 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011186 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11187 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011188 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011189 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11190 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011191 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011192 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11193 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011194 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011195 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11196 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011197 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011198 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11199 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011200 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011201 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11202 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011203 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011204 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11205 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011206 case ISD::ATOMIC_LOAD:
11207 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011208 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011209}
11210
Evan Cheng72261582005-12-20 06:22:03 +000011211const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11212 switch (Opcode) {
11213 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011214 case X86ISD::BSF: return "X86ISD::BSF";
11215 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011216 case X86ISD::SHLD: return "X86ISD::SHLD";
11217 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011218 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011219 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011220 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011221 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011222 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011223 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011224 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11225 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11226 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011227 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011228 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011229 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011230 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011231 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011232 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011233 case X86ISD::COMI: return "X86ISD::COMI";
11234 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011235 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011236 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011237 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11238 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011239 case X86ISD::CMOV: return "X86ISD::CMOV";
11240 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011241 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011242 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11243 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011244 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011245 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011246 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011247 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011248 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011249 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11250 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011251 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011252 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011253 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011254 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011255 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011256 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11257 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11258 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011259 case X86ISD::HADD: return "X86ISD::HADD";
11260 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011261 case X86ISD::FHADD: return "X86ISD::FHADD";
11262 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011263 case X86ISD::FMAX: return "X86ISD::FMAX";
11264 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011265 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11266 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011267 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Hans Wennborgf0234fc2012-06-01 16:27:21 +000011268 case X86ISD::TLSBASEADDR: return "X86ISD::TLSBASEADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011269 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011270 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011271 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011272 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011273 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011274 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11275 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011276 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11277 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11278 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11279 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11280 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11281 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011282 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11283 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011284 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11285 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011286 case X86ISD::VSHL: return "X86ISD::VSHL";
11287 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011288 case X86ISD::VSRA: return "X86ISD::VSRA";
11289 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11290 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11291 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011292 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011293 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11294 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011295 case X86ISD::ADD: return "X86ISD::ADD";
11296 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011297 case X86ISD::ADC: return "X86ISD::ADC";
11298 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011299 case X86ISD::SMUL: return "X86ISD::SMUL";
11300 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011301 case X86ISD::INC: return "X86ISD::INC";
11302 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011303 case X86ISD::OR: return "X86ISD::OR";
11304 case X86ISD::XOR: return "X86ISD::XOR";
11305 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011306 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011307 case X86ISD::BLSI: return "X86ISD::BLSI";
11308 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11309 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011310 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011311 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011312 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011313 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11314 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11315 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011316 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011317 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011318 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011319 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011320 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011321 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11322 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011323 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11324 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11325 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011326 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11327 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011328 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11329 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011330 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011331 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011332 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000011333 case X86ISD::VPERMV: return "X86ISD::VPERMV";
11334 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000011335 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011336 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011337 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011338 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011339 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011340 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011341 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011342 case X86ISD::SAHF: return "X86ISD::SAHF";
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011343 case X86ISD::RDRAND: return "X86ISD::RDRAND";
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000011344 case X86ISD::FMADD: return "X86ISD::FMADD";
11345 case X86ISD::FMSUB: return "X86ISD::FMSUB";
11346 case X86ISD::FNMADD: return "X86ISD::FNMADD";
11347 case X86ISD::FNMSUB: return "X86ISD::FNMSUB";
11348 case X86ISD::FMADDSUB: return "X86ISD::FMADDSUB";
11349 case X86ISD::FMSUBADD: return "X86ISD::FMSUBADD";
Evan Cheng72261582005-12-20 06:22:03 +000011350 }
11351}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011352
Chris Lattnerc9addb72007-03-30 23:15:24 +000011353// isLegalAddressingMode - Return true if the addressing mode represented
11354// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011355bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011356 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011357 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011358 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011359 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011360
Chris Lattnerc9addb72007-03-30 23:15:24 +000011361 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011362 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011363 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011364
Chris Lattnerc9addb72007-03-30 23:15:24 +000011365 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011366 unsigned GVFlags =
11367 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011368
Chris Lattnerdfed4132009-07-10 07:38:24 +000011369 // If a reference to this global requires an extra load, we can't fold it.
11370 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011371 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011372
Chris Lattnerdfed4132009-07-10 07:38:24 +000011373 // If BaseGV requires a register for the PIC base, we cannot also have a
11374 // BaseReg specified.
11375 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011376 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011377
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011378 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011379 if ((M != CodeModel::Small || R != Reloc::Static) &&
11380 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011381 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011382 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011383
Chris Lattnerc9addb72007-03-30 23:15:24 +000011384 switch (AM.Scale) {
11385 case 0:
11386 case 1:
11387 case 2:
11388 case 4:
11389 case 8:
11390 // These scales always work.
11391 break;
11392 case 3:
11393 case 5:
11394 case 9:
11395 // These scales are formed with basereg+scalereg. Only accept if there is
11396 // no basereg yet.
11397 if (AM.HasBaseReg)
11398 return false;
11399 break;
11400 default: // Other stuff never works.
11401 return false;
11402 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011403
Chris Lattnerc9addb72007-03-30 23:15:24 +000011404 return true;
11405}
11406
11407
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011408bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011409 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011410 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011411 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11412 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011413 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011414 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011415 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011416}
11417
Evan Cheng70e10d32012-07-17 06:53:39 +000011418bool X86TargetLowering::isLegalICmpImmediate(int64_t Imm) const {
11419 return Imm == (int32_t)Imm;
11420}
11421
11422bool X86TargetLowering::isLegalAddImmediate(int64_t Imm) const {
Evan Chenga9e13ba2012-07-17 18:54:11 +000011423 // Can also use sub to handle negated immediates.
Evan Cheng70e10d32012-07-17 06:53:39 +000011424 return Imm == (int32_t)Imm;
11425}
11426
Owen Andersone50ed302009-08-10 22:56:29 +000011427bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011428 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011429 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011430 unsigned NumBits1 = VT1.getSizeInBits();
11431 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011432 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011433 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011434 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011435}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011436
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011437bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011438 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011439 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011440}
11441
Owen Andersone50ed302009-08-10 22:56:29 +000011442bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011443 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011444 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011445}
11446
Owen Andersone50ed302009-08-10 22:56:29 +000011447bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011448 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011449 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011450}
11451
Evan Cheng60c07e12006-07-05 22:17:51 +000011452/// isShuffleMaskLegal - Targets can use this to indicate that they only
11453/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11454/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11455/// are assumed to be legal.
11456bool
Eric Christopherfd179292009-08-27 18:07:15 +000011457X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011458 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011459 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011460 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011461 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011462
Nate Begemana09008b2009-10-19 02:17:23 +000011463 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011464 return (VT.getVectorNumElements() == 2 ||
11465 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11466 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011467 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011468 isPSHUFDMask(M, VT) ||
Craig Toppera9a568a2012-05-02 08:03:44 +000011469 isPSHUFHWMask(M, VT, Subtarget->hasAVX2()) ||
11470 isPSHUFLWMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011471 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011472 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11473 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011474 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11475 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011476}
11477
Dan Gohman7d8143f2008-04-09 20:09:42 +000011478bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011479X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011480 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011481 unsigned NumElts = VT.getVectorNumElements();
11482 // FIXME: This collection of masks seems suspect.
11483 if (NumElts == 2)
11484 return true;
11485 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11486 return (isMOVLMask(Mask, VT) ||
11487 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011488 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11489 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011490 }
11491 return false;
11492}
11493
11494//===----------------------------------------------------------------------===//
11495// X86 Scheduler Hooks
11496//===----------------------------------------------------------------------===//
11497
Mon P Wang63307c32008-05-05 19:05:59 +000011498// private utility function
11499MachineBasicBlock *
11500X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11501 MachineBasicBlock *MBB,
11502 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011503 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011504 unsigned LoadOpc,
11505 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011506 unsigned notOpc,
11507 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011508 const TargetRegisterClass *RC,
Richard Smith42fc29e2012-04-13 22:47:00 +000011509 bool Invert) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011510 // For the atomic bitwise operator, we generate
11511 // thisMBB:
11512 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011513 // ld t1 = [bitinstr.addr]
11514 // op t2 = t1, [bitinstr.val]
Richard Smith42fc29e2012-04-13 22:47:00 +000011515 // not t3 = t2 (if Invert)
Mon P Wangab3e7472008-05-05 22:56:23 +000011516 // mov EAX = t1
Richard Smith42fc29e2012-04-13 22:47:00 +000011517 // lcs dest = [bitinstr.addr], t3 [EAX is implicit]
Mon P Wang63307c32008-05-05 19:05:59 +000011518 // bz newMBB
11519 // fallthrough -->nextMBB
11520 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11521 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011522 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011523 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011524
Mon P Wang63307c32008-05-05 19:05:59 +000011525 /// First build the CFG
11526 MachineFunction *F = MBB->getParent();
11527 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011528 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11529 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11530 F->insert(MBBIter, newMBB);
11531 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011532
Dan Gohman14152b42010-07-06 20:24:04 +000011533 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11534 nextMBB->splice(nextMBB->begin(), thisMBB,
11535 llvm::next(MachineBasicBlock::iterator(bInstr)),
11536 thisMBB->end());
11537 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011538
Mon P Wang63307c32008-05-05 19:05:59 +000011539 // Update thisMBB to fall through to newMBB
11540 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011541
Mon P Wang63307c32008-05-05 19:05:59 +000011542 // newMBB jumps to itself and fall through to nextMBB
11543 newMBB->addSuccessor(nextMBB);
11544 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011545
Mon P Wang63307c32008-05-05 19:05:59 +000011546 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011547 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011548 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011549 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011550 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011551 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011552 int numArgs = bInstr->getNumOperands() - 1;
11553 for (int i=0; i < numArgs; ++i)
11554 argOpers[i] = &bInstr->getOperand(i+1);
11555
11556 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011557 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011558 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011559
Dale Johannesen140be2d2008-08-19 18:47:28 +000011560 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011561 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011562 for (int i=0; i <= lastAddrIndx; ++i)
11563 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011564
Dale Johannesen140be2d2008-08-19 18:47:28 +000011565 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011566 assert((argOpers[valArgIndx]->isReg() ||
11567 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011568 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011569 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011570 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011571 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011572 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Richard Smith42fc29e2012-04-13 22:47:00 +000011573 MIB.addReg(t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011574 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011575
Richard Smith42fc29e2012-04-13 22:47:00 +000011576 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11577 if (Invert) {
11578 MIB = BuildMI(newMBB, dl, TII->get(notOpc), t3).addReg(t2);
11579 }
11580 else
11581 t3 = t2;
11582
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011583 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Richard Smith2c651fe2012-04-16 18:43:53 +000011584 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011585
Dale Johannesene4d209d2009-02-03 20:21:25 +000011586 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011587 for (int i=0; i <= lastAddrIndx; ++i)
11588 (*MIB).addOperand(*argOpers[i]);
Richard Smith42fc29e2012-04-13 22:47:00 +000011589 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011590 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011591 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11592 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011593
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011594 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011595 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011596
Mon P Wang63307c32008-05-05 19:05:59 +000011597 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011598 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011599
Dan Gohman14152b42010-07-06 20:24:04 +000011600 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011601 return nextMBB;
11602}
11603
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011604// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011605MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011606X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11607 MachineBasicBlock *MBB,
11608 unsigned regOpcL,
11609 unsigned regOpcH,
11610 unsigned immOpcL,
11611 unsigned immOpcH,
Richard Smith42fc29e2012-04-13 22:47:00 +000011612 bool Invert) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011613 // For the atomic bitwise operator, we generate
11614 // thisMBB (instructions are in pairs, except cmpxchg8b)
11615 // ld t1,t2 = [bitinstr.addr]
11616 // newMBB:
11617 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11618 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011619 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Richard Smith42fc29e2012-04-13 22:47:00 +000011620 // neg t7, t8 < t5, t6 (if Invert)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011621 // mov ECX, EBX <- t5, t6
11622 // mov EAX, EDX <- t1, t2
11623 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11624 // mov t3, t4 <- EAX, EDX
11625 // bz newMBB
11626 // result in out1, out2
11627 // fallthrough -->nextMBB
11628
Craig Topperc9099502012-04-20 06:31:50 +000011629 const TargetRegisterClass *RC = &X86::GR32RegClass;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011630 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011631 const unsigned NotOpc = X86::NOT32r;
11632 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11633 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11634 MachineFunction::iterator MBBIter = MBB;
11635 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011636
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011637 /// First build the CFG
11638 MachineFunction *F = MBB->getParent();
11639 MachineBasicBlock *thisMBB = MBB;
11640 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11641 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11642 F->insert(MBBIter, newMBB);
11643 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011644
Dan Gohman14152b42010-07-06 20:24:04 +000011645 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11646 nextMBB->splice(nextMBB->begin(), thisMBB,
11647 llvm::next(MachineBasicBlock::iterator(bInstr)),
11648 thisMBB->end());
11649 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011650
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011651 // Update thisMBB to fall through to newMBB
11652 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011653
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011654 // newMBB jumps to itself and fall through to nextMBB
11655 newMBB->addSuccessor(nextMBB);
11656 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011657
Dale Johannesene4d209d2009-02-03 20:21:25 +000011658 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011659 // Insert instructions into newMBB based on incoming instruction
11660 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011661 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011662 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011663 MachineOperand& dest1Oper = bInstr->getOperand(0);
11664 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011665 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11666 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011667 argOpers[i] = &bInstr->getOperand(i+2);
11668
Dan Gohman71ea4e52010-05-14 21:01:44 +000011669 // We use some of the operands multiple times, so conservatively just
11670 // clear any kill flags that might be present.
11671 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11672 argOpers[i]->setIsKill(false);
11673 }
11674
Evan Chengad5b52f2010-01-08 19:14:57 +000011675 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011676 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011677
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011678 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011679 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011680 for (int i=0; i <= lastAddrIndx; ++i)
11681 (*MIB).addOperand(*argOpers[i]);
11682 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011683 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011684 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011685 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011686 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011687 MachineOperand newOp3 = *(argOpers[3]);
11688 if (newOp3.isImm())
11689 newOp3.setImm(newOp3.getImm()+4);
11690 else
11691 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011692 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011693 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011694
11695 // t3/4 are defined later, at the bottom of the loop
11696 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11697 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011698 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011699 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011700 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011701 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11702
Evan Cheng306b4ca2010-01-08 23:41:50 +000011703 // The subsequent operations should be using the destination registers of
Richard Smith42fc29e2012-04-13 22:47:00 +000011704 // the PHI instructions.
11705 t1 = dest1Oper.getReg();
11706 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011707
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011708 int valArgIndx = lastAddrIndx + 1;
11709 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011710 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011711 "invalid operand");
11712 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11713 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011714 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011715 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011716 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011717 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011718 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011719 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011720 (*MIB).addOperand(*argOpers[valArgIndx]);
11721 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011722 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011723 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011724 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011725 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011726 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011727 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011728 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011729 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011730 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011731 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011732
Richard Smith42fc29e2012-04-13 22:47:00 +000011733 unsigned t7, t8;
11734 if (Invert) {
11735 t7 = F->getRegInfo().createVirtualRegister(RC);
11736 t8 = F->getRegInfo().createVirtualRegister(RC);
11737 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t7).addReg(t5);
11738 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t8).addReg(t6);
11739 } else {
11740 t7 = t5;
11741 t8 = t6;
11742 }
11743
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011744 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011745 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011746 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011747 MIB.addReg(t2);
11748
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011749 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011750 MIB.addReg(t7);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011751 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011752 MIB.addReg(t8);
Scott Michelfdc40a02009-02-17 22:15:04 +000011753
Dale Johannesene4d209d2009-02-03 20:21:25 +000011754 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011755 for (int i=0; i <= lastAddrIndx; ++i)
11756 (*MIB).addOperand(*argOpers[i]);
11757
11758 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011759 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11760 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011761
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011762 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011763 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011764 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011765 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011766
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011767 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011768 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011769
Dan Gohman14152b42010-07-06 20:24:04 +000011770 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011771 return nextMBB;
11772}
11773
11774// private utility function
11775MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011776X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11777 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011778 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011779 // For the atomic min/max operator, we generate
11780 // thisMBB:
11781 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011782 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011783 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011784 // cmp t1, t2
11785 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011786 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011787 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11788 // bz newMBB
11789 // fallthrough -->nextMBB
11790 //
11791 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11792 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011793 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011794 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011795
Mon P Wang63307c32008-05-05 19:05:59 +000011796 /// First build the CFG
11797 MachineFunction *F = MBB->getParent();
11798 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011799 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11800 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11801 F->insert(MBBIter, newMBB);
11802 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011803
Dan Gohman14152b42010-07-06 20:24:04 +000011804 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11805 nextMBB->splice(nextMBB->begin(), thisMBB,
11806 llvm::next(MachineBasicBlock::iterator(mInstr)),
11807 thisMBB->end());
11808 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011809
Mon P Wang63307c32008-05-05 19:05:59 +000011810 // Update thisMBB to fall through to newMBB
11811 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011812
Mon P Wang63307c32008-05-05 19:05:59 +000011813 // newMBB jumps to newMBB and fall through to nextMBB
11814 newMBB->addSuccessor(nextMBB);
11815 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011816
Dale Johannesene4d209d2009-02-03 20:21:25 +000011817 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011818 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011819 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011820 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011821 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011822 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011823 int numArgs = mInstr->getNumOperands() - 1;
11824 for (int i=0; i < numArgs; ++i)
11825 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011826
Mon P Wang63307c32008-05-05 19:05:59 +000011827 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011828 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011829 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011830
Craig Topperc9099502012-04-20 06:31:50 +000011831 unsigned t1 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011832 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011833 for (int i=0; i <= lastAddrIndx; ++i)
11834 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011835
Mon P Wang63307c32008-05-05 19:05:59 +000011836 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011837 assert((argOpers[valArgIndx]->isReg() ||
11838 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011839 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011840
Craig Topperc9099502012-04-20 06:31:50 +000011841 unsigned t2 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011842 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011843 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011844 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011845 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011846 (*MIB).addOperand(*argOpers[valArgIndx]);
11847
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011848 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011849 MIB.addReg(t1);
11850
Dale Johannesene4d209d2009-02-03 20:21:25 +000011851 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011852 MIB.addReg(t1);
11853 MIB.addReg(t2);
11854
11855 // Generate movc
Craig Topperc9099502012-04-20 06:31:50 +000011856 unsigned t3 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011857 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011858 MIB.addReg(t2);
11859 MIB.addReg(t1);
11860
11861 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011862 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011863 for (int i=0; i <= lastAddrIndx; ++i)
11864 (*MIB).addOperand(*argOpers[i]);
11865 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011866 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011867 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11868 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011869
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011870 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011871 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011872
Mon P Wang63307c32008-05-05 19:05:59 +000011873 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011874 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011875
Dan Gohman14152b42010-07-06 20:24:04 +000011876 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011877 return nextMBB;
11878}
11879
Eric Christopherf83a5de2009-08-27 18:08:16 +000011880// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011881// or XMM0_V32I8 in AVX all of this code can be replaced with that
11882// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011883MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011884X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011885 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011886 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011887 "Target must have SSE4.2 or AVX features enabled");
11888
Eric Christopherb120ab42009-08-18 22:50:32 +000011889 DebugLoc dl = MI->getDebugLoc();
11890 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011891 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011892 if (!Subtarget->hasAVX()) {
11893 if (memArg)
11894 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11895 else
11896 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11897 } else {
11898 if (memArg)
11899 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11900 else
11901 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11902 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011903
Eric Christopher41c902f2010-11-30 08:20:21 +000011904 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011905 for (unsigned i = 0; i < numArgs; ++i) {
11906 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011907 if (!(Op.isReg() && Op.isImplicit()))
11908 MIB.addOperand(Op);
11909 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011910 BuildMI(*BB, MI, dl,
Craig Topper638aa682012-08-05 00:17:48 +000011911 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011912 .addReg(X86::XMM0);
11913
Dan Gohman14152b42010-07-06 20:24:04 +000011914 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011915 return BB;
11916}
11917
11918MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011919X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011920 DebugLoc dl = MI->getDebugLoc();
11921 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011922
Eric Christopher228232b2010-11-30 07:20:12 +000011923 // Address into RAX/EAX, other two args into ECX, EDX.
11924 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11925 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11926 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11927 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011928 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011929
Eric Christopher228232b2010-11-30 07:20:12 +000011930 unsigned ValOps = X86::AddrNumOperands;
11931 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11932 .addReg(MI->getOperand(ValOps).getReg());
11933 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11934 .addReg(MI->getOperand(ValOps+1).getReg());
11935
11936 // The instruction doesn't actually take any operands though.
11937 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011938
Eric Christopher228232b2010-11-30 07:20:12 +000011939 MI->eraseFromParent(); // The pseudo is gone now.
11940 return BB;
11941}
11942
11943MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011944X86TargetLowering::EmitVAARG64WithCustomInserter(
11945 MachineInstr *MI,
11946 MachineBasicBlock *MBB) const {
11947 // Emit va_arg instruction on X86-64.
11948
11949 // Operands to this pseudo-instruction:
11950 // 0 ) Output : destination address (reg)
11951 // 1-5) Input : va_list address (addr, i64mem)
11952 // 6 ) ArgSize : Size (in bytes) of vararg type
11953 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11954 // 8 ) Align : Alignment of type
11955 // 9 ) EFLAGS (implicit-def)
11956
11957 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11958 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11959
11960 unsigned DestReg = MI->getOperand(0).getReg();
11961 MachineOperand &Base = MI->getOperand(1);
11962 MachineOperand &Scale = MI->getOperand(2);
11963 MachineOperand &Index = MI->getOperand(3);
11964 MachineOperand &Disp = MI->getOperand(4);
11965 MachineOperand &Segment = MI->getOperand(5);
11966 unsigned ArgSize = MI->getOperand(6).getImm();
11967 unsigned ArgMode = MI->getOperand(7).getImm();
11968 unsigned Align = MI->getOperand(8).getImm();
11969
11970 // Memory Reference
11971 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11972 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11973 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11974
11975 // Machine Information
11976 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11977 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11978 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11979 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11980 DebugLoc DL = MI->getDebugLoc();
11981
11982 // struct va_list {
11983 // i32 gp_offset
11984 // i32 fp_offset
11985 // i64 overflow_area (address)
11986 // i64 reg_save_area (address)
11987 // }
11988 // sizeof(va_list) = 24
11989 // alignment(va_list) = 8
11990
11991 unsigned TotalNumIntRegs = 6;
11992 unsigned TotalNumXMMRegs = 8;
11993 bool UseGPOffset = (ArgMode == 1);
11994 bool UseFPOffset = (ArgMode == 2);
11995 unsigned MaxOffset = TotalNumIntRegs * 8 +
11996 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11997
11998 /* Align ArgSize to a multiple of 8 */
11999 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
12000 bool NeedsAlign = (Align > 8);
12001
12002 MachineBasicBlock *thisMBB = MBB;
12003 MachineBasicBlock *overflowMBB;
12004 MachineBasicBlock *offsetMBB;
12005 MachineBasicBlock *endMBB;
12006
12007 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
12008 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
12009 unsigned OffsetReg = 0;
12010
12011 if (!UseGPOffset && !UseFPOffset) {
12012 // If we only pull from the overflow region, we don't create a branch.
12013 // We don't need to alter control flow.
12014 OffsetDestReg = 0; // unused
12015 OverflowDestReg = DestReg;
12016
12017 offsetMBB = NULL;
12018 overflowMBB = thisMBB;
12019 endMBB = thisMBB;
12020 } else {
12021 // First emit code to check if gp_offset (or fp_offset) is below the bound.
12022 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
12023 // If not, pull from overflow_area. (branch to overflowMBB)
12024 //
12025 // thisMBB
12026 // | .
12027 // | .
12028 // offsetMBB overflowMBB
12029 // | .
12030 // | .
12031 // endMBB
12032
12033 // Registers for the PHI in endMBB
12034 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
12035 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
12036
12037 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12038 MachineFunction *MF = MBB->getParent();
12039 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12040 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12041 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12042
12043 MachineFunction::iterator MBBIter = MBB;
12044 ++MBBIter;
12045
12046 // Insert the new basic blocks
12047 MF->insert(MBBIter, offsetMBB);
12048 MF->insert(MBBIter, overflowMBB);
12049 MF->insert(MBBIter, endMBB);
12050
12051 // Transfer the remainder of MBB and its successor edges to endMBB.
12052 endMBB->splice(endMBB->begin(), thisMBB,
12053 llvm::next(MachineBasicBlock::iterator(MI)),
12054 thisMBB->end());
12055 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
12056
12057 // Make offsetMBB and overflowMBB successors of thisMBB
12058 thisMBB->addSuccessor(offsetMBB);
12059 thisMBB->addSuccessor(overflowMBB);
12060
12061 // endMBB is a successor of both offsetMBB and overflowMBB
12062 offsetMBB->addSuccessor(endMBB);
12063 overflowMBB->addSuccessor(endMBB);
12064
12065 // Load the offset value into a register
12066 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12067 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
12068 .addOperand(Base)
12069 .addOperand(Scale)
12070 .addOperand(Index)
12071 .addDisp(Disp, UseFPOffset ? 4 : 0)
12072 .addOperand(Segment)
12073 .setMemRefs(MMOBegin, MMOEnd);
12074
12075 // Check if there is enough room left to pull this argument.
12076 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
12077 .addReg(OffsetReg)
12078 .addImm(MaxOffset + 8 - ArgSizeA8);
12079
12080 // Branch to "overflowMBB" if offset >= max
12081 // Fall through to "offsetMBB" otherwise
12082 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
12083 .addMBB(overflowMBB);
12084 }
12085
12086 // In offsetMBB, emit code to use the reg_save_area.
12087 if (offsetMBB) {
12088 assert(OffsetReg != 0);
12089
12090 // Read the reg_save_area address.
12091 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
12092 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
12093 .addOperand(Base)
12094 .addOperand(Scale)
12095 .addOperand(Index)
12096 .addDisp(Disp, 16)
12097 .addOperand(Segment)
12098 .setMemRefs(MMOBegin, MMOEnd);
12099
12100 // Zero-extend the offset
12101 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
12102 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
12103 .addImm(0)
12104 .addReg(OffsetReg)
12105 .addImm(X86::sub_32bit);
12106
12107 // Add the offset to the reg_save_area to get the final address.
12108 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
12109 .addReg(OffsetReg64)
12110 .addReg(RegSaveReg);
12111
12112 // Compute the offset for the next argument
12113 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12114 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
12115 .addReg(OffsetReg)
12116 .addImm(UseFPOffset ? 16 : 8);
12117
12118 // Store it back into the va_list.
12119 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
12120 .addOperand(Base)
12121 .addOperand(Scale)
12122 .addOperand(Index)
12123 .addDisp(Disp, UseFPOffset ? 4 : 0)
12124 .addOperand(Segment)
12125 .addReg(NextOffsetReg)
12126 .setMemRefs(MMOBegin, MMOEnd);
12127
12128 // Jump to endMBB
12129 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
12130 .addMBB(endMBB);
12131 }
12132
12133 //
12134 // Emit code to use overflow area
12135 //
12136
12137 // Load the overflow_area address into a register.
12138 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
12139 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
12140 .addOperand(Base)
12141 .addOperand(Scale)
12142 .addOperand(Index)
12143 .addDisp(Disp, 8)
12144 .addOperand(Segment)
12145 .setMemRefs(MMOBegin, MMOEnd);
12146
12147 // If we need to align it, do so. Otherwise, just copy the address
12148 // to OverflowDestReg.
12149 if (NeedsAlign) {
12150 // Align the overflow address
12151 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12152 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12153
12154 // aligned_addr = (addr + (align-1)) & ~(align-1)
12155 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12156 .addReg(OverflowAddrReg)
12157 .addImm(Align-1);
12158
12159 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12160 .addReg(TmpReg)
12161 .addImm(~(uint64_t)(Align-1));
12162 } else {
12163 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12164 .addReg(OverflowAddrReg);
12165 }
12166
12167 // Compute the next overflow address after this argument.
12168 // (the overflow address should be kept 8-byte aligned)
12169 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12170 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12171 .addReg(OverflowDestReg)
12172 .addImm(ArgSizeA8);
12173
12174 // Store the new overflow address.
12175 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12176 .addOperand(Base)
12177 .addOperand(Scale)
12178 .addOperand(Index)
12179 .addDisp(Disp, 8)
12180 .addOperand(Segment)
12181 .addReg(NextAddrReg)
12182 .setMemRefs(MMOBegin, MMOEnd);
12183
12184 // If we branched, emit the PHI to the front of endMBB.
12185 if (offsetMBB) {
12186 BuildMI(*endMBB, endMBB->begin(), DL,
12187 TII->get(X86::PHI), DestReg)
12188 .addReg(OffsetDestReg).addMBB(offsetMBB)
12189 .addReg(OverflowDestReg).addMBB(overflowMBB);
12190 }
12191
12192 // Erase the pseudo instruction
12193 MI->eraseFromParent();
12194
12195 return endMBB;
12196}
12197
12198MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012199X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12200 MachineInstr *MI,
12201 MachineBasicBlock *MBB) const {
12202 // Emit code to save XMM registers to the stack. The ABI says that the
12203 // number of registers to save is given in %al, so it's theoretically
12204 // possible to do an indirect jump trick to avoid saving all of them,
12205 // however this code takes a simpler approach and just executes all
12206 // of the stores if %al is non-zero. It's less code, and it's probably
12207 // easier on the hardware branch predictor, and stores aren't all that
12208 // expensive anyway.
12209
12210 // Create the new basic blocks. One block contains all the XMM stores,
12211 // and one block is the final destination regardless of whether any
12212 // stores were performed.
12213 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12214 MachineFunction *F = MBB->getParent();
12215 MachineFunction::iterator MBBIter = MBB;
12216 ++MBBIter;
12217 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12218 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12219 F->insert(MBBIter, XMMSaveMBB);
12220 F->insert(MBBIter, EndMBB);
12221
Dan Gohman14152b42010-07-06 20:24:04 +000012222 // Transfer the remainder of MBB and its successor edges to EndMBB.
12223 EndMBB->splice(EndMBB->begin(), MBB,
12224 llvm::next(MachineBasicBlock::iterator(MI)),
12225 MBB->end());
12226 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12227
Dan Gohmand6708ea2009-08-15 01:38:56 +000012228 // The original block will now fall through to the XMM save block.
12229 MBB->addSuccessor(XMMSaveMBB);
12230 // The XMMSaveMBB will fall through to the end block.
12231 XMMSaveMBB->addSuccessor(EndMBB);
12232
12233 // Now add the instructions.
12234 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12235 DebugLoc DL = MI->getDebugLoc();
12236
12237 unsigned CountReg = MI->getOperand(0).getReg();
12238 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12239 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12240
12241 if (!Subtarget->isTargetWin64()) {
12242 // If %al is 0, branch around the XMM save block.
12243 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012244 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012245 MBB->addSuccessor(EndMBB);
12246 }
12247
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012248 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012249 // In the XMM save block, save all the XMM argument registers.
12250 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12251 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012252 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012253 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012254 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012255 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012256 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012257 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012258 .addFrameIndex(RegSaveFrameIndex)
12259 .addImm(/*Scale=*/1)
12260 .addReg(/*IndexReg=*/0)
12261 .addImm(/*Disp=*/Offset)
12262 .addReg(/*Segment=*/0)
12263 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012264 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012265 }
12266
Dan Gohman14152b42010-07-06 20:24:04 +000012267 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012268
12269 return EndMBB;
12270}
Mon P Wang63307c32008-05-05 19:05:59 +000012271
Lang Hames6e3f7e42012-02-03 01:13:49 +000012272// The EFLAGS operand of SelectItr might be missing a kill marker
12273// because there were multiple uses of EFLAGS, and ISel didn't know
12274// which to mark. Figure out whether SelectItr should have had a
12275// kill marker, and set it if it should. Returns the correct kill
12276// marker value.
12277static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12278 MachineBasicBlock* BB,
12279 const TargetRegisterInfo* TRI) {
12280 // Scan forward through BB for a use/def of EFLAGS.
12281 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12282 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012283 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012284 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012285 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012286 if (mi.definesRegister(X86::EFLAGS))
12287 break; // Should have kill-flag - update below.
12288 }
12289
12290 // If we hit the end of the block, check whether EFLAGS is live into a
12291 // successor.
12292 if (miI == BB->end()) {
12293 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12294 sEnd = BB->succ_end();
12295 sItr != sEnd; ++sItr) {
12296 MachineBasicBlock* succ = *sItr;
12297 if (succ->isLiveIn(X86::EFLAGS))
12298 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012299 }
12300 }
12301
Lang Hames6e3f7e42012-02-03 01:13:49 +000012302 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12303 // out. SelectMI should have a kill flag on EFLAGS.
12304 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012305 return true;
12306}
12307
Evan Cheng60c07e12006-07-05 22:17:51 +000012308MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012309X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012310 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012311 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12312 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012313
Chris Lattner52600972009-09-02 05:57:00 +000012314 // To "insert" a SELECT_CC instruction, we actually have to insert the
12315 // diamond control-flow pattern. The incoming instruction knows the
12316 // destination vreg to set, the condition code register to branch on, the
12317 // true/false values to select between, and a branch opcode to use.
12318 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12319 MachineFunction::iterator It = BB;
12320 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012321
Chris Lattner52600972009-09-02 05:57:00 +000012322 // thisMBB:
12323 // ...
12324 // TrueVal = ...
12325 // cmpTY ccX, r1, r2
12326 // bCC copy1MBB
12327 // fallthrough --> copy0MBB
12328 MachineBasicBlock *thisMBB = BB;
12329 MachineFunction *F = BB->getParent();
12330 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12331 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012332 F->insert(It, copy0MBB);
12333 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012334
Bill Wendling730c07e2010-06-25 20:48:10 +000012335 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12336 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012337 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12338 if (!MI->killsRegister(X86::EFLAGS) &&
12339 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12340 copy0MBB->addLiveIn(X86::EFLAGS);
12341 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012342 }
12343
Dan Gohman14152b42010-07-06 20:24:04 +000012344 // Transfer the remainder of BB and its successor edges to sinkMBB.
12345 sinkMBB->splice(sinkMBB->begin(), BB,
12346 llvm::next(MachineBasicBlock::iterator(MI)),
12347 BB->end());
12348 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12349
12350 // Add the true and fallthrough blocks as its successors.
12351 BB->addSuccessor(copy0MBB);
12352 BB->addSuccessor(sinkMBB);
12353
12354 // Create the conditional branch instruction.
12355 unsigned Opc =
12356 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12357 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12358
Chris Lattner52600972009-09-02 05:57:00 +000012359 // copy0MBB:
12360 // %FalseValue = ...
12361 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012362 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012363
Chris Lattner52600972009-09-02 05:57:00 +000012364 // sinkMBB:
12365 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12366 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012367 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12368 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012369 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12370 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12371
Dan Gohman14152b42010-07-06 20:24:04 +000012372 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012373 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012374}
12375
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012376MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012377X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12378 bool Is64Bit) const {
12379 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12380 DebugLoc DL = MI->getDebugLoc();
12381 MachineFunction *MF = BB->getParent();
12382 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12383
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012384 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012385
12386 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12387 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12388
12389 // BB:
12390 // ... [Till the alloca]
12391 // If stacklet is not large enough, jump to mallocMBB
12392 //
12393 // bumpMBB:
12394 // Allocate by subtracting from RSP
12395 // Jump to continueMBB
12396 //
12397 // mallocMBB:
12398 // Allocate by call to runtime
12399 //
12400 // continueMBB:
12401 // ...
12402 // [rest of original BB]
12403 //
12404
12405 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12406 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12407 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12408
12409 MachineRegisterInfo &MRI = MF->getRegInfo();
12410 const TargetRegisterClass *AddrRegClass =
12411 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12412
12413 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12414 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12415 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012416 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012417 sizeVReg = MI->getOperand(1).getReg(),
12418 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12419
12420 MachineFunction::iterator MBBIter = BB;
12421 ++MBBIter;
12422
12423 MF->insert(MBBIter, bumpMBB);
12424 MF->insert(MBBIter, mallocMBB);
12425 MF->insert(MBBIter, continueMBB);
12426
12427 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12428 (MachineBasicBlock::iterator(MI)), BB->end());
12429 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12430
12431 // Add code to the main basic block to check if the stack limit has been hit,
12432 // and if so, jump to mallocMBB otherwise to bumpMBB.
12433 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012434 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012435 .addReg(tmpSPVReg).addReg(sizeVReg);
12436 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012437 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012438 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012439 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12440
12441 // bumpMBB simply decreases the stack pointer, since we know the current
12442 // stacklet has enough space.
12443 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012444 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012445 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012446 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012447 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12448
12449 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012450 const uint32_t *RegMask =
12451 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012452 if (Is64Bit) {
12453 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12454 .addReg(sizeVReg);
12455 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000012456 .addExternalSymbol("__morestack_allocate_stack_space")
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012457 .addRegMask(RegMask)
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000012458 .addReg(X86::RDI, RegState::Implicit)
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012459 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012460 } else {
12461 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12462 .addImm(12);
12463 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12464 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012465 .addExternalSymbol("__morestack_allocate_stack_space")
12466 .addRegMask(RegMask)
12467 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012468 }
12469
12470 if (!Is64Bit)
12471 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12472 .addImm(16);
12473
12474 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12475 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12476 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12477
12478 // Set up the CFG correctly.
12479 BB->addSuccessor(bumpMBB);
12480 BB->addSuccessor(mallocMBB);
12481 mallocMBB->addSuccessor(continueMBB);
12482 bumpMBB->addSuccessor(continueMBB);
12483
12484 // Take care of the PHI nodes.
12485 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12486 MI->getOperand(0).getReg())
12487 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12488 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12489
12490 // Delete the original pseudo instruction.
12491 MI->eraseFromParent();
12492
12493 // And we're done.
12494 return continueMBB;
12495}
12496
12497MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012498X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012499 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012500 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12501 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012502
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012503 assert(!Subtarget->isTargetEnvMacho());
12504
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012505 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12506 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012507
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012508 if (Subtarget->isTargetWin64()) {
12509 if (Subtarget->isTargetCygMing()) {
12510 // ___chkstk(Mingw64):
12511 // Clobbers R10, R11, RAX and EFLAGS.
12512 // Updates RSP.
12513 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12514 .addExternalSymbol("___chkstk")
12515 .addReg(X86::RAX, RegState::Implicit)
12516 .addReg(X86::RSP, RegState::Implicit)
12517 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12518 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12519 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12520 } else {
12521 // __chkstk(MSVCRT): does not update stack pointer.
12522 // Clobbers R10, R11 and EFLAGS.
12523 // FIXME: RAX(allocated size) might be reused and not killed.
12524 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12525 .addExternalSymbol("__chkstk")
12526 .addReg(X86::RAX, RegState::Implicit)
12527 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12528 // RAX has the offset to subtracted from RSP.
12529 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12530 .addReg(X86::RSP)
12531 .addReg(X86::RAX);
12532 }
12533 } else {
12534 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012535 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12536
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012537 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12538 .addExternalSymbol(StackProbeSymbol)
12539 .addReg(X86::EAX, RegState::Implicit)
12540 .addReg(X86::ESP, RegState::Implicit)
12541 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12542 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12543 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12544 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012545
Dan Gohman14152b42010-07-06 20:24:04 +000012546 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012547 return BB;
12548}
Chris Lattner52600972009-09-02 05:57:00 +000012549
12550MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012551X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12552 MachineBasicBlock *BB) const {
12553 // This is pretty easy. We're taking the value that we received from
12554 // our load from the relocation, sticking it in either RDI (x86-64)
12555 // or EAX and doing an indirect call. The return value will then
12556 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012557 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012558 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012559 DebugLoc DL = MI->getDebugLoc();
12560 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012561
12562 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012563 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012564
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012565 // Get a register mask for the lowered call.
12566 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12567 // proper register mask.
12568 const uint32_t *RegMask =
12569 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012570 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012571 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12572 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012573 .addReg(X86::RIP)
12574 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012575 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012576 MI->getOperand(3).getTargetFlags())
12577 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012578 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012579 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012580 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012581 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012582 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12583 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012584 .addReg(0)
12585 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012586 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012587 MI->getOperand(3).getTargetFlags())
12588 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012589 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012590 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012591 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012592 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012593 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12594 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012595 .addReg(TII->getGlobalBaseReg(F))
12596 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012597 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012598 MI->getOperand(3).getTargetFlags())
12599 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012600 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012601 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012602 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012603 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012604
Dan Gohman14152b42010-07-06 20:24:04 +000012605 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012606 return BB;
12607}
12608
12609MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012610X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012611 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012612 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012613 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012614 case X86::TAILJMPd64:
12615 case X86::TAILJMPr64:
12616 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012617 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012618 case X86::TCRETURNdi64:
12619 case X86::TCRETURNri64:
12620 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012621 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012622 case X86::WIN_ALLOCA:
12623 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012624 case X86::SEG_ALLOCA_32:
12625 return EmitLoweredSegAlloca(MI, BB, false);
12626 case X86::SEG_ALLOCA_64:
12627 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012628 case X86::TLSCall_32:
12629 case X86::TLSCall_64:
12630 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012631 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012632 case X86::CMOV_FR32:
12633 case X86::CMOV_FR64:
12634 case X86::CMOV_V4F32:
12635 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012636 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012637 case X86::CMOV_V8F32:
12638 case X86::CMOV_V4F64:
12639 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012640 case X86::CMOV_GR16:
12641 case X86::CMOV_GR32:
12642 case X86::CMOV_RFP32:
12643 case X86::CMOV_RFP64:
12644 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012645 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012646
Dale Johannesen849f2142007-07-03 00:53:03 +000012647 case X86::FP32_TO_INT16_IN_MEM:
12648 case X86::FP32_TO_INT32_IN_MEM:
12649 case X86::FP32_TO_INT64_IN_MEM:
12650 case X86::FP64_TO_INT16_IN_MEM:
12651 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012652 case X86::FP64_TO_INT64_IN_MEM:
12653 case X86::FP80_TO_INT16_IN_MEM:
12654 case X86::FP80_TO_INT32_IN_MEM:
12655 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012656 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12657 DebugLoc DL = MI->getDebugLoc();
12658
Evan Cheng60c07e12006-07-05 22:17:51 +000012659 // Change the floating point control register to use "round towards zero"
12660 // mode when truncating to an integer value.
12661 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012662 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012663 addFrameReference(BuildMI(*BB, MI, DL,
12664 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012665
12666 // Load the old value of the high byte of the control word...
12667 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000012668 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012669 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012670 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012671
12672 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012673 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012674 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012675
12676 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012677 addFrameReference(BuildMI(*BB, MI, DL,
12678 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012679
12680 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012681 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012682 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012683
12684 // Get the X86 opcode to use.
12685 unsigned Opc;
12686 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012687 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012688 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12689 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12690 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12691 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12692 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12693 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012694 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12695 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12696 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012697 }
12698
12699 X86AddressMode AM;
12700 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012701 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012702 AM.BaseType = X86AddressMode::RegBase;
12703 AM.Base.Reg = Op.getReg();
12704 } else {
12705 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012706 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012707 }
12708 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012709 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012710 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012711 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012712 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012713 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012714 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012715 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012716 AM.GV = Op.getGlobal();
12717 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012718 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012719 }
Dan Gohman14152b42010-07-06 20:24:04 +000012720 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012721 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012722
12723 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012724 addFrameReference(BuildMI(*BB, MI, DL,
12725 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012726
Dan Gohman14152b42010-07-06 20:24:04 +000012727 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012728 return BB;
12729 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012730 // String/text processing lowering.
12731 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012732 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012733 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12734 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012735 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012736 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12737 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012738 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012739 return EmitPCMP(MI, BB, 5, false /* in mem */);
12740 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012741 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012742 return EmitPCMP(MI, BB, 5, true /* in mem */);
12743
Eric Christopher228232b2010-11-30 07:20:12 +000012744 // Thread synchronization.
12745 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012746 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012747
Eric Christopherb120ab42009-08-18 22:50:32 +000012748 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012749 case X86::ATOMAND32:
12750 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012751 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012752 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012753 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012754 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012755 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012756 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12757 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012758 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012759 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012760 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012761 case X86::ATOMXOR32:
12762 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012763 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012764 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012765 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012766 &X86::GR32RegClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012767 case X86::ATOMNAND32:
12768 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012769 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012770 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012771 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012772 &X86::GR32RegClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012773 case X86::ATOMMIN32:
12774 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12775 case X86::ATOMMAX32:
12776 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12777 case X86::ATOMUMIN32:
12778 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12779 case X86::ATOMUMAX32:
12780 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012781
12782 case X86::ATOMAND16:
12783 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12784 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012785 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012786 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012787 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012788 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012789 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012790 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012791 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012792 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012793 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012794 case X86::ATOMXOR16:
12795 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12796 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012797 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012798 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012799 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012800 case X86::ATOMNAND16:
12801 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12802 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012803 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012804 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012805 &X86::GR16RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012806 case X86::ATOMMIN16:
12807 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12808 case X86::ATOMMAX16:
12809 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12810 case X86::ATOMUMIN16:
12811 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12812 case X86::ATOMUMAX16:
12813 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12814
12815 case X86::ATOMAND8:
12816 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12817 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012818 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012819 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012820 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012821 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012822 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012823 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012824 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012825 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012826 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012827 case X86::ATOMXOR8:
12828 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12829 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012830 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012831 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012832 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012833 case X86::ATOMNAND8:
12834 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12835 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012836 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012837 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012838 &X86::GR8RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012839 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012840 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012841 case X86::ATOMAND64:
12842 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012843 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012844 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012845 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012846 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012847 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012848 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12849 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012850 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012851 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012852 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012853 case X86::ATOMXOR64:
12854 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012855 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012856 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012857 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012858 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012859 case X86::ATOMNAND64:
12860 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12861 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012862 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012863 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012864 &X86::GR64RegClass, true);
Dale Johannesena99e3842008-08-20 00:48:50 +000012865 case X86::ATOMMIN64:
12866 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12867 case X86::ATOMMAX64:
12868 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12869 case X86::ATOMUMIN64:
12870 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12871 case X86::ATOMUMAX64:
12872 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012873
12874 // This group does 64-bit operations on a 32-bit host.
12875 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012876 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012877 X86::AND32rr, X86::AND32rr,
12878 X86::AND32ri, X86::AND32ri,
12879 false);
12880 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012881 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012882 X86::OR32rr, X86::OR32rr,
12883 X86::OR32ri, X86::OR32ri,
12884 false);
12885 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012886 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012887 X86::XOR32rr, X86::XOR32rr,
12888 X86::XOR32ri, X86::XOR32ri,
12889 false);
12890 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012891 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012892 X86::AND32rr, X86::AND32rr,
12893 X86::AND32ri, X86::AND32ri,
12894 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012895 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012896 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012897 X86::ADD32rr, X86::ADC32rr,
12898 X86::ADD32ri, X86::ADC32ri,
12899 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012900 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012901 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012902 X86::SUB32rr, X86::SBB32rr,
12903 X86::SUB32ri, X86::SBB32ri,
12904 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012905 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012906 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012907 X86::MOV32rr, X86::MOV32rr,
12908 X86::MOV32ri, X86::MOV32ri,
12909 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012910 case X86::VASTART_SAVE_XMM_REGS:
12911 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012912
12913 case X86::VAARG_64:
12914 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012915 }
12916}
12917
12918//===----------------------------------------------------------------------===//
12919// X86 Optimization Hooks
12920//===----------------------------------------------------------------------===//
12921
Dan Gohman475871a2008-07-27 21:46:04 +000012922void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012923 APInt &KnownZero,
12924 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012925 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012926 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012927 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012928 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012929 assert((Opc >= ISD::BUILTIN_OP_END ||
12930 Opc == ISD::INTRINSIC_WO_CHAIN ||
12931 Opc == ISD::INTRINSIC_W_CHAIN ||
12932 Opc == ISD::INTRINSIC_VOID) &&
12933 "Should use MaskedValueIsZero if you don't know whether Op"
12934 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012935
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012936 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012937 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012938 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012939 case X86ISD::ADD:
12940 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012941 case X86ISD::ADC:
12942 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012943 case X86ISD::SMUL:
12944 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012945 case X86ISD::INC:
12946 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012947 case X86ISD::OR:
12948 case X86ISD::XOR:
12949 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012950 // These nodes' second result is a boolean.
12951 if (Op.getResNo() == 0)
12952 break;
12953 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012954 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012955 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012956 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012957 case ISD::INTRINSIC_WO_CHAIN: {
12958 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12959 unsigned NumLoBits = 0;
12960 switch (IntId) {
12961 default: break;
12962 case Intrinsic::x86_sse_movmsk_ps:
12963 case Intrinsic::x86_avx_movmsk_ps_256:
12964 case Intrinsic::x86_sse2_movmsk_pd:
12965 case Intrinsic::x86_avx_movmsk_pd_256:
12966 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012967 case Intrinsic::x86_sse2_pmovmskb_128:
12968 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012969 // High bits of movmskp{s|d}, pmovmskb are known zero.
12970 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012971 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012972 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12973 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12974 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12975 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12976 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12977 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012978 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012979 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012980 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000012981 break;
12982 }
12983 }
12984 break;
12985 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012986 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012987}
Chris Lattner259e97c2006-01-31 19:43:35 +000012988
Owen Andersonbc146b02010-09-21 20:42:50 +000012989unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12990 unsigned Depth) const {
12991 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12992 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12993 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012994
Owen Andersonbc146b02010-09-21 20:42:50 +000012995 // Fallback case.
12996 return 1;
12997}
12998
Evan Cheng206ee9d2006-07-07 08:33:52 +000012999/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000013000/// node is a GlobalAddress + offset.
13001bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000013002 const GlobalValue* &GA,
13003 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000013004 if (N->getOpcode() == X86ISD::Wrapper) {
13005 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000013006 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000013007 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000013008 return true;
13009 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000013010 }
Evan Chengad4196b2008-05-12 19:56:52 +000013011 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000013012}
13013
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013014/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
13015/// same as extracting the high 128-bit part of 256-bit vector and then
13016/// inserting the result into the low part of a new 256-bit vector
13017static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
13018 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013019 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013020
13021 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000013022 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013023 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
13024 SVOp->getMaskElt(j) >= 0)
13025 return false;
13026
13027 return true;
13028}
13029
13030/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
13031/// same as extracting the low 128-bit part of 256-bit vector and then
13032/// inserting the result into the high part of a new 256-bit vector
13033static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
13034 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013035 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013036
13037 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000013038 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013039 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
13040 SVOp->getMaskElt(j) >= 0)
13041 return false;
13042
13043 return true;
13044}
13045
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013046/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
13047static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000013048 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013049 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013050 DebugLoc dl = N->getDebugLoc();
13051 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
13052 SDValue V1 = SVOp->getOperand(0);
13053 SDValue V2 = SVOp->getOperand(1);
13054 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013055 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013056
13057 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
13058 V2.getOpcode() == ISD::CONCAT_VECTORS) {
13059 //
13060 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000013061 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013062 // V UNDEF BUILD_VECTOR UNDEF
13063 // \ / \ /
13064 // CONCAT_VECTOR CONCAT_VECTOR
13065 // \ /
13066 // \ /
13067 // RESULT: V + zero extended
13068 //
13069 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
13070 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
13071 V1.getOperand(1).getOpcode() != ISD::UNDEF)
13072 return SDValue();
13073
13074 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
13075 return SDValue();
13076
13077 // To match the shuffle mask, the first half of the mask should
13078 // be exactly the first vector, and all the rest a splat with the
13079 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000013080 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013081 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
13082 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
13083 return SDValue();
13084
Chad Rosier3d1161e2012-01-03 21:05:52 +000013085 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
13086 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
Chad Rosier42726832012-05-07 18:47:44 +000013087 if (Ld->hasNUsesOfValue(1, 0)) {
13088 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
13089 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
13090 SDValue ResNode =
13091 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
13092 Ld->getMemoryVT(),
13093 Ld->getPointerInfo(),
13094 Ld->getAlignment(),
13095 false/*isVolatile*/, true/*ReadMem*/,
13096 false/*WriteMem*/);
13097 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
13098 }
Chad Rosiera20e1e72012-08-01 18:39:17 +000013099 }
Chad Rosier3d1161e2012-01-03 21:05:52 +000013100
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013101 // Emit a zeroed vector and insert the desired subvector on its
13102 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013103 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000013104 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013105 return DCI.CombineTo(N, InsV);
13106 }
13107
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013108 //===--------------------------------------------------------------------===//
13109 // Combine some shuffles into subvector extracts and inserts:
13110 //
13111
13112 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
13113 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013114 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
13115 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013116 return DCI.CombineTo(N, InsV);
13117 }
13118
13119 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
13120 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013121 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
13122 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013123 return DCI.CombineTo(N, InsV);
13124 }
13125
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013126 return SDValue();
13127}
13128
13129/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000013130static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013131 TargetLowering::DAGCombinerInfo &DCI,
13132 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000013133 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000013134 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000013135
Mon P Wanga0fd0d52010-12-19 23:55:53 +000013136 // Don't create instructions with illegal types after legalize types has run.
13137 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13138 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
13139 return SDValue();
13140
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013141 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
13142 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
13143 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013144 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013145
13146 // Only handle 128 wide vector from here on.
13147 if (VT.getSizeInBits() != 128)
13148 return SDValue();
13149
13150 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
13151 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
13152 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000013153 SmallVector<SDValue, 16> Elts;
13154 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013155 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000013156
Nate Begemanfdea31a2010-03-24 20:49:50 +000013157 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013158}
Evan Chengd880b972008-05-09 21:53:03 +000013159
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013160
Craig Topperc16f8512012-04-25 06:39:39 +000013161/// DCI, PerformTruncateCombine - Converts truncate operation to
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013162/// a sequence of vector shuffle operations.
13163/// It is possible when we truncate 256-bit vector to 128-bit vector
13164
Chad Rosiera20e1e72012-08-01 18:39:17 +000013165SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013166 DAGCombinerInfo &DCI) const {
13167 if (!DCI.isBeforeLegalizeOps())
13168 return SDValue();
13169
Craig Topper3ef43cf2012-04-24 06:36:35 +000013170 if (!Subtarget->hasAVX())
13171 return SDValue();
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013172
13173 EVT VT = N->getValueType(0);
13174 SDValue Op = N->getOperand(0);
13175 EVT OpVT = Op.getValueType();
13176 DebugLoc dl = N->getDebugLoc();
13177
13178 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
13179
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013180 if (Subtarget->hasAVX2()) {
13181 // AVX2: v4i64 -> v4i32
13182
13183 // VPERMD
13184 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
13185
13186 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v8i32, Op);
13187 Op = DAG.getVectorShuffle(MVT::v8i32, dl, Op, DAG.getUNDEF(MVT::v8i32),
13188 ShufMask);
13189
Craig Topperd63fa652012-04-22 18:51:37 +000013190 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, Op,
13191 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013192 }
13193
13194 // AVX: v4i64 -> v4i32
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013195 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013196 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013197
13198 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013199 DAG.getIntPtrConstant(2));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013200
13201 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13202 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13203
13204 // PSHUFD
Craig Topper9e401f22012-04-21 18:58:38 +000013205 static const int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013206
Craig Topperd63fa652012-04-22 18:51:37 +000013207 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT), ShufMask1);
13208 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT), ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013209
13210 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013211 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013212
Elena Demikhovsky73252572012-02-01 10:33:05 +000013213 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013214 }
Craig Topperd63fa652012-04-22 18:51:37 +000013215
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013216 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13217
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013218 if (Subtarget->hasAVX2()) {
13219 // AVX2: v8i32 -> v8i16
13220
13221 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v32i8, Op);
Craig Topperd63fa652012-04-22 18:51:37 +000013222
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013223 // PSHUFB
13224 SmallVector<SDValue,32> pshufbMask;
13225 for (unsigned i = 0; i < 2; ++i) {
13226 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
13227 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
13228 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
13229 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
13230 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
13231 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
13232 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
13233 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
13234 for (unsigned j = 0; j < 8; ++j)
13235 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
13236 }
Craig Topperd63fa652012-04-22 18:51:37 +000013237 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v32i8,
13238 &pshufbMask[0], 32);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013239 Op = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, Op, BV);
13240
13241 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i64, Op);
13242
13243 static const int ShufMask[] = {0, 2, -1, -1};
Craig Topperd63fa652012-04-22 18:51:37 +000013244 Op = DAG.getVectorShuffle(MVT::v4i64, dl, Op, DAG.getUNDEF(MVT::v4i64),
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013245 &ShufMask[0]);
13246
Craig Topperd63fa652012-04-22 18:51:37 +000013247 Op = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13248 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013249
13250 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
13251 }
13252
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013253 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013254 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013255
13256 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013257 DAG.getIntPtrConstant(4));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013258
13259 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13260 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13261
13262 // PSHUFB
Craig Topper9e401f22012-04-21 18:58:38 +000013263 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13264 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013265
Craig Topperd63fa652012-04-22 18:51:37 +000013266 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013267 ShufMask1);
Craig Topperd63fa652012-04-22 18:51:37 +000013268 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013269 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013270
13271 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13272 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13273
13274 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013275 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013276
Elena Demikhovsky73252572012-02-01 10:33:05 +000013277 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013278 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013279 }
13280
13281 return SDValue();
13282}
13283
Craig Topper89f4e662012-03-20 07:17:59 +000013284/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13285/// specific shuffle of a load can be folded into a single element load.
13286/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13287/// shuffles have been customed lowered so we need to handle those here.
13288static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13289 TargetLowering::DAGCombinerInfo &DCI) {
13290 if (DCI.isBeforeLegalizeOps())
13291 return SDValue();
13292
13293 SDValue InVec = N->getOperand(0);
13294 SDValue EltNo = N->getOperand(1);
13295
13296 if (!isa<ConstantSDNode>(EltNo))
13297 return SDValue();
13298
13299 EVT VT = InVec.getValueType();
13300
13301 bool HasShuffleIntoBitcast = false;
13302 if (InVec.getOpcode() == ISD::BITCAST) {
13303 // Don't duplicate a load with other uses.
13304 if (!InVec.hasOneUse())
13305 return SDValue();
13306 EVT BCVT = InVec.getOperand(0).getValueType();
13307 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13308 return SDValue();
13309 InVec = InVec.getOperand(0);
13310 HasShuffleIntoBitcast = true;
13311 }
13312
13313 if (!isTargetShuffle(InVec.getOpcode()))
13314 return SDValue();
13315
13316 // Don't duplicate a load with other uses.
13317 if (!InVec.hasOneUse())
13318 return SDValue();
13319
13320 SmallVector<int, 16> ShuffleMask;
13321 bool UnaryShuffle;
Craig Topperd978c542012-05-06 19:46:21 +000013322 if (!getTargetShuffleMask(InVec.getNode(), VT.getSimpleVT(), ShuffleMask,
13323 UnaryShuffle))
Craig Topper89f4e662012-03-20 07:17:59 +000013324 return SDValue();
13325
13326 // Select the input vector, guarding against out of range extract vector.
13327 unsigned NumElems = VT.getVectorNumElements();
13328 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13329 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13330 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13331 : InVec.getOperand(1);
13332
13333 // If inputs to shuffle are the same for both ops, then allow 2 uses
13334 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13335
13336 if (LdNode.getOpcode() == ISD::BITCAST) {
13337 // Don't duplicate a load with other uses.
13338 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13339 return SDValue();
13340
13341 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13342 LdNode = LdNode.getOperand(0);
13343 }
13344
13345 if (!ISD::isNormalLoad(LdNode.getNode()))
13346 return SDValue();
13347
13348 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13349
13350 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13351 return SDValue();
13352
13353 if (HasShuffleIntoBitcast) {
13354 // If there's a bitcast before the shuffle, check if the load type and
13355 // alignment is valid.
13356 unsigned Align = LN0->getAlignment();
13357 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13358 unsigned NewAlign = TLI.getTargetData()->
13359 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13360
13361 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13362 return SDValue();
13363 }
13364
13365 // All checks match so transform back to vector_shuffle so that DAG combiner
13366 // can finish the job
13367 DebugLoc dl = N->getDebugLoc();
13368
13369 // Create shuffle node taking into account the case that its a unary shuffle
13370 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13371 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13372 InVec.getOperand(0), Shuffle,
13373 &ShuffleMask[0]);
13374 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13375 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13376 EltNo);
13377}
13378
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013379/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13380/// generation and convert it from being a bunch of shuffles and extracts
13381/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013382static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013383 TargetLowering::DAGCombinerInfo &DCI) {
13384 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13385 if (NewOp.getNode())
13386 return NewOp;
13387
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013388 SDValue InputVector = N->getOperand(0);
13389
13390 // Only operate on vectors of 4 elements, where the alternative shuffling
13391 // gets to be more expensive.
13392 if (InputVector.getValueType() != MVT::v4i32)
13393 return SDValue();
13394
13395 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13396 // single use which is a sign-extend or zero-extend, and all elements are
13397 // used.
13398 SmallVector<SDNode *, 4> Uses;
13399 unsigned ExtractedElements = 0;
13400 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13401 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13402 if (UI.getUse().getResNo() != InputVector.getResNo())
13403 return SDValue();
13404
13405 SDNode *Extract = *UI;
13406 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13407 return SDValue();
13408
13409 if (Extract->getValueType(0) != MVT::i32)
13410 return SDValue();
13411 if (!Extract->hasOneUse())
13412 return SDValue();
13413 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13414 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13415 return SDValue();
13416 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13417 return SDValue();
13418
13419 // Record which element was extracted.
13420 ExtractedElements |=
13421 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13422
13423 Uses.push_back(Extract);
13424 }
13425
13426 // If not all the elements were used, this may not be worthwhile.
13427 if (ExtractedElements != 15)
13428 return SDValue();
13429
13430 // Ok, we've now decided to do the transformation.
13431 DebugLoc dl = InputVector.getDebugLoc();
13432
13433 // Store the value to a temporary stack slot.
13434 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013435 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13436 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013437
13438 // Replace each use (extract) with a load of the appropriate element.
13439 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13440 UE = Uses.end(); UI != UE; ++UI) {
13441 SDNode *Extract = *UI;
13442
Nadav Rotem86694292011-05-17 08:31:57 +000013443 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013444 SDValue Idx = Extract->getOperand(1);
13445 unsigned EltSize =
13446 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13447 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013448 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013449 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13450
Nadav Rotem86694292011-05-17 08:31:57 +000013451 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013452 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013453
13454 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013455 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013456 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013457 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013458
13459 // Replace the exact with the load.
13460 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13461 }
13462
13463 // The replacement was made in place; don't return anything.
13464 return SDValue();
13465}
13466
Duncan Sands6bcd2192011-09-17 16:49:39 +000013467/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13468/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013469static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013470 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013471 const X86Subtarget *Subtarget) {
13472 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013473 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013474 // Get the LHS/RHS of the select.
13475 SDValue LHS = N->getOperand(1);
13476 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013477 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013478
Dan Gohman670e5392009-09-21 18:03:22 +000013479 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013480 // instructions match the semantics of the common C idiom x<y?x:y but not
13481 // x<=y?x:y, because of how they handle negative zero (which can be
13482 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013483 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13484 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013485 (Subtarget->hasSSE2() ||
13486 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013487 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013488
Chris Lattner47b4ce82009-03-11 05:48:52 +000013489 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013490 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013491 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13492 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013493 switch (CC) {
13494 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013495 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013496 // Converting this to a min would handle NaNs incorrectly, and swapping
13497 // the operands would cause it to handle comparisons between positive
13498 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013499 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013500 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013501 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13502 break;
13503 std::swap(LHS, RHS);
13504 }
Dan Gohman670e5392009-09-21 18:03:22 +000013505 Opcode = X86ISD::FMIN;
13506 break;
13507 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013508 // Converting this to a min would handle comparisons between positive
13509 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013510 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013511 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13512 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013513 Opcode = X86ISD::FMIN;
13514 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013515 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013516 // Converting this to a min would handle both negative zeros and NaNs
13517 // incorrectly, but we can swap the operands to fix both.
13518 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013519 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013520 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013521 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013522 Opcode = X86ISD::FMIN;
13523 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013524
Dan Gohman670e5392009-09-21 18:03:22 +000013525 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013526 // Converting this to a max would handle comparisons between positive
13527 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013528 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013529 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013530 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013531 Opcode = X86ISD::FMAX;
13532 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013533 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013534 // Converting this to a max would handle NaNs incorrectly, and swapping
13535 // the operands would cause it to handle comparisons between positive
13536 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013537 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013538 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013539 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13540 break;
13541 std::swap(LHS, RHS);
13542 }
Dan Gohman670e5392009-09-21 18:03:22 +000013543 Opcode = X86ISD::FMAX;
13544 break;
13545 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013546 // Converting this to a max would handle both negative zeros and NaNs
13547 // incorrectly, but we can swap the operands to fix both.
13548 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013549 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013550 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013551 case ISD::SETGE:
13552 Opcode = X86ISD::FMAX;
13553 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013554 }
Dan Gohman670e5392009-09-21 18:03:22 +000013555 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013556 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13557 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013558 switch (CC) {
13559 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013560 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013561 // Converting this to a min would handle comparisons between positive
13562 // and negative zero incorrectly, and swapping the operands would
13563 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013564 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013565 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013566 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013567 break;
13568 std::swap(LHS, RHS);
13569 }
Dan Gohman670e5392009-09-21 18:03:22 +000013570 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013571 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013572 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013573 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013574 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013575 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13576 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013577 Opcode = X86ISD::FMIN;
13578 break;
13579 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013580 // Converting this to a min would handle both negative zeros and NaNs
13581 // incorrectly, but we can swap the operands to fix both.
13582 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013583 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013584 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013585 case ISD::SETGE:
13586 Opcode = X86ISD::FMIN;
13587 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013588
Dan Gohman670e5392009-09-21 18:03:22 +000013589 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013590 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013591 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013592 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013593 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013594 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013595 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013596 // Converting this to a max would handle comparisons between positive
13597 // and negative zero incorrectly, and swapping the operands would
13598 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013599 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013600 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013601 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013602 break;
13603 std::swap(LHS, RHS);
13604 }
Dan Gohman670e5392009-09-21 18:03:22 +000013605 Opcode = X86ISD::FMAX;
13606 break;
13607 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013608 // Converting this to a max would handle both negative zeros and NaNs
13609 // incorrectly, but we can swap the operands to fix both.
13610 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013611 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013612 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013613 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013614 Opcode = X86ISD::FMAX;
13615 break;
13616 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013617 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013618
Chris Lattner47b4ce82009-03-11 05:48:52 +000013619 if (Opcode)
13620 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013621 }
Eric Christopherfd179292009-08-27 18:07:15 +000013622
Chris Lattnerd1980a52009-03-12 06:52:53 +000013623 // If this is a select between two integer constants, try to do some
13624 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013625 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13626 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013627 // Don't do this for crazy integer types.
13628 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13629 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013630 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013631 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013632
Chris Lattnercee56e72009-03-13 05:53:31 +000013633 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013634 // Efficiently invertible.
13635 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13636 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13637 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13638 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013639 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013640 }
Eric Christopherfd179292009-08-27 18:07:15 +000013641
Chris Lattnerd1980a52009-03-12 06:52:53 +000013642 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013643 if (FalseC->getAPIntValue() == 0 &&
13644 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013645 if (NeedsCondInvert) // Invert the condition if needed.
13646 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13647 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013648
Chris Lattnerd1980a52009-03-12 06:52:53 +000013649 // Zero extend the condition if needed.
13650 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013651
Chris Lattnercee56e72009-03-13 05:53:31 +000013652 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013653 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013654 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013655 }
Eric Christopherfd179292009-08-27 18:07:15 +000013656
Chris Lattner97a29a52009-03-13 05:22:11 +000013657 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013658 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013659 if (NeedsCondInvert) // Invert the condition if needed.
13660 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13661 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013662
Chris Lattner97a29a52009-03-13 05:22:11 +000013663 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013664 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13665 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013666 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013667 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013668 }
Eric Christopherfd179292009-08-27 18:07:15 +000013669
Chris Lattnercee56e72009-03-13 05:53:31 +000013670 // Optimize cases that will turn into an LEA instruction. This requires
13671 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013672 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013673 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013674 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013675
Chris Lattnercee56e72009-03-13 05:53:31 +000013676 bool isFastMultiplier = false;
13677 if (Diff < 10) {
13678 switch ((unsigned char)Diff) {
13679 default: break;
13680 case 1: // result = add base, cond
13681 case 2: // result = lea base( , cond*2)
13682 case 3: // result = lea base(cond, cond*2)
13683 case 4: // result = lea base( , cond*4)
13684 case 5: // result = lea base(cond, cond*4)
13685 case 8: // result = lea base( , cond*8)
13686 case 9: // result = lea base(cond, cond*8)
13687 isFastMultiplier = true;
13688 break;
13689 }
13690 }
Eric Christopherfd179292009-08-27 18:07:15 +000013691
Chris Lattnercee56e72009-03-13 05:53:31 +000013692 if (isFastMultiplier) {
13693 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13694 if (NeedsCondInvert) // Invert the condition if needed.
13695 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13696 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013697
Chris Lattnercee56e72009-03-13 05:53:31 +000013698 // Zero extend the condition if needed.
13699 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13700 Cond);
13701 // Scale the condition by the difference.
13702 if (Diff != 1)
13703 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13704 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013705
Chris Lattnercee56e72009-03-13 05:53:31 +000013706 // Add the base if non-zero.
13707 if (FalseC->getAPIntValue() != 0)
13708 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13709 SDValue(FalseC, 0));
13710 return Cond;
13711 }
Eric Christopherfd179292009-08-27 18:07:15 +000013712 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013713 }
13714 }
Eric Christopherfd179292009-08-27 18:07:15 +000013715
Evan Cheng56f582d2012-01-04 01:41:39 +000013716 // Canonicalize max and min:
13717 // (x > y) ? x : y -> (x >= y) ? x : y
13718 // (x < y) ? x : y -> (x <= y) ? x : y
13719 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13720 // the need for an extra compare
13721 // against zero. e.g.
13722 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13723 // subl %esi, %edi
13724 // testl %edi, %edi
13725 // movl $0, %eax
13726 // cmovgl %edi, %eax
13727 // =>
13728 // xorl %eax, %eax
13729 // subl %esi, $edi
13730 // cmovsl %eax, %edi
13731 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13732 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13733 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13734 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13735 switch (CC) {
13736 default: break;
13737 case ISD::SETLT:
13738 case ISD::SETGT: {
13739 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13740 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13741 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13742 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13743 }
13744 }
13745 }
13746
Nadav Rotemcc616562012-01-15 19:27:55 +000013747 // If we know that this node is legal then we know that it is going to be
13748 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13749 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13750 // to simplify previous instructions.
13751 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13752 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
Nadav Rotembdcae382012-06-07 20:53:48 +000013753 !DCI.isBeforeLegalize() && TLI.isOperationLegal(ISD::VSELECT, VT)) {
Nadav Rotemcc616562012-01-15 19:27:55 +000013754 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
Nadav Rotembdcae382012-06-07 20:53:48 +000013755
13756 // Don't optimize vector selects that map to mask-registers.
13757 if (BitWidth == 1)
13758 return SDValue();
13759
Nadav Rotemcc616562012-01-15 19:27:55 +000013760 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13761 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13762
13763 APInt KnownZero, KnownOne;
13764 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13765 DCI.isBeforeLegalizeOps());
13766 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13767 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13768 DCI.CommitTargetLoweringOpt(TLO);
13769 }
13770
Dan Gohman475871a2008-07-27 21:46:04 +000013771 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013772}
13773
Michael Liao2a33cec2012-08-10 19:58:13 +000013774// Check whether a boolean test is testing a boolean value generated by
13775// X86ISD::SETCC. If so, return the operand of that SETCC and proper condition
13776// code.
13777//
13778// Simplify the following patterns:
13779// (Op (CMP (SETCC Cond EFLAGS) 1) EQ) or
13780// (Op (CMP (SETCC Cond EFLAGS) 0) NEQ)
13781// to (Op EFLAGS Cond)
13782//
13783// (Op (CMP (SETCC Cond EFLAGS) 0) EQ) or
13784// (Op (CMP (SETCC Cond EFLAGS) 1) NEQ)
13785// to (Op EFLAGS !Cond)
13786//
13787// where Op could be BRCOND or CMOV.
13788//
13789static SDValue BoolTestSetCCCombine(SDValue Cmp, X86::CondCode &CC) {
13790 // Quit if not CMP and SUB with its value result used.
13791 if (Cmp.getOpcode() != X86ISD::CMP &&
13792 (Cmp.getOpcode() != X86ISD::SUB || Cmp.getNode()->hasAnyUseOfValue(0)))
13793 return SDValue();
13794
13795 // Quit if not used as a boolean value.
13796 if (CC != X86::COND_E && CC != X86::COND_NE)
13797 return SDValue();
13798
13799 // Check CMP operands. One of them should be 0 or 1 and the other should be
13800 // an SetCC or extended from it.
13801 SDValue Op1 = Cmp.getOperand(0);
13802 SDValue Op2 = Cmp.getOperand(1);
13803
13804 SDValue SetCC;
13805 const ConstantSDNode* C = 0;
13806 bool needOppositeCond = (CC == X86::COND_E);
13807
13808 if ((C = dyn_cast<ConstantSDNode>(Op1)))
13809 SetCC = Op2;
13810 else if ((C = dyn_cast<ConstantSDNode>(Op2)))
13811 SetCC = Op1;
13812 else // Quit if all operands are not constants.
13813 return SDValue();
13814
13815 if (C->getZExtValue() == 1)
13816 needOppositeCond = !needOppositeCond;
13817 else if (C->getZExtValue() != 0)
13818 // Quit if the constant is neither 0 or 1.
13819 return SDValue();
13820
13821 // Skip 'zext' node.
13822 if (SetCC.getOpcode() == ISD::ZERO_EXTEND)
13823 SetCC = SetCC.getOperand(0);
13824
13825 // Quit if not SETCC.
13826 // FIXME: So far we only handle the boolean value generated from SETCC. If
13827 // there is other ways to generate boolean values, we need handle them here
13828 // as well.
13829 if (SetCC.getOpcode() != X86ISD::SETCC)
13830 return SDValue();
13831
13832 // Set the condition code or opposite one if necessary.
13833 CC = X86::CondCode(SetCC.getConstantOperandVal(0));
13834 if (needOppositeCond)
13835 CC = X86::GetOppositeBranchCondition(CC);
13836
13837 return SetCC.getOperand(1);
13838}
13839
Michael Liao9eac20a2012-08-11 23:47:06 +000013840static bool IsValidFCMOVCondition(X86::CondCode CC) {
13841 switch (CC) {
13842 default:
13843 return false;
13844 case X86::COND_B:
13845 case X86::COND_BE:
13846 case X86::COND_E:
13847 case X86::COND_P:
13848 case X86::COND_AE:
13849 case X86::COND_A:
13850 case X86::COND_NE:
13851 case X86::COND_NP:
13852 return true;
13853 }
13854}
13855
Chris Lattnerd1980a52009-03-12 06:52:53 +000013856/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13857static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13858 TargetLowering::DAGCombinerInfo &DCI) {
13859 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013860
Chris Lattnerd1980a52009-03-12 06:52:53 +000013861 // If the flag operand isn't dead, don't touch this CMOV.
13862 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13863 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013864
Evan Chengb5a55d92011-05-24 01:48:22 +000013865 SDValue FalseOp = N->getOperand(0);
13866 SDValue TrueOp = N->getOperand(1);
13867 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13868 SDValue Cond = N->getOperand(3);
Michael Liao2a33cec2012-08-10 19:58:13 +000013869
Evan Chengb5a55d92011-05-24 01:48:22 +000013870 if (CC == X86::COND_E || CC == X86::COND_NE) {
13871 switch (Cond.getOpcode()) {
13872 default: break;
13873 case X86ISD::BSR:
13874 case X86ISD::BSF:
13875 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13876 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13877 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13878 }
13879 }
13880
Michael Liao2a33cec2012-08-10 19:58:13 +000013881 SDValue Flags;
13882
13883 Flags = BoolTestSetCCCombine(Cond, CC);
Michael Liao9eac20a2012-08-11 23:47:06 +000013884 if (Flags.getNode() &&
13885 // Extra check as FCMOV only supports a subset of X86 cond.
13886 (FalseOp.getValueType() != MVT::f80 || IsValidFCMOVCondition(CC))) {
Michael Liao2a33cec2012-08-10 19:58:13 +000013887 SDValue Ops[] = { FalseOp, TrueOp,
13888 DAG.getConstant(CC, MVT::i8), Flags };
13889 return DAG.getNode(X86ISD::CMOV, DL, N->getVTList(),
13890 Ops, array_lengthof(Ops));
13891 }
13892
Chris Lattnerd1980a52009-03-12 06:52:53 +000013893 // If this is a select between two integer constants, try to do some
13894 // optimizations. Note that the operands are ordered the opposite of SELECT
13895 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013896 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13897 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013898 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13899 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013900 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13901 CC = X86::GetOppositeBranchCondition(CC);
13902 std::swap(TrueC, FalseC);
13903 }
Eric Christopherfd179292009-08-27 18:07:15 +000013904
Chris Lattnerd1980a52009-03-12 06:52:53 +000013905 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013906 // This is efficient for any integer data type (including i8/i16) and
13907 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013908 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013909 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13910 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013911
Chris Lattnerd1980a52009-03-12 06:52:53 +000013912 // Zero extend the condition if needed.
13913 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013914
Chris Lattnerd1980a52009-03-12 06:52:53 +000013915 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13916 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013917 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013918 if (N->getNumValues() == 2) // Dead flag value?
13919 return DCI.CombineTo(N, Cond, SDValue());
13920 return Cond;
13921 }
Eric Christopherfd179292009-08-27 18:07:15 +000013922
Chris Lattnercee56e72009-03-13 05:53:31 +000013923 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13924 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013925 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013926 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13927 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013928
Chris Lattner97a29a52009-03-13 05:22:11 +000013929 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013930 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13931 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013932 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13933 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013934
Chris Lattner97a29a52009-03-13 05:22:11 +000013935 if (N->getNumValues() == 2) // Dead flag value?
13936 return DCI.CombineTo(N, Cond, SDValue());
13937 return Cond;
13938 }
Eric Christopherfd179292009-08-27 18:07:15 +000013939
Chris Lattnercee56e72009-03-13 05:53:31 +000013940 // Optimize cases that will turn into an LEA instruction. This requires
13941 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013942 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013943 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013944 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013945
Chris Lattnercee56e72009-03-13 05:53:31 +000013946 bool isFastMultiplier = false;
13947 if (Diff < 10) {
13948 switch ((unsigned char)Diff) {
13949 default: break;
13950 case 1: // result = add base, cond
13951 case 2: // result = lea base( , cond*2)
13952 case 3: // result = lea base(cond, cond*2)
13953 case 4: // result = lea base( , cond*4)
13954 case 5: // result = lea base(cond, cond*4)
13955 case 8: // result = lea base( , cond*8)
13956 case 9: // result = lea base(cond, cond*8)
13957 isFastMultiplier = true;
13958 break;
13959 }
13960 }
Eric Christopherfd179292009-08-27 18:07:15 +000013961
Chris Lattnercee56e72009-03-13 05:53:31 +000013962 if (isFastMultiplier) {
13963 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013964 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13965 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013966 // Zero extend the condition if needed.
13967 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13968 Cond);
13969 // Scale the condition by the difference.
13970 if (Diff != 1)
13971 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13972 DAG.getConstant(Diff, Cond.getValueType()));
13973
13974 // Add the base if non-zero.
13975 if (FalseC->getAPIntValue() != 0)
13976 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13977 SDValue(FalseC, 0));
13978 if (N->getNumValues() == 2) // Dead flag value?
13979 return DCI.CombineTo(N, Cond, SDValue());
13980 return Cond;
13981 }
Eric Christopherfd179292009-08-27 18:07:15 +000013982 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013983 }
13984 }
13985 return SDValue();
13986}
13987
13988
Evan Cheng0b0cd912009-03-28 05:57:29 +000013989/// PerformMulCombine - Optimize a single multiply with constant into two
13990/// in order to implement it with two cheaper instructions, e.g.
13991/// LEA + SHL, LEA + LEA.
13992static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13993 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013994 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13995 return SDValue();
13996
Owen Andersone50ed302009-08-10 22:56:29 +000013997 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013998 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013999 return SDValue();
14000
14001 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
14002 if (!C)
14003 return SDValue();
14004 uint64_t MulAmt = C->getZExtValue();
14005 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
14006 return SDValue();
14007
14008 uint64_t MulAmt1 = 0;
14009 uint64_t MulAmt2 = 0;
14010 if ((MulAmt % 9) == 0) {
14011 MulAmt1 = 9;
14012 MulAmt2 = MulAmt / 9;
14013 } else if ((MulAmt % 5) == 0) {
14014 MulAmt1 = 5;
14015 MulAmt2 = MulAmt / 5;
14016 } else if ((MulAmt % 3) == 0) {
14017 MulAmt1 = 3;
14018 MulAmt2 = MulAmt / 3;
14019 }
14020 if (MulAmt2 &&
14021 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
14022 DebugLoc DL = N->getDebugLoc();
14023
14024 if (isPowerOf2_64(MulAmt2) &&
14025 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
14026 // If second multiplifer is pow2, issue it first. We want the multiply by
14027 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
14028 // is an add.
14029 std::swap(MulAmt1, MulAmt2);
14030
14031 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000014032 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000014033 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000014034 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000014035 else
Evan Cheng73f24c92009-03-30 21:36:47 +000014036 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000014037 DAG.getConstant(MulAmt1, VT));
14038
Eric Christopherfd179292009-08-27 18:07:15 +000014039 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000014040 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000014041 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000014042 else
Evan Cheng73f24c92009-03-30 21:36:47 +000014043 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000014044 DAG.getConstant(MulAmt2, VT));
14045
14046 // Do not add new nodes to DAG combiner worklist.
14047 DCI.CombineTo(N, NewMul, false);
14048 }
14049 return SDValue();
14050}
14051
Evan Chengad9c0a32009-12-15 00:53:42 +000014052static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
14053 SDValue N0 = N->getOperand(0);
14054 SDValue N1 = N->getOperand(1);
14055 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
14056 EVT VT = N0.getValueType();
14057
14058 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
14059 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000014060 if (VT.isInteger() && !VT.isVector() &&
14061 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000014062 N0.getOperand(1).getOpcode() == ISD::Constant) {
14063 SDValue N00 = N0.getOperand(0);
14064 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
14065 ((N00.getOpcode() == ISD::ANY_EXTEND ||
14066 N00.getOpcode() == ISD::ZERO_EXTEND) &&
14067 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
14068 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
14069 APInt ShAmt = N1C->getAPIntValue();
14070 Mask = Mask.shl(ShAmt);
14071 if (Mask != 0)
14072 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
14073 N00, DAG.getConstant(Mask, VT));
14074 }
14075 }
14076
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000014077
14078 // Hardware support for vector shifts is sparse which makes us scalarize the
14079 // vector operations in many cases. Also, on sandybridge ADD is faster than
14080 // shl.
14081 // (shl V, 1) -> add V,V
14082 if (isSplatVector(N1.getNode())) {
14083 assert(N0.getValueType().isVector() && "Invalid vector shift type");
14084 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
14085 // We shift all of the values by one. In many cases we do not have
14086 // hardware support for this operation. This is better expressed as an ADD
14087 // of two values.
14088 if (N1C && (1 == N1C->getZExtValue())) {
14089 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
14090 }
14091 }
14092
Evan Chengad9c0a32009-12-15 00:53:42 +000014093 return SDValue();
14094}
Evan Cheng0b0cd912009-03-28 05:57:29 +000014095
Nate Begeman740ab032009-01-26 00:52:55 +000014096/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
14097/// when possible.
14098static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000014099 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000014100 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000014101 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000014102 if (N->getOpcode() == ISD::SHL) {
14103 SDValue V = PerformSHLCombine(N, DAG);
14104 if (V.getNode()) return V;
14105 }
Evan Chengad9c0a32009-12-15 00:53:42 +000014106
Nate Begeman740ab032009-01-26 00:52:55 +000014107 // On X86 with SSE2 support, we can transform this to a vector shift if
14108 // all elements are shifted by the same amount. We can't do this in legalize
14109 // because the a constant vector is typically transformed to a constant pool
14110 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000014111 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014112 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000014113
Craig Topper7be5dfd2011-11-12 09:58:49 +000014114 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
14115 (!Subtarget->hasAVX2() ||
14116 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014117 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000014118
Mon P Wang3becd092009-01-28 08:12:05 +000014119 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000014120 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000014121 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000014122 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000014123 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
14124 unsigned NumElts = VT.getVectorNumElements();
14125 unsigned i = 0;
14126 for (; i != NumElts; ++i) {
14127 SDValue Arg = ShAmtOp.getOperand(i);
14128 if (Arg.getOpcode() == ISD::UNDEF) continue;
14129 BaseShAmt = Arg;
14130 break;
14131 }
Craig Topper37c26772012-01-17 04:44:50 +000014132 // Handle the case where the build_vector is all undef
14133 // FIXME: Should DAG allow this?
14134 if (i == NumElts)
14135 return SDValue();
14136
Mon P Wang3becd092009-01-28 08:12:05 +000014137 for (; i != NumElts; ++i) {
14138 SDValue Arg = ShAmtOp.getOperand(i);
14139 if (Arg.getOpcode() == ISD::UNDEF) continue;
14140 if (Arg != BaseShAmt) {
14141 return SDValue();
14142 }
14143 }
14144 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000014145 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000014146 SDValue InVec = ShAmtOp.getOperand(0);
14147 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
14148 unsigned NumElts = InVec.getValueType().getVectorNumElements();
14149 unsigned i = 0;
14150 for (; i != NumElts; ++i) {
14151 SDValue Arg = InVec.getOperand(i);
14152 if (Arg.getOpcode() == ISD::UNDEF) continue;
14153 BaseShAmt = Arg;
14154 break;
14155 }
14156 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
14157 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000014158 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000014159 if (C->getZExtValue() == SplatIdx)
14160 BaseShAmt = InVec.getOperand(1);
14161 }
14162 }
Mon P Wang845b1892012-02-01 22:15:20 +000014163 if (BaseShAmt.getNode() == 0) {
14164 // Don't create instructions with illegal types after legalize
14165 // types has run.
14166 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
14167 !DCI.isBeforeLegalize())
14168 return SDValue();
14169
Mon P Wangefa42202009-09-03 19:56:25 +000014170 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
14171 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000014172 }
Mon P Wang3becd092009-01-28 08:12:05 +000014173 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014174 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000014175
Mon P Wangefa42202009-09-03 19:56:25 +000014176 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000014177 if (EltVT.bitsGT(MVT::i32))
14178 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
14179 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000014180 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000014181
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014182 // The shift amount is identical so we can do a vector shift.
14183 SDValue ValOp = N->getOperand(0);
14184 switch (N->getOpcode()) {
14185 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000014186 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014187 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014188 switch (VT.getSimpleVT().SimpleTy) {
14189 default: return SDValue();
14190 case MVT::v2i64:
14191 case MVT::v4i32:
14192 case MVT::v8i16:
14193 case MVT::v4i64:
14194 case MVT::v8i32:
14195 case MVT::v16i16:
14196 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
14197 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014198 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000014199 switch (VT.getSimpleVT().SimpleTy) {
14200 default: return SDValue();
14201 case MVT::v4i32:
14202 case MVT::v8i16:
14203 case MVT::v8i32:
14204 case MVT::v16i16:
14205 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
14206 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014207 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014208 switch (VT.getSimpleVT().SimpleTy) {
14209 default: return SDValue();
14210 case MVT::v2i64:
14211 case MVT::v4i32:
14212 case MVT::v8i16:
14213 case MVT::v4i64:
14214 case MVT::v8i32:
14215 case MVT::v16i16:
14216 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
14217 }
Nate Begeman740ab032009-01-26 00:52:55 +000014218 }
Nate Begeman740ab032009-01-26 00:52:55 +000014219}
14220
Nate Begemanb65c1752010-12-17 22:55:37 +000014221
Stuart Hastings865f0932011-06-03 23:53:54 +000014222// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
14223// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
14224// and friends. Likewise for OR -> CMPNEQSS.
14225static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
14226 TargetLowering::DAGCombinerInfo &DCI,
14227 const X86Subtarget *Subtarget) {
14228 unsigned opcode;
14229
14230 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
14231 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000014232 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000014233 SDValue N0 = N->getOperand(0);
14234 SDValue N1 = N->getOperand(1);
14235 SDValue CMP0 = N0->getOperand(1);
14236 SDValue CMP1 = N1->getOperand(1);
14237 DebugLoc DL = N->getDebugLoc();
14238
14239 // The SETCCs should both refer to the same CMP.
14240 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
14241 return SDValue();
14242
14243 SDValue CMP00 = CMP0->getOperand(0);
14244 SDValue CMP01 = CMP0->getOperand(1);
14245 EVT VT = CMP00.getValueType();
14246
14247 if (VT == MVT::f32 || VT == MVT::f64) {
14248 bool ExpectingFlags = false;
14249 // Check for any users that want flags:
14250 for (SDNode::use_iterator UI = N->use_begin(),
14251 UE = N->use_end();
14252 !ExpectingFlags && UI != UE; ++UI)
14253 switch (UI->getOpcode()) {
14254 default:
14255 case ISD::BR_CC:
14256 case ISD::BRCOND:
14257 case ISD::SELECT:
14258 ExpectingFlags = true;
14259 break;
14260 case ISD::CopyToReg:
14261 case ISD::SIGN_EXTEND:
14262 case ISD::ZERO_EXTEND:
14263 case ISD::ANY_EXTEND:
14264 break;
14265 }
14266
14267 if (!ExpectingFlags) {
14268 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
14269 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
14270
14271 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
14272 X86::CondCode tmp = cc0;
14273 cc0 = cc1;
14274 cc1 = tmp;
14275 }
14276
14277 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
14278 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
14279 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
14280 X86ISD::NodeType NTOperator = is64BitFP ?
14281 X86ISD::FSETCCsd : X86ISD::FSETCCss;
14282 // FIXME: need symbolic constants for these magic numbers.
14283 // See X86ATTInstPrinter.cpp:printSSECC().
14284 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
14285 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
14286 DAG.getConstant(x86cc, MVT::i8));
14287 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
14288 OnesOrZeroesF);
14289 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
14290 DAG.getConstant(1, MVT::i32));
14291 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
14292 return OneBitOfTruth;
14293 }
14294 }
14295 }
14296 }
14297 return SDValue();
14298}
14299
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014300/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
14301/// so it can be folded inside ANDNP.
14302static bool CanFoldXORWithAllOnes(const SDNode *N) {
14303 EVT VT = N->getValueType(0);
14304
14305 // Match direct AllOnes for 128 and 256-bit vectors
14306 if (ISD::isBuildVectorAllOnes(N))
14307 return true;
14308
14309 // Look through a bit convert.
14310 if (N->getOpcode() == ISD::BITCAST)
14311 N = N->getOperand(0).getNode();
14312
14313 // Sometimes the operand may come from a insert_subvector building a 256-bit
14314 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014315 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000014316 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
14317 SDValue V1 = N->getOperand(0);
14318 SDValue V2 = N->getOperand(1);
14319
14320 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
14321 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
14322 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
14323 ISD::isBuildVectorAllOnes(V2.getNode()))
14324 return true;
14325 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014326
14327 return false;
14328}
14329
Nate Begemanb65c1752010-12-17 22:55:37 +000014330static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
14331 TargetLowering::DAGCombinerInfo &DCI,
14332 const X86Subtarget *Subtarget) {
14333 if (DCI.isBeforeLegalizeOps())
14334 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014335
Stuart Hastings865f0932011-06-03 23:53:54 +000014336 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14337 if (R.getNode())
14338 return R;
14339
Craig Topper54a11172011-10-14 07:06:56 +000014340 EVT VT = N->getValueType(0);
14341
Craig Topperb4c94572011-10-21 06:55:01 +000014342 // Create ANDN, BLSI, and BLSR instructions
14343 // BLSI is X & (-X)
14344 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000014345 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14346 SDValue N0 = N->getOperand(0);
14347 SDValue N1 = N->getOperand(1);
14348 DebugLoc DL = N->getDebugLoc();
14349
14350 // Check LHS for not
14351 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14352 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14353 // Check RHS for not
14354 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14355 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14356
Craig Topperb4c94572011-10-21 06:55:01 +000014357 // Check LHS for neg
14358 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14359 isZero(N0.getOperand(0)))
14360 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14361
14362 // Check RHS for neg
14363 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14364 isZero(N1.getOperand(0)))
14365 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14366
14367 // Check LHS for X-1
14368 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14369 isAllOnes(N0.getOperand(1)))
14370 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14371
14372 // Check RHS for X-1
14373 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14374 isAllOnes(N1.getOperand(1)))
14375 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14376
Craig Topper54a11172011-10-14 07:06:56 +000014377 return SDValue();
14378 }
14379
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014380 // Want to form ANDNP nodes:
14381 // 1) In the hopes of then easily combining them with OR and AND nodes
14382 // to form PBLEND/PSIGN.
14383 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014384 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014385 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014386
Nate Begemanb65c1752010-12-17 22:55:37 +000014387 SDValue N0 = N->getOperand(0);
14388 SDValue N1 = N->getOperand(1);
14389 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014390
Nate Begemanb65c1752010-12-17 22:55:37 +000014391 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014392 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014393 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14394 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014395 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014396
14397 // Check RHS for vnot
14398 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014399 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14400 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014401 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014402
Nate Begemanb65c1752010-12-17 22:55:37 +000014403 return SDValue();
14404}
14405
Evan Cheng760d1942010-01-04 21:22:48 +000014406static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014407 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014408 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014409 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014410 return SDValue();
14411
Stuart Hastings865f0932011-06-03 23:53:54 +000014412 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14413 if (R.getNode())
14414 return R;
14415
Evan Cheng760d1942010-01-04 21:22:48 +000014416 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014417
Evan Cheng760d1942010-01-04 21:22:48 +000014418 SDValue N0 = N->getOperand(0);
14419 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014420
Nate Begemanb65c1752010-12-17 22:55:37 +000014421 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014422 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014423 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014424 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14425 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014426
Craig Topper1666cb62011-11-19 07:07:26 +000014427 // Canonicalize pandn to RHS
14428 if (N0.getOpcode() == X86ISD::ANDNP)
14429 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014430 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014431 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14432 SDValue Mask = N1.getOperand(0);
14433 SDValue X = N1.getOperand(1);
14434 SDValue Y;
14435 if (N0.getOperand(0) == Mask)
14436 Y = N0.getOperand(1);
14437 if (N0.getOperand(1) == Mask)
14438 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014439
Craig Topper1666cb62011-11-19 07:07:26 +000014440 // Check to see if the mask appeared in both the AND and ANDNP and
14441 if (!Y.getNode())
14442 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014443
Craig Topper1666cb62011-11-19 07:07:26 +000014444 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014445 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014446 if (Mask.getOpcode() == ISD::BITCAST)
14447 Mask = Mask.getOperand(0);
14448 if (X.getOpcode() == ISD::BITCAST)
14449 X = X.getOperand(0);
14450 if (Y.getOpcode() == ISD::BITCAST)
14451 Y = Y.getOperand(0);
14452
Craig Topper1666cb62011-11-19 07:07:26 +000014453 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014454
Craig Toppered2e13d2012-01-22 19:15:14 +000014455 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014456 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14457 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014458 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014459 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014460
14461 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014462 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014463 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14464 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14465 if ((SraAmt + 1) != EltBits)
14466 return SDValue();
14467
14468 DebugLoc DL = N->getDebugLoc();
14469
14470 // Now we know we at least have a plendvb with the mask val. See if
14471 // we can form a psignb/w/d.
14472 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014473 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14474 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014475 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14476 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14477 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014478 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014479 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014480 }
14481 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014482 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014483 return SDValue();
14484
14485 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14486
14487 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14488 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14489 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014490 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014491 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014492 }
14493 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014494
Craig Topper1666cb62011-11-19 07:07:26 +000014495 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14496 return SDValue();
14497
Nate Begemanb65c1752010-12-17 22:55:37 +000014498 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014499 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14500 std::swap(N0, N1);
14501 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14502 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014503 if (!N0.hasOneUse() || !N1.hasOneUse())
14504 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014505
14506 SDValue ShAmt0 = N0.getOperand(1);
14507 if (ShAmt0.getValueType() != MVT::i8)
14508 return SDValue();
14509 SDValue ShAmt1 = N1.getOperand(1);
14510 if (ShAmt1.getValueType() != MVT::i8)
14511 return SDValue();
14512 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14513 ShAmt0 = ShAmt0.getOperand(0);
14514 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14515 ShAmt1 = ShAmt1.getOperand(0);
14516
14517 DebugLoc DL = N->getDebugLoc();
14518 unsigned Opc = X86ISD::SHLD;
14519 SDValue Op0 = N0.getOperand(0);
14520 SDValue Op1 = N1.getOperand(0);
14521 if (ShAmt0.getOpcode() == ISD::SUB) {
14522 Opc = X86ISD::SHRD;
14523 std::swap(Op0, Op1);
14524 std::swap(ShAmt0, ShAmt1);
14525 }
14526
Evan Cheng8b1190a2010-04-28 01:18:01 +000014527 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014528 if (ShAmt1.getOpcode() == ISD::SUB) {
14529 SDValue Sum = ShAmt1.getOperand(0);
14530 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014531 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14532 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14533 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14534 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014535 return DAG.getNode(Opc, DL, VT,
14536 Op0, Op1,
14537 DAG.getNode(ISD::TRUNCATE, DL,
14538 MVT::i8, ShAmt0));
14539 }
14540 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14541 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14542 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014543 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014544 return DAG.getNode(Opc, DL, VT,
14545 N0.getOperand(0), N1.getOperand(0),
14546 DAG.getNode(ISD::TRUNCATE, DL,
14547 MVT::i8, ShAmt0));
14548 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014549
Evan Cheng760d1942010-01-04 21:22:48 +000014550 return SDValue();
14551}
14552
Manman Ren92363622012-06-07 22:39:10 +000014553// Generate NEG and CMOV for integer abs.
14554static SDValue performIntegerAbsCombine(SDNode *N, SelectionDAG &DAG) {
14555 EVT VT = N->getValueType(0);
14556
14557 // Since X86 does not have CMOV for 8-bit integer, we don't convert
14558 // 8-bit integer abs to NEG and CMOV.
14559 if (VT.isInteger() && VT.getSizeInBits() == 8)
14560 return SDValue();
14561
14562 SDValue N0 = N->getOperand(0);
14563 SDValue N1 = N->getOperand(1);
14564 DebugLoc DL = N->getDebugLoc();
14565
14566 // Check pattern of XOR(ADD(X,Y), Y) where Y is SRA(X, size(X)-1)
14567 // and change it to SUB and CMOV.
14568 if (VT.isInteger() && N->getOpcode() == ISD::XOR &&
14569 N0.getOpcode() == ISD::ADD &&
14570 N0.getOperand(1) == N1 &&
14571 N1.getOpcode() == ISD::SRA &&
14572 N1.getOperand(0) == N0.getOperand(0))
14573 if (ConstantSDNode *Y1C = dyn_cast<ConstantSDNode>(N1.getOperand(1)))
14574 if (Y1C->getAPIntValue() == VT.getSizeInBits()-1) {
14575 // Generate SUB & CMOV.
14576 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, DAG.getVTList(VT, MVT::i32),
14577 DAG.getConstant(0, VT), N0.getOperand(0));
14578
14579 SDValue Ops[] = { N0.getOperand(0), Neg,
14580 DAG.getConstant(X86::COND_GE, MVT::i8),
14581 SDValue(Neg.getNode(), 1) };
14582 return DAG.getNode(X86ISD::CMOV, DL, DAG.getVTList(VT, MVT::Glue),
14583 Ops, array_lengthof(Ops));
14584 }
14585 return SDValue();
14586}
14587
Craig Topper3738ccd2011-12-27 06:27:23 +000014588// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014589static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14590 TargetLowering::DAGCombinerInfo &DCI,
14591 const X86Subtarget *Subtarget) {
14592 if (DCI.isBeforeLegalizeOps())
14593 return SDValue();
14594
Manman Ren45d53b82012-06-08 18:58:26 +000014595 if (Subtarget->hasCMov()) {
14596 SDValue RV = performIntegerAbsCombine(N, DAG);
14597 if (RV.getNode())
14598 return RV;
14599 }
Manman Ren92363622012-06-07 22:39:10 +000014600
14601 // Try forming BMI if it is available.
14602 if (!Subtarget->hasBMI())
14603 return SDValue();
14604
Craig Topperb4c94572011-10-21 06:55:01 +000014605 EVT VT = N->getValueType(0);
14606
14607 if (VT != MVT::i32 && VT != MVT::i64)
14608 return SDValue();
14609
Craig Topper3738ccd2011-12-27 06:27:23 +000014610 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14611
Craig Topperb4c94572011-10-21 06:55:01 +000014612 // Create BLSMSK instructions by finding X ^ (X-1)
14613 SDValue N0 = N->getOperand(0);
14614 SDValue N1 = N->getOperand(1);
14615 DebugLoc DL = N->getDebugLoc();
14616
14617 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14618 isAllOnes(N0.getOperand(1)))
14619 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14620
14621 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14622 isAllOnes(N1.getOperand(1)))
14623 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14624
14625 return SDValue();
14626}
14627
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014628/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14629static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014630 TargetLowering::DAGCombinerInfo &DCI,
14631 const X86Subtarget *Subtarget) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014632 LoadSDNode *Ld = cast<LoadSDNode>(N);
14633 EVT RegVT = Ld->getValueType(0);
14634 EVT MemVT = Ld->getMemoryVT();
14635 DebugLoc dl = Ld->getDebugLoc();
14636 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14637
14638 ISD::LoadExtType Ext = Ld->getExtensionType();
14639
Nadav Rotemca6f2962011-09-18 19:00:23 +000014640 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014641 // shuffle. We need SSE4 for the shuffles.
14642 // TODO: It is possible to support ZExt by zeroing the undef values
14643 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014644 if (RegVT.isVector() && RegVT.isInteger() &&
14645 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014646 assert(MemVT != RegVT && "Cannot extend to the same type");
14647 assert(MemVT.isVector() && "Must load a vector from memory");
14648
14649 unsigned NumElems = RegVT.getVectorNumElements();
14650 unsigned RegSz = RegVT.getSizeInBits();
14651 unsigned MemSz = MemVT.getSizeInBits();
14652 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014653
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014654 // All sizes must be a power of two.
14655 if (!isPowerOf2_32(RegSz * MemSz * NumElems))
14656 return SDValue();
14657
14658 // Attempt to load the original value using scalar loads.
14659 // Find the largest scalar type that divides the total loaded size.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014660 MVT SclrLoadTy = MVT::i8;
14661 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14662 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14663 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014664 if (TLI.isTypeLegal(Tp) && ((MemSz % Tp.getSizeInBits()) == 0)) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014665 SclrLoadTy = Tp;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014666 }
14667 }
14668
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014669 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
14670 if (TLI.isTypeLegal(MVT::f64) && SclrLoadTy.getSizeInBits() < 64 &&
14671 (64 <= MemSz))
14672 SclrLoadTy = MVT::f64;
14673
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014674 // Calculate the number of scalar loads that we need to perform
14675 // in order to load our vector from memory.
14676 unsigned NumLoads = MemSz / SclrLoadTy.getSizeInBits();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014677
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014678 // Represent our vector as a sequence of elements which are the
14679 // largest scalar that we can load.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014680 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14681 RegSz/SclrLoadTy.getSizeInBits());
14682
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014683 // Represent the data using the same element type that is stored in
14684 // memory. In practice, we ''widen'' MemVT.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014685 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14686 RegSz/MemVT.getScalarType().getSizeInBits());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014687
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014688 assert(WideVecVT.getSizeInBits() == LoadUnitVecVT.getSizeInBits() &&
14689 "Invalid vector type");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014690
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014691 // We can't shuffle using an illegal type.
14692 if (!TLI.isTypeLegal(WideVecVT))
14693 return SDValue();
14694
14695 SmallVector<SDValue, 8> Chains;
14696 SDValue Ptr = Ld->getBasePtr();
14697 SDValue Increment = DAG.getConstant(SclrLoadTy.getSizeInBits()/8,
14698 TLI.getPointerTy());
14699 SDValue Res = DAG.getUNDEF(LoadUnitVecVT);
14700
14701 for (unsigned i = 0; i < NumLoads; ++i) {
14702 // Perform a single load.
14703 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14704 Ptr, Ld->getPointerInfo(),
14705 Ld->isVolatile(), Ld->isNonTemporal(),
14706 Ld->isInvariant(), Ld->getAlignment());
14707 Chains.push_back(ScalarLoad.getValue(1));
14708 // Create the first element type using SCALAR_TO_VECTOR in order to avoid
14709 // another round of DAGCombining.
14710 if (i == 0)
14711 Res = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, LoadUnitVecVT, ScalarLoad);
14712 else
14713 Res = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, LoadUnitVecVT, Res,
14714 ScalarLoad, DAG.getIntPtrConstant(i));
14715
14716 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14717 }
14718
14719 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14720 Chains.size());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014721
14722 // Bitcast the loaded value to a vector of the original element type, in
14723 // the size of the target vector type.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014724 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, Res);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014725 unsigned SizeRatio = RegSz/MemSz;
14726
14727 // Redistribute the loaded elements into the different locations.
14728 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014729 for (unsigned i = 0; i != NumElems; ++i)
14730 ShuffleVec[i*SizeRatio] = i;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014731
14732 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014733 DAG.getUNDEF(WideVecVT),
14734 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014735
14736 // Bitcast to the requested type.
14737 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14738 // Replace the original load with the new sequence
14739 // and return the new chain.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014740 return DCI.CombineTo(N, Shuff, TF, true);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014741 }
14742
14743 return SDValue();
14744}
14745
Chris Lattner149a4e52008-02-22 02:09:43 +000014746/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014747static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014748 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014749 StoreSDNode *St = cast<StoreSDNode>(N);
14750 EVT VT = St->getValue().getValueType();
14751 EVT StVT = St->getMemoryVT();
14752 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014753 SDValue StoredVal = St->getOperand(1);
14754 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14755
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014756 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem87d35e82012-05-19 20:30:08 +000014757 // On Sandy Bridge, 256-bit memory operations are executed by two
14758 // 128-bit ports. However, on Haswell it is better to issue a single 256-bit
14759 // memory operation.
14760 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2() &&
Craig Topperb4a8aef2012-04-27 21:05:09 +000014761 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14762 StoredVal.getNumOperands() == 2) {
Nadav Rotem5e742a32011-08-11 16:41:21 +000014763 SDValue Value0 = StoredVal.getOperand(0);
14764 SDValue Value1 = StoredVal.getOperand(1);
14765
14766 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14767 SDValue Ptr0 = St->getBasePtr();
14768 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14769
14770 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14771 St->getPointerInfo(), St->isVolatile(),
14772 St->isNonTemporal(), St->getAlignment());
14773 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14774 St->getPointerInfo(), St->isVolatile(),
14775 St->isNonTemporal(), St->getAlignment());
14776 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14777 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014778
14779 // Optimize trunc store (of multiple scalars) to shuffle and store.
14780 // First, pack all of the elements in one place. Next, store to memory
14781 // in fewer chunks.
14782 if (St->isTruncatingStore() && VT.isVector()) {
14783 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14784 unsigned NumElems = VT.getVectorNumElements();
14785 assert(StVT != VT && "Cannot truncate to the same type");
14786 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14787 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14788
14789 // From, To sizes and ElemCount must be pow of two
14790 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014791 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014792 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014793 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014794
Nadav Rotem614061b2011-08-10 19:30:14 +000014795 unsigned SizeRatio = FromSz / ToSz;
14796
14797 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14798
14799 // Create a type on which we perform the shuffle
14800 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14801 StVT.getScalarType(), NumElems*SizeRatio);
14802
14803 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14804
14805 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14806 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014807 for (unsigned i = 0; i != NumElems; ++i)
14808 ShuffleVec[i] = i * SizeRatio;
Nadav Rotem614061b2011-08-10 19:30:14 +000014809
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014810 // Can't shuffle using an illegal type.
14811 if (!TLI.isTypeLegal(WideVecVT))
14812 return SDValue();
Nadav Rotem614061b2011-08-10 19:30:14 +000014813
14814 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014815 DAG.getUNDEF(WideVecVT),
14816 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000014817 // At this point all of the data is stored at the bottom of the
14818 // register. We now need to save it to mem.
14819
14820 // Find the largest store unit
14821 MVT StoreType = MVT::i8;
14822 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14823 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14824 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014825 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToSz)
Nadav Rotem614061b2011-08-10 19:30:14 +000014826 StoreType = Tp;
14827 }
14828
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014829 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
14830 if (TLI.isTypeLegal(MVT::f64) && StoreType.getSizeInBits() < 64 &&
14831 (64 <= NumElems * ToSz))
14832 StoreType = MVT::f64;
14833
Nadav Rotem614061b2011-08-10 19:30:14 +000014834 // Bitcast the original vector into a vector of store-size units
14835 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014836 StoreType, VT.getSizeInBits()/StoreType.getSizeInBits());
Nadav Rotem614061b2011-08-10 19:30:14 +000014837 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14838 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14839 SmallVector<SDValue, 8> Chains;
14840 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14841 TLI.getPointerTy());
14842 SDValue Ptr = St->getBasePtr();
14843
14844 // Perform one or more big stores into memory.
Craig Topper31a207a2012-05-04 06:39:13 +000014845 for (unsigned i=0, e=(ToSz*NumElems)/StoreType.getSizeInBits(); i!=e; ++i) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014846 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14847 StoreType, ShuffWide,
14848 DAG.getIntPtrConstant(i));
14849 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14850 St->getPointerInfo(), St->isVolatile(),
14851 St->isNonTemporal(), St->getAlignment());
14852 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14853 Chains.push_back(Ch);
14854 }
14855
14856 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14857 Chains.size());
14858 }
14859
14860
Chris Lattner149a4e52008-02-22 02:09:43 +000014861 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14862 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014863 // A preferable solution to the general problem is to figure out the right
14864 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014865
14866 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014867 if (VT.getSizeInBits() != 64)
14868 return SDValue();
14869
Devang Patel578efa92009-06-05 21:57:13 +000014870 const Function *F = DAG.getMachineFunction().getFunction();
14871 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014872 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014873 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014874 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014875 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014876 isa<LoadSDNode>(St->getValue()) &&
14877 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14878 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014879 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014880 LoadSDNode *Ld = 0;
14881 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014882 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014883 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014884 // Must be a store of a load. We currently handle two cases: the load
14885 // is a direct child, and it's under an intervening TokenFactor. It is
14886 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014887 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014888 Ld = cast<LoadSDNode>(St->getChain());
14889 else if (St->getValue().hasOneUse() &&
14890 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014891 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014892 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014893 TokenFactorIndex = i;
14894 Ld = cast<LoadSDNode>(St->getValue());
14895 } else
14896 Ops.push_back(ChainVal->getOperand(i));
14897 }
14898 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014899
Evan Cheng536e6672009-03-12 05:59:15 +000014900 if (!Ld || !ISD::isNormalLoad(Ld))
14901 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014902
Evan Cheng536e6672009-03-12 05:59:15 +000014903 // If this is not the MMX case, i.e. we are just turning i64 load/store
14904 // into f64 load/store, avoid the transformation if there are multiple
14905 // uses of the loaded value.
14906 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14907 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014908
Evan Cheng536e6672009-03-12 05:59:15 +000014909 DebugLoc LdDL = Ld->getDebugLoc();
14910 DebugLoc StDL = N->getDebugLoc();
14911 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14912 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14913 // pair instead.
14914 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014915 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014916 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14917 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014918 Ld->isNonTemporal(), Ld->isInvariant(),
14919 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014920 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014921 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014922 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014923 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014924 Ops.size());
14925 }
Evan Cheng536e6672009-03-12 05:59:15 +000014926 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014927 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014928 St->isVolatile(), St->isNonTemporal(),
14929 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014930 }
Evan Cheng536e6672009-03-12 05:59:15 +000014931
14932 // Otherwise, lower to two pairs of 32-bit loads / stores.
14933 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014934 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14935 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014936
Owen Anderson825b72b2009-08-11 20:47:22 +000014937 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014938 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014939 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014940 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014941 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014942 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014943 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014944 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014945 MinAlign(Ld->getAlignment(), 4));
14946
14947 SDValue NewChain = LoLd.getValue(1);
14948 if (TokenFactorIndex != -1) {
14949 Ops.push_back(LoLd);
14950 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014951 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014952 Ops.size());
14953 }
14954
14955 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014956 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14957 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014958
14959 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014960 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014961 St->isVolatile(), St->isNonTemporal(),
14962 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014963 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014964 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014965 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014966 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014967 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014968 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014969 }
Dan Gohman475871a2008-07-27 21:46:04 +000014970 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014971}
14972
Duncan Sands17470be2011-09-22 20:15:48 +000014973/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14974/// and return the operands for the horizontal operation in LHS and RHS. A
14975/// horizontal operation performs the binary operation on successive elements
14976/// of its first operand, then on successive elements of its second operand,
14977/// returning the resulting values in a vector. For example, if
14978/// A = < float a0, float a1, float a2, float a3 >
14979/// and
14980/// B = < float b0, float b1, float b2, float b3 >
14981/// then the result of doing a horizontal operation on A and B is
14982/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14983/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14984/// A horizontal-op B, for some already available A and B, and if so then LHS is
14985/// set to A, RHS to B, and the routine returns 'true'.
14986/// Note that the binary operation should have the property that if one of the
14987/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014988static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014989 // Look for the following pattern: if
14990 // A = < float a0, float a1, float a2, float a3 >
14991 // B = < float b0, float b1, float b2, float b3 >
14992 // and
14993 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14994 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14995 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14996 // which is A horizontal-op B.
14997
14998 // At least one of the operands should be a vector shuffle.
14999 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
15000 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
15001 return false;
15002
15003 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000015004
15005 assert((VT.is128BitVector() || VT.is256BitVector()) &&
15006 "Unsupported vector type for horizontal add/sub");
15007
15008 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
15009 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000015010 unsigned NumElts = VT.getVectorNumElements();
15011 unsigned NumLanes = VT.getSizeInBits()/128;
15012 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000015013 assert((NumLaneElts % 2 == 0) &&
15014 "Vector type should have an even number of elements in each lane");
15015 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000015016
15017 // View LHS in the form
15018 // LHS = VECTOR_SHUFFLE A, B, LMask
15019 // If LHS is not a shuffle then pretend it is the shuffle
15020 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
15021 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
15022 // type VT.
15023 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000015024 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000015025 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
15026 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
15027 A = LHS.getOperand(0);
15028 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
15029 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000015030 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
15031 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000015032 } else {
15033 if (LHS.getOpcode() != ISD::UNDEF)
15034 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000015035 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000015036 LMask[i] = i;
15037 }
15038
15039 // Likewise, view RHS in the form
15040 // RHS = VECTOR_SHUFFLE C, D, RMask
15041 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000015042 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000015043 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
15044 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
15045 C = RHS.getOperand(0);
15046 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
15047 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000015048 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
15049 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000015050 } else {
15051 if (RHS.getOpcode() != ISD::UNDEF)
15052 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000015053 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000015054 RMask[i] = i;
15055 }
15056
15057 // Check that the shuffles are both shuffling the same vectors.
15058 if (!(A == C && B == D) && !(A == D && B == C))
15059 return false;
15060
15061 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
15062 if (!A.getNode() && !B.getNode())
15063 return false;
15064
15065 // If A and B occur in reverse order in RHS, then "swap" them (which means
15066 // rewriting the mask).
15067 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000015068 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000015069
15070 // At this point LHS and RHS are equivalent to
15071 // LHS = VECTOR_SHUFFLE A, B, LMask
15072 // RHS = VECTOR_SHUFFLE A, B, RMask
15073 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000015074 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000015075 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000015076
Craig Topperf8363302011-12-02 08:18:41 +000015077 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000015078 if (LIdx < 0 || RIdx < 0 ||
15079 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
15080 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000015081 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000015082
Craig Topperf8363302011-12-02 08:18:41 +000015083 // Check that successive elements are being operated on. If not, this is
15084 // not a horizontal operation.
15085 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
15086 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000015087 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000015088 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000015089 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000015090 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000015091 }
15092
15093 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
15094 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
15095 return true;
15096}
15097
15098/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
15099static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
15100 const X86Subtarget *Subtarget) {
15101 EVT VT = N->getValueType(0);
15102 SDValue LHS = N->getOperand(0);
15103 SDValue RHS = N->getOperand(1);
15104
15105 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015106 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000015107 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000015108 isHorizontalBinOp(LHS, RHS, true))
15109 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
15110 return SDValue();
15111}
15112
15113/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
15114static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
15115 const X86Subtarget *Subtarget) {
15116 EVT VT = N->getValueType(0);
15117 SDValue LHS = N->getOperand(0);
15118 SDValue RHS = N->getOperand(1);
15119
15120 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015121 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000015122 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000015123 isHorizontalBinOp(LHS, RHS, false))
15124 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
15125 return SDValue();
15126}
15127
Chris Lattner6cf73262008-01-25 06:14:17 +000015128/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
15129/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000015130static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000015131 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
15132 // F[X]OR(0.0, x) -> x
15133 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000015134 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
15135 if (C->getValueAPF().isPosZero())
15136 return N->getOperand(1);
15137 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
15138 if (C->getValueAPF().isPosZero())
15139 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000015140 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000015141}
15142
15143/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000015144static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000015145 // FAND(0.0, x) -> 0.0
15146 // FAND(x, 0.0) -> 0.0
15147 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
15148 if (C->getValueAPF().isPosZero())
15149 return N->getOperand(0);
15150 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
15151 if (C->getValueAPF().isPosZero())
15152 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000015153 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000015154}
15155
Dan Gohmane5af2d32009-01-29 01:59:02 +000015156static SDValue PerformBTCombine(SDNode *N,
15157 SelectionDAG &DAG,
15158 TargetLowering::DAGCombinerInfo &DCI) {
15159 // BT ignores high bits in the bit index operand.
15160 SDValue Op1 = N->getOperand(1);
15161 if (Op1.hasOneUse()) {
15162 unsigned BitWidth = Op1.getValueSizeInBits();
15163 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
15164 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015165 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
15166 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000015167 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000015168 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
15169 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
15170 DCI.CommitTargetLoweringOpt(TLO);
15171 }
15172 return SDValue();
15173}
Chris Lattner83e6c992006-10-04 06:57:07 +000015174
Eli Friedman7a5e5552009-06-07 06:52:44 +000015175static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
15176 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000015177 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000015178 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000015179 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000015180 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000015181 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000015182 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000015183 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015184 }
15185 return SDValue();
15186}
15187
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015188static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
15189 TargetLowering::DAGCombinerInfo &DCI,
15190 const X86Subtarget *Subtarget) {
15191 if (!DCI.isBeforeLegalizeOps())
15192 return SDValue();
15193
Craig Topper3ef43cf2012-04-24 06:36:35 +000015194 if (!Subtarget->hasAVX())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015195 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015196
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015197 EVT VT = N->getValueType(0);
15198 SDValue Op = N->getOperand(0);
15199 EVT OpVT = Op.getValueType();
15200 DebugLoc dl = N->getDebugLoc();
15201
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015202 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
15203 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015204
Craig Topper3ef43cf2012-04-24 06:36:35 +000015205 if (Subtarget->hasAVX2())
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015206 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, Op);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015207
15208 // Optimize vectors in AVX mode
15209 // Sign extend v8i16 to v8i32 and
15210 // v4i32 to v4i64
15211 //
15212 // Divide input vector into two parts
15213 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
15214 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
15215 // concat the vectors to original VT
15216
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015217 unsigned NumElems = OpVT.getVectorNumElements();
15218 SmallVector<int,8> ShufMask1(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015219 for (unsigned i = 0; i != NumElems/2; ++i)
15220 ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015221
15222 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000015223 &ShufMask1[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015224
15225 SmallVector<int,8> ShufMask2(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015226 for (unsigned i = 0; i != NumElems/2; ++i)
15227 ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015228
15229 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000015230 &ShufMask2[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015231
Craig Topper3ef43cf2012-04-24 06:36:35 +000015232 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015233 VT.getVectorNumElements()/2);
15234
Craig Topper3ef43cf2012-04-24 06:36:35 +000015235 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015236 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
15237
15238 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
15239 }
15240 return SDValue();
15241}
15242
Michael Liaof6c24ee2012-08-10 14:39:24 +000015243static SDValue PerformFMACombine(SDNode *N, SelectionDAG &DAG,
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000015244 const X86Subtarget* Subtarget) {
15245 DebugLoc dl = N->getDebugLoc();
15246 EVT VT = N->getValueType(0);
15247
15248 EVT ScalarVT = VT.getScalarType();
15249 if ((ScalarVT != MVT::f32 && ScalarVT != MVT::f64) || !Subtarget->hasFMA())
15250 return SDValue();
15251
15252 SDValue A = N->getOperand(0);
15253 SDValue B = N->getOperand(1);
15254 SDValue C = N->getOperand(2);
15255
15256 bool NegA = (A.getOpcode() == ISD::FNEG);
15257 bool NegB = (B.getOpcode() == ISD::FNEG);
15258 bool NegC = (C.getOpcode() == ISD::FNEG);
15259
Michael Liaof6c24ee2012-08-10 14:39:24 +000015260 // Negative multiplication when NegA xor NegB
15261 bool NegMul = (NegA != NegB);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000015262 if (NegA)
15263 A = A.getOperand(0);
15264 if (NegB)
15265 B = B.getOperand(0);
15266 if (NegC)
15267 C = C.getOperand(0);
15268
15269 unsigned Opcode;
15270 if (!NegMul)
15271 Opcode = (!NegC)? X86ISD::FMADD : X86ISD::FMSUB;
15272 else
15273 Opcode = (!NegC)? X86ISD::FNMADD : X86ISD::FNMSUB;
15274 return DAG.getNode(Opcode, dl, VT, A, B, C);
15275}
15276
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015277static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000015278 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015279 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000015280 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
15281 // (and (i32 x86isd::setcc_carry), 1)
15282 // This eliminates the zext. This transformation is necessary because
15283 // ISD::SETCC is always legalized to i8.
15284 DebugLoc dl = N->getDebugLoc();
15285 SDValue N0 = N->getOperand(0);
15286 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015287 EVT OpVT = N0.getValueType();
15288
Evan Cheng2e489c42009-12-16 00:53:11 +000015289 if (N0.getOpcode() == ISD::AND &&
15290 N0.hasOneUse() &&
15291 N0.getOperand(0).hasOneUse()) {
15292 SDValue N00 = N0.getOperand(0);
15293 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
15294 return SDValue();
15295 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
15296 if (!C || C->getZExtValue() != 1)
15297 return SDValue();
15298 return DAG.getNode(ISD::AND, dl, VT,
15299 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
15300 N00.getOperand(0), N00.getOperand(1)),
15301 DAG.getConstant(1, VT));
15302 }
Craig Topperd0cf5652012-04-21 18:13:35 +000015303
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015304 // Optimize vectors in AVX mode:
15305 //
15306 // v8i16 -> v8i32
15307 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
15308 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
15309 // Concat upper and lower parts.
15310 //
15311 // v4i32 -> v4i64
15312 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
15313 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
15314 // Concat upper and lower parts.
15315 //
Craig Topperc16f8512012-04-25 06:39:39 +000015316 if (!DCI.isBeforeLegalizeOps())
15317 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015318
Craig Topperc16f8512012-04-25 06:39:39 +000015319 if (!Subtarget->hasAVX())
15320 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015321
Craig Topperc16f8512012-04-25 06:39:39 +000015322 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
15323 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015324
Craig Topperc16f8512012-04-25 06:39:39 +000015325 if (Subtarget->hasAVX2())
15326 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, N0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015327
Craig Topperc16f8512012-04-25 06:39:39 +000015328 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
15329 SDValue OpLo = getUnpackl(DAG, dl, OpVT, N0, ZeroVec);
15330 SDValue OpHi = getUnpackh(DAG, dl, OpVT, N0, ZeroVec);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015331
Craig Topperc16f8512012-04-25 06:39:39 +000015332 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
15333 VT.getVectorNumElements()/2);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015334
Craig Topperc16f8512012-04-25 06:39:39 +000015335 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
15336 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
15337
15338 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015339 }
15340
Evan Cheng2e489c42009-12-16 00:53:11 +000015341 return SDValue();
15342}
15343
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015344// Optimize x == -y --> x+y == 0
15345// x != -y --> x+y != 0
15346static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15347 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
15348 SDValue LHS = N->getOperand(0);
Chad Rosiera20e1e72012-08-01 18:39:17 +000015349 SDValue RHS = N->getOperand(1);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015350
15351 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
15352 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
15353 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
15354 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15355 LHS.getValueType(), RHS, LHS.getOperand(1));
15356 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15357 addV, DAG.getConstant(0, addV.getValueType()), CC);
15358 }
15359 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
15360 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
15361 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
15362 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15363 RHS.getValueType(), LHS, RHS.getOperand(1));
15364 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15365 addV, DAG.getConstant(0, addV.getValueType()), CC);
15366 }
15367 return SDValue();
15368}
15369
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015370// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
15371static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015372 DebugLoc DL = N->getDebugLoc();
Michael Liao2a33cec2012-08-10 19:58:13 +000015373 X86::CondCode CC = X86::CondCode(N->getConstantOperandVal(0));
15374 SDValue EFLAGS = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015375
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015376 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
15377 // a zext and produces an all-ones bit which is more useful than 0/1 in some
15378 // cases.
Michael Liao2a33cec2012-08-10 19:58:13 +000015379 if (CC == X86::COND_B)
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015380 return DAG.getNode(ISD::AND, DL, MVT::i8,
15381 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
Michael Liao2a33cec2012-08-10 19:58:13 +000015382 DAG.getConstant(CC, MVT::i8), EFLAGS),
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015383 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015384
Michael Liao2a33cec2012-08-10 19:58:13 +000015385 SDValue Flags;
15386
15387 Flags = BoolTestSetCCCombine(EFLAGS, CC);
15388 if (Flags.getNode()) {
15389 SDValue Cond = DAG.getConstant(CC, MVT::i8);
15390 return DAG.getNode(X86ISD::SETCC, DL, N->getVTList(), Cond, Flags);
15391 }
15392
15393 return SDValue();
15394}
15395
15396// Optimize branch condition evaluation.
15397//
15398static SDValue PerformBrCondCombine(SDNode *N, SelectionDAG &DAG,
15399 TargetLowering::DAGCombinerInfo &DCI,
15400 const X86Subtarget *Subtarget) {
15401 DebugLoc DL = N->getDebugLoc();
15402 SDValue Chain = N->getOperand(0);
15403 SDValue Dest = N->getOperand(1);
15404 SDValue EFLAGS = N->getOperand(3);
15405 X86::CondCode CC = X86::CondCode(N->getConstantOperandVal(2));
15406
15407 SDValue Flags;
15408
15409 Flags = BoolTestSetCCCombine(EFLAGS, CC);
15410 if (Flags.getNode()) {
15411 SDValue Cond = DAG.getConstant(CC, MVT::i8);
15412 return DAG.getNode(X86ISD::BRCOND, DL, N->getVTList(), Chain, Dest, Cond,
15413 Flags);
15414 }
15415
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015416 return SDValue();
15417}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015418
Craig Topper7fd5e162012-04-24 06:02:29 +000015419static SDValue PerformUINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG) {
Nadav Rotema3540772012-04-23 21:53:37 +000015420 SDValue Op0 = N->getOperand(0);
15421 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015422
15423 // UINT_TO_FP(v4i8) -> SINT_TO_FP(ZEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015424 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015425 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015426 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015427 SDValue P = DAG.getNode(ISD::ZERO_EXTEND, dl, DstVT, Op0);
15428 // Notice that we use SINT_TO_FP because we know that the high bits
15429 // are zero and SINT_TO_FP is better supported by the hardware.
15430 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15431 }
15432
15433 return SDValue();
15434}
15435
Benjamin Kramer1396c402011-06-18 11:09:41 +000015436static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
15437 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015438 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015439 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015440
15441 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015442 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015443 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015444 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015445 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
15446 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15447 }
15448
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015449 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
15450 // a 32-bit target where SSE doesn't support i64->FP operations.
15451 if (Op0.getOpcode() == ISD::LOAD) {
15452 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
15453 EVT VT = Ld->getValueType(0);
15454 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
15455 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
15456 !XTLI->getSubtarget()->is64Bit() &&
15457 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000015458 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
15459 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015460 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
15461 return FILDChain;
15462 }
15463 }
15464 return SDValue();
15465}
15466
Craig Topper7fd5e162012-04-24 06:02:29 +000015467static SDValue PerformFP_TO_SINTCombine(SDNode *N, SelectionDAG &DAG) {
15468 EVT VT = N->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015469
15470 // v4i8 = FP_TO_SINT() -> v4i8 = TRUNCATE (V4i32 = FP_TO_SINT()
Nadav Rotema3540772012-04-23 21:53:37 +000015471 if (VT == MVT::v8i8 || VT == MVT::v4i8) {
15472 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015473 MVT DstVT = VT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015474 SDValue I = DAG.getNode(ISD::FP_TO_SINT, dl, DstVT, N->getOperand(0));
15475 return DAG.getNode(ISD::TRUNCATE, dl, VT, I);
15476 }
15477
15478 return SDValue();
15479}
15480
Chris Lattner23a01992010-12-20 01:37:09 +000015481// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
15482static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
15483 X86TargetLowering::DAGCombinerInfo &DCI) {
15484 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
15485 // the result is either zero or one (depending on the input carry bit).
15486 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
15487 if (X86::isZeroNode(N->getOperand(0)) &&
15488 X86::isZeroNode(N->getOperand(1)) &&
15489 // We don't have a good way to replace an EFLAGS use, so only do this when
15490 // dead right now.
15491 SDValue(N, 1).use_empty()) {
15492 DebugLoc DL = N->getDebugLoc();
15493 EVT VT = N->getValueType(0);
15494 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
15495 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
15496 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
15497 DAG.getConstant(X86::COND_B,MVT::i8),
15498 N->getOperand(2)),
15499 DAG.getConstant(1, VT));
15500 return DCI.CombineTo(N, Res1, CarryOut);
15501 }
15502
15503 return SDValue();
15504}
15505
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015506// fold (add Y, (sete X, 0)) -> adc 0, Y
15507// (add Y, (setne X, 0)) -> sbb -1, Y
15508// (sub (sete X, 0), Y) -> sbb 0, Y
15509// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015510static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015511 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015512
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015513 // Look through ZExts.
15514 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
15515 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
15516 return SDValue();
15517
15518 SDValue SetCC = Ext.getOperand(0);
15519 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
15520 return SDValue();
15521
15522 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
15523 if (CC != X86::COND_E && CC != X86::COND_NE)
15524 return SDValue();
15525
15526 SDValue Cmp = SetCC.getOperand(1);
15527 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000015528 !X86::isZeroNode(Cmp.getOperand(1)) ||
15529 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015530 return SDValue();
15531
15532 SDValue CmpOp0 = Cmp.getOperand(0);
15533 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
15534 DAG.getConstant(1, CmpOp0.getValueType()));
15535
15536 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
15537 if (CC == X86::COND_NE)
15538 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
15539 DL, OtherVal.getValueType(), OtherVal,
15540 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
15541 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
15542 DL, OtherVal.getValueType(), OtherVal,
15543 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
15544}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015545
Craig Topper54f952a2011-11-19 09:02:40 +000015546/// PerformADDCombine - Do target-specific dag combines on integer adds.
15547static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
15548 const X86Subtarget *Subtarget) {
15549 EVT VT = N->getValueType(0);
15550 SDValue Op0 = N->getOperand(0);
15551 SDValue Op1 = N->getOperand(1);
15552
15553 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015554 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000015555 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000015556 isHorizontalBinOp(Op0, Op1, true))
15557 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
15558
15559 return OptimizeConditionalInDecrement(N, DAG);
15560}
15561
15562static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
15563 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015564 SDValue Op0 = N->getOperand(0);
15565 SDValue Op1 = N->getOperand(1);
15566
15567 // X86 can't encode an immediate LHS of a sub. See if we can push the
15568 // negation into a preceding instruction.
15569 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015570 // If the RHS of the sub is a XOR with one use and a constant, invert the
15571 // immediate. Then add one to the LHS of the sub so we can turn
15572 // X-Y -> X+~Y+1, saving one register.
15573 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
15574 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000015575 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015576 EVT VT = Op0.getValueType();
15577 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
15578 Op1.getOperand(0),
15579 DAG.getConstant(~XorC, VT));
15580 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000015581 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015582 }
15583 }
15584
Craig Topper54f952a2011-11-19 09:02:40 +000015585 // Try to synthesize horizontal adds from adds of shuffles.
15586 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000015587 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000015588 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15589 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000015590 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15591
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015592 return OptimizeConditionalInDecrement(N, DAG);
15593}
15594
Dan Gohman475871a2008-07-27 21:46:04 +000015595SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000015596 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015597 SelectionDAG &DAG = DCI.DAG;
15598 switch (N->getOpcode()) {
15599 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015600 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000015601 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000015602 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000015603 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015604 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000015605 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15606 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000015607 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000015608 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000015609 case ISD::SHL:
15610 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000015611 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000015612 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000015613 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000015614 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015615 case ISD::LOAD: return PerformLOADCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000015616 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Craig Topper7fd5e162012-04-24 06:02:29 +000015617 case ISD::UINT_TO_FP: return PerformUINT_TO_FPCombine(N, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015618 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Craig Topper7fd5e162012-04-24 06:02:29 +000015619 case ISD::FP_TO_SINT: return PerformFP_TO_SINTCombine(N, DAG);
Duncan Sands17470be2011-09-22 20:15:48 +000015620 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15621 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000015622 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000015623 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15624 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000015625 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015626 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015627 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000015628 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015629 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015630 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015631 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015632 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Michael Liao2a33cec2012-08-10 19:58:13 +000015633 case X86ISD::BRCOND: return PerformBrCondCombine(N, DAG, DCI, Subtarget);
Craig Topperb3982da2011-12-31 23:50:21 +000015634 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000015635 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000015636 case X86ISD::UNPCKH:
15637 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015638 case X86ISD::MOVHLPS:
15639 case X86ISD::MOVLHPS:
15640 case X86ISD::PSHUFD:
15641 case X86ISD::PSHUFHW:
15642 case X86ISD::PSHUFLW:
15643 case X86ISD::MOVSS:
15644 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000015645 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000015646 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015647 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000015648 case ISD::FMA: return PerformFMACombine(N, DAG, Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015649 }
15650
Dan Gohman475871a2008-07-27 21:46:04 +000015651 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015652}
15653
Evan Chenge5b51ac2010-04-17 06:13:15 +000015654/// isTypeDesirableForOp - Return true if the target has native support for
15655/// the specified value type and it is 'desirable' to use the type for the
15656/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15657/// instruction encodings are longer and some i16 instructions are slow.
15658bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15659 if (!isTypeLegal(VT))
15660 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015661 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015662 return true;
15663
15664 switch (Opc) {
15665 default:
15666 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015667 case ISD::LOAD:
15668 case ISD::SIGN_EXTEND:
15669 case ISD::ZERO_EXTEND:
15670 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015671 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015672 case ISD::SRL:
15673 case ISD::SUB:
15674 case ISD::ADD:
15675 case ISD::MUL:
15676 case ISD::AND:
15677 case ISD::OR:
15678 case ISD::XOR:
15679 return false;
15680 }
15681}
15682
15683/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015684/// beneficial for dag combiner to promote the specified node. If true, it
15685/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015686bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015687 EVT VT = Op.getValueType();
15688 if (VT != MVT::i16)
15689 return false;
15690
Evan Cheng4c26e932010-04-19 19:29:22 +000015691 bool Promote = false;
15692 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015693 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015694 default: break;
15695 case ISD::LOAD: {
15696 LoadSDNode *LD = cast<LoadSDNode>(Op);
15697 // If the non-extending load has a single use and it's not live out, then it
15698 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015699 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15700 Op.hasOneUse()*/) {
15701 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15702 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15703 // The only case where we'd want to promote LOAD (rather then it being
15704 // promoted as an operand is when it's only use is liveout.
15705 if (UI->getOpcode() != ISD::CopyToReg)
15706 return false;
15707 }
15708 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015709 Promote = true;
15710 break;
15711 }
15712 case ISD::SIGN_EXTEND:
15713 case ISD::ZERO_EXTEND:
15714 case ISD::ANY_EXTEND:
15715 Promote = true;
15716 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015717 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015718 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015719 SDValue N0 = Op.getOperand(0);
15720 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015721 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015722 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015723 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015724 break;
15725 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015726 case ISD::ADD:
15727 case ISD::MUL:
15728 case ISD::AND:
15729 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015730 case ISD::XOR:
15731 Commute = true;
15732 // fallthrough
15733 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015734 SDValue N0 = Op.getOperand(0);
15735 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015736 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015737 return false;
15738 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015739 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015740 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015741 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015742 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015743 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015744 }
15745 }
15746
15747 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015748 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015749}
15750
Evan Cheng60c07e12006-07-05 22:17:51 +000015751//===----------------------------------------------------------------------===//
15752// X86 Inline Assembly Support
15753//===----------------------------------------------------------------------===//
15754
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015755namespace {
15756 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015757 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015758 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015759
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015760 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015761 StringRef piece(*args[i]);
15762 if (!s.startswith(piece)) // Check if the piece matches.
15763 return false;
15764
15765 s = s.substr(piece.size());
15766 StringRef::size_type pos = s.find_first_not_of(" \t");
15767 if (pos == 0) // We matched a prefix.
15768 return false;
15769
15770 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015771 }
15772
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015773 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015774 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015775 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015776}
15777
Chris Lattnerb8105652009-07-20 17:51:36 +000015778bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15779 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015780
15781 std::string AsmStr = IA->getAsmString();
15782
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015783 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15784 if (!Ty || Ty->getBitWidth() % 16 != 0)
15785 return false;
15786
Chris Lattnerb8105652009-07-20 17:51:36 +000015787 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015788 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015789 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015790
15791 switch (AsmPieces.size()) {
15792 default: return false;
15793 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015794 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015795 // we will turn this bswap into something that will be lowered to logical
15796 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15797 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015798 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015799 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15800 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15801 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15802 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15803 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15804 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015805 // No need to check constraints, nothing other than the equivalent of
15806 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015807 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015808 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015809
Chris Lattnerb8105652009-07-20 17:51:36 +000015810 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015811 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015812 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015813 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15814 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015815 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015816 const std::string &ConstraintsStr = IA->getConstraintString();
15817 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015818 std::sort(AsmPieces.begin(), AsmPieces.end());
15819 if (AsmPieces.size() == 4 &&
15820 AsmPieces[0] == "~{cc}" &&
15821 AsmPieces[1] == "~{dirflag}" &&
15822 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015823 AsmPieces[3] == "~{fpsr}")
15824 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015825 }
15826 break;
15827 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015828 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015829 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015830 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15831 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15832 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015833 AsmPieces.clear();
15834 const std::string &ConstraintsStr = IA->getConstraintString();
15835 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15836 std::sort(AsmPieces.begin(), AsmPieces.end());
15837 if (AsmPieces.size() == 4 &&
15838 AsmPieces[0] == "~{cc}" &&
15839 AsmPieces[1] == "~{dirflag}" &&
15840 AsmPieces[2] == "~{flags}" &&
15841 AsmPieces[3] == "~{fpsr}")
15842 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015843 }
Evan Cheng55d42002011-01-08 01:24:27 +000015844
15845 if (CI->getType()->isIntegerTy(64)) {
15846 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15847 if (Constraints.size() >= 2 &&
15848 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15849 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15850 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015851 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15852 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15853 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015854 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015855 }
15856 }
15857 break;
15858 }
15859 return false;
15860}
15861
15862
15863
Chris Lattnerf4dff842006-07-11 02:54:03 +000015864/// getConstraintType - Given a constraint letter, return the type of
15865/// constraint it is for this target.
15866X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015867X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15868 if (Constraint.size() == 1) {
15869 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015870 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015871 case 'q':
15872 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015873 case 'f':
15874 case 't':
15875 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015876 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015877 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015878 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015879 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015880 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015881 case 'a':
15882 case 'b':
15883 case 'c':
15884 case 'd':
15885 case 'S':
15886 case 'D':
15887 case 'A':
15888 return C_Register;
15889 case 'I':
15890 case 'J':
15891 case 'K':
15892 case 'L':
15893 case 'M':
15894 case 'N':
15895 case 'G':
15896 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015897 case 'e':
15898 case 'Z':
15899 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015900 default:
15901 break;
15902 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015903 }
Chris Lattner4234f572007-03-25 02:14:49 +000015904 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015905}
15906
John Thompson44ab89e2010-10-29 17:29:13 +000015907/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015908/// This object must already have been set up with the operand type
15909/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015910TargetLowering::ConstraintWeight
15911 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015912 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015913 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015914 Value *CallOperandVal = info.CallOperandVal;
15915 // If we don't have a value, we can't do a match,
15916 // but allow it at the lowest weight.
15917 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015918 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015919 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015920 // Look at the constraint type.
15921 switch (*constraint) {
15922 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015923 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15924 case 'R':
15925 case 'q':
15926 case 'Q':
15927 case 'a':
15928 case 'b':
15929 case 'c':
15930 case 'd':
15931 case 'S':
15932 case 'D':
15933 case 'A':
15934 if (CallOperandVal->getType()->isIntegerTy())
15935 weight = CW_SpecificReg;
15936 break;
15937 case 'f':
15938 case 't':
15939 case 'u':
15940 if (type->isFloatingPointTy())
15941 weight = CW_SpecificReg;
15942 break;
15943 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015944 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015945 weight = CW_SpecificReg;
15946 break;
15947 case 'x':
15948 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015949 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015950 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015951 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015952 break;
15953 case 'I':
15954 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15955 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015956 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015957 }
15958 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015959 case 'J':
15960 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15961 if (C->getZExtValue() <= 63)
15962 weight = CW_Constant;
15963 }
15964 break;
15965 case 'K':
15966 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15967 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15968 weight = CW_Constant;
15969 }
15970 break;
15971 case 'L':
15972 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15973 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15974 weight = CW_Constant;
15975 }
15976 break;
15977 case 'M':
15978 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15979 if (C->getZExtValue() <= 3)
15980 weight = CW_Constant;
15981 }
15982 break;
15983 case 'N':
15984 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15985 if (C->getZExtValue() <= 0xff)
15986 weight = CW_Constant;
15987 }
15988 break;
15989 case 'G':
15990 case 'C':
15991 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15992 weight = CW_Constant;
15993 }
15994 break;
15995 case 'e':
15996 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15997 if ((C->getSExtValue() >= -0x80000000LL) &&
15998 (C->getSExtValue() <= 0x7fffffffLL))
15999 weight = CW_Constant;
16000 }
16001 break;
16002 case 'Z':
16003 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
16004 if (C->getZExtValue() <= 0xffffffff)
16005 weight = CW_Constant;
16006 }
16007 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000016008 }
16009 return weight;
16010}
16011
Dale Johannesenba2a0b92008-01-29 02:21:21 +000016012/// LowerXConstraint - try to replace an X constraint, which matches anything,
16013/// with another that has more specific requirements based on the type of the
16014/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000016015const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000016016LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000016017 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
16018 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000016019 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000016020 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000016021 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000016022 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000016023 return "x";
16024 }
Scott Michelfdc40a02009-02-17 22:15:04 +000016025
Chris Lattner5e764232008-04-26 23:02:14 +000016026 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000016027}
16028
Chris Lattner48884cd2007-08-25 00:47:38 +000016029/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
16030/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000016031void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000016032 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000016033 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000016034 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000016035 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000016036
Eric Christopher100c8332011-06-02 23:16:42 +000016037 // Only support length 1 constraints for now.
16038 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000016039
Eric Christopher100c8332011-06-02 23:16:42 +000016040 char ConstraintLetter = Constraint[0];
16041 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000016042 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000016043 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000016044 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000016045 if (C->getZExtValue() <= 31) {
16046 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000016047 break;
16048 }
Devang Patel84f7fd22007-03-17 00:13:28 +000016049 }
Chris Lattner48884cd2007-08-25 00:47:38 +000016050 return;
Evan Cheng364091e2008-09-22 23:57:37 +000016051 case 'J':
16052 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000016053 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000016054 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
16055 break;
16056 }
16057 }
16058 return;
16059 case 'K':
16060 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000016061 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000016062 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
16063 break;
16064 }
16065 }
16066 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000016067 case 'N':
16068 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000016069 if (C->getZExtValue() <= 255) {
16070 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000016071 break;
16072 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000016073 }
Chris Lattner48884cd2007-08-25 00:47:38 +000016074 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000016075 case 'e': {
16076 // 32-bit signed value
16077 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000016078 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
16079 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000016080 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000016081 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000016082 break;
16083 }
16084 // FIXME gcc accepts some relocatable values here too, but only in certain
16085 // memory models; it's complicated.
16086 }
16087 return;
16088 }
16089 case 'Z': {
16090 // 32-bit unsigned value
16091 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000016092 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
16093 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000016094 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
16095 break;
16096 }
16097 }
16098 // FIXME gcc accepts some relocatable values here too, but only in certain
16099 // memory models; it's complicated.
16100 return;
16101 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000016102 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000016103 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000016104 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000016105 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000016106 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000016107 break;
16108 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016109
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000016110 // In any sort of PIC mode addresses need to be computed at runtime by
16111 // adding in a register or some sort of table lookup. These can't
16112 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000016113 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000016114 return;
16115
Chris Lattnerdc43a882007-05-03 16:52:29 +000016116 // If we are in non-pic codegen mode, we allow the address of a global (with
16117 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000016118 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000016119 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000016120
Chris Lattner49921962009-05-08 18:23:14 +000016121 // Match either (GA), (GA+C), (GA+C1+C2), etc.
16122 while (1) {
16123 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
16124 Offset += GA->getOffset();
16125 break;
16126 } else if (Op.getOpcode() == ISD::ADD) {
16127 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
16128 Offset += C->getZExtValue();
16129 Op = Op.getOperand(0);
16130 continue;
16131 }
16132 } else if (Op.getOpcode() == ISD::SUB) {
16133 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
16134 Offset += -C->getZExtValue();
16135 Op = Op.getOperand(0);
16136 continue;
16137 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000016138 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000016139
Chris Lattner49921962009-05-08 18:23:14 +000016140 // Otherwise, this isn't something we can handle, reject it.
16141 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000016142 }
Eric Christopherfd179292009-08-27 18:07:15 +000016143
Dan Gohman46510a72010-04-15 01:51:59 +000016144 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000016145 // If we require an extra load to get this address, as in PIC mode, we
16146 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000016147 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
16148 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000016149 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000016150
Devang Patel0d881da2010-07-06 22:08:15 +000016151 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
16152 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000016153 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000016154 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000016155 }
Scott Michelfdc40a02009-02-17 22:15:04 +000016156
Gabor Greifba36cb52008-08-28 21:40:38 +000016157 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000016158 Ops.push_back(Result);
16159 return;
16160 }
Dale Johannesen1784d162010-06-25 21:55:36 +000016161 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000016162}
16163
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016164std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000016165X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000016166 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000016167 // First, see if this is a constraint that directly corresponds to an LLVM
16168 // register class.
16169 if (Constraint.size() == 1) {
16170 // GCC Constraint Letters
16171 switch (Constraint[0]) {
16172 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000016173 // TODO: Slight differences here in allocation order and leaving
16174 // RIP in the class. Do they matter any more here than they do
16175 // in the normal allocation?
16176 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
16177 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000016178 if (VT == MVT::i32 || VT == MVT::f32)
16179 return std::make_pair(0U, &X86::GR32RegClass);
16180 if (VT == MVT::i16)
16181 return std::make_pair(0U, &X86::GR16RegClass);
16182 if (VT == MVT::i8 || VT == MVT::i1)
16183 return std::make_pair(0U, &X86::GR8RegClass);
16184 if (VT == MVT::i64 || VT == MVT::f64)
16185 return std::make_pair(0U, &X86::GR64RegClass);
16186 break;
Eric Christopherd176af82011-06-29 17:23:50 +000016187 }
16188 // 32-bit fallthrough
16189 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000016190 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000016191 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
16192 if (VT == MVT::i16)
16193 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
16194 if (VT == MVT::i8 || VT == MVT::i1)
16195 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
16196 if (VT == MVT::i64)
16197 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000016198 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000016199 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000016200 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000016201 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000016202 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016203 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000016204 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000016205 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000016206 return std::make_pair(0U, &X86::GR32RegClass);
16207 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016208 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000016209 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000016210 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016211 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000016212 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016213 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000016214 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
16215 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000016216 case 'f': // FP Stack registers.
16217 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
16218 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000016219 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000016220 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016221 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000016222 return std::make_pair(0U, &X86::RFP64RegClass);
16223 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000016224 case 'y': // MMX_REGS if MMX allowed.
16225 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000016226 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016227 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000016228 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000016229 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000016230 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000016231 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000016232
Owen Anderson825b72b2009-08-11 20:47:22 +000016233 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000016234 default: break;
16235 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000016236 case MVT::f32:
16237 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000016238 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016239 case MVT::f64:
16240 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000016241 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016242 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000016243 case MVT::v16i8:
16244 case MVT::v8i16:
16245 case MVT::v4i32:
16246 case MVT::v2i64:
16247 case MVT::v4f32:
16248 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000016249 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000016250 // AVX types.
16251 case MVT::v32i8:
16252 case MVT::v16i16:
16253 case MVT::v8i32:
16254 case MVT::v4i64:
16255 case MVT::v8f32:
16256 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000016257 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016258 }
Chris Lattnerad043e82007-04-09 05:11:28 +000016259 break;
16260 }
16261 }
Scott Michelfdc40a02009-02-17 22:15:04 +000016262
Chris Lattnerf76d1802006-07-31 23:26:50 +000016263 // Use the default implementation in TargetLowering to convert the register
16264 // constraint into a member of a register class.
16265 std::pair<unsigned, const TargetRegisterClass*> Res;
16266 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000016267
16268 // Not found as a standard register?
16269 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000016270 // Map st(0) -> st(7) -> ST0
16271 if (Constraint.size() == 7 && Constraint[0] == '{' &&
16272 tolower(Constraint[1]) == 's' &&
16273 tolower(Constraint[2]) == 't' &&
16274 Constraint[3] == '(' &&
16275 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
16276 Constraint[5] == ')' &&
16277 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000016278
Chris Lattner56d77c72009-09-13 22:41:48 +000016279 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000016280 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016281 return Res;
16282 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016283
Chris Lattner56d77c72009-09-13 22:41:48 +000016284 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016285 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000016286 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000016287 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016288 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000016289 }
Chris Lattner56d77c72009-09-13 22:41:48 +000016290
16291 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016292 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000016293 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000016294 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016295 return Res;
16296 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016297
Dale Johannesen330169f2008-11-13 21:52:36 +000016298 // 'A' means EAX + EDX.
16299 if (Constraint == "A") {
16300 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000016301 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016302 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000016303 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000016304 return Res;
16305 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016306
Chris Lattnerf76d1802006-07-31 23:26:50 +000016307 // Otherwise, check to see if this is a register class of the wrong value
16308 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
16309 // turn into {ax},{dx}.
16310 if (Res.second->hasType(VT))
16311 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016312
Chris Lattnerf76d1802006-07-31 23:26:50 +000016313 // All of the single-register GCC register classes map their values onto
16314 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
16315 // really want an 8-bit or 32-bit register, map to the appropriate register
16316 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000016317 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000016318 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016319 unsigned DestReg = 0;
16320 switch (Res.first) {
16321 default: break;
16322 case X86::AX: DestReg = X86::AL; break;
16323 case X86::DX: DestReg = X86::DL; break;
16324 case X86::CX: DestReg = X86::CL; break;
16325 case X86::BX: DestReg = X86::BL; break;
16326 }
16327 if (DestReg) {
16328 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016329 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016330 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016331 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016332 unsigned DestReg = 0;
16333 switch (Res.first) {
16334 default: break;
16335 case X86::AX: DestReg = X86::EAX; break;
16336 case X86::DX: DestReg = X86::EDX; break;
16337 case X86::CX: DestReg = X86::ECX; break;
16338 case X86::BX: DestReg = X86::EBX; break;
16339 case X86::SI: DestReg = X86::ESI; break;
16340 case X86::DI: DestReg = X86::EDI; break;
16341 case X86::BP: DestReg = X86::EBP; break;
16342 case X86::SP: DestReg = X86::ESP; break;
16343 }
16344 if (DestReg) {
16345 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016346 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016347 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016348 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016349 unsigned DestReg = 0;
16350 switch (Res.first) {
16351 default: break;
16352 case X86::AX: DestReg = X86::RAX; break;
16353 case X86::DX: DestReg = X86::RDX; break;
16354 case X86::CX: DestReg = X86::RCX; break;
16355 case X86::BX: DestReg = X86::RBX; break;
16356 case X86::SI: DestReg = X86::RSI; break;
16357 case X86::DI: DestReg = X86::RDI; break;
16358 case X86::BP: DestReg = X86::RBP; break;
16359 case X86::SP: DestReg = X86::RSP; break;
16360 }
16361 if (DestReg) {
16362 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016363 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016364 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000016365 }
Craig Topperc9099502012-04-20 06:31:50 +000016366 } else if (Res.second == &X86::FR32RegClass ||
16367 Res.second == &X86::FR64RegClass ||
16368 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016369 // Handle references to XMM physical registers that got mapped into the
16370 // wrong class. This can happen with constraints like {xmm0} where the
16371 // target independent register mapper will just pick the first match it can
16372 // find, ignoring the required type.
Eli Friedman52d418d2012-06-25 23:42:33 +000016373
16374 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +000016375 Res.second = &X86::FR32RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000016376 else if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +000016377 Res.second = &X86::FR64RegClass;
16378 else if (X86::VR128RegClass.hasType(VT))
16379 Res.second = &X86::VR128RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000016380 else if (X86::VR256RegClass.hasType(VT))
16381 Res.second = &X86::VR256RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000016382 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016383
Chris Lattnerf76d1802006-07-31 23:26:50 +000016384 return Res;
16385}