blob: fbddd12648202c8f832d865902bd6ce9af07146f [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000151def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
152def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000153def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
154def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000155def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000157def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000158def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000159def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000160def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
161def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
162def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilson04063562010-12-15 22:14:12 +0000163def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000164def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
165def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
166 AssemblerPredicate;
167def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
168 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000169def HasMP : Predicate<"Subtarget->hasMPExtension()">,
170 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000171def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000172def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000173def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
176def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000177def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
178def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000179
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000180// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000181def UseMovt : Predicate<"Subtarget->useMovt()">;
182def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000183def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000184
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000185//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000186// ARM Flag Definitions.
187
188class RegConstraint<string C> {
189 string Constraints = C;
190}
191
192//===----------------------------------------------------------------------===//
193// ARM specific transformation functions and pattern fragments.
194//
195
Evan Chenga8e29892007-01-19 07:51:42 +0000196// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
197// so_imm_neg def below.
198def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000200}]>;
201
202// so_imm_not_XFORM - Return a so_imm value packed into the format described for
203// so_imm_not def below.
204def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000206}]>;
207
Evan Chenga8e29892007-01-19 07:51:42 +0000208/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000209def imm1_15 : ImmLeaf<i32, [{
210 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
213/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000214def imm16_31 : ImmLeaf<i32, [{
215 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000216}]>;
217
Jim Grosbach64171712010-02-16 21:07:46 +0000218def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000220 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Chenga2515702007-03-19 07:09:02 +0000223def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000224 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000225 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000226 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000227
228// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
229def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000230 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000233/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000234def hi16 : SDNodeXForm<imm, [{
235 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
236}]>;
237
238def lo16AllZero : PatLeaf<(i32 imm), [{
239 // Returns true if all low 16-bits are 0.
240 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000241}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000242
Jim Grosbach64171712010-02-16 21:07:46 +0000243/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000244/// [0.65535].
Eric Christopher8f232d32011-04-28 05:49:04 +0000245def imm0_65535 : ImmLeaf<i32, [{
246 return Imm >= 0 && Imm < 65536;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247}]>;
248
Evan Cheng37f25d92008-08-28 23:39:26 +0000249class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
250class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000251
Jim Grosbach0a145f32010-02-16 20:17:57 +0000252/// adde and sube predicates - True based on whether the carry flag output
253/// will be needed or not.
254def adde_dead_carry :
255 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
256 [{return !N->hasAnyUseOfValue(1);}]>;
257def sube_dead_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
259 [{return !N->hasAnyUseOfValue(1);}]>;
260def adde_live_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
262 [{return N->hasAnyUseOfValue(1);}]>;
263def sube_live_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
265 [{return N->hasAnyUseOfValue(1);}]>;
266
Evan Chengc4af4632010-11-17 20:13:28 +0000267// An 'and' node with a single use.
268def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
269 return N->hasOneUse();
270}]>;
271
272// An 'xor' node with a single use.
273def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
274 return N->hasOneUse();
275}]>;
276
Evan Cheng48575f62010-12-05 22:04:16 +0000277// An 'fmul' node with a single use.
278def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
279 return N->hasOneUse();
280}]>;
281
282// An 'fadd' node which checks for single non-hazardous use.
283def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
284 return hasNoVMLxHazardUse(N);
285}]>;
286
287// An 'fsub' node which checks for single non-hazardous use.
288def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
289 return hasNoVMLxHazardUse(N);
290}]>;
291
Evan Chenga8e29892007-01-19 07:51:42 +0000292//===----------------------------------------------------------------------===//
293// Operand Definitions.
294//
295
296// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000297// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000298def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000299 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000300}
Evan Chenga8e29892007-01-19 07:51:42 +0000301
Jason W Kim685c3502011-02-04 19:47:15 +0000302// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000303def uncondbrtarget : Operand<OtherVT> {
304 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
305}
306
Jason W Kim685c3502011-02-04 19:47:15 +0000307// Branch target for ARM. Handles conditional/unconditional
308def br_target : Operand<OtherVT> {
309 let EncoderMethod = "getARMBranchTargetOpValue";
310}
311
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000312// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000313// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000314def bltarget : Operand<i32> {
315 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000317}
318
Jason W Kim685c3502011-02-04 19:47:15 +0000319// Call target for ARM. Handles conditional/unconditional
320// FIXME: rename bl_target to t2_bltarget?
321def bl_target : Operand<i32> {
322 // Encoded the same as branch targets.
323 let EncoderMethod = "getARMBranchTargetOpValue";
324}
325
326
Evan Chenga8e29892007-01-19 07:51:42 +0000327// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000328def RegListAsmOperand : AsmOperandClass {
329 let Name = "RegList";
330 let SuperClasses = [];
331}
332
Bill Wendling0f630752010-11-17 04:32:08 +0000333def DPRRegListAsmOperand : AsmOperandClass {
334 let Name = "DPRRegList";
335 let SuperClasses = [];
336}
337
338def SPRRegListAsmOperand : AsmOperandClass {
339 let Name = "SPRRegList";
340 let SuperClasses = [];
341}
342
Bill Wendling04863d02010-11-13 10:40:19 +0000343def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000344 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000345 let ParserMatchClass = RegListAsmOperand;
346 let PrintMethod = "printRegisterList";
347}
348
Bill Wendling0f630752010-11-17 04:32:08 +0000349def dpr_reglist : Operand<i32> {
350 let EncoderMethod = "getRegisterListOpValue";
351 let ParserMatchClass = DPRRegListAsmOperand;
352 let PrintMethod = "printRegisterList";
353}
354
355def spr_reglist : Operand<i32> {
356 let EncoderMethod = "getRegisterListOpValue";
357 let ParserMatchClass = SPRRegListAsmOperand;
358 let PrintMethod = "printRegisterList";
359}
360
Evan Chenga8e29892007-01-19 07:51:42 +0000361// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
362def cpinst_operand : Operand<i32> {
363 let PrintMethod = "printCPInstOperand";
364}
365
Evan Chenga8e29892007-01-19 07:51:42 +0000366// Local PC labels.
367def pclabel : Operand<i32> {
368 let PrintMethod = "printPCLabel";
369}
370
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000371// ADR instruction labels.
372def adrlabel : Operand<i32> {
373 let EncoderMethod = "getAdrLabelOpValue";
374}
375
Owen Anderson498ec202010-10-27 22:49:00 +0000376def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000377 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000378}
379
Jim Grosbachb35ad412010-10-13 19:56:10 +0000380// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Eric Christopher8f232d32011-04-28 05:49:04 +0000381def rot_imm : Operand<i32>, ImmLeaf<i32, [{
382 int32_t v = (int32_t)Imm;
Chris Lattner2ac19022010-11-15 05:19:05 +0000383 return v == 8 || v == 16 || v == 24; }]> {
384 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000385}
386
Owen Anderson00828302011-03-18 22:50:18 +0000387def ShifterAsmOperand : AsmOperandClass {
388 let Name = "Shifter";
389 let SuperClasses = [];
390}
391
Bob Wilson22f5dc72010-08-16 18:27:34 +0000392// shift_imm: An integer that encodes a shift amount and the type of shift
393// (currently either asr or lsl) using the same encoding used for the
394// immediates in so_reg operands.
395def shift_imm : Operand<i32> {
396 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000397 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000398}
399
Evan Chenga8e29892007-01-19 07:51:42 +0000400// shifter_operand operands: so_reg and so_imm.
401def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000402 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000403 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000404 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000405 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000406 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000407}
Evan Chengf40deed2010-10-27 23:41:30 +0000408def shift_so_reg : Operand<i32>, // reg reg imm
409 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
410 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000411 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000412 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000413 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000414}
Evan Chenga8e29892007-01-19 07:51:42 +0000415
416// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000417// 8-bit immediate rotated by an arbitrary number of bits.
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000418def so_imm : Operand<i32>, ImmLeaf<i32, [{
419 return ARM_AM::getSOImmVal(Imm) != -1;
420 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000421 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000422 let PrintMethod = "printSOImmOperand";
423}
424
Evan Chengc70d1842007-03-20 08:11:30 +0000425// Break so_imm's up into two pieces. This handles immediates with up to 16
426// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
427// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000428def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000429 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000430}]>;
431
432/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
433///
434def arm_i32imm : PatLeaf<(imm), [{
435 if (Subtarget->hasV6T2Ops())
436 return true;
437 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
438}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000439
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000440/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000441def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
442 return Imm >= 0 && Imm < 32;
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000443}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000444
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000445/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christopher8f232d32011-04-28 05:49:04 +0000446def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
447 return Imm >= 0 && Imm < 32;
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000448}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000449 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000450}
451
Evan Cheng75972122011-01-13 07:58:56 +0000452// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000453// The imm is split into imm{15-12}, imm{11-0}
454//
Evan Cheng75972122011-01-13 07:58:56 +0000455def i32imm_hilo16 : Operand<i32> {
456 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000457}
458
Evan Chenga9688c42010-12-11 04:11:38 +0000459/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
460/// e.g., 0xf000ffff
461def bf_inv_mask_imm : Operand<i32>,
462 PatLeaf<(imm), [{
463 return ARM::isBitFieldInvertedMask(N->getZExtValue());
464}] > {
465 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
466 let PrintMethod = "printBitfieldInvMaskImmOperand";
467}
468
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000469/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000470def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
471 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000472}]>;
473
474/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000475def width_imm : Operand<i32>, ImmLeaf<i32, [{
476 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000477}] > {
478 let EncoderMethod = "getMsbOpValue";
479}
480
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000481def ssat_imm : Operand<i32>, ImmLeaf<i32, [{
482 return Imm > 0 && Imm <= 32;
483}]> {
484 let EncoderMethod = "getSsatBitPosValue";
485}
486
Evan Chenga8e29892007-01-19 07:51:42 +0000487// Define ARM specific addressing modes.
488
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000489def MemMode2AsmOperand : AsmOperandClass {
490 let Name = "MemMode2";
491 let SuperClasses = [];
492 let ParserMethod = "tryParseMemMode2Operand";
493}
494
495def MemMode3AsmOperand : AsmOperandClass {
496 let Name = "MemMode3";
497 let SuperClasses = [];
498 let ParserMethod = "tryParseMemMode3Operand";
499}
Jim Grosbach3e556122010-10-26 22:37:02 +0000500
501// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000502//
Jim Grosbach3e556122010-10-26 22:37:02 +0000503def addrmode_imm12 : Operand<i32>,
504 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000505 // 12-bit immediate operand. Note that instructions using this encode
506 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
507 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000508
Chris Lattner2ac19022010-11-15 05:19:05 +0000509 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000510 let PrintMethod = "printAddrModeImm12Operand";
511 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000512}
Jim Grosbach3e556122010-10-26 22:37:02 +0000513// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000514//
Jim Grosbach3e556122010-10-26 22:37:02 +0000515def ldst_so_reg : Operand<i32>,
516 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000517 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000518 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000519 let PrintMethod = "printAddrMode2Operand";
520 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
521}
522
Jim Grosbach3e556122010-10-26 22:37:02 +0000523// addrmode2 := reg +/- imm12
524// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000525//
526def addrmode2 : Operand<i32>,
527 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000528 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000529 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000530 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000531 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
532}
533
534def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000535 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
536 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000537 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000538 let PrintMethod = "printAddrMode2OffsetOperand";
539 let MIOperandInfo = (ops GPR, i32imm);
540}
541
542// addrmode3 := reg +/- reg
543// addrmode3 := reg +/- imm8
544//
545def addrmode3 : Operand<i32>,
546 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000547 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000548 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000549 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000550 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
551}
552
553def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000554 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
555 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000556 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000557 let PrintMethod = "printAddrMode3OffsetOperand";
558 let MIOperandInfo = (ops GPR, i32imm);
559}
560
Jim Grosbache6913602010-11-03 01:01:43 +0000561// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000562//
Jim Grosbache6913602010-11-03 01:01:43 +0000563def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000564 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000565 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000566}
567
Bill Wendling59914872010-11-08 00:39:58 +0000568def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000569 let Name = "MemMode5";
570 let SuperClasses = [];
571}
572
Evan Chenga8e29892007-01-19 07:51:42 +0000573// addrmode5 := reg +/- imm8*4
574//
575def addrmode5 : Operand<i32>,
576 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
577 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000578 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000579 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000580 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000581}
582
Bob Wilsond3a07652011-02-07 17:43:09 +0000583// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000584//
585def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000586 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000587 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000588 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000589 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000590}
591
Bob Wilsonda525062011-02-25 06:42:42 +0000592def am6offset : Operand<i32>,
593 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
594 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000595 let PrintMethod = "printAddrMode6OffsetOperand";
596 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000597 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000598}
599
Mon P Wang183c6272011-05-09 17:47:27 +0000600// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
601// (single element from one lane) for size 32.
602def addrmode6oneL32 : Operand<i32>,
603 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
604 let PrintMethod = "printAddrMode6Operand";
605 let MIOperandInfo = (ops GPR:$addr, i32imm);
606 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
607}
608
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000609// Special version of addrmode6 to handle alignment encoding for VLD-dup
610// instructions, specifically VLD4-dup.
611def addrmode6dup : Operand<i32>,
612 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
613 let PrintMethod = "printAddrMode6Operand";
614 let MIOperandInfo = (ops GPR:$addr, i32imm);
615 let EncoderMethod = "getAddrMode6DupAddressOpValue";
616}
617
Evan Chenga8e29892007-01-19 07:51:42 +0000618// addrmodepc := pc + reg
619//
620def addrmodepc : Operand<i32>,
621 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
622 let PrintMethod = "printAddrModePCOperand";
623 let MIOperandInfo = (ops GPR, i32imm);
624}
625
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000626def MemMode7AsmOperand : AsmOperandClass {
627 let Name = "MemMode7";
628 let SuperClasses = [];
629}
630
631// addrmode7 := reg
632// Used by load/store exclusive instructions. Useful to enable right assembly
633// parsing and printing. Not used for any codegen matching.
634//
635def addrmode7 : Operand<i32> {
636 let PrintMethod = "printAddrMode7Operand";
637 let MIOperandInfo = (ops GPR);
638 let ParserMatchClass = MemMode7AsmOperand;
639}
640
Bob Wilson4f38b382009-08-21 21:58:55 +0000641def nohash_imm : Operand<i32> {
642 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000643}
644
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000645def CoprocNumAsmOperand : AsmOperandClass {
646 let Name = "CoprocNum";
647 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000648 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000649}
650
651def CoprocRegAsmOperand : AsmOperandClass {
652 let Name = "CoprocReg";
653 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000654 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000655}
656
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000657def p_imm : Operand<i32> {
658 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000659 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000660}
661
662def c_imm : Operand<i32> {
663 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000664 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000665}
666
Evan Chenga8e29892007-01-19 07:51:42 +0000667//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000668
Evan Cheng37f25d92008-08-28 23:39:26 +0000669include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000670
671//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000672// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000673//
674
Evan Cheng3924f782008-08-29 07:36:24 +0000675/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000676/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000677multiclass AsI1_bin_irs<bits<4> opcod, string opc,
678 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
679 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000680 // The register-immediate version is re-materializable. This is useful
681 // in particular for taking the address of a local.
682 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000683 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
684 iii, opc, "\t$Rd, $Rn, $imm",
685 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
686 bits<4> Rd;
687 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000688 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000689 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000690 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000691 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000692 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000693 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000694 }
Jim Grosbach62547262010-10-11 18:51:51 +0000695 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
696 iir, opc, "\t$Rd, $Rn, $Rm",
697 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000698 bits<4> Rd;
699 bits<4> Rn;
700 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000701 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000702 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000703 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000704 let Inst{15-12} = Rd;
705 let Inst{11-4} = 0b00000000;
706 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000707 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000708 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
709 iis, opc, "\t$Rd, $Rn, $shift",
710 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000711 bits<4> Rd;
712 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000713 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000714 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000715 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000716 let Inst{15-12} = Rd;
717 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000718 }
Evan Chenga8e29892007-01-19 07:51:42 +0000719}
720
Evan Cheng1e249e32009-06-25 20:59:23 +0000721/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000722/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000723let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000724multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
725 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
726 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000727 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
728 iii, opc, "\t$Rd, $Rn, $imm",
729 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
730 bits<4> Rd;
731 bits<4> Rn;
732 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000733 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000734 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000735 let Inst{19-16} = Rn;
736 let Inst{15-12} = Rd;
737 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000738 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000739 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
740 iir, opc, "\t$Rd, $Rn, $Rm",
741 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
742 bits<4> Rd;
743 bits<4> Rn;
744 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000745 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000746 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000747 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000748 let Inst{19-16} = Rn;
749 let Inst{15-12} = Rd;
750 let Inst{11-4} = 0b00000000;
751 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000752 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000753 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
754 iis, opc, "\t$Rd, $Rn, $shift",
755 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
756 bits<4> Rd;
757 bits<4> Rn;
758 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000759 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000760 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000761 let Inst{19-16} = Rn;
762 let Inst{15-12} = Rd;
763 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000764 }
Evan Cheng071a2792007-09-11 19:55:27 +0000765}
Evan Chengc85e8322007-07-05 07:13:32 +0000766}
767
768/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000769/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000770/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000771let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000772multiclass AI1_cmp_irs<bits<4> opcod, string opc,
773 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
774 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000775 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
776 opc, "\t$Rn, $imm",
777 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000778 bits<4> Rn;
779 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000780 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000781 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000782 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000783 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000784 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000785 }
786 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
787 opc, "\t$Rn, $Rm",
788 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000789 bits<4> Rn;
790 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000791 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000792 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000793 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000794 let Inst{19-16} = Rn;
795 let Inst{15-12} = 0b0000;
796 let Inst{11-4} = 0b00000000;
797 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000798 }
799 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
800 opc, "\t$Rn, $shift",
801 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000802 bits<4> Rn;
803 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000804 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000805 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000806 let Inst{19-16} = Rn;
807 let Inst{15-12} = 0b0000;
808 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000809 }
Evan Cheng071a2792007-09-11 19:55:27 +0000810}
Evan Chenga8e29892007-01-19 07:51:42 +0000811}
812
Evan Cheng576a3962010-09-25 00:49:35 +0000813/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000814/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000815/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000816multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000817 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
818 IIC_iEXTr, opc, "\t$Rd, $Rm",
819 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000820 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000821 bits<4> Rd;
822 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000823 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000824 let Inst{15-12} = Rd;
825 let Inst{11-10} = 0b00;
826 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000827 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000828 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
829 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
830 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000831 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000832 bits<4> Rd;
833 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000834 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000835 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000836 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000837 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000838 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000839 }
Evan Chenga8e29892007-01-19 07:51:42 +0000840}
841
Evan Cheng576a3962010-09-25 00:49:35 +0000842multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000843 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
844 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000845 [/* For disassembly only; pattern left blank */]>,
846 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000847 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000848 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000849 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000850 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
851 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000852 [/* For disassembly only; pattern left blank */]>,
853 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000854 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000855 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000856 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000857 }
858}
859
Evan Cheng576a3962010-09-25 00:49:35 +0000860/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000861/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000862multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000863 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
864 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
865 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000866 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000867 bits<4> Rd;
868 bits<4> Rm;
869 bits<4> Rn;
870 let Inst{19-16} = Rn;
871 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000872 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000873 let Inst{9-4} = 0b000111;
874 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000875 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000876 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
877 rot_imm:$rot),
878 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
879 [(set GPR:$Rd, (opnode GPR:$Rn,
880 (rotr GPR:$Rm, rot_imm:$rot)))]>,
881 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000882 bits<4> Rd;
883 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000884 bits<4> Rn;
885 bits<2> rot;
886 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000887 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000888 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000889 let Inst{9-4} = 0b000111;
890 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000891 }
Evan Chenga8e29892007-01-19 07:51:42 +0000892}
893
Johnny Chen2ec5e492010-02-22 21:50:40 +0000894// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000895multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000896 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
897 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000898 [/* For disassembly only; pattern left blank */]>,
899 Requires<[IsARM, HasV6]> {
900 let Inst{11-10} = 0b00;
901 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000902 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
903 rot_imm:$rot),
904 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000905 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000906 Requires<[IsARM, HasV6]> {
907 bits<4> Rn;
908 bits<2> rot;
909 let Inst{19-16} = Rn;
910 let Inst{11-10} = rot;
911 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000912}
913
Evan Cheng62674222009-06-25 23:34:10 +0000914/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
915let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000916multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
917 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000918 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
919 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
920 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000921 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000922 bits<4> Rd;
923 bits<4> Rn;
924 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000925 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000926 let Inst{15-12} = Rd;
927 let Inst{19-16} = Rn;
928 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000929 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000930 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
931 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
932 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000933 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000934 bits<4> Rd;
935 bits<4> Rn;
936 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000937 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000938 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000939 let isCommutable = Commutable;
940 let Inst{3-0} = Rm;
941 let Inst{15-12} = Rd;
942 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000943 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000944 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
945 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
946 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000947 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000948 bits<4> Rd;
949 bits<4> Rn;
950 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000951 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000952 let Inst{11-0} = shift;
953 let Inst{15-12} = Rd;
954 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000955 }
Jim Grosbache5165492009-11-09 00:11:35 +0000956}
Owen Anderson78a54692011-04-11 20:12:19 +0000957}
958
Jim Grosbache5165492009-11-09 00:11:35 +0000959// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +0000960// NOTE: CPSR def omitted because it will be handled by the custom inserter.
961let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +0000962multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +0000963 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
964 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +0000965 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +0000966 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
967 Size4Bytes, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +0000968 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
969 let isCommutable = Commutable;
970 }
Andrew Trick1c3af772011-04-23 03:55:32 +0000971 def rs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
972 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +0000973 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000974}
Evan Chengc85e8322007-07-05 07:13:32 +0000975}
976
Jim Grosbach3e556122010-10-26 22:37:02 +0000977let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000978multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000979 InstrItinClass iir, PatFrag opnode> {
980 // Note: We use the complex addrmode_imm12 rather than just an input
981 // GPR and a constrained immediate so that we can use this to match
982 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000983 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000984 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
985 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000986 bits<4> Rt;
987 bits<17> addr;
988 let Inst{23} = addr{12}; // U (add = ('U' == 1))
989 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000990 let Inst{15-12} = Rt;
991 let Inst{11-0} = addr{11-0}; // imm12
992 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000993 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000994 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
995 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000996 bits<4> Rt;
997 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +0000998 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000999 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1000 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001001 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001002 let Inst{11-0} = shift{11-0};
1003 }
1004}
1005}
1006
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001007multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001008 InstrItinClass iir, PatFrag opnode> {
1009 // Note: We use the complex addrmode_imm12 rather than just an input
1010 // GPR and a constrained immediate so that we can use this to match
1011 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001012 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001013 (ins GPR:$Rt, addrmode_imm12:$addr),
1014 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1015 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1016 bits<4> Rt;
1017 bits<17> addr;
1018 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1019 let Inst{19-16} = addr{16-13}; // Rn
1020 let Inst{15-12} = Rt;
1021 let Inst{11-0} = addr{11-0}; // imm12
1022 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001023 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001024 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1025 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1026 bits<4> Rt;
1027 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001028 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001029 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1030 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001031 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001032 let Inst{11-0} = shift{11-0};
1033 }
1034}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001035//===----------------------------------------------------------------------===//
1036// Instructions
1037//===----------------------------------------------------------------------===//
1038
Evan Chenga8e29892007-01-19 07:51:42 +00001039//===----------------------------------------------------------------------===//
1040// Miscellaneous Instructions.
1041//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001042
Evan Chenga8e29892007-01-19 07:51:42 +00001043/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1044/// the function. The first operand is the ID# for this instruction, the second
1045/// is the index into the MachineConstantPool that this is, the third is the
1046/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001047let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001048def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001049PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001050 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001051
Jim Grosbach4642ad32010-02-22 23:10:38 +00001052// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1053// from removing one half of the matched pairs. That breaks PEI, which assumes
1054// these will always be in pairs, and asserts if it finds otherwise. Better way?
1055let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001056def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001057PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001058 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001059
Jim Grosbach64171712010-02-16 21:07:46 +00001060def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001061PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001062 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001063}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001064
Johnny Chenf4d81052010-02-12 22:53:19 +00001065def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001066 [/* For disassembly only; pattern left blank */]>,
1067 Requires<[IsARM, HasV6T2]> {
1068 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001069 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001070 let Inst{7-0} = 0b00000000;
1071}
1072
Johnny Chenf4d81052010-02-12 22:53:19 +00001073def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1074 [/* For disassembly only; pattern left blank */]>,
1075 Requires<[IsARM, HasV6T2]> {
1076 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001077 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001078 let Inst{7-0} = 0b00000001;
1079}
1080
1081def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1082 [/* For disassembly only; pattern left blank */]>,
1083 Requires<[IsARM, HasV6T2]> {
1084 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001085 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001086 let Inst{7-0} = 0b00000010;
1087}
1088
1089def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1090 [/* For disassembly only; pattern left blank */]>,
1091 Requires<[IsARM, HasV6T2]> {
1092 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001093 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001094 let Inst{7-0} = 0b00000011;
1095}
1096
Johnny Chen2ec5e492010-02-22 21:50:40 +00001097def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1098 "\t$dst, $a, $b",
1099 [/* For disassembly only; pattern left blank */]>,
1100 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001101 bits<4> Rd;
1102 bits<4> Rn;
1103 bits<4> Rm;
1104 let Inst{3-0} = Rm;
1105 let Inst{15-12} = Rd;
1106 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001107 let Inst{27-20} = 0b01101000;
1108 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001109 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001110}
1111
Johnny Chenf4d81052010-02-12 22:53:19 +00001112def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1113 [/* For disassembly only; pattern left blank */]>,
1114 Requires<[IsARM, HasV6T2]> {
1115 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001116 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001117 let Inst{7-0} = 0b00000100;
1118}
1119
Johnny Chenc6f7b272010-02-11 18:12:29 +00001120// The i32imm operand $val can be used by a debugger to store more information
1121// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001122def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001123 [/* For disassembly only; pattern left blank */]>,
1124 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001125 bits<16> val;
1126 let Inst{3-0} = val{3-0};
1127 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001128 let Inst{27-20} = 0b00010010;
1129 let Inst{7-4} = 0b0111;
1130}
1131
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001132// Change Processor State is a system instruction -- for disassembly and
1133// parsing only.
1134// FIXME: Since the asm parser has currently no clean way to handle optional
1135// operands, create 3 versions of the same instruction. Once there's a clean
1136// framework to represent optional operands, change this behavior.
1137class CPS<dag iops, string asm_ops>
1138 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1139 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1140 bits<2> imod;
1141 bits<3> iflags;
1142 bits<5> mode;
1143 bit M;
1144
Johnny Chenb98e1602010-02-12 18:55:33 +00001145 let Inst{31-28} = 0b1111;
1146 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001147 let Inst{19-18} = imod;
1148 let Inst{17} = M; // Enabled if mode is set;
1149 let Inst{16} = 0;
1150 let Inst{8-6} = iflags;
1151 let Inst{5} = 0;
1152 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001153}
1154
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001155let M = 1 in
1156 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1157 "$imod\t$iflags, $mode">;
1158let mode = 0, M = 0 in
1159 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1160
1161let imod = 0, iflags = 0, M = 1 in
1162 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1163
Johnny Chenb92a23f2010-02-21 04:42:01 +00001164// Preload signals the memory system of possible future data/instruction access.
1165// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001166multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001167
Evan Chengdfed19f2010-11-03 06:34:55 +00001168 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001169 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001170 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001171 bits<4> Rt;
1172 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001173 let Inst{31-26} = 0b111101;
1174 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001175 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001176 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001177 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001178 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001179 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001180 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001181 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001182 }
1183
Evan Chengdfed19f2010-11-03 06:34:55 +00001184 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001185 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001186 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001187 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001188 let Inst{31-26} = 0b111101;
1189 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001190 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001191 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001192 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001193 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001194 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001195 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001196 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001197 }
1198}
1199
Evan Cheng416941d2010-11-04 05:19:35 +00001200defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1201defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1202defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001203
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001204def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1205 "setend\t$end",
1206 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001207 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001208 bits<1> end;
1209 let Inst{31-10} = 0b1111000100000001000000;
1210 let Inst{9} = end;
1211 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001212}
1213
Johnny Chenf4d81052010-02-12 22:53:19 +00001214def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001215 [/* For disassembly only; pattern left blank */]>,
1216 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001217 bits<4> opt;
1218 let Inst{27-4} = 0b001100100000111100001111;
1219 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001220}
1221
Johnny Chenba6e0332010-02-11 17:14:31 +00001222// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001223let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001224def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001225 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001226 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001227 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001228}
1229
Evan Cheng12c3a532008-11-06 17:48:05 +00001230// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001231let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001232def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1233 Size4Bytes, IIC_iALUr,
1234 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001235
Evan Cheng325474e2008-01-07 23:56:57 +00001236let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001237def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001238 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001239 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001240
Jim Grosbach53694262010-11-18 01:15:56 +00001241def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001242 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001243 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001244
Jim Grosbach53694262010-11-18 01:15:56 +00001245def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001246 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001247 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001248
Jim Grosbach53694262010-11-18 01:15:56 +00001249def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001250 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001251 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001252
Jim Grosbach53694262010-11-18 01:15:56 +00001253def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001254 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001255 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001256}
Chris Lattner13c63102008-01-06 05:55:01 +00001257let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001258def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001259 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001260
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001261def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001262 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1263 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001264
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001265def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001266 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001267}
Evan Cheng12c3a532008-11-06 17:48:05 +00001268} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001269
Evan Chenge07715c2009-06-23 05:25:29 +00001270
1271// LEApcrel - Load a pc-relative address into a register without offending the
1272// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001273let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001274// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001275// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1276// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001277def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001278 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001279 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001280 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001281 let Inst{27-25} = 0b001;
1282 let Inst{20} = 0;
1283 let Inst{19-16} = 0b1111;
1284 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001285 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001286}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001287def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1288 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001289
1290def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1291 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1292 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001293
Evan Chenga8e29892007-01-19 07:51:42 +00001294//===----------------------------------------------------------------------===//
1295// Control Flow Instructions.
1296//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001297
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001298let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1299 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001300 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001301 "bx", "\tlr", [(ARMretflag)]>,
1302 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001303 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001304 }
1305
1306 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001307 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001308 "mov", "\tpc, lr", [(ARMretflag)]>,
1309 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001310 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001311 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001312}
Rafael Espindola27185192006-09-29 21:20:16 +00001313
Bob Wilson04ea6e52009-10-28 00:37:03 +00001314// Indirect branches
1315let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001316 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001317 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001318 [(brind GPR:$dst)]>,
1319 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001320 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001321 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001322 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001323 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001324
Johnny Chen75f42962011-05-22 17:51:04 +00001325 // For disassembly only.
1326 def BX_pred : AXI<(outs), (ins GPR:$dst, pred:$p), BrMiscFrm, IIC_Br,
1327 "bx$p\t$dst", [/* pattern left blank */]>,
1328 Requires<[IsARM, HasV4T]> {
1329 bits<4> dst;
1330 let Inst{27-4} = 0b000100101111111111110001;
1331 let Inst{3-0} = dst;
1332 }
1333
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001334 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001335 // FIXME: We would really like to define this as a vanilla ARMPat like:
1336 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1337 // With that, however, we can't set isBranch, isTerminator, etc..
1338 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1339 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1340 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001341}
1342
Evan Cheng1e0eab12010-11-29 22:43:27 +00001343// All calls clobber the non-callee saved registers. SP is marked as
1344// a use to prevent stack-pointer assignments that appear immediately
1345// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001346let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001347 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001348 // FIXME: Do we really need a non-predicated version? If so, it should
1349 // at least be a pseudo instruction expanding to the predicated version
1350 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001351 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001352 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001353 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001354 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001355 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001356 Requires<[IsARM, IsNotDarwin]> {
1357 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001358 bits<24> func;
1359 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001360 }
Evan Cheng277f0742007-06-19 21:05:09 +00001361
Jason W Kim685c3502011-02-04 19:47:15 +00001362 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001363 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001364 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001365 Requires<[IsARM, IsNotDarwin]> {
1366 bits<24> func;
1367 let Inst{23-0} = func;
1368 }
Evan Cheng277f0742007-06-19 21:05:09 +00001369
Evan Chenga8e29892007-01-19 07:51:42 +00001370 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001371 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001372 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001373 [(ARMcall GPR:$func)]>,
1374 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001375 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001376 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001377 let Inst{3-0} = func;
1378 }
1379
1380 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1381 IIC_Br, "blx", "\t$func",
1382 [(ARMcall_pred GPR:$func)]>,
1383 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1384 bits<4> func;
1385 let Inst{27-4} = 0b000100101111111111110011;
1386 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001387 }
1388
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001389 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001390 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001391 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1392 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1393 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001394
1395 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001396 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1397 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1398 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001399}
1400
David Goodwin1a8f36e2009-08-12 18:31:53 +00001401let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001402 // On Darwin R9 is call-clobbered.
1403 // R7 is marked as a use to prevent frame-pointer assignments from being
1404 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001405 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001406 Uses = [R7, SP] in {
Jim Grosbachf859a542011-03-12 00:45:26 +00001407 def BLr9 : ARMPseudoInst<(outs), (ins bltarget:$func, variable_ops),
1408 Size4Bytes, IIC_Br,
1409 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001410
Jim Grosbachf859a542011-03-12 00:45:26 +00001411 def BLr9_pred : ARMPseudoInst<(outs),
1412 (ins bltarget:$func, pred:$p, variable_ops),
1413 Size4Bytes, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001414 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001415 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001416
1417 // ARMv5T and above
Jim Grosbachf859a542011-03-12 00:45:26 +00001418 def BLXr9 : ARMPseudoInst<(outs), (ins GPR:$func, variable_ops),
1419 Size4Bytes, IIC_Br,
1420 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001421
Jim Grosbachf859a542011-03-12 00:45:26 +00001422 def BLXr9_pred: ARMPseudoInst<(outs), (ins GPR:$func, pred:$p, variable_ops),
1423 Size4Bytes, IIC_Br,
Bob Wilson181d3fe2011-03-03 01:41:01 +00001424 [(ARMcall_pred GPR:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001425 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001426
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001427 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001428 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001429 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1430 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1431 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001432
1433 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001434 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1435 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1436 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001437}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001438
Dale Johannesen51e28e62010-06-03 21:09:53 +00001439// Tail calls.
1440
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001441// FIXME: The Thumb versions of these should live in ARMInstrThumb.td
Dale Johannesen51e28e62010-06-03 21:09:53 +00001442let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1443 // Darwin versions.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001444 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
Dale Johannesen51e28e62010-06-03 21:09:53 +00001445 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001446 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1447 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001448
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001449 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1450 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001451
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001452 def TAILJMPd : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1453 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001454 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001455
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001456 def tTAILJMPd: tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1457 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001458 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001459
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001460 def TAILJMPr : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1461 Size4Bytes, IIC_Br,
1462 []>, Requires<[IsARM, IsDarwin]>;
1463
1464 def tTAILJMPr : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1465 Size4Bytes, IIC_Br,
1466 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001467 }
1468
1469 // Non-Darwin versions (the difference is R9).
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001470 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
Dale Johannesen51e28e62010-06-03 21:09:53 +00001471 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001472 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1473 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001474
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001475 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1476 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001477
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001478 def TAILJMPdND : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1479 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001480 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001481
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001482 def tTAILJMPdND : tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1483 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001484 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001485
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001486 def TAILJMPrND : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1487 Size4Bytes, IIC_Br,
1488 []>, Requires<[IsARM, IsNotDarwin]>;
1489 def tTAILJMPrND : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1490 Size4Bytes, IIC_Br,
1491 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001492 }
1493}
1494
David Goodwin1a8f36e2009-08-12 18:31:53 +00001495let isBranch = 1, isTerminator = 1 in {
Jim Grosbach72422d32011-03-11 23:24:15 +00001496 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Chengaeafca02007-05-16 07:45:54 +00001497 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001498 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001499 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1500 // should be sufficient.
Jim Grosbach72422d32011-03-11 23:24:15 +00001501 def B : ARMPseudoInst<(outs), (ins brtarget:$target), Size4Bytes, IIC_Br,
1502 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001503
Jim Grosbach2dc77682010-11-29 18:37:44 +00001504 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1505 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001506 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001507 SizeSpecial, IIC_Br,
1508 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001509 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1510 // into i12 and rs suffixed versions.
1511 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001512 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001513 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001514 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001515 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001516 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001517 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001518 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001519 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001520 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001521 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001522 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001523
Evan Chengc85e8322007-07-05 07:13:32 +00001524 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001525 // a two-value operand where a dag node expects two operands. :(
Jason W Kim685c3502011-02-04 19:47:15 +00001526 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001527 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001528 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1529 bits<24> target;
1530 let Inst{23-0} = target;
1531 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001532}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001533
Johnny Chen8901e6f2011-03-31 17:53:50 +00001534// BLX (immediate) -- for disassembly only
1535def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1536 "blx\t$target", [/* pattern left blank */]>,
1537 Requires<[IsARM, HasV5T]> {
1538 let Inst{31-25} = 0b1111101;
1539 bits<25> target;
1540 let Inst{23-0} = target{24-1};
1541 let Inst{24} = target{0};
1542}
1543
Johnny Chena1e76212010-02-13 02:51:09 +00001544// Branch and Exchange Jazelle -- for disassembly only
1545def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1546 [/* For disassembly only; pattern left blank */]> {
1547 let Inst{23-20} = 0b0010;
1548 //let Inst{19-8} = 0xfff;
1549 let Inst{7-4} = 0b0010;
1550}
1551
Johnny Chen0296f3e2010-02-16 21:59:54 +00001552// Secure Monitor Call is a system instruction -- for disassembly only
1553def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1554 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001555 bits<4> opt;
1556 let Inst{23-4} = 0b01100000000000000111;
1557 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001558}
1559
Johnny Chen64dfb782010-02-16 20:04:27 +00001560// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001561let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001562def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001563 [/* For disassembly only; pattern left blank */]> {
1564 bits<24> svc;
1565 let Inst{23-0} = svc;
1566}
Johnny Chen85d5a892010-02-10 18:02:25 +00001567}
Nick Lewyckye27fa742011-03-17 01:46:14 +00001568def : MnemonicAlias<"swi", "svc">;
Johnny Chen85d5a892010-02-10 18:02:25 +00001569
Johnny Chenfb566792010-02-17 21:39:10 +00001570// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001571let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001572def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1573 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001574 [/* For disassembly only; pattern left blank */]> {
1575 let Inst{31-28} = 0b1111;
1576 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001577 let Inst{19-8} = 0xd05;
1578 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001579}
1580
Jim Grosbache6913602010-11-03 01:01:43 +00001581def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1582 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001583 [/* For disassembly only; pattern left blank */]> {
1584 let Inst{31-28} = 0b1111;
1585 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001586 let Inst{19-8} = 0xd05;
1587 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001588}
1589
Johnny Chenfb566792010-02-17 21:39:10 +00001590// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001591def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1592 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001593 [/* For disassembly only; pattern left blank */]> {
1594 let Inst{31-28} = 0b1111;
1595 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001596 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001597}
1598
Jim Grosbache6913602010-11-03 01:01:43 +00001599def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1600 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001601 [/* For disassembly only; pattern left blank */]> {
1602 let Inst{31-28} = 0b1111;
1603 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001604 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001605}
Chris Lattner39ee0362010-10-31 19:10:56 +00001606} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001607
Evan Chenga8e29892007-01-19 07:51:42 +00001608//===----------------------------------------------------------------------===//
1609// Load / store Instructions.
1610//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001611
Evan Chenga8e29892007-01-19 07:51:42 +00001612// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001613
1614
Evan Cheng7e2fe912010-10-28 06:47:08 +00001615defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001616 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001617defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001618 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001619defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001620 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001621defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001622 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001623
Evan Chengfa775d02007-03-19 07:20:03 +00001624// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001625let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1626 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001627def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001628 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1629 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001630 bits<4> Rt;
1631 bits<17> addr;
1632 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1633 let Inst{19-16} = 0b1111;
1634 let Inst{15-12} = Rt;
1635 let Inst{11-0} = addr{11-0}; // imm12
1636}
Evan Chengfa775d02007-03-19 07:20:03 +00001637
Evan Chenga8e29892007-01-19 07:51:42 +00001638// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001639def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001640 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1641 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001642
Evan Chenga8e29892007-01-19 07:51:42 +00001643// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001644def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001645 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1646 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001647
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001648def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001649 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1650 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001651
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001652let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001653// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001654def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1655 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001656 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001657 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001658}
Rafael Espindolac391d162006-10-23 20:34:27 +00001659
Evan Chenga8e29892007-01-19 07:51:42 +00001660// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001661multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001662 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1663 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001664 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1665 // {17-14} Rn
1666 // {13} 1 == Rm, 0 == imm12
1667 // {12} isAdd
1668 // {11-0} imm12/Rm
1669 bits<18> addr;
1670 let Inst{25} = addr{13};
1671 let Inst{23} = addr{12};
1672 let Inst{19-16} = addr{17-14};
1673 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001674 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001675 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001676 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001677 (ins GPR:$Rn, am2offset:$offset),
1678 IndexModePost, LdFrm, itin,
1679 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001680 // {13} 1 == Rm, 0 == imm12
1681 // {12} isAdd
1682 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001683 bits<14> offset;
1684 bits<4> Rn;
1685 let Inst{25} = offset{13};
1686 let Inst{23} = offset{12};
1687 let Inst{19-16} = Rn;
1688 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001689 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001690}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001691
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001692let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001693defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1694defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001695}
Rafael Espindola450856d2006-12-12 00:37:38 +00001696
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001697multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1698 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1699 (ins addrmode3:$addr), IndexModePre,
1700 LdMiscFrm, itin,
1701 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1702 bits<14> addr;
1703 let Inst{23} = addr{8}; // U bit
1704 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1705 let Inst{19-16} = addr{12-9}; // Rn
1706 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1707 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1708 }
1709 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1710 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1711 LdMiscFrm, itin,
1712 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001713 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001714 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001715 let Inst{23} = offset{8}; // U bit
1716 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001717 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001718 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1719 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001720 }
1721}
Rafael Espindola4e307642006-09-08 16:59:47 +00001722
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001723let mayLoad = 1, neverHasSideEffects = 1 in {
1724defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1725defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1726defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001727let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001728def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1729 (ins addrmode3:$addr), IndexModePre,
1730 LdMiscFrm, IIC_iLoad_d_ru,
1731 "ldrd", "\t$Rt, $Rt2, $addr!",
1732 "$addr.base = $Rn_wb", []> {
1733 bits<14> addr;
1734 let Inst{23} = addr{8}; // U bit
1735 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1736 let Inst{19-16} = addr{12-9}; // Rn
1737 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1738 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1739}
1740def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1741 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1742 LdMiscFrm, IIC_iLoad_d_ru,
1743 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1744 "$Rn = $Rn_wb", []> {
1745 bits<10> offset;
1746 bits<4> Rn;
1747 let Inst{23} = offset{8}; // U bit
1748 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1749 let Inst{19-16} = Rn;
1750 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1751 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1752}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001753} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001754} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001755
Johnny Chenadb561d2010-02-18 03:27:42 +00001756// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001757let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001758def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1759 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1760 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1761 // {17-14} Rn
1762 // {13} 1 == Rm, 0 == imm12
1763 // {12} isAdd
1764 // {11-0} imm12/Rm
1765 bits<18> addr;
1766 let Inst{25} = addr{13};
1767 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001768 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001769 let Inst{19-16} = addr{17-14};
1770 let Inst{11-0} = addr{11-0};
1771 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001772}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001773def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1774 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1775 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1776 // {17-14} Rn
1777 // {13} 1 == Rm, 0 == imm12
1778 // {12} isAdd
1779 // {11-0} imm12/Rm
1780 bits<18> addr;
1781 let Inst{25} = addr{13};
1782 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001783 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001784 let Inst{19-16} = addr{17-14};
1785 let Inst{11-0} = addr{11-0};
1786 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001787}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001788def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1789 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1790 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001791 let Inst{21} = 1; // overwrite
1792}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001793def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1794 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1795 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001796 let Inst{21} = 1; // overwrite
1797}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001798def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1799 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1800 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001801 let Inst{21} = 1; // overwrite
1802}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001803}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001804
Evan Chenga8e29892007-01-19 07:51:42 +00001805// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001806
1807// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001808def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001809 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1810 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001811
Evan Chenga8e29892007-01-19 07:51:42 +00001812// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001813let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1814def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001815 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001816 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001817
1818// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001819def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001820 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001821 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001822 "str", "\t$Rt, [$Rn, $offset]!",
1823 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001824 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001825 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001826
Jim Grosbach953557f42010-11-19 21:35:06 +00001827def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001828 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001829 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001830 "str", "\t$Rt, [$Rn], $offset",
1831 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001832 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001833 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001834
Jim Grosbacha1b41752010-11-19 22:06:57 +00001835def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1836 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1837 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001838 "strb", "\t$Rt, [$Rn, $offset]!",
1839 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001840 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1841 GPR:$Rn, am2offset:$offset))]>;
1842def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1843 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1844 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001845 "strb", "\t$Rt, [$Rn], $offset",
1846 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001847 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1848 GPR:$Rn, am2offset:$offset))]>;
1849
Jim Grosbach2dc77682010-11-29 18:37:44 +00001850def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1851 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1852 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001853 "strh", "\t$Rt, [$Rn, $offset]!",
1854 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001855 [(set GPR:$Rn_wb,
1856 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001857
Jim Grosbach2dc77682010-11-29 18:37:44 +00001858def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1859 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1860 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001861 "strh", "\t$Rt, [$Rn], $offset",
1862 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001863 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1864 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001865
Johnny Chen39a4bb32010-02-18 22:31:18 +00001866// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001867let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00001868def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1869 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001870 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001871 "strd", "\t$src1, $src2, [$base, $offset]!",
1872 "$base = $base_wb", []>;
1873
1874// For disassembly only
1875def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1876 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001877 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001878 "strd", "\t$src1, $src2, [$base], $offset",
1879 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001880} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00001881
Johnny Chenad4df4c2010-03-01 19:22:00 +00001882// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001883
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001884def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1885 IndexModePost, StFrm, IIC_iStore_ru,
1886 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001887 [/* For disassembly only; pattern left blank */]> {
1888 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001889 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
1890}
1891
1892def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1893 IndexModePost, StFrm, IIC_iStore_bh_ru,
1894 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
1895 [/* For disassembly only; pattern left blank */]> {
1896 let Inst{21} = 1; // overwrite
1897 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001898}
1899
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001900def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001901 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001902 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00001903 [/* For disassembly only; pattern left blank */]> {
1904 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001905 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00001906}
1907
Evan Chenga8e29892007-01-19 07:51:42 +00001908//===----------------------------------------------------------------------===//
1909// Load / store multiple Instructions.
1910//
1911
Bill Wendling6c470b82010-11-13 09:09:38 +00001912multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1913 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001914 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001915 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1916 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001917 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001918 let Inst{24-23} = 0b01; // Increment After
1919 let Inst{21} = 0; // No writeback
1920 let Inst{20} = L_bit;
1921 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001922 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001923 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1924 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001925 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001926 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001927 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001928 let Inst{20} = L_bit;
1929 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001930 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001931 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1932 IndexModeNone, f, itin,
1933 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1934 let Inst{24-23} = 0b00; // Decrement After
1935 let Inst{21} = 0; // No writeback
1936 let Inst{20} = L_bit;
1937 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001938 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001939 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1940 IndexModeUpd, f, itin_upd,
1941 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1942 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001943 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001944 let Inst{20} = L_bit;
1945 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001946 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001947 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1948 IndexModeNone, f, itin,
1949 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1950 let Inst{24-23} = 0b10; // Decrement Before
1951 let Inst{21} = 0; // No writeback
1952 let Inst{20} = L_bit;
1953 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001954 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001955 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1956 IndexModeUpd, f, itin_upd,
1957 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1958 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001959 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001960 let Inst{20} = L_bit;
1961 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001962 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001963 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1964 IndexModeNone, f, itin,
1965 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1966 let Inst{24-23} = 0b11; // Increment Before
1967 let Inst{21} = 0; // No writeback
1968 let Inst{20} = L_bit;
1969 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001970 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001971 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1972 IndexModeUpd, f, itin_upd,
1973 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1974 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001975 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001976 let Inst{20} = L_bit;
1977 }
Owen Anderson19f6f502011-03-18 19:47:14 +00001978}
Bill Wendling6c470b82010-11-13 09:09:38 +00001979
Bill Wendlingc93989a2010-11-13 11:20:05 +00001980let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001981
1982let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1983defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1984
1985let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1986defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1987
1988} // neverHasSideEffects
1989
Bob Wilson0fef5842011-01-06 19:24:32 +00001990// Load / Store Multiple Mnemonic Aliases
Bill Wendling73fe34a2010-11-16 01:16:36 +00001991def : MnemonicAlias<"ldm", "ldmia">;
1992def : MnemonicAlias<"stm", "stmia">;
1993
1994// FIXME: remove when we have a way to marking a MI with these properties.
1995// FIXME: Should pc be an implicit operand like PICADD, etc?
1996let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1997 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachdd119882011-03-11 22:51:41 +00001998def LDMIA_RET : ARMPseudoInst<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
1999 reglist:$regs, variable_ops),
2000 Size4Bytes, IIC_iLoad_mBr, []>,
2001 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002002
Evan Chenga8e29892007-01-19 07:51:42 +00002003//===----------------------------------------------------------------------===//
2004// Move Instructions.
2005//
2006
Evan Chengcd799b92009-06-12 20:46:18 +00002007let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002008def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2009 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2010 bits<4> Rd;
2011 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002012
Johnny Chen103bf952011-04-01 23:30:25 +00002013 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002014 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002015 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002016 let Inst{3-0} = Rm;
2017 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002018}
2019
Dale Johannesen38d5f042010-06-15 22:24:08 +00002020// A version for the smaller set of tail call registers.
2021let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002022def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002023 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2024 bits<4> Rd;
2025 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002026
Dale Johannesen38d5f042010-06-15 22:24:08 +00002027 let Inst{11-4} = 0b00000000;
2028 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002029 let Inst{3-0} = Rm;
2030 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002031}
2032
Evan Chengf40deed2010-10-27 23:41:30 +00002033def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002034 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00002035 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
2036 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002037 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002038 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002039 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002040 let Inst{19-16} = 0b0000;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002041 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00002042 let Inst{25} = 0;
2043}
Evan Chenga2515702007-03-19 07:09:02 +00002044
Evan Chengc4af4632010-11-17 20:13:28 +00002045let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002046def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2047 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002048 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002049 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002050 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002051 let Inst{15-12} = Rd;
2052 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002053 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002054}
2055
Evan Chengc4af4632010-11-17 20:13:28 +00002056let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002057def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002058 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002059 "movw", "\t$Rd, $imm",
2060 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002061 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002062 bits<4> Rd;
2063 bits<16> imm;
2064 let Inst{15-12} = Rd;
2065 let Inst{11-0} = imm{11-0};
2066 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002067 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002068 let Inst{25} = 1;
2069}
2070
Evan Cheng53519f02011-01-21 18:55:51 +00002071def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2072 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002073
2074let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00002075def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002076 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002077 "movt", "\t$Rd, $imm",
2078 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002079 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002080 lo16AllZero:$imm))]>, UnaryDP,
2081 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002082 bits<4> Rd;
2083 bits<16> imm;
2084 let Inst{15-12} = Rd;
2085 let Inst{11-0} = imm{11-0};
2086 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002087 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002088 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002089}
Evan Cheng13ab0202007-07-10 18:08:01 +00002090
Evan Cheng53519f02011-01-21 18:55:51 +00002091def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2092 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002093
2094} // Constraints
2095
Evan Cheng20956592009-10-21 08:15:52 +00002096def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2097 Requires<[IsARM, HasV6T2]>;
2098
David Goodwinca01a8d2009-09-01 18:32:09 +00002099let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002100def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002101 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2102 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002103
2104// These aren't really mov instructions, but we have to define them this way
2105// due to flag operands.
2106
Evan Cheng071a2792007-09-11 19:55:27 +00002107let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002108def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002109 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2110 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002111def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002112 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2113 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002114}
Evan Chenga8e29892007-01-19 07:51:42 +00002115
Evan Chenga8e29892007-01-19 07:51:42 +00002116//===----------------------------------------------------------------------===//
2117// Extend Instructions.
2118//
2119
2120// Sign extenders
2121
Evan Cheng576a3962010-09-25 00:49:35 +00002122defm SXTB : AI_ext_rrot<0b01101010,
2123 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2124defm SXTH : AI_ext_rrot<0b01101011,
2125 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002126
Evan Cheng576a3962010-09-25 00:49:35 +00002127defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002128 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002129defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002130 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002131
Johnny Chen2ec5e492010-02-22 21:50:40 +00002132// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002133defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002134
2135// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002136defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002137
2138// Zero extenders
2139
2140let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002141defm UXTB : AI_ext_rrot<0b01101110,
2142 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2143defm UXTH : AI_ext_rrot<0b01101111,
2144 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2145defm UXTB16 : AI_ext_rrot<0b01101100,
2146 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002147
Jim Grosbach542f6422010-07-28 23:25:44 +00002148// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2149// The transformation should probably be done as a combiner action
2150// instead so we can include a check for masking back in the upper
2151// eight bits of the source into the lower eight bits of the result.
2152//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2153// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002154def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002155 (UXTB16r_rot GPR:$Src, 8)>;
2156
Evan Cheng576a3962010-09-25 00:49:35 +00002157defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002158 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002159defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002160 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002161}
2162
Evan Chenga8e29892007-01-19 07:51:42 +00002163// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002164// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002165defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002166
Evan Chenga8e29892007-01-19 07:51:42 +00002167
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002168def SBFX : I<(outs GPR:$Rd),
2169 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002170 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002171 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002172 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002173 bits<4> Rd;
2174 bits<4> Rn;
2175 bits<5> lsb;
2176 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002177 let Inst{27-21} = 0b0111101;
2178 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002179 let Inst{20-16} = width;
2180 let Inst{15-12} = Rd;
2181 let Inst{11-7} = lsb;
2182 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002183}
2184
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002185def UBFX : I<(outs GPR:$Rd),
2186 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002187 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002188 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002189 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002190 bits<4> Rd;
2191 bits<4> Rn;
2192 bits<5> lsb;
2193 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002194 let Inst{27-21} = 0b0111111;
2195 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002196 let Inst{20-16} = width;
2197 let Inst{15-12} = Rd;
2198 let Inst{11-7} = lsb;
2199 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002200}
2201
Evan Chenga8e29892007-01-19 07:51:42 +00002202//===----------------------------------------------------------------------===//
2203// Arithmetic Instructions.
2204//
2205
Jim Grosbach26421962008-10-14 20:36:24 +00002206defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002207 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002208 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002209defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002210 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002211 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002212
Evan Chengc85e8322007-07-05 07:13:32 +00002213// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002214defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002215 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002216 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2217defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002218 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002219 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002220
Evan Cheng62674222009-06-25 23:34:10 +00002221defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002222 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002223defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002224 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002225
2226// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002227let usesCustomInserter = 1 in {
2228defm ADCS : AI1_adde_sube_s_irs<
2229 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2230defm SBCS : AI1_adde_sube_s_irs<
2231 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2232}
Evan Chenga8e29892007-01-19 07:51:42 +00002233
Jim Grosbach84760882010-10-15 18:42:41 +00002234def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2235 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2236 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2237 bits<4> Rd;
2238 bits<4> Rn;
2239 bits<12> imm;
2240 let Inst{25} = 1;
2241 let Inst{15-12} = Rd;
2242 let Inst{19-16} = Rn;
2243 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002244}
Evan Cheng13ab0202007-07-10 18:08:01 +00002245
Bob Wilsoncff71782010-08-05 18:23:43 +00002246// The reg/reg form is only defined for the disassembler; for codegen it is
2247// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002248def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2249 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002250 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002251 bits<4> Rd;
2252 bits<4> Rn;
2253 bits<4> Rm;
2254 let Inst{11-4} = 0b00000000;
2255 let Inst{25} = 0;
2256 let Inst{3-0} = Rm;
2257 let Inst{15-12} = Rd;
2258 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002259}
2260
Jim Grosbach84760882010-10-15 18:42:41 +00002261def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2262 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2263 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2264 bits<4> Rd;
2265 bits<4> Rn;
2266 bits<12> shift;
2267 let Inst{25} = 0;
2268 let Inst{11-0} = shift;
2269 let Inst{15-12} = Rd;
2270 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002271}
Evan Chengc85e8322007-07-05 07:13:32 +00002272
2273// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002274// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2275let usesCustomInserter = 1 in {
2276def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2277 Size4Bytes, IIC_iALUi,
2278 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2279def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2280 Size4Bytes, IIC_iALUr,
2281 [/* For disassembly only; pattern left blank */]>;
2282def RSBSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2283 Size4Bytes, IIC_iALUsr,
2284 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002285}
Evan Chengc85e8322007-07-05 07:13:32 +00002286
Evan Cheng62674222009-06-25 23:34:10 +00002287let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002288def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2289 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2290 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002291 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002292 bits<4> Rd;
2293 bits<4> Rn;
2294 bits<12> imm;
2295 let Inst{25} = 1;
2296 let Inst{15-12} = Rd;
2297 let Inst{19-16} = Rn;
2298 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002299}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002300// The reg/reg form is only defined for the disassembler; for codegen it is
2301// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002302def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2303 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002304 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002305 bits<4> Rd;
2306 bits<4> Rn;
2307 bits<4> Rm;
2308 let Inst{11-4} = 0b00000000;
2309 let Inst{25} = 0;
2310 let Inst{3-0} = Rm;
2311 let Inst{15-12} = Rd;
2312 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002313}
Jim Grosbach84760882010-10-15 18:42:41 +00002314def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2315 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2316 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002317 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002318 bits<4> Rd;
2319 bits<4> Rn;
2320 bits<12> shift;
2321 let Inst{25} = 0;
2322 let Inst{11-0} = shift;
2323 let Inst{15-12} = Rd;
2324 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002325}
Evan Cheng62674222009-06-25 23:34:10 +00002326}
2327
Owen Andersonb48c7912011-04-05 23:55:28 +00002328// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2329let usesCustomInserter = 1, Uses = [CPSR] in {
2330def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2331 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002332 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Andersonb48c7912011-04-05 23:55:28 +00002333def RSCSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2334 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00002335 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002336}
Evan Cheng2c614c52007-06-06 10:17:05 +00002337
Evan Chenga8e29892007-01-19 07:51:42 +00002338// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002339// The assume-no-carry-in form uses the negation of the input since add/sub
2340// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2341// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2342// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002343def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2344 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002345def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2346 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2347// The with-carry-in form matches bitwise not instead of the negation.
2348// Effectively, the inverse interpretation of the carry flag already accounts
2349// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002350def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002351 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002352def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2353 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002354
2355// Note: These are implemented in C++ code, because they have to generate
2356// ADD/SUBrs instructions, which use a complex pattern that a xform function
2357// cannot produce.
2358// (mul X, 2^n+1) -> (add (X << n), X)
2359// (mul X, 2^n-1) -> (rsb X, (X << n))
2360
Johnny Chen667d1272010-02-22 18:50:54 +00002361// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002362// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002363class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002364 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2365 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2366 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002367 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002368 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002369 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002370 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002371 let Inst{11-4} = op11_4;
2372 let Inst{19-16} = Rn;
2373 let Inst{15-12} = Rd;
2374 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002375}
2376
Johnny Chen667d1272010-02-22 18:50:54 +00002377// Saturating add/subtract -- for disassembly only
2378
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002379def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002380 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2381 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002382def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002383 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2384 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2385def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2386 "\t$Rd, $Rm, $Rn">;
2387def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2388 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002389
2390def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2391def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2392def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2393def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2394def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2395def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2396def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2397def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2398def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2399def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2400def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2401def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002402
2403// Signed/Unsigned add/subtract -- for disassembly only
2404
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002405def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2406def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2407def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2408def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2409def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2410def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2411def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2412def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2413def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2414def USAX : AAI<0b01100101, 0b11110101, "usax">;
2415def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2416def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002417
2418// Signed/Unsigned halving add/subtract -- for disassembly only
2419
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002420def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2421def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2422def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2423def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2424def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2425def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2426def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2427def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2428def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2429def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2430def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2431def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002432
Johnny Chenadc77332010-02-26 22:04:29 +00002433// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002434
Jim Grosbach70987fb2010-10-18 23:35:38 +00002435def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002436 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002437 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002438 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002439 bits<4> Rd;
2440 bits<4> Rn;
2441 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002442 let Inst{27-20} = 0b01111000;
2443 let Inst{15-12} = 0b1111;
2444 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002445 let Inst{19-16} = Rd;
2446 let Inst{11-8} = Rm;
2447 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002448}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002449def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002450 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002451 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002452 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002453 bits<4> Rd;
2454 bits<4> Rn;
2455 bits<4> Rm;
2456 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002457 let Inst{27-20} = 0b01111000;
2458 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002459 let Inst{19-16} = Rd;
2460 let Inst{15-12} = Ra;
2461 let Inst{11-8} = Rm;
2462 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002463}
2464
2465// Signed/Unsigned saturate -- for disassembly only
2466
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002467def SSAT : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$a, shift_imm:$sh),
Jim Grosbach70987fb2010-10-18 23:35:38 +00002468 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002469 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002470 bits<4> Rd;
2471 bits<5> sat_imm;
2472 bits<4> Rn;
2473 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002474 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002475 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002476 let Inst{20-16} = sat_imm;
2477 let Inst{15-12} = Rd;
2478 let Inst{11-7} = sh{7-3};
2479 let Inst{6} = sh{0};
2480 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002481}
2482
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002483def SSAT16 : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00002484 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002485 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002486 bits<4> Rd;
2487 bits<4> sat_imm;
2488 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002489 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002490 let Inst{11-4} = 0b11110011;
2491 let Inst{15-12} = Rd;
2492 let Inst{19-16} = sat_imm;
2493 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002494}
2495
Jim Grosbach70987fb2010-10-18 23:35:38 +00002496def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2497 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002498 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002499 bits<4> Rd;
2500 bits<5> sat_imm;
2501 bits<4> Rn;
2502 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002503 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002504 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002505 let Inst{15-12} = Rd;
2506 let Inst{11-7} = sh{7-3};
2507 let Inst{6} = sh{0};
2508 let Inst{20-16} = sat_imm;
2509 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002510}
2511
Jim Grosbach70987fb2010-10-18 23:35:38 +00002512def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2513 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002514 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002515 bits<4> Rd;
2516 bits<4> sat_imm;
2517 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002518 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002519 let Inst{11-4} = 0b11110011;
2520 let Inst{15-12} = Rd;
2521 let Inst{19-16} = sat_imm;
2522 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002523}
Evan Chenga8e29892007-01-19 07:51:42 +00002524
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002525def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2526def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002527
Evan Chenga8e29892007-01-19 07:51:42 +00002528//===----------------------------------------------------------------------===//
2529// Bitwise Instructions.
2530//
2531
Jim Grosbach26421962008-10-14 20:36:24 +00002532defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002533 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002534 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002535defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002536 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002537 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002538defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002539 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002540 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002541defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002542 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002543 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002544
Jim Grosbach3fea191052010-10-21 22:03:21 +00002545def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002546 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002547 "bfc", "\t$Rd, $imm", "$src = $Rd",
2548 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002549 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002550 bits<4> Rd;
2551 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002552 let Inst{27-21} = 0b0111110;
2553 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002554 let Inst{15-12} = Rd;
2555 let Inst{11-7} = imm{4-0}; // lsb
2556 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002557}
2558
Johnny Chenb2503c02010-02-17 06:31:48 +00002559// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002560def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002561 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002562 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2563 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002564 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002565 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002566 bits<4> Rd;
2567 bits<4> Rn;
2568 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002569 let Inst{27-21} = 0b0111110;
2570 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002571 let Inst{15-12} = Rd;
2572 let Inst{11-7} = imm{4-0}; // lsb
2573 let Inst{20-16} = imm{9-5}; // width
2574 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002575}
2576
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002577// GNU as only supports this form of bfi (w/ 4 arguments)
2578let isAsmParserOnly = 1 in
2579def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2580 lsb_pos_imm:$lsb, width_imm:$width),
2581 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2582 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2583 []>, Requires<[IsARM, HasV6T2]> {
2584 bits<4> Rd;
2585 bits<4> Rn;
2586 bits<5> lsb;
2587 bits<5> width;
2588 let Inst{27-21} = 0b0111110;
2589 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2590 let Inst{15-12} = Rd;
2591 let Inst{11-7} = lsb;
2592 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2593 let Inst{3-0} = Rn;
2594}
2595
Jim Grosbach36860462010-10-21 22:19:32 +00002596def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2597 "mvn", "\t$Rd, $Rm",
2598 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2599 bits<4> Rd;
2600 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002601 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002602 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002603 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002604 let Inst{15-12} = Rd;
2605 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002606}
Jim Grosbach36860462010-10-21 22:19:32 +00002607def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2608 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2609 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2610 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002611 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002612 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002613 let Inst{19-16} = 0b0000;
2614 let Inst{15-12} = Rd;
2615 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002616}
Evan Chengc4af4632010-11-17 20:13:28 +00002617let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002618def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2619 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2620 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2621 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002622 bits<12> imm;
2623 let Inst{25} = 1;
2624 let Inst{19-16} = 0b0000;
2625 let Inst{15-12} = Rd;
2626 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002627}
Evan Chenga8e29892007-01-19 07:51:42 +00002628
2629def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2630 (BICri GPR:$src, so_imm_not:$imm)>;
2631
2632//===----------------------------------------------------------------------===//
2633// Multiply Instructions.
2634//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002635class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2636 string opc, string asm, list<dag> pattern>
2637 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2638 bits<4> Rd;
2639 bits<4> Rm;
2640 bits<4> Rn;
2641 let Inst{19-16} = Rd;
2642 let Inst{11-8} = Rm;
2643 let Inst{3-0} = Rn;
2644}
2645class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2646 string opc, string asm, list<dag> pattern>
2647 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2648 bits<4> RdLo;
2649 bits<4> RdHi;
2650 bits<4> Rm;
2651 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002652 let Inst{19-16} = RdHi;
2653 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002654 let Inst{11-8} = Rm;
2655 let Inst{3-0} = Rn;
2656}
Evan Chenga8e29892007-01-19 07:51:42 +00002657
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002658let isCommutable = 1 in {
2659let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002660def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2661 pred:$p, cc_out:$s),
2662 Size4Bytes, IIC_iMUL32,
2663 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2664 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002665
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002666def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2667 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002668 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002669 Requires<[IsARM, HasV6]> {
2670 let Inst{15-12} = 0b0000;
2671}
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002672}
Evan Chenga8e29892007-01-19 07:51:42 +00002673
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002674let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002675def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002676 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
2677 Size4Bytes, IIC_iMAC32,
2678 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002679 Requires<[IsARM, NoV6]> {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002680 bits<4> Ra;
2681 let Inst{15-12} = Ra;
2682}
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002683def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2684 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002685 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2686 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002687 bits<4> Ra;
2688 let Inst{15-12} = Ra;
2689}
Evan Chenga8e29892007-01-19 07:51:42 +00002690
Jim Grosbach65711012010-11-19 22:22:37 +00002691def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2692 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2693 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002694 Requires<[IsARM, HasV6T2]> {
2695 bits<4> Rd;
2696 bits<4> Rm;
2697 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002698 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002699 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002700 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002701 let Inst{11-8} = Rm;
2702 let Inst{3-0} = Rn;
2703}
Evan Chengedcbada2009-07-06 22:05:45 +00002704
Evan Chenga8e29892007-01-19 07:51:42 +00002705// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002706
Evan Chengcd799b92009-06-12 20:46:18 +00002707let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002708let isCommutable = 1 in {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002709let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002710def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002711 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002712 Size4Bytes, IIC_iMUL64, []>,
2713 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002714
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002715def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2716 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2717 Size4Bytes, IIC_iMUL64, []>,
2718 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002719}
2720
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002721def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2722 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002723 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2724 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002725
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002726def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2727 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002728 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2729 Requires<[IsARM, HasV6]>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002730}
Evan Chenga8e29892007-01-19 07:51:42 +00002731
2732// Multiply + accumulate
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002733let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002734def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002735 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002736 Size4Bytes, IIC_iMAC64, []>,
2737 Requires<[IsARM, NoV6]>;
2738def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002739 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002740 Size4Bytes, IIC_iMAC64, []>,
2741 Requires<[IsARM, NoV6]>;
2742def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002743 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002744 Size4Bytes, IIC_iMAC64, []>,
2745 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002746
2747}
2748
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002749def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2750 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002751 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2752 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002753def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2754 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002755 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2756 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002757
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002758def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2759 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2760 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2761 Requires<[IsARM, HasV6]> {
2762 bits<4> RdLo;
2763 bits<4> RdHi;
2764 bits<4> Rm;
2765 bits<4> Rn;
2766 let Inst{19-16} = RdLo;
2767 let Inst{15-12} = RdHi;
2768 let Inst{11-8} = Rm;
2769 let Inst{3-0} = Rn;
2770}
Evan Chengcd799b92009-06-12 20:46:18 +00002771} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002772
2773// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002774def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2775 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2776 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002777 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002778 let Inst{15-12} = 0b1111;
2779}
Evan Cheng13ab0202007-07-10 18:08:01 +00002780
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002781def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2782 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002783 [/* For disassembly only; pattern left blank */]>,
2784 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002785 let Inst{15-12} = 0b1111;
2786}
2787
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002788def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2789 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2790 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2791 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2792 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002793
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002794def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2795 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2796 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002797 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002798 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002799
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002800def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2801 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2802 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2803 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2804 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002805
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002806def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2807 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2808 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002809 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002810 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002811
Raul Herbster37fb5b12007-08-30 23:25:47 +00002812multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002813 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2814 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2815 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2816 (sext_inreg GPR:$Rm, i16)))]>,
2817 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002818
Jim Grosbach3870b752010-10-22 18:35:16 +00002819 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2820 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2821 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2822 (sra GPR:$Rm, (i32 16))))]>,
2823 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002824
Jim Grosbach3870b752010-10-22 18:35:16 +00002825 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2826 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2827 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2828 (sext_inreg GPR:$Rm, i16)))]>,
2829 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002830
Jim Grosbach3870b752010-10-22 18:35:16 +00002831 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2832 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2833 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2834 (sra GPR:$Rm, (i32 16))))]>,
2835 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002836
Jim Grosbach3870b752010-10-22 18:35:16 +00002837 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2838 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2839 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2840 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2841 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002842
Jim Grosbach3870b752010-10-22 18:35:16 +00002843 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2844 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2845 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2846 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2847 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002848}
2849
Raul Herbster37fb5b12007-08-30 23:25:47 +00002850
2851multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002852 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002853 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2854 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2855 [(set GPR:$Rd, (add GPR:$Ra,
2856 (opnode (sext_inreg GPR:$Rn, i16),
2857 (sext_inreg GPR:$Rm, i16))))]>,
2858 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002859
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002860 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002861 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2862 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2863 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2864 (sra GPR:$Rm, (i32 16)))))]>,
2865 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002866
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002867 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002868 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2869 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2870 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2871 (sext_inreg GPR:$Rm, i16))))]>,
2872 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002873
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002874 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002875 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2876 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2877 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2878 (sra GPR:$Rm, (i32 16)))))]>,
2879 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002880
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002881 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002882 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2883 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2884 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2885 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2886 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002887
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002888 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002889 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2890 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2891 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2892 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2893 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002894}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002895
Raul Herbster37fb5b12007-08-30 23:25:47 +00002896defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2897defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002898
Johnny Chen83498e52010-02-12 21:59:23 +00002899// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002900def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2901 (ins GPR:$Rn, GPR:$Rm),
2902 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002903 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002904 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002905
Jim Grosbach3870b752010-10-22 18:35:16 +00002906def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2907 (ins GPR:$Rn, GPR:$Rm),
2908 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002909 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002910 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002911
Jim Grosbach3870b752010-10-22 18:35:16 +00002912def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2913 (ins GPR:$Rn, GPR:$Rm),
2914 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002915 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002916 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002917
Jim Grosbach3870b752010-10-22 18:35:16 +00002918def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2919 (ins GPR:$Rn, GPR:$Rm),
2920 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002921 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002922 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002923
Johnny Chen667d1272010-02-22 18:50:54 +00002924// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002925class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2926 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002927 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002928 bits<4> Rn;
2929 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002930 let Inst{4} = 1;
2931 let Inst{5} = swap;
2932 let Inst{6} = sub;
2933 let Inst{7} = 0;
2934 let Inst{21-20} = 0b00;
2935 let Inst{22} = long;
2936 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002937 let Inst{11-8} = Rm;
2938 let Inst{3-0} = Rn;
2939}
2940class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2941 InstrItinClass itin, string opc, string asm>
2942 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2943 bits<4> Rd;
2944 let Inst{15-12} = 0b1111;
2945 let Inst{19-16} = Rd;
2946}
2947class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2948 InstrItinClass itin, string opc, string asm>
2949 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2950 bits<4> Ra;
2951 let Inst{15-12} = Ra;
2952}
2953class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2954 InstrItinClass itin, string opc, string asm>
2955 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2956 bits<4> RdLo;
2957 bits<4> RdHi;
2958 let Inst{19-16} = RdHi;
2959 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002960}
2961
2962multiclass AI_smld<bit sub, string opc> {
2963
Jim Grosbach385e1362010-10-22 19:15:30 +00002964 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2965 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002966
Jim Grosbach385e1362010-10-22 19:15:30 +00002967 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2968 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002969
Jim Grosbach385e1362010-10-22 19:15:30 +00002970 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2971 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2972 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002973
Jim Grosbach385e1362010-10-22 19:15:30 +00002974 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2975 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2976 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002977
2978}
2979
2980defm SMLA : AI_smld<0, "smla">;
2981defm SMLS : AI_smld<1, "smls">;
2982
Johnny Chen2ec5e492010-02-22 21:50:40 +00002983multiclass AI_sdml<bit sub, string opc> {
2984
Jim Grosbach385e1362010-10-22 19:15:30 +00002985 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2986 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2987 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2988 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002989}
2990
2991defm SMUA : AI_sdml<0, "smua">;
2992defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002993
Evan Chenga8e29892007-01-19 07:51:42 +00002994//===----------------------------------------------------------------------===//
2995// Misc. Arithmetic Instructions.
2996//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002997
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002998def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2999 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3000 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003001
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003002def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3003 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3004 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3005 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003006
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003007def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3008 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3009 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003010
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003011def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3012 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
3013 [(set GPR:$Rd,
3014 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
3015 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
3016 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
3017 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
3018 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003019
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003020def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3021 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
3022 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00003023 (sext_inreg
Evan Cheng3f30af32011-03-18 21:52:42 +00003024 (or (srl GPR:$Rm, (i32 8)),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003025 (shl GPR:$Rm, (i32 8))), i16))]>,
3026 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003027
Evan Cheng3f30af32011-03-18 21:52:42 +00003028def : ARMV6Pat<(sext_inreg (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
3029 (shl GPR:$Rm, (i32 8))), i16),
3030 (REVSH GPR:$Rm)>;
3031
3032// Need the AddedComplexity or else MOVs + REV would be chosen.
3033let AddedComplexity = 5 in
3034def : ARMV6Pat<(sra (bswap GPR:$Rm), (i32 16)), (REVSH GPR:$Rm)>;
3035
Bob Wilsonf955f292010-08-17 17:23:19 +00003036def lsl_shift_imm : SDNodeXForm<imm, [{
3037 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3038 return CurDAG->getTargetConstant(Sh, MVT::i32);
3039}]>;
3040
Eric Christopher8f232d32011-04-28 05:49:04 +00003041def lsl_amt : ImmLeaf<i32, [{
3042 return Imm > 0 && Imm < 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003043}], lsl_shift_imm>;
3044
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003045def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3046 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3047 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3048 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3049 (and (shl GPR:$Rm, lsl_amt:$sh),
3050 0xFFFF0000)))]>,
3051 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003052
Evan Chenga8e29892007-01-19 07:51:42 +00003053// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003054def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3055 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3056def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3057 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003058
Bob Wilsonf955f292010-08-17 17:23:19 +00003059def asr_shift_imm : SDNodeXForm<imm, [{
3060 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3061 return CurDAG->getTargetConstant(Sh, MVT::i32);
3062}]>;
3063
Eric Christopher8f232d32011-04-28 05:49:04 +00003064def asr_amt : ImmLeaf<i32, [{
3065 return Imm > 0 && Imm <= 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003066}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003067
Bob Wilsondc66eda2010-08-16 22:26:55 +00003068// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3069// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003070def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3071 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3072 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3073 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3074 (and (sra GPR:$Rm, asr_amt:$sh),
3075 0xFFFF)))]>,
3076 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003077
Evan Chenga8e29892007-01-19 07:51:42 +00003078// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3079// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003080def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003081 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003082def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003083 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3084 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003085
Evan Chenga8e29892007-01-19 07:51:42 +00003086//===----------------------------------------------------------------------===//
3087// Comparison Instructions...
3088//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003089
Jim Grosbach26421962008-10-14 20:36:24 +00003090defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003091 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003092 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003093
Jim Grosbach97a884d2010-12-07 20:41:06 +00003094// ARMcmpZ can re-use the above instruction definitions.
3095def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3096 (CMPri GPR:$src, so_imm:$imm)>;
3097def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3098 (CMPrr GPR:$src, GPR:$rhs)>;
3099def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3100 (CMPrs GPR:$src, so_reg:$rhs)>;
3101
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003102// FIXME: We have to be careful when using the CMN instruction and comparison
3103// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003104// results:
3105//
3106// rsbs r1, r1, 0
3107// cmp r0, r1
3108// mov r0, #0
3109// it ls
3110// mov r0, #1
3111//
3112// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003113//
Bill Wendling6165e872010-08-26 18:33:51 +00003114// cmn r0, r1
3115// mov r0, #0
3116// it ls
3117// mov r0, #1
3118//
3119// However, the CMN gives the *opposite* result when r1 is 0. This is because
3120// the carry flag is set in the CMP case but not in the CMN case. In short, the
3121// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3122// value of r0 and the carry bit (because the "carry bit" parameter to
3123// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3124// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3125// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3126// parameter to AddWithCarry is defined as 0).
3127//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003128// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003129//
3130// x = 0
3131// ~x = 0xFFFF FFFF
3132// ~x + 1 = 0x1 0000 0000
3133// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3134//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003135// Therefore, we should disable CMN when comparing against zero, until we can
3136// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3137// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003138//
3139// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3140//
3141// This is related to <rdar://problem/7569620>.
3142//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003143//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3144// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003145
Evan Chenga8e29892007-01-19 07:51:42 +00003146// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003147defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003148 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003149 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003150defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003151 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003152 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003153
David Goodwinc0309b42009-06-29 15:33:01 +00003154defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003155 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003156 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003157
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003158//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3159// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003160
David Goodwinc0309b42009-06-29 15:33:01 +00003161def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003162 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003163
Evan Cheng218977b2010-07-13 19:27:42 +00003164// Pseudo i64 compares for some floating point compares.
3165let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3166 Defs = [CPSR] in {
3167def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003168 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003169 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003170 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3171
3172def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003173 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003174 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3175} // usesCustomInserter
3176
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003177
Evan Chenga8e29892007-01-19 07:51:42 +00003178// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003179// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003180// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003181let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003182def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3183 Size4Bytes, IIC_iCMOVr,
3184 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3185 RegConstraint<"$false = $Rd">;
3186def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3187 (ins GPR:$false, so_reg:$shift, pred:$p),
3188 Size4Bytes, IIC_iCMOVsr,
3189 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3190 RegConstraint<"$false = $Rd">;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003191
Evan Chengc4af4632010-11-17 20:13:28 +00003192let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003193def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3194 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3195 Size4Bytes, IIC_iMOVi,
3196 []>,
3197 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003198
Evan Chengc4af4632010-11-17 20:13:28 +00003199let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003200def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3201 (ins GPR:$false, so_imm:$imm, pred:$p),
3202 Size4Bytes, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003203 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003204 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003205
Evan Cheng63f35442010-11-13 02:25:14 +00003206// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003207let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003208def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3209 (ins GPR:$false, i32imm:$src, pred:$p),
3210 Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003211
Evan Chengc4af4632010-11-17 20:13:28 +00003212let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003213def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3214 (ins GPR:$false, so_imm:$imm, pred:$p),
3215 Size4Bytes, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003216 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003217 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003218} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003219
Jim Grosbach3728e962009-12-10 00:11:09 +00003220//===----------------------------------------------------------------------===//
3221// Atomic operations intrinsics
3222//
3223
Bob Wilsonf74a4292010-10-30 00:54:37 +00003224def memb_opt : Operand<i32> {
3225 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003226 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003227}
Jim Grosbach3728e962009-12-10 00:11:09 +00003228
Bob Wilsonf74a4292010-10-30 00:54:37 +00003229// memory barriers protect the atomic sequences
3230let hasSideEffects = 1 in {
3231def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3232 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3233 Requires<[IsARM, HasDB]> {
3234 bits<4> opt;
3235 let Inst{31-4} = 0xf57ff05;
3236 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003237}
Jim Grosbach3728e962009-12-10 00:11:09 +00003238}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003239
Bob Wilsonf74a4292010-10-30 00:54:37 +00003240def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3241 "dsb", "\t$opt",
3242 [/* For disassembly only; pattern left blank */]>,
3243 Requires<[IsARM, HasDB]> {
3244 bits<4> opt;
3245 let Inst{31-4} = 0xf57ff04;
3246 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003247}
3248
Johnny Chenfd6037d2010-02-18 00:19:08 +00003249// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003250def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3251 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003252 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003253 let Inst{3-0} = 0b1111;
3254}
3255
Jim Grosbach66869102009-12-11 18:52:41 +00003256let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003257 let Uses = [CPSR] in {
3258 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003259 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003260 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3261 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003262 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003263 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3264 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003265 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003266 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3267 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003268 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003269 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3270 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003271 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003272 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3273 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003274 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003275 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003276 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3277 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3278 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3279 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3280 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3281 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3282 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3283 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3284 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3285 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3286 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3287 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003288 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003289 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003290 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3291 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003292 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003293 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3294 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003295 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003296 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3297 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003298 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003299 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3300 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003301 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003302 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3303 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003304 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003305 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003306 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3307 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3308 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3309 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3310 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3311 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3312 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3313 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3314 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3315 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3316 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3317 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003318 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003319 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003320 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3321 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003322 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003323 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3324 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003325 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003326 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3327 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003328 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003329 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3330 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003331 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003332 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3333 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003334 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003335 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003336 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3337 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3338 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3339 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3340 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3341 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3342 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3343 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3344 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3345 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3346 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3347 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003348
3349 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003350 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003351 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3352 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003353 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003354 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3355 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003356 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003357 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3358
Jim Grosbache801dc42009-12-12 01:40:06 +00003359 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003360 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003361 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3362 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003363 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003364 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3365 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003366 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003367 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3368}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003369}
3370
3371let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003372def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3373 "ldrexb", "\t$Rt, $addr", []>;
3374def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3375 "ldrexh", "\t$Rt, $addr", []>;
3376def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3377 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003378let hasExtraDefRegAllocReq = 1 in
3379 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3380 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003381}
3382
Jim Grosbach86875a22010-10-29 19:58:57 +00003383let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003384def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3385 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3386def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3387 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3388def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3389 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003390}
3391
3392let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003393def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003394 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3395 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003396
Johnny Chenb9436272010-02-17 22:37:58 +00003397// Clear-Exclusive is for disassembly only.
3398def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3399 [/* For disassembly only; pattern left blank */]>,
3400 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003401 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003402}
3403
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003404// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3405let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003406def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3407 [/* For disassembly only; pattern left blank */]>;
3408def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3409 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003410}
3411
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003412//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003413// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003414//
3415
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003416def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3417 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3418 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003419 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3420 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003421 bits<4> opc1;
3422 bits<4> CRn;
3423 bits<4> CRd;
3424 bits<4> cop;
3425 bits<3> opc2;
3426 bits<4> CRm;
3427
3428 let Inst{3-0} = CRm;
3429 let Inst{4} = 0;
3430 let Inst{7-5} = opc2;
3431 let Inst{11-8} = cop;
3432 let Inst{15-12} = CRd;
3433 let Inst{19-16} = CRn;
3434 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003435}
3436
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003437def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3438 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3439 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003440 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3441 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003442 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003443 bits<4> opc1;
3444 bits<4> CRn;
3445 bits<4> CRd;
3446 bits<4> cop;
3447 bits<3> opc2;
3448 bits<4> CRm;
3449
3450 let Inst{3-0} = CRm;
3451 let Inst{4} = 0;
3452 let Inst{7-5} = opc2;
3453 let Inst{11-8} = cop;
3454 let Inst{15-12} = CRd;
3455 let Inst{19-16} = CRn;
3456 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003457}
3458
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003459class ACI<dag oops, dag iops, string opc, string asm,
3460 IndexMode im = IndexModeNone>
Johnny Chen670a4562011-04-04 23:39:08 +00003461 : InoP<oops, iops, AddrModeNone, Size4Bytes, im, BrFrm, NoItinerary,
3462 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003463 let Inst{27-25} = 0b110;
3464}
3465
Johnny Chen670a4562011-04-04 23:39:08 +00003466multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003467
3468 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003469 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3470 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003471 let Inst{31-28} = op31_28;
3472 let Inst{24} = 1; // P = 1
3473 let Inst{21} = 0; // W = 0
3474 let Inst{22} = 0; // D = 0
3475 let Inst{20} = load;
3476 }
3477
3478 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003479 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3480 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003481 let Inst{31-28} = op31_28;
3482 let Inst{24} = 1; // P = 1
3483 let Inst{21} = 1; // W = 1
3484 let Inst{22} = 0; // D = 0
3485 let Inst{20} = load;
3486 }
3487
3488 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003489 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3490 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003491 let Inst{31-28} = op31_28;
3492 let Inst{24} = 0; // P = 0
3493 let Inst{21} = 1; // W = 1
3494 let Inst{22} = 0; // D = 0
3495 let Inst{20} = load;
3496 }
3497
3498 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003499 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3500 ops),
3501 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003502 let Inst{31-28} = op31_28;
3503 let Inst{24} = 0; // P = 0
3504 let Inst{23} = 1; // U = 1
3505 let Inst{21} = 0; // W = 0
3506 let Inst{22} = 0; // D = 0
3507 let Inst{20} = load;
3508 }
3509
3510 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003511 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3512 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003513 let Inst{31-28} = op31_28;
3514 let Inst{24} = 1; // P = 1
3515 let Inst{21} = 0; // W = 0
3516 let Inst{22} = 1; // D = 1
3517 let Inst{20} = load;
3518 }
3519
3520 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003521 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3522 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3523 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003524 let Inst{31-28} = op31_28;
3525 let Inst{24} = 1; // P = 1
3526 let Inst{21} = 1; // W = 1
3527 let Inst{22} = 1; // D = 1
3528 let Inst{20} = load;
3529 }
3530
3531 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003532 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3533 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3534 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003535 let Inst{31-28} = op31_28;
3536 let Inst{24} = 0; // P = 0
3537 let Inst{21} = 1; // W = 1
3538 let Inst{22} = 1; // D = 1
3539 let Inst{20} = load;
3540 }
3541
3542 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003543 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3544 ops),
3545 !strconcat(!strconcat(opc, "l"), cond),
3546 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003547 let Inst{31-28} = op31_28;
3548 let Inst{24} = 0; // P = 0
3549 let Inst{23} = 1; // U = 1
3550 let Inst{21} = 0; // W = 0
3551 let Inst{22} = 1; // D = 1
3552 let Inst{20} = load;
3553 }
3554}
3555
Johnny Chen670a4562011-04-04 23:39:08 +00003556defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3557defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3558defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3559defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003560
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003561//===----------------------------------------------------------------------===//
3562// Move between coprocessor and ARM core register -- for disassembly only
3563//
3564
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003565class MovRCopro<string opc, bit direction, dag oops, dag iops,
3566 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003567 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003568 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003569 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003570 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003571
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003572 bits<4> Rt;
3573 bits<4> cop;
3574 bits<3> opc1;
3575 bits<3> opc2;
3576 bits<4> CRm;
3577 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003578
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003579 let Inst{15-12} = Rt;
3580 let Inst{11-8} = cop;
3581 let Inst{23-21} = opc1;
3582 let Inst{7-5} = opc2;
3583 let Inst{3-0} = CRm;
3584 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003585}
3586
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003587def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003588 (outs),
3589 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3590 c_imm:$CRm, i32imm:$opc2),
3591 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3592 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003593def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003594 (outs GPR:$Rt),
3595 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3596 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003597
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003598def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3599 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3600
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003601class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3602 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003603 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003604 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003605 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003606 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003607 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003608
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003609 bits<4> Rt;
3610 bits<4> cop;
3611 bits<3> opc1;
3612 bits<3> opc2;
3613 bits<4> CRm;
3614 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003615
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003616 let Inst{15-12} = Rt;
3617 let Inst{11-8} = cop;
3618 let Inst{23-21} = opc1;
3619 let Inst{7-5} = opc2;
3620 let Inst{3-0} = CRm;
3621 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003622}
3623
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003624def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003625 (outs),
3626 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3627 c_imm:$CRm, i32imm:$opc2),
3628 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3629 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003630def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003631 (outs GPR:$Rt),
3632 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3633 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003634
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003635def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3636 imm:$CRm, imm:$opc2),
3637 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3638
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003639class MovRRCopro<string opc, bit direction,
3640 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003641 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3642 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003643 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003644 let Inst{23-21} = 0b010;
3645 let Inst{20} = direction;
3646
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003647 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003648 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003649 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003650 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003651 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003652
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003653 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003654 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003655 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003656 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003657 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003658}
3659
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003660def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3661 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3662 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003663def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3664
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003665class MovRRCopro2<string opc, bit direction,
3666 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003667 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003668 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3669 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003670 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003671 let Inst{23-21} = 0b010;
3672 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003673
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003674 bits<4> Rt;
3675 bits<4> Rt2;
3676 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003677 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003678 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003679
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003680 let Inst{15-12} = Rt;
3681 let Inst{19-16} = Rt2;
3682 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003683 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003684 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003685}
3686
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003687def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
3688 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3689 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003690def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003691
Johnny Chenb98e1602010-02-12 18:55:33 +00003692//===----------------------------------------------------------------------===//
3693// Move between special register and ARM core register -- for disassembly only
3694//
3695
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003696// Move to ARM core register from Special Register
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003697def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003698 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003699 bits<4> Rd;
3700 let Inst{23-16} = 0b00001111;
3701 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003702 let Inst{7-4} = 0b0000;
3703}
3704
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003705def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003706 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003707 bits<4> Rd;
3708 let Inst{23-16} = 0b01001111;
3709 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003710 let Inst{7-4} = 0b0000;
3711}
3712
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003713// Move from ARM core register to Special Register
3714//
3715// No need to have both system and application versions, the encodings are the
3716// same and the assembly parser has no way to distinguish between them. The mask
3717// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3718// the mask with the fields to be accessed in the special register.
3719def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3720 "msr", "\t$mask, $Rn",
Johnny Chenb98e1602010-02-12 18:55:33 +00003721 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003722 bits<5> mask;
3723 bits<4> Rn;
3724
3725 let Inst{23} = 0;
3726 let Inst{22} = mask{4}; // R bit
3727 let Inst{21-20} = 0b10;
3728 let Inst{19-16} = mask{3-0};
3729 let Inst{15-12} = 0b1111;
3730 let Inst{11-4} = 0b00000000;
3731 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003732}
3733
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003734def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3735 "msr", "\t$mask, $a",
3736 [/* For disassembly only; pattern left blank */]> {
3737 bits<5> mask;
3738 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003739
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003740 let Inst{23} = 0;
3741 let Inst{22} = mask{4}; // R bit
3742 let Inst{21-20} = 0b10;
3743 let Inst{19-16} = mask{3-0};
3744 let Inst{15-12} = 0b1111;
3745 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003746}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003747
3748//===----------------------------------------------------------------------===//
3749// TLS Instructions
3750//
3751
3752// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003753// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003754// complete with fixup for the aeabi_read_tp function.
3755let isCall = 1,
3756 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3757 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3758 [(set R0, ARMthread_pointer)]>;
3759}
3760
3761//===----------------------------------------------------------------------===//
3762// SJLJ Exception handling intrinsics
3763// eh_sjlj_setjmp() is an instruction sequence to store the return
3764// address and save #0 in R0 for the non-longjmp case.
3765// Since by its nature we may be coming from some other function to get
3766// here, and we're using the stack frame for the containing function to
3767// save/restore registers, we can't keep anything live in regs across
3768// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003769// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003770// except for our own input by listing the relevant registers in Defs. By
3771// doing so, we also cause the prologue/epilogue code to actively preserve
3772// all of the callee-saved resgisters, which is exactly what we want.
3773// A constant value is passed in $val, and we use the location as a scratch.
3774//
3775// These are pseudo-instructions and are lowered to individual MC-insts, so
3776// no encoding information is necessary.
3777let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003778 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00003779 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003780 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3781 NoItinerary,
3782 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3783 Requires<[IsARM, HasVFP2]>;
3784}
3785
3786let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003787 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003788 hasSideEffects = 1, isBarrier = 1 in {
3789 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3790 NoItinerary,
3791 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3792 Requires<[IsARM, NoVFP]>;
3793}
3794
3795// FIXME: Non-Darwin version(s)
3796let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3797 Defs = [ R7, LR, SP ] in {
3798def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3799 NoItinerary,
3800 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3801 Requires<[IsARM, IsDarwin]>;
3802}
3803
3804// eh.sjlj.dispatchsetup pseudo-instruction.
3805// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3806// handled when the pseudo is expanded (which happens before any passes
3807// that need the instruction size).
3808let isBarrier = 1, hasSideEffects = 1 in
3809def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00003810 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
3811 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003812 Requires<[IsDarwin]>;
3813
3814//===----------------------------------------------------------------------===//
3815// Non-Instruction Patterns
3816//
3817
3818// Large immediate handling.
3819
3820// 32-bit immediate using two piece so_imms or movw + movt.
3821// This is a single pseudo instruction, the benefit is that it can be remat'd
3822// as a single unit instead of having to handle reg inputs.
3823// FIXME: Remove this when we can do generalized remat.
3824let isReMaterializable = 1, isMoveImm = 1 in
3825def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3826 [(set GPR:$dst, (arm_i32imm:$src))]>,
3827 Requires<[IsARM]>;
3828
3829// Pseudo instruction that combines movw + movt + add pc (if PIC).
3830// It also makes it possible to rematerialize the instructions.
3831// FIXME: Remove this when we can do generalized remat and when machine licm
3832// can properly the instructions.
3833let isReMaterializable = 1 in {
3834def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3835 IIC_iMOVix2addpc,
3836 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3837 Requires<[IsARM, UseMovt]>;
3838
3839def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3840 IIC_iMOVix2,
3841 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3842 Requires<[IsARM, UseMovt]>;
3843
3844let AddedComplexity = 10 in
3845def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3846 IIC_iMOVix2ld,
3847 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3848 Requires<[IsARM, UseMovt]>;
3849} // isReMaterializable
3850
3851// ConstantPool, GlobalAddress, and JumpTable
3852def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3853 Requires<[IsARM, DontUseMovt]>;
3854def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3855def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3856 Requires<[IsARM, UseMovt]>;
3857def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3858 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3859
3860// TODO: add,sub,and, 3-instr forms?
3861
3862// Tail calls
3863def : ARMPat<(ARMtcret tcGPR:$dst),
3864 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3865
3866def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3867 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3868
3869def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3870 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3871
3872def : ARMPat<(ARMtcret tcGPR:$dst),
3873 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3874
3875def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3876 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3877
3878def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3879 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3880
3881// Direct calls
3882def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3883 Requires<[IsARM, IsNotDarwin]>;
3884def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3885 Requires<[IsARM, IsDarwin]>;
3886
3887// zextload i1 -> zextload i8
3888def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3889def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3890
3891// extload -> zextload
3892def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3893def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3894def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3895def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3896
3897def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3898
3899def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3900def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3901
3902// smul* and smla*
3903def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3904 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3905 (SMULBB GPR:$a, GPR:$b)>;
3906def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3907 (SMULBB GPR:$a, GPR:$b)>;
3908def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3909 (sra GPR:$b, (i32 16))),
3910 (SMULBT GPR:$a, GPR:$b)>;
3911def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3912 (SMULBT GPR:$a, GPR:$b)>;
3913def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3914 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3915 (SMULTB GPR:$a, GPR:$b)>;
3916def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3917 (SMULTB GPR:$a, GPR:$b)>;
3918def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3919 (i32 16)),
3920 (SMULWB GPR:$a, GPR:$b)>;
3921def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3922 (SMULWB GPR:$a, GPR:$b)>;
3923
3924def : ARMV5TEPat<(add GPR:$acc,
3925 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3926 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3927 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3928def : ARMV5TEPat<(add GPR:$acc,
3929 (mul sext_16_node:$a, sext_16_node:$b)),
3930 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3931def : ARMV5TEPat<(add GPR:$acc,
3932 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3933 (sra GPR:$b, (i32 16)))),
3934 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3935def : ARMV5TEPat<(add GPR:$acc,
3936 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
3937 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3938def : ARMV5TEPat<(add GPR:$acc,
3939 (mul (sra GPR:$a, (i32 16)),
3940 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3941 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3942def : ARMV5TEPat<(add GPR:$acc,
3943 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
3944 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3945def : ARMV5TEPat<(add GPR:$acc,
3946 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3947 (i32 16))),
3948 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3949def : ARMV5TEPat<(add GPR:$acc,
3950 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
3951 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3952
Jim Grosbacha4f809d2011-03-10 19:27:17 +00003953
3954// Pre-v7 uses MCR for synchronization barriers.
3955def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
3956 Requires<[IsARM, HasV6]>;
3957
3958
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003959//===----------------------------------------------------------------------===//
3960// Thumb Support
3961//
3962
3963include "ARMInstrThumb.td"
3964
3965//===----------------------------------------------------------------------===//
3966// Thumb2 Support
3967//
3968
3969include "ARMInstrThumb2.td"
3970
3971//===----------------------------------------------------------------------===//
3972// Floating Point Support
3973//
3974
3975include "ARMInstrVFP.td"
3976
3977//===----------------------------------------------------------------------===//
3978// Advanced SIMD (NEON) Support
3979//
3980
3981include "ARMInstrNEON.td"
3982