blob: cdb1fe0fc558065f0fa0bd52bbe673b70767efa5 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000151def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
152def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000153def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
154def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000155def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000157def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000158def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000159def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000160def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
161def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
162def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilson04063562010-12-15 22:14:12 +0000163def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000164def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
165def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
166 AssemblerPredicate;
167def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
168 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000169def HasMP : Predicate<"Subtarget->hasMPExtension()">,
170 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000171def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000172def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000173def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
176def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000177def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
178def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000179
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000180// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000181def UseMovt : Predicate<"Subtarget->useMovt()">;
182def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000183def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000184
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000185//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000186// ARM Flag Definitions.
187
188class RegConstraint<string C> {
189 string Constraints = C;
190}
191
192//===----------------------------------------------------------------------===//
193// ARM specific transformation functions and pattern fragments.
194//
195
Evan Chenga8e29892007-01-19 07:51:42 +0000196// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
197// so_imm_neg def below.
198def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000200}]>;
201
202// so_imm_not_XFORM - Return a so_imm value packed into the format described for
203// so_imm_not def below.
204def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000206}]>;
207
Evan Chenga8e29892007-01-19 07:51:42 +0000208/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000209def imm1_15 : ImmLeaf<i32, [{
210 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
213/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000214def imm16_31 : ImmLeaf<i32, [{
215 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000216}]>;
217
Jim Grosbach64171712010-02-16 21:07:46 +0000218def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000220 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Chenga2515702007-03-19 07:09:02 +0000223def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000224 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000225 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000226 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000227
228// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
229def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000230 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000233/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000234def hi16 : SDNodeXForm<imm, [{
235 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
236}]>;
237
238def lo16AllZero : PatLeaf<(i32 imm), [{
239 // Returns true if all low 16-bits are 0.
240 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000241}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000242
Jim Grosbach64171712010-02-16 21:07:46 +0000243/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000244/// [0.65535].
Eric Christopher8f232d32011-04-28 05:49:04 +0000245def imm0_65535 : ImmLeaf<i32, [{
246 return Imm >= 0 && Imm < 65536;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247}]>;
248
Evan Cheng37f25d92008-08-28 23:39:26 +0000249class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
250class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000251
Jim Grosbach0a145f32010-02-16 20:17:57 +0000252/// adde and sube predicates - True based on whether the carry flag output
253/// will be needed or not.
254def adde_dead_carry :
255 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
256 [{return !N->hasAnyUseOfValue(1);}]>;
257def sube_dead_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
259 [{return !N->hasAnyUseOfValue(1);}]>;
260def adde_live_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
262 [{return N->hasAnyUseOfValue(1);}]>;
263def sube_live_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
265 [{return N->hasAnyUseOfValue(1);}]>;
266
Evan Chengc4af4632010-11-17 20:13:28 +0000267// An 'and' node with a single use.
268def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
269 return N->hasOneUse();
270}]>;
271
272// An 'xor' node with a single use.
273def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
274 return N->hasOneUse();
275}]>;
276
Evan Cheng48575f62010-12-05 22:04:16 +0000277// An 'fmul' node with a single use.
278def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
279 return N->hasOneUse();
280}]>;
281
282// An 'fadd' node which checks for single non-hazardous use.
283def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
284 return hasNoVMLxHazardUse(N);
285}]>;
286
287// An 'fsub' node which checks for single non-hazardous use.
288def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
289 return hasNoVMLxHazardUse(N);
290}]>;
291
Evan Chenga8e29892007-01-19 07:51:42 +0000292//===----------------------------------------------------------------------===//
293// Operand Definitions.
294//
295
296// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000297// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000298def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000299 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000300}
Evan Chenga8e29892007-01-19 07:51:42 +0000301
Jason W Kim685c3502011-02-04 19:47:15 +0000302// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000303def uncondbrtarget : Operand<OtherVT> {
304 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
305}
306
Jason W Kim685c3502011-02-04 19:47:15 +0000307// Branch target for ARM. Handles conditional/unconditional
308def br_target : Operand<OtherVT> {
309 let EncoderMethod = "getARMBranchTargetOpValue";
310}
311
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000312// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000313// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000314def bltarget : Operand<i32> {
315 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000317}
318
Jason W Kim685c3502011-02-04 19:47:15 +0000319// Call target for ARM. Handles conditional/unconditional
320// FIXME: rename bl_target to t2_bltarget?
321def bl_target : Operand<i32> {
322 // Encoded the same as branch targets.
323 let EncoderMethod = "getARMBranchTargetOpValue";
324}
325
326
Evan Chenga8e29892007-01-19 07:51:42 +0000327// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000328def RegListAsmOperand : AsmOperandClass {
329 let Name = "RegList";
330 let SuperClasses = [];
331}
332
Bill Wendling0f630752010-11-17 04:32:08 +0000333def DPRRegListAsmOperand : AsmOperandClass {
334 let Name = "DPRRegList";
335 let SuperClasses = [];
336}
337
338def SPRRegListAsmOperand : AsmOperandClass {
339 let Name = "SPRRegList";
340 let SuperClasses = [];
341}
342
Bill Wendling04863d02010-11-13 10:40:19 +0000343def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000344 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000345 let ParserMatchClass = RegListAsmOperand;
346 let PrintMethod = "printRegisterList";
347}
348
Bill Wendling0f630752010-11-17 04:32:08 +0000349def dpr_reglist : Operand<i32> {
350 let EncoderMethod = "getRegisterListOpValue";
351 let ParserMatchClass = DPRRegListAsmOperand;
352 let PrintMethod = "printRegisterList";
353}
354
355def spr_reglist : Operand<i32> {
356 let EncoderMethod = "getRegisterListOpValue";
357 let ParserMatchClass = SPRRegListAsmOperand;
358 let PrintMethod = "printRegisterList";
359}
360
Evan Chenga8e29892007-01-19 07:51:42 +0000361// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
362def cpinst_operand : Operand<i32> {
363 let PrintMethod = "printCPInstOperand";
364}
365
Evan Chenga8e29892007-01-19 07:51:42 +0000366// Local PC labels.
367def pclabel : Operand<i32> {
368 let PrintMethod = "printPCLabel";
369}
370
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000371// ADR instruction labels.
372def adrlabel : Operand<i32> {
373 let EncoderMethod = "getAdrLabelOpValue";
374}
375
Owen Anderson498ec202010-10-27 22:49:00 +0000376def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000377 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000378}
379
Jim Grosbachb35ad412010-10-13 19:56:10 +0000380// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Eric Christopher8f232d32011-04-28 05:49:04 +0000381def rot_imm : Operand<i32>, ImmLeaf<i32, [{
382 int32_t v = (int32_t)Imm;
Chris Lattner2ac19022010-11-15 05:19:05 +0000383 return v == 8 || v == 16 || v == 24; }]> {
384 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000385}
386
Owen Anderson00828302011-03-18 22:50:18 +0000387def ShifterAsmOperand : AsmOperandClass {
388 let Name = "Shifter";
389 let SuperClasses = [];
390}
391
Bob Wilson22f5dc72010-08-16 18:27:34 +0000392// shift_imm: An integer that encodes a shift amount and the type of shift
393// (currently either asr or lsl) using the same encoding used for the
394// immediates in so_reg operands.
395def shift_imm : Operand<i32> {
396 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000397 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000398}
399
Evan Chenga8e29892007-01-19 07:51:42 +0000400// shifter_operand operands: so_reg and so_imm.
401def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000402 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000403 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000404 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000405 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000406 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000407}
Evan Chengf40deed2010-10-27 23:41:30 +0000408def shift_so_reg : Operand<i32>, // reg reg imm
409 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
410 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000411 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000412 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000413 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000414}
Evan Chenga8e29892007-01-19 07:51:42 +0000415
416// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000417// 8-bit immediate rotated by an arbitrary number of bits.
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000418def so_imm : Operand<i32>, ImmLeaf<i32, [{
419 return ARM_AM::getSOImmVal(Imm) != -1;
420 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000421 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000422 let PrintMethod = "printSOImmOperand";
423}
424
Evan Chengc70d1842007-03-20 08:11:30 +0000425// Break so_imm's up into two pieces. This handles immediates with up to 16
426// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
427// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000428def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000429 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000430}]>;
431
432/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
433///
434def arm_i32imm : PatLeaf<(imm), [{
435 if (Subtarget->hasV6T2Ops())
436 return true;
437 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
438}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000439
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000440/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000441def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
442 return Imm >= 0 && Imm < 32;
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000443}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000444
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000445/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christopher8f232d32011-04-28 05:49:04 +0000446def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
447 return Imm >= 0 && Imm < 32;
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000448}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000449 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000450}
451
Evan Cheng75972122011-01-13 07:58:56 +0000452// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000453// The imm is split into imm{15-12}, imm{11-0}
454//
Evan Cheng75972122011-01-13 07:58:56 +0000455def i32imm_hilo16 : Operand<i32> {
456 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000457}
458
Evan Chenga9688c42010-12-11 04:11:38 +0000459/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
460/// e.g., 0xf000ffff
461def bf_inv_mask_imm : Operand<i32>,
462 PatLeaf<(imm), [{
463 return ARM::isBitFieldInvertedMask(N->getZExtValue());
464}] > {
465 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
466 let PrintMethod = "printBitfieldInvMaskImmOperand";
467}
468
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000469/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000470def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
471 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000472}]>;
473
474/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000475def width_imm : Operand<i32>, ImmLeaf<i32, [{
476 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000477}] > {
478 let EncoderMethod = "getMsbOpValue";
479}
480
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000481def ssat_imm : Operand<i32>, ImmLeaf<i32, [{
482 return Imm > 0 && Imm <= 32;
483}]> {
484 let EncoderMethod = "getSsatBitPosValue";
485}
486
Evan Chenga8e29892007-01-19 07:51:42 +0000487// Define ARM specific addressing modes.
488
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000489def MemMode2AsmOperand : AsmOperandClass {
490 let Name = "MemMode2";
491 let SuperClasses = [];
492 let ParserMethod = "tryParseMemMode2Operand";
493}
494
495def MemMode3AsmOperand : AsmOperandClass {
496 let Name = "MemMode3";
497 let SuperClasses = [];
498 let ParserMethod = "tryParseMemMode3Operand";
499}
Jim Grosbach3e556122010-10-26 22:37:02 +0000500
501// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000502//
Jim Grosbach3e556122010-10-26 22:37:02 +0000503def addrmode_imm12 : Operand<i32>,
504 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000505 // 12-bit immediate operand. Note that instructions using this encode
506 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
507 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000508
Chris Lattner2ac19022010-11-15 05:19:05 +0000509 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000510 let PrintMethod = "printAddrModeImm12Operand";
511 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000512}
Jim Grosbach3e556122010-10-26 22:37:02 +0000513// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000514//
Jim Grosbach3e556122010-10-26 22:37:02 +0000515def ldst_so_reg : Operand<i32>,
516 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000517 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000518 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000519 let PrintMethod = "printAddrMode2Operand";
520 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
521}
522
Jim Grosbach3e556122010-10-26 22:37:02 +0000523// addrmode2 := reg +/- imm12
524// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000525//
526def addrmode2 : Operand<i32>,
527 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000528 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000529 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000530 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000531 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
532}
533
534def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000535 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
536 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000537 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000538 let PrintMethod = "printAddrMode2OffsetOperand";
539 let MIOperandInfo = (ops GPR, i32imm);
540}
541
542// addrmode3 := reg +/- reg
543// addrmode3 := reg +/- imm8
544//
545def addrmode3 : Operand<i32>,
546 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000547 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000548 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000549 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000550 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
551}
552
553def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000554 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
555 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000556 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000557 let PrintMethod = "printAddrMode3OffsetOperand";
558 let MIOperandInfo = (ops GPR, i32imm);
559}
560
Jim Grosbache6913602010-11-03 01:01:43 +0000561// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000562//
Jim Grosbache6913602010-11-03 01:01:43 +0000563def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000564 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000565 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000566}
567
Bill Wendling59914872010-11-08 00:39:58 +0000568def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000569 let Name = "MemMode5";
570 let SuperClasses = [];
571}
572
Evan Chenga8e29892007-01-19 07:51:42 +0000573// addrmode5 := reg +/- imm8*4
574//
575def addrmode5 : Operand<i32>,
576 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
577 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000578 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000579 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000580 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000581}
582
Bob Wilsond3a07652011-02-07 17:43:09 +0000583// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000584//
585def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000586 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000587 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000588 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000589 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000590}
591
Bob Wilsonda525062011-02-25 06:42:42 +0000592def am6offset : Operand<i32>,
593 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
594 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000595 let PrintMethod = "printAddrMode6OffsetOperand";
596 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000597 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000598}
599
Mon P Wang183c6272011-05-09 17:47:27 +0000600// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
601// (single element from one lane) for size 32.
602def addrmode6oneL32 : Operand<i32>,
603 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
604 let PrintMethod = "printAddrMode6Operand";
605 let MIOperandInfo = (ops GPR:$addr, i32imm);
606 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
607}
608
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000609// Special version of addrmode6 to handle alignment encoding for VLD-dup
610// instructions, specifically VLD4-dup.
611def addrmode6dup : Operand<i32>,
612 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
613 let PrintMethod = "printAddrMode6Operand";
614 let MIOperandInfo = (ops GPR:$addr, i32imm);
615 let EncoderMethod = "getAddrMode6DupAddressOpValue";
616}
617
Evan Chenga8e29892007-01-19 07:51:42 +0000618// addrmodepc := pc + reg
619//
620def addrmodepc : Operand<i32>,
621 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
622 let PrintMethod = "printAddrModePCOperand";
623 let MIOperandInfo = (ops GPR, i32imm);
624}
625
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000626def MemMode7AsmOperand : AsmOperandClass {
627 let Name = "MemMode7";
628 let SuperClasses = [];
629}
630
631// addrmode7 := reg
632// Used by load/store exclusive instructions. Useful to enable right assembly
633// parsing and printing. Not used for any codegen matching.
634//
635def addrmode7 : Operand<i32> {
636 let PrintMethod = "printAddrMode7Operand";
637 let MIOperandInfo = (ops GPR);
638 let ParserMatchClass = MemMode7AsmOperand;
639}
640
Bob Wilson4f38b382009-08-21 21:58:55 +0000641def nohash_imm : Operand<i32> {
642 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000643}
644
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000645def CoprocNumAsmOperand : AsmOperandClass {
646 let Name = "CoprocNum";
647 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000648 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000649}
650
651def CoprocRegAsmOperand : AsmOperandClass {
652 let Name = "CoprocReg";
653 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000654 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000655}
656
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000657def p_imm : Operand<i32> {
658 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000659 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000660}
661
662def c_imm : Operand<i32> {
663 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000664 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000665}
666
Evan Chenga8e29892007-01-19 07:51:42 +0000667//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000668
Evan Cheng37f25d92008-08-28 23:39:26 +0000669include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000670
671//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000672// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000673//
674
Evan Cheng3924f782008-08-29 07:36:24 +0000675/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000676/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000677multiclass AsI1_bin_irs<bits<4> opcod, string opc,
678 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000679 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000680 // The register-immediate version is re-materializable. This is useful
681 // in particular for taking the address of a local.
682 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000683 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
684 iii, opc, "\t$Rd, $Rn, $imm",
685 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
686 bits<4> Rd;
687 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000688 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000689 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000690 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000691 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000692 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000693 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000694 }
Jim Grosbach62547262010-10-11 18:51:51 +0000695 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
696 iir, opc, "\t$Rd, $Rn, $Rm",
697 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000698 bits<4> Rd;
699 bits<4> Rn;
700 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000701 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000702 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000703 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000704 let Inst{15-12} = Rd;
705 let Inst{11-4} = 0b00000000;
706 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000707 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000708 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
709 iis, opc, "\t$Rd, $Rn, $shift",
710 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000711 bits<4> Rd;
712 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000713 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000714 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000715 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000716 let Inst{15-12} = Rd;
717 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000718 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000719
720 // Assembly aliases for optional destination operand when it's the same
721 // as the source operand.
722 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
723 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
724 so_imm:$imm, pred:$p,
725 cc_out:$s)>,
726 Requires<[IsARM]>;
727 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
728 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
729 GPR:$Rm, pred:$p,
730 cc_out:$s)>,
731 Requires<[IsARM]>;
732 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
733 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPR:$Rdn, GPR:$Rdn,
734 so_reg:$shift, pred:$p,
735 cc_out:$s)>,
736 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000737}
738
Evan Cheng1e249e32009-06-25 20:59:23 +0000739/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000740/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000741let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000742multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
743 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
744 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000745 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
746 iii, opc, "\t$Rd, $Rn, $imm",
747 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
748 bits<4> Rd;
749 bits<4> Rn;
750 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000751 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000752 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000753 let Inst{19-16} = Rn;
754 let Inst{15-12} = Rd;
755 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000756 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000757 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
758 iir, opc, "\t$Rd, $Rn, $Rm",
759 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
760 bits<4> Rd;
761 bits<4> Rn;
762 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000763 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000764 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000765 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000766 let Inst{19-16} = Rn;
767 let Inst{15-12} = Rd;
768 let Inst{11-4} = 0b00000000;
769 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000770 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000771 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
772 iis, opc, "\t$Rd, $Rn, $shift",
773 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
774 bits<4> Rd;
775 bits<4> Rn;
776 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000777 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000778 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000779 let Inst{19-16} = Rn;
780 let Inst{15-12} = Rd;
781 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000782 }
Evan Cheng071a2792007-09-11 19:55:27 +0000783}
Evan Chengc85e8322007-07-05 07:13:32 +0000784}
785
786/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000787/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000788/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000789let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000790multiclass AI1_cmp_irs<bits<4> opcod, string opc,
791 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
792 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000793 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
794 opc, "\t$Rn, $imm",
795 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000796 bits<4> Rn;
797 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000798 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000799 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000800 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000801 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000802 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000803 }
804 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
805 opc, "\t$Rn, $Rm",
806 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000807 bits<4> Rn;
808 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000809 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000810 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000811 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000812 let Inst{19-16} = Rn;
813 let Inst{15-12} = 0b0000;
814 let Inst{11-4} = 0b00000000;
815 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000816 }
817 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
818 opc, "\t$Rn, $shift",
819 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000820 bits<4> Rn;
821 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000822 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000823 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000824 let Inst{19-16} = Rn;
825 let Inst{15-12} = 0b0000;
826 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000827 }
Evan Cheng071a2792007-09-11 19:55:27 +0000828}
Evan Chenga8e29892007-01-19 07:51:42 +0000829}
830
Evan Cheng576a3962010-09-25 00:49:35 +0000831/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000832/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000833/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000834multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000835 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
836 IIC_iEXTr, opc, "\t$Rd, $Rm",
837 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000838 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000839 bits<4> Rd;
840 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000841 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000842 let Inst{15-12} = Rd;
843 let Inst{11-10} = 0b00;
844 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000845 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000846 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
847 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
848 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000849 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000850 bits<4> Rd;
851 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000852 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000853 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000854 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000855 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000856 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000857 }
Evan Chenga8e29892007-01-19 07:51:42 +0000858}
859
Evan Cheng576a3962010-09-25 00:49:35 +0000860multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000861 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
862 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000863 [/* For disassembly only; pattern left blank */]>,
864 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000865 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000866 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000867 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000868 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
869 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000870 [/* For disassembly only; pattern left blank */]>,
871 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000872 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000873 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000874 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000875 }
876}
877
Evan Cheng576a3962010-09-25 00:49:35 +0000878/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000879/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000880multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000881 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
882 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
883 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000884 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000885 bits<4> Rd;
886 bits<4> Rm;
887 bits<4> Rn;
888 let Inst{19-16} = Rn;
889 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000890 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000891 let Inst{9-4} = 0b000111;
892 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000893 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000894 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
895 rot_imm:$rot),
896 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
897 [(set GPR:$Rd, (opnode GPR:$Rn,
898 (rotr GPR:$Rm, rot_imm:$rot)))]>,
899 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000900 bits<4> Rd;
901 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000902 bits<4> Rn;
903 bits<2> rot;
904 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000905 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000906 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000907 let Inst{9-4} = 0b000111;
908 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000909 }
Evan Chenga8e29892007-01-19 07:51:42 +0000910}
911
Johnny Chen2ec5e492010-02-22 21:50:40 +0000912// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000913multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000914 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
915 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000916 [/* For disassembly only; pattern left blank */]>,
917 Requires<[IsARM, HasV6]> {
918 let Inst{11-10} = 0b00;
919 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000920 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
921 rot_imm:$rot),
922 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000923 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000924 Requires<[IsARM, HasV6]> {
925 bits<4> Rn;
926 bits<2> rot;
927 let Inst{19-16} = Rn;
928 let Inst{11-10} = rot;
929 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000930}
931
Evan Cheng62674222009-06-25 23:34:10 +0000932/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
933let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000934multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
935 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000936 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
937 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
938 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000939 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000940 bits<4> Rd;
941 bits<4> Rn;
942 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000943 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000944 let Inst{15-12} = Rd;
945 let Inst{19-16} = Rn;
946 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000947 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000948 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
949 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
950 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000951 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000952 bits<4> Rd;
953 bits<4> Rn;
954 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000955 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000956 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000957 let isCommutable = Commutable;
958 let Inst{3-0} = Rm;
959 let Inst{15-12} = Rd;
960 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000961 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000962 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
963 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
964 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000965 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000966 bits<4> Rd;
967 bits<4> Rn;
968 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000969 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000970 let Inst{11-0} = shift;
971 let Inst{15-12} = Rd;
972 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000973 }
Jim Grosbache5165492009-11-09 00:11:35 +0000974}
Owen Anderson78a54692011-04-11 20:12:19 +0000975}
976
Jim Grosbache5165492009-11-09 00:11:35 +0000977// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +0000978// NOTE: CPSR def omitted because it will be handled by the custom inserter.
979let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +0000980multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +0000981 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
982 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +0000983 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +0000984 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
985 Size4Bytes, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +0000986 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
987 let isCommutable = Commutable;
988 }
Andrew Trick1c3af772011-04-23 03:55:32 +0000989 def rs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
990 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +0000991 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000992}
Evan Chengc85e8322007-07-05 07:13:32 +0000993}
994
Jim Grosbach3e556122010-10-26 22:37:02 +0000995let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000996multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000997 InstrItinClass iir, PatFrag opnode> {
998 // Note: We use the complex addrmode_imm12 rather than just an input
999 // GPR and a constrained immediate so that we can use this to match
1000 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001001 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001002 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1003 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001004 bits<4> Rt;
1005 bits<17> addr;
1006 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1007 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001008 let Inst{15-12} = Rt;
1009 let Inst{11-0} = addr{11-0}; // imm12
1010 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001011 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001012 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1013 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001014 bits<4> Rt;
1015 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001016 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001017 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1018 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001019 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001020 let Inst{11-0} = shift{11-0};
1021 }
1022}
1023}
1024
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001025multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001026 InstrItinClass iir, PatFrag opnode> {
1027 // Note: We use the complex addrmode_imm12 rather than just an input
1028 // GPR and a constrained immediate so that we can use this to match
1029 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001030 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001031 (ins GPR:$Rt, addrmode_imm12:$addr),
1032 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1033 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1034 bits<4> Rt;
1035 bits<17> addr;
1036 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1037 let Inst{19-16} = addr{16-13}; // Rn
1038 let Inst{15-12} = Rt;
1039 let Inst{11-0} = addr{11-0}; // imm12
1040 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001041 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001042 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1043 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1044 bits<4> Rt;
1045 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001046 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001047 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1048 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001049 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001050 let Inst{11-0} = shift{11-0};
1051 }
1052}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001053//===----------------------------------------------------------------------===//
1054// Instructions
1055//===----------------------------------------------------------------------===//
1056
Evan Chenga8e29892007-01-19 07:51:42 +00001057//===----------------------------------------------------------------------===//
1058// Miscellaneous Instructions.
1059//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001060
Evan Chenga8e29892007-01-19 07:51:42 +00001061/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1062/// the function. The first operand is the ID# for this instruction, the second
1063/// is the index into the MachineConstantPool that this is, the third is the
1064/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001065let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001066def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001067PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001068 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001069
Jim Grosbach4642ad32010-02-22 23:10:38 +00001070// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1071// from removing one half of the matched pairs. That breaks PEI, which assumes
1072// these will always be in pairs, and asserts if it finds otherwise. Better way?
1073let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001074def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001075PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001076 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001077
Jim Grosbach64171712010-02-16 21:07:46 +00001078def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001079PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001080 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001081}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001082
Johnny Chenf4d81052010-02-12 22:53:19 +00001083def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001084 [/* For disassembly only; pattern left blank */]>,
1085 Requires<[IsARM, HasV6T2]> {
1086 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001087 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001088 let Inst{7-0} = 0b00000000;
1089}
1090
Johnny Chenf4d81052010-02-12 22:53:19 +00001091def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1092 [/* For disassembly only; pattern left blank */]>,
1093 Requires<[IsARM, HasV6T2]> {
1094 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001095 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001096 let Inst{7-0} = 0b00000001;
1097}
1098
1099def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1100 [/* For disassembly only; pattern left blank */]>,
1101 Requires<[IsARM, HasV6T2]> {
1102 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001103 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001104 let Inst{7-0} = 0b00000010;
1105}
1106
1107def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1108 [/* For disassembly only; pattern left blank */]>,
1109 Requires<[IsARM, HasV6T2]> {
1110 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001111 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001112 let Inst{7-0} = 0b00000011;
1113}
1114
Johnny Chen2ec5e492010-02-22 21:50:40 +00001115def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1116 "\t$dst, $a, $b",
1117 [/* For disassembly only; pattern left blank */]>,
1118 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001119 bits<4> Rd;
1120 bits<4> Rn;
1121 bits<4> Rm;
1122 let Inst{3-0} = Rm;
1123 let Inst{15-12} = Rd;
1124 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001125 let Inst{27-20} = 0b01101000;
1126 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001127 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001128}
1129
Johnny Chenf4d81052010-02-12 22:53:19 +00001130def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1131 [/* For disassembly only; pattern left blank */]>,
1132 Requires<[IsARM, HasV6T2]> {
1133 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001134 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001135 let Inst{7-0} = 0b00000100;
1136}
1137
Johnny Chenc6f7b272010-02-11 18:12:29 +00001138// The i32imm operand $val can be used by a debugger to store more information
1139// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001140def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001141 [/* For disassembly only; pattern left blank */]>,
1142 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001143 bits<16> val;
1144 let Inst{3-0} = val{3-0};
1145 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001146 let Inst{27-20} = 0b00010010;
1147 let Inst{7-4} = 0b0111;
1148}
1149
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001150// Change Processor State is a system instruction -- for disassembly and
1151// parsing only.
1152// FIXME: Since the asm parser has currently no clean way to handle optional
1153// operands, create 3 versions of the same instruction. Once there's a clean
1154// framework to represent optional operands, change this behavior.
1155class CPS<dag iops, string asm_ops>
1156 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1157 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1158 bits<2> imod;
1159 bits<3> iflags;
1160 bits<5> mode;
1161 bit M;
1162
Johnny Chenb98e1602010-02-12 18:55:33 +00001163 let Inst{31-28} = 0b1111;
1164 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001165 let Inst{19-18} = imod;
1166 let Inst{17} = M; // Enabled if mode is set;
1167 let Inst{16} = 0;
1168 let Inst{8-6} = iflags;
1169 let Inst{5} = 0;
1170 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001171}
1172
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001173let M = 1 in
1174 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1175 "$imod\t$iflags, $mode">;
1176let mode = 0, M = 0 in
1177 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1178
1179let imod = 0, iflags = 0, M = 1 in
1180 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1181
Johnny Chenb92a23f2010-02-21 04:42:01 +00001182// Preload signals the memory system of possible future data/instruction access.
1183// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001184multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001185
Evan Chengdfed19f2010-11-03 06:34:55 +00001186 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001187 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001188 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001189 bits<4> Rt;
1190 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001191 let Inst{31-26} = 0b111101;
1192 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001193 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001194 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001195 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001196 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001197 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001198 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001199 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001200 }
1201
Evan Chengdfed19f2010-11-03 06:34:55 +00001202 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001203 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001204 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001205 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001206 let Inst{31-26} = 0b111101;
1207 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001208 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001209 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001210 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001211 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001212 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001213 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001214 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001215 }
1216}
1217
Evan Cheng416941d2010-11-04 05:19:35 +00001218defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1219defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1220defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001221
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001222def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1223 "setend\t$end",
1224 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001225 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001226 bits<1> end;
1227 let Inst{31-10} = 0b1111000100000001000000;
1228 let Inst{9} = end;
1229 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001230}
1231
Johnny Chenf4d81052010-02-12 22:53:19 +00001232def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001233 [/* For disassembly only; pattern left blank */]>,
1234 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001235 bits<4> opt;
1236 let Inst{27-4} = 0b001100100000111100001111;
1237 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001238}
1239
Johnny Chenba6e0332010-02-11 17:14:31 +00001240// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001241let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001242def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001243 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001244 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001245 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001246}
1247
Evan Cheng12c3a532008-11-06 17:48:05 +00001248// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001249let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001250def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1251 Size4Bytes, IIC_iALUr,
1252 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001253
Evan Cheng325474e2008-01-07 23:56:57 +00001254let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001255def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001256 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001257 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001258
Jim Grosbach53694262010-11-18 01:15:56 +00001259def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001260 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001261 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001262
Jim Grosbach53694262010-11-18 01:15:56 +00001263def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001264 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001265 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001266
Jim Grosbach53694262010-11-18 01:15:56 +00001267def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001268 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001269 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001270
Jim Grosbach53694262010-11-18 01:15:56 +00001271def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001272 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001273 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001274}
Chris Lattner13c63102008-01-06 05:55:01 +00001275let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001276def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001277 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001278
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001279def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001280 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1281 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001282
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001283def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001284 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001285}
Evan Cheng12c3a532008-11-06 17:48:05 +00001286} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001287
Evan Chenge07715c2009-06-23 05:25:29 +00001288
1289// LEApcrel - Load a pc-relative address into a register without offending the
1290// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001291let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001292// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001293// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1294// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001295def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001296 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001297 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001298 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001299 let Inst{27-25} = 0b001;
1300 let Inst{20} = 0;
1301 let Inst{19-16} = 0b1111;
1302 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001303 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001304}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001305def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1306 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001307
1308def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1309 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1310 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001311
Evan Chenga8e29892007-01-19 07:51:42 +00001312//===----------------------------------------------------------------------===//
1313// Control Flow Instructions.
1314//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001315
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001316let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1317 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001318 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001319 "bx", "\tlr", [(ARMretflag)]>,
1320 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001321 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001322 }
1323
1324 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001325 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001326 "mov", "\tpc, lr", [(ARMretflag)]>,
1327 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001328 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001329 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001330}
Rafael Espindola27185192006-09-29 21:20:16 +00001331
Bob Wilson04ea6e52009-10-28 00:37:03 +00001332// Indirect branches
1333let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001334 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001335 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001336 [(brind GPR:$dst)]>,
1337 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001338 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001339 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001340 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001341 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001342
Johnny Chen75f42962011-05-22 17:51:04 +00001343 // For disassembly only.
1344 def BX_pred : AXI<(outs), (ins GPR:$dst, pred:$p), BrMiscFrm, IIC_Br,
1345 "bx$p\t$dst", [/* pattern left blank */]>,
1346 Requires<[IsARM, HasV4T]> {
1347 bits<4> dst;
1348 let Inst{27-4} = 0b000100101111111111110001;
1349 let Inst{3-0} = dst;
1350 }
1351
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001352 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001353 // FIXME: We would really like to define this as a vanilla ARMPat like:
1354 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1355 // With that, however, we can't set isBranch, isTerminator, etc..
1356 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1357 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1358 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001359}
1360
Evan Cheng1e0eab12010-11-29 22:43:27 +00001361// All calls clobber the non-callee saved registers. SP is marked as
1362// a use to prevent stack-pointer assignments that appear immediately
1363// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001364let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001365 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001366 // FIXME: Do we really need a non-predicated version? If so, it should
1367 // at least be a pseudo instruction expanding to the predicated version
1368 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001369 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001370 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001371 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001372 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001373 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001374 Requires<[IsARM, IsNotDarwin]> {
1375 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001376 bits<24> func;
1377 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001378 }
Evan Cheng277f0742007-06-19 21:05:09 +00001379
Jason W Kim685c3502011-02-04 19:47:15 +00001380 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001381 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001382 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001383 Requires<[IsARM, IsNotDarwin]> {
1384 bits<24> func;
1385 let Inst{23-0} = func;
1386 }
Evan Cheng277f0742007-06-19 21:05:09 +00001387
Evan Chenga8e29892007-01-19 07:51:42 +00001388 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001389 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001390 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001391 [(ARMcall GPR:$func)]>,
1392 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001393 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001394 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001395 let Inst{3-0} = func;
1396 }
1397
1398 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1399 IIC_Br, "blx", "\t$func",
1400 [(ARMcall_pred GPR:$func)]>,
1401 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1402 bits<4> func;
1403 let Inst{27-4} = 0b000100101111111111110011;
1404 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001405 }
1406
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001407 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001408 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001409 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1410 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1411 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001412
1413 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001414 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1415 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1416 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001417}
1418
David Goodwin1a8f36e2009-08-12 18:31:53 +00001419let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001420 // On Darwin R9 is call-clobbered.
1421 // R7 is marked as a use to prevent frame-pointer assignments from being
1422 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001423 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001424 Uses = [R7, SP] in {
Jim Grosbachf859a542011-03-12 00:45:26 +00001425 def BLr9 : ARMPseudoInst<(outs), (ins bltarget:$func, variable_ops),
1426 Size4Bytes, IIC_Br,
1427 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001428
Jim Grosbachf859a542011-03-12 00:45:26 +00001429 def BLr9_pred : ARMPseudoInst<(outs),
1430 (ins bltarget:$func, pred:$p, variable_ops),
1431 Size4Bytes, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001432 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001433 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001434
1435 // ARMv5T and above
Jim Grosbachf859a542011-03-12 00:45:26 +00001436 def BLXr9 : ARMPseudoInst<(outs), (ins GPR:$func, variable_ops),
1437 Size4Bytes, IIC_Br,
1438 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001439
Jim Grosbachf859a542011-03-12 00:45:26 +00001440 def BLXr9_pred: ARMPseudoInst<(outs), (ins GPR:$func, pred:$p, variable_ops),
1441 Size4Bytes, IIC_Br,
Bob Wilson181d3fe2011-03-03 01:41:01 +00001442 [(ARMcall_pred GPR:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001443 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001444
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001445 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001446 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001447 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1448 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1449 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001450
1451 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001452 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1453 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1454 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001455}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001456
Dale Johannesen51e28e62010-06-03 21:09:53 +00001457// Tail calls.
1458
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001459// FIXME: The Thumb versions of these should live in ARMInstrThumb.td
Dale Johannesen51e28e62010-06-03 21:09:53 +00001460let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1461 // Darwin versions.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001462 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
Dale Johannesen51e28e62010-06-03 21:09:53 +00001463 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001464 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1465 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001466
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001467 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1468 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001469
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001470 def TAILJMPd : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1471 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001472 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001473
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001474 def tTAILJMPd: tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1475 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001476 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001477
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001478 def TAILJMPr : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1479 Size4Bytes, IIC_Br,
1480 []>, Requires<[IsARM, IsDarwin]>;
1481
1482 def tTAILJMPr : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1483 Size4Bytes, IIC_Br,
1484 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001485 }
1486
1487 // Non-Darwin versions (the difference is R9).
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001488 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
Dale Johannesen51e28e62010-06-03 21:09:53 +00001489 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001490 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1491 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001492
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001493 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1494 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001495
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001496 def TAILJMPdND : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1497 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001498 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001499
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001500 def tTAILJMPdND : tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1501 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001502 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001503
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001504 def TAILJMPrND : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1505 Size4Bytes, IIC_Br,
1506 []>, Requires<[IsARM, IsNotDarwin]>;
1507 def tTAILJMPrND : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1508 Size4Bytes, IIC_Br,
1509 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001510 }
1511}
1512
David Goodwin1a8f36e2009-08-12 18:31:53 +00001513let isBranch = 1, isTerminator = 1 in {
Jim Grosbach72422d32011-03-11 23:24:15 +00001514 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Chengaeafca02007-05-16 07:45:54 +00001515 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001516 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001517 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1518 // should be sufficient.
Jim Grosbach72422d32011-03-11 23:24:15 +00001519 def B : ARMPseudoInst<(outs), (ins brtarget:$target), Size4Bytes, IIC_Br,
1520 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001521
Jim Grosbach2dc77682010-11-29 18:37:44 +00001522 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1523 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001524 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001525 SizeSpecial, IIC_Br,
1526 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001527 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1528 // into i12 and rs suffixed versions.
1529 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001530 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001531 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001532 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001533 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001534 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001535 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001536 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001537 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001538 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001539 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001540 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001541
Evan Chengc85e8322007-07-05 07:13:32 +00001542 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001543 // a two-value operand where a dag node expects two operands. :(
Jason W Kim685c3502011-02-04 19:47:15 +00001544 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001545 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001546 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1547 bits<24> target;
1548 let Inst{23-0} = target;
1549 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001550}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001551
Johnny Chen8901e6f2011-03-31 17:53:50 +00001552// BLX (immediate) -- for disassembly only
1553def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1554 "blx\t$target", [/* pattern left blank */]>,
1555 Requires<[IsARM, HasV5T]> {
1556 let Inst{31-25} = 0b1111101;
1557 bits<25> target;
1558 let Inst{23-0} = target{24-1};
1559 let Inst{24} = target{0};
1560}
1561
Johnny Chena1e76212010-02-13 02:51:09 +00001562// Branch and Exchange Jazelle -- for disassembly only
1563def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1564 [/* For disassembly only; pattern left blank */]> {
1565 let Inst{23-20} = 0b0010;
1566 //let Inst{19-8} = 0xfff;
1567 let Inst{7-4} = 0b0010;
1568}
1569
Johnny Chen0296f3e2010-02-16 21:59:54 +00001570// Secure Monitor Call is a system instruction -- for disassembly only
1571def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1572 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001573 bits<4> opt;
1574 let Inst{23-4} = 0b01100000000000000111;
1575 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001576}
1577
Johnny Chen64dfb782010-02-16 20:04:27 +00001578// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001579let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001580def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001581 [/* For disassembly only; pattern left blank */]> {
1582 bits<24> svc;
1583 let Inst{23-0} = svc;
1584}
Johnny Chen85d5a892010-02-10 18:02:25 +00001585}
Nick Lewyckye27fa742011-03-17 01:46:14 +00001586def : MnemonicAlias<"swi", "svc">;
Johnny Chen85d5a892010-02-10 18:02:25 +00001587
Johnny Chenfb566792010-02-17 21:39:10 +00001588// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001589let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001590def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1591 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001592 [/* For disassembly only; pattern left blank */]> {
1593 let Inst{31-28} = 0b1111;
1594 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001595 let Inst{19-8} = 0xd05;
1596 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001597}
1598
Jim Grosbache6913602010-11-03 01:01:43 +00001599def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1600 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001601 [/* For disassembly only; pattern left blank */]> {
1602 let Inst{31-28} = 0b1111;
1603 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001604 let Inst{19-8} = 0xd05;
1605 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001606}
1607
Johnny Chenfb566792010-02-17 21:39:10 +00001608// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001609def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1610 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001611 [/* For disassembly only; pattern left blank */]> {
1612 let Inst{31-28} = 0b1111;
1613 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001614 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001615}
1616
Jim Grosbache6913602010-11-03 01:01:43 +00001617def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1618 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001619 [/* For disassembly only; pattern left blank */]> {
1620 let Inst{31-28} = 0b1111;
1621 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001622 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001623}
Chris Lattner39ee0362010-10-31 19:10:56 +00001624} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001625
Evan Chenga8e29892007-01-19 07:51:42 +00001626//===----------------------------------------------------------------------===//
1627// Load / store Instructions.
1628//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001629
Evan Chenga8e29892007-01-19 07:51:42 +00001630// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001631
1632
Evan Cheng7e2fe912010-10-28 06:47:08 +00001633defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001634 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001635defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001636 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001637defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001638 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001639defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001640 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001641
Evan Chengfa775d02007-03-19 07:20:03 +00001642// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001643let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1644 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001645def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001646 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1647 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001648 bits<4> Rt;
1649 bits<17> addr;
1650 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1651 let Inst{19-16} = 0b1111;
1652 let Inst{15-12} = Rt;
1653 let Inst{11-0} = addr{11-0}; // imm12
1654}
Evan Chengfa775d02007-03-19 07:20:03 +00001655
Evan Chenga8e29892007-01-19 07:51:42 +00001656// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001657def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001658 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1659 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001660
Evan Chenga8e29892007-01-19 07:51:42 +00001661// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001662def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001663 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1664 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001665
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001666def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001667 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1668 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001669
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001670let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001671// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001672def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1673 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001674 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001675 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001676}
Rafael Espindolac391d162006-10-23 20:34:27 +00001677
Evan Chenga8e29892007-01-19 07:51:42 +00001678// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001679multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001680 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1681 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001682 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1683 // {17-14} Rn
1684 // {13} 1 == Rm, 0 == imm12
1685 // {12} isAdd
1686 // {11-0} imm12/Rm
1687 bits<18> addr;
1688 let Inst{25} = addr{13};
1689 let Inst{23} = addr{12};
1690 let Inst{19-16} = addr{17-14};
1691 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001692 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001693 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001694 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001695 (ins GPR:$Rn, am2offset:$offset),
1696 IndexModePost, LdFrm, itin,
1697 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001698 // {13} 1 == Rm, 0 == imm12
1699 // {12} isAdd
1700 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001701 bits<14> offset;
1702 bits<4> Rn;
1703 let Inst{25} = offset{13};
1704 let Inst{23} = offset{12};
1705 let Inst{19-16} = Rn;
1706 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001707 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001708}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001709
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001710let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001711defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1712defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001713}
Rafael Espindola450856d2006-12-12 00:37:38 +00001714
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001715multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1716 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1717 (ins addrmode3:$addr), IndexModePre,
1718 LdMiscFrm, itin,
1719 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1720 bits<14> addr;
1721 let Inst{23} = addr{8}; // U bit
1722 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1723 let Inst{19-16} = addr{12-9}; // Rn
1724 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1725 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1726 }
1727 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1728 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1729 LdMiscFrm, itin,
1730 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001731 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001732 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001733 let Inst{23} = offset{8}; // U bit
1734 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001735 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001736 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1737 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001738 }
1739}
Rafael Espindola4e307642006-09-08 16:59:47 +00001740
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001741let mayLoad = 1, neverHasSideEffects = 1 in {
1742defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1743defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1744defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001745let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001746def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1747 (ins addrmode3:$addr), IndexModePre,
1748 LdMiscFrm, IIC_iLoad_d_ru,
1749 "ldrd", "\t$Rt, $Rt2, $addr!",
1750 "$addr.base = $Rn_wb", []> {
1751 bits<14> addr;
1752 let Inst{23} = addr{8}; // U bit
1753 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1754 let Inst{19-16} = addr{12-9}; // Rn
1755 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1756 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1757}
1758def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1759 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1760 LdMiscFrm, IIC_iLoad_d_ru,
1761 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1762 "$Rn = $Rn_wb", []> {
1763 bits<10> offset;
1764 bits<4> Rn;
1765 let Inst{23} = offset{8}; // U bit
1766 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1767 let Inst{19-16} = Rn;
1768 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1769 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1770}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001771} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001772} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001773
Johnny Chenadb561d2010-02-18 03:27:42 +00001774// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001775let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001776def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1777 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1778 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1779 // {17-14} Rn
1780 // {13} 1 == Rm, 0 == imm12
1781 // {12} isAdd
1782 // {11-0} imm12/Rm
1783 bits<18> addr;
1784 let Inst{25} = addr{13};
1785 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001786 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001787 let Inst{19-16} = addr{17-14};
1788 let Inst{11-0} = addr{11-0};
1789 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001790}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001791def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1792 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1793 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1794 // {17-14} Rn
1795 // {13} 1 == Rm, 0 == imm12
1796 // {12} isAdd
1797 // {11-0} imm12/Rm
1798 bits<18> addr;
1799 let Inst{25} = addr{13};
1800 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001801 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001802 let Inst{19-16} = addr{17-14};
1803 let Inst{11-0} = addr{11-0};
1804 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001805}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001806def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1807 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1808 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001809 let Inst{21} = 1; // overwrite
1810}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001811def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1812 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1813 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001814 let Inst{21} = 1; // overwrite
1815}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001816def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1817 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1818 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001819 let Inst{21} = 1; // overwrite
1820}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001821}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001822
Evan Chenga8e29892007-01-19 07:51:42 +00001823// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001824
1825// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001826def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001827 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1828 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001829
Evan Chenga8e29892007-01-19 07:51:42 +00001830// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001831let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1832def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001833 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001834 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001835
1836// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001837def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001838 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001839 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001840 "str", "\t$Rt, [$Rn, $offset]!",
1841 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001842 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001843 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001844
Jim Grosbach953557f42010-11-19 21:35:06 +00001845def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001846 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001847 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001848 "str", "\t$Rt, [$Rn], $offset",
1849 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001850 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001851 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001852
Jim Grosbacha1b41752010-11-19 22:06:57 +00001853def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1854 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1855 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001856 "strb", "\t$Rt, [$Rn, $offset]!",
1857 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001858 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1859 GPR:$Rn, am2offset:$offset))]>;
1860def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1861 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1862 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001863 "strb", "\t$Rt, [$Rn], $offset",
1864 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001865 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1866 GPR:$Rn, am2offset:$offset))]>;
1867
Jim Grosbach2dc77682010-11-29 18:37:44 +00001868def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1869 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1870 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001871 "strh", "\t$Rt, [$Rn, $offset]!",
1872 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001873 [(set GPR:$Rn_wb,
1874 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001875
Jim Grosbach2dc77682010-11-29 18:37:44 +00001876def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1877 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1878 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001879 "strh", "\t$Rt, [$Rn], $offset",
1880 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001881 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1882 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001883
Johnny Chen39a4bb32010-02-18 22:31:18 +00001884// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001885let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00001886def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1887 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001888 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001889 "strd", "\t$src1, $src2, [$base, $offset]!",
1890 "$base = $base_wb", []>;
1891
1892// For disassembly only
1893def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1894 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001895 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001896 "strd", "\t$src1, $src2, [$base], $offset",
1897 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001898} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00001899
Johnny Chenad4df4c2010-03-01 19:22:00 +00001900// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001901
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001902def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1903 IndexModePost, StFrm, IIC_iStore_ru,
1904 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001905 [/* For disassembly only; pattern left blank */]> {
1906 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001907 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
1908}
1909
1910def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1911 IndexModePost, StFrm, IIC_iStore_bh_ru,
1912 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
1913 [/* For disassembly only; pattern left blank */]> {
1914 let Inst{21} = 1; // overwrite
1915 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001916}
1917
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001918def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001919 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001920 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00001921 [/* For disassembly only; pattern left blank */]> {
1922 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001923 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00001924}
1925
Evan Chenga8e29892007-01-19 07:51:42 +00001926//===----------------------------------------------------------------------===//
1927// Load / store multiple Instructions.
1928//
1929
Bill Wendling6c470b82010-11-13 09:09:38 +00001930multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1931 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001932 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001933 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1934 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001935 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001936 let Inst{24-23} = 0b01; // Increment After
1937 let Inst{21} = 0; // No writeback
1938 let Inst{20} = L_bit;
1939 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001940 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001941 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1942 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001943 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001944 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001945 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001946 let Inst{20} = L_bit;
1947 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001948 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001949 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1950 IndexModeNone, f, itin,
1951 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1952 let Inst{24-23} = 0b00; // Decrement After
1953 let Inst{21} = 0; // No writeback
1954 let Inst{20} = L_bit;
1955 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001956 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001957 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1958 IndexModeUpd, f, itin_upd,
1959 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1960 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001961 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001962 let Inst{20} = L_bit;
1963 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001964 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001965 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1966 IndexModeNone, f, itin,
1967 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1968 let Inst{24-23} = 0b10; // Decrement Before
1969 let Inst{21} = 0; // No writeback
1970 let Inst{20} = L_bit;
1971 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001972 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001973 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1974 IndexModeUpd, f, itin_upd,
1975 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1976 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001977 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001978 let Inst{20} = L_bit;
1979 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001980 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001981 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1982 IndexModeNone, f, itin,
1983 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1984 let Inst{24-23} = 0b11; // Increment Before
1985 let Inst{21} = 0; // No writeback
1986 let Inst{20} = L_bit;
1987 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001988 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001989 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1990 IndexModeUpd, f, itin_upd,
1991 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1992 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001993 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001994 let Inst{20} = L_bit;
1995 }
Owen Anderson19f6f502011-03-18 19:47:14 +00001996}
Bill Wendling6c470b82010-11-13 09:09:38 +00001997
Bill Wendlingc93989a2010-11-13 11:20:05 +00001998let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001999
2000let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2001defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2002
2003let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2004defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2005
2006} // neverHasSideEffects
2007
Bob Wilson0fef5842011-01-06 19:24:32 +00002008// Load / Store Multiple Mnemonic Aliases
Jim Grosbachfbd01782011-06-27 20:32:18 +00002009def : MnemonicAlias<"ldmfd", "ldmia">;
2010def : MnemonicAlias<"stmfd", "stmdb">;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002011def : MnemonicAlias<"ldm", "ldmia">;
2012def : MnemonicAlias<"stm", "stmia">;
2013
2014// FIXME: remove when we have a way to marking a MI with these properties.
2015// FIXME: Should pc be an implicit operand like PICADD, etc?
2016let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2017 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachdd119882011-03-11 22:51:41 +00002018def LDMIA_RET : ARMPseudoInst<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2019 reglist:$regs, variable_ops),
2020 Size4Bytes, IIC_iLoad_mBr, []>,
2021 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002022
Evan Chenga8e29892007-01-19 07:51:42 +00002023//===----------------------------------------------------------------------===//
2024// Move Instructions.
2025//
2026
Evan Chengcd799b92009-06-12 20:46:18 +00002027let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002028def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2029 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2030 bits<4> Rd;
2031 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002032
Johnny Chen103bf952011-04-01 23:30:25 +00002033 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002034 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002035 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002036 let Inst{3-0} = Rm;
2037 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002038}
2039
Dale Johannesen38d5f042010-06-15 22:24:08 +00002040// A version for the smaller set of tail call registers.
2041let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002042def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002043 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2044 bits<4> Rd;
2045 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002046
Dale Johannesen38d5f042010-06-15 22:24:08 +00002047 let Inst{11-4} = 0b00000000;
2048 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002049 let Inst{3-0} = Rm;
2050 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002051}
2052
Evan Chengf40deed2010-10-27 23:41:30 +00002053def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002054 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00002055 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
2056 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002057 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002058 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002059 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002060 let Inst{19-16} = 0b0000;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002061 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00002062 let Inst{25} = 0;
2063}
Evan Chenga2515702007-03-19 07:09:02 +00002064
Evan Chengc4af4632010-11-17 20:13:28 +00002065let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002066def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2067 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002068 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002069 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002070 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002071 let Inst{15-12} = Rd;
2072 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002073 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002074}
2075
Evan Chengc4af4632010-11-17 20:13:28 +00002076let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002077def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002078 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002079 "movw", "\t$Rd, $imm",
2080 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002081 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002082 bits<4> Rd;
2083 bits<16> imm;
2084 let Inst{15-12} = Rd;
2085 let Inst{11-0} = imm{11-0};
2086 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002087 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002088 let Inst{25} = 1;
2089}
2090
Evan Cheng53519f02011-01-21 18:55:51 +00002091def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2092 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002093
2094let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00002095def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002096 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002097 "movt", "\t$Rd, $imm",
2098 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002099 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002100 lo16AllZero:$imm))]>, UnaryDP,
2101 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002102 bits<4> Rd;
2103 bits<16> imm;
2104 let Inst{15-12} = Rd;
2105 let Inst{11-0} = imm{11-0};
2106 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002107 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002108 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002109}
Evan Cheng13ab0202007-07-10 18:08:01 +00002110
Evan Cheng53519f02011-01-21 18:55:51 +00002111def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2112 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002113
2114} // Constraints
2115
Evan Cheng20956592009-10-21 08:15:52 +00002116def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2117 Requires<[IsARM, HasV6T2]>;
2118
David Goodwinca01a8d2009-09-01 18:32:09 +00002119let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002120def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002121 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2122 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002123
2124// These aren't really mov instructions, but we have to define them this way
2125// due to flag operands.
2126
Evan Cheng071a2792007-09-11 19:55:27 +00002127let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002128def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002129 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2130 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002131def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002132 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2133 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002134}
Evan Chenga8e29892007-01-19 07:51:42 +00002135
Evan Chenga8e29892007-01-19 07:51:42 +00002136//===----------------------------------------------------------------------===//
2137// Extend Instructions.
2138//
2139
2140// Sign extenders
2141
Evan Cheng576a3962010-09-25 00:49:35 +00002142defm SXTB : AI_ext_rrot<0b01101010,
2143 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2144defm SXTH : AI_ext_rrot<0b01101011,
2145 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002146
Evan Cheng576a3962010-09-25 00:49:35 +00002147defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002148 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002149defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002150 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002151
Johnny Chen2ec5e492010-02-22 21:50:40 +00002152// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002153defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002154
2155// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002156defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002157
2158// Zero extenders
2159
2160let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002161defm UXTB : AI_ext_rrot<0b01101110,
2162 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2163defm UXTH : AI_ext_rrot<0b01101111,
2164 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2165defm UXTB16 : AI_ext_rrot<0b01101100,
2166 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002167
Jim Grosbach542f6422010-07-28 23:25:44 +00002168// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2169// The transformation should probably be done as a combiner action
2170// instead so we can include a check for masking back in the upper
2171// eight bits of the source into the lower eight bits of the result.
2172//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2173// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002174def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002175 (UXTB16r_rot GPR:$Src, 8)>;
2176
Evan Cheng576a3962010-09-25 00:49:35 +00002177defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002178 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002179defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002180 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002181}
2182
Evan Chenga8e29892007-01-19 07:51:42 +00002183// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002184// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002185defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002186
Evan Chenga8e29892007-01-19 07:51:42 +00002187
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002188def SBFX : I<(outs GPR:$Rd),
2189 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002190 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002191 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002192 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002193 bits<4> Rd;
2194 bits<4> Rn;
2195 bits<5> lsb;
2196 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002197 let Inst{27-21} = 0b0111101;
2198 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002199 let Inst{20-16} = width;
2200 let Inst{15-12} = Rd;
2201 let Inst{11-7} = lsb;
2202 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002203}
2204
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002205def UBFX : I<(outs GPR:$Rd),
2206 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002207 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002208 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002209 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002210 bits<4> Rd;
2211 bits<4> Rn;
2212 bits<5> lsb;
2213 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002214 let Inst{27-21} = 0b0111111;
2215 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002216 let Inst{20-16} = width;
2217 let Inst{15-12} = Rd;
2218 let Inst{11-7} = lsb;
2219 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002220}
2221
Evan Chenga8e29892007-01-19 07:51:42 +00002222//===----------------------------------------------------------------------===//
2223// Arithmetic Instructions.
2224//
2225
Jim Grosbach26421962008-10-14 20:36:24 +00002226defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002227 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002228 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002229defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002230 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002231 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002232
Evan Chengc85e8322007-07-05 07:13:32 +00002233// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002234defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002235 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002236 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2237defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002238 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002239 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002240
Evan Cheng62674222009-06-25 23:34:10 +00002241defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002242 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002243defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002244 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002245
2246// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002247let usesCustomInserter = 1 in {
2248defm ADCS : AI1_adde_sube_s_irs<
2249 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2250defm SBCS : AI1_adde_sube_s_irs<
2251 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2252}
Evan Chenga8e29892007-01-19 07:51:42 +00002253
Jim Grosbach84760882010-10-15 18:42:41 +00002254def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2255 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2256 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2257 bits<4> Rd;
2258 bits<4> Rn;
2259 bits<12> imm;
2260 let Inst{25} = 1;
2261 let Inst{15-12} = Rd;
2262 let Inst{19-16} = Rn;
2263 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002264}
Evan Cheng13ab0202007-07-10 18:08:01 +00002265
Bob Wilsoncff71782010-08-05 18:23:43 +00002266// The reg/reg form is only defined for the disassembler; for codegen it is
2267// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002268def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2269 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002270 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002271 bits<4> Rd;
2272 bits<4> Rn;
2273 bits<4> Rm;
2274 let Inst{11-4} = 0b00000000;
2275 let Inst{25} = 0;
2276 let Inst{3-0} = Rm;
2277 let Inst{15-12} = Rd;
2278 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002279}
2280
Jim Grosbach84760882010-10-15 18:42:41 +00002281def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2282 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2283 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2284 bits<4> Rd;
2285 bits<4> Rn;
2286 bits<12> shift;
2287 let Inst{25} = 0;
2288 let Inst{11-0} = shift;
2289 let Inst{15-12} = Rd;
2290 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002291}
Evan Chengc85e8322007-07-05 07:13:32 +00002292
2293// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002294// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2295let usesCustomInserter = 1 in {
2296def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2297 Size4Bytes, IIC_iALUi,
2298 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2299def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2300 Size4Bytes, IIC_iALUr,
2301 [/* For disassembly only; pattern left blank */]>;
2302def RSBSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2303 Size4Bytes, IIC_iALUsr,
2304 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002305}
Evan Chengc85e8322007-07-05 07:13:32 +00002306
Evan Cheng62674222009-06-25 23:34:10 +00002307let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002308def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2309 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2310 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002311 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002312 bits<4> Rd;
2313 bits<4> Rn;
2314 bits<12> imm;
2315 let Inst{25} = 1;
2316 let Inst{15-12} = Rd;
2317 let Inst{19-16} = Rn;
2318 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002319}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002320// The reg/reg form is only defined for the disassembler; for codegen it is
2321// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002322def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2323 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002324 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002325 bits<4> Rd;
2326 bits<4> Rn;
2327 bits<4> Rm;
2328 let Inst{11-4} = 0b00000000;
2329 let Inst{25} = 0;
2330 let Inst{3-0} = Rm;
2331 let Inst{15-12} = Rd;
2332 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002333}
Jim Grosbach84760882010-10-15 18:42:41 +00002334def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2335 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2336 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002337 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002338 bits<4> Rd;
2339 bits<4> Rn;
2340 bits<12> shift;
2341 let Inst{25} = 0;
2342 let Inst{11-0} = shift;
2343 let Inst{15-12} = Rd;
2344 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002345}
Evan Cheng62674222009-06-25 23:34:10 +00002346}
2347
Owen Andersonb48c7912011-04-05 23:55:28 +00002348// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2349let usesCustomInserter = 1, Uses = [CPSR] in {
2350def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2351 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002352 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Andersonb48c7912011-04-05 23:55:28 +00002353def RSCSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2354 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00002355 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002356}
Evan Cheng2c614c52007-06-06 10:17:05 +00002357
Evan Chenga8e29892007-01-19 07:51:42 +00002358// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002359// The assume-no-carry-in form uses the negation of the input since add/sub
2360// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2361// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2362// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002363def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2364 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002365def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2366 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2367// The with-carry-in form matches bitwise not instead of the negation.
2368// Effectively, the inverse interpretation of the carry flag already accounts
2369// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002370def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002371 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002372def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2373 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002374
2375// Note: These are implemented in C++ code, because they have to generate
2376// ADD/SUBrs instructions, which use a complex pattern that a xform function
2377// cannot produce.
2378// (mul X, 2^n+1) -> (add (X << n), X)
2379// (mul X, 2^n-1) -> (rsb X, (X << n))
2380
Johnny Chen667d1272010-02-22 18:50:54 +00002381// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002382// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002383class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002384 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2385 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2386 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002387 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002388 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002389 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002390 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002391 let Inst{11-4} = op11_4;
2392 let Inst{19-16} = Rn;
2393 let Inst{15-12} = Rd;
2394 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002395}
2396
Johnny Chen667d1272010-02-22 18:50:54 +00002397// Saturating add/subtract -- for disassembly only
2398
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002399def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002400 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2401 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002402def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002403 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2404 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2405def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2406 "\t$Rd, $Rm, $Rn">;
2407def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2408 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002409
2410def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2411def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2412def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2413def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2414def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2415def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2416def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2417def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2418def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2419def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2420def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2421def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002422
2423// Signed/Unsigned add/subtract -- for disassembly only
2424
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002425def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2426def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2427def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2428def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2429def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2430def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2431def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2432def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2433def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2434def USAX : AAI<0b01100101, 0b11110101, "usax">;
2435def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2436def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002437
2438// Signed/Unsigned halving add/subtract -- for disassembly only
2439
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002440def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2441def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2442def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2443def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2444def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2445def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2446def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2447def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2448def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2449def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2450def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2451def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002452
Johnny Chenadc77332010-02-26 22:04:29 +00002453// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002454
Jim Grosbach70987fb2010-10-18 23:35:38 +00002455def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002456 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002457 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002458 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002459 bits<4> Rd;
2460 bits<4> Rn;
2461 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002462 let Inst{27-20} = 0b01111000;
2463 let Inst{15-12} = 0b1111;
2464 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002465 let Inst{19-16} = Rd;
2466 let Inst{11-8} = Rm;
2467 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002468}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002469def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002470 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002471 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002472 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002473 bits<4> Rd;
2474 bits<4> Rn;
2475 bits<4> Rm;
2476 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002477 let Inst{27-20} = 0b01111000;
2478 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002479 let Inst{19-16} = Rd;
2480 let Inst{15-12} = Ra;
2481 let Inst{11-8} = Rm;
2482 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002483}
2484
2485// Signed/Unsigned saturate -- for disassembly only
2486
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002487def SSAT : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$a, shift_imm:$sh),
Jim Grosbach70987fb2010-10-18 23:35:38 +00002488 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002489 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002490 bits<4> Rd;
2491 bits<5> sat_imm;
2492 bits<4> Rn;
2493 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002494 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002495 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002496 let Inst{20-16} = sat_imm;
2497 let Inst{15-12} = Rd;
2498 let Inst{11-7} = sh{7-3};
2499 let Inst{6} = sh{0};
2500 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002501}
2502
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002503def SSAT16 : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00002504 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002505 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002506 bits<4> Rd;
2507 bits<4> sat_imm;
2508 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002509 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002510 let Inst{11-4} = 0b11110011;
2511 let Inst{15-12} = Rd;
2512 let Inst{19-16} = sat_imm;
2513 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002514}
2515
Jim Grosbach70987fb2010-10-18 23:35:38 +00002516def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2517 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002518 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002519 bits<4> Rd;
2520 bits<5> sat_imm;
2521 bits<4> Rn;
2522 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002523 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002524 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002525 let Inst{15-12} = Rd;
2526 let Inst{11-7} = sh{7-3};
2527 let Inst{6} = sh{0};
2528 let Inst{20-16} = sat_imm;
2529 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002530}
2531
Jim Grosbach70987fb2010-10-18 23:35:38 +00002532def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2533 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002534 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002535 bits<4> Rd;
2536 bits<4> sat_imm;
2537 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002538 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002539 let Inst{11-4} = 0b11110011;
2540 let Inst{15-12} = Rd;
2541 let Inst{19-16} = sat_imm;
2542 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002543}
Evan Chenga8e29892007-01-19 07:51:42 +00002544
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002545def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2546def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002547
Evan Chenga8e29892007-01-19 07:51:42 +00002548//===----------------------------------------------------------------------===//
2549// Bitwise Instructions.
2550//
2551
Jim Grosbach26421962008-10-14 20:36:24 +00002552defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002553 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002554 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002555defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002556 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002557 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002558defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002559 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002560 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002561defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002562 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002563 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002564
Jim Grosbach3fea191052010-10-21 22:03:21 +00002565def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002566 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002567 "bfc", "\t$Rd, $imm", "$src = $Rd",
2568 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002569 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002570 bits<4> Rd;
2571 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002572 let Inst{27-21} = 0b0111110;
2573 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002574 let Inst{15-12} = Rd;
2575 let Inst{11-7} = imm{4-0}; // lsb
2576 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002577}
2578
Johnny Chenb2503c02010-02-17 06:31:48 +00002579// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002580def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002581 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002582 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2583 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002584 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002585 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002586 bits<4> Rd;
2587 bits<4> Rn;
2588 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002589 let Inst{27-21} = 0b0111110;
2590 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002591 let Inst{15-12} = Rd;
2592 let Inst{11-7} = imm{4-0}; // lsb
2593 let Inst{20-16} = imm{9-5}; // width
2594 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002595}
2596
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002597// GNU as only supports this form of bfi (w/ 4 arguments)
2598let isAsmParserOnly = 1 in
2599def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2600 lsb_pos_imm:$lsb, width_imm:$width),
2601 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2602 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2603 []>, Requires<[IsARM, HasV6T2]> {
2604 bits<4> Rd;
2605 bits<4> Rn;
2606 bits<5> lsb;
2607 bits<5> width;
2608 let Inst{27-21} = 0b0111110;
2609 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2610 let Inst{15-12} = Rd;
2611 let Inst{11-7} = lsb;
2612 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2613 let Inst{3-0} = Rn;
2614}
2615
Jim Grosbach36860462010-10-21 22:19:32 +00002616def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2617 "mvn", "\t$Rd, $Rm",
2618 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2619 bits<4> Rd;
2620 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002621 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002622 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002623 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002624 let Inst{15-12} = Rd;
2625 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002626}
Jim Grosbach36860462010-10-21 22:19:32 +00002627def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2628 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2629 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2630 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002631 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002632 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002633 let Inst{19-16} = 0b0000;
2634 let Inst{15-12} = Rd;
2635 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002636}
Evan Chengc4af4632010-11-17 20:13:28 +00002637let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002638def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2639 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2640 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2641 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002642 bits<12> imm;
2643 let Inst{25} = 1;
2644 let Inst{19-16} = 0b0000;
2645 let Inst{15-12} = Rd;
2646 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002647}
Evan Chenga8e29892007-01-19 07:51:42 +00002648
2649def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2650 (BICri GPR:$src, so_imm_not:$imm)>;
2651
2652//===----------------------------------------------------------------------===//
2653// Multiply Instructions.
2654//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002655class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2656 string opc, string asm, list<dag> pattern>
2657 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2658 bits<4> Rd;
2659 bits<4> Rm;
2660 bits<4> Rn;
2661 let Inst{19-16} = Rd;
2662 let Inst{11-8} = Rm;
2663 let Inst{3-0} = Rn;
2664}
2665class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2666 string opc, string asm, list<dag> pattern>
2667 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2668 bits<4> RdLo;
2669 bits<4> RdHi;
2670 bits<4> Rm;
2671 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002672 let Inst{19-16} = RdHi;
2673 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002674 let Inst{11-8} = Rm;
2675 let Inst{3-0} = Rn;
2676}
Evan Chenga8e29892007-01-19 07:51:42 +00002677
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002678let isCommutable = 1 in {
2679let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002680def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2681 pred:$p, cc_out:$s),
2682 Size4Bytes, IIC_iMUL32,
2683 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2684 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002685
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002686def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2687 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002688 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002689 Requires<[IsARM, HasV6]> {
2690 let Inst{15-12} = 0b0000;
2691}
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002692}
Evan Chenga8e29892007-01-19 07:51:42 +00002693
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002694let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002695def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002696 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
2697 Size4Bytes, IIC_iMAC32,
2698 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002699 Requires<[IsARM, NoV6]> {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002700 bits<4> Ra;
2701 let Inst{15-12} = Ra;
2702}
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002703def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2704 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002705 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2706 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002707 bits<4> Ra;
2708 let Inst{15-12} = Ra;
2709}
Evan Chenga8e29892007-01-19 07:51:42 +00002710
Jim Grosbach65711012010-11-19 22:22:37 +00002711def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2712 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2713 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002714 Requires<[IsARM, HasV6T2]> {
2715 bits<4> Rd;
2716 bits<4> Rm;
2717 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002718 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002719 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002720 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002721 let Inst{11-8} = Rm;
2722 let Inst{3-0} = Rn;
2723}
Evan Chengedcbada2009-07-06 22:05:45 +00002724
Evan Chenga8e29892007-01-19 07:51:42 +00002725// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002726
Evan Chengcd799b92009-06-12 20:46:18 +00002727let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002728let isCommutable = 1 in {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002729let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002730def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002731 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002732 Size4Bytes, IIC_iMUL64, []>,
2733 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002734
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002735def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2736 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2737 Size4Bytes, IIC_iMUL64, []>,
2738 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002739}
2740
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002741def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2742 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002743 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2744 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002745
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002746def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2747 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002748 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2749 Requires<[IsARM, HasV6]>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002750}
Evan Chenga8e29892007-01-19 07:51:42 +00002751
2752// Multiply + accumulate
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002753let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002754def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002755 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002756 Size4Bytes, IIC_iMAC64, []>,
2757 Requires<[IsARM, NoV6]>;
2758def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002759 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002760 Size4Bytes, IIC_iMAC64, []>,
2761 Requires<[IsARM, NoV6]>;
2762def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002763 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002764 Size4Bytes, IIC_iMAC64, []>,
2765 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002766
2767}
2768
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002769def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2770 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002771 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2772 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002773def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2774 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002775 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2776 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002777
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002778def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2779 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2780 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2781 Requires<[IsARM, HasV6]> {
2782 bits<4> RdLo;
2783 bits<4> RdHi;
2784 bits<4> Rm;
2785 bits<4> Rn;
2786 let Inst{19-16} = RdLo;
2787 let Inst{15-12} = RdHi;
2788 let Inst{11-8} = Rm;
2789 let Inst{3-0} = Rn;
2790}
Evan Chengcd799b92009-06-12 20:46:18 +00002791} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002792
2793// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002794def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2795 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2796 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002797 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002798 let Inst{15-12} = 0b1111;
2799}
Evan Cheng13ab0202007-07-10 18:08:01 +00002800
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002801def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2802 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002803 [/* For disassembly only; pattern left blank */]>,
2804 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002805 let Inst{15-12} = 0b1111;
2806}
2807
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002808def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2809 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2810 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2811 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2812 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002813
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002814def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2815 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2816 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002817 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002818 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002819
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002820def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2821 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2822 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2823 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2824 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002825
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002826def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2827 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2828 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002829 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002830 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002831
Raul Herbster37fb5b12007-08-30 23:25:47 +00002832multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002833 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2834 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2835 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2836 (sext_inreg GPR:$Rm, i16)))]>,
2837 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002838
Jim Grosbach3870b752010-10-22 18:35:16 +00002839 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2840 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2841 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2842 (sra GPR:$Rm, (i32 16))))]>,
2843 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002844
Jim Grosbach3870b752010-10-22 18:35:16 +00002845 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2846 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2847 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2848 (sext_inreg GPR:$Rm, i16)))]>,
2849 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002850
Jim Grosbach3870b752010-10-22 18:35:16 +00002851 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2852 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2853 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2854 (sra GPR:$Rm, (i32 16))))]>,
2855 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002856
Jim Grosbach3870b752010-10-22 18:35:16 +00002857 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2858 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2859 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2860 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2861 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002862
Jim Grosbach3870b752010-10-22 18:35:16 +00002863 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2864 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2865 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2866 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2867 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002868}
2869
Raul Herbster37fb5b12007-08-30 23:25:47 +00002870
2871multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002872 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002873 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2874 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2875 [(set GPR:$Rd, (add GPR:$Ra,
2876 (opnode (sext_inreg GPR:$Rn, i16),
2877 (sext_inreg GPR:$Rm, i16))))]>,
2878 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002879
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002880 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002881 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2882 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2883 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2884 (sra GPR:$Rm, (i32 16)))))]>,
2885 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002886
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002887 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002888 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2889 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2890 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2891 (sext_inreg GPR:$Rm, i16))))]>,
2892 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002893
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002894 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002895 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2896 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2897 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2898 (sra GPR:$Rm, (i32 16)))))]>,
2899 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002900
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002901 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002902 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2903 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2904 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2905 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2906 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002907
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002908 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002909 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2910 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2911 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2912 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2913 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002914}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002915
Raul Herbster37fb5b12007-08-30 23:25:47 +00002916defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2917defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002918
Johnny Chen83498e52010-02-12 21:59:23 +00002919// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002920def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2921 (ins GPR:$Rn, GPR:$Rm),
2922 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002923 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002924 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002925
Jim Grosbach3870b752010-10-22 18:35:16 +00002926def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2927 (ins GPR:$Rn, GPR:$Rm),
2928 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002929 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002930 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002931
Jim Grosbach3870b752010-10-22 18:35:16 +00002932def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2933 (ins GPR:$Rn, GPR:$Rm),
2934 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002935 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002936 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002937
Jim Grosbach3870b752010-10-22 18:35:16 +00002938def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2939 (ins GPR:$Rn, GPR:$Rm),
2940 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002941 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002942 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002943
Johnny Chen667d1272010-02-22 18:50:54 +00002944// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002945class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2946 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002947 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002948 bits<4> Rn;
2949 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002950 let Inst{4} = 1;
2951 let Inst{5} = swap;
2952 let Inst{6} = sub;
2953 let Inst{7} = 0;
2954 let Inst{21-20} = 0b00;
2955 let Inst{22} = long;
2956 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002957 let Inst{11-8} = Rm;
2958 let Inst{3-0} = Rn;
2959}
2960class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2961 InstrItinClass itin, string opc, string asm>
2962 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2963 bits<4> Rd;
2964 let Inst{15-12} = 0b1111;
2965 let Inst{19-16} = Rd;
2966}
2967class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2968 InstrItinClass itin, string opc, string asm>
2969 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2970 bits<4> Ra;
2971 let Inst{15-12} = Ra;
2972}
2973class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2974 InstrItinClass itin, string opc, string asm>
2975 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2976 bits<4> RdLo;
2977 bits<4> RdHi;
2978 let Inst{19-16} = RdHi;
2979 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002980}
2981
2982multiclass AI_smld<bit sub, string opc> {
2983
Jim Grosbach385e1362010-10-22 19:15:30 +00002984 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2985 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002986
Jim Grosbach385e1362010-10-22 19:15:30 +00002987 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2988 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002989
Jim Grosbach385e1362010-10-22 19:15:30 +00002990 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2991 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2992 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002993
Jim Grosbach385e1362010-10-22 19:15:30 +00002994 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2995 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2996 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002997
2998}
2999
3000defm SMLA : AI_smld<0, "smla">;
3001defm SMLS : AI_smld<1, "smls">;
3002
Johnny Chen2ec5e492010-02-22 21:50:40 +00003003multiclass AI_sdml<bit sub, string opc> {
3004
Jim Grosbach385e1362010-10-22 19:15:30 +00003005 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3006 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3007 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3008 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003009}
3010
3011defm SMUA : AI_sdml<0, "smua">;
3012defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003013
Evan Chenga8e29892007-01-19 07:51:42 +00003014//===----------------------------------------------------------------------===//
3015// Misc. Arithmetic Instructions.
3016//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003017
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003018def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3019 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3020 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003021
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003022def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3023 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3024 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3025 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003026
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003027def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3028 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3029 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003030
Evan Cheng9568e5c2011-06-21 06:01:08 +00003031let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003032def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3033 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003034 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003035 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003036
Evan Cheng9568e5c2011-06-21 06:01:08 +00003037let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003038def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3039 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003040 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003041 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003042
Evan Chengf60ceac2011-06-15 17:17:48 +00003043def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3044 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3045 (REVSH GPR:$Rm)>;
3046
Bob Wilsonf955f292010-08-17 17:23:19 +00003047def lsl_shift_imm : SDNodeXForm<imm, [{
3048 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3049 return CurDAG->getTargetConstant(Sh, MVT::i32);
3050}]>;
3051
Eric Christopher8f232d32011-04-28 05:49:04 +00003052def lsl_amt : ImmLeaf<i32, [{
3053 return Imm > 0 && Imm < 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003054}], lsl_shift_imm>;
3055
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003056def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3057 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3058 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3059 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3060 (and (shl GPR:$Rm, lsl_amt:$sh),
3061 0xFFFF0000)))]>,
3062 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003063
Evan Chenga8e29892007-01-19 07:51:42 +00003064// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003065def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3066 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3067def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3068 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003069
Bob Wilsonf955f292010-08-17 17:23:19 +00003070def asr_shift_imm : SDNodeXForm<imm, [{
3071 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3072 return CurDAG->getTargetConstant(Sh, MVT::i32);
3073}]>;
3074
Eric Christopher8f232d32011-04-28 05:49:04 +00003075def asr_amt : ImmLeaf<i32, [{
3076 return Imm > 0 && Imm <= 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003077}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003078
Bob Wilsondc66eda2010-08-16 22:26:55 +00003079// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3080// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003081def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3082 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3083 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3084 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3085 (and (sra GPR:$Rm, asr_amt:$sh),
3086 0xFFFF)))]>,
3087 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003088
Evan Chenga8e29892007-01-19 07:51:42 +00003089// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3090// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003091def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003092 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003093def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003094 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3095 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003096
Evan Chenga8e29892007-01-19 07:51:42 +00003097//===----------------------------------------------------------------------===//
3098// Comparison Instructions...
3099//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003100
Jim Grosbach26421962008-10-14 20:36:24 +00003101defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003102 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003103 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003104
Jim Grosbach97a884d2010-12-07 20:41:06 +00003105// ARMcmpZ can re-use the above instruction definitions.
3106def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3107 (CMPri GPR:$src, so_imm:$imm)>;
3108def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3109 (CMPrr GPR:$src, GPR:$rhs)>;
3110def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3111 (CMPrs GPR:$src, so_reg:$rhs)>;
3112
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003113// FIXME: We have to be careful when using the CMN instruction and comparison
3114// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003115// results:
3116//
3117// rsbs r1, r1, 0
3118// cmp r0, r1
3119// mov r0, #0
3120// it ls
3121// mov r0, #1
3122//
3123// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003124//
Bill Wendling6165e872010-08-26 18:33:51 +00003125// cmn r0, r1
3126// mov r0, #0
3127// it ls
3128// mov r0, #1
3129//
3130// However, the CMN gives the *opposite* result when r1 is 0. This is because
3131// the carry flag is set in the CMP case but not in the CMN case. In short, the
3132// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3133// value of r0 and the carry bit (because the "carry bit" parameter to
3134// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3135// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3136// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3137// parameter to AddWithCarry is defined as 0).
3138//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003139// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003140//
3141// x = 0
3142// ~x = 0xFFFF FFFF
3143// ~x + 1 = 0x1 0000 0000
3144// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3145//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003146// Therefore, we should disable CMN when comparing against zero, until we can
3147// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3148// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003149//
3150// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3151//
3152// This is related to <rdar://problem/7569620>.
3153//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003154//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3155// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003156
Evan Chenga8e29892007-01-19 07:51:42 +00003157// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003158defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003159 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003160 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003161defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003162 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003163 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003164
David Goodwinc0309b42009-06-29 15:33:01 +00003165defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003166 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003167 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003168
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003169//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3170// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003171
David Goodwinc0309b42009-06-29 15:33:01 +00003172def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003173 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003174
Evan Cheng218977b2010-07-13 19:27:42 +00003175// Pseudo i64 compares for some floating point compares.
3176let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3177 Defs = [CPSR] in {
3178def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003179 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003180 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003181 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3182
3183def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003184 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003185 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3186} // usesCustomInserter
3187
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003188
Evan Chenga8e29892007-01-19 07:51:42 +00003189// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003190// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003191// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003192let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003193def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3194 Size4Bytes, IIC_iCMOVr,
3195 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3196 RegConstraint<"$false = $Rd">;
3197def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3198 (ins GPR:$false, so_reg:$shift, pred:$p),
3199 Size4Bytes, IIC_iCMOVsr,
3200 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3201 RegConstraint<"$false = $Rd">;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003202
Evan Chengc4af4632010-11-17 20:13:28 +00003203let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003204def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3205 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3206 Size4Bytes, IIC_iMOVi,
3207 []>,
3208 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003209
Evan Chengc4af4632010-11-17 20:13:28 +00003210let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003211def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3212 (ins GPR:$false, so_imm:$imm, pred:$p),
3213 Size4Bytes, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003214 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003215 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003216
Evan Cheng63f35442010-11-13 02:25:14 +00003217// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003218let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003219def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3220 (ins GPR:$false, i32imm:$src, pred:$p),
3221 Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003222
Evan Chengc4af4632010-11-17 20:13:28 +00003223let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003224def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3225 (ins GPR:$false, so_imm:$imm, pred:$p),
3226 Size4Bytes, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003227 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003228 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003229} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003230
Jim Grosbach3728e962009-12-10 00:11:09 +00003231//===----------------------------------------------------------------------===//
3232// Atomic operations intrinsics
3233//
3234
Bob Wilsonf74a4292010-10-30 00:54:37 +00003235def memb_opt : Operand<i32> {
3236 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003237 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003238}
Jim Grosbach3728e962009-12-10 00:11:09 +00003239
Bob Wilsonf74a4292010-10-30 00:54:37 +00003240// memory barriers protect the atomic sequences
3241let hasSideEffects = 1 in {
3242def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3243 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3244 Requires<[IsARM, HasDB]> {
3245 bits<4> opt;
3246 let Inst{31-4} = 0xf57ff05;
3247 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003248}
Jim Grosbach3728e962009-12-10 00:11:09 +00003249}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003250
Bob Wilsonf74a4292010-10-30 00:54:37 +00003251def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3252 "dsb", "\t$opt",
3253 [/* For disassembly only; pattern left blank */]>,
3254 Requires<[IsARM, HasDB]> {
3255 bits<4> opt;
3256 let Inst{31-4} = 0xf57ff04;
3257 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003258}
3259
Johnny Chenfd6037d2010-02-18 00:19:08 +00003260// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003261def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3262 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003263 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003264 let Inst{3-0} = 0b1111;
3265}
3266
Jim Grosbach66869102009-12-11 18:52:41 +00003267let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003268 let Uses = [CPSR] in {
3269 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003270 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003271 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3272 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003273 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003274 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3275 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003276 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003277 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3278 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003279 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003280 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3281 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003282 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003283 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3284 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003285 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003286 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003287 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3288 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3289 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3290 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3291 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3292 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3293 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3294 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3295 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3296 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3297 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3298 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003299 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003300 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003301 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3302 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003303 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003304 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3305 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003306 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003307 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3308 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003309 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003310 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3311 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003312 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003313 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3314 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003315 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003316 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003317 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3318 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3319 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3320 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3321 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3322 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3323 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3324 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3325 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3326 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3327 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3328 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003329 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003330 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003331 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3332 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003333 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003334 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3335 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003336 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003337 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3338 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003339 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003340 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3341 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003342 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003343 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3344 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003345 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003346 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003347 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3348 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3349 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3350 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3351 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3352 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3353 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3354 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3355 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3356 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3357 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3358 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003359
3360 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003361 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003362 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3363 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003364 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003365 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3366 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003367 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003368 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3369
Jim Grosbache801dc42009-12-12 01:40:06 +00003370 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003371 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003372 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3373 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003374 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003375 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3376 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003377 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003378 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3379}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003380}
3381
3382let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003383def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3384 "ldrexb", "\t$Rt, $addr", []>;
3385def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3386 "ldrexh", "\t$Rt, $addr", []>;
3387def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3388 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003389let hasExtraDefRegAllocReq = 1 in
3390 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3391 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003392}
3393
Jim Grosbach86875a22010-10-29 19:58:57 +00003394let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003395def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3396 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3397def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3398 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3399def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3400 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003401}
3402
3403let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003404def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003405 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3406 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003407
Johnny Chenb9436272010-02-17 22:37:58 +00003408// Clear-Exclusive is for disassembly only.
3409def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3410 [/* For disassembly only; pattern left blank */]>,
3411 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003412 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003413}
3414
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003415// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3416let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003417def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3418 [/* For disassembly only; pattern left blank */]>;
3419def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3420 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003421}
3422
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003423//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003424// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003425//
3426
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003427def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3428 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3429 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003430 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3431 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003432 bits<4> opc1;
3433 bits<4> CRn;
3434 bits<4> CRd;
3435 bits<4> cop;
3436 bits<3> opc2;
3437 bits<4> CRm;
3438
3439 let Inst{3-0} = CRm;
3440 let Inst{4} = 0;
3441 let Inst{7-5} = opc2;
3442 let Inst{11-8} = cop;
3443 let Inst{15-12} = CRd;
3444 let Inst{19-16} = CRn;
3445 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003446}
3447
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003448def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3449 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3450 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003451 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3452 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003453 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003454 bits<4> opc1;
3455 bits<4> CRn;
3456 bits<4> CRd;
3457 bits<4> cop;
3458 bits<3> opc2;
3459 bits<4> CRm;
3460
3461 let Inst{3-0} = CRm;
3462 let Inst{4} = 0;
3463 let Inst{7-5} = opc2;
3464 let Inst{11-8} = cop;
3465 let Inst{15-12} = CRd;
3466 let Inst{19-16} = CRn;
3467 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003468}
3469
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003470class ACI<dag oops, dag iops, string opc, string asm,
3471 IndexMode im = IndexModeNone>
Johnny Chen670a4562011-04-04 23:39:08 +00003472 : InoP<oops, iops, AddrModeNone, Size4Bytes, im, BrFrm, NoItinerary,
3473 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003474 let Inst{27-25} = 0b110;
3475}
3476
Johnny Chen670a4562011-04-04 23:39:08 +00003477multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003478
3479 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003480 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3481 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003482 let Inst{31-28} = op31_28;
3483 let Inst{24} = 1; // P = 1
3484 let Inst{21} = 0; // W = 0
3485 let Inst{22} = 0; // D = 0
3486 let Inst{20} = load;
3487 }
3488
3489 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003490 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3491 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003492 let Inst{31-28} = op31_28;
3493 let Inst{24} = 1; // P = 1
3494 let Inst{21} = 1; // W = 1
3495 let Inst{22} = 0; // D = 0
3496 let Inst{20} = load;
3497 }
3498
3499 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003500 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3501 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003502 let Inst{31-28} = op31_28;
3503 let Inst{24} = 0; // P = 0
3504 let Inst{21} = 1; // W = 1
3505 let Inst{22} = 0; // D = 0
3506 let Inst{20} = load;
3507 }
3508
3509 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003510 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3511 ops),
3512 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003513 let Inst{31-28} = op31_28;
3514 let Inst{24} = 0; // P = 0
3515 let Inst{23} = 1; // U = 1
3516 let Inst{21} = 0; // W = 0
3517 let Inst{22} = 0; // D = 0
3518 let Inst{20} = load;
3519 }
3520
3521 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003522 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3523 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003524 let Inst{31-28} = op31_28;
3525 let Inst{24} = 1; // P = 1
3526 let Inst{21} = 0; // W = 0
3527 let Inst{22} = 1; // D = 1
3528 let Inst{20} = load;
3529 }
3530
3531 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003532 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3533 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3534 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003535 let Inst{31-28} = op31_28;
3536 let Inst{24} = 1; // P = 1
3537 let Inst{21} = 1; // W = 1
3538 let Inst{22} = 1; // D = 1
3539 let Inst{20} = load;
3540 }
3541
3542 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003543 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3544 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3545 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003546 let Inst{31-28} = op31_28;
3547 let Inst{24} = 0; // P = 0
3548 let Inst{21} = 1; // W = 1
3549 let Inst{22} = 1; // D = 1
3550 let Inst{20} = load;
3551 }
3552
3553 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003554 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3555 ops),
3556 !strconcat(!strconcat(opc, "l"), cond),
3557 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003558 let Inst{31-28} = op31_28;
3559 let Inst{24} = 0; // P = 0
3560 let Inst{23} = 1; // U = 1
3561 let Inst{21} = 0; // W = 0
3562 let Inst{22} = 1; // D = 1
3563 let Inst{20} = load;
3564 }
3565}
3566
Johnny Chen670a4562011-04-04 23:39:08 +00003567defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3568defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3569defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3570defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003571
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003572//===----------------------------------------------------------------------===//
3573// Move between coprocessor and ARM core register -- for disassembly only
3574//
3575
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003576class MovRCopro<string opc, bit direction, dag oops, dag iops,
3577 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003578 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003579 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003580 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003581 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003582
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003583 bits<4> Rt;
3584 bits<4> cop;
3585 bits<3> opc1;
3586 bits<3> opc2;
3587 bits<4> CRm;
3588 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003589
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003590 let Inst{15-12} = Rt;
3591 let Inst{11-8} = cop;
3592 let Inst{23-21} = opc1;
3593 let Inst{7-5} = opc2;
3594 let Inst{3-0} = CRm;
3595 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003596}
3597
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003598def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003599 (outs),
3600 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3601 c_imm:$CRm, i32imm:$opc2),
3602 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3603 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003604def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003605 (outs GPR:$Rt),
3606 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3607 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003608
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003609def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3610 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3611
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003612class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3613 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003614 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003615 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003616 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003617 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003618 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003619
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003620 bits<4> Rt;
3621 bits<4> cop;
3622 bits<3> opc1;
3623 bits<3> opc2;
3624 bits<4> CRm;
3625 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003626
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003627 let Inst{15-12} = Rt;
3628 let Inst{11-8} = cop;
3629 let Inst{23-21} = opc1;
3630 let Inst{7-5} = opc2;
3631 let Inst{3-0} = CRm;
3632 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003633}
3634
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003635def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003636 (outs),
3637 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3638 c_imm:$CRm, i32imm:$opc2),
3639 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3640 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003641def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003642 (outs GPR:$Rt),
3643 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3644 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003645
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003646def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3647 imm:$CRm, imm:$opc2),
3648 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3649
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003650class MovRRCopro<string opc, bit direction,
3651 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003652 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3653 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003654 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003655 let Inst{23-21} = 0b010;
3656 let Inst{20} = direction;
3657
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003658 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003659 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003660 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003661 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003662 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003663
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003664 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003665 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003666 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003667 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003668 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003669}
3670
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003671def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3672 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3673 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003674def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3675
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003676class MovRRCopro2<string opc, bit direction,
3677 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003678 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003679 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3680 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003681 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003682 let Inst{23-21} = 0b010;
3683 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003684
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003685 bits<4> Rt;
3686 bits<4> Rt2;
3687 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003688 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003689 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003690
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003691 let Inst{15-12} = Rt;
3692 let Inst{19-16} = Rt2;
3693 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003694 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003695 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003696}
3697
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003698def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
3699 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3700 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003701def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003702
Johnny Chenb98e1602010-02-12 18:55:33 +00003703//===----------------------------------------------------------------------===//
3704// Move between special register and ARM core register -- for disassembly only
3705//
3706
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003707// Move to ARM core register from Special Register
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003708def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003709 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003710 bits<4> Rd;
3711 let Inst{23-16} = 0b00001111;
3712 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003713 let Inst{7-4} = 0b0000;
3714}
3715
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003716def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003717 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003718 bits<4> Rd;
3719 let Inst{23-16} = 0b01001111;
3720 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003721 let Inst{7-4} = 0b0000;
3722}
3723
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003724// Move from ARM core register to Special Register
3725//
3726// No need to have both system and application versions, the encodings are the
3727// same and the assembly parser has no way to distinguish between them. The mask
3728// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3729// the mask with the fields to be accessed in the special register.
3730def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3731 "msr", "\t$mask, $Rn",
Johnny Chenb98e1602010-02-12 18:55:33 +00003732 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003733 bits<5> mask;
3734 bits<4> Rn;
3735
3736 let Inst{23} = 0;
3737 let Inst{22} = mask{4}; // R bit
3738 let Inst{21-20} = 0b10;
3739 let Inst{19-16} = mask{3-0};
3740 let Inst{15-12} = 0b1111;
3741 let Inst{11-4} = 0b00000000;
3742 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003743}
3744
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003745def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3746 "msr", "\t$mask, $a",
3747 [/* For disassembly only; pattern left blank */]> {
3748 bits<5> mask;
3749 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003750
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003751 let Inst{23} = 0;
3752 let Inst{22} = mask{4}; // R bit
3753 let Inst{21-20} = 0b10;
3754 let Inst{19-16} = mask{3-0};
3755 let Inst{15-12} = 0b1111;
3756 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003757}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003758
3759//===----------------------------------------------------------------------===//
3760// TLS Instructions
3761//
3762
3763// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003764// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003765// complete with fixup for the aeabi_read_tp function.
3766let isCall = 1,
3767 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3768 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3769 [(set R0, ARMthread_pointer)]>;
3770}
3771
3772//===----------------------------------------------------------------------===//
3773// SJLJ Exception handling intrinsics
3774// eh_sjlj_setjmp() is an instruction sequence to store the return
3775// address and save #0 in R0 for the non-longjmp case.
3776// Since by its nature we may be coming from some other function to get
3777// here, and we're using the stack frame for the containing function to
3778// save/restore registers, we can't keep anything live in regs across
3779// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003780// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003781// except for our own input by listing the relevant registers in Defs. By
3782// doing so, we also cause the prologue/epilogue code to actively preserve
3783// all of the callee-saved resgisters, which is exactly what we want.
3784// A constant value is passed in $val, and we use the location as a scratch.
3785//
3786// These are pseudo-instructions and are lowered to individual MC-insts, so
3787// no encoding information is necessary.
3788let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003789 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00003790 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003791 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3792 NoItinerary,
3793 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3794 Requires<[IsARM, HasVFP2]>;
3795}
3796
3797let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003798 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003799 hasSideEffects = 1, isBarrier = 1 in {
3800 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3801 NoItinerary,
3802 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3803 Requires<[IsARM, NoVFP]>;
3804}
3805
3806// FIXME: Non-Darwin version(s)
3807let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3808 Defs = [ R7, LR, SP ] in {
3809def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3810 NoItinerary,
3811 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3812 Requires<[IsARM, IsDarwin]>;
3813}
3814
3815// eh.sjlj.dispatchsetup pseudo-instruction.
3816// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3817// handled when the pseudo is expanded (which happens before any passes
3818// that need the instruction size).
3819let isBarrier = 1, hasSideEffects = 1 in
3820def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00003821 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
3822 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003823 Requires<[IsDarwin]>;
3824
3825//===----------------------------------------------------------------------===//
3826// Non-Instruction Patterns
3827//
3828
3829// Large immediate handling.
3830
3831// 32-bit immediate using two piece so_imms or movw + movt.
3832// This is a single pseudo instruction, the benefit is that it can be remat'd
3833// as a single unit instead of having to handle reg inputs.
3834// FIXME: Remove this when we can do generalized remat.
3835let isReMaterializable = 1, isMoveImm = 1 in
3836def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3837 [(set GPR:$dst, (arm_i32imm:$src))]>,
3838 Requires<[IsARM]>;
3839
3840// Pseudo instruction that combines movw + movt + add pc (if PIC).
3841// It also makes it possible to rematerialize the instructions.
3842// FIXME: Remove this when we can do generalized remat and when machine licm
3843// can properly the instructions.
3844let isReMaterializable = 1 in {
3845def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3846 IIC_iMOVix2addpc,
3847 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3848 Requires<[IsARM, UseMovt]>;
3849
3850def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3851 IIC_iMOVix2,
3852 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3853 Requires<[IsARM, UseMovt]>;
3854
3855let AddedComplexity = 10 in
3856def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3857 IIC_iMOVix2ld,
3858 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3859 Requires<[IsARM, UseMovt]>;
3860} // isReMaterializable
3861
3862// ConstantPool, GlobalAddress, and JumpTable
3863def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3864 Requires<[IsARM, DontUseMovt]>;
3865def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3866def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3867 Requires<[IsARM, UseMovt]>;
3868def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3869 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3870
3871// TODO: add,sub,and, 3-instr forms?
3872
3873// Tail calls
3874def : ARMPat<(ARMtcret tcGPR:$dst),
3875 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3876
3877def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3878 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3879
3880def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3881 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3882
3883def : ARMPat<(ARMtcret tcGPR:$dst),
3884 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3885
3886def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3887 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3888
3889def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3890 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3891
3892// Direct calls
3893def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3894 Requires<[IsARM, IsNotDarwin]>;
3895def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3896 Requires<[IsARM, IsDarwin]>;
3897
3898// zextload i1 -> zextload i8
3899def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3900def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3901
3902// extload -> zextload
3903def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3904def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3905def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3906def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3907
3908def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3909
3910def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3911def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3912
3913// smul* and smla*
3914def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3915 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3916 (SMULBB GPR:$a, GPR:$b)>;
3917def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3918 (SMULBB GPR:$a, GPR:$b)>;
3919def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3920 (sra GPR:$b, (i32 16))),
3921 (SMULBT GPR:$a, GPR:$b)>;
3922def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3923 (SMULBT GPR:$a, GPR:$b)>;
3924def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3925 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3926 (SMULTB GPR:$a, GPR:$b)>;
3927def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3928 (SMULTB GPR:$a, GPR:$b)>;
3929def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3930 (i32 16)),
3931 (SMULWB GPR:$a, GPR:$b)>;
3932def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3933 (SMULWB GPR:$a, GPR:$b)>;
3934
3935def : ARMV5TEPat<(add GPR:$acc,
3936 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3937 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3938 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3939def : ARMV5TEPat<(add GPR:$acc,
3940 (mul sext_16_node:$a, sext_16_node:$b)),
3941 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3942def : ARMV5TEPat<(add GPR:$acc,
3943 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3944 (sra GPR:$b, (i32 16)))),
3945 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3946def : ARMV5TEPat<(add GPR:$acc,
3947 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
3948 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3949def : ARMV5TEPat<(add GPR:$acc,
3950 (mul (sra GPR:$a, (i32 16)),
3951 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3952 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3953def : ARMV5TEPat<(add GPR:$acc,
3954 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
3955 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3956def : ARMV5TEPat<(add GPR:$acc,
3957 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3958 (i32 16))),
3959 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3960def : ARMV5TEPat<(add GPR:$acc,
3961 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
3962 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3963
Jim Grosbacha4f809d2011-03-10 19:27:17 +00003964
3965// Pre-v7 uses MCR for synchronization barriers.
3966def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
3967 Requires<[IsARM, HasV6]>;
3968
3969
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003970//===----------------------------------------------------------------------===//
3971// Thumb Support
3972//
3973
3974include "ARMInstrThumb.td"
3975
3976//===----------------------------------------------------------------------===//
3977// Thumb2 Support
3978//
3979
3980include "ARMInstrThumb2.td"
3981
3982//===----------------------------------------------------------------------===//
3983// Floating Point Support
3984//
3985
3986include "ARMInstrVFP.td"
3987
3988//===----------------------------------------------------------------------===//
3989// Advanced SIMD (NEON) Support
3990//
3991
3992include "ARMInstrNEON.td"
3993