blob: 40283d87f87f32fe822fa76b06612f596b29b993 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000065static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
66 SelectionDAG &DAG, DebugLoc dl) {
David Greenea5f26012011-02-07 19:36:54 +000067 EVT VT = Vec.getValueType();
68 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000069 EVT ElVT = VT.getVectorElementType();
Craig Topper66ddd152012-04-27 22:54:43 +000070 unsigned Factor = VT.getSizeInBits()/128;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000071 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
72 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000073
74 // Extract from UNDEF is UNDEF.
75 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000076 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000077
Craig Topperb14940a2012-04-22 20:55:18 +000078 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
79 // we can match to VEXTRACTF128.
80 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000081
Craig Topperb14940a2012-04-22 20:55:18 +000082 // This is the index of the first element of the 128-bit chunk
83 // we want.
84 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
85 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000086
Craig Topperb14940a2012-04-22 20:55:18 +000087 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
88 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
89 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000090
Craig Topperb14940a2012-04-22 20:55:18 +000091 return Result;
David Greenea5f26012011-02-07 19:36:54 +000092}
93
94/// Generate a DAG to put 128-bits into a vector > 128 bits. This
95/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +000096/// simple superregister reference. Idx is an index in the 128 bits
97/// we want. It need not be aligned to a 128-bit bounday. That makes
98/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000099static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
100 unsigned IdxVal, SelectionDAG &DAG,
David Greenea5f26012011-02-07 19:36:54 +0000101 DebugLoc dl) {
Craig Topper703c38b2012-06-20 05:39:26 +0000102 // Inserting UNDEF is Result
103 if (Vec.getOpcode() == ISD::UNDEF)
104 return Result;
105
Craig Topperb14940a2012-04-22 20:55:18 +0000106 EVT VT = Vec.getValueType();
107 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +0000108
Craig Topperb14940a2012-04-22 20:55:18 +0000109 EVT ElVT = VT.getVectorElementType();
110 EVT ResultVT = Result.getValueType();
David Greenea5f26012011-02-07 19:36:54 +0000111
Craig Topperb14940a2012-04-22 20:55:18 +0000112 // Insert the relevant 128 bits.
113 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000114
Craig Topperb14940a2012-04-22 20:55:18 +0000115 // This is the index of the first element of the 128-bit chunk
116 // we want.
117 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
118 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +0000119
Craig Topperb14940a2012-04-22 20:55:18 +0000120 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
Craig Topper703c38b2012-06-20 05:39:26 +0000121 return DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
122 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +0000123}
124
Craig Topper4c7972d2012-04-22 18:15:59 +0000125/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
126/// instructions. This is used because creating CONCAT_VECTOR nodes of
127/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
128/// large BUILD_VECTORS.
129static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
130 unsigned NumElems, SelectionDAG &DAG,
131 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000132 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
133 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000134}
135
Chris Lattnerf0144122009-07-28 03:13:23 +0000136static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000137 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
138 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000139
Evan Cheng2bffee22011-02-01 01:14:13 +0000140 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000141 if (is64Bit)
Bill Wendlinga44489d2012-06-26 10:05:06 +0000142 return new X86_64MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000143 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000144 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000145
Rafael Espindolad6b43a32012-06-19 00:48:28 +0000146 if (Subtarget->isTargetLinux())
147 return new X86LinuxTargetObjectFile();
Evan Cheng203576a2011-07-20 19:50:42 +0000148 if (Subtarget->isTargetELF())
149 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000150 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000151 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000152 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000153}
154
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000155X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000156 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000157 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000158 X86ScalarSSEf64 = Subtarget->hasSSE2();
159 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000160 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000161
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000162 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000163 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000164
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000165 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000166 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000167
168 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000169 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000170 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
171 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000172
Eric Christopherde5e1012011-03-11 01:05:58 +0000173 // For 64-bit since we have so many registers use the ILP scheduler, for
174 // 32-bit code use the register pressure specific scheduling.
Preston Gurdc0f0a932012-05-02 22:02:02 +0000175 // For Atom, always use ILP scheduling.
176 if (Subtarget->isAtom())
Eric Christopherde5e1012011-03-11 01:05:58 +0000177 setSchedulingPreference(Sched::ILP);
Preston Gurdc0f0a932012-05-02 22:02:02 +0000178 else if (Subtarget->is64Bit())
179 setSchedulingPreference(Sched::ILP);
Eric Christopherde5e1012011-03-11 01:05:58 +0000180 else
181 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000182 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000183
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000184 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000185 // Setup Windows compiler runtime calls.
186 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000187 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000188 setLibcallName(RTLIB::SREM_I64, "_allrem");
189 setLibcallName(RTLIB::UREM_I64, "_aullrem");
190 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000191 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000192 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000193 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
194 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
195 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000196
197 // The _ftol2 runtime function has an unusual calling conv, which
198 // is modeled by a special pseudo-instruction.
199 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
200 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
201 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
202 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000203 }
204
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000205 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000206 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000207 setUseUnderscoreSetJmp(false);
208 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000209 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000210 // MS runtime is weird: it exports _setjmp, but longjmp!
211 setUseUnderscoreSetJmp(true);
212 setUseUnderscoreLongJmp(false);
213 } else {
214 setUseUnderscoreSetJmp(true);
215 setUseUnderscoreLongJmp(true);
216 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000217
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000218 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000219 addRegisterClass(MVT::i8, &X86::GR8RegClass);
220 addRegisterClass(MVT::i16, &X86::GR16RegClass);
221 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000222 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000223 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000224
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000226
Scott Michelfdc40a02009-02-17 22:15:04 +0000227 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000229 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000231 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
233 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000234
235 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
237 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
238 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
239 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
240 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
241 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000242
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000243 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
244 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
246 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
247 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000248
Evan Cheng25ab6902006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000251 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000252 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000253 // We have an algorithm for SSE2->double, and we turn this into a
254 // 64-bit FILD followed by conditional FADD for other targets.
255 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000256 // We have an algorithm for SSE2, and we turn this into a 64-bit
257 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000258 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000259 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000260
261 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
262 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
264 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000265
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000266 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000267 // SSE has no i16 to fp conversion, only i32
268 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000270 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000272 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
274 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000275 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000276 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
278 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000279 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000280
Dale Johannesen73328d12007-09-19 23:55:34 +0000281 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
282 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
284 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000285
Evan Cheng02568ff2006-01-30 22:13:22 +0000286 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
287 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
289 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000290
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000291 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000293 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000295 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
297 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000298 }
299
300 // Handle FP_TO_UINT by promoting the destination to a larger signed
301 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
304 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305
Evan Cheng25ab6902006-09-08 06:48:29 +0000306 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
308 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000309 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000310 // Since AVX is a superset of SSE3, only check for SSE here.
311 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000312 // Expand FP_TO_UINT into a select.
313 // FIXME: We would like to use a Custom expander here eventually to do
314 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000317 // With SSE3 we can use fisttpll to convert to a signed i64; without
318 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000321
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000322 if (isTargetFTOL()) {
323 // Use the _ftol2 runtime function, which has a pseudo-instruction
324 // to handle its weird calling convention.
325 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
326 }
327
Chris Lattner399610a2006-12-05 18:22:22 +0000328 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000329 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000330 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
331 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000332 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000333 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000334 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000335 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000336 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000337 }
Chris Lattner21f66852005-12-23 05:15:23 +0000338
Dan Gohmanb00ee212008-02-18 19:34:53 +0000339 // Scalar integer divide and remainder are lowered to use operations that
340 // produce two results, to match the available instructions. This exposes
341 // the two-result form to trivial CSE, which is able to combine x/y and x%y
342 // into a single instruction.
343 //
344 // Scalar integer multiply-high is also lowered to use two-result
345 // operations, to match the available instructions. However, plain multiply
346 // (low) operations are left as Legal, as there are single-result
347 // instructions for this in x86. Using the two-result multiply instructions
348 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000349 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000350 MVT VT = IntVTs[i];
351 setOperationAction(ISD::MULHS, VT, Expand);
352 setOperationAction(ISD::MULHU, VT, Expand);
353 setOperationAction(ISD::SDIV, VT, Expand);
354 setOperationAction(ISD::UDIV, VT, Expand);
355 setOperationAction(ISD::SREM, VT, Expand);
356 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000357
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000358 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000359 setOperationAction(ISD::ADDC, VT, Custom);
360 setOperationAction(ISD::ADDE, VT, Custom);
361 setOperationAction(ISD::SUBC, VT, Custom);
362 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000363 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000364
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
366 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
367 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
368 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000369 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
374 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
375 setOperationAction(ISD::FREM , MVT::f32 , Expand);
376 setOperationAction(ISD::FREM , MVT::f64 , Expand);
377 setOperationAction(ISD::FREM , MVT::f80 , Expand);
378 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000379
Chandler Carruth77821022011-12-24 12:12:34 +0000380 // Promote the i8 variants and force them on up to i32 which has a shorter
381 // encoding.
382 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
383 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
384 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
385 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000386 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000387 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
388 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
389 if (Subtarget->is64Bit())
390 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000391 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000392 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
393 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
394 if (Subtarget->is64Bit())
395 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
396 }
Craig Topper37f21672011-10-11 06:44:02 +0000397
398 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000399 // When promoting the i8 variants, force them to i32 for a shorter
400 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000401 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000402 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
403 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
404 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000405 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
406 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
407 if (Subtarget->is64Bit())
408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000409 } else {
410 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
411 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
412 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
414 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
415 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
416 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000417 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000418 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
419 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000420 }
421
Benjamin Kramer1292c222010-12-04 20:32:23 +0000422 if (Subtarget->hasPOPCNT()) {
423 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
424 } else {
425 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
426 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
427 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
428 if (Subtarget->is64Bit())
429 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
430 }
431
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
433 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000434
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000435 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000436 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000437 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000438 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000439 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
441 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
442 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
443 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
444 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000445 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
447 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
448 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
449 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000450 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000452 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000453 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000455
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000456 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
458 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
459 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
460 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000461 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
463 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000464 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000465 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000466 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
467 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
468 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
469 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000470 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000471 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000472 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
474 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
475 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000476 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000477 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
478 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
479 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000480 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000481
Craig Topper1accb7e2012-01-10 06:54:16 +0000482 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000484
Eric Christopher9a9d2752010-07-22 02:48:34 +0000485 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000486 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000487
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000488 // On X86 and X86-64, atomic operations are lowered to locked instructions.
489 // Locked instructions, in turn, have implicit fence semantics (all memory
490 // operations are flushed before issuing the locked instruction, and they
491 // are not buffered), so we can fold away the common pattern of
492 // fence-atomic-fence.
493 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000494
Mon P Wang63307c32008-05-05 19:05:59 +0000495 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000496 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000497 MVT VT = IntVTs[i];
498 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
499 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000500 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000501 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000502
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000503 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000504 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
511 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000512 }
513
Eli Friedman43f51ae2011-08-26 21:21:21 +0000514 if (Subtarget->hasCmpxchg16b()) {
515 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
516 }
517
Evan Cheng3c992d22006-03-07 02:02:57 +0000518 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000519 if (!Subtarget->isTargetDarwin() &&
520 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000521 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000522 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000523 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000524
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
526 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
527 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
528 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000529 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000530 setExceptionPointerRegister(X86::RAX);
531 setExceptionSelectorRegister(X86::RDX);
532 } else {
533 setExceptionPointerRegister(X86::EAX);
534 setExceptionSelectorRegister(X86::EDX);
535 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
537 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000538
Duncan Sands4a544a72011-09-06 13:37:06 +0000539 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
540 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000541
Owen Anderson825b72b2009-08-11 20:47:22 +0000542 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000543
Nate Begemanacc398c2006-01-25 18:21:52 +0000544 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 setOperationAction(ISD::VASTART , MVT::Other, Custom);
546 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000547 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 setOperationAction(ISD::VAARG , MVT::Other, Custom);
549 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000550 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000551 setOperationAction(ISD::VAARG , MVT::Other, Expand);
552 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000553 }
Evan Chengae642192007-03-02 23:16:35 +0000554
Owen Anderson825b72b2009-08-11 20:47:22 +0000555 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
556 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000557
558 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
559 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
560 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000561 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000562 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
563 MVT::i64 : MVT::i32, Custom);
564 else
565 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
566 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000567
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000568 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000569 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000570 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000571 addRegisterClass(MVT::f32, &X86::FR32RegClass);
572 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000573
Evan Cheng223547a2006-01-31 22:28:30 +0000574 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000575 setOperationAction(ISD::FABS , MVT::f64, Custom);
576 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000577
578 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000579 setOperationAction(ISD::FNEG , MVT::f64, Custom);
580 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000581
Evan Cheng68c47cb2007-01-05 07:55:56 +0000582 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000583 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
584 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000585
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000586 // Lower this to FGETSIGNx86 plus an AND.
587 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
588 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
589
Evan Chengd25e9e82006-02-02 00:28:23 +0000590 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 setOperationAction(ISD::FSIN , MVT::f64, Expand);
592 setOperationAction(ISD::FCOS , MVT::f64, Expand);
593 setOperationAction(ISD::FSIN , MVT::f32, Expand);
594 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000595
Chris Lattnera54aa942006-01-29 06:26:08 +0000596 // Expand FP immediates into loads from the stack, except for the special
597 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000598 addLegalFPImmediate(APFloat(+0.0)); // xorpd
599 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000600 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000601 // Use SSE for f32, x87 for f64.
602 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000603 addRegisterClass(MVT::f32, &X86::FR32RegClass);
604 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000605
606 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608
609 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000611
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000613
614 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
616 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000617
618 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 setOperationAction(ISD::FSIN , MVT::f32, Expand);
620 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000621
Nate Begemane1795842008-02-14 08:57:00 +0000622 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000623 addLegalFPImmediate(APFloat(+0.0f)); // xorps
624 addLegalFPImmediate(APFloat(+0.0)); // FLD0
625 addLegalFPImmediate(APFloat(+1.0)); // FLD1
626 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
627 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
628
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000629 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
631 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000632 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000633 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000634 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000635 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000636 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
637 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
640 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
641 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
642 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000643
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000644 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
646 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000647 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000648 addLegalFPImmediate(APFloat(+0.0)); // FLD0
649 addLegalFPImmediate(APFloat(+1.0)); // FLD1
650 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
651 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000652 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
653 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
654 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
655 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000656 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000657
Cameron Zwarich33390842011-07-08 21:39:21 +0000658 // We don't support FMA.
659 setOperationAction(ISD::FMA, MVT::f64, Expand);
660 setOperationAction(ISD::FMA, MVT::f32, Expand);
661
Dale Johannesen59a58732007-08-05 18:49:15 +0000662 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000663 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000664 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
666 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000667 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000668 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000669 addLegalFPImmediate(TmpFlt); // FLD0
670 TmpFlt.changeSign();
671 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000672
673 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000674 APFloat TmpFlt2(+1.0);
675 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
676 &ignored);
677 addLegalFPImmediate(TmpFlt2); // FLD1
678 TmpFlt2.changeSign();
679 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
680 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000681
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000682 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
684 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000685 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000686
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000687 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
688 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
689 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
690 setOperationAction(ISD::FRINT, MVT::f80, Expand);
691 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000692 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000693 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000694
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000695 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000696 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
697 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
698 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000699
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 setOperationAction(ISD::FLOG, MVT::f80, Expand);
701 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
702 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
703 setOperationAction(ISD::FEXP, MVT::f80, Expand);
704 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000705
Mon P Wangf007a8b2008-11-06 05:31:54 +0000706 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000707 // (for widening) or expand (for scalarization). Then we will selectively
708 // turn on ones that can be effectively codegen'd.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000709 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
710 VT <= MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000727 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
728 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000729 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000743 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000744 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000745 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000746 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000752 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000753 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000762 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000763 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
764 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
765 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
766 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000767 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000768 for (int InnerVT = MVT::FIRST_VECTOR_VALUETYPE;
769 InnerVT <= MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
Dan Gohman2e141d72009-12-14 23:40:38 +0000770 setTruncStoreAction((MVT::SimpleValueType)VT,
771 (MVT::SimpleValueType)InnerVT, Expand);
772 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
773 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
774 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000775 }
776
Evan Chengc7ce29b2009-02-13 22:36:38 +0000777 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
778 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000779 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000780 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000781 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000782 }
783
Dale Johannesen0488fb62010-09-30 23:57:10 +0000784 // MMX-sized vectors (other than x86mmx) are expected to be expanded
785 // into smaller operations.
786 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
787 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
788 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
789 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
790 setOperationAction(ISD::AND, MVT::v8i8, Expand);
791 setOperationAction(ISD::AND, MVT::v4i16, Expand);
792 setOperationAction(ISD::AND, MVT::v2i32, Expand);
793 setOperationAction(ISD::AND, MVT::v1i64, Expand);
794 setOperationAction(ISD::OR, MVT::v8i8, Expand);
795 setOperationAction(ISD::OR, MVT::v4i16, Expand);
796 setOperationAction(ISD::OR, MVT::v2i32, Expand);
797 setOperationAction(ISD::OR, MVT::v1i64, Expand);
798 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
799 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
800 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
801 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
802 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
803 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
805 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
806 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
807 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
808 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
809 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
810 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000811 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
812 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
813 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
814 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000815
Craig Topper1accb7e2012-01-10 06:54:16 +0000816 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000817 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000818
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
820 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
821 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
822 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
823 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
824 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
825 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
826 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
827 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
828 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
829 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000830 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000831 }
832
Craig Topper1accb7e2012-01-10 06:54:16 +0000833 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000834 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000835
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000836 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
837 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000838 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
839 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
840 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
841 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000842
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
844 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
845 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
846 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
847 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
848 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
849 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
850 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
851 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
852 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
853 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
854 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
855 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
856 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
857 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
858 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000859
Nadav Rotem354efd82011-09-18 14:57:03 +0000860 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000861 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
862 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
863 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000864
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
866 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
867 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
868 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
869 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000870
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000871 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
872 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
875 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
876
Evan Cheng2c3ae372006-04-12 21:21:57 +0000877 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000878 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000880 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000881 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000882 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000883 // Do not attempt to custom lower non-128-bit vectors
884 if (!VT.is128BitVector())
885 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000886 setOperationAction(ISD::BUILD_VECTOR,
887 VT.getSimpleVT().SimpleTy, Custom);
888 setOperationAction(ISD::VECTOR_SHUFFLE,
889 VT.getSimpleVT().SimpleTy, Custom);
890 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
891 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000892 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000893
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
895 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
896 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
897 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
898 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
899 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000900
Nate Begemancdd1eec2008-02-12 22:51:28 +0000901 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
903 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000904 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000905
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000906 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Craig Topper31a207a2012-05-04 06:39:13 +0000907 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000909 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000910
911 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000912 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000913 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000914
Owen Andersond6662ad2009-08-10 20:46:15 +0000915 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000916 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000917 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000918 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000919 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000921 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000923 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000925 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000926
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000928
Evan Cheng2c3ae372006-04-12 21:21:57 +0000929 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
931 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
932 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
933 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000934
Owen Anderson825b72b2009-08-11 20:47:22 +0000935 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
936 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000937 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000938
Craig Topperd0a31172012-01-10 06:37:29 +0000939 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000940 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
941 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
942 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
943 setOperationAction(ISD::FRINT, MVT::f32, Legal);
944 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
945 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
946 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
947 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
948 setOperationAction(ISD::FRINT, MVT::f64, Legal);
949 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
950
Nate Begeman14d12ca2008-02-11 04:19:36 +0000951 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000953
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000954 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
955 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
956 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
957 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
958 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000959
Nate Begeman14d12ca2008-02-11 04:19:36 +0000960 // i8 and i16 vectors are custom , because the source register and source
961 // source memory operand types are not the same width. f32 vectors are
962 // custom since the immediate controlling the insert encodes additional
963 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
966 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
967 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000968
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
970 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
972 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000973
Pete Coopera77214a2011-11-14 19:38:42 +0000974 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000975 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000976 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000977 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
978 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000979 }
980 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000981
Craig Topper1accb7e2012-01-10 06:54:16 +0000982 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000983 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000984 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000985
Nadav Rotem43012222011-05-11 08:12:09 +0000986 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000987 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000988
Nadav Rotem43012222011-05-11 08:12:09 +0000989 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000990 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000991
992 if (Subtarget->hasAVX2()) {
993 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
994 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
995
996 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
997 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
998
999 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
1000 } else {
1001 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1002 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1003
1004 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1005 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1006
1007 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1008 }
Nadav Rotem43012222011-05-11 08:12:09 +00001009 }
1010
Craig Topperd0a31172012-01-10 06:37:29 +00001011 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001012 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001013
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001014 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Craig Topperc9099502012-04-20 06:31:50 +00001015 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1016 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1017 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1018 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1019 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1020 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001021
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001023 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1024 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001025
Owen Anderson825b72b2009-08-11 20:47:22 +00001026 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1027 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1030 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1031 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001032
Owen Anderson825b72b2009-08-11 20:47:22 +00001033 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1034 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1037 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1038 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001039
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001040 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1041 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001042 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001043
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1045 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1048 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1049 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1050
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001051 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1052 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1053
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001054 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1055 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1056
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001057 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001058 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001059
Duncan Sands28b77e92011-09-06 19:07:46 +00001060 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1061 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1062 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1063 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001064
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001065 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1066 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1067 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1068
Craig Topperaaa643c2011-11-09 07:28:55 +00001069 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1070 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1071 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1072 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001073
Craig Topperaaa643c2011-11-09 07:28:55 +00001074 if (Subtarget->hasAVX2()) {
1075 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1076 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1077 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1078 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001079
Craig Topperaaa643c2011-11-09 07:28:55 +00001080 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1081 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1082 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1083 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001084
Craig Topperaaa643c2011-11-09 07:28:55 +00001085 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1086 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1087 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001088 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001089
1090 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001091
1092 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1093 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1094
1095 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1096 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1097
1098 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001099 } else {
1100 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1101 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1102 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1103 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1104
1105 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1106 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1107 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1108 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1109
1110 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1111 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1112 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1113 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001114
1115 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1116 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1117
1118 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1119 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1120
1121 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001122 }
Craig Topper13894fa2011-08-24 06:14:18 +00001123
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001124 // Custom lower several nodes for 256-bit types.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001125 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1126 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001127 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1128 EVT VT = SVT;
1129
1130 // Extract subvector is special because the value type
1131 // (result) is 128-bit but the source is 256-bit wide.
1132 if (VT.is128BitVector())
1133 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1134
1135 // Do not attempt to custom lower other non-256-bit vectors
1136 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001137 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001138
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001139 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1140 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1141 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1142 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001143 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001144 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001145 }
1146
David Greene54d8eba2011-01-27 22:38:56 +00001147 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001148 for (int i = MVT::v32i8; i != MVT::v4i64; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001149 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1150 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001151
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001152 // Do not attempt to promote non-256-bit vectors
1153 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001154 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001155
1156 setOperationAction(ISD::AND, SVT, Promote);
1157 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1158 setOperationAction(ISD::OR, SVT, Promote);
1159 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1160 setOperationAction(ISD::XOR, SVT, Promote);
1161 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1162 setOperationAction(ISD::LOAD, SVT, Promote);
1163 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1164 setOperationAction(ISD::SELECT, SVT, Promote);
1165 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001166 }
David Greene9b9838d2009-06-29 16:47:10 +00001167 }
1168
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001169 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1170 // of this type with custom code.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001171 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
1172 VT != MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001173 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1174 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001175 }
1176
Evan Cheng6be2c582006-04-05 23:38:46 +00001177 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001178 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Benjamin Kramerb9bee042012-07-12 09:31:43 +00001179 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001180
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001181
Eli Friedman962f5492010-06-02 19:35:46 +00001182 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1183 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001184 //
Eli Friedman962f5492010-06-02 19:35:46 +00001185 // FIXME: We really should do custom legalization for addition and
1186 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1187 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001188 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1189 // Add/Sub/Mul with overflow operations are custom lowered.
1190 MVT VT = IntVTs[i];
1191 setOperationAction(ISD::SADDO, VT, Custom);
1192 setOperationAction(ISD::UADDO, VT, Custom);
1193 setOperationAction(ISD::SSUBO, VT, Custom);
1194 setOperationAction(ISD::USUBO, VT, Custom);
1195 setOperationAction(ISD::SMULO, VT, Custom);
1196 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001197 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001198
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001199 // There are no 8-bit 3-address imul/mul instructions
1200 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1201 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001202
Evan Chengd54f2d52009-03-31 19:38:51 +00001203 if (!Subtarget->is64Bit()) {
1204 // These libcalls are not available in 32-bit.
1205 setLibcallName(RTLIB::SHL_I128, 0);
1206 setLibcallName(RTLIB::SRL_I128, 0);
1207 setLibcallName(RTLIB::SRA_I128, 0);
1208 }
1209
Evan Cheng206ee9d2006-07-07 08:33:52 +00001210 // We have target-specific dag combine patterns for the following nodes:
1211 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001212 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001213 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001214 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001215 setTargetDAGCombine(ISD::SHL);
1216 setTargetDAGCombine(ISD::SRA);
1217 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001218 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001219 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001220 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001221 setTargetDAGCombine(ISD::FADD);
1222 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001223 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001224 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001225 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001226 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001227 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001228 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001229 setTargetDAGCombine(ISD::TRUNCATE);
Nadav Rotema3540772012-04-23 21:53:37 +00001230 setTargetDAGCombine(ISD::UINT_TO_FP);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001231 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001232 setTargetDAGCombine(ISD::SETCC);
Nadav Rotema3540772012-04-23 21:53:37 +00001233 setTargetDAGCombine(ISD::FP_TO_SINT);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001234 if (Subtarget->is64Bit())
1235 setTargetDAGCombine(ISD::MUL);
Manman Ren92363622012-06-07 22:39:10 +00001236 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001237
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001238 computeRegisterProperties();
1239
Evan Cheng05219282011-01-06 06:52:41 +00001240 // On Darwin, -Os means optimize for size without hurting performance,
1241 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001242 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001243 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001244 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001245 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1246 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1247 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001248 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001249 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001250
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001251 // Predictable cmov don't hurt on atom because it's in-order.
1252 predictableSelectIsExpensive = !Subtarget->isAtom();
1253
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001254 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001255}
1256
Scott Michel5b8f82e2008-03-10 15:42:14 +00001257
Duncan Sands28b77e92011-09-06 19:07:46 +00001258EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1259 if (!VT.isVector()) return MVT::i8;
1260 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001261}
1262
1263
Evan Cheng29286502008-01-23 23:17:41 +00001264/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1265/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001266static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001267 if (MaxAlign == 16)
1268 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001269 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001270 if (VTy->getBitWidth() == 128)
1271 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001272 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001273 unsigned EltAlign = 0;
1274 getMaxByValAlign(ATy->getElementType(), EltAlign);
1275 if (EltAlign > MaxAlign)
1276 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001277 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001278 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1279 unsigned EltAlign = 0;
1280 getMaxByValAlign(STy->getElementType(i), EltAlign);
1281 if (EltAlign > MaxAlign)
1282 MaxAlign = EltAlign;
1283 if (MaxAlign == 16)
1284 break;
1285 }
1286 }
Evan Cheng29286502008-01-23 23:17:41 +00001287}
1288
1289/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1290/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001291/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1292/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001293unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001294 if (Subtarget->is64Bit()) {
1295 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001296 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001297 if (TyAlign > 8)
1298 return TyAlign;
1299 return 8;
1300 }
1301
Evan Cheng29286502008-01-23 23:17:41 +00001302 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001303 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001304 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001305 return Align;
1306}
Chris Lattner2b02a442007-02-25 08:29:00 +00001307
Evan Chengf0df0312008-05-15 08:39:06 +00001308/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001309/// and store operations as a result of memset, memcpy, and memmove
1310/// lowering. If DstAlign is zero that means it's safe to destination
1311/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1312/// means there isn't a need to check it against alignment requirement,
1313/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001314/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001315/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1316/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1317/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001318/// It returns EVT::Other if the type should be determined using generic
1319/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001320EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001321X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1322 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001323 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001324 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001325 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001326 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1327 // linux. This is because the stack realignment code can't handle certain
1328 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001329 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001330 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001331 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001332 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001333 (Subtarget->isUnalignedMemAccessFast() ||
1334 ((DstAlign == 0 || DstAlign >= 16) &&
1335 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001336 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001337 if (Subtarget->getStackAlignment() >= 32) {
1338 if (Subtarget->hasAVX2())
1339 return MVT::v8i32;
1340 if (Subtarget->hasAVX())
1341 return MVT::v8f32;
1342 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001343 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001344 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001345 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001346 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001347 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001348 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001349 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001350 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001351 // Do not use f64 to lower memcpy if source is string constant. It's
1352 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001353 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001354 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001355 }
Evan Chengf0df0312008-05-15 08:39:06 +00001356 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001357 return MVT::i64;
1358 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001359}
1360
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001361/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1362/// current function. The returned value is a member of the
1363/// MachineJumpTableInfo::JTEntryKind enum.
1364unsigned X86TargetLowering::getJumpTableEncoding() const {
1365 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1366 // symbol.
1367 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1368 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001369 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001370
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001371 // Otherwise, use the normal jump table encoding heuristics.
1372 return TargetLowering::getJumpTableEncoding();
1373}
1374
Chris Lattnerc64daab2010-01-26 05:02:42 +00001375const MCExpr *
1376X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1377 const MachineBasicBlock *MBB,
1378 unsigned uid,MCContext &Ctx) const{
1379 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1380 Subtarget->isPICStyleGOT());
1381 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1382 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001383 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1384 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001385}
1386
Evan Chengcc415862007-11-09 01:32:10 +00001387/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1388/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001389SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001390 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001391 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001392 // This doesn't have DebugLoc associated with it, but is not really the
1393 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001394 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001395 return Table;
1396}
1397
Chris Lattner589c6f62010-01-26 06:28:43 +00001398/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1399/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1400/// MCExpr.
1401const MCExpr *X86TargetLowering::
1402getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1403 MCContext &Ctx) const {
1404 // X86-64 uses RIP relative addressing based on the jump table label.
1405 if (Subtarget->isPICStyleRIPRel())
1406 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1407
1408 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001409 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001410}
1411
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001412// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001413std::pair<const TargetRegisterClass*, uint8_t>
1414X86TargetLowering::findRepresentativeClass(EVT VT) const{
1415 const TargetRegisterClass *RRC = 0;
1416 uint8_t Cost = 1;
1417 switch (VT.getSimpleVT().SimpleTy) {
1418 default:
1419 return TargetLowering::findRepresentativeClass(VT);
1420 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001421 RRC = Subtarget->is64Bit() ?
1422 (const TargetRegisterClass*)&X86::GR64RegClass :
1423 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001424 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001425 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001426 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001427 break;
1428 case MVT::f32: case MVT::f64:
1429 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1430 case MVT::v4f32: case MVT::v2f64:
1431 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1432 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001433 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001434 break;
1435 }
1436 return std::make_pair(RRC, Cost);
1437}
1438
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001439bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1440 unsigned &Offset) const {
1441 if (!Subtarget->isTargetLinux())
1442 return false;
1443
1444 if (Subtarget->is64Bit()) {
1445 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1446 Offset = 0x28;
1447 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1448 AddressSpace = 256;
1449 else
1450 AddressSpace = 257;
1451 } else {
1452 // %gs:0x14 on i386
1453 Offset = 0x14;
1454 AddressSpace = 256;
1455 }
1456 return true;
1457}
1458
1459
Chris Lattner2b02a442007-02-25 08:29:00 +00001460//===----------------------------------------------------------------------===//
1461// Return Value Calling Convention Implementation
1462//===----------------------------------------------------------------------===//
1463
Chris Lattner59ed56b2007-02-28 04:55:35 +00001464#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001465
Michael J. Spencerec38de22010-10-10 22:04:20 +00001466bool
Eric Christopher471e4222011-06-08 23:55:35 +00001467X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001468 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001469 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001470 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001471 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001472 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001473 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001474 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001475}
1476
Dan Gohman98ca4f22009-08-05 01:29:28 +00001477SDValue
1478X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001479 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001480 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001481 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001482 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001483 MachineFunction &MF = DAG.getMachineFunction();
1484 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001485
Chris Lattner9774c912007-02-27 05:28:59 +00001486 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001487 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488 RVLocs, *DAG.getContext());
1489 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001490
Evan Chengdcea1632010-02-04 02:40:39 +00001491 // Add the regs to the liveout set for the function.
1492 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1493 for (unsigned i = 0; i != RVLocs.size(); ++i)
1494 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1495 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001496
Dan Gohman475871a2008-07-27 21:46:04 +00001497 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001498
Dan Gohman475871a2008-07-27 21:46:04 +00001499 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001500 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1501 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001502 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1503 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001504
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001505 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001506 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1507 CCValAssign &VA = RVLocs[i];
1508 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001509 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001510 EVT ValVT = ValToCopy.getValueType();
1511
Jakob Stoklund Olesenee66b412012-05-31 17:28:20 +00001512 // Promote values to the appropriate types
1513 if (VA.getLocInfo() == CCValAssign::SExt)
1514 ValToCopy = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), ValToCopy);
1515 else if (VA.getLocInfo() == CCValAssign::ZExt)
1516 ValToCopy = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), ValToCopy);
1517 else if (VA.getLocInfo() == CCValAssign::AExt)
1518 ValToCopy = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), ValToCopy);
1519 else if (VA.getLocInfo() == CCValAssign::BCvt)
1520 ValToCopy = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), ValToCopy);
1521
Dale Johannesenc4510512010-09-24 19:05:48 +00001522 // If this is x86-64, and we disabled SSE, we can't return FP values,
1523 // or SSE or MMX vectors.
1524 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1525 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001526 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001527 report_fatal_error("SSE register return with SSE disabled");
1528 }
1529 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1530 // llvm-gcc has never done it right and no one has noticed, so this
1531 // should be OK for now.
1532 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001533 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001534 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001535
Chris Lattner447ff682008-03-11 03:23:40 +00001536 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1537 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001538 if (VA.getLocReg() == X86::ST0 ||
1539 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001540 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1541 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001542 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001543 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001544 RetOps.push_back(ValToCopy);
1545 // Don't emit a copytoreg.
1546 continue;
1547 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001548
Evan Cheng242b38b2009-02-23 09:03:22 +00001549 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1550 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001551 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001552 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001553 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001554 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001555 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1556 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001557 // If we don't have SSE2 available, convert to v4f32 so the generated
1558 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001559 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001560 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001561 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001562 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001563 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001564
Dale Johannesendd64c412009-02-04 00:33:20 +00001565 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001566 Flag = Chain.getValue(1);
1567 }
Dan Gohman61a92132008-04-21 23:59:07 +00001568
1569 // The x86-64 ABI for returning structs by value requires that we copy
1570 // the sret argument into %rax for the return. We saved the argument into
1571 // a virtual register in the entry block, so now we copy the value out
1572 // and into %rax.
1573 if (Subtarget->is64Bit() &&
1574 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1575 MachineFunction &MF = DAG.getMachineFunction();
1576 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1577 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001578 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001579 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001580 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001581
Dale Johannesendd64c412009-02-04 00:33:20 +00001582 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001583 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001584
1585 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001586 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001587 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001588
Chris Lattner447ff682008-03-11 03:23:40 +00001589 RetOps[0] = Chain; // Update chain.
1590
1591 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001592 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001593 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001594
1595 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001596 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001597}
1598
Evan Chengbf010eb2012-04-10 01:51:00 +00001599bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001600 if (N->getNumValues() != 1)
1601 return false;
1602 if (!N->hasNUsesOfValue(1, 0))
1603 return false;
1604
Evan Chengbf010eb2012-04-10 01:51:00 +00001605 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001606 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001607 if (Copy->getOpcode() == ISD::CopyToReg) {
1608 // If the copy has a glue operand, we conservatively assume it isn't safe to
1609 // perform a tail call.
1610 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1611 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001612 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001613 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001614 return false;
1615
Evan Cheng1bf891a2010-12-01 22:59:46 +00001616 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001617 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001618 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001619 if (UI->getOpcode() != X86ISD::RET_FLAG)
1620 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001621 HasRet = true;
1622 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001623
Evan Chengbf010eb2012-04-10 01:51:00 +00001624 if (!HasRet)
1625 return false;
1626
1627 Chain = TCChain;
1628 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001629}
1630
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001631EVT
1632X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001633 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001634 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001635 // TODO: Is this also valid on 32-bit?
1636 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001637 ReturnMVT = MVT::i8;
1638 else
1639 ReturnMVT = MVT::i32;
1640
1641 EVT MinVT = getRegisterType(Context, ReturnMVT);
1642 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001643}
1644
Dan Gohman98ca4f22009-08-05 01:29:28 +00001645/// LowerCallResult - Lower the result values of a call into the
1646/// appropriate copies out of appropriate physical registers.
1647///
1648SDValue
1649X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001650 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001651 const SmallVectorImpl<ISD::InputArg> &Ins,
1652 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001653 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001654
Chris Lattnere32bbf62007-02-28 07:09:55 +00001655 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001656 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001657 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001658 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001659 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001660 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001661
Chris Lattner3085e152007-02-25 08:59:22 +00001662 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001663 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001664 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001665 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001666
Torok Edwin3f142c32009-02-01 18:15:56 +00001667 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001668 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001669 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001670 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001671 }
1672
Evan Cheng79fb3b42009-02-20 20:43:02 +00001673 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001674
1675 // If this is a call to a function that returns an fp value on the floating
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +00001676 // point stack, we must guarantee the value is popped from the stack, so
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001677 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001678 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001679 // instead.
1680 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1681 // If we prefer to use the value in xmm registers, copy it out as f80 and
1682 // use a truncate to move it from fp stack reg to xmm reg.
1683 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001684 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001685 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1686 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001687 Val = Chain.getValue(0);
1688
1689 // Round the f80 to the right size, which also moves it to the appropriate
1690 // xmm register.
1691 if (CopyVT != VA.getValVT())
1692 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1693 // This truncation won't change the value.
1694 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001695 } else {
1696 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1697 CopyVT, InFlag).getValue(1);
1698 Val = Chain.getValue(0);
1699 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001700 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001701 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001702 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001703
Dan Gohman98ca4f22009-08-05 01:29:28 +00001704 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001705}
1706
1707
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001708//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001709// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001710//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001711// StdCall calling convention seems to be standard for many Windows' API
1712// routines and around. It differs from C calling convention just a little:
1713// callee should clean up the stack, not caller. Symbols should be also
1714// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001715// For info on fast calling convention see Fast Calling Convention (tail call)
1716// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001717
Dan Gohman98ca4f22009-08-05 01:29:28 +00001718/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001719/// semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00001720enum StructReturnType {
1721 NotStructReturn,
1722 RegStructReturn,
1723 StackStructReturn
1724};
1725static StructReturnType
1726callIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001727 if (Outs.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00001728 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001729
Rafael Espindola1cee7102012-07-25 13:41:10 +00001730 const ISD::ArgFlagsTy &Flags = Outs[0].Flags;
1731 if (!Flags.isSRet())
1732 return NotStructReturn;
1733 if (Flags.isInReg())
1734 return RegStructReturn;
1735 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00001736}
1737
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001738/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001739/// return semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00001740static StructReturnType
1741argsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001742 if (Ins.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00001743 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001744
Rafael Espindola1cee7102012-07-25 13:41:10 +00001745 const ISD::ArgFlagsTy &Flags = Ins[0].Flags;
1746 if (!Flags.isSRet())
1747 return NotStructReturn;
1748 if (Flags.isInReg())
1749 return RegStructReturn;
1750 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00001751}
1752
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001753/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1754/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001755/// the specific parameter attribute. The copy will be passed as a byval
1756/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001757static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001758CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001759 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1760 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001761 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001762
Dale Johannesendd64c412009-02-04 00:33:20 +00001763 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001764 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001765 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001766}
1767
Chris Lattner29689432010-03-11 00:22:57 +00001768/// IsTailCallConvention - Return true if the calling convention is one that
1769/// supports tail call optimization.
1770static bool IsTailCallConvention(CallingConv::ID CC) {
1771 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1772}
1773
Evan Cheng485fafc2011-03-21 01:19:09 +00001774bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001775 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001776 return false;
1777
1778 CallSite CS(CI);
1779 CallingConv::ID CalleeCC = CS.getCallingConv();
1780 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1781 return false;
1782
1783 return true;
1784}
1785
Evan Cheng0c439eb2010-01-27 00:07:07 +00001786/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1787/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001788static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1789 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001790 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001791}
1792
Dan Gohman98ca4f22009-08-05 01:29:28 +00001793SDValue
1794X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001795 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001796 const SmallVectorImpl<ISD::InputArg> &Ins,
1797 DebugLoc dl, SelectionDAG &DAG,
1798 const CCValAssign &VA,
1799 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001800 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001801 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001802 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001803 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1804 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001805 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001806 EVT ValVT;
1807
1808 // If value is passed by pointer we have address passed instead of the value
1809 // itself.
1810 if (VA.getLocInfo() == CCValAssign::Indirect)
1811 ValVT = VA.getLocVT();
1812 else
1813 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001814
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001815 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001816 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001817 // In case of tail call optimization mark all arguments mutable. Since they
1818 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001819 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001820 unsigned Bytes = Flags.getByValSize();
1821 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1822 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001823 return DAG.getFrameIndex(FI, getPointerTy());
1824 } else {
1825 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001826 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001827 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1828 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001829 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001830 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001831 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001832}
1833
Dan Gohman475871a2008-07-27 21:46:04 +00001834SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001835X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001836 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001837 bool isVarArg,
1838 const SmallVectorImpl<ISD::InputArg> &Ins,
1839 DebugLoc dl,
1840 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001841 SmallVectorImpl<SDValue> &InVals)
1842 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001843 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001844 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001845
Gordon Henriksen86737662008-01-05 16:56:59 +00001846 const Function* Fn = MF.getFunction();
1847 if (Fn->hasExternalLinkage() &&
1848 Subtarget->isTargetCygMing() &&
1849 Fn->getName() == "main")
1850 FuncInfo->setForceFramePointer(true);
1851
Evan Cheng1bc78042006-04-26 01:20:17 +00001852 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001853 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001854 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001855 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001856
Chris Lattner29689432010-03-11 00:22:57 +00001857 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1858 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001859
Chris Lattner638402b2007-02-28 07:00:42 +00001860 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001861 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001862 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001863 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001864
1865 // Allocate shadow area for Win64
1866 if (IsWin64) {
1867 CCInfo.AllocateStack(32, 8);
1868 }
1869
Duncan Sands45907662010-10-31 13:21:44 +00001870 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001871
Chris Lattnerf39f7712007-02-28 05:46:49 +00001872 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001873 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001874 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1875 CCValAssign &VA = ArgLocs[i];
1876 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1877 // places.
1878 assert(VA.getValNo() != LastVal &&
1879 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001880 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001881 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001882
Chris Lattnerf39f7712007-02-28 05:46:49 +00001883 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001884 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001885 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001886 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001887 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001888 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001889 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001890 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001891 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001892 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001893 RC = &X86::FR64RegClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001894 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
Craig Topperc9099502012-04-20 06:31:50 +00001895 RC = &X86::VR256RegClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001896 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Craig Topperc9099502012-04-20 06:31:50 +00001897 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001898 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001899 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001900 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001901 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001902
Devang Patel68e6bee2011-02-21 23:21:26 +00001903 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001904 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001905
Chris Lattnerf39f7712007-02-28 05:46:49 +00001906 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1907 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1908 // right size.
1909 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001910 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001911 DAG.getValueType(VA.getValVT()));
1912 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001913 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001914 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001915 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001916 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001917
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001918 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001919 // Handle MMX values passed in XMM regs.
1920 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001921 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1922 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001923 } else
1924 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001925 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001926 } else {
1927 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001928 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001929 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001930
1931 // If value is passed via pointer - do a load.
1932 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001933 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001934 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001935
Dan Gohman98ca4f22009-08-05 01:29:28 +00001936 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001937 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001938
Dan Gohman61a92132008-04-21 23:59:07 +00001939 // The x86-64 ABI for returning structs by value requires that we copy
1940 // the sret argument into %rax for the return. Save the argument into
1941 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001942 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001943 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1944 unsigned Reg = FuncInfo->getSRetReturnReg();
1945 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001946 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001947 FuncInfo->setSRetReturnReg(Reg);
1948 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001949 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001950 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001951 }
1952
Chris Lattnerf39f7712007-02-28 05:46:49 +00001953 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001954 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001955 if (FuncIsMadeTailCallSafe(CallConv,
1956 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001957 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001958
Evan Cheng1bc78042006-04-26 01:20:17 +00001959 // If the function takes variable number of arguments, make a frame index for
1960 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001961 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001962 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1963 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001964 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001965 }
1966 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001967 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1968
1969 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001970 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001971 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001972 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001973 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001974 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1975 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001976 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001977 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1978 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1979 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001980 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001981 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001982
1983 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001984 // The XMM registers which might contain var arg parameters are shadowed
1985 // in their paired GPR. So we only need to save the GPR to their home
1986 // slots.
1987 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001988 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001989 } else {
1990 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1991 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001992
Chad Rosier30450e82011-12-22 22:35:21 +00001993 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1994 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001995 }
1996 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1997 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001998
Devang Patel578efa92009-06-05 21:57:13 +00001999 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00002000 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00002001 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002002 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
2003 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00002004 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002005 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00002006 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00002007 // Kernel mode asks for SSE to be disabled, so don't push them
2008 // on the stack.
2009 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00002010
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002011 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002012 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002013 // Get to the caller-allocated home save location. Add 8 to account
2014 // for the return address.
2015 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002016 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002017 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002018 // Fixup to set vararg frame on shadow area (4 x i64).
2019 if (NumIntRegs < 4)
2020 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002021 } else {
2022 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00002023 // registers, then we must store them to their spots on the stack so
2024 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002025 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
2026 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
2027 FuncInfo->setRegSaveFrameIndex(
2028 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00002029 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002030 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002031
Gordon Henriksen86737662008-01-05 16:56:59 +00002032 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002033 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002034 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2035 getPointerTy());
2036 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002037 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002038 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2039 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002040 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002041 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002042 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002043 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002044 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002045 MachinePointerInfo::getFixedStack(
2046 FuncInfo->getRegSaveFrameIndex(), Offset),
2047 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002048 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002049 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002050 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002051
Dan Gohmanface41a2009-08-16 21:24:25 +00002052 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2053 // Now store the XMM (fp + vector) parameter registers.
2054 SmallVector<SDValue, 11> SaveXMMOps;
2055 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002056
Craig Topperc9099502012-04-20 06:31:50 +00002057 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002058 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2059 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002060
Dan Gohman1e93df62010-04-17 14:41:14 +00002061 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2062 FuncInfo->getRegSaveFrameIndex()));
2063 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2064 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002065
Dan Gohmanface41a2009-08-16 21:24:25 +00002066 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002067 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002068 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002069 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2070 SaveXMMOps.push_back(Val);
2071 }
2072 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2073 MVT::Other,
2074 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002075 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002076
2077 if (!MemOps.empty())
2078 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2079 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002080 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002081 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002082
Gordon Henriksen86737662008-01-05 16:56:59 +00002083 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002084 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2085 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002086 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002087 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002088 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002089 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002090 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002091 argsAreStructReturn(Ins) == StackStructReturn)
Dan Gohman1e93df62010-04-17 14:41:14 +00002092 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002093 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002094
Gordon Henriksen86737662008-01-05 16:56:59 +00002095 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002096 // RegSaveFrameIndex is X86-64 only.
2097 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002098 if (CallConv == CallingConv::X86_FastCall ||
2099 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002100 // fastcc functions can't have varargs.
2101 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002102 }
Evan Cheng25caf632006-05-23 21:06:34 +00002103
Rafael Espindola76927d752011-08-30 19:39:58 +00002104 FuncInfo->setArgumentStackSize(StackSize);
2105
Dan Gohman98ca4f22009-08-05 01:29:28 +00002106 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002107}
2108
Dan Gohman475871a2008-07-27 21:46:04 +00002109SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002110X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2111 SDValue StackPtr, SDValue Arg,
2112 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002113 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002114 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002115 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002116 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002117 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002118 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002119 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002120
2121 return DAG.getStore(Chain, dl, Arg, PtrOff,
2122 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002123 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002124}
2125
Bill Wendling64e87322009-01-16 19:25:27 +00002126/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002127/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002128SDValue
2129X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002130 SDValue &OutRetAddr, SDValue Chain,
2131 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002132 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002133 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002134 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002135 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002136
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002137 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002138 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002139 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002140 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002141}
2142
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002143/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002144/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002145static SDValue
2146EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002147 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002148 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002149 // Store the return address to the appropriate stack slot.
2150 if (!FPDiff) return Chain;
2151 // Calculate the new stack slot for the return address.
2152 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002153 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002154 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002155 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002156 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002157 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002158 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002159 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002160 return Chain;
2161}
2162
Dan Gohman98ca4f22009-08-05 01:29:28 +00002163SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002164X86TargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002165 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002166 SelectionDAG &DAG = CLI.DAG;
2167 DebugLoc &dl = CLI.DL;
2168 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2169 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2170 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2171 SDValue Chain = CLI.Chain;
2172 SDValue Callee = CLI.Callee;
2173 CallingConv::ID CallConv = CLI.CallConv;
2174 bool &isTailCall = CLI.IsTailCall;
2175 bool isVarArg = CLI.IsVarArg;
2176
Dan Gohman98ca4f22009-08-05 01:29:28 +00002177 MachineFunction &MF = DAG.getMachineFunction();
2178 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002179 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002180 bool IsWindows = Subtarget->isTargetWindows();
Rafael Espindola1cee7102012-07-25 13:41:10 +00002181 StructReturnType SR = callIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002182 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002183
Nick Lewycky22de16d2012-01-19 00:34:10 +00002184 if (MF.getTarget().Options.DisableTailCalls)
2185 isTailCall = false;
2186
Evan Cheng5f941932010-02-05 02:21:12 +00002187 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002188 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002189 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
Rafael Espindola1cee7102012-07-25 13:41:10 +00002190 isVarArg, SR != NotStructReturn,
2191 MF.getFunction()->hasStructRetAttr(),
2192 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002193
2194 // Sibcalls are automatically detected tailcalls which do not require
2195 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002196 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002197 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002198
2199 if (isTailCall)
2200 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002201 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002202
Chris Lattner29689432010-03-11 00:22:57 +00002203 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2204 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002205
Chris Lattner638402b2007-02-28 07:00:42 +00002206 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002207 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002208 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002209 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002210
2211 // Allocate shadow area for Win64
2212 if (IsWin64) {
2213 CCInfo.AllocateStack(32, 8);
2214 }
2215
Duncan Sands45907662010-10-31 13:21:44 +00002216 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002217
Chris Lattner423c5f42007-02-28 05:31:48 +00002218 // Get a count of how many bytes are to be pushed on the stack.
2219 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002220 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002221 // This is a sibcall. The memory operands are available in caller's
2222 // own caller's stack.
2223 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002224 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2225 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002226 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002227
Gordon Henriksen86737662008-01-05 16:56:59 +00002228 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002229 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002230 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002231 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002232 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2233 FPDiff = NumBytesCallerPushed - NumBytes;
2234
2235 // Set the delta of movement of the returnaddr stackslot.
2236 // But only set if delta is greater than previous delta.
2237 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2238 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2239 }
2240
Evan Chengf22f9b32010-02-06 03:28:46 +00002241 if (!IsSibcall)
2242 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002243
Dan Gohman475871a2008-07-27 21:46:04 +00002244 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002245 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002246 if (isTailCall && FPDiff)
2247 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2248 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002249
Dan Gohman475871a2008-07-27 21:46:04 +00002250 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2251 SmallVector<SDValue, 8> MemOpChains;
2252 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002253
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002254 // Walk the register/memloc assignments, inserting copies/loads. In the case
2255 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002256 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2257 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002258 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002259 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002260 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002261 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002262
Chris Lattner423c5f42007-02-28 05:31:48 +00002263 // Promote the value if needed.
2264 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002265 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002266 case CCValAssign::Full: break;
2267 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002268 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002269 break;
2270 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002271 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002272 break;
2273 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002274 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2275 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002276 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002277 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2278 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002279 } else
2280 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2281 break;
2282 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002283 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002284 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002285 case CCValAssign::Indirect: {
2286 // Store the argument.
2287 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002288 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002289 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002290 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002291 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002292 Arg = SpillSlot;
2293 break;
2294 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002295 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002296
Chris Lattner423c5f42007-02-28 05:31:48 +00002297 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002298 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2299 if (isVarArg && IsWin64) {
2300 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2301 // shadow reg if callee is a varargs function.
2302 unsigned ShadowReg = 0;
2303 switch (VA.getLocReg()) {
2304 case X86::XMM0: ShadowReg = X86::RCX; break;
2305 case X86::XMM1: ShadowReg = X86::RDX; break;
2306 case X86::XMM2: ShadowReg = X86::R8; break;
2307 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002308 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002309 if (ShadowReg)
2310 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002311 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002312 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002313 assert(VA.isMemLoc());
2314 if (StackPtr.getNode() == 0)
2315 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2316 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2317 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002318 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002319 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002320
Evan Cheng32fe1032006-05-25 00:59:30 +00002321 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002322 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002323 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002324
Chris Lattner88e1fd52009-07-09 04:24:46 +00002325 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002326 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2327 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002328 if (!isTailCall) {
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002329 RegsToPass.push_back(std::make_pair(unsigned(X86::EBX),
2330 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy())));
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002331 } else {
2332 // If we are tail calling and generating PIC/GOT style code load the
2333 // address of the callee into ECX. The value in ecx is used as target of
2334 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2335 // for tail calls on PIC/GOT architectures. Normally we would just put the
2336 // address of GOT into ebx and then call target@PLT. But for tail calls
2337 // ebx would be restored (since ebx is callee saved) before jumping to the
2338 // target@PLT.
2339
2340 // Note: The actual moving to ECX is done further down.
2341 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2342 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2343 !G->getGlobal()->hasProtectedVisibility())
2344 Callee = LowerGlobalAddress(Callee, DAG);
2345 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002346 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002347 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002348 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002349
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002350 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002351 // From AMD64 ABI document:
2352 // For calls that may call functions that use varargs or stdargs
2353 // (prototype-less calls or calls to functions containing ellipsis (...) in
2354 // the declaration) %al is used as hidden argument to specify the number
2355 // of SSE registers used. The contents of %al do not need to match exactly
2356 // the number of registers, but must be an ubound on the number of SSE
2357 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002358
Gordon Henriksen86737662008-01-05 16:56:59 +00002359 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002360 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002361 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2362 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2363 };
2364 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002365 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002366 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002367
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002368 RegsToPass.push_back(std::make_pair(unsigned(X86::AL),
2369 DAG.getConstant(NumXMMRegs, MVT::i8)));
Gordon Henriksen86737662008-01-05 16:56:59 +00002370 }
2371
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002372 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002373 if (isTailCall) {
2374 // Force all the incoming stack arguments to be loaded from the stack
2375 // before any new outgoing arguments are stored to the stack, because the
2376 // outgoing stack slots may alias the incoming argument stack slots, and
2377 // the alias isn't otherwise explicit. This is slightly more conservative
2378 // than necessary, because it means that each store effectively depends
2379 // on every argument instead of just those arguments it would clobber.
2380 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2381
Dan Gohman475871a2008-07-27 21:46:04 +00002382 SmallVector<SDValue, 8> MemOpChains2;
2383 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002384 int FI = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002385 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002386 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2387 CCValAssign &VA = ArgLocs[i];
2388 if (VA.isRegLoc())
2389 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002390 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002391 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002392 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002393 // Create frame index.
2394 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002395 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002396 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002397 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002398
Duncan Sands276dcbd2008-03-21 09:14:45 +00002399 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002400 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002401 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002402 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002403 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002404 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002405 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002406
Dan Gohman98ca4f22009-08-05 01:29:28 +00002407 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2408 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002409 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002410 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002411 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002412 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002413 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002414 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002415 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002416 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002417 }
2418 }
2419
2420 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002421 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002422 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002423
2424 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002425 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002426 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002427 }
2428
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002429 // Build a sequence of copy-to-reg nodes chained together with token chain
2430 // and flag operands which copy the outgoing args into registers.
2431 SDValue InFlag;
2432 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2433 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2434 RegsToPass[i].second, InFlag);
2435 InFlag = Chain.getValue(1);
2436 }
2437
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002438 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2439 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2440 // In the 64-bit large code model, we have to make all calls
2441 // through a register, since the call instruction's 32-bit
2442 // pc-relative offset may not be large enough to hold the whole
2443 // address.
2444 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002445 // If the callee is a GlobalAddress node (quite common, every direct call
2446 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2447 // it.
2448
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002449 // We should use extra load for direct calls to dllimported functions in
2450 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002451 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002452 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002453 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002454 bool ExtraLoad = false;
2455 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002456
Chris Lattner48a7d022009-07-09 05:02:21 +00002457 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2458 // external symbols most go through the PLT in PIC mode. If the symbol
2459 // has hidden or protected visibility, or if it is static or local, then
2460 // we don't need to use the PLT - we can directly call it.
2461 if (Subtarget->isTargetELF() &&
2462 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002463 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002464 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002465 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002466 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002467 (!Subtarget->getTargetTriple().isMacOSX() ||
2468 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002469 // PC-relative references to external symbols should go through $stub,
2470 // unless we're building with the leopard linker or later, which
2471 // automatically synthesizes these stubs.
2472 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002473 } else if (Subtarget->isPICStyleRIPRel() &&
2474 isa<Function>(GV) &&
2475 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2476 // If the function is marked as non-lazy, generate an indirect call
2477 // which loads from the GOT directly. This avoids runtime overhead
2478 // at the cost of eager binding (and one extra byte of encoding).
2479 OpFlags = X86II::MO_GOTPCREL;
2480 WrapperKind = X86ISD::WrapperRIP;
2481 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002482 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002483
Devang Patel0d881da2010-07-06 22:08:15 +00002484 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002485 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002486
2487 // Add a wrapper if needed.
2488 if (WrapperKind != ISD::DELETED_NODE)
2489 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2490 // Add extra indirection if needed.
2491 if (ExtraLoad)
2492 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2493 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002494 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002495 }
Bill Wendling056292f2008-09-16 21:48:12 +00002496 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002497 unsigned char OpFlags = 0;
2498
Evan Cheng1bf891a2010-12-01 22:59:46 +00002499 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2500 // external symbols should go through the PLT.
2501 if (Subtarget->isTargetELF() &&
2502 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2503 OpFlags = X86II::MO_PLT;
2504 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002505 (!Subtarget->getTargetTriple().isMacOSX() ||
2506 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002507 // PC-relative references to external symbols should go through $stub,
2508 // unless we're building with the leopard linker or later, which
2509 // automatically synthesizes these stubs.
2510 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002511 }
Eric Christopherfd179292009-08-27 18:07:15 +00002512
Chris Lattner48a7d022009-07-09 05:02:21 +00002513 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2514 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002515 }
2516
Chris Lattnerd96d0722007-02-25 06:40:16 +00002517 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002518 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002519 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002520
Evan Chengf22f9b32010-02-06 03:28:46 +00002521 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002522 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2523 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002524 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002525 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002526
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002527 Ops.push_back(Chain);
2528 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002529
Dan Gohman98ca4f22009-08-05 01:29:28 +00002530 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002531 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002532
Gordon Henriksen86737662008-01-05 16:56:59 +00002533 // Add argument registers to the end of the list so that they are known live
2534 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002535 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2536 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2537 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002538
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002539 // Add a register mask operand representing the call-preserved registers.
2540 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2541 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2542 assert(Mask && "Missing call preserved mask for calling convention");
2543 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002544
Gabor Greifba36cb52008-08-28 21:40:38 +00002545 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002546 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002547
Dan Gohman98ca4f22009-08-05 01:29:28 +00002548 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002549 // We used to do:
2550 //// If this is the first return lowered for this function, add the regs
2551 //// to the liveout set for the function.
2552 // This isn't right, although it's probably harmless on x86; liveouts
2553 // should be computed from returns not tail calls. Consider a void
2554 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002555 return DAG.getNode(X86ISD::TC_RETURN, dl,
2556 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002557 }
2558
Dale Johannesenace16102009-02-03 19:33:06 +00002559 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002560 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002561
Chris Lattner2d297092006-05-23 18:50:38 +00002562 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002563 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002564 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2565 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002566 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002567 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002568 SR == StackStructReturn)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002569 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002570 // pops the hidden struct pointer, so we have to push it back.
2571 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002572 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002573 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002574 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002575 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002576
Gordon Henriksenae636f82008-01-03 16:47:34 +00002577 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002578 if (!IsSibcall) {
2579 Chain = DAG.getCALLSEQ_END(Chain,
2580 DAG.getIntPtrConstant(NumBytes, true),
2581 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2582 true),
2583 InFlag);
2584 InFlag = Chain.getValue(1);
2585 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002586
Chris Lattner3085e152007-02-25 08:59:22 +00002587 // Handle result values, copying them out of physregs into vregs that we
2588 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002589 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2590 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002591}
2592
Evan Cheng25ab6902006-09-08 06:48:29 +00002593
2594//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002595// Fast Calling Convention (tail call) implementation
2596//===----------------------------------------------------------------------===//
2597
2598// Like std call, callee cleans arguments, convention except that ECX is
2599// reserved for storing the tail called function address. Only 2 registers are
2600// free for argument passing (inreg). Tail call optimization is performed
2601// provided:
2602// * tailcallopt is enabled
2603// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002604// On X86_64 architecture with GOT-style position independent code only local
2605// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002606// To keep the stack aligned according to platform abi the function
2607// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2608// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002609// If a tail called function callee has more arguments than the caller the
2610// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002611// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002612// original REtADDR, but before the saved framepointer or the spilled registers
2613// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2614// stack layout:
2615// arg1
2616// arg2
2617// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002618// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002619// move area ]
2620// (possible EBP)
2621// ESI
2622// EDI
2623// local1 ..
2624
2625/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2626/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002627unsigned
2628X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2629 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002630 MachineFunction &MF = DAG.getMachineFunction();
2631 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002632 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002633 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002634 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002635 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002636 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002637 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2638 // Number smaller than 12 so just add the difference.
2639 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2640 } else {
2641 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002642 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002643 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002644 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002645 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002646}
2647
Evan Cheng5f941932010-02-05 02:21:12 +00002648/// MatchingStackOffset - Return true if the given stack call argument is
2649/// already available in the same position (relatively) of the caller's
2650/// incoming argument stack.
2651static
2652bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2653 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2654 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002655 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2656 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002657 if (Arg.getOpcode() == ISD::CopyFromReg) {
2658 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002659 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002660 return false;
2661 MachineInstr *Def = MRI->getVRegDef(VR);
2662 if (!Def)
2663 return false;
2664 if (!Flags.isByVal()) {
2665 if (!TII->isLoadFromStackSlot(Def, FI))
2666 return false;
2667 } else {
2668 unsigned Opcode = Def->getOpcode();
2669 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2670 Def->getOperand(1).isFI()) {
2671 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002672 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002673 } else
2674 return false;
2675 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002676 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2677 if (Flags.isByVal())
2678 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002679 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002680 // define @foo(%struct.X* %A) {
2681 // tail call @bar(%struct.X* byval %A)
2682 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002683 return false;
2684 SDValue Ptr = Ld->getBasePtr();
2685 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2686 if (!FINode)
2687 return false;
2688 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002689 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002690 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002691 FI = FINode->getIndex();
2692 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002693 } else
2694 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002695
Evan Cheng4cae1332010-03-05 08:38:04 +00002696 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002697 if (!MFI->isFixedObjectIndex(FI))
2698 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002699 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002700}
2701
Dan Gohman98ca4f22009-08-05 01:29:28 +00002702/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2703/// for tail call optimization. Targets which want to do tail call
2704/// optimization should implement this function.
2705bool
2706X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002707 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002708 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002709 bool isCalleeStructRet,
2710 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002711 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002712 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002713 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002714 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002715 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002716 CalleeCC != CallingConv::C)
2717 return false;
2718
Evan Cheng7096ae42010-01-29 06:45:59 +00002719 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002720 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002721 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002722 CallingConv::ID CallerCC = CallerF->getCallingConv();
2723 bool CCMatch = CallerCC == CalleeCC;
2724
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002725 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002726 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002727 return true;
2728 return false;
2729 }
2730
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002731 // Look for obvious safe cases to perform tail call optimization that do not
2732 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002733
Evan Cheng2c12cb42010-03-26 16:26:03 +00002734 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2735 // emit a special epilogue.
2736 if (RegInfo->needsStackRealignment(MF))
2737 return false;
2738
Evan Chenga375d472010-03-15 18:54:48 +00002739 // Also avoid sibcall optimization if either caller or callee uses struct
2740 // return semantics.
2741 if (isCalleeStructRet || isCallerStructRet)
2742 return false;
2743
Chad Rosier2416da32011-06-24 21:15:36 +00002744 // An stdcall caller is expected to clean up its arguments; the callee
2745 // isn't going to do that.
2746 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2747 return false;
2748
Chad Rosier871f6642011-05-18 19:59:50 +00002749 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002750 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002751 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002752
2753 // Optimizing for varargs on Win64 is unlikely to be safe without
2754 // additional testing.
2755 if (Subtarget->isTargetWin64())
2756 return false;
2757
Chad Rosier871f6642011-05-18 19:59:50 +00002758 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002759 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002760 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002761
Chad Rosier871f6642011-05-18 19:59:50 +00002762 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2763 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2764 if (!ArgLocs[i].isRegLoc())
2765 return false;
2766 }
2767
Chad Rosier30450e82011-12-22 22:35:21 +00002768 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2769 // stack. Therefore, if it's not used by the call it is not safe to optimize
2770 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002771 bool Unused = false;
2772 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2773 if (!Ins[i].Used) {
2774 Unused = true;
2775 break;
2776 }
2777 }
2778 if (Unused) {
2779 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002780 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002781 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002782 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002783 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002784 CCValAssign &VA = RVLocs[i];
2785 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2786 return false;
2787 }
2788 }
2789
Evan Cheng13617962010-04-30 01:12:32 +00002790 // If the calling conventions do not match, then we'd better make sure the
2791 // results are returned in the same way as what the caller expects.
2792 if (!CCMatch) {
2793 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002794 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002795 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002796 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2797
2798 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002799 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002800 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002801 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2802
2803 if (RVLocs1.size() != RVLocs2.size())
2804 return false;
2805 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2806 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2807 return false;
2808 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2809 return false;
2810 if (RVLocs1[i].isRegLoc()) {
2811 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2812 return false;
2813 } else {
2814 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2815 return false;
2816 }
2817 }
2818 }
2819
Evan Chenga6bff982010-01-30 01:22:00 +00002820 // If the callee takes no arguments then go on to check the results of the
2821 // call.
2822 if (!Outs.empty()) {
2823 // Check if stack adjustment is needed. For now, do not do this if any
2824 // argument is passed on the stack.
2825 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002826 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002827 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002828
2829 // Allocate shadow area for Win64
2830 if (Subtarget->isTargetWin64()) {
2831 CCInfo.AllocateStack(32, 8);
2832 }
2833
Duncan Sands45907662010-10-31 13:21:44 +00002834 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002835 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002836 MachineFunction &MF = DAG.getMachineFunction();
2837 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2838 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002839
2840 // Check if the arguments are already laid out in the right way as
2841 // the caller's fixed stack objects.
2842 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002843 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2844 const X86InstrInfo *TII =
2845 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002846 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2847 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002848 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002849 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002850 if (VA.getLocInfo() == CCValAssign::Indirect)
2851 return false;
2852 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002853 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2854 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002855 return false;
2856 }
2857 }
2858 }
Evan Cheng9c044672010-05-29 01:35:22 +00002859
2860 // If the tailcall address may be in a register, then make sure it's
2861 // possible to register allocate for it. In 32-bit, the call address can
2862 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002863 // callee-saved registers are restored. These happen to be the same
2864 // registers used to pass 'inreg' arguments so watch out for those.
2865 if (!Subtarget->is64Bit() &&
2866 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002867 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002868 unsigned NumInRegs = 0;
2869 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2870 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002871 if (!VA.isRegLoc())
2872 continue;
2873 unsigned Reg = VA.getLocReg();
2874 switch (Reg) {
2875 default: break;
2876 case X86::EAX: case X86::EDX: case X86::ECX:
2877 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002878 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002879 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002880 }
2881 }
2882 }
Evan Chenga6bff982010-01-30 01:22:00 +00002883 }
Evan Chengb1712452010-01-27 06:25:16 +00002884
Evan Cheng86809cc2010-02-03 03:28:02 +00002885 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002886}
2887
Dan Gohman3df24e62008-09-03 23:12:08 +00002888FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002889X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2890 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002891}
2892
2893
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002894//===----------------------------------------------------------------------===//
2895// Other Lowering Hooks
2896//===----------------------------------------------------------------------===//
2897
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002898static bool MayFoldLoad(SDValue Op) {
2899 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2900}
2901
2902static bool MayFoldIntoStore(SDValue Op) {
2903 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2904}
2905
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002906static bool isTargetShuffle(unsigned Opcode) {
2907 switch(Opcode) {
2908 default: return false;
2909 case X86ISD::PSHUFD:
2910 case X86ISD::PSHUFHW:
2911 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002912 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002913 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002914 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002915 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002916 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002917 case X86ISD::MOVLPS:
2918 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002919 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002920 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002921 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002922 case X86ISD::MOVSS:
2923 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002924 case X86ISD::UNPCKL:
2925 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002926 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002927 case X86ISD::VPERM2X128:
Craig Topperbdcbcb32012-05-06 18:54:26 +00002928 case X86ISD::VPERMI:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002929 return true;
2930 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002931}
2932
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002933static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002934 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002935 switch(Opc) {
2936 default: llvm_unreachable("Unknown x86 shuffle node");
2937 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002938 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002939 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002940 return DAG.getNode(Opc, dl, VT, V1);
2941 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002942}
2943
2944static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002945 SDValue V1, unsigned TargetMask,
2946 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002947 switch(Opc) {
2948 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002949 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002950 case X86ISD::PSHUFHW:
2951 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002952 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00002953 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002954 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2955 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002956}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002957
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002958static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002959 SDValue V1, SDValue V2, unsigned TargetMask,
2960 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002961 switch(Opc) {
2962 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002963 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002964 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002965 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002966 return DAG.getNode(Opc, dl, VT, V1, V2,
2967 DAG.getConstant(TargetMask, MVT::i8));
2968 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002969}
2970
2971static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2972 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2973 switch(Opc) {
2974 default: llvm_unreachable("Unknown x86 shuffle node");
2975 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002976 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002977 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002978 case X86ISD::MOVLPS:
2979 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002980 case X86ISD::MOVSS:
2981 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002982 case X86ISD::UNPCKL:
2983 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002984 return DAG.getNode(Opc, dl, VT, V1, V2);
2985 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002986}
2987
Dan Gohmand858e902010-04-17 15:26:15 +00002988SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002989 MachineFunction &MF = DAG.getMachineFunction();
2990 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2991 int ReturnAddrIndex = FuncInfo->getRAIndex();
2992
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002993 if (ReturnAddrIndex == 0) {
2994 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002995 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002996 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002997 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002998 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002999 }
3000
Evan Cheng25ab6902006-09-08 06:48:29 +00003001 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003002}
3003
3004
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003005bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
3006 bool hasSymbolicDisplacement) {
3007 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00003008 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003009 return false;
3010
3011 // If we don't have a symbolic displacement - we don't have any extra
3012 // restrictions.
3013 if (!hasSymbolicDisplacement)
3014 return true;
3015
3016 // FIXME: Some tweaks might be needed for medium code model.
3017 if (M != CodeModel::Small && M != CodeModel::Kernel)
3018 return false;
3019
3020 // For small code model we assume that latest object is 16MB before end of 31
3021 // bits boundary. We may also accept pretty large negative constants knowing
3022 // that all objects are in the positive half of address space.
3023 if (M == CodeModel::Small && Offset < 16*1024*1024)
3024 return true;
3025
3026 // For kernel code model we know that all object resist in the negative half
3027 // of 32bits address space. We may not accept negative offsets, since they may
3028 // be just off and we may accept pretty large positive ones.
3029 if (M == CodeModel::Kernel && Offset > 0)
3030 return true;
3031
3032 return false;
3033}
3034
Evan Chengef41ff62011-06-23 17:54:54 +00003035/// isCalleePop - Determines whether the callee is required to pop its
3036/// own arguments. Callee pop is necessary to support tail calls.
3037bool X86::isCalleePop(CallingConv::ID CallingConv,
3038 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3039 if (IsVarArg)
3040 return false;
3041
3042 switch (CallingConv) {
3043 default:
3044 return false;
3045 case CallingConv::X86_StdCall:
3046 return !is64Bit;
3047 case CallingConv::X86_FastCall:
3048 return !is64Bit;
3049 case CallingConv::X86_ThisCall:
3050 return !is64Bit;
3051 case CallingConv::Fast:
3052 return TailCallOpt;
3053 case CallingConv::GHC:
3054 return TailCallOpt;
3055 }
3056}
3057
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003058/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3059/// specific condition code, returning the condition code and the LHS/RHS of the
3060/// comparison to make.
3061static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3062 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003063 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003064 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3065 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3066 // X > -1 -> X == 0, jump !sign.
3067 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003068 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003069 }
3070 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003071 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003072 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003073 }
3074 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003075 // X < 1 -> X <= 0
3076 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003077 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003078 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003079 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003080
Evan Chengd9558e02006-01-06 00:43:03 +00003081 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003082 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003083 case ISD::SETEQ: return X86::COND_E;
3084 case ISD::SETGT: return X86::COND_G;
3085 case ISD::SETGE: return X86::COND_GE;
3086 case ISD::SETLT: return X86::COND_L;
3087 case ISD::SETLE: return X86::COND_LE;
3088 case ISD::SETNE: return X86::COND_NE;
3089 case ISD::SETULT: return X86::COND_B;
3090 case ISD::SETUGT: return X86::COND_A;
3091 case ISD::SETULE: return X86::COND_BE;
3092 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003093 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003094 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003095
Chris Lattner4c78e022008-12-23 23:42:27 +00003096 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003097
Chris Lattner4c78e022008-12-23 23:42:27 +00003098 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003099 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3100 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003101 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3102 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003103 }
3104
Chris Lattner4c78e022008-12-23 23:42:27 +00003105 switch (SetCCOpcode) {
3106 default: break;
3107 case ISD::SETOLT:
3108 case ISD::SETOLE:
3109 case ISD::SETUGT:
3110 case ISD::SETUGE:
3111 std::swap(LHS, RHS);
3112 break;
3113 }
3114
3115 // On a floating point condition, the flags are set as follows:
3116 // ZF PF CF op
3117 // 0 | 0 | 0 | X > Y
3118 // 0 | 0 | 1 | X < Y
3119 // 1 | 0 | 0 | X == Y
3120 // 1 | 1 | 1 | unordered
3121 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003122 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003123 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003124 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003125 case ISD::SETOLT: // flipped
3126 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003127 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003128 case ISD::SETOLE: // flipped
3129 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003130 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003131 case ISD::SETUGT: // flipped
3132 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003133 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003134 case ISD::SETUGE: // flipped
3135 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003136 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003137 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003138 case ISD::SETNE: return X86::COND_NE;
3139 case ISD::SETUO: return X86::COND_P;
3140 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003141 case ISD::SETOEQ:
3142 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003143 }
Evan Chengd9558e02006-01-06 00:43:03 +00003144}
3145
Evan Cheng4a460802006-01-11 00:33:36 +00003146/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3147/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003148/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003149static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003150 switch (X86CC) {
3151 default:
3152 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003153 case X86::COND_B:
3154 case X86::COND_BE:
3155 case X86::COND_E:
3156 case X86::COND_P:
3157 case X86::COND_A:
3158 case X86::COND_AE:
3159 case X86::COND_NE:
3160 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003161 return true;
3162 }
3163}
3164
Evan Chengeb2f9692009-10-27 19:56:55 +00003165/// isFPImmLegal - Returns true if the target can instruction select the
3166/// specified FP immediate natively. If false, the legalizer will
3167/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003168bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003169 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3170 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3171 return true;
3172 }
3173 return false;
3174}
3175
Nate Begeman9008ca62009-04-27 18:41:29 +00003176/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3177/// the specified range (L, H].
3178static bool isUndefOrInRange(int Val, int Low, int Hi) {
3179 return (Val < 0) || (Val >= Low && Val < Hi);
3180}
3181
3182/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3183/// specified value.
3184static bool isUndefOrEqual(int Val, int CmpVal) {
3185 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003186 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003187 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003188}
3189
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003190/// isSequentialOrUndefInRange - Return true if every element in Mask, beginning
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003191/// from position Pos and ending in Pos+Size, falls within the specified
3192/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003193static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Craig Topperb6072642012-05-03 07:26:59 +00003194 unsigned Pos, unsigned Size, int Low) {
3195 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003196 if (!isUndefOrEqual(Mask[i], Low))
3197 return false;
3198 return true;
3199}
3200
Nate Begeman9008ca62009-04-27 18:41:29 +00003201/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3202/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3203/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003204static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003205 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003206 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003207 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003208 return (Mask[0] < 2 && Mask[1] < 2);
3209 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003210}
3211
Nate Begeman9008ca62009-04-27 18:41:29 +00003212/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3213/// is suitable for input to PSHUFHW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003214static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3215 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng0188ecb2006-03-22 18:59:22 +00003216 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003217
Nate Begeman9008ca62009-04-27 18:41:29 +00003218 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003219 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3220 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003221
Evan Cheng506d3df2006-03-29 23:07:14 +00003222 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003223 for (unsigned i = 4; i != 8; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003224 if (!isUndefOrInRange(Mask[i], 4, 8))
Evan Cheng506d3df2006-03-29 23:07:14 +00003225 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003226
Craig Toppera9a568a2012-05-02 08:03:44 +00003227 if (VT == MVT::v16i16) {
3228 // Lower quadword copied in order or undef.
3229 if (!isSequentialOrUndefInRange(Mask, 8, 4, 8))
3230 return false;
3231
3232 // Upper quadword shuffled.
3233 for (unsigned i = 12; i != 16; ++i)
3234 if (!isUndefOrInRange(Mask[i], 12, 16))
3235 return false;
3236 }
3237
Evan Cheng506d3df2006-03-29 23:07:14 +00003238 return true;
3239}
3240
Nate Begeman9008ca62009-04-27 18:41:29 +00003241/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3242/// is suitable for input to PSHUFLW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003243static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3244 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng506d3df2006-03-29 23:07:14 +00003245 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003246
Rafael Espindola15684b22009-04-24 12:40:33 +00003247 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003248 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3249 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003250
Rafael Espindola15684b22009-04-24 12:40:33 +00003251 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003252 for (unsigned i = 0; i != 4; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003253 if (!isUndefOrInRange(Mask[i], 0, 4))
Rafael Espindola15684b22009-04-24 12:40:33 +00003254 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003255
Craig Toppera9a568a2012-05-02 08:03:44 +00003256 if (VT == MVT::v16i16) {
3257 // Upper quadword copied in order.
3258 if (!isSequentialOrUndefInRange(Mask, 12, 4, 12))
3259 return false;
3260
3261 // Lower quadword shuffled.
3262 for (unsigned i = 8; i != 12; ++i)
3263 if (!isUndefOrInRange(Mask[i], 8, 12))
3264 return false;
3265 }
3266
Rafael Espindola15684b22009-04-24 12:40:33 +00003267 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003268}
3269
Nate Begemana09008b2009-10-19 02:17:23 +00003270/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3271/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003272static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3273 const X86Subtarget *Subtarget) {
3274 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3275 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003276 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003277
Craig Topper0e2037b2012-01-20 05:53:00 +00003278 unsigned NumElts = VT.getVectorNumElements();
3279 unsigned NumLanes = VT.getSizeInBits()/128;
3280 unsigned NumLaneElts = NumElts/NumLanes;
3281
3282 // Do not handle 64-bit element shuffles with palignr.
3283 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003284 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003285
Craig Topper0e2037b2012-01-20 05:53:00 +00003286 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3287 unsigned i;
3288 for (i = 0; i != NumLaneElts; ++i) {
3289 if (Mask[i+l] >= 0)
3290 break;
3291 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003292
Craig Topper0e2037b2012-01-20 05:53:00 +00003293 // Lane is all undef, go to next lane
3294 if (i == NumLaneElts)
3295 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003296
Craig Topper0e2037b2012-01-20 05:53:00 +00003297 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003298
Craig Topper0e2037b2012-01-20 05:53:00 +00003299 // Make sure its in this lane in one of the sources
3300 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3301 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003302 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003303
3304 // If not lane 0, then we must match lane 0
3305 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3306 return false;
3307
3308 // Correct second source to be contiguous with first source
3309 if (Start >= (int)NumElts)
3310 Start -= NumElts - NumLaneElts;
3311
3312 // Make sure we're shifting in the right direction.
3313 if (Start <= (int)(i+l))
3314 return false;
3315
3316 Start -= i;
3317
3318 // Check the rest of the elements to see if they are consecutive.
3319 for (++i; i != NumLaneElts; ++i) {
3320 int Idx = Mask[i+l];
3321
3322 // Make sure its in this lane
3323 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3324 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3325 return false;
3326
3327 // If not lane 0, then we must match lane 0
3328 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3329 return false;
3330
3331 if (Idx >= (int)NumElts)
3332 Idx -= NumElts - NumLaneElts;
3333
3334 if (!isUndefOrEqual(Idx, Start+i))
3335 return false;
3336
3337 }
Nate Begemana09008b2009-10-19 02:17:23 +00003338 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003339
Nate Begemana09008b2009-10-19 02:17:23 +00003340 return true;
3341}
3342
Craig Topper1a7700a2012-01-19 08:19:12 +00003343/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3344/// the two vector operands have swapped position.
3345static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3346 unsigned NumElems) {
3347 for (unsigned i = 0; i != NumElems; ++i) {
3348 int idx = Mask[i];
3349 if (idx < 0)
3350 continue;
3351 else if (idx < (int)NumElems)
3352 Mask[i] = idx + NumElems;
3353 else
3354 Mask[i] = idx - NumElems;
3355 }
3356}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003357
Craig Topper1a7700a2012-01-19 08:19:12 +00003358/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3359/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3360/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3361/// reverse of what x86 shuffles want.
3362static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3363 bool Commuted = false) {
3364 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003365 return false;
3366
Craig Topper1a7700a2012-01-19 08:19:12 +00003367 unsigned NumElems = VT.getVectorNumElements();
3368 unsigned NumLanes = VT.getSizeInBits()/128;
3369 unsigned NumLaneElems = NumElems/NumLanes;
3370
3371 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003372 return false;
3373
3374 // VSHUFPSY divides the resulting vector into 4 chunks.
3375 // The sources are also splitted into 4 chunks, and each destination
3376 // chunk must come from a different source chunk.
3377 //
3378 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3379 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3380 //
3381 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3382 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3383 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003384 // VSHUFPDY divides the resulting vector into 4 chunks.
3385 // The sources are also splitted into 4 chunks, and each destination
3386 // chunk must come from a different source chunk.
3387 //
3388 // SRC1 => X3 X2 X1 X0
3389 // SRC2 => Y3 Y2 Y1 Y0
3390 //
3391 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3392 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003393 unsigned HalfLaneElems = NumLaneElems/2;
3394 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3395 for (unsigned i = 0; i != NumLaneElems; ++i) {
3396 int Idx = Mask[i+l];
3397 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3398 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3399 return false;
3400 // For VSHUFPSY, the mask of the second half must be the same as the
3401 // first but with the appropriate offsets. This works in the same way as
3402 // VPERMILPS works with masks.
3403 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3404 continue;
3405 if (!isUndefOrEqual(Idx, Mask[i]+l))
3406 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003407 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003408 }
3409
3410 return true;
3411}
3412
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003413/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3414/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003415static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003416 unsigned NumElems = VT.getVectorNumElements();
3417
3418 if (VT.getSizeInBits() != 128)
3419 return false;
3420
3421 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003422 return false;
3423
Evan Cheng2064a2b2006-03-28 06:50:32 +00003424 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003425 return isUndefOrEqual(Mask[0], 6) &&
3426 isUndefOrEqual(Mask[1], 7) &&
3427 isUndefOrEqual(Mask[2], 2) &&
3428 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003429}
3430
Nate Begeman0b10b912009-11-07 23:17:15 +00003431/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3432/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3433/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003434static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003435 unsigned NumElems = VT.getVectorNumElements();
3436
3437 if (VT.getSizeInBits() != 128)
3438 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003439
Nate Begeman0b10b912009-11-07 23:17:15 +00003440 if (NumElems != 4)
3441 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003442
Craig Topperdd637ae2012-02-19 05:41:45 +00003443 return isUndefOrEqual(Mask[0], 2) &&
3444 isUndefOrEqual(Mask[1], 3) &&
3445 isUndefOrEqual(Mask[2], 2) &&
3446 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003447}
3448
Evan Cheng5ced1d82006-04-06 23:23:56 +00003449/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3450/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003451static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003452 if (VT.getSizeInBits() != 128)
3453 return false;
3454
Craig Topperdd637ae2012-02-19 05:41:45 +00003455 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003456
Evan Cheng5ced1d82006-04-06 23:23:56 +00003457 if (NumElems != 2 && NumElems != 4)
3458 return false;
3459
Chad Rosier238ae312012-04-30 17:47:15 +00003460 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003461 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003462 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003463
Chad Rosier238ae312012-04-30 17:47:15 +00003464 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003465 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003466 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003467
3468 return true;
3469}
3470
Nate Begeman0b10b912009-11-07 23:17:15 +00003471/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3472/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003473static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3474 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003475
David Greenea20244d2011-03-02 17:23:43 +00003476 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003477 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003478 return false;
3479
Chad Rosier238ae312012-04-30 17:47:15 +00003480 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003481 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003482 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003483
Chad Rosier238ae312012-04-30 17:47:15 +00003484 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3485 if (!isUndefOrEqual(Mask[i + e], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003486 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003487
3488 return true;
3489}
3490
Elena Demikhovsky15963732012-06-26 08:04:10 +00003491//
3492// Some special combinations that can be optimized.
3493//
3494static
3495SDValue Compact8x32ShuffleNode(ShuffleVectorSDNode *SVOp,
3496 SelectionDAG &DAG) {
3497 EVT VT = SVOp->getValueType(0);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003498 DebugLoc dl = SVOp->getDebugLoc();
3499
3500 if (VT != MVT::v8i32 && VT != MVT::v8f32)
3501 return SDValue();
3502
3503 ArrayRef<int> Mask = SVOp->getMask();
3504
3505 // These are the special masks that may be optimized.
3506 static const int MaskToOptimizeEven[] = {0, 8, 2, 10, 4, 12, 6, 14};
3507 static const int MaskToOptimizeOdd[] = {1, 9, 3, 11, 5, 13, 7, 15};
3508 bool MatchEvenMask = true;
3509 bool MatchOddMask = true;
3510 for (int i=0; i<8; ++i) {
3511 if (!isUndefOrEqual(Mask[i], MaskToOptimizeEven[i]))
3512 MatchEvenMask = false;
3513 if (!isUndefOrEqual(Mask[i], MaskToOptimizeOdd[i]))
3514 MatchOddMask = false;
3515 }
3516 static const int CompactionMaskEven[] = {0, 2, -1, -1, 4, 6, -1, -1};
3517 static const int CompactionMaskOdd [] = {1, 3, -1, -1, 5, 7, -1, -1};
3518
3519 const int *CompactionMask;
3520 if (MatchEvenMask)
3521 CompactionMask = CompactionMaskEven;
3522 else if (MatchOddMask)
3523 CompactionMask = CompactionMaskOdd;
3524 else
3525 return SDValue();
3526
3527 SDValue UndefNode = DAG.getNode(ISD::UNDEF, dl, VT);
3528
3529 SDValue Op0 = DAG.getVectorShuffle(VT, dl, SVOp->getOperand(0),
3530 UndefNode, CompactionMask);
3531 SDValue Op1 = DAG.getVectorShuffle(VT, dl, SVOp->getOperand(1),
3532 UndefNode, CompactionMask);
3533 static const int UnpackMask[] = {0, 8, 1, 9, 4, 12, 5, 13};
3534 return DAG.getVectorShuffle(VT, dl, Op0, Op1, UnpackMask);
3535}
3536
Evan Cheng0038e592006-03-28 00:39:58 +00003537/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3538/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003539static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003540 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003541 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003542
3543 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3544 "Unsupported vector type for unpckh");
3545
Craig Topper6347e862011-11-21 06:57:39 +00003546 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003547 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003548 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003549
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003550 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3551 // independently on 128-bit lanes.
3552 unsigned NumLanes = VT.getSizeInBits()/128;
3553 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003554
Craig Topper94438ba2011-12-16 08:06:31 +00003555 for (unsigned l = 0; l != NumLanes; ++l) {
3556 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3557 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003558 i += 2, ++j) {
3559 int BitI = Mask[i];
3560 int BitI1 = Mask[i+1];
3561 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003562 return false;
David Greenea20244d2011-03-02 17:23:43 +00003563 if (V2IsSplat) {
3564 if (!isUndefOrEqual(BitI1, NumElts))
3565 return false;
3566 } else {
3567 if (!isUndefOrEqual(BitI1, j + NumElts))
3568 return false;
3569 }
Evan Cheng39623da2006-04-20 08:58:49 +00003570 }
Evan Cheng0038e592006-03-28 00:39:58 +00003571 }
David Greenea20244d2011-03-02 17:23:43 +00003572
Evan Cheng0038e592006-03-28 00:39:58 +00003573 return true;
3574}
3575
Evan Cheng4fcb9222006-03-28 02:43:26 +00003576/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3577/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003578static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003579 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003580 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003581
3582 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3583 "Unsupported vector type for unpckh");
3584
Craig Topper6347e862011-11-21 06:57:39 +00003585 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003586 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003587 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003588
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003589 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3590 // independently on 128-bit lanes.
3591 unsigned NumLanes = VT.getSizeInBits()/128;
3592 unsigned NumLaneElts = NumElts/NumLanes;
3593
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003594 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003595 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3596 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003597 int BitI = Mask[i];
3598 int BitI1 = Mask[i+1];
3599 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003600 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003601 if (V2IsSplat) {
3602 if (isUndefOrEqual(BitI1, NumElts))
3603 return false;
3604 } else {
3605 if (!isUndefOrEqual(BitI1, j+NumElts))
3606 return false;
3607 }
Evan Cheng39623da2006-04-20 08:58:49 +00003608 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003609 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003610 return true;
3611}
3612
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003613/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3614/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3615/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003616static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003617 bool HasAVX2) {
3618 unsigned NumElts = VT.getVectorNumElements();
3619
3620 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3621 "Unsupported vector type for unpckh");
3622
3623 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3624 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003625 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003626
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003627 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3628 // FIXME: Need a better way to get rid of this, there's no latency difference
3629 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3630 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003631 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003632 return false;
3633
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003634 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3635 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003636 unsigned NumLanes = VT.getSizeInBits()/128;
3637 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003638
Craig Topper94438ba2011-12-16 08:06:31 +00003639 for (unsigned l = 0; l != NumLanes; ++l) {
3640 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3641 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003642 i += 2, ++j) {
3643 int BitI = Mask[i];
3644 int BitI1 = Mask[i+1];
3645
3646 if (!isUndefOrEqual(BitI, j))
3647 return false;
3648 if (!isUndefOrEqual(BitI1, j))
3649 return false;
3650 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003651 }
David Greenea20244d2011-03-02 17:23:43 +00003652
Rafael Espindola15684b22009-04-24 12:40:33 +00003653 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003654}
3655
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003656/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3657/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3658/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003659static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003660 unsigned NumElts = VT.getVectorNumElements();
3661
3662 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3663 "Unsupported vector type for unpckh");
3664
3665 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3666 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003667 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003668
Craig Topper94438ba2011-12-16 08:06:31 +00003669 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3670 // independently on 128-bit lanes.
3671 unsigned NumLanes = VT.getSizeInBits()/128;
3672 unsigned NumLaneElts = NumElts/NumLanes;
3673
3674 for (unsigned l = 0; l != NumLanes; ++l) {
3675 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3676 i != (l+1)*NumLaneElts; i += 2, ++j) {
3677 int BitI = Mask[i];
3678 int BitI1 = Mask[i+1];
3679 if (!isUndefOrEqual(BitI, j))
3680 return false;
3681 if (!isUndefOrEqual(BitI1, j))
3682 return false;
3683 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003684 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003685 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003686}
3687
Evan Cheng017dcc62006-04-21 01:05:10 +00003688/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3689/// specifies a shuffle of elements that is suitable for input to MOVSS,
3690/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003691static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003692 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003693 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003694 if (VT.getSizeInBits() == 256)
3695 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003696
Craig Topperc612d792012-01-02 09:17:37 +00003697 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003698
Nate Begeman9008ca62009-04-27 18:41:29 +00003699 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003700 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003701
Craig Topperc612d792012-01-02 09:17:37 +00003702 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003703 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003704 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003705
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003706 return true;
3707}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003708
Craig Topper70b883b2011-11-28 10:14:51 +00003709/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003710/// as permutations between 128-bit chunks or halves. As an example: this
3711/// shuffle bellow:
3712/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3713/// The first half comes from the second half of V1 and the second half from the
3714/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003715static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003716 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003717 return false;
3718
3719 // The shuffle result is divided into half A and half B. In total the two
3720 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3721 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003722 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003723 bool MatchA = false, MatchB = false;
3724
3725 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003726 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003727 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3728 MatchA = true;
3729 break;
3730 }
3731 }
3732
3733 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003734 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003735 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3736 MatchB = true;
3737 break;
3738 }
3739 }
3740
3741 return MatchA && MatchB;
3742}
3743
Craig Topper70b883b2011-11-28 10:14:51 +00003744/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3745/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003746static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003747 EVT VT = SVOp->getValueType(0);
3748
Craig Topperc612d792012-01-02 09:17:37 +00003749 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003750
Craig Topperc612d792012-01-02 09:17:37 +00003751 unsigned FstHalf = 0, SndHalf = 0;
3752 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003753 if (SVOp->getMaskElt(i) > 0) {
3754 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3755 break;
3756 }
3757 }
Craig Topperc612d792012-01-02 09:17:37 +00003758 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003759 if (SVOp->getMaskElt(i) > 0) {
3760 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3761 break;
3762 }
3763 }
3764
3765 return (FstHalf | (SndHalf << 4));
3766}
3767
Craig Topper70b883b2011-11-28 10:14:51 +00003768/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003769/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3770/// Note that VPERMIL mask matching is different depending whether theunderlying
3771/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3772/// to the same elements of the low, but to the higher half of the source.
3773/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003774/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003775static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003776 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003777 return false;
3778
Craig Topperc612d792012-01-02 09:17:37 +00003779 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003780 // Only match 256-bit with 32/64-bit types
3781 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003782 return false;
3783
Craig Topperc612d792012-01-02 09:17:37 +00003784 unsigned NumLanes = VT.getSizeInBits()/128;
3785 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003786 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003787 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003788 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003789 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003790 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003791 continue;
3792 // VPERMILPS handling
3793 if (Mask[i] < 0)
3794 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003795 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003796 return false;
3797 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003798 }
3799
3800 return true;
3801}
3802
Craig Topper5aaffa82012-02-19 02:53:47 +00003803/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003804/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003805/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003806static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003807 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003808 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003809 if (VT.getSizeInBits() == 256)
3810 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003811 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003812 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003813
Nate Begeman9008ca62009-04-27 18:41:29 +00003814 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003815 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003816
Craig Topperc612d792012-01-02 09:17:37 +00003817 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003818 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3819 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3820 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003821 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003822
Evan Cheng39623da2006-04-20 08:58:49 +00003823 return true;
3824}
3825
Evan Chengd9539472006-04-14 21:59:03 +00003826/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3827/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003828/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003829static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003830 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003831 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003832 return false;
3833
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003834 unsigned NumElems = VT.getVectorNumElements();
3835
3836 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3837 (VT.getSizeInBits() == 256 && NumElems != 8))
3838 return false;
3839
3840 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003841 for (unsigned i = 0; i != NumElems; i += 2)
3842 if (!isUndefOrEqual(Mask[i], i+1) ||
3843 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003844 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003845
3846 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003847}
3848
3849/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3850/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003851/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003852static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003853 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003854 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003855 return false;
3856
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003857 unsigned NumElems = VT.getVectorNumElements();
3858
3859 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3860 (VT.getSizeInBits() == 256 && NumElems != 8))
3861 return false;
3862
3863 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003864 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003865 if (!isUndefOrEqual(Mask[i], i) ||
3866 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003867 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003868
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003869 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003870}
3871
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003872/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3873/// specifies a shuffle of elements that is suitable for input to 256-bit
3874/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003875static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003876 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003877
Craig Topperbeabc6c2011-12-05 06:56:46 +00003878 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003879 return false;
3880
Craig Topperc612d792012-01-02 09:17:37 +00003881 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003882 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003883 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003884 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003885 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003886 return false;
3887 return true;
3888}
3889
Evan Cheng0b457f02008-09-25 20:50:48 +00003890/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003891/// specifies a shuffle of elements that is suitable for input to 128-bit
3892/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003893static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003894 if (VT.getSizeInBits() != 128)
3895 return false;
3896
Craig Topperc612d792012-01-02 09:17:37 +00003897 unsigned e = VT.getVectorNumElements() / 2;
3898 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003899 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003900 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003901 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003902 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003903 return false;
3904 return true;
3905}
3906
David Greenec38a03e2011-02-03 15:50:00 +00003907/// isVEXTRACTF128Index - Return true if the specified
3908/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3909/// suitable for input to VEXTRACTF128.
3910bool X86::isVEXTRACTF128Index(SDNode *N) {
3911 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3912 return false;
3913
3914 // The index should be aligned on a 128-bit boundary.
3915 uint64_t Index =
3916 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3917
3918 unsigned VL = N->getValueType(0).getVectorNumElements();
3919 unsigned VBits = N->getValueType(0).getSizeInBits();
3920 unsigned ElSize = VBits / VL;
3921 bool Result = (Index * ElSize) % 128 == 0;
3922
3923 return Result;
3924}
3925
David Greeneccacdc12011-02-04 16:08:29 +00003926/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3927/// operand specifies a subvector insert that is suitable for input to
3928/// VINSERTF128.
3929bool X86::isVINSERTF128Index(SDNode *N) {
3930 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3931 return false;
3932
3933 // The index should be aligned on a 128-bit boundary.
3934 uint64_t Index =
3935 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3936
3937 unsigned VL = N->getValueType(0).getVectorNumElements();
3938 unsigned VBits = N->getValueType(0).getSizeInBits();
3939 unsigned ElSize = VBits / VL;
3940 bool Result = (Index * ElSize) % 128 == 0;
3941
3942 return Result;
3943}
3944
Evan Cheng63d33002006-03-22 08:01:21 +00003945/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003946/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003947/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003948static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003949 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003950
Craig Topper1a7700a2012-01-19 08:19:12 +00003951 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3952 "Unsupported vector type for PSHUF/SHUFP");
3953
3954 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3955 // independently on 128-bit lanes.
3956 unsigned NumElts = VT.getVectorNumElements();
3957 unsigned NumLanes = VT.getSizeInBits()/128;
3958 unsigned NumLaneElts = NumElts/NumLanes;
3959
3960 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3961 "Only supports 2 or 4 elements per lane");
3962
3963 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003964 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003965 for (unsigned i = 0; i != NumElts; ++i) {
3966 int Elt = N->getMaskElt(i);
3967 if (Elt < 0) continue;
Craig Topper6b28d352012-05-03 07:12:59 +00003968 Elt &= NumLaneElts - 1;
3969 unsigned ShAmt = (i << Shift) % 8;
Craig Topper1a7700a2012-01-19 08:19:12 +00003970 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003971 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003972
Evan Cheng63d33002006-03-22 08:01:21 +00003973 return Mask;
3974}
3975
Evan Cheng506d3df2006-03-29 23:07:14 +00003976/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003977/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003978static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00003979 EVT VT = N->getValueType(0);
3980
3981 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
3982 "Unsupported vector type for PSHUFHW");
3983
3984 unsigned NumElts = VT.getVectorNumElements();
3985
Evan Cheng506d3df2006-03-29 23:07:14 +00003986 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00003987 for (unsigned l = 0; l != NumElts; l += 8) {
3988 // 8 nodes per lane, but we only care about the last 4.
3989 for (unsigned i = 0; i < 4; ++i) {
3990 int Elt = N->getMaskElt(l+i+4);
3991 if (Elt < 0) continue;
3992 Elt &= 0x3; // only 2-bits.
3993 Mask |= Elt << (i * 2);
3994 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003995 }
Craig Topper6b28d352012-05-03 07:12:59 +00003996
Evan Cheng506d3df2006-03-29 23:07:14 +00003997 return Mask;
3998}
3999
4000/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004001/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00004002static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00004003 EVT VT = N->getValueType(0);
4004
4005 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4006 "Unsupported vector type for PSHUFHW");
4007
4008 unsigned NumElts = VT.getVectorNumElements();
4009
Evan Cheng506d3df2006-03-29 23:07:14 +00004010 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004011 for (unsigned l = 0; l != NumElts; l += 8) {
4012 // 8 nodes per lane, but we only care about the first 4.
4013 for (unsigned i = 0; i < 4; ++i) {
4014 int Elt = N->getMaskElt(l+i);
4015 if (Elt < 0) continue;
4016 Elt &= 0x3; // only 2-bits
4017 Mask |= Elt << (i * 2);
4018 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004019 }
Craig Topper6b28d352012-05-03 07:12:59 +00004020
Evan Cheng506d3df2006-03-29 23:07:14 +00004021 return Mask;
4022}
4023
Nate Begemana09008b2009-10-19 02:17:23 +00004024/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4025/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004026static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
4027 EVT VT = SVOp->getValueType(0);
4028 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004029
Craig Topper0e2037b2012-01-20 05:53:00 +00004030 unsigned NumElts = VT.getVectorNumElements();
4031 unsigned NumLanes = VT.getSizeInBits()/128;
4032 unsigned NumLaneElts = NumElts/NumLanes;
4033
4034 int Val = 0;
4035 unsigned i;
4036 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004037 Val = SVOp->getMaskElt(i);
4038 if (Val >= 0)
4039 break;
4040 }
Craig Topper0e2037b2012-01-20 05:53:00 +00004041 if (Val >= (int)NumElts)
4042 Val -= NumElts - NumLaneElts;
4043
Eli Friedman63f8dde2011-07-25 21:36:45 +00004044 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004045 return (Val - i) * EltSize;
4046}
4047
David Greenec38a03e2011-02-03 15:50:00 +00004048/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4049/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4050/// instructions.
4051unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4052 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4053 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4054
4055 uint64_t Index =
4056 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4057
4058 EVT VecVT = N->getOperand(0).getValueType();
4059 EVT ElVT = VecVT.getVectorElementType();
4060
4061 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004062 return Index / NumElemsPerChunk;
4063}
4064
David Greeneccacdc12011-02-04 16:08:29 +00004065/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4066/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4067/// instructions.
4068unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4069 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4070 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4071
4072 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004073 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004074
4075 EVT VecVT = N->getValueType(0);
4076 EVT ElVT = VecVT.getVectorElementType();
4077
4078 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004079 return Index / NumElemsPerChunk;
4080}
4081
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004082/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
4083/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
4084/// Handles 256-bit.
4085static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
4086 EVT VT = N->getValueType(0);
4087
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004088 unsigned NumElts = VT.getVectorNumElements();
4089
Craig Topper095c5282012-04-15 23:48:57 +00004090 assert((VT.is256BitVector() && NumElts == 4) &&
4091 "Unsupported vector type for VPERMQ/VPERMPD");
4092
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004093 unsigned Mask = 0;
4094 for (unsigned i = 0; i != NumElts; ++i) {
4095 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00004096 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004097 continue;
4098 Mask |= Elt << (i*2);
4099 }
4100
4101 return Mask;
4102}
Evan Cheng37b73872009-07-30 08:33:02 +00004103/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4104/// constant +0.0.
4105bool X86::isZeroNode(SDValue Elt) {
4106 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004107 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004108 (isa<ConstantFPSDNode>(Elt) &&
4109 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4110}
4111
Nate Begeman9008ca62009-04-27 18:41:29 +00004112/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4113/// their permute mask.
4114static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4115 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004116 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004117 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004118 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004119
Nate Begeman5a5ca152009-04-29 05:20:52 +00004120 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00004121 int Idx = SVOp->getMaskElt(i);
4122 if (Idx >= 0) {
4123 if (Idx < (int)NumElems)
4124 Idx += NumElems;
4125 else
4126 Idx -= NumElems;
4127 }
4128 MaskVec.push_back(Idx);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004129 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004130 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4131 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004132}
4133
Evan Cheng533a0aa2006-04-19 20:35:22 +00004134/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4135/// match movhlps. The lower half elements should come from upper half of
4136/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004137/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004138static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004139 if (VT.getSizeInBits() != 128)
4140 return false;
4141 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004142 return false;
4143 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004144 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004145 return false;
4146 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004147 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004148 return false;
4149 return true;
4150}
4151
Evan Cheng5ced1d82006-04-06 23:23:56 +00004152/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004153/// is promoted to a vector. It also returns the LoadSDNode by reference if
4154/// required.
4155static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004156 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4157 return false;
4158 N = N->getOperand(0).getNode();
4159 if (!ISD::isNON_EXTLoad(N))
4160 return false;
4161 if (LD)
4162 *LD = cast<LoadSDNode>(N);
4163 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004164}
4165
Dan Gohman65fd6562011-11-03 21:49:52 +00004166// Test whether the given value is a vector value which will be legalized
4167// into a load.
4168static bool WillBeConstantPoolLoad(SDNode *N) {
4169 if (N->getOpcode() != ISD::BUILD_VECTOR)
4170 return false;
4171
4172 // Check for any non-constant elements.
4173 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4174 switch (N->getOperand(i).getNode()->getOpcode()) {
4175 case ISD::UNDEF:
4176 case ISD::ConstantFP:
4177 case ISD::Constant:
4178 break;
4179 default:
4180 return false;
4181 }
4182
4183 // Vectors of all-zeros and all-ones are materialized with special
4184 // instructions rather than being loaded.
4185 return !ISD::isBuildVectorAllZeros(N) &&
4186 !ISD::isBuildVectorAllOnes(N);
4187}
4188
Evan Cheng533a0aa2006-04-19 20:35:22 +00004189/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4190/// match movlp{s|d}. The lower half elements should come from lower half of
4191/// V1 (and in order), and the upper half elements should come from the upper
4192/// half of V2 (and in order). And since V1 will become the source of the
4193/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004194static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004195 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004196 if (VT.getSizeInBits() != 128)
4197 return false;
4198
Evan Cheng466685d2006-10-09 20:57:25 +00004199 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004200 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004201 // Is V2 is a vector load, don't do this transformation. We will try to use
4202 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004203 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004204 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004205
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004206 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004207
Evan Cheng533a0aa2006-04-19 20:35:22 +00004208 if (NumElems != 2 && NumElems != 4)
4209 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004210 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004211 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004212 return false;
Chad Rosier238ae312012-04-30 17:47:15 +00004213 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004214 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004215 return false;
4216 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004217}
4218
Evan Cheng39623da2006-04-20 08:58:49 +00004219/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4220/// all the same.
4221static bool isSplatVector(SDNode *N) {
4222 if (N->getOpcode() != ISD::BUILD_VECTOR)
4223 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004224
Dan Gohman475871a2008-07-27 21:46:04 +00004225 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004226 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4227 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004228 return false;
4229 return true;
4230}
4231
Evan Cheng213d2cf2007-05-17 18:45:50 +00004232/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004233/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004234/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004235static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004236 SDValue V1 = N->getOperand(0);
4237 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004238 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4239 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004240 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004241 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004242 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004243 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4244 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004245 if (Opc != ISD::BUILD_VECTOR ||
4246 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004247 return false;
4248 } else if (Idx >= 0) {
4249 unsigned Opc = V1.getOpcode();
4250 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4251 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004252 if (Opc != ISD::BUILD_VECTOR ||
4253 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004254 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004255 }
4256 }
4257 return true;
4258}
4259
4260/// getZeroVector - Returns a vector of specified type with all zero elements.
4261///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004262static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004263 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004264 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004265 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004266
Dale Johannesen0488fb62010-09-30 23:57:10 +00004267 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004268 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004269 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004270 if (Size == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004271 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004272 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4273 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4274 } else { // SSE1
4275 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4276 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4277 }
Craig Topper9d352402012-04-23 07:24:41 +00004278 } else if (Size == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004279 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004280 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4281 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4282 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4283 } else {
4284 // 256-bit logic and arithmetic instructions in AVX are all
4285 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4286 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4287 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4288 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4289 }
Craig Topper9d352402012-04-23 07:24:41 +00004290 } else
4291 llvm_unreachable("Unexpected vector type");
4292
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004293 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004294}
4295
Chris Lattner8a594482007-11-25 00:24:49 +00004296/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004297/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4298/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4299/// Then bitcast to their original type, ensuring they get CSE'd.
4300static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4301 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004302 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004303 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004304
Owen Anderson825b72b2009-08-11 20:47:22 +00004305 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004306 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004307 if (Size == 256) {
Craig Topper745a86b2011-11-19 22:34:59 +00004308 if (HasAVX2) { // AVX2
4309 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4310 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4311 } else { // AVX
4312 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004313 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004314 }
Craig Topper9d352402012-04-23 07:24:41 +00004315 } else if (Size == 128) {
Craig Topper745a86b2011-11-19 22:34:59 +00004316 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004317 } else
4318 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004319
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004320 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004321}
4322
Evan Cheng39623da2006-04-20 08:58:49 +00004323/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4324/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004325static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004326 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004327 if (Mask[i] > (int)NumElems) {
4328 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004329 }
Evan Cheng39623da2006-04-20 08:58:49 +00004330 }
Evan Cheng39623da2006-04-20 08:58:49 +00004331}
4332
Evan Cheng017dcc62006-04-21 01:05:10 +00004333/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4334/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004335static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004336 SDValue V2) {
4337 unsigned NumElems = VT.getVectorNumElements();
4338 SmallVector<int, 8> Mask;
4339 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004340 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004341 Mask.push_back(i);
4342 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004343}
4344
Nate Begeman9008ca62009-04-27 18:41:29 +00004345/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004346static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004347 SDValue V2) {
4348 unsigned NumElems = VT.getVectorNumElements();
4349 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004350 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004351 Mask.push_back(i);
4352 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004353 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004354 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004355}
4356
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004357/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004358static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004359 SDValue V2) {
4360 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004361 SmallVector<int, 8> Mask;
Chad Rosier238ae312012-04-30 17:47:15 +00004362 for (unsigned i = 0, Half = NumElems/2; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004363 Mask.push_back(i + Half);
4364 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004365 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004366 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004367}
4368
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004369// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004370// a generic shuffle instruction because the target has no such instructions.
4371// Generate shuffles which repeat i16 and i8 several times until they can be
4372// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004373static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004374 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004375 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004376 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004377
Nate Begeman9008ca62009-04-27 18:41:29 +00004378 while (NumElems > 4) {
4379 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004380 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004381 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004382 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004383 EltNo -= NumElems/2;
4384 }
4385 NumElems >>= 1;
4386 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004387 return V;
4388}
Eric Christopherfd179292009-08-27 18:07:15 +00004389
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004390/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4391static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4392 EVT VT = V.getValueType();
4393 DebugLoc dl = V.getDebugLoc();
Craig Topper9d352402012-04-23 07:24:41 +00004394 unsigned Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004395
Craig Topper9d352402012-04-23 07:24:41 +00004396 if (Size == 128) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004397 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004398 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004399 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4400 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004401 } else if (Size == 256) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004402 // To use VPERMILPS to splat scalars, the second half of indicies must
4403 // refer to the higher part, which is a duplication of the lower one,
4404 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004405 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4406 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004407
4408 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4409 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4410 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004411 } else
4412 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004413
4414 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4415}
4416
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004417/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004418static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4419 EVT SrcVT = SV->getValueType(0);
4420 SDValue V1 = SV->getOperand(0);
4421 DebugLoc dl = SV->getDebugLoc();
4422
4423 int EltNo = SV->getSplatIndex();
4424 int NumElems = SrcVT.getVectorNumElements();
4425 unsigned Size = SrcVT.getSizeInBits();
4426
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004427 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4428 "Unknown how to promote splat for type");
4429
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004430 // Extract the 128-bit part containing the splat element and update
4431 // the splat element index when it refers to the higher register.
4432 if (Size == 256) {
Craig Topper7d1e3dc2012-04-30 05:17:10 +00004433 V1 = Extract128BitVector(V1, EltNo, DAG, dl);
4434 if (EltNo >= NumElems/2)
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004435 EltNo -= NumElems/2;
4436 }
4437
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004438 // All i16 and i8 vector types can't be used directly by a generic shuffle
4439 // instruction because the target has no such instruction. Generate shuffles
4440 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004441 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004442 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004443 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004444 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004445
4446 // Recreate the 256-bit vector and place the same 128-bit vector
4447 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004448 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004449 if (Size == 256) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004450 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004451 }
4452
4453 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004454}
4455
Evan Chengba05f722006-04-21 23:03:30 +00004456/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004457/// vector of zero or undef vector. This produces a shuffle where the low
4458/// element of V2 is swizzled into the zero/undef vector, landing at element
4459/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004460static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004461 bool IsZero,
4462 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004463 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004464 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004465 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004466 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004467 unsigned NumElems = VT.getVectorNumElements();
4468 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004469 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004470 // If this is the insertion idx, put the low elt of V2 here.
4471 MaskVec.push_back(i == Idx ? NumElems : i);
4472 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004473}
4474
Craig Toppera1ffc682012-03-20 06:42:26 +00004475/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4476/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004477/// Sets IsUnary to true if only uses one source.
Craig Topperd978c542012-05-06 19:46:21 +00004478static bool getTargetShuffleMask(SDNode *N, MVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004479 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004480 unsigned NumElems = VT.getVectorNumElements();
4481 SDValue ImmN;
4482
Craig Topper89f4e662012-03-20 07:17:59 +00004483 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004484 switch(N->getOpcode()) {
4485 case X86ISD::SHUFP:
4486 ImmN = N->getOperand(N->getNumOperands()-1);
4487 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4488 break;
4489 case X86ISD::UNPCKH:
4490 DecodeUNPCKHMask(VT, Mask);
4491 break;
4492 case X86ISD::UNPCKL:
4493 DecodeUNPCKLMask(VT, Mask);
4494 break;
4495 case X86ISD::MOVHLPS:
4496 DecodeMOVHLPSMask(NumElems, Mask);
4497 break;
4498 case X86ISD::MOVLHPS:
4499 DecodeMOVLHPSMask(NumElems, Mask);
4500 break;
4501 case X86ISD::PSHUFD:
4502 case X86ISD::VPERMILP:
4503 ImmN = N->getOperand(N->getNumOperands()-1);
4504 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004505 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004506 break;
4507 case X86ISD::PSHUFHW:
4508 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004509 DecodePSHUFHWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004510 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004511 break;
4512 case X86ISD::PSHUFLW:
4513 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004514 DecodePSHUFLWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004515 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004516 break;
Craig Topperbdcbcb32012-05-06 18:54:26 +00004517 case X86ISD::VPERMI:
4518 ImmN = N->getOperand(N->getNumOperands()-1);
4519 DecodeVPERMMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4520 IsUnary = true;
4521 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004522 case X86ISD::MOVSS:
4523 case X86ISD::MOVSD: {
4524 // The index 0 always comes from the first element of the second source,
4525 // this is why MOVSS and MOVSD are used in the first place. The other
4526 // elements come from the other positions of the first source vector
4527 Mask.push_back(NumElems);
4528 for (unsigned i = 1; i != NumElems; ++i) {
4529 Mask.push_back(i);
4530 }
4531 break;
4532 }
4533 case X86ISD::VPERM2X128:
4534 ImmN = N->getOperand(N->getNumOperands()-1);
4535 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004536 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004537 break;
4538 case X86ISD::MOVDDUP:
4539 case X86ISD::MOVLHPD:
4540 case X86ISD::MOVLPD:
4541 case X86ISD::MOVLPS:
4542 case X86ISD::MOVSHDUP:
4543 case X86ISD::MOVSLDUP:
4544 case X86ISD::PALIGN:
4545 // Not yet implemented
4546 return false;
4547 default: llvm_unreachable("unknown target shuffle node");
4548 }
4549
4550 return true;
4551}
4552
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004553/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4554/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004555static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004556 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004557 if (Depth == 6)
4558 return SDValue(); // Limit search depth.
4559
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004560 SDValue V = SDValue(N, 0);
4561 EVT VT = V.getValueType();
4562 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004563
4564 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4565 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004566 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004567
Craig Topper3d092db2012-03-21 02:14:01 +00004568 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004569 return DAG.getUNDEF(VT.getVectorElementType());
4570
Craig Topperd156dc12012-02-06 07:17:51 +00004571 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004572 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4573 : SV->getOperand(1);
4574 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004575 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004576
4577 // Recurse into target specific vector shuffles to find scalars.
4578 if (isTargetShuffle(Opcode)) {
Craig Topperd978c542012-05-06 19:46:21 +00004579 MVT ShufVT = V.getValueType().getSimpleVT();
4580 unsigned NumElems = ShufVT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004581 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004582 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004583 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004584
Craig Topperd978c542012-05-06 19:46:21 +00004585 if (!getTargetShuffleMask(N, ShufVT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004586 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004587
Craig Topper3d092db2012-03-21 02:14:01 +00004588 int Elt = ShuffleMask[Index];
4589 if (Elt < 0)
Craig Topperd978c542012-05-06 19:46:21 +00004590 return DAG.getUNDEF(ShufVT.getVectorElementType());
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004591
Craig Topper3d092db2012-03-21 02:14:01 +00004592 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd978c542012-05-06 19:46:21 +00004593 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004594 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004595 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004596 }
4597
4598 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004599 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004600 V = V.getOperand(0);
4601 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004602 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004603
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004604 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004605 return SDValue();
4606 }
4607
4608 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4609 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004610 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004611
4612 if (V.getOpcode() == ISD::BUILD_VECTOR)
4613 return V.getOperand(Index);
4614
4615 return SDValue();
4616}
4617
4618/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4619/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004620/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004621static
Craig Topper3d092db2012-03-21 02:14:01 +00004622unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004623 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004624 unsigned i;
4625 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004626 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004627 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004628 if (!(Elt.getNode() &&
4629 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4630 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004631 }
4632
4633 return i;
4634}
4635
Craig Topper3d092db2012-03-21 02:14:01 +00004636/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4637/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004638/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4639static
Craig Topper3d092db2012-03-21 02:14:01 +00004640bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4641 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4642 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004643 bool SeenV1 = false;
4644 bool SeenV2 = false;
4645
Craig Topper3d092db2012-03-21 02:14:01 +00004646 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004647 int Idx = SVOp->getMaskElt(i);
4648 // Ignore undef indicies
4649 if (Idx < 0)
4650 continue;
4651
Craig Topper3d092db2012-03-21 02:14:01 +00004652 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004653 SeenV1 = true;
4654 else
4655 SeenV2 = true;
4656
4657 // Only accept consecutive elements from the same vector
4658 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4659 return false;
4660 }
4661
4662 OpNum = SeenV1 ? 0 : 1;
4663 return true;
4664}
4665
4666/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4667/// logical left shift of a vector.
4668static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4669 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4670 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4671 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4672 false /* check zeros from right */, DAG);
4673 unsigned OpSrc;
4674
4675 if (!NumZeros)
4676 return false;
4677
4678 // Considering the elements in the mask that are not consecutive zeros,
4679 // check if they consecutively come from only one of the source vectors.
4680 //
4681 // V1 = {X, A, B, C} 0
4682 // \ \ \ /
4683 // vector_shuffle V1, V2 <1, 2, 3, X>
4684 //
4685 if (!isShuffleMaskConsecutive(SVOp,
4686 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004687 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004688 NumZeros, // Where to start looking in the src vector
4689 NumElems, // Number of elements in vector
4690 OpSrc)) // Which source operand ?
4691 return false;
4692
4693 isLeft = false;
4694 ShAmt = NumZeros;
4695 ShVal = SVOp->getOperand(OpSrc);
4696 return true;
4697}
4698
4699/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4700/// logical left shift of a vector.
4701static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4702 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4703 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4704 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4705 true /* check zeros from left */, DAG);
4706 unsigned OpSrc;
4707
4708 if (!NumZeros)
4709 return false;
4710
4711 // Considering the elements in the mask that are not consecutive zeros,
4712 // check if they consecutively come from only one of the source vectors.
4713 //
4714 // 0 { A, B, X, X } = V2
4715 // / \ / /
4716 // vector_shuffle V1, V2 <X, X, 4, 5>
4717 //
4718 if (!isShuffleMaskConsecutive(SVOp,
4719 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004720 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004721 0, // Where to start looking in the src vector
4722 NumElems, // Number of elements in vector
4723 OpSrc)) // Which source operand ?
4724 return false;
4725
4726 isLeft = true;
4727 ShAmt = NumZeros;
4728 ShVal = SVOp->getOperand(OpSrc);
4729 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004730}
4731
4732/// isVectorShift - Returns true if the shuffle can be implemented as a
4733/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004734static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004735 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004736 // Although the logic below support any bitwidth size, there are no
4737 // shift instructions which handle more than 128-bit vectors.
4738 if (SVOp->getValueType(0).getSizeInBits() > 128)
4739 return false;
4740
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004741 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4742 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4743 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004744
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004745 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004746}
4747
Evan Chengc78d3b42006-04-24 18:01:45 +00004748/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4749///
Dan Gohman475871a2008-07-27 21:46:04 +00004750static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004751 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004752 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004753 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004754 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004755 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004756 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004757
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004758 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004759 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004760 bool First = true;
4761 for (unsigned i = 0; i < 16; ++i) {
4762 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4763 if (ThisIsNonZero && First) {
4764 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004765 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004766 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004767 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004768 First = false;
4769 }
4770
4771 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004772 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004773 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4774 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004775 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004776 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004777 }
4778 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004779 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4780 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4781 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004782 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004783 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004784 } else
4785 ThisElt = LastElt;
4786
Gabor Greifba36cb52008-08-28 21:40:38 +00004787 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004788 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004789 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004790 }
4791 }
4792
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004793 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004794}
4795
Bill Wendlinga348c562007-03-22 18:42:45 +00004796/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004797///
Dan Gohman475871a2008-07-27 21:46:04 +00004798static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004799 unsigned NumNonZero, unsigned NumZero,
4800 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004801 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004802 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004803 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004804 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004805
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004806 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004807 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004808 bool First = true;
4809 for (unsigned i = 0; i < 8; ++i) {
4810 bool isNonZero = (NonZeros & (1 << i)) != 0;
4811 if (isNonZero) {
4812 if (First) {
4813 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004814 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004815 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004816 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004817 First = false;
4818 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004819 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004820 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004821 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004822 }
4823 }
4824
4825 return V;
4826}
4827
Evan Chengf26ffe92008-05-29 08:22:04 +00004828/// getVShift - Return a vector logical shift node.
4829///
Owen Andersone50ed302009-08-10 22:56:29 +00004830static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004831 unsigned NumBits, SelectionDAG &DAG,
4832 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004833 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004834 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004835 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004836 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4837 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004838 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004839 DAG.getConstant(NumBits,
4840 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004841}
4842
Dan Gohman475871a2008-07-27 21:46:04 +00004843SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004844X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004845 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004846
Evan Chengc3630942009-12-09 21:00:30 +00004847 // Check if the scalar load can be widened into a vector load. And if
4848 // the address is "base + cst" see if the cst can be "absorbed" into
4849 // the shuffle mask.
4850 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4851 SDValue Ptr = LD->getBasePtr();
4852 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4853 return SDValue();
4854 EVT PVT = LD->getValueType(0);
4855 if (PVT != MVT::i32 && PVT != MVT::f32)
4856 return SDValue();
4857
4858 int FI = -1;
4859 int64_t Offset = 0;
4860 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4861 FI = FINode->getIndex();
4862 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004863 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004864 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4865 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4866 Offset = Ptr.getConstantOperandVal(1);
4867 Ptr = Ptr.getOperand(0);
4868 } else {
4869 return SDValue();
4870 }
4871
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004872 // FIXME: 256-bit vector instructions don't require a strict alignment,
4873 // improve this code to support it better.
4874 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004875 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004876 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004877 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004878 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004879 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004880 // Can't change the alignment. FIXME: It's possible to compute
4881 // the exact stack offset and reference FI + adjust offset instead.
4882 // If someone *really* cares about this. That's the way to implement it.
4883 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004884 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004885 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004886 }
4887 }
4888
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004889 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004890 // Ptr + (Offset & ~15).
4891 if (Offset < 0)
4892 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004893 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004894 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004895 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004896 if (StartOffset)
4897 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4898 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4899
4900 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00004901 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004902
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004903 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4904 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004905 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004906 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004907
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004908 SmallVector<int, 8> Mask;
Craig Topper66ddd152012-04-27 22:54:43 +00004909 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004910 Mask.push_back(EltNo);
4911
Craig Toppercc3000632012-01-30 07:50:31 +00004912 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004913 }
4914
4915 return SDValue();
4916}
4917
Michael J. Spencerec38de22010-10-10 22:04:20 +00004918/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4919/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004920/// load which has the same value as a build_vector whose operands are 'elts'.
4921///
4922/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004923///
Nate Begeman1449f292010-03-24 22:19:06 +00004924/// FIXME: we'd also like to handle the case where the last elements are zero
4925/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4926/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004927static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004928 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004929 EVT EltVT = VT.getVectorElementType();
4930 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004931
Nate Begemanfdea31a2010-03-24 20:49:50 +00004932 LoadSDNode *LDBase = NULL;
4933 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004934
Nate Begeman1449f292010-03-24 22:19:06 +00004935 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004936 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004937 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004938 for (unsigned i = 0; i < NumElems; ++i) {
4939 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004940
Nate Begemanfdea31a2010-03-24 20:49:50 +00004941 if (!Elt.getNode() ||
4942 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4943 return SDValue();
4944 if (!LDBase) {
4945 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4946 return SDValue();
4947 LDBase = cast<LoadSDNode>(Elt.getNode());
4948 LastLoadedElt = i;
4949 continue;
4950 }
4951 if (Elt.getOpcode() == ISD::UNDEF)
4952 continue;
4953
4954 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4955 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4956 return SDValue();
4957 LastLoadedElt = i;
4958 }
Nate Begeman1449f292010-03-24 22:19:06 +00004959
4960 // If we have found an entire vector of loads and undefs, then return a large
4961 // load of the entire vector width starting at the base pointer. If we found
4962 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004963 if (LastLoadedElt == NumElems - 1) {
4964 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004965 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004966 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004967 LDBase->isVolatile(), LDBase->isNonTemporal(),
4968 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004969 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004970 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004971 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004972 LDBase->isInvariant(), LDBase->getAlignment());
Craig Topper69947b92012-04-23 06:57:04 +00004973 }
4974 if (NumElems == 4 && LastLoadedElt == 1 &&
4975 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004976 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4977 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004978 SDValue ResNode =
4979 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4980 LDBase->getPointerInfo(),
4981 LDBase->getAlignment(),
4982 false/*isVolatile*/, true/*ReadMem*/,
4983 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004984 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004985 }
4986 return SDValue();
4987}
4988
Nadav Rotem9d68b062012-04-08 12:54:54 +00004989/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
4990/// to generate a splat value for the following cases:
4991/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004992/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00004993/// a scalar load, or a constant.
4994/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004995/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00004996SDValue
4997X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00004998 if (!Subtarget->hasAVX())
4999 return SDValue();
5000
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005001 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00005002 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005003
Craig Topper5da8a802012-05-04 05:49:51 +00005004 assert((VT.is128BitVector() || VT.is256BitVector()) &&
5005 "Unsupported vector type for broadcast.");
5006
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005007 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005008 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005009
Nadav Rotem9d68b062012-04-08 12:54:54 +00005010 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005011 default:
5012 // Unknown pattern found.
5013 return SDValue();
5014
5015 case ISD::BUILD_VECTOR: {
5016 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005017 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005018 return SDValue();
5019
Nadav Rotem9d68b062012-04-08 12:54:54 +00005020 Ld = Op.getOperand(0);
5021 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
5022 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005023
5024 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005025 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005026 // Constants may have multiple users.
5027 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005028 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005029 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005030 }
5031
5032 case ISD::VECTOR_SHUFFLE: {
5033 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5034
5035 // Shuffles must have a splat mask where the first element is
5036 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005037 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005038 return SDValue();
5039
5040 SDValue Sc = Op.getOperand(0);
Nadav Rotemb88e8dd2012-05-10 12:50:02 +00005041 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR &&
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005042 Sc.getOpcode() != ISD::BUILD_VECTOR) {
5043
5044 if (!Subtarget->hasAVX2())
5045 return SDValue();
5046
5047 // Use the register form of the broadcast instruction available on AVX2.
5048 if (VT.is256BitVector())
5049 Sc = Extract128BitVector(Sc, 0, DAG, dl);
5050 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Sc);
5051 }
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005052
5053 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005054 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00005055 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005056
5057 // The scalar_to_vector node and the suspected
5058 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005059 // Constants may have multiple users.
5060 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005061 return SDValue();
5062 break;
5063 }
5064 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005065
Nadav Rotem9d68b062012-04-08 12:54:54 +00005066 bool Is256 = VT.getSizeInBits() == 256;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005067
5068 // Handle the broadcasting a single constant scalar from the constant pool
5069 // into a vector. On Sandybridge it is still better to load a constant vector
5070 // from the constant pool and not to broadcast it from a scalar.
5071 if (ConstSplatVal && Subtarget->hasAVX2()) {
5072 EVT CVT = Ld.getValueType();
5073 assert(!CVT.isVector() && "Must not broadcast a vector type");
5074 unsigned ScalarSize = CVT.getSizeInBits();
5075
Craig Topper5da8a802012-05-04 05:49:51 +00005076 if (ScalarSize == 32 || (Is256 && ScalarSize == 64)) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005077 const Constant *C = 0;
5078 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
5079 C = CI->getConstantIntValue();
5080 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
5081 C = CF->getConstantFPValue();
5082
5083 assert(C && "Invalid constant type");
5084
Nadav Rotem154819d2012-04-09 07:45:58 +00005085 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00005086 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00005087 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Craig Topper6643d9c2012-05-04 06:18:33 +00005088 MachinePointerInfo::getConstantPool(),
5089 false, false, false, Alignment);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005090
Nadav Rotem9d68b062012-04-08 12:54:54 +00005091 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5092 }
5093 }
5094
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005095 bool IsLoad = ISD::isNormalLoad(Ld.getNode());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005096 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5097
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005098 // Handle AVX2 in-register broadcasts.
5099 if (!IsLoad && Subtarget->hasAVX2() &&
5100 (ScalarSize == 32 || (Is256 && ScalarSize == 64)))
5101 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5102
5103 // The scalar source must be a normal load.
5104 if (!IsLoad)
5105 return SDValue();
5106
Craig Topper5da8a802012-05-04 05:49:51 +00005107 if (ScalarSize == 32 || (Is256 && ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005108 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005109
Craig Toppera9376332012-01-10 08:23:59 +00005110 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
Craig Topper5da8a802012-05-04 05:49:51 +00005111 // double since there is no vbroadcastsd xmm
Craig Toppera9376332012-01-10 08:23:59 +00005112 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
Craig Topper5da8a802012-05-04 05:49:51 +00005113 if (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64)
Nadav Rotem9d68b062012-04-08 12:54:54 +00005114 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005115 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005116
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005117 // Unsupported broadcast.
5118 return SDValue();
5119}
5120
Evan Chengc3630942009-12-09 21:00:30 +00005121SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005122X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005123 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005124
David Greenef125a292011-02-08 19:04:41 +00005125 EVT VT = Op.getValueType();
5126 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005127 unsigned NumElems = Op.getNumOperands();
5128
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005129 // Vectors containing all zeros can be matched by pxor and xorps later
5130 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5131 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5132 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005133 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005134 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005135
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005136 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005137 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005138
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005139 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005140 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5141 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005142 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005143 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005144 return Op;
5145
Craig Topper07a27622012-01-22 03:07:48 +00005146 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005147 }
5148
Nadav Rotem154819d2012-04-09 07:45:58 +00005149 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005150 if (Broadcast.getNode())
5151 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005152
Owen Andersone50ed302009-08-10 22:56:29 +00005153 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005154
Evan Cheng0db9fe62006-04-25 20:13:52 +00005155 unsigned NumZero = 0;
5156 unsigned NumNonZero = 0;
5157 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005158 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005159 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005160 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005161 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005162 if (Elt.getOpcode() == ISD::UNDEF)
5163 continue;
5164 Values.insert(Elt);
5165 if (Elt.getOpcode() != ISD::Constant &&
5166 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005167 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005168 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005169 NumZero++;
5170 else {
5171 NonZeros |= (1 << i);
5172 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005173 }
5174 }
5175
Chris Lattner97a2a562010-08-26 05:24:29 +00005176 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5177 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005178 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005179
Chris Lattner67f453a2008-03-09 05:42:06 +00005180 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005181 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005182 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005183 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005184
Chris Lattner62098042008-03-09 01:05:04 +00005185 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5186 // the value are obviously zero, truncate the value to i32 and do the
5187 // insertion that way. Only do this if the value is non-constant or if the
5188 // value is a constant being inserted into element 0. It is cheaper to do
5189 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005190 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005191 (!IsAllConstants || Idx == 0)) {
5192 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005193 // Handle SSE only.
5194 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5195 EVT VecVT = MVT::v4i32;
5196 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005197
Chris Lattner62098042008-03-09 01:05:04 +00005198 // Truncate the value (which may itself be a constant) to i32, and
5199 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005200 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005201 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005202 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005203
Chris Lattner62098042008-03-09 01:05:04 +00005204 // Now we have our 32-bit value zero extended in the low element of
5205 // a vector. If Idx != 0, swizzle it into place.
5206 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005207 SmallVector<int, 4> Mask;
5208 Mask.push_back(Idx);
5209 for (unsigned i = 1; i != VecElts; ++i)
5210 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005211 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005212 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005213 }
Craig Topper07a27622012-01-22 03:07:48 +00005214 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005215 }
5216 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005217
Chris Lattner19f79692008-03-08 22:59:52 +00005218 // If we have a constant or non-constant insertion into the low element of
5219 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5220 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005221 // depending on what the source datatype is.
5222 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005223 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005224 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005225
5226 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005227 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005228 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005229 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005230 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5231 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005232 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005233 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005234 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5235 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005236 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005237 }
5238
5239 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005240 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005241 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005242 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005243 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005244 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005245 } else {
5246 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005247 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005248 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005249 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005250 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005251 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005252
5253 // Is it a vector logical left shift?
5254 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005255 X86::isZeroNode(Op.getOperand(0)) &&
5256 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005257 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005258 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005259 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005260 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005261 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005262 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005263
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005264 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005265 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005266
Chris Lattner19f79692008-03-08 22:59:52 +00005267 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5268 // is a non-constant being inserted into an element other than the low one,
5269 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5270 // movd/movss) to move this into the low element, then shuffle it into
5271 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005272 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005273 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005274
Evan Cheng0db9fe62006-04-25 20:13:52 +00005275 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005276 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005277 SmallVector<int, 8> MaskVec;
Craig Topper31a207a2012-05-04 06:39:13 +00005278 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005279 MaskVec.push_back(i == Idx ? 0 : 1);
5280 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005281 }
5282 }
5283
Chris Lattner67f453a2008-03-09 05:42:06 +00005284 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005285 if (Values.size() == 1) {
5286 if (EVTBits == 32) {
5287 // Instead of a shuffle like this:
5288 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5289 // Check if it's possible to issue this instead.
5290 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5291 unsigned Idx = CountTrailingZeros_32(NonZeros);
5292 SDValue Item = Op.getOperand(Idx);
5293 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5294 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5295 }
Dan Gohman475871a2008-07-27 21:46:04 +00005296 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005297 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005298
Dan Gohmana3941172007-07-24 22:55:08 +00005299 // A vector full of immediates; various special cases are already
5300 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005301 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005302 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005303
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005304 // For AVX-length vectors, build the individual 128-bit pieces and use
5305 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005306 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005307 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005308 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005309 V.push_back(Op.getOperand(i));
5310
5311 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5312
5313 // Build both the lower and upper subvector.
5314 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5315 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5316 NumElems/2);
5317
5318 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005319 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005320 }
5321
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005322 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005323 if (EVTBits == 64) {
5324 if (NumNonZero == 1) {
5325 // One half is zero or undef.
5326 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005327 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005328 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005329 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005330 }
Dan Gohman475871a2008-07-27 21:46:04 +00005331 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005332 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005333
5334 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005335 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005336 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005337 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005338 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005339 }
5340
Bill Wendling826f36f2007-03-28 00:57:11 +00005341 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005342 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005343 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005344 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005345 }
5346
5347 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005348 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005349 if (NumElems == 4 && NumZero > 0) {
5350 for (unsigned i = 0; i < 4; ++i) {
5351 bool isZero = !(NonZeros & (1 << i));
5352 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005353 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005354 else
Dale Johannesenace16102009-02-03 19:33:06 +00005355 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005356 }
5357
5358 for (unsigned i = 0; i < 2; ++i) {
5359 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5360 default: break;
5361 case 0:
5362 V[i] = V[i*2]; // Must be a zero vector.
5363 break;
5364 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005365 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005366 break;
5367 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005368 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005369 break;
5370 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005371 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005372 break;
5373 }
5374 }
5375
Benjamin Kramer9c683542012-01-30 15:16:21 +00005376 bool Reverse1 = (NonZeros & 0x3) == 2;
5377 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5378 int MaskVec[] = {
5379 Reverse1 ? 1 : 0,
5380 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005381 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5382 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005383 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005384 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005385 }
5386
Nate Begemanfdea31a2010-03-24 20:49:50 +00005387 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5388 // Check for a build vector of consecutive loads.
5389 for (unsigned i = 0; i < NumElems; ++i)
5390 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005391
Nate Begemanfdea31a2010-03-24 20:49:50 +00005392 // Check for elements which are consecutive loads.
5393 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5394 if (LD.getNode())
5395 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005396
5397 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005398 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005399 SDValue Result;
5400 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5401 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5402 else
5403 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005404
Chris Lattner24faf612010-08-28 17:59:08 +00005405 for (unsigned i = 1; i < NumElems; ++i) {
5406 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5407 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005408 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005409 }
5410 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005411 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005412
Chris Lattner6e80e442010-08-28 17:15:43 +00005413 // Otherwise, expand into a number of unpckl*, start by extending each of
5414 // our (non-undef) elements to the full vector width with the element in the
5415 // bottom slot of the vector (which generates no code for SSE).
5416 for (unsigned i = 0; i < NumElems; ++i) {
5417 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5418 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5419 else
5420 V[i] = DAG.getUNDEF(VT);
5421 }
5422
5423 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005424 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5425 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5426 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005427 unsigned EltStride = NumElems >> 1;
5428 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005429 for (unsigned i = 0; i < EltStride; ++i) {
5430 // If V[i+EltStride] is undef and this is the first round of mixing,
5431 // then it is safe to just drop this shuffle: V[i] is already in the
5432 // right place, the one element (since it's the first round) being
5433 // inserted as undef can be dropped. This isn't safe for successive
5434 // rounds because they will permute elements within both vectors.
5435 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5436 EltStride == NumElems/2)
5437 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005438
Chris Lattner6e80e442010-08-28 17:15:43 +00005439 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005440 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005441 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005442 }
5443 return V[0];
5444 }
Dan Gohman475871a2008-07-27 21:46:04 +00005445 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005446}
5447
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005448// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5449// them in a MMX register. This is better than doing a stack convert.
5450static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005451 DebugLoc dl = Op.getDebugLoc();
5452 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005453
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005454 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5455 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5456 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005457 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005458 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5459 InVec = Op.getOperand(1);
5460 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5461 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005462 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005463 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5464 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5465 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005466 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005467 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5468 Mask[0] = 0; Mask[1] = 2;
5469 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5470 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005471 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005472}
5473
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005474// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5475// to create 256-bit vectors from two other 128-bit ones.
5476static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5477 DebugLoc dl = Op.getDebugLoc();
5478 EVT ResVT = Op.getValueType();
5479
5480 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5481
5482 SDValue V1 = Op.getOperand(0);
5483 SDValue V2 = Op.getOperand(1);
5484 unsigned NumElems = ResVT.getVectorNumElements();
5485
Craig Topper4c7972d2012-04-22 18:15:59 +00005486 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005487}
5488
5489SDValue
5490X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005491 EVT ResVT = Op.getValueType();
5492
5493 assert(Op.getNumOperands() == 2);
5494 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5495 "Unsupported CONCAT_VECTORS for value type");
5496
5497 // We support concatenate two MMX registers and place them in a MMX register.
5498 // This is better than doing a stack convert.
5499 if (ResVT.is128BitVector())
5500 return LowerMMXCONCAT_VECTORS(Op, DAG);
5501
5502 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5503 // from two other 128-bit ones.
5504 return LowerAVXCONCAT_VECTORS(Op, DAG);
5505}
5506
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005507// Try to lower a shuffle node into a simple blend instruction.
Craig Topper1842ba02012-04-23 06:38:28 +00005508static SDValue LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005509 const X86Subtarget *Subtarget,
Nadav Rotem91794872012-04-11 11:05:21 +00005510 SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005511 SDValue V1 = SVOp->getOperand(0);
5512 SDValue V2 = SVOp->getOperand(1);
5513 DebugLoc dl = SVOp->getDebugLoc();
Craig Topper708e44f2012-04-23 07:36:33 +00005514 MVT VT = SVOp->getValueType(0).getSimpleVT();
Craig Topper1842ba02012-04-23 06:38:28 +00005515 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005516
Nadav Roteme6113782012-04-11 06:40:27 +00005517 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005518 return SDValue();
5519
Craig Topper1842ba02012-04-23 06:38:28 +00005520 unsigned ISDNo = 0;
Nadav Roteme6113782012-04-11 06:40:27 +00005521 MVT OpTy;
5522
Craig Topper708e44f2012-04-23 07:36:33 +00005523 switch (VT.SimpleTy) {
Nadav Roteme6113782012-04-11 06:40:27 +00005524 default: return SDValue();
5525 case MVT::v8i16:
Craig Topper1842ba02012-04-23 06:38:28 +00005526 ISDNo = X86ISD::BLENDPW;
5527 OpTy = MVT::v8i16;
5528 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005529 case MVT::v4i32:
5530 case MVT::v4f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005531 ISDNo = X86ISD::BLENDPS;
5532 OpTy = MVT::v4f32;
5533 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005534 case MVT::v2i64:
5535 case MVT::v2f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005536 ISDNo = X86ISD::BLENDPD;
5537 OpTy = MVT::v2f64;
5538 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005539 case MVT::v8i32:
5540 case MVT::v8f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005541 if (!Subtarget->hasAVX())
5542 return SDValue();
5543 ISDNo = X86ISD::BLENDPS;
5544 OpTy = MVT::v8f32;
5545 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005546 case MVT::v4i64:
5547 case MVT::v4f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005548 if (!Subtarget->hasAVX())
5549 return SDValue();
5550 ISDNo = X86ISD::BLENDPD;
5551 OpTy = MVT::v4f64;
5552 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005553 }
5554 assert(ISDNo && "Invalid Op Number");
5555
5556 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005557
Craig Topper1842ba02012-04-23 06:38:28 +00005558 for (unsigned i = 0; i != NumElems; ++i) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005559 int EltIdx = SVOp->getMaskElt(i);
Craig Topper1842ba02012-04-23 06:38:28 +00005560 if (EltIdx == (int)i || EltIdx < 0)
Nadav Roteme6113782012-04-11 06:40:27 +00005561 MaskVals |= (1<<i);
Craig Topper1842ba02012-04-23 06:38:28 +00005562 else if (EltIdx == (int)(i + NumElems))
Nadav Roteme6113782012-04-11 06:40:27 +00005563 continue; // Bit is set to zero;
Craig Topper1842ba02012-04-23 06:38:28 +00005564 else
5565 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005566 }
5567
Nadav Roteme6113782012-04-11 06:40:27 +00005568 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5569 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5570 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5571 DAG.getConstant(MaskVals, MVT::i32));
5572 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005573}
5574
Nate Begemanb9a47b82009-02-23 08:49:38 +00005575// v8i16 shuffles - Prefer shuffles in the following order:
5576// 1. [all] pshuflw, pshufhw, optional move
5577// 2. [ssse3] 1 x pshufb
5578// 3. [ssse3] 2 x pshufb + 1 x por
5579// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005580SDValue
5581X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5582 SelectionDAG &DAG) const {
5583 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005584 SDValue V1 = SVOp->getOperand(0);
5585 SDValue V2 = SVOp->getOperand(1);
5586 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005587 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005588
Nate Begemanb9a47b82009-02-23 08:49:38 +00005589 // Determine if more than 1 of the words in each of the low and high quadwords
5590 // of the result come from the same quadword of one of the two inputs. Undef
5591 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005592 unsigned LoQuad[] = { 0, 0, 0, 0 };
5593 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005594 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005595 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005596 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005597 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005598 MaskVals.push_back(EltIdx);
5599 if (EltIdx < 0) {
5600 ++Quad[0];
5601 ++Quad[1];
5602 ++Quad[2];
5603 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005604 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005605 }
5606 ++Quad[EltIdx / 4];
5607 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005608 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005609
Nate Begemanb9a47b82009-02-23 08:49:38 +00005610 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005611 unsigned MaxQuad = 1;
5612 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005613 if (LoQuad[i] > MaxQuad) {
5614 BestLoQuad = i;
5615 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005616 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005617 }
5618
Nate Begemanb9a47b82009-02-23 08:49:38 +00005619 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005620 MaxQuad = 1;
5621 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005622 if (HiQuad[i] > MaxQuad) {
5623 BestHiQuad = i;
5624 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005625 }
5626 }
5627
Nate Begemanb9a47b82009-02-23 08:49:38 +00005628 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005629 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005630 // single pshufb instruction is necessary. If There are more than 2 input
5631 // quads, disable the next transformation since it does not help SSSE3.
5632 bool V1Used = InputQuads[0] || InputQuads[1];
5633 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005634 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005635 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005636 BestLoQuad = InputQuads[0] ? 0 : 1;
5637 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005638 }
5639 if (InputQuads.count() > 2) {
5640 BestLoQuad = -1;
5641 BestHiQuad = -1;
5642 }
5643 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005644
Nate Begemanb9a47b82009-02-23 08:49:38 +00005645 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5646 // the shuffle mask. If a quad is scored as -1, that means that it contains
5647 // words from all 4 input quadwords.
5648 SDValue NewV;
5649 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005650 int MaskV[] = {
5651 BestLoQuad < 0 ? 0 : BestLoQuad,
5652 BestHiQuad < 0 ? 1 : BestHiQuad
5653 };
Eric Christopherfd179292009-08-27 18:07:15 +00005654 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005655 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5656 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5657 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005658
Nate Begemanb9a47b82009-02-23 08:49:38 +00005659 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5660 // source words for the shuffle, to aid later transformations.
5661 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005662 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005663 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005664 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005665 if (idx != (int)i)
5666 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005667 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005668 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005669 AllWordsInNewV = false;
5670 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005671 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005672
Nate Begemanb9a47b82009-02-23 08:49:38 +00005673 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5674 if (AllWordsInNewV) {
5675 for (int i = 0; i != 8; ++i) {
5676 int idx = MaskVals[i];
5677 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005678 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005679 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005680 if ((idx != i) && idx < 4)
5681 pshufhw = false;
5682 if ((idx != i) && idx > 3)
5683 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005684 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005685 V1 = NewV;
5686 V2Used = false;
5687 BestLoQuad = 0;
5688 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005689 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005690
Nate Begemanb9a47b82009-02-23 08:49:38 +00005691 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5692 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005693 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005694 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5695 unsigned TargetMask = 0;
5696 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005697 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005698 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5699 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5700 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005701 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005702 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005703 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005704 }
Eric Christopherfd179292009-08-27 18:07:15 +00005705
Nate Begemanb9a47b82009-02-23 08:49:38 +00005706 // If we have SSSE3, and all words of the result are from 1 input vector,
5707 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5708 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005709 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005710 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005711
Nate Begemanb9a47b82009-02-23 08:49:38 +00005712 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005713 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005714 // mask, and elements that come from V1 in the V2 mask, so that the two
5715 // results can be OR'd together.
5716 bool TwoInputs = V1Used && V2Used;
5717 for (unsigned i = 0; i != 8; ++i) {
5718 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005719 int Idx0 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx;
5720 int Idx1 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx+1;
5721 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5722 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005723 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005724 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005725 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005726 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005727 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005728 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005729 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005730
Nate Begemanb9a47b82009-02-23 08:49:38 +00005731 // Calculate the shuffle mask for the second input, shuffle it, and
5732 // OR it with the first shuffled input.
5733 pshufbMask.clear();
5734 for (unsigned i = 0; i != 8; ++i) {
5735 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005736 int Idx0 = (EltIdx < 16) ? 0x80 : EltIdx - 16;
5737 int Idx1 = (EltIdx < 16) ? 0x80 : EltIdx - 15;
5738 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5739 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005740 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005741 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005742 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005743 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005744 MVT::v16i8, &pshufbMask[0], 16));
5745 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005746 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005747 }
5748
5749 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5750 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005751 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005752 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005753 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005754 for (int i = 0; i != 4; ++i) {
5755 int idx = MaskVals[i];
5756 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005757 InOrder.set(i);
5758 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005759 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005760 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005761 }
5762 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005763 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005764 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005765
Craig Topperdd637ae2012-02-19 05:41:45 +00005766 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5767 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005768 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005769 NewV.getOperand(0),
5770 getShufflePSHUFLWImmediate(SVOp), DAG);
5771 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005772 }
Eric Christopherfd179292009-08-27 18:07:15 +00005773
Nate Begemanb9a47b82009-02-23 08:49:38 +00005774 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5775 // and update MaskVals with the new element order.
5776 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005777 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005778 for (unsigned i = 4; i != 8; ++i) {
5779 int idx = MaskVals[i];
5780 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005781 InOrder.set(i);
5782 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005783 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005784 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005785 }
5786 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005787 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005788 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005789
Craig Topperdd637ae2012-02-19 05:41:45 +00005790 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5791 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005792 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005793 NewV.getOperand(0),
5794 getShufflePSHUFHWImmediate(SVOp), DAG);
5795 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005796 }
Eric Christopherfd179292009-08-27 18:07:15 +00005797
Nate Begemanb9a47b82009-02-23 08:49:38 +00005798 // In case BestHi & BestLo were both -1, which means each quadword has a word
5799 // from each of the four input quadwords, calculate the InOrder bitvector now
5800 // before falling through to the insert/extract cleanup.
5801 if (BestLoQuad == -1 && BestHiQuad == -1) {
5802 NewV = V1;
5803 for (int i = 0; i != 8; ++i)
5804 if (MaskVals[i] < 0 || MaskVals[i] == i)
5805 InOrder.set(i);
5806 }
Eric Christopherfd179292009-08-27 18:07:15 +00005807
Nate Begemanb9a47b82009-02-23 08:49:38 +00005808 // The other elements are put in the right place using pextrw and pinsrw.
5809 for (unsigned i = 0; i != 8; ++i) {
5810 if (InOrder[i])
5811 continue;
5812 int EltIdx = MaskVals[i];
5813 if (EltIdx < 0)
5814 continue;
Craig Topper6643d9c2012-05-04 06:18:33 +00005815 SDValue ExtOp = (EltIdx < 8) ?
5816 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
5817 DAG.getIntPtrConstant(EltIdx)) :
5818 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005819 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005820 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005821 DAG.getIntPtrConstant(i));
5822 }
5823 return NewV;
5824}
5825
5826// v16i8 shuffles - Prefer shuffles in the following order:
5827// 1. [ssse3] 1 x pshufb
5828// 2. [ssse3] 2 x pshufb + 1 x por
5829// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5830static
Nate Begeman9008ca62009-04-27 18:41:29 +00005831SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005832 SelectionDAG &DAG,
5833 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005834 SDValue V1 = SVOp->getOperand(0);
5835 SDValue V2 = SVOp->getOperand(1);
5836 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005837 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005838
Craig Topperb82b5ab2012-05-18 06:42:06 +00005839 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
5840
Nate Begemanb9a47b82009-02-23 08:49:38 +00005841 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005842 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005843 // present, fall back to case 3.
Eric Christopherfd179292009-08-27 18:07:15 +00005844
Nate Begemanb9a47b82009-02-23 08:49:38 +00005845 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005846 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005847 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005848
Nate Begemanb9a47b82009-02-23 08:49:38 +00005849 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005850 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005851 //
5852 // Otherwise, we have elements from both input vectors, and must zero out
5853 // elements that come from V2 in the first mask, and V1 in the second mask
5854 // so that we can OR them together.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005855 for (unsigned i = 0; i != 16; ++i) {
5856 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005857 if (EltIdx < 0 || EltIdx >= 16)
5858 EltIdx = 0x80;
Owen Anderson825b72b2009-08-11 20:47:22 +00005859 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005860 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005861 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005862 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005863 MVT::v16i8, &pshufbMask[0], 16));
Craig Topperb82b5ab2012-05-18 06:42:06 +00005864 if (V2IsUndef)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005865 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005866
Nate Begemanb9a47b82009-02-23 08:49:38 +00005867 // Calculate the shuffle mask for the second input, shuffle it, and
5868 // OR it with the first shuffled input.
5869 pshufbMask.clear();
5870 for (unsigned i = 0; i != 16; ++i) {
5871 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005872 EltIdx = (EltIdx < 16) ? 0x80 : EltIdx - 16;
Craig Topper85b9e562012-05-22 06:09:38 +00005873 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005874 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005875 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005876 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005877 MVT::v16i8, &pshufbMask[0], 16));
5878 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005879 }
Eric Christopherfd179292009-08-27 18:07:15 +00005880
Nate Begemanb9a47b82009-02-23 08:49:38 +00005881 // No SSSE3 - Calculate in place words and then fix all out of place words
5882 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5883 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005884 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5885 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Craig Topperb82b5ab2012-05-18 06:42:06 +00005886 SDValue NewV = V1;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005887 for (int i = 0; i != 8; ++i) {
5888 int Elt0 = MaskVals[i*2];
5889 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005890
Nate Begemanb9a47b82009-02-23 08:49:38 +00005891 // This word of the result is all undef, skip it.
5892 if (Elt0 < 0 && Elt1 < 0)
5893 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005894
Nate Begemanb9a47b82009-02-23 08:49:38 +00005895 // This word of the result is already in the correct place, skip it.
Craig Topperb82b5ab2012-05-18 06:42:06 +00005896 if ((Elt0 == i*2) && (Elt1 == i*2+1))
Nate Begemanb9a47b82009-02-23 08:49:38 +00005897 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005898
Nate Begemanb9a47b82009-02-23 08:49:38 +00005899 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5900 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5901 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005902
5903 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5904 // using a single extract together, load it and store it.
5905 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005906 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005907 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005908 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005909 DAG.getIntPtrConstant(i));
5910 continue;
5911 }
5912
Nate Begemanb9a47b82009-02-23 08:49:38 +00005913 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005914 // source byte is not also odd, shift the extracted word left 8 bits
5915 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005916 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005917 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005918 DAG.getIntPtrConstant(Elt1 / 2));
5919 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005920 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005921 DAG.getConstant(8,
5922 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005923 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005924 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5925 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005926 }
5927 // If Elt0 is defined, extract it from the appropriate source. If the
5928 // source byte is not also even, shift the extracted word right 8 bits. If
5929 // Elt1 was also defined, OR the extracted values together before
5930 // inserting them in the result.
5931 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005932 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005933 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5934 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005935 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005936 DAG.getConstant(8,
5937 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005938 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005939 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5940 DAG.getConstant(0x00FF, MVT::i16));
5941 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005942 : InsElt0;
5943 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005944 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005945 DAG.getIntPtrConstant(i));
5946 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005947 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005948}
5949
Evan Cheng7a831ce2007-12-15 03:00:47 +00005950/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005951/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005952/// done when every pair / quad of shuffle mask elements point to elements in
5953/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005954/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005955static
Nate Begeman9008ca62009-04-27 18:41:29 +00005956SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005957 SelectionDAG &DAG, DebugLoc dl) {
Craig Topper11ac1f82012-05-04 04:08:44 +00005958 MVT VT = SVOp->getValueType(0).getSimpleVT();
Nate Begeman9008ca62009-04-27 18:41:29 +00005959 unsigned NumElems = VT.getVectorNumElements();
Craig Topper11ac1f82012-05-04 04:08:44 +00005960 MVT NewVT;
5961 unsigned Scale;
5962 switch (VT.SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005963 default: llvm_unreachable("Unexpected!");
Craig Topperf3640d72012-05-04 04:44:49 +00005964 case MVT::v4f32: NewVT = MVT::v2f64; Scale = 2; break;
5965 case MVT::v4i32: NewVT = MVT::v2i64; Scale = 2; break;
5966 case MVT::v8i16: NewVT = MVT::v4i32; Scale = 2; break;
5967 case MVT::v16i8: NewVT = MVT::v4i32; Scale = 4; break;
5968 case MVT::v16i16: NewVT = MVT::v8i32; Scale = 2; break;
5969 case MVT::v32i8: NewVT = MVT::v8i32; Scale = 4; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005970 }
5971
Nate Begeman9008ca62009-04-27 18:41:29 +00005972 SmallVector<int, 8> MaskVec;
Craig Topper11ac1f82012-05-04 04:08:44 +00005973 for (unsigned i = 0; i != NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005974 int StartIdx = -1;
Craig Topper11ac1f82012-05-04 04:08:44 +00005975 for (unsigned j = 0; j != Scale; ++j) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005976 int EltIdx = SVOp->getMaskElt(i+j);
5977 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005978 continue;
Craig Topper11ac1f82012-05-04 04:08:44 +00005979 if (StartIdx < 0)
5980 StartIdx = (EltIdx / Scale);
5981 if (EltIdx != (int)(StartIdx*Scale + j))
Dan Gohman475871a2008-07-27 21:46:04 +00005982 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005983 }
Craig Topper11ac1f82012-05-04 04:08:44 +00005984 MaskVec.push_back(StartIdx);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005985 }
5986
Craig Topper11ac1f82012-05-04 04:08:44 +00005987 SDValue V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(0));
5988 SDValue V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(1));
Nate Begeman9008ca62009-04-27 18:41:29 +00005989 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005990}
5991
Evan Chengd880b972008-05-09 21:53:03 +00005992/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005993///
Owen Andersone50ed302009-08-10 22:56:29 +00005994static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005995 SDValue SrcOp, SelectionDAG &DAG,
5996 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005997 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005998 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005999 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00006000 LD = dyn_cast<LoadSDNode>(SrcOp);
6001 if (!LD) {
6002 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
6003 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00006004 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00006005 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00006006 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006007 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00006008 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006009 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00006010 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006011 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006012 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
6013 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
6014 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00006015 SrcOp.getOperand(0)
6016 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006017 }
6018 }
6019 }
6020
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006021 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006022 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006023 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00006024 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006025}
6026
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006027/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6028/// which could not be matched by any known target speficic shuffle
6029static SDValue
6030LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Elena Demikhovsky15963732012-06-26 08:04:10 +00006031
6032 SDValue NewOp = Compact8x32ShuffleNode(SVOp, DAG);
6033 if (NewOp.getNode())
6034 return NewOp;
6035
Craig Topper8f35c132012-01-20 09:29:03 +00006036 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006037
Craig Topper8f35c132012-01-20 09:29:03 +00006038 unsigned NumElems = VT.getVectorNumElements();
6039 unsigned NumLaneElems = NumElems / 2;
6040
Craig Topper8f35c132012-01-20 09:29:03 +00006041 DebugLoc dl = SVOp->getDebugLoc();
6042 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00006043 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
Craig Topper8ae97ba2012-05-21 06:40:16 +00006044 SDValue Output[2];
Craig Topper8f35c132012-01-20 09:29:03 +00006045
Craig Topper9a2b6e12012-04-06 07:45:23 +00006046 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00006047 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006048 // Build a shuffle mask for the output, discovering on the fly which
6049 // input vectors to use as shuffle operands (recorded in InputUsed).
6050 // If building a suitable shuffle vector proves too hard, then bail
Craig Topper8ae97ba2012-05-21 06:40:16 +00006051 // out with UseBuildVector set.
6052 bool UseBuildVector = false;
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00006053 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00006054 unsigned LaneStart = l * NumLaneElems;
6055 for (unsigned i = 0; i != NumLaneElems; ++i) {
6056 // The mask element. This indexes into the input.
6057 int Idx = SVOp->getMaskElt(i+LaneStart);
6058 if (Idx < 0) {
6059 // the mask element does not index into any input vector.
6060 Mask.push_back(-1);
6061 continue;
6062 }
Craig Topper8f35c132012-01-20 09:29:03 +00006063
Craig Topper9a2b6e12012-04-06 07:45:23 +00006064 // The input vector this mask element indexes into.
6065 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006066
Craig Topper9a2b6e12012-04-06 07:45:23 +00006067 // Turn the index into an offset from the start of the input vector.
6068 Idx -= Input * NumLaneElems;
6069
6070 // Find or create a shuffle vector operand to hold this input.
6071 unsigned OpNo;
6072 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6073 if (InputUsed[OpNo] == Input)
6074 // This input vector is already an operand.
6075 break;
6076 if (InputUsed[OpNo] < 0) {
6077 // Create a new operand for this input vector.
6078 InputUsed[OpNo] = Input;
6079 break;
6080 }
6081 }
6082
6083 if (OpNo >= array_lengthof(InputUsed)) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00006084 // More than two input vectors used! Give up on trying to create a
6085 // shuffle vector. Insert all elements into a BUILD_VECTOR instead.
6086 UseBuildVector = true;
6087 break;
Craig Topper9a2b6e12012-04-06 07:45:23 +00006088 }
6089
6090 // Add the mask index for the new shuffle vector.
6091 Mask.push_back(Idx + OpNo * NumLaneElems);
6092 }
6093
Craig Topper8ae97ba2012-05-21 06:40:16 +00006094 if (UseBuildVector) {
6095 SmallVector<SDValue, 16> SVOps;
6096 for (unsigned i = 0; i != NumLaneElems; ++i) {
6097 // The mask element. This indexes into the input.
6098 int Idx = SVOp->getMaskElt(i+LaneStart);
6099 if (Idx < 0) {
6100 SVOps.push_back(DAG.getUNDEF(EltVT));
6101 continue;
6102 }
6103
6104 // The input vector this mask element indexes into.
6105 int Input = Idx / NumElems;
6106
6107 // Turn the index into an offset from the start of the input vector.
6108 Idx -= Input * NumElems;
6109
6110 // Extract the vector element by hand.
6111 SVOps.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
6112 SVOp->getOperand(Input),
6113 DAG.getIntPtrConstant(Idx)));
6114 }
6115
6116 // Construct the output using a BUILD_VECTOR.
6117 Output[l] = DAG.getNode(ISD::BUILD_VECTOR, dl, NVT, &SVOps[0],
6118 SVOps.size());
6119 } else if (InputUsed[0] < 0) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006120 // No input vectors were used! The result is undefined.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006121 Output[l] = DAG.getUNDEF(NVT);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006122 } else {
6123 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006124 (InputUsed[0] % 2) * NumLaneElems,
6125 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006126 // If only one input was used, use an undefined vector for the other.
6127 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6128 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006129 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006130 // At least one input vector was used. Create a new shuffle vector.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006131 Output[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006132 }
6133
6134 Mask.clear();
6135 }
Craig Topper8f35c132012-01-20 09:29:03 +00006136
6137 // Concatenate the result back
Craig Topper8ae97ba2012-05-21 06:40:16 +00006138 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Output[0], Output[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006139}
6140
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006141/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6142/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006143static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006144LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006145 SDValue V1 = SVOp->getOperand(0);
6146 SDValue V2 = SVOp->getOperand(1);
6147 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006148 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006149
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006150 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6151
Benjamin Kramer9c683542012-01-30 15:16:21 +00006152 std::pair<int, int> Locs[4];
6153 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006154 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006155
Evan Chengace3c172008-07-22 21:13:36 +00006156 unsigned NumHi = 0;
6157 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006158 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006159 int Idx = PermMask[i];
6160 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006161 Locs[i] = std::make_pair(-1, -1);
6162 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006163 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6164 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006165 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006166 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006167 NumLo++;
6168 } else {
6169 Locs[i] = std::make_pair(1, NumHi);
6170 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006171 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006172 NumHi++;
6173 }
6174 }
6175 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006176
Evan Chengace3c172008-07-22 21:13:36 +00006177 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006178 // If no more than two elements come from either vector. This can be
6179 // implemented with two shuffles. First shuffle gather the elements.
6180 // The second shuffle, which takes the first shuffle as both of its
6181 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006182 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006183
Benjamin Kramer9c683542012-01-30 15:16:21 +00006184 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006185
Benjamin Kramer9c683542012-01-30 15:16:21 +00006186 for (unsigned i = 0; i != 4; ++i)
6187 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006188 unsigned Idx = (i < 2) ? 0 : 4;
6189 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006190 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006191 }
Evan Chengace3c172008-07-22 21:13:36 +00006192
Nate Begeman9008ca62009-04-27 18:41:29 +00006193 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006194 }
6195
6196 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006197 // Otherwise, we must have three elements from one vector, call it X, and
6198 // one element from the other, call it Y. First, use a shufps to build an
6199 // intermediate vector with the one element from Y and the element from X
6200 // that will be in the same half in the final destination (the indexes don't
6201 // matter). Then, use a shufps to build the final vector, taking the half
6202 // containing the element from Y from the intermediate, and the other half
6203 // from X.
6204 if (NumHi == 3) {
6205 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006206 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006207 std::swap(V1, V2);
6208 }
6209
6210 // Find the element from V2.
6211 unsigned HiIndex;
6212 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006213 int Val = PermMask[HiIndex];
6214 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006215 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006216 if (Val >= 4)
6217 break;
6218 }
6219
Nate Begeman9008ca62009-04-27 18:41:29 +00006220 Mask1[0] = PermMask[HiIndex];
6221 Mask1[1] = -1;
6222 Mask1[2] = PermMask[HiIndex^1];
6223 Mask1[3] = -1;
6224 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006225
6226 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006227 Mask1[0] = PermMask[0];
6228 Mask1[1] = PermMask[1];
6229 Mask1[2] = HiIndex & 1 ? 6 : 4;
6230 Mask1[3] = HiIndex & 1 ? 4 : 6;
6231 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006232 }
Craig Topper69947b92012-04-23 06:57:04 +00006233
6234 Mask1[0] = HiIndex & 1 ? 2 : 0;
6235 Mask1[1] = HiIndex & 1 ? 0 : 2;
6236 Mask1[2] = PermMask[2];
6237 Mask1[3] = PermMask[3];
6238 if (Mask1[2] >= 0)
6239 Mask1[2] += 4;
6240 if (Mask1[3] >= 0)
6241 Mask1[3] += 4;
6242 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006243 }
6244
6245 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006246 int LoMask[] = { -1, -1, -1, -1 };
6247 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006248
Benjamin Kramer9c683542012-01-30 15:16:21 +00006249 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006250 unsigned MaskIdx = 0;
6251 unsigned LoIdx = 0;
6252 unsigned HiIdx = 2;
6253 for (unsigned i = 0; i != 4; ++i) {
6254 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006255 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006256 MaskIdx = 1;
6257 LoIdx = 0;
6258 HiIdx = 2;
6259 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006260 int Idx = PermMask[i];
6261 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006262 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006263 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006264 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006265 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006266 LoIdx++;
6267 } else {
6268 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006269 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006270 HiIdx++;
6271 }
6272 }
6273
Nate Begeman9008ca62009-04-27 18:41:29 +00006274 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6275 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006276 int MaskOps[] = { -1, -1, -1, -1 };
6277 for (unsigned i = 0; i != 4; ++i)
6278 if (Locs[i].first != -1)
6279 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006280 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006281}
6282
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006283static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006284 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006285 V = V.getOperand(0);
6286 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6287 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006288 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6289 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6290 // BUILD_VECTOR (load), undef
6291 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006292 if (MayFoldLoad(V))
6293 return true;
6294 return false;
6295}
6296
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006297// FIXME: the version above should always be used. Since there's
6298// a bug where several vector shuffles can't be folded because the
6299// DAG is not updated during lowering and a node claims to have two
6300// uses while it only has one, use this version, and let isel match
6301// another instruction if the load really happens to have more than
6302// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006303// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006304static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006305 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006306 V = V.getOperand(0);
6307 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6308 V = V.getOperand(0);
6309 if (ISD::isNormalLoad(V.getNode()))
6310 return true;
6311 return false;
6312}
6313
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006314static
Evan Cheng835580f2010-10-07 20:50:20 +00006315SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6316 EVT VT = Op.getValueType();
6317
6318 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006319 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6320 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006321 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6322 V1, DAG));
6323}
6324
6325static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006326SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006327 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006328 SDValue V1 = Op.getOperand(0);
6329 SDValue V2 = Op.getOperand(1);
6330 EVT VT = Op.getValueType();
6331
6332 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6333
Craig Topper1accb7e2012-01-10 06:54:16 +00006334 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006335 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6336
Evan Cheng0899f5c2011-08-31 02:05:24 +00006337 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6338 return DAG.getNode(ISD::BITCAST, dl, VT,
6339 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6340 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6341 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006342}
6343
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006344static
6345SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6346 SDValue V1 = Op.getOperand(0);
6347 SDValue V2 = Op.getOperand(1);
6348 EVT VT = Op.getValueType();
6349
6350 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6351 "unsupported shuffle type");
6352
6353 if (V2.getOpcode() == ISD::UNDEF)
6354 V2 = V1;
6355
6356 // v4i32 or v4f32
6357 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6358}
6359
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006360static
Craig Topper1accb7e2012-01-10 06:54:16 +00006361SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006362 SDValue V1 = Op.getOperand(0);
6363 SDValue V2 = Op.getOperand(1);
6364 EVT VT = Op.getValueType();
6365 unsigned NumElems = VT.getVectorNumElements();
6366
6367 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6368 // operand of these instructions is only memory, so check if there's a
6369 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6370 // same masks.
6371 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006372
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006373 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006374 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006375 CanFoldLoad = true;
6376
6377 // When V1 is a load, it can be folded later into a store in isel, example:
6378 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6379 // turns into:
6380 // (MOVLPSmr addr:$src1, VR128:$src2)
6381 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006382 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006383 CanFoldLoad = true;
6384
Dan Gohman65fd6562011-11-03 21:49:52 +00006385 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006386 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006387 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006388 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6389
6390 if (NumElems == 4)
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00006391 // If we don't care about the second element, proceed to use movss.
Dan Gohman65fd6562011-11-03 21:49:52 +00006392 if (SVOp->getMaskElt(1) != -1)
6393 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006394 }
6395
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006396 // movl and movlp will both match v2i64, but v2i64 is never matched by
6397 // movl earlier because we make it strict to avoid messing with the movlp load
6398 // folding logic (see the code above getMOVLP call). Match it here then,
6399 // this is horrible, but will stay like this until we move all shuffle
6400 // matching to x86 specific nodes. Note that for the 1st condition all
6401 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006402 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006403 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6404 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006405 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006406 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006407 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006408 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006409
6410 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6411
6412 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006413 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006414 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006415}
6416
Nadav Rotem154819d2012-04-09 07:45:58 +00006417SDValue
6418X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006419 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6420 EVT VT = Op.getValueType();
6421 DebugLoc dl = Op.getDebugLoc();
6422 SDValue V1 = Op.getOperand(0);
6423 SDValue V2 = Op.getOperand(1);
6424
6425 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006426 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006427
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006428 // Handle splat operations
6429 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006430 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006431 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006432
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006433 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006434 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006435 if (Broadcast.getNode())
6436 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006437
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006438 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006439 if ((Size == 128 && NumElem <= 4) ||
6440 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006441 return SDValue();
6442
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006443 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006444 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006445 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006446
6447 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6448 // do it!
Craig Topperf3640d72012-05-04 04:44:49 +00006449 if (VT == MVT::v8i16 || VT == MVT::v16i8 ||
6450 VT == MVT::v16i16 || VT == MVT::v32i8) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006451 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6452 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006453 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006454 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006455 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006456 // FIXME: Figure out a cleaner way to do this.
6457 // Try to make use of movq to zero out the top part.
6458 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6459 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6460 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006461 EVT NewVT = NewOp.getValueType();
6462 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6463 NewVT, true, false))
6464 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006465 DAG, Subtarget, dl);
6466 }
6467 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6468 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006469 if (NewOp.getNode()) {
6470 EVT NewVT = NewOp.getValueType();
6471 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6472 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6473 DAG, Subtarget, dl);
6474 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006475 }
6476 }
6477 return SDValue();
6478}
6479
Dan Gohman475871a2008-07-27 21:46:04 +00006480SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006481X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006482 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006483 SDValue V1 = Op.getOperand(0);
6484 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006485 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006486 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006487 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006488 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006489 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006490 bool V1IsSplat = false;
6491 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006492 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006493 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006494 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006495 MachineFunction &MF = DAG.getMachineFunction();
6496 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006497
Craig Topper3426a3e2011-11-14 06:46:21 +00006498 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006499
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006500 if (V1IsUndef && V2IsUndef)
6501 return DAG.getUNDEF(VT);
6502
6503 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006504
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006505 // Vector shuffle lowering takes 3 steps:
6506 //
6507 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6508 // narrowing and commutation of operands should be handled.
6509 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6510 // shuffle nodes.
6511 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6512 // so the shuffle can be broken into other shuffles and the legalizer can
6513 // try the lowering again.
6514 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006515 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006516 // be matched during isel, all of them must be converted to a target specific
6517 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006518
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006519 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6520 // narrowing and commutation of operands should be handled. The actual code
6521 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006522 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006523 if (NewOp.getNode())
6524 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006525
Craig Topper5aaffa82012-02-19 02:53:47 +00006526 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6527
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006528 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6529 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006530 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006531 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006532 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006533 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006534
Craig Topperdd637ae2012-02-19 05:41:45 +00006535 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006536 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006537 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006538
Craig Topperdd637ae2012-02-19 05:41:45 +00006539 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006540 return getMOVHighToLow(Op, dl, DAG);
6541
6542 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006543 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006544 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006545 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006546
Craig Topper5aaffa82012-02-19 02:53:47 +00006547 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006548 // The actual implementation will match the mask in the if above and then
6549 // during isel it can match several different instructions, not only pshufd
6550 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006551 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6552 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006553
Craig Topper5aaffa82012-02-19 02:53:47 +00006554 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006555
Craig Topperdbd98a42012-02-07 06:28:42 +00006556 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6557 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6558
Craig Topper1accb7e2012-01-10 06:54:16 +00006559 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006560 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6561
Craig Topperb3982da2011-12-31 23:50:21 +00006562 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006563 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006564 }
Eric Christopherfd179292009-08-27 18:07:15 +00006565
Evan Chengf26ffe92008-05-29 08:22:04 +00006566 // Check if this can be converted into a logical shift.
6567 bool isLeft = false;
6568 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006569 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006570 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006571 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006572 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006573 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006574 EVT EltVT = VT.getVectorElementType();
6575 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006576 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006577 }
Eric Christopherfd179292009-08-27 18:07:15 +00006578
Craig Topper5aaffa82012-02-19 02:53:47 +00006579 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006580 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006581 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006582 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006583 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006584 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6585
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006586 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006587 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6588 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006589 }
Eric Christopherfd179292009-08-27 18:07:15 +00006590
Nate Begeman9008ca62009-04-27 18:41:29 +00006591 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006592 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006593 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006594
Craig Topperdd637ae2012-02-19 05:41:45 +00006595 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006596 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006597
Craig Topperdd637ae2012-02-19 05:41:45 +00006598 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006599 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006600
Craig Topperdd637ae2012-02-19 05:41:45 +00006601 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006602 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006603
Craig Topperdd637ae2012-02-19 05:41:45 +00006604 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006605 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006606
Craig Topperdd637ae2012-02-19 05:41:45 +00006607 if (ShouldXformToMOVHLPS(M, VT) ||
6608 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006609 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006610
Evan Chengf26ffe92008-05-29 08:22:04 +00006611 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006612 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006613 EVT EltVT = VT.getVectorElementType();
6614 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006615 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006616 }
Eric Christopherfd179292009-08-27 18:07:15 +00006617
Evan Cheng9eca5e82006-10-25 21:49:50 +00006618 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006619 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6620 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006621 V1IsSplat = isSplatVector(V1.getNode());
6622 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006623
Chris Lattner8a594482007-11-25 00:24:49 +00006624 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006625 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6626 CommuteVectorShuffleMask(M, NumElems);
6627 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006628 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006629 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006630 }
6631
Craig Topperbeabc6c2011-12-05 06:56:46 +00006632 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006633 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006634 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006635 return V1;
6636 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6637 // the instruction selector will not match, so get a canonical MOVL with
6638 // swapped operands to undo the commute.
6639 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006640 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006641
Craig Topperbeabc6c2011-12-05 06:56:46 +00006642 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006643 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006644
Craig Topperbeabc6c2011-12-05 06:56:46 +00006645 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006646 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006647
Evan Cheng9bbbb982006-10-25 20:48:19 +00006648 if (V2IsSplat) {
6649 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006650 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006651 // new vector_shuffle with the corrected mask.p
6652 SmallVector<int, 8> NewMask(M.begin(), M.end());
6653 NormalizeMask(NewMask, NumElems);
Craig Topper69947b92012-04-23 06:57:04 +00006654 if (isUNPCKLMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006655 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00006656 if (isUNPCKHMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006657 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006658 }
6659
Evan Cheng9eca5e82006-10-25 21:49:50 +00006660 if (Commuted) {
6661 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006662 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006663 CommuteVectorShuffleMask(M, NumElems);
6664 std::swap(V1, V2);
6665 std::swap(V1IsSplat, V2IsSplat);
6666 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006667
Craig Topper39a9e482012-02-11 06:24:48 +00006668 if (isUNPCKLMask(M, VT, HasAVX2))
6669 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006670
Craig Topper39a9e482012-02-11 06:24:48 +00006671 if (isUNPCKHMask(M, VT, HasAVX2))
6672 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006673 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006674
Nate Begeman9008ca62009-04-27 18:41:29 +00006675 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006676 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006677 return CommuteVectorShuffle(SVOp, DAG);
6678
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006679 // The checks below are all present in isShuffleMaskLegal, but they are
6680 // inlined here right now to enable us to directly emit target specific
6681 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006682
Craig Topper0e2037b2012-01-20 05:53:00 +00006683 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006684 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006685 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006686 DAG);
6687
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006688 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6689 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006690 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006691 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006692 }
6693
Craig Toppera9a568a2012-05-02 08:03:44 +00006694 if (isPSHUFHWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006695 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006696 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006697 DAG);
6698
Craig Toppera9a568a2012-05-02 08:03:44 +00006699 if (isPSHUFLWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006700 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006701 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006702 DAG);
6703
Craig Topper1a7700a2012-01-19 08:19:12 +00006704 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006705 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006706 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006707
Craig Topper94438ba2011-12-16 08:06:31 +00006708 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006709 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006710 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006711 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006712
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006713 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006714 // Generate target specific nodes for 128 or 256-bit shuffles only
6715 // supported in the AVX instruction set.
6716 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006717
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006718 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006719 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006720 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6721
Craig Topper70b883b2011-11-28 10:14:51 +00006722 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006723 if (isVPERMILPMask(M, VT, HasAVX)) {
6724 if (HasAVX2 && VT == MVT::v8i32)
6725 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006726 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006727 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006728 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006729 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006730
Craig Topper70b883b2011-11-28 10:14:51 +00006731 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006732 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006733 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006734 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006735
Craig Topper1842ba02012-04-23 06:38:28 +00006736 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006737 if (BlendOp.getNode())
6738 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006739
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006740 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006741 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006742 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006743 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006744 }
Craig Topper92040742012-04-16 06:43:40 +00006745 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6746 &permclMask[0], 8);
6747 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006748 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006749 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006750 }
Craig Topper095c5282012-04-15 23:48:57 +00006751
Craig Topper8325c112012-04-16 00:41:45 +00006752 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6753 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006754 getShuffleCLImmediate(SVOp), DAG);
6755
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006756
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006757 //===--------------------------------------------------------------------===//
6758 // Since no target specific shuffle was selected for this generic one,
6759 // lower it into other known shuffles. FIXME: this isn't true yet, but
6760 // this is the plan.
6761 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006762
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006763 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6764 if (VT == MVT::v8i16) {
6765 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6766 if (NewOp.getNode())
6767 return NewOp;
6768 }
6769
6770 if (VT == MVT::v16i8) {
6771 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6772 if (NewOp.getNode())
6773 return NewOp;
6774 }
6775
6776 // Handle all 128-bit wide vectors with 4 elements, and match them with
6777 // several different shuffle types.
6778 if (NumElems == 4 && VT.getSizeInBits() == 128)
6779 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6780
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006781 // Handle general 256-bit shuffles
6782 if (VT.is256BitVector())
6783 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6784
Dan Gohman475871a2008-07-27 21:46:04 +00006785 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006786}
6787
Dan Gohman475871a2008-07-27 21:46:04 +00006788SDValue
6789X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006790 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006791 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006792 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006793
6794 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6795 return SDValue();
6796
Duncan Sands83ec4b62008-06-06 12:08:01 +00006797 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006798 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006799 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006800 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006801 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006802 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006803 }
6804
6805 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006806 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6807 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6808 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006809 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6810 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006811 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006812 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006813 Op.getOperand(0)),
6814 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006815 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006816 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006817 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006818 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006819 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006820 }
6821
6822 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006823 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6824 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006825 // result has a single use which is a store or a bitcast to i32. And in
6826 // the case of a store, it's not worth it if the index is a constant 0,
6827 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006828 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006829 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006830 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006831 if ((User->getOpcode() != ISD::STORE ||
6832 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6833 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006834 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006835 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006836 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006837 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006838 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006839 Op.getOperand(0)),
6840 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006841 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00006842 }
6843
6844 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00006845 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006846 if (isa<ConstantSDNode>(Op.getOperand(1)))
6847 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006848 }
Dan Gohman475871a2008-07-27 21:46:04 +00006849 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006850}
6851
6852
Dan Gohman475871a2008-07-27 21:46:04 +00006853SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006854X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6855 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006856 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006857 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006858
David Greene74a579d2011-02-10 16:57:36 +00006859 SDValue Vec = Op.getOperand(0);
6860 EVT VecVT = Vec.getValueType();
6861
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006862 // If this is a 256-bit vector result, first extract the 128-bit vector and
6863 // then extract the element from the 128-bit vector.
6864 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006865 DebugLoc dl = Op.getNode()->getDebugLoc();
6866 unsigned NumElems = VecVT.getVectorNumElements();
6867 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006868 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6869
6870 // Get the 128-bit vector.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006871 Vec = Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006872
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006873 if (IdxVal >= NumElems/2)
6874 IdxVal -= NumElems/2;
David Greene74a579d2011-02-10 16:57:36 +00006875 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006876 DAG.getConstant(IdxVal, MVT::i32));
David Greene74a579d2011-02-10 16:57:36 +00006877 }
6878
6879 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6880
Craig Topperd0a31172012-01-10 06:37:29 +00006881 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006882 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006883 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006884 return Res;
6885 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006886
Owen Andersone50ed302009-08-10 22:56:29 +00006887 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006888 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006889 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006890 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006891 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006892 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006893 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006894 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6895 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006896 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006897 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006898 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006899 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006900 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006901 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006902 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006903 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006904 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006905 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006906 }
6907
6908 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006909 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006910 if (Idx == 0)
6911 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006912
Evan Cheng0db9fe62006-04-25 20:13:52 +00006913 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006914 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006915 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006916 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006917 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006918 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006919 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00006920 }
6921
6922 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006923 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6924 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6925 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006926 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006927 if (Idx == 0)
6928 return Op;
6929
6930 // UNPCKHPD the element to the lowest double word, then movsd.
6931 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6932 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006933 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006934 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006935 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006936 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006937 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006938 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006939 }
6940
Dan Gohman475871a2008-07-27 21:46:04 +00006941 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006942}
6943
Dan Gohman475871a2008-07-27 21:46:04 +00006944SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006945X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6946 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006947 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006948 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006949 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006950
Dan Gohman475871a2008-07-27 21:46:04 +00006951 SDValue N0 = Op.getOperand(0);
6952 SDValue N1 = Op.getOperand(1);
6953 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006954
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006955 if (VT.getSizeInBits() == 256)
6956 return SDValue();
6957
Dan Gohman8a55ce42009-09-23 21:02:20 +00006958 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006959 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006960 unsigned Opc;
6961 if (VT == MVT::v8i16)
6962 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006963 else if (VT == MVT::v16i8)
6964 Opc = X86ISD::PINSRB;
6965 else
6966 Opc = X86ISD::PINSRB;
6967
Nate Begeman14d12ca2008-02-11 04:19:36 +00006968 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6969 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006970 if (N1.getValueType() != MVT::i32)
6971 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6972 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006973 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006974 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006975 }
6976
6977 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006978 // Bits [7:6] of the constant are the source select. This will always be
6979 // zero here. The DAG Combiner may combine an extract_elt index into these
6980 // bits. For example (insert (extract, 3), 2) could be matched by putting
6981 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006982 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006983 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006984 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006985 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006986 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006987 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006988 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006989 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006990 }
6991
6992 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006993 // PINSR* works with constant index.
6994 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006995 }
Dan Gohman475871a2008-07-27 21:46:04 +00006996 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006997}
6998
Dan Gohman475871a2008-07-27 21:46:04 +00006999SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007000X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007001 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007002 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007003
David Greene6b381262011-02-09 15:32:06 +00007004 DebugLoc dl = Op.getDebugLoc();
7005 SDValue N0 = Op.getOperand(0);
7006 SDValue N1 = Op.getOperand(1);
7007 SDValue N2 = Op.getOperand(2);
7008
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007009 // If this is a 256-bit vector result, first extract the 128-bit vector,
7010 // insert the element into the extracted half and then place it back.
7011 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00007012 if (!isa<ConstantSDNode>(N2))
7013 return SDValue();
7014
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007015 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007016 unsigned NumElems = VT.getVectorNumElements();
7017 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007018 SDValue V = Extract128BitVector(N0, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007019
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007020 // Insert the element into the desired half.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007021 bool Upper = IdxVal >= NumElems/2;
7022 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V, N1,
7023 DAG.getConstant(Upper ? IdxVal-NumElems/2 : IdxVal, MVT::i32));
David Greene6b381262011-02-09 15:32:06 +00007024
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007025 // Insert the changed part back to the 256-bit vector
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007026 return Insert128BitVector(N0, V, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007027 }
7028
Craig Topperd0a31172012-01-10 06:37:29 +00007029 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007030 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7031
Dan Gohman8a55ce42009-09-23 21:02:20 +00007032 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007033 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007034
Dan Gohman8a55ce42009-09-23 21:02:20 +00007035 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007036 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7037 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007038 if (N1.getValueType() != MVT::i32)
7039 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7040 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007041 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007042 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007043 }
Dan Gohman475871a2008-07-27 21:46:04 +00007044 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007045}
7046
Dan Gohman475871a2008-07-27 21:46:04 +00007047SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007048X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007049 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007050 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007051 EVT OpVT = Op.getValueType();
7052
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007053 // If this is a 256-bit vector result, first insert into a 128-bit
7054 // vector and then insert into the 256-bit vector.
7055 if (OpVT.getSizeInBits() > 128) {
7056 // Insert into a 128-bit vector.
7057 EVT VT128 = EVT::getVectorVT(*Context,
7058 OpVT.getVectorElementType(),
7059 OpVT.getVectorNumElements() / 2);
7060
7061 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7062
7063 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00007064 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007065 }
7066
Craig Topperd77d2fe2012-04-29 20:22:05 +00007067 if (OpVT == MVT::v1i64 &&
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007068 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007069 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007070
Owen Anderson825b72b2009-08-11 20:47:22 +00007071 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Craig Topperd77d2fe2012-04-29 20:22:05 +00007072 assert(OpVT.getSizeInBits() == 128 && "Expected an SSE type!");
7073 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00007074 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007075}
7076
David Greene91585092011-01-26 15:38:49 +00007077// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7078// a simple subregister reference or explicit instructions to grab
7079// upper bits of a vector.
7080SDValue
7081X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7082 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007083 DebugLoc dl = Op.getNode()->getDebugLoc();
7084 SDValue Vec = Op.getNode()->getOperand(0);
7085 SDValue Idx = Op.getNode()->getOperand(1);
7086
Craig Topperb14940a2012-04-22 20:55:18 +00007087 if (Op.getNode()->getValueType(0).getSizeInBits() == 128 &&
7088 Vec.getNode()->getValueType(0).getSizeInBits() == 256 &&
7089 isa<ConstantSDNode>(Idx)) {
7090 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7091 return Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00007092 }
David Greene91585092011-01-26 15:38:49 +00007093 }
7094 return SDValue();
7095}
7096
David Greenecfe33c42011-01-26 19:13:22 +00007097// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7098// simple superregister reference or explicit instructions to insert
7099// the upper bits of a vector.
7100SDValue
7101X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7102 if (Subtarget->hasAVX()) {
7103 DebugLoc dl = Op.getNode()->getDebugLoc();
7104 SDValue Vec = Op.getNode()->getOperand(0);
7105 SDValue SubVec = Op.getNode()->getOperand(1);
7106 SDValue Idx = Op.getNode()->getOperand(2);
7107
Craig Topperb14940a2012-04-22 20:55:18 +00007108 if (Op.getNode()->getValueType(0).getSizeInBits() == 256 &&
7109 SubVec.getNode()->getValueType(0).getSizeInBits() == 128 &&
7110 isa<ConstantSDNode>(Idx)) {
7111 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7112 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007113 }
7114 }
7115 return SDValue();
7116}
7117
Bill Wendling056292f2008-09-16 21:48:12 +00007118// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7119// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7120// one of the above mentioned nodes. It has to be wrapped because otherwise
7121// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7122// be used to form addressing mode. These wrapped nodes will be selected
7123// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007124SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007125X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007126 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007127
Chris Lattner41621a22009-06-26 19:22:52 +00007128 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7129 // global base reg.
7130 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007131 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007132 CodeModel::Model M = getTargetMachine().getCodeModel();
7133
Chris Lattner4f066492009-07-11 20:29:19 +00007134 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007135 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007136 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007137 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007138 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007139 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007140 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007141
Evan Cheng1606e8e2009-03-13 07:51:59 +00007142 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007143 CP->getAlignment(),
7144 CP->getOffset(), OpFlag);
7145 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007146 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007147 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007148 if (OpFlag) {
7149 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007150 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007151 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007152 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007153 }
7154
7155 return Result;
7156}
7157
Dan Gohmand858e902010-04-17 15:26:15 +00007158SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007159 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007160
Chris Lattner18c59872009-06-27 04:16:01 +00007161 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7162 // global base reg.
7163 unsigned char OpFlag = 0;
7164 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007165 CodeModel::Model M = getTargetMachine().getCodeModel();
7166
Chris Lattner4f066492009-07-11 20:29:19 +00007167 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007168 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007169 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007170 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007171 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007172 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007173 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007174
Chris Lattner18c59872009-06-27 04:16:01 +00007175 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7176 OpFlag);
7177 DebugLoc DL = JT->getDebugLoc();
7178 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007179
Chris Lattner18c59872009-06-27 04:16:01 +00007180 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007181 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007182 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7183 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007184 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007185 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007186
Chris Lattner18c59872009-06-27 04:16:01 +00007187 return Result;
7188}
7189
7190SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007191X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007192 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007193
Chris Lattner18c59872009-06-27 04:16:01 +00007194 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7195 // global base reg.
7196 unsigned char OpFlag = 0;
7197 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007198 CodeModel::Model M = getTargetMachine().getCodeModel();
7199
Chris Lattner4f066492009-07-11 20:29:19 +00007200 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007201 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7202 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7203 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007204 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007205 } else if (Subtarget->isPICStyleGOT()) {
7206 OpFlag = X86II::MO_GOT;
7207 } else if (Subtarget->isPICStyleStubPIC()) {
7208 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7209 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7210 OpFlag = X86II::MO_DARWIN_NONLAZY;
7211 }
Eric Christopherfd179292009-08-27 18:07:15 +00007212
Chris Lattner18c59872009-06-27 04:16:01 +00007213 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007214
Chris Lattner18c59872009-06-27 04:16:01 +00007215 DebugLoc DL = Op.getDebugLoc();
7216 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007217
7218
Chris Lattner18c59872009-06-27 04:16:01 +00007219 // With PIC, the address is actually $g + Offset.
7220 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007221 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007222 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7223 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007224 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007225 Result);
7226 }
Eric Christopherfd179292009-08-27 18:07:15 +00007227
Eli Friedman586272d2011-08-11 01:48:05 +00007228 // For symbols that require a load from a stub to get the address, emit the
7229 // load.
7230 if (isGlobalStubReference(OpFlag))
7231 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007232 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007233
Chris Lattner18c59872009-06-27 04:16:01 +00007234 return Result;
7235}
7236
Dan Gohman475871a2008-07-27 21:46:04 +00007237SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007238X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007239 // Create the TargetBlockAddressAddress node.
7240 unsigned char OpFlags =
7241 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007242 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007243 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007244 DebugLoc dl = Op.getDebugLoc();
7245 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7246 /*isTarget=*/true, OpFlags);
7247
Dan Gohmanf705adb2009-10-30 01:28:02 +00007248 if (Subtarget->isPICStyleRIPRel() &&
7249 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007250 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7251 else
7252 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007253
Dan Gohman29cbade2009-11-20 23:18:13 +00007254 // With PIC, the address is actually $g + Offset.
7255 if (isGlobalRelativeToPICBase(OpFlags)) {
7256 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7257 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7258 Result);
7259 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007260
7261 return Result;
7262}
7263
7264SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007265X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007266 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007267 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007268 // Create the TargetGlobalAddress node, folding in the constant
7269 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007270 unsigned char OpFlags =
7271 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007272 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007273 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007274 if (OpFlags == X86II::MO_NO_FLAG &&
7275 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007276 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007277 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007278 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007279 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007280 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007281 }
Eric Christopherfd179292009-08-27 18:07:15 +00007282
Chris Lattner4f066492009-07-11 20:29:19 +00007283 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007284 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007285 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7286 else
7287 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007288
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007289 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007290 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007291 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7292 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007293 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007294 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007295
Chris Lattner36c25012009-07-10 07:34:39 +00007296 // For globals that require a load from a stub to get the address, emit the
7297 // load.
7298 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007299 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007300 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007301
Dan Gohman6520e202008-10-18 02:06:02 +00007302 // If there was a non-zero offset that we didn't fold, create an explicit
7303 // addition for it.
7304 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007305 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007306 DAG.getConstant(Offset, getPointerTy()));
7307
Evan Cheng0db9fe62006-04-25 20:13:52 +00007308 return Result;
7309}
7310
Evan Chengda43bcf2008-09-24 00:05:32 +00007311SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007312X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007313 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007314 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007315 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007316}
7317
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007318static SDValue
7319GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007320 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007321 unsigned char OperandFlags, bool LocalDynamic = false) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007322 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007323 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007324 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007325 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007326 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007327 GA->getOffset(),
7328 OperandFlags);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007329
7330 X86ISD::NodeType CallType = LocalDynamic ? X86ISD::TLSBASEADDR
7331 : X86ISD::TLSADDR;
7332
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007333 if (InFlag) {
7334 SDValue Ops[] = { Chain, TGA, *InFlag };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007335 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007336 } else {
7337 SDValue Ops[] = { Chain, TGA };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007338 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007339 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007340
7341 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007342 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007343
Rafael Espindola15f1b662009-04-24 12:59:40 +00007344 SDValue Flag = Chain.getValue(1);
7345 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007346}
7347
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007348// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007349static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007350LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007351 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007352 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007353 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7354 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007355 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007356 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007357 InFlag = Chain.getValue(1);
7358
Chris Lattnerb903bed2009-06-26 21:20:29 +00007359 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007360}
7361
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007362// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007363static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007364LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007365 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007366 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7367 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007368}
7369
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007370static SDValue LowerToTLSLocalDynamicModel(GlobalAddressSDNode *GA,
7371 SelectionDAG &DAG,
7372 const EVT PtrVT,
7373 bool is64Bit) {
7374 DebugLoc dl = GA->getDebugLoc();
7375
7376 // Get the start address of the TLS block for this module.
7377 X86MachineFunctionInfo* MFI = DAG.getMachineFunction()
7378 .getInfo<X86MachineFunctionInfo>();
7379 MFI->incNumLocalDynamicTLSAccesses();
7380
7381 SDValue Base;
7382 if (is64Bit) {
7383 Base = GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, X86::RAX,
7384 X86II::MO_TLSLD, /*LocalDynamic=*/true);
7385 } else {
7386 SDValue InFlag;
7387 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
7388 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT), InFlag);
7389 InFlag = Chain.getValue(1);
7390 Base = GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX,
7391 X86II::MO_TLSLDM, /*LocalDynamic=*/true);
7392 }
7393
7394 // Note: the CleanupLocalDynamicTLSPass will remove redundant computations
7395 // of Base.
7396
7397 // Build x@dtpoff.
7398 unsigned char OperandFlags = X86II::MO_DTPOFF;
7399 unsigned WrapperKind = X86ISD::Wrapper;
7400 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7401 GA->getValueType(0),
7402 GA->getOffset(), OperandFlags);
7403 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
7404
7405 // Add x@dtpoff with the base.
7406 return DAG.getNode(ISD::ADD, dl, PtrVT, Offset, Base);
7407}
7408
Hans Wennborg228756c2012-05-11 10:11:01 +00007409// Lower ISD::GlobalTLSAddress using the "initial exec" or "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007410static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007411 const EVT PtrVT, TLSModel::Model model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007412 bool is64Bit, bool isPIC) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007413 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007414
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007415 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7416 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7417 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007418
Michael J. Spencerec38de22010-10-10 22:04:20 +00007419 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007420 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007421 MachinePointerInfo(Ptr),
7422 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007423
Chris Lattnerb903bed2009-06-26 21:20:29 +00007424 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007425 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7426 // initialexec.
7427 unsigned WrapperKind = X86ISD::Wrapper;
7428 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007429 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Hans Wennborg228756c2012-05-11 10:11:01 +00007430 } else if (model == TLSModel::InitialExec) {
7431 if (is64Bit) {
7432 OperandFlags = X86II::MO_GOTTPOFF;
7433 WrapperKind = X86ISD::WrapperRIP;
7434 } else {
7435 OperandFlags = isPIC ? X86II::MO_GOTNTPOFF : X86II::MO_INDNTPOFF;
7436 }
Chris Lattner18c59872009-06-27 04:16:01 +00007437 } else {
Hans Wennborg228756c2012-05-11 10:11:01 +00007438 llvm_unreachable("Unexpected model");
Chris Lattnerb903bed2009-06-26 21:20:29 +00007439 }
Eric Christopherfd179292009-08-27 18:07:15 +00007440
Hans Wennborg228756c2012-05-11 10:11:01 +00007441 // emit "addl x@ntpoff,%eax" (local exec)
7442 // or "addl x@indntpoff,%eax" (initial exec)
7443 // or "addl x@gotntpoff(%ebx) ,%eax" (initial exec, 32-bit pic)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007444 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007445 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007446 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007447 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007448
Hans Wennborg228756c2012-05-11 10:11:01 +00007449 if (model == TLSModel::InitialExec) {
7450 if (isPIC && !is64Bit) {
7451 Offset = DAG.getNode(ISD::ADD, dl, PtrVT,
7452 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT),
7453 Offset);
Hans Wennborg228756c2012-05-11 10:11:01 +00007454 }
Rafael Espindola94e3b382012-06-29 04:22:35 +00007455
7456 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
7457 MachinePointerInfo::getGOT(), false, false, false,
7458 0);
Hans Wennborg228756c2012-05-11 10:11:01 +00007459 }
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007460
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007461 // The address of the thread local variable is the add of the thread
7462 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007463 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007464}
7465
Dan Gohman475871a2008-07-27 21:46:04 +00007466SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007467X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007468
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007469 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007470 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007471
Eric Christopher30ef0e52010-06-03 04:07:48 +00007472 if (Subtarget->isTargetELF()) {
Chandler Carruth34797132012-04-08 17:20:55 +00007473 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007474
Eric Christopher30ef0e52010-06-03 04:07:48 +00007475 switch (model) {
7476 case TLSModel::GeneralDynamic:
Eric Christopher30ef0e52010-06-03 04:07:48 +00007477 if (Subtarget->is64Bit())
7478 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7479 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007480 case TLSModel::LocalDynamic:
7481 return LowerToTLSLocalDynamicModel(GA, DAG, getPointerTy(),
7482 Subtarget->is64Bit());
Eric Christopher30ef0e52010-06-03 04:07:48 +00007483 case TLSModel::InitialExec:
7484 case TLSModel::LocalExec:
7485 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007486 Subtarget->is64Bit(),
7487 getTargetMachine().getRelocationModel() == Reloc::PIC_);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007488 }
Craig Toppere8eb1162012-04-23 03:26:18 +00007489 llvm_unreachable("Unknown TLS model.");
7490 }
7491
7492 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007493 // Darwin only has one model of TLS. Lower to that.
7494 unsigned char OpFlag = 0;
7495 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7496 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007497
Eric Christopher30ef0e52010-06-03 04:07:48 +00007498 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7499 // global base reg.
7500 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7501 !Subtarget->is64Bit();
7502 if (PIC32)
7503 OpFlag = X86II::MO_TLVP_PIC_BASE;
7504 else
7505 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007506 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007507 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007508 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007509 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007510 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007511
Eric Christopher30ef0e52010-06-03 04:07:48 +00007512 // With PIC32, the address is actually $g + Offset.
7513 if (PIC32)
7514 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7515 DAG.getNode(X86ISD::GlobalBaseReg,
7516 DebugLoc(), getPointerTy()),
7517 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007518
Eric Christopher30ef0e52010-06-03 04:07:48 +00007519 // Lowering the machine isd will make sure everything is in the right
7520 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007521 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007522 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007523 SDValue Args[] = { Chain, Offset };
7524 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007525
Eric Christopher30ef0e52010-06-03 04:07:48 +00007526 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7527 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7528 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007529
Eric Christopher30ef0e52010-06-03 04:07:48 +00007530 // And our return value (tls address) is in the standard call return value
7531 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007532 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007533 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7534 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00007535 }
7536
7537 if (Subtarget->isTargetWindows()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007538 // Just use the implicit TLS architecture
7539 // Need to generate someting similar to:
7540 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7541 // ; from TEB
7542 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7543 // mov rcx, qword [rdx+rcx*8]
7544 // mov eax, .tls$:tlsvar
7545 // [rax+rcx] contains the address
7546 // Windows 64bit: gs:0x58
7547 // Windows 32bit: fs:__tls_array
7548
7549 // If GV is an alias then use the aliasee for determining
7550 // thread-localness.
7551 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7552 GV = GA->resolveAliasedGlobal(false);
7553 DebugLoc dl = GA->getDebugLoc();
7554 SDValue Chain = DAG.getEntryNode();
7555
7556 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7557 // %gs:0x58 (64-bit).
7558 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7559 ? Type::getInt8PtrTy(*DAG.getContext(),
7560 256)
7561 : Type::getInt32PtrTy(*DAG.getContext(),
7562 257));
7563
7564 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7565 Subtarget->is64Bit()
7566 ? DAG.getIntPtrConstant(0x58)
7567 : DAG.getExternalSymbol("_tls_array",
7568 getPointerTy()),
7569 MachinePointerInfo(Ptr),
7570 false, false, false, 0);
7571
7572 // Load the _tls_index variable
7573 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7574 if (Subtarget->is64Bit())
7575 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7576 IDX, MachinePointerInfo(), MVT::i32,
7577 false, false, 0);
7578 else
7579 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7580 false, false, false, 0);
7581
7582 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00007583 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007584 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7585
7586 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7587 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7588 false, false, false, 0);
7589
7590 // Get the offset of start of .tls section
7591 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7592 GA->getValueType(0),
7593 GA->getOffset(), X86II::MO_SECREL);
7594 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7595
7596 // The address of the thread local variable is the add of the thread
7597 // pointer with the offset of the variable.
7598 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007599 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007600
David Blaikie4d6ccb52012-01-20 21:51:11 +00007601 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007602}
7603
Evan Cheng0db9fe62006-04-25 20:13:52 +00007604
Chad Rosierb90d2a92012-01-03 23:19:12 +00007605/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7606/// and take a 2 x i32 value to shift plus a shift amount.
7607SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007608 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007609 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007610 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007611 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007612 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007613 SDValue ShOpLo = Op.getOperand(0);
7614 SDValue ShOpHi = Op.getOperand(1);
7615 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007616 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007617 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007618 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007619
Dan Gohman475871a2008-07-27 21:46:04 +00007620 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007621 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007622 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7623 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007624 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007625 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7626 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007627 }
Evan Chenge3413162006-01-09 18:33:28 +00007628
Owen Anderson825b72b2009-08-11 20:47:22 +00007629 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7630 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007631 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007632 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007633
Dan Gohman475871a2008-07-27 21:46:04 +00007634 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007635 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007636 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7637 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007638
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007639 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007640 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7641 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007642 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007643 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7644 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007645 }
7646
Dan Gohman475871a2008-07-27 21:46:04 +00007647 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007648 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007649}
Evan Chenga3195e82006-01-12 22:54:21 +00007650
Dan Gohmand858e902010-04-17 15:26:15 +00007651SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7652 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007653 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007654
Dale Johannesen0488fb62010-09-30 23:57:10 +00007655 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007656 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007657
Owen Anderson825b72b2009-08-11 20:47:22 +00007658 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007659 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007660
Eli Friedman36df4992009-05-27 00:47:34 +00007661 // These are really Legal; return the operand so the caller accepts it as
7662 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007663 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007664 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007665 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007666 Subtarget->is64Bit()) {
7667 return Op;
7668 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007669
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007670 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007671 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007672 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007673 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007674 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007675 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007676 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007677 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007678 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007679 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7680}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007681
Owen Andersone50ed302009-08-10 22:56:29 +00007682SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007683 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007684 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007685 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007686 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007687 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007688 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007689 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007690 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007691 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007692 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007693
Chris Lattner492a43e2010-09-22 01:28:21 +00007694 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007695
Stuart Hastings84be9582011-06-02 15:57:11 +00007696 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7697 MachineMemOperand *MMO;
7698 if (FI) {
7699 int SSFI = FI->getIndex();
7700 MMO =
7701 DAG.getMachineFunction()
7702 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7703 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7704 } else {
7705 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7706 StackSlot = StackSlot.getOperand(1);
7707 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007708 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007709 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7710 X86ISD::FILD, DL,
7711 Tys, Ops, array_lengthof(Ops),
7712 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007713
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007714 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007715 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007716 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007717
7718 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7719 // shouldn't be necessary except that RFP cannot be live across
7720 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007721 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007722 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7723 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007724 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007725 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007726 SDValue Ops[] = {
7727 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7728 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007729 MachineMemOperand *MMO =
7730 DAG.getMachineFunction()
7731 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007732 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007733
Chris Lattner492a43e2010-09-22 01:28:21 +00007734 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7735 Ops, array_lengthof(Ops),
7736 Op.getValueType(), MMO);
7737 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007738 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007739 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007740 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007741
Evan Cheng0db9fe62006-04-25 20:13:52 +00007742 return Result;
7743}
7744
Bill Wendling8b8a6362009-01-17 03:56:04 +00007745// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007746SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7747 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007748 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007749 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007750 movq %rax, %xmm0
7751 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7752 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7753 #ifdef __SSE3__
7754 haddpd %xmm0, %xmm0
7755 #else
7756 pshufd $0x4e, %xmm0, %xmm1
7757 addpd %xmm1, %xmm0
7758 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007759 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007760
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007761 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007762 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007763
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007764 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007765 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7766 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007767 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007768
Chris Lattner97484792012-01-25 09:56:22 +00007769 SmallVector<Constant*,2> CV1;
7770 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007771 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007772 CV1.push_back(
7773 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7774 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007775 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007776
Bill Wendling397ae212012-01-05 02:13:20 +00007777 // Load the 64-bit value into an XMM register.
7778 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7779 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007780 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007781 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007782 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007783 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7784 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7785 CLod0);
7786
Owen Anderson825b72b2009-08-11 20:47:22 +00007787 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007788 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007789 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007790 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007791 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007792 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007793
Craig Topperd0a31172012-01-10 06:37:29 +00007794 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007795 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7796 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7797 } else {
7798 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7799 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7800 S2F, 0x4E, DAG);
7801 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7802 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7803 Sub);
7804 }
7805
7806 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007807 DAG.getIntPtrConstant(0));
7808}
7809
Bill Wendling8b8a6362009-01-17 03:56:04 +00007810// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007811SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7812 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007813 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007814 // FP constant to bias correct the final result.
7815 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007816 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007817
7818 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007819 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007820 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007821
Eli Friedmanf3704762011-08-29 21:15:46 +00007822 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007823 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007824
Owen Anderson825b72b2009-08-11 20:47:22 +00007825 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007826 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007827 DAG.getIntPtrConstant(0));
7828
7829 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007830 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007831 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007832 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007833 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007834 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007835 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007836 MVT::v2f64, Bias)));
7837 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007838 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007839 DAG.getIntPtrConstant(0));
7840
7841 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007842 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007843
7844 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007845 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007846
Craig Topper69947b92012-04-23 06:57:04 +00007847 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007848 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007849 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007850 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007851 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007852
7853 // Handle final rounding.
7854 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007855}
7856
Dan Gohmand858e902010-04-17 15:26:15 +00007857SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7858 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007859 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007860 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007861
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007862 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007863 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7864 // the optimization here.
7865 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007866 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007867
Owen Andersone50ed302009-08-10 22:56:29 +00007868 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007869 EVT DstVT = Op.getValueType();
7870 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007871 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007872 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007873 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007874 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007875 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007876
7877 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007878 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007879 if (SrcVT == MVT::i32) {
7880 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7881 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7882 getPointerTy(), StackSlot, WordOff);
7883 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007884 StackSlot, MachinePointerInfo(),
7885 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007886 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007887 OffsetSlot, MachinePointerInfo(),
7888 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007889 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7890 return Fild;
7891 }
7892
7893 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7894 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007895 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007896 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007897 // For i64 source, we need to add the appropriate power of 2 if the input
7898 // was negative. This is the same as the optimization in
7899 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7900 // we must be careful to do the computation in x87 extended precision, not
7901 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007902 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7903 MachineMemOperand *MMO =
7904 DAG.getMachineFunction()
7905 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7906 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007907
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007908 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7909 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007910 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7911 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007912
7913 APInt FF(32, 0x5F800000ULL);
7914
7915 // Check whether the sign bit is set.
7916 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7917 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7918 ISD::SETLT);
7919
7920 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7921 SDValue FudgePtr = DAG.getConstantPool(
7922 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7923 getPointerTy());
7924
7925 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7926 SDValue Zero = DAG.getIntPtrConstant(0);
7927 SDValue Four = DAG.getIntPtrConstant(4);
7928 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7929 Zero, Four);
7930 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7931
7932 // Load the value out, extending it from f32 to f80.
7933 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007934 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007935 FudgePtr, MachinePointerInfo::getConstantPool(),
7936 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007937 // Extend everything to 80 bits to force it to be done on x87.
7938 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7939 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007940}
7941
Dan Gohman475871a2008-07-27 21:46:04 +00007942std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007943FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007944 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007945
Owen Andersone50ed302009-08-10 22:56:29 +00007946 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007947
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007948 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007949 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7950 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007951 }
7952
Owen Anderson825b72b2009-08-11 20:47:22 +00007953 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7954 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007955 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007956
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007957 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007958 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007959 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007960 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007961 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007962 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007963 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007964 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007965
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007966 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7967 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007968 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007969 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007970 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007971 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007972
Evan Cheng0db9fe62006-04-25 20:13:52 +00007973 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007974 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7975 Opc = X86ISD::WIN_FTOL;
7976 else
7977 switch (DstTy.getSimpleVT().SimpleTy) {
7978 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7979 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7980 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7981 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7982 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007983
Dan Gohman475871a2008-07-27 21:46:04 +00007984 SDValue Chain = DAG.getEntryNode();
7985 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007986 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007987 // FIXME This causes a redundant load/store if the SSE-class value is already
7988 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007989 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007990 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007991 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007992 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007993 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007994 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007995 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007996 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007997 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007998
Chris Lattner492a43e2010-09-22 01:28:21 +00007999 MachineMemOperand *MMO =
8000 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8001 MachineMemOperand::MOLoad, MemSize, MemSize);
8002 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
8003 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008004 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00008005 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008006 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
8007 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008008
Chris Lattner07290932010-09-22 01:05:16 +00008009 MachineMemOperand *MMO =
8010 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8011 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008012
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008013 if (Opc != X86ISD::WIN_FTOL) {
8014 // Build the FP_TO_INT*_IN_MEM
8015 SDValue Ops[] = { Chain, Value, StackSlot };
8016 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
8017 Ops, 3, DstTy, MMO);
8018 return std::make_pair(FIST, StackSlot);
8019 } else {
8020 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
8021 DAG.getVTList(MVT::Other, MVT::Glue),
8022 Chain, Value);
8023 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
8024 MVT::i32, ftol.getValue(1));
8025 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
8026 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008027 SDValue Ops[] = { eax, edx };
8028 SDValue pair = IsReplace
8029 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
8030 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008031 return std::make_pair(pair, SDValue());
8032 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008033}
8034
Dan Gohmand858e902010-04-17 15:26:15 +00008035SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
8036 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00008037 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00008038 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00008039
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008040 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8041 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00008042 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00008043 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
8044 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00008045
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008046 if (StackSlot.getNode())
8047 // Load the result.
8048 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8049 FIST, StackSlot, MachinePointerInfo(),
8050 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008051
8052 // The node is the result.
8053 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00008054}
8055
Dan Gohmand858e902010-04-17 15:26:15 +00008056SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8057 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008058 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8059 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00008060 SDValue FIST = Vals.first, StackSlot = Vals.second;
8061 assert(FIST.getNode() && "Unexpected failure");
8062
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008063 if (StackSlot.getNode())
8064 // Load the result.
8065 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8066 FIST, StackSlot, MachinePointerInfo(),
8067 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008068
8069 // The node is the result.
8070 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00008071}
8072
Dan Gohmand858e902010-04-17 15:26:15 +00008073SDValue X86TargetLowering::LowerFABS(SDValue Op,
8074 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008075 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008076 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008077 EVT VT = Op.getValueType();
8078 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008079 if (VT.isVector())
8080 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00008081 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00008082 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00008083 C = ConstantVector::getSplat(2,
8084 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008085 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00008086 C = ConstantVector::getSplat(4,
8087 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008088 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00008089 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008090 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008091 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008092 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008093 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008094}
8095
Dan Gohmand858e902010-04-17 15:26:15 +00008096SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008097 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008098 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008099 EVT VT = Op.getValueType();
8100 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00008101 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
8102 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008103 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00008104 NumElts = VT.getVectorNumElements();
8105 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00008106 Constant *C;
8107 if (EltVT == MVT::f64)
8108 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
8109 else
8110 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
8111 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008112 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008113 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008114 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008115 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008116 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00008117 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008118 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00008119 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00008120 DAG.getNode(ISD::BITCAST, dl, XORVT,
8121 Op.getOperand(0)),
8122 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008123 }
Craig Topper69947b92012-04-23 06:57:04 +00008124
8125 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008126}
8127
Dan Gohmand858e902010-04-17 15:26:15 +00008128SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008129 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008130 SDValue Op0 = Op.getOperand(0);
8131 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008132 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008133 EVT VT = Op.getValueType();
8134 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008135
8136 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008137 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008138 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008139 SrcVT = VT;
8140 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008141 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008142 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008143 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008144 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008145 }
8146
8147 // At this point the operands and the result should have the same
8148 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008149
Evan Cheng68c47cb2007-01-05 07:55:56 +00008150 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008151 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008152 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008153 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8154 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008155 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008156 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8157 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8158 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8159 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008160 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008161 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008162 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008163 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008164 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008165 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008166 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008167
8168 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008169 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008170 // Op0 is MVT::f32, Op1 is MVT::f64.
8171 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8172 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8173 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008174 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008175 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008176 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008177 }
8178
Evan Cheng73d6cf12007-01-05 21:37:56 +00008179 // Clear first operand sign bit.
8180 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008181 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008182 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8183 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008184 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008185 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8186 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8187 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8188 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008189 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008190 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008191 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008192 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008193 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008194 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008195 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008196
8197 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008198 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008199}
8200
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008201SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8202 SDValue N0 = Op.getOperand(0);
8203 DebugLoc dl = Op.getDebugLoc();
8204 EVT VT = Op.getValueType();
8205
8206 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8207 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8208 DAG.getConstant(1, VT));
8209 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8210}
8211
Dan Gohman076aee32009-03-04 19:44:21 +00008212/// Emit nodes that will be selected as "test Op0,Op0", or something
8213/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008214SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008215 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008216 DebugLoc dl = Op.getDebugLoc();
8217
Dan Gohman31125812009-03-07 01:58:32 +00008218 // CF and OF aren't always set the way we want. Determine which
8219 // of these we need.
8220 bool NeedCF = false;
8221 bool NeedOF = false;
8222 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008223 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008224 case X86::COND_A: case X86::COND_AE:
8225 case X86::COND_B: case X86::COND_BE:
8226 NeedCF = true;
8227 break;
8228 case X86::COND_G: case X86::COND_GE:
8229 case X86::COND_L: case X86::COND_LE:
8230 case X86::COND_O: case X86::COND_NO:
8231 NeedOF = true;
8232 break;
Dan Gohman31125812009-03-07 01:58:32 +00008233 }
8234
Dan Gohman076aee32009-03-04 19:44:21 +00008235 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008236 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8237 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008238 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8239 // Emit a CMP with 0, which is the TEST pattern.
8240 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8241 DAG.getConstant(0, Op.getValueType()));
8242
8243 unsigned Opcode = 0;
8244 unsigned NumOperands = 0;
8245 switch (Op.getNode()->getOpcode()) {
8246 case ISD::ADD:
8247 // Due to an isel shortcoming, be conservative if this add is likely to be
8248 // selected as part of a load-modify-store instruction. When the root node
8249 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8250 // uses of other nodes in the match, such as the ADD in this case. This
8251 // leads to the ADD being left around and reselected, with the result being
8252 // two adds in the output. Alas, even if none our users are stores, that
8253 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8254 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8255 // climbing the DAG back to the root, and it doesn't seem to be worth the
8256 // effort.
8257 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008258 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8259 if (UI->getOpcode() != ISD::CopyToReg &&
8260 UI->getOpcode() != ISD::SETCC &&
8261 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008262 goto default_case;
8263
8264 if (ConstantSDNode *C =
8265 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8266 // An add of one will be selected as an INC.
8267 if (C->getAPIntValue() == 1) {
8268 Opcode = X86ISD::INC;
8269 NumOperands = 1;
8270 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008271 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008272
8273 // An add of negative one (subtract of one) will be selected as a DEC.
8274 if (C->getAPIntValue().isAllOnesValue()) {
8275 Opcode = X86ISD::DEC;
8276 NumOperands = 1;
8277 break;
8278 }
Dan Gohman076aee32009-03-04 19:44:21 +00008279 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008280
8281 // Otherwise use a regular EFLAGS-setting add.
8282 Opcode = X86ISD::ADD;
8283 NumOperands = 2;
8284 break;
8285 case ISD::AND: {
8286 // If the primary and result isn't used, don't bother using X86ISD::AND,
8287 // because a TEST instruction will be better.
8288 bool NonFlagUse = false;
8289 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8290 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8291 SDNode *User = *UI;
8292 unsigned UOpNo = UI.getOperandNo();
8293 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8294 // Look pass truncate.
8295 UOpNo = User->use_begin().getOperandNo();
8296 User = *User->use_begin();
8297 }
8298
8299 if (User->getOpcode() != ISD::BRCOND &&
8300 User->getOpcode() != ISD::SETCC &&
8301 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8302 NonFlagUse = true;
8303 break;
8304 }
Dan Gohman076aee32009-03-04 19:44:21 +00008305 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008306
8307 if (!NonFlagUse)
8308 break;
8309 }
8310 // FALL THROUGH
8311 case ISD::SUB:
8312 case ISD::OR:
8313 case ISD::XOR:
8314 // Due to the ISEL shortcoming noted above, be conservative if this op is
8315 // likely to be selected as part of a load-modify-store instruction.
8316 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8317 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8318 if (UI->getOpcode() == ISD::STORE)
8319 goto default_case;
8320
8321 // Otherwise use a regular EFLAGS-setting instruction.
8322 switch (Op.getNode()->getOpcode()) {
8323 default: llvm_unreachable("unexpected operator!");
Manman Ren87253c22012-06-07 00:42:47 +00008324 case ISD::SUB:
8325 // If the only use of SUB is EFLAGS, use CMP instead.
8326 if (Op.hasOneUse())
8327 Opcode = X86ISD::CMP;
8328 else
8329 Opcode = X86ISD::SUB;
8330 break;
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008331 case ISD::OR: Opcode = X86ISD::OR; break;
8332 case ISD::XOR: Opcode = X86ISD::XOR; break;
8333 case ISD::AND: Opcode = X86ISD::AND; break;
8334 }
8335
8336 NumOperands = 2;
8337 break;
8338 case X86ISD::ADD:
8339 case X86ISD::SUB:
8340 case X86ISD::INC:
8341 case X86ISD::DEC:
8342 case X86ISD::OR:
8343 case X86ISD::XOR:
8344 case X86ISD::AND:
8345 return SDValue(Op.getNode(), 1);
8346 default:
8347 default_case:
8348 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008349 }
8350
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008351 if (Opcode == 0)
8352 // Emit a CMP with 0, which is the TEST pattern.
8353 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8354 DAG.getConstant(0, Op.getValueType()));
8355
Manman Ren87253c22012-06-07 00:42:47 +00008356 if (Opcode == X86ISD::CMP) {
8357 SDValue New = DAG.getNode(Opcode, dl, MVT::i32, Op.getOperand(0),
8358 Op.getOperand(1));
Manman Rene6fc9d42012-06-07 19:27:33 +00008359 // We can't replace usage of SUB with CMP.
8360 // The SUB node will be removed later because there is no use of it.
Manman Ren87253c22012-06-07 00:42:47 +00008361 return SDValue(New.getNode(), 0);
8362 }
8363
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008364 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8365 SmallVector<SDValue, 4> Ops;
8366 for (unsigned i = 0; i != NumOperands; ++i)
8367 Ops.push_back(Op.getOperand(i));
8368
8369 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8370 DAG.ReplaceAllUsesWith(Op, New);
8371 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008372}
8373
8374/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8375/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008376SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008377 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008378 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8379 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008380 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008381
8382 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008383 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008384}
8385
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008386/// Convert a comparison if required by the subtarget.
8387SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
8388 SelectionDAG &DAG) const {
8389 // If the subtarget does not support the FUCOMI instruction, floating-point
8390 // comparisons have to be converted.
8391 if (Subtarget->hasCMov() ||
8392 Cmp.getOpcode() != X86ISD::CMP ||
8393 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
8394 !Cmp.getOperand(1).getValueType().isFloatingPoint())
8395 return Cmp;
8396
8397 // The instruction selector will select an FUCOM instruction instead of
8398 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
8399 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
8400 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
8401 DebugLoc dl = Cmp.getDebugLoc();
8402 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
8403 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
8404 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
8405 DAG.getConstant(8, MVT::i8));
8406 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
8407 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
8408}
8409
Evan Chengd40d03e2010-01-06 19:38:29 +00008410/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8411/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008412SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8413 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008414 SDValue Op0 = And.getOperand(0);
8415 SDValue Op1 = And.getOperand(1);
8416 if (Op0.getOpcode() == ISD::TRUNCATE)
8417 Op0 = Op0.getOperand(0);
8418 if (Op1.getOpcode() == ISD::TRUNCATE)
8419 Op1 = Op1.getOperand(0);
8420
Evan Chengd40d03e2010-01-06 19:38:29 +00008421 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008422 if (Op1.getOpcode() == ISD::SHL)
8423 std::swap(Op0, Op1);
8424 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008425 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8426 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008427 // If we looked past a truncate, check that it's only truncating away
8428 // known zeros.
8429 unsigned BitWidth = Op0.getValueSizeInBits();
8430 unsigned AndBitWidth = And.getValueSizeInBits();
8431 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008432 APInt Zeros, Ones;
8433 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008434 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8435 return SDValue();
8436 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008437 LHS = Op1;
8438 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008439 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008440 } else if (Op1.getOpcode() == ISD::Constant) {
8441 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008442 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008443 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008444
8445 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008446 LHS = AndLHS.getOperand(0);
8447 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008448 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008449
8450 // Use BT if the immediate can't be encoded in a TEST instruction.
8451 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8452 LHS = AndLHS;
8453 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8454 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008455 }
Evan Cheng0488db92007-09-25 01:57:46 +00008456
Evan Chengd40d03e2010-01-06 19:38:29 +00008457 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008458 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008459 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008460 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008461 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008462 // Also promote i16 to i32 for performance / code size reason.
8463 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008464 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008465 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008466
Evan Chengd40d03e2010-01-06 19:38:29 +00008467 // If the operand types disagree, extend the shift amount to match. Since
8468 // BT ignores high bits (like shifts) we can use anyextend.
8469 if (LHS.getValueType() != RHS.getValueType())
8470 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008471
Evan Chengd40d03e2010-01-06 19:38:29 +00008472 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8473 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8474 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8475 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008476 }
8477
Evan Cheng54de3ea2010-01-05 06:52:31 +00008478 return SDValue();
8479}
8480
Dan Gohmand858e902010-04-17 15:26:15 +00008481SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008482
8483 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8484
Evan Cheng54de3ea2010-01-05 06:52:31 +00008485 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8486 SDValue Op0 = Op.getOperand(0);
8487 SDValue Op1 = Op.getOperand(1);
8488 DebugLoc dl = Op.getDebugLoc();
8489 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8490
8491 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008492 // Lower (X & (1 << N)) == 0 to BT(X, N).
8493 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8494 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008495 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008496 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008497 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008498 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8499 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8500 if (NewSetCC.getNode())
8501 return NewSetCC;
8502 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008503
Chris Lattner481eebc2010-12-19 21:23:48 +00008504 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8505 // these.
8506 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008507 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008508 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8509 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008510
Chris Lattner481eebc2010-12-19 21:23:48 +00008511 // If the input is a setcc, then reuse the input setcc or use a new one with
8512 // the inverted condition.
8513 if (Op0.getOpcode() == X86ISD::SETCC) {
8514 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8515 bool Invert = (CC == ISD::SETNE) ^
8516 cast<ConstantSDNode>(Op1)->isNullValue();
8517 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008518
Evan Cheng2c755ba2010-02-27 07:36:59 +00008519 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008520 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8521 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8522 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008523 }
8524
Evan Chenge5b51ac2010-04-17 06:13:15 +00008525 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008526 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008527 if (X86CC == X86::COND_INVALID)
8528 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008529
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008530 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008531 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008532 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008533 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008534}
8535
Craig Topper89af15e2011-09-18 08:03:58 +00008536// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008537// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008538static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008539 EVT VT = Op.getValueType();
8540
Duncan Sands28b77e92011-09-06 19:07:46 +00008541 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008542 "Unsupported value type for operation");
8543
Craig Topper66ddd152012-04-27 22:54:43 +00008544 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008545 DebugLoc dl = Op.getDebugLoc();
8546 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008547
8548 // Extract the LHS vectors
8549 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00008550 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
8551 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008552
8553 // Extract the RHS vectors
8554 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00008555 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
8556 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008557
8558 // Issue the operation on the smaller types and concatenate the result back
8559 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8560 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8561 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8562 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8563 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8564}
8565
8566
Dan Gohmand858e902010-04-17 15:26:15 +00008567SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008568 SDValue Cond;
8569 SDValue Op0 = Op.getOperand(0);
8570 SDValue Op1 = Op.getOperand(1);
8571 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008572 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008573 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8574 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008575 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008576
8577 if (isFP) {
8578 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008579 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008580 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008581
Nate Begeman30a0de92008-07-17 16:51:19 +00008582 bool Swap = false;
8583
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008584 // SSE Condition code mapping:
8585 // 0 - EQ
8586 // 1 - LT
8587 // 2 - LE
8588 // 3 - UNORD
8589 // 4 - NEQ
8590 // 5 - NLT
8591 // 6 - NLE
8592 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008593 switch (SetCCOpcode) {
8594 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008595 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008596 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008597 case ISD::SETOGT:
8598 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008599 case ISD::SETLT:
8600 case ISD::SETOLT: SSECC = 1; break;
8601 case ISD::SETOGE:
8602 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008603 case ISD::SETLE:
8604 case ISD::SETOLE: SSECC = 2; break;
8605 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008606 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008607 case ISD::SETNE: SSECC = 4; break;
8608 case ISD::SETULE: Swap = true;
8609 case ISD::SETUGE: SSECC = 5; break;
8610 case ISD::SETULT: Swap = true;
8611 case ISD::SETUGT: SSECC = 6; break;
8612 case ISD::SETO: SSECC = 7; break;
8613 }
8614 if (Swap)
8615 std::swap(Op0, Op1);
8616
Nate Begemanfb8ead02008-07-25 19:05:58 +00008617 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008618 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008619 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008620 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008621 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8622 DAG.getConstant(3, MVT::i8));
8623 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8624 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008625 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper69947b92012-04-23 06:57:04 +00008626 }
8627 if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008628 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008629 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8630 DAG.getConstant(7, MVT::i8));
8631 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8632 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008633 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008634 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008635 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008636 }
8637 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008638 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8639 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008640 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008641
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008642 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008643 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008644 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008645
Nate Begeman30a0de92008-07-17 16:51:19 +00008646 // We are handling one of the integer comparisons here. Since SSE only has
8647 // GT and EQ comparisons for integer, swapping operands and multiple
8648 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008649 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008650 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008651
Nate Begeman30a0de92008-07-17 16:51:19 +00008652 switch (SetCCOpcode) {
8653 default: break;
8654 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008655 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008656 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008657 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008658 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008659 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008660 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008661 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008662 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008663 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008664 }
8665 if (Swap)
8666 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008667
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008668 // Check that the operation in question is available (most are plain SSE2,
8669 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008670 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008671 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008672 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008673 return SDValue();
8674
Nate Begeman30a0de92008-07-17 16:51:19 +00008675 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8676 // bits of the inputs before performing those operations.
8677 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008678 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008679 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8680 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008681 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008682 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8683 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008684 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8685 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008686 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008687
Dale Johannesenace16102009-02-03 19:33:06 +00008688 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008689
8690 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008691 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008692 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008693
Nate Begeman30a0de92008-07-17 16:51:19 +00008694 return Result;
8695}
Evan Cheng0488db92007-09-25 01:57:46 +00008696
Evan Cheng370e5342008-12-03 08:38:43 +00008697// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008698static bool isX86LogicalCmp(SDValue Op) {
8699 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008700 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
8701 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +00008702 return true;
8703 if (Op.getResNo() == 1 &&
8704 (Opc == X86ISD::ADD ||
8705 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008706 Opc == X86ISD::ADC ||
8707 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008708 Opc == X86ISD::SMUL ||
8709 Opc == X86ISD::UMUL ||
8710 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008711 Opc == X86ISD::DEC ||
8712 Opc == X86ISD::OR ||
8713 Opc == X86ISD::XOR ||
8714 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008715 return true;
8716
Chris Lattner9637d5b2010-12-05 07:49:54 +00008717 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8718 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008719
Dan Gohman076aee32009-03-04 19:44:21 +00008720 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008721}
8722
Chris Lattnera2b56002010-12-05 01:23:24 +00008723static bool isZero(SDValue V) {
8724 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8725 return C && C->isNullValue();
8726}
8727
Chris Lattner96908b12010-12-05 02:00:51 +00008728static bool isAllOnes(SDValue V) {
8729 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8730 return C && C->isAllOnesValue();
8731}
8732
Dan Gohmand858e902010-04-17 15:26:15 +00008733SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008734 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008735 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008736 SDValue Op1 = Op.getOperand(1);
8737 SDValue Op2 = Op.getOperand(2);
8738 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008739 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008740
Dan Gohman1a492952009-10-20 16:22:37 +00008741 if (Cond.getOpcode() == ISD::SETCC) {
8742 SDValue NewCond = LowerSETCC(Cond, DAG);
8743 if (NewCond.getNode())
8744 Cond = NewCond;
8745 }
Evan Cheng734503b2006-09-11 02:19:56 +00008746
Manman Ren769ea2f2012-05-01 17:16:15 +00008747 // Handle the following cases related to max and min:
8748 // (a > b) ? (a-b) : 0
8749 // (a >= b) ? (a-b) : 0
8750 // (b < a) ? (a-b) : 0
8751 // (b <= a) ? (a-b) : 0
8752 // Comparison is removed to use EFLAGS from SUB.
8753 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op2))
8754 if (Cond.getOpcode() == X86ISD::SETCC &&
8755 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8756 (Op1.getOpcode() == ISD::SUB || Op1.getOpcode() == X86ISD::SUB) &&
8757 C->getAPIntValue() == 0) {
8758 SDValue Cmp = Cond.getOperand(1);
8759 unsigned CC = cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
8760 if ((DAG.isEqualTo(Op1.getOperand(0), Cmp.getOperand(0)) &&
8761 DAG.isEqualTo(Op1.getOperand(1), Cmp.getOperand(1)) &&
8762 (CC == X86::COND_G || CC == X86::COND_GE ||
8763 CC == X86::COND_A || CC == X86::COND_AE)) ||
8764 (DAG.isEqualTo(Op1.getOperand(0), Cmp.getOperand(1)) &&
8765 DAG.isEqualTo(Op1.getOperand(1), Cmp.getOperand(0)) &&
8766 (CC == X86::COND_L || CC == X86::COND_LE ||
8767 CC == X86::COND_B || CC == X86::COND_BE))) {
8768
8769 if (Op1.getOpcode() == ISD::SUB) {
8770 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i32);
8771 SDValue New = DAG.getNode(X86ISD::SUB, DL, VTs,
8772 Op1.getOperand(0), Op1.getOperand(1));
8773 DAG.ReplaceAllUsesWith(Op1, New);
8774 Op1 = New;
8775 }
8776
8777 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
8778 unsigned NewCC = (CC == X86::COND_G || CC == X86::COND_GE ||
8779 CC == X86::COND_L ||
8780 CC == X86::COND_LE) ? X86::COND_GE : X86::COND_AE;
8781 SDValue Ops[] = { Op2, Op1, DAG.getConstant(NewCC, MVT::i8),
8782 SDValue(Op1.getNode(), 1) };
8783 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
8784 }
8785 }
8786
Chris Lattnera2b56002010-12-05 01:23:24 +00008787 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008788 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008789 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008790 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008791 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008792 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8793 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008794 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008795
Chris Lattnera2b56002010-12-05 01:23:24 +00008796 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008797
8798 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008799 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8800 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008801
8802 SDValue CmpOp0 = Cmp.getOperand(0);
Manman Rened579842012-05-07 18:06:23 +00008803 // Apply further optimizations for special cases
8804 // (select (x != 0), -1, 0) -> neg & sbb
8805 // (select (x == 0), 0, -1) -> neg & sbb
8806 if (ConstantSDNode *YC = dyn_cast<ConstantSDNode>(Y))
8807 if (YC->isNullValue() &&
8808 (isAllOnes(Op1) == (CondCode == X86::COND_NE))) {
8809 SDVTList VTs = DAG.getVTList(CmpOp0.getValueType(), MVT::i32);
8810 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, VTs,
8811 DAG.getConstant(0, CmpOp0.getValueType()),
8812 CmpOp0);
8813 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8814 DAG.getConstant(X86::COND_B, MVT::i8),
8815 SDValue(Neg.getNode(), 1));
8816 return Res;
8817 }
8818
Chris Lattnera2b56002010-12-05 01:23:24 +00008819 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8820 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008821 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008822
Chris Lattner96908b12010-12-05 02:00:51 +00008823 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008824 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8825 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008826
Chris Lattner96908b12010-12-05 02:00:51 +00008827 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8828 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008829
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008830 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008831 if (N2C == 0 || !N2C->isNullValue())
8832 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8833 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008834 }
8835 }
8836
Chris Lattnera2b56002010-12-05 01:23:24 +00008837 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008838 if (Cond.getOpcode() == ISD::AND &&
8839 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8840 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008841 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008842 Cond = Cond.getOperand(0);
8843 }
8844
Evan Cheng3f41d662007-10-08 22:16:29 +00008845 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8846 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008847 unsigned CondOpcode = Cond.getOpcode();
8848 if (CondOpcode == X86ISD::SETCC ||
8849 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008850 CC = Cond.getOperand(0);
8851
Dan Gohman475871a2008-07-27 21:46:04 +00008852 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008853 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008854 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008855
Evan Cheng3f41d662007-10-08 22:16:29 +00008856 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008857 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008858 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008859 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008860
Chris Lattnerd1980a52009-03-12 06:52:53 +00008861 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8862 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008863 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008864 addTest = false;
8865 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008866 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8867 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8868 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8869 Cond.getOperand(0).getValueType() != MVT::i8)) {
8870 SDValue LHS = Cond.getOperand(0);
8871 SDValue RHS = Cond.getOperand(1);
8872 unsigned X86Opcode;
8873 unsigned X86Cond;
8874 SDVTList VTs;
8875 switch (CondOpcode) {
8876 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8877 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8878 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8879 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8880 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8881 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8882 default: llvm_unreachable("unexpected overflowing operator");
8883 }
8884 if (CondOpcode == ISD::UMULO)
8885 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8886 MVT::i32);
8887 else
8888 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8889
8890 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8891
8892 if (CondOpcode == ISD::UMULO)
8893 Cond = X86Op.getValue(2);
8894 else
8895 Cond = X86Op.getValue(1);
8896
8897 CC = DAG.getConstant(X86Cond, MVT::i8);
8898 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008899 }
8900
8901 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008902 // Look pass the truncate.
8903 if (Cond.getOpcode() == ISD::TRUNCATE)
8904 Cond = Cond.getOperand(0);
8905
8906 // We know the result of AND is compared against zero. Try to match
8907 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008908 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008909 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008910 if (NewSetCC.getNode()) {
8911 CC = NewSetCC.getOperand(0);
8912 Cond = NewSetCC.getOperand(1);
8913 addTest = false;
8914 }
8915 }
8916 }
8917
8918 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008919 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008920 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008921 }
8922
Benjamin Kramere915ff32010-12-22 23:09:28 +00008923 // a < b ? -1 : 0 -> RES = ~setcc_carry
8924 // a < b ? 0 : -1 -> RES = setcc_carry
8925 // a >= b ? -1 : 0 -> RES = setcc_carry
8926 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8927 if (Cond.getOpcode() == X86ISD::CMP) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008928 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +00008929 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8930
8931 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8932 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8933 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8934 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8935 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8936 return DAG.getNOT(DL, Res, Res.getValueType());
8937 return Res;
8938 }
8939 }
8940
Evan Cheng0488db92007-09-25 01:57:46 +00008941 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8942 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008943 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008944 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008945 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008946}
8947
Evan Cheng370e5342008-12-03 08:38:43 +00008948// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8949// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8950// from the AND / OR.
8951static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8952 Opc = Op.getOpcode();
8953 if (Opc != ISD::OR && Opc != ISD::AND)
8954 return false;
8955 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8956 Op.getOperand(0).hasOneUse() &&
8957 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8958 Op.getOperand(1).hasOneUse());
8959}
8960
Evan Cheng961d6d42009-02-02 08:19:07 +00008961// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8962// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008963static bool isXor1OfSetCC(SDValue Op) {
8964 if (Op.getOpcode() != ISD::XOR)
8965 return false;
8966 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8967 if (N1C && N1C->getAPIntValue() == 1) {
8968 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8969 Op.getOperand(0).hasOneUse();
8970 }
8971 return false;
8972}
8973
Dan Gohmand858e902010-04-17 15:26:15 +00008974SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008975 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008976 SDValue Chain = Op.getOperand(0);
8977 SDValue Cond = Op.getOperand(1);
8978 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008979 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008980 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008981 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008982
Dan Gohman1a492952009-10-20 16:22:37 +00008983 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008984 // Check for setcc([su]{add,sub,mul}o == 0).
8985 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8986 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8987 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8988 Cond.getOperand(0).getResNo() == 1 &&
8989 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8990 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8991 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8992 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8993 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8994 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8995 Inverted = true;
8996 Cond = Cond.getOperand(0);
8997 } else {
8998 SDValue NewCond = LowerSETCC(Cond, DAG);
8999 if (NewCond.getNode())
9000 Cond = NewCond;
9001 }
Dan Gohman1a492952009-10-20 16:22:37 +00009002 }
Chris Lattnere55484e2008-12-25 05:34:37 +00009003#if 0
9004 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00009005 else if (Cond.getOpcode() == X86ISD::ADD ||
9006 Cond.getOpcode() == X86ISD::SUB ||
9007 Cond.getOpcode() == X86ISD::SMUL ||
9008 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00009009 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00009010#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00009011
Evan Chengad9c0a32009-12-15 00:53:42 +00009012 // Look pass (and (setcc_carry (cmp ...)), 1).
9013 if (Cond.getOpcode() == ISD::AND &&
9014 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
9015 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009016 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00009017 Cond = Cond.getOperand(0);
9018 }
9019
Evan Cheng3f41d662007-10-08 22:16:29 +00009020 // If condition flag is set by a X86ISD::CMP, then use it as the condition
9021 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00009022 unsigned CondOpcode = Cond.getOpcode();
9023 if (CondOpcode == X86ISD::SETCC ||
9024 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00009025 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009026
Dan Gohman475871a2008-07-27 21:46:04 +00009027 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00009028 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00009029 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00009030 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00009031 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00009032 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00009033 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00009034 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009035 default: break;
9036 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00009037 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00009038 // These can only come from an arithmetic instruction with overflow,
9039 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009040 Cond = Cond.getNode()->getOperand(1);
9041 addTest = false;
9042 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009043 }
Evan Cheng0488db92007-09-25 01:57:46 +00009044 }
Dan Gohman65fd6562011-11-03 21:49:52 +00009045 }
9046 CondOpcode = Cond.getOpcode();
9047 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
9048 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
9049 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
9050 Cond.getOperand(0).getValueType() != MVT::i8)) {
9051 SDValue LHS = Cond.getOperand(0);
9052 SDValue RHS = Cond.getOperand(1);
9053 unsigned X86Opcode;
9054 unsigned X86Cond;
9055 SDVTList VTs;
9056 switch (CondOpcode) {
9057 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9058 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9059 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9060 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9061 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9062 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9063 default: llvm_unreachable("unexpected overflowing operator");
9064 }
9065 if (Inverted)
9066 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
9067 if (CondOpcode == ISD::UMULO)
9068 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9069 MVT::i32);
9070 else
9071 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9072
9073 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
9074
9075 if (CondOpcode == ISD::UMULO)
9076 Cond = X86Op.getValue(2);
9077 else
9078 Cond = X86Op.getValue(1);
9079
9080 CC = DAG.getConstant(X86Cond, MVT::i8);
9081 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00009082 } else {
9083 unsigned CondOpc;
9084 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
9085 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00009086 if (CondOpc == ISD::OR) {
9087 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
9088 // two branches instead of an explicit OR instruction with a
9089 // separate test.
9090 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009091 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00009092 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009093 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009094 Chain, Dest, CC, Cmp);
9095 CC = Cond.getOperand(1).getOperand(0);
9096 Cond = Cmp;
9097 addTest = false;
9098 }
9099 } else { // ISD::AND
9100 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
9101 // two branches instead of an explicit AND instruction with a
9102 // separate test. However, we only do this if this block doesn't
9103 // have a fall-through edge, because this requires an explicit
9104 // jmp when the condition is false.
9105 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009106 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00009107 Op.getNode()->hasOneUse()) {
9108 X86::CondCode CCode =
9109 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9110 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009111 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00009112 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009113 // Look for an unconditional branch following this conditional branch.
9114 // We need this because we need to reverse the successors in order
9115 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009116 if (User->getOpcode() == ISD::BR) {
9117 SDValue FalseBB = User->getOperand(1);
9118 SDNode *NewBR =
9119 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009120 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009121 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009122 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009123
Dale Johannesene4d209d2009-02-03 20:21:25 +00009124 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009125 Chain, Dest, CC, Cmp);
9126 X86::CondCode CCode =
9127 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9128 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009129 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009130 Cond = Cmp;
9131 addTest = false;
9132 }
9133 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009134 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009135 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9136 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9137 // It should be transformed during dag combiner except when the condition
9138 // is set by a arithmetics with overflow node.
9139 X86::CondCode CCode =
9140 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9141 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009142 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009143 Cond = Cond.getOperand(0).getOperand(1);
9144 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009145 } else if (Cond.getOpcode() == ISD::SETCC &&
9146 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9147 // For FCMP_OEQ, we can emit
9148 // two branches instead of an explicit AND instruction with a
9149 // separate test. However, we only do this if this block doesn't
9150 // have a fall-through edge, because this requires an explicit
9151 // jmp when the condition is false.
9152 if (Op.getNode()->hasOneUse()) {
9153 SDNode *User = *Op.getNode()->use_begin();
9154 // Look for an unconditional branch following this conditional branch.
9155 // We need this because we need to reverse the successors in order
9156 // to implement FCMP_OEQ.
9157 if (User->getOpcode() == ISD::BR) {
9158 SDValue FalseBB = User->getOperand(1);
9159 SDNode *NewBR =
9160 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9161 assert(NewBR == User);
9162 (void)NewBR;
9163 Dest = FalseBB;
9164
9165 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9166 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009167 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009168 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9169 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9170 Chain, Dest, CC, Cmp);
9171 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9172 Cond = Cmp;
9173 addTest = false;
9174 }
9175 }
9176 } else if (Cond.getOpcode() == ISD::SETCC &&
9177 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9178 // For FCMP_UNE, we can emit
9179 // two branches instead of an explicit AND instruction with a
9180 // separate test. However, we only do this if this block doesn't
9181 // have a fall-through edge, because this requires an explicit
9182 // jmp when the condition is false.
9183 if (Op.getNode()->hasOneUse()) {
9184 SDNode *User = *Op.getNode()->use_begin();
9185 // Look for an unconditional branch following this conditional branch.
9186 // We need this because we need to reverse the successors in order
9187 // to implement FCMP_UNE.
9188 if (User->getOpcode() == ISD::BR) {
9189 SDValue FalseBB = User->getOperand(1);
9190 SDNode *NewBR =
9191 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9192 assert(NewBR == User);
9193 (void)NewBR;
9194
9195 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9196 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009197 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009198 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9199 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9200 Chain, Dest, CC, Cmp);
9201 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9202 Cond = Cmp;
9203 addTest = false;
9204 Dest = FalseBB;
9205 }
9206 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009207 }
Evan Cheng0488db92007-09-25 01:57:46 +00009208 }
9209
9210 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009211 // Look pass the truncate.
9212 if (Cond.getOpcode() == ISD::TRUNCATE)
9213 Cond = Cond.getOperand(0);
9214
9215 // We know the result of AND is compared against zero. Try to match
9216 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009217 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009218 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9219 if (NewSetCC.getNode()) {
9220 CC = NewSetCC.getOperand(0);
9221 Cond = NewSetCC.getOperand(1);
9222 addTest = false;
9223 }
9224 }
9225 }
9226
9227 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009228 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009229 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009230 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009231 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009232 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009233 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009234}
9235
Anton Korobeynikove060b532007-04-17 19:34:00 +00009236
9237// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9238// Calls to _alloca is needed to probe the stack when allocating more than 4k
9239// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9240// that the guard pages used by the OS virtual memory manager are allocated in
9241// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009242SDValue
9243X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009244 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009245 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009246 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009247 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009248 "are being used");
9249 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009250 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009251
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009252 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009253 SDValue Chain = Op.getOperand(0);
9254 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009255 // FIXME: Ensure alignment here
9256
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009257 bool Is64Bit = Subtarget->is64Bit();
9258 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009259
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009260 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009261 MachineFunction &MF = DAG.getMachineFunction();
9262 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009263
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009264 if (Is64Bit) {
9265 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009266 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009267 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009268
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009269 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Craig Topper31a207a2012-05-04 06:39:13 +00009270 I != E; ++I)
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009271 if (I->hasNestAttr())
9272 report_fatal_error("Cannot use segmented stacks with functions that "
9273 "have nested arguments.");
9274 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009275
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009276 const TargetRegisterClass *AddrRegClass =
9277 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9278 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9279 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9280 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9281 DAG.getRegister(Vreg, SPTy));
9282 SDValue Ops1[2] = { Value, Chain };
9283 return DAG.getMergeValues(Ops1, 2, dl);
9284 } else {
9285 SDValue Flag;
9286 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009287
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009288 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9289 Flag = Chain.getValue(1);
9290 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009291
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009292 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9293 Flag = Chain.getValue(1);
9294
9295 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9296
9297 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9298 return DAG.getMergeValues(Ops1, 2, dl);
9299 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009300}
9301
Dan Gohmand858e902010-04-17 15:26:15 +00009302SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009303 MachineFunction &MF = DAG.getMachineFunction();
9304 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9305
Dan Gohman69de1932008-02-06 22:27:42 +00009306 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009307 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009308
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009309 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009310 // vastart just stores the address of the VarArgsFrameIndex slot into the
9311 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009312 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9313 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009314 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9315 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009316 }
9317
9318 // __va_list_tag:
9319 // gp_offset (0 - 6 * 8)
9320 // fp_offset (48 - 48 + 8 * 16)
9321 // overflow_arg_area (point to parameters coming in memory).
9322 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009323 SmallVector<SDValue, 8> MemOps;
9324 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009325 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009326 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009327 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9328 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009329 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009330 MemOps.push_back(Store);
9331
9332 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009333 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009334 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009335 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009336 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9337 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009338 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009339 MemOps.push_back(Store);
9340
9341 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009342 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009343 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009344 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9345 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009346 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9347 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009348 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009349 MemOps.push_back(Store);
9350
9351 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009352 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009353 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009354 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9355 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009356 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9357 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009358 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009359 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009360 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009361}
9362
Dan Gohmand858e902010-04-17 15:26:15 +00009363SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009364 assert(Subtarget->is64Bit() &&
9365 "LowerVAARG only handles 64-bit va_arg!");
9366 assert((Subtarget->isTargetLinux() ||
9367 Subtarget->isTargetDarwin()) &&
9368 "Unhandled target in LowerVAARG");
9369 assert(Op.getNode()->getNumOperands() == 4);
9370 SDValue Chain = Op.getOperand(0);
9371 SDValue SrcPtr = Op.getOperand(1);
9372 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9373 unsigned Align = Op.getConstantOperandVal(3);
9374 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009375
Dan Gohman320afb82010-10-12 18:00:49 +00009376 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009377 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009378 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9379 uint8_t ArgMode;
9380
9381 // Decide which area this value should be read from.
9382 // TODO: Implement the AMD64 ABI in its entirety. This simple
9383 // selection mechanism works only for the basic types.
9384 if (ArgVT == MVT::f80) {
9385 llvm_unreachable("va_arg for f80 not yet implemented");
9386 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9387 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9388 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9389 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9390 } else {
9391 llvm_unreachable("Unhandled argument type in LowerVAARG");
9392 }
9393
9394 if (ArgMode == 2) {
9395 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009396 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009397 !(DAG.getMachineFunction()
9398 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009399 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009400 }
9401
9402 // Insert VAARG_64 node into the DAG
9403 // VAARG_64 returns two values: Variable Argument Address, Chain
9404 SmallVector<SDValue, 11> InstOps;
9405 InstOps.push_back(Chain);
9406 InstOps.push_back(SrcPtr);
9407 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9408 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9409 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9410 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9411 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9412 VTs, &InstOps[0], InstOps.size(),
9413 MVT::i64,
9414 MachinePointerInfo(SV),
9415 /*Align=*/0,
9416 /*Volatile=*/false,
9417 /*ReadMem=*/true,
9418 /*WriteMem=*/true);
9419 Chain = VAARG.getValue(1);
9420
9421 // Load the next argument and return it
9422 return DAG.getLoad(ArgVT, dl,
9423 Chain,
9424 VAARG,
9425 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009426 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009427}
9428
Dan Gohmand858e902010-04-17 15:26:15 +00009429SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009430 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009431 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009432 SDValue Chain = Op.getOperand(0);
9433 SDValue DstPtr = Op.getOperand(1);
9434 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009435 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9436 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009437 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009438
Chris Lattnere72f2022010-09-21 05:40:29 +00009439 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009440 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009441 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009442 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009443}
9444
Craig Topper80e46362012-01-23 06:16:53 +00009445// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9446// may or may not be a constant. Takes immediate version of shift as input.
9447static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9448 SDValue SrcOp, SDValue ShAmt,
9449 SelectionDAG &DAG) {
9450 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9451
9452 if (isa<ConstantSDNode>(ShAmt)) {
Nadav Rotemd896e242012-07-15 20:27:43 +00009453 // Constant may be a TargetConstant. Use a regular constant.
9454 uint32_t ShiftAmt = cast<ConstantSDNode>(ShAmt)->getZExtValue();
Craig Topper80e46362012-01-23 06:16:53 +00009455 switch (Opc) {
9456 default: llvm_unreachable("Unknown target vector shift node");
9457 case X86ISD::VSHLI:
9458 case X86ISD::VSRLI:
9459 case X86ISD::VSRAI:
Nadav Rotemd896e242012-07-15 20:27:43 +00009460 return DAG.getNode(Opc, dl, VT, SrcOp,
9461 DAG.getConstant(ShiftAmt, MVT::i32));
Craig Topper80e46362012-01-23 06:16:53 +00009462 }
9463 }
9464
9465 // Change opcode to non-immediate version
9466 switch (Opc) {
9467 default: llvm_unreachable("Unknown target vector shift node");
9468 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9469 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9470 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9471 }
9472
9473 // Need to build a vector containing shift amount
9474 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9475 SDValue ShOps[4];
9476 ShOps[0] = ShAmt;
9477 ShOps[1] = DAG.getConstant(0, MVT::i32);
9478 ShOps[2] = DAG.getUNDEF(MVT::i32);
9479 ShOps[3] = DAG.getUNDEF(MVT::i32);
9480 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
Nadav Rotem65f489f2012-07-14 22:26:05 +00009481
9482 // The return type has to be a 128-bit type with the same element
9483 // type as the input type.
9484 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9485 EVT ShVT = MVT::getVectorVT(EltVT, 128/EltVT.getSizeInBits());
9486
9487 ShAmt = DAG.getNode(ISD::BITCAST, dl, ShVT, ShAmt);
Craig Topper80e46362012-01-23 06:16:53 +00009488 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9489}
9490
Dan Gohman475871a2008-07-27 21:46:04 +00009491SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009492X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009493 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009494 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009495 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009496 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009497 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009498 case Intrinsic::x86_sse_comieq_ss:
9499 case Intrinsic::x86_sse_comilt_ss:
9500 case Intrinsic::x86_sse_comile_ss:
9501 case Intrinsic::x86_sse_comigt_ss:
9502 case Intrinsic::x86_sse_comige_ss:
9503 case Intrinsic::x86_sse_comineq_ss:
9504 case Intrinsic::x86_sse_ucomieq_ss:
9505 case Intrinsic::x86_sse_ucomilt_ss:
9506 case Intrinsic::x86_sse_ucomile_ss:
9507 case Intrinsic::x86_sse_ucomigt_ss:
9508 case Intrinsic::x86_sse_ucomige_ss:
9509 case Intrinsic::x86_sse_ucomineq_ss:
9510 case Intrinsic::x86_sse2_comieq_sd:
9511 case Intrinsic::x86_sse2_comilt_sd:
9512 case Intrinsic::x86_sse2_comile_sd:
9513 case Intrinsic::x86_sse2_comigt_sd:
9514 case Intrinsic::x86_sse2_comige_sd:
9515 case Intrinsic::x86_sse2_comineq_sd:
9516 case Intrinsic::x86_sse2_ucomieq_sd:
9517 case Intrinsic::x86_sse2_ucomilt_sd:
9518 case Intrinsic::x86_sse2_ucomile_sd:
9519 case Intrinsic::x86_sse2_ucomigt_sd:
9520 case Intrinsic::x86_sse2_ucomige_sd:
9521 case Intrinsic::x86_sse2_ucomineq_sd: {
9522 unsigned Opc = 0;
9523 ISD::CondCode CC = ISD::SETCC_INVALID;
9524 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009525 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009526 case Intrinsic::x86_sse_comieq_ss:
9527 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009528 Opc = X86ISD::COMI;
9529 CC = ISD::SETEQ;
9530 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009531 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009532 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009533 Opc = X86ISD::COMI;
9534 CC = ISD::SETLT;
9535 break;
9536 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009537 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009538 Opc = X86ISD::COMI;
9539 CC = ISD::SETLE;
9540 break;
9541 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009542 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009543 Opc = X86ISD::COMI;
9544 CC = ISD::SETGT;
9545 break;
9546 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009547 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009548 Opc = X86ISD::COMI;
9549 CC = ISD::SETGE;
9550 break;
9551 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009552 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009553 Opc = X86ISD::COMI;
9554 CC = ISD::SETNE;
9555 break;
9556 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009557 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009558 Opc = X86ISD::UCOMI;
9559 CC = ISD::SETEQ;
9560 break;
9561 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009562 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009563 Opc = X86ISD::UCOMI;
9564 CC = ISD::SETLT;
9565 break;
9566 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009567 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009568 Opc = X86ISD::UCOMI;
9569 CC = ISD::SETLE;
9570 break;
9571 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009572 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009573 Opc = X86ISD::UCOMI;
9574 CC = ISD::SETGT;
9575 break;
9576 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009577 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009578 Opc = X86ISD::UCOMI;
9579 CC = ISD::SETGE;
9580 break;
9581 case Intrinsic::x86_sse_ucomineq_ss:
9582 case Intrinsic::x86_sse2_ucomineq_sd:
9583 Opc = X86ISD::UCOMI;
9584 CC = ISD::SETNE;
9585 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009586 }
Evan Cheng734503b2006-09-11 02:19:56 +00009587
Dan Gohman475871a2008-07-27 21:46:04 +00009588 SDValue LHS = Op.getOperand(1);
9589 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009590 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009591 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009592 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9593 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9594 DAG.getConstant(X86CC, MVT::i8), Cond);
9595 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009596 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009597 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009598 case Intrinsic::x86_sse2_pmulu_dq:
9599 case Intrinsic::x86_avx2_pmulu_dq:
9600 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9601 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009602 case Intrinsic::x86_sse3_hadd_ps:
9603 case Intrinsic::x86_sse3_hadd_pd:
9604 case Intrinsic::x86_avx_hadd_ps_256:
9605 case Intrinsic::x86_avx_hadd_pd_256:
9606 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9607 Op.getOperand(1), Op.getOperand(2));
9608 case Intrinsic::x86_sse3_hsub_ps:
9609 case Intrinsic::x86_sse3_hsub_pd:
9610 case Intrinsic::x86_avx_hsub_ps_256:
9611 case Intrinsic::x86_avx_hsub_pd_256:
9612 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9613 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009614 case Intrinsic::x86_ssse3_phadd_w_128:
9615 case Intrinsic::x86_ssse3_phadd_d_128:
9616 case Intrinsic::x86_avx2_phadd_w:
9617 case Intrinsic::x86_avx2_phadd_d:
9618 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9619 Op.getOperand(1), Op.getOperand(2));
9620 case Intrinsic::x86_ssse3_phsub_w_128:
9621 case Intrinsic::x86_ssse3_phsub_d_128:
9622 case Intrinsic::x86_avx2_phsub_w:
9623 case Intrinsic::x86_avx2_phsub_d:
9624 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9625 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009626 case Intrinsic::x86_avx2_psllv_d:
9627 case Intrinsic::x86_avx2_psllv_q:
9628 case Intrinsic::x86_avx2_psllv_d_256:
9629 case Intrinsic::x86_avx2_psllv_q_256:
9630 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9631 Op.getOperand(1), Op.getOperand(2));
9632 case Intrinsic::x86_avx2_psrlv_d:
9633 case Intrinsic::x86_avx2_psrlv_q:
9634 case Intrinsic::x86_avx2_psrlv_d_256:
9635 case Intrinsic::x86_avx2_psrlv_q_256:
9636 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9637 Op.getOperand(1), Op.getOperand(2));
9638 case Intrinsic::x86_avx2_psrav_d:
9639 case Intrinsic::x86_avx2_psrav_d_256:
9640 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9641 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009642 case Intrinsic::x86_ssse3_pshuf_b_128:
9643 case Intrinsic::x86_avx2_pshuf_b:
9644 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9645 Op.getOperand(1), Op.getOperand(2));
9646 case Intrinsic::x86_ssse3_psign_b_128:
9647 case Intrinsic::x86_ssse3_psign_w_128:
9648 case Intrinsic::x86_ssse3_psign_d_128:
9649 case Intrinsic::x86_avx2_psign_b:
9650 case Intrinsic::x86_avx2_psign_w:
9651 case Intrinsic::x86_avx2_psign_d:
9652 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9653 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009654 case Intrinsic::x86_sse41_insertps:
9655 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9656 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9657 case Intrinsic::x86_avx_vperm2f128_ps_256:
9658 case Intrinsic::x86_avx_vperm2f128_pd_256:
9659 case Intrinsic::x86_avx_vperm2f128_si_256:
9660 case Intrinsic::x86_avx2_vperm2i128:
9661 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9662 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topperffa6c402012-04-16 07:13:00 +00009663 case Intrinsic::x86_avx2_permd:
9664 case Intrinsic::x86_avx2_permps:
9665 // Operands intentionally swapped. Mask is last operand to intrinsic,
9666 // but second operand for node/intruction.
9667 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
9668 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +00009669
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009670 // ptest and testp intrinsics. The intrinsic these come from are designed to
9671 // return an integer value, not just an instruction so lower it to the ptest
9672 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009673 case Intrinsic::x86_sse41_ptestz:
9674 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009675 case Intrinsic::x86_sse41_ptestnzc:
9676 case Intrinsic::x86_avx_ptestz_256:
9677 case Intrinsic::x86_avx_ptestc_256:
9678 case Intrinsic::x86_avx_ptestnzc_256:
9679 case Intrinsic::x86_avx_vtestz_ps:
9680 case Intrinsic::x86_avx_vtestc_ps:
9681 case Intrinsic::x86_avx_vtestnzc_ps:
9682 case Intrinsic::x86_avx_vtestz_pd:
9683 case Intrinsic::x86_avx_vtestc_pd:
9684 case Intrinsic::x86_avx_vtestnzc_pd:
9685 case Intrinsic::x86_avx_vtestz_ps_256:
9686 case Intrinsic::x86_avx_vtestc_ps_256:
9687 case Intrinsic::x86_avx_vtestnzc_ps_256:
9688 case Intrinsic::x86_avx_vtestz_pd_256:
9689 case Intrinsic::x86_avx_vtestc_pd_256:
9690 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9691 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009692 unsigned X86CC = 0;
9693 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009694 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009695 case Intrinsic::x86_avx_vtestz_ps:
9696 case Intrinsic::x86_avx_vtestz_pd:
9697 case Intrinsic::x86_avx_vtestz_ps_256:
9698 case Intrinsic::x86_avx_vtestz_pd_256:
9699 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009700 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009701 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009702 // ZF = 1
9703 X86CC = X86::COND_E;
9704 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009705 case Intrinsic::x86_avx_vtestc_ps:
9706 case Intrinsic::x86_avx_vtestc_pd:
9707 case Intrinsic::x86_avx_vtestc_ps_256:
9708 case Intrinsic::x86_avx_vtestc_pd_256:
9709 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009710 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009711 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009712 // CF = 1
9713 X86CC = X86::COND_B;
9714 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009715 case Intrinsic::x86_avx_vtestnzc_ps:
9716 case Intrinsic::x86_avx_vtestnzc_pd:
9717 case Intrinsic::x86_avx_vtestnzc_ps_256:
9718 case Intrinsic::x86_avx_vtestnzc_pd_256:
9719 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009720 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009721 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009722 // ZF and CF = 0
9723 X86CC = X86::COND_A;
9724 break;
9725 }
Eric Christopherfd179292009-08-27 18:07:15 +00009726
Eric Christopher71c67532009-07-29 00:28:05 +00009727 SDValue LHS = Op.getOperand(1);
9728 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009729 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9730 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009731 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9732 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9733 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009734 }
Evan Cheng5759f972008-05-04 09:15:50 +00009735
Craig Topper80e46362012-01-23 06:16:53 +00009736 // SSE/AVX shift intrinsics
9737 case Intrinsic::x86_sse2_psll_w:
9738 case Intrinsic::x86_sse2_psll_d:
9739 case Intrinsic::x86_sse2_psll_q:
9740 case Intrinsic::x86_avx2_psll_w:
9741 case Intrinsic::x86_avx2_psll_d:
9742 case Intrinsic::x86_avx2_psll_q:
9743 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9744 Op.getOperand(1), Op.getOperand(2));
9745 case Intrinsic::x86_sse2_psrl_w:
9746 case Intrinsic::x86_sse2_psrl_d:
9747 case Intrinsic::x86_sse2_psrl_q:
9748 case Intrinsic::x86_avx2_psrl_w:
9749 case Intrinsic::x86_avx2_psrl_d:
9750 case Intrinsic::x86_avx2_psrl_q:
9751 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9752 Op.getOperand(1), Op.getOperand(2));
9753 case Intrinsic::x86_sse2_psra_w:
9754 case Intrinsic::x86_sse2_psra_d:
9755 case Intrinsic::x86_avx2_psra_w:
9756 case Intrinsic::x86_avx2_psra_d:
9757 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9758 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009759 case Intrinsic::x86_sse2_pslli_w:
9760 case Intrinsic::x86_sse2_pslli_d:
9761 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009762 case Intrinsic::x86_avx2_pslli_w:
9763 case Intrinsic::x86_avx2_pslli_d:
9764 case Intrinsic::x86_avx2_pslli_q:
9765 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9766 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009767 case Intrinsic::x86_sse2_psrli_w:
9768 case Intrinsic::x86_sse2_psrli_d:
9769 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009770 case Intrinsic::x86_avx2_psrli_w:
9771 case Intrinsic::x86_avx2_psrli_d:
9772 case Intrinsic::x86_avx2_psrli_q:
9773 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9774 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009775 case Intrinsic::x86_sse2_psrai_w:
9776 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009777 case Intrinsic::x86_avx2_psrai_w:
9778 case Intrinsic::x86_avx2_psrai_d:
9779 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9780 Op.getOperand(1), Op.getOperand(2), DAG);
9781 // Fix vector shift instructions where the last operand is a non-immediate
9782 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009783 case Intrinsic::x86_mmx_pslli_w:
9784 case Intrinsic::x86_mmx_pslli_d:
9785 case Intrinsic::x86_mmx_pslli_q:
9786 case Intrinsic::x86_mmx_psrli_w:
9787 case Intrinsic::x86_mmx_psrli_d:
9788 case Intrinsic::x86_mmx_psrli_q:
9789 case Intrinsic::x86_mmx_psrai_w:
9790 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009791 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009792 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009793 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009794
9795 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009796 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009797 case Intrinsic::x86_mmx_pslli_w:
9798 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009799 break;
Craig Topper80e46362012-01-23 06:16:53 +00009800 case Intrinsic::x86_mmx_pslli_d:
9801 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009802 break;
Craig Topper80e46362012-01-23 06:16:53 +00009803 case Intrinsic::x86_mmx_pslli_q:
9804 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009805 break;
Craig Topper80e46362012-01-23 06:16:53 +00009806 case Intrinsic::x86_mmx_psrli_w:
9807 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009808 break;
Craig Topper80e46362012-01-23 06:16:53 +00009809 case Intrinsic::x86_mmx_psrli_d:
9810 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009811 break;
Craig Topper80e46362012-01-23 06:16:53 +00009812 case Intrinsic::x86_mmx_psrli_q:
9813 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009814 break;
Craig Topper80e46362012-01-23 06:16:53 +00009815 case Intrinsic::x86_mmx_psrai_w:
9816 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009817 break;
Craig Topper80e46362012-01-23 06:16:53 +00009818 case Intrinsic::x86_mmx_psrai_d:
9819 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009820 break;
Craig Topper80e46362012-01-23 06:16:53 +00009821 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009822 }
Mon P Wangefa42202009-09-03 19:56:25 +00009823
9824 // The vector shift intrinsics with scalars uses 32b shift amounts but
9825 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9826 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009827 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9828 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009829// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009830
Owen Andersone50ed302009-08-10 22:56:29 +00009831 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009832 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009833 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009834 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009835 Op.getOperand(1), ShAmt);
9836 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009837 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009838}
Evan Cheng72261582005-12-20 06:22:03 +00009839
Benjamin Kramerb9bee042012-07-12 09:31:43 +00009840SDValue
9841X86TargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) const {
9842 DebugLoc dl = Op.getDebugLoc();
9843 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
9844 switch (IntNo) {
9845 default: return SDValue(); // Don't custom lower most intrinsics.
9846
9847 // RDRAND intrinsics.
9848 case Intrinsic::x86_rdrand_16:
9849 case Intrinsic::x86_rdrand_32:
9850 case Intrinsic::x86_rdrand_64: {
9851 // Emit the node with the right value type.
Benjamin Kramerfeae00a2012-07-12 18:14:57 +00009852 SDVTList VTs = DAG.getVTList(Op->getValueType(0), MVT::Glue, MVT::Other);
9853 SDValue Result = DAG.getNode(X86ISD::RDRAND, dl, VTs, Op.getOperand(0));
Benjamin Kramerb9bee042012-07-12 09:31:43 +00009854
9855 // If the value returned by RDRAND was valid (CF=1), return 1. Otherwise
9856 // return the value from Rand, which is always 0, casted to i32.
9857 SDValue Ops[] = { DAG.getZExtOrTrunc(Result, dl, Op->getValueType(1)),
9858 DAG.getConstant(1, Op->getValueType(1)),
9859 DAG.getConstant(X86::COND_B, MVT::i32),
9860 SDValue(Result.getNode(), 1) };
9861 SDValue isValid = DAG.getNode(X86ISD::CMOV, dl,
9862 DAG.getVTList(Op->getValueType(1), MVT::Glue),
9863 Ops, 4);
9864
9865 // Return { result, isValid, chain }.
9866 return DAG.getNode(ISD::MERGE_VALUES, dl, Op->getVTList(), Result, isValid,
Benjamin Kramerfeae00a2012-07-12 18:14:57 +00009867 SDValue(Result.getNode(), 2));
Benjamin Kramerb9bee042012-07-12 09:31:43 +00009868 }
9869 }
9870}
9871
Dan Gohmand858e902010-04-17 15:26:15 +00009872SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9873 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009874 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9875 MFI->setReturnAddressIsTaken(true);
9876
Bill Wendling64e87322009-01-16 19:25:27 +00009877 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009878 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009879
9880 if (Depth > 0) {
9881 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9882 SDValue Offset =
9883 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009884 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009885 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009886 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009887 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009888 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009889 }
9890
9891 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009892 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009893 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009894 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009895}
9896
Dan Gohmand858e902010-04-17 15:26:15 +00009897SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009898 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9899 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009900
Owen Andersone50ed302009-08-10 22:56:29 +00009901 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009902 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009903 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9904 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009905 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009906 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009907 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9908 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009909 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009910 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009911}
9912
Dan Gohman475871a2008-07-27 21:46:04 +00009913SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009914 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009915 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009916}
9917
Dan Gohmand858e902010-04-17 15:26:15 +00009918SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009919 SDValue Chain = Op.getOperand(0);
9920 SDValue Offset = Op.getOperand(1);
9921 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009922 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009923
Dan Gohmand8816272010-08-11 18:14:00 +00009924 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9925 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9926 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009927 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009928
Dan Gohmand8816272010-08-11 18:14:00 +00009929 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9930 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009931 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009932 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9933 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009934 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009935
Dale Johannesene4d209d2009-02-03 20:21:25 +00009936 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009937 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009938 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009939}
9940
Duncan Sands4a544a72011-09-06 13:37:06 +00009941SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9942 SelectionDAG &DAG) const {
9943 return Op.getOperand(0);
9944}
9945
9946SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9947 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009948 SDValue Root = Op.getOperand(0);
9949 SDValue Trmp = Op.getOperand(1); // trampoline
9950 SDValue FPtr = Op.getOperand(2); // nested function
9951 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009952 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009953
Dan Gohman69de1932008-02-06 22:27:42 +00009954 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009955
9956 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009957 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009958
9959 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009960 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9961 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009962
Evan Cheng0e6a0522011-07-18 20:57:22 +00009963 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9964 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009965
9966 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9967
9968 // Load the pointer to the nested function into R11.
9969 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009970 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009971 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009972 Addr, MachinePointerInfo(TrmpAddr),
9973 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009974
Owen Anderson825b72b2009-08-11 20:47:22 +00009975 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9976 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009977 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9978 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009979 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009980
9981 // Load the 'nest' parameter value into R10.
9982 // R10 is specified in X86CallingConv.td
9983 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009984 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9985 DAG.getConstant(10, MVT::i64));
9986 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009987 Addr, MachinePointerInfo(TrmpAddr, 10),
9988 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009989
Owen Anderson825b72b2009-08-11 20:47:22 +00009990 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9991 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009992 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9993 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009994 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009995
9996 // Jump to the nested function.
9997 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009998 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9999 DAG.getConstant(20, MVT::i64));
10000 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010001 Addr, MachinePointerInfo(TrmpAddr, 20),
10002 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010003
10004 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +000010005 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10006 DAG.getConstant(22, MVT::i64));
10007 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010008 MachinePointerInfo(TrmpAddr, 22),
10009 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010010
Duncan Sands4a544a72011-09-06 13:37:06 +000010011 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010012 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +000010013 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +000010014 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +000010015 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +000010016 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010017
10018 switch (CC) {
10019 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010020 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010021 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010022 case CallingConv::X86_StdCall: {
10023 // Pass 'nest' parameter in ECX.
10024 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010025 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010026
10027 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010028 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +000010029 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010030
Chris Lattner58d74912008-03-12 17:45:29 +000010031 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +000010032 unsigned InRegCount = 0;
10033 unsigned Idx = 1;
10034
10035 for (FunctionType::param_iterator I = FTy->param_begin(),
10036 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +000010037 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +000010038 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000010039 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010040
10041 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +000010042 report_fatal_error("Nest register in use - reduce number of inreg"
10043 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010044 }
10045 }
10046 break;
10047 }
10048 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +000010049 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +000010050 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010051 // Pass 'nest' parameter in EAX.
10052 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010053 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010054 break;
10055 }
10056
Dan Gohman475871a2008-07-27 21:46:04 +000010057 SDValue OutChains[4];
10058 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010059
Owen Anderson825b72b2009-08-11 20:47:22 +000010060 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10061 DAG.getConstant(10, MVT::i32));
10062 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010063
Chris Lattnera62fe662010-02-05 19:20:30 +000010064 // This is storing the opcode for MOV32ri.
10065 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +000010066 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010067 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010068 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010069 Trmp, MachinePointerInfo(TrmpAddr),
10070 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010071
Owen Anderson825b72b2009-08-11 20:47:22 +000010072 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10073 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010074 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
10075 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000010076 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010077
Chris Lattnera62fe662010-02-05 19:20:30 +000010078 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000010079 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10080 DAG.getConstant(5, MVT::i32));
10081 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010082 MachinePointerInfo(TrmpAddr, 5),
10083 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010084
Owen Anderson825b72b2009-08-11 20:47:22 +000010085 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10086 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010087 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
10088 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000010089 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010090
Duncan Sands4a544a72011-09-06 13:37:06 +000010091 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010092 }
10093}
10094
Dan Gohmand858e902010-04-17 15:26:15 +000010095SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
10096 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010097 /*
10098 The rounding mode is in bits 11:10 of FPSR, and has the following
10099 settings:
10100 00 Round to nearest
10101 01 Round to -inf
10102 10 Round to +inf
10103 11 Round to 0
10104
10105 FLT_ROUNDS, on the other hand, expects the following:
10106 -1 Undefined
10107 0 Round to 0
10108 1 Round to nearest
10109 2 Round to +inf
10110 3 Round to -inf
10111
10112 To perform the conversion, we do:
10113 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10114 */
10115
10116 MachineFunction &MF = DAG.getMachineFunction();
10117 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010118 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010119 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010120 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010121 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010122
10123 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010124 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010125 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010126
Michael J. Spencerec38de22010-10-10 22:04:20 +000010127
Chris Lattner2156b792010-09-22 01:11:26 +000010128 MachineMemOperand *MMO =
10129 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10130 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010131
Chris Lattner2156b792010-09-22 01:11:26 +000010132 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10133 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10134 DAG.getVTList(MVT::Other),
10135 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010136
10137 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010138 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010139 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010140
10141 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010142 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010143 DAG.getNode(ISD::SRL, DL, MVT::i16,
10144 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010145 CWD, DAG.getConstant(0x800, MVT::i16)),
10146 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010147 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010148 DAG.getNode(ISD::SRL, DL, MVT::i16,
10149 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010150 CWD, DAG.getConstant(0x400, MVT::i16)),
10151 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010152
Dan Gohman475871a2008-07-27 21:46:04 +000010153 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010154 DAG.getNode(ISD::AND, DL, MVT::i16,
10155 DAG.getNode(ISD::ADD, DL, MVT::i16,
10156 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010157 DAG.getConstant(1, MVT::i16)),
10158 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010159
10160
Duncan Sands83ec4b62008-06-06 12:08:01 +000010161 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010162 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010163}
10164
Dan Gohmand858e902010-04-17 15:26:15 +000010165SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010166 EVT VT = Op.getValueType();
10167 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010168 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010169 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010170
10171 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010172 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010173 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010174 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010175 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010176 }
Evan Cheng18efe262007-12-14 02:13:44 +000010177
Evan Cheng152804e2007-12-14 08:30:15 +000010178 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010179 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010180 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010181
10182 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010183 SDValue Ops[] = {
10184 Op,
10185 DAG.getConstant(NumBits+NumBits-1, OpVT),
10186 DAG.getConstant(X86::COND_E, MVT::i8),
10187 Op.getValue(1)
10188 };
10189 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010190
10191 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010192 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010193
Owen Anderson825b72b2009-08-11 20:47:22 +000010194 if (VT == MVT::i8)
10195 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010196 return Op;
10197}
10198
Chandler Carruthacc068e2011-12-24 10:55:54 +000010199SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10200 SelectionDAG &DAG) const {
10201 EVT VT = Op.getValueType();
10202 EVT OpVT = VT;
10203 unsigned NumBits = VT.getSizeInBits();
10204 DebugLoc dl = Op.getDebugLoc();
10205
10206 Op = Op.getOperand(0);
10207 if (VT == MVT::i8) {
10208 // Zero extend to i32 since there is not an i8 bsr.
10209 OpVT = MVT::i32;
10210 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10211 }
10212
10213 // Issue a bsr (scan bits in reverse).
10214 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10215 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10216
10217 // And xor with NumBits-1.
10218 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10219
10220 if (VT == MVT::i8)
10221 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10222 return Op;
10223}
10224
Dan Gohmand858e902010-04-17 15:26:15 +000010225SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010226 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010227 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010228 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010229 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010230
10231 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010232 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010233 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010234
10235 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010236 SDValue Ops[] = {
10237 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010238 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010239 DAG.getConstant(X86::COND_E, MVT::i8),
10240 Op.getValue(1)
10241 };
Chandler Carruth77821022011-12-24 12:12:34 +000010242 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010243}
10244
Craig Topper13894fa2011-08-24 06:14:18 +000010245// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10246// ones, and then concatenate the result back.
10247static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010248 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010249
10250 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10251 "Unsupported value type for operation");
10252
Craig Topper66ddd152012-04-27 22:54:43 +000010253 unsigned NumElems = VT.getVectorNumElements();
Craig Topper13894fa2011-08-24 06:14:18 +000010254 DebugLoc dl = Op.getDebugLoc();
Craig Topper13894fa2011-08-24 06:14:18 +000010255
10256 // Extract the LHS vectors
10257 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010258 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10259 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010260
10261 // Extract the RHS vectors
10262 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000010263 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
10264 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010265
10266 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10267 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10268
10269 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10270 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10271 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10272}
10273
10274SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10275 assert(Op.getValueType().getSizeInBits() == 256 &&
10276 Op.getValueType().isInteger() &&
10277 "Only handle AVX 256-bit vector integer operation");
10278 return Lower256IntArith(Op, DAG);
10279}
10280
10281SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10282 assert(Op.getValueType().getSizeInBits() == 256 &&
10283 Op.getValueType().isInteger() &&
10284 "Only handle AVX 256-bit vector integer operation");
10285 return Lower256IntArith(Op, DAG);
10286}
10287
10288SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10289 EVT VT = Op.getValueType();
10290
10291 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010292 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010293 return Lower256IntArith(Op, DAG);
10294
Craig Topper5b209e82012-02-05 03:14:49 +000010295 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10296 "Only know how to lower V2I64/V4I64 multiply");
10297
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010298 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010299
Craig Topper5b209e82012-02-05 03:14:49 +000010300 // Ahi = psrlqi(a, 32);
10301 // Bhi = psrlqi(b, 32);
10302 //
10303 // AloBlo = pmuludq(a, b);
10304 // AloBhi = pmuludq(a, Bhi);
10305 // AhiBlo = pmuludq(Ahi, b);
10306
10307 // AloBhi = psllqi(AloBhi, 32);
10308 // AhiBlo = psllqi(AhiBlo, 32);
10309 // return AloBlo + AloBhi + AhiBlo;
10310
Craig Topperaaa643c2011-11-09 07:28:55 +000010311 SDValue A = Op.getOperand(0);
10312 SDValue B = Op.getOperand(1);
10313
Craig Topper5b209e82012-02-05 03:14:49 +000010314 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010315
Craig Topper5b209e82012-02-05 03:14:49 +000010316 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10317 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010318
Craig Topper5b209e82012-02-05 03:14:49 +000010319 // Bit cast to 32-bit vectors for MULUDQ
10320 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10321 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10322 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10323 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10324 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010325
Craig Topper5b209e82012-02-05 03:14:49 +000010326 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10327 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10328 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010329
Craig Topper5b209e82012-02-05 03:14:49 +000010330 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10331 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010332
Dale Johannesene4d209d2009-02-03 20:21:25 +000010333 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010334 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010335}
10336
Nadav Rotem43012222011-05-11 08:12:09 +000010337SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10338
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010339 EVT VT = Op.getValueType();
10340 DebugLoc dl = Op.getDebugLoc();
10341 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010342 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010343 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010344
Craig Topper1accb7e2012-01-10 06:54:16 +000010345 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010346 return SDValue();
10347
Nadav Rotem43012222011-05-11 08:12:09 +000010348 // Optimize shl/srl/sra with constant shift amount.
10349 if (isSplatVector(Amt.getNode())) {
10350 SDValue SclrAmt = Amt->getOperand(0);
10351 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10352 uint64_t ShiftAmt = C->getZExtValue();
10353
Craig Toppered2e13d2012-01-22 19:15:14 +000010354 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10355 (Subtarget->hasAVX2() &&
10356 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10357 if (Op.getOpcode() == ISD::SHL)
10358 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10359 DAG.getConstant(ShiftAmt, MVT::i32));
10360 if (Op.getOpcode() == ISD::SRL)
10361 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10362 DAG.getConstant(ShiftAmt, MVT::i32));
10363 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10364 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10365 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010366 }
10367
Craig Toppered2e13d2012-01-22 19:15:14 +000010368 if (VT == MVT::v16i8) {
10369 if (Op.getOpcode() == ISD::SHL) {
10370 // Make a large shift.
10371 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10372 DAG.getConstant(ShiftAmt, MVT::i32));
10373 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10374 // Zero out the rightmost bits.
10375 SmallVector<SDValue, 16> V(16,
10376 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10377 MVT::i8));
10378 return DAG.getNode(ISD::AND, dl, VT, SHL,
10379 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010380 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010381 if (Op.getOpcode() == ISD::SRL) {
10382 // Make a large shift.
10383 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10384 DAG.getConstant(ShiftAmt, MVT::i32));
10385 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10386 // Zero out the leftmost bits.
10387 SmallVector<SDValue, 16> V(16,
10388 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10389 MVT::i8));
10390 return DAG.getNode(ISD::AND, dl, VT, SRL,
10391 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10392 }
10393 if (Op.getOpcode() == ISD::SRA) {
10394 if (ShiftAmt == 7) {
10395 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010396 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010397 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010398 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010399
Craig Toppered2e13d2012-01-22 19:15:14 +000010400 // R s>> a === ((R u>> a) ^ m) - m
10401 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10402 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10403 MVT::i8));
10404 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10405 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10406 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10407 return Res;
10408 }
Craig Topper731dfd02012-04-23 03:42:40 +000010409 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010410 }
Craig Topper46154eb2011-11-11 07:39:23 +000010411
Craig Topper0d86d462011-11-20 00:12:05 +000010412 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10413 if (Op.getOpcode() == ISD::SHL) {
10414 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010415 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10416 DAG.getConstant(ShiftAmt, MVT::i32));
10417 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010418 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010419 SmallVector<SDValue, 32> V(32,
10420 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10421 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010422 return DAG.getNode(ISD::AND, dl, VT, SHL,
10423 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010424 }
Craig Topper0d86d462011-11-20 00:12:05 +000010425 if (Op.getOpcode() == ISD::SRL) {
10426 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010427 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10428 DAG.getConstant(ShiftAmt, MVT::i32));
10429 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010430 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010431 SmallVector<SDValue, 32> V(32,
10432 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10433 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010434 return DAG.getNode(ISD::AND, dl, VT, SRL,
10435 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10436 }
10437 if (Op.getOpcode() == ISD::SRA) {
10438 if (ShiftAmt == 7) {
10439 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010440 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010441 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010442 }
10443
10444 // R s>> a === ((R u>> a) ^ m) - m
10445 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10446 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10447 MVT::i8));
10448 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10449 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10450 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10451 return Res;
10452 }
Craig Topper731dfd02012-04-23 03:42:40 +000010453 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000010454 }
Nadav Rotem43012222011-05-11 08:12:09 +000010455 }
10456 }
10457
10458 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010459 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010460 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10461 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010462
Chris Lattner7302d802012-02-06 21:56:39 +000010463 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10464 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010465 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10466 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010467 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010468 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010469
10470 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010471 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010472 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10473 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10474 }
Nadav Rotem43012222011-05-11 08:12:09 +000010475 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010476 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010477
Nate Begeman51409212010-07-28 00:21:48 +000010478 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010479 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10480 DAG.getConstant(5, MVT::i32));
10481 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010482
Lang Hames8b99c1e2011-12-17 01:08:46 +000010483 // Turn 'a' into a mask suitable for VSELECT
10484 SDValue VSelM = DAG.getConstant(0x80, VT);
10485 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010486 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010487
Lang Hames8b99c1e2011-12-17 01:08:46 +000010488 SDValue CM1 = DAG.getConstant(0x0f, VT);
10489 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010490
Lang Hames8b99c1e2011-12-17 01:08:46 +000010491 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10492 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010493 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10494 DAG.getConstant(4, MVT::i32), DAG);
10495 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010496 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10497
Nate Begeman51409212010-07-28 00:21:48 +000010498 // a += a
10499 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010500 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010501 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010502
Lang Hames8b99c1e2011-12-17 01:08:46 +000010503 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10504 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010505 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10506 DAG.getConstant(2, MVT::i32), DAG);
10507 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010508 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10509
Nate Begeman51409212010-07-28 00:21:48 +000010510 // a += a
10511 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010512 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010513 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010514
Lang Hames8b99c1e2011-12-17 01:08:46 +000010515 // return VSELECT(r, r+r, a);
10516 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010517 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010518 return R;
10519 }
Craig Topper46154eb2011-11-11 07:39:23 +000010520
10521 // Decompose 256-bit shifts into smaller 128-bit shifts.
10522 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010523 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010524 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10525 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10526
10527 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000010528 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
10529 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010530
10531 // Recreate the shift amount vectors
10532 SDValue Amt1, Amt2;
10533 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10534 // Constant shift amount
10535 SmallVector<SDValue, 4> Amt1Csts;
10536 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010537 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010538 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010539 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010540 Amt2Csts.push_back(Amt->getOperand(i));
10541
10542 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10543 &Amt1Csts[0], NumElems/2);
10544 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10545 &Amt2Csts[0], NumElems/2);
10546 } else {
10547 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000010548 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
10549 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010550 }
10551
10552 // Issue new vector shifts for the smaller types
10553 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10554 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10555
10556 // Concatenate the result back
10557 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10558 }
10559
Nate Begeman51409212010-07-28 00:21:48 +000010560 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010561}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010562
Dan Gohmand858e902010-04-17 15:26:15 +000010563SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010564 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10565 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010566 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10567 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010568 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010569 SDValue LHS = N->getOperand(0);
10570 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010571 unsigned BaseOp = 0;
10572 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010573 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010574 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010575 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010576 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010577 // A subtract of one will be selected as a INC. Note that INC doesn't
10578 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010579 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10580 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010581 BaseOp = X86ISD::INC;
10582 Cond = X86::COND_O;
10583 break;
10584 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010585 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010586 Cond = X86::COND_O;
10587 break;
10588 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010589 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010590 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010591 break;
10592 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010593 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10594 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010595 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10596 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010597 BaseOp = X86ISD::DEC;
10598 Cond = X86::COND_O;
10599 break;
10600 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010601 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010602 Cond = X86::COND_O;
10603 break;
10604 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010605 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010606 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010607 break;
10608 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010609 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010610 Cond = X86::COND_O;
10611 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010612 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10613 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10614 MVT::i32);
10615 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010616
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010617 SDValue SetCC =
10618 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10619 DAG.getConstant(X86::COND_O, MVT::i32),
10620 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010621
Dan Gohman6e5fda22011-07-22 18:45:15 +000010622 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010623 }
Bill Wendling74c37652008-12-09 22:08:41 +000010624 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010625
Bill Wendling61edeb52008-12-02 01:06:39 +000010626 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010627 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010628 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010629
Bill Wendling61edeb52008-12-02 01:06:39 +000010630 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010631 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10632 DAG.getConstant(Cond, MVT::i32),
10633 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010634
Dan Gohman6e5fda22011-07-22 18:45:15 +000010635 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010636}
10637
Chad Rosier30450e82011-12-22 22:35:21 +000010638SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10639 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010640 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010641 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10642 EVT VT = Op.getValueType();
10643
Craig Toppered2e13d2012-01-22 19:15:14 +000010644 if (!Subtarget->hasSSE2() || !VT.isVector())
10645 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010646
Craig Toppered2e13d2012-01-22 19:15:14 +000010647 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10648 ExtraVT.getScalarType().getSizeInBits();
10649 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10650
10651 switch (VT.getSimpleVT().SimpleTy) {
10652 default: return SDValue();
10653 case MVT::v8i32:
10654 case MVT::v16i16:
10655 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010656 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010657 if (!Subtarget->hasAVX2()) {
10658 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000010659 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000010660
Craig Toppered2e13d2012-01-22 19:15:14 +000010661 // Extract the LHS vectors
10662 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010663 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10664 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010665
Craig Toppered2e13d2012-01-22 19:15:14 +000010666 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10667 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010668
Craig Toppered2e13d2012-01-22 19:15:14 +000010669 EVT ExtraEltVT = ExtraVT.getVectorElementType();
Craig Topperb6072642012-05-03 07:26:59 +000010670 unsigned ExtraNumElems = ExtraVT.getVectorNumElements();
Craig Toppered2e13d2012-01-22 19:15:14 +000010671 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10672 ExtraNumElems/2);
10673 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010674
Craig Toppered2e13d2012-01-22 19:15:14 +000010675 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10676 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010677
Craig Toppered2e13d2012-01-22 19:15:14 +000010678 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10679 }
10680 // fall through
10681 case MVT::v4i32:
10682 case MVT::v8i16: {
10683 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10684 Op.getOperand(0), ShAmt, DAG);
10685 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010686 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010687 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010688}
10689
10690
Eric Christopher9a9d2752010-07-22 02:48:34 +000010691SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10692 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010693
Eric Christopher77ed1352011-07-08 00:04:56 +000010694 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10695 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010696 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010697 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010698 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010699 SDValue Ops[] = {
10700 DAG.getRegister(X86::ESP, MVT::i32), // Base
10701 DAG.getTargetConstant(1, MVT::i8), // Scale
10702 DAG.getRegister(0, MVT::i32), // Index
10703 DAG.getTargetConstant(0, MVT::i32), // Disp
10704 DAG.getRegister(0, MVT::i32), // Segment.
10705 Zero,
10706 Chain
10707 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010708 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010709 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10710 array_lengthof(Ops));
10711 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010712 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010713
Eric Christopher9a9d2752010-07-22 02:48:34 +000010714 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010715 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010716 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010717
Chris Lattner132929a2010-08-14 17:26:09 +000010718 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10719 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10720 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10721 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010722
Chris Lattner132929a2010-08-14 17:26:09 +000010723 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10724 if (!Op1 && !Op2 && !Op3 && Op4)
10725 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010726
Chris Lattner132929a2010-08-14 17:26:09 +000010727 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10728 if (Op1 && !Op2 && !Op3 && !Op4)
10729 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010730
10731 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010732 // (MFENCE)>;
10733 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010734}
10735
Eli Friedman14648462011-07-27 22:21:52 +000010736SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10737 SelectionDAG &DAG) const {
10738 DebugLoc dl = Op.getDebugLoc();
10739 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10740 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10741 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10742 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10743
10744 // The only fence that needs an instruction is a sequentially-consistent
10745 // cross-thread fence.
10746 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10747 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10748 // no-sse2). There isn't any reason to disable it if the target processor
10749 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010750 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010751 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10752
10753 SDValue Chain = Op.getOperand(0);
10754 SDValue Zero = DAG.getConstant(0, MVT::i32);
10755 SDValue Ops[] = {
10756 DAG.getRegister(X86::ESP, MVT::i32), // Base
10757 DAG.getTargetConstant(1, MVT::i8), // Scale
10758 DAG.getRegister(0, MVT::i32), // Index
10759 DAG.getTargetConstant(0, MVT::i32), // Disp
10760 DAG.getRegister(0, MVT::i32), // Segment.
10761 Zero,
10762 Chain
10763 };
10764 SDNode *Res =
10765 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10766 array_lengthof(Ops));
10767 return SDValue(Res, 0);
10768 }
10769
10770 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10771 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10772}
10773
10774
Dan Gohmand858e902010-04-17 15:26:15 +000010775SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010776 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010777 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010778 unsigned Reg = 0;
10779 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010780 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010781 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010782 case MVT::i8: Reg = X86::AL; size = 1; break;
10783 case MVT::i16: Reg = X86::AX; size = 2; break;
10784 case MVT::i32: Reg = X86::EAX; size = 4; break;
10785 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010786 assert(Subtarget->is64Bit() && "Node not type legal!");
10787 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010788 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010789 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010790 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010791 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010792 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010793 Op.getOperand(1),
10794 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010795 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010796 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010797 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010798 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10799 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10800 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010801 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010802 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010803 return cpOut;
10804}
10805
Duncan Sands1607f052008-12-01 11:39:25 +000010806SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010807 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010808 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010809 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010810 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010811 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010812 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010813 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10814 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010815 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010816 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10817 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010818 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010819 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010820 rdx.getValue(1)
10821 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010822 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010823}
10824
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010825SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010826 SelectionDAG &DAG) const {
10827 EVT SrcVT = Op.getOperand(0).getValueType();
10828 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010829 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010830 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010831 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010832 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010833 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010834 // i64 <=> MMX conversions are Legal.
10835 if (SrcVT==MVT::i64 && DstVT.isVector())
10836 return Op;
10837 if (DstVT==MVT::i64 && SrcVT.isVector())
10838 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010839 // MMX <=> MMX conversions are Legal.
10840 if (SrcVT.isVector() && DstVT.isVector())
10841 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010842 // All other conversions need to be expanded.
10843 return SDValue();
10844}
Chris Lattner5b856542010-12-20 00:59:46 +000010845
Dan Gohmand858e902010-04-17 15:26:15 +000010846SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010847 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010848 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010849 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010850 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010851 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010852 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010853 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010854 Node->getOperand(0),
10855 Node->getOperand(1), negOp,
10856 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010857 cast<AtomicSDNode>(Node)->getAlignment(),
10858 cast<AtomicSDNode>(Node)->getOrdering(),
10859 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010860}
10861
Eli Friedman327236c2011-08-24 20:50:09 +000010862static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10863 SDNode *Node = Op.getNode();
10864 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010865 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010866
10867 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010868 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10869 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10870 // (The only way to get a 16-byte store is cmpxchg16b)
10871 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10872 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10873 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010874 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10875 cast<AtomicSDNode>(Node)->getMemoryVT(),
10876 Node->getOperand(0),
10877 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010878 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010879 cast<AtomicSDNode>(Node)->getOrdering(),
10880 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010881 return Swap.getValue(1);
10882 }
10883 // Other atomic stores have a simple pattern.
10884 return Op;
10885}
10886
Chris Lattner5b856542010-12-20 00:59:46 +000010887static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10888 EVT VT = Op.getNode()->getValueType(0);
10889
10890 // Let legalize expand this if it isn't a legal type yet.
10891 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10892 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010893
Chris Lattner5b856542010-12-20 00:59:46 +000010894 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010895
Chris Lattner5b856542010-12-20 00:59:46 +000010896 unsigned Opc;
10897 bool ExtraOp = false;
10898 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010899 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010900 case ISD::ADDC: Opc = X86ISD::ADD; break;
10901 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10902 case ISD::SUBC: Opc = X86ISD::SUB; break;
10903 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10904 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010905
Chris Lattner5b856542010-12-20 00:59:46 +000010906 if (!ExtraOp)
10907 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10908 Op.getOperand(1));
10909 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10910 Op.getOperand(1), Op.getOperand(2));
10911}
10912
Evan Cheng0db9fe62006-04-25 20:13:52 +000010913/// LowerOperation - Provide custom lowering hooks for some operations.
10914///
Dan Gohmand858e902010-04-17 15:26:15 +000010915SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010916 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010917 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010918 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010919 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010920 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010921 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10922 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010923 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010924 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010925 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010926 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10927 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10928 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010929 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010930 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010931 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10932 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10933 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010934 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010935 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010936 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010937 case ISD::SHL_PARTS:
10938 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010939 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010940 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010941 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010942 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010943 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010944 case ISD::FABS: return LowerFABS(Op, DAG);
10945 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010946 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010947 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010948 case ISD::SETCC: return LowerSETCC(Op, DAG);
10949 case ISD::SELECT: return LowerSELECT(Op, DAG);
10950 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010951 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010952 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010953 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010954 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010955 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Benjamin Kramerb9bee042012-07-12 09:31:43 +000010956 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010957 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10958 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010959 case ISD::FRAME_TO_ARGS_OFFSET:
10960 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010961 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010962 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010963 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10964 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010965 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010966 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010967 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010968 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010969 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010970 case ISD::SRA:
10971 case ISD::SRL:
10972 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010973 case ISD::SADDO:
10974 case ISD::UADDO:
10975 case ISD::SSUBO:
10976 case ISD::USUBO:
10977 case ISD::SMULO:
10978 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010979 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010980 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010981 case ISD::ADDC:
10982 case ISD::ADDE:
10983 case ISD::SUBC:
10984 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010985 case ISD::ADD: return LowerADD(Op, DAG);
10986 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010987 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010988}
10989
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010990static void ReplaceATOMIC_LOAD(SDNode *Node,
10991 SmallVectorImpl<SDValue> &Results,
10992 SelectionDAG &DAG) {
10993 DebugLoc dl = Node->getDebugLoc();
10994 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10995
10996 // Convert wide load -> cmpxchg8b/cmpxchg16b
10997 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10998 // (The only way to get a 16-byte load is cmpxchg16b)
10999 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011000 SDValue Zero = DAG.getConstant(0, VT);
11001 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011002 Node->getOperand(0),
11003 Node->getOperand(1), Zero, Zero,
11004 cast<AtomicSDNode>(Node)->getMemOperand(),
11005 cast<AtomicSDNode>(Node)->getOrdering(),
11006 cast<AtomicSDNode>(Node)->getSynchScope());
11007 Results.push_back(Swap.getValue(0));
11008 Results.push_back(Swap.getValue(1));
11009}
11010
Duncan Sands1607f052008-12-01 11:39:25 +000011011void X86TargetLowering::
11012ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011013 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011014 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000011015 assert (Node->getValueType(0) == MVT::i64 &&
11016 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000011017
11018 SDValue Chain = Node->getOperand(0);
11019 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011020 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011021 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000011022 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011023 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000011024 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000011025 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000011026 SDValue Result =
11027 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
11028 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000011029 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000011030 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011031 Results.push_back(Result.getValue(2));
11032}
11033
Duncan Sands126d9072008-07-04 11:47:58 +000011034/// ReplaceNodeResults - Replace a node with an illegal result type
11035/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000011036void X86TargetLowering::ReplaceNodeResults(SDNode *N,
11037 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011038 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011039 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000011040 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000011041 default:
Craig Topperabb94d02012-02-05 03:43:23 +000011042 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011043 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000011044 case ISD::ADDC:
11045 case ISD::ADDE:
11046 case ISD::SUBC:
11047 case ISD::SUBE:
11048 // We don't want to expand or promote these.
11049 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011050 case ISD::FP_TO_SINT:
11051 case ISD::FP_TO_UINT: {
11052 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
11053
11054 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
11055 return;
11056
Eli Friedman948e95a2009-05-23 09:59:16 +000011057 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000011058 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000011059 SDValue FIST = Vals.first, StackSlot = Vals.second;
11060 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000011061 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000011062 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011063 if (StackSlot.getNode() != 0)
11064 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
11065 MachinePointerInfo(),
11066 false, false, false, 0));
11067 else
11068 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000011069 }
11070 return;
11071 }
11072 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011073 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011074 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011075 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011076 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000011077 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000011078 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011079 eax.getValue(2));
11080 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
11081 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000011082 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011083 Results.push_back(edx.getValue(1));
11084 return;
11085 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011086 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000011087 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011088 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000011089 bool Regs64bit = T == MVT::i128;
11090 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000011091 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011092 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11093 DAG.getConstant(0, HalfT));
11094 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11095 DAG.getConstant(1, HalfT));
11096 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11097 Regs64bit ? X86::RAX : X86::EAX,
11098 cpInL, SDValue());
11099 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11100 Regs64bit ? X86::RDX : X86::EDX,
11101 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011102 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011103 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11104 DAG.getConstant(0, HalfT));
11105 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11106 DAG.getConstant(1, HalfT));
11107 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11108 Regs64bit ? X86::RBX : X86::EBX,
11109 swapInL, cpInH.getValue(1));
11110 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
11111 Regs64bit ? X86::RCX : X86::ECX,
11112 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011113 SDValue Ops[] = { swapInH.getValue(0),
11114 N->getOperand(1),
11115 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011116 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011117 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011118 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11119 X86ISD::LCMPXCHG8_DAG;
11120 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011121 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011122 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11123 Regs64bit ? X86::RAX : X86::EAX,
11124 HalfT, Result.getValue(1));
11125 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11126 Regs64bit ? X86::RDX : X86::EDX,
11127 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011128 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011129 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011130 Results.push_back(cpOutH.getValue(1));
11131 return;
11132 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011133 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011134 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11135 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011136 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011137 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11138 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011139 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011140 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11141 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011142 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011143 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11144 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011145 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011146 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11147 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011148 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011149 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11150 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011151 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011152 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11153 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011154 case ISD::ATOMIC_LOAD:
11155 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011156 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011157}
11158
Evan Cheng72261582005-12-20 06:22:03 +000011159const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11160 switch (Opcode) {
11161 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011162 case X86ISD::BSF: return "X86ISD::BSF";
11163 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011164 case X86ISD::SHLD: return "X86ISD::SHLD";
11165 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011166 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011167 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011168 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011169 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011170 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011171 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011172 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11173 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11174 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011175 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011176 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011177 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011178 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011179 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011180 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011181 case X86ISD::COMI: return "X86ISD::COMI";
11182 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011183 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011184 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011185 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11186 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011187 case X86ISD::CMOV: return "X86ISD::CMOV";
11188 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011189 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011190 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11191 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011192 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011193 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011194 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011195 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011196 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011197 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11198 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011199 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011200 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011201 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011202 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011203 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011204 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11205 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11206 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011207 case X86ISD::HADD: return "X86ISD::HADD";
11208 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011209 case X86ISD::FHADD: return "X86ISD::FHADD";
11210 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011211 case X86ISD::FMAX: return "X86ISD::FMAX";
11212 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011213 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11214 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011215 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Hans Wennborgf0234fc2012-06-01 16:27:21 +000011216 case X86ISD::TLSBASEADDR: return "X86ISD::TLSBASEADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011217 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011218 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011219 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011220 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011221 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011222 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11223 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011224 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11225 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11226 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11227 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11228 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11229 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011230 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11231 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011232 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11233 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011234 case X86ISD::VSHL: return "X86ISD::VSHL";
11235 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011236 case X86ISD::VSRA: return "X86ISD::VSRA";
11237 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11238 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11239 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011240 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011241 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11242 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011243 case X86ISD::ADD: return "X86ISD::ADD";
11244 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011245 case X86ISD::ADC: return "X86ISD::ADC";
11246 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011247 case X86ISD::SMUL: return "X86ISD::SMUL";
11248 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011249 case X86ISD::INC: return "X86ISD::INC";
11250 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011251 case X86ISD::OR: return "X86ISD::OR";
11252 case X86ISD::XOR: return "X86ISD::XOR";
11253 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011254 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011255 case X86ISD::BLSI: return "X86ISD::BLSI";
11256 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11257 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011258 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011259 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011260 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011261 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11262 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11263 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011264 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011265 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011266 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011267 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011268 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011269 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11270 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011271 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11272 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11273 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011274 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11275 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011276 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11277 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011278 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011279 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011280 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000011281 case X86ISD::VPERMV: return "X86ISD::VPERMV";
11282 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000011283 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011284 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011285 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011286 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011287 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011288 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011289 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011290 case X86ISD::SAHF: return "X86ISD::SAHF";
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011291 case X86ISD::RDRAND: return "X86ISD::RDRAND";
Evan Cheng72261582005-12-20 06:22:03 +000011292 }
11293}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011294
Chris Lattnerc9addb72007-03-30 23:15:24 +000011295// isLegalAddressingMode - Return true if the addressing mode represented
11296// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011297bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011298 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011299 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011300 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011301 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011302
Chris Lattnerc9addb72007-03-30 23:15:24 +000011303 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011304 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011305 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011306
Chris Lattnerc9addb72007-03-30 23:15:24 +000011307 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011308 unsigned GVFlags =
11309 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011310
Chris Lattnerdfed4132009-07-10 07:38:24 +000011311 // If a reference to this global requires an extra load, we can't fold it.
11312 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011313 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011314
Chris Lattnerdfed4132009-07-10 07:38:24 +000011315 // If BaseGV requires a register for the PIC base, we cannot also have a
11316 // BaseReg specified.
11317 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011318 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011319
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011320 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011321 if ((M != CodeModel::Small || R != Reloc::Static) &&
11322 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011323 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011324 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011325
Chris Lattnerc9addb72007-03-30 23:15:24 +000011326 switch (AM.Scale) {
11327 case 0:
11328 case 1:
11329 case 2:
11330 case 4:
11331 case 8:
11332 // These scales always work.
11333 break;
11334 case 3:
11335 case 5:
11336 case 9:
11337 // These scales are formed with basereg+scalereg. Only accept if there is
11338 // no basereg yet.
11339 if (AM.HasBaseReg)
11340 return false;
11341 break;
11342 default: // Other stuff never works.
11343 return false;
11344 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011345
Chris Lattnerc9addb72007-03-30 23:15:24 +000011346 return true;
11347}
11348
11349
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011350bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011351 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011352 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011353 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11354 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011355 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011356 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011357 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011358}
11359
Evan Cheng70e10d32012-07-17 06:53:39 +000011360bool X86TargetLowering::isLegalICmpImmediate(int64_t Imm) const {
11361 return Imm == (int32_t)Imm;
11362}
11363
11364bool X86TargetLowering::isLegalAddImmediate(int64_t Imm) const {
Evan Chenga9e13ba2012-07-17 18:54:11 +000011365 // Can also use sub to handle negated immediates.
Evan Cheng70e10d32012-07-17 06:53:39 +000011366 return Imm == (int32_t)Imm;
11367}
11368
Owen Andersone50ed302009-08-10 22:56:29 +000011369bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011370 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011371 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011372 unsigned NumBits1 = VT1.getSizeInBits();
11373 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011374 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011375 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011376 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011377}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011378
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011379bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011380 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011381 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011382}
11383
Owen Andersone50ed302009-08-10 22:56:29 +000011384bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011385 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011386 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011387}
11388
Owen Andersone50ed302009-08-10 22:56:29 +000011389bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011390 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011391 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011392}
11393
Evan Cheng60c07e12006-07-05 22:17:51 +000011394/// isShuffleMaskLegal - Targets can use this to indicate that they only
11395/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11396/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11397/// are assumed to be legal.
11398bool
Eric Christopherfd179292009-08-27 18:07:15 +000011399X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011400 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011401 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011402 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011403 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011404
Nate Begemana09008b2009-10-19 02:17:23 +000011405 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011406 return (VT.getVectorNumElements() == 2 ||
11407 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11408 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011409 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011410 isPSHUFDMask(M, VT) ||
Craig Toppera9a568a2012-05-02 08:03:44 +000011411 isPSHUFHWMask(M, VT, Subtarget->hasAVX2()) ||
11412 isPSHUFLWMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011413 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011414 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11415 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011416 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11417 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011418}
11419
Dan Gohman7d8143f2008-04-09 20:09:42 +000011420bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011421X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011422 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011423 unsigned NumElts = VT.getVectorNumElements();
11424 // FIXME: This collection of masks seems suspect.
11425 if (NumElts == 2)
11426 return true;
11427 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11428 return (isMOVLMask(Mask, VT) ||
11429 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011430 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11431 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011432 }
11433 return false;
11434}
11435
11436//===----------------------------------------------------------------------===//
11437// X86 Scheduler Hooks
11438//===----------------------------------------------------------------------===//
11439
Mon P Wang63307c32008-05-05 19:05:59 +000011440// private utility function
11441MachineBasicBlock *
11442X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11443 MachineBasicBlock *MBB,
11444 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011445 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011446 unsigned LoadOpc,
11447 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011448 unsigned notOpc,
11449 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011450 const TargetRegisterClass *RC,
Richard Smith42fc29e2012-04-13 22:47:00 +000011451 bool Invert) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011452 // For the atomic bitwise operator, we generate
11453 // thisMBB:
11454 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011455 // ld t1 = [bitinstr.addr]
11456 // op t2 = t1, [bitinstr.val]
Richard Smith42fc29e2012-04-13 22:47:00 +000011457 // not t3 = t2 (if Invert)
Mon P Wangab3e7472008-05-05 22:56:23 +000011458 // mov EAX = t1
Richard Smith42fc29e2012-04-13 22:47:00 +000011459 // lcs dest = [bitinstr.addr], t3 [EAX is implicit]
Mon P Wang63307c32008-05-05 19:05:59 +000011460 // bz newMBB
11461 // fallthrough -->nextMBB
11462 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11463 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011464 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011465 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011466
Mon P Wang63307c32008-05-05 19:05:59 +000011467 /// First build the CFG
11468 MachineFunction *F = MBB->getParent();
11469 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011470 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11471 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11472 F->insert(MBBIter, newMBB);
11473 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011474
Dan Gohman14152b42010-07-06 20:24:04 +000011475 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11476 nextMBB->splice(nextMBB->begin(), thisMBB,
11477 llvm::next(MachineBasicBlock::iterator(bInstr)),
11478 thisMBB->end());
11479 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011480
Mon P Wang63307c32008-05-05 19:05:59 +000011481 // Update thisMBB to fall through to newMBB
11482 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011483
Mon P Wang63307c32008-05-05 19:05:59 +000011484 // newMBB jumps to itself and fall through to nextMBB
11485 newMBB->addSuccessor(nextMBB);
11486 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011487
Mon P Wang63307c32008-05-05 19:05:59 +000011488 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011489 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011490 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011491 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011492 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011493 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011494 int numArgs = bInstr->getNumOperands() - 1;
11495 for (int i=0; i < numArgs; ++i)
11496 argOpers[i] = &bInstr->getOperand(i+1);
11497
11498 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011499 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011500 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011501
Dale Johannesen140be2d2008-08-19 18:47:28 +000011502 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011503 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011504 for (int i=0; i <= lastAddrIndx; ++i)
11505 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011506
Dale Johannesen140be2d2008-08-19 18:47:28 +000011507 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011508 assert((argOpers[valArgIndx]->isReg() ||
11509 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011510 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011511 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011512 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011513 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011514 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Richard Smith42fc29e2012-04-13 22:47:00 +000011515 MIB.addReg(t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011516 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011517
Richard Smith42fc29e2012-04-13 22:47:00 +000011518 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11519 if (Invert) {
11520 MIB = BuildMI(newMBB, dl, TII->get(notOpc), t3).addReg(t2);
11521 }
11522 else
11523 t3 = t2;
11524
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011525 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Richard Smith2c651fe2012-04-16 18:43:53 +000011526 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011527
Dale Johannesene4d209d2009-02-03 20:21:25 +000011528 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011529 for (int i=0; i <= lastAddrIndx; ++i)
11530 (*MIB).addOperand(*argOpers[i]);
Richard Smith42fc29e2012-04-13 22:47:00 +000011531 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011532 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011533 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11534 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011535
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011536 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011537 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011538
Mon P Wang63307c32008-05-05 19:05:59 +000011539 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011540 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011541
Dan Gohman14152b42010-07-06 20:24:04 +000011542 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011543 return nextMBB;
11544}
11545
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011546// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011547MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011548X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11549 MachineBasicBlock *MBB,
11550 unsigned regOpcL,
11551 unsigned regOpcH,
11552 unsigned immOpcL,
11553 unsigned immOpcH,
Richard Smith42fc29e2012-04-13 22:47:00 +000011554 bool Invert) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011555 // For the atomic bitwise operator, we generate
11556 // thisMBB (instructions are in pairs, except cmpxchg8b)
11557 // ld t1,t2 = [bitinstr.addr]
11558 // newMBB:
11559 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11560 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011561 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Richard Smith42fc29e2012-04-13 22:47:00 +000011562 // neg t7, t8 < t5, t6 (if Invert)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011563 // mov ECX, EBX <- t5, t6
11564 // mov EAX, EDX <- t1, t2
11565 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11566 // mov t3, t4 <- EAX, EDX
11567 // bz newMBB
11568 // result in out1, out2
11569 // fallthrough -->nextMBB
11570
Craig Topperc9099502012-04-20 06:31:50 +000011571 const TargetRegisterClass *RC = &X86::GR32RegClass;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011572 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011573 const unsigned NotOpc = X86::NOT32r;
11574 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11575 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11576 MachineFunction::iterator MBBIter = MBB;
11577 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011578
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011579 /// First build the CFG
11580 MachineFunction *F = MBB->getParent();
11581 MachineBasicBlock *thisMBB = MBB;
11582 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11583 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11584 F->insert(MBBIter, newMBB);
11585 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011586
Dan Gohman14152b42010-07-06 20:24:04 +000011587 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11588 nextMBB->splice(nextMBB->begin(), thisMBB,
11589 llvm::next(MachineBasicBlock::iterator(bInstr)),
11590 thisMBB->end());
11591 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011592
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011593 // Update thisMBB to fall through to newMBB
11594 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011595
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011596 // newMBB jumps to itself and fall through to nextMBB
11597 newMBB->addSuccessor(nextMBB);
11598 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011599
Dale Johannesene4d209d2009-02-03 20:21:25 +000011600 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011601 // Insert instructions into newMBB based on incoming instruction
11602 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011603 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011604 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011605 MachineOperand& dest1Oper = bInstr->getOperand(0);
11606 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011607 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11608 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011609 argOpers[i] = &bInstr->getOperand(i+2);
11610
Dan Gohman71ea4e52010-05-14 21:01:44 +000011611 // We use some of the operands multiple times, so conservatively just
11612 // clear any kill flags that might be present.
11613 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11614 argOpers[i]->setIsKill(false);
11615 }
11616
Evan Chengad5b52f2010-01-08 19:14:57 +000011617 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011618 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011619
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011620 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011621 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011622 for (int i=0; i <= lastAddrIndx; ++i)
11623 (*MIB).addOperand(*argOpers[i]);
11624 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011625 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011626 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011627 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011628 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011629 MachineOperand newOp3 = *(argOpers[3]);
11630 if (newOp3.isImm())
11631 newOp3.setImm(newOp3.getImm()+4);
11632 else
11633 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011634 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011635 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011636
11637 // t3/4 are defined later, at the bottom of the loop
11638 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11639 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011640 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011641 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011642 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011643 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11644
Evan Cheng306b4ca2010-01-08 23:41:50 +000011645 // The subsequent operations should be using the destination registers of
Richard Smith42fc29e2012-04-13 22:47:00 +000011646 // the PHI instructions.
11647 t1 = dest1Oper.getReg();
11648 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011649
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011650 int valArgIndx = lastAddrIndx + 1;
11651 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011652 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011653 "invalid operand");
11654 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11655 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011656 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011657 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011658 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011659 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011660 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011661 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011662 (*MIB).addOperand(*argOpers[valArgIndx]);
11663 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011664 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011665 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011666 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011667 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011668 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011669 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011670 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011671 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011672 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011673 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011674
Richard Smith42fc29e2012-04-13 22:47:00 +000011675 unsigned t7, t8;
11676 if (Invert) {
11677 t7 = F->getRegInfo().createVirtualRegister(RC);
11678 t8 = F->getRegInfo().createVirtualRegister(RC);
11679 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t7).addReg(t5);
11680 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t8).addReg(t6);
11681 } else {
11682 t7 = t5;
11683 t8 = t6;
11684 }
11685
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011686 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011687 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011688 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011689 MIB.addReg(t2);
11690
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011691 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011692 MIB.addReg(t7);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011693 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011694 MIB.addReg(t8);
Scott Michelfdc40a02009-02-17 22:15:04 +000011695
Dale Johannesene4d209d2009-02-03 20:21:25 +000011696 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011697 for (int i=0; i <= lastAddrIndx; ++i)
11698 (*MIB).addOperand(*argOpers[i]);
11699
11700 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011701 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11702 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011703
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011704 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011705 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011706 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011707 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011708
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011709 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011710 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011711
Dan Gohman14152b42010-07-06 20:24:04 +000011712 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011713 return nextMBB;
11714}
11715
11716// private utility function
11717MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011718X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11719 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011720 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011721 // For the atomic min/max operator, we generate
11722 // thisMBB:
11723 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011724 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011725 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011726 // cmp t1, t2
11727 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011728 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011729 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11730 // bz newMBB
11731 // fallthrough -->nextMBB
11732 //
11733 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11734 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011735 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011736 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011737
Mon P Wang63307c32008-05-05 19:05:59 +000011738 /// First build the CFG
11739 MachineFunction *F = MBB->getParent();
11740 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011741 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11742 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11743 F->insert(MBBIter, newMBB);
11744 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011745
Dan Gohman14152b42010-07-06 20:24:04 +000011746 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11747 nextMBB->splice(nextMBB->begin(), thisMBB,
11748 llvm::next(MachineBasicBlock::iterator(mInstr)),
11749 thisMBB->end());
11750 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011751
Mon P Wang63307c32008-05-05 19:05:59 +000011752 // Update thisMBB to fall through to newMBB
11753 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011754
Mon P Wang63307c32008-05-05 19:05:59 +000011755 // newMBB jumps to newMBB and fall through to nextMBB
11756 newMBB->addSuccessor(nextMBB);
11757 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011758
Dale Johannesene4d209d2009-02-03 20:21:25 +000011759 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011760 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011761 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011762 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011763 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011764 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011765 int numArgs = mInstr->getNumOperands() - 1;
11766 for (int i=0; i < numArgs; ++i)
11767 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011768
Mon P Wang63307c32008-05-05 19:05:59 +000011769 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011770 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011771 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011772
Craig Topperc9099502012-04-20 06:31:50 +000011773 unsigned t1 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011774 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011775 for (int i=0; i <= lastAddrIndx; ++i)
11776 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011777
Mon P Wang63307c32008-05-05 19:05:59 +000011778 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011779 assert((argOpers[valArgIndx]->isReg() ||
11780 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011781 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011782
Craig Topperc9099502012-04-20 06:31:50 +000011783 unsigned t2 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011784 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011785 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011786 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011787 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011788 (*MIB).addOperand(*argOpers[valArgIndx]);
11789
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011790 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011791 MIB.addReg(t1);
11792
Dale Johannesene4d209d2009-02-03 20:21:25 +000011793 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011794 MIB.addReg(t1);
11795 MIB.addReg(t2);
11796
11797 // Generate movc
Craig Topperc9099502012-04-20 06:31:50 +000011798 unsigned t3 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011799 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011800 MIB.addReg(t2);
11801 MIB.addReg(t1);
11802
11803 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011804 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011805 for (int i=0; i <= lastAddrIndx; ++i)
11806 (*MIB).addOperand(*argOpers[i]);
11807 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011808 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011809 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11810 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011811
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011812 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011813 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011814
Mon P Wang63307c32008-05-05 19:05:59 +000011815 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011816 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011817
Dan Gohman14152b42010-07-06 20:24:04 +000011818 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011819 return nextMBB;
11820}
11821
Eric Christopherf83a5de2009-08-27 18:08:16 +000011822// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011823// or XMM0_V32I8 in AVX all of this code can be replaced with that
11824// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011825MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011826X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011827 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011828 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011829 "Target must have SSE4.2 or AVX features enabled");
11830
Eric Christopherb120ab42009-08-18 22:50:32 +000011831 DebugLoc dl = MI->getDebugLoc();
11832 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011833 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011834 if (!Subtarget->hasAVX()) {
11835 if (memArg)
11836 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11837 else
11838 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11839 } else {
11840 if (memArg)
11841 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11842 else
11843 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11844 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011845
Eric Christopher41c902f2010-11-30 08:20:21 +000011846 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011847 for (unsigned i = 0; i < numArgs; ++i) {
11848 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011849 if (!(Op.isReg() && Op.isImplicit()))
11850 MIB.addOperand(Op);
11851 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011852 BuildMI(*BB, MI, dl,
11853 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11854 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011855 .addReg(X86::XMM0);
11856
Dan Gohman14152b42010-07-06 20:24:04 +000011857 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011858 return BB;
11859}
11860
11861MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011862X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011863 DebugLoc dl = MI->getDebugLoc();
11864 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011865
Eric Christopher228232b2010-11-30 07:20:12 +000011866 // Address into RAX/EAX, other two args into ECX, EDX.
11867 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11868 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11869 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11870 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011871 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011872
Eric Christopher228232b2010-11-30 07:20:12 +000011873 unsigned ValOps = X86::AddrNumOperands;
11874 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11875 .addReg(MI->getOperand(ValOps).getReg());
11876 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11877 .addReg(MI->getOperand(ValOps+1).getReg());
11878
11879 // The instruction doesn't actually take any operands though.
11880 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011881
Eric Christopher228232b2010-11-30 07:20:12 +000011882 MI->eraseFromParent(); // The pseudo is gone now.
11883 return BB;
11884}
11885
11886MachineBasicBlock *
11887X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011888 DebugLoc dl = MI->getDebugLoc();
11889 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011890
Eric Christopher228232b2010-11-30 07:20:12 +000011891 // First arg in ECX, the second in EAX.
11892 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11893 .addReg(MI->getOperand(0).getReg());
11894 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11895 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011896
Eric Christopher228232b2010-11-30 07:20:12 +000011897 // The instruction doesn't actually take any operands though.
11898 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011899
Eric Christopher228232b2010-11-30 07:20:12 +000011900 MI->eraseFromParent(); // The pseudo is gone now.
11901 return BB;
11902}
11903
11904MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011905X86TargetLowering::EmitVAARG64WithCustomInserter(
11906 MachineInstr *MI,
11907 MachineBasicBlock *MBB) const {
11908 // Emit va_arg instruction on X86-64.
11909
11910 // Operands to this pseudo-instruction:
11911 // 0 ) Output : destination address (reg)
11912 // 1-5) Input : va_list address (addr, i64mem)
11913 // 6 ) ArgSize : Size (in bytes) of vararg type
11914 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11915 // 8 ) Align : Alignment of type
11916 // 9 ) EFLAGS (implicit-def)
11917
11918 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11919 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11920
11921 unsigned DestReg = MI->getOperand(0).getReg();
11922 MachineOperand &Base = MI->getOperand(1);
11923 MachineOperand &Scale = MI->getOperand(2);
11924 MachineOperand &Index = MI->getOperand(3);
11925 MachineOperand &Disp = MI->getOperand(4);
11926 MachineOperand &Segment = MI->getOperand(5);
11927 unsigned ArgSize = MI->getOperand(6).getImm();
11928 unsigned ArgMode = MI->getOperand(7).getImm();
11929 unsigned Align = MI->getOperand(8).getImm();
11930
11931 // Memory Reference
11932 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11933 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11934 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11935
11936 // Machine Information
11937 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11938 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11939 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11940 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11941 DebugLoc DL = MI->getDebugLoc();
11942
11943 // struct va_list {
11944 // i32 gp_offset
11945 // i32 fp_offset
11946 // i64 overflow_area (address)
11947 // i64 reg_save_area (address)
11948 // }
11949 // sizeof(va_list) = 24
11950 // alignment(va_list) = 8
11951
11952 unsigned TotalNumIntRegs = 6;
11953 unsigned TotalNumXMMRegs = 8;
11954 bool UseGPOffset = (ArgMode == 1);
11955 bool UseFPOffset = (ArgMode == 2);
11956 unsigned MaxOffset = TotalNumIntRegs * 8 +
11957 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11958
11959 /* Align ArgSize to a multiple of 8 */
11960 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11961 bool NeedsAlign = (Align > 8);
11962
11963 MachineBasicBlock *thisMBB = MBB;
11964 MachineBasicBlock *overflowMBB;
11965 MachineBasicBlock *offsetMBB;
11966 MachineBasicBlock *endMBB;
11967
11968 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11969 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11970 unsigned OffsetReg = 0;
11971
11972 if (!UseGPOffset && !UseFPOffset) {
11973 // If we only pull from the overflow region, we don't create a branch.
11974 // We don't need to alter control flow.
11975 OffsetDestReg = 0; // unused
11976 OverflowDestReg = DestReg;
11977
11978 offsetMBB = NULL;
11979 overflowMBB = thisMBB;
11980 endMBB = thisMBB;
11981 } else {
11982 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11983 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11984 // If not, pull from overflow_area. (branch to overflowMBB)
11985 //
11986 // thisMBB
11987 // | .
11988 // | .
11989 // offsetMBB overflowMBB
11990 // | .
11991 // | .
11992 // endMBB
11993
11994 // Registers for the PHI in endMBB
11995 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11996 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11997
11998 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11999 MachineFunction *MF = MBB->getParent();
12000 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12001 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12002 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12003
12004 MachineFunction::iterator MBBIter = MBB;
12005 ++MBBIter;
12006
12007 // Insert the new basic blocks
12008 MF->insert(MBBIter, offsetMBB);
12009 MF->insert(MBBIter, overflowMBB);
12010 MF->insert(MBBIter, endMBB);
12011
12012 // Transfer the remainder of MBB and its successor edges to endMBB.
12013 endMBB->splice(endMBB->begin(), thisMBB,
12014 llvm::next(MachineBasicBlock::iterator(MI)),
12015 thisMBB->end());
12016 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
12017
12018 // Make offsetMBB and overflowMBB successors of thisMBB
12019 thisMBB->addSuccessor(offsetMBB);
12020 thisMBB->addSuccessor(overflowMBB);
12021
12022 // endMBB is a successor of both offsetMBB and overflowMBB
12023 offsetMBB->addSuccessor(endMBB);
12024 overflowMBB->addSuccessor(endMBB);
12025
12026 // Load the offset value into a register
12027 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12028 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
12029 .addOperand(Base)
12030 .addOperand(Scale)
12031 .addOperand(Index)
12032 .addDisp(Disp, UseFPOffset ? 4 : 0)
12033 .addOperand(Segment)
12034 .setMemRefs(MMOBegin, MMOEnd);
12035
12036 // Check if there is enough room left to pull this argument.
12037 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
12038 .addReg(OffsetReg)
12039 .addImm(MaxOffset + 8 - ArgSizeA8);
12040
12041 // Branch to "overflowMBB" if offset >= max
12042 // Fall through to "offsetMBB" otherwise
12043 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
12044 .addMBB(overflowMBB);
12045 }
12046
12047 // In offsetMBB, emit code to use the reg_save_area.
12048 if (offsetMBB) {
12049 assert(OffsetReg != 0);
12050
12051 // Read the reg_save_area address.
12052 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
12053 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
12054 .addOperand(Base)
12055 .addOperand(Scale)
12056 .addOperand(Index)
12057 .addDisp(Disp, 16)
12058 .addOperand(Segment)
12059 .setMemRefs(MMOBegin, MMOEnd);
12060
12061 // Zero-extend the offset
12062 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
12063 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
12064 .addImm(0)
12065 .addReg(OffsetReg)
12066 .addImm(X86::sub_32bit);
12067
12068 // Add the offset to the reg_save_area to get the final address.
12069 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
12070 .addReg(OffsetReg64)
12071 .addReg(RegSaveReg);
12072
12073 // Compute the offset for the next argument
12074 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12075 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
12076 .addReg(OffsetReg)
12077 .addImm(UseFPOffset ? 16 : 8);
12078
12079 // Store it back into the va_list.
12080 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
12081 .addOperand(Base)
12082 .addOperand(Scale)
12083 .addOperand(Index)
12084 .addDisp(Disp, UseFPOffset ? 4 : 0)
12085 .addOperand(Segment)
12086 .addReg(NextOffsetReg)
12087 .setMemRefs(MMOBegin, MMOEnd);
12088
12089 // Jump to endMBB
12090 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
12091 .addMBB(endMBB);
12092 }
12093
12094 //
12095 // Emit code to use overflow area
12096 //
12097
12098 // Load the overflow_area address into a register.
12099 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
12100 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
12101 .addOperand(Base)
12102 .addOperand(Scale)
12103 .addOperand(Index)
12104 .addDisp(Disp, 8)
12105 .addOperand(Segment)
12106 .setMemRefs(MMOBegin, MMOEnd);
12107
12108 // If we need to align it, do so. Otherwise, just copy the address
12109 // to OverflowDestReg.
12110 if (NeedsAlign) {
12111 // Align the overflow address
12112 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12113 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12114
12115 // aligned_addr = (addr + (align-1)) & ~(align-1)
12116 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12117 .addReg(OverflowAddrReg)
12118 .addImm(Align-1);
12119
12120 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12121 .addReg(TmpReg)
12122 .addImm(~(uint64_t)(Align-1));
12123 } else {
12124 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12125 .addReg(OverflowAddrReg);
12126 }
12127
12128 // Compute the next overflow address after this argument.
12129 // (the overflow address should be kept 8-byte aligned)
12130 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12131 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12132 .addReg(OverflowDestReg)
12133 .addImm(ArgSizeA8);
12134
12135 // Store the new overflow address.
12136 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12137 .addOperand(Base)
12138 .addOperand(Scale)
12139 .addOperand(Index)
12140 .addDisp(Disp, 8)
12141 .addOperand(Segment)
12142 .addReg(NextAddrReg)
12143 .setMemRefs(MMOBegin, MMOEnd);
12144
12145 // If we branched, emit the PHI to the front of endMBB.
12146 if (offsetMBB) {
12147 BuildMI(*endMBB, endMBB->begin(), DL,
12148 TII->get(X86::PHI), DestReg)
12149 .addReg(OffsetDestReg).addMBB(offsetMBB)
12150 .addReg(OverflowDestReg).addMBB(overflowMBB);
12151 }
12152
12153 // Erase the pseudo instruction
12154 MI->eraseFromParent();
12155
12156 return endMBB;
12157}
12158
12159MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012160X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12161 MachineInstr *MI,
12162 MachineBasicBlock *MBB) const {
12163 // Emit code to save XMM registers to the stack. The ABI says that the
12164 // number of registers to save is given in %al, so it's theoretically
12165 // possible to do an indirect jump trick to avoid saving all of them,
12166 // however this code takes a simpler approach and just executes all
12167 // of the stores if %al is non-zero. It's less code, and it's probably
12168 // easier on the hardware branch predictor, and stores aren't all that
12169 // expensive anyway.
12170
12171 // Create the new basic blocks. One block contains all the XMM stores,
12172 // and one block is the final destination regardless of whether any
12173 // stores were performed.
12174 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12175 MachineFunction *F = MBB->getParent();
12176 MachineFunction::iterator MBBIter = MBB;
12177 ++MBBIter;
12178 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12179 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12180 F->insert(MBBIter, XMMSaveMBB);
12181 F->insert(MBBIter, EndMBB);
12182
Dan Gohman14152b42010-07-06 20:24:04 +000012183 // Transfer the remainder of MBB and its successor edges to EndMBB.
12184 EndMBB->splice(EndMBB->begin(), MBB,
12185 llvm::next(MachineBasicBlock::iterator(MI)),
12186 MBB->end());
12187 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12188
Dan Gohmand6708ea2009-08-15 01:38:56 +000012189 // The original block will now fall through to the XMM save block.
12190 MBB->addSuccessor(XMMSaveMBB);
12191 // The XMMSaveMBB will fall through to the end block.
12192 XMMSaveMBB->addSuccessor(EndMBB);
12193
12194 // Now add the instructions.
12195 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12196 DebugLoc DL = MI->getDebugLoc();
12197
12198 unsigned CountReg = MI->getOperand(0).getReg();
12199 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12200 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12201
12202 if (!Subtarget->isTargetWin64()) {
12203 // If %al is 0, branch around the XMM save block.
12204 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012205 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012206 MBB->addSuccessor(EndMBB);
12207 }
12208
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012209 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012210 // In the XMM save block, save all the XMM argument registers.
12211 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12212 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012213 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012214 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012215 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012216 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012217 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012218 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012219 .addFrameIndex(RegSaveFrameIndex)
12220 .addImm(/*Scale=*/1)
12221 .addReg(/*IndexReg=*/0)
12222 .addImm(/*Disp=*/Offset)
12223 .addReg(/*Segment=*/0)
12224 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012225 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012226 }
12227
Dan Gohman14152b42010-07-06 20:24:04 +000012228 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012229
12230 return EndMBB;
12231}
Mon P Wang63307c32008-05-05 19:05:59 +000012232
Lang Hames6e3f7e42012-02-03 01:13:49 +000012233// The EFLAGS operand of SelectItr might be missing a kill marker
12234// because there were multiple uses of EFLAGS, and ISel didn't know
12235// which to mark. Figure out whether SelectItr should have had a
12236// kill marker, and set it if it should. Returns the correct kill
12237// marker value.
12238static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12239 MachineBasicBlock* BB,
12240 const TargetRegisterInfo* TRI) {
12241 // Scan forward through BB for a use/def of EFLAGS.
12242 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12243 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012244 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012245 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012246 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012247 if (mi.definesRegister(X86::EFLAGS))
12248 break; // Should have kill-flag - update below.
12249 }
12250
12251 // If we hit the end of the block, check whether EFLAGS is live into a
12252 // successor.
12253 if (miI == BB->end()) {
12254 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12255 sEnd = BB->succ_end();
12256 sItr != sEnd; ++sItr) {
12257 MachineBasicBlock* succ = *sItr;
12258 if (succ->isLiveIn(X86::EFLAGS))
12259 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012260 }
12261 }
12262
Lang Hames6e3f7e42012-02-03 01:13:49 +000012263 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12264 // out. SelectMI should have a kill flag on EFLAGS.
12265 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012266 return true;
12267}
12268
Evan Cheng60c07e12006-07-05 22:17:51 +000012269MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012270X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012271 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012272 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12273 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012274
Chris Lattner52600972009-09-02 05:57:00 +000012275 // To "insert" a SELECT_CC instruction, we actually have to insert the
12276 // diamond control-flow pattern. The incoming instruction knows the
12277 // destination vreg to set, the condition code register to branch on, the
12278 // true/false values to select between, and a branch opcode to use.
12279 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12280 MachineFunction::iterator It = BB;
12281 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012282
Chris Lattner52600972009-09-02 05:57:00 +000012283 // thisMBB:
12284 // ...
12285 // TrueVal = ...
12286 // cmpTY ccX, r1, r2
12287 // bCC copy1MBB
12288 // fallthrough --> copy0MBB
12289 MachineBasicBlock *thisMBB = BB;
12290 MachineFunction *F = BB->getParent();
12291 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12292 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012293 F->insert(It, copy0MBB);
12294 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012295
Bill Wendling730c07e2010-06-25 20:48:10 +000012296 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12297 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012298 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12299 if (!MI->killsRegister(X86::EFLAGS) &&
12300 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12301 copy0MBB->addLiveIn(X86::EFLAGS);
12302 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012303 }
12304
Dan Gohman14152b42010-07-06 20:24:04 +000012305 // Transfer the remainder of BB and its successor edges to sinkMBB.
12306 sinkMBB->splice(sinkMBB->begin(), BB,
12307 llvm::next(MachineBasicBlock::iterator(MI)),
12308 BB->end());
12309 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12310
12311 // Add the true and fallthrough blocks as its successors.
12312 BB->addSuccessor(copy0MBB);
12313 BB->addSuccessor(sinkMBB);
12314
12315 // Create the conditional branch instruction.
12316 unsigned Opc =
12317 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12318 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12319
Chris Lattner52600972009-09-02 05:57:00 +000012320 // copy0MBB:
12321 // %FalseValue = ...
12322 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012323 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012324
Chris Lattner52600972009-09-02 05:57:00 +000012325 // sinkMBB:
12326 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12327 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012328 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12329 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012330 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12331 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12332
Dan Gohman14152b42010-07-06 20:24:04 +000012333 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012334 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012335}
12336
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012337MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012338X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12339 bool Is64Bit) const {
12340 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12341 DebugLoc DL = MI->getDebugLoc();
12342 MachineFunction *MF = BB->getParent();
12343 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12344
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012345 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012346
12347 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12348 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12349
12350 // BB:
12351 // ... [Till the alloca]
12352 // If stacklet is not large enough, jump to mallocMBB
12353 //
12354 // bumpMBB:
12355 // Allocate by subtracting from RSP
12356 // Jump to continueMBB
12357 //
12358 // mallocMBB:
12359 // Allocate by call to runtime
12360 //
12361 // continueMBB:
12362 // ...
12363 // [rest of original BB]
12364 //
12365
12366 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12367 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12368 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12369
12370 MachineRegisterInfo &MRI = MF->getRegInfo();
12371 const TargetRegisterClass *AddrRegClass =
12372 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12373
12374 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12375 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12376 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012377 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012378 sizeVReg = MI->getOperand(1).getReg(),
12379 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12380
12381 MachineFunction::iterator MBBIter = BB;
12382 ++MBBIter;
12383
12384 MF->insert(MBBIter, bumpMBB);
12385 MF->insert(MBBIter, mallocMBB);
12386 MF->insert(MBBIter, continueMBB);
12387
12388 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12389 (MachineBasicBlock::iterator(MI)), BB->end());
12390 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12391
12392 // Add code to the main basic block to check if the stack limit has been hit,
12393 // and if so, jump to mallocMBB otherwise to bumpMBB.
12394 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012395 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012396 .addReg(tmpSPVReg).addReg(sizeVReg);
12397 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012398 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012399 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012400 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12401
12402 // bumpMBB simply decreases the stack pointer, since we know the current
12403 // stacklet has enough space.
12404 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012405 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012406 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012407 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012408 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12409
12410 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012411 const uint32_t *RegMask =
12412 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012413 if (Is64Bit) {
12414 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12415 .addReg(sizeVReg);
12416 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000012417 .addExternalSymbol("__morestack_allocate_stack_space")
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012418 .addRegMask(RegMask)
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000012419 .addReg(X86::RDI, RegState::Implicit)
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012420 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012421 } else {
12422 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12423 .addImm(12);
12424 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12425 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012426 .addExternalSymbol("__morestack_allocate_stack_space")
12427 .addRegMask(RegMask)
12428 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012429 }
12430
12431 if (!Is64Bit)
12432 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12433 .addImm(16);
12434
12435 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12436 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12437 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12438
12439 // Set up the CFG correctly.
12440 BB->addSuccessor(bumpMBB);
12441 BB->addSuccessor(mallocMBB);
12442 mallocMBB->addSuccessor(continueMBB);
12443 bumpMBB->addSuccessor(continueMBB);
12444
12445 // Take care of the PHI nodes.
12446 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12447 MI->getOperand(0).getReg())
12448 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12449 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12450
12451 // Delete the original pseudo instruction.
12452 MI->eraseFromParent();
12453
12454 // And we're done.
12455 return continueMBB;
12456}
12457
12458MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012459X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012460 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012461 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12462 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012463
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012464 assert(!Subtarget->isTargetEnvMacho());
12465
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012466 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12467 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012468
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012469 if (Subtarget->isTargetWin64()) {
12470 if (Subtarget->isTargetCygMing()) {
12471 // ___chkstk(Mingw64):
12472 // Clobbers R10, R11, RAX and EFLAGS.
12473 // Updates RSP.
12474 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12475 .addExternalSymbol("___chkstk")
12476 .addReg(X86::RAX, RegState::Implicit)
12477 .addReg(X86::RSP, RegState::Implicit)
12478 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12479 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12480 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12481 } else {
12482 // __chkstk(MSVCRT): does not update stack pointer.
12483 // Clobbers R10, R11 and EFLAGS.
12484 // FIXME: RAX(allocated size) might be reused and not killed.
12485 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12486 .addExternalSymbol("__chkstk")
12487 .addReg(X86::RAX, RegState::Implicit)
12488 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12489 // RAX has the offset to subtracted from RSP.
12490 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12491 .addReg(X86::RSP)
12492 .addReg(X86::RAX);
12493 }
12494 } else {
12495 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012496 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12497
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012498 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12499 .addExternalSymbol(StackProbeSymbol)
12500 .addReg(X86::EAX, RegState::Implicit)
12501 .addReg(X86::ESP, RegState::Implicit)
12502 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12503 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12504 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12505 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012506
Dan Gohman14152b42010-07-06 20:24:04 +000012507 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012508 return BB;
12509}
Chris Lattner52600972009-09-02 05:57:00 +000012510
12511MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012512X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12513 MachineBasicBlock *BB) const {
12514 // This is pretty easy. We're taking the value that we received from
12515 // our load from the relocation, sticking it in either RDI (x86-64)
12516 // or EAX and doing an indirect call. The return value will then
12517 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012518 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012519 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012520 DebugLoc DL = MI->getDebugLoc();
12521 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012522
12523 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012524 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012525
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012526 // Get a register mask for the lowered call.
12527 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12528 // proper register mask.
12529 const uint32_t *RegMask =
12530 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012531 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012532 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12533 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012534 .addReg(X86::RIP)
12535 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012536 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012537 MI->getOperand(3).getTargetFlags())
12538 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012539 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012540 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012541 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012542 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012543 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12544 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012545 .addReg(0)
12546 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012547 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012548 MI->getOperand(3).getTargetFlags())
12549 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012550 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012551 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012552 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012553 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012554 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12555 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012556 .addReg(TII->getGlobalBaseReg(F))
12557 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012558 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012559 MI->getOperand(3).getTargetFlags())
12560 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012561 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012562 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012563 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012564 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012565
Dan Gohman14152b42010-07-06 20:24:04 +000012566 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012567 return BB;
12568}
12569
12570MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012571X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012572 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012573 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012574 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012575 case X86::TAILJMPd64:
12576 case X86::TAILJMPr64:
12577 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012578 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012579 case X86::TCRETURNdi64:
12580 case X86::TCRETURNri64:
12581 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012582 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012583 case X86::WIN_ALLOCA:
12584 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012585 case X86::SEG_ALLOCA_32:
12586 return EmitLoweredSegAlloca(MI, BB, false);
12587 case X86::SEG_ALLOCA_64:
12588 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012589 case X86::TLSCall_32:
12590 case X86::TLSCall_64:
12591 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012592 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012593 case X86::CMOV_FR32:
12594 case X86::CMOV_FR64:
12595 case X86::CMOV_V4F32:
12596 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012597 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012598 case X86::CMOV_V8F32:
12599 case X86::CMOV_V4F64:
12600 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012601 case X86::CMOV_GR16:
12602 case X86::CMOV_GR32:
12603 case X86::CMOV_RFP32:
12604 case X86::CMOV_RFP64:
12605 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012606 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012607
Dale Johannesen849f2142007-07-03 00:53:03 +000012608 case X86::FP32_TO_INT16_IN_MEM:
12609 case X86::FP32_TO_INT32_IN_MEM:
12610 case X86::FP32_TO_INT64_IN_MEM:
12611 case X86::FP64_TO_INT16_IN_MEM:
12612 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012613 case X86::FP64_TO_INT64_IN_MEM:
12614 case X86::FP80_TO_INT16_IN_MEM:
12615 case X86::FP80_TO_INT32_IN_MEM:
12616 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012617 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12618 DebugLoc DL = MI->getDebugLoc();
12619
Evan Cheng60c07e12006-07-05 22:17:51 +000012620 // Change the floating point control register to use "round towards zero"
12621 // mode when truncating to an integer value.
12622 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012623 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012624 addFrameReference(BuildMI(*BB, MI, DL,
12625 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012626
12627 // Load the old value of the high byte of the control word...
12628 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000012629 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012630 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012631 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012632
12633 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012634 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012635 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012636
12637 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012638 addFrameReference(BuildMI(*BB, MI, DL,
12639 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012640
12641 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012642 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012643 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012644
12645 // Get the X86 opcode to use.
12646 unsigned Opc;
12647 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012648 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012649 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12650 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12651 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12652 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12653 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12654 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012655 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12656 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12657 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012658 }
12659
12660 X86AddressMode AM;
12661 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012662 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012663 AM.BaseType = X86AddressMode::RegBase;
12664 AM.Base.Reg = Op.getReg();
12665 } else {
12666 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012667 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012668 }
12669 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012670 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012671 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012672 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012673 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012674 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012675 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012676 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012677 AM.GV = Op.getGlobal();
12678 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012679 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012680 }
Dan Gohman14152b42010-07-06 20:24:04 +000012681 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012682 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012683
12684 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012685 addFrameReference(BuildMI(*BB, MI, DL,
12686 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012687
Dan Gohman14152b42010-07-06 20:24:04 +000012688 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012689 return BB;
12690 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012691 // String/text processing lowering.
12692 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012693 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012694 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12695 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012696 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012697 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12698 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012699 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012700 return EmitPCMP(MI, BB, 5, false /* in mem */);
12701 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012702 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012703 return EmitPCMP(MI, BB, 5, true /* in mem */);
12704
Eric Christopher228232b2010-11-30 07:20:12 +000012705 // Thread synchronization.
12706 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012707 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012708 case X86::MWAIT:
12709 return EmitMwait(MI, BB);
12710
Eric Christopherb120ab42009-08-18 22:50:32 +000012711 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012712 case X86::ATOMAND32:
12713 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012714 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012715 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012716 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012717 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012718 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012719 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12720 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012721 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012722 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012723 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012724 case X86::ATOMXOR32:
12725 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012726 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012727 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012728 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012729 &X86::GR32RegClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012730 case X86::ATOMNAND32:
12731 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012732 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012733 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012734 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012735 &X86::GR32RegClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012736 case X86::ATOMMIN32:
12737 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12738 case X86::ATOMMAX32:
12739 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12740 case X86::ATOMUMIN32:
12741 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12742 case X86::ATOMUMAX32:
12743 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012744
12745 case X86::ATOMAND16:
12746 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12747 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012748 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012749 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012750 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012751 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012752 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012753 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012754 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012755 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012756 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012757 case X86::ATOMXOR16:
12758 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12759 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012760 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012761 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012762 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012763 case X86::ATOMNAND16:
12764 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12765 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012766 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012767 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012768 &X86::GR16RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012769 case X86::ATOMMIN16:
12770 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12771 case X86::ATOMMAX16:
12772 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12773 case X86::ATOMUMIN16:
12774 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12775 case X86::ATOMUMAX16:
12776 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12777
12778 case X86::ATOMAND8:
12779 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12780 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012781 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012782 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012783 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012784 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012785 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012786 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012787 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012788 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012789 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012790 case X86::ATOMXOR8:
12791 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12792 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012793 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012794 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012795 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012796 case X86::ATOMNAND8:
12797 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12798 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012799 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012800 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012801 &X86::GR8RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012802 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012803 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012804 case X86::ATOMAND64:
12805 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012806 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012807 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012808 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012809 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012810 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012811 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12812 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012813 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012814 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012815 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012816 case X86::ATOMXOR64:
12817 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012818 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012819 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012820 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012821 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012822 case X86::ATOMNAND64:
12823 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12824 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012825 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012826 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012827 &X86::GR64RegClass, true);
Dale Johannesena99e3842008-08-20 00:48:50 +000012828 case X86::ATOMMIN64:
12829 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12830 case X86::ATOMMAX64:
12831 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12832 case X86::ATOMUMIN64:
12833 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12834 case X86::ATOMUMAX64:
12835 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012836
12837 // This group does 64-bit operations on a 32-bit host.
12838 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012839 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012840 X86::AND32rr, X86::AND32rr,
12841 X86::AND32ri, X86::AND32ri,
12842 false);
12843 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012844 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012845 X86::OR32rr, X86::OR32rr,
12846 X86::OR32ri, X86::OR32ri,
12847 false);
12848 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012849 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012850 X86::XOR32rr, X86::XOR32rr,
12851 X86::XOR32ri, X86::XOR32ri,
12852 false);
12853 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012854 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012855 X86::AND32rr, X86::AND32rr,
12856 X86::AND32ri, X86::AND32ri,
12857 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012858 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012859 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012860 X86::ADD32rr, X86::ADC32rr,
12861 X86::ADD32ri, X86::ADC32ri,
12862 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012863 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012864 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012865 X86::SUB32rr, X86::SBB32rr,
12866 X86::SUB32ri, X86::SBB32ri,
12867 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012868 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012869 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012870 X86::MOV32rr, X86::MOV32rr,
12871 X86::MOV32ri, X86::MOV32ri,
12872 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012873 case X86::VASTART_SAVE_XMM_REGS:
12874 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012875
12876 case X86::VAARG_64:
12877 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012878 }
12879}
12880
12881//===----------------------------------------------------------------------===//
12882// X86 Optimization Hooks
12883//===----------------------------------------------------------------------===//
12884
Dan Gohman475871a2008-07-27 21:46:04 +000012885void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012886 APInt &KnownZero,
12887 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012888 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012889 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012890 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012891 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012892 assert((Opc >= ISD::BUILTIN_OP_END ||
12893 Opc == ISD::INTRINSIC_WO_CHAIN ||
12894 Opc == ISD::INTRINSIC_W_CHAIN ||
12895 Opc == ISD::INTRINSIC_VOID) &&
12896 "Should use MaskedValueIsZero if you don't know whether Op"
12897 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012898
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012899 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012900 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012901 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012902 case X86ISD::ADD:
12903 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012904 case X86ISD::ADC:
12905 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012906 case X86ISD::SMUL:
12907 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012908 case X86ISD::INC:
12909 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012910 case X86ISD::OR:
12911 case X86ISD::XOR:
12912 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012913 // These nodes' second result is a boolean.
12914 if (Op.getResNo() == 0)
12915 break;
12916 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012917 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012918 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012919 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012920 case ISD::INTRINSIC_WO_CHAIN: {
12921 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12922 unsigned NumLoBits = 0;
12923 switch (IntId) {
12924 default: break;
12925 case Intrinsic::x86_sse_movmsk_ps:
12926 case Intrinsic::x86_avx_movmsk_ps_256:
12927 case Intrinsic::x86_sse2_movmsk_pd:
12928 case Intrinsic::x86_avx_movmsk_pd_256:
12929 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012930 case Intrinsic::x86_sse2_pmovmskb_128:
12931 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012932 // High bits of movmskp{s|d}, pmovmskb are known zero.
12933 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012934 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012935 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12936 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12937 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12938 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12939 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12940 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012941 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012942 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012943 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000012944 break;
12945 }
12946 }
12947 break;
12948 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012949 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012950}
Chris Lattner259e97c2006-01-31 19:43:35 +000012951
Owen Andersonbc146b02010-09-21 20:42:50 +000012952unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12953 unsigned Depth) const {
12954 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12955 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12956 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012957
Owen Andersonbc146b02010-09-21 20:42:50 +000012958 // Fallback case.
12959 return 1;
12960}
12961
Evan Cheng206ee9d2006-07-07 08:33:52 +000012962/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012963/// node is a GlobalAddress + offset.
12964bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012965 const GlobalValue* &GA,
12966 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012967 if (N->getOpcode() == X86ISD::Wrapper) {
12968 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012969 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012970 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012971 return true;
12972 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012973 }
Evan Chengad4196b2008-05-12 19:56:52 +000012974 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012975}
12976
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012977/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12978/// same as extracting the high 128-bit part of 256-bit vector and then
12979/// inserting the result into the low part of a new 256-bit vector
12980static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12981 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000012982 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012983
12984 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000012985 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012986 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12987 SVOp->getMaskElt(j) >= 0)
12988 return false;
12989
12990 return true;
12991}
12992
12993/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12994/// same as extracting the low 128-bit part of 256-bit vector and then
12995/// inserting the result into the high part of a new 256-bit vector
12996static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12997 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000012998 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012999
13000 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000013001 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013002 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
13003 SVOp->getMaskElt(j) >= 0)
13004 return false;
13005
13006 return true;
13007}
13008
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013009/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
13010static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000013011 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013012 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013013 DebugLoc dl = N->getDebugLoc();
13014 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
13015 SDValue V1 = SVOp->getOperand(0);
13016 SDValue V2 = SVOp->getOperand(1);
13017 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013018 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013019
13020 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
13021 V2.getOpcode() == ISD::CONCAT_VECTORS) {
13022 //
13023 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000013024 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013025 // V UNDEF BUILD_VECTOR UNDEF
13026 // \ / \ /
13027 // CONCAT_VECTOR CONCAT_VECTOR
13028 // \ /
13029 // \ /
13030 // RESULT: V + zero extended
13031 //
13032 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
13033 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
13034 V1.getOperand(1).getOpcode() != ISD::UNDEF)
13035 return SDValue();
13036
13037 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
13038 return SDValue();
13039
13040 // To match the shuffle mask, the first half of the mask should
13041 // be exactly the first vector, and all the rest a splat with the
13042 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000013043 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013044 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
13045 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
13046 return SDValue();
13047
Chad Rosier3d1161e2012-01-03 21:05:52 +000013048 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
13049 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
Chad Rosier42726832012-05-07 18:47:44 +000013050 if (Ld->hasNUsesOfValue(1, 0)) {
13051 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
13052 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
13053 SDValue ResNode =
13054 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
13055 Ld->getMemoryVT(),
13056 Ld->getPointerInfo(),
13057 Ld->getAlignment(),
13058 false/*isVolatile*/, true/*ReadMem*/,
13059 false/*WriteMem*/);
13060 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
13061 }
Chad Rosier3d1161e2012-01-03 21:05:52 +000013062 }
13063
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013064 // Emit a zeroed vector and insert the desired subvector on its
13065 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013066 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000013067 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013068 return DCI.CombineTo(N, InsV);
13069 }
13070
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013071 //===--------------------------------------------------------------------===//
13072 // Combine some shuffles into subvector extracts and inserts:
13073 //
13074
13075 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
13076 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013077 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
13078 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013079 return DCI.CombineTo(N, InsV);
13080 }
13081
13082 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
13083 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013084 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
13085 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013086 return DCI.CombineTo(N, InsV);
13087 }
13088
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013089 return SDValue();
13090}
13091
13092/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000013093static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013094 TargetLowering::DAGCombinerInfo &DCI,
13095 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000013096 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000013097 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000013098
Mon P Wanga0fd0d52010-12-19 23:55:53 +000013099 // Don't create instructions with illegal types after legalize types has run.
13100 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13101 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
13102 return SDValue();
13103
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013104 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
13105 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
13106 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013107 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013108
13109 // Only handle 128 wide vector from here on.
13110 if (VT.getSizeInBits() != 128)
13111 return SDValue();
13112
13113 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
13114 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
13115 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000013116 SmallVector<SDValue, 16> Elts;
13117 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013118 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000013119
Nate Begemanfdea31a2010-03-24 20:49:50 +000013120 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013121}
Evan Chengd880b972008-05-09 21:53:03 +000013122
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013123
Craig Topperc16f8512012-04-25 06:39:39 +000013124/// DCI, PerformTruncateCombine - Converts truncate operation to
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013125/// a sequence of vector shuffle operations.
13126/// It is possible when we truncate 256-bit vector to 128-bit vector
13127
13128SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
13129 DAGCombinerInfo &DCI) const {
13130 if (!DCI.isBeforeLegalizeOps())
13131 return SDValue();
13132
Craig Topper3ef43cf2012-04-24 06:36:35 +000013133 if (!Subtarget->hasAVX())
13134 return SDValue();
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013135
13136 EVT VT = N->getValueType(0);
13137 SDValue Op = N->getOperand(0);
13138 EVT OpVT = Op.getValueType();
13139 DebugLoc dl = N->getDebugLoc();
13140
13141 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
13142
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013143 if (Subtarget->hasAVX2()) {
13144 // AVX2: v4i64 -> v4i32
13145
13146 // VPERMD
13147 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
13148
13149 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v8i32, Op);
13150 Op = DAG.getVectorShuffle(MVT::v8i32, dl, Op, DAG.getUNDEF(MVT::v8i32),
13151 ShufMask);
13152
Craig Topperd63fa652012-04-22 18:51:37 +000013153 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, Op,
13154 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013155 }
13156
13157 // AVX: v4i64 -> v4i32
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013158 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013159 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013160
13161 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013162 DAG.getIntPtrConstant(2));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013163
13164 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13165 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13166
13167 // PSHUFD
Craig Topper9e401f22012-04-21 18:58:38 +000013168 static const int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013169
Craig Topperd63fa652012-04-22 18:51:37 +000013170 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT), ShufMask1);
13171 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT), ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013172
13173 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013174 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013175
Elena Demikhovsky73252572012-02-01 10:33:05 +000013176 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013177 }
Craig Topperd63fa652012-04-22 18:51:37 +000013178
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013179 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13180
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013181 if (Subtarget->hasAVX2()) {
13182 // AVX2: v8i32 -> v8i16
13183
13184 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v32i8, Op);
Craig Topperd63fa652012-04-22 18:51:37 +000013185
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013186 // PSHUFB
13187 SmallVector<SDValue,32> pshufbMask;
13188 for (unsigned i = 0; i < 2; ++i) {
13189 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
13190 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
13191 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
13192 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
13193 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
13194 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
13195 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
13196 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
13197 for (unsigned j = 0; j < 8; ++j)
13198 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
13199 }
Craig Topperd63fa652012-04-22 18:51:37 +000013200 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v32i8,
13201 &pshufbMask[0], 32);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013202 Op = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, Op, BV);
13203
13204 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i64, Op);
13205
13206 static const int ShufMask[] = {0, 2, -1, -1};
Craig Topperd63fa652012-04-22 18:51:37 +000013207 Op = DAG.getVectorShuffle(MVT::v4i64, dl, Op, DAG.getUNDEF(MVT::v4i64),
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013208 &ShufMask[0]);
13209
Craig Topperd63fa652012-04-22 18:51:37 +000013210 Op = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13211 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013212
13213 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
13214 }
13215
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013216 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013217 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013218
13219 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013220 DAG.getIntPtrConstant(4));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013221
13222 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13223 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13224
13225 // PSHUFB
Craig Topper9e401f22012-04-21 18:58:38 +000013226 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13227 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013228
Craig Topperd63fa652012-04-22 18:51:37 +000013229 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013230 ShufMask1);
Craig Topperd63fa652012-04-22 18:51:37 +000013231 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013232 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013233
13234 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13235 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13236
13237 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013238 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013239
Elena Demikhovsky73252572012-02-01 10:33:05 +000013240 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013241 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013242 }
13243
13244 return SDValue();
13245}
13246
Craig Topper89f4e662012-03-20 07:17:59 +000013247/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13248/// specific shuffle of a load can be folded into a single element load.
13249/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13250/// shuffles have been customed lowered so we need to handle those here.
13251static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13252 TargetLowering::DAGCombinerInfo &DCI) {
13253 if (DCI.isBeforeLegalizeOps())
13254 return SDValue();
13255
13256 SDValue InVec = N->getOperand(0);
13257 SDValue EltNo = N->getOperand(1);
13258
13259 if (!isa<ConstantSDNode>(EltNo))
13260 return SDValue();
13261
13262 EVT VT = InVec.getValueType();
13263
13264 bool HasShuffleIntoBitcast = false;
13265 if (InVec.getOpcode() == ISD::BITCAST) {
13266 // Don't duplicate a load with other uses.
13267 if (!InVec.hasOneUse())
13268 return SDValue();
13269 EVT BCVT = InVec.getOperand(0).getValueType();
13270 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13271 return SDValue();
13272 InVec = InVec.getOperand(0);
13273 HasShuffleIntoBitcast = true;
13274 }
13275
13276 if (!isTargetShuffle(InVec.getOpcode()))
13277 return SDValue();
13278
13279 // Don't duplicate a load with other uses.
13280 if (!InVec.hasOneUse())
13281 return SDValue();
13282
13283 SmallVector<int, 16> ShuffleMask;
13284 bool UnaryShuffle;
Craig Topperd978c542012-05-06 19:46:21 +000013285 if (!getTargetShuffleMask(InVec.getNode(), VT.getSimpleVT(), ShuffleMask,
13286 UnaryShuffle))
Craig Topper89f4e662012-03-20 07:17:59 +000013287 return SDValue();
13288
13289 // Select the input vector, guarding against out of range extract vector.
13290 unsigned NumElems = VT.getVectorNumElements();
13291 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13292 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13293 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13294 : InVec.getOperand(1);
13295
13296 // If inputs to shuffle are the same for both ops, then allow 2 uses
13297 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13298
13299 if (LdNode.getOpcode() == ISD::BITCAST) {
13300 // Don't duplicate a load with other uses.
13301 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13302 return SDValue();
13303
13304 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13305 LdNode = LdNode.getOperand(0);
13306 }
13307
13308 if (!ISD::isNormalLoad(LdNode.getNode()))
13309 return SDValue();
13310
13311 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13312
13313 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13314 return SDValue();
13315
13316 if (HasShuffleIntoBitcast) {
13317 // If there's a bitcast before the shuffle, check if the load type and
13318 // alignment is valid.
13319 unsigned Align = LN0->getAlignment();
13320 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13321 unsigned NewAlign = TLI.getTargetData()->
13322 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13323
13324 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13325 return SDValue();
13326 }
13327
13328 // All checks match so transform back to vector_shuffle so that DAG combiner
13329 // can finish the job
13330 DebugLoc dl = N->getDebugLoc();
13331
13332 // Create shuffle node taking into account the case that its a unary shuffle
13333 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13334 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13335 InVec.getOperand(0), Shuffle,
13336 &ShuffleMask[0]);
13337 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13338 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13339 EltNo);
13340}
13341
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013342/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13343/// generation and convert it from being a bunch of shuffles and extracts
13344/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013345static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013346 TargetLowering::DAGCombinerInfo &DCI) {
13347 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13348 if (NewOp.getNode())
13349 return NewOp;
13350
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013351 SDValue InputVector = N->getOperand(0);
13352
13353 // Only operate on vectors of 4 elements, where the alternative shuffling
13354 // gets to be more expensive.
13355 if (InputVector.getValueType() != MVT::v4i32)
13356 return SDValue();
13357
13358 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13359 // single use which is a sign-extend or zero-extend, and all elements are
13360 // used.
13361 SmallVector<SDNode *, 4> Uses;
13362 unsigned ExtractedElements = 0;
13363 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13364 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13365 if (UI.getUse().getResNo() != InputVector.getResNo())
13366 return SDValue();
13367
13368 SDNode *Extract = *UI;
13369 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13370 return SDValue();
13371
13372 if (Extract->getValueType(0) != MVT::i32)
13373 return SDValue();
13374 if (!Extract->hasOneUse())
13375 return SDValue();
13376 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13377 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13378 return SDValue();
13379 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13380 return SDValue();
13381
13382 // Record which element was extracted.
13383 ExtractedElements |=
13384 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13385
13386 Uses.push_back(Extract);
13387 }
13388
13389 // If not all the elements were used, this may not be worthwhile.
13390 if (ExtractedElements != 15)
13391 return SDValue();
13392
13393 // Ok, we've now decided to do the transformation.
13394 DebugLoc dl = InputVector.getDebugLoc();
13395
13396 // Store the value to a temporary stack slot.
13397 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013398 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13399 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013400
13401 // Replace each use (extract) with a load of the appropriate element.
13402 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13403 UE = Uses.end(); UI != UE; ++UI) {
13404 SDNode *Extract = *UI;
13405
Nadav Rotem86694292011-05-17 08:31:57 +000013406 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013407 SDValue Idx = Extract->getOperand(1);
13408 unsigned EltSize =
13409 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13410 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013411 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013412 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13413
Nadav Rotem86694292011-05-17 08:31:57 +000013414 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013415 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013416
13417 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013418 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013419 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013420 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013421
13422 // Replace the exact with the load.
13423 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13424 }
13425
13426 // The replacement was made in place; don't return anything.
13427 return SDValue();
13428}
13429
Duncan Sands6bcd2192011-09-17 16:49:39 +000013430/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13431/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013432static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013433 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013434 const X86Subtarget *Subtarget) {
13435 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013436 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013437 // Get the LHS/RHS of the select.
13438 SDValue LHS = N->getOperand(1);
13439 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013440 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013441
Dan Gohman670e5392009-09-21 18:03:22 +000013442 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013443 // instructions match the semantics of the common C idiom x<y?x:y but not
13444 // x<=y?x:y, because of how they handle negative zero (which can be
13445 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013446 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13447 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013448 (Subtarget->hasSSE2() ||
13449 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013450 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013451
Chris Lattner47b4ce82009-03-11 05:48:52 +000013452 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013453 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013454 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13455 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013456 switch (CC) {
13457 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013458 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013459 // Converting this to a min would handle NaNs incorrectly, and swapping
13460 // the operands would cause it to handle comparisons between positive
13461 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013462 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013463 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013464 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13465 break;
13466 std::swap(LHS, RHS);
13467 }
Dan Gohman670e5392009-09-21 18:03:22 +000013468 Opcode = X86ISD::FMIN;
13469 break;
13470 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013471 // Converting this to a min would handle comparisons between positive
13472 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013473 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013474 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13475 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013476 Opcode = X86ISD::FMIN;
13477 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013478 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013479 // Converting this to a min would handle both negative zeros and NaNs
13480 // incorrectly, but we can swap the operands to fix both.
13481 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013482 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013483 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013484 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013485 Opcode = X86ISD::FMIN;
13486 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013487
Dan Gohman670e5392009-09-21 18:03:22 +000013488 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013489 // Converting this to a max would handle comparisons between positive
13490 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013491 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013492 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013493 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013494 Opcode = X86ISD::FMAX;
13495 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013496 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013497 // Converting this to a max would handle NaNs incorrectly, and swapping
13498 // the operands would cause it to handle comparisons between positive
13499 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013500 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013501 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013502 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13503 break;
13504 std::swap(LHS, RHS);
13505 }
Dan Gohman670e5392009-09-21 18:03:22 +000013506 Opcode = X86ISD::FMAX;
13507 break;
13508 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013509 // Converting this to a max would handle both negative zeros and NaNs
13510 // incorrectly, but we can swap the operands to fix both.
13511 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013512 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013513 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013514 case ISD::SETGE:
13515 Opcode = X86ISD::FMAX;
13516 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013517 }
Dan Gohman670e5392009-09-21 18:03:22 +000013518 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013519 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13520 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013521 switch (CC) {
13522 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013523 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013524 // Converting this to a min would handle comparisons between positive
13525 // and negative zero incorrectly, and swapping the operands would
13526 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013527 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013528 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013529 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013530 break;
13531 std::swap(LHS, RHS);
13532 }
Dan Gohman670e5392009-09-21 18:03:22 +000013533 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013534 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013535 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013536 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013537 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013538 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13539 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013540 Opcode = X86ISD::FMIN;
13541 break;
13542 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013543 // Converting this to a min would handle both negative zeros and NaNs
13544 // incorrectly, but we can swap the operands to fix both.
13545 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013546 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013547 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013548 case ISD::SETGE:
13549 Opcode = X86ISD::FMIN;
13550 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013551
Dan Gohman670e5392009-09-21 18:03:22 +000013552 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013553 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013554 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013555 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013556 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013557 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013558 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013559 // Converting this to a max would handle comparisons between positive
13560 // and negative zero incorrectly, and swapping the operands would
13561 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013562 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013563 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013564 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013565 break;
13566 std::swap(LHS, RHS);
13567 }
Dan Gohman670e5392009-09-21 18:03:22 +000013568 Opcode = X86ISD::FMAX;
13569 break;
13570 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013571 // Converting this to a max would handle both negative zeros and NaNs
13572 // incorrectly, but we can swap the operands to fix both.
13573 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013574 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013575 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013576 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013577 Opcode = X86ISD::FMAX;
13578 break;
13579 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013580 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013581
Chris Lattner47b4ce82009-03-11 05:48:52 +000013582 if (Opcode)
13583 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013584 }
Eric Christopherfd179292009-08-27 18:07:15 +000013585
Chris Lattnerd1980a52009-03-12 06:52:53 +000013586 // If this is a select between two integer constants, try to do some
13587 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013588 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13589 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013590 // Don't do this for crazy integer types.
13591 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13592 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013593 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013594 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013595
Chris Lattnercee56e72009-03-13 05:53:31 +000013596 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013597 // Efficiently invertible.
13598 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13599 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13600 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13601 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013602 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013603 }
Eric Christopherfd179292009-08-27 18:07:15 +000013604
Chris Lattnerd1980a52009-03-12 06:52:53 +000013605 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013606 if (FalseC->getAPIntValue() == 0 &&
13607 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013608 if (NeedsCondInvert) // Invert the condition if needed.
13609 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13610 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013611
Chris Lattnerd1980a52009-03-12 06:52:53 +000013612 // Zero extend the condition if needed.
13613 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013614
Chris Lattnercee56e72009-03-13 05:53:31 +000013615 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013616 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013617 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013618 }
Eric Christopherfd179292009-08-27 18:07:15 +000013619
Chris Lattner97a29a52009-03-13 05:22:11 +000013620 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013621 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013622 if (NeedsCondInvert) // Invert the condition if needed.
13623 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13624 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013625
Chris Lattner97a29a52009-03-13 05:22:11 +000013626 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013627 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13628 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013629 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013630 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013631 }
Eric Christopherfd179292009-08-27 18:07:15 +000013632
Chris Lattnercee56e72009-03-13 05:53:31 +000013633 // Optimize cases that will turn into an LEA instruction. This requires
13634 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013635 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013636 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013637 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013638
Chris Lattnercee56e72009-03-13 05:53:31 +000013639 bool isFastMultiplier = false;
13640 if (Diff < 10) {
13641 switch ((unsigned char)Diff) {
13642 default: break;
13643 case 1: // result = add base, cond
13644 case 2: // result = lea base( , cond*2)
13645 case 3: // result = lea base(cond, cond*2)
13646 case 4: // result = lea base( , cond*4)
13647 case 5: // result = lea base(cond, cond*4)
13648 case 8: // result = lea base( , cond*8)
13649 case 9: // result = lea base(cond, cond*8)
13650 isFastMultiplier = true;
13651 break;
13652 }
13653 }
Eric Christopherfd179292009-08-27 18:07:15 +000013654
Chris Lattnercee56e72009-03-13 05:53:31 +000013655 if (isFastMultiplier) {
13656 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13657 if (NeedsCondInvert) // Invert the condition if needed.
13658 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13659 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013660
Chris Lattnercee56e72009-03-13 05:53:31 +000013661 // Zero extend the condition if needed.
13662 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13663 Cond);
13664 // Scale the condition by the difference.
13665 if (Diff != 1)
13666 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13667 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013668
Chris Lattnercee56e72009-03-13 05:53:31 +000013669 // Add the base if non-zero.
13670 if (FalseC->getAPIntValue() != 0)
13671 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13672 SDValue(FalseC, 0));
13673 return Cond;
13674 }
Eric Christopherfd179292009-08-27 18:07:15 +000013675 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013676 }
13677 }
Eric Christopherfd179292009-08-27 18:07:15 +000013678
Evan Cheng56f582d2012-01-04 01:41:39 +000013679 // Canonicalize max and min:
13680 // (x > y) ? x : y -> (x >= y) ? x : y
13681 // (x < y) ? x : y -> (x <= y) ? x : y
13682 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13683 // the need for an extra compare
13684 // against zero. e.g.
13685 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13686 // subl %esi, %edi
13687 // testl %edi, %edi
13688 // movl $0, %eax
13689 // cmovgl %edi, %eax
13690 // =>
13691 // xorl %eax, %eax
13692 // subl %esi, $edi
13693 // cmovsl %eax, %edi
13694 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13695 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13696 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13697 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13698 switch (CC) {
13699 default: break;
13700 case ISD::SETLT:
13701 case ISD::SETGT: {
13702 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13703 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13704 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13705 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13706 }
13707 }
13708 }
13709
Nadav Rotemcc616562012-01-15 19:27:55 +000013710 // If we know that this node is legal then we know that it is going to be
13711 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13712 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13713 // to simplify previous instructions.
13714 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13715 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
Nadav Rotembdcae382012-06-07 20:53:48 +000013716 !DCI.isBeforeLegalize() && TLI.isOperationLegal(ISD::VSELECT, VT)) {
Nadav Rotemcc616562012-01-15 19:27:55 +000013717 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
Nadav Rotembdcae382012-06-07 20:53:48 +000013718
13719 // Don't optimize vector selects that map to mask-registers.
13720 if (BitWidth == 1)
13721 return SDValue();
13722
Nadav Rotemcc616562012-01-15 19:27:55 +000013723 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13724 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13725
13726 APInt KnownZero, KnownOne;
13727 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13728 DCI.isBeforeLegalizeOps());
13729 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13730 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13731 DCI.CommitTargetLoweringOpt(TLO);
13732 }
13733
Dan Gohman475871a2008-07-27 21:46:04 +000013734 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013735}
13736
Chris Lattnerd1980a52009-03-12 06:52:53 +000013737/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13738static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13739 TargetLowering::DAGCombinerInfo &DCI) {
13740 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013741
Chris Lattnerd1980a52009-03-12 06:52:53 +000013742 // If the flag operand isn't dead, don't touch this CMOV.
13743 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13744 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013745
Evan Chengb5a55d92011-05-24 01:48:22 +000013746 SDValue FalseOp = N->getOperand(0);
13747 SDValue TrueOp = N->getOperand(1);
13748 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13749 SDValue Cond = N->getOperand(3);
13750 if (CC == X86::COND_E || CC == X86::COND_NE) {
13751 switch (Cond.getOpcode()) {
13752 default: break;
13753 case X86ISD::BSR:
13754 case X86ISD::BSF:
13755 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13756 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13757 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13758 }
13759 }
13760
Chris Lattnerd1980a52009-03-12 06:52:53 +000013761 // If this is a select between two integer constants, try to do some
13762 // optimizations. Note that the operands are ordered the opposite of SELECT
13763 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013764 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13765 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013766 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13767 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013768 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13769 CC = X86::GetOppositeBranchCondition(CC);
13770 std::swap(TrueC, FalseC);
13771 }
Eric Christopherfd179292009-08-27 18:07:15 +000013772
Chris Lattnerd1980a52009-03-12 06:52:53 +000013773 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013774 // This is efficient for any integer data type (including i8/i16) and
13775 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013776 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013777 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13778 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013779
Chris Lattnerd1980a52009-03-12 06:52:53 +000013780 // Zero extend the condition if needed.
13781 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013782
Chris Lattnerd1980a52009-03-12 06:52:53 +000013783 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13784 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013785 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013786 if (N->getNumValues() == 2) // Dead flag value?
13787 return DCI.CombineTo(N, Cond, SDValue());
13788 return Cond;
13789 }
Eric Christopherfd179292009-08-27 18:07:15 +000013790
Chris Lattnercee56e72009-03-13 05:53:31 +000013791 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13792 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013793 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013794 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13795 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013796
Chris Lattner97a29a52009-03-13 05:22:11 +000013797 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013798 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13799 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013800 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13801 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013802
Chris Lattner97a29a52009-03-13 05:22:11 +000013803 if (N->getNumValues() == 2) // Dead flag value?
13804 return DCI.CombineTo(N, Cond, SDValue());
13805 return Cond;
13806 }
Eric Christopherfd179292009-08-27 18:07:15 +000013807
Chris Lattnercee56e72009-03-13 05:53:31 +000013808 // Optimize cases that will turn into an LEA instruction. This requires
13809 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013810 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013811 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013812 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013813
Chris Lattnercee56e72009-03-13 05:53:31 +000013814 bool isFastMultiplier = false;
13815 if (Diff < 10) {
13816 switch ((unsigned char)Diff) {
13817 default: break;
13818 case 1: // result = add base, cond
13819 case 2: // result = lea base( , cond*2)
13820 case 3: // result = lea base(cond, cond*2)
13821 case 4: // result = lea base( , cond*4)
13822 case 5: // result = lea base(cond, cond*4)
13823 case 8: // result = lea base( , cond*8)
13824 case 9: // result = lea base(cond, cond*8)
13825 isFastMultiplier = true;
13826 break;
13827 }
13828 }
Eric Christopherfd179292009-08-27 18:07:15 +000013829
Chris Lattnercee56e72009-03-13 05:53:31 +000013830 if (isFastMultiplier) {
13831 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013832 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13833 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013834 // Zero extend the condition if needed.
13835 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13836 Cond);
13837 // Scale the condition by the difference.
13838 if (Diff != 1)
13839 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13840 DAG.getConstant(Diff, Cond.getValueType()));
13841
13842 // Add the base if non-zero.
13843 if (FalseC->getAPIntValue() != 0)
13844 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13845 SDValue(FalseC, 0));
13846 if (N->getNumValues() == 2) // Dead flag value?
13847 return DCI.CombineTo(N, Cond, SDValue());
13848 return Cond;
13849 }
Eric Christopherfd179292009-08-27 18:07:15 +000013850 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013851 }
13852 }
13853 return SDValue();
13854}
13855
13856
Evan Cheng0b0cd912009-03-28 05:57:29 +000013857/// PerformMulCombine - Optimize a single multiply with constant into two
13858/// in order to implement it with two cheaper instructions, e.g.
13859/// LEA + SHL, LEA + LEA.
13860static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13861 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013862 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13863 return SDValue();
13864
Owen Andersone50ed302009-08-10 22:56:29 +000013865 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013866 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013867 return SDValue();
13868
13869 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13870 if (!C)
13871 return SDValue();
13872 uint64_t MulAmt = C->getZExtValue();
13873 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13874 return SDValue();
13875
13876 uint64_t MulAmt1 = 0;
13877 uint64_t MulAmt2 = 0;
13878 if ((MulAmt % 9) == 0) {
13879 MulAmt1 = 9;
13880 MulAmt2 = MulAmt / 9;
13881 } else if ((MulAmt % 5) == 0) {
13882 MulAmt1 = 5;
13883 MulAmt2 = MulAmt / 5;
13884 } else if ((MulAmt % 3) == 0) {
13885 MulAmt1 = 3;
13886 MulAmt2 = MulAmt / 3;
13887 }
13888 if (MulAmt2 &&
13889 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13890 DebugLoc DL = N->getDebugLoc();
13891
13892 if (isPowerOf2_64(MulAmt2) &&
13893 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13894 // If second multiplifer is pow2, issue it first. We want the multiply by
13895 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13896 // is an add.
13897 std::swap(MulAmt1, MulAmt2);
13898
13899 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013900 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013901 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013902 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013903 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013904 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013905 DAG.getConstant(MulAmt1, VT));
13906
Eric Christopherfd179292009-08-27 18:07:15 +000013907 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013908 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013909 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013910 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013911 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013912 DAG.getConstant(MulAmt2, VT));
13913
13914 // Do not add new nodes to DAG combiner worklist.
13915 DCI.CombineTo(N, NewMul, false);
13916 }
13917 return SDValue();
13918}
13919
Evan Chengad9c0a32009-12-15 00:53:42 +000013920static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13921 SDValue N0 = N->getOperand(0);
13922 SDValue N1 = N->getOperand(1);
13923 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13924 EVT VT = N0.getValueType();
13925
13926 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13927 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013928 if (VT.isInteger() && !VT.isVector() &&
13929 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013930 N0.getOperand(1).getOpcode() == ISD::Constant) {
13931 SDValue N00 = N0.getOperand(0);
13932 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13933 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13934 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13935 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13936 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13937 APInt ShAmt = N1C->getAPIntValue();
13938 Mask = Mask.shl(ShAmt);
13939 if (Mask != 0)
13940 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13941 N00, DAG.getConstant(Mask, VT));
13942 }
13943 }
13944
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013945
13946 // Hardware support for vector shifts is sparse which makes us scalarize the
13947 // vector operations in many cases. Also, on sandybridge ADD is faster than
13948 // shl.
13949 // (shl V, 1) -> add V,V
13950 if (isSplatVector(N1.getNode())) {
13951 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13952 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13953 // We shift all of the values by one. In many cases we do not have
13954 // hardware support for this operation. This is better expressed as an ADD
13955 // of two values.
13956 if (N1C && (1 == N1C->getZExtValue())) {
13957 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13958 }
13959 }
13960
Evan Chengad9c0a32009-12-15 00:53:42 +000013961 return SDValue();
13962}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013963
Nate Begeman740ab032009-01-26 00:52:55 +000013964/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13965/// when possible.
13966static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013967 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013968 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013969 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013970 if (N->getOpcode() == ISD::SHL) {
13971 SDValue V = PerformSHLCombine(N, DAG);
13972 if (V.getNode()) return V;
13973 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013974
Nate Begeman740ab032009-01-26 00:52:55 +000013975 // On X86 with SSE2 support, we can transform this to a vector shift if
13976 // all elements are shifted by the same amount. We can't do this in legalize
13977 // because the a constant vector is typically transformed to a constant pool
13978 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013979 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013980 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013981
Craig Topper7be5dfd2011-11-12 09:58:49 +000013982 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13983 (!Subtarget->hasAVX2() ||
13984 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013985 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013986
Mon P Wang3becd092009-01-28 08:12:05 +000013987 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013988 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013989 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013990 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013991 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13992 unsigned NumElts = VT.getVectorNumElements();
13993 unsigned i = 0;
13994 for (; i != NumElts; ++i) {
13995 SDValue Arg = ShAmtOp.getOperand(i);
13996 if (Arg.getOpcode() == ISD::UNDEF) continue;
13997 BaseShAmt = Arg;
13998 break;
13999 }
Craig Topper37c26772012-01-17 04:44:50 +000014000 // Handle the case where the build_vector is all undef
14001 // FIXME: Should DAG allow this?
14002 if (i == NumElts)
14003 return SDValue();
14004
Mon P Wang3becd092009-01-28 08:12:05 +000014005 for (; i != NumElts; ++i) {
14006 SDValue Arg = ShAmtOp.getOperand(i);
14007 if (Arg.getOpcode() == ISD::UNDEF) continue;
14008 if (Arg != BaseShAmt) {
14009 return SDValue();
14010 }
14011 }
14012 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000014013 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000014014 SDValue InVec = ShAmtOp.getOperand(0);
14015 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
14016 unsigned NumElts = InVec.getValueType().getVectorNumElements();
14017 unsigned i = 0;
14018 for (; i != NumElts; ++i) {
14019 SDValue Arg = InVec.getOperand(i);
14020 if (Arg.getOpcode() == ISD::UNDEF) continue;
14021 BaseShAmt = Arg;
14022 break;
14023 }
14024 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
14025 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000014026 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000014027 if (C->getZExtValue() == SplatIdx)
14028 BaseShAmt = InVec.getOperand(1);
14029 }
14030 }
Mon P Wang845b1892012-02-01 22:15:20 +000014031 if (BaseShAmt.getNode() == 0) {
14032 // Don't create instructions with illegal types after legalize
14033 // types has run.
14034 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
14035 !DCI.isBeforeLegalize())
14036 return SDValue();
14037
Mon P Wangefa42202009-09-03 19:56:25 +000014038 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
14039 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000014040 }
Mon P Wang3becd092009-01-28 08:12:05 +000014041 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014042 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000014043
Mon P Wangefa42202009-09-03 19:56:25 +000014044 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000014045 if (EltVT.bitsGT(MVT::i32))
14046 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
14047 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000014048 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000014049
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014050 // The shift amount is identical so we can do a vector shift.
14051 SDValue ValOp = N->getOperand(0);
14052 switch (N->getOpcode()) {
14053 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000014054 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014055 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014056 switch (VT.getSimpleVT().SimpleTy) {
14057 default: return SDValue();
14058 case MVT::v2i64:
14059 case MVT::v4i32:
14060 case MVT::v8i16:
14061 case MVT::v4i64:
14062 case MVT::v8i32:
14063 case MVT::v16i16:
14064 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
14065 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014066 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000014067 switch (VT.getSimpleVT().SimpleTy) {
14068 default: return SDValue();
14069 case MVT::v4i32:
14070 case MVT::v8i16:
14071 case MVT::v8i32:
14072 case MVT::v16i16:
14073 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
14074 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014075 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014076 switch (VT.getSimpleVT().SimpleTy) {
14077 default: return SDValue();
14078 case MVT::v2i64:
14079 case MVT::v4i32:
14080 case MVT::v8i16:
14081 case MVT::v4i64:
14082 case MVT::v8i32:
14083 case MVT::v16i16:
14084 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
14085 }
Nate Begeman740ab032009-01-26 00:52:55 +000014086 }
Nate Begeman740ab032009-01-26 00:52:55 +000014087}
14088
Nate Begemanb65c1752010-12-17 22:55:37 +000014089
Stuart Hastings865f0932011-06-03 23:53:54 +000014090// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
14091// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
14092// and friends. Likewise for OR -> CMPNEQSS.
14093static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
14094 TargetLowering::DAGCombinerInfo &DCI,
14095 const X86Subtarget *Subtarget) {
14096 unsigned opcode;
14097
14098 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
14099 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000014100 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000014101 SDValue N0 = N->getOperand(0);
14102 SDValue N1 = N->getOperand(1);
14103 SDValue CMP0 = N0->getOperand(1);
14104 SDValue CMP1 = N1->getOperand(1);
14105 DebugLoc DL = N->getDebugLoc();
14106
14107 // The SETCCs should both refer to the same CMP.
14108 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
14109 return SDValue();
14110
14111 SDValue CMP00 = CMP0->getOperand(0);
14112 SDValue CMP01 = CMP0->getOperand(1);
14113 EVT VT = CMP00.getValueType();
14114
14115 if (VT == MVT::f32 || VT == MVT::f64) {
14116 bool ExpectingFlags = false;
14117 // Check for any users that want flags:
14118 for (SDNode::use_iterator UI = N->use_begin(),
14119 UE = N->use_end();
14120 !ExpectingFlags && UI != UE; ++UI)
14121 switch (UI->getOpcode()) {
14122 default:
14123 case ISD::BR_CC:
14124 case ISD::BRCOND:
14125 case ISD::SELECT:
14126 ExpectingFlags = true;
14127 break;
14128 case ISD::CopyToReg:
14129 case ISD::SIGN_EXTEND:
14130 case ISD::ZERO_EXTEND:
14131 case ISD::ANY_EXTEND:
14132 break;
14133 }
14134
14135 if (!ExpectingFlags) {
14136 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
14137 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
14138
14139 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
14140 X86::CondCode tmp = cc0;
14141 cc0 = cc1;
14142 cc1 = tmp;
14143 }
14144
14145 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
14146 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
14147 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
14148 X86ISD::NodeType NTOperator = is64BitFP ?
14149 X86ISD::FSETCCsd : X86ISD::FSETCCss;
14150 // FIXME: need symbolic constants for these magic numbers.
14151 // See X86ATTInstPrinter.cpp:printSSECC().
14152 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
14153 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
14154 DAG.getConstant(x86cc, MVT::i8));
14155 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
14156 OnesOrZeroesF);
14157 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
14158 DAG.getConstant(1, MVT::i32));
14159 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
14160 return OneBitOfTruth;
14161 }
14162 }
14163 }
14164 }
14165 return SDValue();
14166}
14167
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014168/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
14169/// so it can be folded inside ANDNP.
14170static bool CanFoldXORWithAllOnes(const SDNode *N) {
14171 EVT VT = N->getValueType(0);
14172
14173 // Match direct AllOnes for 128 and 256-bit vectors
14174 if (ISD::isBuildVectorAllOnes(N))
14175 return true;
14176
14177 // Look through a bit convert.
14178 if (N->getOpcode() == ISD::BITCAST)
14179 N = N->getOperand(0).getNode();
14180
14181 // Sometimes the operand may come from a insert_subvector building a 256-bit
14182 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014183 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000014184 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
14185 SDValue V1 = N->getOperand(0);
14186 SDValue V2 = N->getOperand(1);
14187
14188 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
14189 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
14190 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
14191 ISD::isBuildVectorAllOnes(V2.getNode()))
14192 return true;
14193 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014194
14195 return false;
14196}
14197
Nate Begemanb65c1752010-12-17 22:55:37 +000014198static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
14199 TargetLowering::DAGCombinerInfo &DCI,
14200 const X86Subtarget *Subtarget) {
14201 if (DCI.isBeforeLegalizeOps())
14202 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014203
Stuart Hastings865f0932011-06-03 23:53:54 +000014204 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14205 if (R.getNode())
14206 return R;
14207
Craig Topper54a11172011-10-14 07:06:56 +000014208 EVT VT = N->getValueType(0);
14209
Craig Topperb4c94572011-10-21 06:55:01 +000014210 // Create ANDN, BLSI, and BLSR instructions
14211 // BLSI is X & (-X)
14212 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000014213 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14214 SDValue N0 = N->getOperand(0);
14215 SDValue N1 = N->getOperand(1);
14216 DebugLoc DL = N->getDebugLoc();
14217
14218 // Check LHS for not
14219 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14220 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14221 // Check RHS for not
14222 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14223 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14224
Craig Topperb4c94572011-10-21 06:55:01 +000014225 // Check LHS for neg
14226 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14227 isZero(N0.getOperand(0)))
14228 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14229
14230 // Check RHS for neg
14231 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14232 isZero(N1.getOperand(0)))
14233 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14234
14235 // Check LHS for X-1
14236 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14237 isAllOnes(N0.getOperand(1)))
14238 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14239
14240 // Check RHS for X-1
14241 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14242 isAllOnes(N1.getOperand(1)))
14243 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14244
Craig Topper54a11172011-10-14 07:06:56 +000014245 return SDValue();
14246 }
14247
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014248 // Want to form ANDNP nodes:
14249 // 1) In the hopes of then easily combining them with OR and AND nodes
14250 // to form PBLEND/PSIGN.
14251 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014252 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014253 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014254
Nate Begemanb65c1752010-12-17 22:55:37 +000014255 SDValue N0 = N->getOperand(0);
14256 SDValue N1 = N->getOperand(1);
14257 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014258
Nate Begemanb65c1752010-12-17 22:55:37 +000014259 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014260 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014261 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14262 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014263 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014264
14265 // Check RHS for vnot
14266 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014267 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14268 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014269 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014270
Nate Begemanb65c1752010-12-17 22:55:37 +000014271 return SDValue();
14272}
14273
Evan Cheng760d1942010-01-04 21:22:48 +000014274static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014275 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014276 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014277 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014278 return SDValue();
14279
Stuart Hastings865f0932011-06-03 23:53:54 +000014280 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14281 if (R.getNode())
14282 return R;
14283
Evan Cheng760d1942010-01-04 21:22:48 +000014284 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014285
Evan Cheng760d1942010-01-04 21:22:48 +000014286 SDValue N0 = N->getOperand(0);
14287 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014288
Nate Begemanb65c1752010-12-17 22:55:37 +000014289 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014290 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014291 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014292 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14293 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014294
Craig Topper1666cb62011-11-19 07:07:26 +000014295 // Canonicalize pandn to RHS
14296 if (N0.getOpcode() == X86ISD::ANDNP)
14297 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014298 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014299 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14300 SDValue Mask = N1.getOperand(0);
14301 SDValue X = N1.getOperand(1);
14302 SDValue Y;
14303 if (N0.getOperand(0) == Mask)
14304 Y = N0.getOperand(1);
14305 if (N0.getOperand(1) == Mask)
14306 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014307
Craig Topper1666cb62011-11-19 07:07:26 +000014308 // Check to see if the mask appeared in both the AND and ANDNP and
14309 if (!Y.getNode())
14310 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014311
Craig Topper1666cb62011-11-19 07:07:26 +000014312 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014313 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014314 if (Mask.getOpcode() == ISD::BITCAST)
14315 Mask = Mask.getOperand(0);
14316 if (X.getOpcode() == ISD::BITCAST)
14317 X = X.getOperand(0);
14318 if (Y.getOpcode() == ISD::BITCAST)
14319 Y = Y.getOperand(0);
14320
Craig Topper1666cb62011-11-19 07:07:26 +000014321 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014322
Craig Toppered2e13d2012-01-22 19:15:14 +000014323 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014324 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14325 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014326 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014327 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014328
14329 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014330 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014331 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14332 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14333 if ((SraAmt + 1) != EltBits)
14334 return SDValue();
14335
14336 DebugLoc DL = N->getDebugLoc();
14337
14338 // Now we know we at least have a plendvb with the mask val. See if
14339 // we can form a psignb/w/d.
14340 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014341 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14342 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014343 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14344 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14345 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014346 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014347 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014348 }
14349 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014350 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014351 return SDValue();
14352
14353 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14354
14355 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14356 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14357 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014358 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014359 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014360 }
14361 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014362
Craig Topper1666cb62011-11-19 07:07:26 +000014363 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14364 return SDValue();
14365
Nate Begemanb65c1752010-12-17 22:55:37 +000014366 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014367 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14368 std::swap(N0, N1);
14369 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14370 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014371 if (!N0.hasOneUse() || !N1.hasOneUse())
14372 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014373
14374 SDValue ShAmt0 = N0.getOperand(1);
14375 if (ShAmt0.getValueType() != MVT::i8)
14376 return SDValue();
14377 SDValue ShAmt1 = N1.getOperand(1);
14378 if (ShAmt1.getValueType() != MVT::i8)
14379 return SDValue();
14380 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14381 ShAmt0 = ShAmt0.getOperand(0);
14382 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14383 ShAmt1 = ShAmt1.getOperand(0);
14384
14385 DebugLoc DL = N->getDebugLoc();
14386 unsigned Opc = X86ISD::SHLD;
14387 SDValue Op0 = N0.getOperand(0);
14388 SDValue Op1 = N1.getOperand(0);
14389 if (ShAmt0.getOpcode() == ISD::SUB) {
14390 Opc = X86ISD::SHRD;
14391 std::swap(Op0, Op1);
14392 std::swap(ShAmt0, ShAmt1);
14393 }
14394
Evan Cheng8b1190a2010-04-28 01:18:01 +000014395 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014396 if (ShAmt1.getOpcode() == ISD::SUB) {
14397 SDValue Sum = ShAmt1.getOperand(0);
14398 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014399 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14400 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14401 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14402 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014403 return DAG.getNode(Opc, DL, VT,
14404 Op0, Op1,
14405 DAG.getNode(ISD::TRUNCATE, DL,
14406 MVT::i8, ShAmt0));
14407 }
14408 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14409 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14410 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014411 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014412 return DAG.getNode(Opc, DL, VT,
14413 N0.getOperand(0), N1.getOperand(0),
14414 DAG.getNode(ISD::TRUNCATE, DL,
14415 MVT::i8, ShAmt0));
14416 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014417
Evan Cheng760d1942010-01-04 21:22:48 +000014418 return SDValue();
14419}
14420
Manman Ren92363622012-06-07 22:39:10 +000014421// Generate NEG and CMOV for integer abs.
14422static SDValue performIntegerAbsCombine(SDNode *N, SelectionDAG &DAG) {
14423 EVT VT = N->getValueType(0);
14424
14425 // Since X86 does not have CMOV for 8-bit integer, we don't convert
14426 // 8-bit integer abs to NEG and CMOV.
14427 if (VT.isInteger() && VT.getSizeInBits() == 8)
14428 return SDValue();
14429
14430 SDValue N0 = N->getOperand(0);
14431 SDValue N1 = N->getOperand(1);
14432 DebugLoc DL = N->getDebugLoc();
14433
14434 // Check pattern of XOR(ADD(X,Y), Y) where Y is SRA(X, size(X)-1)
14435 // and change it to SUB and CMOV.
14436 if (VT.isInteger() && N->getOpcode() == ISD::XOR &&
14437 N0.getOpcode() == ISD::ADD &&
14438 N0.getOperand(1) == N1 &&
14439 N1.getOpcode() == ISD::SRA &&
14440 N1.getOperand(0) == N0.getOperand(0))
14441 if (ConstantSDNode *Y1C = dyn_cast<ConstantSDNode>(N1.getOperand(1)))
14442 if (Y1C->getAPIntValue() == VT.getSizeInBits()-1) {
14443 // Generate SUB & CMOV.
14444 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, DAG.getVTList(VT, MVT::i32),
14445 DAG.getConstant(0, VT), N0.getOperand(0));
14446
14447 SDValue Ops[] = { N0.getOperand(0), Neg,
14448 DAG.getConstant(X86::COND_GE, MVT::i8),
14449 SDValue(Neg.getNode(), 1) };
14450 return DAG.getNode(X86ISD::CMOV, DL, DAG.getVTList(VT, MVT::Glue),
14451 Ops, array_lengthof(Ops));
14452 }
14453 return SDValue();
14454}
14455
Craig Topper3738ccd2011-12-27 06:27:23 +000014456// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014457static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14458 TargetLowering::DAGCombinerInfo &DCI,
14459 const X86Subtarget *Subtarget) {
14460 if (DCI.isBeforeLegalizeOps())
14461 return SDValue();
14462
Manman Ren45d53b82012-06-08 18:58:26 +000014463 if (Subtarget->hasCMov()) {
14464 SDValue RV = performIntegerAbsCombine(N, DAG);
14465 if (RV.getNode())
14466 return RV;
14467 }
Manman Ren92363622012-06-07 22:39:10 +000014468
14469 // Try forming BMI if it is available.
14470 if (!Subtarget->hasBMI())
14471 return SDValue();
14472
Craig Topperb4c94572011-10-21 06:55:01 +000014473 EVT VT = N->getValueType(0);
14474
14475 if (VT != MVT::i32 && VT != MVT::i64)
14476 return SDValue();
14477
Craig Topper3738ccd2011-12-27 06:27:23 +000014478 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14479
Craig Topperb4c94572011-10-21 06:55:01 +000014480 // Create BLSMSK instructions by finding X ^ (X-1)
14481 SDValue N0 = N->getOperand(0);
14482 SDValue N1 = N->getOperand(1);
14483 DebugLoc DL = N->getDebugLoc();
14484
14485 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14486 isAllOnes(N0.getOperand(1)))
14487 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14488
14489 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14490 isAllOnes(N1.getOperand(1)))
14491 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14492
14493 return SDValue();
14494}
14495
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014496/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14497static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014498 TargetLowering::DAGCombinerInfo &DCI,
14499 const X86Subtarget *Subtarget) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014500 LoadSDNode *Ld = cast<LoadSDNode>(N);
14501 EVT RegVT = Ld->getValueType(0);
14502 EVT MemVT = Ld->getMemoryVT();
14503 DebugLoc dl = Ld->getDebugLoc();
14504 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14505
14506 ISD::LoadExtType Ext = Ld->getExtensionType();
14507
Nadav Rotemca6f2962011-09-18 19:00:23 +000014508 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014509 // shuffle. We need SSE4 for the shuffles.
14510 // TODO: It is possible to support ZExt by zeroing the undef values
14511 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014512 if (RegVT.isVector() && RegVT.isInteger() &&
14513 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014514 assert(MemVT != RegVT && "Cannot extend to the same type");
14515 assert(MemVT.isVector() && "Must load a vector from memory");
14516
14517 unsigned NumElems = RegVT.getVectorNumElements();
14518 unsigned RegSz = RegVT.getSizeInBits();
14519 unsigned MemSz = MemVT.getSizeInBits();
14520 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014521
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014522 // All sizes must be a power of two.
14523 if (!isPowerOf2_32(RegSz * MemSz * NumElems))
14524 return SDValue();
14525
14526 // Attempt to load the original value using scalar loads.
14527 // Find the largest scalar type that divides the total loaded size.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014528 MVT SclrLoadTy = MVT::i8;
14529 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14530 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14531 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014532 if (TLI.isTypeLegal(Tp) && ((MemSz % Tp.getSizeInBits()) == 0)) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014533 SclrLoadTy = Tp;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014534 }
14535 }
14536
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014537 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
14538 if (TLI.isTypeLegal(MVT::f64) && SclrLoadTy.getSizeInBits() < 64 &&
14539 (64 <= MemSz))
14540 SclrLoadTy = MVT::f64;
14541
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014542 // Calculate the number of scalar loads that we need to perform
14543 // in order to load our vector from memory.
14544 unsigned NumLoads = MemSz / SclrLoadTy.getSizeInBits();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014545
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014546 // Represent our vector as a sequence of elements which are the
14547 // largest scalar that we can load.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014548 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14549 RegSz/SclrLoadTy.getSizeInBits());
14550
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014551 // Represent the data using the same element type that is stored in
14552 // memory. In practice, we ''widen'' MemVT.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014553 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14554 RegSz/MemVT.getScalarType().getSizeInBits());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014555
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014556 assert(WideVecVT.getSizeInBits() == LoadUnitVecVT.getSizeInBits() &&
14557 "Invalid vector type");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014558
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014559 // We can't shuffle using an illegal type.
14560 if (!TLI.isTypeLegal(WideVecVT))
14561 return SDValue();
14562
14563 SmallVector<SDValue, 8> Chains;
14564 SDValue Ptr = Ld->getBasePtr();
14565 SDValue Increment = DAG.getConstant(SclrLoadTy.getSizeInBits()/8,
14566 TLI.getPointerTy());
14567 SDValue Res = DAG.getUNDEF(LoadUnitVecVT);
14568
14569 for (unsigned i = 0; i < NumLoads; ++i) {
14570 // Perform a single load.
14571 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14572 Ptr, Ld->getPointerInfo(),
14573 Ld->isVolatile(), Ld->isNonTemporal(),
14574 Ld->isInvariant(), Ld->getAlignment());
14575 Chains.push_back(ScalarLoad.getValue(1));
14576 // Create the first element type using SCALAR_TO_VECTOR in order to avoid
14577 // another round of DAGCombining.
14578 if (i == 0)
14579 Res = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, LoadUnitVecVT, ScalarLoad);
14580 else
14581 Res = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, LoadUnitVecVT, Res,
14582 ScalarLoad, DAG.getIntPtrConstant(i));
14583
14584 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14585 }
14586
14587 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14588 Chains.size());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014589
14590 // Bitcast the loaded value to a vector of the original element type, in
14591 // the size of the target vector type.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014592 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, Res);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014593 unsigned SizeRatio = RegSz/MemSz;
14594
14595 // Redistribute the loaded elements into the different locations.
14596 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014597 for (unsigned i = 0; i != NumElems; ++i)
14598 ShuffleVec[i*SizeRatio] = i;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014599
14600 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014601 DAG.getUNDEF(WideVecVT),
14602 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014603
14604 // Bitcast to the requested type.
14605 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14606 // Replace the original load with the new sequence
14607 // and return the new chain.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014608 return DCI.CombineTo(N, Shuff, TF, true);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014609 }
14610
14611 return SDValue();
14612}
14613
Chris Lattner149a4e52008-02-22 02:09:43 +000014614/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014615static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014616 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014617 StoreSDNode *St = cast<StoreSDNode>(N);
14618 EVT VT = St->getValue().getValueType();
14619 EVT StVT = St->getMemoryVT();
14620 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014621 SDValue StoredVal = St->getOperand(1);
14622 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14623
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014624 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem87d35e82012-05-19 20:30:08 +000014625 // On Sandy Bridge, 256-bit memory operations are executed by two
14626 // 128-bit ports. However, on Haswell it is better to issue a single 256-bit
14627 // memory operation.
14628 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2() &&
Craig Topperb4a8aef2012-04-27 21:05:09 +000014629 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14630 StoredVal.getNumOperands() == 2) {
Nadav Rotem5e742a32011-08-11 16:41:21 +000014631 SDValue Value0 = StoredVal.getOperand(0);
14632 SDValue Value1 = StoredVal.getOperand(1);
14633
14634 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14635 SDValue Ptr0 = St->getBasePtr();
14636 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14637
14638 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14639 St->getPointerInfo(), St->isVolatile(),
14640 St->isNonTemporal(), St->getAlignment());
14641 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14642 St->getPointerInfo(), St->isVolatile(),
14643 St->isNonTemporal(), St->getAlignment());
14644 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14645 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014646
14647 // Optimize trunc store (of multiple scalars) to shuffle and store.
14648 // First, pack all of the elements in one place. Next, store to memory
14649 // in fewer chunks.
14650 if (St->isTruncatingStore() && VT.isVector()) {
14651 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14652 unsigned NumElems = VT.getVectorNumElements();
14653 assert(StVT != VT && "Cannot truncate to the same type");
14654 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14655 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14656
14657 // From, To sizes and ElemCount must be pow of two
14658 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014659 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014660 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014661 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014662
Nadav Rotem614061b2011-08-10 19:30:14 +000014663 unsigned SizeRatio = FromSz / ToSz;
14664
14665 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14666
14667 // Create a type on which we perform the shuffle
14668 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14669 StVT.getScalarType(), NumElems*SizeRatio);
14670
14671 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14672
14673 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14674 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014675 for (unsigned i = 0; i != NumElems; ++i)
14676 ShuffleVec[i] = i * SizeRatio;
Nadav Rotem614061b2011-08-10 19:30:14 +000014677
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014678 // Can't shuffle using an illegal type.
14679 if (!TLI.isTypeLegal(WideVecVT))
14680 return SDValue();
Nadav Rotem614061b2011-08-10 19:30:14 +000014681
14682 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014683 DAG.getUNDEF(WideVecVT),
14684 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000014685 // At this point all of the data is stored at the bottom of the
14686 // register. We now need to save it to mem.
14687
14688 // Find the largest store unit
14689 MVT StoreType = MVT::i8;
14690 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14691 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14692 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014693 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToSz)
Nadav Rotem614061b2011-08-10 19:30:14 +000014694 StoreType = Tp;
14695 }
14696
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014697 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
14698 if (TLI.isTypeLegal(MVT::f64) && StoreType.getSizeInBits() < 64 &&
14699 (64 <= NumElems * ToSz))
14700 StoreType = MVT::f64;
14701
Nadav Rotem614061b2011-08-10 19:30:14 +000014702 // Bitcast the original vector into a vector of store-size units
14703 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014704 StoreType, VT.getSizeInBits()/StoreType.getSizeInBits());
Nadav Rotem614061b2011-08-10 19:30:14 +000014705 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14706 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14707 SmallVector<SDValue, 8> Chains;
14708 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14709 TLI.getPointerTy());
14710 SDValue Ptr = St->getBasePtr();
14711
14712 // Perform one or more big stores into memory.
Craig Topper31a207a2012-05-04 06:39:13 +000014713 for (unsigned i=0, e=(ToSz*NumElems)/StoreType.getSizeInBits(); i!=e; ++i) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014714 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14715 StoreType, ShuffWide,
14716 DAG.getIntPtrConstant(i));
14717 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14718 St->getPointerInfo(), St->isVolatile(),
14719 St->isNonTemporal(), St->getAlignment());
14720 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14721 Chains.push_back(Ch);
14722 }
14723
14724 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14725 Chains.size());
14726 }
14727
14728
Chris Lattner149a4e52008-02-22 02:09:43 +000014729 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14730 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014731 // A preferable solution to the general problem is to figure out the right
14732 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014733
14734 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014735 if (VT.getSizeInBits() != 64)
14736 return SDValue();
14737
Devang Patel578efa92009-06-05 21:57:13 +000014738 const Function *F = DAG.getMachineFunction().getFunction();
14739 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014740 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014741 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014742 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014743 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014744 isa<LoadSDNode>(St->getValue()) &&
14745 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14746 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014747 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014748 LoadSDNode *Ld = 0;
14749 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014750 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014751 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014752 // Must be a store of a load. We currently handle two cases: the load
14753 // is a direct child, and it's under an intervening TokenFactor. It is
14754 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014755 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014756 Ld = cast<LoadSDNode>(St->getChain());
14757 else if (St->getValue().hasOneUse() &&
14758 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014759 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014760 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014761 TokenFactorIndex = i;
14762 Ld = cast<LoadSDNode>(St->getValue());
14763 } else
14764 Ops.push_back(ChainVal->getOperand(i));
14765 }
14766 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014767
Evan Cheng536e6672009-03-12 05:59:15 +000014768 if (!Ld || !ISD::isNormalLoad(Ld))
14769 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014770
Evan Cheng536e6672009-03-12 05:59:15 +000014771 // If this is not the MMX case, i.e. we are just turning i64 load/store
14772 // into f64 load/store, avoid the transformation if there are multiple
14773 // uses of the loaded value.
14774 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14775 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014776
Evan Cheng536e6672009-03-12 05:59:15 +000014777 DebugLoc LdDL = Ld->getDebugLoc();
14778 DebugLoc StDL = N->getDebugLoc();
14779 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14780 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14781 // pair instead.
14782 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014783 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014784 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14785 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014786 Ld->isNonTemporal(), Ld->isInvariant(),
14787 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014788 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014789 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014790 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014791 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014792 Ops.size());
14793 }
Evan Cheng536e6672009-03-12 05:59:15 +000014794 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014795 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014796 St->isVolatile(), St->isNonTemporal(),
14797 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014798 }
Evan Cheng536e6672009-03-12 05:59:15 +000014799
14800 // Otherwise, lower to two pairs of 32-bit loads / stores.
14801 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014802 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14803 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014804
Owen Anderson825b72b2009-08-11 20:47:22 +000014805 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014806 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014807 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014808 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014809 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014810 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014811 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014812 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014813 MinAlign(Ld->getAlignment(), 4));
14814
14815 SDValue NewChain = LoLd.getValue(1);
14816 if (TokenFactorIndex != -1) {
14817 Ops.push_back(LoLd);
14818 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014819 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014820 Ops.size());
14821 }
14822
14823 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014824 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14825 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014826
14827 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014828 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014829 St->isVolatile(), St->isNonTemporal(),
14830 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014831 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014832 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014833 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014834 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014835 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014836 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014837 }
Dan Gohman475871a2008-07-27 21:46:04 +000014838 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014839}
14840
Duncan Sands17470be2011-09-22 20:15:48 +000014841/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14842/// and return the operands for the horizontal operation in LHS and RHS. A
14843/// horizontal operation performs the binary operation on successive elements
14844/// of its first operand, then on successive elements of its second operand,
14845/// returning the resulting values in a vector. For example, if
14846/// A = < float a0, float a1, float a2, float a3 >
14847/// and
14848/// B = < float b0, float b1, float b2, float b3 >
14849/// then the result of doing a horizontal operation on A and B is
14850/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14851/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14852/// A horizontal-op B, for some already available A and B, and if so then LHS is
14853/// set to A, RHS to B, and the routine returns 'true'.
14854/// Note that the binary operation should have the property that if one of the
14855/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014856static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014857 // Look for the following pattern: if
14858 // A = < float a0, float a1, float a2, float a3 >
14859 // B = < float b0, float b1, float b2, float b3 >
14860 // and
14861 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14862 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14863 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14864 // which is A horizontal-op B.
14865
14866 // At least one of the operands should be a vector shuffle.
14867 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14868 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14869 return false;
14870
14871 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014872
14873 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14874 "Unsupported vector type for horizontal add/sub");
14875
14876 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14877 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014878 unsigned NumElts = VT.getVectorNumElements();
14879 unsigned NumLanes = VT.getSizeInBits()/128;
14880 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014881 assert((NumLaneElts % 2 == 0) &&
14882 "Vector type should have an even number of elements in each lane");
14883 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014884
14885 // View LHS in the form
14886 // LHS = VECTOR_SHUFFLE A, B, LMask
14887 // If LHS is not a shuffle then pretend it is the shuffle
14888 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14889 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14890 // type VT.
14891 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014892 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014893 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14894 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14895 A = LHS.getOperand(0);
14896 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14897 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014898 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14899 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014900 } else {
14901 if (LHS.getOpcode() != ISD::UNDEF)
14902 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014903 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014904 LMask[i] = i;
14905 }
14906
14907 // Likewise, view RHS in the form
14908 // RHS = VECTOR_SHUFFLE C, D, RMask
14909 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014910 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014911 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14912 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14913 C = RHS.getOperand(0);
14914 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14915 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014916 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14917 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014918 } else {
14919 if (RHS.getOpcode() != ISD::UNDEF)
14920 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014921 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014922 RMask[i] = i;
14923 }
14924
14925 // Check that the shuffles are both shuffling the same vectors.
14926 if (!(A == C && B == D) && !(A == D && B == C))
14927 return false;
14928
14929 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14930 if (!A.getNode() && !B.getNode())
14931 return false;
14932
14933 // If A and B occur in reverse order in RHS, then "swap" them (which means
14934 // rewriting the mask).
14935 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014936 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014937
14938 // At this point LHS and RHS are equivalent to
14939 // LHS = VECTOR_SHUFFLE A, B, LMask
14940 // RHS = VECTOR_SHUFFLE A, B, RMask
14941 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014942 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014943 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014944
Craig Topperf8363302011-12-02 08:18:41 +000014945 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014946 if (LIdx < 0 || RIdx < 0 ||
14947 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14948 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014949 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014950
Craig Topperf8363302011-12-02 08:18:41 +000014951 // Check that successive elements are being operated on. If not, this is
14952 // not a horizontal operation.
14953 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14954 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014955 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014956 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014957 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014958 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014959 }
14960
14961 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14962 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14963 return true;
14964}
14965
14966/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14967static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14968 const X86Subtarget *Subtarget) {
14969 EVT VT = N->getValueType(0);
14970 SDValue LHS = N->getOperand(0);
14971 SDValue RHS = N->getOperand(1);
14972
14973 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014974 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014975 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014976 isHorizontalBinOp(LHS, RHS, true))
14977 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14978 return SDValue();
14979}
14980
14981/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14982static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14983 const X86Subtarget *Subtarget) {
14984 EVT VT = N->getValueType(0);
14985 SDValue LHS = N->getOperand(0);
14986 SDValue RHS = N->getOperand(1);
14987
14988 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014989 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014990 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014991 isHorizontalBinOp(LHS, RHS, false))
14992 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14993 return SDValue();
14994}
14995
Chris Lattner6cf73262008-01-25 06:14:17 +000014996/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14997/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014998static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014999 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
15000 // F[X]OR(0.0, x) -> x
15001 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000015002 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
15003 if (C->getValueAPF().isPosZero())
15004 return N->getOperand(1);
15005 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
15006 if (C->getValueAPF().isPosZero())
15007 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000015008 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000015009}
15010
15011/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000015012static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000015013 // FAND(0.0, x) -> 0.0
15014 // FAND(x, 0.0) -> 0.0
15015 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
15016 if (C->getValueAPF().isPosZero())
15017 return N->getOperand(0);
15018 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
15019 if (C->getValueAPF().isPosZero())
15020 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000015021 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000015022}
15023
Dan Gohmane5af2d32009-01-29 01:59:02 +000015024static SDValue PerformBTCombine(SDNode *N,
15025 SelectionDAG &DAG,
15026 TargetLowering::DAGCombinerInfo &DCI) {
15027 // BT ignores high bits in the bit index operand.
15028 SDValue Op1 = N->getOperand(1);
15029 if (Op1.hasOneUse()) {
15030 unsigned BitWidth = Op1.getValueSizeInBits();
15031 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
15032 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015033 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
15034 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000015035 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000015036 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
15037 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
15038 DCI.CommitTargetLoweringOpt(TLO);
15039 }
15040 return SDValue();
15041}
Chris Lattner83e6c992006-10-04 06:57:07 +000015042
Eli Friedman7a5e5552009-06-07 06:52:44 +000015043static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
15044 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000015045 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000015046 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000015047 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000015048 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000015049 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000015050 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000015051 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015052 }
15053 return SDValue();
15054}
15055
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015056static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
15057 TargetLowering::DAGCombinerInfo &DCI,
15058 const X86Subtarget *Subtarget) {
15059 if (!DCI.isBeforeLegalizeOps())
15060 return SDValue();
15061
Craig Topper3ef43cf2012-04-24 06:36:35 +000015062 if (!Subtarget->hasAVX())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015063 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015064
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015065 EVT VT = N->getValueType(0);
15066 SDValue Op = N->getOperand(0);
15067 EVT OpVT = Op.getValueType();
15068 DebugLoc dl = N->getDebugLoc();
15069
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015070 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
15071 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015072
Craig Topper3ef43cf2012-04-24 06:36:35 +000015073 if (Subtarget->hasAVX2())
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015074 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, Op);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015075
15076 // Optimize vectors in AVX mode
15077 // Sign extend v8i16 to v8i32 and
15078 // v4i32 to v4i64
15079 //
15080 // Divide input vector into two parts
15081 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
15082 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
15083 // concat the vectors to original VT
15084
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015085 unsigned NumElems = OpVT.getVectorNumElements();
15086 SmallVector<int,8> ShufMask1(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015087 for (unsigned i = 0; i != NumElems/2; ++i)
15088 ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015089
15090 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000015091 &ShufMask1[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015092
15093 SmallVector<int,8> ShufMask2(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015094 for (unsigned i = 0; i != NumElems/2; ++i)
15095 ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015096
15097 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000015098 &ShufMask2[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015099
Craig Topper3ef43cf2012-04-24 06:36:35 +000015100 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015101 VT.getVectorNumElements()/2);
15102
Craig Topper3ef43cf2012-04-24 06:36:35 +000015103 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015104 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
15105
15106 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
15107 }
15108 return SDValue();
15109}
15110
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015111static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000015112 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015113 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000015114 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
15115 // (and (i32 x86isd::setcc_carry), 1)
15116 // This eliminates the zext. This transformation is necessary because
15117 // ISD::SETCC is always legalized to i8.
15118 DebugLoc dl = N->getDebugLoc();
15119 SDValue N0 = N->getOperand(0);
15120 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015121 EVT OpVT = N0.getValueType();
15122
Evan Cheng2e489c42009-12-16 00:53:11 +000015123 if (N0.getOpcode() == ISD::AND &&
15124 N0.hasOneUse() &&
15125 N0.getOperand(0).hasOneUse()) {
15126 SDValue N00 = N0.getOperand(0);
15127 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
15128 return SDValue();
15129 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
15130 if (!C || C->getZExtValue() != 1)
15131 return SDValue();
15132 return DAG.getNode(ISD::AND, dl, VT,
15133 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
15134 N00.getOperand(0), N00.getOperand(1)),
15135 DAG.getConstant(1, VT));
15136 }
Craig Topperd0cf5652012-04-21 18:13:35 +000015137
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015138 // Optimize vectors in AVX mode:
15139 //
15140 // v8i16 -> v8i32
15141 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
15142 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
15143 // Concat upper and lower parts.
15144 //
15145 // v4i32 -> v4i64
15146 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
15147 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
15148 // Concat upper and lower parts.
15149 //
Craig Topperc16f8512012-04-25 06:39:39 +000015150 if (!DCI.isBeforeLegalizeOps())
15151 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015152
Craig Topperc16f8512012-04-25 06:39:39 +000015153 if (!Subtarget->hasAVX())
15154 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015155
Craig Topperc16f8512012-04-25 06:39:39 +000015156 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
15157 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015158
Craig Topperc16f8512012-04-25 06:39:39 +000015159 if (Subtarget->hasAVX2())
15160 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, N0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015161
Craig Topperc16f8512012-04-25 06:39:39 +000015162 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
15163 SDValue OpLo = getUnpackl(DAG, dl, OpVT, N0, ZeroVec);
15164 SDValue OpHi = getUnpackh(DAG, dl, OpVT, N0, ZeroVec);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015165
Craig Topperc16f8512012-04-25 06:39:39 +000015166 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
15167 VT.getVectorNumElements()/2);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015168
Craig Topperc16f8512012-04-25 06:39:39 +000015169 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
15170 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
15171
15172 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015173 }
15174
Evan Cheng2e489c42009-12-16 00:53:11 +000015175 return SDValue();
15176}
15177
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015178// Optimize x == -y --> x+y == 0
15179// x != -y --> x+y != 0
15180static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15181 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
15182 SDValue LHS = N->getOperand(0);
15183 SDValue RHS = N->getOperand(1);
15184
15185 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
15186 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
15187 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
15188 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15189 LHS.getValueType(), RHS, LHS.getOperand(1));
15190 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15191 addV, DAG.getConstant(0, addV.getValueType()), CC);
15192 }
15193 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
15194 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
15195 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
15196 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15197 RHS.getValueType(), LHS, RHS.getOperand(1));
15198 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15199 addV, DAG.getConstant(0, addV.getValueType()), CC);
15200 }
15201 return SDValue();
15202}
15203
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015204// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
15205static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15206 unsigned X86CC = N->getConstantOperandVal(0);
15207 SDValue EFLAG = N->getOperand(1);
15208 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015209
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015210 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
15211 // a zext and produces an all-ones bit which is more useful than 0/1 in some
15212 // cases.
15213 if (X86CC == X86::COND_B)
15214 return DAG.getNode(ISD::AND, DL, MVT::i8,
15215 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
15216 DAG.getConstant(X86CC, MVT::i8), EFLAG),
15217 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015218
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015219 return SDValue();
15220}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015221
Craig Topper7fd5e162012-04-24 06:02:29 +000015222static SDValue PerformUINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG) {
Nadav Rotema3540772012-04-23 21:53:37 +000015223 SDValue Op0 = N->getOperand(0);
15224 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015225
15226 // UINT_TO_FP(v4i8) -> SINT_TO_FP(ZEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015227 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015228 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015229 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015230 SDValue P = DAG.getNode(ISD::ZERO_EXTEND, dl, DstVT, Op0);
15231 // Notice that we use SINT_TO_FP because we know that the high bits
15232 // are zero and SINT_TO_FP is better supported by the hardware.
15233 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15234 }
15235
15236 return SDValue();
15237}
15238
Benjamin Kramer1396c402011-06-18 11:09:41 +000015239static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
15240 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015241 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015242 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015243
15244 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015245 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015246 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015247 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015248 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
15249 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15250 }
15251
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015252 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
15253 // a 32-bit target where SSE doesn't support i64->FP operations.
15254 if (Op0.getOpcode() == ISD::LOAD) {
15255 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
15256 EVT VT = Ld->getValueType(0);
15257 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
15258 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
15259 !XTLI->getSubtarget()->is64Bit() &&
15260 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000015261 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
15262 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015263 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
15264 return FILDChain;
15265 }
15266 }
15267 return SDValue();
15268}
15269
Craig Topper7fd5e162012-04-24 06:02:29 +000015270static SDValue PerformFP_TO_SINTCombine(SDNode *N, SelectionDAG &DAG) {
15271 EVT VT = N->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015272
15273 // v4i8 = FP_TO_SINT() -> v4i8 = TRUNCATE (V4i32 = FP_TO_SINT()
Nadav Rotema3540772012-04-23 21:53:37 +000015274 if (VT == MVT::v8i8 || VT == MVT::v4i8) {
15275 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015276 MVT DstVT = VT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015277 SDValue I = DAG.getNode(ISD::FP_TO_SINT, dl, DstVT, N->getOperand(0));
15278 return DAG.getNode(ISD::TRUNCATE, dl, VT, I);
15279 }
15280
15281 return SDValue();
15282}
15283
Chris Lattner23a01992010-12-20 01:37:09 +000015284// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
15285static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
15286 X86TargetLowering::DAGCombinerInfo &DCI) {
15287 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
15288 // the result is either zero or one (depending on the input carry bit).
15289 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
15290 if (X86::isZeroNode(N->getOperand(0)) &&
15291 X86::isZeroNode(N->getOperand(1)) &&
15292 // We don't have a good way to replace an EFLAGS use, so only do this when
15293 // dead right now.
15294 SDValue(N, 1).use_empty()) {
15295 DebugLoc DL = N->getDebugLoc();
15296 EVT VT = N->getValueType(0);
15297 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
15298 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
15299 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
15300 DAG.getConstant(X86::COND_B,MVT::i8),
15301 N->getOperand(2)),
15302 DAG.getConstant(1, VT));
15303 return DCI.CombineTo(N, Res1, CarryOut);
15304 }
15305
15306 return SDValue();
15307}
15308
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015309// fold (add Y, (sete X, 0)) -> adc 0, Y
15310// (add Y, (setne X, 0)) -> sbb -1, Y
15311// (sub (sete X, 0), Y) -> sbb 0, Y
15312// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015313static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015314 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015315
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015316 // Look through ZExts.
15317 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
15318 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
15319 return SDValue();
15320
15321 SDValue SetCC = Ext.getOperand(0);
15322 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
15323 return SDValue();
15324
15325 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
15326 if (CC != X86::COND_E && CC != X86::COND_NE)
15327 return SDValue();
15328
15329 SDValue Cmp = SetCC.getOperand(1);
15330 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000015331 !X86::isZeroNode(Cmp.getOperand(1)) ||
15332 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015333 return SDValue();
15334
15335 SDValue CmpOp0 = Cmp.getOperand(0);
15336 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
15337 DAG.getConstant(1, CmpOp0.getValueType()));
15338
15339 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
15340 if (CC == X86::COND_NE)
15341 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
15342 DL, OtherVal.getValueType(), OtherVal,
15343 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
15344 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
15345 DL, OtherVal.getValueType(), OtherVal,
15346 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
15347}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015348
Craig Topper54f952a2011-11-19 09:02:40 +000015349/// PerformADDCombine - Do target-specific dag combines on integer adds.
15350static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
15351 const X86Subtarget *Subtarget) {
15352 EVT VT = N->getValueType(0);
15353 SDValue Op0 = N->getOperand(0);
15354 SDValue Op1 = N->getOperand(1);
15355
15356 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015357 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000015358 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000015359 isHorizontalBinOp(Op0, Op1, true))
15360 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
15361
15362 return OptimizeConditionalInDecrement(N, DAG);
15363}
15364
15365static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
15366 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015367 SDValue Op0 = N->getOperand(0);
15368 SDValue Op1 = N->getOperand(1);
15369
15370 // X86 can't encode an immediate LHS of a sub. See if we can push the
15371 // negation into a preceding instruction.
15372 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015373 // If the RHS of the sub is a XOR with one use and a constant, invert the
15374 // immediate. Then add one to the LHS of the sub so we can turn
15375 // X-Y -> X+~Y+1, saving one register.
15376 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
15377 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000015378 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015379 EVT VT = Op0.getValueType();
15380 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
15381 Op1.getOperand(0),
15382 DAG.getConstant(~XorC, VT));
15383 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000015384 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015385 }
15386 }
15387
Craig Topper54f952a2011-11-19 09:02:40 +000015388 // Try to synthesize horizontal adds from adds of shuffles.
15389 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000015390 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000015391 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15392 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000015393 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15394
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015395 return OptimizeConditionalInDecrement(N, DAG);
15396}
15397
Dan Gohman475871a2008-07-27 21:46:04 +000015398SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000015399 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015400 SelectionDAG &DAG = DCI.DAG;
15401 switch (N->getOpcode()) {
15402 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015403 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000015404 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000015405 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000015406 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015407 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000015408 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15409 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000015410 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000015411 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000015412 case ISD::SHL:
15413 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000015414 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000015415 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000015416 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000015417 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015418 case ISD::LOAD: return PerformLOADCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000015419 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Craig Topper7fd5e162012-04-24 06:02:29 +000015420 case ISD::UINT_TO_FP: return PerformUINT_TO_FPCombine(N, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015421 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Craig Topper7fd5e162012-04-24 06:02:29 +000015422 case ISD::FP_TO_SINT: return PerformFP_TO_SINTCombine(N, DAG);
Duncan Sands17470be2011-09-22 20:15:48 +000015423 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15424 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000015425 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000015426 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15427 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000015428 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015429 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015430 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000015431 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015432 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015433 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015434 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015435 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000015436 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000015437 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000015438 case X86ISD::UNPCKH:
15439 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015440 case X86ISD::MOVHLPS:
15441 case X86ISD::MOVLHPS:
15442 case X86ISD::PSHUFD:
15443 case X86ISD::PSHUFHW:
15444 case X86ISD::PSHUFLW:
15445 case X86ISD::MOVSS:
15446 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000015447 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000015448 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015449 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015450 }
15451
Dan Gohman475871a2008-07-27 21:46:04 +000015452 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015453}
15454
Evan Chenge5b51ac2010-04-17 06:13:15 +000015455/// isTypeDesirableForOp - Return true if the target has native support for
15456/// the specified value type and it is 'desirable' to use the type for the
15457/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15458/// instruction encodings are longer and some i16 instructions are slow.
15459bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15460 if (!isTypeLegal(VT))
15461 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015462 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015463 return true;
15464
15465 switch (Opc) {
15466 default:
15467 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015468 case ISD::LOAD:
15469 case ISD::SIGN_EXTEND:
15470 case ISD::ZERO_EXTEND:
15471 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015472 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015473 case ISD::SRL:
15474 case ISD::SUB:
15475 case ISD::ADD:
15476 case ISD::MUL:
15477 case ISD::AND:
15478 case ISD::OR:
15479 case ISD::XOR:
15480 return false;
15481 }
15482}
15483
15484/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015485/// beneficial for dag combiner to promote the specified node. If true, it
15486/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015487bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015488 EVT VT = Op.getValueType();
15489 if (VT != MVT::i16)
15490 return false;
15491
Evan Cheng4c26e932010-04-19 19:29:22 +000015492 bool Promote = false;
15493 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015494 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015495 default: break;
15496 case ISD::LOAD: {
15497 LoadSDNode *LD = cast<LoadSDNode>(Op);
15498 // If the non-extending load has a single use and it's not live out, then it
15499 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015500 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15501 Op.hasOneUse()*/) {
15502 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15503 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15504 // The only case where we'd want to promote LOAD (rather then it being
15505 // promoted as an operand is when it's only use is liveout.
15506 if (UI->getOpcode() != ISD::CopyToReg)
15507 return false;
15508 }
15509 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015510 Promote = true;
15511 break;
15512 }
15513 case ISD::SIGN_EXTEND:
15514 case ISD::ZERO_EXTEND:
15515 case ISD::ANY_EXTEND:
15516 Promote = true;
15517 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015518 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015519 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015520 SDValue N0 = Op.getOperand(0);
15521 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015522 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015523 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015524 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015525 break;
15526 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015527 case ISD::ADD:
15528 case ISD::MUL:
15529 case ISD::AND:
15530 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015531 case ISD::XOR:
15532 Commute = true;
15533 // fallthrough
15534 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015535 SDValue N0 = Op.getOperand(0);
15536 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015537 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015538 return false;
15539 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015540 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015541 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015542 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015543 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015544 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015545 }
15546 }
15547
15548 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015549 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015550}
15551
Evan Cheng60c07e12006-07-05 22:17:51 +000015552//===----------------------------------------------------------------------===//
15553// X86 Inline Assembly Support
15554//===----------------------------------------------------------------------===//
15555
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015556namespace {
15557 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015558 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015559 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015560
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015561 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015562 StringRef piece(*args[i]);
15563 if (!s.startswith(piece)) // Check if the piece matches.
15564 return false;
15565
15566 s = s.substr(piece.size());
15567 StringRef::size_type pos = s.find_first_not_of(" \t");
15568 if (pos == 0) // We matched a prefix.
15569 return false;
15570
15571 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015572 }
15573
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015574 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015575 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015576 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015577}
15578
Chris Lattnerb8105652009-07-20 17:51:36 +000015579bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15580 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015581
15582 std::string AsmStr = IA->getAsmString();
15583
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015584 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15585 if (!Ty || Ty->getBitWidth() % 16 != 0)
15586 return false;
15587
Chris Lattnerb8105652009-07-20 17:51:36 +000015588 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015589 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015590 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015591
15592 switch (AsmPieces.size()) {
15593 default: return false;
15594 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015595 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015596 // we will turn this bswap into something that will be lowered to logical
15597 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15598 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015599 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015600 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15601 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15602 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15603 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15604 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15605 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015606 // No need to check constraints, nothing other than the equivalent of
15607 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015608 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015609 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015610
Chris Lattnerb8105652009-07-20 17:51:36 +000015611 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015612 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015613 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015614 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15615 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015616 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015617 const std::string &ConstraintsStr = IA->getConstraintString();
15618 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015619 std::sort(AsmPieces.begin(), AsmPieces.end());
15620 if (AsmPieces.size() == 4 &&
15621 AsmPieces[0] == "~{cc}" &&
15622 AsmPieces[1] == "~{dirflag}" &&
15623 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015624 AsmPieces[3] == "~{fpsr}")
15625 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015626 }
15627 break;
15628 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015629 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015630 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015631 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15632 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15633 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015634 AsmPieces.clear();
15635 const std::string &ConstraintsStr = IA->getConstraintString();
15636 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15637 std::sort(AsmPieces.begin(), AsmPieces.end());
15638 if (AsmPieces.size() == 4 &&
15639 AsmPieces[0] == "~{cc}" &&
15640 AsmPieces[1] == "~{dirflag}" &&
15641 AsmPieces[2] == "~{flags}" &&
15642 AsmPieces[3] == "~{fpsr}")
15643 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015644 }
Evan Cheng55d42002011-01-08 01:24:27 +000015645
15646 if (CI->getType()->isIntegerTy(64)) {
15647 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15648 if (Constraints.size() >= 2 &&
15649 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15650 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15651 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015652 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15653 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15654 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015655 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015656 }
15657 }
15658 break;
15659 }
15660 return false;
15661}
15662
15663
15664
Chris Lattnerf4dff842006-07-11 02:54:03 +000015665/// getConstraintType - Given a constraint letter, return the type of
15666/// constraint it is for this target.
15667X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015668X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15669 if (Constraint.size() == 1) {
15670 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015671 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015672 case 'q':
15673 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015674 case 'f':
15675 case 't':
15676 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015677 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015678 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015679 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015680 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015681 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015682 case 'a':
15683 case 'b':
15684 case 'c':
15685 case 'd':
15686 case 'S':
15687 case 'D':
15688 case 'A':
15689 return C_Register;
15690 case 'I':
15691 case 'J':
15692 case 'K':
15693 case 'L':
15694 case 'M':
15695 case 'N':
15696 case 'G':
15697 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015698 case 'e':
15699 case 'Z':
15700 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015701 default:
15702 break;
15703 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015704 }
Chris Lattner4234f572007-03-25 02:14:49 +000015705 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015706}
15707
John Thompson44ab89e2010-10-29 17:29:13 +000015708/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015709/// This object must already have been set up with the operand type
15710/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015711TargetLowering::ConstraintWeight
15712 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015713 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015714 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015715 Value *CallOperandVal = info.CallOperandVal;
15716 // If we don't have a value, we can't do a match,
15717 // but allow it at the lowest weight.
15718 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015719 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015720 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015721 // Look at the constraint type.
15722 switch (*constraint) {
15723 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015724 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15725 case 'R':
15726 case 'q':
15727 case 'Q':
15728 case 'a':
15729 case 'b':
15730 case 'c':
15731 case 'd':
15732 case 'S':
15733 case 'D':
15734 case 'A':
15735 if (CallOperandVal->getType()->isIntegerTy())
15736 weight = CW_SpecificReg;
15737 break;
15738 case 'f':
15739 case 't':
15740 case 'u':
15741 if (type->isFloatingPointTy())
15742 weight = CW_SpecificReg;
15743 break;
15744 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015745 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015746 weight = CW_SpecificReg;
15747 break;
15748 case 'x':
15749 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015750 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015751 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015752 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015753 break;
15754 case 'I':
15755 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15756 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015757 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015758 }
15759 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015760 case 'J':
15761 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15762 if (C->getZExtValue() <= 63)
15763 weight = CW_Constant;
15764 }
15765 break;
15766 case 'K':
15767 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15768 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15769 weight = CW_Constant;
15770 }
15771 break;
15772 case 'L':
15773 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15774 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15775 weight = CW_Constant;
15776 }
15777 break;
15778 case 'M':
15779 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15780 if (C->getZExtValue() <= 3)
15781 weight = CW_Constant;
15782 }
15783 break;
15784 case 'N':
15785 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15786 if (C->getZExtValue() <= 0xff)
15787 weight = CW_Constant;
15788 }
15789 break;
15790 case 'G':
15791 case 'C':
15792 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15793 weight = CW_Constant;
15794 }
15795 break;
15796 case 'e':
15797 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15798 if ((C->getSExtValue() >= -0x80000000LL) &&
15799 (C->getSExtValue() <= 0x7fffffffLL))
15800 weight = CW_Constant;
15801 }
15802 break;
15803 case 'Z':
15804 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15805 if (C->getZExtValue() <= 0xffffffff)
15806 weight = CW_Constant;
15807 }
15808 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015809 }
15810 return weight;
15811}
15812
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015813/// LowerXConstraint - try to replace an X constraint, which matches anything,
15814/// with another that has more specific requirements based on the type of the
15815/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015816const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015817LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015818 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15819 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015820 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015821 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015822 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015823 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015824 return "x";
15825 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015826
Chris Lattner5e764232008-04-26 23:02:14 +000015827 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015828}
15829
Chris Lattner48884cd2007-08-25 00:47:38 +000015830/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15831/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015832void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015833 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015834 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015835 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015836 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015837
Eric Christopher100c8332011-06-02 23:16:42 +000015838 // Only support length 1 constraints for now.
15839 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015840
Eric Christopher100c8332011-06-02 23:16:42 +000015841 char ConstraintLetter = Constraint[0];
15842 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015843 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015844 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015845 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015846 if (C->getZExtValue() <= 31) {
15847 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015848 break;
15849 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015850 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015851 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015852 case 'J':
15853 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015854 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015855 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15856 break;
15857 }
15858 }
15859 return;
15860 case 'K':
15861 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015862 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015863 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15864 break;
15865 }
15866 }
15867 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015868 case 'N':
15869 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015870 if (C->getZExtValue() <= 255) {
15871 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015872 break;
15873 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015874 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015875 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015876 case 'e': {
15877 // 32-bit signed value
15878 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015879 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15880 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015881 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015882 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015883 break;
15884 }
15885 // FIXME gcc accepts some relocatable values here too, but only in certain
15886 // memory models; it's complicated.
15887 }
15888 return;
15889 }
15890 case 'Z': {
15891 // 32-bit unsigned value
15892 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015893 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15894 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015895 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15896 break;
15897 }
15898 }
15899 // FIXME gcc accepts some relocatable values here too, but only in certain
15900 // memory models; it's complicated.
15901 return;
15902 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015903 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015904 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015905 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015906 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015907 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015908 break;
15909 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015910
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015911 // In any sort of PIC mode addresses need to be computed at runtime by
15912 // adding in a register or some sort of table lookup. These can't
15913 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015914 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015915 return;
15916
Chris Lattnerdc43a882007-05-03 16:52:29 +000015917 // If we are in non-pic codegen mode, we allow the address of a global (with
15918 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015919 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015920 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015921
Chris Lattner49921962009-05-08 18:23:14 +000015922 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15923 while (1) {
15924 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15925 Offset += GA->getOffset();
15926 break;
15927 } else if (Op.getOpcode() == ISD::ADD) {
15928 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15929 Offset += C->getZExtValue();
15930 Op = Op.getOperand(0);
15931 continue;
15932 }
15933 } else if (Op.getOpcode() == ISD::SUB) {
15934 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15935 Offset += -C->getZExtValue();
15936 Op = Op.getOperand(0);
15937 continue;
15938 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015939 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015940
Chris Lattner49921962009-05-08 18:23:14 +000015941 // Otherwise, this isn't something we can handle, reject it.
15942 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015943 }
Eric Christopherfd179292009-08-27 18:07:15 +000015944
Dan Gohman46510a72010-04-15 01:51:59 +000015945 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015946 // If we require an extra load to get this address, as in PIC mode, we
15947 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015948 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15949 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015950 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015951
Devang Patel0d881da2010-07-06 22:08:15 +000015952 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15953 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015954 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015955 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015956 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015957
Gabor Greifba36cb52008-08-28 21:40:38 +000015958 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015959 Ops.push_back(Result);
15960 return;
15961 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015962 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015963}
15964
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015965std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015966X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015967 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015968 // First, see if this is a constraint that directly corresponds to an LLVM
15969 // register class.
15970 if (Constraint.size() == 1) {
15971 // GCC Constraint Letters
15972 switch (Constraint[0]) {
15973 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015974 // TODO: Slight differences here in allocation order and leaving
15975 // RIP in the class. Do they matter any more here than they do
15976 // in the normal allocation?
15977 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15978 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000015979 if (VT == MVT::i32 || VT == MVT::f32)
15980 return std::make_pair(0U, &X86::GR32RegClass);
15981 if (VT == MVT::i16)
15982 return std::make_pair(0U, &X86::GR16RegClass);
15983 if (VT == MVT::i8 || VT == MVT::i1)
15984 return std::make_pair(0U, &X86::GR8RegClass);
15985 if (VT == MVT::i64 || VT == MVT::f64)
15986 return std::make_pair(0U, &X86::GR64RegClass);
15987 break;
Eric Christopherd176af82011-06-29 17:23:50 +000015988 }
15989 // 32-bit fallthrough
15990 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015991 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000015992 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
15993 if (VT == MVT::i16)
15994 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
15995 if (VT == MVT::i8 || VT == MVT::i1)
15996 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
15997 if (VT == MVT::i64)
15998 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000015999 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000016000 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000016001 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000016002 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000016003 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016004 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000016005 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000016006 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000016007 return std::make_pair(0U, &X86::GR32RegClass);
16008 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016009 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000016010 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000016011 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016012 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000016013 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016014 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000016015 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
16016 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000016017 case 'f': // FP Stack registers.
16018 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
16019 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000016020 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000016021 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016022 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000016023 return std::make_pair(0U, &X86::RFP64RegClass);
16024 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000016025 case 'y': // MMX_REGS if MMX allowed.
16026 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000016027 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016028 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000016029 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000016030 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000016031 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000016032 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000016033
Owen Anderson825b72b2009-08-11 20:47:22 +000016034 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000016035 default: break;
16036 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000016037 case MVT::f32:
16038 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000016039 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016040 case MVT::f64:
16041 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000016042 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016043 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000016044 case MVT::v16i8:
16045 case MVT::v8i16:
16046 case MVT::v4i32:
16047 case MVT::v2i64:
16048 case MVT::v4f32:
16049 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000016050 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000016051 // AVX types.
16052 case MVT::v32i8:
16053 case MVT::v16i16:
16054 case MVT::v8i32:
16055 case MVT::v4i64:
16056 case MVT::v8f32:
16057 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000016058 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016059 }
Chris Lattnerad043e82007-04-09 05:11:28 +000016060 break;
16061 }
16062 }
Scott Michelfdc40a02009-02-17 22:15:04 +000016063
Chris Lattnerf76d1802006-07-31 23:26:50 +000016064 // Use the default implementation in TargetLowering to convert the register
16065 // constraint into a member of a register class.
16066 std::pair<unsigned, const TargetRegisterClass*> Res;
16067 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000016068
16069 // Not found as a standard register?
16070 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000016071 // Map st(0) -> st(7) -> ST0
16072 if (Constraint.size() == 7 && Constraint[0] == '{' &&
16073 tolower(Constraint[1]) == 's' &&
16074 tolower(Constraint[2]) == 't' &&
16075 Constraint[3] == '(' &&
16076 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
16077 Constraint[5] == ')' &&
16078 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000016079
Chris Lattner56d77c72009-09-13 22:41:48 +000016080 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000016081 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016082 return Res;
16083 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016084
Chris Lattner56d77c72009-09-13 22:41:48 +000016085 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016086 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000016087 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000016088 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016089 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000016090 }
Chris Lattner56d77c72009-09-13 22:41:48 +000016091
16092 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016093 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000016094 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000016095 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016096 return Res;
16097 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016098
Dale Johannesen330169f2008-11-13 21:52:36 +000016099 // 'A' means EAX + EDX.
16100 if (Constraint == "A") {
16101 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000016102 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016103 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000016104 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000016105 return Res;
16106 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016107
Chris Lattnerf76d1802006-07-31 23:26:50 +000016108 // Otherwise, check to see if this is a register class of the wrong value
16109 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
16110 // turn into {ax},{dx}.
16111 if (Res.second->hasType(VT))
16112 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016113
Chris Lattnerf76d1802006-07-31 23:26:50 +000016114 // All of the single-register GCC register classes map their values onto
16115 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
16116 // really want an 8-bit or 32-bit register, map to the appropriate register
16117 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000016118 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000016119 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016120 unsigned DestReg = 0;
16121 switch (Res.first) {
16122 default: break;
16123 case X86::AX: DestReg = X86::AL; break;
16124 case X86::DX: DestReg = X86::DL; break;
16125 case X86::CX: DestReg = X86::CL; break;
16126 case X86::BX: DestReg = X86::BL; break;
16127 }
16128 if (DestReg) {
16129 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016130 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016131 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016132 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016133 unsigned DestReg = 0;
16134 switch (Res.first) {
16135 default: break;
16136 case X86::AX: DestReg = X86::EAX; break;
16137 case X86::DX: DestReg = X86::EDX; break;
16138 case X86::CX: DestReg = X86::ECX; break;
16139 case X86::BX: DestReg = X86::EBX; break;
16140 case X86::SI: DestReg = X86::ESI; break;
16141 case X86::DI: DestReg = X86::EDI; break;
16142 case X86::BP: DestReg = X86::EBP; break;
16143 case X86::SP: DestReg = X86::ESP; break;
16144 }
16145 if (DestReg) {
16146 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016147 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016148 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016149 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016150 unsigned DestReg = 0;
16151 switch (Res.first) {
16152 default: break;
16153 case X86::AX: DestReg = X86::RAX; break;
16154 case X86::DX: DestReg = X86::RDX; break;
16155 case X86::CX: DestReg = X86::RCX; break;
16156 case X86::BX: DestReg = X86::RBX; break;
16157 case X86::SI: DestReg = X86::RSI; break;
16158 case X86::DI: DestReg = X86::RDI; break;
16159 case X86::BP: DestReg = X86::RBP; break;
16160 case X86::SP: DestReg = X86::RSP; break;
16161 }
16162 if (DestReg) {
16163 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016164 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016165 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000016166 }
Craig Topperc9099502012-04-20 06:31:50 +000016167 } else if (Res.second == &X86::FR32RegClass ||
16168 Res.second == &X86::FR64RegClass ||
16169 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016170 // Handle references to XMM physical registers that got mapped into the
16171 // wrong class. This can happen with constraints like {xmm0} where the
16172 // target independent register mapper will just pick the first match it can
16173 // find, ignoring the required type.
Eli Friedman52d418d2012-06-25 23:42:33 +000016174
16175 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +000016176 Res.second = &X86::FR32RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000016177 else if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +000016178 Res.second = &X86::FR64RegClass;
16179 else if (X86::VR128RegClass.hasType(VT))
16180 Res.second = &X86::VR128RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000016181 else if (X86::VR256RegClass.hasType(VT))
16182 Res.second = &X86::VR256RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000016183 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016184
Chris Lattnerf76d1802006-07-31 23:26:50 +000016185 return Res;
16186}