blob: fc5ad788a488bea2b40d9fd9b9769eedda9aa81e [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Joerg Sonnenberger78cab942012-08-10 10:53:56 +000052#include <cctype>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053using namespace llvm;
54
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Evan Cheng10e86422008-04-25 19:11:04 +000057// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000058static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000059 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000060
David Greenea5f26012011-02-07 19:36:54 +000061/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
62/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000063/// simple subregister reference. Idx is an index in the 128 bits we
64/// want. It need not be aligned to a 128-bit bounday. That makes
65/// lowering EXTRACT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000066static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
67 SelectionDAG &DAG, DebugLoc dl) {
David Greenea5f26012011-02-07 19:36:54 +000068 EVT VT = Vec.getValueType();
Craig Topper7a9a28b2012-08-12 02:23:29 +000069 assert(VT.is256BitVector() && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000070 EVT ElVT = VT.getVectorElementType();
Craig Topper66ddd152012-04-27 22:54:43 +000071 unsigned Factor = VT.getSizeInBits()/128;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000072 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
73 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000074
75 // Extract from UNDEF is UNDEF.
76 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000077 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000078
Craig Topperb14940a2012-04-22 20:55:18 +000079 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
80 // we can match to VEXTRACTF128.
81 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000082
Craig Topperb14940a2012-04-22 20:55:18 +000083 // This is the index of the first element of the 128-bit chunk
84 // we want.
85 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
86 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000087
Craig Topperb14940a2012-04-22 20:55:18 +000088 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
89 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
90 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000091
Craig Topperb14940a2012-04-22 20:55:18 +000092 return Result;
David Greenea5f26012011-02-07 19:36:54 +000093}
94
95/// Generate a DAG to put 128-bits into a vector > 128 bits. This
96/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +000097/// simple superregister reference. Idx is an index in the 128 bits
98/// we want. It need not be aligned to a 128-bit bounday. That makes
99/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +0000100static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
101 unsigned IdxVal, SelectionDAG &DAG,
David Greenea5f26012011-02-07 19:36:54 +0000102 DebugLoc dl) {
Craig Topper703c38b2012-06-20 05:39:26 +0000103 // Inserting UNDEF is Result
104 if (Vec.getOpcode() == ISD::UNDEF)
105 return Result;
106
Craig Topperb14940a2012-04-22 20:55:18 +0000107 EVT VT = Vec.getValueType();
Craig Topper7a9a28b2012-08-12 02:23:29 +0000108 assert(VT.is128BitVector() && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +0000109
Craig Topperb14940a2012-04-22 20:55:18 +0000110 EVT ElVT = VT.getVectorElementType();
111 EVT ResultVT = Result.getValueType();
David Greenea5f26012011-02-07 19:36:54 +0000112
Craig Topperb14940a2012-04-22 20:55:18 +0000113 // Insert the relevant 128 bits.
114 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000115
Craig Topperb14940a2012-04-22 20:55:18 +0000116 // This is the index of the first element of the 128-bit chunk
117 // we want.
118 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
119 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +0000120
Craig Topperb14940a2012-04-22 20:55:18 +0000121 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
Craig Topper703c38b2012-06-20 05:39:26 +0000122 return DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
123 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +0000124}
125
Craig Topper4c7972d2012-04-22 18:15:59 +0000126/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
127/// instructions. This is used because creating CONCAT_VECTOR nodes of
128/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
129/// large BUILD_VECTORS.
130static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
131 unsigned NumElems, SelectionDAG &DAG,
132 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000133 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
134 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000135}
136
Chris Lattnerf0144122009-07-28 03:13:23 +0000137static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000138 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
139 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000140
Evan Cheng2bffee22011-02-01 01:14:13 +0000141 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000142 if (is64Bit)
Bill Wendlinga44489d2012-06-26 10:05:06 +0000143 return new X86_64MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000144 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000145 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000146
Rafael Espindolad6b43a32012-06-19 00:48:28 +0000147 if (Subtarget->isTargetLinux())
148 return new X86LinuxTargetObjectFile();
Evan Cheng203576a2011-07-20 19:50:42 +0000149 if (Subtarget->isTargetELF())
150 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000151 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000152 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000153 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000154}
155
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000156X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000157 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000158 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000159 X86ScalarSSEf64 = Subtarget->hasSSE2();
160 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000161 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000162
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000163 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000164 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000165
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000166 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000167 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000168
169 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000170 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000171 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
172 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000173
Eric Christopherde5e1012011-03-11 01:05:58 +0000174 // For 64-bit since we have so many registers use the ILP scheduler, for
175 // 32-bit code use the register pressure specific scheduling.
Preston Gurdc0f0a932012-05-02 22:02:02 +0000176 // For Atom, always use ILP scheduling.
Chad Rosiera20e1e72012-08-01 18:39:17 +0000177 if (Subtarget->isAtom())
Eric Christopherde5e1012011-03-11 01:05:58 +0000178 setSchedulingPreference(Sched::ILP);
Preston Gurdc0f0a932012-05-02 22:02:02 +0000179 else if (Subtarget->is64Bit())
180 setSchedulingPreference(Sched::ILP);
Eric Christopherde5e1012011-03-11 01:05:58 +0000181 else
182 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000183 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000184
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000185 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000186 // Setup Windows compiler runtime calls.
187 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000188 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000189 setLibcallName(RTLIB::SREM_I64, "_allrem");
190 setLibcallName(RTLIB::UREM_I64, "_aullrem");
191 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000192 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000193 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000194 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
195 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
196 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000197
198 // The _ftol2 runtime function has an unusual calling conv, which
199 // is modeled by a special pseudo-instruction.
200 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
201 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
202 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
203 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000204 }
205
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000206 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000207 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000208 setUseUnderscoreSetJmp(false);
209 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000210 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000211 // MS runtime is weird: it exports _setjmp, but longjmp!
212 setUseUnderscoreSetJmp(true);
213 setUseUnderscoreLongJmp(false);
214 } else {
215 setUseUnderscoreSetJmp(true);
216 setUseUnderscoreLongJmp(true);
217 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000218
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000219 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000220 addRegisterClass(MVT::i8, &X86::GR8RegClass);
221 addRegisterClass(MVT::i16, &X86::GR16RegClass);
222 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000223 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000224 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000227
Scott Michelfdc40a02009-02-17 22:15:04 +0000228 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000230 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000232 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
234 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000235
236 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
238 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
239 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
240 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000243
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000244 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
245 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000246 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
247 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
248 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000249
Evan Cheng25ab6902006-09-08 06:48:29 +0000250 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000252 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000253 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000254 // We have an algorithm for SSE2->double, and we turn this into a
255 // 64-bit FILD followed by conditional FADD for other targets.
256 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000257 // We have an algorithm for SSE2, and we turn this into a 64-bit
258 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000259 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000260 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000261
262 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
263 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
265 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000266
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000267 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000268 // SSE has no i16 to fp conversion, only i32
269 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000271 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000273 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
275 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000276 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000277 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
279 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000280 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000281
Dale Johannesen73328d12007-09-19 23:55:34 +0000282 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
283 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
285 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000286
Evan Cheng02568ff2006-01-30 22:13:22 +0000287 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
288 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
290 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000291
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000292 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000294 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000296 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
298 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000299 }
300
301 // Handle FP_TO_UINT by promoting the destination to a larger signed
302 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
304 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
305 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000306
Evan Cheng25ab6902006-09-08 06:48:29 +0000307 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
309 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000310 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000311 // Since AVX is a superset of SSE3, only check for SSE here.
312 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000313 // Expand FP_TO_UINT into a select.
314 // FIXME: We would like to use a Custom expander here eventually to do
315 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000317 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000318 // With SSE3 we can use fisttpll to convert to a signed i64; without
319 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000321 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000322
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000323 if (isTargetFTOL()) {
324 // Use the _ftol2 runtime function, which has a pseudo-instruction
325 // to handle its weird calling convention.
326 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
327 }
328
Chris Lattner399610a2006-12-05 18:22:22 +0000329 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000330 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
332 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000333 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000335 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000336 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000337 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000338 }
Chris Lattner21f66852005-12-23 05:15:23 +0000339
Dan Gohmanb00ee212008-02-18 19:34:53 +0000340 // Scalar integer divide and remainder are lowered to use operations that
341 // produce two results, to match the available instructions. This exposes
342 // the two-result form to trivial CSE, which is able to combine x/y and x%y
343 // into a single instruction.
344 //
345 // Scalar integer multiply-high is also lowered to use two-result
346 // operations, to match the available instructions. However, plain multiply
347 // (low) operations are left as Legal, as there are single-result
348 // instructions for this in x86. Using the two-result multiply instructions
349 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000350 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000351 MVT VT = IntVTs[i];
352 setOperationAction(ISD::MULHS, VT, Expand);
353 setOperationAction(ISD::MULHU, VT, Expand);
354 setOperationAction(ISD::SDIV, VT, Expand);
355 setOperationAction(ISD::UDIV, VT, Expand);
356 setOperationAction(ISD::SREM, VT, Expand);
357 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000358
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000359 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000360 setOperationAction(ISD::ADDC, VT, Custom);
361 setOperationAction(ISD::ADDE, VT, Custom);
362 setOperationAction(ISD::SUBC, VT, Custom);
363 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000364 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000365
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
367 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
368 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
369 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000370 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
375 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
376 setOperationAction(ISD::FREM , MVT::f32 , Expand);
377 setOperationAction(ISD::FREM , MVT::f64 , Expand);
378 setOperationAction(ISD::FREM , MVT::f80 , Expand);
379 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000380
Chandler Carruth77821022011-12-24 12:12:34 +0000381 // Promote the i8 variants and force them on up to i32 which has a shorter
382 // encoding.
383 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
384 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
385 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
386 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000387 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000388 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
389 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
390 if (Subtarget->is64Bit())
391 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000392 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000393 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
394 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
395 if (Subtarget->is64Bit())
396 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
397 }
Craig Topper37f21672011-10-11 06:44:02 +0000398
399 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000400 // When promoting the i8 variants, force them to i32 for a shorter
401 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000402 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000403 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
404 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
405 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000406 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
408 if (Subtarget->is64Bit())
409 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000410 } else {
411 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
412 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
413 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000414 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
415 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
416 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
417 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000418 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000419 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
420 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000421 }
422
Benjamin Kramer1292c222010-12-04 20:32:23 +0000423 if (Subtarget->hasPOPCNT()) {
424 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
425 } else {
426 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
427 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
428 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
429 if (Subtarget->is64Bit())
430 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
431 }
432
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
434 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000435
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000436 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000437 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000438 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000439 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000440 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
442 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
443 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
444 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
445 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000446 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
448 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
449 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
450 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000451 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000453 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000454 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000456
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000457 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000458 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
459 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
460 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
461 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000462 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
464 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000465 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000466 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
468 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
469 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
470 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000471 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000472 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000473 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
475 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
476 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000477 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
479 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
480 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000481 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000482
Craig Topper1accb7e2012-01-10 06:54:16 +0000483 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000485
Eric Christopher9a9d2752010-07-22 02:48:34 +0000486 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000487 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000488
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000489 // On X86 and X86-64, atomic operations are lowered to locked instructions.
490 // Locked instructions, in turn, have implicit fence semantics (all memory
491 // operations are flushed before issuing the locked instruction, and they
492 // are not buffered), so we can fold away the common pattern of
493 // fence-atomic-fence.
494 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000495
Mon P Wang63307c32008-05-05 19:05:59 +0000496 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000497 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000498 MVT VT = IntVTs[i];
499 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
500 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000501 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000502 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000503
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000504 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000505 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
511 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
512 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000513 }
514
Eli Friedman43f51ae2011-08-26 21:21:21 +0000515 if (Subtarget->hasCmpxchg16b()) {
516 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
517 }
518
Evan Cheng3c992d22006-03-07 02:02:57 +0000519 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000520 if (!Subtarget->isTargetDarwin() &&
521 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000522 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000523 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000524 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000525
Owen Anderson825b72b2009-08-11 20:47:22 +0000526 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
527 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
528 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
529 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000530 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000531 setExceptionPointerRegister(X86::RAX);
532 setExceptionSelectorRegister(X86::RDX);
533 } else {
534 setExceptionPointerRegister(X86::EAX);
535 setExceptionSelectorRegister(X86::EDX);
536 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
538 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000539
Duncan Sands4a544a72011-09-06 13:37:06 +0000540 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
541 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000542
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000544
Nate Begemanacc398c2006-01-25 18:21:52 +0000545 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::VASTART , MVT::Other, Custom);
547 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000548 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 setOperationAction(ISD::VAARG , MVT::Other, Custom);
550 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000551 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000552 setOperationAction(ISD::VAARG , MVT::Other, Expand);
553 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000554 }
Evan Chengae642192007-03-02 23:16:35 +0000555
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
557 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000558
559 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
560 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
561 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000562 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000563 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
564 MVT::i64 : MVT::i32, Custom);
565 else
566 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
567 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000568
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000569 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000570 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000571 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000572 addRegisterClass(MVT::f32, &X86::FR32RegClass);
573 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000574
Evan Cheng223547a2006-01-31 22:28:30 +0000575 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000576 setOperationAction(ISD::FABS , MVT::f64, Custom);
577 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000578
579 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000580 setOperationAction(ISD::FNEG , MVT::f64, Custom);
581 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000582
Evan Cheng68c47cb2007-01-05 07:55:56 +0000583 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000584 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
585 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000586
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000587 // Lower this to FGETSIGNx86 plus an AND.
588 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
589 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
590
Evan Chengd25e9e82006-02-02 00:28:23 +0000591 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000592 setOperationAction(ISD::FSIN , MVT::f64, Expand);
593 setOperationAction(ISD::FCOS , MVT::f64, Expand);
594 setOperationAction(ISD::FSIN , MVT::f32, Expand);
595 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000596
Chris Lattnera54aa942006-01-29 06:26:08 +0000597 // Expand FP immediates into loads from the stack, except for the special
598 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000599 addLegalFPImmediate(APFloat(+0.0)); // xorpd
600 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000601 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000602 // Use SSE for f32, x87 for f64.
603 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000604 addRegisterClass(MVT::f32, &X86::FR32RegClass);
605 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000606
607 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000609
610 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000611 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
Owen Anderson825b72b2009-08-11 20:47:22 +0000613 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000614
615 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000616 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
617 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000618
619 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 setOperationAction(ISD::FSIN , MVT::f32, Expand);
621 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000622
Nate Begemane1795842008-02-14 08:57:00 +0000623 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000624 addLegalFPImmediate(APFloat(+0.0f)); // xorps
625 addLegalFPImmediate(APFloat(+0.0)); // FLD0
626 addLegalFPImmediate(APFloat(+1.0)); // FLD1
627 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
628 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
629
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000630 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
632 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000633 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000634 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000635 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000636 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000637 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
638 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000639
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
641 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
642 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
643 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000644
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000645 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
647 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000648 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000649 addLegalFPImmediate(APFloat(+0.0)); // FLD0
650 addLegalFPImmediate(APFloat(+1.0)); // FLD1
651 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
652 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000653 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
654 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
655 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
656 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000657 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000658
Cameron Zwarich33390842011-07-08 21:39:21 +0000659 // We don't support FMA.
660 setOperationAction(ISD::FMA, MVT::f64, Expand);
661 setOperationAction(ISD::FMA, MVT::f32, Expand);
662
Dale Johannesen59a58732007-08-05 18:49:15 +0000663 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000664 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000665 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
667 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000668 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000669 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000670 addLegalFPImmediate(TmpFlt); // FLD0
671 TmpFlt.changeSign();
672 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000673
674 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000675 APFloat TmpFlt2(+1.0);
676 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
677 &ignored);
678 addLegalFPImmediate(TmpFlt2); // FLD1
679 TmpFlt2.changeSign();
680 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
681 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000682
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000683 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
685 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000686 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000687
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000688 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
689 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
690 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
691 setOperationAction(ISD::FRINT, MVT::f80, Expand);
692 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000693 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000694 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000695
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000696 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000697 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
698 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
699 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000700
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 setOperationAction(ISD::FLOG, MVT::f80, Expand);
702 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
703 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
704 setOperationAction(ISD::FEXP, MVT::f80, Expand);
705 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000706
Mon P Wangf007a8b2008-11-06 05:31:54 +0000707 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000708 // (for widening) or expand (for scalarization). Then we will selectively
709 // turn on ones that can be effectively codegen'd.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000710 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
711 VT <= MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000712 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000727 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000728 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
729 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +0000734 setOperationAction(ISD::FMA, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000735 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000745 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000746 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000747 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000754 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
762 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000764 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000765 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
766 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
767 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
768 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000769 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000770 for (int InnerVT = MVT::FIRST_VECTOR_VALUETYPE;
771 InnerVT <= MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
Dan Gohman2e141d72009-12-14 23:40:38 +0000772 setTruncStoreAction((MVT::SimpleValueType)VT,
773 (MVT::SimpleValueType)InnerVT, Expand);
774 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
775 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
776 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000777 }
778
Evan Chengc7ce29b2009-02-13 22:36:38 +0000779 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
780 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000781 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000782 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000783 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000784 }
785
Dale Johannesen0488fb62010-09-30 23:57:10 +0000786 // MMX-sized vectors (other than x86mmx) are expected to be expanded
787 // into smaller operations.
788 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
789 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
790 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
791 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
792 setOperationAction(ISD::AND, MVT::v8i8, Expand);
793 setOperationAction(ISD::AND, MVT::v4i16, Expand);
794 setOperationAction(ISD::AND, MVT::v2i32, Expand);
795 setOperationAction(ISD::AND, MVT::v1i64, Expand);
796 setOperationAction(ISD::OR, MVT::v8i8, Expand);
797 setOperationAction(ISD::OR, MVT::v4i16, Expand);
798 setOperationAction(ISD::OR, MVT::v2i32, Expand);
799 setOperationAction(ISD::OR, MVT::v1i64, Expand);
800 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
801 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
802 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
803 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
805 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
806 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
807 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
808 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
809 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
810 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
811 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
812 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000813 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
814 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
815 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
816 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000817
Craig Topper1accb7e2012-01-10 06:54:16 +0000818 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000819 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000820
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
822 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
823 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
824 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
825 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
826 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
827 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
828 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
829 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
830 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
831 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000832 }
833
Craig Topper1accb7e2012-01-10 06:54:16 +0000834 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000835 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000836
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000837 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
838 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000839 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
840 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
841 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
842 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000843
Owen Anderson825b72b2009-08-11 20:47:22 +0000844 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
845 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
846 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
847 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
848 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
849 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
850 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
851 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
852 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
853 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
854 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
855 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
856 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
857 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
858 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
859 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000860
Nadav Rotem354efd82011-09-18 14:57:03 +0000861 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000862 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
863 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
864 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000865
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
867 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
868 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
869 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
870 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000871
Evan Cheng2c3ae372006-04-12 21:21:57 +0000872 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000873 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +0000874 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000875 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000876 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000877 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000878 // Do not attempt to custom lower non-128-bit vectors
879 if (!VT.is128BitVector())
880 continue;
Craig Topper0d1f1762012-08-12 00:34:56 +0000881 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
882 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
883 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000884 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000885
Owen Anderson825b72b2009-08-11 20:47:22 +0000886 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
887 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
888 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
889 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
890 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
891 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000892
Nate Begemancdd1eec2008-02-12 22:51:28 +0000893 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
895 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000896 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000897
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000898 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Craig Topper31a207a2012-05-04 06:39:13 +0000899 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +0000900 MVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000901
902 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000903 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000904 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000905
Craig Topper0d1f1762012-08-12 00:34:56 +0000906 setOperationAction(ISD::AND, VT, Promote);
907 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
908 setOperationAction(ISD::OR, VT, Promote);
909 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
910 setOperationAction(ISD::XOR, VT, Promote);
911 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
912 setOperationAction(ISD::LOAD, VT, Promote);
913 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
914 setOperationAction(ISD::SELECT, VT, Promote);
915 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000916 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000917
Owen Anderson825b72b2009-08-11 20:47:22 +0000918 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000919
Evan Cheng2c3ae372006-04-12 21:21:57 +0000920 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
922 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
923 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
924 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000925
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
927 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000928 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000929
Craig Topperd0a31172012-01-10 06:37:29 +0000930 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000931 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
932 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
933 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
934 setOperationAction(ISD::FRINT, MVT::f32, Legal);
935 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
936 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
937 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
938 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
939 setOperationAction(ISD::FRINT, MVT::f64, Legal);
940 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
941
Nate Begeman14d12ca2008-02-11 04:19:36 +0000942 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000943 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000944
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000945 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
946 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
947 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
948 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
949 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000950
Nate Begeman14d12ca2008-02-11 04:19:36 +0000951 // i8 and i16 vectors are custom , because the source register and source
952 // source memory operand types are not the same width. f32 vectors are
953 // custom since the immediate controlling the insert encodes additional
954 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
956 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
957 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
958 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000959
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
961 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
962 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
963 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000964
Pete Coopera77214a2011-11-14 19:38:42 +0000965 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000966 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000967 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000968 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
969 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000970 }
971 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000972
Craig Topper1accb7e2012-01-10 06:54:16 +0000973 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000974 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000975 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000976
Nadav Rotem43012222011-05-11 08:12:09 +0000977 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000978 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000979
Nadav Rotem43012222011-05-11 08:12:09 +0000980 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000981 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000982
983 if (Subtarget->hasAVX2()) {
984 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
985 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
986
987 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
988 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
989
990 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
991 } else {
992 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
993 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
994
995 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
996 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
997
998 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
999 }
Nadav Rotem43012222011-05-11 08:12:09 +00001000 }
1001
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001002 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Craig Topperc9099502012-04-20 06:31:50 +00001003 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1004 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1005 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1006 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1007 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1008 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001009
Owen Anderson825b72b2009-08-11 20:47:22 +00001010 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001011 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1012 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001013
Owen Anderson825b72b2009-08-11 20:47:22 +00001014 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1015 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1016 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1017 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1018 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1019 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001020
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1022 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1023 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1024 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1025 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1026 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001027
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001028 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1029 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001030 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001031
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001032 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1033 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1034
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001035 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1036 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1037
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001038 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001039 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001040
Duncan Sands28b77e92011-09-06 19:07:46 +00001041 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1042 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1043 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1044 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001045
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001046 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1047 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1048 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1049
Craig Topperaaa643c2011-11-09 07:28:55 +00001050 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1051 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1052 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1053 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001054
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001055 if (Subtarget->hasFMA()) {
1056 setOperationAction(ISD::FMA, MVT::v8f32, Custom);
1057 setOperationAction(ISD::FMA, MVT::v4f64, Custom);
1058 setOperationAction(ISD::FMA, MVT::v4f32, Custom);
1059 setOperationAction(ISD::FMA, MVT::v2f64, Custom);
1060 setOperationAction(ISD::FMA, MVT::f32, Custom);
1061 setOperationAction(ISD::FMA, MVT::f64, Custom);
1062 }
Craig Topper880ef452012-08-11 22:34:26 +00001063
Craig Topperaaa643c2011-11-09 07:28:55 +00001064 if (Subtarget->hasAVX2()) {
1065 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1066 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1067 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1068 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001069
Craig Topperaaa643c2011-11-09 07:28:55 +00001070 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1071 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1072 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1073 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001074
Craig Topperaaa643c2011-11-09 07:28:55 +00001075 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1076 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1077 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001078 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001079
1080 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001081
1082 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1083 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1084
1085 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1086 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1087
1088 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001089 } else {
1090 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1091 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1092 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1093 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1094
1095 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1096 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1097 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1098 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1099
1100 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1101 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1102 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1103 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001104
1105 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1106 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1107
1108 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1109 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1110
1111 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001112 }
Craig Topper13894fa2011-08-24 06:14:18 +00001113
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001114 // Custom lower several nodes for 256-bit types.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001115 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1116 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +00001117 MVT VT = (MVT::SimpleValueType)i;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001118
1119 // Extract subvector is special because the value type
1120 // (result) is 128-bit but the source is 256-bit wide.
1121 if (VT.is128BitVector())
Craig Topper0d1f1762012-08-12 00:34:56 +00001122 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001123
1124 // Do not attempt to custom lower other non-256-bit vectors
1125 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001126 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001127
Craig Topper0d1f1762012-08-12 00:34:56 +00001128 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
1129 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
1130 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
1131 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
1132 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
1133 setOperationAction(ISD::INSERT_SUBVECTOR, VT, Custom);
1134 setOperationAction(ISD::CONCAT_VECTORS, VT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001135 }
1136
David Greene54d8eba2011-01-27 22:38:56 +00001137 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001138 for (int i = MVT::v32i8; i != MVT::v4i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +00001139 MVT VT = (MVT::SimpleValueType)i;
David Greene54d8eba2011-01-27 22:38:56 +00001140
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001141 // Do not attempt to promote non-256-bit vectors
1142 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001143 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001144
Craig Topper0d1f1762012-08-12 00:34:56 +00001145 setOperationAction(ISD::AND, VT, Promote);
1146 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
1147 setOperationAction(ISD::OR, VT, Promote);
1148 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
1149 setOperationAction(ISD::XOR, VT, Promote);
1150 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
1151 setOperationAction(ISD::LOAD, VT, Promote);
1152 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
1153 setOperationAction(ISD::SELECT, VT, Promote);
1154 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001155 }
David Greene9b9838d2009-06-29 16:47:10 +00001156 }
1157
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001158 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1159 // of this type with custom code.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001160 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
1161 VT != MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001162 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1163 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001164 }
1165
Evan Cheng6be2c582006-04-05 23:38:46 +00001166 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001167 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Benjamin Kramerb9bee042012-07-12 09:31:43 +00001168 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001169
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001170
Eli Friedman962f5492010-06-02 19:35:46 +00001171 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1172 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001173 //
Eli Friedman962f5492010-06-02 19:35:46 +00001174 // FIXME: We really should do custom legalization for addition and
1175 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1176 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001177 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1178 // Add/Sub/Mul with overflow operations are custom lowered.
1179 MVT VT = IntVTs[i];
1180 setOperationAction(ISD::SADDO, VT, Custom);
1181 setOperationAction(ISD::UADDO, VT, Custom);
1182 setOperationAction(ISD::SSUBO, VT, Custom);
1183 setOperationAction(ISD::USUBO, VT, Custom);
1184 setOperationAction(ISD::SMULO, VT, Custom);
1185 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001186 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001187
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001188 // There are no 8-bit 3-address imul/mul instructions
1189 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1190 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001191
Evan Chengd54f2d52009-03-31 19:38:51 +00001192 if (!Subtarget->is64Bit()) {
1193 // These libcalls are not available in 32-bit.
1194 setLibcallName(RTLIB::SHL_I128, 0);
1195 setLibcallName(RTLIB::SRL_I128, 0);
1196 setLibcallName(RTLIB::SRA_I128, 0);
1197 }
1198
Evan Cheng206ee9d2006-07-07 08:33:52 +00001199 // We have target-specific dag combine patterns for the following nodes:
1200 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001201 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001202 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001203 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001204 setTargetDAGCombine(ISD::SHL);
1205 setTargetDAGCombine(ISD::SRA);
1206 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001207 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001208 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001209 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001210 setTargetDAGCombine(ISD::FADD);
1211 setTargetDAGCombine(ISD::FSUB);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001212 setTargetDAGCombine(ISD::FMA);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001213 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001214 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001215 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001216 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001217 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001218 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001219 setTargetDAGCombine(ISD::TRUNCATE);
Nadav Rotema3540772012-04-23 21:53:37 +00001220 setTargetDAGCombine(ISD::UINT_TO_FP);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001221 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001222 setTargetDAGCombine(ISD::SETCC);
Nadav Rotema3540772012-04-23 21:53:37 +00001223 setTargetDAGCombine(ISD::FP_TO_SINT);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001224 if (Subtarget->is64Bit())
1225 setTargetDAGCombine(ISD::MUL);
Manman Ren92363622012-06-07 22:39:10 +00001226 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001227
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001228 computeRegisterProperties();
1229
Evan Cheng05219282011-01-06 06:52:41 +00001230 // On Darwin, -Os means optimize for size without hurting performance,
1231 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001232 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001233 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001234 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001235 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1236 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1237 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001238 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001239 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001240
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001241 // Predictable cmov don't hurt on atom because it's in-order.
1242 predictableSelectIsExpensive = !Subtarget->isAtom();
1243
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001244 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001245}
1246
Scott Michel5b8f82e2008-03-10 15:42:14 +00001247
Duncan Sands28b77e92011-09-06 19:07:46 +00001248EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1249 if (!VT.isVector()) return MVT::i8;
1250 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001251}
1252
1253
Evan Cheng29286502008-01-23 23:17:41 +00001254/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1255/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001256static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001257 if (MaxAlign == 16)
1258 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001259 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001260 if (VTy->getBitWidth() == 128)
1261 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001262 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001263 unsigned EltAlign = 0;
1264 getMaxByValAlign(ATy->getElementType(), EltAlign);
1265 if (EltAlign > MaxAlign)
1266 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001267 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001268 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1269 unsigned EltAlign = 0;
1270 getMaxByValAlign(STy->getElementType(i), EltAlign);
1271 if (EltAlign > MaxAlign)
1272 MaxAlign = EltAlign;
1273 if (MaxAlign == 16)
1274 break;
1275 }
1276 }
Evan Cheng29286502008-01-23 23:17:41 +00001277}
1278
1279/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1280/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001281/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1282/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001283unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001284 if (Subtarget->is64Bit()) {
1285 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001286 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001287 if (TyAlign > 8)
1288 return TyAlign;
1289 return 8;
1290 }
1291
Evan Cheng29286502008-01-23 23:17:41 +00001292 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001293 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001294 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001295 return Align;
1296}
Chris Lattner2b02a442007-02-25 08:29:00 +00001297
Evan Chengf0df0312008-05-15 08:39:06 +00001298/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001299/// and store operations as a result of memset, memcpy, and memmove
1300/// lowering. If DstAlign is zero that means it's safe to destination
1301/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1302/// means there isn't a need to check it against alignment requirement,
1303/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001304/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001305/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1306/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1307/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001308/// It returns EVT::Other if the type should be determined using generic
1309/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001310EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001311X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1312 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001313 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001314 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001315 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001316 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1317 // linux. This is because the stack realignment code can't handle certain
1318 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001319 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001320 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001321 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001322 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001323 (Subtarget->isUnalignedMemAccessFast() ||
1324 ((DstAlign == 0 || DstAlign >= 16) &&
1325 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001326 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001327 if (Subtarget->getStackAlignment() >= 32) {
1328 if (Subtarget->hasAVX2())
1329 return MVT::v8i32;
1330 if (Subtarget->hasAVX())
1331 return MVT::v8f32;
1332 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001333 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001334 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001335 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001336 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001337 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001338 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001339 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001340 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001341 // Do not use f64 to lower memcpy if source is string constant. It's
1342 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001343 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001344 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001345 }
Evan Chengf0df0312008-05-15 08:39:06 +00001346 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001347 return MVT::i64;
1348 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001349}
1350
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001351/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1352/// current function. The returned value is a member of the
1353/// MachineJumpTableInfo::JTEntryKind enum.
1354unsigned X86TargetLowering::getJumpTableEncoding() const {
1355 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1356 // symbol.
1357 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1358 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001359 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001360
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001361 // Otherwise, use the normal jump table encoding heuristics.
1362 return TargetLowering::getJumpTableEncoding();
1363}
1364
Chris Lattnerc64daab2010-01-26 05:02:42 +00001365const MCExpr *
1366X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1367 const MachineBasicBlock *MBB,
1368 unsigned uid,MCContext &Ctx) const{
1369 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1370 Subtarget->isPICStyleGOT());
1371 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1372 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001373 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1374 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001375}
1376
Evan Chengcc415862007-11-09 01:32:10 +00001377/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1378/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001379SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001380 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001381 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001382 // This doesn't have DebugLoc associated with it, but is not really the
1383 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001384 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001385 return Table;
1386}
1387
Chris Lattner589c6f62010-01-26 06:28:43 +00001388/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1389/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1390/// MCExpr.
1391const MCExpr *X86TargetLowering::
1392getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1393 MCContext &Ctx) const {
1394 // X86-64 uses RIP relative addressing based on the jump table label.
1395 if (Subtarget->isPICStyleRIPRel())
1396 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1397
1398 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001399 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001400}
1401
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001402// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001403std::pair<const TargetRegisterClass*, uint8_t>
1404X86TargetLowering::findRepresentativeClass(EVT VT) const{
1405 const TargetRegisterClass *RRC = 0;
1406 uint8_t Cost = 1;
1407 switch (VT.getSimpleVT().SimpleTy) {
1408 default:
1409 return TargetLowering::findRepresentativeClass(VT);
1410 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001411 RRC = Subtarget->is64Bit() ?
1412 (const TargetRegisterClass*)&X86::GR64RegClass :
1413 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001414 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001415 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001416 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001417 break;
1418 case MVT::f32: case MVT::f64:
1419 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1420 case MVT::v4f32: case MVT::v2f64:
1421 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1422 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001423 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001424 break;
1425 }
1426 return std::make_pair(RRC, Cost);
1427}
1428
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001429bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1430 unsigned &Offset) const {
1431 if (!Subtarget->isTargetLinux())
1432 return false;
1433
1434 if (Subtarget->is64Bit()) {
1435 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1436 Offset = 0x28;
1437 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1438 AddressSpace = 256;
1439 else
1440 AddressSpace = 257;
1441 } else {
1442 // %gs:0x14 on i386
1443 Offset = 0x14;
1444 AddressSpace = 256;
1445 }
1446 return true;
1447}
1448
1449
Chris Lattner2b02a442007-02-25 08:29:00 +00001450//===----------------------------------------------------------------------===//
1451// Return Value Calling Convention Implementation
1452//===----------------------------------------------------------------------===//
1453
Chris Lattner59ed56b2007-02-28 04:55:35 +00001454#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001455
Michael J. Spencerec38de22010-10-10 22:04:20 +00001456bool
Eric Christopher471e4222011-06-08 23:55:35 +00001457X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001458 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001459 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001460 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001461 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001462 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001463 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001464 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001465}
1466
Dan Gohman98ca4f22009-08-05 01:29:28 +00001467SDValue
1468X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001469 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001470 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001471 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001472 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001473 MachineFunction &MF = DAG.getMachineFunction();
1474 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001475
Chris Lattner9774c912007-02-27 05:28:59 +00001476 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001477 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001478 RVLocs, *DAG.getContext());
1479 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001480
Evan Chengdcea1632010-02-04 02:40:39 +00001481 // Add the regs to the liveout set for the function.
1482 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1483 for (unsigned i = 0; i != RVLocs.size(); ++i)
1484 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1485 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001486
Dan Gohman475871a2008-07-27 21:46:04 +00001487 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001488
Dan Gohman475871a2008-07-27 21:46:04 +00001489 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001490 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1491 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001492 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1493 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001494
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001495 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001496 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1497 CCValAssign &VA = RVLocs[i];
1498 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001499 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001500 EVT ValVT = ValToCopy.getValueType();
1501
Jakob Stoklund Olesenee66b412012-05-31 17:28:20 +00001502 // Promote values to the appropriate types
1503 if (VA.getLocInfo() == CCValAssign::SExt)
1504 ValToCopy = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), ValToCopy);
1505 else if (VA.getLocInfo() == CCValAssign::ZExt)
1506 ValToCopy = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), ValToCopy);
1507 else if (VA.getLocInfo() == CCValAssign::AExt)
1508 ValToCopy = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), ValToCopy);
1509 else if (VA.getLocInfo() == CCValAssign::BCvt)
1510 ValToCopy = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), ValToCopy);
1511
Dale Johannesenc4510512010-09-24 19:05:48 +00001512 // If this is x86-64, and we disabled SSE, we can't return FP values,
1513 // or SSE or MMX vectors.
1514 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1515 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001516 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001517 report_fatal_error("SSE register return with SSE disabled");
1518 }
1519 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1520 // llvm-gcc has never done it right and no one has noticed, so this
1521 // should be OK for now.
1522 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001523 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001524 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001525
Chris Lattner447ff682008-03-11 03:23:40 +00001526 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1527 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001528 if (VA.getLocReg() == X86::ST0 ||
1529 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001530 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1531 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001532 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001533 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001534 RetOps.push_back(ValToCopy);
1535 // Don't emit a copytoreg.
1536 continue;
1537 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001538
Evan Cheng242b38b2009-02-23 09:03:22 +00001539 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1540 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001541 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001542 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001543 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001544 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001545 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1546 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001547 // If we don't have SSE2 available, convert to v4f32 so the generated
1548 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001549 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001550 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001551 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001552 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001553 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001554
Dale Johannesendd64c412009-02-04 00:33:20 +00001555 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001556 Flag = Chain.getValue(1);
1557 }
Dan Gohman61a92132008-04-21 23:59:07 +00001558
1559 // The x86-64 ABI for returning structs by value requires that we copy
1560 // the sret argument into %rax for the return. We saved the argument into
1561 // a virtual register in the entry block, so now we copy the value out
1562 // and into %rax.
1563 if (Subtarget->is64Bit() &&
1564 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1565 MachineFunction &MF = DAG.getMachineFunction();
1566 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1567 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001568 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001569 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001570 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001571
Dale Johannesendd64c412009-02-04 00:33:20 +00001572 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001573 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001574
1575 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001576 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001577 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001578
Chris Lattner447ff682008-03-11 03:23:40 +00001579 RetOps[0] = Chain; // Update chain.
1580
1581 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001582 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001583 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001584
1585 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001586 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001587}
1588
Evan Chengbf010eb2012-04-10 01:51:00 +00001589bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001590 if (N->getNumValues() != 1)
1591 return false;
1592 if (!N->hasNUsesOfValue(1, 0))
1593 return false;
1594
Evan Chengbf010eb2012-04-10 01:51:00 +00001595 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001596 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001597 if (Copy->getOpcode() == ISD::CopyToReg) {
1598 // If the copy has a glue operand, we conservatively assume it isn't safe to
1599 // perform a tail call.
1600 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1601 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001602 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001603 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001604 return false;
1605
Evan Cheng1bf891a2010-12-01 22:59:46 +00001606 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001607 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001608 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001609 if (UI->getOpcode() != X86ISD::RET_FLAG)
1610 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001611 HasRet = true;
1612 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001613
Evan Chengbf010eb2012-04-10 01:51:00 +00001614 if (!HasRet)
1615 return false;
1616
1617 Chain = TCChain;
1618 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001619}
1620
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001621EVT
1622X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001623 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001624 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001625 // TODO: Is this also valid on 32-bit?
1626 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001627 ReturnMVT = MVT::i8;
1628 else
1629 ReturnMVT = MVT::i32;
1630
1631 EVT MinVT = getRegisterType(Context, ReturnMVT);
1632 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001633}
1634
Dan Gohman98ca4f22009-08-05 01:29:28 +00001635/// LowerCallResult - Lower the result values of a call into the
1636/// appropriate copies out of appropriate physical registers.
1637///
1638SDValue
1639X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001640 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001641 const SmallVectorImpl<ISD::InputArg> &Ins,
1642 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001643 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001644
Chris Lattnere32bbf62007-02-28 07:09:55 +00001645 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001646 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001647 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001648 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001649 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001650 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001651
Chris Lattner3085e152007-02-25 08:59:22 +00001652 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001653 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001654 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001655 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001656
Torok Edwin3f142c32009-02-01 18:15:56 +00001657 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001658 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001659 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001660 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001661 }
1662
Evan Cheng79fb3b42009-02-20 20:43:02 +00001663 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001664
1665 // If this is a call to a function that returns an fp value on the floating
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +00001666 // point stack, we must guarantee the value is popped from the stack, so
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001667 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001668 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001669 // instead.
1670 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1671 // If we prefer to use the value in xmm registers, copy it out as f80 and
1672 // use a truncate to move it from fp stack reg to xmm reg.
1673 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001674 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001675 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1676 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001677 Val = Chain.getValue(0);
1678
1679 // Round the f80 to the right size, which also moves it to the appropriate
1680 // xmm register.
1681 if (CopyVT != VA.getValVT())
1682 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1683 // This truncation won't change the value.
1684 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001685 } else {
1686 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1687 CopyVT, InFlag).getValue(1);
1688 Val = Chain.getValue(0);
1689 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001690 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001691 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001692 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001693
Dan Gohman98ca4f22009-08-05 01:29:28 +00001694 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001695}
1696
1697
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001698//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001699// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001700//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001701// StdCall calling convention seems to be standard for many Windows' API
1702// routines and around. It differs from C calling convention just a little:
1703// callee should clean up the stack, not caller. Symbols should be also
1704// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001705// For info on fast calling convention see Fast Calling Convention (tail call)
1706// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001707
Dan Gohman98ca4f22009-08-05 01:29:28 +00001708/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001709/// semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00001710enum StructReturnType {
1711 NotStructReturn,
1712 RegStructReturn,
1713 StackStructReturn
1714};
1715static StructReturnType
1716callIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001717 if (Outs.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00001718 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001719
Rafael Espindola1cee7102012-07-25 13:41:10 +00001720 const ISD::ArgFlagsTy &Flags = Outs[0].Flags;
1721 if (!Flags.isSRet())
1722 return NotStructReturn;
1723 if (Flags.isInReg())
1724 return RegStructReturn;
1725 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00001726}
1727
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001728/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001729/// return semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00001730static StructReturnType
1731argsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001732 if (Ins.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00001733 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001734
Rafael Espindola1cee7102012-07-25 13:41:10 +00001735 const ISD::ArgFlagsTy &Flags = Ins[0].Flags;
1736 if (!Flags.isSRet())
1737 return NotStructReturn;
1738 if (Flags.isInReg())
1739 return RegStructReturn;
1740 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00001741}
1742
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001743/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1744/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001745/// the specific parameter attribute. The copy will be passed as a byval
1746/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001747static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001748CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001749 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1750 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001751 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001752
Dale Johannesendd64c412009-02-04 00:33:20 +00001753 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001754 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001755 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001756}
1757
Chris Lattner29689432010-03-11 00:22:57 +00001758/// IsTailCallConvention - Return true if the calling convention is one that
1759/// supports tail call optimization.
1760static bool IsTailCallConvention(CallingConv::ID CC) {
1761 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1762}
1763
Evan Cheng485fafc2011-03-21 01:19:09 +00001764bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001765 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001766 return false;
1767
1768 CallSite CS(CI);
1769 CallingConv::ID CalleeCC = CS.getCallingConv();
1770 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1771 return false;
1772
1773 return true;
1774}
1775
Evan Cheng0c439eb2010-01-27 00:07:07 +00001776/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1777/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001778static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1779 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001780 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001781}
1782
Dan Gohman98ca4f22009-08-05 01:29:28 +00001783SDValue
1784X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001785 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001786 const SmallVectorImpl<ISD::InputArg> &Ins,
1787 DebugLoc dl, SelectionDAG &DAG,
1788 const CCValAssign &VA,
1789 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001790 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001791 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001792 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001793 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1794 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001795 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001796 EVT ValVT;
1797
1798 // If value is passed by pointer we have address passed instead of the value
1799 // itself.
1800 if (VA.getLocInfo() == CCValAssign::Indirect)
1801 ValVT = VA.getLocVT();
1802 else
1803 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001804
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001805 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001806 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001807 // In case of tail call optimization mark all arguments mutable. Since they
1808 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001809 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001810 unsigned Bytes = Flags.getByValSize();
1811 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1812 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001813 return DAG.getFrameIndex(FI, getPointerTy());
1814 } else {
1815 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001816 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001817 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1818 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001819 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001820 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001821 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001822}
1823
Dan Gohman475871a2008-07-27 21:46:04 +00001824SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001825X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001826 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001827 bool isVarArg,
1828 const SmallVectorImpl<ISD::InputArg> &Ins,
1829 DebugLoc dl,
1830 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001831 SmallVectorImpl<SDValue> &InVals)
1832 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001833 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001834 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001835
Gordon Henriksen86737662008-01-05 16:56:59 +00001836 const Function* Fn = MF.getFunction();
1837 if (Fn->hasExternalLinkage() &&
1838 Subtarget->isTargetCygMing() &&
1839 Fn->getName() == "main")
1840 FuncInfo->setForceFramePointer(true);
1841
Evan Cheng1bc78042006-04-26 01:20:17 +00001842 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001843 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001844 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001845 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001846
Chris Lattner29689432010-03-11 00:22:57 +00001847 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1848 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001849
Chris Lattner638402b2007-02-28 07:00:42 +00001850 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001851 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001852 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001853 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001854
1855 // Allocate shadow area for Win64
1856 if (IsWin64) {
1857 CCInfo.AllocateStack(32, 8);
1858 }
1859
Duncan Sands45907662010-10-31 13:21:44 +00001860 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001861
Chris Lattnerf39f7712007-02-28 05:46:49 +00001862 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001863 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001864 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1865 CCValAssign &VA = ArgLocs[i];
1866 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1867 // places.
1868 assert(VA.getValNo() != LastVal &&
1869 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001870 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001871 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001872
Chris Lattnerf39f7712007-02-28 05:46:49 +00001873 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001874 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001875 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001876 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001877 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001878 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001879 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001880 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001881 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001882 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001883 RC = &X86::FR64RegClass;
Craig Topper7a9a28b2012-08-12 02:23:29 +00001884 else if (RegVT.is256BitVector())
Craig Topperc9099502012-04-20 06:31:50 +00001885 RC = &X86::VR256RegClass;
Craig Topper7a9a28b2012-08-12 02:23:29 +00001886 else if (RegVT.is128BitVector())
Craig Topperc9099502012-04-20 06:31:50 +00001887 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001888 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001889 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001890 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001891 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001892
Devang Patel68e6bee2011-02-21 23:21:26 +00001893 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001894 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001895
Chris Lattnerf39f7712007-02-28 05:46:49 +00001896 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1897 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1898 // right size.
1899 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001900 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001901 DAG.getValueType(VA.getValVT()));
1902 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001903 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001904 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001905 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001906 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001907
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001908 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001909 // Handle MMX values passed in XMM regs.
1910 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001911 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1912 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001913 } else
1914 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001915 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001916 } else {
1917 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001918 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001919 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001920
1921 // If value is passed via pointer - do a load.
1922 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001923 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001924 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001925
Dan Gohman98ca4f22009-08-05 01:29:28 +00001926 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001927 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001928
Dan Gohman61a92132008-04-21 23:59:07 +00001929 // The x86-64 ABI for returning structs by value requires that we copy
1930 // the sret argument into %rax for the return. Save the argument into
1931 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001932 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001933 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1934 unsigned Reg = FuncInfo->getSRetReturnReg();
1935 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001936 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001937 FuncInfo->setSRetReturnReg(Reg);
1938 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001939 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001940 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001941 }
1942
Chris Lattnerf39f7712007-02-28 05:46:49 +00001943 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001944 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001945 if (FuncIsMadeTailCallSafe(CallConv,
1946 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001947 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001948
Evan Cheng1bc78042006-04-26 01:20:17 +00001949 // If the function takes variable number of arguments, make a frame index for
1950 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001951 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001952 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1953 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001954 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001955 }
1956 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001957 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1958
1959 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001960 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001961 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001962 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001963 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001964 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1965 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001966 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001967 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1968 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1969 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001970 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001971 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001972
1973 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001974 // The XMM registers which might contain var arg parameters are shadowed
1975 // in their paired GPR. So we only need to save the GPR to their home
1976 // slots.
1977 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001978 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001979 } else {
1980 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1981 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001982
Chad Rosier30450e82011-12-22 22:35:21 +00001983 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1984 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001985 }
1986 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1987 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001988
Devang Patel578efa92009-06-05 21:57:13 +00001989 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001990 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001991 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001992 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1993 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001994 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001995 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001996 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001997 // Kernel mode asks for SSE to be disabled, so don't push them
1998 // on the stack.
1999 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00002000
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002001 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002002 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002003 // Get to the caller-allocated home save location. Add 8 to account
2004 // for the return address.
2005 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002006 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002007 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002008 // Fixup to set vararg frame on shadow area (4 x i64).
2009 if (NumIntRegs < 4)
2010 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002011 } else {
2012 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00002013 // registers, then we must store them to their spots on the stack so
2014 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002015 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
2016 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
2017 FuncInfo->setRegSaveFrameIndex(
2018 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00002019 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002020 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002021
Gordon Henriksen86737662008-01-05 16:56:59 +00002022 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002023 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002024 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2025 getPointerTy());
2026 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002027 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002028 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2029 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002030 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002031 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002032 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002033 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002034 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002035 MachinePointerInfo::getFixedStack(
2036 FuncInfo->getRegSaveFrameIndex(), Offset),
2037 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002038 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002039 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002040 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002041
Dan Gohmanface41a2009-08-16 21:24:25 +00002042 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2043 // Now store the XMM (fp + vector) parameter registers.
2044 SmallVector<SDValue, 11> SaveXMMOps;
2045 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002046
Craig Topperc9099502012-04-20 06:31:50 +00002047 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002048 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2049 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002050
Dan Gohman1e93df62010-04-17 14:41:14 +00002051 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2052 FuncInfo->getRegSaveFrameIndex()));
2053 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2054 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002055
Dan Gohmanface41a2009-08-16 21:24:25 +00002056 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002057 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002058 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002059 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2060 SaveXMMOps.push_back(Val);
2061 }
2062 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2063 MVT::Other,
2064 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002065 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002066
2067 if (!MemOps.empty())
2068 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2069 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002070 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002071 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002072
Gordon Henriksen86737662008-01-05 16:56:59 +00002073 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002074 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2075 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002076 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002077 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002078 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002079 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002080 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002081 argsAreStructReturn(Ins) == StackStructReturn)
Dan Gohman1e93df62010-04-17 14:41:14 +00002082 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002083 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002084
Gordon Henriksen86737662008-01-05 16:56:59 +00002085 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002086 // RegSaveFrameIndex is X86-64 only.
2087 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002088 if (CallConv == CallingConv::X86_FastCall ||
2089 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002090 // fastcc functions can't have varargs.
2091 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002092 }
Evan Cheng25caf632006-05-23 21:06:34 +00002093
Rafael Espindola76927d752011-08-30 19:39:58 +00002094 FuncInfo->setArgumentStackSize(StackSize);
2095
Dan Gohman98ca4f22009-08-05 01:29:28 +00002096 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002097}
2098
Dan Gohman475871a2008-07-27 21:46:04 +00002099SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002100X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2101 SDValue StackPtr, SDValue Arg,
2102 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002103 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002104 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002105 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002106 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002107 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002108 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002109 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002110
2111 return DAG.getStore(Chain, dl, Arg, PtrOff,
2112 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002113 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002114}
2115
Bill Wendling64e87322009-01-16 19:25:27 +00002116/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002117/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002118SDValue
2119X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002120 SDValue &OutRetAddr, SDValue Chain,
2121 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002122 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002123 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002124 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002125 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002126
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002127 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002128 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002129 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002130 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002131}
2132
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002133/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002134/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002135static SDValue
2136EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002137 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002138 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002139 // Store the return address to the appropriate stack slot.
2140 if (!FPDiff) return Chain;
2141 // Calculate the new stack slot for the return address.
2142 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002143 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002144 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002145 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002146 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002147 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002148 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002149 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002150 return Chain;
2151}
2152
Dan Gohman98ca4f22009-08-05 01:29:28 +00002153SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002154X86TargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002155 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002156 SelectionDAG &DAG = CLI.DAG;
2157 DebugLoc &dl = CLI.DL;
2158 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2159 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2160 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2161 SDValue Chain = CLI.Chain;
2162 SDValue Callee = CLI.Callee;
2163 CallingConv::ID CallConv = CLI.CallConv;
2164 bool &isTailCall = CLI.IsTailCall;
2165 bool isVarArg = CLI.IsVarArg;
2166
Dan Gohman98ca4f22009-08-05 01:29:28 +00002167 MachineFunction &MF = DAG.getMachineFunction();
2168 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002169 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002170 bool IsWindows = Subtarget->isTargetWindows();
Rafael Espindola1cee7102012-07-25 13:41:10 +00002171 StructReturnType SR = callIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002172 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002173
Nick Lewycky22de16d2012-01-19 00:34:10 +00002174 if (MF.getTarget().Options.DisableTailCalls)
2175 isTailCall = false;
2176
Evan Cheng5f941932010-02-05 02:21:12 +00002177 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002178 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002179 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
Rafael Espindola1cee7102012-07-25 13:41:10 +00002180 isVarArg, SR != NotStructReturn,
2181 MF.getFunction()->hasStructRetAttr(),
2182 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002183
2184 // Sibcalls are automatically detected tailcalls which do not require
2185 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002186 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002187 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002188
2189 if (isTailCall)
2190 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002191 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002192
Chris Lattner29689432010-03-11 00:22:57 +00002193 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2194 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002195
Chris Lattner638402b2007-02-28 07:00:42 +00002196 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002197 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002198 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002199 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002200
2201 // Allocate shadow area for Win64
2202 if (IsWin64) {
2203 CCInfo.AllocateStack(32, 8);
2204 }
2205
Duncan Sands45907662010-10-31 13:21:44 +00002206 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002207
Chris Lattner423c5f42007-02-28 05:31:48 +00002208 // Get a count of how many bytes are to be pushed on the stack.
2209 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002210 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002211 // This is a sibcall. The memory operands are available in caller's
2212 // own caller's stack.
2213 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002214 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2215 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002216 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002217
Gordon Henriksen86737662008-01-05 16:56:59 +00002218 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002219 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002220 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002221 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002222 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2223 FPDiff = NumBytesCallerPushed - NumBytes;
2224
2225 // Set the delta of movement of the returnaddr stackslot.
2226 // But only set if delta is greater than previous delta.
2227 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2228 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2229 }
2230
Evan Chengf22f9b32010-02-06 03:28:46 +00002231 if (!IsSibcall)
2232 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002233
Dan Gohman475871a2008-07-27 21:46:04 +00002234 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002235 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002236 if (isTailCall && FPDiff)
2237 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2238 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002239
Dan Gohman475871a2008-07-27 21:46:04 +00002240 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2241 SmallVector<SDValue, 8> MemOpChains;
2242 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002243
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002244 // Walk the register/memloc assignments, inserting copies/loads. In the case
2245 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002246 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2247 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002248 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002249 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002250 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002251 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002252
Chris Lattner423c5f42007-02-28 05:31:48 +00002253 // Promote the value if needed.
2254 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002255 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002256 case CCValAssign::Full: break;
2257 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002258 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002259 break;
2260 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002261 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002262 break;
2263 case CCValAssign::AExt:
Craig Topper7a9a28b2012-08-12 02:23:29 +00002264 if (RegVT.is128BitVector()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002265 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002266 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002267 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2268 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002269 } else
2270 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2271 break;
2272 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002273 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002274 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002275 case CCValAssign::Indirect: {
2276 // Store the argument.
2277 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002278 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002279 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002280 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002281 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002282 Arg = SpillSlot;
2283 break;
2284 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002285 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002286
Chris Lattner423c5f42007-02-28 05:31:48 +00002287 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002288 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2289 if (isVarArg && IsWin64) {
2290 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2291 // shadow reg if callee is a varargs function.
2292 unsigned ShadowReg = 0;
2293 switch (VA.getLocReg()) {
2294 case X86::XMM0: ShadowReg = X86::RCX; break;
2295 case X86::XMM1: ShadowReg = X86::RDX; break;
2296 case X86::XMM2: ShadowReg = X86::R8; break;
2297 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002298 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002299 if (ShadowReg)
2300 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002301 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002302 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002303 assert(VA.isMemLoc());
2304 if (StackPtr.getNode() == 0)
2305 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2306 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2307 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002308 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002309 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002310
Evan Cheng32fe1032006-05-25 00:59:30 +00002311 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002312 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002313 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002314
Chris Lattner88e1fd52009-07-09 04:24:46 +00002315 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002316 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2317 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002318 if (!isTailCall) {
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002319 RegsToPass.push_back(std::make_pair(unsigned(X86::EBX),
2320 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy())));
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002321 } else {
2322 // If we are tail calling and generating PIC/GOT style code load the
2323 // address of the callee into ECX. The value in ecx is used as target of
2324 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2325 // for tail calls on PIC/GOT architectures. Normally we would just put the
2326 // address of GOT into ebx and then call target@PLT. But for tail calls
2327 // ebx would be restored (since ebx is callee saved) before jumping to the
2328 // target@PLT.
2329
2330 // Note: The actual moving to ECX is done further down.
2331 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2332 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2333 !G->getGlobal()->hasProtectedVisibility())
2334 Callee = LowerGlobalAddress(Callee, DAG);
2335 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002336 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002337 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002338 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002339
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002340 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002341 // From AMD64 ABI document:
2342 // For calls that may call functions that use varargs or stdargs
2343 // (prototype-less calls or calls to functions containing ellipsis (...) in
2344 // the declaration) %al is used as hidden argument to specify the number
2345 // of SSE registers used. The contents of %al do not need to match exactly
2346 // the number of registers, but must be an ubound on the number of SSE
2347 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002348
Gordon Henriksen86737662008-01-05 16:56:59 +00002349 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002350 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002351 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2352 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2353 };
2354 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002355 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002356 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002357
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002358 RegsToPass.push_back(std::make_pair(unsigned(X86::AL),
2359 DAG.getConstant(NumXMMRegs, MVT::i8)));
Gordon Henriksen86737662008-01-05 16:56:59 +00002360 }
2361
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002362 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002363 if (isTailCall) {
2364 // Force all the incoming stack arguments to be loaded from the stack
2365 // before any new outgoing arguments are stored to the stack, because the
2366 // outgoing stack slots may alias the incoming argument stack slots, and
2367 // the alias isn't otherwise explicit. This is slightly more conservative
2368 // than necessary, because it means that each store effectively depends
2369 // on every argument instead of just those arguments it would clobber.
2370 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2371
Dan Gohman475871a2008-07-27 21:46:04 +00002372 SmallVector<SDValue, 8> MemOpChains2;
2373 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002374 int FI = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002375 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002376 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2377 CCValAssign &VA = ArgLocs[i];
2378 if (VA.isRegLoc())
2379 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002380 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002381 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002382 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002383 // Create frame index.
2384 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002385 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002386 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002387 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002388
Duncan Sands276dcbd2008-03-21 09:14:45 +00002389 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002390 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002391 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002392 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002393 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002394 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002395 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002396
Dan Gohman98ca4f22009-08-05 01:29:28 +00002397 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2398 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002399 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002400 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002401 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002402 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002403 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002404 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002405 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002406 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002407 }
2408 }
2409
2410 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002411 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002412 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002413
2414 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002415 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002416 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002417 }
2418
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002419 // Build a sequence of copy-to-reg nodes chained together with token chain
2420 // and flag operands which copy the outgoing args into registers.
2421 SDValue InFlag;
2422 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2423 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2424 RegsToPass[i].second, InFlag);
2425 InFlag = Chain.getValue(1);
2426 }
2427
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002428 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2429 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2430 // In the 64-bit large code model, we have to make all calls
2431 // through a register, since the call instruction's 32-bit
2432 // pc-relative offset may not be large enough to hold the whole
2433 // address.
2434 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002435 // If the callee is a GlobalAddress node (quite common, every direct call
2436 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2437 // it.
2438
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002439 // We should use extra load for direct calls to dllimported functions in
2440 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002441 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002442 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002443 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002444 bool ExtraLoad = false;
2445 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002446
Chris Lattner48a7d022009-07-09 05:02:21 +00002447 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2448 // external symbols most go through the PLT in PIC mode. If the symbol
2449 // has hidden or protected visibility, or if it is static or local, then
2450 // we don't need to use the PLT - we can directly call it.
2451 if (Subtarget->isTargetELF() &&
2452 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002453 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002454 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002455 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002456 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002457 (!Subtarget->getTargetTriple().isMacOSX() ||
2458 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002459 // PC-relative references to external symbols should go through $stub,
2460 // unless we're building with the leopard linker or later, which
2461 // automatically synthesizes these stubs.
2462 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002463 } else if (Subtarget->isPICStyleRIPRel() &&
2464 isa<Function>(GV) &&
2465 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2466 // If the function is marked as non-lazy, generate an indirect call
2467 // which loads from the GOT directly. This avoids runtime overhead
2468 // at the cost of eager binding (and one extra byte of encoding).
2469 OpFlags = X86II::MO_GOTPCREL;
2470 WrapperKind = X86ISD::WrapperRIP;
2471 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002472 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002473
Devang Patel0d881da2010-07-06 22:08:15 +00002474 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002475 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002476
2477 // Add a wrapper if needed.
2478 if (WrapperKind != ISD::DELETED_NODE)
2479 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2480 // Add extra indirection if needed.
2481 if (ExtraLoad)
2482 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2483 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002484 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002485 }
Bill Wendling056292f2008-09-16 21:48:12 +00002486 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002487 unsigned char OpFlags = 0;
2488
Evan Cheng1bf891a2010-12-01 22:59:46 +00002489 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2490 // external symbols should go through the PLT.
2491 if (Subtarget->isTargetELF() &&
2492 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2493 OpFlags = X86II::MO_PLT;
2494 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002495 (!Subtarget->getTargetTriple().isMacOSX() ||
2496 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002497 // PC-relative references to external symbols should go through $stub,
2498 // unless we're building with the leopard linker or later, which
2499 // automatically synthesizes these stubs.
2500 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002501 }
Eric Christopherfd179292009-08-27 18:07:15 +00002502
Chris Lattner48a7d022009-07-09 05:02:21 +00002503 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2504 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002505 }
2506
Chris Lattnerd96d0722007-02-25 06:40:16 +00002507 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002508 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002509 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002510
Evan Chengf22f9b32010-02-06 03:28:46 +00002511 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002512 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2513 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002514 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002515 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002516
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002517 Ops.push_back(Chain);
2518 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002519
Dan Gohman98ca4f22009-08-05 01:29:28 +00002520 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002521 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002522
Gordon Henriksen86737662008-01-05 16:56:59 +00002523 // Add argument registers to the end of the list so that they are known live
2524 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002525 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2526 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2527 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002528
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002529 // Add a register mask operand representing the call-preserved registers.
2530 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2531 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2532 assert(Mask && "Missing call preserved mask for calling convention");
2533 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002534
Gabor Greifba36cb52008-08-28 21:40:38 +00002535 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002536 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002537
Dan Gohman98ca4f22009-08-05 01:29:28 +00002538 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002539 // We used to do:
2540 //// If this is the first return lowered for this function, add the regs
2541 //// to the liveout set for the function.
2542 // This isn't right, although it's probably harmless on x86; liveouts
2543 // should be computed from returns not tail calls. Consider a void
2544 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002545 return DAG.getNode(X86ISD::TC_RETURN, dl,
2546 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002547 }
2548
Dale Johannesenace16102009-02-03 19:33:06 +00002549 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002550 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002551
Chris Lattner2d297092006-05-23 18:50:38 +00002552 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002553 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002554 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2555 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002556 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002557 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002558 SR == StackStructReturn)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002559 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002560 // pops the hidden struct pointer, so we have to push it back.
2561 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002562 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002563 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002564 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002565 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002566
Gordon Henriksenae636f82008-01-03 16:47:34 +00002567 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002568 if (!IsSibcall) {
2569 Chain = DAG.getCALLSEQ_END(Chain,
2570 DAG.getIntPtrConstant(NumBytes, true),
2571 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2572 true),
2573 InFlag);
2574 InFlag = Chain.getValue(1);
2575 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002576
Chris Lattner3085e152007-02-25 08:59:22 +00002577 // Handle result values, copying them out of physregs into vregs that we
2578 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002579 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2580 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002581}
2582
Evan Cheng25ab6902006-09-08 06:48:29 +00002583
2584//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002585// Fast Calling Convention (tail call) implementation
2586//===----------------------------------------------------------------------===//
2587
2588// Like std call, callee cleans arguments, convention except that ECX is
2589// reserved for storing the tail called function address. Only 2 registers are
2590// free for argument passing (inreg). Tail call optimization is performed
2591// provided:
2592// * tailcallopt is enabled
2593// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002594// On X86_64 architecture with GOT-style position independent code only local
2595// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002596// To keep the stack aligned according to platform abi the function
2597// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2598// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002599// If a tail called function callee has more arguments than the caller the
2600// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002601// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002602// original REtADDR, but before the saved framepointer or the spilled registers
2603// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2604// stack layout:
2605// arg1
2606// arg2
2607// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002608// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002609// move area ]
2610// (possible EBP)
2611// ESI
2612// EDI
2613// local1 ..
2614
2615/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2616/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002617unsigned
2618X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2619 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002620 MachineFunction &MF = DAG.getMachineFunction();
2621 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002622 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002623 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002624 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002625 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002626 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002627 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2628 // Number smaller than 12 so just add the difference.
2629 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2630 } else {
2631 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002632 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002633 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002634 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002635 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002636}
2637
Evan Cheng5f941932010-02-05 02:21:12 +00002638/// MatchingStackOffset - Return true if the given stack call argument is
2639/// already available in the same position (relatively) of the caller's
2640/// incoming argument stack.
2641static
2642bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2643 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2644 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002645 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2646 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002647 if (Arg.getOpcode() == ISD::CopyFromReg) {
2648 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002649 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002650 return false;
2651 MachineInstr *Def = MRI->getVRegDef(VR);
2652 if (!Def)
2653 return false;
2654 if (!Flags.isByVal()) {
2655 if (!TII->isLoadFromStackSlot(Def, FI))
2656 return false;
2657 } else {
2658 unsigned Opcode = Def->getOpcode();
2659 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2660 Def->getOperand(1).isFI()) {
2661 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002662 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002663 } else
2664 return false;
2665 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002666 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2667 if (Flags.isByVal())
2668 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002669 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002670 // define @foo(%struct.X* %A) {
2671 // tail call @bar(%struct.X* byval %A)
2672 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002673 return false;
2674 SDValue Ptr = Ld->getBasePtr();
2675 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2676 if (!FINode)
2677 return false;
2678 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002679 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002680 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002681 FI = FINode->getIndex();
2682 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002683 } else
2684 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002685
Evan Cheng4cae1332010-03-05 08:38:04 +00002686 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002687 if (!MFI->isFixedObjectIndex(FI))
2688 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002689 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002690}
2691
Dan Gohman98ca4f22009-08-05 01:29:28 +00002692/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2693/// for tail call optimization. Targets which want to do tail call
2694/// optimization should implement this function.
2695bool
2696X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002697 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002698 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002699 bool isCalleeStructRet,
2700 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002701 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002702 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002703 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002704 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002705 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002706 CalleeCC != CallingConv::C)
2707 return false;
2708
Evan Cheng7096ae42010-01-29 06:45:59 +00002709 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002710 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002711 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002712 CallingConv::ID CallerCC = CallerF->getCallingConv();
2713 bool CCMatch = CallerCC == CalleeCC;
2714
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002715 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002716 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002717 return true;
2718 return false;
2719 }
2720
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002721 // Look for obvious safe cases to perform tail call optimization that do not
2722 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002723
Evan Cheng2c12cb42010-03-26 16:26:03 +00002724 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2725 // emit a special epilogue.
2726 if (RegInfo->needsStackRealignment(MF))
2727 return false;
2728
Evan Chenga375d472010-03-15 18:54:48 +00002729 // Also avoid sibcall optimization if either caller or callee uses struct
2730 // return semantics.
2731 if (isCalleeStructRet || isCallerStructRet)
2732 return false;
2733
Chad Rosier2416da32011-06-24 21:15:36 +00002734 // An stdcall caller is expected to clean up its arguments; the callee
2735 // isn't going to do that.
2736 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2737 return false;
2738
Chad Rosier871f6642011-05-18 19:59:50 +00002739 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002740 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002741 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002742
2743 // Optimizing for varargs on Win64 is unlikely to be safe without
2744 // additional testing.
2745 if (Subtarget->isTargetWin64())
2746 return false;
2747
Chad Rosier871f6642011-05-18 19:59:50 +00002748 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002749 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002750 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002751
Chad Rosier871f6642011-05-18 19:59:50 +00002752 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2753 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2754 if (!ArgLocs[i].isRegLoc())
2755 return false;
2756 }
2757
Chad Rosier30450e82011-12-22 22:35:21 +00002758 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2759 // stack. Therefore, if it's not used by the call it is not safe to optimize
2760 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002761 bool Unused = false;
2762 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2763 if (!Ins[i].Used) {
2764 Unused = true;
2765 break;
2766 }
2767 }
2768 if (Unused) {
2769 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002770 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002771 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002772 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002773 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002774 CCValAssign &VA = RVLocs[i];
2775 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2776 return false;
2777 }
2778 }
2779
Evan Cheng13617962010-04-30 01:12:32 +00002780 // If the calling conventions do not match, then we'd better make sure the
2781 // results are returned in the same way as what the caller expects.
2782 if (!CCMatch) {
2783 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002784 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002785 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002786 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2787
2788 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002789 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002790 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002791 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2792
2793 if (RVLocs1.size() != RVLocs2.size())
2794 return false;
2795 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2796 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2797 return false;
2798 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2799 return false;
2800 if (RVLocs1[i].isRegLoc()) {
2801 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2802 return false;
2803 } else {
2804 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2805 return false;
2806 }
2807 }
2808 }
2809
Evan Chenga6bff982010-01-30 01:22:00 +00002810 // If the callee takes no arguments then go on to check the results of the
2811 // call.
2812 if (!Outs.empty()) {
2813 // Check if stack adjustment is needed. For now, do not do this if any
2814 // argument is passed on the stack.
2815 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002816 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002817 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002818
2819 // Allocate shadow area for Win64
2820 if (Subtarget->isTargetWin64()) {
2821 CCInfo.AllocateStack(32, 8);
2822 }
2823
Duncan Sands45907662010-10-31 13:21:44 +00002824 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002825 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002826 MachineFunction &MF = DAG.getMachineFunction();
2827 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2828 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002829
2830 // Check if the arguments are already laid out in the right way as
2831 // the caller's fixed stack objects.
2832 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002833 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2834 const X86InstrInfo *TII =
2835 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002836 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2837 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002838 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002839 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002840 if (VA.getLocInfo() == CCValAssign::Indirect)
2841 return false;
2842 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002843 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2844 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002845 return false;
2846 }
2847 }
2848 }
Evan Cheng9c044672010-05-29 01:35:22 +00002849
2850 // If the tailcall address may be in a register, then make sure it's
2851 // possible to register allocate for it. In 32-bit, the call address can
2852 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002853 // callee-saved registers are restored. These happen to be the same
2854 // registers used to pass 'inreg' arguments so watch out for those.
2855 if (!Subtarget->is64Bit() &&
2856 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002857 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002858 unsigned NumInRegs = 0;
2859 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2860 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002861 if (!VA.isRegLoc())
2862 continue;
2863 unsigned Reg = VA.getLocReg();
2864 switch (Reg) {
2865 default: break;
2866 case X86::EAX: case X86::EDX: case X86::ECX:
2867 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002868 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002869 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002870 }
2871 }
2872 }
Evan Chenga6bff982010-01-30 01:22:00 +00002873 }
Evan Chengb1712452010-01-27 06:25:16 +00002874
Evan Cheng86809cc2010-02-03 03:28:02 +00002875 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002876}
2877
Dan Gohman3df24e62008-09-03 23:12:08 +00002878FastISel *
Bob Wilsond49edb72012-08-03 04:06:28 +00002879X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
2880 const TargetLibraryInfo *libInfo) const {
2881 return X86::createFastISel(funcInfo, libInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002882}
2883
2884
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002885//===----------------------------------------------------------------------===//
2886// Other Lowering Hooks
2887//===----------------------------------------------------------------------===//
2888
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002889static bool MayFoldLoad(SDValue Op) {
2890 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2891}
2892
2893static bool MayFoldIntoStore(SDValue Op) {
2894 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2895}
2896
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002897static bool isTargetShuffle(unsigned Opcode) {
2898 switch(Opcode) {
2899 default: return false;
2900 case X86ISD::PSHUFD:
2901 case X86ISD::PSHUFHW:
2902 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002903 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002904 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002905 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002906 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002907 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002908 case X86ISD::MOVLPS:
2909 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002910 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002911 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002912 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002913 case X86ISD::MOVSS:
2914 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002915 case X86ISD::UNPCKL:
2916 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002917 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002918 case X86ISD::VPERM2X128:
Craig Topperbdcbcb32012-05-06 18:54:26 +00002919 case X86ISD::VPERMI:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002920 return true;
2921 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002922}
2923
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002924static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002925 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002926 switch(Opc) {
2927 default: llvm_unreachable("Unknown x86 shuffle node");
2928 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002929 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002930 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002931 return DAG.getNode(Opc, dl, VT, V1);
2932 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002933}
2934
2935static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002936 SDValue V1, unsigned TargetMask,
2937 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002938 switch(Opc) {
2939 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002940 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002941 case X86ISD::PSHUFHW:
2942 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002943 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00002944 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002945 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2946 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002947}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002948
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002949static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002950 SDValue V1, SDValue V2, unsigned TargetMask,
2951 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002952 switch(Opc) {
2953 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002954 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002955 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002956 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002957 return DAG.getNode(Opc, dl, VT, V1, V2,
2958 DAG.getConstant(TargetMask, MVT::i8));
2959 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002960}
2961
2962static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2963 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2964 switch(Opc) {
2965 default: llvm_unreachable("Unknown x86 shuffle node");
2966 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002967 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002968 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002969 case X86ISD::MOVLPS:
2970 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002971 case X86ISD::MOVSS:
2972 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002973 case X86ISD::UNPCKL:
2974 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002975 return DAG.getNode(Opc, dl, VT, V1, V2);
2976 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002977}
2978
Dan Gohmand858e902010-04-17 15:26:15 +00002979SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002980 MachineFunction &MF = DAG.getMachineFunction();
2981 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2982 int ReturnAddrIndex = FuncInfo->getRAIndex();
2983
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002984 if (ReturnAddrIndex == 0) {
2985 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002986 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002987 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002988 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002989 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002990 }
2991
Evan Cheng25ab6902006-09-08 06:48:29 +00002992 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002993}
2994
2995
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002996bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2997 bool hasSymbolicDisplacement) {
2998 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002999 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003000 return false;
3001
3002 // If we don't have a symbolic displacement - we don't have any extra
3003 // restrictions.
3004 if (!hasSymbolicDisplacement)
3005 return true;
3006
3007 // FIXME: Some tweaks might be needed for medium code model.
3008 if (M != CodeModel::Small && M != CodeModel::Kernel)
3009 return false;
3010
3011 // For small code model we assume that latest object is 16MB before end of 31
3012 // bits boundary. We may also accept pretty large negative constants knowing
3013 // that all objects are in the positive half of address space.
3014 if (M == CodeModel::Small && Offset < 16*1024*1024)
3015 return true;
3016
3017 // For kernel code model we know that all object resist in the negative half
3018 // of 32bits address space. We may not accept negative offsets, since they may
3019 // be just off and we may accept pretty large positive ones.
3020 if (M == CodeModel::Kernel && Offset > 0)
3021 return true;
3022
3023 return false;
3024}
3025
Evan Chengef41ff62011-06-23 17:54:54 +00003026/// isCalleePop - Determines whether the callee is required to pop its
3027/// own arguments. Callee pop is necessary to support tail calls.
3028bool X86::isCalleePop(CallingConv::ID CallingConv,
3029 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3030 if (IsVarArg)
3031 return false;
3032
3033 switch (CallingConv) {
3034 default:
3035 return false;
3036 case CallingConv::X86_StdCall:
3037 return !is64Bit;
3038 case CallingConv::X86_FastCall:
3039 return !is64Bit;
3040 case CallingConv::X86_ThisCall:
3041 return !is64Bit;
3042 case CallingConv::Fast:
3043 return TailCallOpt;
3044 case CallingConv::GHC:
3045 return TailCallOpt;
3046 }
3047}
3048
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003049/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3050/// specific condition code, returning the condition code and the LHS/RHS of the
3051/// comparison to make.
3052static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3053 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003054 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003055 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3056 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3057 // X > -1 -> X == 0, jump !sign.
3058 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003059 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003060 }
3061 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003062 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003063 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003064 }
3065 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003066 // X < 1 -> X <= 0
3067 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003068 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003069 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003070 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003071
Evan Chengd9558e02006-01-06 00:43:03 +00003072 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003073 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003074 case ISD::SETEQ: return X86::COND_E;
3075 case ISD::SETGT: return X86::COND_G;
3076 case ISD::SETGE: return X86::COND_GE;
3077 case ISD::SETLT: return X86::COND_L;
3078 case ISD::SETLE: return X86::COND_LE;
3079 case ISD::SETNE: return X86::COND_NE;
3080 case ISD::SETULT: return X86::COND_B;
3081 case ISD::SETUGT: return X86::COND_A;
3082 case ISD::SETULE: return X86::COND_BE;
3083 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003084 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003085 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003086
Chris Lattner4c78e022008-12-23 23:42:27 +00003087 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003088
Chris Lattner4c78e022008-12-23 23:42:27 +00003089 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003090 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3091 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003092 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3093 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003094 }
3095
Chris Lattner4c78e022008-12-23 23:42:27 +00003096 switch (SetCCOpcode) {
3097 default: break;
3098 case ISD::SETOLT:
3099 case ISD::SETOLE:
3100 case ISD::SETUGT:
3101 case ISD::SETUGE:
3102 std::swap(LHS, RHS);
3103 break;
3104 }
3105
3106 // On a floating point condition, the flags are set as follows:
3107 // ZF PF CF op
3108 // 0 | 0 | 0 | X > Y
3109 // 0 | 0 | 1 | X < Y
3110 // 1 | 0 | 0 | X == Y
3111 // 1 | 1 | 1 | unordered
3112 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003113 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003114 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003115 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003116 case ISD::SETOLT: // flipped
3117 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003118 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003119 case ISD::SETOLE: // flipped
3120 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003121 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003122 case ISD::SETUGT: // flipped
3123 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003124 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003125 case ISD::SETUGE: // flipped
3126 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003127 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003128 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003129 case ISD::SETNE: return X86::COND_NE;
3130 case ISD::SETUO: return X86::COND_P;
3131 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003132 case ISD::SETOEQ:
3133 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003134 }
Evan Chengd9558e02006-01-06 00:43:03 +00003135}
3136
Evan Cheng4a460802006-01-11 00:33:36 +00003137/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3138/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003139/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003140static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003141 switch (X86CC) {
3142 default:
3143 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003144 case X86::COND_B:
3145 case X86::COND_BE:
3146 case X86::COND_E:
3147 case X86::COND_P:
3148 case X86::COND_A:
3149 case X86::COND_AE:
3150 case X86::COND_NE:
3151 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003152 return true;
3153 }
3154}
3155
Evan Chengeb2f9692009-10-27 19:56:55 +00003156/// isFPImmLegal - Returns true if the target can instruction select the
3157/// specified FP immediate natively. If false, the legalizer will
3158/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003159bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003160 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3161 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3162 return true;
3163 }
3164 return false;
3165}
3166
Nate Begeman9008ca62009-04-27 18:41:29 +00003167/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3168/// the specified range (L, H].
3169static bool isUndefOrInRange(int Val, int Low, int Hi) {
3170 return (Val < 0) || (Val >= Low && Val < Hi);
3171}
3172
3173/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3174/// specified value.
3175static bool isUndefOrEqual(int Val, int CmpVal) {
3176 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003177 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003178 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003179}
3180
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003181/// isSequentialOrUndefInRange - Return true if every element in Mask, beginning
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003182/// from position Pos and ending in Pos+Size, falls within the specified
3183/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003184static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Craig Topperb6072642012-05-03 07:26:59 +00003185 unsigned Pos, unsigned Size, int Low) {
3186 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003187 if (!isUndefOrEqual(Mask[i], Low))
3188 return false;
3189 return true;
3190}
3191
Nate Begeman9008ca62009-04-27 18:41:29 +00003192/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3193/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3194/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003195static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003196 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003197 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003198 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003199 return (Mask[0] < 2 && Mask[1] < 2);
3200 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003201}
3202
Nate Begeman9008ca62009-04-27 18:41:29 +00003203/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3204/// is suitable for input to PSHUFHW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003205static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3206 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng0188ecb2006-03-22 18:59:22 +00003207 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003208
Nate Begeman9008ca62009-04-27 18:41:29 +00003209 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003210 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3211 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003212
Evan Cheng506d3df2006-03-29 23:07:14 +00003213 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003214 for (unsigned i = 4; i != 8; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003215 if (!isUndefOrInRange(Mask[i], 4, 8))
Evan Cheng506d3df2006-03-29 23:07:14 +00003216 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003217
Craig Toppera9a568a2012-05-02 08:03:44 +00003218 if (VT == MVT::v16i16) {
3219 // Lower quadword copied in order or undef.
3220 if (!isSequentialOrUndefInRange(Mask, 8, 4, 8))
3221 return false;
3222
3223 // Upper quadword shuffled.
3224 for (unsigned i = 12; i != 16; ++i)
3225 if (!isUndefOrInRange(Mask[i], 12, 16))
3226 return false;
3227 }
3228
Evan Cheng506d3df2006-03-29 23:07:14 +00003229 return true;
3230}
3231
Nate Begeman9008ca62009-04-27 18:41:29 +00003232/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3233/// is suitable for input to PSHUFLW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003234static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3235 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng506d3df2006-03-29 23:07:14 +00003236 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003237
Rafael Espindola15684b22009-04-24 12:40:33 +00003238 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003239 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3240 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003241
Rafael Espindola15684b22009-04-24 12:40:33 +00003242 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003243 for (unsigned i = 0; i != 4; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003244 if (!isUndefOrInRange(Mask[i], 0, 4))
Rafael Espindola15684b22009-04-24 12:40:33 +00003245 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003246
Craig Toppera9a568a2012-05-02 08:03:44 +00003247 if (VT == MVT::v16i16) {
3248 // Upper quadword copied in order.
3249 if (!isSequentialOrUndefInRange(Mask, 12, 4, 12))
3250 return false;
3251
3252 // Lower quadword shuffled.
3253 for (unsigned i = 8; i != 12; ++i)
3254 if (!isUndefOrInRange(Mask[i], 8, 12))
3255 return false;
3256 }
3257
Rafael Espindola15684b22009-04-24 12:40:33 +00003258 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003259}
3260
Nate Begemana09008b2009-10-19 02:17:23 +00003261/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3262/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003263static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3264 const X86Subtarget *Subtarget) {
3265 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3266 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003267 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003268
Craig Topper0e2037b2012-01-20 05:53:00 +00003269 unsigned NumElts = VT.getVectorNumElements();
3270 unsigned NumLanes = VT.getSizeInBits()/128;
3271 unsigned NumLaneElts = NumElts/NumLanes;
3272
3273 // Do not handle 64-bit element shuffles with palignr.
3274 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003275 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003276
Craig Topper0e2037b2012-01-20 05:53:00 +00003277 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3278 unsigned i;
3279 for (i = 0; i != NumLaneElts; ++i) {
3280 if (Mask[i+l] >= 0)
3281 break;
3282 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003283
Craig Topper0e2037b2012-01-20 05:53:00 +00003284 // Lane is all undef, go to next lane
3285 if (i == NumLaneElts)
3286 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003287
Craig Topper0e2037b2012-01-20 05:53:00 +00003288 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003289
Craig Topper0e2037b2012-01-20 05:53:00 +00003290 // Make sure its in this lane in one of the sources
3291 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3292 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003293 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003294
3295 // If not lane 0, then we must match lane 0
3296 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3297 return false;
3298
3299 // Correct second source to be contiguous with first source
3300 if (Start >= (int)NumElts)
3301 Start -= NumElts - NumLaneElts;
3302
3303 // Make sure we're shifting in the right direction.
3304 if (Start <= (int)(i+l))
3305 return false;
3306
3307 Start -= i;
3308
3309 // Check the rest of the elements to see if they are consecutive.
3310 for (++i; i != NumLaneElts; ++i) {
3311 int Idx = Mask[i+l];
3312
3313 // Make sure its in this lane
3314 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3315 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3316 return false;
3317
3318 // If not lane 0, then we must match lane 0
3319 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3320 return false;
3321
3322 if (Idx >= (int)NumElts)
3323 Idx -= NumElts - NumLaneElts;
3324
3325 if (!isUndefOrEqual(Idx, Start+i))
3326 return false;
3327
3328 }
Nate Begemana09008b2009-10-19 02:17:23 +00003329 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003330
Nate Begemana09008b2009-10-19 02:17:23 +00003331 return true;
3332}
3333
Craig Topper1a7700a2012-01-19 08:19:12 +00003334/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3335/// the two vector operands have swapped position.
3336static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3337 unsigned NumElems) {
3338 for (unsigned i = 0; i != NumElems; ++i) {
3339 int idx = Mask[i];
3340 if (idx < 0)
3341 continue;
3342 else if (idx < (int)NumElems)
3343 Mask[i] = idx + NumElems;
3344 else
3345 Mask[i] = idx - NumElems;
3346 }
3347}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003348
Craig Topper1a7700a2012-01-19 08:19:12 +00003349/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3350/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3351/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3352/// reverse of what x86 shuffles want.
3353static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3354 bool Commuted = false) {
3355 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003356 return false;
3357
Craig Topper1a7700a2012-01-19 08:19:12 +00003358 unsigned NumElems = VT.getVectorNumElements();
3359 unsigned NumLanes = VT.getSizeInBits()/128;
3360 unsigned NumLaneElems = NumElems/NumLanes;
3361
3362 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003363 return false;
3364
3365 // VSHUFPSY divides the resulting vector into 4 chunks.
3366 // The sources are also splitted into 4 chunks, and each destination
3367 // chunk must come from a different source chunk.
3368 //
3369 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3370 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3371 //
3372 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3373 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3374 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003375 // VSHUFPDY divides the resulting vector into 4 chunks.
3376 // The sources are also splitted into 4 chunks, and each destination
3377 // chunk must come from a different source chunk.
3378 //
3379 // SRC1 => X3 X2 X1 X0
3380 // SRC2 => Y3 Y2 Y1 Y0
3381 //
3382 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3383 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003384 unsigned HalfLaneElems = NumLaneElems/2;
3385 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3386 for (unsigned i = 0; i != NumLaneElems; ++i) {
3387 int Idx = Mask[i+l];
3388 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3389 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3390 return false;
3391 // For VSHUFPSY, the mask of the second half must be the same as the
3392 // first but with the appropriate offsets. This works in the same way as
3393 // VPERMILPS works with masks.
3394 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3395 continue;
3396 if (!isUndefOrEqual(Idx, Mask[i]+l))
3397 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003398 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003399 }
3400
3401 return true;
3402}
3403
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003404/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3405/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003406static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003407 if (!VT.is128BitVector())
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003408 return false;
3409
Craig Topper7a9a28b2012-08-12 02:23:29 +00003410 unsigned NumElems = VT.getVectorNumElements();
3411
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003412 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003413 return false;
3414
Evan Cheng2064a2b2006-03-28 06:50:32 +00003415 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003416 return isUndefOrEqual(Mask[0], 6) &&
3417 isUndefOrEqual(Mask[1], 7) &&
3418 isUndefOrEqual(Mask[2], 2) &&
3419 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003420}
3421
Nate Begeman0b10b912009-11-07 23:17:15 +00003422/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3423/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3424/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003425static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003426 if (!VT.is128BitVector())
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003427 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003428
Craig Topper7a9a28b2012-08-12 02:23:29 +00003429 unsigned NumElems = VT.getVectorNumElements();
3430
Nate Begeman0b10b912009-11-07 23:17:15 +00003431 if (NumElems != 4)
3432 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003433
Craig Topperdd637ae2012-02-19 05:41:45 +00003434 return isUndefOrEqual(Mask[0], 2) &&
3435 isUndefOrEqual(Mask[1], 3) &&
3436 isUndefOrEqual(Mask[2], 2) &&
3437 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003438}
3439
Evan Cheng5ced1d82006-04-06 23:23:56 +00003440/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3441/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003442static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003443 if (!VT.is128BitVector())
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003444 return false;
3445
Craig Topperdd637ae2012-02-19 05:41:45 +00003446 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003447
Evan Cheng5ced1d82006-04-06 23:23:56 +00003448 if (NumElems != 2 && NumElems != 4)
3449 return false;
3450
Chad Rosier238ae312012-04-30 17:47:15 +00003451 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003452 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003453 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003454
Chad Rosier238ae312012-04-30 17:47:15 +00003455 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003456 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003457 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003458
3459 return true;
3460}
3461
Nate Begeman0b10b912009-11-07 23:17:15 +00003462/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3463/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003464static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003465 if (!VT.is128BitVector())
3466 return false;
3467
Craig Topperdd637ae2012-02-19 05:41:45 +00003468 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003469
Craig Topper7a9a28b2012-08-12 02:23:29 +00003470 if (NumElems != 2 && NumElems != 4)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003471 return false;
3472
Chad Rosier238ae312012-04-30 17:47:15 +00003473 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003474 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003475 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003476
Chad Rosier238ae312012-04-30 17:47:15 +00003477 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3478 if (!isUndefOrEqual(Mask[i + e], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003479 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003480
3481 return true;
3482}
3483
Elena Demikhovsky15963732012-06-26 08:04:10 +00003484//
3485// Some special combinations that can be optimized.
3486//
3487static
3488SDValue Compact8x32ShuffleNode(ShuffleVectorSDNode *SVOp,
3489 SelectionDAG &DAG) {
3490 EVT VT = SVOp->getValueType(0);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003491 DebugLoc dl = SVOp->getDebugLoc();
3492
3493 if (VT != MVT::v8i32 && VT != MVT::v8f32)
3494 return SDValue();
3495
3496 ArrayRef<int> Mask = SVOp->getMask();
3497
3498 // These are the special masks that may be optimized.
3499 static const int MaskToOptimizeEven[] = {0, 8, 2, 10, 4, 12, 6, 14};
3500 static const int MaskToOptimizeOdd[] = {1, 9, 3, 11, 5, 13, 7, 15};
3501 bool MatchEvenMask = true;
3502 bool MatchOddMask = true;
3503 for (int i=0; i<8; ++i) {
3504 if (!isUndefOrEqual(Mask[i], MaskToOptimizeEven[i]))
3505 MatchEvenMask = false;
3506 if (!isUndefOrEqual(Mask[i], MaskToOptimizeOdd[i]))
3507 MatchOddMask = false;
3508 }
3509 static const int CompactionMaskEven[] = {0, 2, -1, -1, 4, 6, -1, -1};
3510 static const int CompactionMaskOdd [] = {1, 3, -1, -1, 5, 7, -1, -1};
3511
3512 const int *CompactionMask;
3513 if (MatchEvenMask)
3514 CompactionMask = CompactionMaskEven;
3515 else if (MatchOddMask)
3516 CompactionMask = CompactionMaskOdd;
3517 else
3518 return SDValue();
3519
3520 SDValue UndefNode = DAG.getNode(ISD::UNDEF, dl, VT);
3521
3522 SDValue Op0 = DAG.getVectorShuffle(VT, dl, SVOp->getOperand(0),
3523 UndefNode, CompactionMask);
3524 SDValue Op1 = DAG.getVectorShuffle(VT, dl, SVOp->getOperand(1),
3525 UndefNode, CompactionMask);
3526 static const int UnpackMask[] = {0, 8, 1, 9, 4, 12, 5, 13};
3527 return DAG.getVectorShuffle(VT, dl, Op0, Op1, UnpackMask);
3528}
3529
Evan Cheng0038e592006-03-28 00:39:58 +00003530/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3531/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003532static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003533 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003534 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003535
3536 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3537 "Unsupported vector type for unpckh");
3538
Craig Topper6347e862011-11-21 06:57:39 +00003539 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003540 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003541 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003542
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003543 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3544 // independently on 128-bit lanes.
3545 unsigned NumLanes = VT.getSizeInBits()/128;
3546 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003547
Craig Topper94438ba2011-12-16 08:06:31 +00003548 for (unsigned l = 0; l != NumLanes; ++l) {
3549 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3550 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003551 i += 2, ++j) {
3552 int BitI = Mask[i];
3553 int BitI1 = Mask[i+1];
3554 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003555 return false;
David Greenea20244d2011-03-02 17:23:43 +00003556 if (V2IsSplat) {
3557 if (!isUndefOrEqual(BitI1, NumElts))
3558 return false;
3559 } else {
3560 if (!isUndefOrEqual(BitI1, j + NumElts))
3561 return false;
3562 }
Evan Cheng39623da2006-04-20 08:58:49 +00003563 }
Evan Cheng0038e592006-03-28 00:39:58 +00003564 }
David Greenea20244d2011-03-02 17:23:43 +00003565
Evan Cheng0038e592006-03-28 00:39:58 +00003566 return true;
3567}
3568
Evan Cheng4fcb9222006-03-28 02:43:26 +00003569/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3570/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003571static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003572 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003573 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003574
3575 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3576 "Unsupported vector type for unpckh");
3577
Craig Topper6347e862011-11-21 06:57:39 +00003578 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003579 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003580 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003581
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003582 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3583 // independently on 128-bit lanes.
3584 unsigned NumLanes = VT.getSizeInBits()/128;
3585 unsigned NumLaneElts = NumElts/NumLanes;
3586
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003587 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003588 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3589 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003590 int BitI = Mask[i];
3591 int BitI1 = Mask[i+1];
3592 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003593 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003594 if (V2IsSplat) {
3595 if (isUndefOrEqual(BitI1, NumElts))
3596 return false;
3597 } else {
3598 if (!isUndefOrEqual(BitI1, j+NumElts))
3599 return false;
3600 }
Evan Cheng39623da2006-04-20 08:58:49 +00003601 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003602 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003603 return true;
3604}
3605
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003606/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3607/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3608/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003609static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003610 bool HasAVX2) {
3611 unsigned NumElts = VT.getVectorNumElements();
3612
3613 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3614 "Unsupported vector type for unpckh");
3615
3616 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3617 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003618 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003619
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003620 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3621 // FIXME: Need a better way to get rid of this, there's no latency difference
3622 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3623 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003624 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003625 return false;
3626
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003627 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3628 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003629 unsigned NumLanes = VT.getSizeInBits()/128;
3630 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003631
Craig Topper94438ba2011-12-16 08:06:31 +00003632 for (unsigned l = 0; l != NumLanes; ++l) {
3633 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3634 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003635 i += 2, ++j) {
3636 int BitI = Mask[i];
3637 int BitI1 = Mask[i+1];
3638
3639 if (!isUndefOrEqual(BitI, j))
3640 return false;
3641 if (!isUndefOrEqual(BitI1, j))
3642 return false;
3643 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003644 }
David Greenea20244d2011-03-02 17:23:43 +00003645
Rafael Espindola15684b22009-04-24 12:40:33 +00003646 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003647}
3648
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003649/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3650/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3651/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003652static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003653 unsigned NumElts = VT.getVectorNumElements();
3654
3655 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3656 "Unsupported vector type for unpckh");
3657
3658 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3659 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003660 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003661
Craig Topper94438ba2011-12-16 08:06:31 +00003662 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3663 // independently on 128-bit lanes.
3664 unsigned NumLanes = VT.getSizeInBits()/128;
3665 unsigned NumLaneElts = NumElts/NumLanes;
3666
3667 for (unsigned l = 0; l != NumLanes; ++l) {
3668 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3669 i != (l+1)*NumLaneElts; i += 2, ++j) {
3670 int BitI = Mask[i];
3671 int BitI1 = Mask[i+1];
3672 if (!isUndefOrEqual(BitI, j))
3673 return false;
3674 if (!isUndefOrEqual(BitI1, j))
3675 return false;
3676 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003677 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003678 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003679}
3680
Evan Cheng017dcc62006-04-21 01:05:10 +00003681/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3682/// specifies a shuffle of elements that is suitable for input to MOVSS,
3683/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003684static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003685 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003686 return false;
Craig Topper7a9a28b2012-08-12 02:23:29 +00003687 if (!VT.is128BitVector())
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003688 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003689
Craig Topperc612d792012-01-02 09:17:37 +00003690 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003691
Nate Begeman9008ca62009-04-27 18:41:29 +00003692 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003693 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003694
Craig Topperc612d792012-01-02 09:17:37 +00003695 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003696 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003697 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003698
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003699 return true;
3700}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003701
Craig Topper70b883b2011-11-28 10:14:51 +00003702/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003703/// as permutations between 128-bit chunks or halves. As an example: this
3704/// shuffle bellow:
3705/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3706/// The first half comes from the second half of V1 and the second half from the
3707/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003708static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003709 if (!HasAVX || !VT.is256BitVector())
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003710 return false;
3711
3712 // The shuffle result is divided into half A and half B. In total the two
3713 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3714 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003715 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003716 bool MatchA = false, MatchB = false;
3717
3718 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003719 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003720 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3721 MatchA = true;
3722 break;
3723 }
3724 }
3725
3726 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003727 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003728 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3729 MatchB = true;
3730 break;
3731 }
3732 }
3733
3734 return MatchA && MatchB;
3735}
3736
Craig Topper70b883b2011-11-28 10:14:51 +00003737/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3738/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003739static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003740 EVT VT = SVOp->getValueType(0);
3741
Craig Topperc612d792012-01-02 09:17:37 +00003742 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003743
Craig Topperc612d792012-01-02 09:17:37 +00003744 unsigned FstHalf = 0, SndHalf = 0;
3745 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003746 if (SVOp->getMaskElt(i) > 0) {
3747 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3748 break;
3749 }
3750 }
Craig Topperc612d792012-01-02 09:17:37 +00003751 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003752 if (SVOp->getMaskElt(i) > 0) {
3753 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3754 break;
3755 }
3756 }
3757
3758 return (FstHalf | (SndHalf << 4));
3759}
3760
Craig Topper70b883b2011-11-28 10:14:51 +00003761/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003762/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3763/// Note that VPERMIL mask matching is different depending whether theunderlying
3764/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3765/// to the same elements of the low, but to the higher half of the source.
3766/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003767/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003768static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003769 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003770 return false;
3771
Craig Topperc612d792012-01-02 09:17:37 +00003772 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003773 // Only match 256-bit with 32/64-bit types
3774 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003775 return false;
3776
Craig Topperc612d792012-01-02 09:17:37 +00003777 unsigned NumLanes = VT.getSizeInBits()/128;
3778 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003779 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003780 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003781 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003782 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003783 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003784 continue;
3785 // VPERMILPS handling
3786 if (Mask[i] < 0)
3787 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003788 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003789 return false;
3790 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003791 }
3792
3793 return true;
3794}
3795
Craig Topper5aaffa82012-02-19 02:53:47 +00003796/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003797/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003798/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003799static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003800 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003801 if (!VT.is128BitVector())
Craig Topper97327dc2012-03-18 22:50:10 +00003802 return false;
Craig Topper7a9a28b2012-08-12 02:23:29 +00003803
3804 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003805 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003806 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003807
Nate Begeman9008ca62009-04-27 18:41:29 +00003808 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003809 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003810
Craig Topperc612d792012-01-02 09:17:37 +00003811 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003812 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3813 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3814 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003815 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003816
Evan Cheng39623da2006-04-20 08:58:49 +00003817 return true;
3818}
3819
Evan Chengd9539472006-04-14 21:59:03 +00003820/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3821/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003822/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003823static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003824 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003825 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003826 return false;
3827
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003828 unsigned NumElems = VT.getVectorNumElements();
3829
3830 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3831 (VT.getSizeInBits() == 256 && NumElems != 8))
3832 return false;
3833
3834 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003835 for (unsigned i = 0; i != NumElems; i += 2)
3836 if (!isUndefOrEqual(Mask[i], i+1) ||
3837 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003838 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003839
3840 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003841}
3842
3843/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3844/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003845/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003846static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003847 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003848 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003849 return false;
3850
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003851 unsigned NumElems = VT.getVectorNumElements();
3852
3853 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3854 (VT.getSizeInBits() == 256 && NumElems != 8))
3855 return false;
3856
3857 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003858 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003859 if (!isUndefOrEqual(Mask[i], i) ||
3860 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003861 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003862
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003863 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003864}
3865
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003866/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3867/// specifies a shuffle of elements that is suitable for input to 256-bit
3868/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003869static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003870 if (!HasAVX || !VT.is256BitVector())
3871 return false;
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003872
Craig Topper7a9a28b2012-08-12 02:23:29 +00003873 unsigned NumElts = VT.getVectorNumElements();
3874 if (NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003875 return false;
3876
Craig Topperc612d792012-01-02 09:17:37 +00003877 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003878 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003879 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003880 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003881 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003882 return false;
3883 return true;
3884}
3885
Evan Cheng0b457f02008-09-25 20:50:48 +00003886/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003887/// specifies a shuffle of elements that is suitable for input to 128-bit
3888/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003889static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003890 if (!VT.is128BitVector())
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003891 return false;
3892
Craig Topperc612d792012-01-02 09:17:37 +00003893 unsigned e = VT.getVectorNumElements() / 2;
3894 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003895 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003896 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003897 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003898 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003899 return false;
3900 return true;
3901}
3902
David Greenec38a03e2011-02-03 15:50:00 +00003903/// isVEXTRACTF128Index - Return true if the specified
3904/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3905/// suitable for input to VEXTRACTF128.
3906bool X86::isVEXTRACTF128Index(SDNode *N) {
3907 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3908 return false;
3909
3910 // The index should be aligned on a 128-bit boundary.
3911 uint64_t Index =
3912 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3913
3914 unsigned VL = N->getValueType(0).getVectorNumElements();
3915 unsigned VBits = N->getValueType(0).getSizeInBits();
3916 unsigned ElSize = VBits / VL;
3917 bool Result = (Index * ElSize) % 128 == 0;
3918
3919 return Result;
3920}
3921
David Greeneccacdc12011-02-04 16:08:29 +00003922/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3923/// operand specifies a subvector insert that is suitable for input to
3924/// VINSERTF128.
3925bool X86::isVINSERTF128Index(SDNode *N) {
3926 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3927 return false;
3928
3929 // The index should be aligned on a 128-bit boundary.
3930 uint64_t Index =
3931 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3932
3933 unsigned VL = N->getValueType(0).getVectorNumElements();
3934 unsigned VBits = N->getValueType(0).getSizeInBits();
3935 unsigned ElSize = VBits / VL;
3936 bool Result = (Index * ElSize) % 128 == 0;
3937
3938 return Result;
3939}
3940
Evan Cheng63d33002006-03-22 08:01:21 +00003941/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003942/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003943/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003944static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003945 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003946
Craig Topper1a7700a2012-01-19 08:19:12 +00003947 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3948 "Unsupported vector type for PSHUF/SHUFP");
3949
3950 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3951 // independently on 128-bit lanes.
3952 unsigned NumElts = VT.getVectorNumElements();
3953 unsigned NumLanes = VT.getSizeInBits()/128;
3954 unsigned NumLaneElts = NumElts/NumLanes;
3955
3956 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3957 "Only supports 2 or 4 elements per lane");
3958
3959 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003960 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003961 for (unsigned i = 0; i != NumElts; ++i) {
3962 int Elt = N->getMaskElt(i);
3963 if (Elt < 0) continue;
Craig Topper6b28d352012-05-03 07:12:59 +00003964 Elt &= NumLaneElts - 1;
3965 unsigned ShAmt = (i << Shift) % 8;
Craig Topper1a7700a2012-01-19 08:19:12 +00003966 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003967 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003968
Evan Cheng63d33002006-03-22 08:01:21 +00003969 return Mask;
3970}
3971
Evan Cheng506d3df2006-03-29 23:07:14 +00003972/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003973/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003974static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00003975 EVT VT = N->getValueType(0);
3976
3977 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
3978 "Unsupported vector type for PSHUFHW");
3979
3980 unsigned NumElts = VT.getVectorNumElements();
3981
Evan Cheng506d3df2006-03-29 23:07:14 +00003982 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00003983 for (unsigned l = 0; l != NumElts; l += 8) {
3984 // 8 nodes per lane, but we only care about the last 4.
3985 for (unsigned i = 0; i < 4; ++i) {
3986 int Elt = N->getMaskElt(l+i+4);
3987 if (Elt < 0) continue;
3988 Elt &= 0x3; // only 2-bits.
3989 Mask |= Elt << (i * 2);
3990 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003991 }
Craig Topper6b28d352012-05-03 07:12:59 +00003992
Evan Cheng506d3df2006-03-29 23:07:14 +00003993 return Mask;
3994}
3995
3996/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003997/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003998static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00003999 EVT VT = N->getValueType(0);
4000
4001 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4002 "Unsupported vector type for PSHUFHW");
4003
4004 unsigned NumElts = VT.getVectorNumElements();
4005
Evan Cheng506d3df2006-03-29 23:07:14 +00004006 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004007 for (unsigned l = 0; l != NumElts; l += 8) {
4008 // 8 nodes per lane, but we only care about the first 4.
4009 for (unsigned i = 0; i < 4; ++i) {
4010 int Elt = N->getMaskElt(l+i);
4011 if (Elt < 0) continue;
4012 Elt &= 0x3; // only 2-bits
4013 Mask |= Elt << (i * 2);
4014 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004015 }
Craig Topper6b28d352012-05-03 07:12:59 +00004016
Evan Cheng506d3df2006-03-29 23:07:14 +00004017 return Mask;
4018}
4019
Nate Begemana09008b2009-10-19 02:17:23 +00004020/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4021/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004022static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
4023 EVT VT = SVOp->getValueType(0);
4024 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004025
Craig Topper0e2037b2012-01-20 05:53:00 +00004026 unsigned NumElts = VT.getVectorNumElements();
4027 unsigned NumLanes = VT.getSizeInBits()/128;
4028 unsigned NumLaneElts = NumElts/NumLanes;
4029
4030 int Val = 0;
4031 unsigned i;
4032 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004033 Val = SVOp->getMaskElt(i);
4034 if (Val >= 0)
4035 break;
4036 }
Craig Topper0e2037b2012-01-20 05:53:00 +00004037 if (Val >= (int)NumElts)
4038 Val -= NumElts - NumLaneElts;
4039
Eli Friedman63f8dde2011-07-25 21:36:45 +00004040 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004041 return (Val - i) * EltSize;
4042}
4043
David Greenec38a03e2011-02-03 15:50:00 +00004044/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4045/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4046/// instructions.
4047unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4048 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4049 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4050
4051 uint64_t Index =
4052 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4053
4054 EVT VecVT = N->getOperand(0).getValueType();
4055 EVT ElVT = VecVT.getVectorElementType();
4056
4057 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004058 return Index / NumElemsPerChunk;
4059}
4060
David Greeneccacdc12011-02-04 16:08:29 +00004061/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4062/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4063/// instructions.
4064unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4065 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4066 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4067
4068 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004069 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004070
4071 EVT VecVT = N->getValueType(0);
4072 EVT ElVT = VecVT.getVectorElementType();
4073
4074 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004075 return Index / NumElemsPerChunk;
4076}
4077
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004078/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
4079/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
4080/// Handles 256-bit.
4081static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
4082 EVT VT = N->getValueType(0);
4083
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004084 unsigned NumElts = VT.getVectorNumElements();
4085
Craig Topper095c5282012-04-15 23:48:57 +00004086 assert((VT.is256BitVector() && NumElts == 4) &&
4087 "Unsupported vector type for VPERMQ/VPERMPD");
4088
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004089 unsigned Mask = 0;
4090 for (unsigned i = 0; i != NumElts; ++i) {
4091 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00004092 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004093 continue;
4094 Mask |= Elt << (i*2);
4095 }
4096
4097 return Mask;
4098}
Evan Cheng37b73872009-07-30 08:33:02 +00004099/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4100/// constant +0.0.
4101bool X86::isZeroNode(SDValue Elt) {
4102 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004103 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004104 (isa<ConstantFPSDNode>(Elt) &&
4105 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4106}
4107
Nate Begeman9008ca62009-04-27 18:41:29 +00004108/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4109/// their permute mask.
4110static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4111 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004112 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004113 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004114 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004115
Nate Begeman5a5ca152009-04-29 05:20:52 +00004116 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00004117 int Idx = SVOp->getMaskElt(i);
4118 if (Idx >= 0) {
4119 if (Idx < (int)NumElems)
4120 Idx += NumElems;
4121 else
4122 Idx -= NumElems;
4123 }
4124 MaskVec.push_back(Idx);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004125 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004126 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4127 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004128}
4129
Evan Cheng533a0aa2006-04-19 20:35:22 +00004130/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4131/// match movhlps. The lower half elements should come from upper half of
4132/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004133/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004134static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004135 if (!VT.is128BitVector())
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004136 return false;
4137 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004138 return false;
4139 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004140 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004141 return false;
4142 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004143 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004144 return false;
4145 return true;
4146}
4147
Evan Cheng5ced1d82006-04-06 23:23:56 +00004148/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004149/// is promoted to a vector. It also returns the LoadSDNode by reference if
4150/// required.
4151static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004152 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4153 return false;
4154 N = N->getOperand(0).getNode();
4155 if (!ISD::isNON_EXTLoad(N))
4156 return false;
4157 if (LD)
4158 *LD = cast<LoadSDNode>(N);
4159 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004160}
4161
Dan Gohman65fd6562011-11-03 21:49:52 +00004162// Test whether the given value is a vector value which will be legalized
4163// into a load.
4164static bool WillBeConstantPoolLoad(SDNode *N) {
4165 if (N->getOpcode() != ISD::BUILD_VECTOR)
4166 return false;
4167
4168 // Check for any non-constant elements.
4169 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4170 switch (N->getOperand(i).getNode()->getOpcode()) {
4171 case ISD::UNDEF:
4172 case ISD::ConstantFP:
4173 case ISD::Constant:
4174 break;
4175 default:
4176 return false;
4177 }
4178
4179 // Vectors of all-zeros and all-ones are materialized with special
4180 // instructions rather than being loaded.
4181 return !ISD::isBuildVectorAllZeros(N) &&
4182 !ISD::isBuildVectorAllOnes(N);
4183}
4184
Evan Cheng533a0aa2006-04-19 20:35:22 +00004185/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4186/// match movlp{s|d}. The lower half elements should come from lower half of
4187/// V1 (and in order), and the upper half elements should come from the upper
4188/// half of V2 (and in order). And since V1 will become the source of the
4189/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004190static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004191 ArrayRef<int> Mask, EVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004192 if (!VT.is128BitVector())
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004193 return false;
4194
Evan Cheng466685d2006-10-09 20:57:25 +00004195 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004196 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004197 // Is V2 is a vector load, don't do this transformation. We will try to use
4198 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004199 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004200 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004201
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004202 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004203
Evan Cheng533a0aa2006-04-19 20:35:22 +00004204 if (NumElems != 2 && NumElems != 4)
4205 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004206 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004207 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004208 return false;
Chad Rosier238ae312012-04-30 17:47:15 +00004209 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004210 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004211 return false;
4212 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004213}
4214
Evan Cheng39623da2006-04-20 08:58:49 +00004215/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4216/// all the same.
4217static bool isSplatVector(SDNode *N) {
4218 if (N->getOpcode() != ISD::BUILD_VECTOR)
4219 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004220
Dan Gohman475871a2008-07-27 21:46:04 +00004221 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004222 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4223 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004224 return false;
4225 return true;
4226}
4227
Evan Cheng213d2cf2007-05-17 18:45:50 +00004228/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004229/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004230/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004231static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004232 SDValue V1 = N->getOperand(0);
4233 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004234 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4235 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004236 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004237 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004238 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004239 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4240 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004241 if (Opc != ISD::BUILD_VECTOR ||
4242 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004243 return false;
4244 } else if (Idx >= 0) {
4245 unsigned Opc = V1.getOpcode();
4246 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4247 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004248 if (Opc != ISD::BUILD_VECTOR ||
4249 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004250 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004251 }
4252 }
4253 return true;
4254}
4255
4256/// getZeroVector - Returns a vector of specified type with all zero elements.
4257///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004258static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004259 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004260 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004261 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004262
Dale Johannesen0488fb62010-09-30 23:57:10 +00004263 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004264 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004265 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004266 if (Size == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004267 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004268 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4269 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4270 } else { // SSE1
4271 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4272 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4273 }
Craig Topper9d352402012-04-23 07:24:41 +00004274 } else if (Size == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004275 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004276 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4277 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4278 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4279 } else {
4280 // 256-bit logic and arithmetic instructions in AVX are all
4281 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4282 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4283 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4284 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4285 }
Craig Topper9d352402012-04-23 07:24:41 +00004286 } else
4287 llvm_unreachable("Unexpected vector type");
4288
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004289 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004290}
4291
Chris Lattner8a594482007-11-25 00:24:49 +00004292/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004293/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4294/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4295/// Then bitcast to their original type, ensuring they get CSE'd.
4296static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4297 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004298 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004299 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004300
Owen Anderson825b72b2009-08-11 20:47:22 +00004301 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004302 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004303 if (Size == 256) {
Craig Topper745a86b2011-11-19 22:34:59 +00004304 if (HasAVX2) { // AVX2
4305 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4306 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4307 } else { // AVX
4308 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004309 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004310 }
Craig Topper9d352402012-04-23 07:24:41 +00004311 } else if (Size == 128) {
Craig Topper745a86b2011-11-19 22:34:59 +00004312 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004313 } else
4314 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004315
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004316 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004317}
4318
Evan Cheng39623da2006-04-20 08:58:49 +00004319/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4320/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004321static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004322 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004323 if (Mask[i] > (int)NumElems) {
4324 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004325 }
Evan Cheng39623da2006-04-20 08:58:49 +00004326 }
Evan Cheng39623da2006-04-20 08:58:49 +00004327}
4328
Evan Cheng017dcc62006-04-21 01:05:10 +00004329/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4330/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004331static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004332 SDValue V2) {
4333 unsigned NumElems = VT.getVectorNumElements();
4334 SmallVector<int, 8> Mask;
4335 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004336 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004337 Mask.push_back(i);
4338 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004339}
4340
Nate Begeman9008ca62009-04-27 18:41:29 +00004341/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004342static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004343 SDValue V2) {
4344 unsigned NumElems = VT.getVectorNumElements();
4345 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004346 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004347 Mask.push_back(i);
4348 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004349 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004350 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004351}
4352
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004353/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004354static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004355 SDValue V2) {
4356 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004357 SmallVector<int, 8> Mask;
Chad Rosier238ae312012-04-30 17:47:15 +00004358 for (unsigned i = 0, Half = NumElems/2; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004359 Mask.push_back(i + Half);
4360 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004361 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004362 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004363}
4364
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004365// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004366// a generic shuffle instruction because the target has no such instructions.
4367// Generate shuffles which repeat i16 and i8 several times until they can be
4368// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004369static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004370 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004371 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004372 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004373
Nate Begeman9008ca62009-04-27 18:41:29 +00004374 while (NumElems > 4) {
4375 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004376 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004377 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004378 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004379 EltNo -= NumElems/2;
4380 }
4381 NumElems >>= 1;
4382 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004383 return V;
4384}
Eric Christopherfd179292009-08-27 18:07:15 +00004385
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004386/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4387static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4388 EVT VT = V.getValueType();
4389 DebugLoc dl = V.getDebugLoc();
Craig Topper9d352402012-04-23 07:24:41 +00004390 unsigned Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004391
Craig Topper9d352402012-04-23 07:24:41 +00004392 if (Size == 128) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004393 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004394 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004395 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4396 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004397 } else if (Size == 256) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004398 // To use VPERMILPS to splat scalars, the second half of indicies must
4399 // refer to the higher part, which is a duplication of the lower one,
4400 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004401 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4402 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004403
4404 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4405 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4406 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004407 } else
4408 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004409
4410 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4411}
4412
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004413/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004414static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4415 EVT SrcVT = SV->getValueType(0);
4416 SDValue V1 = SV->getOperand(0);
4417 DebugLoc dl = SV->getDebugLoc();
4418
4419 int EltNo = SV->getSplatIndex();
4420 int NumElems = SrcVT.getVectorNumElements();
4421 unsigned Size = SrcVT.getSizeInBits();
4422
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004423 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4424 "Unknown how to promote splat for type");
4425
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004426 // Extract the 128-bit part containing the splat element and update
4427 // the splat element index when it refers to the higher register.
4428 if (Size == 256) {
Craig Topper7d1e3dc2012-04-30 05:17:10 +00004429 V1 = Extract128BitVector(V1, EltNo, DAG, dl);
4430 if (EltNo >= NumElems/2)
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004431 EltNo -= NumElems/2;
4432 }
4433
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004434 // All i16 and i8 vector types can't be used directly by a generic shuffle
4435 // instruction because the target has no such instruction. Generate shuffles
4436 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004437 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004438 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004439 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004440 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004441
4442 // Recreate the 256-bit vector and place the same 128-bit vector
4443 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004444 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004445 if (Size == 256) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004446 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004447 }
4448
4449 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004450}
4451
Evan Chengba05f722006-04-21 23:03:30 +00004452/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004453/// vector of zero or undef vector. This produces a shuffle where the low
4454/// element of V2 is swizzled into the zero/undef vector, landing at element
4455/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004456static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004457 bool IsZero,
4458 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004459 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004460 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004461 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004462 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004463 unsigned NumElems = VT.getVectorNumElements();
4464 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004465 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004466 // If this is the insertion idx, put the low elt of V2 here.
4467 MaskVec.push_back(i == Idx ? NumElems : i);
4468 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004469}
4470
Craig Toppera1ffc682012-03-20 06:42:26 +00004471/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4472/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004473/// Sets IsUnary to true if only uses one source.
Craig Topperd978c542012-05-06 19:46:21 +00004474static bool getTargetShuffleMask(SDNode *N, MVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004475 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004476 unsigned NumElems = VT.getVectorNumElements();
4477 SDValue ImmN;
4478
Craig Topper89f4e662012-03-20 07:17:59 +00004479 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004480 switch(N->getOpcode()) {
4481 case X86ISD::SHUFP:
4482 ImmN = N->getOperand(N->getNumOperands()-1);
4483 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4484 break;
4485 case X86ISD::UNPCKH:
4486 DecodeUNPCKHMask(VT, Mask);
4487 break;
4488 case X86ISD::UNPCKL:
4489 DecodeUNPCKLMask(VT, Mask);
4490 break;
4491 case X86ISD::MOVHLPS:
4492 DecodeMOVHLPSMask(NumElems, Mask);
4493 break;
4494 case X86ISD::MOVLHPS:
4495 DecodeMOVLHPSMask(NumElems, Mask);
4496 break;
4497 case X86ISD::PSHUFD:
4498 case X86ISD::VPERMILP:
4499 ImmN = N->getOperand(N->getNumOperands()-1);
4500 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004501 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004502 break;
4503 case X86ISD::PSHUFHW:
4504 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004505 DecodePSHUFHWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004506 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004507 break;
4508 case X86ISD::PSHUFLW:
4509 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004510 DecodePSHUFLWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004511 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004512 break;
Craig Topperbdcbcb32012-05-06 18:54:26 +00004513 case X86ISD::VPERMI:
4514 ImmN = N->getOperand(N->getNumOperands()-1);
4515 DecodeVPERMMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4516 IsUnary = true;
4517 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004518 case X86ISD::MOVSS:
4519 case X86ISD::MOVSD: {
4520 // The index 0 always comes from the first element of the second source,
4521 // this is why MOVSS and MOVSD are used in the first place. The other
4522 // elements come from the other positions of the first source vector
4523 Mask.push_back(NumElems);
4524 for (unsigned i = 1; i != NumElems; ++i) {
4525 Mask.push_back(i);
4526 }
4527 break;
4528 }
4529 case X86ISD::VPERM2X128:
4530 ImmN = N->getOperand(N->getNumOperands()-1);
4531 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004532 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004533 break;
4534 case X86ISD::MOVDDUP:
4535 case X86ISD::MOVLHPD:
4536 case X86ISD::MOVLPD:
4537 case X86ISD::MOVLPS:
4538 case X86ISD::MOVSHDUP:
4539 case X86ISD::MOVSLDUP:
4540 case X86ISD::PALIGN:
4541 // Not yet implemented
4542 return false;
4543 default: llvm_unreachable("unknown target shuffle node");
4544 }
4545
4546 return true;
4547}
4548
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004549/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4550/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004551static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004552 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004553 if (Depth == 6)
4554 return SDValue(); // Limit search depth.
4555
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004556 SDValue V = SDValue(N, 0);
4557 EVT VT = V.getValueType();
4558 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004559
4560 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4561 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004562 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004563
Craig Topper3d092db2012-03-21 02:14:01 +00004564 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004565 return DAG.getUNDEF(VT.getVectorElementType());
4566
Craig Topperd156dc12012-02-06 07:17:51 +00004567 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004568 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4569 : SV->getOperand(1);
4570 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004571 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004572
4573 // Recurse into target specific vector shuffles to find scalars.
4574 if (isTargetShuffle(Opcode)) {
Craig Topperd978c542012-05-06 19:46:21 +00004575 MVT ShufVT = V.getValueType().getSimpleVT();
4576 unsigned NumElems = ShufVT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004577 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004578 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004579 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004580
Craig Topperd978c542012-05-06 19:46:21 +00004581 if (!getTargetShuffleMask(N, ShufVT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004582 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004583
Craig Topper3d092db2012-03-21 02:14:01 +00004584 int Elt = ShuffleMask[Index];
4585 if (Elt < 0)
Craig Topperd978c542012-05-06 19:46:21 +00004586 return DAG.getUNDEF(ShufVT.getVectorElementType());
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004587
Craig Topper3d092db2012-03-21 02:14:01 +00004588 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd978c542012-05-06 19:46:21 +00004589 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004590 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004591 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004592 }
4593
4594 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004595 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004596 V = V.getOperand(0);
4597 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004598 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004599
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004600 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004601 return SDValue();
4602 }
4603
4604 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4605 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004606 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004607
4608 if (V.getOpcode() == ISD::BUILD_VECTOR)
4609 return V.getOperand(Index);
4610
4611 return SDValue();
4612}
4613
4614/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4615/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004616/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004617static
Craig Topper3d092db2012-03-21 02:14:01 +00004618unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004619 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004620 unsigned i;
4621 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004622 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004623 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004624 if (!(Elt.getNode() &&
4625 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4626 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004627 }
4628
4629 return i;
4630}
4631
Craig Topper3d092db2012-03-21 02:14:01 +00004632/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4633/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004634/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4635static
Craig Topper3d092db2012-03-21 02:14:01 +00004636bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4637 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4638 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004639 bool SeenV1 = false;
4640 bool SeenV2 = false;
4641
Craig Topper3d092db2012-03-21 02:14:01 +00004642 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004643 int Idx = SVOp->getMaskElt(i);
4644 // Ignore undef indicies
4645 if (Idx < 0)
4646 continue;
4647
Craig Topper3d092db2012-03-21 02:14:01 +00004648 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004649 SeenV1 = true;
4650 else
4651 SeenV2 = true;
4652
4653 // Only accept consecutive elements from the same vector
4654 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4655 return false;
4656 }
4657
4658 OpNum = SeenV1 ? 0 : 1;
4659 return true;
4660}
4661
4662/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4663/// logical left shift of a vector.
4664static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4665 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4666 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4667 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4668 false /* check zeros from right */, DAG);
4669 unsigned OpSrc;
4670
4671 if (!NumZeros)
4672 return false;
4673
4674 // Considering the elements in the mask that are not consecutive zeros,
4675 // check if they consecutively come from only one of the source vectors.
4676 //
4677 // V1 = {X, A, B, C} 0
4678 // \ \ \ /
4679 // vector_shuffle V1, V2 <1, 2, 3, X>
4680 //
4681 if (!isShuffleMaskConsecutive(SVOp,
4682 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004683 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004684 NumZeros, // Where to start looking in the src vector
4685 NumElems, // Number of elements in vector
4686 OpSrc)) // Which source operand ?
4687 return false;
4688
4689 isLeft = false;
4690 ShAmt = NumZeros;
4691 ShVal = SVOp->getOperand(OpSrc);
4692 return true;
4693}
4694
4695/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4696/// logical left shift of a vector.
4697static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4698 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4699 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4700 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4701 true /* check zeros from left */, DAG);
4702 unsigned OpSrc;
4703
4704 if (!NumZeros)
4705 return false;
4706
4707 // Considering the elements in the mask that are not consecutive zeros,
4708 // check if they consecutively come from only one of the source vectors.
4709 //
4710 // 0 { A, B, X, X } = V2
4711 // / \ / /
4712 // vector_shuffle V1, V2 <X, X, 4, 5>
4713 //
4714 if (!isShuffleMaskConsecutive(SVOp,
4715 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004716 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004717 0, // Where to start looking in the src vector
4718 NumElems, // Number of elements in vector
4719 OpSrc)) // Which source operand ?
4720 return false;
4721
4722 isLeft = true;
4723 ShAmt = NumZeros;
4724 ShVal = SVOp->getOperand(OpSrc);
4725 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004726}
4727
4728/// isVectorShift - Returns true if the shuffle can be implemented as a
4729/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004730static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004731 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004732 // Although the logic below support any bitwidth size, there are no
4733 // shift instructions which handle more than 128-bit vectors.
Craig Topper7a9a28b2012-08-12 02:23:29 +00004734 if (!SVOp->getValueType(0).is128BitVector())
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004735 return false;
4736
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004737 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4738 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4739 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004740
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004741 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004742}
4743
Evan Chengc78d3b42006-04-24 18:01:45 +00004744/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4745///
Dan Gohman475871a2008-07-27 21:46:04 +00004746static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004747 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004748 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004749 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004750 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004751 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004752 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004753
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004754 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004755 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004756 bool First = true;
4757 for (unsigned i = 0; i < 16; ++i) {
4758 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4759 if (ThisIsNonZero && First) {
4760 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004761 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004762 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004763 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004764 First = false;
4765 }
4766
4767 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004768 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004769 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4770 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004771 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004772 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004773 }
4774 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004775 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4776 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4777 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004778 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004779 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004780 } else
4781 ThisElt = LastElt;
4782
Gabor Greifba36cb52008-08-28 21:40:38 +00004783 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004784 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004785 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004786 }
4787 }
4788
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004789 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004790}
4791
Bill Wendlinga348c562007-03-22 18:42:45 +00004792/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004793///
Dan Gohman475871a2008-07-27 21:46:04 +00004794static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004795 unsigned NumNonZero, unsigned NumZero,
4796 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004797 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004798 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004799 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004800 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004801
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004802 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004803 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004804 bool First = true;
4805 for (unsigned i = 0; i < 8; ++i) {
4806 bool isNonZero = (NonZeros & (1 << i)) != 0;
4807 if (isNonZero) {
4808 if (First) {
4809 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004810 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004811 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004812 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004813 First = false;
4814 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004815 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004816 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004817 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004818 }
4819 }
4820
4821 return V;
4822}
4823
Evan Chengf26ffe92008-05-29 08:22:04 +00004824/// getVShift - Return a vector logical shift node.
4825///
Owen Andersone50ed302009-08-10 22:56:29 +00004826static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004827 unsigned NumBits, SelectionDAG &DAG,
4828 const TargetLowering &TLI, DebugLoc dl) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004829 assert(VT.is128BitVector() && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004830 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004831 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004832 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4833 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004834 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004835 DAG.getConstant(NumBits,
4836 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004837}
4838
Dan Gohman475871a2008-07-27 21:46:04 +00004839SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004840X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004841 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004842
Evan Chengc3630942009-12-09 21:00:30 +00004843 // Check if the scalar load can be widened into a vector load. And if
4844 // the address is "base + cst" see if the cst can be "absorbed" into
4845 // the shuffle mask.
4846 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4847 SDValue Ptr = LD->getBasePtr();
4848 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4849 return SDValue();
4850 EVT PVT = LD->getValueType(0);
4851 if (PVT != MVT::i32 && PVT != MVT::f32)
4852 return SDValue();
4853
4854 int FI = -1;
4855 int64_t Offset = 0;
4856 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4857 FI = FINode->getIndex();
4858 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004859 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004860 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4861 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4862 Offset = Ptr.getConstantOperandVal(1);
4863 Ptr = Ptr.getOperand(0);
4864 } else {
4865 return SDValue();
4866 }
4867
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004868 // FIXME: 256-bit vector instructions don't require a strict alignment,
4869 // improve this code to support it better.
4870 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004871 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004872 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004873 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004874 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004875 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004876 // Can't change the alignment. FIXME: It's possible to compute
4877 // the exact stack offset and reference FI + adjust offset instead.
4878 // If someone *really* cares about this. That's the way to implement it.
4879 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004880 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004881 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004882 }
4883 }
4884
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004885 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004886 // Ptr + (Offset & ~15).
4887 if (Offset < 0)
4888 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004889 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004890 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004891 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004892 if (StartOffset)
4893 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4894 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4895
4896 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00004897 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004898
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004899 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4900 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004901 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004902 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004903
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004904 SmallVector<int, 8> Mask;
Craig Topper66ddd152012-04-27 22:54:43 +00004905 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004906 Mask.push_back(EltNo);
4907
Craig Toppercc3000632012-01-30 07:50:31 +00004908 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004909 }
4910
4911 return SDValue();
4912}
4913
Michael J. Spencerec38de22010-10-10 22:04:20 +00004914/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4915/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004916/// load which has the same value as a build_vector whose operands are 'elts'.
4917///
4918/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004919///
Nate Begeman1449f292010-03-24 22:19:06 +00004920/// FIXME: we'd also like to handle the case where the last elements are zero
4921/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4922/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004923static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004924 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004925 EVT EltVT = VT.getVectorElementType();
4926 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004927
Nate Begemanfdea31a2010-03-24 20:49:50 +00004928 LoadSDNode *LDBase = NULL;
4929 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004930
Nate Begeman1449f292010-03-24 22:19:06 +00004931 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004932 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004933 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004934 for (unsigned i = 0; i < NumElems; ++i) {
4935 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004936
Nate Begemanfdea31a2010-03-24 20:49:50 +00004937 if (!Elt.getNode() ||
4938 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4939 return SDValue();
4940 if (!LDBase) {
4941 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4942 return SDValue();
4943 LDBase = cast<LoadSDNode>(Elt.getNode());
4944 LastLoadedElt = i;
4945 continue;
4946 }
4947 if (Elt.getOpcode() == ISD::UNDEF)
4948 continue;
4949
4950 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4951 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4952 return SDValue();
4953 LastLoadedElt = i;
4954 }
Nate Begeman1449f292010-03-24 22:19:06 +00004955
4956 // If we have found an entire vector of loads and undefs, then return a large
4957 // load of the entire vector width starting at the base pointer. If we found
4958 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004959 if (LastLoadedElt == NumElems - 1) {
4960 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004961 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004962 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004963 LDBase->isVolatile(), LDBase->isNonTemporal(),
4964 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004965 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004966 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004967 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004968 LDBase->isInvariant(), LDBase->getAlignment());
Craig Topper69947b92012-04-23 06:57:04 +00004969 }
4970 if (NumElems == 4 && LastLoadedElt == 1 &&
4971 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004972 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4973 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004974 SDValue ResNode =
4975 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4976 LDBase->getPointerInfo(),
4977 LDBase->getAlignment(),
4978 false/*isVolatile*/, true/*ReadMem*/,
4979 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004980 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004981 }
4982 return SDValue();
4983}
4984
Nadav Rotem9d68b062012-04-08 12:54:54 +00004985/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
4986/// to generate a splat value for the following cases:
4987/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004988/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00004989/// a scalar load, or a constant.
4990/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004991/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00004992SDValue
4993X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00004994 if (!Subtarget->hasAVX())
4995 return SDValue();
4996
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004997 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00004998 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004999
Craig Topper5da8a802012-05-04 05:49:51 +00005000 assert((VT.is128BitVector() || VT.is256BitVector()) &&
5001 "Unsupported vector type for broadcast.");
5002
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005003 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005004 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005005
Nadav Rotem9d68b062012-04-08 12:54:54 +00005006 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005007 default:
5008 // Unknown pattern found.
5009 return SDValue();
5010
5011 case ISD::BUILD_VECTOR: {
5012 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005013 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005014 return SDValue();
5015
Nadav Rotem9d68b062012-04-08 12:54:54 +00005016 Ld = Op.getOperand(0);
5017 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
5018 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005019
5020 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005021 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005022 // Constants may have multiple users.
5023 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005024 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005025 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005026 }
5027
5028 case ISD::VECTOR_SHUFFLE: {
5029 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5030
5031 // Shuffles must have a splat mask where the first element is
5032 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005033 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005034 return SDValue();
5035
5036 SDValue Sc = Op.getOperand(0);
Nadav Rotemb88e8dd2012-05-10 12:50:02 +00005037 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR &&
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005038 Sc.getOpcode() != ISD::BUILD_VECTOR) {
5039
5040 if (!Subtarget->hasAVX2())
5041 return SDValue();
5042
5043 // Use the register form of the broadcast instruction available on AVX2.
5044 if (VT.is256BitVector())
5045 Sc = Extract128BitVector(Sc, 0, DAG, dl);
5046 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Sc);
5047 }
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005048
5049 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005050 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00005051 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005052
5053 // The scalar_to_vector node and the suspected
5054 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005055 // Constants may have multiple users.
5056 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005057 return SDValue();
5058 break;
5059 }
5060 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005061
Craig Topper7a9a28b2012-08-12 02:23:29 +00005062 bool Is256 = VT.is256BitVector();
Nadav Rotem9d68b062012-04-08 12:54:54 +00005063
5064 // Handle the broadcasting a single constant scalar from the constant pool
5065 // into a vector. On Sandybridge it is still better to load a constant vector
5066 // from the constant pool and not to broadcast it from a scalar.
5067 if (ConstSplatVal && Subtarget->hasAVX2()) {
5068 EVT CVT = Ld.getValueType();
5069 assert(!CVT.isVector() && "Must not broadcast a vector type");
5070 unsigned ScalarSize = CVT.getSizeInBits();
5071
Craig Topper5da8a802012-05-04 05:49:51 +00005072 if (ScalarSize == 32 || (Is256 && ScalarSize == 64)) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005073 const Constant *C = 0;
5074 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
5075 C = CI->getConstantIntValue();
5076 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
5077 C = CF->getConstantFPValue();
5078
5079 assert(C && "Invalid constant type");
5080
Nadav Rotem154819d2012-04-09 07:45:58 +00005081 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00005082 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00005083 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Craig Topper6643d9c2012-05-04 06:18:33 +00005084 MachinePointerInfo::getConstantPool(),
5085 false, false, false, Alignment);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005086
Nadav Rotem9d68b062012-04-08 12:54:54 +00005087 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5088 }
5089 }
5090
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005091 bool IsLoad = ISD::isNormalLoad(Ld.getNode());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005092 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5093
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005094 // Handle AVX2 in-register broadcasts.
5095 if (!IsLoad && Subtarget->hasAVX2() &&
5096 (ScalarSize == 32 || (Is256 && ScalarSize == 64)))
5097 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5098
5099 // The scalar source must be a normal load.
5100 if (!IsLoad)
5101 return SDValue();
5102
Craig Topper5da8a802012-05-04 05:49:51 +00005103 if (ScalarSize == 32 || (Is256 && ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005104 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005105
Craig Toppera9376332012-01-10 08:23:59 +00005106 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
Craig Topper5da8a802012-05-04 05:49:51 +00005107 // double since there is no vbroadcastsd xmm
Craig Toppera9376332012-01-10 08:23:59 +00005108 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
Craig Topper5da8a802012-05-04 05:49:51 +00005109 if (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64)
Nadav Rotem9d68b062012-04-08 12:54:54 +00005110 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005111 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005112
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005113 // Unsupported broadcast.
5114 return SDValue();
5115}
5116
Evan Chengc3630942009-12-09 21:00:30 +00005117SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005118X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005119 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005120
David Greenef125a292011-02-08 19:04:41 +00005121 EVT VT = Op.getValueType();
5122 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005123 unsigned NumElems = Op.getNumOperands();
5124
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005125 // Vectors containing all zeros can be matched by pxor and xorps later
5126 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5127 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5128 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005129 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005130 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005131
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005132 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005133 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005134
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005135 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005136 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5137 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005138 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005139 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005140 return Op;
5141
Craig Topper07a27622012-01-22 03:07:48 +00005142 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005143 }
5144
Nadav Rotem154819d2012-04-09 07:45:58 +00005145 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005146 if (Broadcast.getNode())
5147 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005148
Owen Andersone50ed302009-08-10 22:56:29 +00005149 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005150
Evan Cheng0db9fe62006-04-25 20:13:52 +00005151 unsigned NumZero = 0;
5152 unsigned NumNonZero = 0;
5153 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005154 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005155 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005156 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005157 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005158 if (Elt.getOpcode() == ISD::UNDEF)
5159 continue;
5160 Values.insert(Elt);
5161 if (Elt.getOpcode() != ISD::Constant &&
5162 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005163 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005164 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005165 NumZero++;
5166 else {
5167 NonZeros |= (1 << i);
5168 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005169 }
5170 }
5171
Chris Lattner97a2a562010-08-26 05:24:29 +00005172 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5173 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005174 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005175
Chris Lattner67f453a2008-03-09 05:42:06 +00005176 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005177 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005178 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005179 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005180
Chris Lattner62098042008-03-09 01:05:04 +00005181 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5182 // the value are obviously zero, truncate the value to i32 and do the
5183 // insertion that way. Only do this if the value is non-constant or if the
5184 // value is a constant being inserted into element 0. It is cheaper to do
5185 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005186 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005187 (!IsAllConstants || Idx == 0)) {
5188 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005189 // Handle SSE only.
5190 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5191 EVT VecVT = MVT::v4i32;
5192 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005193
Chris Lattner62098042008-03-09 01:05:04 +00005194 // Truncate the value (which may itself be a constant) to i32, and
5195 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005196 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005197 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005198 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005199
Chris Lattner62098042008-03-09 01:05:04 +00005200 // Now we have our 32-bit value zero extended in the low element of
5201 // a vector. If Idx != 0, swizzle it into place.
5202 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005203 SmallVector<int, 4> Mask;
5204 Mask.push_back(Idx);
5205 for (unsigned i = 1; i != VecElts; ++i)
5206 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005207 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005208 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005209 }
Craig Topper07a27622012-01-22 03:07:48 +00005210 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005211 }
5212 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005213
Chris Lattner19f79692008-03-08 22:59:52 +00005214 // If we have a constant or non-constant insertion into the low element of
5215 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5216 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005217 // depending on what the source datatype is.
5218 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005219 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005220 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005221
5222 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005223 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00005224 if (VT.is256BitVector()) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005225 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005226 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5227 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005228 }
Craig Topper7a9a28b2012-08-12 02:23:29 +00005229 assert(VT.is128BitVector() && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005230 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5231 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005232 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005233 }
5234
5235 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005236 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005237 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper7a9a28b2012-08-12 02:23:29 +00005238 if (VT.is256BitVector()) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005239 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005240 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005241 } else {
Craig Topper7a9a28b2012-08-12 02:23:29 +00005242 assert(VT.is128BitVector() && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005243 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005244 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005245 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005246 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005247 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005248
5249 // Is it a vector logical left shift?
5250 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005251 X86::isZeroNode(Op.getOperand(0)) &&
5252 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005253 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005254 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005255 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005256 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005257 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005258 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005259
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005260 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005261 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005262
Chris Lattner19f79692008-03-08 22:59:52 +00005263 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5264 // is a non-constant being inserted into an element other than the low one,
5265 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5266 // movd/movss) to move this into the low element, then shuffle it into
5267 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005268 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005269 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005270
Evan Cheng0db9fe62006-04-25 20:13:52 +00005271 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005272 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005273 SmallVector<int, 8> MaskVec;
Craig Topper31a207a2012-05-04 06:39:13 +00005274 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005275 MaskVec.push_back(i == Idx ? 0 : 1);
5276 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005277 }
5278 }
5279
Chris Lattner67f453a2008-03-09 05:42:06 +00005280 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005281 if (Values.size() == 1) {
5282 if (EVTBits == 32) {
5283 // Instead of a shuffle like this:
5284 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5285 // Check if it's possible to issue this instead.
5286 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5287 unsigned Idx = CountTrailingZeros_32(NonZeros);
5288 SDValue Item = Op.getOperand(Idx);
5289 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5290 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5291 }
Dan Gohman475871a2008-07-27 21:46:04 +00005292 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005293 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005294
Dan Gohmana3941172007-07-24 22:55:08 +00005295 // A vector full of immediates; various special cases are already
5296 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005297 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005298 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005299
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005300 // For AVX-length vectors, build the individual 128-bit pieces and use
5301 // shuffles to put them in place.
Craig Topper7a9a28b2012-08-12 02:23:29 +00005302 if (VT.is256BitVector()) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005303 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005304 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005305 V.push_back(Op.getOperand(i));
5306
5307 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5308
5309 // Build both the lower and upper subvector.
5310 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5311 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5312 NumElems/2);
5313
5314 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005315 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005316 }
5317
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005318 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005319 if (EVTBits == 64) {
5320 if (NumNonZero == 1) {
5321 // One half is zero or undef.
5322 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005323 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005324 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005325 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005326 }
Dan Gohman475871a2008-07-27 21:46:04 +00005327 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005328 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005329
5330 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005331 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005332 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005333 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005334 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005335 }
5336
Bill Wendling826f36f2007-03-28 00:57:11 +00005337 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005338 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005339 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005340 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005341 }
5342
5343 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005344 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005345 if (NumElems == 4 && NumZero > 0) {
5346 for (unsigned i = 0; i < 4; ++i) {
5347 bool isZero = !(NonZeros & (1 << i));
5348 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005349 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005350 else
Dale Johannesenace16102009-02-03 19:33:06 +00005351 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005352 }
5353
5354 for (unsigned i = 0; i < 2; ++i) {
5355 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5356 default: break;
5357 case 0:
5358 V[i] = V[i*2]; // Must be a zero vector.
5359 break;
5360 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005361 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005362 break;
5363 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005364 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005365 break;
5366 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005367 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005368 break;
5369 }
5370 }
5371
Benjamin Kramer9c683542012-01-30 15:16:21 +00005372 bool Reverse1 = (NonZeros & 0x3) == 2;
5373 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5374 int MaskVec[] = {
5375 Reverse1 ? 1 : 0,
5376 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005377 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5378 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005379 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005380 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005381 }
5382
Craig Topper7a9a28b2012-08-12 02:23:29 +00005383 if (Values.size() > 1 && VT.is128BitVector()) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005384 // Check for a build vector of consecutive loads.
5385 for (unsigned i = 0; i < NumElems; ++i)
5386 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005387
Nate Begemanfdea31a2010-03-24 20:49:50 +00005388 // Check for elements which are consecutive loads.
5389 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5390 if (LD.getNode())
5391 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005392
5393 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005394 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005395 SDValue Result;
5396 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5397 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5398 else
5399 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005400
Chris Lattner24faf612010-08-28 17:59:08 +00005401 for (unsigned i = 1; i < NumElems; ++i) {
5402 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5403 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005404 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005405 }
5406 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005407 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005408
Chris Lattner6e80e442010-08-28 17:15:43 +00005409 // Otherwise, expand into a number of unpckl*, start by extending each of
5410 // our (non-undef) elements to the full vector width with the element in the
5411 // bottom slot of the vector (which generates no code for SSE).
5412 for (unsigned i = 0; i < NumElems; ++i) {
5413 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5414 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5415 else
5416 V[i] = DAG.getUNDEF(VT);
5417 }
5418
5419 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005420 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5421 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5422 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005423 unsigned EltStride = NumElems >> 1;
5424 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005425 for (unsigned i = 0; i < EltStride; ++i) {
5426 // If V[i+EltStride] is undef and this is the first round of mixing,
5427 // then it is safe to just drop this shuffle: V[i] is already in the
5428 // right place, the one element (since it's the first round) being
5429 // inserted as undef can be dropped. This isn't safe for successive
5430 // rounds because they will permute elements within both vectors.
5431 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5432 EltStride == NumElems/2)
5433 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005434
Chris Lattner6e80e442010-08-28 17:15:43 +00005435 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005436 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005437 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005438 }
5439 return V[0];
5440 }
Dan Gohman475871a2008-07-27 21:46:04 +00005441 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005442}
5443
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005444// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5445// to create 256-bit vectors from two other 128-bit ones.
5446static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5447 DebugLoc dl = Op.getDebugLoc();
5448 EVT ResVT = Op.getValueType();
5449
Craig Topper7a9a28b2012-08-12 02:23:29 +00005450 assert(ResVT.is256BitVector() && "Value type must be 256-bit wide");
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005451
5452 SDValue V1 = Op.getOperand(0);
5453 SDValue V2 = Op.getOperand(1);
5454 unsigned NumElems = ResVT.getVectorNumElements();
5455
Craig Topper4c7972d2012-04-22 18:15:59 +00005456 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005457}
5458
5459SDValue
5460X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005461 assert(Op.getNumOperands() == 2);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005462
5463 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5464 // from two other 128-bit ones.
5465 return LowerAVXCONCAT_VECTORS(Op, DAG);
5466}
5467
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005468// Try to lower a shuffle node into a simple blend instruction.
Craig Topper1842ba02012-04-23 06:38:28 +00005469static SDValue LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005470 const X86Subtarget *Subtarget,
Nadav Rotem91794872012-04-11 11:05:21 +00005471 SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005472 SDValue V1 = SVOp->getOperand(0);
5473 SDValue V2 = SVOp->getOperand(1);
5474 DebugLoc dl = SVOp->getDebugLoc();
Craig Topper708e44f2012-04-23 07:36:33 +00005475 MVT VT = SVOp->getValueType(0).getSimpleVT();
Craig Topper1842ba02012-04-23 06:38:28 +00005476 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005477
Nadav Roteme6113782012-04-11 06:40:27 +00005478 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005479 return SDValue();
5480
Craig Topper1842ba02012-04-23 06:38:28 +00005481 unsigned ISDNo = 0;
Nadav Roteme6113782012-04-11 06:40:27 +00005482 MVT OpTy;
5483
Craig Topper708e44f2012-04-23 07:36:33 +00005484 switch (VT.SimpleTy) {
Nadav Roteme6113782012-04-11 06:40:27 +00005485 default: return SDValue();
5486 case MVT::v8i16:
Craig Topper1842ba02012-04-23 06:38:28 +00005487 ISDNo = X86ISD::BLENDPW;
5488 OpTy = MVT::v8i16;
5489 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005490 case MVT::v4i32:
5491 case MVT::v4f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005492 ISDNo = X86ISD::BLENDPS;
5493 OpTy = MVT::v4f32;
5494 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005495 case MVT::v2i64:
5496 case MVT::v2f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005497 ISDNo = X86ISD::BLENDPD;
5498 OpTy = MVT::v2f64;
5499 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005500 case MVT::v8i32:
5501 case MVT::v8f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005502 if (!Subtarget->hasAVX())
5503 return SDValue();
5504 ISDNo = X86ISD::BLENDPS;
5505 OpTy = MVT::v8f32;
5506 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005507 case MVT::v4i64:
5508 case MVT::v4f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005509 if (!Subtarget->hasAVX())
5510 return SDValue();
5511 ISDNo = X86ISD::BLENDPD;
5512 OpTy = MVT::v4f64;
5513 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005514 }
5515 assert(ISDNo && "Invalid Op Number");
5516
5517 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005518
Craig Topper1842ba02012-04-23 06:38:28 +00005519 for (unsigned i = 0; i != NumElems; ++i) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005520 int EltIdx = SVOp->getMaskElt(i);
Craig Topper1842ba02012-04-23 06:38:28 +00005521 if (EltIdx == (int)i || EltIdx < 0)
Nadav Roteme6113782012-04-11 06:40:27 +00005522 MaskVals |= (1<<i);
Craig Topper1842ba02012-04-23 06:38:28 +00005523 else if (EltIdx == (int)(i + NumElems))
Nadav Roteme6113782012-04-11 06:40:27 +00005524 continue; // Bit is set to zero;
Craig Topper1842ba02012-04-23 06:38:28 +00005525 else
5526 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005527 }
5528
Nadav Roteme6113782012-04-11 06:40:27 +00005529 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5530 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5531 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5532 DAG.getConstant(MaskVals, MVT::i32));
5533 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005534}
5535
Nate Begemanb9a47b82009-02-23 08:49:38 +00005536// v8i16 shuffles - Prefer shuffles in the following order:
5537// 1. [all] pshuflw, pshufhw, optional move
5538// 2. [ssse3] 1 x pshufb
5539// 3. [ssse3] 2 x pshufb + 1 x por
5540// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005541SDValue
5542X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5543 SelectionDAG &DAG) const {
5544 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005545 SDValue V1 = SVOp->getOperand(0);
5546 SDValue V2 = SVOp->getOperand(1);
5547 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005548 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005549
Nate Begemanb9a47b82009-02-23 08:49:38 +00005550 // Determine if more than 1 of the words in each of the low and high quadwords
5551 // of the result come from the same quadword of one of the two inputs. Undef
5552 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005553 unsigned LoQuad[] = { 0, 0, 0, 0 };
5554 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005555 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005556 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005557 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005558 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005559 MaskVals.push_back(EltIdx);
5560 if (EltIdx < 0) {
5561 ++Quad[0];
5562 ++Quad[1];
5563 ++Quad[2];
5564 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005565 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005566 }
5567 ++Quad[EltIdx / 4];
5568 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005569 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005570
Nate Begemanb9a47b82009-02-23 08:49:38 +00005571 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005572 unsigned MaxQuad = 1;
5573 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005574 if (LoQuad[i] > MaxQuad) {
5575 BestLoQuad = i;
5576 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005577 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005578 }
5579
Nate Begemanb9a47b82009-02-23 08:49:38 +00005580 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005581 MaxQuad = 1;
5582 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005583 if (HiQuad[i] > MaxQuad) {
5584 BestHiQuad = i;
5585 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005586 }
5587 }
5588
Nate Begemanb9a47b82009-02-23 08:49:38 +00005589 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005590 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005591 // single pshufb instruction is necessary. If There are more than 2 input
5592 // quads, disable the next transformation since it does not help SSSE3.
5593 bool V1Used = InputQuads[0] || InputQuads[1];
5594 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005595 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005596 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005597 BestLoQuad = InputQuads[0] ? 0 : 1;
5598 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005599 }
5600 if (InputQuads.count() > 2) {
5601 BestLoQuad = -1;
5602 BestHiQuad = -1;
5603 }
5604 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005605
Nate Begemanb9a47b82009-02-23 08:49:38 +00005606 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5607 // the shuffle mask. If a quad is scored as -1, that means that it contains
5608 // words from all 4 input quadwords.
5609 SDValue NewV;
5610 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005611 int MaskV[] = {
5612 BestLoQuad < 0 ? 0 : BestLoQuad,
5613 BestHiQuad < 0 ? 1 : BestHiQuad
5614 };
Eric Christopherfd179292009-08-27 18:07:15 +00005615 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005616 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5617 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5618 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005619
Nate Begemanb9a47b82009-02-23 08:49:38 +00005620 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5621 // source words for the shuffle, to aid later transformations.
5622 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005623 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005624 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005625 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005626 if (idx != (int)i)
5627 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005628 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005629 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005630 AllWordsInNewV = false;
5631 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005632 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005633
Nate Begemanb9a47b82009-02-23 08:49:38 +00005634 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5635 if (AllWordsInNewV) {
5636 for (int i = 0; i != 8; ++i) {
5637 int idx = MaskVals[i];
5638 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005639 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005640 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005641 if ((idx != i) && idx < 4)
5642 pshufhw = false;
5643 if ((idx != i) && idx > 3)
5644 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005645 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005646 V1 = NewV;
5647 V2Used = false;
5648 BestLoQuad = 0;
5649 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005650 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005651
Nate Begemanb9a47b82009-02-23 08:49:38 +00005652 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5653 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005654 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005655 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5656 unsigned TargetMask = 0;
5657 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005658 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005659 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5660 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5661 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005662 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005663 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005664 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005665 }
Eric Christopherfd179292009-08-27 18:07:15 +00005666
Nate Begemanb9a47b82009-02-23 08:49:38 +00005667 // If we have SSSE3, and all words of the result are from 1 input vector,
5668 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5669 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005670 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005671 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005672
Nate Begemanb9a47b82009-02-23 08:49:38 +00005673 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005674 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005675 // mask, and elements that come from V1 in the V2 mask, so that the two
5676 // results can be OR'd together.
5677 bool TwoInputs = V1Used && V2Used;
5678 for (unsigned i = 0; i != 8; ++i) {
5679 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005680 int Idx0 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx;
5681 int Idx1 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx+1;
5682 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5683 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005684 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005685 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005686 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005687 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005688 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005689 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005690 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005691
Nate Begemanb9a47b82009-02-23 08:49:38 +00005692 // Calculate the shuffle mask for the second input, shuffle it, and
5693 // OR it with the first shuffled input.
5694 pshufbMask.clear();
5695 for (unsigned i = 0; i != 8; ++i) {
5696 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005697 int Idx0 = (EltIdx < 16) ? 0x80 : EltIdx - 16;
5698 int Idx1 = (EltIdx < 16) ? 0x80 : EltIdx - 15;
5699 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5700 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005701 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005702 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005703 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005704 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005705 MVT::v16i8, &pshufbMask[0], 16));
5706 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005707 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005708 }
5709
5710 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5711 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005712 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005713 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005714 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005715 for (int i = 0; i != 4; ++i) {
5716 int idx = MaskVals[i];
5717 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005718 InOrder.set(i);
5719 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005720 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005721 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005722 }
5723 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005724 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005725 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005726
Craig Topperdd637ae2012-02-19 05:41:45 +00005727 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5728 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005729 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005730 NewV.getOperand(0),
5731 getShufflePSHUFLWImmediate(SVOp), DAG);
5732 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005733 }
Eric Christopherfd179292009-08-27 18:07:15 +00005734
Nate Begemanb9a47b82009-02-23 08:49:38 +00005735 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5736 // and update MaskVals with the new element order.
5737 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005738 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005739 for (unsigned i = 4; i != 8; ++i) {
5740 int idx = MaskVals[i];
5741 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005742 InOrder.set(i);
5743 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005744 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005745 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005746 }
5747 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005748 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005749 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005750
Craig Topperdd637ae2012-02-19 05:41:45 +00005751 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5752 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005753 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005754 NewV.getOperand(0),
5755 getShufflePSHUFHWImmediate(SVOp), DAG);
5756 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005757 }
Eric Christopherfd179292009-08-27 18:07:15 +00005758
Nate Begemanb9a47b82009-02-23 08:49:38 +00005759 // In case BestHi & BestLo were both -1, which means each quadword has a word
5760 // from each of the four input quadwords, calculate the InOrder bitvector now
5761 // before falling through to the insert/extract cleanup.
5762 if (BestLoQuad == -1 && BestHiQuad == -1) {
5763 NewV = V1;
5764 for (int i = 0; i != 8; ++i)
5765 if (MaskVals[i] < 0 || MaskVals[i] == i)
5766 InOrder.set(i);
5767 }
Eric Christopherfd179292009-08-27 18:07:15 +00005768
Nate Begemanb9a47b82009-02-23 08:49:38 +00005769 // The other elements are put in the right place using pextrw and pinsrw.
5770 for (unsigned i = 0; i != 8; ++i) {
5771 if (InOrder[i])
5772 continue;
5773 int EltIdx = MaskVals[i];
5774 if (EltIdx < 0)
5775 continue;
Craig Topper6643d9c2012-05-04 06:18:33 +00005776 SDValue ExtOp = (EltIdx < 8) ?
5777 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
5778 DAG.getIntPtrConstant(EltIdx)) :
5779 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005780 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005781 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005782 DAG.getIntPtrConstant(i));
5783 }
5784 return NewV;
5785}
5786
5787// v16i8 shuffles - Prefer shuffles in the following order:
5788// 1. [ssse3] 1 x pshufb
5789// 2. [ssse3] 2 x pshufb + 1 x por
5790// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5791static
Nate Begeman9008ca62009-04-27 18:41:29 +00005792SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005793 SelectionDAG &DAG,
5794 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005795 SDValue V1 = SVOp->getOperand(0);
5796 SDValue V2 = SVOp->getOperand(1);
5797 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005798 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005799
Craig Topperb82b5ab2012-05-18 06:42:06 +00005800 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
5801
Nate Begemanb9a47b82009-02-23 08:49:38 +00005802 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005803 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005804 // present, fall back to case 3.
Eric Christopherfd179292009-08-27 18:07:15 +00005805
Nate Begemanb9a47b82009-02-23 08:49:38 +00005806 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005807 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005808 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005809
Nate Begemanb9a47b82009-02-23 08:49:38 +00005810 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005811 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005812 //
5813 // Otherwise, we have elements from both input vectors, and must zero out
5814 // elements that come from V2 in the first mask, and V1 in the second mask
5815 // so that we can OR them together.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005816 for (unsigned i = 0; i != 16; ++i) {
5817 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005818 if (EltIdx < 0 || EltIdx >= 16)
5819 EltIdx = 0x80;
Owen Anderson825b72b2009-08-11 20:47:22 +00005820 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005821 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005822 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005823 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005824 MVT::v16i8, &pshufbMask[0], 16));
Craig Topperb82b5ab2012-05-18 06:42:06 +00005825 if (V2IsUndef)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005826 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005827
Nate Begemanb9a47b82009-02-23 08:49:38 +00005828 // Calculate the shuffle mask for the second input, shuffle it, and
5829 // OR it with the first shuffled input.
5830 pshufbMask.clear();
5831 for (unsigned i = 0; i != 16; ++i) {
5832 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005833 EltIdx = (EltIdx < 16) ? 0x80 : EltIdx - 16;
Craig Topper85b9e562012-05-22 06:09:38 +00005834 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005835 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005836 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005837 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005838 MVT::v16i8, &pshufbMask[0], 16));
5839 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005840 }
Eric Christopherfd179292009-08-27 18:07:15 +00005841
Nate Begemanb9a47b82009-02-23 08:49:38 +00005842 // No SSSE3 - Calculate in place words and then fix all out of place words
5843 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5844 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005845 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5846 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Craig Topperb82b5ab2012-05-18 06:42:06 +00005847 SDValue NewV = V1;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005848 for (int i = 0; i != 8; ++i) {
5849 int Elt0 = MaskVals[i*2];
5850 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005851
Nate Begemanb9a47b82009-02-23 08:49:38 +00005852 // This word of the result is all undef, skip it.
5853 if (Elt0 < 0 && Elt1 < 0)
5854 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005855
Nate Begemanb9a47b82009-02-23 08:49:38 +00005856 // This word of the result is already in the correct place, skip it.
Craig Topperb82b5ab2012-05-18 06:42:06 +00005857 if ((Elt0 == i*2) && (Elt1 == i*2+1))
Nate Begemanb9a47b82009-02-23 08:49:38 +00005858 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005859
Nate Begemanb9a47b82009-02-23 08:49:38 +00005860 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5861 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5862 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005863
5864 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5865 // using a single extract together, load it and store it.
5866 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005867 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005868 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005869 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005870 DAG.getIntPtrConstant(i));
5871 continue;
5872 }
5873
Nate Begemanb9a47b82009-02-23 08:49:38 +00005874 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005875 // source byte is not also odd, shift the extracted word left 8 bits
5876 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005877 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005878 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005879 DAG.getIntPtrConstant(Elt1 / 2));
5880 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005881 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005882 DAG.getConstant(8,
5883 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005884 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005885 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5886 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005887 }
5888 // If Elt0 is defined, extract it from the appropriate source. If the
5889 // source byte is not also even, shift the extracted word right 8 bits. If
5890 // Elt1 was also defined, OR the extracted values together before
5891 // inserting them in the result.
5892 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005893 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005894 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5895 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005896 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005897 DAG.getConstant(8,
5898 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005899 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005900 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5901 DAG.getConstant(0x00FF, MVT::i16));
5902 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005903 : InsElt0;
5904 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005905 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005906 DAG.getIntPtrConstant(i));
5907 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005908 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005909}
5910
Evan Cheng7a831ce2007-12-15 03:00:47 +00005911/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005912/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005913/// done when every pair / quad of shuffle mask elements point to elements in
5914/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005915/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005916static
Nate Begeman9008ca62009-04-27 18:41:29 +00005917SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005918 SelectionDAG &DAG, DebugLoc dl) {
Craig Topper11ac1f82012-05-04 04:08:44 +00005919 MVT VT = SVOp->getValueType(0).getSimpleVT();
Nate Begeman9008ca62009-04-27 18:41:29 +00005920 unsigned NumElems = VT.getVectorNumElements();
Craig Topper11ac1f82012-05-04 04:08:44 +00005921 MVT NewVT;
5922 unsigned Scale;
5923 switch (VT.SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005924 default: llvm_unreachable("Unexpected!");
Craig Topperf3640d72012-05-04 04:44:49 +00005925 case MVT::v4f32: NewVT = MVT::v2f64; Scale = 2; break;
5926 case MVT::v4i32: NewVT = MVT::v2i64; Scale = 2; break;
5927 case MVT::v8i16: NewVT = MVT::v4i32; Scale = 2; break;
5928 case MVT::v16i8: NewVT = MVT::v4i32; Scale = 4; break;
5929 case MVT::v16i16: NewVT = MVT::v8i32; Scale = 2; break;
5930 case MVT::v32i8: NewVT = MVT::v8i32; Scale = 4; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005931 }
5932
Nate Begeman9008ca62009-04-27 18:41:29 +00005933 SmallVector<int, 8> MaskVec;
Craig Topper11ac1f82012-05-04 04:08:44 +00005934 for (unsigned i = 0; i != NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005935 int StartIdx = -1;
Craig Topper11ac1f82012-05-04 04:08:44 +00005936 for (unsigned j = 0; j != Scale; ++j) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005937 int EltIdx = SVOp->getMaskElt(i+j);
5938 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005939 continue;
Craig Topper11ac1f82012-05-04 04:08:44 +00005940 if (StartIdx < 0)
5941 StartIdx = (EltIdx / Scale);
5942 if (EltIdx != (int)(StartIdx*Scale + j))
Dan Gohman475871a2008-07-27 21:46:04 +00005943 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005944 }
Craig Topper11ac1f82012-05-04 04:08:44 +00005945 MaskVec.push_back(StartIdx);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005946 }
5947
Craig Topper11ac1f82012-05-04 04:08:44 +00005948 SDValue V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(0));
5949 SDValue V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(1));
Nate Begeman9008ca62009-04-27 18:41:29 +00005950 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005951}
5952
Evan Chengd880b972008-05-09 21:53:03 +00005953/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005954///
Owen Andersone50ed302009-08-10 22:56:29 +00005955static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005956 SDValue SrcOp, SelectionDAG &DAG,
5957 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005958 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005959 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005960 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005961 LD = dyn_cast<LoadSDNode>(SrcOp);
5962 if (!LD) {
5963 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5964 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005965 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005966 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005967 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005968 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005969 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005970 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005971 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005972 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005973 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5974 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5975 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005976 SrcOp.getOperand(0)
5977 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005978 }
5979 }
5980 }
5981
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005982 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005983 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005984 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005985 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005986}
5987
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005988/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5989/// which could not be matched by any known target speficic shuffle
5990static SDValue
5991LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Elena Demikhovsky15963732012-06-26 08:04:10 +00005992
5993 SDValue NewOp = Compact8x32ShuffleNode(SVOp, DAG);
5994 if (NewOp.getNode())
5995 return NewOp;
5996
Craig Topper8f35c132012-01-20 09:29:03 +00005997 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005998
Craig Topper8f35c132012-01-20 09:29:03 +00005999 unsigned NumElems = VT.getVectorNumElements();
6000 unsigned NumLaneElems = NumElems / 2;
6001
Craig Topper8f35c132012-01-20 09:29:03 +00006002 DebugLoc dl = SVOp->getDebugLoc();
6003 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00006004 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
Craig Topper8ae97ba2012-05-21 06:40:16 +00006005 SDValue Output[2];
Craig Topper8f35c132012-01-20 09:29:03 +00006006
Craig Topper9a2b6e12012-04-06 07:45:23 +00006007 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00006008 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006009 // Build a shuffle mask for the output, discovering on the fly which
6010 // input vectors to use as shuffle operands (recorded in InputUsed).
6011 // If building a suitable shuffle vector proves too hard, then bail
Craig Topper8ae97ba2012-05-21 06:40:16 +00006012 // out with UseBuildVector set.
6013 bool UseBuildVector = false;
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00006014 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00006015 unsigned LaneStart = l * NumLaneElems;
6016 for (unsigned i = 0; i != NumLaneElems; ++i) {
6017 // The mask element. This indexes into the input.
6018 int Idx = SVOp->getMaskElt(i+LaneStart);
6019 if (Idx < 0) {
6020 // the mask element does not index into any input vector.
6021 Mask.push_back(-1);
6022 continue;
6023 }
Craig Topper8f35c132012-01-20 09:29:03 +00006024
Craig Topper9a2b6e12012-04-06 07:45:23 +00006025 // The input vector this mask element indexes into.
6026 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006027
Craig Topper9a2b6e12012-04-06 07:45:23 +00006028 // Turn the index into an offset from the start of the input vector.
6029 Idx -= Input * NumLaneElems;
6030
6031 // Find or create a shuffle vector operand to hold this input.
6032 unsigned OpNo;
6033 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6034 if (InputUsed[OpNo] == Input)
6035 // This input vector is already an operand.
6036 break;
6037 if (InputUsed[OpNo] < 0) {
6038 // Create a new operand for this input vector.
6039 InputUsed[OpNo] = Input;
6040 break;
6041 }
6042 }
6043
6044 if (OpNo >= array_lengthof(InputUsed)) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00006045 // More than two input vectors used! Give up on trying to create a
6046 // shuffle vector. Insert all elements into a BUILD_VECTOR instead.
6047 UseBuildVector = true;
6048 break;
Craig Topper9a2b6e12012-04-06 07:45:23 +00006049 }
6050
6051 // Add the mask index for the new shuffle vector.
6052 Mask.push_back(Idx + OpNo * NumLaneElems);
6053 }
6054
Craig Topper8ae97ba2012-05-21 06:40:16 +00006055 if (UseBuildVector) {
6056 SmallVector<SDValue, 16> SVOps;
6057 for (unsigned i = 0; i != NumLaneElems; ++i) {
6058 // The mask element. This indexes into the input.
6059 int Idx = SVOp->getMaskElt(i+LaneStart);
6060 if (Idx < 0) {
6061 SVOps.push_back(DAG.getUNDEF(EltVT));
6062 continue;
6063 }
6064
6065 // The input vector this mask element indexes into.
6066 int Input = Idx / NumElems;
6067
6068 // Turn the index into an offset from the start of the input vector.
6069 Idx -= Input * NumElems;
6070
6071 // Extract the vector element by hand.
6072 SVOps.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
6073 SVOp->getOperand(Input),
6074 DAG.getIntPtrConstant(Idx)));
6075 }
6076
6077 // Construct the output using a BUILD_VECTOR.
6078 Output[l] = DAG.getNode(ISD::BUILD_VECTOR, dl, NVT, &SVOps[0],
6079 SVOps.size());
6080 } else if (InputUsed[0] < 0) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006081 // No input vectors were used! The result is undefined.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006082 Output[l] = DAG.getUNDEF(NVT);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006083 } else {
6084 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006085 (InputUsed[0] % 2) * NumLaneElems,
6086 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006087 // If only one input was used, use an undefined vector for the other.
6088 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6089 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006090 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006091 // At least one input vector was used. Create a new shuffle vector.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006092 Output[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006093 }
6094
6095 Mask.clear();
6096 }
Craig Topper8f35c132012-01-20 09:29:03 +00006097
6098 // Concatenate the result back
Craig Topper8ae97ba2012-05-21 06:40:16 +00006099 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Output[0], Output[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006100}
6101
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006102/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6103/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006104static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006105LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006106 SDValue V1 = SVOp->getOperand(0);
6107 SDValue V2 = SVOp->getOperand(1);
6108 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006109 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006110
Craig Topper7a9a28b2012-08-12 02:23:29 +00006111 assert(VT.is128BitVector() && "Unsupported vector size");
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006112
Benjamin Kramer9c683542012-01-30 15:16:21 +00006113 std::pair<int, int> Locs[4];
6114 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006115 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006116
Evan Chengace3c172008-07-22 21:13:36 +00006117 unsigned NumHi = 0;
6118 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006119 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006120 int Idx = PermMask[i];
6121 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006122 Locs[i] = std::make_pair(-1, -1);
6123 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006124 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6125 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006126 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006127 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006128 NumLo++;
6129 } else {
6130 Locs[i] = std::make_pair(1, NumHi);
6131 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006132 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006133 NumHi++;
6134 }
6135 }
6136 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006137
Evan Chengace3c172008-07-22 21:13:36 +00006138 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006139 // If no more than two elements come from either vector. This can be
6140 // implemented with two shuffles. First shuffle gather the elements.
6141 // The second shuffle, which takes the first shuffle as both of its
6142 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006143 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006144
Benjamin Kramer9c683542012-01-30 15:16:21 +00006145 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006146
Benjamin Kramer9c683542012-01-30 15:16:21 +00006147 for (unsigned i = 0; i != 4; ++i)
6148 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006149 unsigned Idx = (i < 2) ? 0 : 4;
6150 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006151 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006152 }
Evan Chengace3c172008-07-22 21:13:36 +00006153
Nate Begeman9008ca62009-04-27 18:41:29 +00006154 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006155 }
6156
6157 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006158 // Otherwise, we must have three elements from one vector, call it X, and
6159 // one element from the other, call it Y. First, use a shufps to build an
6160 // intermediate vector with the one element from Y and the element from X
6161 // that will be in the same half in the final destination (the indexes don't
6162 // matter). Then, use a shufps to build the final vector, taking the half
6163 // containing the element from Y from the intermediate, and the other half
6164 // from X.
6165 if (NumHi == 3) {
6166 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006167 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006168 std::swap(V1, V2);
6169 }
6170
6171 // Find the element from V2.
6172 unsigned HiIndex;
6173 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006174 int Val = PermMask[HiIndex];
6175 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006176 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006177 if (Val >= 4)
6178 break;
6179 }
6180
Nate Begeman9008ca62009-04-27 18:41:29 +00006181 Mask1[0] = PermMask[HiIndex];
6182 Mask1[1] = -1;
6183 Mask1[2] = PermMask[HiIndex^1];
6184 Mask1[3] = -1;
6185 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006186
6187 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006188 Mask1[0] = PermMask[0];
6189 Mask1[1] = PermMask[1];
6190 Mask1[2] = HiIndex & 1 ? 6 : 4;
6191 Mask1[3] = HiIndex & 1 ? 4 : 6;
6192 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006193 }
Craig Topper69947b92012-04-23 06:57:04 +00006194
6195 Mask1[0] = HiIndex & 1 ? 2 : 0;
6196 Mask1[1] = HiIndex & 1 ? 0 : 2;
6197 Mask1[2] = PermMask[2];
6198 Mask1[3] = PermMask[3];
6199 if (Mask1[2] >= 0)
6200 Mask1[2] += 4;
6201 if (Mask1[3] >= 0)
6202 Mask1[3] += 4;
6203 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006204 }
6205
6206 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006207 int LoMask[] = { -1, -1, -1, -1 };
6208 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006209
Benjamin Kramer9c683542012-01-30 15:16:21 +00006210 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006211 unsigned MaskIdx = 0;
6212 unsigned LoIdx = 0;
6213 unsigned HiIdx = 2;
6214 for (unsigned i = 0; i != 4; ++i) {
6215 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006216 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006217 MaskIdx = 1;
6218 LoIdx = 0;
6219 HiIdx = 2;
6220 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006221 int Idx = PermMask[i];
6222 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006223 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006224 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006225 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006226 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006227 LoIdx++;
6228 } else {
6229 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006230 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006231 HiIdx++;
6232 }
6233 }
6234
Nate Begeman9008ca62009-04-27 18:41:29 +00006235 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6236 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006237 int MaskOps[] = { -1, -1, -1, -1 };
6238 for (unsigned i = 0; i != 4; ++i)
6239 if (Locs[i].first != -1)
6240 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006241 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006242}
6243
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006244static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006245 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006246 V = V.getOperand(0);
6247 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6248 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006249 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6250 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6251 // BUILD_VECTOR (load), undef
6252 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006253 if (MayFoldLoad(V))
6254 return true;
6255 return false;
6256}
6257
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006258// FIXME: the version above should always be used. Since there's
6259// a bug where several vector shuffles can't be folded because the
6260// DAG is not updated during lowering and a node claims to have two
6261// uses while it only has one, use this version, and let isel match
6262// another instruction if the load really happens to have more than
6263// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006264// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006265static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006266 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006267 V = V.getOperand(0);
6268 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6269 V = V.getOperand(0);
6270 if (ISD::isNormalLoad(V.getNode()))
6271 return true;
6272 return false;
6273}
6274
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006275static
Evan Cheng835580f2010-10-07 20:50:20 +00006276SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6277 EVT VT = Op.getValueType();
6278
6279 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006280 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6281 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006282 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6283 V1, DAG));
6284}
6285
6286static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006287SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006288 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006289 SDValue V1 = Op.getOperand(0);
6290 SDValue V2 = Op.getOperand(1);
6291 EVT VT = Op.getValueType();
6292
6293 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6294
Craig Topper1accb7e2012-01-10 06:54:16 +00006295 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006296 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6297
Evan Cheng0899f5c2011-08-31 02:05:24 +00006298 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6299 return DAG.getNode(ISD::BITCAST, dl, VT,
6300 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6301 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6302 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006303}
6304
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006305static
6306SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6307 SDValue V1 = Op.getOperand(0);
6308 SDValue V2 = Op.getOperand(1);
6309 EVT VT = Op.getValueType();
6310
6311 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6312 "unsupported shuffle type");
6313
6314 if (V2.getOpcode() == ISD::UNDEF)
6315 V2 = V1;
6316
6317 // v4i32 or v4f32
6318 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6319}
6320
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006321static
Craig Topper1accb7e2012-01-10 06:54:16 +00006322SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006323 SDValue V1 = Op.getOperand(0);
6324 SDValue V2 = Op.getOperand(1);
6325 EVT VT = Op.getValueType();
6326 unsigned NumElems = VT.getVectorNumElements();
6327
6328 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6329 // operand of these instructions is only memory, so check if there's a
6330 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6331 // same masks.
6332 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006333
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006334 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006335 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006336 CanFoldLoad = true;
6337
6338 // When V1 is a load, it can be folded later into a store in isel, example:
6339 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6340 // turns into:
6341 // (MOVLPSmr addr:$src1, VR128:$src2)
6342 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006343 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006344 CanFoldLoad = true;
6345
Dan Gohman65fd6562011-11-03 21:49:52 +00006346 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006347 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006348 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006349 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6350
6351 if (NumElems == 4)
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00006352 // If we don't care about the second element, proceed to use movss.
Dan Gohman65fd6562011-11-03 21:49:52 +00006353 if (SVOp->getMaskElt(1) != -1)
6354 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006355 }
6356
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006357 // movl and movlp will both match v2i64, but v2i64 is never matched by
6358 // movl earlier because we make it strict to avoid messing with the movlp load
6359 // folding logic (see the code above getMOVLP call). Match it here then,
6360 // this is horrible, but will stay like this until we move all shuffle
6361 // matching to x86 specific nodes. Note that for the 1st condition all
6362 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006363 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006364 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6365 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006366 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006367 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006368 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006369 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006370
6371 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6372
6373 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006374 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006375 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006376}
6377
Nadav Rotem154819d2012-04-09 07:45:58 +00006378SDValue
6379X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006380 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6381 EVT VT = Op.getValueType();
6382 DebugLoc dl = Op.getDebugLoc();
6383 SDValue V1 = Op.getOperand(0);
6384 SDValue V2 = Op.getOperand(1);
6385
6386 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006387 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006388
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006389 // Handle splat operations
6390 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006391 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006392 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006393
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006394 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006395 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006396 if (Broadcast.getNode())
6397 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006398
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006399 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006400 if ((Size == 128 && NumElem <= 4) ||
6401 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006402 return SDValue();
6403
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006404 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006405 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006406 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006407
6408 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6409 // do it!
Craig Topperf3640d72012-05-04 04:44:49 +00006410 if (VT == MVT::v8i16 || VT == MVT::v16i8 ||
6411 VT == MVT::v16i16 || VT == MVT::v32i8) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006412 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6413 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006414 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006415 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006416 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006417 // FIXME: Figure out a cleaner way to do this.
6418 // Try to make use of movq to zero out the top part.
6419 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6420 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6421 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006422 EVT NewVT = NewOp.getValueType();
6423 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6424 NewVT, true, false))
6425 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006426 DAG, Subtarget, dl);
6427 }
6428 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6429 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006430 if (NewOp.getNode()) {
6431 EVT NewVT = NewOp.getValueType();
6432 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6433 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6434 DAG, Subtarget, dl);
6435 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006436 }
6437 }
6438 return SDValue();
6439}
6440
Dan Gohman475871a2008-07-27 21:46:04 +00006441SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006442X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006443 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006444 SDValue V1 = Op.getOperand(0);
6445 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006446 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006447 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006448 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006449 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006450 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006451 bool V1IsSplat = false;
6452 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006453 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006454 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006455 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006456 MachineFunction &MF = DAG.getMachineFunction();
6457 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006458
Craig Topper3426a3e2011-11-14 06:46:21 +00006459 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006460
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006461 if (V1IsUndef && V2IsUndef)
6462 return DAG.getUNDEF(VT);
6463
6464 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006465
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006466 // Vector shuffle lowering takes 3 steps:
6467 //
6468 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6469 // narrowing and commutation of operands should be handled.
6470 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6471 // shuffle nodes.
6472 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6473 // so the shuffle can be broken into other shuffles and the legalizer can
6474 // try the lowering again.
6475 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006476 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006477 // be matched during isel, all of them must be converted to a target specific
6478 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006479
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006480 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6481 // narrowing and commutation of operands should be handled. The actual code
6482 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006483 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006484 if (NewOp.getNode())
6485 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006486
Craig Topper5aaffa82012-02-19 02:53:47 +00006487 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6488
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006489 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6490 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006491 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006492 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006493 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006494 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006495
Craig Topperdd637ae2012-02-19 05:41:45 +00006496 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006497 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006498 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006499
Craig Topperdd637ae2012-02-19 05:41:45 +00006500 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006501 return getMOVHighToLow(Op, dl, DAG);
6502
6503 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006504 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006505 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006506 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006507
Craig Topper5aaffa82012-02-19 02:53:47 +00006508 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006509 // The actual implementation will match the mask in the if above and then
6510 // during isel it can match several different instructions, not only pshufd
6511 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006512 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6513 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006514
Craig Topper5aaffa82012-02-19 02:53:47 +00006515 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006516
Craig Topperdbd98a42012-02-07 06:28:42 +00006517 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6518 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6519
Craig Topper1accb7e2012-01-10 06:54:16 +00006520 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006521 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6522
Craig Topperb3982da2011-12-31 23:50:21 +00006523 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006524 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006525 }
Eric Christopherfd179292009-08-27 18:07:15 +00006526
Evan Chengf26ffe92008-05-29 08:22:04 +00006527 // Check if this can be converted into a logical shift.
6528 bool isLeft = false;
6529 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006530 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006531 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006532 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006533 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006534 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006535 EVT EltVT = VT.getVectorElementType();
6536 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006537 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006538 }
Eric Christopherfd179292009-08-27 18:07:15 +00006539
Craig Topper5aaffa82012-02-19 02:53:47 +00006540 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006541 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006542 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006543 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006544 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006545 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6546
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006547 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006548 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6549 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006550 }
Eric Christopherfd179292009-08-27 18:07:15 +00006551
Nate Begeman9008ca62009-04-27 18:41:29 +00006552 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006553 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006554 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006555
Craig Topperdd637ae2012-02-19 05:41:45 +00006556 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006557 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006558
Craig Topperdd637ae2012-02-19 05:41:45 +00006559 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006560 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006561
Craig Topperdd637ae2012-02-19 05:41:45 +00006562 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006563 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006564
Craig Topperdd637ae2012-02-19 05:41:45 +00006565 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006566 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006567
Craig Topperdd637ae2012-02-19 05:41:45 +00006568 if (ShouldXformToMOVHLPS(M, VT) ||
6569 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006570 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006571
Evan Chengf26ffe92008-05-29 08:22:04 +00006572 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006573 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006574 EVT EltVT = VT.getVectorElementType();
6575 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006576 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006577 }
Eric Christopherfd179292009-08-27 18:07:15 +00006578
Evan Cheng9eca5e82006-10-25 21:49:50 +00006579 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006580 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6581 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006582 V1IsSplat = isSplatVector(V1.getNode());
6583 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006584
Chris Lattner8a594482007-11-25 00:24:49 +00006585 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006586 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6587 CommuteVectorShuffleMask(M, NumElems);
6588 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006589 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006590 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006591 }
6592
Craig Topperbeabc6c2011-12-05 06:56:46 +00006593 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006594 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006595 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006596 return V1;
6597 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6598 // the instruction selector will not match, so get a canonical MOVL with
6599 // swapped operands to undo the commute.
6600 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006601 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006602
Craig Topperbeabc6c2011-12-05 06:56:46 +00006603 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006604 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006605
Craig Topperbeabc6c2011-12-05 06:56:46 +00006606 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006607 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006608
Evan Cheng9bbbb982006-10-25 20:48:19 +00006609 if (V2IsSplat) {
6610 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006611 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006612 // new vector_shuffle with the corrected mask.p
6613 SmallVector<int, 8> NewMask(M.begin(), M.end());
6614 NormalizeMask(NewMask, NumElems);
Craig Topper69947b92012-04-23 06:57:04 +00006615 if (isUNPCKLMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006616 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00006617 if (isUNPCKHMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006618 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006619 }
6620
Evan Cheng9eca5e82006-10-25 21:49:50 +00006621 if (Commuted) {
6622 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006623 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006624 CommuteVectorShuffleMask(M, NumElems);
6625 std::swap(V1, V2);
6626 std::swap(V1IsSplat, V2IsSplat);
6627 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006628
Craig Topper39a9e482012-02-11 06:24:48 +00006629 if (isUNPCKLMask(M, VT, HasAVX2))
6630 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006631
Craig Topper39a9e482012-02-11 06:24:48 +00006632 if (isUNPCKHMask(M, VT, HasAVX2))
6633 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006634 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006635
Nate Begeman9008ca62009-04-27 18:41:29 +00006636 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006637 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006638 return CommuteVectorShuffle(SVOp, DAG);
6639
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006640 // The checks below are all present in isShuffleMaskLegal, but they are
6641 // inlined here right now to enable us to directly emit target specific
6642 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006643
Craig Topper0e2037b2012-01-20 05:53:00 +00006644 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006645 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006646 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006647 DAG);
6648
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006649 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6650 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006651 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006652 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006653 }
6654
Craig Toppera9a568a2012-05-02 08:03:44 +00006655 if (isPSHUFHWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006656 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006657 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006658 DAG);
6659
Craig Toppera9a568a2012-05-02 08:03:44 +00006660 if (isPSHUFLWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006661 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006662 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006663 DAG);
6664
Craig Topper1a7700a2012-01-19 08:19:12 +00006665 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006666 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006667 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006668
Craig Topper94438ba2011-12-16 08:06:31 +00006669 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006670 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006671 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006672 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006673
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006674 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006675 // Generate target specific nodes for 128 or 256-bit shuffles only
6676 // supported in the AVX instruction set.
6677 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006678
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006679 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006680 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006681 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6682
Craig Topper70b883b2011-11-28 10:14:51 +00006683 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006684 if (isVPERMILPMask(M, VT, HasAVX)) {
6685 if (HasAVX2 && VT == MVT::v8i32)
6686 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006687 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006688 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006689 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006690 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006691
Craig Topper70b883b2011-11-28 10:14:51 +00006692 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006693 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006694 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006695 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006696
Craig Topper1842ba02012-04-23 06:38:28 +00006697 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006698 if (BlendOp.getNode())
6699 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006700
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006701 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006702 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006703 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006704 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006705 }
Craig Topper92040742012-04-16 06:43:40 +00006706 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6707 &permclMask[0], 8);
6708 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006709 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006710 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006711 }
Craig Topper095c5282012-04-15 23:48:57 +00006712
Craig Topper8325c112012-04-16 00:41:45 +00006713 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6714 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006715 getShuffleCLImmediate(SVOp), DAG);
6716
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006717
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006718 //===--------------------------------------------------------------------===//
6719 // Since no target specific shuffle was selected for this generic one,
6720 // lower it into other known shuffles. FIXME: this isn't true yet, but
6721 // this is the plan.
6722 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006723
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006724 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6725 if (VT == MVT::v8i16) {
6726 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6727 if (NewOp.getNode())
6728 return NewOp;
6729 }
6730
6731 if (VT == MVT::v16i8) {
6732 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6733 if (NewOp.getNode())
6734 return NewOp;
6735 }
6736
6737 // Handle all 128-bit wide vectors with 4 elements, and match them with
6738 // several different shuffle types.
Craig Topper7a9a28b2012-08-12 02:23:29 +00006739 if (NumElems == 4 && VT.is128BitVector())
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006740 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6741
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006742 // Handle general 256-bit shuffles
6743 if (VT.is256BitVector())
6744 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6745
Dan Gohman475871a2008-07-27 21:46:04 +00006746 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006747}
6748
Dan Gohman475871a2008-07-27 21:46:04 +00006749SDValue
6750X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006751 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006752 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006753 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006754
Craig Topper7a9a28b2012-08-12 02:23:29 +00006755 if (!Op.getOperand(0).getValueType().is128BitVector())
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006756 return SDValue();
6757
Duncan Sands83ec4b62008-06-06 12:08:01 +00006758 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006759 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006760 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006761 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006762 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006763 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006764 }
6765
6766 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006767 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6768 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6769 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006770 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6771 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006772 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006773 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006774 Op.getOperand(0)),
6775 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006776 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006777 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006778 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006779 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006780 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006781 }
6782
6783 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006784 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6785 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006786 // result has a single use which is a store or a bitcast to i32. And in
6787 // the case of a store, it's not worth it if the index is a constant 0,
6788 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006789 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006790 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006791 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006792 if ((User->getOpcode() != ISD::STORE ||
6793 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6794 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006795 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006796 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006797 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006798 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006799 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006800 Op.getOperand(0)),
6801 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006802 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00006803 }
6804
6805 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00006806 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006807 if (isa<ConstantSDNode>(Op.getOperand(1)))
6808 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006809 }
Dan Gohman475871a2008-07-27 21:46:04 +00006810 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006811}
6812
6813
Dan Gohman475871a2008-07-27 21:46:04 +00006814SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006815X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6816 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006817 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006818 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006819
David Greene74a579d2011-02-10 16:57:36 +00006820 SDValue Vec = Op.getOperand(0);
6821 EVT VecVT = Vec.getValueType();
6822
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006823 // If this is a 256-bit vector result, first extract the 128-bit vector and
6824 // then extract the element from the 128-bit vector.
Craig Topper7a9a28b2012-08-12 02:23:29 +00006825 if (VecVT.is256BitVector()) {
David Greene74a579d2011-02-10 16:57:36 +00006826 DebugLoc dl = Op.getNode()->getDebugLoc();
6827 unsigned NumElems = VecVT.getVectorNumElements();
6828 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006829 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6830
6831 // Get the 128-bit vector.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006832 Vec = Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006833
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006834 if (IdxVal >= NumElems/2)
6835 IdxVal -= NumElems/2;
David Greene74a579d2011-02-10 16:57:36 +00006836 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006837 DAG.getConstant(IdxVal, MVT::i32));
David Greene74a579d2011-02-10 16:57:36 +00006838 }
6839
Craig Topper7a9a28b2012-08-12 02:23:29 +00006840 assert(VecVT.is128BitVector() && "Unexpected vector length");
David Greene74a579d2011-02-10 16:57:36 +00006841
Craig Topperd0a31172012-01-10 06:37:29 +00006842 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006843 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006844 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006845 return Res;
6846 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006847
Owen Andersone50ed302009-08-10 22:56:29 +00006848 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006849 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006850 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006851 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006852 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006853 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006854 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006855 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6856 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006857 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006858 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006859 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006860 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006861 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006862 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006863 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006864 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006865 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006866 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006867 }
6868
6869 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006870 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006871 if (Idx == 0)
6872 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006873
Evan Cheng0db9fe62006-04-25 20:13:52 +00006874 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006875 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006876 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006877 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006878 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006879 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006880 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00006881 }
6882
6883 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006884 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6885 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6886 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006887 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006888 if (Idx == 0)
6889 return Op;
6890
6891 // UNPCKHPD the element to the lowest double word, then movsd.
6892 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6893 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006894 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006895 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006896 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006897 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006898 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006899 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006900 }
6901
Dan Gohman475871a2008-07-27 21:46:04 +00006902 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006903}
6904
Dan Gohman475871a2008-07-27 21:46:04 +00006905SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006906X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6907 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006908 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006909 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006910 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006911
Dan Gohman475871a2008-07-27 21:46:04 +00006912 SDValue N0 = Op.getOperand(0);
6913 SDValue N1 = Op.getOperand(1);
6914 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006915
Craig Topper7a9a28b2012-08-12 02:23:29 +00006916 if (!VT.is128BitVector())
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006917 return SDValue();
6918
Dan Gohman8a55ce42009-09-23 21:02:20 +00006919 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006920 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006921 unsigned Opc;
6922 if (VT == MVT::v8i16)
6923 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006924 else if (VT == MVT::v16i8)
6925 Opc = X86ISD::PINSRB;
6926 else
6927 Opc = X86ISD::PINSRB;
6928
Nate Begeman14d12ca2008-02-11 04:19:36 +00006929 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6930 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006931 if (N1.getValueType() != MVT::i32)
6932 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6933 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006934 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006935 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006936 }
6937
6938 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006939 // Bits [7:6] of the constant are the source select. This will always be
6940 // zero here. The DAG Combiner may combine an extract_elt index into these
6941 // bits. For example (insert (extract, 3), 2) could be matched by putting
6942 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006943 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006944 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006945 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006946 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006947 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006948 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006949 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006950 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006951 }
6952
6953 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006954 // PINSR* works with constant index.
6955 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006956 }
Dan Gohman475871a2008-07-27 21:46:04 +00006957 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006958}
6959
Dan Gohman475871a2008-07-27 21:46:04 +00006960SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006961X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006962 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006963 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006964
David Greene6b381262011-02-09 15:32:06 +00006965 DebugLoc dl = Op.getDebugLoc();
6966 SDValue N0 = Op.getOperand(0);
6967 SDValue N1 = Op.getOperand(1);
6968 SDValue N2 = Op.getOperand(2);
6969
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006970 // If this is a 256-bit vector result, first extract the 128-bit vector,
6971 // insert the element into the extracted half and then place it back.
Craig Topper7a9a28b2012-08-12 02:23:29 +00006972 if (VT.is256BitVector()) {
David Greene6b381262011-02-09 15:32:06 +00006973 if (!isa<ConstantSDNode>(N2))
6974 return SDValue();
6975
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006976 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006977 unsigned NumElems = VT.getVectorNumElements();
6978 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006979 SDValue V = Extract128BitVector(N0, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006980
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006981 // Insert the element into the desired half.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006982 bool Upper = IdxVal >= NumElems/2;
6983 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V, N1,
6984 DAG.getConstant(Upper ? IdxVal-NumElems/2 : IdxVal, MVT::i32));
David Greene6b381262011-02-09 15:32:06 +00006985
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006986 // Insert the changed part back to the 256-bit vector
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006987 return Insert128BitVector(N0, V, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006988 }
6989
Craig Topperd0a31172012-01-10 06:37:29 +00006990 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006991 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6992
Dan Gohman8a55ce42009-09-23 21:02:20 +00006993 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006994 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006995
Dan Gohman8a55ce42009-09-23 21:02:20 +00006996 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006997 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6998 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006999 if (N1.getValueType() != MVT::i32)
7000 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7001 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007002 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007003 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007004 }
Dan Gohman475871a2008-07-27 21:46:04 +00007005 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007006}
7007
Dan Gohman475871a2008-07-27 21:46:04 +00007008SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007009X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007010 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007011 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007012 EVT OpVT = Op.getValueType();
7013
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007014 // If this is a 256-bit vector result, first insert into a 128-bit
7015 // vector and then insert into the 256-bit vector.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007016 if (!OpVT.is128BitVector()) {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007017 // Insert into a 128-bit vector.
7018 EVT VT128 = EVT::getVectorVT(*Context,
7019 OpVT.getVectorElementType(),
7020 OpVT.getVectorNumElements() / 2);
7021
7022 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7023
7024 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00007025 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007026 }
7027
Craig Topperd77d2fe2012-04-29 20:22:05 +00007028 if (OpVT == MVT::v1i64 &&
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007029 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007030 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007031
Owen Anderson825b72b2009-08-11 20:47:22 +00007032 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Craig Topper7a9a28b2012-08-12 02:23:29 +00007033 assert(OpVT.is128BitVector() && "Expected an SSE type!");
Craig Topperd77d2fe2012-04-29 20:22:05 +00007034 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00007035 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007036}
7037
David Greene91585092011-01-26 15:38:49 +00007038// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7039// a simple subregister reference or explicit instructions to grab
7040// upper bits of a vector.
7041SDValue
7042X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7043 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007044 DebugLoc dl = Op.getNode()->getDebugLoc();
7045 SDValue Vec = Op.getNode()->getOperand(0);
7046 SDValue Idx = Op.getNode()->getOperand(1);
7047
Craig Topper7a9a28b2012-08-12 02:23:29 +00007048 if (Op.getNode()->getValueType(0).is128BitVector() &&
7049 Vec.getNode()->getValueType(0).is256BitVector() &&
Craig Topperb14940a2012-04-22 20:55:18 +00007050 isa<ConstantSDNode>(Idx)) {
7051 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7052 return Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00007053 }
David Greene91585092011-01-26 15:38:49 +00007054 }
7055 return SDValue();
7056}
7057
David Greenecfe33c42011-01-26 19:13:22 +00007058// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7059// simple superregister reference or explicit instructions to insert
7060// the upper bits of a vector.
7061SDValue
7062X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7063 if (Subtarget->hasAVX()) {
7064 DebugLoc dl = Op.getNode()->getDebugLoc();
7065 SDValue Vec = Op.getNode()->getOperand(0);
7066 SDValue SubVec = Op.getNode()->getOperand(1);
7067 SDValue Idx = Op.getNode()->getOperand(2);
7068
Craig Topper7a9a28b2012-08-12 02:23:29 +00007069 if (Op.getNode()->getValueType(0).is256BitVector() &&
7070 SubVec.getNode()->getValueType(0).is128BitVector() &&
Craig Topperb14940a2012-04-22 20:55:18 +00007071 isa<ConstantSDNode>(Idx)) {
7072 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7073 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007074 }
7075 }
7076 return SDValue();
7077}
7078
Bill Wendling056292f2008-09-16 21:48:12 +00007079// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7080// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7081// one of the above mentioned nodes. It has to be wrapped because otherwise
7082// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7083// be used to form addressing mode. These wrapped nodes will be selected
7084// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007085SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007086X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007087 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007088
Chris Lattner41621a22009-06-26 19:22:52 +00007089 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7090 // global base reg.
7091 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007092 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007093 CodeModel::Model M = getTargetMachine().getCodeModel();
7094
Chris Lattner4f066492009-07-11 20:29:19 +00007095 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007096 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007097 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007098 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007099 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007100 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007101 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007102
Evan Cheng1606e8e2009-03-13 07:51:59 +00007103 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007104 CP->getAlignment(),
7105 CP->getOffset(), OpFlag);
7106 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007107 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007108 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007109 if (OpFlag) {
7110 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007111 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007112 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007113 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007114 }
7115
7116 return Result;
7117}
7118
Dan Gohmand858e902010-04-17 15:26:15 +00007119SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007120 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007121
Chris Lattner18c59872009-06-27 04:16:01 +00007122 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7123 // global base reg.
7124 unsigned char OpFlag = 0;
7125 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007126 CodeModel::Model M = getTargetMachine().getCodeModel();
7127
Chris Lattner4f066492009-07-11 20:29:19 +00007128 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007129 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007130 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007131 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007132 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007133 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007134 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007135
Chris Lattner18c59872009-06-27 04:16:01 +00007136 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7137 OpFlag);
7138 DebugLoc DL = JT->getDebugLoc();
7139 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007140
Chris Lattner18c59872009-06-27 04:16:01 +00007141 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007142 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007143 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7144 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007145 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007146 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007147
Chris Lattner18c59872009-06-27 04:16:01 +00007148 return Result;
7149}
7150
7151SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007152X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007153 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007154
Chris Lattner18c59872009-06-27 04:16:01 +00007155 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7156 // global base reg.
7157 unsigned char OpFlag = 0;
7158 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007159 CodeModel::Model M = getTargetMachine().getCodeModel();
7160
Chris Lattner4f066492009-07-11 20:29:19 +00007161 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007162 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7163 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7164 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007165 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007166 } else if (Subtarget->isPICStyleGOT()) {
7167 OpFlag = X86II::MO_GOT;
7168 } else if (Subtarget->isPICStyleStubPIC()) {
7169 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7170 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7171 OpFlag = X86II::MO_DARWIN_NONLAZY;
7172 }
Eric Christopherfd179292009-08-27 18:07:15 +00007173
Chris Lattner18c59872009-06-27 04:16:01 +00007174 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007175
Chris Lattner18c59872009-06-27 04:16:01 +00007176 DebugLoc DL = Op.getDebugLoc();
7177 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007178
7179
Chris Lattner18c59872009-06-27 04:16:01 +00007180 // With PIC, the address is actually $g + Offset.
7181 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007182 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007183 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7184 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007185 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007186 Result);
7187 }
Eric Christopherfd179292009-08-27 18:07:15 +00007188
Eli Friedman586272d2011-08-11 01:48:05 +00007189 // For symbols that require a load from a stub to get the address, emit the
7190 // load.
7191 if (isGlobalStubReference(OpFlag))
7192 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007193 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007194
Chris Lattner18c59872009-06-27 04:16:01 +00007195 return Result;
7196}
7197
Dan Gohman475871a2008-07-27 21:46:04 +00007198SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007199X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007200 // Create the TargetBlockAddressAddress node.
7201 unsigned char OpFlags =
7202 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007203 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007204 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007205 DebugLoc dl = Op.getDebugLoc();
7206 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7207 /*isTarget=*/true, OpFlags);
7208
Dan Gohmanf705adb2009-10-30 01:28:02 +00007209 if (Subtarget->isPICStyleRIPRel() &&
7210 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007211 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7212 else
7213 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007214
Dan Gohman29cbade2009-11-20 23:18:13 +00007215 // With PIC, the address is actually $g + Offset.
7216 if (isGlobalRelativeToPICBase(OpFlags)) {
7217 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7218 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7219 Result);
7220 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007221
7222 return Result;
7223}
7224
7225SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007226X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007227 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007228 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007229 // Create the TargetGlobalAddress node, folding in the constant
7230 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007231 unsigned char OpFlags =
7232 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007233 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007234 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007235 if (OpFlags == X86II::MO_NO_FLAG &&
7236 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007237 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007238 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007239 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007240 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007241 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007242 }
Eric Christopherfd179292009-08-27 18:07:15 +00007243
Chris Lattner4f066492009-07-11 20:29:19 +00007244 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007245 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007246 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7247 else
7248 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007249
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007250 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007251 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007252 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7253 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007254 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007255 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007256
Chris Lattner36c25012009-07-10 07:34:39 +00007257 // For globals that require a load from a stub to get the address, emit the
7258 // load.
7259 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007260 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007261 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007262
Dan Gohman6520e202008-10-18 02:06:02 +00007263 // If there was a non-zero offset that we didn't fold, create an explicit
7264 // addition for it.
7265 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007266 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007267 DAG.getConstant(Offset, getPointerTy()));
7268
Evan Cheng0db9fe62006-04-25 20:13:52 +00007269 return Result;
7270}
7271
Evan Chengda43bcf2008-09-24 00:05:32 +00007272SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007273X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007274 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007275 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007276 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007277}
7278
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007279static SDValue
7280GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007281 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007282 unsigned char OperandFlags, bool LocalDynamic = false) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007283 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007284 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007285 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007286 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007287 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007288 GA->getOffset(),
7289 OperandFlags);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007290
7291 X86ISD::NodeType CallType = LocalDynamic ? X86ISD::TLSBASEADDR
7292 : X86ISD::TLSADDR;
7293
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007294 if (InFlag) {
7295 SDValue Ops[] = { Chain, TGA, *InFlag };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007296 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007297 } else {
7298 SDValue Ops[] = { Chain, TGA };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007299 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007300 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007301
7302 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007303 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007304
Rafael Espindola15f1b662009-04-24 12:59:40 +00007305 SDValue Flag = Chain.getValue(1);
7306 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007307}
7308
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007309// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007310static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007311LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007312 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007313 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007314 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7315 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007316 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007317 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007318 InFlag = Chain.getValue(1);
7319
Chris Lattnerb903bed2009-06-26 21:20:29 +00007320 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007321}
7322
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007323// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007324static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007325LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007326 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007327 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7328 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007329}
7330
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007331static SDValue LowerToTLSLocalDynamicModel(GlobalAddressSDNode *GA,
7332 SelectionDAG &DAG,
7333 const EVT PtrVT,
7334 bool is64Bit) {
7335 DebugLoc dl = GA->getDebugLoc();
7336
7337 // Get the start address of the TLS block for this module.
7338 X86MachineFunctionInfo* MFI = DAG.getMachineFunction()
7339 .getInfo<X86MachineFunctionInfo>();
7340 MFI->incNumLocalDynamicTLSAccesses();
7341
7342 SDValue Base;
7343 if (is64Bit) {
7344 Base = GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, X86::RAX,
7345 X86II::MO_TLSLD, /*LocalDynamic=*/true);
7346 } else {
7347 SDValue InFlag;
7348 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
7349 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT), InFlag);
7350 InFlag = Chain.getValue(1);
7351 Base = GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX,
7352 X86II::MO_TLSLDM, /*LocalDynamic=*/true);
7353 }
7354
7355 // Note: the CleanupLocalDynamicTLSPass will remove redundant computations
7356 // of Base.
7357
7358 // Build x@dtpoff.
7359 unsigned char OperandFlags = X86II::MO_DTPOFF;
7360 unsigned WrapperKind = X86ISD::Wrapper;
7361 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7362 GA->getValueType(0),
7363 GA->getOffset(), OperandFlags);
7364 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
7365
7366 // Add x@dtpoff with the base.
7367 return DAG.getNode(ISD::ADD, dl, PtrVT, Offset, Base);
7368}
7369
Hans Wennborg228756c2012-05-11 10:11:01 +00007370// Lower ISD::GlobalTLSAddress using the "initial exec" or "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007371static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007372 const EVT PtrVT, TLSModel::Model model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007373 bool is64Bit, bool isPIC) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007374 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007375
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007376 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7377 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7378 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007379
Michael J. Spencerec38de22010-10-10 22:04:20 +00007380 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007381 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007382 MachinePointerInfo(Ptr),
7383 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007384
Chris Lattnerb903bed2009-06-26 21:20:29 +00007385 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007386 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7387 // initialexec.
7388 unsigned WrapperKind = X86ISD::Wrapper;
7389 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007390 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Hans Wennborg228756c2012-05-11 10:11:01 +00007391 } else if (model == TLSModel::InitialExec) {
7392 if (is64Bit) {
7393 OperandFlags = X86II::MO_GOTTPOFF;
7394 WrapperKind = X86ISD::WrapperRIP;
7395 } else {
7396 OperandFlags = isPIC ? X86II::MO_GOTNTPOFF : X86II::MO_INDNTPOFF;
7397 }
Chris Lattner18c59872009-06-27 04:16:01 +00007398 } else {
Hans Wennborg228756c2012-05-11 10:11:01 +00007399 llvm_unreachable("Unexpected model");
Chris Lattnerb903bed2009-06-26 21:20:29 +00007400 }
Eric Christopherfd179292009-08-27 18:07:15 +00007401
Hans Wennborg228756c2012-05-11 10:11:01 +00007402 // emit "addl x@ntpoff,%eax" (local exec)
7403 // or "addl x@indntpoff,%eax" (initial exec)
7404 // or "addl x@gotntpoff(%ebx) ,%eax" (initial exec, 32-bit pic)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007405 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007406 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007407 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007408 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007409
Hans Wennborg228756c2012-05-11 10:11:01 +00007410 if (model == TLSModel::InitialExec) {
7411 if (isPIC && !is64Bit) {
7412 Offset = DAG.getNode(ISD::ADD, dl, PtrVT,
7413 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT),
7414 Offset);
Hans Wennborg228756c2012-05-11 10:11:01 +00007415 }
Rafael Espindola94e3b382012-06-29 04:22:35 +00007416
7417 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
7418 MachinePointerInfo::getGOT(), false, false, false,
7419 0);
Hans Wennborg228756c2012-05-11 10:11:01 +00007420 }
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007421
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007422 // The address of the thread local variable is the add of the thread
7423 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007424 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007425}
7426
Dan Gohman475871a2008-07-27 21:46:04 +00007427SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007428X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007429
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007430 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007431 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007432
Eric Christopher30ef0e52010-06-03 04:07:48 +00007433 if (Subtarget->isTargetELF()) {
Chandler Carruth34797132012-04-08 17:20:55 +00007434 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007435
Eric Christopher30ef0e52010-06-03 04:07:48 +00007436 switch (model) {
7437 case TLSModel::GeneralDynamic:
Eric Christopher30ef0e52010-06-03 04:07:48 +00007438 if (Subtarget->is64Bit())
7439 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7440 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007441 case TLSModel::LocalDynamic:
7442 return LowerToTLSLocalDynamicModel(GA, DAG, getPointerTy(),
7443 Subtarget->is64Bit());
Eric Christopher30ef0e52010-06-03 04:07:48 +00007444 case TLSModel::InitialExec:
7445 case TLSModel::LocalExec:
7446 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007447 Subtarget->is64Bit(),
7448 getTargetMachine().getRelocationModel() == Reloc::PIC_);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007449 }
Craig Toppere8eb1162012-04-23 03:26:18 +00007450 llvm_unreachable("Unknown TLS model.");
7451 }
7452
7453 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007454 // Darwin only has one model of TLS. Lower to that.
7455 unsigned char OpFlag = 0;
7456 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7457 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007458
Eric Christopher30ef0e52010-06-03 04:07:48 +00007459 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7460 // global base reg.
7461 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7462 !Subtarget->is64Bit();
7463 if (PIC32)
7464 OpFlag = X86II::MO_TLVP_PIC_BASE;
7465 else
7466 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007467 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007468 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007469 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007470 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007471 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007472
Eric Christopher30ef0e52010-06-03 04:07:48 +00007473 // With PIC32, the address is actually $g + Offset.
7474 if (PIC32)
7475 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7476 DAG.getNode(X86ISD::GlobalBaseReg,
7477 DebugLoc(), getPointerTy()),
7478 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007479
Eric Christopher30ef0e52010-06-03 04:07:48 +00007480 // Lowering the machine isd will make sure everything is in the right
7481 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007482 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007483 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007484 SDValue Args[] = { Chain, Offset };
7485 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007486
Eric Christopher30ef0e52010-06-03 04:07:48 +00007487 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7488 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7489 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007490
Eric Christopher30ef0e52010-06-03 04:07:48 +00007491 // And our return value (tls address) is in the standard call return value
7492 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007493 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007494 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7495 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00007496 }
7497
7498 if (Subtarget->isTargetWindows()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007499 // Just use the implicit TLS architecture
7500 // Need to generate someting similar to:
7501 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7502 // ; from TEB
7503 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7504 // mov rcx, qword [rdx+rcx*8]
7505 // mov eax, .tls$:tlsvar
7506 // [rax+rcx] contains the address
7507 // Windows 64bit: gs:0x58
7508 // Windows 32bit: fs:__tls_array
7509
7510 // If GV is an alias then use the aliasee for determining
7511 // thread-localness.
7512 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7513 GV = GA->resolveAliasedGlobal(false);
7514 DebugLoc dl = GA->getDebugLoc();
7515 SDValue Chain = DAG.getEntryNode();
7516
7517 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7518 // %gs:0x58 (64-bit).
7519 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7520 ? Type::getInt8PtrTy(*DAG.getContext(),
7521 256)
7522 : Type::getInt32PtrTy(*DAG.getContext(),
7523 257));
7524
7525 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7526 Subtarget->is64Bit()
7527 ? DAG.getIntPtrConstant(0x58)
7528 : DAG.getExternalSymbol("_tls_array",
7529 getPointerTy()),
7530 MachinePointerInfo(Ptr),
7531 false, false, false, 0);
7532
7533 // Load the _tls_index variable
7534 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7535 if (Subtarget->is64Bit())
7536 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7537 IDX, MachinePointerInfo(), MVT::i32,
7538 false, false, 0);
7539 else
7540 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7541 false, false, false, 0);
7542
7543 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00007544 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007545 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7546
7547 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7548 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7549 false, false, false, 0);
7550
7551 // Get the offset of start of .tls section
7552 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7553 GA->getValueType(0),
7554 GA->getOffset(), X86II::MO_SECREL);
7555 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7556
7557 // The address of the thread local variable is the add of the thread
7558 // pointer with the offset of the variable.
7559 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007560 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007561
David Blaikie4d6ccb52012-01-20 21:51:11 +00007562 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007563}
7564
Evan Cheng0db9fe62006-04-25 20:13:52 +00007565
Chad Rosierb90d2a92012-01-03 23:19:12 +00007566/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7567/// and take a 2 x i32 value to shift plus a shift amount.
7568SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007569 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007570 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007571 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007572 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007573 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007574 SDValue ShOpLo = Op.getOperand(0);
7575 SDValue ShOpHi = Op.getOperand(1);
7576 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007577 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007578 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007579 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007580
Dan Gohman475871a2008-07-27 21:46:04 +00007581 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007582 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007583 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7584 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007585 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007586 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7587 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007588 }
Evan Chenge3413162006-01-09 18:33:28 +00007589
Owen Anderson825b72b2009-08-11 20:47:22 +00007590 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7591 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007592 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007593 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007594
Dan Gohman475871a2008-07-27 21:46:04 +00007595 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007596 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007597 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7598 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007599
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007600 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007601 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7602 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007603 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007604 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7605 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007606 }
7607
Dan Gohman475871a2008-07-27 21:46:04 +00007608 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007609 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007610}
Evan Chenga3195e82006-01-12 22:54:21 +00007611
Dan Gohmand858e902010-04-17 15:26:15 +00007612SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7613 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007614 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007615
Dale Johannesen0488fb62010-09-30 23:57:10 +00007616 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007617 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007618
Owen Anderson825b72b2009-08-11 20:47:22 +00007619 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007620 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007621
Eli Friedman36df4992009-05-27 00:47:34 +00007622 // These are really Legal; return the operand so the caller accepts it as
7623 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007624 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007625 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007626 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007627 Subtarget->is64Bit()) {
7628 return Op;
7629 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007630
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007631 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007632 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007633 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007634 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007635 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007636 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007637 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007638 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007639 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007640 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7641}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007642
Owen Andersone50ed302009-08-10 22:56:29 +00007643SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007644 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007645 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007646 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007647 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007648 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007649 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007650 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007651 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007652 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007653 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007654
Chris Lattner492a43e2010-09-22 01:28:21 +00007655 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007656
Stuart Hastings84be9582011-06-02 15:57:11 +00007657 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7658 MachineMemOperand *MMO;
7659 if (FI) {
7660 int SSFI = FI->getIndex();
7661 MMO =
7662 DAG.getMachineFunction()
7663 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7664 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7665 } else {
7666 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7667 StackSlot = StackSlot.getOperand(1);
7668 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007669 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007670 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7671 X86ISD::FILD, DL,
7672 Tys, Ops, array_lengthof(Ops),
7673 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007674
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007675 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007676 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007677 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007678
7679 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7680 // shouldn't be necessary except that RFP cannot be live across
7681 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007682 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007683 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7684 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007685 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007686 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007687 SDValue Ops[] = {
7688 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7689 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007690 MachineMemOperand *MMO =
7691 DAG.getMachineFunction()
7692 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007693 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007694
Chris Lattner492a43e2010-09-22 01:28:21 +00007695 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7696 Ops, array_lengthof(Ops),
7697 Op.getValueType(), MMO);
7698 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007699 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007700 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007701 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007702
Evan Cheng0db9fe62006-04-25 20:13:52 +00007703 return Result;
7704}
7705
Bill Wendling8b8a6362009-01-17 03:56:04 +00007706// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007707SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7708 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007709 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007710 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007711 movq %rax, %xmm0
7712 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7713 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7714 #ifdef __SSE3__
Chad Rosiera20e1e72012-08-01 18:39:17 +00007715 haddpd %xmm0, %xmm0
Bill Wendling397ae212012-01-05 02:13:20 +00007716 #else
Chad Rosiera20e1e72012-08-01 18:39:17 +00007717 pshufd $0x4e, %xmm0, %xmm1
Bill Wendling397ae212012-01-05 02:13:20 +00007718 addpd %xmm1, %xmm0
7719 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007720 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007721
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007722 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007723 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007724
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007725 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007726 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7727 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007728 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007729
Chris Lattner97484792012-01-25 09:56:22 +00007730 SmallVector<Constant*,2> CV1;
7731 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007732 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007733 CV1.push_back(
7734 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7735 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007736 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007737
Bill Wendling397ae212012-01-05 02:13:20 +00007738 // Load the 64-bit value into an XMM register.
7739 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7740 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007741 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007742 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007743 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007744 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7745 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7746 CLod0);
7747
Owen Anderson825b72b2009-08-11 20:47:22 +00007748 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007749 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007750 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007751 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007752 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007753 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007754
Craig Topperd0a31172012-01-10 06:37:29 +00007755 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007756 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7757 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7758 } else {
7759 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7760 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7761 S2F, 0x4E, DAG);
7762 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7763 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7764 Sub);
7765 }
7766
7767 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007768 DAG.getIntPtrConstant(0));
7769}
7770
Bill Wendling8b8a6362009-01-17 03:56:04 +00007771// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007772SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7773 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007774 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007775 // FP constant to bias correct the final result.
7776 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007777 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007778
7779 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007780 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007781 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007782
Eli Friedmanf3704762011-08-29 21:15:46 +00007783 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007784 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007785
Owen Anderson825b72b2009-08-11 20:47:22 +00007786 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007787 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007788 DAG.getIntPtrConstant(0));
7789
7790 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007791 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007792 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007793 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007794 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007795 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007796 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007797 MVT::v2f64, Bias)));
7798 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007799 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007800 DAG.getIntPtrConstant(0));
7801
7802 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007803 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007804
7805 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007806 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007807
Craig Topper69947b92012-04-23 06:57:04 +00007808 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007809 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007810 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007811 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007812 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007813
7814 // Handle final rounding.
7815 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007816}
7817
Dan Gohmand858e902010-04-17 15:26:15 +00007818SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7819 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007820 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007821 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007822
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007823 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007824 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7825 // the optimization here.
7826 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007827 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007828
Owen Andersone50ed302009-08-10 22:56:29 +00007829 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007830 EVT DstVT = Op.getValueType();
7831 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007832 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007833 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007834 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007835 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007836 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007837
7838 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007839 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007840 if (SrcVT == MVT::i32) {
7841 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7842 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7843 getPointerTy(), StackSlot, WordOff);
7844 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007845 StackSlot, MachinePointerInfo(),
7846 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007847 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007848 OffsetSlot, MachinePointerInfo(),
7849 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007850 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7851 return Fild;
7852 }
7853
7854 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7855 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007856 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007857 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007858 // For i64 source, we need to add the appropriate power of 2 if the input
7859 // was negative. This is the same as the optimization in
7860 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7861 // we must be careful to do the computation in x87 extended precision, not
7862 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007863 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7864 MachineMemOperand *MMO =
7865 DAG.getMachineFunction()
7866 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7867 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007868
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007869 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7870 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007871 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7872 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007873
7874 APInt FF(32, 0x5F800000ULL);
7875
7876 // Check whether the sign bit is set.
7877 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7878 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7879 ISD::SETLT);
7880
7881 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7882 SDValue FudgePtr = DAG.getConstantPool(
7883 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7884 getPointerTy());
7885
7886 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7887 SDValue Zero = DAG.getIntPtrConstant(0);
7888 SDValue Four = DAG.getIntPtrConstant(4);
7889 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7890 Zero, Four);
7891 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7892
7893 // Load the value out, extending it from f32 to f80.
7894 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007895 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007896 FudgePtr, MachinePointerInfo::getConstantPool(),
7897 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007898 // Extend everything to 80 bits to force it to be done on x87.
7899 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7900 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007901}
7902
Dan Gohman475871a2008-07-27 21:46:04 +00007903std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007904FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007905 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007906
Owen Andersone50ed302009-08-10 22:56:29 +00007907 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007908
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007909 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007910 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7911 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007912 }
7913
Owen Anderson825b72b2009-08-11 20:47:22 +00007914 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7915 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007916 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007917
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007918 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007919 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007920 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007921 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007922 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007923 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007924 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007925 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007926
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007927 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7928 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007929 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007930 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007931 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007932 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007933
Evan Cheng0db9fe62006-04-25 20:13:52 +00007934 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007935 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7936 Opc = X86ISD::WIN_FTOL;
7937 else
7938 switch (DstTy.getSimpleVT().SimpleTy) {
7939 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7940 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7941 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7942 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7943 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007944
Dan Gohman475871a2008-07-27 21:46:04 +00007945 SDValue Chain = DAG.getEntryNode();
7946 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007947 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007948 // FIXME This causes a redundant load/store if the SSE-class value is already
7949 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007950 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007951 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007952 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007953 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007954 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007955 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007956 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007957 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007958 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007959
Chris Lattner492a43e2010-09-22 01:28:21 +00007960 MachineMemOperand *MMO =
7961 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7962 MachineMemOperand::MOLoad, MemSize, MemSize);
7963 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7964 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007965 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007966 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007967 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7968 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007969
Chris Lattner07290932010-09-22 01:05:16 +00007970 MachineMemOperand *MMO =
7971 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7972 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007973
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007974 if (Opc != X86ISD::WIN_FTOL) {
7975 // Build the FP_TO_INT*_IN_MEM
7976 SDValue Ops[] = { Chain, Value, StackSlot };
7977 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7978 Ops, 3, DstTy, MMO);
7979 return std::make_pair(FIST, StackSlot);
7980 } else {
7981 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
7982 DAG.getVTList(MVT::Other, MVT::Glue),
7983 Chain, Value);
7984 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
7985 MVT::i32, ftol.getValue(1));
7986 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
7987 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007988 SDValue Ops[] = { eax, edx };
7989 SDValue pair = IsReplace
7990 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
7991 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007992 return std::make_pair(pair, SDValue());
7993 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007994}
7995
Dan Gohmand858e902010-04-17 15:26:15 +00007996SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7997 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007998 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007999 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00008000
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008001 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8002 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00008003 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00008004 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
8005 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00008006
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008007 if (StackSlot.getNode())
8008 // Load the result.
8009 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8010 FIST, StackSlot, MachinePointerInfo(),
8011 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008012
8013 // The node is the result.
8014 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00008015}
8016
Dan Gohmand858e902010-04-17 15:26:15 +00008017SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8018 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008019 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8020 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00008021 SDValue FIST = Vals.first, StackSlot = Vals.second;
8022 assert(FIST.getNode() && "Unexpected failure");
8023
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008024 if (StackSlot.getNode())
8025 // Load the result.
8026 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8027 FIST, StackSlot, MachinePointerInfo(),
8028 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008029
8030 // The node is the result.
8031 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00008032}
8033
Dan Gohmand858e902010-04-17 15:26:15 +00008034SDValue X86TargetLowering::LowerFABS(SDValue Op,
8035 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008036 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008037 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008038 EVT VT = Op.getValueType();
8039 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008040 if (VT.isVector())
8041 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00008042 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00008043 if (EltVT == MVT::f64) {
Chad Rosiera20e1e72012-08-01 18:39:17 +00008044 C = ConstantVector::getSplat(2,
Chris Lattner4ca829e2012-01-25 06:02:56 +00008045 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008046 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00008047 C = ConstantVector::getSplat(4,
8048 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008049 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00008050 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008051 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008052 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008053 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008054 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008055}
8056
Dan Gohmand858e902010-04-17 15:26:15 +00008057SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008058 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008059 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008060 EVT VT = Op.getValueType();
8061 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00008062 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
8063 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008064 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00008065 NumElts = VT.getVectorNumElements();
8066 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00008067 Constant *C;
8068 if (EltVT == MVT::f64)
8069 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
8070 else
8071 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
8072 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008073 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008074 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008075 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008076 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008077 if (VT.isVector()) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00008078 MVT XORVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008079 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00008080 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00008081 DAG.getNode(ISD::BITCAST, dl, XORVT,
8082 Op.getOperand(0)),
8083 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008084 }
Craig Topper69947b92012-04-23 06:57:04 +00008085
8086 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008087}
8088
Dan Gohmand858e902010-04-17 15:26:15 +00008089SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008090 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008091 SDValue Op0 = Op.getOperand(0);
8092 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008093 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008094 EVT VT = Op.getValueType();
8095 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008096
8097 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008098 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008099 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008100 SrcVT = VT;
8101 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008102 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008103 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008104 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008105 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008106 }
8107
8108 // At this point the operands and the result should have the same
8109 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008110
Evan Cheng68c47cb2007-01-05 07:55:56 +00008111 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008112 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008113 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008114 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8115 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008116 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008117 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8118 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8119 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8120 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008121 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008122 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008123 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008124 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008125 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008126 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008127 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008128
8129 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008130 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008131 // Op0 is MVT::f32, Op1 is MVT::f64.
8132 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8133 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8134 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008135 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008136 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008137 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008138 }
8139
Evan Cheng73d6cf12007-01-05 21:37:56 +00008140 // Clear first operand sign bit.
8141 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008142 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008143 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8144 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008145 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008146 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8147 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8148 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8149 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008150 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008151 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008152 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008153 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008154 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008155 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008156 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008157
8158 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008159 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008160}
8161
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008162SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8163 SDValue N0 = Op.getOperand(0);
8164 DebugLoc dl = Op.getDebugLoc();
8165 EVT VT = Op.getValueType();
8166
8167 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8168 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8169 DAG.getConstant(1, VT));
8170 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8171}
8172
Dan Gohman076aee32009-03-04 19:44:21 +00008173/// Emit nodes that will be selected as "test Op0,Op0", or something
8174/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008175SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008176 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008177 DebugLoc dl = Op.getDebugLoc();
8178
Dan Gohman31125812009-03-07 01:58:32 +00008179 // CF and OF aren't always set the way we want. Determine which
8180 // of these we need.
8181 bool NeedCF = false;
8182 bool NeedOF = false;
8183 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008184 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008185 case X86::COND_A: case X86::COND_AE:
8186 case X86::COND_B: case X86::COND_BE:
8187 NeedCF = true;
8188 break;
8189 case X86::COND_G: case X86::COND_GE:
8190 case X86::COND_L: case X86::COND_LE:
8191 case X86::COND_O: case X86::COND_NO:
8192 NeedOF = true;
8193 break;
Dan Gohman31125812009-03-07 01:58:32 +00008194 }
8195
Dan Gohman076aee32009-03-04 19:44:21 +00008196 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008197 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8198 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008199 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8200 // Emit a CMP with 0, which is the TEST pattern.
8201 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8202 DAG.getConstant(0, Op.getValueType()));
8203
8204 unsigned Opcode = 0;
8205 unsigned NumOperands = 0;
8206 switch (Op.getNode()->getOpcode()) {
8207 case ISD::ADD:
8208 // Due to an isel shortcoming, be conservative if this add is likely to be
8209 // selected as part of a load-modify-store instruction. When the root node
8210 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8211 // uses of other nodes in the match, such as the ADD in this case. This
8212 // leads to the ADD being left around and reselected, with the result being
8213 // two adds in the output. Alas, even if none our users are stores, that
8214 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8215 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8216 // climbing the DAG back to the root, and it doesn't seem to be worth the
8217 // effort.
8218 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008219 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8220 if (UI->getOpcode() != ISD::CopyToReg &&
8221 UI->getOpcode() != ISD::SETCC &&
8222 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008223 goto default_case;
8224
8225 if (ConstantSDNode *C =
8226 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8227 // An add of one will be selected as an INC.
8228 if (C->getAPIntValue() == 1) {
8229 Opcode = X86ISD::INC;
8230 NumOperands = 1;
8231 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008232 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008233
8234 // An add of negative one (subtract of one) will be selected as a DEC.
8235 if (C->getAPIntValue().isAllOnesValue()) {
8236 Opcode = X86ISD::DEC;
8237 NumOperands = 1;
8238 break;
8239 }
Dan Gohman076aee32009-03-04 19:44:21 +00008240 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008241
8242 // Otherwise use a regular EFLAGS-setting add.
8243 Opcode = X86ISD::ADD;
8244 NumOperands = 2;
8245 break;
8246 case ISD::AND: {
8247 // If the primary and result isn't used, don't bother using X86ISD::AND,
8248 // because a TEST instruction will be better.
8249 bool NonFlagUse = false;
8250 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8251 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8252 SDNode *User = *UI;
8253 unsigned UOpNo = UI.getOperandNo();
8254 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8255 // Look pass truncate.
8256 UOpNo = User->use_begin().getOperandNo();
8257 User = *User->use_begin();
8258 }
8259
8260 if (User->getOpcode() != ISD::BRCOND &&
8261 User->getOpcode() != ISD::SETCC &&
8262 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8263 NonFlagUse = true;
8264 break;
8265 }
Dan Gohman076aee32009-03-04 19:44:21 +00008266 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008267
8268 if (!NonFlagUse)
8269 break;
8270 }
8271 // FALL THROUGH
8272 case ISD::SUB:
8273 case ISD::OR:
8274 case ISD::XOR:
8275 // Due to the ISEL shortcoming noted above, be conservative if this op is
8276 // likely to be selected as part of a load-modify-store instruction.
8277 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8278 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8279 if (UI->getOpcode() == ISD::STORE)
8280 goto default_case;
8281
8282 // Otherwise use a regular EFLAGS-setting instruction.
8283 switch (Op.getNode()->getOpcode()) {
8284 default: llvm_unreachable("unexpected operator!");
Manman Ren87253c22012-06-07 00:42:47 +00008285 case ISD::SUB:
Manman Ren39ad5682012-08-08 00:51:41 +00008286 Opcode = X86ISD::SUB;
Manman Ren87253c22012-06-07 00:42:47 +00008287 break;
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008288 case ISD::OR: Opcode = X86ISD::OR; break;
8289 case ISD::XOR: Opcode = X86ISD::XOR; break;
8290 case ISD::AND: Opcode = X86ISD::AND; break;
8291 }
8292
8293 NumOperands = 2;
8294 break;
8295 case X86ISD::ADD:
8296 case X86ISD::SUB:
8297 case X86ISD::INC:
8298 case X86ISD::DEC:
8299 case X86ISD::OR:
8300 case X86ISD::XOR:
8301 case X86ISD::AND:
8302 return SDValue(Op.getNode(), 1);
8303 default:
8304 default_case:
8305 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008306 }
8307
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008308 if (Opcode == 0)
8309 // Emit a CMP with 0, which is the TEST pattern.
8310 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8311 DAG.getConstant(0, Op.getValueType()));
8312
Manman Ren87253c22012-06-07 00:42:47 +00008313 if (Opcode == X86ISD::CMP) {
8314 SDValue New = DAG.getNode(Opcode, dl, MVT::i32, Op.getOperand(0),
8315 Op.getOperand(1));
Manman Rene6fc9d42012-06-07 19:27:33 +00008316 // We can't replace usage of SUB with CMP.
8317 // The SUB node will be removed later because there is no use of it.
Manman Ren87253c22012-06-07 00:42:47 +00008318 return SDValue(New.getNode(), 0);
8319 }
8320
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008321 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8322 SmallVector<SDValue, 4> Ops;
8323 for (unsigned i = 0; i != NumOperands; ++i)
8324 Ops.push_back(Op.getOperand(i));
8325
8326 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8327 DAG.ReplaceAllUsesWith(Op, New);
8328 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008329}
8330
8331/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8332/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008333SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008334 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008335 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8336 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008337 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008338
8339 DebugLoc dl = Op0.getDebugLoc();
Manman Ren39ad5682012-08-08 00:51:41 +00008340 if ((Op0.getValueType() == MVT::i8 || Op0.getValueType() == MVT::i16 ||
8341 Op0.getValueType() == MVT::i32 || Op0.getValueType() == MVT::i64)) {
8342 // Use SUB instead of CMP to enable CSE between SUB and CMP.
8343 SDVTList VTs = DAG.getVTList(Op0.getValueType(), MVT::i32);
8344 SDValue Sub = DAG.getNode(X86ISD::SUB, dl, VTs,
8345 Op0, Op1);
8346 return SDValue(Sub.getNode(), 1);
8347 }
Owen Anderson825b72b2009-08-11 20:47:22 +00008348 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008349}
8350
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008351/// Convert a comparison if required by the subtarget.
8352SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
8353 SelectionDAG &DAG) const {
8354 // If the subtarget does not support the FUCOMI instruction, floating-point
8355 // comparisons have to be converted.
8356 if (Subtarget->hasCMov() ||
8357 Cmp.getOpcode() != X86ISD::CMP ||
8358 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
8359 !Cmp.getOperand(1).getValueType().isFloatingPoint())
8360 return Cmp;
8361
8362 // The instruction selector will select an FUCOM instruction instead of
8363 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
8364 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
8365 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
8366 DebugLoc dl = Cmp.getDebugLoc();
8367 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
8368 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
8369 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
8370 DAG.getConstant(8, MVT::i8));
8371 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
8372 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
8373}
8374
Evan Chengd40d03e2010-01-06 19:38:29 +00008375/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8376/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008377SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8378 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008379 SDValue Op0 = And.getOperand(0);
8380 SDValue Op1 = And.getOperand(1);
8381 if (Op0.getOpcode() == ISD::TRUNCATE)
8382 Op0 = Op0.getOperand(0);
8383 if (Op1.getOpcode() == ISD::TRUNCATE)
8384 Op1 = Op1.getOperand(0);
8385
Evan Chengd40d03e2010-01-06 19:38:29 +00008386 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008387 if (Op1.getOpcode() == ISD::SHL)
8388 std::swap(Op0, Op1);
8389 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008390 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8391 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008392 // If we looked past a truncate, check that it's only truncating away
8393 // known zeros.
8394 unsigned BitWidth = Op0.getValueSizeInBits();
8395 unsigned AndBitWidth = And.getValueSizeInBits();
8396 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008397 APInt Zeros, Ones;
8398 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008399 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8400 return SDValue();
8401 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008402 LHS = Op1;
8403 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008404 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008405 } else if (Op1.getOpcode() == ISD::Constant) {
8406 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008407 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008408 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008409
8410 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008411 LHS = AndLHS.getOperand(0);
8412 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008413 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008414
8415 // Use BT if the immediate can't be encoded in a TEST instruction.
8416 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8417 LHS = AndLHS;
8418 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8419 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008420 }
Evan Cheng0488db92007-09-25 01:57:46 +00008421
Evan Chengd40d03e2010-01-06 19:38:29 +00008422 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008423 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008424 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008425 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008426 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008427 // Also promote i16 to i32 for performance / code size reason.
8428 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008429 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008430 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008431
Evan Chengd40d03e2010-01-06 19:38:29 +00008432 // If the operand types disagree, extend the shift amount to match. Since
8433 // BT ignores high bits (like shifts) we can use anyextend.
8434 if (LHS.getValueType() != RHS.getValueType())
8435 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008436
Evan Chengd40d03e2010-01-06 19:38:29 +00008437 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8438 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8439 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8440 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008441 }
8442
Evan Cheng54de3ea2010-01-05 06:52:31 +00008443 return SDValue();
8444}
8445
Dan Gohmand858e902010-04-17 15:26:15 +00008446SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008447
8448 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8449
Evan Cheng54de3ea2010-01-05 06:52:31 +00008450 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8451 SDValue Op0 = Op.getOperand(0);
8452 SDValue Op1 = Op.getOperand(1);
8453 DebugLoc dl = Op.getDebugLoc();
8454 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8455
8456 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008457 // Lower (X & (1 << N)) == 0 to BT(X, N).
8458 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8459 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008460 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008461 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008462 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008463 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8464 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8465 if (NewSetCC.getNode())
8466 return NewSetCC;
8467 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008468
Chris Lattner481eebc2010-12-19 21:23:48 +00008469 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8470 // these.
8471 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008472 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008473 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8474 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008475
Chris Lattner481eebc2010-12-19 21:23:48 +00008476 // If the input is a setcc, then reuse the input setcc or use a new one with
8477 // the inverted condition.
8478 if (Op0.getOpcode() == X86ISD::SETCC) {
8479 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8480 bool Invert = (CC == ISD::SETNE) ^
8481 cast<ConstantSDNode>(Op1)->isNullValue();
8482 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008483
Evan Cheng2c755ba2010-02-27 07:36:59 +00008484 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008485 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8486 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8487 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008488 }
8489
Evan Chenge5b51ac2010-04-17 06:13:15 +00008490 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008491 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008492 if (X86CC == X86::COND_INVALID)
8493 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008494
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008495 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008496 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008497 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008498 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008499}
8500
Craig Topper89af15e2011-09-18 08:03:58 +00008501// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008502// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008503static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008504 EVT VT = Op.getValueType();
8505
Craig Topper7a9a28b2012-08-12 02:23:29 +00008506 assert(VT.is256BitVector() && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008507 "Unsupported value type for operation");
8508
Craig Topper66ddd152012-04-27 22:54:43 +00008509 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008510 DebugLoc dl = Op.getDebugLoc();
8511 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008512
8513 // Extract the LHS vectors
8514 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00008515 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
8516 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008517
8518 // Extract the RHS vectors
8519 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00008520 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
8521 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008522
8523 // Issue the operation on the smaller types and concatenate the result back
8524 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8525 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8526 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8527 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8528 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8529}
8530
8531
Dan Gohmand858e902010-04-17 15:26:15 +00008532SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008533 SDValue Cond;
8534 SDValue Op0 = Op.getOperand(0);
8535 SDValue Op1 = Op.getOperand(1);
8536 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008537 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008538 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8539 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008540 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008541
8542 if (isFP) {
Craig Topper523908d2012-08-13 02:34:03 +00008543#ifndef NDEBUG
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008544 EVT EltVT = Op0.getValueType().getVectorElementType();
Craig Topper523908d2012-08-13 02:34:03 +00008545 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8546#endif
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008547
Craig Topper523908d2012-08-13 02:34:03 +00008548 unsigned SSECC;
Nate Begeman30a0de92008-07-17 16:51:19 +00008549 bool Swap = false;
8550
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008551 // SSE Condition code mapping:
8552 // 0 - EQ
8553 // 1 - LT
8554 // 2 - LE
8555 // 3 - UNORD
8556 // 4 - NEQ
8557 // 5 - NLT
8558 // 6 - NLE
8559 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008560 switch (SetCCOpcode) {
Craig Topper2f1b2ec2012-08-13 03:42:38 +00008561 default: llvm_unreachable("Unexpected SETCC condition");
Nate Begemanfb8ead02008-07-25 19:05:58 +00008562 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008563 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008564 case ISD::SETOGT:
8565 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008566 case ISD::SETLT:
8567 case ISD::SETOLT: SSECC = 1; break;
8568 case ISD::SETOGE:
8569 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008570 case ISD::SETLE:
8571 case ISD::SETOLE: SSECC = 2; break;
8572 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008573 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008574 case ISD::SETNE: SSECC = 4; break;
Craig Topper523908d2012-08-13 02:34:03 +00008575 case ISD::SETULE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008576 case ISD::SETUGE: SSECC = 5; break;
Craig Topper523908d2012-08-13 02:34:03 +00008577 case ISD::SETULT: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008578 case ISD::SETUGT: SSECC = 6; break;
8579 case ISD::SETO: SSECC = 7; break;
Craig Topper523908d2012-08-13 02:34:03 +00008580 case ISD::SETUEQ:
8581 case ISD::SETONE: SSECC = 8; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008582 }
8583 if (Swap)
8584 std::swap(Op0, Op1);
8585
Nate Begemanfb8ead02008-07-25 19:05:58 +00008586 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008587 if (SSECC == 8) {
Craig Topper523908d2012-08-13 02:34:03 +00008588 unsigned CC0, CC1;
8589 unsigned CombineOpc;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008590 if (SetCCOpcode == ISD::SETUEQ) {
Craig Topper523908d2012-08-13 02:34:03 +00008591 CC0 = 3; CC1 = 0; CombineOpc = ISD::OR;
8592 } else {
8593 assert(SetCCOpcode == ISD::SETONE);
8594 CC0 = 7; CC1 = 4; CombineOpc = ISD::AND;
Craig Topper69947b92012-04-23 06:57:04 +00008595 }
Craig Topper523908d2012-08-13 02:34:03 +00008596
8597 SDValue Cmp0 = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8598 DAG.getConstant(CC0, MVT::i8));
8599 SDValue Cmp1 = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8600 DAG.getConstant(CC1, MVT::i8));
8601 return DAG.getNode(CombineOpc, dl, VT, Cmp0, Cmp1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008602 }
8603 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008604 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8605 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008606 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008607
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008608 // Break 256-bit integer vector compare into smaller ones.
Craig Topper7a9a28b2012-08-12 02:23:29 +00008609 if (VT.is256BitVector() && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008610 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008611
Nate Begeman30a0de92008-07-17 16:51:19 +00008612 // We are handling one of the integer comparisons here. Since SSE only has
8613 // GT and EQ comparisons for integer, swapping operands and multiple
8614 // operations may be required for some comparisons.
Craig Topper2f1b2ec2012-08-13 03:42:38 +00008615 unsigned Opc;
Nate Begeman30a0de92008-07-17 16:51:19 +00008616 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008617
Nate Begeman30a0de92008-07-17 16:51:19 +00008618 switch (SetCCOpcode) {
Craig Topper2f1b2ec2012-08-13 03:42:38 +00008619 default: llvm_unreachable("Unexpected SETCC condition");
Nate Begeman30a0de92008-07-17 16:51:19 +00008620 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008621 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008622 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008623 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008624 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008625 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008626 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008627 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008628 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008629 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008630 }
8631 if (Swap)
8632 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008633
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008634 // Check that the operation in question is available (most are plain SSE2,
8635 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper2f1b2ec2012-08-13 03:42:38 +00008636 if (VT == MVT::v2i64) {
8637 if (Opc == X86ISD::PCMPGT && !Subtarget->hasSSE42())
8638 return SDValue();
8639 if (Opc == X86ISD::PCMPEQ && !Subtarget->hasSSE41())
8640 return SDValue();
8641 }
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008642
Nate Begeman30a0de92008-07-17 16:51:19 +00008643 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8644 // bits of the inputs before performing those operations.
8645 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008646 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008647 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8648 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008649 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008650 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8651 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008652 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8653 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008654 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008655
Dale Johannesenace16102009-02-03 19:33:06 +00008656 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008657
8658 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008659 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008660 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008661
Nate Begeman30a0de92008-07-17 16:51:19 +00008662 return Result;
8663}
Evan Cheng0488db92007-09-25 01:57:46 +00008664
Evan Cheng370e5342008-12-03 08:38:43 +00008665// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008666static bool isX86LogicalCmp(SDValue Op) {
8667 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008668 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
8669 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +00008670 return true;
8671 if (Op.getResNo() == 1 &&
8672 (Opc == X86ISD::ADD ||
8673 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008674 Opc == X86ISD::ADC ||
8675 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008676 Opc == X86ISD::SMUL ||
8677 Opc == X86ISD::UMUL ||
8678 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008679 Opc == X86ISD::DEC ||
8680 Opc == X86ISD::OR ||
8681 Opc == X86ISD::XOR ||
8682 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008683 return true;
8684
Chris Lattner9637d5b2010-12-05 07:49:54 +00008685 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8686 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008687
Dan Gohman076aee32009-03-04 19:44:21 +00008688 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008689}
8690
Chris Lattnera2b56002010-12-05 01:23:24 +00008691static bool isZero(SDValue V) {
8692 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8693 return C && C->isNullValue();
8694}
8695
Chris Lattner96908b12010-12-05 02:00:51 +00008696static bool isAllOnes(SDValue V) {
8697 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8698 return C && C->isAllOnesValue();
8699}
8700
Evan Chengb64dd5f2012-08-07 22:21:00 +00008701static bool isTruncWithZeroHighBitsInput(SDValue V, SelectionDAG &DAG) {
8702 if (V.getOpcode() != ISD::TRUNCATE)
8703 return false;
8704
8705 SDValue VOp0 = V.getOperand(0);
8706 unsigned InBits = VOp0.getValueSizeInBits();
8707 unsigned Bits = V.getValueSizeInBits();
8708 return DAG.MaskedValueIsZero(VOp0, APInt::getHighBitsSet(InBits,InBits-Bits));
8709}
8710
Dan Gohmand858e902010-04-17 15:26:15 +00008711SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008712 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008713 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008714 SDValue Op1 = Op.getOperand(1);
8715 SDValue Op2 = Op.getOperand(2);
8716 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008717 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008718
Dan Gohman1a492952009-10-20 16:22:37 +00008719 if (Cond.getOpcode() == ISD::SETCC) {
8720 SDValue NewCond = LowerSETCC(Cond, DAG);
8721 if (NewCond.getNode())
8722 Cond = NewCond;
8723 }
Evan Cheng734503b2006-09-11 02:19:56 +00008724
Chris Lattnera2b56002010-12-05 01:23:24 +00008725 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008726 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008727 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008728 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008729 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008730 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8731 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008732 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008733
Chris Lattnera2b56002010-12-05 01:23:24 +00008734 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008735
8736 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008737 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8738 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008739
8740 SDValue CmpOp0 = Cmp.getOperand(0);
Manman Rened579842012-05-07 18:06:23 +00008741 // Apply further optimizations for special cases
8742 // (select (x != 0), -1, 0) -> neg & sbb
8743 // (select (x == 0), 0, -1) -> neg & sbb
8744 if (ConstantSDNode *YC = dyn_cast<ConstantSDNode>(Y))
Chad Rosiera20e1e72012-08-01 18:39:17 +00008745 if (YC->isNullValue() &&
Manman Rened579842012-05-07 18:06:23 +00008746 (isAllOnes(Op1) == (CondCode == X86::COND_NE))) {
8747 SDVTList VTs = DAG.getVTList(CmpOp0.getValueType(), MVT::i32);
Chad Rosiera20e1e72012-08-01 18:39:17 +00008748 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, VTs,
8749 DAG.getConstant(0, CmpOp0.getValueType()),
Manman Rened579842012-05-07 18:06:23 +00008750 CmpOp0);
8751 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8752 DAG.getConstant(X86::COND_B, MVT::i8),
8753 SDValue(Neg.getNode(), 1));
8754 return Res;
8755 }
8756
Chris Lattnera2b56002010-12-05 01:23:24 +00008757 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8758 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008759 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008760
Chris Lattner96908b12010-12-05 02:00:51 +00008761 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008762 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8763 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008764
Chris Lattner96908b12010-12-05 02:00:51 +00008765 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8766 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008767
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008768 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008769 if (N2C == 0 || !N2C->isNullValue())
8770 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8771 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008772 }
8773 }
8774
Chris Lattnera2b56002010-12-05 01:23:24 +00008775 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008776 if (Cond.getOpcode() == ISD::AND &&
8777 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8778 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008779 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008780 Cond = Cond.getOperand(0);
8781 }
8782
Evan Cheng3f41d662007-10-08 22:16:29 +00008783 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8784 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008785 unsigned CondOpcode = Cond.getOpcode();
8786 if (CondOpcode == X86ISD::SETCC ||
8787 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008788 CC = Cond.getOperand(0);
8789
Dan Gohman475871a2008-07-27 21:46:04 +00008790 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008791 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008792 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008793
Evan Cheng3f41d662007-10-08 22:16:29 +00008794 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008795 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008796 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008797 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008798
Chris Lattnerd1980a52009-03-12 06:52:53 +00008799 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8800 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008801 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008802 addTest = false;
8803 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008804 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8805 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8806 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8807 Cond.getOperand(0).getValueType() != MVT::i8)) {
8808 SDValue LHS = Cond.getOperand(0);
8809 SDValue RHS = Cond.getOperand(1);
8810 unsigned X86Opcode;
8811 unsigned X86Cond;
8812 SDVTList VTs;
8813 switch (CondOpcode) {
8814 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8815 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8816 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8817 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8818 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8819 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8820 default: llvm_unreachable("unexpected overflowing operator");
8821 }
8822 if (CondOpcode == ISD::UMULO)
8823 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8824 MVT::i32);
8825 else
8826 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8827
8828 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8829
8830 if (CondOpcode == ISD::UMULO)
8831 Cond = X86Op.getValue(2);
8832 else
8833 Cond = X86Op.getValue(1);
8834
8835 CC = DAG.getConstant(X86Cond, MVT::i8);
8836 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008837 }
8838
8839 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +00008840 // Look pass the truncate if the high bits are known zero.
8841 if (isTruncWithZeroHighBitsInput(Cond, DAG))
8842 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +00008843
8844 // We know the result of AND is compared against zero. Try to match
8845 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008846 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008847 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008848 if (NewSetCC.getNode()) {
8849 CC = NewSetCC.getOperand(0);
8850 Cond = NewSetCC.getOperand(1);
8851 addTest = false;
8852 }
8853 }
8854 }
8855
8856 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008857 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008858 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008859 }
8860
Benjamin Kramere915ff32010-12-22 23:09:28 +00008861 // a < b ? -1 : 0 -> RES = ~setcc_carry
8862 // a < b ? 0 : -1 -> RES = setcc_carry
8863 // a >= b ? -1 : 0 -> RES = setcc_carry
8864 // a >= b ? 0 : -1 -> RES = ~setcc_carry
Manman Ren39ad5682012-08-08 00:51:41 +00008865 if (Cond.getOpcode() == X86ISD::SUB) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008866 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +00008867 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8868
8869 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8870 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8871 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8872 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8873 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8874 return DAG.getNOT(DL, Res, Res.getValueType());
8875 return Res;
8876 }
8877 }
8878
Evan Cheng0488db92007-09-25 01:57:46 +00008879 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8880 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008881 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008882 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008883 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008884}
8885
Evan Cheng370e5342008-12-03 08:38:43 +00008886// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8887// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8888// from the AND / OR.
8889static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8890 Opc = Op.getOpcode();
8891 if (Opc != ISD::OR && Opc != ISD::AND)
8892 return false;
8893 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8894 Op.getOperand(0).hasOneUse() &&
8895 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8896 Op.getOperand(1).hasOneUse());
8897}
8898
Evan Cheng961d6d42009-02-02 08:19:07 +00008899// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8900// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008901static bool isXor1OfSetCC(SDValue Op) {
8902 if (Op.getOpcode() != ISD::XOR)
8903 return false;
8904 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8905 if (N1C && N1C->getAPIntValue() == 1) {
8906 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8907 Op.getOperand(0).hasOneUse();
8908 }
8909 return false;
8910}
8911
Dan Gohmand858e902010-04-17 15:26:15 +00008912SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008913 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008914 SDValue Chain = Op.getOperand(0);
8915 SDValue Cond = Op.getOperand(1);
8916 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008917 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008918 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008919 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008920
Dan Gohman1a492952009-10-20 16:22:37 +00008921 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008922 // Check for setcc([su]{add,sub,mul}o == 0).
8923 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8924 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8925 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8926 Cond.getOperand(0).getResNo() == 1 &&
8927 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8928 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8929 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8930 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8931 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8932 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8933 Inverted = true;
8934 Cond = Cond.getOperand(0);
8935 } else {
8936 SDValue NewCond = LowerSETCC(Cond, DAG);
8937 if (NewCond.getNode())
8938 Cond = NewCond;
8939 }
Dan Gohman1a492952009-10-20 16:22:37 +00008940 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008941#if 0
8942 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008943 else if (Cond.getOpcode() == X86ISD::ADD ||
8944 Cond.getOpcode() == X86ISD::SUB ||
8945 Cond.getOpcode() == X86ISD::SMUL ||
8946 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008947 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008948#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008949
Evan Chengad9c0a32009-12-15 00:53:42 +00008950 // Look pass (and (setcc_carry (cmp ...)), 1).
8951 if (Cond.getOpcode() == ISD::AND &&
8952 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8953 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008954 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008955 Cond = Cond.getOperand(0);
8956 }
8957
Evan Cheng3f41d662007-10-08 22:16:29 +00008958 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8959 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008960 unsigned CondOpcode = Cond.getOpcode();
8961 if (CondOpcode == X86ISD::SETCC ||
8962 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008963 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008964
Dan Gohman475871a2008-07-27 21:46:04 +00008965 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008966 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008967 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008968 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008969 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008970 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008971 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008972 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008973 default: break;
8974 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008975 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008976 // These can only come from an arithmetic instruction with overflow,
8977 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008978 Cond = Cond.getNode()->getOperand(1);
8979 addTest = false;
8980 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008981 }
Evan Cheng0488db92007-09-25 01:57:46 +00008982 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008983 }
8984 CondOpcode = Cond.getOpcode();
8985 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8986 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8987 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8988 Cond.getOperand(0).getValueType() != MVT::i8)) {
8989 SDValue LHS = Cond.getOperand(0);
8990 SDValue RHS = Cond.getOperand(1);
8991 unsigned X86Opcode;
8992 unsigned X86Cond;
8993 SDVTList VTs;
8994 switch (CondOpcode) {
8995 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8996 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8997 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8998 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8999 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9000 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9001 default: llvm_unreachable("unexpected overflowing operator");
9002 }
9003 if (Inverted)
9004 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
9005 if (CondOpcode == ISD::UMULO)
9006 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9007 MVT::i32);
9008 else
9009 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9010
9011 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
9012
9013 if (CondOpcode == ISD::UMULO)
9014 Cond = X86Op.getValue(2);
9015 else
9016 Cond = X86Op.getValue(1);
9017
9018 CC = DAG.getConstant(X86Cond, MVT::i8);
9019 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00009020 } else {
9021 unsigned CondOpc;
9022 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
9023 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00009024 if (CondOpc == ISD::OR) {
9025 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
9026 // two branches instead of an explicit OR instruction with a
9027 // separate test.
9028 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009029 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00009030 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009031 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009032 Chain, Dest, CC, Cmp);
9033 CC = Cond.getOperand(1).getOperand(0);
9034 Cond = Cmp;
9035 addTest = false;
9036 }
9037 } else { // ISD::AND
9038 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
9039 // two branches instead of an explicit AND instruction with a
9040 // separate test. However, we only do this if this block doesn't
9041 // have a fall-through edge, because this requires an explicit
9042 // jmp when the condition is false.
9043 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009044 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00009045 Op.getNode()->hasOneUse()) {
9046 X86::CondCode CCode =
9047 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9048 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009049 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00009050 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009051 // Look for an unconditional branch following this conditional branch.
9052 // We need this because we need to reverse the successors in order
9053 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009054 if (User->getOpcode() == ISD::BR) {
9055 SDValue FalseBB = User->getOperand(1);
9056 SDNode *NewBR =
9057 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009058 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009059 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009060 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009061
Dale Johannesene4d209d2009-02-03 20:21:25 +00009062 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009063 Chain, Dest, CC, Cmp);
9064 X86::CondCode CCode =
9065 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9066 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009067 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009068 Cond = Cmp;
9069 addTest = false;
9070 }
9071 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009072 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009073 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9074 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9075 // It should be transformed during dag combiner except when the condition
9076 // is set by a arithmetics with overflow node.
9077 X86::CondCode CCode =
9078 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9079 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009080 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009081 Cond = Cond.getOperand(0).getOperand(1);
9082 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009083 } else if (Cond.getOpcode() == ISD::SETCC &&
9084 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9085 // For FCMP_OEQ, we can emit
9086 // two branches instead of an explicit AND instruction with a
9087 // separate test. However, we only do this if this block doesn't
9088 // have a fall-through edge, because this requires an explicit
9089 // jmp when the condition is false.
9090 if (Op.getNode()->hasOneUse()) {
9091 SDNode *User = *Op.getNode()->use_begin();
9092 // Look for an unconditional branch following this conditional branch.
9093 // We need this because we need to reverse the successors in order
9094 // to implement FCMP_OEQ.
9095 if (User->getOpcode() == ISD::BR) {
9096 SDValue FalseBB = User->getOperand(1);
9097 SDNode *NewBR =
9098 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9099 assert(NewBR == User);
9100 (void)NewBR;
9101 Dest = FalseBB;
9102
9103 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9104 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009105 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009106 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9107 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9108 Chain, Dest, CC, Cmp);
9109 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9110 Cond = Cmp;
9111 addTest = false;
9112 }
9113 }
9114 } else if (Cond.getOpcode() == ISD::SETCC &&
9115 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9116 // For FCMP_UNE, we can emit
9117 // two branches instead of an explicit AND instruction with a
9118 // separate test. However, we only do this if this block doesn't
9119 // have a fall-through edge, because this requires an explicit
9120 // jmp when the condition is false.
9121 if (Op.getNode()->hasOneUse()) {
9122 SDNode *User = *Op.getNode()->use_begin();
9123 // Look for an unconditional branch following this conditional branch.
9124 // We need this because we need to reverse the successors in order
9125 // to implement FCMP_UNE.
9126 if (User->getOpcode() == ISD::BR) {
9127 SDValue FalseBB = User->getOperand(1);
9128 SDNode *NewBR =
9129 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9130 assert(NewBR == User);
9131 (void)NewBR;
9132
9133 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9134 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009135 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009136 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9137 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9138 Chain, Dest, CC, Cmp);
9139 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9140 Cond = Cmp;
9141 addTest = false;
9142 Dest = FalseBB;
9143 }
9144 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009145 }
Evan Cheng0488db92007-09-25 01:57:46 +00009146 }
9147
9148 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +00009149 // Look pass the truncate if the high bits are known zero.
9150 if (isTruncWithZeroHighBitsInput(Cond, DAG))
9151 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +00009152
9153 // We know the result of AND is compared against zero. Try to match
9154 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009155 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009156 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9157 if (NewSetCC.getNode()) {
9158 CC = NewSetCC.getOperand(0);
9159 Cond = NewSetCC.getOperand(1);
9160 addTest = false;
9161 }
9162 }
9163 }
9164
9165 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009166 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009167 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009168 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009169 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009170 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009171 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009172}
9173
Anton Korobeynikove060b532007-04-17 19:34:00 +00009174
9175// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9176// Calls to _alloca is needed to probe the stack when allocating more than 4k
9177// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9178// that the guard pages used by the OS virtual memory manager are allocated in
9179// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009180SDValue
9181X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009182 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009183 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009184 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009185 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009186 "are being used");
9187 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009188 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009189
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009190 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009191 SDValue Chain = Op.getOperand(0);
9192 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009193 // FIXME: Ensure alignment here
9194
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009195 bool Is64Bit = Subtarget->is64Bit();
9196 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009197
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009198 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009199 MachineFunction &MF = DAG.getMachineFunction();
9200 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009201
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009202 if (Is64Bit) {
9203 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009204 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009205 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009206
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009207 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Craig Topper31a207a2012-05-04 06:39:13 +00009208 I != E; ++I)
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009209 if (I->hasNestAttr())
9210 report_fatal_error("Cannot use segmented stacks with functions that "
9211 "have nested arguments.");
9212 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009213
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009214 const TargetRegisterClass *AddrRegClass =
9215 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9216 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9217 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9218 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9219 DAG.getRegister(Vreg, SPTy));
9220 SDValue Ops1[2] = { Value, Chain };
9221 return DAG.getMergeValues(Ops1, 2, dl);
9222 } else {
9223 SDValue Flag;
9224 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009225
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009226 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9227 Flag = Chain.getValue(1);
9228 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009229
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009230 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9231 Flag = Chain.getValue(1);
9232
9233 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9234
9235 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9236 return DAG.getMergeValues(Ops1, 2, dl);
9237 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009238}
9239
Dan Gohmand858e902010-04-17 15:26:15 +00009240SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009241 MachineFunction &MF = DAG.getMachineFunction();
9242 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9243
Dan Gohman69de1932008-02-06 22:27:42 +00009244 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009245 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009246
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009247 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009248 // vastart just stores the address of the VarArgsFrameIndex slot into the
9249 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009250 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9251 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009252 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9253 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009254 }
9255
9256 // __va_list_tag:
9257 // gp_offset (0 - 6 * 8)
9258 // fp_offset (48 - 48 + 8 * 16)
9259 // overflow_arg_area (point to parameters coming in memory).
9260 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009261 SmallVector<SDValue, 8> MemOps;
9262 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009263 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009264 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009265 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9266 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009267 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009268 MemOps.push_back(Store);
9269
9270 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009271 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009272 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009273 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009274 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9275 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009276 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009277 MemOps.push_back(Store);
9278
9279 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009280 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009281 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009282 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9283 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009284 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9285 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009286 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009287 MemOps.push_back(Store);
9288
9289 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009290 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009291 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009292 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9293 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009294 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9295 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009296 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009297 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009298 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009299}
9300
Dan Gohmand858e902010-04-17 15:26:15 +00009301SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009302 assert(Subtarget->is64Bit() &&
9303 "LowerVAARG only handles 64-bit va_arg!");
9304 assert((Subtarget->isTargetLinux() ||
9305 Subtarget->isTargetDarwin()) &&
9306 "Unhandled target in LowerVAARG");
9307 assert(Op.getNode()->getNumOperands() == 4);
9308 SDValue Chain = Op.getOperand(0);
9309 SDValue SrcPtr = Op.getOperand(1);
9310 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9311 unsigned Align = Op.getConstantOperandVal(3);
9312 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009313
Dan Gohman320afb82010-10-12 18:00:49 +00009314 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009315 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009316 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9317 uint8_t ArgMode;
9318
9319 // Decide which area this value should be read from.
9320 // TODO: Implement the AMD64 ABI in its entirety. This simple
9321 // selection mechanism works only for the basic types.
9322 if (ArgVT == MVT::f80) {
9323 llvm_unreachable("va_arg for f80 not yet implemented");
9324 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9325 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9326 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9327 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9328 } else {
9329 llvm_unreachable("Unhandled argument type in LowerVAARG");
9330 }
9331
9332 if (ArgMode == 2) {
9333 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009334 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009335 !(DAG.getMachineFunction()
9336 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009337 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009338 }
9339
9340 // Insert VAARG_64 node into the DAG
9341 // VAARG_64 returns two values: Variable Argument Address, Chain
9342 SmallVector<SDValue, 11> InstOps;
9343 InstOps.push_back(Chain);
9344 InstOps.push_back(SrcPtr);
9345 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9346 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9347 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9348 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9349 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9350 VTs, &InstOps[0], InstOps.size(),
9351 MVT::i64,
9352 MachinePointerInfo(SV),
9353 /*Align=*/0,
9354 /*Volatile=*/false,
9355 /*ReadMem=*/true,
9356 /*WriteMem=*/true);
9357 Chain = VAARG.getValue(1);
9358
9359 // Load the next argument and return it
9360 return DAG.getLoad(ArgVT, dl,
9361 Chain,
9362 VAARG,
9363 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009364 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009365}
9366
Dan Gohmand858e902010-04-17 15:26:15 +00009367SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009368 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009369 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009370 SDValue Chain = Op.getOperand(0);
9371 SDValue DstPtr = Op.getOperand(1);
9372 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009373 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9374 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009375 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009376
Chris Lattnere72f2022010-09-21 05:40:29 +00009377 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009378 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009379 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009380 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009381}
9382
Craig Topper80e46362012-01-23 06:16:53 +00009383// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9384// may or may not be a constant. Takes immediate version of shift as input.
9385static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9386 SDValue SrcOp, SDValue ShAmt,
9387 SelectionDAG &DAG) {
9388 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9389
9390 if (isa<ConstantSDNode>(ShAmt)) {
Nadav Rotemd896e242012-07-15 20:27:43 +00009391 // Constant may be a TargetConstant. Use a regular constant.
9392 uint32_t ShiftAmt = cast<ConstantSDNode>(ShAmt)->getZExtValue();
Craig Topper80e46362012-01-23 06:16:53 +00009393 switch (Opc) {
9394 default: llvm_unreachable("Unknown target vector shift node");
9395 case X86ISD::VSHLI:
9396 case X86ISD::VSRLI:
9397 case X86ISD::VSRAI:
Nadav Rotemd896e242012-07-15 20:27:43 +00009398 return DAG.getNode(Opc, dl, VT, SrcOp,
9399 DAG.getConstant(ShiftAmt, MVT::i32));
Craig Topper80e46362012-01-23 06:16:53 +00009400 }
9401 }
9402
9403 // Change opcode to non-immediate version
9404 switch (Opc) {
9405 default: llvm_unreachable("Unknown target vector shift node");
9406 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9407 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9408 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9409 }
9410
9411 // Need to build a vector containing shift amount
9412 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9413 SDValue ShOps[4];
9414 ShOps[0] = ShAmt;
9415 ShOps[1] = DAG.getConstant(0, MVT::i32);
Craig Topper6d688152012-08-14 07:43:25 +00009416 ShOps[2] = ShOps[3] = DAG.getUNDEF(MVT::i32);
Craig Topper80e46362012-01-23 06:16:53 +00009417 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
Nadav Rotem65f489f2012-07-14 22:26:05 +00009418
9419 // The return type has to be a 128-bit type with the same element
9420 // type as the input type.
9421 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9422 EVT ShVT = MVT::getVectorVT(EltVT, 128/EltVT.getSizeInBits());
9423
9424 ShAmt = DAG.getNode(ISD::BITCAST, dl, ShVT, ShAmt);
Craig Topper80e46362012-01-23 06:16:53 +00009425 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9426}
9427
Dan Gohman475871a2008-07-27 21:46:04 +00009428SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009429X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009430 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009431 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009432 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009433 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009434 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009435 case Intrinsic::x86_sse_comieq_ss:
9436 case Intrinsic::x86_sse_comilt_ss:
9437 case Intrinsic::x86_sse_comile_ss:
9438 case Intrinsic::x86_sse_comigt_ss:
9439 case Intrinsic::x86_sse_comige_ss:
9440 case Intrinsic::x86_sse_comineq_ss:
9441 case Intrinsic::x86_sse_ucomieq_ss:
9442 case Intrinsic::x86_sse_ucomilt_ss:
9443 case Intrinsic::x86_sse_ucomile_ss:
9444 case Intrinsic::x86_sse_ucomigt_ss:
9445 case Intrinsic::x86_sse_ucomige_ss:
9446 case Intrinsic::x86_sse_ucomineq_ss:
9447 case Intrinsic::x86_sse2_comieq_sd:
9448 case Intrinsic::x86_sse2_comilt_sd:
9449 case Intrinsic::x86_sse2_comile_sd:
9450 case Intrinsic::x86_sse2_comigt_sd:
9451 case Intrinsic::x86_sse2_comige_sd:
9452 case Intrinsic::x86_sse2_comineq_sd:
9453 case Intrinsic::x86_sse2_ucomieq_sd:
9454 case Intrinsic::x86_sse2_ucomilt_sd:
9455 case Intrinsic::x86_sse2_ucomile_sd:
9456 case Intrinsic::x86_sse2_ucomigt_sd:
9457 case Intrinsic::x86_sse2_ucomige_sd:
9458 case Intrinsic::x86_sse2_ucomineq_sd: {
Craig Topper6d688152012-08-14 07:43:25 +00009459 unsigned Opc;
9460 ISD::CondCode CC;
Evan Cheng0db9fe62006-04-25 20:13:52 +00009461 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009462 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009463 case Intrinsic::x86_sse_comieq_ss:
9464 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009465 Opc = X86ISD::COMI;
9466 CC = ISD::SETEQ;
9467 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009468 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009469 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009470 Opc = X86ISD::COMI;
9471 CC = ISD::SETLT;
9472 break;
9473 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009474 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009475 Opc = X86ISD::COMI;
9476 CC = ISD::SETLE;
9477 break;
9478 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009479 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009480 Opc = X86ISD::COMI;
9481 CC = ISD::SETGT;
9482 break;
9483 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009484 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009485 Opc = X86ISD::COMI;
9486 CC = ISD::SETGE;
9487 break;
9488 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009489 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009490 Opc = X86ISD::COMI;
9491 CC = ISD::SETNE;
9492 break;
9493 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009494 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009495 Opc = X86ISD::UCOMI;
9496 CC = ISD::SETEQ;
9497 break;
9498 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009499 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009500 Opc = X86ISD::UCOMI;
9501 CC = ISD::SETLT;
9502 break;
9503 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009504 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009505 Opc = X86ISD::UCOMI;
9506 CC = ISD::SETLE;
9507 break;
9508 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009509 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009510 Opc = X86ISD::UCOMI;
9511 CC = ISD::SETGT;
9512 break;
9513 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009514 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009515 Opc = X86ISD::UCOMI;
9516 CC = ISD::SETGE;
9517 break;
9518 case Intrinsic::x86_sse_ucomineq_ss:
9519 case Intrinsic::x86_sse2_ucomineq_sd:
9520 Opc = X86ISD::UCOMI;
9521 CC = ISD::SETNE;
9522 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009523 }
Evan Cheng734503b2006-09-11 02:19:56 +00009524
Dan Gohman475871a2008-07-27 21:46:04 +00009525 SDValue LHS = Op.getOperand(1);
9526 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009527 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009528 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009529 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9530 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9531 DAG.getConstant(X86CC, MVT::i8), Cond);
9532 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009533 }
Craig Topper6d688152012-08-14 07:43:25 +00009534
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009535 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009536 case Intrinsic::x86_sse2_pmulu_dq:
9537 case Intrinsic::x86_avx2_pmulu_dq:
9538 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9539 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +00009540
9541 // SSE3/AVX horizontal add/sub intrinsics
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009542 case Intrinsic::x86_sse3_hadd_ps:
9543 case Intrinsic::x86_sse3_hadd_pd:
9544 case Intrinsic::x86_avx_hadd_ps_256:
9545 case Intrinsic::x86_avx_hadd_pd_256:
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009546 case Intrinsic::x86_sse3_hsub_ps:
9547 case Intrinsic::x86_sse3_hsub_pd:
9548 case Intrinsic::x86_avx_hsub_ps_256:
9549 case Intrinsic::x86_avx_hsub_pd_256:
Craig Topper4bb3f342012-01-25 05:37:32 +00009550 case Intrinsic::x86_ssse3_phadd_w_128:
9551 case Intrinsic::x86_ssse3_phadd_d_128:
9552 case Intrinsic::x86_avx2_phadd_w:
9553 case Intrinsic::x86_avx2_phadd_d:
Craig Topper4bb3f342012-01-25 05:37:32 +00009554 case Intrinsic::x86_ssse3_phsub_w_128:
9555 case Intrinsic::x86_ssse3_phsub_d_128:
9556 case Intrinsic::x86_avx2_phsub_w:
Craig Topper6d688152012-08-14 07:43:25 +00009557 case Intrinsic::x86_avx2_phsub_d: {
9558 unsigned Opcode;
9559 switch (IntNo) {
9560 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9561 case Intrinsic::x86_sse3_hadd_ps:
9562 case Intrinsic::x86_sse3_hadd_pd:
9563 case Intrinsic::x86_avx_hadd_ps_256:
9564 case Intrinsic::x86_avx_hadd_pd_256:
9565 Opcode = X86ISD::FHADD;
9566 break;
9567 case Intrinsic::x86_sse3_hsub_ps:
9568 case Intrinsic::x86_sse3_hsub_pd:
9569 case Intrinsic::x86_avx_hsub_ps_256:
9570 case Intrinsic::x86_avx_hsub_pd_256:
9571 Opcode = X86ISD::FHSUB;
9572 break;
9573 case Intrinsic::x86_ssse3_phadd_w_128:
9574 case Intrinsic::x86_ssse3_phadd_d_128:
9575 case Intrinsic::x86_avx2_phadd_w:
9576 case Intrinsic::x86_avx2_phadd_d:
9577 Opcode = X86ISD::HADD;
9578 break;
9579 case Intrinsic::x86_ssse3_phsub_w_128:
9580 case Intrinsic::x86_ssse3_phsub_d_128:
9581 case Intrinsic::x86_avx2_phsub_w:
9582 case Intrinsic::x86_avx2_phsub_d:
9583 Opcode = X86ISD::HSUB;
9584 break;
9585 }
9586 return DAG.getNode(Opcode, dl, Op.getValueType(),
Craig Topper4bb3f342012-01-25 05:37:32 +00009587 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +00009588 }
9589
9590 // AVX2 variable shift intrinsics
Craig Topper98fc7292011-11-19 17:46:46 +00009591 case Intrinsic::x86_avx2_psllv_d:
9592 case Intrinsic::x86_avx2_psllv_q:
9593 case Intrinsic::x86_avx2_psllv_d_256:
9594 case Intrinsic::x86_avx2_psllv_q_256:
Craig Topper98fc7292011-11-19 17:46:46 +00009595 case Intrinsic::x86_avx2_psrlv_d:
9596 case Intrinsic::x86_avx2_psrlv_q:
9597 case Intrinsic::x86_avx2_psrlv_d_256:
9598 case Intrinsic::x86_avx2_psrlv_q_256:
Craig Topper98fc7292011-11-19 17:46:46 +00009599 case Intrinsic::x86_avx2_psrav_d:
Craig Topper6d688152012-08-14 07:43:25 +00009600 case Intrinsic::x86_avx2_psrav_d_256: {
9601 unsigned Opcode;
9602 switch (IntNo) {
9603 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9604 case Intrinsic::x86_avx2_psllv_d:
9605 case Intrinsic::x86_avx2_psllv_q:
9606 case Intrinsic::x86_avx2_psllv_d_256:
9607 case Intrinsic::x86_avx2_psllv_q_256:
9608 Opcode = ISD::SHL;
9609 break;
9610 case Intrinsic::x86_avx2_psrlv_d:
9611 case Intrinsic::x86_avx2_psrlv_q:
9612 case Intrinsic::x86_avx2_psrlv_d_256:
9613 case Intrinsic::x86_avx2_psrlv_q_256:
9614 Opcode = ISD::SRL;
9615 break;
9616 case Intrinsic::x86_avx2_psrav_d:
9617 case Intrinsic::x86_avx2_psrav_d_256:
9618 Opcode = ISD::SRA;
9619 break;
9620 }
9621 return DAG.getNode(Opcode, dl, Op.getValueType(),
9622 Op.getOperand(1), Op.getOperand(2));
9623 }
9624
Craig Topper969ba282012-01-25 06:43:11 +00009625 case Intrinsic::x86_ssse3_pshuf_b_128:
9626 case Intrinsic::x86_avx2_pshuf_b:
9627 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9628 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +00009629
Craig Topper969ba282012-01-25 06:43:11 +00009630 case Intrinsic::x86_ssse3_psign_b_128:
9631 case Intrinsic::x86_ssse3_psign_w_128:
9632 case Intrinsic::x86_ssse3_psign_d_128:
9633 case Intrinsic::x86_avx2_psign_b:
9634 case Intrinsic::x86_avx2_psign_w:
9635 case Intrinsic::x86_avx2_psign_d:
9636 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9637 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +00009638
Craig Toppere566cd02012-01-26 07:18:03 +00009639 case Intrinsic::x86_sse41_insertps:
9640 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9641 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper6d688152012-08-14 07:43:25 +00009642
Craig Toppere566cd02012-01-26 07:18:03 +00009643 case Intrinsic::x86_avx_vperm2f128_ps_256:
9644 case Intrinsic::x86_avx_vperm2f128_pd_256:
9645 case Intrinsic::x86_avx_vperm2f128_si_256:
9646 case Intrinsic::x86_avx2_vperm2i128:
9647 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9648 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper6d688152012-08-14 07:43:25 +00009649
Craig Topperffa6c402012-04-16 07:13:00 +00009650 case Intrinsic::x86_avx2_permd:
9651 case Intrinsic::x86_avx2_permps:
9652 // Operands intentionally swapped. Mask is last operand to intrinsic,
9653 // but second operand for node/intruction.
9654 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
9655 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +00009656
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009657 // ptest and testp intrinsics. The intrinsic these come from are designed to
9658 // return an integer value, not just an instruction so lower it to the ptest
9659 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009660 case Intrinsic::x86_sse41_ptestz:
9661 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009662 case Intrinsic::x86_sse41_ptestnzc:
9663 case Intrinsic::x86_avx_ptestz_256:
9664 case Intrinsic::x86_avx_ptestc_256:
9665 case Intrinsic::x86_avx_ptestnzc_256:
9666 case Intrinsic::x86_avx_vtestz_ps:
9667 case Intrinsic::x86_avx_vtestc_ps:
9668 case Intrinsic::x86_avx_vtestnzc_ps:
9669 case Intrinsic::x86_avx_vtestz_pd:
9670 case Intrinsic::x86_avx_vtestc_pd:
9671 case Intrinsic::x86_avx_vtestnzc_pd:
9672 case Intrinsic::x86_avx_vtestz_ps_256:
9673 case Intrinsic::x86_avx_vtestc_ps_256:
9674 case Intrinsic::x86_avx_vtestnzc_ps_256:
9675 case Intrinsic::x86_avx_vtestz_pd_256:
9676 case Intrinsic::x86_avx_vtestc_pd_256:
9677 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9678 bool IsTestPacked = false;
Craig Topper6d688152012-08-14 07:43:25 +00009679 unsigned X86CC;
Eric Christopher71c67532009-07-29 00:28:05 +00009680 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009681 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009682 case Intrinsic::x86_avx_vtestz_ps:
9683 case Intrinsic::x86_avx_vtestz_pd:
9684 case Intrinsic::x86_avx_vtestz_ps_256:
9685 case Intrinsic::x86_avx_vtestz_pd_256:
9686 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009687 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009688 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009689 // ZF = 1
9690 X86CC = X86::COND_E;
9691 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009692 case Intrinsic::x86_avx_vtestc_ps:
9693 case Intrinsic::x86_avx_vtestc_pd:
9694 case Intrinsic::x86_avx_vtestc_ps_256:
9695 case Intrinsic::x86_avx_vtestc_pd_256:
9696 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009697 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009698 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009699 // CF = 1
9700 X86CC = X86::COND_B;
9701 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009702 case Intrinsic::x86_avx_vtestnzc_ps:
9703 case Intrinsic::x86_avx_vtestnzc_pd:
9704 case Intrinsic::x86_avx_vtestnzc_ps_256:
9705 case Intrinsic::x86_avx_vtestnzc_pd_256:
9706 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009707 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009708 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009709 // ZF and CF = 0
9710 X86CC = X86::COND_A;
9711 break;
9712 }
Eric Christopherfd179292009-08-27 18:07:15 +00009713
Eric Christopher71c67532009-07-29 00:28:05 +00009714 SDValue LHS = Op.getOperand(1);
9715 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009716 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9717 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009718 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9719 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9720 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009721 }
Evan Cheng5759f972008-05-04 09:15:50 +00009722
Craig Topper80e46362012-01-23 06:16:53 +00009723 // SSE/AVX shift intrinsics
9724 case Intrinsic::x86_sse2_psll_w:
9725 case Intrinsic::x86_sse2_psll_d:
9726 case Intrinsic::x86_sse2_psll_q:
9727 case Intrinsic::x86_avx2_psll_w:
9728 case Intrinsic::x86_avx2_psll_d:
9729 case Intrinsic::x86_avx2_psll_q:
Craig Topper80e46362012-01-23 06:16:53 +00009730 case Intrinsic::x86_sse2_psrl_w:
9731 case Intrinsic::x86_sse2_psrl_d:
9732 case Intrinsic::x86_sse2_psrl_q:
9733 case Intrinsic::x86_avx2_psrl_w:
9734 case Intrinsic::x86_avx2_psrl_d:
9735 case Intrinsic::x86_avx2_psrl_q:
Craig Topper80e46362012-01-23 06:16:53 +00009736 case Intrinsic::x86_sse2_psra_w:
9737 case Intrinsic::x86_sse2_psra_d:
9738 case Intrinsic::x86_avx2_psra_w:
Craig Topper6d688152012-08-14 07:43:25 +00009739 case Intrinsic::x86_avx2_psra_d: {
9740 unsigned Opcode;
9741 switch (IntNo) {
9742 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9743 case Intrinsic::x86_sse2_psll_w:
9744 case Intrinsic::x86_sse2_psll_d:
9745 case Intrinsic::x86_sse2_psll_q:
9746 case Intrinsic::x86_avx2_psll_w:
9747 case Intrinsic::x86_avx2_psll_d:
9748 case Intrinsic::x86_avx2_psll_q:
9749 Opcode = X86ISD::VSHL;
9750 break;
9751 case Intrinsic::x86_sse2_psrl_w:
9752 case Intrinsic::x86_sse2_psrl_d:
9753 case Intrinsic::x86_sse2_psrl_q:
9754 case Intrinsic::x86_avx2_psrl_w:
9755 case Intrinsic::x86_avx2_psrl_d:
9756 case Intrinsic::x86_avx2_psrl_q:
9757 Opcode = X86ISD::VSRL;
9758 break;
9759 case Intrinsic::x86_sse2_psra_w:
9760 case Intrinsic::x86_sse2_psra_d:
9761 case Intrinsic::x86_avx2_psra_w:
9762 case Intrinsic::x86_avx2_psra_d:
9763 Opcode = X86ISD::VSRA;
9764 break;
9765 }
9766 return DAG.getNode(Opcode, dl, Op.getValueType(),
Craig Topper80e46362012-01-23 06:16:53 +00009767 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +00009768 }
9769
9770 // SSE/AVX immediate shift intrinsics
Evan Cheng5759f972008-05-04 09:15:50 +00009771 case Intrinsic::x86_sse2_pslli_w:
9772 case Intrinsic::x86_sse2_pslli_d:
9773 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009774 case Intrinsic::x86_avx2_pslli_w:
9775 case Intrinsic::x86_avx2_pslli_d:
9776 case Intrinsic::x86_avx2_pslli_q:
Evan Cheng5759f972008-05-04 09:15:50 +00009777 case Intrinsic::x86_sse2_psrli_w:
9778 case Intrinsic::x86_sse2_psrli_d:
9779 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009780 case Intrinsic::x86_avx2_psrli_w:
9781 case Intrinsic::x86_avx2_psrli_d:
9782 case Intrinsic::x86_avx2_psrli_q:
Evan Cheng5759f972008-05-04 09:15:50 +00009783 case Intrinsic::x86_sse2_psrai_w:
9784 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009785 case Intrinsic::x86_avx2_psrai_w:
Craig Topper6d688152012-08-14 07:43:25 +00009786 case Intrinsic::x86_avx2_psrai_d: {
9787 unsigned Opcode;
9788 switch (IntNo) {
9789 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9790 case Intrinsic::x86_sse2_pslli_w:
9791 case Intrinsic::x86_sse2_pslli_d:
9792 case Intrinsic::x86_sse2_pslli_q:
9793 case Intrinsic::x86_avx2_pslli_w:
9794 case Intrinsic::x86_avx2_pslli_d:
9795 case Intrinsic::x86_avx2_pslli_q:
9796 Opcode = X86ISD::VSHLI;
9797 break;
9798 case Intrinsic::x86_sse2_psrli_w:
9799 case Intrinsic::x86_sse2_psrli_d:
9800 case Intrinsic::x86_sse2_psrli_q:
9801 case Intrinsic::x86_avx2_psrli_w:
9802 case Intrinsic::x86_avx2_psrli_d:
9803 case Intrinsic::x86_avx2_psrli_q:
9804 Opcode = X86ISD::VSRLI;
9805 break;
9806 case Intrinsic::x86_sse2_psrai_w:
9807 case Intrinsic::x86_sse2_psrai_d:
9808 case Intrinsic::x86_avx2_psrai_w:
9809 case Intrinsic::x86_avx2_psrai_d:
9810 Opcode = X86ISD::VSRAI;
9811 break;
9812 }
9813 return getTargetVShiftNode(Opcode, dl, Op.getValueType(),
Craig Topper80e46362012-01-23 06:16:53 +00009814 Op.getOperand(1), Op.getOperand(2), DAG);
Craig Topper6d688152012-08-14 07:43:25 +00009815 }
9816
Craig Topper80e46362012-01-23 06:16:53 +00009817 // Fix vector shift instructions where the last operand is a non-immediate
9818 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009819 case Intrinsic::x86_mmx_pslli_w:
9820 case Intrinsic::x86_mmx_pslli_d:
9821 case Intrinsic::x86_mmx_pslli_q:
9822 case Intrinsic::x86_mmx_psrli_w:
9823 case Intrinsic::x86_mmx_psrli_d:
9824 case Intrinsic::x86_mmx_psrli_q:
9825 case Intrinsic::x86_mmx_psrai_w:
9826 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009827 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009828 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009829 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009830
Craig Topper6d688152012-08-14 07:43:25 +00009831 unsigned NewIntNo;
Evan Cheng5759f972008-05-04 09:15:50 +00009832 switch (IntNo) {
Craig Topper6d688152012-08-14 07:43:25 +00009833 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Craig Topper80e46362012-01-23 06:16:53 +00009834 case Intrinsic::x86_mmx_pslli_w:
9835 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009836 break;
Craig Topper80e46362012-01-23 06:16:53 +00009837 case Intrinsic::x86_mmx_pslli_d:
9838 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009839 break;
Craig Topper80e46362012-01-23 06:16:53 +00009840 case Intrinsic::x86_mmx_pslli_q:
9841 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009842 break;
Craig Topper80e46362012-01-23 06:16:53 +00009843 case Intrinsic::x86_mmx_psrli_w:
9844 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009845 break;
Craig Topper80e46362012-01-23 06:16:53 +00009846 case Intrinsic::x86_mmx_psrli_d:
9847 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009848 break;
Craig Topper80e46362012-01-23 06:16:53 +00009849 case Intrinsic::x86_mmx_psrli_q:
9850 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009851 break;
Craig Topper80e46362012-01-23 06:16:53 +00009852 case Intrinsic::x86_mmx_psrai_w:
9853 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009854 break;
Craig Topper80e46362012-01-23 06:16:53 +00009855 case Intrinsic::x86_mmx_psrai_d:
9856 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009857 break;
Evan Cheng5759f972008-05-04 09:15:50 +00009858 }
Mon P Wangefa42202009-09-03 19:56:25 +00009859
9860 // The vector shift intrinsics with scalars uses 32b shift amounts but
9861 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9862 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009863 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9864 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009865// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009866
Owen Andersone50ed302009-08-10 22:56:29 +00009867 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009868 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009869 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009870 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009871 Op.getOperand(1), ShAmt);
9872 }
Craig Topper4feb6472012-08-06 06:22:36 +00009873 case Intrinsic::x86_sse42_pcmpistria128:
9874 case Intrinsic::x86_sse42_pcmpestria128:
9875 case Intrinsic::x86_sse42_pcmpistric128:
9876 case Intrinsic::x86_sse42_pcmpestric128:
9877 case Intrinsic::x86_sse42_pcmpistrio128:
9878 case Intrinsic::x86_sse42_pcmpestrio128:
9879 case Intrinsic::x86_sse42_pcmpistris128:
9880 case Intrinsic::x86_sse42_pcmpestris128:
9881 case Intrinsic::x86_sse42_pcmpistriz128:
9882 case Intrinsic::x86_sse42_pcmpestriz128: {
9883 unsigned Opcode;
9884 unsigned X86CC;
9885 switch (IntNo) {
9886 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9887 case Intrinsic::x86_sse42_pcmpistria128:
9888 Opcode = X86ISD::PCMPISTRI;
9889 X86CC = X86::COND_A;
9890 break;
9891 case Intrinsic::x86_sse42_pcmpestria128:
9892 Opcode = X86ISD::PCMPESTRI;
9893 X86CC = X86::COND_A;
9894 break;
9895 case Intrinsic::x86_sse42_pcmpistric128:
9896 Opcode = X86ISD::PCMPISTRI;
9897 X86CC = X86::COND_B;
9898 break;
9899 case Intrinsic::x86_sse42_pcmpestric128:
9900 Opcode = X86ISD::PCMPESTRI;
9901 X86CC = X86::COND_B;
9902 break;
9903 case Intrinsic::x86_sse42_pcmpistrio128:
9904 Opcode = X86ISD::PCMPISTRI;
9905 X86CC = X86::COND_O;
9906 break;
9907 case Intrinsic::x86_sse42_pcmpestrio128:
9908 Opcode = X86ISD::PCMPESTRI;
9909 X86CC = X86::COND_O;
9910 break;
9911 case Intrinsic::x86_sse42_pcmpistris128:
9912 Opcode = X86ISD::PCMPISTRI;
9913 X86CC = X86::COND_S;
9914 break;
9915 case Intrinsic::x86_sse42_pcmpestris128:
9916 Opcode = X86ISD::PCMPESTRI;
9917 X86CC = X86::COND_S;
9918 break;
9919 case Intrinsic::x86_sse42_pcmpistriz128:
9920 Opcode = X86ISD::PCMPISTRI;
9921 X86CC = X86::COND_E;
9922 break;
9923 case Intrinsic::x86_sse42_pcmpestriz128:
9924 Opcode = X86ISD::PCMPESTRI;
9925 X86CC = X86::COND_E;
9926 break;
9927 }
9928 SmallVector<SDValue, 5> NewOps;
9929 NewOps.append(Op->op_begin()+1, Op->op_end());
9930 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
9931 SDValue PCMP = DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
9932 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9933 DAG.getConstant(X86CC, MVT::i8),
9934 SDValue(PCMP.getNode(), 1));
9935 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
9936 }
Craig Topper6d688152012-08-14 07:43:25 +00009937
Craig Topper4feb6472012-08-06 06:22:36 +00009938 case Intrinsic::x86_sse42_pcmpistri128:
9939 case Intrinsic::x86_sse42_pcmpestri128: {
9940 unsigned Opcode;
9941 if (IntNo == Intrinsic::x86_sse42_pcmpistri128)
9942 Opcode = X86ISD::PCMPISTRI;
9943 else
9944 Opcode = X86ISD::PCMPESTRI;
9945
9946 SmallVector<SDValue, 5> NewOps;
9947 NewOps.append(Op->op_begin()+1, Op->op_end());
9948 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
9949 return DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
9950 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009951 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009952}
Evan Cheng72261582005-12-20 06:22:03 +00009953
Benjamin Kramerb9bee042012-07-12 09:31:43 +00009954SDValue
9955X86TargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) const {
9956 DebugLoc dl = Op.getDebugLoc();
9957 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
9958 switch (IntNo) {
9959 default: return SDValue(); // Don't custom lower most intrinsics.
9960
9961 // RDRAND intrinsics.
9962 case Intrinsic::x86_rdrand_16:
9963 case Intrinsic::x86_rdrand_32:
9964 case Intrinsic::x86_rdrand_64: {
9965 // Emit the node with the right value type.
Benjamin Kramerfeae00a2012-07-12 18:14:57 +00009966 SDVTList VTs = DAG.getVTList(Op->getValueType(0), MVT::Glue, MVT::Other);
9967 SDValue Result = DAG.getNode(X86ISD::RDRAND, dl, VTs, Op.getOperand(0));
Benjamin Kramerb9bee042012-07-12 09:31:43 +00009968
9969 // If the value returned by RDRAND was valid (CF=1), return 1. Otherwise
9970 // return the value from Rand, which is always 0, casted to i32.
9971 SDValue Ops[] = { DAG.getZExtOrTrunc(Result, dl, Op->getValueType(1)),
9972 DAG.getConstant(1, Op->getValueType(1)),
9973 DAG.getConstant(X86::COND_B, MVT::i32),
9974 SDValue(Result.getNode(), 1) };
9975 SDValue isValid = DAG.getNode(X86ISD::CMOV, dl,
9976 DAG.getVTList(Op->getValueType(1), MVT::Glue),
9977 Ops, 4);
9978
9979 // Return { result, isValid, chain }.
9980 return DAG.getNode(ISD::MERGE_VALUES, dl, Op->getVTList(), Result, isValid,
Benjamin Kramerfeae00a2012-07-12 18:14:57 +00009981 SDValue(Result.getNode(), 2));
Benjamin Kramerb9bee042012-07-12 09:31:43 +00009982 }
9983 }
9984}
9985
Dan Gohmand858e902010-04-17 15:26:15 +00009986SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9987 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009988 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9989 MFI->setReturnAddressIsTaken(true);
9990
Bill Wendling64e87322009-01-16 19:25:27 +00009991 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009992 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009993
9994 if (Depth > 0) {
9995 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9996 SDValue Offset =
9997 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009998 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009999 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +000010000 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010001 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010002 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +000010003 }
10004
10005 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +000010006 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000010007 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010008 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010009}
10010
Dan Gohmand858e902010-04-17 15:26:15 +000010011SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +000010012 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
10013 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +000010014
Owen Andersone50ed302009-08-10 22:56:29 +000010015 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010016 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +000010017 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
10018 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +000010019 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +000010020 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +000010021 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
10022 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010023 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +000010024 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +000010025}
10026
Dan Gohman475871a2008-07-27 21:46:04 +000010027SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010028 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000010029 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010030}
10031
Dan Gohmand858e902010-04-17 15:26:15 +000010032SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010033 SDValue Chain = Op.getOperand(0);
10034 SDValue Offset = Op.getOperand(1);
10035 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010036 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010037
Dan Gohmand8816272010-08-11 18:14:00 +000010038 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
10039 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
10040 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +000010041 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010042
Dan Gohmand8816272010-08-11 18:14:00 +000010043 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
10044 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010045 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +000010046 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
10047 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +000010048 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010049
Dale Johannesene4d209d2009-02-03 20:21:25 +000010050 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010051 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +000010052 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010053}
10054
Duncan Sands4a544a72011-09-06 13:37:06 +000010055SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
10056 SelectionDAG &DAG) const {
10057 return Op.getOperand(0);
10058}
10059
10060SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
10061 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010062 SDValue Root = Op.getOperand(0);
10063 SDValue Trmp = Op.getOperand(1); // trampoline
10064 SDValue FPtr = Op.getOperand(2); // nested function
10065 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010066 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010067
Dan Gohman69de1932008-02-06 22:27:42 +000010068 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010069
10070 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +000010071 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +000010072
10073 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +000010074 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
10075 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +000010076
Evan Cheng0e6a0522011-07-18 20:57:22 +000010077 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
10078 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +000010079
10080 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
10081
10082 // Load the pointer to the nested function into R11.
10083 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +000010084 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +000010085 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010086 Addr, MachinePointerInfo(TrmpAddr),
10087 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010088
Owen Anderson825b72b2009-08-11 20:47:22 +000010089 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10090 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010091 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
10092 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +000010093 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000010094
10095 // Load the 'nest' parameter value into R10.
10096 // R10 is specified in X86CallingConv.td
10097 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +000010098 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10099 DAG.getConstant(10, MVT::i64));
10100 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010101 Addr, MachinePointerInfo(TrmpAddr, 10),
10102 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010103
Owen Anderson825b72b2009-08-11 20:47:22 +000010104 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10105 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010106 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
10107 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +000010108 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000010109
10110 // Jump to the nested function.
10111 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +000010112 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10113 DAG.getConstant(20, MVT::i64));
10114 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010115 Addr, MachinePointerInfo(TrmpAddr, 20),
10116 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010117
10118 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +000010119 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10120 DAG.getConstant(22, MVT::i64));
10121 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010122 MachinePointerInfo(TrmpAddr, 22),
10123 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010124
Duncan Sands4a544a72011-09-06 13:37:06 +000010125 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010126 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +000010127 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +000010128 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +000010129 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +000010130 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010131
10132 switch (CC) {
10133 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010134 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010135 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010136 case CallingConv::X86_StdCall: {
10137 // Pass 'nest' parameter in ECX.
10138 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010139 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010140
10141 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010142 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +000010143 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010144
Chris Lattner58d74912008-03-12 17:45:29 +000010145 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +000010146 unsigned InRegCount = 0;
10147 unsigned Idx = 1;
10148
10149 for (FunctionType::param_iterator I = FTy->param_begin(),
10150 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +000010151 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +000010152 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000010153 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010154
10155 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +000010156 report_fatal_error("Nest register in use - reduce number of inreg"
10157 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010158 }
10159 }
10160 break;
10161 }
10162 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +000010163 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +000010164 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010165 // Pass 'nest' parameter in EAX.
10166 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010167 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010168 break;
10169 }
10170
Dan Gohman475871a2008-07-27 21:46:04 +000010171 SDValue OutChains[4];
10172 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010173
Owen Anderson825b72b2009-08-11 20:47:22 +000010174 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10175 DAG.getConstant(10, MVT::i32));
10176 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010177
Chris Lattnera62fe662010-02-05 19:20:30 +000010178 // This is storing the opcode for MOV32ri.
10179 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +000010180 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010181 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010182 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010183 Trmp, MachinePointerInfo(TrmpAddr),
10184 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010185
Owen Anderson825b72b2009-08-11 20:47:22 +000010186 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10187 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010188 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
10189 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000010190 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010191
Chris Lattnera62fe662010-02-05 19:20:30 +000010192 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000010193 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10194 DAG.getConstant(5, MVT::i32));
10195 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010196 MachinePointerInfo(TrmpAddr, 5),
10197 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010198
Owen Anderson825b72b2009-08-11 20:47:22 +000010199 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10200 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010201 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
10202 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000010203 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010204
Duncan Sands4a544a72011-09-06 13:37:06 +000010205 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010206 }
10207}
10208
Dan Gohmand858e902010-04-17 15:26:15 +000010209SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
10210 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010211 /*
10212 The rounding mode is in bits 11:10 of FPSR, and has the following
10213 settings:
10214 00 Round to nearest
10215 01 Round to -inf
10216 10 Round to +inf
10217 11 Round to 0
10218
10219 FLT_ROUNDS, on the other hand, expects the following:
10220 -1 Undefined
10221 0 Round to 0
10222 1 Round to nearest
10223 2 Round to +inf
10224 3 Round to -inf
10225
10226 To perform the conversion, we do:
10227 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10228 */
10229
10230 MachineFunction &MF = DAG.getMachineFunction();
10231 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010232 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010233 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010234 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010235 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010236
10237 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010238 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010239 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010240
Michael J. Spencerec38de22010-10-10 22:04:20 +000010241
Chris Lattner2156b792010-09-22 01:11:26 +000010242 MachineMemOperand *MMO =
10243 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10244 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010245
Chris Lattner2156b792010-09-22 01:11:26 +000010246 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10247 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10248 DAG.getVTList(MVT::Other),
10249 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010250
10251 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010252 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010253 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010254
10255 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010256 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010257 DAG.getNode(ISD::SRL, DL, MVT::i16,
10258 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010259 CWD, DAG.getConstant(0x800, MVT::i16)),
10260 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010261 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010262 DAG.getNode(ISD::SRL, DL, MVT::i16,
10263 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010264 CWD, DAG.getConstant(0x400, MVT::i16)),
10265 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010266
Dan Gohman475871a2008-07-27 21:46:04 +000010267 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010268 DAG.getNode(ISD::AND, DL, MVT::i16,
10269 DAG.getNode(ISD::ADD, DL, MVT::i16,
10270 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010271 DAG.getConstant(1, MVT::i16)),
10272 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010273
10274
Duncan Sands83ec4b62008-06-06 12:08:01 +000010275 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010276 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010277}
10278
Dan Gohmand858e902010-04-17 15:26:15 +000010279SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010280 EVT VT = Op.getValueType();
10281 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010282 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010283 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010284
10285 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010286 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010287 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010288 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010289 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010290 }
Evan Cheng18efe262007-12-14 02:13:44 +000010291
Evan Cheng152804e2007-12-14 08:30:15 +000010292 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010293 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010294 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010295
10296 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010297 SDValue Ops[] = {
10298 Op,
10299 DAG.getConstant(NumBits+NumBits-1, OpVT),
10300 DAG.getConstant(X86::COND_E, MVT::i8),
10301 Op.getValue(1)
10302 };
10303 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010304
10305 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010306 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010307
Owen Anderson825b72b2009-08-11 20:47:22 +000010308 if (VT == MVT::i8)
10309 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010310 return Op;
10311}
10312
Chandler Carruthacc068e2011-12-24 10:55:54 +000010313SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10314 SelectionDAG &DAG) const {
10315 EVT VT = Op.getValueType();
10316 EVT OpVT = VT;
10317 unsigned NumBits = VT.getSizeInBits();
10318 DebugLoc dl = Op.getDebugLoc();
10319
10320 Op = Op.getOperand(0);
10321 if (VT == MVT::i8) {
10322 // Zero extend to i32 since there is not an i8 bsr.
10323 OpVT = MVT::i32;
10324 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10325 }
10326
10327 // Issue a bsr (scan bits in reverse).
10328 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10329 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10330
10331 // And xor with NumBits-1.
10332 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10333
10334 if (VT == MVT::i8)
10335 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10336 return Op;
10337}
10338
Dan Gohmand858e902010-04-17 15:26:15 +000010339SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010340 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010341 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010342 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010343 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010344
10345 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010346 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010347 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010348
10349 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010350 SDValue Ops[] = {
10351 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010352 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010353 DAG.getConstant(X86::COND_E, MVT::i8),
10354 Op.getValue(1)
10355 };
Chandler Carruth77821022011-12-24 12:12:34 +000010356 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010357}
10358
Craig Topper13894fa2011-08-24 06:14:18 +000010359// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10360// ones, and then concatenate the result back.
10361static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010362 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010363
Craig Topper7a9a28b2012-08-12 02:23:29 +000010364 assert(VT.is256BitVector() && VT.isInteger() &&
Craig Topper13894fa2011-08-24 06:14:18 +000010365 "Unsupported value type for operation");
10366
Craig Topper66ddd152012-04-27 22:54:43 +000010367 unsigned NumElems = VT.getVectorNumElements();
Craig Topper13894fa2011-08-24 06:14:18 +000010368 DebugLoc dl = Op.getDebugLoc();
Craig Topper13894fa2011-08-24 06:14:18 +000010369
10370 // Extract the LHS vectors
10371 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010372 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10373 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010374
10375 // Extract the RHS vectors
10376 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000010377 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
10378 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010379
10380 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10381 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10382
10383 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10384 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10385 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10386}
10387
10388SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
Craig Topper7a9a28b2012-08-12 02:23:29 +000010389 assert(Op.getValueType().is256BitVector() &&
Craig Topper13894fa2011-08-24 06:14:18 +000010390 Op.getValueType().isInteger() &&
10391 "Only handle AVX 256-bit vector integer operation");
10392 return Lower256IntArith(Op, DAG);
10393}
10394
10395SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
Craig Topper7a9a28b2012-08-12 02:23:29 +000010396 assert(Op.getValueType().is256BitVector() &&
Craig Topper13894fa2011-08-24 06:14:18 +000010397 Op.getValueType().isInteger() &&
10398 "Only handle AVX 256-bit vector integer operation");
10399 return Lower256IntArith(Op, DAG);
10400}
10401
10402SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10403 EVT VT = Op.getValueType();
10404
10405 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topper7a9a28b2012-08-12 02:23:29 +000010406 if (VT.is256BitVector() && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010407 return Lower256IntArith(Op, DAG);
10408
Craig Topper5b209e82012-02-05 03:14:49 +000010409 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10410 "Only know how to lower V2I64/V4I64 multiply");
10411
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010412 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010413
Craig Topper5b209e82012-02-05 03:14:49 +000010414 // Ahi = psrlqi(a, 32);
10415 // Bhi = psrlqi(b, 32);
10416 //
10417 // AloBlo = pmuludq(a, b);
10418 // AloBhi = pmuludq(a, Bhi);
10419 // AhiBlo = pmuludq(Ahi, b);
10420
10421 // AloBhi = psllqi(AloBhi, 32);
10422 // AhiBlo = psllqi(AhiBlo, 32);
10423 // return AloBlo + AloBhi + AhiBlo;
10424
Craig Topperaaa643c2011-11-09 07:28:55 +000010425 SDValue A = Op.getOperand(0);
10426 SDValue B = Op.getOperand(1);
10427
Craig Topper5b209e82012-02-05 03:14:49 +000010428 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010429
Craig Topper5b209e82012-02-05 03:14:49 +000010430 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10431 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010432
Craig Topper5b209e82012-02-05 03:14:49 +000010433 // Bit cast to 32-bit vectors for MULUDQ
10434 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10435 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10436 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10437 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10438 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010439
Craig Topper5b209e82012-02-05 03:14:49 +000010440 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10441 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10442 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010443
Craig Topper5b209e82012-02-05 03:14:49 +000010444 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10445 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010446
Dale Johannesene4d209d2009-02-03 20:21:25 +000010447 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010448 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010449}
10450
Nadav Rotem43012222011-05-11 08:12:09 +000010451SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10452
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010453 EVT VT = Op.getValueType();
10454 DebugLoc dl = Op.getDebugLoc();
10455 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010456 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010457 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010458
Craig Topper1accb7e2012-01-10 06:54:16 +000010459 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010460 return SDValue();
10461
Nadav Rotem43012222011-05-11 08:12:09 +000010462 // Optimize shl/srl/sra with constant shift amount.
10463 if (isSplatVector(Amt.getNode())) {
10464 SDValue SclrAmt = Amt->getOperand(0);
10465 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10466 uint64_t ShiftAmt = C->getZExtValue();
10467
Craig Toppered2e13d2012-01-22 19:15:14 +000010468 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10469 (Subtarget->hasAVX2() &&
10470 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10471 if (Op.getOpcode() == ISD::SHL)
10472 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10473 DAG.getConstant(ShiftAmt, MVT::i32));
10474 if (Op.getOpcode() == ISD::SRL)
10475 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10476 DAG.getConstant(ShiftAmt, MVT::i32));
10477 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10478 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10479 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010480 }
10481
Craig Toppered2e13d2012-01-22 19:15:14 +000010482 if (VT == MVT::v16i8) {
10483 if (Op.getOpcode() == ISD::SHL) {
10484 // Make a large shift.
10485 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10486 DAG.getConstant(ShiftAmt, MVT::i32));
10487 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10488 // Zero out the rightmost bits.
10489 SmallVector<SDValue, 16> V(16,
10490 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10491 MVT::i8));
10492 return DAG.getNode(ISD::AND, dl, VT, SHL,
10493 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010494 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010495 if (Op.getOpcode() == ISD::SRL) {
10496 // Make a large shift.
10497 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10498 DAG.getConstant(ShiftAmt, MVT::i32));
10499 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10500 // Zero out the leftmost bits.
10501 SmallVector<SDValue, 16> V(16,
10502 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10503 MVT::i8));
10504 return DAG.getNode(ISD::AND, dl, VT, SRL,
10505 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10506 }
10507 if (Op.getOpcode() == ISD::SRA) {
10508 if (ShiftAmt == 7) {
10509 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010510 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010511 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010512 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010513
Craig Toppered2e13d2012-01-22 19:15:14 +000010514 // R s>> a === ((R u>> a) ^ m) - m
10515 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10516 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10517 MVT::i8));
10518 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10519 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10520 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10521 return Res;
10522 }
Craig Topper731dfd02012-04-23 03:42:40 +000010523 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010524 }
Craig Topper46154eb2011-11-11 07:39:23 +000010525
Craig Topper0d86d462011-11-20 00:12:05 +000010526 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10527 if (Op.getOpcode() == ISD::SHL) {
10528 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010529 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10530 DAG.getConstant(ShiftAmt, MVT::i32));
10531 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010532 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010533 SmallVector<SDValue, 32> V(32,
10534 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10535 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010536 return DAG.getNode(ISD::AND, dl, VT, SHL,
10537 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010538 }
Craig Topper0d86d462011-11-20 00:12:05 +000010539 if (Op.getOpcode() == ISD::SRL) {
10540 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010541 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10542 DAG.getConstant(ShiftAmt, MVT::i32));
10543 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010544 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010545 SmallVector<SDValue, 32> V(32,
10546 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10547 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010548 return DAG.getNode(ISD::AND, dl, VT, SRL,
10549 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10550 }
10551 if (Op.getOpcode() == ISD::SRA) {
10552 if (ShiftAmt == 7) {
10553 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010554 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010555 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010556 }
10557
10558 // R s>> a === ((R u>> a) ^ m) - m
10559 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10560 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10561 MVT::i8));
10562 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10563 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10564 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10565 return Res;
10566 }
Craig Topper731dfd02012-04-23 03:42:40 +000010567 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000010568 }
Nadav Rotem43012222011-05-11 08:12:09 +000010569 }
10570 }
10571
10572 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010573 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010574 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10575 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010576
Chris Lattner7302d802012-02-06 21:56:39 +000010577 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10578 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010579 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10580 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010581 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010582 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010583
10584 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010585 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010586 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10587 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10588 }
Nadav Rotem43012222011-05-11 08:12:09 +000010589 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010590 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010591
Nate Begeman51409212010-07-28 00:21:48 +000010592 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010593 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10594 DAG.getConstant(5, MVT::i32));
10595 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010596
Lang Hames8b99c1e2011-12-17 01:08:46 +000010597 // Turn 'a' into a mask suitable for VSELECT
10598 SDValue VSelM = DAG.getConstant(0x80, VT);
10599 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010600 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010601
Lang Hames8b99c1e2011-12-17 01:08:46 +000010602 SDValue CM1 = DAG.getConstant(0x0f, VT);
10603 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010604
Lang Hames8b99c1e2011-12-17 01:08:46 +000010605 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10606 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010607 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10608 DAG.getConstant(4, MVT::i32), DAG);
10609 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010610 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10611
Nate Begeman51409212010-07-28 00:21:48 +000010612 // a += a
10613 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010614 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010615 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010616
Lang Hames8b99c1e2011-12-17 01:08:46 +000010617 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10618 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010619 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10620 DAG.getConstant(2, MVT::i32), DAG);
10621 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010622 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10623
Nate Begeman51409212010-07-28 00:21:48 +000010624 // a += a
10625 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010626 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010627 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010628
Lang Hames8b99c1e2011-12-17 01:08:46 +000010629 // return VSELECT(r, r+r, a);
10630 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010631 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010632 return R;
10633 }
Craig Topper46154eb2011-11-11 07:39:23 +000010634
10635 // Decompose 256-bit shifts into smaller 128-bit shifts.
Craig Topper7a9a28b2012-08-12 02:23:29 +000010636 if (VT.is256BitVector()) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010637 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010638 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10639 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10640
10641 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000010642 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
10643 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010644
10645 // Recreate the shift amount vectors
10646 SDValue Amt1, Amt2;
10647 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10648 // Constant shift amount
10649 SmallVector<SDValue, 4> Amt1Csts;
10650 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010651 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010652 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010653 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010654 Amt2Csts.push_back(Amt->getOperand(i));
10655
10656 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10657 &Amt1Csts[0], NumElems/2);
10658 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10659 &Amt2Csts[0], NumElems/2);
10660 } else {
10661 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000010662 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
10663 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010664 }
10665
10666 // Issue new vector shifts for the smaller types
10667 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10668 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10669
10670 // Concatenate the result back
10671 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10672 }
10673
Nate Begeman51409212010-07-28 00:21:48 +000010674 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010675}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010676
Dan Gohmand858e902010-04-17 15:26:15 +000010677SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010678 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10679 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010680 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10681 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010682 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010683 SDValue LHS = N->getOperand(0);
10684 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010685 unsigned BaseOp = 0;
10686 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010687 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010688 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010689 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010690 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010691 // A subtract of one will be selected as a INC. Note that INC doesn't
10692 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010693 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10694 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010695 BaseOp = X86ISD::INC;
10696 Cond = X86::COND_O;
10697 break;
10698 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010699 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010700 Cond = X86::COND_O;
10701 break;
10702 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010703 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010704 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010705 break;
10706 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010707 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10708 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010709 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10710 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010711 BaseOp = X86ISD::DEC;
10712 Cond = X86::COND_O;
10713 break;
10714 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010715 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010716 Cond = X86::COND_O;
10717 break;
10718 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010719 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010720 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010721 break;
10722 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010723 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010724 Cond = X86::COND_O;
10725 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010726 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10727 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10728 MVT::i32);
10729 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010730
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010731 SDValue SetCC =
10732 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10733 DAG.getConstant(X86::COND_O, MVT::i32),
10734 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010735
Dan Gohman6e5fda22011-07-22 18:45:15 +000010736 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010737 }
Bill Wendling74c37652008-12-09 22:08:41 +000010738 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010739
Bill Wendling61edeb52008-12-02 01:06:39 +000010740 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010741 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010742 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010743
Bill Wendling61edeb52008-12-02 01:06:39 +000010744 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010745 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10746 DAG.getConstant(Cond, MVT::i32),
10747 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010748
Dan Gohman6e5fda22011-07-22 18:45:15 +000010749 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010750}
10751
Chad Rosier30450e82011-12-22 22:35:21 +000010752SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10753 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010754 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010755 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10756 EVT VT = Op.getValueType();
10757
Craig Toppered2e13d2012-01-22 19:15:14 +000010758 if (!Subtarget->hasSSE2() || !VT.isVector())
10759 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010760
Craig Toppered2e13d2012-01-22 19:15:14 +000010761 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10762 ExtraVT.getScalarType().getSizeInBits();
10763 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10764
10765 switch (VT.getSimpleVT().SimpleTy) {
10766 default: return SDValue();
10767 case MVT::v8i32:
10768 case MVT::v16i16:
10769 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010770 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010771 if (!Subtarget->hasAVX2()) {
10772 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000010773 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000010774
Craig Toppered2e13d2012-01-22 19:15:14 +000010775 // Extract the LHS vectors
10776 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010777 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10778 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010779
Craig Toppered2e13d2012-01-22 19:15:14 +000010780 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10781 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010782
Craig Toppered2e13d2012-01-22 19:15:14 +000010783 EVT ExtraEltVT = ExtraVT.getVectorElementType();
Craig Topperb6072642012-05-03 07:26:59 +000010784 unsigned ExtraNumElems = ExtraVT.getVectorNumElements();
Craig Toppered2e13d2012-01-22 19:15:14 +000010785 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10786 ExtraNumElems/2);
10787 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010788
Craig Toppered2e13d2012-01-22 19:15:14 +000010789 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10790 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010791
Craig Toppered2e13d2012-01-22 19:15:14 +000010792 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10793 }
10794 // fall through
10795 case MVT::v4i32:
10796 case MVT::v8i16: {
10797 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10798 Op.getOperand(0), ShAmt, DAG);
10799 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010800 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010801 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010802}
10803
10804
Eric Christopher9a9d2752010-07-22 02:48:34 +000010805SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10806 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010807
Eric Christopher77ed1352011-07-08 00:04:56 +000010808 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10809 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010810 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010811 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010812 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010813 SDValue Ops[] = {
10814 DAG.getRegister(X86::ESP, MVT::i32), // Base
10815 DAG.getTargetConstant(1, MVT::i8), // Scale
10816 DAG.getRegister(0, MVT::i32), // Index
10817 DAG.getTargetConstant(0, MVT::i32), // Disp
10818 DAG.getRegister(0, MVT::i32), // Segment.
10819 Zero,
10820 Chain
10821 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010822 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010823 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10824 array_lengthof(Ops));
10825 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010826 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010827
Eric Christopher9a9d2752010-07-22 02:48:34 +000010828 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010829 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010830 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010831
Chris Lattner132929a2010-08-14 17:26:09 +000010832 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10833 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10834 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10835 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010836
Chris Lattner132929a2010-08-14 17:26:09 +000010837 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10838 if (!Op1 && !Op2 && !Op3 && Op4)
10839 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010840
Chris Lattner132929a2010-08-14 17:26:09 +000010841 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10842 if (Op1 && !Op2 && !Op3 && !Op4)
10843 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010844
10845 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010846 // (MFENCE)>;
10847 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010848}
10849
Eli Friedman14648462011-07-27 22:21:52 +000010850SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10851 SelectionDAG &DAG) const {
10852 DebugLoc dl = Op.getDebugLoc();
10853 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10854 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10855 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10856 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10857
10858 // The only fence that needs an instruction is a sequentially-consistent
10859 // cross-thread fence.
10860 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10861 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10862 // no-sse2). There isn't any reason to disable it if the target processor
10863 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010864 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010865 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10866
10867 SDValue Chain = Op.getOperand(0);
10868 SDValue Zero = DAG.getConstant(0, MVT::i32);
10869 SDValue Ops[] = {
10870 DAG.getRegister(X86::ESP, MVT::i32), // Base
10871 DAG.getTargetConstant(1, MVT::i8), // Scale
10872 DAG.getRegister(0, MVT::i32), // Index
10873 DAG.getTargetConstant(0, MVT::i32), // Disp
10874 DAG.getRegister(0, MVT::i32), // Segment.
10875 Zero,
10876 Chain
10877 };
10878 SDNode *Res =
10879 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10880 array_lengthof(Ops));
10881 return SDValue(Res, 0);
10882 }
10883
10884 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10885 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10886}
10887
10888
Dan Gohmand858e902010-04-17 15:26:15 +000010889SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010890 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010891 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010892 unsigned Reg = 0;
10893 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010894 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010895 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010896 case MVT::i8: Reg = X86::AL; size = 1; break;
10897 case MVT::i16: Reg = X86::AX; size = 2; break;
10898 case MVT::i32: Reg = X86::EAX; size = 4; break;
10899 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010900 assert(Subtarget->is64Bit() && "Node not type legal!");
10901 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010902 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010903 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010904 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010905 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010906 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010907 Op.getOperand(1),
10908 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010909 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010910 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010911 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010912 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10913 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10914 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010915 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010916 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010917 return cpOut;
10918}
10919
Duncan Sands1607f052008-12-01 11:39:25 +000010920SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010921 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010922 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010923 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010924 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010925 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010926 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010927 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10928 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010929 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010930 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10931 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010932 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010933 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010934 rdx.getValue(1)
10935 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010936 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010937}
10938
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010939SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010940 SelectionDAG &DAG) const {
10941 EVT SrcVT = Op.getOperand(0).getValueType();
10942 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010943 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010944 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010945 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010946 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010947 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010948 // i64 <=> MMX conversions are Legal.
10949 if (SrcVT==MVT::i64 && DstVT.isVector())
10950 return Op;
10951 if (DstVT==MVT::i64 && SrcVT.isVector())
10952 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010953 // MMX <=> MMX conversions are Legal.
10954 if (SrcVT.isVector() && DstVT.isVector())
10955 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010956 // All other conversions need to be expanded.
10957 return SDValue();
10958}
Chris Lattner5b856542010-12-20 00:59:46 +000010959
Dan Gohmand858e902010-04-17 15:26:15 +000010960SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010961 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010962 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010963 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010964 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010965 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010966 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010967 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010968 Node->getOperand(0),
10969 Node->getOperand(1), negOp,
10970 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010971 cast<AtomicSDNode>(Node)->getAlignment(),
10972 cast<AtomicSDNode>(Node)->getOrdering(),
10973 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010974}
10975
Eli Friedman327236c2011-08-24 20:50:09 +000010976static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10977 SDNode *Node = Op.getNode();
10978 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010979 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010980
10981 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010982 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10983 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10984 // (The only way to get a 16-byte store is cmpxchg16b)
10985 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10986 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10987 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010988 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10989 cast<AtomicSDNode>(Node)->getMemoryVT(),
10990 Node->getOperand(0),
10991 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010992 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010993 cast<AtomicSDNode>(Node)->getOrdering(),
10994 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010995 return Swap.getValue(1);
10996 }
10997 // Other atomic stores have a simple pattern.
10998 return Op;
10999}
11000
Chris Lattner5b856542010-12-20 00:59:46 +000011001static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
11002 EVT VT = Op.getNode()->getValueType(0);
11003
11004 // Let legalize expand this if it isn't a legal type yet.
11005 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
11006 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011007
Chris Lattner5b856542010-12-20 00:59:46 +000011008 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011009
Chris Lattner5b856542010-12-20 00:59:46 +000011010 unsigned Opc;
11011 bool ExtraOp = false;
11012 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000011013 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000011014 case ISD::ADDC: Opc = X86ISD::ADD; break;
11015 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
11016 case ISD::SUBC: Opc = X86ISD::SUB; break;
11017 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
11018 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011019
Chris Lattner5b856542010-12-20 00:59:46 +000011020 if (!ExtraOp)
11021 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
11022 Op.getOperand(1));
11023 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
11024 Op.getOperand(1), Op.getOperand(2));
11025}
11026
Evan Cheng0db9fe62006-04-25 20:13:52 +000011027/// LowerOperation - Provide custom lowering hooks for some operations.
11028///
Dan Gohmand858e902010-04-17 15:26:15 +000011029SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000011030 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000011031 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011032 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000011033 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000011034 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011035 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
11036 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000011037 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011038 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000011039 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011040 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
11041 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
11042 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000011043 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000011044 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011045 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
11046 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
11047 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011048 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000011049 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000011050 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011051 case ISD::SHL_PARTS:
11052 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000011053 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011054 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000011055 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011056 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000011057 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011058 case ISD::FABS: return LowerFABS(Op, DAG);
11059 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000011060 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000011061 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000011062 case ISD::SETCC: return LowerSETCC(Op, DAG);
11063 case ISD::SELECT: return LowerSELECT(Op, DAG);
11064 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011065 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011066 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000011067 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000011068 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011069 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011070 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000011071 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
11072 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011073 case ISD::FRAME_TO_ARGS_OFFSET:
11074 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000011075 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011076 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000011077 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
11078 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000011079 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000011080 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000011081 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000011082 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000011083 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000011084 case ISD::SRA:
11085 case ISD::SRL:
11086 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000011087 case ISD::SADDO:
11088 case ISD::UADDO:
11089 case ISD::SSUBO:
11090 case ISD::USUBO:
11091 case ISD::SMULO:
11092 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000011093 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011094 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000011095 case ISD::ADDC:
11096 case ISD::ADDE:
11097 case ISD::SUBC:
11098 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000011099 case ISD::ADD: return LowerADD(Op, DAG);
11100 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011101 }
Chris Lattner27a6c732007-11-24 07:07:01 +000011102}
11103
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011104static void ReplaceATOMIC_LOAD(SDNode *Node,
11105 SmallVectorImpl<SDValue> &Results,
11106 SelectionDAG &DAG) {
11107 DebugLoc dl = Node->getDebugLoc();
11108 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
11109
11110 // Convert wide load -> cmpxchg8b/cmpxchg16b
11111 // FIXME: On 32-bit, load -> fild or movq would be more efficient
11112 // (The only way to get a 16-byte load is cmpxchg16b)
11113 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011114 SDValue Zero = DAG.getConstant(0, VT);
11115 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011116 Node->getOperand(0),
11117 Node->getOperand(1), Zero, Zero,
11118 cast<AtomicSDNode>(Node)->getMemOperand(),
11119 cast<AtomicSDNode>(Node)->getOrdering(),
11120 cast<AtomicSDNode>(Node)->getSynchScope());
11121 Results.push_back(Swap.getValue(0));
11122 Results.push_back(Swap.getValue(1));
11123}
11124
Duncan Sands1607f052008-12-01 11:39:25 +000011125void X86TargetLowering::
11126ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011127 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011128 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000011129 assert (Node->getValueType(0) == MVT::i64 &&
11130 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000011131
11132 SDValue Chain = Node->getOperand(0);
11133 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011134 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011135 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000011136 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011137 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000011138 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000011139 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000011140 SDValue Result =
11141 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
11142 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000011143 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000011144 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011145 Results.push_back(Result.getValue(2));
11146}
11147
Duncan Sands126d9072008-07-04 11:47:58 +000011148/// ReplaceNodeResults - Replace a node with an illegal result type
11149/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000011150void X86TargetLowering::ReplaceNodeResults(SDNode *N,
11151 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011152 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011153 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000011154 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000011155 default:
Craig Topperabb94d02012-02-05 03:43:23 +000011156 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011157 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000011158 case ISD::ADDC:
11159 case ISD::ADDE:
11160 case ISD::SUBC:
11161 case ISD::SUBE:
11162 // We don't want to expand or promote these.
11163 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011164 case ISD::FP_TO_SINT:
11165 case ISD::FP_TO_UINT: {
11166 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
11167
11168 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
11169 return;
11170
Eli Friedman948e95a2009-05-23 09:59:16 +000011171 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000011172 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000011173 SDValue FIST = Vals.first, StackSlot = Vals.second;
11174 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000011175 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000011176 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011177 if (StackSlot.getNode() != 0)
11178 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
11179 MachinePointerInfo(),
11180 false, false, false, 0));
11181 else
11182 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000011183 }
11184 return;
11185 }
11186 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011187 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011188 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011189 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011190 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000011191 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000011192 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011193 eax.getValue(2));
11194 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
11195 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000011196 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011197 Results.push_back(edx.getValue(1));
11198 return;
11199 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011200 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000011201 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011202 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000011203 bool Regs64bit = T == MVT::i128;
11204 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000011205 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011206 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11207 DAG.getConstant(0, HalfT));
11208 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11209 DAG.getConstant(1, HalfT));
11210 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11211 Regs64bit ? X86::RAX : X86::EAX,
11212 cpInL, SDValue());
11213 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11214 Regs64bit ? X86::RDX : X86::EDX,
11215 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011216 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011217 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11218 DAG.getConstant(0, HalfT));
11219 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11220 DAG.getConstant(1, HalfT));
11221 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11222 Regs64bit ? X86::RBX : X86::EBX,
11223 swapInL, cpInH.getValue(1));
11224 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
Chad Rosiera20e1e72012-08-01 18:39:17 +000011225 Regs64bit ? X86::RCX : X86::ECX,
Eli Friedman43f51ae2011-08-26 21:21:21 +000011226 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011227 SDValue Ops[] = { swapInH.getValue(0),
11228 N->getOperand(1),
11229 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011230 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011231 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011232 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11233 X86ISD::LCMPXCHG8_DAG;
11234 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011235 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011236 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11237 Regs64bit ? X86::RAX : X86::EAX,
11238 HalfT, Result.getValue(1));
11239 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11240 Regs64bit ? X86::RDX : X86::EDX,
11241 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011242 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011243 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011244 Results.push_back(cpOutH.getValue(1));
11245 return;
11246 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011247 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011248 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11249 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011250 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011251 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11252 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011253 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011254 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11255 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011256 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011257 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11258 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011259 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011260 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11261 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011262 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011263 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11264 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011265 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011266 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11267 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011268 case ISD::ATOMIC_LOAD:
11269 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011270 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011271}
11272
Evan Cheng72261582005-12-20 06:22:03 +000011273const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11274 switch (Opcode) {
11275 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011276 case X86ISD::BSF: return "X86ISD::BSF";
11277 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011278 case X86ISD::SHLD: return "X86ISD::SHLD";
11279 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011280 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011281 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011282 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011283 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011284 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011285 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011286 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11287 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11288 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011289 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011290 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011291 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011292 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011293 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011294 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011295 case X86ISD::COMI: return "X86ISD::COMI";
11296 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011297 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011298 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011299 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11300 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011301 case X86ISD::CMOV: return "X86ISD::CMOV";
11302 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011303 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011304 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11305 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011306 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011307 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011308 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011309 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011310 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011311 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11312 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011313 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011314 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011315 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011316 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011317 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011318 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11319 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11320 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011321 case X86ISD::HADD: return "X86ISD::HADD";
11322 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011323 case X86ISD::FHADD: return "X86ISD::FHADD";
11324 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011325 case X86ISD::FMAX: return "X86ISD::FMAX";
11326 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011327 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11328 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011329 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Hans Wennborgf0234fc2012-06-01 16:27:21 +000011330 case X86ISD::TLSBASEADDR: return "X86ISD::TLSBASEADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011331 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011332 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011333 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011334 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011335 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011336 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11337 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011338 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11339 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11340 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11341 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11342 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11343 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011344 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11345 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011346 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11347 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011348 case X86ISD::VSHL: return "X86ISD::VSHL";
11349 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011350 case X86ISD::VSRA: return "X86ISD::VSRA";
11351 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11352 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11353 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011354 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011355 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11356 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011357 case X86ISD::ADD: return "X86ISD::ADD";
11358 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011359 case X86ISD::ADC: return "X86ISD::ADC";
11360 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011361 case X86ISD::SMUL: return "X86ISD::SMUL";
11362 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011363 case X86ISD::INC: return "X86ISD::INC";
11364 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011365 case X86ISD::OR: return "X86ISD::OR";
11366 case X86ISD::XOR: return "X86ISD::XOR";
11367 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011368 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011369 case X86ISD::BLSI: return "X86ISD::BLSI";
11370 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11371 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011372 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011373 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011374 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011375 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11376 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11377 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011378 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011379 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011380 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011381 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011382 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011383 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11384 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011385 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11386 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11387 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011388 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11389 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011390 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11391 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011392 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011393 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011394 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000011395 case X86ISD::VPERMV: return "X86ISD::VPERMV";
11396 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000011397 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011398 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011399 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011400 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011401 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011402 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011403 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011404 case X86ISD::SAHF: return "X86ISD::SAHF";
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011405 case X86ISD::RDRAND: return "X86ISD::RDRAND";
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000011406 case X86ISD::FMADD: return "X86ISD::FMADD";
11407 case X86ISD::FMSUB: return "X86ISD::FMSUB";
11408 case X86ISD::FNMADD: return "X86ISD::FNMADD";
11409 case X86ISD::FNMSUB: return "X86ISD::FNMSUB";
11410 case X86ISD::FMADDSUB: return "X86ISD::FMADDSUB";
11411 case X86ISD::FMSUBADD: return "X86ISD::FMSUBADD";
Evan Cheng72261582005-12-20 06:22:03 +000011412 }
11413}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011414
Chris Lattnerc9addb72007-03-30 23:15:24 +000011415// isLegalAddressingMode - Return true if the addressing mode represented
11416// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011417bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011418 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011419 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011420 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011421 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011422
Chris Lattnerc9addb72007-03-30 23:15:24 +000011423 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011424 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011425 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011426
Chris Lattnerc9addb72007-03-30 23:15:24 +000011427 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011428 unsigned GVFlags =
11429 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011430
Chris Lattnerdfed4132009-07-10 07:38:24 +000011431 // If a reference to this global requires an extra load, we can't fold it.
11432 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011433 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011434
Chris Lattnerdfed4132009-07-10 07:38:24 +000011435 // If BaseGV requires a register for the PIC base, we cannot also have a
11436 // BaseReg specified.
11437 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011438 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011439
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011440 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011441 if ((M != CodeModel::Small || R != Reloc::Static) &&
11442 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011443 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011444 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011445
Chris Lattnerc9addb72007-03-30 23:15:24 +000011446 switch (AM.Scale) {
11447 case 0:
11448 case 1:
11449 case 2:
11450 case 4:
11451 case 8:
11452 // These scales always work.
11453 break;
11454 case 3:
11455 case 5:
11456 case 9:
11457 // These scales are formed with basereg+scalereg. Only accept if there is
11458 // no basereg yet.
11459 if (AM.HasBaseReg)
11460 return false;
11461 break;
11462 default: // Other stuff never works.
11463 return false;
11464 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011465
Chris Lattnerc9addb72007-03-30 23:15:24 +000011466 return true;
11467}
11468
11469
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011470bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011471 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011472 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011473 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11474 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011475 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011476 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011477 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011478}
11479
Evan Cheng70e10d32012-07-17 06:53:39 +000011480bool X86TargetLowering::isLegalICmpImmediate(int64_t Imm) const {
11481 return Imm == (int32_t)Imm;
11482}
11483
11484bool X86TargetLowering::isLegalAddImmediate(int64_t Imm) const {
Evan Chenga9e13ba2012-07-17 18:54:11 +000011485 // Can also use sub to handle negated immediates.
Evan Cheng70e10d32012-07-17 06:53:39 +000011486 return Imm == (int32_t)Imm;
11487}
11488
Owen Andersone50ed302009-08-10 22:56:29 +000011489bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011490 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011491 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011492 unsigned NumBits1 = VT1.getSizeInBits();
11493 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011494 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011495 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011496 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011497}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011498
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011499bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011500 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011501 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011502}
11503
Owen Andersone50ed302009-08-10 22:56:29 +000011504bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011505 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011506 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011507}
11508
Owen Andersone50ed302009-08-10 22:56:29 +000011509bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011510 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011511 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011512}
11513
Evan Cheng60c07e12006-07-05 22:17:51 +000011514/// isShuffleMaskLegal - Targets can use this to indicate that they only
11515/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11516/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11517/// are assumed to be legal.
11518bool
Eric Christopherfd179292009-08-27 18:07:15 +000011519X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011520 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011521 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011522 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011523 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011524
Nate Begemana09008b2009-10-19 02:17:23 +000011525 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011526 return (VT.getVectorNumElements() == 2 ||
11527 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11528 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011529 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011530 isPSHUFDMask(M, VT) ||
Craig Toppera9a568a2012-05-02 08:03:44 +000011531 isPSHUFHWMask(M, VT, Subtarget->hasAVX2()) ||
11532 isPSHUFLWMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011533 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011534 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11535 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011536 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11537 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011538}
11539
Dan Gohman7d8143f2008-04-09 20:09:42 +000011540bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011541X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011542 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011543 unsigned NumElts = VT.getVectorNumElements();
11544 // FIXME: This collection of masks seems suspect.
11545 if (NumElts == 2)
11546 return true;
Craig Topper7a9a28b2012-08-12 02:23:29 +000011547 if (NumElts == 4 && VT.is128BitVector()) {
Nate Begeman9008ca62009-04-27 18:41:29 +000011548 return (isMOVLMask(Mask, VT) ||
11549 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011550 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11551 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011552 }
11553 return false;
11554}
11555
11556//===----------------------------------------------------------------------===//
11557// X86 Scheduler Hooks
11558//===----------------------------------------------------------------------===//
11559
Mon P Wang63307c32008-05-05 19:05:59 +000011560// private utility function
11561MachineBasicBlock *
11562X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11563 MachineBasicBlock *MBB,
11564 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011565 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011566 unsigned LoadOpc,
11567 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011568 unsigned notOpc,
11569 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011570 const TargetRegisterClass *RC,
Richard Smith42fc29e2012-04-13 22:47:00 +000011571 bool Invert) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011572 // For the atomic bitwise operator, we generate
11573 // thisMBB:
11574 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011575 // ld t1 = [bitinstr.addr]
11576 // op t2 = t1, [bitinstr.val]
Richard Smith42fc29e2012-04-13 22:47:00 +000011577 // not t3 = t2 (if Invert)
Mon P Wangab3e7472008-05-05 22:56:23 +000011578 // mov EAX = t1
Richard Smith42fc29e2012-04-13 22:47:00 +000011579 // lcs dest = [bitinstr.addr], t3 [EAX is implicit]
Mon P Wang63307c32008-05-05 19:05:59 +000011580 // bz newMBB
11581 // fallthrough -->nextMBB
11582 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11583 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011584 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011585 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011586
Mon P Wang63307c32008-05-05 19:05:59 +000011587 /// First build the CFG
11588 MachineFunction *F = MBB->getParent();
11589 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011590 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11591 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11592 F->insert(MBBIter, newMBB);
11593 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011594
Dan Gohman14152b42010-07-06 20:24:04 +000011595 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11596 nextMBB->splice(nextMBB->begin(), thisMBB,
11597 llvm::next(MachineBasicBlock::iterator(bInstr)),
11598 thisMBB->end());
11599 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011600
Mon P Wang63307c32008-05-05 19:05:59 +000011601 // Update thisMBB to fall through to newMBB
11602 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011603
Mon P Wang63307c32008-05-05 19:05:59 +000011604 // newMBB jumps to itself and fall through to nextMBB
11605 newMBB->addSuccessor(nextMBB);
11606 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011607
Mon P Wang63307c32008-05-05 19:05:59 +000011608 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011609 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011610 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011611 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011612 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011613 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011614 int numArgs = bInstr->getNumOperands() - 1;
11615 for (int i=0; i < numArgs; ++i)
11616 argOpers[i] = &bInstr->getOperand(i+1);
11617
11618 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011619 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011620 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011621
Dale Johannesen140be2d2008-08-19 18:47:28 +000011622 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011623 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011624 for (int i=0; i <= lastAddrIndx; ++i)
11625 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011626
Dale Johannesen140be2d2008-08-19 18:47:28 +000011627 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011628 assert((argOpers[valArgIndx]->isReg() ||
11629 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011630 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011631 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011632 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011633 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011634 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Richard Smith42fc29e2012-04-13 22:47:00 +000011635 MIB.addReg(t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011636 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011637
Richard Smith42fc29e2012-04-13 22:47:00 +000011638 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11639 if (Invert) {
11640 MIB = BuildMI(newMBB, dl, TII->get(notOpc), t3).addReg(t2);
11641 }
11642 else
11643 t3 = t2;
11644
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011645 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Richard Smith2c651fe2012-04-16 18:43:53 +000011646 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011647
Dale Johannesene4d209d2009-02-03 20:21:25 +000011648 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011649 for (int i=0; i <= lastAddrIndx; ++i)
11650 (*MIB).addOperand(*argOpers[i]);
Richard Smith42fc29e2012-04-13 22:47:00 +000011651 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011652 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011653 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11654 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011655
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011656 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011657 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011658
Mon P Wang63307c32008-05-05 19:05:59 +000011659 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011660 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011661
Dan Gohman14152b42010-07-06 20:24:04 +000011662 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011663 return nextMBB;
11664}
11665
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011666// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011667MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011668X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11669 MachineBasicBlock *MBB,
11670 unsigned regOpcL,
11671 unsigned regOpcH,
11672 unsigned immOpcL,
11673 unsigned immOpcH,
Richard Smith42fc29e2012-04-13 22:47:00 +000011674 bool Invert) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011675 // For the atomic bitwise operator, we generate
11676 // thisMBB (instructions are in pairs, except cmpxchg8b)
11677 // ld t1,t2 = [bitinstr.addr]
11678 // newMBB:
11679 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11680 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011681 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Richard Smith42fc29e2012-04-13 22:47:00 +000011682 // neg t7, t8 < t5, t6 (if Invert)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011683 // mov ECX, EBX <- t5, t6
11684 // mov EAX, EDX <- t1, t2
11685 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11686 // mov t3, t4 <- EAX, EDX
11687 // bz newMBB
11688 // result in out1, out2
11689 // fallthrough -->nextMBB
11690
Craig Topperc9099502012-04-20 06:31:50 +000011691 const TargetRegisterClass *RC = &X86::GR32RegClass;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011692 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011693 const unsigned NotOpc = X86::NOT32r;
11694 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11695 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11696 MachineFunction::iterator MBBIter = MBB;
11697 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011698
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011699 /// First build the CFG
11700 MachineFunction *F = MBB->getParent();
11701 MachineBasicBlock *thisMBB = MBB;
11702 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11703 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11704 F->insert(MBBIter, newMBB);
11705 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011706
Dan Gohman14152b42010-07-06 20:24:04 +000011707 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11708 nextMBB->splice(nextMBB->begin(), thisMBB,
11709 llvm::next(MachineBasicBlock::iterator(bInstr)),
11710 thisMBB->end());
11711 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011712
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011713 // Update thisMBB to fall through to newMBB
11714 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011715
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011716 // newMBB jumps to itself and fall through to nextMBB
11717 newMBB->addSuccessor(nextMBB);
11718 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011719
Dale Johannesene4d209d2009-02-03 20:21:25 +000011720 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011721 // Insert instructions into newMBB based on incoming instruction
11722 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011723 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011724 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011725 MachineOperand& dest1Oper = bInstr->getOperand(0);
11726 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011727 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11728 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011729 argOpers[i] = &bInstr->getOperand(i+2);
11730
Dan Gohman71ea4e52010-05-14 21:01:44 +000011731 // We use some of the operands multiple times, so conservatively just
11732 // clear any kill flags that might be present.
11733 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11734 argOpers[i]->setIsKill(false);
11735 }
11736
Evan Chengad5b52f2010-01-08 19:14:57 +000011737 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011738 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011739
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011740 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011741 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011742 for (int i=0; i <= lastAddrIndx; ++i)
11743 (*MIB).addOperand(*argOpers[i]);
11744 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011745 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011746 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011747 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011748 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011749 MachineOperand newOp3 = *(argOpers[3]);
11750 if (newOp3.isImm())
11751 newOp3.setImm(newOp3.getImm()+4);
11752 else
11753 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011754 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011755 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011756
11757 // t3/4 are defined later, at the bottom of the loop
11758 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11759 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011760 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011761 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011762 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011763 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11764
Evan Cheng306b4ca2010-01-08 23:41:50 +000011765 // The subsequent operations should be using the destination registers of
Richard Smith42fc29e2012-04-13 22:47:00 +000011766 // the PHI instructions.
11767 t1 = dest1Oper.getReg();
11768 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011769
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011770 int valArgIndx = lastAddrIndx + 1;
11771 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011772 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011773 "invalid operand");
11774 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11775 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011776 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011777 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011778 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011779 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011780 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011781 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011782 (*MIB).addOperand(*argOpers[valArgIndx]);
11783 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011784 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011785 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011786 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011787 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011788 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011789 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011790 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011791 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011792 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011793 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011794
Richard Smith42fc29e2012-04-13 22:47:00 +000011795 unsigned t7, t8;
11796 if (Invert) {
11797 t7 = F->getRegInfo().createVirtualRegister(RC);
11798 t8 = F->getRegInfo().createVirtualRegister(RC);
11799 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t7).addReg(t5);
11800 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t8).addReg(t6);
11801 } else {
11802 t7 = t5;
11803 t8 = t6;
11804 }
11805
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011806 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011807 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011808 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011809 MIB.addReg(t2);
11810
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011811 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011812 MIB.addReg(t7);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011813 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011814 MIB.addReg(t8);
Scott Michelfdc40a02009-02-17 22:15:04 +000011815
Dale Johannesene4d209d2009-02-03 20:21:25 +000011816 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011817 for (int i=0; i <= lastAddrIndx; ++i)
11818 (*MIB).addOperand(*argOpers[i]);
11819
11820 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011821 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11822 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011823
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011824 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011825 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011826 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011827 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011828
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011829 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011830 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011831
Dan Gohman14152b42010-07-06 20:24:04 +000011832 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011833 return nextMBB;
11834}
11835
11836// private utility function
11837MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011838X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11839 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011840 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011841 // For the atomic min/max operator, we generate
11842 // thisMBB:
11843 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011844 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011845 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011846 // cmp t1, t2
11847 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011848 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011849 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11850 // bz newMBB
11851 // fallthrough -->nextMBB
11852 //
11853 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11854 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011855 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011856 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011857
Mon P Wang63307c32008-05-05 19:05:59 +000011858 /// First build the CFG
11859 MachineFunction *F = MBB->getParent();
11860 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011861 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11862 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11863 F->insert(MBBIter, newMBB);
11864 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011865
Dan Gohman14152b42010-07-06 20:24:04 +000011866 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11867 nextMBB->splice(nextMBB->begin(), thisMBB,
11868 llvm::next(MachineBasicBlock::iterator(mInstr)),
11869 thisMBB->end());
11870 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011871
Mon P Wang63307c32008-05-05 19:05:59 +000011872 // Update thisMBB to fall through to newMBB
11873 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011874
Mon P Wang63307c32008-05-05 19:05:59 +000011875 // newMBB jumps to newMBB and fall through to nextMBB
11876 newMBB->addSuccessor(nextMBB);
11877 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011878
Dale Johannesene4d209d2009-02-03 20:21:25 +000011879 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011880 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011881 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011882 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011883 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011884 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011885 int numArgs = mInstr->getNumOperands() - 1;
11886 for (int i=0; i < numArgs; ++i)
11887 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011888
Mon P Wang63307c32008-05-05 19:05:59 +000011889 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011890 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011891 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011892
Craig Topperc9099502012-04-20 06:31:50 +000011893 unsigned t1 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011894 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011895 for (int i=0; i <= lastAddrIndx; ++i)
11896 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011897
Mon P Wang63307c32008-05-05 19:05:59 +000011898 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011899 assert((argOpers[valArgIndx]->isReg() ||
11900 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011901 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011902
Craig Topperc9099502012-04-20 06:31:50 +000011903 unsigned t2 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011904 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011905 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011906 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011907 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011908 (*MIB).addOperand(*argOpers[valArgIndx]);
11909
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011910 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011911 MIB.addReg(t1);
11912
Dale Johannesene4d209d2009-02-03 20:21:25 +000011913 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011914 MIB.addReg(t1);
11915 MIB.addReg(t2);
11916
11917 // Generate movc
Craig Topperc9099502012-04-20 06:31:50 +000011918 unsigned t3 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011919 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011920 MIB.addReg(t2);
11921 MIB.addReg(t1);
11922
11923 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011924 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011925 for (int i=0; i <= lastAddrIndx; ++i)
11926 (*MIB).addOperand(*argOpers[i]);
11927 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011928 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011929 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11930 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011931
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011932 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011933 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011934
Mon P Wang63307c32008-05-05 19:05:59 +000011935 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011936 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011937
Dan Gohman14152b42010-07-06 20:24:04 +000011938 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011939 return nextMBB;
11940}
11941
Eric Christopherf83a5de2009-08-27 18:08:16 +000011942// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011943// or XMM0_V32I8 in AVX all of this code can be replaced with that
11944// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011945MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011946X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011947 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011948 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011949 "Target must have SSE4.2 or AVX features enabled");
11950
Eric Christopherb120ab42009-08-18 22:50:32 +000011951 DebugLoc dl = MI->getDebugLoc();
11952 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011953 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011954 if (!Subtarget->hasAVX()) {
11955 if (memArg)
11956 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11957 else
11958 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11959 } else {
11960 if (memArg)
11961 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11962 else
11963 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11964 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011965
Eric Christopher41c902f2010-11-30 08:20:21 +000011966 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011967 for (unsigned i = 0; i < numArgs; ++i) {
11968 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011969 if (!(Op.isReg() && Op.isImplicit()))
11970 MIB.addOperand(Op);
11971 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011972 BuildMI(*BB, MI, dl,
Craig Topper638aa682012-08-05 00:17:48 +000011973 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011974 .addReg(X86::XMM0);
11975
Dan Gohman14152b42010-07-06 20:24:04 +000011976 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011977 return BB;
11978}
11979
11980MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011981X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011982 DebugLoc dl = MI->getDebugLoc();
11983 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011984
Eric Christopher228232b2010-11-30 07:20:12 +000011985 // Address into RAX/EAX, other two args into ECX, EDX.
11986 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11987 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11988 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11989 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011990 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011991
Eric Christopher228232b2010-11-30 07:20:12 +000011992 unsigned ValOps = X86::AddrNumOperands;
11993 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11994 .addReg(MI->getOperand(ValOps).getReg());
11995 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11996 .addReg(MI->getOperand(ValOps+1).getReg());
11997
11998 // The instruction doesn't actually take any operands though.
11999 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012000
Eric Christopher228232b2010-11-30 07:20:12 +000012001 MI->eraseFromParent(); // The pseudo is gone now.
12002 return BB;
12003}
12004
12005MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000012006X86TargetLowering::EmitVAARG64WithCustomInserter(
12007 MachineInstr *MI,
12008 MachineBasicBlock *MBB) const {
12009 // Emit va_arg instruction on X86-64.
12010
12011 // Operands to this pseudo-instruction:
12012 // 0 ) Output : destination address (reg)
12013 // 1-5) Input : va_list address (addr, i64mem)
12014 // 6 ) ArgSize : Size (in bytes) of vararg type
12015 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
12016 // 8 ) Align : Alignment of type
12017 // 9 ) EFLAGS (implicit-def)
12018
12019 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
12020 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
12021
12022 unsigned DestReg = MI->getOperand(0).getReg();
12023 MachineOperand &Base = MI->getOperand(1);
12024 MachineOperand &Scale = MI->getOperand(2);
12025 MachineOperand &Index = MI->getOperand(3);
12026 MachineOperand &Disp = MI->getOperand(4);
12027 MachineOperand &Segment = MI->getOperand(5);
12028 unsigned ArgSize = MI->getOperand(6).getImm();
12029 unsigned ArgMode = MI->getOperand(7).getImm();
12030 unsigned Align = MI->getOperand(8).getImm();
12031
12032 // Memory Reference
12033 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
12034 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
12035 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
12036
12037 // Machine Information
12038 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12039 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
12040 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
12041 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
12042 DebugLoc DL = MI->getDebugLoc();
12043
12044 // struct va_list {
12045 // i32 gp_offset
12046 // i32 fp_offset
12047 // i64 overflow_area (address)
12048 // i64 reg_save_area (address)
12049 // }
12050 // sizeof(va_list) = 24
12051 // alignment(va_list) = 8
12052
12053 unsigned TotalNumIntRegs = 6;
12054 unsigned TotalNumXMMRegs = 8;
12055 bool UseGPOffset = (ArgMode == 1);
12056 bool UseFPOffset = (ArgMode == 2);
12057 unsigned MaxOffset = TotalNumIntRegs * 8 +
12058 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
12059
12060 /* Align ArgSize to a multiple of 8 */
12061 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
12062 bool NeedsAlign = (Align > 8);
12063
12064 MachineBasicBlock *thisMBB = MBB;
12065 MachineBasicBlock *overflowMBB;
12066 MachineBasicBlock *offsetMBB;
12067 MachineBasicBlock *endMBB;
12068
12069 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
12070 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
12071 unsigned OffsetReg = 0;
12072
12073 if (!UseGPOffset && !UseFPOffset) {
12074 // If we only pull from the overflow region, we don't create a branch.
12075 // We don't need to alter control flow.
12076 OffsetDestReg = 0; // unused
12077 OverflowDestReg = DestReg;
12078
12079 offsetMBB = NULL;
12080 overflowMBB = thisMBB;
12081 endMBB = thisMBB;
12082 } else {
12083 // First emit code to check if gp_offset (or fp_offset) is below the bound.
12084 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
12085 // If not, pull from overflow_area. (branch to overflowMBB)
12086 //
12087 // thisMBB
12088 // | .
12089 // | .
12090 // offsetMBB overflowMBB
12091 // | .
12092 // | .
12093 // endMBB
12094
12095 // Registers for the PHI in endMBB
12096 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
12097 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
12098
12099 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12100 MachineFunction *MF = MBB->getParent();
12101 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12102 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12103 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12104
12105 MachineFunction::iterator MBBIter = MBB;
12106 ++MBBIter;
12107
12108 // Insert the new basic blocks
12109 MF->insert(MBBIter, offsetMBB);
12110 MF->insert(MBBIter, overflowMBB);
12111 MF->insert(MBBIter, endMBB);
12112
12113 // Transfer the remainder of MBB and its successor edges to endMBB.
12114 endMBB->splice(endMBB->begin(), thisMBB,
12115 llvm::next(MachineBasicBlock::iterator(MI)),
12116 thisMBB->end());
12117 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
12118
12119 // Make offsetMBB and overflowMBB successors of thisMBB
12120 thisMBB->addSuccessor(offsetMBB);
12121 thisMBB->addSuccessor(overflowMBB);
12122
12123 // endMBB is a successor of both offsetMBB and overflowMBB
12124 offsetMBB->addSuccessor(endMBB);
12125 overflowMBB->addSuccessor(endMBB);
12126
12127 // Load the offset value into a register
12128 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12129 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
12130 .addOperand(Base)
12131 .addOperand(Scale)
12132 .addOperand(Index)
12133 .addDisp(Disp, UseFPOffset ? 4 : 0)
12134 .addOperand(Segment)
12135 .setMemRefs(MMOBegin, MMOEnd);
12136
12137 // Check if there is enough room left to pull this argument.
12138 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
12139 .addReg(OffsetReg)
12140 .addImm(MaxOffset + 8 - ArgSizeA8);
12141
12142 // Branch to "overflowMBB" if offset >= max
12143 // Fall through to "offsetMBB" otherwise
12144 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
12145 .addMBB(overflowMBB);
12146 }
12147
12148 // In offsetMBB, emit code to use the reg_save_area.
12149 if (offsetMBB) {
12150 assert(OffsetReg != 0);
12151
12152 // Read the reg_save_area address.
12153 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
12154 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
12155 .addOperand(Base)
12156 .addOperand(Scale)
12157 .addOperand(Index)
12158 .addDisp(Disp, 16)
12159 .addOperand(Segment)
12160 .setMemRefs(MMOBegin, MMOEnd);
12161
12162 // Zero-extend the offset
12163 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
12164 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
12165 .addImm(0)
12166 .addReg(OffsetReg)
12167 .addImm(X86::sub_32bit);
12168
12169 // Add the offset to the reg_save_area to get the final address.
12170 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
12171 .addReg(OffsetReg64)
12172 .addReg(RegSaveReg);
12173
12174 // Compute the offset for the next argument
12175 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12176 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
12177 .addReg(OffsetReg)
12178 .addImm(UseFPOffset ? 16 : 8);
12179
12180 // Store it back into the va_list.
12181 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
12182 .addOperand(Base)
12183 .addOperand(Scale)
12184 .addOperand(Index)
12185 .addDisp(Disp, UseFPOffset ? 4 : 0)
12186 .addOperand(Segment)
12187 .addReg(NextOffsetReg)
12188 .setMemRefs(MMOBegin, MMOEnd);
12189
12190 // Jump to endMBB
12191 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
12192 .addMBB(endMBB);
12193 }
12194
12195 //
12196 // Emit code to use overflow area
12197 //
12198
12199 // Load the overflow_area address into a register.
12200 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
12201 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
12202 .addOperand(Base)
12203 .addOperand(Scale)
12204 .addOperand(Index)
12205 .addDisp(Disp, 8)
12206 .addOperand(Segment)
12207 .setMemRefs(MMOBegin, MMOEnd);
12208
12209 // If we need to align it, do so. Otherwise, just copy the address
12210 // to OverflowDestReg.
12211 if (NeedsAlign) {
12212 // Align the overflow address
12213 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12214 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12215
12216 // aligned_addr = (addr + (align-1)) & ~(align-1)
12217 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12218 .addReg(OverflowAddrReg)
12219 .addImm(Align-1);
12220
12221 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12222 .addReg(TmpReg)
12223 .addImm(~(uint64_t)(Align-1));
12224 } else {
12225 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12226 .addReg(OverflowAddrReg);
12227 }
12228
12229 // Compute the next overflow address after this argument.
12230 // (the overflow address should be kept 8-byte aligned)
12231 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12232 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12233 .addReg(OverflowDestReg)
12234 .addImm(ArgSizeA8);
12235
12236 // Store the new overflow address.
12237 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12238 .addOperand(Base)
12239 .addOperand(Scale)
12240 .addOperand(Index)
12241 .addDisp(Disp, 8)
12242 .addOperand(Segment)
12243 .addReg(NextAddrReg)
12244 .setMemRefs(MMOBegin, MMOEnd);
12245
12246 // If we branched, emit the PHI to the front of endMBB.
12247 if (offsetMBB) {
12248 BuildMI(*endMBB, endMBB->begin(), DL,
12249 TII->get(X86::PHI), DestReg)
12250 .addReg(OffsetDestReg).addMBB(offsetMBB)
12251 .addReg(OverflowDestReg).addMBB(overflowMBB);
12252 }
12253
12254 // Erase the pseudo instruction
12255 MI->eraseFromParent();
12256
12257 return endMBB;
12258}
12259
12260MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012261X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12262 MachineInstr *MI,
12263 MachineBasicBlock *MBB) const {
12264 // Emit code to save XMM registers to the stack. The ABI says that the
12265 // number of registers to save is given in %al, so it's theoretically
12266 // possible to do an indirect jump trick to avoid saving all of them,
12267 // however this code takes a simpler approach and just executes all
12268 // of the stores if %al is non-zero. It's less code, and it's probably
12269 // easier on the hardware branch predictor, and stores aren't all that
12270 // expensive anyway.
12271
12272 // Create the new basic blocks. One block contains all the XMM stores,
12273 // and one block is the final destination regardless of whether any
12274 // stores were performed.
12275 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12276 MachineFunction *F = MBB->getParent();
12277 MachineFunction::iterator MBBIter = MBB;
12278 ++MBBIter;
12279 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12280 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12281 F->insert(MBBIter, XMMSaveMBB);
12282 F->insert(MBBIter, EndMBB);
12283
Dan Gohman14152b42010-07-06 20:24:04 +000012284 // Transfer the remainder of MBB and its successor edges to EndMBB.
12285 EndMBB->splice(EndMBB->begin(), MBB,
12286 llvm::next(MachineBasicBlock::iterator(MI)),
12287 MBB->end());
12288 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12289
Dan Gohmand6708ea2009-08-15 01:38:56 +000012290 // The original block will now fall through to the XMM save block.
12291 MBB->addSuccessor(XMMSaveMBB);
12292 // The XMMSaveMBB will fall through to the end block.
12293 XMMSaveMBB->addSuccessor(EndMBB);
12294
12295 // Now add the instructions.
12296 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12297 DebugLoc DL = MI->getDebugLoc();
12298
12299 unsigned CountReg = MI->getOperand(0).getReg();
12300 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12301 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12302
12303 if (!Subtarget->isTargetWin64()) {
12304 // If %al is 0, branch around the XMM save block.
12305 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012306 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012307 MBB->addSuccessor(EndMBB);
12308 }
12309
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012310 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012311 // In the XMM save block, save all the XMM argument registers.
12312 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12313 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012314 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012315 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012316 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012317 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012318 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012319 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012320 .addFrameIndex(RegSaveFrameIndex)
12321 .addImm(/*Scale=*/1)
12322 .addReg(/*IndexReg=*/0)
12323 .addImm(/*Disp=*/Offset)
12324 .addReg(/*Segment=*/0)
12325 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012326 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012327 }
12328
Dan Gohman14152b42010-07-06 20:24:04 +000012329 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012330
12331 return EndMBB;
12332}
Mon P Wang63307c32008-05-05 19:05:59 +000012333
Lang Hames6e3f7e42012-02-03 01:13:49 +000012334// The EFLAGS operand of SelectItr might be missing a kill marker
12335// because there were multiple uses of EFLAGS, and ISel didn't know
12336// which to mark. Figure out whether SelectItr should have had a
12337// kill marker, and set it if it should. Returns the correct kill
12338// marker value.
12339static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12340 MachineBasicBlock* BB,
12341 const TargetRegisterInfo* TRI) {
12342 // Scan forward through BB for a use/def of EFLAGS.
12343 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12344 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012345 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012346 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012347 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012348 if (mi.definesRegister(X86::EFLAGS))
12349 break; // Should have kill-flag - update below.
12350 }
12351
12352 // If we hit the end of the block, check whether EFLAGS is live into a
12353 // successor.
12354 if (miI == BB->end()) {
12355 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12356 sEnd = BB->succ_end();
12357 sItr != sEnd; ++sItr) {
12358 MachineBasicBlock* succ = *sItr;
12359 if (succ->isLiveIn(X86::EFLAGS))
12360 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012361 }
12362 }
12363
Lang Hames6e3f7e42012-02-03 01:13:49 +000012364 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12365 // out. SelectMI should have a kill flag on EFLAGS.
12366 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012367 return true;
12368}
12369
Evan Cheng60c07e12006-07-05 22:17:51 +000012370MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012371X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012372 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012373 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12374 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012375
Chris Lattner52600972009-09-02 05:57:00 +000012376 // To "insert" a SELECT_CC instruction, we actually have to insert the
12377 // diamond control-flow pattern. The incoming instruction knows the
12378 // destination vreg to set, the condition code register to branch on, the
12379 // true/false values to select between, and a branch opcode to use.
12380 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12381 MachineFunction::iterator It = BB;
12382 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012383
Chris Lattner52600972009-09-02 05:57:00 +000012384 // thisMBB:
12385 // ...
12386 // TrueVal = ...
12387 // cmpTY ccX, r1, r2
12388 // bCC copy1MBB
12389 // fallthrough --> copy0MBB
12390 MachineBasicBlock *thisMBB = BB;
12391 MachineFunction *F = BB->getParent();
12392 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12393 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012394 F->insert(It, copy0MBB);
12395 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012396
Bill Wendling730c07e2010-06-25 20:48:10 +000012397 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12398 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012399 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12400 if (!MI->killsRegister(X86::EFLAGS) &&
12401 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12402 copy0MBB->addLiveIn(X86::EFLAGS);
12403 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012404 }
12405
Dan Gohman14152b42010-07-06 20:24:04 +000012406 // Transfer the remainder of BB and its successor edges to sinkMBB.
12407 sinkMBB->splice(sinkMBB->begin(), BB,
12408 llvm::next(MachineBasicBlock::iterator(MI)),
12409 BB->end());
12410 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12411
12412 // Add the true and fallthrough blocks as its successors.
12413 BB->addSuccessor(copy0MBB);
12414 BB->addSuccessor(sinkMBB);
12415
12416 // Create the conditional branch instruction.
12417 unsigned Opc =
12418 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12419 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12420
Chris Lattner52600972009-09-02 05:57:00 +000012421 // copy0MBB:
12422 // %FalseValue = ...
12423 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012424 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012425
Chris Lattner52600972009-09-02 05:57:00 +000012426 // sinkMBB:
12427 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12428 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012429 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12430 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012431 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12432 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12433
Dan Gohman14152b42010-07-06 20:24:04 +000012434 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012435 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012436}
12437
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012438MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012439X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12440 bool Is64Bit) const {
12441 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12442 DebugLoc DL = MI->getDebugLoc();
12443 MachineFunction *MF = BB->getParent();
12444 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12445
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012446 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012447
12448 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12449 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12450
12451 // BB:
12452 // ... [Till the alloca]
12453 // If stacklet is not large enough, jump to mallocMBB
12454 //
12455 // bumpMBB:
12456 // Allocate by subtracting from RSP
12457 // Jump to continueMBB
12458 //
12459 // mallocMBB:
12460 // Allocate by call to runtime
12461 //
12462 // continueMBB:
12463 // ...
12464 // [rest of original BB]
12465 //
12466
12467 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12468 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12469 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12470
12471 MachineRegisterInfo &MRI = MF->getRegInfo();
12472 const TargetRegisterClass *AddrRegClass =
12473 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12474
12475 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12476 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12477 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012478 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012479 sizeVReg = MI->getOperand(1).getReg(),
12480 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12481
12482 MachineFunction::iterator MBBIter = BB;
12483 ++MBBIter;
12484
12485 MF->insert(MBBIter, bumpMBB);
12486 MF->insert(MBBIter, mallocMBB);
12487 MF->insert(MBBIter, continueMBB);
12488
12489 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12490 (MachineBasicBlock::iterator(MI)), BB->end());
12491 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12492
12493 // Add code to the main basic block to check if the stack limit has been hit,
12494 // and if so, jump to mallocMBB otherwise to bumpMBB.
12495 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012496 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012497 .addReg(tmpSPVReg).addReg(sizeVReg);
12498 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012499 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012500 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012501 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12502
12503 // bumpMBB simply decreases the stack pointer, since we know the current
12504 // stacklet has enough space.
12505 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012506 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012507 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012508 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012509 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12510
12511 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012512 const uint32_t *RegMask =
12513 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012514 if (Is64Bit) {
12515 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12516 .addReg(sizeVReg);
12517 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000012518 .addExternalSymbol("__morestack_allocate_stack_space")
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012519 .addRegMask(RegMask)
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000012520 .addReg(X86::RDI, RegState::Implicit)
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012521 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012522 } else {
12523 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12524 .addImm(12);
12525 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12526 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012527 .addExternalSymbol("__morestack_allocate_stack_space")
12528 .addRegMask(RegMask)
12529 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012530 }
12531
12532 if (!Is64Bit)
12533 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12534 .addImm(16);
12535
12536 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12537 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12538 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12539
12540 // Set up the CFG correctly.
12541 BB->addSuccessor(bumpMBB);
12542 BB->addSuccessor(mallocMBB);
12543 mallocMBB->addSuccessor(continueMBB);
12544 bumpMBB->addSuccessor(continueMBB);
12545
12546 // Take care of the PHI nodes.
12547 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12548 MI->getOperand(0).getReg())
12549 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12550 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12551
12552 // Delete the original pseudo instruction.
12553 MI->eraseFromParent();
12554
12555 // And we're done.
12556 return continueMBB;
12557}
12558
12559MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012560X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012561 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012562 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12563 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012564
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012565 assert(!Subtarget->isTargetEnvMacho());
12566
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012567 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12568 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012569
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012570 if (Subtarget->isTargetWin64()) {
12571 if (Subtarget->isTargetCygMing()) {
12572 // ___chkstk(Mingw64):
12573 // Clobbers R10, R11, RAX and EFLAGS.
12574 // Updates RSP.
12575 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12576 .addExternalSymbol("___chkstk")
12577 .addReg(X86::RAX, RegState::Implicit)
12578 .addReg(X86::RSP, RegState::Implicit)
12579 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12580 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12581 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12582 } else {
12583 // __chkstk(MSVCRT): does not update stack pointer.
12584 // Clobbers R10, R11 and EFLAGS.
12585 // FIXME: RAX(allocated size) might be reused and not killed.
12586 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12587 .addExternalSymbol("__chkstk")
12588 .addReg(X86::RAX, RegState::Implicit)
12589 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12590 // RAX has the offset to subtracted from RSP.
12591 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12592 .addReg(X86::RSP)
12593 .addReg(X86::RAX);
12594 }
12595 } else {
12596 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012597 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12598
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012599 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12600 .addExternalSymbol(StackProbeSymbol)
12601 .addReg(X86::EAX, RegState::Implicit)
12602 .addReg(X86::ESP, RegState::Implicit)
12603 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12604 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12605 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12606 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012607
Dan Gohman14152b42010-07-06 20:24:04 +000012608 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012609 return BB;
12610}
Chris Lattner52600972009-09-02 05:57:00 +000012611
12612MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012613X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12614 MachineBasicBlock *BB) const {
12615 // This is pretty easy. We're taking the value that we received from
12616 // our load from the relocation, sticking it in either RDI (x86-64)
12617 // or EAX and doing an indirect call. The return value will then
12618 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012619 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012620 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012621 DebugLoc DL = MI->getDebugLoc();
12622 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012623
12624 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012625 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012626
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012627 // Get a register mask for the lowered call.
12628 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12629 // proper register mask.
12630 const uint32_t *RegMask =
12631 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012632 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012633 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12634 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012635 .addReg(X86::RIP)
12636 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012637 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012638 MI->getOperand(3).getTargetFlags())
12639 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012640 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012641 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012642 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012643 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012644 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12645 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012646 .addReg(0)
12647 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012648 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012649 MI->getOperand(3).getTargetFlags())
12650 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012651 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012652 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012653 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012654 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012655 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12656 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012657 .addReg(TII->getGlobalBaseReg(F))
12658 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012659 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012660 MI->getOperand(3).getTargetFlags())
12661 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012662 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012663 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012664 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012665 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012666
Dan Gohman14152b42010-07-06 20:24:04 +000012667 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012668 return BB;
12669}
12670
12671MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012672X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012673 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012674 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012675 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012676 case X86::TAILJMPd64:
12677 case X86::TAILJMPr64:
12678 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012679 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012680 case X86::TCRETURNdi64:
12681 case X86::TCRETURNri64:
12682 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012683 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012684 case X86::WIN_ALLOCA:
12685 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012686 case X86::SEG_ALLOCA_32:
12687 return EmitLoweredSegAlloca(MI, BB, false);
12688 case X86::SEG_ALLOCA_64:
12689 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012690 case X86::TLSCall_32:
12691 case X86::TLSCall_64:
12692 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012693 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012694 case X86::CMOV_FR32:
12695 case X86::CMOV_FR64:
12696 case X86::CMOV_V4F32:
12697 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012698 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012699 case X86::CMOV_V8F32:
12700 case X86::CMOV_V4F64:
12701 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012702 case X86::CMOV_GR16:
12703 case X86::CMOV_GR32:
12704 case X86::CMOV_RFP32:
12705 case X86::CMOV_RFP64:
12706 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012707 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012708
Dale Johannesen849f2142007-07-03 00:53:03 +000012709 case X86::FP32_TO_INT16_IN_MEM:
12710 case X86::FP32_TO_INT32_IN_MEM:
12711 case X86::FP32_TO_INT64_IN_MEM:
12712 case X86::FP64_TO_INT16_IN_MEM:
12713 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012714 case X86::FP64_TO_INT64_IN_MEM:
12715 case X86::FP80_TO_INT16_IN_MEM:
12716 case X86::FP80_TO_INT32_IN_MEM:
12717 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012718 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12719 DebugLoc DL = MI->getDebugLoc();
12720
Evan Cheng60c07e12006-07-05 22:17:51 +000012721 // Change the floating point control register to use "round towards zero"
12722 // mode when truncating to an integer value.
12723 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012724 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012725 addFrameReference(BuildMI(*BB, MI, DL,
12726 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012727
12728 // Load the old value of the high byte of the control word...
12729 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000012730 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012731 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012732 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012733
12734 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012735 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012736 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012737
12738 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012739 addFrameReference(BuildMI(*BB, MI, DL,
12740 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012741
12742 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012743 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012744 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012745
12746 // Get the X86 opcode to use.
12747 unsigned Opc;
12748 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012749 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012750 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12751 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12752 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12753 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12754 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12755 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012756 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12757 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12758 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012759 }
12760
12761 X86AddressMode AM;
12762 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012763 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012764 AM.BaseType = X86AddressMode::RegBase;
12765 AM.Base.Reg = Op.getReg();
12766 } else {
12767 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012768 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012769 }
12770 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012771 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012772 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012773 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012774 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012775 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012776 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012777 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012778 AM.GV = Op.getGlobal();
12779 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012780 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012781 }
Dan Gohman14152b42010-07-06 20:24:04 +000012782 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012783 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012784
12785 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012786 addFrameReference(BuildMI(*BB, MI, DL,
12787 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012788
Dan Gohman14152b42010-07-06 20:24:04 +000012789 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012790 return BB;
12791 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012792 // String/text processing lowering.
12793 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012794 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012795 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12796 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012797 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012798 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12799 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012800 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012801 return EmitPCMP(MI, BB, 5, false /* in mem */);
12802 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012803 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012804 return EmitPCMP(MI, BB, 5, true /* in mem */);
12805
Eric Christopher228232b2010-11-30 07:20:12 +000012806 // Thread synchronization.
12807 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012808 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012809
Eric Christopherb120ab42009-08-18 22:50:32 +000012810 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012811 case X86::ATOMAND32:
12812 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012813 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012814 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012815 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012816 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012817 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012818 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12819 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012820 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012821 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012822 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012823 case X86::ATOMXOR32:
12824 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012825 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012826 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012827 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012828 &X86::GR32RegClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012829 case X86::ATOMNAND32:
12830 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012831 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012832 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012833 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012834 &X86::GR32RegClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012835 case X86::ATOMMIN32:
12836 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12837 case X86::ATOMMAX32:
12838 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12839 case X86::ATOMUMIN32:
12840 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12841 case X86::ATOMUMAX32:
12842 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012843
12844 case X86::ATOMAND16:
12845 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12846 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012847 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012848 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012849 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012850 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012851 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012852 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012853 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012854 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012855 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012856 case X86::ATOMXOR16:
12857 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12858 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012859 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012860 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012861 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012862 case X86::ATOMNAND16:
12863 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12864 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012865 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012866 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012867 &X86::GR16RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012868 case X86::ATOMMIN16:
12869 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12870 case X86::ATOMMAX16:
12871 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12872 case X86::ATOMUMIN16:
12873 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12874 case X86::ATOMUMAX16:
12875 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12876
12877 case X86::ATOMAND8:
12878 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12879 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012880 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012881 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012882 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012883 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012884 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012885 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012886 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012887 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012888 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012889 case X86::ATOMXOR8:
12890 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12891 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012892 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012893 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012894 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012895 case X86::ATOMNAND8:
12896 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12897 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012898 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012899 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012900 &X86::GR8RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012901 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012902 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012903 case X86::ATOMAND64:
12904 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012905 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012906 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012907 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012908 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012909 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012910 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12911 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012912 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012913 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012914 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012915 case X86::ATOMXOR64:
12916 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012917 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012918 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012919 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012920 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012921 case X86::ATOMNAND64:
12922 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12923 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012924 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012925 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012926 &X86::GR64RegClass, true);
Dale Johannesena99e3842008-08-20 00:48:50 +000012927 case X86::ATOMMIN64:
12928 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12929 case X86::ATOMMAX64:
12930 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12931 case X86::ATOMUMIN64:
12932 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12933 case X86::ATOMUMAX64:
12934 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012935
12936 // This group does 64-bit operations on a 32-bit host.
12937 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012938 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012939 X86::AND32rr, X86::AND32rr,
12940 X86::AND32ri, X86::AND32ri,
12941 false);
12942 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012943 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012944 X86::OR32rr, X86::OR32rr,
12945 X86::OR32ri, X86::OR32ri,
12946 false);
12947 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012948 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012949 X86::XOR32rr, X86::XOR32rr,
12950 X86::XOR32ri, X86::XOR32ri,
12951 false);
12952 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012953 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012954 X86::AND32rr, X86::AND32rr,
12955 X86::AND32ri, X86::AND32ri,
12956 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012957 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012958 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012959 X86::ADD32rr, X86::ADC32rr,
12960 X86::ADD32ri, X86::ADC32ri,
12961 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012962 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012963 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012964 X86::SUB32rr, X86::SBB32rr,
12965 X86::SUB32ri, X86::SBB32ri,
12966 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012967 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012968 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012969 X86::MOV32rr, X86::MOV32rr,
12970 X86::MOV32ri, X86::MOV32ri,
12971 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012972 case X86::VASTART_SAVE_XMM_REGS:
12973 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012974
12975 case X86::VAARG_64:
12976 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012977 }
12978}
12979
12980//===----------------------------------------------------------------------===//
12981// X86 Optimization Hooks
12982//===----------------------------------------------------------------------===//
12983
Dan Gohman475871a2008-07-27 21:46:04 +000012984void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012985 APInt &KnownZero,
12986 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012987 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012988 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012989 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012990 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012991 assert((Opc >= ISD::BUILTIN_OP_END ||
12992 Opc == ISD::INTRINSIC_WO_CHAIN ||
12993 Opc == ISD::INTRINSIC_W_CHAIN ||
12994 Opc == ISD::INTRINSIC_VOID) &&
12995 "Should use MaskedValueIsZero if you don't know whether Op"
12996 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012997
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012998 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012999 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000013000 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000013001 case X86ISD::ADD:
13002 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000013003 case X86ISD::ADC:
13004 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000013005 case X86ISD::SMUL:
13006 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000013007 case X86ISD::INC:
13008 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000013009 case X86ISD::OR:
13010 case X86ISD::XOR:
13011 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000013012 // These nodes' second result is a boolean.
13013 if (Op.getResNo() == 0)
13014 break;
13015 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013016 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000013017 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000013018 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000013019 case ISD::INTRINSIC_WO_CHAIN: {
13020 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
13021 unsigned NumLoBits = 0;
13022 switch (IntId) {
13023 default: break;
13024 case Intrinsic::x86_sse_movmsk_ps:
13025 case Intrinsic::x86_avx_movmsk_ps_256:
13026 case Intrinsic::x86_sse2_movmsk_pd:
13027 case Intrinsic::x86_avx_movmsk_pd_256:
13028 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000013029 case Intrinsic::x86_sse2_pmovmskb_128:
13030 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000013031 // High bits of movmskp{s|d}, pmovmskb are known zero.
13032 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000013033 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000013034 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
13035 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
13036 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
13037 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
13038 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
13039 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000013040 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000013041 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000013042 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000013043 break;
13044 }
13045 }
13046 break;
13047 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000013048 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000013049}
Chris Lattner259e97c2006-01-31 19:43:35 +000013050
Owen Andersonbc146b02010-09-21 20:42:50 +000013051unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
13052 unsigned Depth) const {
13053 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
13054 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
13055 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000013056
Owen Andersonbc146b02010-09-21 20:42:50 +000013057 // Fallback case.
13058 return 1;
13059}
13060
Evan Cheng206ee9d2006-07-07 08:33:52 +000013061/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000013062/// node is a GlobalAddress + offset.
13063bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000013064 const GlobalValue* &GA,
13065 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000013066 if (N->getOpcode() == X86ISD::Wrapper) {
13067 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000013068 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000013069 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000013070 return true;
13071 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000013072 }
Evan Chengad4196b2008-05-12 19:56:52 +000013073 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000013074}
13075
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013076/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
13077/// same as extracting the high 128-bit part of 256-bit vector and then
13078/// inserting the result into the low part of a new 256-bit vector
13079static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
13080 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013081 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013082
13083 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000013084 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013085 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
13086 SVOp->getMaskElt(j) >= 0)
13087 return false;
13088
13089 return true;
13090}
13091
13092/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
13093/// same as extracting the low 128-bit part of 256-bit vector and then
13094/// inserting the result into the high part of a new 256-bit vector
13095static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
13096 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013097 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013098
13099 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000013100 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013101 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
13102 SVOp->getMaskElt(j) >= 0)
13103 return false;
13104
13105 return true;
13106}
13107
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013108/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
13109static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000013110 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013111 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013112 DebugLoc dl = N->getDebugLoc();
13113 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
13114 SDValue V1 = SVOp->getOperand(0);
13115 SDValue V2 = SVOp->getOperand(1);
13116 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013117 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013118
13119 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
13120 V2.getOpcode() == ISD::CONCAT_VECTORS) {
13121 //
13122 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000013123 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013124 // V UNDEF BUILD_VECTOR UNDEF
13125 // \ / \ /
13126 // CONCAT_VECTOR CONCAT_VECTOR
13127 // \ /
13128 // \ /
13129 // RESULT: V + zero extended
13130 //
13131 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
13132 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
13133 V1.getOperand(1).getOpcode() != ISD::UNDEF)
13134 return SDValue();
13135
13136 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
13137 return SDValue();
13138
13139 // To match the shuffle mask, the first half of the mask should
13140 // be exactly the first vector, and all the rest a splat with the
13141 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000013142 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013143 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
13144 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
13145 return SDValue();
13146
Chad Rosier3d1161e2012-01-03 21:05:52 +000013147 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
13148 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
Chad Rosier42726832012-05-07 18:47:44 +000013149 if (Ld->hasNUsesOfValue(1, 0)) {
13150 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
13151 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
13152 SDValue ResNode =
13153 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
13154 Ld->getMemoryVT(),
13155 Ld->getPointerInfo(),
13156 Ld->getAlignment(),
13157 false/*isVolatile*/, true/*ReadMem*/,
13158 false/*WriteMem*/);
13159 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
13160 }
Chad Rosiera20e1e72012-08-01 18:39:17 +000013161 }
Chad Rosier3d1161e2012-01-03 21:05:52 +000013162
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013163 // Emit a zeroed vector and insert the desired subvector on its
13164 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013165 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000013166 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013167 return DCI.CombineTo(N, InsV);
13168 }
13169
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013170 //===--------------------------------------------------------------------===//
13171 // Combine some shuffles into subvector extracts and inserts:
13172 //
13173
13174 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
13175 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013176 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
13177 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013178 return DCI.CombineTo(N, InsV);
13179 }
13180
13181 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
13182 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013183 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
13184 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013185 return DCI.CombineTo(N, InsV);
13186 }
13187
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013188 return SDValue();
13189}
13190
13191/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000013192static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013193 TargetLowering::DAGCombinerInfo &DCI,
13194 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000013195 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000013196 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000013197
Mon P Wanga0fd0d52010-12-19 23:55:53 +000013198 // Don't create instructions with illegal types after legalize types has run.
13199 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13200 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
13201 return SDValue();
13202
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013203 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
Craig Topper7a9a28b2012-08-12 02:23:29 +000013204 if (Subtarget->hasAVX() && VT.is256BitVector() &&
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013205 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013206 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013207
13208 // Only handle 128 wide vector from here on.
Craig Topper7a9a28b2012-08-12 02:23:29 +000013209 if (!VT.is128BitVector())
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013210 return SDValue();
13211
13212 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
13213 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
13214 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000013215 SmallVector<SDValue, 16> Elts;
13216 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013217 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000013218
Nate Begemanfdea31a2010-03-24 20:49:50 +000013219 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013220}
Evan Chengd880b972008-05-09 21:53:03 +000013221
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013222
Craig Topperc16f8512012-04-25 06:39:39 +000013223/// DCI, PerformTruncateCombine - Converts truncate operation to
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013224/// a sequence of vector shuffle operations.
13225/// It is possible when we truncate 256-bit vector to 128-bit vector
13226
Chad Rosiera20e1e72012-08-01 18:39:17 +000013227SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013228 DAGCombinerInfo &DCI) const {
13229 if (!DCI.isBeforeLegalizeOps())
13230 return SDValue();
13231
Craig Topper3ef43cf2012-04-24 06:36:35 +000013232 if (!Subtarget->hasAVX())
13233 return SDValue();
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013234
13235 EVT VT = N->getValueType(0);
13236 SDValue Op = N->getOperand(0);
13237 EVT OpVT = Op.getValueType();
13238 DebugLoc dl = N->getDebugLoc();
13239
13240 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
13241
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013242 if (Subtarget->hasAVX2()) {
13243 // AVX2: v4i64 -> v4i32
13244
13245 // VPERMD
13246 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
13247
13248 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v8i32, Op);
13249 Op = DAG.getVectorShuffle(MVT::v8i32, dl, Op, DAG.getUNDEF(MVT::v8i32),
13250 ShufMask);
13251
Craig Topperd63fa652012-04-22 18:51:37 +000013252 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, Op,
13253 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013254 }
13255
13256 // AVX: v4i64 -> v4i32
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013257 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013258 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013259
13260 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013261 DAG.getIntPtrConstant(2));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013262
13263 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13264 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13265
13266 // PSHUFD
Craig Topper9e401f22012-04-21 18:58:38 +000013267 static const int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013268
Craig Topperd63fa652012-04-22 18:51:37 +000013269 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT), ShufMask1);
13270 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT), ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013271
13272 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013273 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013274
Elena Demikhovsky73252572012-02-01 10:33:05 +000013275 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013276 }
Craig Topperd63fa652012-04-22 18:51:37 +000013277
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013278 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13279
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013280 if (Subtarget->hasAVX2()) {
13281 // AVX2: v8i32 -> v8i16
13282
13283 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v32i8, Op);
Craig Topperd63fa652012-04-22 18:51:37 +000013284
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013285 // PSHUFB
13286 SmallVector<SDValue,32> pshufbMask;
13287 for (unsigned i = 0; i < 2; ++i) {
13288 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
13289 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
13290 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
13291 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
13292 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
13293 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
13294 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
13295 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
13296 for (unsigned j = 0; j < 8; ++j)
13297 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
13298 }
Craig Topperd63fa652012-04-22 18:51:37 +000013299 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v32i8,
13300 &pshufbMask[0], 32);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013301 Op = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, Op, BV);
13302
13303 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i64, Op);
13304
13305 static const int ShufMask[] = {0, 2, -1, -1};
Craig Topperd63fa652012-04-22 18:51:37 +000013306 Op = DAG.getVectorShuffle(MVT::v4i64, dl, Op, DAG.getUNDEF(MVT::v4i64),
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013307 &ShufMask[0]);
13308
Craig Topperd63fa652012-04-22 18:51:37 +000013309 Op = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13310 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013311
13312 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
13313 }
13314
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013315 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013316 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013317
13318 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013319 DAG.getIntPtrConstant(4));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013320
13321 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13322 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13323
13324 // PSHUFB
Craig Topper9e401f22012-04-21 18:58:38 +000013325 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13326 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013327
Craig Topperd63fa652012-04-22 18:51:37 +000013328 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013329 ShufMask1);
Craig Topperd63fa652012-04-22 18:51:37 +000013330 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013331 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013332
13333 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13334 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13335
13336 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013337 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013338
Elena Demikhovsky73252572012-02-01 10:33:05 +000013339 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013340 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013341 }
13342
13343 return SDValue();
13344}
13345
Craig Topper89f4e662012-03-20 07:17:59 +000013346/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13347/// specific shuffle of a load can be folded into a single element load.
13348/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13349/// shuffles have been customed lowered so we need to handle those here.
13350static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13351 TargetLowering::DAGCombinerInfo &DCI) {
13352 if (DCI.isBeforeLegalizeOps())
13353 return SDValue();
13354
13355 SDValue InVec = N->getOperand(0);
13356 SDValue EltNo = N->getOperand(1);
13357
13358 if (!isa<ConstantSDNode>(EltNo))
13359 return SDValue();
13360
13361 EVT VT = InVec.getValueType();
13362
13363 bool HasShuffleIntoBitcast = false;
13364 if (InVec.getOpcode() == ISD::BITCAST) {
13365 // Don't duplicate a load with other uses.
13366 if (!InVec.hasOneUse())
13367 return SDValue();
13368 EVT BCVT = InVec.getOperand(0).getValueType();
13369 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13370 return SDValue();
13371 InVec = InVec.getOperand(0);
13372 HasShuffleIntoBitcast = true;
13373 }
13374
13375 if (!isTargetShuffle(InVec.getOpcode()))
13376 return SDValue();
13377
13378 // Don't duplicate a load with other uses.
13379 if (!InVec.hasOneUse())
13380 return SDValue();
13381
13382 SmallVector<int, 16> ShuffleMask;
13383 bool UnaryShuffle;
Craig Topperd978c542012-05-06 19:46:21 +000013384 if (!getTargetShuffleMask(InVec.getNode(), VT.getSimpleVT(), ShuffleMask,
13385 UnaryShuffle))
Craig Topper89f4e662012-03-20 07:17:59 +000013386 return SDValue();
13387
13388 // Select the input vector, guarding against out of range extract vector.
13389 unsigned NumElems = VT.getVectorNumElements();
13390 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13391 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13392 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13393 : InVec.getOperand(1);
13394
13395 // If inputs to shuffle are the same for both ops, then allow 2 uses
13396 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13397
13398 if (LdNode.getOpcode() == ISD::BITCAST) {
13399 // Don't duplicate a load with other uses.
13400 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13401 return SDValue();
13402
13403 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13404 LdNode = LdNode.getOperand(0);
13405 }
13406
13407 if (!ISD::isNormalLoad(LdNode.getNode()))
13408 return SDValue();
13409
13410 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13411
13412 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13413 return SDValue();
13414
13415 if (HasShuffleIntoBitcast) {
13416 // If there's a bitcast before the shuffle, check if the load type and
13417 // alignment is valid.
13418 unsigned Align = LN0->getAlignment();
13419 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13420 unsigned NewAlign = TLI.getTargetData()->
13421 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13422
13423 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13424 return SDValue();
13425 }
13426
13427 // All checks match so transform back to vector_shuffle so that DAG combiner
13428 // can finish the job
13429 DebugLoc dl = N->getDebugLoc();
13430
13431 // Create shuffle node taking into account the case that its a unary shuffle
13432 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13433 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13434 InVec.getOperand(0), Shuffle,
13435 &ShuffleMask[0]);
13436 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13437 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13438 EltNo);
13439}
13440
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013441/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13442/// generation and convert it from being a bunch of shuffles and extracts
13443/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013444static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013445 TargetLowering::DAGCombinerInfo &DCI) {
13446 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13447 if (NewOp.getNode())
13448 return NewOp;
13449
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013450 SDValue InputVector = N->getOperand(0);
13451
13452 // Only operate on vectors of 4 elements, where the alternative shuffling
13453 // gets to be more expensive.
13454 if (InputVector.getValueType() != MVT::v4i32)
13455 return SDValue();
13456
13457 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13458 // single use which is a sign-extend or zero-extend, and all elements are
13459 // used.
13460 SmallVector<SDNode *, 4> Uses;
13461 unsigned ExtractedElements = 0;
13462 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13463 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13464 if (UI.getUse().getResNo() != InputVector.getResNo())
13465 return SDValue();
13466
13467 SDNode *Extract = *UI;
13468 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13469 return SDValue();
13470
13471 if (Extract->getValueType(0) != MVT::i32)
13472 return SDValue();
13473 if (!Extract->hasOneUse())
13474 return SDValue();
13475 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13476 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13477 return SDValue();
13478 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13479 return SDValue();
13480
13481 // Record which element was extracted.
13482 ExtractedElements |=
13483 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13484
13485 Uses.push_back(Extract);
13486 }
13487
13488 // If not all the elements were used, this may not be worthwhile.
13489 if (ExtractedElements != 15)
13490 return SDValue();
13491
13492 // Ok, we've now decided to do the transformation.
13493 DebugLoc dl = InputVector.getDebugLoc();
13494
13495 // Store the value to a temporary stack slot.
13496 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013497 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13498 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013499
13500 // Replace each use (extract) with a load of the appropriate element.
13501 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13502 UE = Uses.end(); UI != UE; ++UI) {
13503 SDNode *Extract = *UI;
13504
Nadav Rotem86694292011-05-17 08:31:57 +000013505 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013506 SDValue Idx = Extract->getOperand(1);
13507 unsigned EltSize =
13508 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13509 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013510 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013511 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13512
Nadav Rotem86694292011-05-17 08:31:57 +000013513 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013514 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013515
13516 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013517 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013518 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013519 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013520
13521 // Replace the exact with the load.
13522 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13523 }
13524
13525 // The replacement was made in place; don't return anything.
13526 return SDValue();
13527}
13528
Duncan Sands6bcd2192011-09-17 16:49:39 +000013529/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13530/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013531static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013532 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013533 const X86Subtarget *Subtarget) {
13534 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013535 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013536 // Get the LHS/RHS of the select.
13537 SDValue LHS = N->getOperand(1);
13538 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013539 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013540
Dan Gohman670e5392009-09-21 18:03:22 +000013541 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013542 // instructions match the semantics of the common C idiom x<y?x:y but not
13543 // x<=y?x:y, because of how they handle negative zero (which can be
13544 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013545 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13546 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013547 (Subtarget->hasSSE2() ||
13548 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013549 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013550
Chris Lattner47b4ce82009-03-11 05:48:52 +000013551 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013552 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013553 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13554 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013555 switch (CC) {
13556 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013557 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013558 // Converting this to a min would handle NaNs incorrectly, and swapping
13559 // the operands would cause it to handle comparisons between positive
13560 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013561 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013562 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013563 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13564 break;
13565 std::swap(LHS, RHS);
13566 }
Dan Gohman670e5392009-09-21 18:03:22 +000013567 Opcode = X86ISD::FMIN;
13568 break;
13569 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013570 // Converting this to a min would handle comparisons between positive
13571 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013572 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013573 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13574 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013575 Opcode = X86ISD::FMIN;
13576 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013577 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013578 // Converting this to a min would handle both negative zeros and NaNs
13579 // incorrectly, but we can swap the operands to fix both.
13580 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013581 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013582 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013583 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013584 Opcode = X86ISD::FMIN;
13585 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013586
Dan Gohman670e5392009-09-21 18:03:22 +000013587 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013588 // Converting this to a max would handle comparisons between positive
13589 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013590 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013591 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013592 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013593 Opcode = X86ISD::FMAX;
13594 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013595 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013596 // Converting this to a max would handle NaNs incorrectly, and swapping
13597 // the operands would cause it to handle comparisons between positive
13598 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013599 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013600 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013601 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13602 break;
13603 std::swap(LHS, RHS);
13604 }
Dan Gohman670e5392009-09-21 18:03:22 +000013605 Opcode = X86ISD::FMAX;
13606 break;
13607 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013608 // Converting this to a max would handle both negative zeros and NaNs
13609 // incorrectly, but we can swap the operands to fix both.
13610 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013611 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013612 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013613 case ISD::SETGE:
13614 Opcode = X86ISD::FMAX;
13615 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013616 }
Dan Gohman670e5392009-09-21 18:03:22 +000013617 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013618 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13619 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013620 switch (CC) {
13621 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013622 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013623 // Converting this to a min would handle comparisons between positive
13624 // and negative zero incorrectly, and swapping the operands would
13625 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013626 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013627 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013628 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013629 break;
13630 std::swap(LHS, RHS);
13631 }
Dan Gohman670e5392009-09-21 18:03:22 +000013632 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013633 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013634 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013635 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013636 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013637 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13638 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013639 Opcode = X86ISD::FMIN;
13640 break;
13641 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013642 // Converting this to a min would handle both negative zeros and NaNs
13643 // incorrectly, but we can swap the operands to fix both.
13644 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013645 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013646 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013647 case ISD::SETGE:
13648 Opcode = X86ISD::FMIN;
13649 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013650
Dan Gohman670e5392009-09-21 18:03:22 +000013651 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013652 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013653 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013654 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013655 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013656 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013657 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013658 // Converting this to a max would handle comparisons between positive
13659 // and negative zero incorrectly, and swapping the operands would
13660 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013661 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013662 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013663 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013664 break;
13665 std::swap(LHS, RHS);
13666 }
Dan Gohman670e5392009-09-21 18:03:22 +000013667 Opcode = X86ISD::FMAX;
13668 break;
13669 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013670 // Converting this to a max would handle both negative zeros and NaNs
13671 // incorrectly, but we can swap the operands to fix both.
13672 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013673 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013674 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013675 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013676 Opcode = X86ISD::FMAX;
13677 break;
13678 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013679 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013680
Chris Lattner47b4ce82009-03-11 05:48:52 +000013681 if (Opcode)
13682 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013683 }
Eric Christopherfd179292009-08-27 18:07:15 +000013684
Chris Lattnerd1980a52009-03-12 06:52:53 +000013685 // If this is a select between two integer constants, try to do some
13686 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013687 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13688 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013689 // Don't do this for crazy integer types.
13690 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13691 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013692 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013693 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013694
Chris Lattnercee56e72009-03-13 05:53:31 +000013695 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013696 // Efficiently invertible.
13697 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13698 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13699 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13700 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013701 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013702 }
Eric Christopherfd179292009-08-27 18:07:15 +000013703
Chris Lattnerd1980a52009-03-12 06:52:53 +000013704 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013705 if (FalseC->getAPIntValue() == 0 &&
13706 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013707 if (NeedsCondInvert) // Invert the condition if needed.
13708 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13709 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013710
Chris Lattnerd1980a52009-03-12 06:52:53 +000013711 // Zero extend the condition if needed.
13712 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013713
Chris Lattnercee56e72009-03-13 05:53:31 +000013714 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013715 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013716 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013717 }
Eric Christopherfd179292009-08-27 18:07:15 +000013718
Chris Lattner97a29a52009-03-13 05:22:11 +000013719 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013720 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013721 if (NeedsCondInvert) // Invert the condition if needed.
13722 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13723 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013724
Chris Lattner97a29a52009-03-13 05:22:11 +000013725 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013726 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13727 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013728 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013729 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013730 }
Eric Christopherfd179292009-08-27 18:07:15 +000013731
Chris Lattnercee56e72009-03-13 05:53:31 +000013732 // Optimize cases that will turn into an LEA instruction. This requires
13733 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013734 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013735 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013736 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013737
Chris Lattnercee56e72009-03-13 05:53:31 +000013738 bool isFastMultiplier = false;
13739 if (Diff < 10) {
13740 switch ((unsigned char)Diff) {
13741 default: break;
13742 case 1: // result = add base, cond
13743 case 2: // result = lea base( , cond*2)
13744 case 3: // result = lea base(cond, cond*2)
13745 case 4: // result = lea base( , cond*4)
13746 case 5: // result = lea base(cond, cond*4)
13747 case 8: // result = lea base( , cond*8)
13748 case 9: // result = lea base(cond, cond*8)
13749 isFastMultiplier = true;
13750 break;
13751 }
13752 }
Eric Christopherfd179292009-08-27 18:07:15 +000013753
Chris Lattnercee56e72009-03-13 05:53:31 +000013754 if (isFastMultiplier) {
13755 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13756 if (NeedsCondInvert) // Invert the condition if needed.
13757 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13758 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013759
Chris Lattnercee56e72009-03-13 05:53:31 +000013760 // Zero extend the condition if needed.
13761 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13762 Cond);
13763 // Scale the condition by the difference.
13764 if (Diff != 1)
13765 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13766 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013767
Chris Lattnercee56e72009-03-13 05:53:31 +000013768 // Add the base if non-zero.
13769 if (FalseC->getAPIntValue() != 0)
13770 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13771 SDValue(FalseC, 0));
13772 return Cond;
13773 }
Eric Christopherfd179292009-08-27 18:07:15 +000013774 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013775 }
13776 }
Eric Christopherfd179292009-08-27 18:07:15 +000013777
Evan Cheng56f582d2012-01-04 01:41:39 +000013778 // Canonicalize max and min:
13779 // (x > y) ? x : y -> (x >= y) ? x : y
13780 // (x < y) ? x : y -> (x <= y) ? x : y
13781 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13782 // the need for an extra compare
13783 // against zero. e.g.
13784 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13785 // subl %esi, %edi
13786 // testl %edi, %edi
13787 // movl $0, %eax
13788 // cmovgl %edi, %eax
13789 // =>
13790 // xorl %eax, %eax
13791 // subl %esi, $edi
13792 // cmovsl %eax, %edi
13793 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13794 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13795 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13796 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13797 switch (CC) {
13798 default: break;
13799 case ISD::SETLT:
13800 case ISD::SETGT: {
13801 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13802 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13803 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13804 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13805 }
13806 }
13807 }
13808
Nadav Rotemcc616562012-01-15 19:27:55 +000013809 // If we know that this node is legal then we know that it is going to be
13810 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13811 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13812 // to simplify previous instructions.
13813 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13814 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
Nadav Rotembdcae382012-06-07 20:53:48 +000013815 !DCI.isBeforeLegalize() && TLI.isOperationLegal(ISD::VSELECT, VT)) {
Nadav Rotemcc616562012-01-15 19:27:55 +000013816 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
Nadav Rotembdcae382012-06-07 20:53:48 +000013817
13818 // Don't optimize vector selects that map to mask-registers.
13819 if (BitWidth == 1)
13820 return SDValue();
13821
Nadav Rotemcc616562012-01-15 19:27:55 +000013822 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13823 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13824
13825 APInt KnownZero, KnownOne;
13826 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13827 DCI.isBeforeLegalizeOps());
13828 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13829 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13830 DCI.CommitTargetLoweringOpt(TLO);
13831 }
13832
Dan Gohman475871a2008-07-27 21:46:04 +000013833 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013834}
13835
Michael Liao2a33cec2012-08-10 19:58:13 +000013836// Check whether a boolean test is testing a boolean value generated by
13837// X86ISD::SETCC. If so, return the operand of that SETCC and proper condition
13838// code.
13839//
13840// Simplify the following patterns:
13841// (Op (CMP (SETCC Cond EFLAGS) 1) EQ) or
13842// (Op (CMP (SETCC Cond EFLAGS) 0) NEQ)
13843// to (Op EFLAGS Cond)
13844//
13845// (Op (CMP (SETCC Cond EFLAGS) 0) EQ) or
13846// (Op (CMP (SETCC Cond EFLAGS) 1) NEQ)
13847// to (Op EFLAGS !Cond)
13848//
13849// where Op could be BRCOND or CMOV.
13850//
13851static SDValue BoolTestSetCCCombine(SDValue Cmp, X86::CondCode &CC) {
13852 // Quit if not CMP and SUB with its value result used.
13853 if (Cmp.getOpcode() != X86ISD::CMP &&
13854 (Cmp.getOpcode() != X86ISD::SUB || Cmp.getNode()->hasAnyUseOfValue(0)))
13855 return SDValue();
13856
13857 // Quit if not used as a boolean value.
13858 if (CC != X86::COND_E && CC != X86::COND_NE)
13859 return SDValue();
13860
13861 // Check CMP operands. One of them should be 0 or 1 and the other should be
13862 // an SetCC or extended from it.
13863 SDValue Op1 = Cmp.getOperand(0);
13864 SDValue Op2 = Cmp.getOperand(1);
13865
13866 SDValue SetCC;
13867 const ConstantSDNode* C = 0;
13868 bool needOppositeCond = (CC == X86::COND_E);
13869
13870 if ((C = dyn_cast<ConstantSDNode>(Op1)))
13871 SetCC = Op2;
13872 else if ((C = dyn_cast<ConstantSDNode>(Op2)))
13873 SetCC = Op1;
13874 else // Quit if all operands are not constants.
13875 return SDValue();
13876
13877 if (C->getZExtValue() == 1)
13878 needOppositeCond = !needOppositeCond;
13879 else if (C->getZExtValue() != 0)
13880 // Quit if the constant is neither 0 or 1.
13881 return SDValue();
13882
13883 // Skip 'zext' node.
13884 if (SetCC.getOpcode() == ISD::ZERO_EXTEND)
13885 SetCC = SetCC.getOperand(0);
13886
13887 // Quit if not SETCC.
13888 // FIXME: So far we only handle the boolean value generated from SETCC. If
13889 // there is other ways to generate boolean values, we need handle them here
13890 // as well.
13891 if (SetCC.getOpcode() != X86ISD::SETCC)
13892 return SDValue();
13893
13894 // Set the condition code or opposite one if necessary.
13895 CC = X86::CondCode(SetCC.getConstantOperandVal(0));
13896 if (needOppositeCond)
13897 CC = X86::GetOppositeBranchCondition(CC);
13898
13899 return SetCC.getOperand(1);
13900}
13901
Michael Liao9eac20a2012-08-11 23:47:06 +000013902static bool IsValidFCMOVCondition(X86::CondCode CC) {
13903 switch (CC) {
13904 default:
13905 return false;
13906 case X86::COND_B:
13907 case X86::COND_BE:
13908 case X86::COND_E:
13909 case X86::COND_P:
13910 case X86::COND_AE:
13911 case X86::COND_A:
13912 case X86::COND_NE:
13913 case X86::COND_NP:
13914 return true;
13915 }
13916}
13917
Chris Lattnerd1980a52009-03-12 06:52:53 +000013918/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13919static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13920 TargetLowering::DAGCombinerInfo &DCI) {
13921 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013922
Chris Lattnerd1980a52009-03-12 06:52:53 +000013923 // If the flag operand isn't dead, don't touch this CMOV.
13924 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13925 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013926
Evan Chengb5a55d92011-05-24 01:48:22 +000013927 SDValue FalseOp = N->getOperand(0);
13928 SDValue TrueOp = N->getOperand(1);
13929 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13930 SDValue Cond = N->getOperand(3);
Michael Liao2a33cec2012-08-10 19:58:13 +000013931
Evan Chengb5a55d92011-05-24 01:48:22 +000013932 if (CC == X86::COND_E || CC == X86::COND_NE) {
13933 switch (Cond.getOpcode()) {
13934 default: break;
13935 case X86ISD::BSR:
13936 case X86ISD::BSF:
13937 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13938 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13939 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13940 }
13941 }
13942
Michael Liao2a33cec2012-08-10 19:58:13 +000013943 SDValue Flags;
13944
13945 Flags = BoolTestSetCCCombine(Cond, CC);
Michael Liao9eac20a2012-08-11 23:47:06 +000013946 if (Flags.getNode() &&
13947 // Extra check as FCMOV only supports a subset of X86 cond.
13948 (FalseOp.getValueType() != MVT::f80 || IsValidFCMOVCondition(CC))) {
Michael Liao2a33cec2012-08-10 19:58:13 +000013949 SDValue Ops[] = { FalseOp, TrueOp,
13950 DAG.getConstant(CC, MVT::i8), Flags };
13951 return DAG.getNode(X86ISD::CMOV, DL, N->getVTList(),
13952 Ops, array_lengthof(Ops));
13953 }
13954
Chris Lattnerd1980a52009-03-12 06:52:53 +000013955 // If this is a select between two integer constants, try to do some
13956 // optimizations. Note that the operands are ordered the opposite of SELECT
13957 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013958 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13959 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013960 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13961 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013962 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13963 CC = X86::GetOppositeBranchCondition(CC);
13964 std::swap(TrueC, FalseC);
13965 }
Eric Christopherfd179292009-08-27 18:07:15 +000013966
Chris Lattnerd1980a52009-03-12 06:52:53 +000013967 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013968 // This is efficient for any integer data type (including i8/i16) and
13969 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013970 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013971 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13972 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013973
Chris Lattnerd1980a52009-03-12 06:52:53 +000013974 // Zero extend the condition if needed.
13975 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013976
Chris Lattnerd1980a52009-03-12 06:52:53 +000013977 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13978 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013979 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013980 if (N->getNumValues() == 2) // Dead flag value?
13981 return DCI.CombineTo(N, Cond, SDValue());
13982 return Cond;
13983 }
Eric Christopherfd179292009-08-27 18:07:15 +000013984
Chris Lattnercee56e72009-03-13 05:53:31 +000013985 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13986 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013987 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013988 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13989 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013990
Chris Lattner97a29a52009-03-13 05:22:11 +000013991 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013992 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13993 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013994 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13995 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013996
Chris Lattner97a29a52009-03-13 05:22:11 +000013997 if (N->getNumValues() == 2) // Dead flag value?
13998 return DCI.CombineTo(N, Cond, SDValue());
13999 return Cond;
14000 }
Eric Christopherfd179292009-08-27 18:07:15 +000014001
Chris Lattnercee56e72009-03-13 05:53:31 +000014002 // Optimize cases that will turn into an LEA instruction. This requires
14003 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000014004 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000014005 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000014006 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000014007
Chris Lattnercee56e72009-03-13 05:53:31 +000014008 bool isFastMultiplier = false;
14009 if (Diff < 10) {
14010 switch ((unsigned char)Diff) {
14011 default: break;
14012 case 1: // result = add base, cond
14013 case 2: // result = lea base( , cond*2)
14014 case 3: // result = lea base(cond, cond*2)
14015 case 4: // result = lea base( , cond*4)
14016 case 5: // result = lea base(cond, cond*4)
14017 case 8: // result = lea base( , cond*8)
14018 case 9: // result = lea base(cond, cond*8)
14019 isFastMultiplier = true;
14020 break;
14021 }
14022 }
Eric Christopherfd179292009-08-27 18:07:15 +000014023
Chris Lattnercee56e72009-03-13 05:53:31 +000014024 if (isFastMultiplier) {
14025 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000014026 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
14027 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000014028 // Zero extend the condition if needed.
14029 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
14030 Cond);
14031 // Scale the condition by the difference.
14032 if (Diff != 1)
14033 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
14034 DAG.getConstant(Diff, Cond.getValueType()));
14035
14036 // Add the base if non-zero.
14037 if (FalseC->getAPIntValue() != 0)
14038 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
14039 SDValue(FalseC, 0));
14040 if (N->getNumValues() == 2) // Dead flag value?
14041 return DCI.CombineTo(N, Cond, SDValue());
14042 return Cond;
14043 }
Eric Christopherfd179292009-08-27 18:07:15 +000014044 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000014045 }
14046 }
14047 return SDValue();
14048}
14049
14050
Evan Cheng0b0cd912009-03-28 05:57:29 +000014051/// PerformMulCombine - Optimize a single multiply with constant into two
14052/// in order to implement it with two cheaper instructions, e.g.
14053/// LEA + SHL, LEA + LEA.
14054static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
14055 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000014056 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
14057 return SDValue();
14058
Owen Andersone50ed302009-08-10 22:56:29 +000014059 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000014060 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000014061 return SDValue();
14062
14063 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
14064 if (!C)
14065 return SDValue();
14066 uint64_t MulAmt = C->getZExtValue();
14067 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
14068 return SDValue();
14069
14070 uint64_t MulAmt1 = 0;
14071 uint64_t MulAmt2 = 0;
14072 if ((MulAmt % 9) == 0) {
14073 MulAmt1 = 9;
14074 MulAmt2 = MulAmt / 9;
14075 } else if ((MulAmt % 5) == 0) {
14076 MulAmt1 = 5;
14077 MulAmt2 = MulAmt / 5;
14078 } else if ((MulAmt % 3) == 0) {
14079 MulAmt1 = 3;
14080 MulAmt2 = MulAmt / 3;
14081 }
14082 if (MulAmt2 &&
14083 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
14084 DebugLoc DL = N->getDebugLoc();
14085
14086 if (isPowerOf2_64(MulAmt2) &&
14087 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
14088 // If second multiplifer is pow2, issue it first. We want the multiply by
14089 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
14090 // is an add.
14091 std::swap(MulAmt1, MulAmt2);
14092
14093 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000014094 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000014095 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000014096 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000014097 else
Evan Cheng73f24c92009-03-30 21:36:47 +000014098 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000014099 DAG.getConstant(MulAmt1, VT));
14100
Eric Christopherfd179292009-08-27 18:07:15 +000014101 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000014102 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000014103 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000014104 else
Evan Cheng73f24c92009-03-30 21:36:47 +000014105 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000014106 DAG.getConstant(MulAmt2, VT));
14107
14108 // Do not add new nodes to DAG combiner worklist.
14109 DCI.CombineTo(N, NewMul, false);
14110 }
14111 return SDValue();
14112}
14113
Evan Chengad9c0a32009-12-15 00:53:42 +000014114static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
14115 SDValue N0 = N->getOperand(0);
14116 SDValue N1 = N->getOperand(1);
14117 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
14118 EVT VT = N0.getValueType();
14119
14120 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
14121 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000014122 if (VT.isInteger() && !VT.isVector() &&
14123 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000014124 N0.getOperand(1).getOpcode() == ISD::Constant) {
14125 SDValue N00 = N0.getOperand(0);
14126 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
14127 ((N00.getOpcode() == ISD::ANY_EXTEND ||
14128 N00.getOpcode() == ISD::ZERO_EXTEND) &&
14129 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
14130 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
14131 APInt ShAmt = N1C->getAPIntValue();
14132 Mask = Mask.shl(ShAmt);
14133 if (Mask != 0)
14134 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
14135 N00, DAG.getConstant(Mask, VT));
14136 }
14137 }
14138
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000014139
14140 // Hardware support for vector shifts is sparse which makes us scalarize the
14141 // vector operations in many cases. Also, on sandybridge ADD is faster than
14142 // shl.
14143 // (shl V, 1) -> add V,V
14144 if (isSplatVector(N1.getNode())) {
14145 assert(N0.getValueType().isVector() && "Invalid vector shift type");
14146 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
14147 // We shift all of the values by one. In many cases we do not have
14148 // hardware support for this operation. This is better expressed as an ADD
14149 // of two values.
14150 if (N1C && (1 == N1C->getZExtValue())) {
14151 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
14152 }
14153 }
14154
Evan Chengad9c0a32009-12-15 00:53:42 +000014155 return SDValue();
14156}
Evan Cheng0b0cd912009-03-28 05:57:29 +000014157
Nate Begeman740ab032009-01-26 00:52:55 +000014158/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
14159/// when possible.
14160static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000014161 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000014162 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000014163 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000014164 if (N->getOpcode() == ISD::SHL) {
14165 SDValue V = PerformSHLCombine(N, DAG);
14166 if (V.getNode()) return V;
14167 }
Evan Chengad9c0a32009-12-15 00:53:42 +000014168
Nate Begeman740ab032009-01-26 00:52:55 +000014169 // On X86 with SSE2 support, we can transform this to a vector shift if
14170 // all elements are shifted by the same amount. We can't do this in legalize
14171 // because the a constant vector is typically transformed to a constant pool
14172 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000014173 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014174 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000014175
Craig Topper7be5dfd2011-11-12 09:58:49 +000014176 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
14177 (!Subtarget->hasAVX2() ||
14178 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014179 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000014180
Mon P Wang3becd092009-01-28 08:12:05 +000014181 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000014182 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000014183 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000014184 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000014185 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
14186 unsigned NumElts = VT.getVectorNumElements();
14187 unsigned i = 0;
14188 for (; i != NumElts; ++i) {
14189 SDValue Arg = ShAmtOp.getOperand(i);
14190 if (Arg.getOpcode() == ISD::UNDEF) continue;
14191 BaseShAmt = Arg;
14192 break;
14193 }
Craig Topper37c26772012-01-17 04:44:50 +000014194 // Handle the case where the build_vector is all undef
14195 // FIXME: Should DAG allow this?
14196 if (i == NumElts)
14197 return SDValue();
14198
Mon P Wang3becd092009-01-28 08:12:05 +000014199 for (; i != NumElts; ++i) {
14200 SDValue Arg = ShAmtOp.getOperand(i);
14201 if (Arg.getOpcode() == ISD::UNDEF) continue;
14202 if (Arg != BaseShAmt) {
14203 return SDValue();
14204 }
14205 }
14206 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000014207 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000014208 SDValue InVec = ShAmtOp.getOperand(0);
14209 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
14210 unsigned NumElts = InVec.getValueType().getVectorNumElements();
14211 unsigned i = 0;
14212 for (; i != NumElts; ++i) {
14213 SDValue Arg = InVec.getOperand(i);
14214 if (Arg.getOpcode() == ISD::UNDEF) continue;
14215 BaseShAmt = Arg;
14216 break;
14217 }
14218 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
14219 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000014220 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000014221 if (C->getZExtValue() == SplatIdx)
14222 BaseShAmt = InVec.getOperand(1);
14223 }
14224 }
Mon P Wang845b1892012-02-01 22:15:20 +000014225 if (BaseShAmt.getNode() == 0) {
14226 // Don't create instructions with illegal types after legalize
14227 // types has run.
14228 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
14229 !DCI.isBeforeLegalize())
14230 return SDValue();
14231
Mon P Wangefa42202009-09-03 19:56:25 +000014232 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
14233 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000014234 }
Mon P Wang3becd092009-01-28 08:12:05 +000014235 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014236 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000014237
Mon P Wangefa42202009-09-03 19:56:25 +000014238 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000014239 if (EltVT.bitsGT(MVT::i32))
14240 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
14241 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000014242 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000014243
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014244 // The shift amount is identical so we can do a vector shift.
14245 SDValue ValOp = N->getOperand(0);
14246 switch (N->getOpcode()) {
14247 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000014248 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014249 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014250 switch (VT.getSimpleVT().SimpleTy) {
14251 default: return SDValue();
14252 case MVT::v2i64:
14253 case MVT::v4i32:
14254 case MVT::v8i16:
14255 case MVT::v4i64:
14256 case MVT::v8i32:
14257 case MVT::v16i16:
14258 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
14259 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014260 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000014261 switch (VT.getSimpleVT().SimpleTy) {
14262 default: return SDValue();
14263 case MVT::v4i32:
14264 case MVT::v8i16:
14265 case MVT::v8i32:
14266 case MVT::v16i16:
14267 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
14268 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014269 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014270 switch (VT.getSimpleVT().SimpleTy) {
14271 default: return SDValue();
14272 case MVT::v2i64:
14273 case MVT::v4i32:
14274 case MVT::v8i16:
14275 case MVT::v4i64:
14276 case MVT::v8i32:
14277 case MVT::v16i16:
14278 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
14279 }
Nate Begeman740ab032009-01-26 00:52:55 +000014280 }
Nate Begeman740ab032009-01-26 00:52:55 +000014281}
14282
Nate Begemanb65c1752010-12-17 22:55:37 +000014283
Stuart Hastings865f0932011-06-03 23:53:54 +000014284// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
14285// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
14286// and friends. Likewise for OR -> CMPNEQSS.
14287static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
14288 TargetLowering::DAGCombinerInfo &DCI,
14289 const X86Subtarget *Subtarget) {
14290 unsigned opcode;
14291
14292 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
14293 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000014294 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000014295 SDValue N0 = N->getOperand(0);
14296 SDValue N1 = N->getOperand(1);
14297 SDValue CMP0 = N0->getOperand(1);
14298 SDValue CMP1 = N1->getOperand(1);
14299 DebugLoc DL = N->getDebugLoc();
14300
14301 // The SETCCs should both refer to the same CMP.
14302 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
14303 return SDValue();
14304
14305 SDValue CMP00 = CMP0->getOperand(0);
14306 SDValue CMP01 = CMP0->getOperand(1);
14307 EVT VT = CMP00.getValueType();
14308
14309 if (VT == MVT::f32 || VT == MVT::f64) {
14310 bool ExpectingFlags = false;
14311 // Check for any users that want flags:
14312 for (SDNode::use_iterator UI = N->use_begin(),
14313 UE = N->use_end();
14314 !ExpectingFlags && UI != UE; ++UI)
14315 switch (UI->getOpcode()) {
14316 default:
14317 case ISD::BR_CC:
14318 case ISD::BRCOND:
14319 case ISD::SELECT:
14320 ExpectingFlags = true;
14321 break;
14322 case ISD::CopyToReg:
14323 case ISD::SIGN_EXTEND:
14324 case ISD::ZERO_EXTEND:
14325 case ISD::ANY_EXTEND:
14326 break;
14327 }
14328
14329 if (!ExpectingFlags) {
14330 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
14331 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
14332
14333 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
14334 X86::CondCode tmp = cc0;
14335 cc0 = cc1;
14336 cc1 = tmp;
14337 }
14338
14339 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
14340 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
14341 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
14342 X86ISD::NodeType NTOperator = is64BitFP ?
14343 X86ISD::FSETCCsd : X86ISD::FSETCCss;
14344 // FIXME: need symbolic constants for these magic numbers.
14345 // See X86ATTInstPrinter.cpp:printSSECC().
14346 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
14347 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
14348 DAG.getConstant(x86cc, MVT::i8));
14349 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
14350 OnesOrZeroesF);
14351 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
14352 DAG.getConstant(1, MVT::i32));
14353 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
14354 return OneBitOfTruth;
14355 }
14356 }
14357 }
14358 }
14359 return SDValue();
14360}
14361
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014362/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
14363/// so it can be folded inside ANDNP.
14364static bool CanFoldXORWithAllOnes(const SDNode *N) {
14365 EVT VT = N->getValueType(0);
14366
14367 // Match direct AllOnes for 128 and 256-bit vectors
14368 if (ISD::isBuildVectorAllOnes(N))
14369 return true;
14370
14371 // Look through a bit convert.
14372 if (N->getOpcode() == ISD::BITCAST)
14373 N = N->getOperand(0).getNode();
14374
14375 // Sometimes the operand may come from a insert_subvector building a 256-bit
14376 // allones vector
Craig Topper7a9a28b2012-08-12 02:23:29 +000014377 if (VT.is256BitVector() &&
Bill Wendling456a9252011-08-04 00:32:58 +000014378 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
14379 SDValue V1 = N->getOperand(0);
14380 SDValue V2 = N->getOperand(1);
14381
14382 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
14383 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
14384 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
14385 ISD::isBuildVectorAllOnes(V2.getNode()))
14386 return true;
14387 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014388
14389 return false;
14390}
14391
Nate Begemanb65c1752010-12-17 22:55:37 +000014392static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
14393 TargetLowering::DAGCombinerInfo &DCI,
14394 const X86Subtarget *Subtarget) {
14395 if (DCI.isBeforeLegalizeOps())
14396 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014397
Stuart Hastings865f0932011-06-03 23:53:54 +000014398 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14399 if (R.getNode())
14400 return R;
14401
Craig Topper54a11172011-10-14 07:06:56 +000014402 EVT VT = N->getValueType(0);
14403
Craig Topperb4c94572011-10-21 06:55:01 +000014404 // Create ANDN, BLSI, and BLSR instructions
14405 // BLSI is X & (-X)
14406 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000014407 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14408 SDValue N0 = N->getOperand(0);
14409 SDValue N1 = N->getOperand(1);
14410 DebugLoc DL = N->getDebugLoc();
14411
14412 // Check LHS for not
14413 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14414 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14415 // Check RHS for not
14416 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14417 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14418
Craig Topperb4c94572011-10-21 06:55:01 +000014419 // Check LHS for neg
14420 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14421 isZero(N0.getOperand(0)))
14422 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14423
14424 // Check RHS for neg
14425 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14426 isZero(N1.getOperand(0)))
14427 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14428
14429 // Check LHS for X-1
14430 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14431 isAllOnes(N0.getOperand(1)))
14432 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14433
14434 // Check RHS for X-1
14435 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14436 isAllOnes(N1.getOperand(1)))
14437 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14438
Craig Topper54a11172011-10-14 07:06:56 +000014439 return SDValue();
14440 }
14441
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014442 // Want to form ANDNP nodes:
14443 // 1) In the hopes of then easily combining them with OR and AND nodes
14444 // to form PBLEND/PSIGN.
14445 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014446 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014447 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014448
Nate Begemanb65c1752010-12-17 22:55:37 +000014449 SDValue N0 = N->getOperand(0);
14450 SDValue N1 = N->getOperand(1);
14451 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014452
Nate Begemanb65c1752010-12-17 22:55:37 +000014453 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014454 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014455 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14456 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014457 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014458
14459 // Check RHS for vnot
14460 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014461 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14462 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014463 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014464
Nate Begemanb65c1752010-12-17 22:55:37 +000014465 return SDValue();
14466}
14467
Evan Cheng760d1942010-01-04 21:22:48 +000014468static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014469 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014470 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014471 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014472 return SDValue();
14473
Stuart Hastings865f0932011-06-03 23:53:54 +000014474 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14475 if (R.getNode())
14476 return R;
14477
Evan Cheng760d1942010-01-04 21:22:48 +000014478 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014479
Evan Cheng760d1942010-01-04 21:22:48 +000014480 SDValue N0 = N->getOperand(0);
14481 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014482
Nate Begemanb65c1752010-12-17 22:55:37 +000014483 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014484 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014485 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014486 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14487 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014488
Craig Topper1666cb62011-11-19 07:07:26 +000014489 // Canonicalize pandn to RHS
14490 if (N0.getOpcode() == X86ISD::ANDNP)
14491 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014492 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014493 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14494 SDValue Mask = N1.getOperand(0);
14495 SDValue X = N1.getOperand(1);
14496 SDValue Y;
14497 if (N0.getOperand(0) == Mask)
14498 Y = N0.getOperand(1);
14499 if (N0.getOperand(1) == Mask)
14500 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014501
Craig Topper1666cb62011-11-19 07:07:26 +000014502 // Check to see if the mask appeared in both the AND and ANDNP and
14503 if (!Y.getNode())
14504 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014505
Craig Topper1666cb62011-11-19 07:07:26 +000014506 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014507 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014508 if (Mask.getOpcode() == ISD::BITCAST)
14509 Mask = Mask.getOperand(0);
14510 if (X.getOpcode() == ISD::BITCAST)
14511 X = X.getOperand(0);
14512 if (Y.getOpcode() == ISD::BITCAST)
14513 Y = Y.getOperand(0);
14514
Craig Topper1666cb62011-11-19 07:07:26 +000014515 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014516
Craig Toppered2e13d2012-01-22 19:15:14 +000014517 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014518 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14519 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014520 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014521 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014522
14523 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014524 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014525 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14526 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14527 if ((SraAmt + 1) != EltBits)
14528 return SDValue();
14529
14530 DebugLoc DL = N->getDebugLoc();
14531
14532 // Now we know we at least have a plendvb with the mask val. See if
14533 // we can form a psignb/w/d.
14534 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014535 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14536 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014537 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14538 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14539 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014540 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014541 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014542 }
14543 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014544 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014545 return SDValue();
14546
14547 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14548
14549 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14550 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14551 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014552 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014553 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014554 }
14555 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014556
Craig Topper1666cb62011-11-19 07:07:26 +000014557 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14558 return SDValue();
14559
Nate Begemanb65c1752010-12-17 22:55:37 +000014560 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014561 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14562 std::swap(N0, N1);
14563 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14564 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014565 if (!N0.hasOneUse() || !N1.hasOneUse())
14566 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014567
14568 SDValue ShAmt0 = N0.getOperand(1);
14569 if (ShAmt0.getValueType() != MVT::i8)
14570 return SDValue();
14571 SDValue ShAmt1 = N1.getOperand(1);
14572 if (ShAmt1.getValueType() != MVT::i8)
14573 return SDValue();
14574 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14575 ShAmt0 = ShAmt0.getOperand(0);
14576 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14577 ShAmt1 = ShAmt1.getOperand(0);
14578
14579 DebugLoc DL = N->getDebugLoc();
14580 unsigned Opc = X86ISD::SHLD;
14581 SDValue Op0 = N0.getOperand(0);
14582 SDValue Op1 = N1.getOperand(0);
14583 if (ShAmt0.getOpcode() == ISD::SUB) {
14584 Opc = X86ISD::SHRD;
14585 std::swap(Op0, Op1);
14586 std::swap(ShAmt0, ShAmt1);
14587 }
14588
Evan Cheng8b1190a2010-04-28 01:18:01 +000014589 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014590 if (ShAmt1.getOpcode() == ISD::SUB) {
14591 SDValue Sum = ShAmt1.getOperand(0);
14592 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014593 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14594 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14595 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14596 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014597 return DAG.getNode(Opc, DL, VT,
14598 Op0, Op1,
14599 DAG.getNode(ISD::TRUNCATE, DL,
14600 MVT::i8, ShAmt0));
14601 }
14602 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14603 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14604 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014605 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014606 return DAG.getNode(Opc, DL, VT,
14607 N0.getOperand(0), N1.getOperand(0),
14608 DAG.getNode(ISD::TRUNCATE, DL,
14609 MVT::i8, ShAmt0));
14610 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014611
Evan Cheng760d1942010-01-04 21:22:48 +000014612 return SDValue();
14613}
14614
Manman Ren92363622012-06-07 22:39:10 +000014615// Generate NEG and CMOV for integer abs.
14616static SDValue performIntegerAbsCombine(SDNode *N, SelectionDAG &DAG) {
14617 EVT VT = N->getValueType(0);
14618
14619 // Since X86 does not have CMOV for 8-bit integer, we don't convert
14620 // 8-bit integer abs to NEG and CMOV.
14621 if (VT.isInteger() && VT.getSizeInBits() == 8)
14622 return SDValue();
14623
14624 SDValue N0 = N->getOperand(0);
14625 SDValue N1 = N->getOperand(1);
14626 DebugLoc DL = N->getDebugLoc();
14627
14628 // Check pattern of XOR(ADD(X,Y), Y) where Y is SRA(X, size(X)-1)
14629 // and change it to SUB and CMOV.
14630 if (VT.isInteger() && N->getOpcode() == ISD::XOR &&
14631 N0.getOpcode() == ISD::ADD &&
14632 N0.getOperand(1) == N1 &&
14633 N1.getOpcode() == ISD::SRA &&
14634 N1.getOperand(0) == N0.getOperand(0))
14635 if (ConstantSDNode *Y1C = dyn_cast<ConstantSDNode>(N1.getOperand(1)))
14636 if (Y1C->getAPIntValue() == VT.getSizeInBits()-1) {
14637 // Generate SUB & CMOV.
14638 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, DAG.getVTList(VT, MVT::i32),
14639 DAG.getConstant(0, VT), N0.getOperand(0));
14640
14641 SDValue Ops[] = { N0.getOperand(0), Neg,
14642 DAG.getConstant(X86::COND_GE, MVT::i8),
14643 SDValue(Neg.getNode(), 1) };
14644 return DAG.getNode(X86ISD::CMOV, DL, DAG.getVTList(VT, MVT::Glue),
14645 Ops, array_lengthof(Ops));
14646 }
14647 return SDValue();
14648}
14649
Craig Topper3738ccd2011-12-27 06:27:23 +000014650// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014651static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14652 TargetLowering::DAGCombinerInfo &DCI,
14653 const X86Subtarget *Subtarget) {
14654 if (DCI.isBeforeLegalizeOps())
14655 return SDValue();
14656
Manman Ren45d53b82012-06-08 18:58:26 +000014657 if (Subtarget->hasCMov()) {
14658 SDValue RV = performIntegerAbsCombine(N, DAG);
14659 if (RV.getNode())
14660 return RV;
14661 }
Manman Ren92363622012-06-07 22:39:10 +000014662
14663 // Try forming BMI if it is available.
14664 if (!Subtarget->hasBMI())
14665 return SDValue();
14666
Craig Topperb4c94572011-10-21 06:55:01 +000014667 EVT VT = N->getValueType(0);
14668
14669 if (VT != MVT::i32 && VT != MVT::i64)
14670 return SDValue();
14671
Craig Topper3738ccd2011-12-27 06:27:23 +000014672 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14673
Craig Topperb4c94572011-10-21 06:55:01 +000014674 // Create BLSMSK instructions by finding X ^ (X-1)
14675 SDValue N0 = N->getOperand(0);
14676 SDValue N1 = N->getOperand(1);
14677 DebugLoc DL = N->getDebugLoc();
14678
14679 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14680 isAllOnes(N0.getOperand(1)))
14681 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14682
14683 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14684 isAllOnes(N1.getOperand(1)))
14685 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14686
14687 return SDValue();
14688}
14689
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014690/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14691static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014692 TargetLowering::DAGCombinerInfo &DCI,
14693 const X86Subtarget *Subtarget) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014694 LoadSDNode *Ld = cast<LoadSDNode>(N);
14695 EVT RegVT = Ld->getValueType(0);
14696 EVT MemVT = Ld->getMemoryVT();
14697 DebugLoc dl = Ld->getDebugLoc();
14698 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14699
14700 ISD::LoadExtType Ext = Ld->getExtensionType();
14701
Nadav Rotemca6f2962011-09-18 19:00:23 +000014702 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014703 // shuffle. We need SSE4 for the shuffles.
14704 // TODO: It is possible to support ZExt by zeroing the undef values
14705 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014706 if (RegVT.isVector() && RegVT.isInteger() &&
14707 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014708 assert(MemVT != RegVT && "Cannot extend to the same type");
14709 assert(MemVT.isVector() && "Must load a vector from memory");
14710
14711 unsigned NumElems = RegVT.getVectorNumElements();
14712 unsigned RegSz = RegVT.getSizeInBits();
14713 unsigned MemSz = MemVT.getSizeInBits();
14714 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014715
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014716 // All sizes must be a power of two.
14717 if (!isPowerOf2_32(RegSz * MemSz * NumElems))
14718 return SDValue();
14719
14720 // Attempt to load the original value using scalar loads.
14721 // Find the largest scalar type that divides the total loaded size.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014722 MVT SclrLoadTy = MVT::i8;
14723 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14724 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14725 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014726 if (TLI.isTypeLegal(Tp) && ((MemSz % Tp.getSizeInBits()) == 0)) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014727 SclrLoadTy = Tp;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014728 }
14729 }
14730
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014731 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
14732 if (TLI.isTypeLegal(MVT::f64) && SclrLoadTy.getSizeInBits() < 64 &&
14733 (64 <= MemSz))
14734 SclrLoadTy = MVT::f64;
14735
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014736 // Calculate the number of scalar loads that we need to perform
14737 // in order to load our vector from memory.
14738 unsigned NumLoads = MemSz / SclrLoadTy.getSizeInBits();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014739
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014740 // Represent our vector as a sequence of elements which are the
14741 // largest scalar that we can load.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014742 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14743 RegSz/SclrLoadTy.getSizeInBits());
14744
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014745 // Represent the data using the same element type that is stored in
14746 // memory. In practice, we ''widen'' MemVT.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014747 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14748 RegSz/MemVT.getScalarType().getSizeInBits());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014749
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014750 assert(WideVecVT.getSizeInBits() == LoadUnitVecVT.getSizeInBits() &&
14751 "Invalid vector type");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014752
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014753 // We can't shuffle using an illegal type.
14754 if (!TLI.isTypeLegal(WideVecVT))
14755 return SDValue();
14756
14757 SmallVector<SDValue, 8> Chains;
14758 SDValue Ptr = Ld->getBasePtr();
14759 SDValue Increment = DAG.getConstant(SclrLoadTy.getSizeInBits()/8,
14760 TLI.getPointerTy());
14761 SDValue Res = DAG.getUNDEF(LoadUnitVecVT);
14762
14763 for (unsigned i = 0; i < NumLoads; ++i) {
14764 // Perform a single load.
14765 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14766 Ptr, Ld->getPointerInfo(),
14767 Ld->isVolatile(), Ld->isNonTemporal(),
14768 Ld->isInvariant(), Ld->getAlignment());
14769 Chains.push_back(ScalarLoad.getValue(1));
14770 // Create the first element type using SCALAR_TO_VECTOR in order to avoid
14771 // another round of DAGCombining.
14772 if (i == 0)
14773 Res = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, LoadUnitVecVT, ScalarLoad);
14774 else
14775 Res = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, LoadUnitVecVT, Res,
14776 ScalarLoad, DAG.getIntPtrConstant(i));
14777
14778 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14779 }
14780
14781 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14782 Chains.size());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014783
14784 // Bitcast the loaded value to a vector of the original element type, in
14785 // the size of the target vector type.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014786 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, Res);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014787 unsigned SizeRatio = RegSz/MemSz;
14788
14789 // Redistribute the loaded elements into the different locations.
14790 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014791 for (unsigned i = 0; i != NumElems; ++i)
14792 ShuffleVec[i*SizeRatio] = i;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014793
14794 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014795 DAG.getUNDEF(WideVecVT),
14796 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014797
14798 // Bitcast to the requested type.
14799 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14800 // Replace the original load with the new sequence
14801 // and return the new chain.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014802 return DCI.CombineTo(N, Shuff, TF, true);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014803 }
14804
14805 return SDValue();
14806}
14807
Chris Lattner149a4e52008-02-22 02:09:43 +000014808/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014809static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014810 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014811 StoreSDNode *St = cast<StoreSDNode>(N);
14812 EVT VT = St->getValue().getValueType();
14813 EVT StVT = St->getMemoryVT();
14814 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014815 SDValue StoredVal = St->getOperand(1);
14816 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14817
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014818 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem87d35e82012-05-19 20:30:08 +000014819 // On Sandy Bridge, 256-bit memory operations are executed by two
14820 // 128-bit ports. However, on Haswell it is better to issue a single 256-bit
14821 // memory operation.
Craig Topper7a9a28b2012-08-12 02:23:29 +000014822 if (VT.is256BitVector() && !Subtarget->hasAVX2() &&
Craig Topperb4a8aef2012-04-27 21:05:09 +000014823 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14824 StoredVal.getNumOperands() == 2) {
Nadav Rotem5e742a32011-08-11 16:41:21 +000014825 SDValue Value0 = StoredVal.getOperand(0);
14826 SDValue Value1 = StoredVal.getOperand(1);
14827
14828 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14829 SDValue Ptr0 = St->getBasePtr();
14830 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14831
14832 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14833 St->getPointerInfo(), St->isVolatile(),
14834 St->isNonTemporal(), St->getAlignment());
14835 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14836 St->getPointerInfo(), St->isVolatile(),
14837 St->isNonTemporal(), St->getAlignment());
14838 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14839 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014840
14841 // Optimize trunc store (of multiple scalars) to shuffle and store.
14842 // First, pack all of the elements in one place. Next, store to memory
14843 // in fewer chunks.
14844 if (St->isTruncatingStore() && VT.isVector()) {
14845 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14846 unsigned NumElems = VT.getVectorNumElements();
14847 assert(StVT != VT && "Cannot truncate to the same type");
14848 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14849 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14850
14851 // From, To sizes and ElemCount must be pow of two
14852 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014853 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014854 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014855 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014856
Nadav Rotem614061b2011-08-10 19:30:14 +000014857 unsigned SizeRatio = FromSz / ToSz;
14858
14859 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14860
14861 // Create a type on which we perform the shuffle
14862 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14863 StVT.getScalarType(), NumElems*SizeRatio);
14864
14865 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14866
14867 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14868 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014869 for (unsigned i = 0; i != NumElems; ++i)
14870 ShuffleVec[i] = i * SizeRatio;
Nadav Rotem614061b2011-08-10 19:30:14 +000014871
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014872 // Can't shuffle using an illegal type.
14873 if (!TLI.isTypeLegal(WideVecVT))
14874 return SDValue();
Nadav Rotem614061b2011-08-10 19:30:14 +000014875
14876 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014877 DAG.getUNDEF(WideVecVT),
14878 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000014879 // At this point all of the data is stored at the bottom of the
14880 // register. We now need to save it to mem.
14881
14882 // Find the largest store unit
14883 MVT StoreType = MVT::i8;
14884 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14885 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14886 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014887 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToSz)
Nadav Rotem614061b2011-08-10 19:30:14 +000014888 StoreType = Tp;
14889 }
14890
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014891 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
14892 if (TLI.isTypeLegal(MVT::f64) && StoreType.getSizeInBits() < 64 &&
14893 (64 <= NumElems * ToSz))
14894 StoreType = MVT::f64;
14895
Nadav Rotem614061b2011-08-10 19:30:14 +000014896 // Bitcast the original vector into a vector of store-size units
14897 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014898 StoreType, VT.getSizeInBits()/StoreType.getSizeInBits());
Nadav Rotem614061b2011-08-10 19:30:14 +000014899 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14900 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14901 SmallVector<SDValue, 8> Chains;
14902 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14903 TLI.getPointerTy());
14904 SDValue Ptr = St->getBasePtr();
14905
14906 // Perform one or more big stores into memory.
Craig Topper31a207a2012-05-04 06:39:13 +000014907 for (unsigned i=0, e=(ToSz*NumElems)/StoreType.getSizeInBits(); i!=e; ++i) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014908 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14909 StoreType, ShuffWide,
14910 DAG.getIntPtrConstant(i));
14911 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14912 St->getPointerInfo(), St->isVolatile(),
14913 St->isNonTemporal(), St->getAlignment());
14914 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14915 Chains.push_back(Ch);
14916 }
14917
14918 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14919 Chains.size());
14920 }
14921
14922
Chris Lattner149a4e52008-02-22 02:09:43 +000014923 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14924 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014925 // A preferable solution to the general problem is to figure out the right
14926 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014927
14928 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014929 if (VT.getSizeInBits() != 64)
14930 return SDValue();
14931
Devang Patel578efa92009-06-05 21:57:13 +000014932 const Function *F = DAG.getMachineFunction().getFunction();
14933 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014934 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014935 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014936 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014937 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014938 isa<LoadSDNode>(St->getValue()) &&
14939 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14940 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014941 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014942 LoadSDNode *Ld = 0;
14943 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014944 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014945 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014946 // Must be a store of a load. We currently handle two cases: the load
14947 // is a direct child, and it's under an intervening TokenFactor. It is
14948 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014949 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014950 Ld = cast<LoadSDNode>(St->getChain());
14951 else if (St->getValue().hasOneUse() &&
14952 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014953 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014954 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014955 TokenFactorIndex = i;
14956 Ld = cast<LoadSDNode>(St->getValue());
14957 } else
14958 Ops.push_back(ChainVal->getOperand(i));
14959 }
14960 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014961
Evan Cheng536e6672009-03-12 05:59:15 +000014962 if (!Ld || !ISD::isNormalLoad(Ld))
14963 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014964
Evan Cheng536e6672009-03-12 05:59:15 +000014965 // If this is not the MMX case, i.e. we are just turning i64 load/store
14966 // into f64 load/store, avoid the transformation if there are multiple
14967 // uses of the loaded value.
14968 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14969 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014970
Evan Cheng536e6672009-03-12 05:59:15 +000014971 DebugLoc LdDL = Ld->getDebugLoc();
14972 DebugLoc StDL = N->getDebugLoc();
14973 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14974 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14975 // pair instead.
14976 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014977 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014978 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14979 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014980 Ld->isNonTemporal(), Ld->isInvariant(),
14981 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014982 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014983 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014984 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014985 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014986 Ops.size());
14987 }
Evan Cheng536e6672009-03-12 05:59:15 +000014988 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014989 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014990 St->isVolatile(), St->isNonTemporal(),
14991 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014992 }
Evan Cheng536e6672009-03-12 05:59:15 +000014993
14994 // Otherwise, lower to two pairs of 32-bit loads / stores.
14995 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014996 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14997 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014998
Owen Anderson825b72b2009-08-11 20:47:22 +000014999 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000015000 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000015001 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000015002 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000015003 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000015004 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000015005 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000015006 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000015007 MinAlign(Ld->getAlignment(), 4));
15008
15009 SDValue NewChain = LoLd.getValue(1);
15010 if (TokenFactorIndex != -1) {
15011 Ops.push_back(LoLd);
15012 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000015013 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000015014 Ops.size());
15015 }
15016
15017 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000015018 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
15019 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000015020
15021 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000015022 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000015023 St->isVolatile(), St->isNonTemporal(),
15024 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000015025 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000015026 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000015027 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000015028 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000015029 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000015030 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000015031 }
Dan Gohman475871a2008-07-27 21:46:04 +000015032 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000015033}
15034
Duncan Sands17470be2011-09-22 20:15:48 +000015035/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
15036/// and return the operands for the horizontal operation in LHS and RHS. A
15037/// horizontal operation performs the binary operation on successive elements
15038/// of its first operand, then on successive elements of its second operand,
15039/// returning the resulting values in a vector. For example, if
15040/// A = < float a0, float a1, float a2, float a3 >
15041/// and
15042/// B = < float b0, float b1, float b2, float b3 >
15043/// then the result of doing a horizontal operation on A and B is
15044/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
15045/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
15046/// A horizontal-op B, for some already available A and B, and if so then LHS is
15047/// set to A, RHS to B, and the routine returns 'true'.
15048/// Note that the binary operation should have the property that if one of the
15049/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000015050static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000015051 // Look for the following pattern: if
15052 // A = < float a0, float a1, float a2, float a3 >
15053 // B = < float b0, float b1, float b2, float b3 >
15054 // and
15055 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
15056 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
15057 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
15058 // which is A horizontal-op B.
15059
15060 // At least one of the operands should be a vector shuffle.
15061 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
15062 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
15063 return false;
15064
15065 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000015066
15067 assert((VT.is128BitVector() || VT.is256BitVector()) &&
15068 "Unsupported vector type for horizontal add/sub");
15069
15070 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
15071 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000015072 unsigned NumElts = VT.getVectorNumElements();
15073 unsigned NumLanes = VT.getSizeInBits()/128;
15074 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000015075 assert((NumLaneElts % 2 == 0) &&
15076 "Vector type should have an even number of elements in each lane");
15077 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000015078
15079 // View LHS in the form
15080 // LHS = VECTOR_SHUFFLE A, B, LMask
15081 // If LHS is not a shuffle then pretend it is the shuffle
15082 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
15083 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
15084 // type VT.
15085 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000015086 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000015087 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
15088 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
15089 A = LHS.getOperand(0);
15090 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
15091 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000015092 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
15093 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000015094 } else {
15095 if (LHS.getOpcode() != ISD::UNDEF)
15096 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000015097 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000015098 LMask[i] = i;
15099 }
15100
15101 // Likewise, view RHS in the form
15102 // RHS = VECTOR_SHUFFLE C, D, RMask
15103 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000015104 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000015105 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
15106 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
15107 C = RHS.getOperand(0);
15108 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
15109 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000015110 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
15111 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000015112 } else {
15113 if (RHS.getOpcode() != ISD::UNDEF)
15114 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000015115 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000015116 RMask[i] = i;
15117 }
15118
15119 // Check that the shuffles are both shuffling the same vectors.
15120 if (!(A == C && B == D) && !(A == D && B == C))
15121 return false;
15122
15123 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
15124 if (!A.getNode() && !B.getNode())
15125 return false;
15126
15127 // If A and B occur in reverse order in RHS, then "swap" them (which means
15128 // rewriting the mask).
15129 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000015130 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000015131
15132 // At this point LHS and RHS are equivalent to
15133 // LHS = VECTOR_SHUFFLE A, B, LMask
15134 // RHS = VECTOR_SHUFFLE A, B, RMask
15135 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000015136 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000015137 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000015138
Craig Topperf8363302011-12-02 08:18:41 +000015139 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000015140 if (LIdx < 0 || RIdx < 0 ||
15141 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
15142 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000015143 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000015144
Craig Topperf8363302011-12-02 08:18:41 +000015145 // Check that successive elements are being operated on. If not, this is
15146 // not a horizontal operation.
15147 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
15148 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000015149 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000015150 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000015151 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000015152 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000015153 }
15154
15155 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
15156 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
15157 return true;
15158}
15159
15160/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
15161static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
15162 const X86Subtarget *Subtarget) {
15163 EVT VT = N->getValueType(0);
15164 SDValue LHS = N->getOperand(0);
15165 SDValue RHS = N->getOperand(1);
15166
15167 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015168 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000015169 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000015170 isHorizontalBinOp(LHS, RHS, true))
15171 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
15172 return SDValue();
15173}
15174
15175/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
15176static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
15177 const X86Subtarget *Subtarget) {
15178 EVT VT = N->getValueType(0);
15179 SDValue LHS = N->getOperand(0);
15180 SDValue RHS = N->getOperand(1);
15181
15182 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015183 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000015184 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000015185 isHorizontalBinOp(LHS, RHS, false))
15186 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
15187 return SDValue();
15188}
15189
Chris Lattner6cf73262008-01-25 06:14:17 +000015190/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
15191/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000015192static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000015193 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
15194 // F[X]OR(0.0, x) -> x
15195 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000015196 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
15197 if (C->getValueAPF().isPosZero())
15198 return N->getOperand(1);
15199 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
15200 if (C->getValueAPF().isPosZero())
15201 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000015202 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000015203}
15204
15205/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000015206static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000015207 // FAND(0.0, x) -> 0.0
15208 // FAND(x, 0.0) -> 0.0
15209 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
15210 if (C->getValueAPF().isPosZero())
15211 return N->getOperand(0);
15212 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
15213 if (C->getValueAPF().isPosZero())
15214 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000015215 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000015216}
15217
Dan Gohmane5af2d32009-01-29 01:59:02 +000015218static SDValue PerformBTCombine(SDNode *N,
15219 SelectionDAG &DAG,
15220 TargetLowering::DAGCombinerInfo &DCI) {
15221 // BT ignores high bits in the bit index operand.
15222 SDValue Op1 = N->getOperand(1);
15223 if (Op1.hasOneUse()) {
15224 unsigned BitWidth = Op1.getValueSizeInBits();
15225 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
15226 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015227 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
15228 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000015229 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000015230 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
15231 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
15232 DCI.CommitTargetLoweringOpt(TLO);
15233 }
15234 return SDValue();
15235}
Chris Lattner83e6c992006-10-04 06:57:07 +000015236
Eli Friedman7a5e5552009-06-07 06:52:44 +000015237static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
15238 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000015239 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000015240 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000015241 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000015242 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000015243 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000015244 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000015245 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015246 }
15247 return SDValue();
15248}
15249
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015250static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
15251 TargetLowering::DAGCombinerInfo &DCI,
15252 const X86Subtarget *Subtarget) {
15253 if (!DCI.isBeforeLegalizeOps())
15254 return SDValue();
15255
Craig Topper3ef43cf2012-04-24 06:36:35 +000015256 if (!Subtarget->hasAVX())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015257 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015258
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015259 EVT VT = N->getValueType(0);
15260 SDValue Op = N->getOperand(0);
15261 EVT OpVT = Op.getValueType();
15262 DebugLoc dl = N->getDebugLoc();
15263
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015264 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
15265 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015266
Craig Topper3ef43cf2012-04-24 06:36:35 +000015267 if (Subtarget->hasAVX2())
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015268 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, Op);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015269
15270 // Optimize vectors in AVX mode
15271 // Sign extend v8i16 to v8i32 and
15272 // v4i32 to v4i64
15273 //
15274 // Divide input vector into two parts
15275 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
15276 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
15277 // concat the vectors to original VT
15278
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015279 unsigned NumElems = OpVT.getVectorNumElements();
15280 SmallVector<int,8> ShufMask1(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015281 for (unsigned i = 0; i != NumElems/2; ++i)
15282 ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015283
15284 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000015285 &ShufMask1[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015286
15287 SmallVector<int,8> ShufMask2(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015288 for (unsigned i = 0; i != NumElems/2; ++i)
15289 ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015290
15291 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000015292 &ShufMask2[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015293
Craig Topper3ef43cf2012-04-24 06:36:35 +000015294 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015295 VT.getVectorNumElements()/2);
15296
Craig Topper3ef43cf2012-04-24 06:36:35 +000015297 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015298 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
15299
15300 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
15301 }
15302 return SDValue();
15303}
15304
Michael Liaof6c24ee2012-08-10 14:39:24 +000015305static SDValue PerformFMACombine(SDNode *N, SelectionDAG &DAG,
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000015306 const X86Subtarget* Subtarget) {
15307 DebugLoc dl = N->getDebugLoc();
15308 EVT VT = N->getValueType(0);
15309
15310 EVT ScalarVT = VT.getScalarType();
15311 if ((ScalarVT != MVT::f32 && ScalarVT != MVT::f64) || !Subtarget->hasFMA())
15312 return SDValue();
15313
15314 SDValue A = N->getOperand(0);
15315 SDValue B = N->getOperand(1);
15316 SDValue C = N->getOperand(2);
15317
15318 bool NegA = (A.getOpcode() == ISD::FNEG);
15319 bool NegB = (B.getOpcode() == ISD::FNEG);
15320 bool NegC = (C.getOpcode() == ISD::FNEG);
15321
Michael Liaof6c24ee2012-08-10 14:39:24 +000015322 // Negative multiplication when NegA xor NegB
15323 bool NegMul = (NegA != NegB);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000015324 if (NegA)
15325 A = A.getOperand(0);
15326 if (NegB)
15327 B = B.getOperand(0);
15328 if (NegC)
15329 C = C.getOperand(0);
15330
15331 unsigned Opcode;
15332 if (!NegMul)
15333 Opcode = (!NegC)? X86ISD::FMADD : X86ISD::FMSUB;
15334 else
15335 Opcode = (!NegC)? X86ISD::FNMADD : X86ISD::FNMSUB;
15336 return DAG.getNode(Opcode, dl, VT, A, B, C);
15337}
15338
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015339static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000015340 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015341 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000015342 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
15343 // (and (i32 x86isd::setcc_carry), 1)
15344 // This eliminates the zext. This transformation is necessary because
15345 // ISD::SETCC is always legalized to i8.
15346 DebugLoc dl = N->getDebugLoc();
15347 SDValue N0 = N->getOperand(0);
15348 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015349 EVT OpVT = N0.getValueType();
15350
Evan Cheng2e489c42009-12-16 00:53:11 +000015351 if (N0.getOpcode() == ISD::AND &&
15352 N0.hasOneUse() &&
15353 N0.getOperand(0).hasOneUse()) {
15354 SDValue N00 = N0.getOperand(0);
15355 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
15356 return SDValue();
15357 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
15358 if (!C || C->getZExtValue() != 1)
15359 return SDValue();
15360 return DAG.getNode(ISD::AND, dl, VT,
15361 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
15362 N00.getOperand(0), N00.getOperand(1)),
15363 DAG.getConstant(1, VT));
15364 }
Craig Topperd0cf5652012-04-21 18:13:35 +000015365
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015366 // Optimize vectors in AVX mode:
15367 //
15368 // v8i16 -> v8i32
15369 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
15370 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
15371 // Concat upper and lower parts.
15372 //
15373 // v4i32 -> v4i64
15374 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
15375 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
15376 // Concat upper and lower parts.
15377 //
Craig Topperc16f8512012-04-25 06:39:39 +000015378 if (!DCI.isBeforeLegalizeOps())
15379 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015380
Craig Topperc16f8512012-04-25 06:39:39 +000015381 if (!Subtarget->hasAVX())
15382 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015383
Craig Topperc16f8512012-04-25 06:39:39 +000015384 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
15385 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015386
Craig Topperc16f8512012-04-25 06:39:39 +000015387 if (Subtarget->hasAVX2())
15388 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, N0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015389
Craig Topperc16f8512012-04-25 06:39:39 +000015390 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
15391 SDValue OpLo = getUnpackl(DAG, dl, OpVT, N0, ZeroVec);
15392 SDValue OpHi = getUnpackh(DAG, dl, OpVT, N0, ZeroVec);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015393
Craig Topperc16f8512012-04-25 06:39:39 +000015394 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
15395 VT.getVectorNumElements()/2);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015396
Craig Topperc16f8512012-04-25 06:39:39 +000015397 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
15398 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
15399
15400 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015401 }
15402
Evan Cheng2e489c42009-12-16 00:53:11 +000015403 return SDValue();
15404}
15405
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015406// Optimize x == -y --> x+y == 0
15407// x != -y --> x+y != 0
15408static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15409 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
15410 SDValue LHS = N->getOperand(0);
Chad Rosiera20e1e72012-08-01 18:39:17 +000015411 SDValue RHS = N->getOperand(1);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015412
15413 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
15414 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
15415 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
15416 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15417 LHS.getValueType(), RHS, LHS.getOperand(1));
15418 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15419 addV, DAG.getConstant(0, addV.getValueType()), CC);
15420 }
15421 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
15422 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
15423 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
15424 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15425 RHS.getValueType(), LHS, RHS.getOperand(1));
15426 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15427 addV, DAG.getConstant(0, addV.getValueType()), CC);
15428 }
15429 return SDValue();
15430}
15431
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015432// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
15433static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015434 DebugLoc DL = N->getDebugLoc();
Michael Liao2a33cec2012-08-10 19:58:13 +000015435 X86::CondCode CC = X86::CondCode(N->getConstantOperandVal(0));
15436 SDValue EFLAGS = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015437
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015438 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
15439 // a zext and produces an all-ones bit which is more useful than 0/1 in some
15440 // cases.
Michael Liao2a33cec2012-08-10 19:58:13 +000015441 if (CC == X86::COND_B)
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015442 return DAG.getNode(ISD::AND, DL, MVT::i8,
15443 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
Michael Liao2a33cec2012-08-10 19:58:13 +000015444 DAG.getConstant(CC, MVT::i8), EFLAGS),
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015445 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015446
Michael Liao2a33cec2012-08-10 19:58:13 +000015447 SDValue Flags;
15448
15449 Flags = BoolTestSetCCCombine(EFLAGS, CC);
15450 if (Flags.getNode()) {
15451 SDValue Cond = DAG.getConstant(CC, MVT::i8);
15452 return DAG.getNode(X86ISD::SETCC, DL, N->getVTList(), Cond, Flags);
15453 }
15454
15455 return SDValue();
15456}
15457
15458// Optimize branch condition evaluation.
15459//
15460static SDValue PerformBrCondCombine(SDNode *N, SelectionDAG &DAG,
15461 TargetLowering::DAGCombinerInfo &DCI,
15462 const X86Subtarget *Subtarget) {
15463 DebugLoc DL = N->getDebugLoc();
15464 SDValue Chain = N->getOperand(0);
15465 SDValue Dest = N->getOperand(1);
15466 SDValue EFLAGS = N->getOperand(3);
15467 X86::CondCode CC = X86::CondCode(N->getConstantOperandVal(2));
15468
15469 SDValue Flags;
15470
15471 Flags = BoolTestSetCCCombine(EFLAGS, CC);
15472 if (Flags.getNode()) {
15473 SDValue Cond = DAG.getConstant(CC, MVT::i8);
15474 return DAG.getNode(X86ISD::BRCOND, DL, N->getVTList(), Chain, Dest, Cond,
15475 Flags);
15476 }
15477
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015478 return SDValue();
15479}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015480
Craig Topper7fd5e162012-04-24 06:02:29 +000015481static SDValue PerformUINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG) {
Nadav Rotema3540772012-04-23 21:53:37 +000015482 SDValue Op0 = N->getOperand(0);
15483 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015484
15485 // UINT_TO_FP(v4i8) -> SINT_TO_FP(ZEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015486 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015487 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015488 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015489 SDValue P = DAG.getNode(ISD::ZERO_EXTEND, dl, DstVT, Op0);
15490 // Notice that we use SINT_TO_FP because we know that the high bits
15491 // are zero and SINT_TO_FP is better supported by the hardware.
15492 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15493 }
15494
15495 return SDValue();
15496}
15497
Benjamin Kramer1396c402011-06-18 11:09:41 +000015498static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
15499 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015500 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015501 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015502
15503 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015504 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015505 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015506 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015507 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
15508 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15509 }
15510
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015511 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
15512 // a 32-bit target where SSE doesn't support i64->FP operations.
15513 if (Op0.getOpcode() == ISD::LOAD) {
15514 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
15515 EVT VT = Ld->getValueType(0);
15516 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
15517 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
15518 !XTLI->getSubtarget()->is64Bit() &&
15519 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000015520 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
15521 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015522 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
15523 return FILDChain;
15524 }
15525 }
15526 return SDValue();
15527}
15528
Craig Topper7fd5e162012-04-24 06:02:29 +000015529static SDValue PerformFP_TO_SINTCombine(SDNode *N, SelectionDAG &DAG) {
15530 EVT VT = N->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015531
15532 // v4i8 = FP_TO_SINT() -> v4i8 = TRUNCATE (V4i32 = FP_TO_SINT()
Nadav Rotema3540772012-04-23 21:53:37 +000015533 if (VT == MVT::v8i8 || VT == MVT::v4i8) {
15534 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015535 MVT DstVT = VT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015536 SDValue I = DAG.getNode(ISD::FP_TO_SINT, dl, DstVT, N->getOperand(0));
15537 return DAG.getNode(ISD::TRUNCATE, dl, VT, I);
15538 }
15539
15540 return SDValue();
15541}
15542
Chris Lattner23a01992010-12-20 01:37:09 +000015543// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
15544static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
15545 X86TargetLowering::DAGCombinerInfo &DCI) {
15546 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
15547 // the result is either zero or one (depending on the input carry bit).
15548 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
15549 if (X86::isZeroNode(N->getOperand(0)) &&
15550 X86::isZeroNode(N->getOperand(1)) &&
15551 // We don't have a good way to replace an EFLAGS use, so only do this when
15552 // dead right now.
15553 SDValue(N, 1).use_empty()) {
15554 DebugLoc DL = N->getDebugLoc();
15555 EVT VT = N->getValueType(0);
15556 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
15557 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
15558 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
15559 DAG.getConstant(X86::COND_B,MVT::i8),
15560 N->getOperand(2)),
15561 DAG.getConstant(1, VT));
15562 return DCI.CombineTo(N, Res1, CarryOut);
15563 }
15564
15565 return SDValue();
15566}
15567
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015568// fold (add Y, (sete X, 0)) -> adc 0, Y
15569// (add Y, (setne X, 0)) -> sbb -1, Y
15570// (sub (sete X, 0), Y) -> sbb 0, Y
15571// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015572static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015573 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015574
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015575 // Look through ZExts.
15576 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
15577 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
15578 return SDValue();
15579
15580 SDValue SetCC = Ext.getOperand(0);
15581 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
15582 return SDValue();
15583
15584 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
15585 if (CC != X86::COND_E && CC != X86::COND_NE)
15586 return SDValue();
15587
15588 SDValue Cmp = SetCC.getOperand(1);
15589 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000015590 !X86::isZeroNode(Cmp.getOperand(1)) ||
15591 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015592 return SDValue();
15593
15594 SDValue CmpOp0 = Cmp.getOperand(0);
15595 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
15596 DAG.getConstant(1, CmpOp0.getValueType()));
15597
15598 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
15599 if (CC == X86::COND_NE)
15600 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
15601 DL, OtherVal.getValueType(), OtherVal,
15602 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
15603 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
15604 DL, OtherVal.getValueType(), OtherVal,
15605 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
15606}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015607
Craig Topper54f952a2011-11-19 09:02:40 +000015608/// PerformADDCombine - Do target-specific dag combines on integer adds.
15609static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
15610 const X86Subtarget *Subtarget) {
15611 EVT VT = N->getValueType(0);
15612 SDValue Op0 = N->getOperand(0);
15613 SDValue Op1 = N->getOperand(1);
15614
15615 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015616 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000015617 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000015618 isHorizontalBinOp(Op0, Op1, true))
15619 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
15620
15621 return OptimizeConditionalInDecrement(N, DAG);
15622}
15623
15624static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
15625 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015626 SDValue Op0 = N->getOperand(0);
15627 SDValue Op1 = N->getOperand(1);
15628
15629 // X86 can't encode an immediate LHS of a sub. See if we can push the
15630 // negation into a preceding instruction.
15631 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015632 // If the RHS of the sub is a XOR with one use and a constant, invert the
15633 // immediate. Then add one to the LHS of the sub so we can turn
15634 // X-Y -> X+~Y+1, saving one register.
15635 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
15636 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000015637 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015638 EVT VT = Op0.getValueType();
15639 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
15640 Op1.getOperand(0),
15641 DAG.getConstant(~XorC, VT));
15642 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000015643 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015644 }
15645 }
15646
Craig Topper54f952a2011-11-19 09:02:40 +000015647 // Try to synthesize horizontal adds from adds of shuffles.
15648 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000015649 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000015650 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15651 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000015652 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15653
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015654 return OptimizeConditionalInDecrement(N, DAG);
15655}
15656
Dan Gohman475871a2008-07-27 21:46:04 +000015657SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000015658 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015659 SelectionDAG &DAG = DCI.DAG;
15660 switch (N->getOpcode()) {
15661 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015662 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000015663 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000015664 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000015665 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015666 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000015667 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15668 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000015669 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000015670 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000015671 case ISD::SHL:
15672 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000015673 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000015674 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000015675 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000015676 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015677 case ISD::LOAD: return PerformLOADCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000015678 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Craig Topper7fd5e162012-04-24 06:02:29 +000015679 case ISD::UINT_TO_FP: return PerformUINT_TO_FPCombine(N, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015680 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Craig Topper7fd5e162012-04-24 06:02:29 +000015681 case ISD::FP_TO_SINT: return PerformFP_TO_SINTCombine(N, DAG);
Duncan Sands17470be2011-09-22 20:15:48 +000015682 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15683 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000015684 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000015685 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15686 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000015687 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015688 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015689 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000015690 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015691 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015692 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015693 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015694 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Michael Liao2a33cec2012-08-10 19:58:13 +000015695 case X86ISD::BRCOND: return PerformBrCondCombine(N, DAG, DCI, Subtarget);
Craig Topperb3982da2011-12-31 23:50:21 +000015696 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000015697 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000015698 case X86ISD::UNPCKH:
15699 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015700 case X86ISD::MOVHLPS:
15701 case X86ISD::MOVLHPS:
15702 case X86ISD::PSHUFD:
15703 case X86ISD::PSHUFHW:
15704 case X86ISD::PSHUFLW:
15705 case X86ISD::MOVSS:
15706 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000015707 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000015708 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015709 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000015710 case ISD::FMA: return PerformFMACombine(N, DAG, Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015711 }
15712
Dan Gohman475871a2008-07-27 21:46:04 +000015713 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015714}
15715
Evan Chenge5b51ac2010-04-17 06:13:15 +000015716/// isTypeDesirableForOp - Return true if the target has native support for
15717/// the specified value type and it is 'desirable' to use the type for the
15718/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15719/// instruction encodings are longer and some i16 instructions are slow.
15720bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15721 if (!isTypeLegal(VT))
15722 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015723 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015724 return true;
15725
15726 switch (Opc) {
15727 default:
15728 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015729 case ISD::LOAD:
15730 case ISD::SIGN_EXTEND:
15731 case ISD::ZERO_EXTEND:
15732 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015733 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015734 case ISD::SRL:
15735 case ISD::SUB:
15736 case ISD::ADD:
15737 case ISD::MUL:
15738 case ISD::AND:
15739 case ISD::OR:
15740 case ISD::XOR:
15741 return false;
15742 }
15743}
15744
15745/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015746/// beneficial for dag combiner to promote the specified node. If true, it
15747/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015748bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015749 EVT VT = Op.getValueType();
15750 if (VT != MVT::i16)
15751 return false;
15752
Evan Cheng4c26e932010-04-19 19:29:22 +000015753 bool Promote = false;
15754 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015755 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015756 default: break;
15757 case ISD::LOAD: {
15758 LoadSDNode *LD = cast<LoadSDNode>(Op);
15759 // If the non-extending load has a single use and it's not live out, then it
15760 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015761 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15762 Op.hasOneUse()*/) {
15763 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15764 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15765 // The only case where we'd want to promote LOAD (rather then it being
15766 // promoted as an operand is when it's only use is liveout.
15767 if (UI->getOpcode() != ISD::CopyToReg)
15768 return false;
15769 }
15770 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015771 Promote = true;
15772 break;
15773 }
15774 case ISD::SIGN_EXTEND:
15775 case ISD::ZERO_EXTEND:
15776 case ISD::ANY_EXTEND:
15777 Promote = true;
15778 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015779 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015780 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015781 SDValue N0 = Op.getOperand(0);
15782 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015783 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015784 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015785 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015786 break;
15787 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015788 case ISD::ADD:
15789 case ISD::MUL:
15790 case ISD::AND:
15791 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015792 case ISD::XOR:
15793 Commute = true;
15794 // fallthrough
15795 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015796 SDValue N0 = Op.getOperand(0);
15797 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015798 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015799 return false;
15800 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015801 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015802 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015803 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015804 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015805 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015806 }
15807 }
15808
15809 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015810 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015811}
15812
Evan Cheng60c07e12006-07-05 22:17:51 +000015813//===----------------------------------------------------------------------===//
15814// X86 Inline Assembly Support
15815//===----------------------------------------------------------------------===//
15816
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015817namespace {
15818 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015819 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015820 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015821
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015822 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015823 StringRef piece(*args[i]);
15824 if (!s.startswith(piece)) // Check if the piece matches.
15825 return false;
15826
15827 s = s.substr(piece.size());
15828 StringRef::size_type pos = s.find_first_not_of(" \t");
15829 if (pos == 0) // We matched a prefix.
15830 return false;
15831
15832 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015833 }
15834
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015835 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015836 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015837 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015838}
15839
Chris Lattnerb8105652009-07-20 17:51:36 +000015840bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15841 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015842
15843 std::string AsmStr = IA->getAsmString();
15844
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015845 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15846 if (!Ty || Ty->getBitWidth() % 16 != 0)
15847 return false;
15848
Chris Lattnerb8105652009-07-20 17:51:36 +000015849 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015850 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015851 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015852
15853 switch (AsmPieces.size()) {
15854 default: return false;
15855 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015856 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015857 // we will turn this bswap into something that will be lowered to logical
15858 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15859 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015860 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015861 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15862 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15863 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15864 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15865 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15866 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015867 // No need to check constraints, nothing other than the equivalent of
15868 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015869 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015870 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015871
Chris Lattnerb8105652009-07-20 17:51:36 +000015872 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015873 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015874 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015875 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15876 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015877 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015878 const std::string &ConstraintsStr = IA->getConstraintString();
15879 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015880 std::sort(AsmPieces.begin(), AsmPieces.end());
15881 if (AsmPieces.size() == 4 &&
15882 AsmPieces[0] == "~{cc}" &&
15883 AsmPieces[1] == "~{dirflag}" &&
15884 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015885 AsmPieces[3] == "~{fpsr}")
15886 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015887 }
15888 break;
15889 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015890 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015891 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015892 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15893 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15894 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015895 AsmPieces.clear();
15896 const std::string &ConstraintsStr = IA->getConstraintString();
15897 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15898 std::sort(AsmPieces.begin(), AsmPieces.end());
15899 if (AsmPieces.size() == 4 &&
15900 AsmPieces[0] == "~{cc}" &&
15901 AsmPieces[1] == "~{dirflag}" &&
15902 AsmPieces[2] == "~{flags}" &&
15903 AsmPieces[3] == "~{fpsr}")
15904 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015905 }
Evan Cheng55d42002011-01-08 01:24:27 +000015906
15907 if (CI->getType()->isIntegerTy(64)) {
15908 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15909 if (Constraints.size() >= 2 &&
15910 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15911 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15912 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015913 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15914 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15915 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015916 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015917 }
15918 }
15919 break;
15920 }
15921 return false;
15922}
15923
15924
15925
Chris Lattnerf4dff842006-07-11 02:54:03 +000015926/// getConstraintType - Given a constraint letter, return the type of
15927/// constraint it is for this target.
15928X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015929X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15930 if (Constraint.size() == 1) {
15931 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015932 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015933 case 'q':
15934 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015935 case 'f':
15936 case 't':
15937 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015938 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015939 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015940 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015941 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015942 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015943 case 'a':
15944 case 'b':
15945 case 'c':
15946 case 'd':
15947 case 'S':
15948 case 'D':
15949 case 'A':
15950 return C_Register;
15951 case 'I':
15952 case 'J':
15953 case 'K':
15954 case 'L':
15955 case 'M':
15956 case 'N':
15957 case 'G':
15958 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015959 case 'e':
15960 case 'Z':
15961 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015962 default:
15963 break;
15964 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015965 }
Chris Lattner4234f572007-03-25 02:14:49 +000015966 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015967}
15968
John Thompson44ab89e2010-10-29 17:29:13 +000015969/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015970/// This object must already have been set up with the operand type
15971/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015972TargetLowering::ConstraintWeight
15973 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015974 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015975 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015976 Value *CallOperandVal = info.CallOperandVal;
15977 // If we don't have a value, we can't do a match,
15978 // but allow it at the lowest weight.
15979 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015980 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015981 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015982 // Look at the constraint type.
15983 switch (*constraint) {
15984 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015985 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15986 case 'R':
15987 case 'q':
15988 case 'Q':
15989 case 'a':
15990 case 'b':
15991 case 'c':
15992 case 'd':
15993 case 'S':
15994 case 'D':
15995 case 'A':
15996 if (CallOperandVal->getType()->isIntegerTy())
15997 weight = CW_SpecificReg;
15998 break;
15999 case 'f':
16000 case 't':
16001 case 'u':
16002 if (type->isFloatingPointTy())
16003 weight = CW_SpecificReg;
16004 break;
16005 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000016006 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000016007 weight = CW_SpecificReg;
16008 break;
16009 case 'x':
16010 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000016011 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000016012 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000016013 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000016014 break;
16015 case 'I':
16016 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
16017 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000016018 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000016019 }
16020 break;
John Thompson44ab89e2010-10-29 17:29:13 +000016021 case 'J':
16022 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
16023 if (C->getZExtValue() <= 63)
16024 weight = CW_Constant;
16025 }
16026 break;
16027 case 'K':
16028 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
16029 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
16030 weight = CW_Constant;
16031 }
16032 break;
16033 case 'L':
16034 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
16035 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
16036 weight = CW_Constant;
16037 }
16038 break;
16039 case 'M':
16040 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
16041 if (C->getZExtValue() <= 3)
16042 weight = CW_Constant;
16043 }
16044 break;
16045 case 'N':
16046 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
16047 if (C->getZExtValue() <= 0xff)
16048 weight = CW_Constant;
16049 }
16050 break;
16051 case 'G':
16052 case 'C':
16053 if (dyn_cast<ConstantFP>(CallOperandVal)) {
16054 weight = CW_Constant;
16055 }
16056 break;
16057 case 'e':
16058 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
16059 if ((C->getSExtValue() >= -0x80000000LL) &&
16060 (C->getSExtValue() <= 0x7fffffffLL))
16061 weight = CW_Constant;
16062 }
16063 break;
16064 case 'Z':
16065 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
16066 if (C->getZExtValue() <= 0xffffffff)
16067 weight = CW_Constant;
16068 }
16069 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000016070 }
16071 return weight;
16072}
16073
Dale Johannesenba2a0b92008-01-29 02:21:21 +000016074/// LowerXConstraint - try to replace an X constraint, which matches anything,
16075/// with another that has more specific requirements based on the type of the
16076/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000016077const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000016078LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000016079 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
16080 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000016081 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000016082 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000016083 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000016084 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000016085 return "x";
16086 }
Scott Michelfdc40a02009-02-17 22:15:04 +000016087
Chris Lattner5e764232008-04-26 23:02:14 +000016088 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000016089}
16090
Chris Lattner48884cd2007-08-25 00:47:38 +000016091/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
16092/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000016093void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000016094 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000016095 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000016096 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000016097 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000016098
Eric Christopher100c8332011-06-02 23:16:42 +000016099 // Only support length 1 constraints for now.
16100 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000016101
Eric Christopher100c8332011-06-02 23:16:42 +000016102 char ConstraintLetter = Constraint[0];
16103 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000016104 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000016105 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000016106 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000016107 if (C->getZExtValue() <= 31) {
16108 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000016109 break;
16110 }
Devang Patel84f7fd22007-03-17 00:13:28 +000016111 }
Chris Lattner48884cd2007-08-25 00:47:38 +000016112 return;
Evan Cheng364091e2008-09-22 23:57:37 +000016113 case 'J':
16114 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000016115 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000016116 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
16117 break;
16118 }
16119 }
16120 return;
16121 case 'K':
16122 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000016123 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000016124 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
16125 break;
16126 }
16127 }
16128 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000016129 case 'N':
16130 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000016131 if (C->getZExtValue() <= 255) {
16132 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000016133 break;
16134 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000016135 }
Chris Lattner48884cd2007-08-25 00:47:38 +000016136 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000016137 case 'e': {
16138 // 32-bit signed value
16139 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000016140 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
16141 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000016142 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000016143 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000016144 break;
16145 }
16146 // FIXME gcc accepts some relocatable values here too, but only in certain
16147 // memory models; it's complicated.
16148 }
16149 return;
16150 }
16151 case 'Z': {
16152 // 32-bit unsigned value
16153 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000016154 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
16155 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000016156 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
16157 break;
16158 }
16159 }
16160 // FIXME gcc accepts some relocatable values here too, but only in certain
16161 // memory models; it's complicated.
16162 return;
16163 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000016164 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000016165 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000016166 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000016167 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000016168 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000016169 break;
16170 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016171
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000016172 // In any sort of PIC mode addresses need to be computed at runtime by
16173 // adding in a register or some sort of table lookup. These can't
16174 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000016175 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000016176 return;
16177
Chris Lattnerdc43a882007-05-03 16:52:29 +000016178 // If we are in non-pic codegen mode, we allow the address of a global (with
16179 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000016180 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000016181 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000016182
Chris Lattner49921962009-05-08 18:23:14 +000016183 // Match either (GA), (GA+C), (GA+C1+C2), etc.
16184 while (1) {
16185 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
16186 Offset += GA->getOffset();
16187 break;
16188 } else if (Op.getOpcode() == ISD::ADD) {
16189 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
16190 Offset += C->getZExtValue();
16191 Op = Op.getOperand(0);
16192 continue;
16193 }
16194 } else if (Op.getOpcode() == ISD::SUB) {
16195 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
16196 Offset += -C->getZExtValue();
16197 Op = Op.getOperand(0);
16198 continue;
16199 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000016200 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000016201
Chris Lattner49921962009-05-08 18:23:14 +000016202 // Otherwise, this isn't something we can handle, reject it.
16203 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000016204 }
Eric Christopherfd179292009-08-27 18:07:15 +000016205
Dan Gohman46510a72010-04-15 01:51:59 +000016206 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000016207 // If we require an extra load to get this address, as in PIC mode, we
16208 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000016209 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
16210 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000016211 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000016212
Devang Patel0d881da2010-07-06 22:08:15 +000016213 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
16214 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000016215 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000016216 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000016217 }
Scott Michelfdc40a02009-02-17 22:15:04 +000016218
Gabor Greifba36cb52008-08-28 21:40:38 +000016219 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000016220 Ops.push_back(Result);
16221 return;
16222 }
Dale Johannesen1784d162010-06-25 21:55:36 +000016223 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000016224}
16225
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016226std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000016227X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000016228 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000016229 // First, see if this is a constraint that directly corresponds to an LLVM
16230 // register class.
16231 if (Constraint.size() == 1) {
16232 // GCC Constraint Letters
16233 switch (Constraint[0]) {
16234 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000016235 // TODO: Slight differences here in allocation order and leaving
16236 // RIP in the class. Do they matter any more here than they do
16237 // in the normal allocation?
16238 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
16239 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000016240 if (VT == MVT::i32 || VT == MVT::f32)
16241 return std::make_pair(0U, &X86::GR32RegClass);
16242 if (VT == MVT::i16)
16243 return std::make_pair(0U, &X86::GR16RegClass);
16244 if (VT == MVT::i8 || VT == MVT::i1)
16245 return std::make_pair(0U, &X86::GR8RegClass);
16246 if (VT == MVT::i64 || VT == MVT::f64)
16247 return std::make_pair(0U, &X86::GR64RegClass);
16248 break;
Eric Christopherd176af82011-06-29 17:23:50 +000016249 }
16250 // 32-bit fallthrough
16251 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000016252 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000016253 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
16254 if (VT == MVT::i16)
16255 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
16256 if (VT == MVT::i8 || VT == MVT::i1)
16257 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
16258 if (VT == MVT::i64)
16259 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000016260 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000016261 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000016262 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000016263 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000016264 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016265 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000016266 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000016267 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000016268 return std::make_pair(0U, &X86::GR32RegClass);
16269 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016270 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000016271 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000016272 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016273 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000016274 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016275 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000016276 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
16277 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000016278 case 'f': // FP Stack registers.
16279 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
16280 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000016281 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000016282 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016283 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000016284 return std::make_pair(0U, &X86::RFP64RegClass);
16285 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000016286 case 'y': // MMX_REGS if MMX allowed.
16287 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000016288 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016289 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000016290 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000016291 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000016292 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000016293 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000016294
Owen Anderson825b72b2009-08-11 20:47:22 +000016295 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000016296 default: break;
16297 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000016298 case MVT::f32:
16299 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000016300 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016301 case MVT::f64:
16302 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000016303 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016304 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000016305 case MVT::v16i8:
16306 case MVT::v8i16:
16307 case MVT::v4i32:
16308 case MVT::v2i64:
16309 case MVT::v4f32:
16310 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000016311 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000016312 // AVX types.
16313 case MVT::v32i8:
16314 case MVT::v16i16:
16315 case MVT::v8i32:
16316 case MVT::v4i64:
16317 case MVT::v8f32:
16318 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000016319 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016320 }
Chris Lattnerad043e82007-04-09 05:11:28 +000016321 break;
16322 }
16323 }
Scott Michelfdc40a02009-02-17 22:15:04 +000016324
Chris Lattnerf76d1802006-07-31 23:26:50 +000016325 // Use the default implementation in TargetLowering to convert the register
16326 // constraint into a member of a register class.
16327 std::pair<unsigned, const TargetRegisterClass*> Res;
16328 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000016329
16330 // Not found as a standard register?
16331 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000016332 // Map st(0) -> st(7) -> ST0
16333 if (Constraint.size() == 7 && Constraint[0] == '{' &&
16334 tolower(Constraint[1]) == 's' &&
16335 tolower(Constraint[2]) == 't' &&
16336 Constraint[3] == '(' &&
16337 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
16338 Constraint[5] == ')' &&
16339 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000016340
Chris Lattner56d77c72009-09-13 22:41:48 +000016341 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000016342 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016343 return Res;
16344 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016345
Chris Lattner56d77c72009-09-13 22:41:48 +000016346 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016347 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000016348 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000016349 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016350 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000016351 }
Chris Lattner56d77c72009-09-13 22:41:48 +000016352
16353 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016354 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000016355 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000016356 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016357 return Res;
16358 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016359
Dale Johannesen330169f2008-11-13 21:52:36 +000016360 // 'A' means EAX + EDX.
16361 if (Constraint == "A") {
16362 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000016363 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016364 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000016365 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000016366 return Res;
16367 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016368
Chris Lattnerf76d1802006-07-31 23:26:50 +000016369 // Otherwise, check to see if this is a register class of the wrong value
16370 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
16371 // turn into {ax},{dx}.
16372 if (Res.second->hasType(VT))
16373 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016374
Chris Lattnerf76d1802006-07-31 23:26:50 +000016375 // All of the single-register GCC register classes map their values onto
16376 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
16377 // really want an 8-bit or 32-bit register, map to the appropriate register
16378 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000016379 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000016380 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016381 unsigned DestReg = 0;
16382 switch (Res.first) {
16383 default: break;
16384 case X86::AX: DestReg = X86::AL; break;
16385 case X86::DX: DestReg = X86::DL; break;
16386 case X86::CX: DestReg = X86::CL; break;
16387 case X86::BX: DestReg = X86::BL; break;
16388 }
16389 if (DestReg) {
16390 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016391 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016392 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016393 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016394 unsigned DestReg = 0;
16395 switch (Res.first) {
16396 default: break;
16397 case X86::AX: DestReg = X86::EAX; break;
16398 case X86::DX: DestReg = X86::EDX; break;
16399 case X86::CX: DestReg = X86::ECX; break;
16400 case X86::BX: DestReg = X86::EBX; break;
16401 case X86::SI: DestReg = X86::ESI; break;
16402 case X86::DI: DestReg = X86::EDI; break;
16403 case X86::BP: DestReg = X86::EBP; break;
16404 case X86::SP: DestReg = X86::ESP; break;
16405 }
16406 if (DestReg) {
16407 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016408 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016409 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016410 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016411 unsigned DestReg = 0;
16412 switch (Res.first) {
16413 default: break;
16414 case X86::AX: DestReg = X86::RAX; break;
16415 case X86::DX: DestReg = X86::RDX; break;
16416 case X86::CX: DestReg = X86::RCX; break;
16417 case X86::BX: DestReg = X86::RBX; break;
16418 case X86::SI: DestReg = X86::RSI; break;
16419 case X86::DI: DestReg = X86::RDI; break;
16420 case X86::BP: DestReg = X86::RBP; break;
16421 case X86::SP: DestReg = X86::RSP; break;
16422 }
16423 if (DestReg) {
16424 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016425 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016426 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000016427 }
Craig Topperc9099502012-04-20 06:31:50 +000016428 } else if (Res.second == &X86::FR32RegClass ||
16429 Res.second == &X86::FR64RegClass ||
16430 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016431 // Handle references to XMM physical registers that got mapped into the
16432 // wrong class. This can happen with constraints like {xmm0} where the
16433 // target independent register mapper will just pick the first match it can
16434 // find, ignoring the required type.
Eli Friedman52d418d2012-06-25 23:42:33 +000016435
16436 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +000016437 Res.second = &X86::FR32RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000016438 else if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +000016439 Res.second = &X86::FR64RegClass;
16440 else if (X86::VR128RegClass.hasType(VT))
16441 Res.second = &X86::VR128RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000016442 else if (X86::VR256RegClass.hasType(VT))
16443 Res.second = &X86::VR256RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000016444 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016445
Chris Lattnerf76d1802006-07-31 23:26:50 +000016446 return Res;
16447}