blob: 80ef3327537d0c0fd225a3e45f9c11e3df4d6ab2 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000017#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000019#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000022#include "llvm/ADT/SmallSet.h"
23#include "llvm/ADT/Statistic.h"
24#include "llvm/ADT/StringExtras.h"
25#include "llvm/ADT/VariadicFunction.h"
Evan Cheng55d42002011-01-08 01:24:27 +000026#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000028#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000030#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000031#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000033#include "llvm/IR/CallingConv.h"
34#include "llvm/IR/Constants.h"
35#include "llvm/IR/DerivedTypes.h"
36#include "llvm/IR/Function.h"
37#include "llvm/IR/GlobalAlias.h"
38#include "llvm/IR/GlobalVariable.h"
39#include "llvm/IR/Instructions.h"
40#include "llvm/IR/Intrinsics.h"
41#include "llvm/IR/LLVMContext.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000042#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000043#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000044#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/MC/MCSymbol.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Joerg Sonnenberger78cab942012-08-10 10:53:56 +000052#include <cctype>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053using namespace llvm;
54
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Evan Cheng10e86422008-04-25 19:11:04 +000057// Forward declarations.
Andrew Trickac6d9be2013-05-25 02:42:55 +000058static SDValue getMOVL(SelectionDAG &DAG, SDLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000059 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000060
Elena Demikhovsky83952512013-07-31 11:35:14 +000061static SDValue ExtractSubVector(SDValue Vec, unsigned IdxVal,
62 SelectionDAG &DAG, SDLoc dl,
63 unsigned vectorWidth) {
64 assert((vectorWidth == 128 || vectorWidth == 256) &&
65 "Unsupported vector width");
David Greenea5f26012011-02-07 19:36:54 +000066 EVT VT = Vec.getValueType();
David Greenea5f26012011-02-07 19:36:54 +000067 EVT ElVT = VT.getVectorElementType();
Elena Demikhovsky83952512013-07-31 11:35:14 +000068 unsigned Factor = VT.getSizeInBits()/vectorWidth;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000069 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
70 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000071
72 // Extract from UNDEF is UNDEF.
73 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000074 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000075
Elena Demikhovsky83952512013-07-31 11:35:14 +000076 // Extract the relevant vectorWidth bits. Generate an EXTRACT_SUBVECTOR
77 unsigned ElemsPerChunk = vectorWidth / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000078
Elena Demikhovsky83952512013-07-31 11:35:14 +000079 // This is the index of the first element of the vectorWidth-bit chunk
Craig Topperb14940a2012-04-22 20:55:18 +000080 // we want.
Elena Demikhovsky83952512013-07-31 11:35:14 +000081 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / vectorWidth)
Craig Topperb14940a2012-04-22 20:55:18 +000082 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000083
Benjamin Kramer02c2ecf2013-03-07 18:48:40 +000084 // If the input is a buildvector just emit a smaller one.
85 if (Vec.getOpcode() == ISD::BUILD_VECTOR)
86 return DAG.getNode(ISD::BUILD_VECTOR, dl, ResultVT,
87 Vec->op_begin()+NormalizedIdxVal, ElemsPerChunk);
88
Craig Topperb8d9da12012-09-06 06:09:01 +000089 SDValue VecIdx = DAG.getIntPtrConstant(NormalizedIdxVal);
Craig Topperb14940a2012-04-22 20:55:18 +000090 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
91 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000092
Craig Topperb14940a2012-04-22 20:55:18 +000093 return Result;
Elena Demikhovsky83952512013-07-31 11:35:14 +000094
95}
96/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
97/// sets things up to match to an AVX VEXTRACTF128 / VEXTRACTI128
98/// or AVX-512 VEXTRACTF32x4 / VEXTRACTI32x4
99/// instructions or a simple subregister reference. Idx is an index in the
100/// 128 bits we want. It need not be aligned to a 128-bit bounday. That makes
101/// lowering EXTRACT_VECTOR_ELT operations easier.
102static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
103 SelectionDAG &DAG, SDLoc dl) {
Elena Demikhovsky093043c2013-07-31 12:03:08 +0000104 assert((Vec.getValueType().is256BitVector() ||
105 Vec.getValueType().is512BitVector()) && "Unexpected vector size!");
Elena Demikhovsky83952512013-07-31 11:35:14 +0000106 return ExtractSubVector(Vec, IdxVal, DAG, dl, 128);
David Greenea5f26012011-02-07 19:36:54 +0000107}
108
Elena Demikhovsky83952512013-07-31 11:35:14 +0000109/// Generate a DAG to grab 256-bits from a 512-bit vector.
110static SDValue Extract256BitVector(SDValue Vec, unsigned IdxVal,
111 SelectionDAG &DAG, SDLoc dl) {
112 assert(Vec.getValueType().is512BitVector() && "Unexpected vector size!");
113 return ExtractSubVector(Vec, IdxVal, DAG, dl, 256);
114}
115
116static SDValue InsertSubVector(SDValue Result, SDValue Vec,
117 unsigned IdxVal, SelectionDAG &DAG,
118 SDLoc dl, unsigned vectorWidth) {
119 assert((vectorWidth == 128 || vectorWidth == 256) &&
120 "Unsupported vector width");
121 // Inserting UNDEF is Result
122 if (Vec.getOpcode() == ISD::UNDEF)
123 return Result;
124 EVT VT = Vec.getValueType();
125 EVT ElVT = VT.getVectorElementType();
126 EVT ResultVT = Result.getValueType();
127
128 // Insert the relevant vectorWidth bits.
129 unsigned ElemsPerChunk = vectorWidth/ElVT.getSizeInBits();
130
131 // This is the index of the first element of the vectorWidth-bit chunk
132 // we want.
133 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/vectorWidth)
134 * ElemsPerChunk);
135
136 SDValue VecIdx = DAG.getIntPtrConstant(NormalizedIdxVal);
137 return DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
138 VecIdx);
139}
David Greenea5f26012011-02-07 19:36:54 +0000140/// Generate a DAG to put 128-bits into a vector > 128 bits. This
Elena Demikhovsky83952512013-07-31 11:35:14 +0000141/// sets things up to match to an AVX VINSERTF128/VINSERTI128 or
142/// AVX-512 VINSERTF32x4/VINSERTI32x4 instructions or a
David Greene6b381262011-02-09 15:32:06 +0000143/// simple superregister reference. Idx is an index in the 128 bits
144/// we want. It need not be aligned to a 128-bit bounday. That makes
145/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +0000146static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
147 unsigned IdxVal, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000148 SDLoc dl) {
Elena Demikhovsky83952512013-07-31 11:35:14 +0000149 assert(Vec.getValueType().is128BitVector() && "Unexpected vector size!");
150 return InsertSubVector(Result, Vec, IdxVal, DAG, dl, 128);
151}
Craig Topper703c38b2012-06-20 05:39:26 +0000152
Elena Demikhovsky83952512013-07-31 11:35:14 +0000153static SDValue Insert256BitVector(SDValue Result, SDValue Vec,
154 unsigned IdxVal, SelectionDAG &DAG,
155 SDLoc dl) {
156 assert(Vec.getValueType().is256BitVector() && "Unexpected vector size!");
157 return InsertSubVector(Result, Vec, IdxVal, DAG, dl, 256);
David Greenea5f26012011-02-07 19:36:54 +0000158}
159
Craig Topper4c7972d2012-04-22 18:15:59 +0000160/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
161/// instructions. This is used because creating CONCAT_VECTOR nodes of
162/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
163/// large BUILD_VECTORS.
164static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
165 unsigned NumElems, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000166 SDLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000167 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
168 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000169}
170
Elena Demikhovsky83952512013-07-31 11:35:14 +0000171static SDValue Concat256BitVectors(SDValue V1, SDValue V2, EVT VT,
172 unsigned NumElems, SelectionDAG &DAG,
173 SDLoc dl) {
174 SDValue V = Insert256BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
175 return Insert256BitVector(V, V2, NumElems/2, DAG, dl);
176}
177
Chris Lattnerf0144122009-07-28 03:13:23 +0000178static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000179 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
180 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000181
Evan Cheng2bffee22011-02-01 01:14:13 +0000182 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000183 if (is64Bit)
Bill Wendlinga44489d2012-06-26 10:05:06 +0000184 return new X86_64MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000185 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000186 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000187
Rafael Espindolad6b43a32012-06-19 00:48:28 +0000188 if (Subtarget->isTargetLinux())
189 return new X86LinuxTargetObjectFile();
Evan Cheng203576a2011-07-20 19:50:42 +0000190 if (Subtarget->isTargetELF())
191 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000192 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000193 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000194 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000195}
196
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000197X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000198 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000199 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000200 X86ScalarSSEf64 = Subtarget->hasSSE2();
201 X86ScalarSSEf32 = Subtarget->hasSSE1();
Micah Villmow3574eca2012-10-08 16:38:25 +0000202 TD = getDataLayout();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000203
Bill Wendling13bbe1f2013-04-05 21:52:40 +0000204 resetOperationActions();
205}
206
207void X86TargetLowering::resetOperationActions() {
208 const TargetMachine &TM = getTargetMachine();
209 static bool FirstTimeThrough = true;
210
211 // If none of the target options have changed, then we don't need to reset the
212 // operation actions.
213 if (!FirstTimeThrough && TO == TM.Options) return;
214
215 if (!FirstTimeThrough) {
216 // Reinitialize the actions.
217 initActions();
218 FirstTimeThrough = false;
219 }
220
221 TO = TM.Options;
222
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000223 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000224 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225
226 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000227 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000228 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
229 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000230
Eric Christopherde5e1012011-03-11 01:05:58 +0000231 // For 64-bit since we have so many registers use the ILP scheduler, for
232 // 32-bit code use the register pressure specific scheduling.
Preston Gurdc0f0a932012-05-02 22:02:02 +0000233 // For Atom, always use ILP scheduling.
Chad Rosiera20e1e72012-08-01 18:39:17 +0000234 if (Subtarget->isAtom())
Eric Christopherde5e1012011-03-11 01:05:58 +0000235 setSchedulingPreference(Sched::ILP);
Preston Gurdc0f0a932012-05-02 22:02:02 +0000236 else if (Subtarget->is64Bit())
237 setSchedulingPreference(Sched::ILP);
Eric Christopherde5e1012011-03-11 01:05:58 +0000238 else
239 setSchedulingPreference(Sched::RegPressure);
Bill Wendlinga5e5ba62013-06-07 21:00:34 +0000240 const X86RegisterInfo *RegInfo =
241 static_cast<const X86RegisterInfo*>(TM.getRegisterInfo());
Michael Liaoc5c970e2012-10-31 04:14:09 +0000242 setStackPointerRegisterToSaveRestore(RegInfo->getStackRegister());
Evan Cheng714554d2006-03-16 21:47:42 +0000243
Preston Gurd9a2cfff2013-03-04 18:13:57 +0000244 // Bypass expensive divides on Atom when compiling with O2
245 if (Subtarget->hasSlowDivide() && TM.getOptLevel() >= CodeGenOpt::Default) {
Preston Gurd8d662b52012-10-04 21:33:40 +0000246 addBypassSlowDiv(32, 8);
Preston Gurd9a2cfff2013-03-04 18:13:57 +0000247 if (Subtarget->is64Bit())
248 addBypassSlowDiv(64, 16);
249 }
Preston Gurd2e2efd92012-09-04 18:22:17 +0000250
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000251 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000252 // Setup Windows compiler runtime calls.
253 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000254 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000255 setLibcallName(RTLIB::SREM_I64, "_allrem");
256 setLibcallName(RTLIB::UREM_I64, "_aullrem");
257 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000258 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000259 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000260 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
261 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
262 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000263
264 // The _ftol2 runtime function has an unusual calling conv, which
265 // is modeled by a special pseudo-instruction.
266 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
267 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
268 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
269 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000270 }
271
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000272 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000273 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000274 setUseUnderscoreSetJmp(false);
275 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000276 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000277 // MS runtime is weird: it exports _setjmp, but longjmp!
278 setUseUnderscoreSetJmp(true);
279 setUseUnderscoreLongJmp(false);
280 } else {
281 setUseUnderscoreSetJmp(true);
282 setUseUnderscoreLongJmp(true);
283 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000284
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000285 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000286 addRegisterClass(MVT::i8, &X86::GR8RegClass);
287 addRegisterClass(MVT::i16, &X86::GR16RegClass);
288 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000289 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000290 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000291
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000293
Scott Michelfdc40a02009-02-17 22:15:04 +0000294 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000296 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000298 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
300 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000301
302 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
304 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
305 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
306 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
307 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
308 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000309
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000310 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
311 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
313 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
314 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000315
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000318 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000319 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000320 // We have an algorithm for SSE2->double, and we turn this into a
321 // 64-bit FILD followed by conditional FADD for other targets.
322 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000323 // We have an algorithm for SSE2, and we turn this into a 64-bit
324 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000325 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000327
328 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
329 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
331 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000332
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000333 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000334 // SSE has no i16 to fp conversion, only i32
335 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000337 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000339 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
341 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000342 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000343 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
345 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000346 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000347
Dale Johannesen73328d12007-09-19 23:55:34 +0000348 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
349 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
351 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000352
Evan Cheng02568ff2006-01-30 22:13:22 +0000353 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
354 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
356 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000357
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000358 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000360 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000362 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
364 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000365 }
366
367 // Handle FP_TO_UINT by promoting the destination to a larger signed
368 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
370 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
371 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000372
Evan Cheng25ab6902006-09-08 06:48:29 +0000373 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
375 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000376 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000377 // Since AVX is a superset of SSE3, only check for SSE here.
378 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000379 // Expand FP_TO_UINT into a select.
380 // FIXME: We would like to use a Custom expander here eventually to do
381 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000383 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000384 // With SSE3 we can use fisttpll to convert to a signed i64; without
385 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000387 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000388
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000389 if (isTargetFTOL()) {
390 // Use the _ftol2 runtime function, which has a pseudo-instruction
391 // to handle its weird calling convention.
392 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
393 }
394
Chris Lattner399610a2006-12-05 18:22:22 +0000395 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000396 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000397 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
398 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000399 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000400 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000401 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000402 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000403 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000404 }
Chris Lattner21f66852005-12-23 05:15:23 +0000405
Dan Gohmanb00ee212008-02-18 19:34:53 +0000406 // Scalar integer divide and remainder are lowered to use operations that
407 // produce two results, to match the available instructions. This exposes
408 // the two-result form to trivial CSE, which is able to combine x/y and x%y
409 // into a single instruction.
410 //
411 // Scalar integer multiply-high is also lowered to use two-result
412 // operations, to match the available instructions. However, plain multiply
413 // (low) operations are left as Legal, as there are single-result
414 // instructions for this in x86. Using the two-result multiply instructions
415 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000416 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000417 MVT VT = IntVTs[i];
418 setOperationAction(ISD::MULHS, VT, Expand);
419 setOperationAction(ISD::MULHU, VT, Expand);
420 setOperationAction(ISD::SDIV, VT, Expand);
421 setOperationAction(ISD::UDIV, VT, Expand);
422 setOperationAction(ISD::SREM, VT, Expand);
423 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000424
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000425 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000426 setOperationAction(ISD::ADDC, VT, Custom);
427 setOperationAction(ISD::ADDE, VT, Custom);
428 setOperationAction(ISD::SUBC, VT, Custom);
429 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000430 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000431
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
433 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Tom Stellard3ef53832013-03-08 15:36:57 +0000434 setOperationAction(ISD::BR_CC , MVT::f32, Expand);
435 setOperationAction(ISD::BR_CC , MVT::f64, Expand);
436 setOperationAction(ISD::BR_CC , MVT::f80, Expand);
437 setOperationAction(ISD::BR_CC , MVT::i8, Expand);
438 setOperationAction(ISD::BR_CC , MVT::i16, Expand);
439 setOperationAction(ISD::BR_CC , MVT::i32, Expand);
440 setOperationAction(ISD::BR_CC , MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000442 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
444 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
445 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
446 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
447 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
448 setOperationAction(ISD::FREM , MVT::f32 , Expand);
449 setOperationAction(ISD::FREM , MVT::f64 , Expand);
450 setOperationAction(ISD::FREM , MVT::f80 , Expand);
451 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000452
Chandler Carruth77821022011-12-24 12:12:34 +0000453 // Promote the i8 variants and force them on up to i32 which has a shorter
454 // encoding.
455 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
456 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
457 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
458 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000459 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000460 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
461 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
462 if (Subtarget->is64Bit())
463 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000464 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000465 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
466 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
467 if (Subtarget->is64Bit())
468 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
469 }
Craig Topper37f21672011-10-11 06:44:02 +0000470
471 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000472 // When promoting the i8 variants, force them to i32 for a shorter
473 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000474 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000475 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
476 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
477 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000478 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
479 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
480 if (Subtarget->is64Bit())
481 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000482 } else {
483 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
484 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
485 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000486 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
487 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
488 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
489 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000490 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000491 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
492 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000493 }
494
Benjamin Kramer1292c222010-12-04 20:32:23 +0000495 if (Subtarget->hasPOPCNT()) {
496 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
497 } else {
498 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
499 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
500 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
501 if (Subtarget->is64Bit())
502 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
503 }
504
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
506 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000507
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000508 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000509 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000510 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000511 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000512 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000513 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
514 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
515 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
516 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
517 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000518 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000519 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
520 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
521 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
522 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000523 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000525 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000526 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Hal Finkele9150472013-03-27 19:10:42 +0000528 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Michael Liao6c0e04c2012-10-15 22:39:43 +0000529 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
Michael Liao281ae5a2012-10-17 02:22:27 +0000530 // support continuation, user-level threading, and etc.. As a result, no
Michael Liao6c0e04c2012-10-15 22:39:43 +0000531 // other SjLj exception interfaces are implemented and please don't build
532 // your own exception handling based on them.
533 // LLVM/Clang supports zero-cost DWARF exception handling.
534 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
535 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000536
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000537 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
539 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
540 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
541 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000542 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
544 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000545 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000546 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
548 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
549 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
550 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000551 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000552 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000553 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
555 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
556 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000557 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
559 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
560 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000561 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000562
Craig Topper1accb7e2012-01-10 06:54:16 +0000563 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000564 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000565
Eli Friedman14648462011-07-27 22:21:52 +0000566 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000567
Mon P Wang63307c32008-05-05 19:05:59 +0000568 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000569 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000570 MVT VT = IntVTs[i];
571 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
572 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000573 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000574 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000575
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000576 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000577 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
579 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
580 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
581 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
582 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
583 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
584 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Michael Liaoe5e8f762012-09-25 18:08:13 +0000585 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i64, Custom);
586 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i64, Custom);
587 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i64, Custom);
588 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000589 }
590
Eli Friedman43f51ae2011-08-26 21:21:21 +0000591 if (Subtarget->hasCmpxchg16b()) {
592 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
593 }
594
Evan Cheng3c992d22006-03-07 02:02:57 +0000595 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000596 if (!Subtarget->isTargetDarwin() &&
597 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000598 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000599 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000600 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000601
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000602 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000603 setExceptionPointerRegister(X86::RAX);
604 setExceptionSelectorRegister(X86::RDX);
605 } else {
606 setExceptionPointerRegister(X86::EAX);
607 setExceptionSelectorRegister(X86::EDX);
608 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
610 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000611
Duncan Sands4a544a72011-09-06 13:37:06 +0000612 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
613 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000614
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Shuxin Yang970755e2012-10-19 20:11:16 +0000616 setOperationAction(ISD::DEBUGTRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000617
Nate Begemanacc398c2006-01-25 18:21:52 +0000618 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 setOperationAction(ISD::VASTART , MVT::Other, Custom);
620 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Nico Rieck944061c2013-07-29 13:07:06 +0000621 if (Subtarget->is64Bit() && !Subtarget->isTargetWin64()) {
622 // TargetInfo::X86_64ABIBuiltinVaList
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 setOperationAction(ISD::VAARG , MVT::Other, Custom);
624 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000625 } else {
Nico Rieck944061c2013-07-29 13:07:06 +0000626 // TargetInfo::CharPtrBuiltinVaList
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::VAARG , MVT::Other, Expand);
628 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000629 }
Evan Chengae642192007-03-02 23:16:35 +0000630
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
632 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000633
634 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
635 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
636 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000637 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000638 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
639 MVT::i64 : MVT::i32, Custom);
640 else
641 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
642 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000643
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000644 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000645 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000646 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000647 addRegisterClass(MVT::f32, &X86::FR32RegClass);
648 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000649
Evan Cheng223547a2006-01-31 22:28:30 +0000650 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::FABS , MVT::f64, Custom);
652 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000653
654 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000655 setOperationAction(ISD::FNEG , MVT::f64, Custom);
656 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000657
Evan Cheng68c47cb2007-01-05 07:55:56 +0000658 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
660 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000661
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000662 // Lower this to FGETSIGNx86 plus an AND.
663 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
664 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
665
Evan Chengd25e9e82006-02-02 00:28:23 +0000666 // We don't support sin/cos/fmod
Evan Cheng8688a582013-01-29 02:32:37 +0000667 setOperationAction(ISD::FSIN , MVT::f64, Expand);
668 setOperationAction(ISD::FCOS , MVT::f64, Expand);
669 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
670 setOperationAction(ISD::FSIN , MVT::f32, Expand);
671 setOperationAction(ISD::FCOS , MVT::f32, Expand);
672 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000673
Chris Lattnera54aa942006-01-29 06:26:08 +0000674 // Expand FP immediates into loads from the stack, except for the special
675 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000676 addLegalFPImmediate(APFloat(+0.0)); // xorpd
677 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000678 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000679 // Use SSE for f32, x87 for f64.
680 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000681 addRegisterClass(MVT::f32, &X86::FR32RegClass);
682 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000683
684 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000686
687 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000688 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000689
Owen Anderson825b72b2009-08-11 20:47:22 +0000690 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000691
692 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000693 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
694 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000695
696 // We don't support sin/cos/fmod
Evan Cheng8688a582013-01-29 02:32:37 +0000697 setOperationAction(ISD::FSIN , MVT::f32, Expand);
698 setOperationAction(ISD::FCOS , MVT::f32, Expand);
699 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000700
Nate Begemane1795842008-02-14 08:57:00 +0000701 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000702 addLegalFPImmediate(APFloat(+0.0f)); // xorps
703 addLegalFPImmediate(APFloat(+0.0)); // FLD0
704 addLegalFPImmediate(APFloat(+1.0)); // FLD1
705 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
706 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
707
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000708 if (!TM.Options.UnsafeFPMath) {
Evan Cheng8688a582013-01-29 02:32:37 +0000709 setOperationAction(ISD::FSIN , MVT::f64, Expand);
710 setOperationAction(ISD::FCOS , MVT::f64, Expand);
711 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000712 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000713 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000714 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000715 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000716 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
717 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000718
Owen Anderson825b72b2009-08-11 20:47:22 +0000719 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
720 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
721 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
722 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000723
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000724 if (!TM.Options.UnsafeFPMath) {
Evan Cheng8688a582013-01-29 02:32:37 +0000725 setOperationAction(ISD::FSIN , MVT::f64, Expand);
726 setOperationAction(ISD::FSIN , MVT::f32, Expand);
727 setOperationAction(ISD::FCOS , MVT::f64, Expand);
728 setOperationAction(ISD::FCOS , MVT::f32, Expand);
729 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
730 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000731 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000732 addLegalFPImmediate(APFloat(+0.0)); // FLD0
733 addLegalFPImmediate(APFloat(+1.0)); // FLD1
734 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
735 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000736 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
737 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
738 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
739 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000740 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000741
Cameron Zwarich33390842011-07-08 21:39:21 +0000742 // We don't support FMA.
743 setOperationAction(ISD::FMA, MVT::f64, Expand);
744 setOperationAction(ISD::FMA, MVT::f32, Expand);
745
Dale Johannesen59a58732007-08-05 18:49:15 +0000746 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000747 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000748 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000749 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
750 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000751 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000752 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000753 addLegalFPImmediate(TmpFlt); // FLD0
754 TmpFlt.changeSign();
755 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000756
757 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000758 APFloat TmpFlt2(+1.0);
759 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
760 &ignored);
761 addLegalFPImmediate(TmpFlt2); // FLD1
762 TmpFlt2.changeSign();
763 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
764 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000765
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000766 if (!TM.Options.UnsafeFPMath) {
Evan Cheng8688a582013-01-29 02:32:37 +0000767 setOperationAction(ISD::FSIN , MVT::f80, Expand);
768 setOperationAction(ISD::FCOS , MVT::f80, Expand);
769 setOperationAction(ISD::FSINCOS, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000770 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000771
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000772 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
773 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
774 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
775 setOperationAction(ISD::FRINT, MVT::f80, Expand);
776 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000777 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000778 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000779
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000780 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
782 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
783 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000784
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 setOperationAction(ISD::FLOG, MVT::f80, Expand);
786 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
787 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
788 setOperationAction(ISD::FEXP, MVT::f80, Expand);
789 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000790
Mon P Wangf007a8b2008-11-06 05:31:54 +0000791 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000792 // (for widening) or expand (for scalarization). Then we will selectively
793 // turn on ones that can be effectively codegen'd.
Craig Topper55de3392012-11-14 06:41:09 +0000794 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
795 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Craig Topper49010472012-11-15 06:51:10 +0000796 MVT VT = (MVT::SimpleValueType)i;
Craig Topper55de3392012-11-14 06:41:09 +0000797 setOperationAction(ISD::ADD , VT, Expand);
798 setOperationAction(ISD::SUB , VT, Expand);
799 setOperationAction(ISD::FADD, VT, Expand);
800 setOperationAction(ISD::FNEG, VT, Expand);
801 setOperationAction(ISD::FSUB, VT, Expand);
802 setOperationAction(ISD::MUL , VT, Expand);
803 setOperationAction(ISD::FMUL, VT, Expand);
804 setOperationAction(ISD::SDIV, VT, Expand);
805 setOperationAction(ISD::UDIV, VT, Expand);
806 setOperationAction(ISD::FDIV, VT, Expand);
807 setOperationAction(ISD::SREM, VT, Expand);
808 setOperationAction(ISD::UREM, VT, Expand);
809 setOperationAction(ISD::LOAD, VT, Expand);
810 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Expand);
811 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT,Expand);
812 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
813 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT,Expand);
814 setOperationAction(ISD::INSERT_SUBVECTOR, VT,Expand);
815 setOperationAction(ISD::FABS, VT, Expand);
816 setOperationAction(ISD::FSIN, VT, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000817 setOperationAction(ISD::FSINCOS, VT, Expand);
Craig Topper55de3392012-11-14 06:41:09 +0000818 setOperationAction(ISD::FCOS, VT, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000819 setOperationAction(ISD::FSINCOS, VT, Expand);
Craig Topper55de3392012-11-14 06:41:09 +0000820 setOperationAction(ISD::FREM, VT, Expand);
821 setOperationAction(ISD::FMA, VT, Expand);
822 setOperationAction(ISD::FPOWI, VT, Expand);
823 setOperationAction(ISD::FSQRT, VT, Expand);
824 setOperationAction(ISD::FCOPYSIGN, VT, Expand);
825 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000826 setOperationAction(ISD::FCEIL, VT, Expand);
827 setOperationAction(ISD::FTRUNC, VT, Expand);
828 setOperationAction(ISD::FRINT, VT, Expand);
829 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Craig Topper55de3392012-11-14 06:41:09 +0000830 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
831 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
832 setOperationAction(ISD::SDIVREM, VT, Expand);
833 setOperationAction(ISD::UDIVREM, VT, Expand);
834 setOperationAction(ISD::FPOW, VT, Expand);
835 setOperationAction(ISD::CTPOP, VT, Expand);
836 setOperationAction(ISD::CTTZ, VT, Expand);
837 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
838 setOperationAction(ISD::CTLZ, VT, Expand);
839 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
840 setOperationAction(ISD::SHL, VT, Expand);
841 setOperationAction(ISD::SRA, VT, Expand);
842 setOperationAction(ISD::SRL, VT, Expand);
843 setOperationAction(ISD::ROTL, VT, Expand);
844 setOperationAction(ISD::ROTR, VT, Expand);
845 setOperationAction(ISD::BSWAP, VT, Expand);
846 setOperationAction(ISD::SETCC, VT, Expand);
847 setOperationAction(ISD::FLOG, VT, Expand);
848 setOperationAction(ISD::FLOG2, VT, Expand);
849 setOperationAction(ISD::FLOG10, VT, Expand);
850 setOperationAction(ISD::FEXP, VT, Expand);
851 setOperationAction(ISD::FEXP2, VT, Expand);
852 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
853 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
854 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
855 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
856 setOperationAction(ISD::SIGN_EXTEND_INREG, VT,Expand);
857 setOperationAction(ISD::TRUNCATE, VT, Expand);
858 setOperationAction(ISD::SIGN_EXTEND, VT, Expand);
859 setOperationAction(ISD::ZERO_EXTEND, VT, Expand);
860 setOperationAction(ISD::ANY_EXTEND, VT, Expand);
861 setOperationAction(ISD::VSELECT, VT, Expand);
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000862 for (int InnerVT = MVT::FIRST_VECTOR_VALUETYPE;
863 InnerVT <= MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
Craig Topper55de3392012-11-14 06:41:09 +0000864 setTruncStoreAction(VT,
Dan Gohman2e141d72009-12-14 23:40:38 +0000865 (MVT::SimpleValueType)InnerVT, Expand);
Craig Topper55de3392012-11-14 06:41:09 +0000866 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
867 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
868 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000869 }
870
Evan Chengc7ce29b2009-02-13 22:36:38 +0000871 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
872 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000873 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000874 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000875 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000876 }
877
Dale Johannesen0488fb62010-09-30 23:57:10 +0000878 // MMX-sized vectors (other than x86mmx) are expected to be expanded
879 // into smaller operations.
880 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
881 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
882 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
883 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
884 setOperationAction(ISD::AND, MVT::v8i8, Expand);
885 setOperationAction(ISD::AND, MVT::v4i16, Expand);
886 setOperationAction(ISD::AND, MVT::v2i32, Expand);
887 setOperationAction(ISD::AND, MVT::v1i64, Expand);
888 setOperationAction(ISD::OR, MVT::v8i8, Expand);
889 setOperationAction(ISD::OR, MVT::v4i16, Expand);
890 setOperationAction(ISD::OR, MVT::v2i32, Expand);
891 setOperationAction(ISD::OR, MVT::v1i64, Expand);
892 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
893 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
894 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
895 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
896 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
897 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
898 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
899 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
900 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
901 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
902 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
903 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
904 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000905 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
906 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
907 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
908 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000909
Craig Topper1accb7e2012-01-10 06:54:16 +0000910 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000911 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000912
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
914 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
915 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
916 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
917 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
918 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Craig Topper43620672012-09-08 07:31:51 +0000919 setOperationAction(ISD::FABS, MVT::v4f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
921 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
922 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
923 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
924 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000925 }
926
Craig Topper1accb7e2012-01-10 06:54:16 +0000927 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000928 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000929
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000930 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
931 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000932 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
933 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
934 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
935 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000936
Owen Anderson825b72b2009-08-11 20:47:22 +0000937 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
938 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
939 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
940 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Benjamin Kramer2f8a6cd2012-12-22 16:07:56 +0000941 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000942 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
943 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
944 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
945 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
946 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
947 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
948 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
949 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
950 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
951 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
952 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
953 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Craig Topper43620672012-09-08 07:31:51 +0000954 setOperationAction(ISD::FABS, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000955
Nadav Rotem354efd82011-09-18 14:57:03 +0000956 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000957 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
958 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
959 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000960
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
962 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
963 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000966
Evan Cheng2c3ae372006-04-12 21:21:57 +0000967 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000968 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +0000969 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000970 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000971 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000972 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000973 // Do not attempt to custom lower non-128-bit vectors
974 if (!VT.is128BitVector())
975 continue;
Craig Topper0d1f1762012-08-12 00:34:56 +0000976 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
977 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
978 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000979 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000980
Owen Anderson825b72b2009-08-11 20:47:22 +0000981 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
982 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
983 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
984 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
985 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
986 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000987
Nate Begemancdd1eec2008-02-12 22:51:28 +0000988 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000989 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
990 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000991 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000992
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000993 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Craig Topper31a207a2012-05-04 06:39:13 +0000994 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +0000995 MVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000996
997 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000998 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000999 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001000
Craig Topper0d1f1762012-08-12 00:34:56 +00001001 setOperationAction(ISD::AND, VT, Promote);
1002 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
1003 setOperationAction(ISD::OR, VT, Promote);
1004 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
1005 setOperationAction(ISD::XOR, VT, Promote);
1006 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
1007 setOperationAction(ISD::LOAD, VT, Promote);
1008 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
1009 setOperationAction(ISD::SELECT, VT, Promote);
1010 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +00001011 }
Evan Cheng2c3ae372006-04-12 21:21:57 +00001012
Owen Anderson825b72b2009-08-11 20:47:22 +00001013 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +00001014
Evan Cheng2c3ae372006-04-12 21:21:57 +00001015 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +00001016 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
1017 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
1018 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
1019 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001020
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
1022 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Michael Liaob8150d82012-09-10 18:33:51 +00001023
Michael Liaoa7554632012-10-23 17:36:08 +00001024 setOperationAction(ISD::UINT_TO_FP, MVT::v4i8, Custom);
1025 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
Michael Liao991b6a22012-10-24 04:09:32 +00001026 // As there is no 64-bit GPR available, we need build a special custom
1027 // sequence to convert from v2i32 to v2f32.
1028 if (!Subtarget->is64Bit())
1029 setOperationAction(ISD::UINT_TO_FP, MVT::v2f32, Custom);
Michael Liaoa7554632012-10-23 17:36:08 +00001030
Michael Liao9d796db2012-10-10 16:32:15 +00001031 setOperationAction(ISD::FP_EXTEND, MVT::v2f32, Custom);
Michael Liao44c2d612012-10-10 16:53:28 +00001032 setOperationAction(ISD::FP_ROUND, MVT::v2f32, Custom);
Michael Liao9d796db2012-10-10 16:32:15 +00001033
Michael Liaob8150d82012-09-10 18:33:51 +00001034 setLoadExtAction(ISD::EXTLOAD, MVT::v2f32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +00001035 }
Evan Chengc7ce29b2009-02-13 22:36:38 +00001036
Justin Holewinski320185f2013-07-26 13:28:29 +00001037 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +00001038 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
1039 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
1040 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
1041 setOperationAction(ISD::FRINT, MVT::f32, Legal);
1042 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
1043 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
1044 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
1045 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
1046 setOperationAction(ISD::FRINT, MVT::f64, Legal);
1047 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
1048
Craig Topper12fb5c62012-09-08 17:42:27 +00001049 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
Craig Topperd5775522012-11-16 06:37:56 +00001050 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
1051 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
1052 setOperationAction(ISD::FRINT, MVT::v4f32, Legal);
1053 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001054 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
Craig Topperd5775522012-11-16 06:37:56 +00001055 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
1056 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
1057 setOperationAction(ISD::FRINT, MVT::v2f64, Legal);
1058 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001059
Nate Begeman14d12ca2008-02-11 04:19:36 +00001060 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +00001061 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001062
Nadav Rotemfbad25e2011-09-11 15:02:23 +00001063 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
1064 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
1065 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
1066 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
1067 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +00001068
Nate Begeman14d12ca2008-02-11 04:19:36 +00001069 // i8 and i16 vectors are custom , because the source register and source
1070 // source memory operand types are not the same width. f32 vectors are
1071 // custom since the immediate controlling the insert encodes additional
1072 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +00001073 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
1074 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
1075 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
1076 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001077
Owen Anderson825b72b2009-08-11 20:47:22 +00001078 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
1079 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
1080 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
1081 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001082
Pete Coopera77214a2011-11-14 19:38:42 +00001083 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +00001084 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +00001085 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +00001086 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
1087 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001088 }
1089 }
Evan Cheng470a6ad2006-02-22 02:26:30 +00001090
Craig Topper1accb7e2012-01-10 06:54:16 +00001091 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001092 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001093 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +00001094
Nadav Rotem43012222011-05-11 08:12:09 +00001095 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001096 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +00001097
Nadav Rotem43012222011-05-11 08:12:09 +00001098 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +00001099 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001100
Michael Liao5c5f1902013-03-20 02:28:20 +00001101 // In the customized shift lowering, the legal cases in AVX2 will be
1102 // recognized.
1103 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1104 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001105
Michael Liao5c5f1902013-03-20 02:28:20 +00001106 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1107 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001108
Michael Liao5c5f1902013-03-20 02:28:20 +00001109 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001110
Nadav Rotem13f8cf52013-01-09 05:14:33 +00001111 setOperationAction(ISD::SDIV, MVT::v8i16, Custom);
1112 setOperationAction(ISD::SDIV, MVT::v4i32, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +00001113 }
1114
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001115 if (!TM.Options.UseSoftFloat && Subtarget->hasFp256()) {
Craig Topperc9099502012-04-20 06:31:50 +00001116 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1117 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1118 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1119 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1120 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1121 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001122
Owen Anderson825b72b2009-08-11 20:47:22 +00001123 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001124 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1125 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001126
Owen Anderson825b72b2009-08-11 20:47:22 +00001127 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1128 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1129 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1130 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1131 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001132 setOperationAction(ISD::FFLOOR, MVT::v8f32, Legal);
Craig Topperd5775522012-11-16 06:37:56 +00001133 setOperationAction(ISD::FCEIL, MVT::v8f32, Legal);
1134 setOperationAction(ISD::FTRUNC, MVT::v8f32, Legal);
1135 setOperationAction(ISD::FRINT, MVT::v8f32, Legal);
1136 setOperationAction(ISD::FNEARBYINT, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001137 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Craig Topper43620672012-09-08 07:31:51 +00001138 setOperationAction(ISD::FABS, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001139
Owen Anderson825b72b2009-08-11 20:47:22 +00001140 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1141 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1142 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1143 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1144 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001145 setOperationAction(ISD::FFLOOR, MVT::v4f64, Legal);
Craig Topperd5775522012-11-16 06:37:56 +00001146 setOperationAction(ISD::FCEIL, MVT::v4f64, Legal);
1147 setOperationAction(ISD::FTRUNC, MVT::v4f64, Legal);
1148 setOperationAction(ISD::FRINT, MVT::v4f64, Legal);
1149 setOperationAction(ISD::FNEARBYINT, MVT::v4f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001150 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
Craig Topper43620672012-09-08 07:31:51 +00001151 setOperationAction(ISD::FABS, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001152
Michael Liaobedcbd42012-10-16 18:14:11 +00001153 setOperationAction(ISD::TRUNCATE, MVT::v8i16, Custom);
Nadav Rotem3c22a442012-12-27 07:45:10 +00001154 setOperationAction(ISD::TRUNCATE, MVT::v4i32, Custom);
Michael Liaobedcbd42012-10-16 18:14:11 +00001155
1156 setOperationAction(ISD::FP_TO_SINT, MVT::v8i16, Custom);
1157
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001158 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
Benjamin Kramerb8f0d892013-03-31 12:49:15 +00001159 setOperationAction(ISD::SINT_TO_FP, MVT::v8i16, Promote);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001160 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001161 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001162
Michael Liaoa7554632012-10-23 17:36:08 +00001163 setOperationAction(ISD::ZERO_EXTEND, MVT::v8i32, Custom);
1164 setOperationAction(ISD::UINT_TO_FP, MVT::v8i8, Custom);
1165 setOperationAction(ISD::UINT_TO_FP, MVT::v8i16, Custom);
1166
Michael Liaob8150d82012-09-10 18:33:51 +00001167 setLoadExtAction(ISD::EXTLOAD, MVT::v4f32, Legal);
1168
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001169 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1170 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1171
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001172 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1173 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1174
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001175 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001176 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001177
Nadav Rotem13f8cf52013-01-09 05:14:33 +00001178 setOperationAction(ISD::SDIV, MVT::v16i16, Custom);
1179
Duncan Sands28b77e92011-09-06 19:07:46 +00001180 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1181 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1182 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1183 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001184
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001185 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1186 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1187 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1188
Craig Topperaaa643c2011-11-09 07:28:55 +00001189 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1190 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1191 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1192 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001193
Nadav Rotem0509db22012-12-28 05:45:24 +00001194 setOperationAction(ISD::SIGN_EXTEND, MVT::v4i64, Custom);
1195 setOperationAction(ISD::SIGN_EXTEND, MVT::v8i32, Custom);
1196 setOperationAction(ISD::ZERO_EXTEND, MVT::v4i64, Custom);
1197 setOperationAction(ISD::ZERO_EXTEND, MVT::v8i32, Custom);
1198 setOperationAction(ISD::ANY_EXTEND, MVT::v4i64, Custom);
1199 setOperationAction(ISD::ANY_EXTEND, MVT::v8i32, Custom);
Nadav Rotem1a330af2012-12-27 22:47:16 +00001200
Craig Topperbf404372012-08-31 15:40:30 +00001201 if (Subtarget->hasFMA() || Subtarget->hasFMA4()) {
Craig Topper3dcefc82012-11-21 05:36:24 +00001202 setOperationAction(ISD::FMA, MVT::v8f32, Legal);
1203 setOperationAction(ISD::FMA, MVT::v4f64, Legal);
1204 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
1205 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
1206 setOperationAction(ISD::FMA, MVT::f32, Legal);
1207 setOperationAction(ISD::FMA, MVT::f64, Legal);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001208 }
Craig Topper880ef452012-08-11 22:34:26 +00001209
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001210 if (Subtarget->hasInt256()) {
Craig Topperaaa643c2011-11-09 07:28:55 +00001211 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1212 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1213 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1214 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001215
Craig Topperaaa643c2011-11-09 07:28:55 +00001216 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1217 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1218 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1219 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001220
Craig Topperaaa643c2011-11-09 07:28:55 +00001221 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1222 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1223 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001224 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001225
1226 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001227
Nadav Rotem13f8cf52013-01-09 05:14:33 +00001228 setOperationAction(ISD::SDIV, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001229 } else {
1230 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1231 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1232 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1233 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1234
1235 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1236 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1237 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1238 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1239
1240 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1241 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1242 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1243 // Don't lower v32i8 because there is no 128-bit byte mul
1244 }
Craig Topper13894fa2011-08-24 06:14:18 +00001245
Michael Liao5c5f1902013-03-20 02:28:20 +00001246 // In the customized shift lowering, the legal cases in AVX2 will be
1247 // recognized.
1248 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1249 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1250
1251 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1252 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1253
1254 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
1255
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001256 // Custom lower several nodes for 256-bit types.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001257 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1258 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +00001259 MVT VT = (MVT::SimpleValueType)i;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001260
1261 // Extract subvector is special because the value type
1262 // (result) is 128-bit but the source is 256-bit wide.
1263 if (VT.is128BitVector())
Craig Topper0d1f1762012-08-12 00:34:56 +00001264 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001265
1266 // Do not attempt to custom lower other non-256-bit vectors
1267 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001268 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001269
Craig Topper0d1f1762012-08-12 00:34:56 +00001270 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
1271 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
1272 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
1273 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
1274 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
1275 setOperationAction(ISD::INSERT_SUBVECTOR, VT, Custom);
1276 setOperationAction(ISD::CONCAT_VECTORS, VT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001277 }
1278
David Greene54d8eba2011-01-27 22:38:56 +00001279 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001280 for (int i = MVT::v32i8; i != MVT::v4i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +00001281 MVT VT = (MVT::SimpleValueType)i;
David Greene54d8eba2011-01-27 22:38:56 +00001282
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001283 // Do not attempt to promote non-256-bit vectors
1284 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001285 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001286
Craig Topper0d1f1762012-08-12 00:34:56 +00001287 setOperationAction(ISD::AND, VT, Promote);
1288 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
1289 setOperationAction(ISD::OR, VT, Promote);
1290 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
1291 setOperationAction(ISD::XOR, VT, Promote);
1292 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
1293 setOperationAction(ISD::LOAD, VT, Promote);
1294 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
1295 setOperationAction(ISD::SELECT, VT, Promote);
1296 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001297 }
David Greene9b9838d2009-06-29 16:47:10 +00001298 }
1299
Elena Demikhovsky83952512013-07-31 11:35:14 +00001300 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX512()) {
1301 addRegisterClass(MVT::v16i32, &X86::VR512RegClass);
1302 addRegisterClass(MVT::v16f32, &X86::VR512RegClass);
1303 addRegisterClass(MVT::v8i64, &X86::VR512RegClass);
1304 addRegisterClass(MVT::v8f64, &X86::VR512RegClass);
1305
1306 addRegisterClass(MVT::v8i1, &X86::VK8RegClass);
1307 addRegisterClass(MVT::v16i1, &X86::VK16RegClass);
1308
1309 setLoadExtAction(ISD::EXTLOAD, MVT::v8f32, Legal);
1310 setOperationAction(ISD::LOAD, MVT::v16f32, Legal);
1311 setOperationAction(ISD::LOAD, MVT::v8f64, Legal);
1312 setOperationAction(ISD::LOAD, MVT::v8i64, Legal);
1313 setOperationAction(ISD::LOAD, MVT::v16i32, Legal);
1314 setOperationAction(ISD::LOAD, MVT::v16i1, Legal);
1315
1316 setOperationAction(ISD::FADD, MVT::v16f32, Legal);
1317 setOperationAction(ISD::FSUB, MVT::v16f32, Legal);
1318 setOperationAction(ISD::FMUL, MVT::v16f32, Legal);
1319 setOperationAction(ISD::FDIV, MVT::v16f32, Legal);
1320 setOperationAction(ISD::FSQRT, MVT::v16f32, Legal);
1321 setOperationAction(ISD::FNEG, MVT::v16f32, Custom);
1322
1323 setOperationAction(ISD::FADD, MVT::v8f64, Legal);
1324 setOperationAction(ISD::FSUB, MVT::v8f64, Legal);
1325 setOperationAction(ISD::FMUL, MVT::v8f64, Legal);
1326 setOperationAction(ISD::FDIV, MVT::v8f64, Legal);
1327 setOperationAction(ISD::FSQRT, MVT::v8f64, Legal);
1328 setOperationAction(ISD::FNEG, MVT::v8f64, Custom);
1329 setOperationAction(ISD::FMA, MVT::v8f64, Legal);
1330 setOperationAction(ISD::FMA, MVT::v16f32, Legal);
1331 setOperationAction(ISD::SDIV, MVT::v16i32, Custom);
1332
1333
1334 setOperationAction(ISD::FP_TO_SINT, MVT::v16i32, Legal);
1335 setOperationAction(ISD::FP_TO_UINT, MVT::v16i32, Legal);
1336 setOperationAction(ISD::FP_TO_UINT, MVT::v8i32, Legal);
1337 setOperationAction(ISD::SINT_TO_FP, MVT::v16i32, Legal);
1338 setOperationAction(ISD::UINT_TO_FP, MVT::v16i32, Legal);
1339 setOperationAction(ISD::UINT_TO_FP, MVT::v8i32, Legal);
1340 setOperationAction(ISD::FP_ROUND, MVT::v8f32, Legal);
1341 setOperationAction(ISD::FP_EXTEND, MVT::v8f32, Legal);
1342
1343 setOperationAction(ISD::TRUNCATE, MVT::i1, Legal);
1344 setOperationAction(ISD::TRUNCATE, MVT::v16i8, Custom);
1345 setOperationAction(ISD::TRUNCATE, MVT::v8i32, Custom);
1346 setOperationAction(ISD::TRUNCATE, MVT::v8i1, Custom);
1347 setOperationAction(ISD::TRUNCATE, MVT::v16i1, Custom);
1348 setOperationAction(ISD::ZERO_EXTEND, MVT::v16i32, Custom);
1349 setOperationAction(ISD::ZERO_EXTEND, MVT::v8i64, Custom);
1350 setOperationAction(ISD::SIGN_EXTEND, MVT::v16i32, Custom);
1351 setOperationAction(ISD::SIGN_EXTEND, MVT::v8i64, Custom);
1352 setOperationAction(ISD::SIGN_EXTEND, MVT::v16i8, Custom);
1353 setOperationAction(ISD::SIGN_EXTEND, MVT::v8i16, Custom);
1354 setOperationAction(ISD::SIGN_EXTEND, MVT::v16i16, Custom);
1355
1356 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f64, Custom);
1357 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i64, Custom);
1358 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16f32, Custom);
1359 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i32, Custom);
1360 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i1, Custom);
1361
1362 setOperationAction(ISD::SETCC, MVT::v16i1, Custom);
1363 setOperationAction(ISD::SETCC, MVT::v8i1, Custom);
1364
1365 setOperationAction(ISD::MUL, MVT::v8i64, Custom);
1366
1367 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i1, Custom);
1368 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i1, Custom);
1369 setOperationAction(ISD::SELECT, MVT::v8f64, Custom);
1370 setOperationAction(ISD::SELECT, MVT::v8i64, Custom);
1371 setOperationAction(ISD::SELECT, MVT::v16f32, Custom);
1372
1373 setOperationAction(ISD::ADD, MVT::v8i64, Legal);
1374 setOperationAction(ISD::ADD, MVT::v16i32, Legal);
1375
1376 setOperationAction(ISD::SUB, MVT::v8i64, Legal);
1377 setOperationAction(ISD::SUB, MVT::v16i32, Legal);
1378
1379 setOperationAction(ISD::MUL, MVT::v16i32, Legal);
1380
1381 setOperationAction(ISD::SRL, MVT::v8i64, Custom);
1382 setOperationAction(ISD::SRL, MVT::v16i32, Custom);
1383
1384 setOperationAction(ISD::SHL, MVT::v8i64, Custom);
1385 setOperationAction(ISD::SHL, MVT::v16i32, Custom);
1386
1387 setOperationAction(ISD::SRA, MVT::v8i64, Custom);
1388 setOperationAction(ISD::SRA, MVT::v16i32, Custom);
1389
1390 setOperationAction(ISD::AND, MVT::v8i64, Legal);
1391 setOperationAction(ISD::OR, MVT::v8i64, Legal);
1392 setOperationAction(ISD::XOR, MVT::v8i64, Legal);
1393
1394 // Custom lower several nodes.
1395 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1396 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
1397 MVT VT = (MVT::SimpleValueType)i;
1398
Elena Demikhovsky07801792013-08-01 13:34:06 +00001399 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
Elena Demikhovsky83952512013-07-31 11:35:14 +00001400 // Extract subvector is special because the value type
1401 // (result) is 256/128-bit but the source is 512-bit wide.
1402 if (VT.is128BitVector() || VT.is256BitVector())
1403 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Custom);
1404
1405 if (VT.getVectorElementType() == MVT::i1)
1406 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Legal);
1407
1408 // Do not attempt to custom lower other non-512-bit vectors
1409 if (!VT.is512BitVector())
1410 continue;
1411
1412 if (VT != MVT::v8i64) {
1413 setOperationAction(ISD::XOR, VT, Promote);
1414 AddPromotedToType (ISD::XOR, VT, MVT::v8i64);
1415 setOperationAction(ISD::OR, VT, Promote);
1416 AddPromotedToType (ISD::OR, VT, MVT::v8i64);
1417 setOperationAction(ISD::AND, VT, Promote);
1418 AddPromotedToType (ISD::AND, VT, MVT::v8i64);
1419 }
Elena Demikhovsky07801792013-08-01 13:34:06 +00001420 if ( EltSize >= 32) {
1421 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
1422 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
1423 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
1424 setOperationAction(ISD::VSELECT, VT, Legal);
1425 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
1426 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
1427 setOperationAction(ISD::INSERT_SUBVECTOR, VT, Custom);
1428 }
Elena Demikhovsky83952512013-07-31 11:35:14 +00001429 }
1430 for (int i = MVT::v32i8; i != MVT::v8i64; ++i) {
1431 MVT VT = (MVT::SimpleValueType)i;
1432
1433 // Do not attempt to promote non-256-bit vectors
1434 if (!VT.is512BitVector())
1435 continue;
1436
1437 setOperationAction(ISD::LOAD, VT, Promote);
1438 AddPromotedToType (ISD::LOAD, VT, MVT::v8i64);
1439 setOperationAction(ISD::SELECT, VT, Promote);
1440 AddPromotedToType (ISD::SELECT, VT, MVT::v8i64);
1441 }
1442 }// has AVX-512
1443
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001444 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1445 // of this type with custom code.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001446 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
1447 VT != MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001448 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1449 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001450 }
1451
Evan Cheng6be2c582006-04-05 23:38:46 +00001452 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001453 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Benjamin Kramerb9bee042012-07-12 09:31:43 +00001454 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001455
Eli Friedman962f5492010-06-02 19:35:46 +00001456 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1457 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001458 //
Eli Friedman962f5492010-06-02 19:35:46 +00001459 // FIXME: We really should do custom legalization for addition and
1460 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1461 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001462 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1463 // Add/Sub/Mul with overflow operations are custom lowered.
1464 MVT VT = IntVTs[i];
1465 setOperationAction(ISD::SADDO, VT, Custom);
1466 setOperationAction(ISD::UADDO, VT, Custom);
1467 setOperationAction(ISD::SSUBO, VT, Custom);
1468 setOperationAction(ISD::USUBO, VT, Custom);
1469 setOperationAction(ISD::SMULO, VT, Custom);
1470 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001471 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001472
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001473 // There are no 8-bit 3-address imul/mul instructions
1474 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1475 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001476
Evan Chengd54f2d52009-03-31 19:38:51 +00001477 if (!Subtarget->is64Bit()) {
1478 // These libcalls are not available in 32-bit.
1479 setLibcallName(RTLIB::SHL_I128, 0);
1480 setLibcallName(RTLIB::SRL_I128, 0);
1481 setLibcallName(RTLIB::SRA_I128, 0);
1482 }
1483
Evan Cheng8688a582013-01-29 02:32:37 +00001484 // Combine sin / cos into one node or libcall if possible.
1485 if (Subtarget->hasSinCos()) {
1486 setLibcallName(RTLIB::SINCOS_F32, "sincosf");
1487 setLibcallName(RTLIB::SINCOS_F64, "sincos");
Evan Chenga66f40a2013-01-30 22:56:35 +00001488 if (Subtarget->isTargetDarwin()) {
Evan Cheng8688a582013-01-29 02:32:37 +00001489 // For MacOSX, we don't want to the normal expansion of a libcall to
1490 // sincos. We want to issue a libcall to __sincos_stret to avoid memory
1491 // traffic.
1492 setOperationAction(ISD::FSINCOS, MVT::f64, Custom);
1493 setOperationAction(ISD::FSINCOS, MVT::f32, Custom);
1494 }
1495 }
1496
Evan Cheng206ee9d2006-07-07 08:33:52 +00001497 // We have target-specific dag combine patterns for the following nodes:
1498 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001499 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001500 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001501 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001502 setTargetDAGCombine(ISD::SHL);
1503 setTargetDAGCombine(ISD::SRA);
1504 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001505 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001506 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001507 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001508 setTargetDAGCombine(ISD::FADD);
1509 setTargetDAGCombine(ISD::FSUB);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001510 setTargetDAGCombine(ISD::FMA);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001511 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001512 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001513 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001514 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001515 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001516 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky52981c42013-02-20 12:42:54 +00001517 setTargetDAGCombine(ISD::SIGN_EXTEND_INREG);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001518 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001519 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001520 setTargetDAGCombine(ISD::SETCC);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001521 if (Subtarget->is64Bit())
1522 setTargetDAGCombine(ISD::MUL);
Manman Ren92363622012-06-07 22:39:10 +00001523 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001524
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001525 computeRegisterProperties();
1526
Evan Cheng05219282011-01-06 06:52:41 +00001527 // On Darwin, -Os means optimize for size without hurting performance,
1528 // do not reduce the limit.
Jim Grosbach3450f802013-02-20 21:13:59 +00001529 MaxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1530 MaxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
1531 MaxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
1532 MaxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1533 MaxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1534 MaxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001535 setPrefLoopAlignment(4); // 2^4 bytes.
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001536
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001537 // Predictable cmov don't hurt on atom because it's in-order.
Jim Grosbach3450f802013-02-20 21:13:59 +00001538 PredictableSelectIsExpensive = !Subtarget->isAtom();
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001539
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001540 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001541}
1542
Matt Arsenault225ed702013-05-18 00:21:46 +00001543EVT X86TargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00001544 if (!VT.isVector()) return MVT::i8;
1545 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001546}
1547
Evan Cheng29286502008-01-23 23:17:41 +00001548/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1549/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001550static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001551 if (MaxAlign == 16)
1552 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001553 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001554 if (VTy->getBitWidth() == 128)
1555 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001556 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001557 unsigned EltAlign = 0;
1558 getMaxByValAlign(ATy->getElementType(), EltAlign);
1559 if (EltAlign > MaxAlign)
1560 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001561 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001562 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1563 unsigned EltAlign = 0;
1564 getMaxByValAlign(STy->getElementType(i), EltAlign);
1565 if (EltAlign > MaxAlign)
1566 MaxAlign = EltAlign;
1567 if (MaxAlign == 16)
1568 break;
1569 }
1570 }
Evan Cheng29286502008-01-23 23:17:41 +00001571}
1572
1573/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1574/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001575/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1576/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001577unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001578 if (Subtarget->is64Bit()) {
1579 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001580 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001581 if (TyAlign > 8)
1582 return TyAlign;
1583 return 8;
1584 }
1585
Evan Cheng29286502008-01-23 23:17:41 +00001586 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001587 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001588 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001589 return Align;
1590}
Chris Lattner2b02a442007-02-25 08:29:00 +00001591
Evan Chengf0df0312008-05-15 08:39:06 +00001592/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001593/// and store operations as a result of memset, memcpy, and memmove
1594/// lowering. If DstAlign is zero that means it's safe to destination
1595/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1596/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00001597/// probably because the source does not need to be loaded. If 'IsMemset' is
1598/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
1599/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
1600/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001601/// It returns EVT::Other if the type should be determined using generic
1602/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001603EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001604X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1605 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00001606 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00001607 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001608 MachineFunction &MF) const {
Dan Gohman37f32ee2010-04-16 20:11:05 +00001609 const Function *F = MF.getFunction();
Evan Cheng946a3a92012-12-12 02:34:41 +00001610 if ((!IsMemset || ZeroMemset) &&
Bill Wendling831737d2012-12-30 10:32:01 +00001611 !F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
1612 Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001613 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001614 (Subtarget->isUnalignedMemAccessFast() ||
1615 ((DstAlign == 0 || DstAlign >= 16) &&
Benjamin Kramer2dbe9292012-11-14 20:08:40 +00001616 (SrcAlign == 0 || SrcAlign >= 16)))) {
1617 if (Size >= 32) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001618 if (Subtarget->hasInt256())
Craig Topper562659f2012-01-13 08:32:21 +00001619 return MVT::v8i32;
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001620 if (Subtarget->hasFp256())
Craig Topper562659f2012-01-13 08:32:21 +00001621 return MVT::v8f32;
1622 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001623 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001624 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001625 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001626 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001627 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001628 !Subtarget->is64Bit() &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001629 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001630 // Do not use f64 to lower memcpy if source is string constant. It's
1631 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001632 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001633 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001634 }
Evan Chengf0df0312008-05-15 08:39:06 +00001635 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001636 return MVT::i64;
1637 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001638}
1639
Evan Cheng7d342672012-12-12 01:32:07 +00001640bool X86TargetLowering::isSafeMemOpType(MVT VT) const {
Evan Cheng61f4dfe2012-12-12 00:42:09 +00001641 if (VT == MVT::f32)
1642 return X86ScalarSSEf32;
1643 else if (VT == MVT::f64)
1644 return X86ScalarSSEf64;
Evan Cheng7d342672012-12-12 01:32:07 +00001645 return true;
Evan Cheng61f4dfe2012-12-12 00:42:09 +00001646}
1647
Evan Cheng376642e2012-12-10 23:21:26 +00001648bool
1649X86TargetLowering::allowsUnalignedMemoryAccesses(EVT VT, bool *Fast) const {
1650 if (Fast)
1651 *Fast = Subtarget->isUnalignedMemAccessFast();
1652 return true;
1653}
1654
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001655/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1656/// current function. The returned value is a member of the
1657/// MachineJumpTableInfo::JTEntryKind enum.
1658unsigned X86TargetLowering::getJumpTableEncoding() const {
1659 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1660 // symbol.
1661 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1662 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001663 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001664
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001665 // Otherwise, use the normal jump table encoding heuristics.
1666 return TargetLowering::getJumpTableEncoding();
1667}
1668
Chris Lattnerc64daab2010-01-26 05:02:42 +00001669const MCExpr *
1670X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1671 const MachineBasicBlock *MBB,
1672 unsigned uid,MCContext &Ctx) const{
1673 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1674 Subtarget->isPICStyleGOT());
1675 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1676 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001677 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1678 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001679}
1680
Evan Chengcc415862007-11-09 01:32:10 +00001681/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1682/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001683SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001684 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001685 if (!Subtarget->is64Bit())
Andrew Trickac6d9be2013-05-25 02:42:55 +00001686 // This doesn't have SDLoc associated with it, but is not really the
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001687 // same as a Register.
Andrew Trickac6d9be2013-05-25 02:42:55 +00001688 return DAG.getNode(X86ISD::GlobalBaseReg, SDLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001689 return Table;
1690}
1691
Chris Lattner589c6f62010-01-26 06:28:43 +00001692/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1693/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1694/// MCExpr.
1695const MCExpr *X86TargetLowering::
1696getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1697 MCContext &Ctx) const {
1698 // X86-64 uses RIP relative addressing based on the jump table label.
1699 if (Subtarget->isPICStyleRIPRel())
1700 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1701
1702 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001703 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001704}
1705
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001706// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001707std::pair<const TargetRegisterClass*, uint8_t>
Patrik Hagglund03405572012-12-19 11:30:36 +00001708X86TargetLowering::findRepresentativeClass(MVT VT) const{
Evan Chengdee81012010-07-26 21:50:05 +00001709 const TargetRegisterClass *RRC = 0;
1710 uint8_t Cost = 1;
Patrik Hagglund03405572012-12-19 11:30:36 +00001711 switch (VT.SimpleTy) {
Evan Chengdee81012010-07-26 21:50:05 +00001712 default:
1713 return TargetLowering::findRepresentativeClass(VT);
1714 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001715 RRC = Subtarget->is64Bit() ?
1716 (const TargetRegisterClass*)&X86::GR64RegClass :
1717 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001718 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001719 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001720 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001721 break;
1722 case MVT::f32: case MVT::f64:
1723 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1724 case MVT::v4f32: case MVT::v2f64:
1725 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1726 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001727 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001728 break;
1729 }
1730 return std::make_pair(RRC, Cost);
1731}
1732
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001733bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1734 unsigned &Offset) const {
1735 if (!Subtarget->isTargetLinux())
1736 return false;
1737
1738 if (Subtarget->is64Bit()) {
1739 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1740 Offset = 0x28;
1741 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1742 AddressSpace = 256;
1743 else
1744 AddressSpace = 257;
1745 } else {
1746 // %gs:0x14 on i386
1747 Offset = 0x14;
1748 AddressSpace = 256;
1749 }
1750 return true;
1751}
1752
Chris Lattner2b02a442007-02-25 08:29:00 +00001753//===----------------------------------------------------------------------===//
1754// Return Value Calling Convention Implementation
1755//===----------------------------------------------------------------------===//
1756
Chris Lattner59ed56b2007-02-28 04:55:35 +00001757#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001758
Michael J. Spencerec38de22010-10-10 22:04:20 +00001759bool
Eric Christopher471e4222011-06-08 23:55:35 +00001760X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001761 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001762 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001763 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001764 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001765 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001766 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001767 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001768}
1769
Dan Gohman98ca4f22009-08-05 01:29:28 +00001770SDValue
1771X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001772 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001773 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001774 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001775 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001776 MachineFunction &MF = DAG.getMachineFunction();
1777 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001778
Chris Lattner9774c912007-02-27 05:28:59 +00001779 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001780 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001781 RVLocs, *DAG.getContext());
1782 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001783
Dan Gohman475871a2008-07-27 21:46:04 +00001784 SDValue Flag;
Dan Gohman475871a2008-07-27 21:46:04 +00001785 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001786 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1787 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001788 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1789 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001790
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001791 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001792 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1793 CCValAssign &VA = RVLocs[i];
1794 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001795 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001796 EVT ValVT = ValToCopy.getValueType();
1797
Jakob Stoklund Olesenee66b412012-05-31 17:28:20 +00001798 // Promote values to the appropriate types
1799 if (VA.getLocInfo() == CCValAssign::SExt)
1800 ValToCopy = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), ValToCopy);
1801 else if (VA.getLocInfo() == CCValAssign::ZExt)
1802 ValToCopy = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), ValToCopy);
1803 else if (VA.getLocInfo() == CCValAssign::AExt)
1804 ValToCopy = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), ValToCopy);
1805 else if (VA.getLocInfo() == CCValAssign::BCvt)
1806 ValToCopy = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), ValToCopy);
1807
Dale Johannesenc4510512010-09-24 19:05:48 +00001808 // If this is x86-64, and we disabled SSE, we can't return FP values,
1809 // or SSE or MMX vectors.
1810 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1811 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001812 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001813 report_fatal_error("SSE register return with SSE disabled");
1814 }
1815 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1816 // llvm-gcc has never done it right and no one has noticed, so this
1817 // should be OK for now.
1818 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001819 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001820 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001821
Chris Lattner447ff682008-03-11 03:23:40 +00001822 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1823 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001824 if (VA.getLocReg() == X86::ST0 ||
1825 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001826 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1827 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001828 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001829 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001830 RetOps.push_back(ValToCopy);
1831 // Don't emit a copytoreg.
1832 continue;
1833 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001834
Evan Cheng242b38b2009-02-23 09:03:22 +00001835 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1836 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001837 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001838 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001839 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001840 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001841 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1842 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001843 // If we don't have SSE2 available, convert to v4f32 so the generated
1844 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001845 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001846 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001847 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001848 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001849 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001850
Dale Johannesendd64c412009-02-04 00:33:20 +00001851 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001852 Flag = Chain.getValue(1);
Jakob Stoklund Olesenc3afc762013-02-05 17:59:48 +00001853 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001854 }
Dan Gohman61a92132008-04-21 23:59:07 +00001855
Eli Benderskya5597f02013-01-25 22:07:43 +00001856 // The x86-64 ABIs require that for returning structs by value we copy
1857 // the sret argument into %rax/%eax (depending on ABI) for the return.
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00001858 // Win32 requires us to put the sret argument to %eax as well.
Eli Benderskya5597f02013-01-25 22:07:43 +00001859 // We saved the argument into a virtual register in the entry block,
1860 // so now we copy the value out and into %rax/%eax.
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00001861 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr() &&
1862 (Subtarget->is64Bit() || Subtarget->isTargetWindows())) {
Dan Gohman61a92132008-04-21 23:59:07 +00001863 MachineFunction &MF = DAG.getMachineFunction();
1864 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1865 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001866 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001867 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001868 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001869
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00001870 unsigned RetValReg
1871 = (Subtarget->is64Bit() && !Subtarget->isTarget64BitILP32()) ?
1872 X86::RAX : X86::EAX;
Eli Benderskya5597f02013-01-25 22:07:43 +00001873 Chain = DAG.getCopyToReg(Chain, dl, RetValReg, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001874 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001875
Eli Benderskya5597f02013-01-25 22:07:43 +00001876 // RAX/EAX now acts like a return value.
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00001877 RetOps.push_back(DAG.getRegister(RetValReg, getPointerTy()));
Dan Gohman61a92132008-04-21 23:59:07 +00001878 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001879
Chris Lattner447ff682008-03-11 03:23:40 +00001880 RetOps[0] = Chain; // Update chain.
1881
1882 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001883 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001884 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001885
1886 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001887 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001888}
1889
Evan Chengbf010eb2012-04-10 01:51:00 +00001890bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001891 if (N->getNumValues() != 1)
1892 return false;
1893 if (!N->hasNUsesOfValue(1, 0))
1894 return false;
1895
Evan Chengbf010eb2012-04-10 01:51:00 +00001896 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001897 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001898 if (Copy->getOpcode() == ISD::CopyToReg) {
1899 // If the copy has a glue operand, we conservatively assume it isn't safe to
1900 // perform a tail call.
1901 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1902 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001903 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001904 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001905 return false;
1906
Evan Cheng1bf891a2010-12-01 22:59:46 +00001907 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001908 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001909 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001910 if (UI->getOpcode() != X86ISD::RET_FLAG)
1911 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001912 HasRet = true;
1913 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001914
Evan Chengbf010eb2012-04-10 01:51:00 +00001915 if (!HasRet)
1916 return false;
1917
1918 Chain = TCChain;
1919 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001920}
1921
Patrik Hagglunde5c65912012-12-19 12:02:25 +00001922MVT
1923X86TargetLowering::getTypeForExtArgOrReturn(MVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001924 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001925 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001926 // TODO: Is this also valid on 32-bit?
1927 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001928 ReturnMVT = MVT::i8;
1929 else
1930 ReturnMVT = MVT::i32;
1931
Patrik Hagglunde5c65912012-12-19 12:02:25 +00001932 MVT MinVT = getRegisterType(ReturnMVT);
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001933 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001934}
1935
Dan Gohman98ca4f22009-08-05 01:29:28 +00001936/// LowerCallResult - Lower the result values of a call into the
1937/// appropriate copies out of appropriate physical registers.
1938///
1939SDValue
1940X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001941 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001942 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001943 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001944 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001945
Chris Lattnere32bbf62007-02-28 07:09:55 +00001946 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001947 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001948 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001949 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001950 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001951 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001952
Chris Lattner3085e152007-02-25 08:59:22 +00001953 // Copy all of the result registers out of their specified physreg.
Jakub Staszakc20323a2012-12-29 15:57:26 +00001954 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001955 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001956 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001957
Torok Edwin3f142c32009-02-01 18:15:56 +00001958 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001960 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001961 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001962 }
1963
Evan Cheng79fb3b42009-02-20 20:43:02 +00001964 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001965
1966 // If this is a call to a function that returns an fp value on the floating
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +00001967 // point stack, we must guarantee the value is popped from the stack, so
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001968 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001969 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001970 // instead.
1971 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1972 // If we prefer to use the value in xmm registers, copy it out as f80 and
1973 // use a truncate to move it from fp stack reg to xmm reg.
1974 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001975 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001976 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
Michael Liao2a8bea72013-04-19 22:22:57 +00001977 MVT::Other, MVT::Glue, Ops), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001978 Val = Chain.getValue(0);
1979
1980 // Round the f80 to the right size, which also moves it to the appropriate
1981 // xmm register.
1982 if (CopyVT != VA.getValVT())
1983 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1984 // This truncation won't change the value.
1985 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001986 } else {
1987 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1988 CopyVT, InFlag).getValue(1);
1989 Val = Chain.getValue(0);
1990 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001991 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001992 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001993 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001994
Dan Gohman98ca4f22009-08-05 01:29:28 +00001995 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001996}
1997
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001998//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001999// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002000//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002001// StdCall calling convention seems to be standard for many Windows' API
2002// routines and around. It differs from C calling convention just a little:
2003// callee should clean up the stack, not caller. Symbols should be also
2004// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002005// For info on fast calling convention see Fast Calling Convention (tail call)
2006// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002007
Dan Gohman98ca4f22009-08-05 01:29:28 +00002008/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00002009/// semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00002010enum StructReturnType {
2011 NotStructReturn,
2012 RegStructReturn,
2013 StackStructReturn
2014};
2015static StructReturnType
2016callIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002017 if (Outs.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00002018 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00002019
Rafael Espindola1cee7102012-07-25 13:41:10 +00002020 const ISD::ArgFlagsTy &Flags = Outs[0].Flags;
2021 if (!Flags.isSRet())
2022 return NotStructReturn;
2023 if (Flags.isInReg())
2024 return RegStructReturn;
2025 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00002026}
2027
Dan Gohman7e77b0f2009-08-01 19:14:37 +00002028/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00002029/// return semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00002030static StructReturnType
2031argsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002032 if (Ins.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00002033 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00002034
Rafael Espindola1cee7102012-07-25 13:41:10 +00002035 const ISD::ArgFlagsTy &Flags = Ins[0].Flags;
2036 if (!Flags.isSRet())
2037 return NotStructReturn;
2038 if (Flags.isInReg())
2039 return RegStructReturn;
2040 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00002041}
2042
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00002043/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
2044/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002045/// the specific parameter attribute. The copy will be passed as a byval
2046/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00002047static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002048CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002049 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002050 SDLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00002051 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00002052
Dale Johannesendd64c412009-02-04 00:33:20 +00002053 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00002054 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002055 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002056}
2057
Chris Lattner29689432010-03-11 00:22:57 +00002058/// IsTailCallConvention - Return true if the calling convention is one that
2059/// supports tail call optimization.
2060static bool IsTailCallConvention(CallingConv::ID CC) {
Duncan Sandsdc7f1742012-11-16 12:36:39 +00002061 return (CC == CallingConv::Fast || CC == CallingConv::GHC ||
2062 CC == CallingConv::HiPE);
Chris Lattner29689432010-03-11 00:22:57 +00002063}
2064
Charles Davisac226bb2013-07-12 06:02:35 +00002065/// \brief Return true if the calling convention is a C calling convention.
2066static bool IsCCallConvention(CallingConv::ID CC) {
2067 return (CC == CallingConv::C || CC == CallingConv::X86_64_Win64 ||
2068 CC == CallingConv::X86_64_SysV);
2069}
2070
Evan Cheng485fafc2011-03-21 01:19:09 +00002071bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00002072 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00002073 return false;
2074
2075 CallSite CS(CI);
2076 CallingConv::ID CalleeCC = CS.getCallingConv();
Charles Davisac226bb2013-07-12 06:02:35 +00002077 if (!IsTailCallConvention(CalleeCC) && !IsCCallConvention(CalleeCC))
Evan Cheng485fafc2011-03-21 01:19:09 +00002078 return false;
2079
2080 return true;
2081}
2082
Evan Cheng0c439eb2010-01-27 00:07:07 +00002083/// FuncIsMadeTailCallSafe - Return true if the function is being made into
2084/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002085static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
2086 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00002087 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00002088}
2089
Dan Gohman98ca4f22009-08-05 01:29:28 +00002090SDValue
2091X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002092 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002093 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002094 SDLoc dl, SelectionDAG &DAG,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002095 const CCValAssign &VA,
2096 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00002097 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00002098 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002099 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002100 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
2101 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00002102 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00002103 EVT ValVT;
2104
2105 // If value is passed by pointer we have address passed instead of the value
2106 // itself.
2107 if (VA.getLocInfo() == CCValAssign::Indirect)
2108 ValVT = VA.getLocVT();
2109 else
2110 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00002111
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002112 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00002113 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002114 // In case of tail call optimization mark all arguments mutable. Since they
2115 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00002116 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00002117 unsigned Bytes = Flags.getByValSize();
2118 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
2119 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00002120 return DAG.getFrameIndex(FI, getPointerTy());
2121 } else {
2122 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002123 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00002124 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2125 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002126 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002127 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00002128 }
Rafael Espindola7effac52007-09-14 15:48:13 +00002129}
2130
Dan Gohman475871a2008-07-27 21:46:04 +00002131SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002133 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002134 bool isVarArg,
2135 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002136 SDLoc dl,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002137 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002138 SmallVectorImpl<SDValue> &InVals)
2139 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00002140 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00002141 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002142
Gordon Henriksen86737662008-01-05 16:56:59 +00002143 const Function* Fn = MF.getFunction();
2144 if (Fn->hasExternalLinkage() &&
2145 Subtarget->isTargetCygMing() &&
2146 Fn->getName() == "main")
2147 FuncInfo->setForceFramePointer(true);
2148
Evan Cheng1bc78042006-04-26 01:20:17 +00002149 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00002150 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002151 bool IsWindows = Subtarget->isTargetWindows();
Charles Davisac226bb2013-07-12 06:02:35 +00002152 bool IsWin64 = Subtarget->isCallingConvWin64(CallConv);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002153
Chris Lattner29689432010-03-11 00:22:57 +00002154 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
Duncan Sandsdc7f1742012-11-16 12:36:39 +00002155 "Var args not supported with calling convention fastcc, ghc or hipe");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002156
Chris Lattner638402b2007-02-28 07:00:42 +00002157 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002158 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002159 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002160 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002161
2162 // Allocate shadow area for Win64
Charles Davisac226bb2013-07-12 06:02:35 +00002163 if (IsWin64)
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002164 CCInfo.AllocateStack(32, 8);
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002165
Duncan Sands45907662010-10-31 13:21:44 +00002166 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002167
Chris Lattnerf39f7712007-02-28 05:46:49 +00002168 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002169 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00002170 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2171 CCValAssign &VA = ArgLocs[i];
2172 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
2173 // places.
2174 assert(VA.getValNo() != LastVal &&
2175 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00002176 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00002177 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00002178
Chris Lattnerf39f7712007-02-28 05:46:49 +00002179 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002180 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00002181 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00002182 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00002183 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002184 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00002185 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002186 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00002187 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002188 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00002189 RC = &X86::FR64RegClass;
Elena Demikhovsky83952512013-07-31 11:35:14 +00002190 else if (RegVT.is512BitVector())
2191 RC = &X86::VR512RegClass;
Craig Topper7a9a28b2012-08-12 02:23:29 +00002192 else if (RegVT.is256BitVector())
Craig Topperc9099502012-04-20 06:31:50 +00002193 RC = &X86::VR256RegClass;
Craig Topper7a9a28b2012-08-12 02:23:29 +00002194 else if (RegVT.is128BitVector())
Craig Topperc9099502012-04-20 06:31:50 +00002195 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00002196 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00002197 RC = &X86::VR64RegClass;
Elena Demikhovsky83952512013-07-31 11:35:14 +00002198 else if (RegVT == MVT::v8i1)
2199 RC = &X86::VK8RegClass;
2200 else if (RegVT == MVT::v16i1)
2201 RC = &X86::VK16RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002202 else
Torok Edwinc23197a2009-07-14 16:55:14 +00002203 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002204
Devang Patel68e6bee2011-02-21 23:21:26 +00002205 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002206 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002207
Chris Lattnerf39f7712007-02-28 05:46:49 +00002208 // If this is an 8 or 16-bit value, it is really passed promoted to 32
2209 // bits. Insert an assert[sz]ext to capture this, then truncate to the
2210 // right size.
2211 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00002212 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00002213 DAG.getValueType(VA.getValVT()));
2214 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00002215 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00002216 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002217 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002218 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00002219
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002220 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002221 // Handle MMX values passed in XMM regs.
Jakub Staszakc20323a2012-12-29 15:57:26 +00002222 if (RegVT.isVector())
2223 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(), ArgValue);
2224 else
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002225 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00002226 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00002227 } else {
2228 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002229 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00002230 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002231
2232 // If value is passed via pointer - do a load.
2233 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00002234 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00002235 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002236
Dan Gohman98ca4f22009-08-05 01:29:28 +00002237 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00002238 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002239
Eli Benderskya5597f02013-01-25 22:07:43 +00002240 // The x86-64 ABIs require that for returning structs by value we copy
2241 // the sret argument into %rax/%eax (depending on ABI) for the return.
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00002242 // Win32 requires us to put the sret argument to %eax as well.
Eli Benderskya5597f02013-01-25 22:07:43 +00002243 // Save the argument into a virtual register so that we can access it
2244 // from the return points.
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00002245 if (MF.getFunction()->hasStructRetAttr() &&
2246 (Subtarget->is64Bit() || Subtarget->isTargetWindows())) {
Dan Gohman61a92132008-04-21 23:59:07 +00002247 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2248 unsigned Reg = FuncInfo->getSRetReturnReg();
2249 if (!Reg) {
Eli Benderskya5597f02013-01-25 22:07:43 +00002250 MVT PtrTy = getPointerTy();
2251 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrTy));
Dan Gohman61a92132008-04-21 23:59:07 +00002252 FuncInfo->setSRetReturnReg(Reg);
2253 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002254 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002255 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00002256 }
2257
Chris Lattnerf39f7712007-02-28 05:46:49 +00002258 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00002259 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002260 if (FuncIsMadeTailCallSafe(CallConv,
2261 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00002262 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00002263
Evan Cheng1bc78042006-04-26 01:20:17 +00002264 // If the function takes variable number of arguments, make a frame index for
2265 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002266 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002267 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
2268 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00002269 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00002270 }
2271 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002272 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
2273
2274 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00002275 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002276 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00002277 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002278 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002279 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
2280 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002281 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002282 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2283 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2284 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002285 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002286 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002287
2288 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002289 // The XMM registers which might contain var arg parameters are shadowed
2290 // in their paired GPR. So we only need to save the GPR to their home
2291 // slots.
2292 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002293 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002294 } else {
2295 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
2296 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002297
Chad Rosier30450e82011-12-22 22:35:21 +00002298 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
2299 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002300 }
2301 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
2302 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002303
Bill Wendling831737d2012-12-30 10:32:01 +00002304 bool NoImplicitFloatOps = Fn->getAttributes().
2305 hasAttribute(AttributeSet::FunctionIndex, Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00002306 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00002307 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002308 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
2309 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00002310 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002311 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00002312 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00002313 // Kernel mode asks for SSE to be disabled, so don't push them
2314 // on the stack.
2315 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00002316
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002317 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002318 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002319 // Get to the caller-allocated home save location. Add 8 to account
2320 // for the return address.
2321 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002322 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002323 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002324 // Fixup to set vararg frame on shadow area (4 x i64).
2325 if (NumIntRegs < 4)
2326 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002327 } else {
2328 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00002329 // registers, then we must store them to their spots on the stack so
2330 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002331 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
2332 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
2333 FuncInfo->setRegSaveFrameIndex(
2334 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00002335 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002336 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002337
Gordon Henriksen86737662008-01-05 16:56:59 +00002338 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002339 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002340 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2341 getPointerTy());
2342 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002343 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002344 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2345 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002346 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002347 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002348 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002349 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002350 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002351 MachinePointerInfo::getFixedStack(
2352 FuncInfo->getRegSaveFrameIndex(), Offset),
2353 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002354 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002355 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002356 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002357
Dan Gohmanface41a2009-08-16 21:24:25 +00002358 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2359 // Now store the XMM (fp + vector) parameter registers.
2360 SmallVector<SDValue, 11> SaveXMMOps;
2361 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002362
Craig Topperc9099502012-04-20 06:31:50 +00002363 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002364 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2365 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002366
Dan Gohman1e93df62010-04-17 14:41:14 +00002367 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2368 FuncInfo->getRegSaveFrameIndex()));
2369 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2370 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002371
Dan Gohmanface41a2009-08-16 21:24:25 +00002372 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002373 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002374 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002375 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2376 SaveXMMOps.push_back(Val);
2377 }
2378 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2379 MVT::Other,
2380 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002381 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002382
2383 if (!MemOps.empty())
2384 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2385 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002386 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002387 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002388
Gordon Henriksen86737662008-01-05 16:56:59 +00002389 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002390 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2391 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002392 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002393 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002394 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002395 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002396 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002397 argsAreStructReturn(Ins) == StackStructReturn)
Dan Gohman1e93df62010-04-17 14:41:14 +00002398 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002399 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002400
Gordon Henriksen86737662008-01-05 16:56:59 +00002401 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002402 // RegSaveFrameIndex is X86-64 only.
2403 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002404 if (CallConv == CallingConv::X86_FastCall ||
2405 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002406 // fastcc functions can't have varargs.
2407 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002408 }
Evan Cheng25caf632006-05-23 21:06:34 +00002409
Rafael Espindola76927d752011-08-30 19:39:58 +00002410 FuncInfo->setArgumentStackSize(StackSize);
2411
Dan Gohman98ca4f22009-08-05 01:29:28 +00002412 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002413}
2414
Dan Gohman475871a2008-07-27 21:46:04 +00002415SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002416X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2417 SDValue StackPtr, SDValue Arg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002418 SDLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002419 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002420 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002421 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002422 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002423 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002424 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002425 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002426
2427 return DAG.getStore(Chain, dl, Arg, PtrOff,
2428 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002429 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002430}
2431
Bill Wendling64e87322009-01-16 19:25:27 +00002432/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002433/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002434SDValue
2435X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002436 SDValue &OutRetAddr, SDValue Chain,
2437 bool IsTailCall, bool Is64Bit,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002438 int FPDiff, SDLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002439 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002440 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002441 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002442
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002443 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002444 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002445 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002446 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002447}
2448
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002449/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002450/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002451static SDValue
2452EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002453 SDValue Chain, SDValue RetAddrFrIdx, EVT PtrVT,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002454 unsigned SlotSize, int FPDiff, SDLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002455 // Store the return address to the appropriate stack slot.
2456 if (!FPDiff) return Chain;
2457 // Calculate the new stack slot for the return address.
Scott Michelfdc40a02009-02-17 22:15:04 +00002458 int NewReturnAddrFI =
Tim Northovera54b6622013-08-04 09:35:57 +00002459 MF.getFrameInfo()->CreateFixedObject(SlotSize, (int64_t)FPDiff - SlotSize,
2460 false);
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002461 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002462 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002463 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002464 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002465 return Chain;
2466}
2467
Dan Gohman98ca4f22009-08-05 01:29:28 +00002468SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002469X86TargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002470 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002471 SelectionDAG &DAG = CLI.DAG;
Craig Toppera0ec3f92013-07-14 04:42:23 +00002472 SDLoc &dl = CLI.DL;
2473 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
2474 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
2475 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002476 SDValue Chain = CLI.Chain;
2477 SDValue Callee = CLI.Callee;
2478 CallingConv::ID CallConv = CLI.CallConv;
2479 bool &isTailCall = CLI.IsTailCall;
2480 bool isVarArg = CLI.IsVarArg;
2481
Dan Gohman98ca4f22009-08-05 01:29:28 +00002482 MachineFunction &MF = DAG.getMachineFunction();
2483 bool Is64Bit = Subtarget->is64Bit();
Charles Davisac226bb2013-07-12 06:02:35 +00002484 bool IsWin64 = Subtarget->isCallingConvWin64(CallConv);
Eli Friedman9a2478a2012-01-20 00:05:46 +00002485 bool IsWindows = Subtarget->isTargetWindows();
Rafael Espindola1cee7102012-07-25 13:41:10 +00002486 StructReturnType SR = callIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002487 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002488
Nick Lewycky22de16d2012-01-19 00:34:10 +00002489 if (MF.getTarget().Options.DisableTailCalls)
2490 isTailCall = false;
2491
Evan Cheng5f941932010-02-05 02:21:12 +00002492 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002493 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002494 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
Rafael Espindola1cee7102012-07-25 13:41:10 +00002495 isVarArg, SR != NotStructReturn,
Evan Chengb1cacc72012-09-25 05:32:34 +00002496 MF.getFunction()->hasStructRetAttr(), CLI.RetTy,
Rafael Espindola1cee7102012-07-25 13:41:10 +00002497 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002498
2499 // Sibcalls are automatically detected tailcalls which do not require
2500 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002501 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002502 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002503
2504 if (isTailCall)
2505 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002506 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002507
Chris Lattner29689432010-03-11 00:22:57 +00002508 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
Duncan Sandsdc7f1742012-11-16 12:36:39 +00002509 "Var args not supported with calling convention fastcc, ghc or hipe");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002510
Chris Lattner638402b2007-02-28 07:00:42 +00002511 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002512 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002513 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002514 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002515
2516 // Allocate shadow area for Win64
Charles Davisac226bb2013-07-12 06:02:35 +00002517 if (IsWin64)
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002518 CCInfo.AllocateStack(32, 8);
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002519
Duncan Sands45907662010-10-31 13:21:44 +00002520 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002521
Chris Lattner423c5f42007-02-28 05:31:48 +00002522 // Get a count of how many bytes are to be pushed on the stack.
2523 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002524 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002525 // This is a sibcall. The memory operands are available in caller's
2526 // own caller's stack.
2527 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002528 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2529 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002530 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002531
Gordon Henriksen86737662008-01-05 16:56:59 +00002532 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002533 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002534 // Lower arguments at fp - stackoffset + fpdiff.
Jakub Staszak96df4372012-10-29 22:02:26 +00002535 X86MachineFunctionInfo *X86Info = MF.getInfo<X86MachineFunctionInfo>();
2536 unsigned NumBytesCallerPushed = X86Info->getBytesToPopOnReturn();
2537
Gordon Henriksen86737662008-01-05 16:56:59 +00002538 FPDiff = NumBytesCallerPushed - NumBytes;
2539
2540 // Set the delta of movement of the returnaddr stackslot.
2541 // But only set if delta is greater than previous delta.
Jakub Staszak96df4372012-10-29 22:02:26 +00002542 if (FPDiff < X86Info->getTCReturnAddrDelta())
2543 X86Info->setTCReturnAddrDelta(FPDiff);
Gordon Henriksen86737662008-01-05 16:56:59 +00002544 }
2545
Evan Chengf22f9b32010-02-06 03:28:46 +00002546 if (!IsSibcall)
Andrew Trick6e0b2a02013-05-29 22:03:55 +00002547 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
2548 dl);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002549
Dan Gohman475871a2008-07-27 21:46:04 +00002550 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002551 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002552 if (isTailCall && FPDiff)
2553 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2554 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002555
Dan Gohman475871a2008-07-27 21:46:04 +00002556 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2557 SmallVector<SDValue, 8> MemOpChains;
2558 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002559
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002560 // Walk the register/memloc assignments, inserting copies/loads. In the case
2561 // of tail call optimization arguments are handle later.
Bill Wendlinga5e5ba62013-06-07 21:00:34 +00002562 const X86RegisterInfo *RegInfo =
2563 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Chris Lattner423c5f42007-02-28 05:31:48 +00002564 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2565 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002566 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002567 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002568 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002569 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002570
Chris Lattner423c5f42007-02-28 05:31:48 +00002571 // Promote the value if needed.
2572 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002573 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002574 case CCValAssign::Full: break;
2575 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002576 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002577 break;
2578 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002579 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002580 break;
2581 case CCValAssign::AExt:
Craig Topper7a9a28b2012-08-12 02:23:29 +00002582 if (RegVT.is128BitVector()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002583 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002584 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002585 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2586 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002587 } else
2588 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2589 break;
2590 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002591 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002592 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002593 case CCValAssign::Indirect: {
2594 // Store the argument.
2595 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002596 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002597 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002598 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002599 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002600 Arg = SpillSlot;
2601 break;
2602 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002603 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002604
Chris Lattner423c5f42007-02-28 05:31:48 +00002605 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002606 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2607 if (isVarArg && IsWin64) {
2608 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2609 // shadow reg if callee is a varargs function.
2610 unsigned ShadowReg = 0;
2611 switch (VA.getLocReg()) {
2612 case X86::XMM0: ShadowReg = X86::RCX; break;
2613 case X86::XMM1: ShadowReg = X86::RDX; break;
2614 case X86::XMM2: ShadowReg = X86::R8; break;
2615 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002616 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002617 if (ShadowReg)
2618 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002619 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002620 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002621 assert(VA.isMemLoc());
2622 if (StackPtr.getNode() == 0)
Michael Liaoc5c970e2012-10-31 04:14:09 +00002623 StackPtr = DAG.getCopyFromReg(Chain, dl, RegInfo->getStackRegister(),
2624 getPointerTy());
Evan Cheng5f941932010-02-05 02:21:12 +00002625 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2626 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002627 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002628 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002629
Evan Cheng32fe1032006-05-25 00:59:30 +00002630 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002631 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002632 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002633
Chris Lattner88e1fd52009-07-09 04:24:46 +00002634 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002635 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2636 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002637 if (!isTailCall) {
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002638 RegsToPass.push_back(std::make_pair(unsigned(X86::EBX),
Andrew Trickac6d9be2013-05-25 02:42:55 +00002639 DAG.getNode(X86ISD::GlobalBaseReg, SDLoc(), getPointerTy())));
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002640 } else {
2641 // If we are tail calling and generating PIC/GOT style code load the
2642 // address of the callee into ECX. The value in ecx is used as target of
2643 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2644 // for tail calls on PIC/GOT architectures. Normally we would just put the
2645 // address of GOT into ebx and then call target@PLT. But for tail calls
2646 // ebx would be restored (since ebx is callee saved) before jumping to the
2647 // target@PLT.
2648
2649 // Note: The actual moving to ECX is done further down.
2650 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2651 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2652 !G->getGlobal()->hasProtectedVisibility())
2653 Callee = LowerGlobalAddress(Callee, DAG);
2654 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002655 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002656 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002657 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002658
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002659 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002660 // From AMD64 ABI document:
2661 // For calls that may call functions that use varargs or stdargs
2662 // (prototype-less calls or calls to functions containing ellipsis (...) in
2663 // the declaration) %al is used as hidden argument to specify the number
2664 // of SSE registers used. The contents of %al do not need to match exactly
2665 // the number of registers, but must be an ubound on the number of SSE
2666 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002667
Gordon Henriksen86737662008-01-05 16:56:59 +00002668 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002669 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002670 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2671 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2672 };
2673 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002674 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002675 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002676
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002677 RegsToPass.push_back(std::make_pair(unsigned(X86::AL),
2678 DAG.getConstant(NumXMMRegs, MVT::i8)));
Gordon Henriksen86737662008-01-05 16:56:59 +00002679 }
2680
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002681 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002682 if (isTailCall) {
2683 // Force all the incoming stack arguments to be loaded from the stack
2684 // before any new outgoing arguments are stored to the stack, because the
2685 // outgoing stack slots may alias the incoming argument stack slots, and
2686 // the alias isn't otherwise explicit. This is slightly more conservative
2687 // than necessary, because it means that each store effectively depends
2688 // on every argument instead of just those arguments it would clobber.
2689 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2690
Dan Gohman475871a2008-07-27 21:46:04 +00002691 SmallVector<SDValue, 8> MemOpChains2;
2692 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002693 int FI = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002694 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002695 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2696 CCValAssign &VA = ArgLocs[i];
2697 if (VA.isRegLoc())
2698 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002699 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002700 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002701 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002702 // Create frame index.
2703 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002704 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002705 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002706 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002707
Duncan Sands276dcbd2008-03-21 09:14:45 +00002708 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002709 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002710 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002711 if (StackPtr.getNode() == 0)
Michael Liaoc5c970e2012-10-31 04:14:09 +00002712 StackPtr = DAG.getCopyFromReg(Chain, dl,
2713 RegInfo->getStackRegister(),
Dale Johannesendd64c412009-02-04 00:33:20 +00002714 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002715 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002716
Dan Gohman98ca4f22009-08-05 01:29:28 +00002717 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2718 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002719 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002720 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002721 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002722 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002723 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002724 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002725 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002726 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002727 }
2728 }
2729
2730 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002731 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002732 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002733
2734 // Store the return address to the appropriate stack slot.
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002735 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx,
2736 getPointerTy(), RegInfo->getSlotSize(),
Dale Johannesenace16102009-02-03 19:33:06 +00002737 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002738 }
2739
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002740 // Build a sequence of copy-to-reg nodes chained together with token chain
2741 // and flag operands which copy the outgoing args into registers.
2742 SDValue InFlag;
2743 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2744 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2745 RegsToPass[i].second, InFlag);
2746 InFlag = Chain.getValue(1);
2747 }
2748
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002749 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2750 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2751 // In the 64-bit large code model, we have to make all calls
2752 // through a register, since the call instruction's 32-bit
2753 // pc-relative offset may not be large enough to hold the whole
2754 // address.
2755 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002756 // If the callee is a GlobalAddress node (quite common, every direct call
2757 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2758 // it.
2759
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002760 // We should use extra load for direct calls to dllimported functions in
2761 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002762 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002763 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002764 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002765 bool ExtraLoad = false;
2766 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002767
Chris Lattner48a7d022009-07-09 05:02:21 +00002768 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2769 // external symbols most go through the PLT in PIC mode. If the symbol
2770 // has hidden or protected visibility, or if it is static or local, then
2771 // we don't need to use the PLT - we can directly call it.
2772 if (Subtarget->isTargetELF() &&
2773 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002774 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002775 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002776 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002777 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002778 (!Subtarget->getTargetTriple().isMacOSX() ||
2779 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002780 // PC-relative references to external symbols should go through $stub,
2781 // unless we're building with the leopard linker or later, which
2782 // automatically synthesizes these stubs.
2783 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002784 } else if (Subtarget->isPICStyleRIPRel() &&
2785 isa<Function>(GV) &&
Bill Wendling831737d2012-12-30 10:32:01 +00002786 cast<Function>(GV)->getAttributes().
2787 hasAttribute(AttributeSet::FunctionIndex,
2788 Attribute::NonLazyBind)) {
John McCall3a3465b2011-06-15 20:36:13 +00002789 // If the function is marked as non-lazy, generate an indirect call
2790 // which loads from the GOT directly. This avoids runtime overhead
2791 // at the cost of eager binding (and one extra byte of encoding).
2792 OpFlags = X86II::MO_GOTPCREL;
2793 WrapperKind = X86ISD::WrapperRIP;
2794 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002795 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002796
Devang Patel0d881da2010-07-06 22:08:15 +00002797 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002798 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002799
2800 // Add a wrapper if needed.
2801 if (WrapperKind != ISD::DELETED_NODE)
2802 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2803 // Add extra indirection if needed.
2804 if (ExtraLoad)
2805 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2806 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002807 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002808 }
Bill Wendling056292f2008-09-16 21:48:12 +00002809 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002810 unsigned char OpFlags = 0;
2811
Evan Cheng1bf891a2010-12-01 22:59:46 +00002812 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2813 // external symbols should go through the PLT.
2814 if (Subtarget->isTargetELF() &&
2815 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2816 OpFlags = X86II::MO_PLT;
2817 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002818 (!Subtarget->getTargetTriple().isMacOSX() ||
2819 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002820 // PC-relative references to external symbols should go through $stub,
2821 // unless we're building with the leopard linker or later, which
2822 // automatically synthesizes these stubs.
2823 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002824 }
Eric Christopherfd179292009-08-27 18:07:15 +00002825
Chris Lattner48a7d022009-07-09 05:02:21 +00002826 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2827 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002828 }
2829
Chris Lattnerd96d0722007-02-25 06:40:16 +00002830 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002831 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002832 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002833
Evan Chengf22f9b32010-02-06 03:28:46 +00002834 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002835 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trick6e0b2a02013-05-29 22:03:55 +00002836 DAG.getIntPtrConstant(0, true), InFlag, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002837 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002838 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002839
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002840 Ops.push_back(Chain);
2841 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002842
Dan Gohman98ca4f22009-08-05 01:29:28 +00002843 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002844 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002845
Gordon Henriksen86737662008-01-05 16:56:59 +00002846 // Add argument registers to the end of the list so that they are known live
2847 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002848 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2849 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2850 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002851
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002852 // Add a register mask operand representing the call-preserved registers.
2853 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2854 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2855 assert(Mask && "Missing call preserved mask for calling convention");
2856 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002857
Gabor Greifba36cb52008-08-28 21:40:38 +00002858 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002859 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002860
Dan Gohman98ca4f22009-08-05 01:29:28 +00002861 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002862 // We used to do:
2863 //// If this is the first return lowered for this function, add the regs
2864 //// to the liveout set for the function.
2865 // This isn't right, although it's probably harmless on x86; liveouts
2866 // should be computed from returns not tail calls. Consider a void
2867 // function making a tail call to a function returning int.
Jakub Staszak30fcfc32013-02-16 13:34:26 +00002868 return DAG.getNode(X86ISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002869 }
2870
Dale Johannesenace16102009-02-03 19:33:06 +00002871 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002872 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002873
Chris Lattner2d297092006-05-23 18:50:38 +00002874 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002875 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002876 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2877 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002878 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002879 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002880 SR == StackStructReturn)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002881 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002882 // pops the hidden struct pointer, so we have to push it back.
2883 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002884 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002885 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002886 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002887 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002888
Gordon Henriksenae636f82008-01-03 16:47:34 +00002889 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002890 if (!IsSibcall) {
2891 Chain = DAG.getCALLSEQ_END(Chain,
2892 DAG.getIntPtrConstant(NumBytes, true),
2893 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2894 true),
Andrew Trick6e0b2a02013-05-29 22:03:55 +00002895 InFlag, dl);
Evan Chengf22f9b32010-02-06 03:28:46 +00002896 InFlag = Chain.getValue(1);
2897 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002898
Chris Lattner3085e152007-02-25 08:59:22 +00002899 // Handle result values, copying them out of physregs into vregs that we
2900 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002901 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2902 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002903}
2904
Evan Cheng25ab6902006-09-08 06:48:29 +00002905//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002906// Fast Calling Convention (tail call) implementation
2907//===----------------------------------------------------------------------===//
2908
2909// Like std call, callee cleans arguments, convention except that ECX is
2910// reserved for storing the tail called function address. Only 2 registers are
2911// free for argument passing (inreg). Tail call optimization is performed
2912// provided:
2913// * tailcallopt is enabled
2914// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002915// On X86_64 architecture with GOT-style position independent code only local
2916// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002917// To keep the stack aligned according to platform abi the function
2918// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2919// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002920// If a tail called function callee has more arguments than the caller the
2921// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002922// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002923// original REtADDR, but before the saved framepointer or the spilled registers
2924// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2925// stack layout:
2926// arg1
2927// arg2
2928// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002929// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002930// move area ]
2931// (possible EBP)
2932// ESI
2933// EDI
2934// local1 ..
2935
2936/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2937/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002938unsigned
2939X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2940 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002941 MachineFunction &MF = DAG.getMachineFunction();
2942 const TargetMachine &TM = MF.getTarget();
Bill Wendlinga5e5ba62013-06-07 21:00:34 +00002943 const X86RegisterInfo *RegInfo =
2944 static_cast<const X86RegisterInfo*>(TM.getRegisterInfo());
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002945 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002946 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002947 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002948 int64_t Offset = StackSize;
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002949 unsigned SlotSize = RegInfo->getSlotSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002950 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2951 // Number smaller than 12 so just add the difference.
2952 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2953 } else {
2954 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002955 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002956 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002957 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002958 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002959}
2960
Evan Cheng5f941932010-02-05 02:21:12 +00002961/// MatchingStackOffset - Return true if the given stack call argument is
2962/// already available in the same position (relatively) of the caller's
2963/// incoming argument stack.
2964static
2965bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2966 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2967 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002968 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2969 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002970 if (Arg.getOpcode() == ISD::CopyFromReg) {
2971 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002972 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002973 return false;
2974 MachineInstr *Def = MRI->getVRegDef(VR);
2975 if (!Def)
2976 return false;
2977 if (!Flags.isByVal()) {
2978 if (!TII->isLoadFromStackSlot(Def, FI))
2979 return false;
2980 } else {
2981 unsigned Opcode = Def->getOpcode();
2982 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2983 Def->getOperand(1).isFI()) {
2984 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002985 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002986 } else
2987 return false;
2988 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002989 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2990 if (Flags.isByVal())
2991 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002992 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002993 // define @foo(%struct.X* %A) {
2994 // tail call @bar(%struct.X* byval %A)
2995 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002996 return false;
2997 SDValue Ptr = Ld->getBasePtr();
2998 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2999 if (!FINode)
3000 return false;
3001 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00003002 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00003003 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00003004 FI = FINode->getIndex();
3005 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00003006 } else
3007 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00003008
Evan Cheng4cae1332010-03-05 08:38:04 +00003009 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00003010 if (!MFI->isFixedObjectIndex(FI))
3011 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00003012 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00003013}
3014
Dan Gohman98ca4f22009-08-05 01:29:28 +00003015/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3016/// for tail call optimization. Targets which want to do tail call
3017/// optimization should implement this function.
3018bool
3019X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003020 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003021 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00003022 bool isCalleeStructRet,
3023 bool isCallerStructRet,
Evan Chengb1cacc72012-09-25 05:32:34 +00003024 Type *RetTy,
Evan Chengb1712452010-01-27 06:25:16 +00003025 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003026 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00003027 const SmallVectorImpl<ISD::InputArg> &Ins,
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00003028 SelectionDAG &DAG) const {
Charles Davisac226bb2013-07-12 06:02:35 +00003029 if (!IsTailCallConvention(CalleeCC) && !IsCCallConvention(CalleeCC))
Evan Chengb1712452010-01-27 06:25:16 +00003030 return false;
3031
Evan Cheng7096ae42010-01-29 06:45:59 +00003032 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00003033 const MachineFunction &MF = DAG.getMachineFunction();
Charles Davisac226bb2013-07-12 06:02:35 +00003034 const Function *CallerF = MF.getFunction();
Evan Chengb1cacc72012-09-25 05:32:34 +00003035
3036 // If the function return type is x86_fp80 and the callee return type is not,
3037 // then the FP_EXTEND of the call result is not a nop. It's not safe to
3038 // perform a tailcall optimization here.
3039 if (CallerF->getReturnType()->isX86_FP80Ty() && !RetTy->isX86_FP80Ty())
3040 return false;
3041
Evan Cheng13617962010-04-30 01:12:32 +00003042 CallingConv::ID CallerCC = CallerF->getCallingConv();
3043 bool CCMatch = CallerCC == CalleeCC;
Charles Davisac226bb2013-07-12 06:02:35 +00003044 bool IsCalleeWin64 = Subtarget->isCallingConvWin64(CalleeCC);
3045 bool IsCallerWin64 = Subtarget->isCallingConvWin64(CallerCC);
Evan Cheng13617962010-04-30 01:12:32 +00003046
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003047 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00003048 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00003049 return true;
3050 return false;
3051 }
3052
Dale Johannesen2f05cc02010-05-28 23:24:28 +00003053 // Look for obvious safe cases to perform tail call optimization that do not
3054 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00003055
Evan Cheng2c12cb42010-03-26 16:26:03 +00003056 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
3057 // emit a special epilogue.
Bill Wendlinga5e5ba62013-06-07 21:00:34 +00003058 const X86RegisterInfo *RegInfo =
3059 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Evan Cheng2c12cb42010-03-26 16:26:03 +00003060 if (RegInfo->needsStackRealignment(MF))
3061 return false;
3062
Evan Chenga375d472010-03-15 18:54:48 +00003063 // Also avoid sibcall optimization if either caller or callee uses struct
3064 // return semantics.
3065 if (isCalleeStructRet || isCallerStructRet)
3066 return false;
3067
Chad Rosier2416da32011-06-24 21:15:36 +00003068 // An stdcall caller is expected to clean up its arguments; the callee
3069 // isn't going to do that.
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00003070 if (!CCMatch && CallerCC == CallingConv::X86_StdCall)
Chad Rosier2416da32011-06-24 21:15:36 +00003071 return false;
3072
Chad Rosier871f6642011-05-18 19:59:50 +00003073 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00003074 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00003075 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00003076
3077 // Optimizing for varargs on Win64 is unlikely to be safe without
3078 // additional testing.
Charles Davisac226bb2013-07-12 06:02:35 +00003079 if (IsCalleeWin64 || IsCallerWin64)
Chad Rosiera1660892011-05-20 00:59:28 +00003080 return false;
3081
Chad Rosier871f6642011-05-18 19:59:50 +00003082 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003083 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00003084 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00003085
Chad Rosier871f6642011-05-18 19:59:50 +00003086 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
3087 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
3088 if (!ArgLocs[i].isRegLoc())
3089 return false;
3090 }
3091
Chad Rosier30450e82011-12-22 22:35:21 +00003092 // If the call result is in ST0 / ST1, it needs to be popped off the x87
3093 // stack. Therefore, if it's not used by the call it is not safe to optimize
3094 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00003095 bool Unused = false;
3096 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
3097 if (!Ins[i].Used) {
3098 Unused = true;
3099 break;
3100 }
3101 }
3102 if (Unused) {
3103 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003104 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00003105 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00003106 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00003107 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00003108 CCValAssign &VA = RVLocs[i];
3109 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
3110 return false;
3111 }
3112 }
3113
Evan Cheng13617962010-04-30 01:12:32 +00003114 // If the calling conventions do not match, then we'd better make sure the
3115 // results are returned in the same way as what the caller expects.
3116 if (!CCMatch) {
3117 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00003118 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00003119 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00003120 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
3121
3122 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00003123 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00003124 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00003125 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
3126
3127 if (RVLocs1.size() != RVLocs2.size())
3128 return false;
3129 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
3130 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
3131 return false;
3132 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
3133 return false;
3134 if (RVLocs1[i].isRegLoc()) {
3135 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
3136 return false;
3137 } else {
3138 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
3139 return false;
3140 }
3141 }
3142 }
3143
Evan Chenga6bff982010-01-30 01:22:00 +00003144 // If the callee takes no arguments then go on to check the results of the
3145 // call.
3146 if (!Outs.empty()) {
3147 // Check if stack adjustment is needed. For now, do not do this if any
3148 // argument is passed on the stack.
3149 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003150 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00003151 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00003152
3153 // Allocate shadow area for Win64
Charles Davisac226bb2013-07-12 06:02:35 +00003154 if (IsCalleeWin64)
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00003155 CCInfo.AllocateStack(32, 8);
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00003156
Duncan Sands45907662010-10-31 13:21:44 +00003157 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00003158 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00003159 MachineFunction &MF = DAG.getMachineFunction();
3160 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
3161 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00003162
3163 // Check if the arguments are already laid out in the right way as
3164 // the caller's fixed stack objects.
3165 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00003166 const MachineRegisterInfo *MRI = &MF.getRegInfo();
3167 const X86InstrInfo *TII =
Roman Divacky59324292012-09-05 22:26:57 +00003168 ((const X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00003169 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
3170 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003171 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00003172 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00003173 if (VA.getLocInfo() == CCValAssign::Indirect)
3174 return false;
3175 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00003176 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
3177 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00003178 return false;
3179 }
3180 }
3181 }
Evan Cheng9c044672010-05-29 01:35:22 +00003182
3183 // If the tailcall address may be in a register, then make sure it's
3184 // possible to register allocate for it. In 32-bit, the call address can
3185 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00003186 // callee-saved registers are restored. These happen to be the same
3187 // registers used to pass 'inreg' arguments so watch out for those.
3188 if (!Subtarget->is64Bit() &&
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00003189 ((!isa<GlobalAddressSDNode>(Callee) &&
3190 !isa<ExternalSymbolSDNode>(Callee)) ||
3191 getTargetMachine().getRelocationModel() == Reloc::PIC_)) {
Evan Cheng9c044672010-05-29 01:35:22 +00003192 unsigned NumInRegs = 0;
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00003193 // In PIC we need an extra register to formulate the address computation
3194 // for the callee.
3195 unsigned MaxInRegs =
3196 (getTargetMachine().getRelocationModel() == Reloc::PIC_) ? 2 : 3;
3197
Evan Cheng9c044672010-05-29 01:35:22 +00003198 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
3199 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00003200 if (!VA.isRegLoc())
3201 continue;
3202 unsigned Reg = VA.getLocReg();
3203 switch (Reg) {
3204 default: break;
3205 case X86::EAX: case X86::EDX: case X86::ECX:
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00003206 if (++NumInRegs == MaxInRegs)
Evan Cheng9c044672010-05-29 01:35:22 +00003207 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00003208 break;
Evan Cheng9c044672010-05-29 01:35:22 +00003209 }
3210 }
3211 }
Evan Chenga6bff982010-01-30 01:22:00 +00003212 }
Evan Chengb1712452010-01-27 06:25:16 +00003213
Evan Cheng86809cc2010-02-03 03:28:02 +00003214 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00003215}
3216
Dan Gohman3df24e62008-09-03 23:12:08 +00003217FastISel *
Bob Wilsond49edb72012-08-03 04:06:28 +00003218X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
3219 const TargetLibraryInfo *libInfo) const {
3220 return X86::createFastISel(funcInfo, libInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00003221}
3222
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00003223//===----------------------------------------------------------------------===//
3224// Other Lowering Hooks
3225//===----------------------------------------------------------------------===//
3226
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00003227static bool MayFoldLoad(SDValue Op) {
3228 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
3229}
3230
3231static bool MayFoldIntoStore(SDValue Op) {
3232 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
3233}
3234
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003235static bool isTargetShuffle(unsigned Opcode) {
3236 switch(Opcode) {
3237 default: return false;
3238 case X86ISD::PSHUFD:
3239 case X86ISD::PSHUFHW:
3240 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00003241 case X86ISD::SHUFP:
Craig Topper4aee1bb2013-01-28 06:48:25 +00003242 case X86ISD::PALIGNR:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003243 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003244 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00003245 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003246 case X86ISD::MOVLPS:
3247 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003248 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00003249 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00003250 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003251 case X86ISD::MOVSS:
3252 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00003253 case X86ISD::UNPCKL:
3254 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00003255 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00003256 case X86ISD::VPERM2X128:
Craig Topperbdcbcb32012-05-06 18:54:26 +00003257 case X86ISD::VPERMI:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003258 return true;
3259 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003260}
3261
Andrew Trickac6d9be2013-05-25 02:42:55 +00003262static SDValue getTargetShuffleNode(unsigned Opc, SDLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00003263 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003264 switch(Opc) {
3265 default: llvm_unreachable("Unknown x86 shuffle node");
3266 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00003267 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00003268 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003269 return DAG.getNode(Opc, dl, VT, V1);
3270 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003271}
3272
Andrew Trickac6d9be2013-05-25 02:42:55 +00003273static SDValue getTargetShuffleNode(unsigned Opc, SDLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00003274 SDValue V1, unsigned TargetMask,
3275 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003276 switch(Opc) {
3277 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003278 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003279 case X86ISD::PSHUFHW:
3280 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00003281 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00003282 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003283 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
3284 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003285}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00003286
Andrew Trickac6d9be2013-05-25 02:42:55 +00003287static SDValue getTargetShuffleNode(unsigned Opc, SDLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00003288 SDValue V1, SDValue V2, unsigned TargetMask,
3289 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003290 switch(Opc) {
3291 default: llvm_unreachable("Unknown x86 shuffle node");
Craig Topper4aee1bb2013-01-28 06:48:25 +00003292 case X86ISD::PALIGNR:
Craig Topperb3982da2011-12-31 23:50:21 +00003293 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00003294 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003295 return DAG.getNode(Opc, dl, VT, V1, V2,
3296 DAG.getConstant(TargetMask, MVT::i8));
3297 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003298}
3299
Andrew Trickac6d9be2013-05-25 02:42:55 +00003300static SDValue getTargetShuffleNode(unsigned Opc, SDLoc dl, EVT VT,
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003301 SDValue V1, SDValue V2, SelectionDAG &DAG) {
3302 switch(Opc) {
3303 default: llvm_unreachable("Unknown x86 shuffle node");
3304 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00003305 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00003306 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003307 case X86ISD::MOVLPS:
3308 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003309 case X86ISD::MOVSS:
3310 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00003311 case X86ISD::UNPCKL:
3312 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003313 return DAG.getNode(Opc, dl, VT, V1, V2);
3314 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003315}
3316
Dan Gohmand858e902010-04-17 15:26:15 +00003317SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003318 MachineFunction &MF = DAG.getMachineFunction();
Bill Wendlinga5e5ba62013-06-07 21:00:34 +00003319 const X86RegisterInfo *RegInfo =
3320 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003321 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
3322 int ReturnAddrIndex = FuncInfo->getRAIndex();
3323
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003324 if (ReturnAddrIndex == 0) {
3325 // Set up a frame object for the return address.
Michael Liaoaa3c2c02012-10-25 06:29:14 +00003326 unsigned SlotSize = RegInfo->getSlotSize();
Tim Northovera54b6622013-08-04 09:35:57 +00003327 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize,
3328 -(int64_t)SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00003329 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003330 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003331 }
3332
Evan Cheng25ab6902006-09-08 06:48:29 +00003333 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003334}
3335
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003336bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
3337 bool hasSymbolicDisplacement) {
3338 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00003339 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003340 return false;
3341
3342 // If we don't have a symbolic displacement - we don't have any extra
3343 // restrictions.
3344 if (!hasSymbolicDisplacement)
3345 return true;
3346
3347 // FIXME: Some tweaks might be needed for medium code model.
3348 if (M != CodeModel::Small && M != CodeModel::Kernel)
3349 return false;
3350
3351 // For small code model we assume that latest object is 16MB before end of 31
3352 // bits boundary. We may also accept pretty large negative constants knowing
3353 // that all objects are in the positive half of address space.
3354 if (M == CodeModel::Small && Offset < 16*1024*1024)
3355 return true;
3356
3357 // For kernel code model we know that all object resist in the negative half
3358 // of 32bits address space. We may not accept negative offsets, since they may
3359 // be just off and we may accept pretty large positive ones.
3360 if (M == CodeModel::Kernel && Offset > 0)
3361 return true;
3362
3363 return false;
3364}
3365
Evan Chengef41ff62011-06-23 17:54:54 +00003366/// isCalleePop - Determines whether the callee is required to pop its
3367/// own arguments. Callee pop is necessary to support tail calls.
3368bool X86::isCalleePop(CallingConv::ID CallingConv,
3369 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3370 if (IsVarArg)
3371 return false;
3372
3373 switch (CallingConv) {
3374 default:
3375 return false;
3376 case CallingConv::X86_StdCall:
3377 return !is64Bit;
3378 case CallingConv::X86_FastCall:
3379 return !is64Bit;
3380 case CallingConv::X86_ThisCall:
3381 return !is64Bit;
3382 case CallingConv::Fast:
3383 return TailCallOpt;
3384 case CallingConv::GHC:
3385 return TailCallOpt;
Duncan Sandsdc7f1742012-11-16 12:36:39 +00003386 case CallingConv::HiPE:
3387 return TailCallOpt;
Evan Chengef41ff62011-06-23 17:54:54 +00003388 }
3389}
3390
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003391/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3392/// specific condition code, returning the condition code and the LHS/RHS of the
3393/// comparison to make.
3394static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3395 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003396 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003397 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3398 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3399 // X > -1 -> X == 0, jump !sign.
3400 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003401 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003402 }
3403 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003404 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003405 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003406 }
3407 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003408 // X < 1 -> X <= 0
3409 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003410 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003411 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003412 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003413
Evan Chengd9558e02006-01-06 00:43:03 +00003414 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003415 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003416 case ISD::SETEQ: return X86::COND_E;
3417 case ISD::SETGT: return X86::COND_G;
3418 case ISD::SETGE: return X86::COND_GE;
3419 case ISD::SETLT: return X86::COND_L;
3420 case ISD::SETLE: return X86::COND_LE;
3421 case ISD::SETNE: return X86::COND_NE;
3422 case ISD::SETULT: return X86::COND_B;
3423 case ISD::SETUGT: return X86::COND_A;
3424 case ISD::SETULE: return X86::COND_BE;
3425 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003426 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003427 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003428
Chris Lattner4c78e022008-12-23 23:42:27 +00003429 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003430
Chris Lattner4c78e022008-12-23 23:42:27 +00003431 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003432 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3433 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003434 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3435 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003436 }
3437
Chris Lattner4c78e022008-12-23 23:42:27 +00003438 switch (SetCCOpcode) {
3439 default: break;
3440 case ISD::SETOLT:
3441 case ISD::SETOLE:
3442 case ISD::SETUGT:
3443 case ISD::SETUGE:
3444 std::swap(LHS, RHS);
3445 break;
3446 }
3447
3448 // On a floating point condition, the flags are set as follows:
3449 // ZF PF CF op
3450 // 0 | 0 | 0 | X > Y
3451 // 0 | 0 | 1 | X < Y
3452 // 1 | 0 | 0 | X == Y
3453 // 1 | 1 | 1 | unordered
3454 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003455 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003456 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003457 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003458 case ISD::SETOLT: // flipped
3459 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003460 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003461 case ISD::SETOLE: // flipped
3462 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003463 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003464 case ISD::SETUGT: // flipped
3465 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003466 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003467 case ISD::SETUGE: // flipped
3468 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003469 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003470 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003471 case ISD::SETNE: return X86::COND_NE;
3472 case ISD::SETUO: return X86::COND_P;
3473 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003474 case ISD::SETOEQ:
3475 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003476 }
Evan Chengd9558e02006-01-06 00:43:03 +00003477}
3478
Evan Cheng4a460802006-01-11 00:33:36 +00003479/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3480/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003481/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003482static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003483 switch (X86CC) {
3484 default:
3485 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003486 case X86::COND_B:
3487 case X86::COND_BE:
3488 case X86::COND_E:
3489 case X86::COND_P:
3490 case X86::COND_A:
3491 case X86::COND_AE:
3492 case X86::COND_NE:
3493 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003494 return true;
3495 }
3496}
3497
Evan Chengeb2f9692009-10-27 19:56:55 +00003498/// isFPImmLegal - Returns true if the target can instruction select the
3499/// specified FP immediate natively. If false, the legalizer will
3500/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003501bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003502 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3503 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3504 return true;
3505 }
3506 return false;
3507}
3508
Nate Begeman9008ca62009-04-27 18:41:29 +00003509/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3510/// the specified range (L, H].
3511static bool isUndefOrInRange(int Val, int Low, int Hi) {
3512 return (Val < 0) || (Val >= Low && Val < Hi);
3513}
3514
3515/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3516/// specified value.
3517static bool isUndefOrEqual(int Val, int CmpVal) {
Jakub Staszakb2af3a02012-12-06 18:22:59 +00003518 return (Val < 0 || Val == CmpVal);
Evan Chengc5cdff22006-04-07 21:53:05 +00003519}
3520
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003521/// isSequentialOrUndefInRange - Return true if every element in Mask, beginning
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003522/// from position Pos and ending in Pos+Size, falls within the specified
3523/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003524static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Craig Topperb6072642012-05-03 07:26:59 +00003525 unsigned Pos, unsigned Size, int Low) {
3526 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003527 if (!isUndefOrEqual(Mask[i], Low))
3528 return false;
3529 return true;
3530}
3531
Nate Begeman9008ca62009-04-27 18:41:29 +00003532/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3533/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3534/// the second operand.
Craig Toppercc60bbc2013-08-14 05:58:39 +00003535static bool isPSHUFDMask(ArrayRef<int> Mask, MVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003536 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003537 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003538 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003539 return (Mask[0] < 2 && Mask[1] < 2);
3540 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003541}
3542
Nate Begeman9008ca62009-04-27 18:41:29 +00003543/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3544/// is suitable for input to PSHUFHW.
Craig Toppercc60bbc2013-08-14 05:58:39 +00003545static bool isPSHUFHWMask(ArrayRef<int> Mask, MVT VT, bool HasInt256) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003546 if (VT != MVT::v8i16 && (!HasInt256 || VT != MVT::v16i16))
Evan Cheng0188ecb2006-03-22 18:59:22 +00003547 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003548
Nate Begeman9008ca62009-04-27 18:41:29 +00003549 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003550 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3551 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003552
Evan Cheng506d3df2006-03-29 23:07:14 +00003553 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003554 for (unsigned i = 4; i != 8; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003555 if (!isUndefOrInRange(Mask[i], 4, 8))
Evan Cheng506d3df2006-03-29 23:07:14 +00003556 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003557
Craig Toppera9a568a2012-05-02 08:03:44 +00003558 if (VT == MVT::v16i16) {
3559 // Lower quadword copied in order or undef.
3560 if (!isSequentialOrUndefInRange(Mask, 8, 4, 8))
3561 return false;
3562
3563 // Upper quadword shuffled.
3564 for (unsigned i = 12; i != 16; ++i)
3565 if (!isUndefOrInRange(Mask[i], 12, 16))
3566 return false;
3567 }
3568
Evan Cheng506d3df2006-03-29 23:07:14 +00003569 return true;
3570}
3571
Nate Begeman9008ca62009-04-27 18:41:29 +00003572/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3573/// is suitable for input to PSHUFLW.
Craig Toppercc60bbc2013-08-14 05:58:39 +00003574static bool isPSHUFLWMask(ArrayRef<int> Mask, MVT VT, bool HasInt256) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003575 if (VT != MVT::v8i16 && (!HasInt256 || VT != MVT::v16i16))
Evan Cheng506d3df2006-03-29 23:07:14 +00003576 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003577
Rafael Espindola15684b22009-04-24 12:40:33 +00003578 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003579 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3580 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003581
Rafael Espindola15684b22009-04-24 12:40:33 +00003582 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003583 for (unsigned i = 0; i != 4; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003584 if (!isUndefOrInRange(Mask[i], 0, 4))
Rafael Espindola15684b22009-04-24 12:40:33 +00003585 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003586
Craig Toppera9a568a2012-05-02 08:03:44 +00003587 if (VT == MVT::v16i16) {
3588 // Upper quadword copied in order.
3589 if (!isSequentialOrUndefInRange(Mask, 12, 4, 12))
3590 return false;
3591
3592 // Lower quadword shuffled.
3593 for (unsigned i = 8; i != 12; ++i)
3594 if (!isUndefOrInRange(Mask[i], 8, 12))
3595 return false;
3596 }
3597
Rafael Espindola15684b22009-04-24 12:40:33 +00003598 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003599}
3600
Nate Begemana09008b2009-10-19 02:17:23 +00003601/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3602/// is suitable for input to PALIGNR.
Craig Toppercc60bbc2013-08-14 05:58:39 +00003603static bool isPALIGNRMask(ArrayRef<int> Mask, MVT VT,
Craig Topper0e2037b2012-01-20 05:53:00 +00003604 const X86Subtarget *Subtarget) {
Craig Topper5a529e42013-01-18 06:44:29 +00003605 if ((VT.is128BitVector() && !Subtarget->hasSSSE3()) ||
3606 (VT.is256BitVector() && !Subtarget->hasInt256()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003607 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003608
Craig Topper0e2037b2012-01-20 05:53:00 +00003609 unsigned NumElts = VT.getVectorNumElements();
3610 unsigned NumLanes = VT.getSizeInBits()/128;
3611 unsigned NumLaneElts = NumElts/NumLanes;
3612
3613 // Do not handle 64-bit element shuffles with palignr.
3614 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003615 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003616
Craig Topper0e2037b2012-01-20 05:53:00 +00003617 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3618 unsigned i;
3619 for (i = 0; i != NumLaneElts; ++i) {
3620 if (Mask[i+l] >= 0)
3621 break;
3622 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003623
Craig Topper0e2037b2012-01-20 05:53:00 +00003624 // Lane is all undef, go to next lane
3625 if (i == NumLaneElts)
3626 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003627
Craig Topper0e2037b2012-01-20 05:53:00 +00003628 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003629
Craig Topper0e2037b2012-01-20 05:53:00 +00003630 // Make sure its in this lane in one of the sources
3631 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3632 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003633 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003634
3635 // If not lane 0, then we must match lane 0
3636 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3637 return false;
3638
3639 // Correct second source to be contiguous with first source
3640 if (Start >= (int)NumElts)
3641 Start -= NumElts - NumLaneElts;
3642
3643 // Make sure we're shifting in the right direction.
3644 if (Start <= (int)(i+l))
3645 return false;
3646
3647 Start -= i;
3648
3649 // Check the rest of the elements to see if they are consecutive.
3650 for (++i; i != NumLaneElts; ++i) {
3651 int Idx = Mask[i+l];
3652
3653 // Make sure its in this lane
3654 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3655 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3656 return false;
3657
3658 // If not lane 0, then we must match lane 0
3659 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3660 return false;
3661
3662 if (Idx >= (int)NumElts)
3663 Idx -= NumElts - NumLaneElts;
3664
3665 if (!isUndefOrEqual(Idx, Start+i))
3666 return false;
3667
3668 }
Nate Begemana09008b2009-10-19 02:17:23 +00003669 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003670
Nate Begemana09008b2009-10-19 02:17:23 +00003671 return true;
3672}
3673
Craig Topper1a7700a2012-01-19 08:19:12 +00003674/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3675/// the two vector operands have swapped position.
3676static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3677 unsigned NumElems) {
3678 for (unsigned i = 0; i != NumElems; ++i) {
3679 int idx = Mask[i];
3680 if (idx < 0)
3681 continue;
3682 else if (idx < (int)NumElems)
3683 Mask[i] = idx + NumElems;
3684 else
3685 Mask[i] = idx - NumElems;
3686 }
3687}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003688
Craig Topper1a7700a2012-01-19 08:19:12 +00003689/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3690/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3691/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3692/// reverse of what x86 shuffles want.
Craig Toppercc60bbc2013-08-14 05:58:39 +00003693static bool isSHUFPMask(ArrayRef<int> Mask, MVT VT, bool HasFp256,
Craig Topper1a7700a2012-01-19 08:19:12 +00003694 bool Commuted = false) {
Craig Topper5a529e42013-01-18 06:44:29 +00003695 if (!HasFp256 && VT.is256BitVector())
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003696 return false;
3697
Craig Topper1a7700a2012-01-19 08:19:12 +00003698 unsigned NumElems = VT.getVectorNumElements();
3699 unsigned NumLanes = VT.getSizeInBits()/128;
3700 unsigned NumLaneElems = NumElems/NumLanes;
3701
3702 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003703 return false;
3704
3705 // VSHUFPSY divides the resulting vector into 4 chunks.
3706 // The sources are also splitted into 4 chunks, and each destination
3707 // chunk must come from a different source chunk.
3708 //
3709 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3710 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3711 //
3712 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3713 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3714 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003715 // VSHUFPDY divides the resulting vector into 4 chunks.
3716 // The sources are also splitted into 4 chunks, and each destination
3717 // chunk must come from a different source chunk.
3718 //
3719 // SRC1 => X3 X2 X1 X0
3720 // SRC2 => Y3 Y2 Y1 Y0
3721 //
3722 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3723 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003724 unsigned HalfLaneElems = NumLaneElems/2;
3725 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3726 for (unsigned i = 0; i != NumLaneElems; ++i) {
3727 int Idx = Mask[i+l];
3728 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3729 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3730 return false;
3731 // For VSHUFPSY, the mask of the second half must be the same as the
3732 // first but with the appropriate offsets. This works in the same way as
3733 // VPERMILPS works with masks.
3734 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3735 continue;
3736 if (!isUndefOrEqual(Idx, Mask[i]+l))
3737 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003738 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003739 }
3740
3741 return true;
3742}
3743
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003744/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3745/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Toppercc60bbc2013-08-14 05:58:39 +00003746static bool isMOVHLPSMask(ArrayRef<int> Mask, MVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003747 if (!VT.is128BitVector())
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003748 return false;
3749
Craig Topper7a9a28b2012-08-12 02:23:29 +00003750 unsigned NumElems = VT.getVectorNumElements();
3751
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003752 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003753 return false;
3754
Evan Cheng2064a2b2006-03-28 06:50:32 +00003755 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003756 return isUndefOrEqual(Mask[0], 6) &&
3757 isUndefOrEqual(Mask[1], 7) &&
3758 isUndefOrEqual(Mask[2], 2) &&
3759 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003760}
3761
Nate Begeman0b10b912009-11-07 23:17:15 +00003762/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3763/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3764/// <2, 3, 2, 3>
Craig Toppercc60bbc2013-08-14 05:58:39 +00003765static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, MVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003766 if (!VT.is128BitVector())
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003767 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003768
Craig Topper7a9a28b2012-08-12 02:23:29 +00003769 unsigned NumElems = VT.getVectorNumElements();
3770
Nate Begeman0b10b912009-11-07 23:17:15 +00003771 if (NumElems != 4)
3772 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003773
Craig Topperdd637ae2012-02-19 05:41:45 +00003774 return isUndefOrEqual(Mask[0], 2) &&
3775 isUndefOrEqual(Mask[1], 3) &&
3776 isUndefOrEqual(Mask[2], 2) &&
3777 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003778}
3779
Evan Cheng5ced1d82006-04-06 23:23:56 +00003780/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3781/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Toppercc60bbc2013-08-14 05:58:39 +00003782static bool isMOVLPMask(ArrayRef<int> Mask, MVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003783 if (!VT.is128BitVector())
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003784 return false;
3785
Craig Topperdd637ae2012-02-19 05:41:45 +00003786 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003787
Evan Cheng5ced1d82006-04-06 23:23:56 +00003788 if (NumElems != 2 && NumElems != 4)
3789 return false;
3790
Chad Rosier238ae312012-04-30 17:47:15 +00003791 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003792 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003793 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003794
Chad Rosier238ae312012-04-30 17:47:15 +00003795 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003796 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003797 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003798
3799 return true;
3800}
3801
Nate Begeman0b10b912009-11-07 23:17:15 +00003802/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3803/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Toppercc60bbc2013-08-14 05:58:39 +00003804static bool isMOVLHPSMask(ArrayRef<int> Mask, MVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003805 if (!VT.is128BitVector())
3806 return false;
3807
Craig Topperdd637ae2012-02-19 05:41:45 +00003808 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003809
Craig Topper7a9a28b2012-08-12 02:23:29 +00003810 if (NumElems != 2 && NumElems != 4)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003811 return false;
3812
Chad Rosier238ae312012-04-30 17:47:15 +00003813 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003814 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003815 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003816
Chad Rosier238ae312012-04-30 17:47:15 +00003817 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3818 if (!isUndefOrEqual(Mask[i + e], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003819 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003820
3821 return true;
3822}
3823
Elena Demikhovsky15963732012-06-26 08:04:10 +00003824//
3825// Some special combinations that can be optimized.
3826//
3827static
3828SDValue Compact8x32ShuffleNode(ShuffleVectorSDNode *SVOp,
3829 SelectionDAG &DAG) {
Craig Topper657a99c2013-01-19 23:36:09 +00003830 MVT VT = SVOp->getValueType(0).getSimpleVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +00003831 SDLoc dl(SVOp);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003832
3833 if (VT != MVT::v8i32 && VT != MVT::v8f32)
3834 return SDValue();
3835
3836 ArrayRef<int> Mask = SVOp->getMask();
3837
3838 // These are the special masks that may be optimized.
3839 static const int MaskToOptimizeEven[] = {0, 8, 2, 10, 4, 12, 6, 14};
3840 static const int MaskToOptimizeOdd[] = {1, 9, 3, 11, 5, 13, 7, 15};
3841 bool MatchEvenMask = true;
3842 bool MatchOddMask = true;
3843 for (int i=0; i<8; ++i) {
3844 if (!isUndefOrEqual(Mask[i], MaskToOptimizeEven[i]))
3845 MatchEvenMask = false;
3846 if (!isUndefOrEqual(Mask[i], MaskToOptimizeOdd[i]))
3847 MatchOddMask = false;
3848 }
Elena Demikhovsky15963732012-06-26 08:04:10 +00003849
Elena Demikhovsky32510202012-09-04 12:49:02 +00003850 if (!MatchEvenMask && !MatchOddMask)
Elena Demikhovsky15963732012-06-26 08:04:10 +00003851 return SDValue();
Michael Liao471b9172012-10-03 23:43:52 +00003852
Elena Demikhovsky15963732012-06-26 08:04:10 +00003853 SDValue UndefNode = DAG.getNode(ISD::UNDEF, dl, VT);
3854
Elena Demikhovsky32510202012-09-04 12:49:02 +00003855 SDValue Op0 = SVOp->getOperand(0);
3856 SDValue Op1 = SVOp->getOperand(1);
3857
3858 if (MatchEvenMask) {
3859 // Shift the second operand right to 32 bits.
3860 static const int ShiftRightMask[] = {-1, 0, -1, 2, -1, 4, -1, 6 };
3861 Op1 = DAG.getVectorShuffle(VT, dl, Op1, UndefNode, ShiftRightMask);
3862 } else {
3863 // Shift the first operand left to 32 bits.
3864 static const int ShiftLeftMask[] = {1, -1, 3, -1, 5, -1, 7, -1 };
3865 Op0 = DAG.getVectorShuffle(VT, dl, Op0, UndefNode, ShiftLeftMask);
3866 }
3867 static const int BlendMask[] = {0, 9, 2, 11, 4, 13, 6, 15};
3868 return DAG.getVectorShuffle(VT, dl, Op0, Op1, BlendMask);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003869}
3870
Evan Cheng0038e592006-03-28 00:39:58 +00003871/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3872/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Craig Toppercc60bbc2013-08-14 05:58:39 +00003873static bool isUNPCKLMask(ArrayRef<int> Mask, MVT VT,
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003874 bool HasInt256, bool V2IsSplat = false) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003875
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00003876 if (VT.is512BitVector())
3877 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003878 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3879 "Unsupported vector type for unpckh");
3880
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00003881 unsigned NumElts = VT.getVectorNumElements();
Craig Topper5a529e42013-01-18 06:44:29 +00003882 if (VT.is256BitVector() && NumElts != 4 && NumElts != 8 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003883 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003884 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003885
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003886 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3887 // independently on 128-bit lanes.
3888 unsigned NumLanes = VT.getSizeInBits()/128;
3889 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003890
Craig Topper59235472013-08-06 07:23:12 +00003891 for (unsigned l = 0; l != NumElts; l += NumLaneElts) {
3892 for (unsigned i = 0, j = l; i != NumLaneElts; i += 2, ++j) {
3893 int BitI = Mask[l+i];
3894 int BitI1 = Mask[l+i+1];
David Greenea20244d2011-03-02 17:23:43 +00003895 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003896 return false;
David Greenea20244d2011-03-02 17:23:43 +00003897 if (V2IsSplat) {
3898 if (!isUndefOrEqual(BitI1, NumElts))
3899 return false;
3900 } else {
3901 if (!isUndefOrEqual(BitI1, j + NumElts))
3902 return false;
3903 }
Evan Cheng39623da2006-04-20 08:58:49 +00003904 }
Evan Cheng0038e592006-03-28 00:39:58 +00003905 }
David Greenea20244d2011-03-02 17:23:43 +00003906
Evan Cheng0038e592006-03-28 00:39:58 +00003907 return true;
3908}
3909
Evan Cheng4fcb9222006-03-28 02:43:26 +00003910/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3911/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Craig Toppercc60bbc2013-08-14 05:58:39 +00003912static bool isUNPCKHMask(ArrayRef<int> Mask, MVT VT,
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003913 bool HasInt256, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003914 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003915
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00003916 if (VT.is512BitVector())
3917 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003918 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3919 "Unsupported vector type for unpckh");
3920
Craig Topper5a529e42013-01-18 06:44:29 +00003921 if (VT.is256BitVector() && NumElts != 4 && NumElts != 8 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003922 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003923 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003924
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003925 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3926 // independently on 128-bit lanes.
3927 unsigned NumLanes = VT.getSizeInBits()/128;
3928 unsigned NumLaneElts = NumElts/NumLanes;
3929
Craig Topper59235472013-08-06 07:23:12 +00003930 for (unsigned l = 0; l != NumElts; l += NumLaneElts) {
3931 for (unsigned i = 0, j = l+NumLaneElts/2; i != NumLaneElts; i += 2, ++j) {
3932 int BitI = Mask[l+i];
3933 int BitI1 = Mask[l+i+1];
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003934 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003935 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003936 if (V2IsSplat) {
3937 if (isUndefOrEqual(BitI1, NumElts))
3938 return false;
3939 } else {
3940 if (!isUndefOrEqual(BitI1, j+NumElts))
3941 return false;
3942 }
Evan Cheng39623da2006-04-20 08:58:49 +00003943 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003944 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003945 return true;
3946}
3947
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003948/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3949/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3950/// <0, 0, 1, 1>
Craig Toppercc60bbc2013-08-14 05:58:39 +00003951static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, MVT VT, bool HasInt256) {
Craig Topper94438ba2011-12-16 08:06:31 +00003952 unsigned NumElts = VT.getVectorNumElements();
Craig Topper5a529e42013-01-18 06:44:29 +00003953 bool Is256BitVec = VT.is256BitVector();
Craig Topper94438ba2011-12-16 08:06:31 +00003954
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00003955 if (VT.is512BitVector())
3956 return false;
Craig Topper94438ba2011-12-16 08:06:31 +00003957 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3958 "Unsupported vector type for unpckh");
3959
Craig Topper5a529e42013-01-18 06:44:29 +00003960 if (Is256BitVec && NumElts != 4 && NumElts != 8 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003961 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003962 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003963
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003964 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3965 // FIXME: Need a better way to get rid of this, there's no latency difference
3966 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3967 // the former later. We should also remove the "_undef" special mask.
Craig Topper5a529e42013-01-18 06:44:29 +00003968 if (NumElts == 4 && Is256BitVec)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003969 return false;
3970
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003971 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3972 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003973 unsigned NumLanes = VT.getSizeInBits()/128;
3974 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003975
Craig Topper59235472013-08-06 07:23:12 +00003976 for (unsigned l = 0; l != NumElts; l += NumLaneElts) {
3977 for (unsigned i = 0, j = l; i != NumLaneElts; i += 2, ++j) {
3978 int BitI = Mask[l+i];
3979 int BitI1 = Mask[l+i+1];
David Greenea20244d2011-03-02 17:23:43 +00003980
3981 if (!isUndefOrEqual(BitI, j))
3982 return false;
3983 if (!isUndefOrEqual(BitI1, j))
3984 return false;
3985 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003986 }
David Greenea20244d2011-03-02 17:23:43 +00003987
Rafael Espindola15684b22009-04-24 12:40:33 +00003988 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003989}
3990
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003991/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3992/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3993/// <2, 2, 3, 3>
Craig Toppercc60bbc2013-08-14 05:58:39 +00003994static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, MVT VT, bool HasInt256) {
Craig Topper94438ba2011-12-16 08:06:31 +00003995 unsigned NumElts = VT.getVectorNumElements();
3996
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00003997 if (VT.is512BitVector())
3998 return false;
3999
Craig Topper94438ba2011-12-16 08:06:31 +00004000 assert((VT.is128BitVector() || VT.is256BitVector()) &&
4001 "Unsupported vector type for unpckh");
4002
Craig Topper5a529e42013-01-18 06:44:29 +00004003 if (VT.is256BitVector() && NumElts != 4 && NumElts != 8 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004004 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004005 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00004006
Craig Topper94438ba2011-12-16 08:06:31 +00004007 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
4008 // independently on 128-bit lanes.
4009 unsigned NumLanes = VT.getSizeInBits()/128;
4010 unsigned NumLaneElts = NumElts/NumLanes;
4011
Craig Topper59235472013-08-06 07:23:12 +00004012 for (unsigned l = 0; l != NumElts; l += NumLaneElts) {
4013 for (unsigned i = 0, j = l+NumLaneElts/2; i != NumLaneElts; i += 2, ++j) {
4014 int BitI = Mask[l+i];
4015 int BitI1 = Mask[l+i+1];
Craig Topper94438ba2011-12-16 08:06:31 +00004016 if (!isUndefOrEqual(BitI, j))
4017 return false;
4018 if (!isUndefOrEqual(BitI1, j))
4019 return false;
4020 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004021 }
Rafael Espindola15684b22009-04-24 12:40:33 +00004022 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00004023}
4024
Evan Cheng017dcc62006-04-21 01:05:10 +00004025/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
4026/// specifies a shuffle of elements that is suitable for input to MOVSS,
4027/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004028static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00004029 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00004030 return false;
Craig Topper7a9a28b2012-08-12 02:23:29 +00004031 if (!VT.is128BitVector())
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00004032 return false;
Eli Friedman10415532009-06-06 06:05:10 +00004033
Craig Topperc612d792012-01-02 09:17:37 +00004034 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004035
Nate Begeman9008ca62009-04-27 18:41:29 +00004036 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00004037 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00004038
Craig Topperc612d792012-01-02 09:17:37 +00004039 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004040 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00004041 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00004042
Evan Chengd6d1cbd2006-04-11 00:19:04 +00004043 return true;
4044}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00004045
Craig Topper70b883b2011-11-28 10:14:51 +00004046/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004047/// as permutations between 128-bit chunks or halves. As an example: this
4048/// shuffle bellow:
4049/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
4050/// The first half comes from the second half of V1 and the second half from the
4051/// the second half of V2.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004052static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasFp256) {
4053 if (!HasFp256 || !VT.is256BitVector())
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004054 return false;
4055
4056 // The shuffle result is divided into half A and half B. In total the two
4057 // sources have 4 halves, namely: C, D, E, F. The final values of A and
4058 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00004059 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004060 bool MatchA = false, MatchB = false;
4061
4062 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00004063 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004064 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
4065 MatchA = true;
4066 break;
4067 }
4068 }
4069
4070 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00004071 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004072 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
4073 MatchB = true;
4074 break;
4075 }
4076 }
4077
4078 return MatchA && MatchB;
4079}
4080
Craig Topper70b883b2011-11-28 10:14:51 +00004081/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
4082/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00004083static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Craig Toppercfcab212013-01-19 08:27:45 +00004084 MVT VT = SVOp->getValueType(0).getSimpleVT();
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004085
Craig Topperc612d792012-01-02 09:17:37 +00004086 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004087
Craig Topperc612d792012-01-02 09:17:37 +00004088 unsigned FstHalf = 0, SndHalf = 0;
4089 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004090 if (SVOp->getMaskElt(i) > 0) {
4091 FstHalf = SVOp->getMaskElt(i)/HalfSize;
4092 break;
4093 }
4094 }
Craig Topperc612d792012-01-02 09:17:37 +00004095 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004096 if (SVOp->getMaskElt(i) > 0) {
4097 SndHalf = SVOp->getMaskElt(i)/HalfSize;
4098 break;
4099 }
4100 }
4101
4102 return (FstHalf | (SndHalf << 4));
4103}
4104
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00004105// Symetric in-lane mask. Each lane has 4 elements (for imm8)
4106static bool isPermImmMask(ArrayRef<int> Mask, EVT VT, unsigned& Imm8) {
4107 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4108 if (EltSize < 32)
4109 return false;
4110
4111 unsigned NumElts = VT.getVectorNumElements();
4112 Imm8 = 0;
4113 if (VT.is128BitVector() || (VT.is256BitVector() && EltSize == 64)) {
4114 for (unsigned i = 0; i != NumElts; ++i) {
4115 if (Mask[i] < 0)
4116 continue;
4117 Imm8 |= Mask[i] << (i*2);
4118 }
4119 return true;
4120 }
4121
4122 unsigned LaneSize = 4;
4123 SmallVector<int, 4> MaskVal(LaneSize, -1);
4124
4125 for (unsigned l = 0; l != NumElts; l += LaneSize) {
4126 for (unsigned i = 0; i != LaneSize; ++i) {
4127 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
4128 return false;
4129 if (Mask[i+l] < 0)
4130 continue;
4131 if (MaskVal[i] < 0) {
4132 MaskVal[i] = Mask[i+l] - l;
4133 Imm8 |= MaskVal[i] << (i*2);
4134 continue;
4135 }
4136 if (Mask[i+l] != (signed)(MaskVal[i]+l))
4137 return false;
4138 }
4139 }
4140 return true;
4141}
4142
Craig Topper70b883b2011-11-28 10:14:51 +00004143/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004144/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
4145/// Note that VPERMIL mask matching is different depending whether theunderlying
4146/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
4147/// to the same elements of the low, but to the higher half of the source.
4148/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00004149/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004150static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasFp256) {
4151 if (!HasFp256)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004152 return false;
4153
Craig Topperc612d792012-01-02 09:17:37 +00004154 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00004155 // Only match 256-bit with 32/64-bit types
Craig Topper5a529e42013-01-18 06:44:29 +00004156 if (!VT.is256BitVector() || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004157 return false;
4158
Craig Topperc612d792012-01-02 09:17:37 +00004159 unsigned NumLanes = VT.getSizeInBits()/128;
4160 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00004161 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00004162 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00004163 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00004164 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00004165 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00004166 continue;
4167 // VPERMILPS handling
4168 if (Mask[i] < 0)
4169 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00004170 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004171 return false;
4172 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004173 }
4174
4175 return true;
4176}
4177
Craig Topper5aaffa82012-02-19 02:53:47 +00004178/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00004179/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00004180/// element of vector 2 and the other elements to come from vector 1 in order.
Craig Toppercc60bbc2013-08-14 05:58:39 +00004181static bool isCommutedMOVLMask(ArrayRef<int> Mask, MVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004182 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004183 if (!VT.is128BitVector())
Craig Topper97327dc2012-03-18 22:50:10 +00004184 return false;
Craig Topper7a9a28b2012-08-12 02:23:29 +00004185
4186 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00004187 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00004188 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00004189
Nate Begeman9008ca62009-04-27 18:41:29 +00004190 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00004191 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00004192
Craig Topperc612d792012-01-02 09:17:37 +00004193 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004194 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
4195 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
4196 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00004197 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00004198
Evan Cheng39623da2006-04-20 08:58:49 +00004199 return true;
4200}
4201
Evan Chengd9539472006-04-14 21:59:03 +00004202/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
4203/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004204/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Toppercc60bbc2013-08-14 05:58:39 +00004205static bool isMOVSHDUPMask(ArrayRef<int> Mask, MVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00004206 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00004207 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00004208 return false;
4209
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004210 unsigned NumElems = VT.getVectorNumElements();
4211
Craig Topper5a529e42013-01-18 06:44:29 +00004212 if ((VT.is128BitVector() && NumElems != 4) ||
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00004213 (VT.is256BitVector() && NumElems != 8) ||
4214 (VT.is512BitVector() && NumElems != 16))
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004215 return false;
4216
4217 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00004218 for (unsigned i = 0; i != NumElems; i += 2)
4219 if (!isUndefOrEqual(Mask[i], i+1) ||
4220 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00004221 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004222
4223 return true;
Evan Chengd9539472006-04-14 21:59:03 +00004224}
4225
4226/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
4227/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004228/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Toppercc60bbc2013-08-14 05:58:39 +00004229static bool isMOVSLDUPMask(ArrayRef<int> Mask, MVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00004230 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00004231 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00004232 return false;
4233
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004234 unsigned NumElems = VT.getVectorNumElements();
4235
Craig Topper5a529e42013-01-18 06:44:29 +00004236 if ((VT.is128BitVector() && NumElems != 4) ||
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00004237 (VT.is256BitVector() && NumElems != 8) ||
4238 (VT.is512BitVector() && NumElems != 16))
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004239 return false;
4240
4241 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00004242 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00004243 if (!isUndefOrEqual(Mask[i], i) ||
4244 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00004245 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00004246
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004247 return true;
Evan Chengd9539472006-04-14 21:59:03 +00004248}
4249
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004250/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
4251/// specifies a shuffle of elements that is suitable for input to 256-bit
4252/// version of MOVDDUP.
Craig Toppercc60bbc2013-08-14 05:58:39 +00004253static bool isMOVDDUPYMask(ArrayRef<int> Mask, MVT VT, bool HasFp256) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004254 if (!HasFp256 || !VT.is256BitVector())
Craig Topper7a9a28b2012-08-12 02:23:29 +00004255 return false;
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004256
Craig Topper7a9a28b2012-08-12 02:23:29 +00004257 unsigned NumElts = VT.getVectorNumElements();
4258 if (NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004259 return false;
4260
Craig Topperc612d792012-01-02 09:17:37 +00004261 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00004262 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004263 return false;
Craig Topperc612d792012-01-02 09:17:37 +00004264 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00004265 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004266 return false;
4267 return true;
4268}
4269
Evan Cheng0b457f02008-09-25 20:50:48 +00004270/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00004271/// specifies a shuffle of elements that is suitable for input to 128-bit
4272/// version of MOVDDUP.
Craig Toppercc60bbc2013-08-14 05:58:39 +00004273static bool isMOVDDUPMask(ArrayRef<int> Mask, MVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004274 if (!VT.is128BitVector())
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00004275 return false;
4276
Craig Topperc612d792012-01-02 09:17:37 +00004277 unsigned e = VT.getVectorNumElements() / 2;
4278 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004279 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004280 return false;
Craig Topperc612d792012-01-02 09:17:37 +00004281 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004282 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004283 return false;
4284 return true;
4285}
4286
Elena Demikhovsky83952512013-07-31 11:35:14 +00004287/// isVEXTRACTIndex - Return true if the specified
David Greenec38a03e2011-02-03 15:50:00 +00004288/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
Elena Demikhovsky83952512013-07-31 11:35:14 +00004289/// suitable for instruction that extract 128 or 256 bit vectors
4290static bool isVEXTRACTIndex(SDNode *N, unsigned vecWidth) {
4291 assert((vecWidth == 128 || vecWidth == 256) && "Unexpected vector width");
David Greenec38a03e2011-02-03 15:50:00 +00004292 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4293 return false;
4294
Elena Demikhovsky83952512013-07-31 11:35:14 +00004295 // The index should be aligned on a vecWidth-bit boundary.
David Greenec38a03e2011-02-03 15:50:00 +00004296 uint64_t Index =
4297 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4298
Craig Topper5141d972013-01-18 08:41:28 +00004299 MVT VT = N->getValueType(0).getSimpleVT();
4300 unsigned ElSize = VT.getVectorElementType().getSizeInBits();
Elena Demikhovsky83952512013-07-31 11:35:14 +00004301 bool Result = (Index * ElSize) % vecWidth == 0;
David Greenec38a03e2011-02-03 15:50:00 +00004302
4303 return Result;
4304}
4305
Elena Demikhovsky83952512013-07-31 11:35:14 +00004306/// isVINSERTIndex - Return true if the specified INSERT_SUBVECTOR
David Greeneccacdc12011-02-04 16:08:29 +00004307/// operand specifies a subvector insert that is suitable for input to
Elena Demikhovsky83952512013-07-31 11:35:14 +00004308/// insertion of 128 or 256-bit subvectors
4309static bool isVINSERTIndex(SDNode *N, unsigned vecWidth) {
4310 assert((vecWidth == 128 || vecWidth == 256) && "Unexpected vector width");
David Greeneccacdc12011-02-04 16:08:29 +00004311 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4312 return false;
Elena Demikhovsky83952512013-07-31 11:35:14 +00004313 // The index should be aligned on a vecWidth-bit boundary.
David Greeneccacdc12011-02-04 16:08:29 +00004314 uint64_t Index =
4315 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
4316
Craig Topper5141d972013-01-18 08:41:28 +00004317 MVT VT = N->getValueType(0).getSimpleVT();
4318 unsigned ElSize = VT.getVectorElementType().getSizeInBits();
Elena Demikhovsky83952512013-07-31 11:35:14 +00004319 bool Result = (Index * ElSize) % vecWidth == 0;
David Greeneccacdc12011-02-04 16:08:29 +00004320
4321 return Result;
4322}
4323
Elena Demikhovsky83952512013-07-31 11:35:14 +00004324bool X86::isVINSERT128Index(SDNode *N) {
4325 return isVINSERTIndex(N, 128);
4326}
4327
4328bool X86::isVINSERT256Index(SDNode *N) {
4329 return isVINSERTIndex(N, 256);
4330}
4331
4332bool X86::isVEXTRACT128Index(SDNode *N) {
4333 return isVEXTRACTIndex(N, 128);
4334}
4335
4336bool X86::isVEXTRACT256Index(SDNode *N) {
4337 return isVEXTRACTIndex(N, 256);
4338}
4339
Evan Cheng63d33002006-03-22 08:01:21 +00004340/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004341/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00004342/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00004343static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Toppercfcab212013-01-19 08:27:45 +00004344 MVT VT = N->getValueType(0).getSimpleVT();
Nate Begeman9008ca62009-04-27 18:41:29 +00004345
Craig Topper1a7700a2012-01-19 08:19:12 +00004346 assert((VT.is128BitVector() || VT.is256BitVector()) &&
4347 "Unsupported vector type for PSHUF/SHUFP");
4348
4349 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
4350 // independently on 128-bit lanes.
4351 unsigned NumElts = VT.getVectorNumElements();
4352 unsigned NumLanes = VT.getSizeInBits()/128;
4353 unsigned NumLaneElts = NumElts/NumLanes;
4354
4355 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
4356 "Only supports 2 or 4 elements per lane");
4357
4358 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00004359 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00004360 for (unsigned i = 0; i != NumElts; ++i) {
4361 int Elt = N->getMaskElt(i);
4362 if (Elt < 0) continue;
Craig Topper6b28d352012-05-03 07:12:59 +00004363 Elt &= NumLaneElts - 1;
4364 unsigned ShAmt = (i << Shift) % 8;
Craig Topper1a7700a2012-01-19 08:19:12 +00004365 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00004366 }
Craig Topper1a7700a2012-01-19 08:19:12 +00004367
Evan Cheng63d33002006-03-22 08:01:21 +00004368 return Mask;
4369}
4370
Evan Cheng506d3df2006-03-29 23:07:14 +00004371/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004372/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00004373static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Craig Toppercfcab212013-01-19 08:27:45 +00004374 MVT VT = N->getValueType(0).getSimpleVT();
Craig Topper6b28d352012-05-03 07:12:59 +00004375
4376 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4377 "Unsupported vector type for PSHUFHW");
4378
4379 unsigned NumElts = VT.getVectorNumElements();
4380
Evan Cheng506d3df2006-03-29 23:07:14 +00004381 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004382 for (unsigned l = 0; l != NumElts; l += 8) {
4383 // 8 nodes per lane, but we only care about the last 4.
4384 for (unsigned i = 0; i < 4; ++i) {
4385 int Elt = N->getMaskElt(l+i+4);
4386 if (Elt < 0) continue;
4387 Elt &= 0x3; // only 2-bits.
4388 Mask |= Elt << (i * 2);
4389 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004390 }
Craig Topper6b28d352012-05-03 07:12:59 +00004391
Evan Cheng506d3df2006-03-29 23:07:14 +00004392 return Mask;
4393}
4394
4395/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004396/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00004397static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Craig Toppercfcab212013-01-19 08:27:45 +00004398 MVT VT = N->getValueType(0).getSimpleVT();
Craig Topper6b28d352012-05-03 07:12:59 +00004399
4400 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4401 "Unsupported vector type for PSHUFHW");
4402
4403 unsigned NumElts = VT.getVectorNumElements();
4404
Evan Cheng506d3df2006-03-29 23:07:14 +00004405 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004406 for (unsigned l = 0; l != NumElts; l += 8) {
4407 // 8 nodes per lane, but we only care about the first 4.
4408 for (unsigned i = 0; i < 4; ++i) {
4409 int Elt = N->getMaskElt(l+i);
4410 if (Elt < 0) continue;
4411 Elt &= 0x3; // only 2-bits
4412 Mask |= Elt << (i * 2);
4413 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004414 }
Craig Topper6b28d352012-05-03 07:12:59 +00004415
Evan Cheng506d3df2006-03-29 23:07:14 +00004416 return Mask;
4417}
4418
Nate Begemana09008b2009-10-19 02:17:23 +00004419/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4420/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004421static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
Craig Toppercfcab212013-01-19 08:27:45 +00004422 MVT VT = SVOp->getValueType(0).getSimpleVT();
Craig Topperd93e4c32011-12-11 19:12:35 +00004423 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004424
Craig Topper0e2037b2012-01-20 05:53:00 +00004425 unsigned NumElts = VT.getVectorNumElements();
4426 unsigned NumLanes = VT.getSizeInBits()/128;
4427 unsigned NumLaneElts = NumElts/NumLanes;
4428
4429 int Val = 0;
4430 unsigned i;
4431 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004432 Val = SVOp->getMaskElt(i);
4433 if (Val >= 0)
4434 break;
4435 }
Craig Topper0e2037b2012-01-20 05:53:00 +00004436 if (Val >= (int)NumElts)
4437 Val -= NumElts - NumLaneElts;
4438
Eli Friedman63f8dde2011-07-25 21:36:45 +00004439 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004440 return (Val - i) * EltSize;
4441}
4442
Elena Demikhovsky83952512013-07-31 11:35:14 +00004443static unsigned getExtractVEXTRACTImmediate(SDNode *N, unsigned vecWidth) {
4444 assert((vecWidth == 128 || vecWidth == 256) && "Unsupported vector width");
David Greenec38a03e2011-02-03 15:50:00 +00004445 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
Elena Demikhovsky83952512013-07-31 11:35:14 +00004446 llvm_unreachable("Illegal extract subvector for VEXTRACT");
David Greenec38a03e2011-02-03 15:50:00 +00004447
4448 uint64_t Index =
4449 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4450
Craig Toppercfcab212013-01-19 08:27:45 +00004451 MVT VecVT = N->getOperand(0).getValueType().getSimpleVT();
4452 MVT ElVT = VecVT.getVectorElementType();
David Greenec38a03e2011-02-03 15:50:00 +00004453
Elena Demikhovsky83952512013-07-31 11:35:14 +00004454 unsigned NumElemsPerChunk = vecWidth / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004455 return Index / NumElemsPerChunk;
4456}
4457
Elena Demikhovsky83952512013-07-31 11:35:14 +00004458static unsigned getInsertVINSERTImmediate(SDNode *N, unsigned vecWidth) {
4459 assert((vecWidth == 128 || vecWidth == 256) && "Unsupported vector width");
David Greeneccacdc12011-02-04 16:08:29 +00004460 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
Elena Demikhovsky83952512013-07-31 11:35:14 +00004461 llvm_unreachable("Illegal insert subvector for VINSERT");
David Greeneccacdc12011-02-04 16:08:29 +00004462
4463 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004464 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004465
Craig Toppercfcab212013-01-19 08:27:45 +00004466 MVT VecVT = N->getValueType(0).getSimpleVT();
4467 MVT ElVT = VecVT.getVectorElementType();
David Greeneccacdc12011-02-04 16:08:29 +00004468
Elena Demikhovsky83952512013-07-31 11:35:14 +00004469 unsigned NumElemsPerChunk = vecWidth / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004470 return Index / NumElemsPerChunk;
4471}
4472
Elena Demikhovsky83952512013-07-31 11:35:14 +00004473/// getExtractVEXTRACT128Immediate - Return the appropriate immediate
4474/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4475/// and VINSERTI128 instructions.
4476unsigned X86::getExtractVEXTRACT128Immediate(SDNode *N) {
4477 return getExtractVEXTRACTImmediate(N, 128);
4478}
4479
4480/// getExtractVEXTRACT256Immediate - Return the appropriate immediate
4481/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF64x4
4482/// and VINSERTI64x4 instructions.
4483unsigned X86::getExtractVEXTRACT256Immediate(SDNode *N) {
4484 return getExtractVEXTRACTImmediate(N, 256);
4485}
4486
4487/// getInsertVINSERT128Immediate - Return the appropriate immediate
4488/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4489/// and VINSERTI128 instructions.
4490unsigned X86::getInsertVINSERT128Immediate(SDNode *N) {
4491 return getInsertVINSERTImmediate(N, 128);
4492}
4493
4494/// getInsertVINSERT256Immediate - Return the appropriate immediate
4495/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF46x4
4496/// and VINSERTI64x4 instructions.
4497unsigned X86::getInsertVINSERT256Immediate(SDNode *N) {
4498 return getInsertVINSERTImmediate(N, 256);
4499}
4500
Evan Cheng37b73872009-07-30 08:33:02 +00004501/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4502/// constant +0.0.
4503bool X86::isZeroNode(SDValue Elt) {
Jakub Staszak30fcfc32013-02-16 13:34:26 +00004504 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Elt))
4505 return CN->isNullValue();
4506 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Elt))
4507 return CFP->getValueAPF().isPosZero();
4508 return false;
Evan Cheng37b73872009-07-30 08:33:02 +00004509}
4510
Nate Begeman9008ca62009-04-27 18:41:29 +00004511/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4512/// their permute mask.
4513static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4514 SelectionDAG &DAG) {
Craig Topper657a99c2013-01-19 23:36:09 +00004515 MVT VT = SVOp->getValueType(0).getSimpleVT();
Nate Begeman5a5ca152009-04-29 05:20:52 +00004516 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004517 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004518
Nate Begeman5a5ca152009-04-29 05:20:52 +00004519 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00004520 int Idx = SVOp->getMaskElt(i);
4521 if (Idx >= 0) {
4522 if (Idx < (int)NumElems)
4523 Idx += NumElems;
4524 else
4525 Idx -= NumElems;
4526 }
4527 MaskVec.push_back(Idx);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004528 }
Andrew Trickac6d9be2013-05-25 02:42:55 +00004529 return DAG.getVectorShuffle(VT, SDLoc(SVOp), SVOp->getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004530 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004531}
4532
Evan Cheng533a0aa2006-04-19 20:35:22 +00004533/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4534/// match movhlps. The lower half elements should come from upper half of
4535/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004536/// half of V2 (and in order).
Craig Toppercc60bbc2013-08-14 05:58:39 +00004537static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, MVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004538 if (!VT.is128BitVector())
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004539 return false;
4540 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004541 return false;
4542 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004543 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004544 return false;
4545 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004546 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004547 return false;
4548 return true;
4549}
4550
Evan Cheng5ced1d82006-04-06 23:23:56 +00004551/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004552/// is promoted to a vector. It also returns the LoadSDNode by reference if
4553/// required.
4554static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004555 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4556 return false;
4557 N = N->getOperand(0).getNode();
4558 if (!ISD::isNON_EXTLoad(N))
4559 return false;
4560 if (LD)
4561 *LD = cast<LoadSDNode>(N);
4562 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004563}
4564
Dan Gohman65fd6562011-11-03 21:49:52 +00004565// Test whether the given value is a vector value which will be legalized
4566// into a load.
4567static bool WillBeConstantPoolLoad(SDNode *N) {
4568 if (N->getOpcode() != ISD::BUILD_VECTOR)
4569 return false;
4570
4571 // Check for any non-constant elements.
4572 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4573 switch (N->getOperand(i).getNode()->getOpcode()) {
4574 case ISD::UNDEF:
4575 case ISD::ConstantFP:
4576 case ISD::Constant:
4577 break;
4578 default:
4579 return false;
4580 }
4581
4582 // Vectors of all-zeros and all-ones are materialized with special
4583 // instructions rather than being loaded.
4584 return !ISD::isBuildVectorAllZeros(N) &&
4585 !ISD::isBuildVectorAllOnes(N);
4586}
4587
Evan Cheng533a0aa2006-04-19 20:35:22 +00004588/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4589/// match movlp{s|d}. The lower half elements should come from lower half of
4590/// V1 (and in order), and the upper half elements should come from the upper
4591/// half of V2 (and in order). And since V1 will become the source of the
4592/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004593static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Toppercc60bbc2013-08-14 05:58:39 +00004594 ArrayRef<int> Mask, MVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004595 if (!VT.is128BitVector())
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004596 return false;
4597
Evan Cheng466685d2006-10-09 20:57:25 +00004598 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004599 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004600 // Is V2 is a vector load, don't do this transformation. We will try to use
4601 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004602 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004603 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004604
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004605 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004606
Evan Cheng533a0aa2006-04-19 20:35:22 +00004607 if (NumElems != 2 && NumElems != 4)
4608 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004609 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004610 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004611 return false;
Chad Rosier238ae312012-04-30 17:47:15 +00004612 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004613 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004614 return false;
4615 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004616}
4617
Evan Cheng39623da2006-04-20 08:58:49 +00004618/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4619/// all the same.
4620static bool isSplatVector(SDNode *N) {
4621 if (N->getOpcode() != ISD::BUILD_VECTOR)
4622 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004623
Dan Gohman475871a2008-07-27 21:46:04 +00004624 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004625 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4626 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004627 return false;
4628 return true;
4629}
4630
Evan Cheng213d2cf2007-05-17 18:45:50 +00004631/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004632/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004633/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004634static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004635 SDValue V1 = N->getOperand(0);
4636 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004637 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4638 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004639 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004640 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004641 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004642 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4643 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004644 if (Opc != ISD::BUILD_VECTOR ||
4645 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004646 return false;
4647 } else if (Idx >= 0) {
4648 unsigned Opc = V1.getOpcode();
4649 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4650 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004651 if (Opc != ISD::BUILD_VECTOR ||
4652 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004653 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004654 }
4655 }
4656 return true;
4657}
4658
4659/// getZeroVector - Returns a vector of specified type with all zero elements.
4660///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004661static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004662 SelectionDAG &DAG, SDLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004663 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004664
Dale Johannesen0488fb62010-09-30 23:57:10 +00004665 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004666 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004667 SDValue Vec;
Craig Topper5a529e42013-01-18 06:44:29 +00004668 if (VT.is128BitVector()) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004669 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004670 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4671 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4672 } else { // SSE1
4673 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4674 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4675 }
Craig Topper5a529e42013-01-18 06:44:29 +00004676 } else if (VT.is256BitVector()) { // AVX
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004677 if (Subtarget->hasInt256()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004678 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4679 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
Michael Liao0ee17002013-04-19 04:03:37 +00004680 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops,
4681 array_lengthof(Ops));
Craig Topper12216172012-01-13 08:12:35 +00004682 } else {
4683 // 256-bit logic and arithmetic instructions in AVX are all
4684 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4685 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4686 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
Michael Liao0ee17002013-04-19 04:03:37 +00004687 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops,
4688 array_lengthof(Ops));
Craig Topper12216172012-01-13 08:12:35 +00004689 }
Craig Topper9d352402012-04-23 07:24:41 +00004690 } else
4691 llvm_unreachable("Unexpected vector type");
4692
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004693 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004694}
4695
Chris Lattner8a594482007-11-25 00:24:49 +00004696/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004697/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4698/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4699/// Then bitcast to their original type, ensuring they get CSE'd.
Craig Topper45e1c752013-01-20 00:38:18 +00004700static SDValue getOnesVector(MVT VT, bool HasInt256, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004701 SDLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004702 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004703
Owen Anderson825b72b2009-08-11 20:47:22 +00004704 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004705 SDValue Vec;
Craig Topper5a529e42013-01-18 06:44:29 +00004706 if (VT.is256BitVector()) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004707 if (HasInt256) { // AVX2
Craig Topper745a86b2011-11-19 22:34:59 +00004708 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
Michael Liao0ee17002013-04-19 04:03:37 +00004709 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops,
4710 array_lengthof(Ops));
Craig Topper745a86b2011-11-19 22:34:59 +00004711 } else { // AVX
4712 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004713 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004714 }
Craig Topper5a529e42013-01-18 06:44:29 +00004715 } else if (VT.is128BitVector()) {
Craig Topper745a86b2011-11-19 22:34:59 +00004716 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004717 } else
4718 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004719
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004720 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004721}
4722
Evan Cheng39623da2006-04-20 08:58:49 +00004723/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4724/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004725static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004726 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004727 if (Mask[i] > (int)NumElems) {
4728 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004729 }
Evan Cheng39623da2006-04-20 08:58:49 +00004730 }
Evan Cheng39623da2006-04-20 08:58:49 +00004731}
4732
Evan Cheng017dcc62006-04-21 01:05:10 +00004733/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4734/// operation of specified width.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004735static SDValue getMOVL(SelectionDAG &DAG, SDLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004736 SDValue V2) {
4737 unsigned NumElems = VT.getVectorNumElements();
4738 SmallVector<int, 8> Mask;
4739 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004740 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004741 Mask.push_back(i);
4742 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004743}
4744
Nate Begeman9008ca62009-04-27 18:41:29 +00004745/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004746static SDValue getUnpackl(SelectionDAG &DAG, SDLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004747 SDValue V2) {
4748 unsigned NumElems = VT.getVectorNumElements();
4749 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004750 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004751 Mask.push_back(i);
4752 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004753 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004754 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004755}
4756
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004757/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004758static SDValue getUnpackh(SelectionDAG &DAG, SDLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004759 SDValue V2) {
4760 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004761 SmallVector<int, 8> Mask;
Chad Rosier238ae312012-04-30 17:47:15 +00004762 for (unsigned i = 0, Half = NumElems/2; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004763 Mask.push_back(i + Half);
4764 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004765 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004766 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004767}
4768
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004769// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004770// a generic shuffle instruction because the target has no such instructions.
4771// Generate shuffles which repeat i16 and i8 several times until they can be
4772// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004773static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004774 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004775 int NumElems = VT.getVectorNumElements();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004776 SDLoc dl(V);
Rafael Espindola15684b22009-04-24 12:40:33 +00004777
Nate Begeman9008ca62009-04-27 18:41:29 +00004778 while (NumElems > 4) {
4779 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004780 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004781 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004782 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004783 EltNo -= NumElems/2;
4784 }
4785 NumElems >>= 1;
4786 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004787 return V;
4788}
Eric Christopherfd179292009-08-27 18:07:15 +00004789
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004790/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4791static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4792 EVT VT = V.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004793 SDLoc dl(V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004794
Craig Topper5a529e42013-01-18 06:44:29 +00004795 if (VT.is128BitVector()) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004796 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004797 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004798 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4799 &SplatMask[0]);
Craig Topper5a529e42013-01-18 06:44:29 +00004800 } else if (VT.is256BitVector()) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004801 // To use VPERMILPS to splat scalars, the second half of indicies must
4802 // refer to the higher part, which is a duplication of the lower one,
4803 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004804 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4805 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004806
4807 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4808 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4809 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004810 } else
4811 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004812
4813 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4814}
4815
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004816/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004817static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4818 EVT SrcVT = SV->getValueType(0);
4819 SDValue V1 = SV->getOperand(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004820 SDLoc dl(SV);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004821
4822 int EltNo = SV->getSplatIndex();
4823 int NumElems = SrcVT.getVectorNumElements();
Craig Topper5a529e42013-01-18 06:44:29 +00004824 bool Is256BitVec = SrcVT.is256BitVector();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004825
Craig Topper5a529e42013-01-18 06:44:29 +00004826 assert(((SrcVT.is128BitVector() && NumElems > 4) || Is256BitVec) &&
4827 "Unknown how to promote splat for type");
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004828
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004829 // Extract the 128-bit part containing the splat element and update
4830 // the splat element index when it refers to the higher register.
Craig Topper5a529e42013-01-18 06:44:29 +00004831 if (Is256BitVec) {
Craig Topper7d1e3dc2012-04-30 05:17:10 +00004832 V1 = Extract128BitVector(V1, EltNo, DAG, dl);
4833 if (EltNo >= NumElems/2)
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004834 EltNo -= NumElems/2;
4835 }
4836
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004837 // All i16 and i8 vector types can't be used directly by a generic shuffle
4838 // instruction because the target has no such instruction. Generate shuffles
4839 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004840 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004841 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004842 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004843 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004844
4845 // Recreate the 256-bit vector and place the same 128-bit vector
4846 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004847 // to use VPERM* to shuffle the vectors
Craig Topper5a529e42013-01-18 06:44:29 +00004848 if (Is256BitVec) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004849 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004850 }
4851
4852 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004853}
4854
Evan Chengba05f722006-04-21 23:03:30 +00004855/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004856/// vector of zero or undef vector. This produces a shuffle where the low
4857/// element of V2 is swizzled into the zero/undef vector, landing at element
4858/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004859static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004860 bool IsZero,
4861 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004862 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004863 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004864 SDValue V1 = IsZero
Andrew Trickac6d9be2013-05-25 02:42:55 +00004865 ? getZeroVector(VT, Subtarget, DAG, SDLoc(V2)) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004866 unsigned NumElems = VT.getVectorNumElements();
4867 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004868 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004869 // If this is the insertion idx, put the low elt of V2 here.
4870 MaskVec.push_back(i == Idx ? NumElems : i);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004871 return DAG.getVectorShuffle(VT, SDLoc(V2), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004872}
4873
Craig Toppera1ffc682012-03-20 06:42:26 +00004874/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4875/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004876/// Sets IsUnary to true if only uses one source.
Craig Topperd978c542012-05-06 19:46:21 +00004877static bool getTargetShuffleMask(SDNode *N, MVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004878 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004879 unsigned NumElems = VT.getVectorNumElements();
4880 SDValue ImmN;
4881
Craig Topper89f4e662012-03-20 07:17:59 +00004882 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004883 switch(N->getOpcode()) {
4884 case X86ISD::SHUFP:
4885 ImmN = N->getOperand(N->getNumOperands()-1);
4886 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4887 break;
4888 case X86ISD::UNPCKH:
4889 DecodeUNPCKHMask(VT, Mask);
4890 break;
4891 case X86ISD::UNPCKL:
4892 DecodeUNPCKLMask(VT, Mask);
4893 break;
4894 case X86ISD::MOVHLPS:
4895 DecodeMOVHLPSMask(NumElems, Mask);
4896 break;
4897 case X86ISD::MOVLHPS:
4898 DecodeMOVLHPSMask(NumElems, Mask);
4899 break;
Craig Topper4aee1bb2013-01-28 06:48:25 +00004900 case X86ISD::PALIGNR:
Benjamin Kramer200b3062013-01-26 13:31:37 +00004901 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper4aee1bb2013-01-28 06:48:25 +00004902 DecodePALIGNRMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Benjamin Kramer200b3062013-01-26 13:31:37 +00004903 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004904 case X86ISD::PSHUFD:
4905 case X86ISD::VPERMILP:
4906 ImmN = N->getOperand(N->getNumOperands()-1);
4907 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004908 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004909 break;
4910 case X86ISD::PSHUFHW:
4911 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004912 DecodePSHUFHWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004913 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004914 break;
4915 case X86ISD::PSHUFLW:
4916 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004917 DecodePSHUFLWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004918 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004919 break;
Craig Topperbdcbcb32012-05-06 18:54:26 +00004920 case X86ISD::VPERMI:
4921 ImmN = N->getOperand(N->getNumOperands()-1);
4922 DecodeVPERMMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4923 IsUnary = true;
4924 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004925 case X86ISD::MOVSS:
4926 case X86ISD::MOVSD: {
4927 // The index 0 always comes from the first element of the second source,
4928 // this is why MOVSS and MOVSD are used in the first place. The other
4929 // elements come from the other positions of the first source vector
4930 Mask.push_back(NumElems);
4931 for (unsigned i = 1; i != NumElems; ++i) {
4932 Mask.push_back(i);
4933 }
4934 break;
4935 }
4936 case X86ISD::VPERM2X128:
4937 ImmN = N->getOperand(N->getNumOperands()-1);
4938 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004939 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004940 break;
4941 case X86ISD::MOVDDUP:
4942 case X86ISD::MOVLHPD:
4943 case X86ISD::MOVLPD:
4944 case X86ISD::MOVLPS:
4945 case X86ISD::MOVSHDUP:
4946 case X86ISD::MOVSLDUP:
Craig Toppera1ffc682012-03-20 06:42:26 +00004947 // Not yet implemented
4948 return false;
4949 default: llvm_unreachable("unknown target shuffle node");
4950 }
4951
4952 return true;
4953}
4954
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004955/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4956/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004957static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004958 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004959 if (Depth == 6)
4960 return SDValue(); // Limit search depth.
4961
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004962 SDValue V = SDValue(N, 0);
4963 EVT VT = V.getValueType();
4964 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004965
4966 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4967 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004968 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004969
Craig Topper3d092db2012-03-21 02:14:01 +00004970 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004971 return DAG.getUNDEF(VT.getVectorElementType());
4972
Craig Topperd156dc12012-02-06 07:17:51 +00004973 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004974 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4975 : SV->getOperand(1);
4976 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004977 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004978
4979 // Recurse into target specific vector shuffles to find scalars.
4980 if (isTargetShuffle(Opcode)) {
Craig Topperd978c542012-05-06 19:46:21 +00004981 MVT ShufVT = V.getValueType().getSimpleVT();
4982 unsigned NumElems = ShufVT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004983 SmallVector<int, 16> ShuffleMask;
Craig Topper89f4e662012-03-20 07:17:59 +00004984 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004985
Craig Topperd978c542012-05-06 19:46:21 +00004986 if (!getTargetShuffleMask(N, ShufVT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004987 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004988
Craig Topper3d092db2012-03-21 02:14:01 +00004989 int Elt = ShuffleMask[Index];
4990 if (Elt < 0)
Craig Topperd978c542012-05-06 19:46:21 +00004991 return DAG.getUNDEF(ShufVT.getVectorElementType());
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004992
Craig Topper3d092db2012-03-21 02:14:01 +00004993 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd978c542012-05-06 19:46:21 +00004994 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004995 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004996 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004997 }
4998
4999 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005000 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005001 V = V.getOperand(0);
5002 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005003 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005004
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005005 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005006 return SDValue();
5007 }
5008
5009 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5010 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00005011 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005012
5013 if (V.getOpcode() == ISD::BUILD_VECTOR)
5014 return V.getOperand(Index);
5015
5016 return SDValue();
5017}
5018
5019/// getNumOfConsecutiveZeros - Return the number of elements of a vector
5020/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00005021/// search can start in two different directions, from left or right.
Benjamin Kramera0de26c2013-05-17 14:48:34 +00005022/// We count undefs as zeros until PreferredNum is reached.
5023static unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp,
5024 unsigned NumElems, bool ZerosFromLeft,
5025 SelectionDAG &DAG,
5026 unsigned PreferredNum = -1U) {
5027 unsigned NumZeros = 0;
5028 for (unsigned i = 0; i != NumElems; ++i) {
5029 unsigned Index = ZerosFromLeft ? i : NumElems - i - 1;
Craig Topper3d092db2012-03-21 02:14:01 +00005030 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Benjamin Kramera0de26c2013-05-17 14:48:34 +00005031 if (!Elt.getNode())
5032 break;
5033
5034 if (X86::isZeroNode(Elt))
5035 ++NumZeros;
5036 else if (Elt.getOpcode() == ISD::UNDEF) // Undef as zero up to PreferredNum.
5037 NumZeros = std::min(NumZeros + 1, PreferredNum);
5038 else
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005039 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005040 }
5041
Benjamin Kramera0de26c2013-05-17 14:48:34 +00005042 return NumZeros;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005043}
5044
Craig Topper3d092db2012-03-21 02:14:01 +00005045/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
5046/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005047/// starting from its index OpIdx. Also tell OpNum which source vector operand.
5048static
Craig Topper3d092db2012-03-21 02:14:01 +00005049bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
5050 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
5051 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005052 bool SeenV1 = false;
5053 bool SeenV2 = false;
5054
Craig Topper3d092db2012-03-21 02:14:01 +00005055 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005056 int Idx = SVOp->getMaskElt(i);
5057 // Ignore undef indicies
5058 if (Idx < 0)
5059 continue;
5060
Craig Topper3d092db2012-03-21 02:14:01 +00005061 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005062 SeenV1 = true;
5063 else
5064 SeenV2 = true;
5065
5066 // Only accept consecutive elements from the same vector
5067 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
5068 return false;
5069 }
5070
5071 OpNum = SeenV1 ? 0 : 1;
5072 return true;
5073}
5074
5075/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
5076/// logical left shift of a vector.
5077static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
5078 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
5079 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Benjamin Kramera0de26c2013-05-17 14:48:34 +00005080 unsigned NumZeros = getNumOfConsecutiveZeros(
5081 SVOp, NumElems, false /* check zeros from right */, DAG,
5082 SVOp->getMaskElt(0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005083 unsigned OpSrc;
5084
5085 if (!NumZeros)
5086 return false;
5087
5088 // Considering the elements in the mask that are not consecutive zeros,
5089 // check if they consecutively come from only one of the source vectors.
5090 //
5091 // V1 = {X, A, B, C} 0
5092 // \ \ \ /
5093 // vector_shuffle V1, V2 <1, 2, 3, X>
5094 //
5095 if (!isShuffleMaskConsecutive(SVOp,
5096 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00005097 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005098 NumZeros, // Where to start looking in the src vector
5099 NumElems, // Number of elements in vector
5100 OpSrc)) // Which source operand ?
5101 return false;
5102
5103 isLeft = false;
5104 ShAmt = NumZeros;
5105 ShVal = SVOp->getOperand(OpSrc);
5106 return true;
5107}
5108
5109/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
5110/// logical left shift of a vector.
5111static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
5112 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
5113 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Benjamin Kramera0de26c2013-05-17 14:48:34 +00005114 unsigned NumZeros = getNumOfConsecutiveZeros(
5115 SVOp, NumElems, true /* check zeros from left */, DAG,
5116 NumElems - SVOp->getMaskElt(NumElems - 1) - 1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005117 unsigned OpSrc;
5118
5119 if (!NumZeros)
5120 return false;
5121
5122 // Considering the elements in the mask that are not consecutive zeros,
5123 // check if they consecutively come from only one of the source vectors.
5124 //
5125 // 0 { A, B, X, X } = V2
5126 // / \ / /
5127 // vector_shuffle V1, V2 <X, X, 4, 5>
5128 //
5129 if (!isShuffleMaskConsecutive(SVOp,
5130 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00005131 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005132 0, // Where to start looking in the src vector
5133 NumElems, // Number of elements in vector
5134 OpSrc)) // Which source operand ?
5135 return false;
5136
5137 isLeft = true;
5138 ShAmt = NumZeros;
5139 ShVal = SVOp->getOperand(OpSrc);
5140 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00005141}
5142
5143/// isVectorShift - Returns true if the shuffle can be implemented as a
5144/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00005145static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00005146 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005147 // Although the logic below support any bitwidth size, there are no
5148 // shift instructions which handle more than 128-bit vectors.
Craig Topper7a9a28b2012-08-12 02:23:29 +00005149 if (!SVOp->getValueType(0).is128BitVector())
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005150 return false;
5151
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005152 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
5153 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
5154 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00005155
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005156 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00005157}
5158
Evan Chengc78d3b42006-04-24 18:01:45 +00005159/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
5160///
Dan Gohman475871a2008-07-27 21:46:04 +00005161static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00005162 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00005163 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005164 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00005165 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00005166 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00005167 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00005168
Andrew Trickac6d9be2013-05-25 02:42:55 +00005169 SDLoc dl(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005170 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00005171 bool First = true;
5172 for (unsigned i = 0; i < 16; ++i) {
5173 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
5174 if (ThisIsNonZero && First) {
5175 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005176 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00005177 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005178 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00005179 First = false;
5180 }
5181
5182 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00005183 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00005184 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
5185 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005186 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005187 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00005188 }
5189 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005190 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
5191 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
5192 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00005193 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00005194 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00005195 } else
5196 ThisElt = LastElt;
5197
Gabor Greifba36cb52008-08-28 21:40:38 +00005198 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00005199 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00005200 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00005201 }
5202 }
5203
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005204 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00005205}
5206
Bill Wendlinga348c562007-03-22 18:42:45 +00005207/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00005208///
Dan Gohman475871a2008-07-27 21:46:04 +00005209static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00005210 unsigned NumNonZero, unsigned NumZero,
5211 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005212 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00005213 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00005214 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00005215 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00005216
Andrew Trickac6d9be2013-05-25 02:42:55 +00005217 SDLoc dl(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005218 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00005219 bool First = true;
5220 for (unsigned i = 0; i < 8; ++i) {
5221 bool isNonZero = (NonZeros & (1 << i)) != 0;
5222 if (isNonZero) {
5223 if (First) {
5224 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005225 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00005226 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005227 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00005228 First = false;
5229 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005230 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005231 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00005232 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00005233 }
5234 }
5235
5236 return V;
5237}
5238
Evan Chengf26ffe92008-05-29 08:22:04 +00005239/// getVShift - Return a vector logical shift node.
5240///
Owen Andersone50ed302009-08-10 22:56:29 +00005241static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00005242 unsigned NumBits, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005243 const TargetLowering &TLI, SDLoc dl) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00005244 assert(VT.is128BitVector() && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00005245 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00005246 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005247 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
5248 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005249 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00005250 DAG.getConstant(NumBits,
Michael Liaoa6b20ce2013-03-01 18:40:30 +00005251 TLI.getScalarShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00005252}
5253
Dan Gohman475871a2008-07-27 21:46:04 +00005254SDValue
Andrew Trickac6d9be2013-05-25 02:42:55 +00005255X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, SDLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00005256 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00005257
Evan Chengc3630942009-12-09 21:00:30 +00005258 // Check if the scalar load can be widened into a vector load. And if
5259 // the address is "base + cst" see if the cst can be "absorbed" into
5260 // the shuffle mask.
5261 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
5262 SDValue Ptr = LD->getBasePtr();
5263 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
5264 return SDValue();
5265 EVT PVT = LD->getValueType(0);
5266 if (PVT != MVT::i32 && PVT != MVT::f32)
5267 return SDValue();
5268
5269 int FI = -1;
5270 int64_t Offset = 0;
5271 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
5272 FI = FINode->getIndex();
5273 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00005274 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00005275 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
5276 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
5277 Offset = Ptr.getConstantOperandVal(1);
5278 Ptr = Ptr.getOperand(0);
5279 } else {
5280 return SDValue();
5281 }
5282
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005283 // FIXME: 256-bit vector instructions don't require a strict alignment,
5284 // improve this code to support it better.
5285 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00005286 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005287 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00005288 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005289 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00005290 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00005291 // Can't change the alignment. FIXME: It's possible to compute
5292 // the exact stack offset and reference FI + adjust offset instead.
5293 // If someone *really* cares about this. That's the way to implement it.
5294 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005295 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005296 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00005297 }
5298 }
5299
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005300 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00005301 // Ptr + (Offset & ~15).
5302 if (Offset < 0)
5303 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005304 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00005305 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005306 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00005307 if (StartOffset)
Andrew Trickac6d9be2013-05-25 02:42:55 +00005308 Ptr = DAG.getNode(ISD::ADD, SDLoc(Ptr), Ptr.getValueType(),
Evan Chengc3630942009-12-09 21:00:30 +00005309 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
5310
5311 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00005312 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005313
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005314 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
5315 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00005316 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005317 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005318
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00005319 SmallVector<int, 8> Mask;
5320 for (unsigned i = 0; i != NumElems; ++i)
5321 Mask.push_back(EltNo);
5322
Craig Toppercc3000632012-01-30 07:50:31 +00005323 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00005324 }
5325
5326 return SDValue();
5327}
5328
Michael J. Spencerec38de22010-10-10 22:04:20 +00005329/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
5330/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00005331/// load which has the same value as a build_vector whose operands are 'elts'.
5332///
5333/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00005334///
Nate Begeman1449f292010-03-24 22:19:06 +00005335/// FIXME: we'd also like to handle the case where the last elements are zero
5336/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
5337/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005338static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005339 SDLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005340 EVT EltVT = VT.getVectorElementType();
5341 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00005342
Nate Begemanfdea31a2010-03-24 20:49:50 +00005343 LoadSDNode *LDBase = NULL;
5344 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005345
Nate Begeman1449f292010-03-24 22:19:06 +00005346 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00005347 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00005348 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005349 for (unsigned i = 0; i < NumElems; ++i) {
5350 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00005351
Nate Begemanfdea31a2010-03-24 20:49:50 +00005352 if (!Elt.getNode() ||
5353 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
5354 return SDValue();
5355 if (!LDBase) {
5356 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
5357 return SDValue();
5358 LDBase = cast<LoadSDNode>(Elt.getNode());
5359 LastLoadedElt = i;
5360 continue;
5361 }
5362 if (Elt.getOpcode() == ISD::UNDEF)
5363 continue;
5364
5365 LoadSDNode *LD = cast<LoadSDNode>(Elt);
5366 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
5367 return SDValue();
5368 LastLoadedElt = i;
5369 }
Nate Begeman1449f292010-03-24 22:19:06 +00005370
5371 // If we have found an entire vector of loads and undefs, then return a large
5372 // load of the entire vector width starting at the base pointer. If we found
5373 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005374 if (LastLoadedElt == NumElems - 1) {
Nadav Rotem23d1d5e2013-05-22 19:28:41 +00005375 SDValue NewLd = SDValue();
Nate Begemanfdea31a2010-03-24 20:49:50 +00005376 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Nadav Rotem23d1d5e2013-05-22 19:28:41 +00005377 NewLd = DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
5378 LDBase->getPointerInfo(),
5379 LDBase->isVolatile(), LDBase->isNonTemporal(),
5380 LDBase->isInvariant(), 0);
5381 NewLd = DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
5382 LDBase->getPointerInfo(),
5383 LDBase->isVolatile(), LDBase->isNonTemporal(),
5384 LDBase->isInvariant(), LDBase->getAlignment());
5385
5386 if (LDBase->hasAnyUseOfValue(1)) {
5387 SDValue NewChain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
5388 SDValue(LDBase, 1),
5389 SDValue(NewLd.getNode(), 1));
5390 DAG.ReplaceAllUsesOfValueWith(SDValue(LDBase, 1), NewChain);
5391 DAG.UpdateNodeOperands(NewChain.getNode(), SDValue(LDBase, 1),
5392 SDValue(NewLd.getNode(), 1));
5393 }
5394
5395 return NewLd;
Craig Topper69947b92012-04-23 06:57:04 +00005396 }
5397 if (NumElems == 4 && LastLoadedElt == 1 &&
5398 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005399 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
5400 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00005401 SDValue ResNode =
Michael Liao0ee17002013-04-19 04:03:37 +00005402 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops,
5403 array_lengthof(Ops), MVT::i64,
Eli Friedman322ea082011-09-14 23:42:45 +00005404 LDBase->getPointerInfo(),
5405 LDBase->getAlignment(),
5406 false/*isVolatile*/, true/*ReadMem*/,
5407 false/*WriteMem*/);
Manman Ren2b7a2e82012-08-31 23:16:57 +00005408
5409 // Make sure the newly-created LOAD is in the same position as LDBase in
5410 // terms of dependency. We create a TokenFactor for LDBase and ResNode, and
5411 // update uses of LDBase's output chain to use the TokenFactor.
5412 if (LDBase->hasAnyUseOfValue(1)) {
5413 SDValue NewChain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
5414 SDValue(LDBase, 1), SDValue(ResNode.getNode(), 1));
5415 DAG.ReplaceAllUsesOfValueWith(SDValue(LDBase, 1), NewChain);
5416 DAG.UpdateNodeOperands(NewChain.getNode(), SDValue(LDBase, 1),
5417 SDValue(ResNode.getNode(), 1));
5418 }
5419
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005420 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00005421 }
5422 return SDValue();
5423}
5424
Nadav Rotem9d68b062012-04-08 12:54:54 +00005425/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
5426/// to generate a splat value for the following cases:
5427/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005428/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00005429/// a scalar load, or a constant.
5430/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005431/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00005432SDValue
Craig Topper55b24052012-09-11 06:15:32 +00005433X86TargetLowering::LowerVectorBroadcast(SDValue Op, SelectionDAG &DAG) const {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005434 if (!Subtarget->hasFp256())
Craig Toppera9376332012-01-10 08:23:59 +00005435 return SDValue();
5436
Craig Topper45e1c752013-01-20 00:38:18 +00005437 MVT VT = Op.getValueType().getSimpleVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005438 SDLoc dl(Op);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005439
Elena Demikhovsky207600d2013-08-07 12:34:55 +00005440 assert((VT.is128BitVector() || VT.is256BitVector() || VT.is512BitVector()) &&
Craig Topper5da8a802012-05-04 05:49:51 +00005441 "Unsupported vector type for broadcast.");
5442
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005443 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005444 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005445
Nadav Rotem9d68b062012-04-08 12:54:54 +00005446 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005447 default:
5448 // Unknown pattern found.
5449 return SDValue();
5450
5451 case ISD::BUILD_VECTOR: {
5452 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005453 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005454 return SDValue();
5455
Nadav Rotem9d68b062012-04-08 12:54:54 +00005456 Ld = Op.getOperand(0);
5457 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
5458 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005459
5460 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005461 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005462 // Constants may have multiple users.
5463 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005464 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005465 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005466 }
5467
5468 case ISD::VECTOR_SHUFFLE: {
5469 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5470
5471 // Shuffles must have a splat mask where the first element is
5472 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005473 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005474 return SDValue();
5475
5476 SDValue Sc = Op.getOperand(0);
Nadav Rotemb88e8dd2012-05-10 12:50:02 +00005477 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR &&
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005478 Sc.getOpcode() != ISD::BUILD_VECTOR) {
5479
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005480 if (!Subtarget->hasInt256())
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005481 return SDValue();
5482
5483 // Use the register form of the broadcast instruction available on AVX2.
Elena Demikhovsky55db69c2013-08-11 12:29:16 +00005484 if (VT.getSizeInBits() >= 256)
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005485 Sc = Extract128BitVector(Sc, 0, DAG, dl);
5486 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Sc);
5487 }
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005488
5489 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005490 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00005491 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005492
5493 // The scalar_to_vector node and the suspected
5494 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005495 // Constants may have multiple users.
Elena Demikhovsky207600d2013-08-07 12:34:55 +00005496
5497 // AVX-512 has register version of the broadcast
5498 bool hasRegVer = Subtarget->hasAVX512() && VT.is512BitVector() &&
5499 Ld.getValueType().getSizeInBits() >= 32;
5500 if (!ConstSplatVal && ((!Sc.hasOneUse() || !Ld.hasOneUse()) &&
5501 !hasRegVer))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005502 return SDValue();
5503 break;
5504 }
5505 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005506
Elena Demikhovsky207600d2013-08-07 12:34:55 +00005507 bool IsGE256 = (VT.getSizeInBits() >= 256);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005508
5509 // Handle the broadcasting a single constant scalar from the constant pool
5510 // into a vector. On Sandybridge it is still better to load a constant vector
5511 // from the constant pool and not to broadcast it from a scalar.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005512 if (ConstSplatVal && Subtarget->hasInt256()) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005513 EVT CVT = Ld.getValueType();
5514 assert(!CVT.isVector() && "Must not broadcast a vector type");
5515 unsigned ScalarSize = CVT.getSizeInBits();
5516
Elena Demikhovsky207600d2013-08-07 12:34:55 +00005517 if (ScalarSize == 32 || (IsGE256 && ScalarSize == 64)) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005518 const Constant *C = 0;
5519 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
5520 C = CI->getConstantIntValue();
5521 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
5522 C = CF->getConstantFPValue();
5523
5524 assert(C && "Invalid constant type");
5525
Nadav Rotem154819d2012-04-09 07:45:58 +00005526 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00005527 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00005528 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Craig Topper6643d9c2012-05-04 06:18:33 +00005529 MachinePointerInfo::getConstantPool(),
5530 false, false, false, Alignment);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005531
Nadav Rotem9d68b062012-04-08 12:54:54 +00005532 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5533 }
5534 }
5535
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005536 bool IsLoad = ISD::isNormalLoad(Ld.getNode());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005537 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5538
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005539 // Handle AVX2 in-register broadcasts.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005540 if (!IsLoad && Subtarget->hasInt256() &&
Elena Demikhovsky207600d2013-08-07 12:34:55 +00005541 (ScalarSize == 32 || (IsGE256 && ScalarSize == 64)))
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005542 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5543
5544 // The scalar source must be a normal load.
5545 if (!IsLoad)
5546 return SDValue();
5547
Elena Demikhovsky207600d2013-08-07 12:34:55 +00005548 if (ScalarSize == 32 || (IsGE256 && ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005549 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005550
Craig Toppera9376332012-01-10 08:23:59 +00005551 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
Craig Topper5da8a802012-05-04 05:49:51 +00005552 // double since there is no vbroadcastsd xmm
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005553 if (Subtarget->hasInt256() && Ld.getValueType().isInteger()) {
Craig Topper5da8a802012-05-04 05:49:51 +00005554 if (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64)
Nadav Rotem9d68b062012-04-08 12:54:54 +00005555 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005556 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005557
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005558 // Unsupported broadcast.
5559 return SDValue();
5560}
5561
Evan Chengc3630942009-12-09 21:00:30 +00005562SDValue
Michael Liaofacace82012-10-19 17:15:18 +00005563X86TargetLowering::buildFromShuffleMostly(SDValue Op, SelectionDAG &DAG) const {
5564 EVT VT = Op.getValueType();
5565
5566 // Skip if insert_vec_elt is not supported.
5567 if (!isOperationLegalOrCustom(ISD::INSERT_VECTOR_ELT, VT))
5568 return SDValue();
5569
Andrew Trickac6d9be2013-05-25 02:42:55 +00005570 SDLoc DL(Op);
Michael Liaofacace82012-10-19 17:15:18 +00005571 unsigned NumElems = Op.getNumOperands();
5572
5573 SDValue VecIn1;
5574 SDValue VecIn2;
5575 SmallVector<unsigned, 4> InsertIndices;
5576 SmallVector<int, 8> Mask(NumElems, -1);
5577
5578 for (unsigned i = 0; i != NumElems; ++i) {
5579 unsigned Opc = Op.getOperand(i).getOpcode();
5580
5581 if (Opc == ISD::UNDEF)
5582 continue;
5583
5584 if (Opc != ISD::EXTRACT_VECTOR_ELT) {
5585 // Quit if more than 1 elements need inserting.
5586 if (InsertIndices.size() > 1)
5587 return SDValue();
5588
5589 InsertIndices.push_back(i);
5590 continue;
5591 }
5592
5593 SDValue ExtractedFromVec = Op.getOperand(i).getOperand(0);
5594 SDValue ExtIdx = Op.getOperand(i).getOperand(1);
5595
5596 // Quit if extracted from vector of different type.
5597 if (ExtractedFromVec.getValueType() != VT)
5598 return SDValue();
5599
5600 // Quit if non-constant index.
5601 if (!isa<ConstantSDNode>(ExtIdx))
5602 return SDValue();
5603
5604 if (VecIn1.getNode() == 0)
5605 VecIn1 = ExtractedFromVec;
5606 else if (VecIn1 != ExtractedFromVec) {
5607 if (VecIn2.getNode() == 0)
5608 VecIn2 = ExtractedFromVec;
5609 else if (VecIn2 != ExtractedFromVec)
5610 // Quit if more than 2 vectors to shuffle
5611 return SDValue();
5612 }
5613
5614 unsigned Idx = cast<ConstantSDNode>(ExtIdx)->getZExtValue();
5615
5616 if (ExtractedFromVec == VecIn1)
5617 Mask[i] = Idx;
5618 else if (ExtractedFromVec == VecIn2)
5619 Mask[i] = Idx + NumElems;
5620 }
5621
5622 if (VecIn1.getNode() == 0)
5623 return SDValue();
5624
5625 VecIn2 = VecIn2.getNode() ? VecIn2 : DAG.getUNDEF(VT);
5626 SDValue NV = DAG.getVectorShuffle(VT, DL, VecIn1, VecIn2, &Mask[0]);
5627 for (unsigned i = 0, e = InsertIndices.size(); i != e; ++i) {
5628 unsigned Idx = InsertIndices[i];
5629 NV = DAG.getNode(ISD::INSERT_VECTOR_ELT, DL, VT, NV, Op.getOperand(Idx),
5630 DAG.getIntPtrConstant(Idx));
5631 }
5632
5633 return NV;
5634}
5635
Elena Demikhovsky13e6e912013-08-05 08:52:21 +00005636// Lower BUILD_VECTOR operation for v8i1 and v16i1 types.
5637SDValue
5638X86TargetLowering::LowerBUILD_VECTORvXi1(SDValue Op, SelectionDAG &DAG) const {
5639
5640 EVT VT = Op.getValueType();
5641 assert((VT.getVectorElementType() == MVT::i1) && (VT.getSizeInBits() <= 16) &&
5642 "Unexpected type in LowerBUILD_VECTORvXi1!");
5643
5644 SDLoc dl(Op);
5645 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5646 SDValue Cst = DAG.getTargetConstant(0, MVT::i1);
5647 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst,
5648 Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
5649 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
5650 Ops, VT.getVectorNumElements());
5651 }
5652
5653 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
5654 SDValue Cst = DAG.getTargetConstant(1, MVT::i1);
5655 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst,
5656 Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
5657 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
5658 Ops, VT.getVectorNumElements());
5659 }
5660
5661 bool AllContants = true;
5662 uint64_t Immediate = 0;
5663 for (unsigned idx = 0, e = Op.getNumOperands(); idx < e; ++idx) {
5664 SDValue In = Op.getOperand(idx);
5665 if (In.getOpcode() == ISD::UNDEF)
5666 continue;
5667 if (!isa<ConstantSDNode>(In)) {
5668 AllContants = false;
5669 break;
5670 }
5671 if (cast<ConstantSDNode>(In)->getZExtValue())
Aaron Ballman2a37c7e2013-08-05 13:47:03 +00005672 Immediate |= (1ULL << idx);
Elena Demikhovsky13e6e912013-08-05 08:52:21 +00005673 }
5674
5675 if (AllContants) {
5676 SDValue FullMask = DAG.getNode(ISD::BITCAST, dl, MVT::v16i1,
5677 DAG.getConstant(Immediate, MVT::i16));
5678 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, FullMask,
5679 DAG.getIntPtrConstant(0));
5680 }
5681
5682 if (!isSplatVector(Op.getNode()))
5683 llvm_unreachable("Unsupported predicate operation");
5684
5685 SDValue In = Op.getOperand(0);
5686 SDValue EFLAGS, X86CC;
5687 if (In.getOpcode() == ISD::SETCC) {
5688 SDValue Op0 = In.getOperand(0);
5689 SDValue Op1 = In.getOperand(1);
5690 ISD::CondCode CC = cast<CondCodeSDNode>(In.getOperand(2))->get();
5691 bool isFP = Op1.getValueType().isFloatingPoint();
5692 unsigned X86CCVal = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
5693
5694 assert(X86CCVal != X86::COND_INVALID && "Unsupported predicate operation");
5695
5696 X86CC = DAG.getConstant(X86CCVal, MVT::i8);
5697 EFLAGS = EmitCmp(Op0, Op1, X86CCVal, DAG);
5698 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
5699 } else if (In.getOpcode() == X86ISD::SETCC) {
5700 X86CC = In.getOperand(0);
5701 EFLAGS = In.getOperand(1);
5702 } else {
5703 // The algorithm:
5704 // Bit1 = In & 0x1
5705 // if (Bit1 != 0)
5706 // ZF = 0
5707 // else
5708 // ZF = 1
5709 // if (ZF == 0)
5710 // res = allOnes ### CMOVNE -1, %res
5711 // else
5712 // res = allZero
5713 MVT InVT = In.getValueType().getSimpleVT();
5714 SDValue Bit1 = DAG.getNode(ISD::AND, dl, InVT, In, DAG.getConstant(1, InVT));
5715 EFLAGS = EmitTest(Bit1, X86::COND_NE, DAG);
5716 X86CC = DAG.getConstant(X86::COND_NE, MVT::i8);
5717 }
5718
5719 if (VT == MVT::v16i1) {
5720 SDValue Cst1 = DAG.getConstant(-1, MVT::i16);
5721 SDValue Cst0 = DAG.getConstant(0, MVT::i16);
5722 SDValue CmovOp = DAG.getNode(X86ISD::CMOV, dl, MVT::i16,
5723 Cst0, Cst1, X86CC, EFLAGS);
5724 return DAG.getNode(ISD::BITCAST, dl, VT, CmovOp);
5725 }
5726
5727 if (VT == MVT::v8i1) {
5728 SDValue Cst1 = DAG.getConstant(-1, MVT::i32);
5729 SDValue Cst0 = DAG.getConstant(0, MVT::i32);
5730 SDValue CmovOp = DAG.getNode(X86ISD::CMOV, dl, MVT::i32,
5731 Cst0, Cst1, X86CC, EFLAGS);
5732 CmovOp = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, CmovOp);
5733 return DAG.getNode(ISD::BITCAST, dl, VT, CmovOp);
5734 }
5735 llvm_unreachable("Unsupported predicate operation");
5736}
5737
Michael Liaofacace82012-10-19 17:15:18 +00005738SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005739X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005740 SDLoc dl(Op);
David Greenea5f26012011-02-07 19:36:54 +00005741
Craig Topper45e1c752013-01-20 00:38:18 +00005742 MVT VT = Op.getValueType().getSimpleVT();
5743 MVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005744 unsigned NumElems = Op.getNumOperands();
5745
Elena Demikhovsky13e6e912013-08-05 08:52:21 +00005746 // Generate vectors for predicate vectors.
5747 if (VT.getScalarType() == MVT::i1 && Subtarget->hasAVX512())
5748 return LowerBUILD_VECTORvXi1(Op, DAG);
5749
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005750 // Vectors containing all zeros can be matched by pxor and xorps later
5751 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5752 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5753 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00005754 if (VT == MVT::v4i32 || VT == MVT::v8i32 || VT == MVT::v16i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005755 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005756
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005757 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005758 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005759
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005760 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005761 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5762 // vpcmpeqd on 256-bit vectors.
Michael Liaod09318f2013-02-25 23:16:36 +00005763 if (Subtarget->hasSSE2() && ISD::isBuildVectorAllOnes(Op.getNode())) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005764 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasInt256()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005765 return Op;
5766
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005767 return getOnesVector(VT, Subtarget->hasInt256(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005768 }
5769
Nadav Rotem154819d2012-04-09 07:45:58 +00005770 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005771 if (Broadcast.getNode())
5772 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005773
Owen Andersone50ed302009-08-10 22:56:29 +00005774 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005775
Evan Cheng0db9fe62006-04-25 20:13:52 +00005776 unsigned NumZero = 0;
5777 unsigned NumNonZero = 0;
5778 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005779 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005780 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005781 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005782 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005783 if (Elt.getOpcode() == ISD::UNDEF)
5784 continue;
5785 Values.insert(Elt);
5786 if (Elt.getOpcode() != ISD::Constant &&
5787 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005788 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005789 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005790 NumZero++;
5791 else {
5792 NonZeros |= (1 << i);
5793 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005794 }
5795 }
5796
Chris Lattner97a2a562010-08-26 05:24:29 +00005797 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5798 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005799 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005800
Chris Lattner67f453a2008-03-09 05:42:06 +00005801 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005802 if (NumNonZero == 1) {
Michael J. Spencerc6af2432013-05-24 22:23:49 +00005803 unsigned Idx = countTrailingZeros(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005804 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005805
Chris Lattner62098042008-03-09 01:05:04 +00005806 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5807 // the value are obviously zero, truncate the value to i32 and do the
5808 // insertion that way. Only do this if the value is non-constant or if the
5809 // value is a constant being inserted into element 0. It is cheaper to do
5810 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005811 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005812 (!IsAllConstants || Idx == 0)) {
5813 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005814 // Handle SSE only.
5815 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5816 EVT VecVT = MVT::v4i32;
5817 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005818
Chris Lattner62098042008-03-09 01:05:04 +00005819 // Truncate the value (which may itself be a constant) to i32, and
5820 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005821 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005822 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005823 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005824
Chris Lattner62098042008-03-09 01:05:04 +00005825 // Now we have our 32-bit value zero extended in the low element of
5826 // a vector. If Idx != 0, swizzle it into place.
5827 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005828 SmallVector<int, 4> Mask;
5829 Mask.push_back(Idx);
5830 for (unsigned i = 1; i != VecElts; ++i)
5831 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005832 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005833 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005834 }
Craig Topper07a27622012-01-22 03:07:48 +00005835 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005836 }
5837 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005838
Chris Lattner19f79692008-03-08 22:59:52 +00005839 // If we have a constant or non-constant insertion into the low element of
5840 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5841 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005842 // depending on what the source datatype is.
5843 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005844 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005845 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005846
5847 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005848 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00005849 if (VT.is256BitVector()) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005850 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005851 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5852 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005853 }
Craig Topper7a9a28b2012-08-12 02:23:29 +00005854 assert(VT.is128BitVector() && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005855 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5856 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005857 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005858 }
5859
5860 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005861 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005862 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper7a9a28b2012-08-12 02:23:29 +00005863 if (VT.is256BitVector()) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005864 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005865 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005866 } else {
Craig Topper7a9a28b2012-08-12 02:23:29 +00005867 assert(VT.is128BitVector() && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005868 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005869 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005870 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005871 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005872 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005873
5874 // Is it a vector logical left shift?
5875 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005876 X86::isZeroNode(Op.getOperand(0)) &&
5877 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005878 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005879 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005880 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005881 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005882 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005883 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005884
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005885 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005886 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005887
Chris Lattner19f79692008-03-08 22:59:52 +00005888 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5889 // is a non-constant being inserted into an element other than the low one,
5890 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5891 // movd/movss) to move this into the low element, then shuffle it into
5892 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005893 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005894 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005895
Evan Cheng0db9fe62006-04-25 20:13:52 +00005896 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005897 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005898 SmallVector<int, 8> MaskVec;
Craig Topper31a207a2012-05-04 06:39:13 +00005899 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005900 MaskVec.push_back(i == Idx ? 0 : 1);
5901 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005902 }
5903 }
5904
Chris Lattner67f453a2008-03-09 05:42:06 +00005905 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005906 if (Values.size() == 1) {
5907 if (EVTBits == 32) {
5908 // Instead of a shuffle like this:
5909 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5910 // Check if it's possible to issue this instead.
5911 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
Michael J. Spencerc6af2432013-05-24 22:23:49 +00005912 unsigned Idx = countTrailingZeros(NonZeros);
Evan Chengc3630942009-12-09 21:00:30 +00005913 SDValue Item = Op.getOperand(Idx);
5914 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5915 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5916 }
Dan Gohman475871a2008-07-27 21:46:04 +00005917 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005918 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005919
Dan Gohmana3941172007-07-24 22:55:08 +00005920 // A vector full of immediates; various special cases are already
5921 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005922 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005923 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005924
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005925 // For AVX-length vectors, build the individual 128-bit pieces and use
5926 // shuffles to put them in place.
Craig Topper7a9a28b2012-08-12 02:23:29 +00005927 if (VT.is256BitVector()) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005928 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005929 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005930 V.push_back(Op.getOperand(i));
5931
5932 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5933
5934 // Build both the lower and upper subvector.
5935 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5936 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5937 NumElems/2);
5938
5939 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005940 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005941 }
5942
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005943 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005944 if (EVTBits == 64) {
5945 if (NumNonZero == 1) {
5946 // One half is zero or undef.
Michael J. Spencerc6af2432013-05-24 22:23:49 +00005947 unsigned Idx = countTrailingZeros(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005948 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005949 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005950 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005951 }
Dan Gohman475871a2008-07-27 21:46:04 +00005952 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005953 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005954
5955 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005956 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005957 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005958 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005959 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005960 }
5961
Bill Wendling826f36f2007-03-28 00:57:11 +00005962 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005963 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005964 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005965 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005966 }
5967
5968 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005969 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005970 if (NumElems == 4 && NumZero > 0) {
5971 for (unsigned i = 0; i < 4; ++i) {
5972 bool isZero = !(NonZeros & (1 << i));
5973 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005974 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005975 else
Dale Johannesenace16102009-02-03 19:33:06 +00005976 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005977 }
5978
5979 for (unsigned i = 0; i < 2; ++i) {
5980 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5981 default: break;
5982 case 0:
5983 V[i] = V[i*2]; // Must be a zero vector.
5984 break;
5985 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005986 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005987 break;
5988 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005989 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005990 break;
5991 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005992 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005993 break;
5994 }
5995 }
5996
Benjamin Kramer9c683542012-01-30 15:16:21 +00005997 bool Reverse1 = (NonZeros & 0x3) == 2;
5998 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5999 int MaskVec[] = {
6000 Reverse1 ? 1 : 0,
6001 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00006002 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
6003 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00006004 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006005 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006006 }
6007
Craig Topper7a9a28b2012-08-12 02:23:29 +00006008 if (Values.size() > 1 && VT.is128BitVector()) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00006009 // Check for a build vector of consecutive loads.
6010 for (unsigned i = 0; i < NumElems; ++i)
6011 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006012
Nate Begemanfdea31a2010-03-24 20:49:50 +00006013 // Check for elements which are consecutive loads.
6014 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
6015 if (LD.getNode())
6016 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006017
Michael Liaofacace82012-10-19 17:15:18 +00006018 // Check for a build vector from mostly shuffle plus few inserting.
6019 SDValue Sh = buildFromShuffleMostly(Op, DAG);
6020 if (Sh.getNode())
6021 return Sh;
6022
Michael J. Spencerec38de22010-10-10 22:04:20 +00006023 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00006024 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00006025 SDValue Result;
6026 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
6027 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
6028 else
6029 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006030
Chris Lattner24faf612010-08-28 17:59:08 +00006031 for (unsigned i = 1; i < NumElems; ++i) {
6032 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
6033 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00006034 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00006035 }
6036 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00006037 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006038
Chris Lattner6e80e442010-08-28 17:15:43 +00006039 // Otherwise, expand into a number of unpckl*, start by extending each of
6040 // our (non-undef) elements to the full vector width with the element in the
6041 // bottom slot of the vector (which generates no code for SSE).
6042 for (unsigned i = 0; i < NumElems; ++i) {
6043 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
6044 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
6045 else
6046 V[i] = DAG.getUNDEF(VT);
6047 }
6048
6049 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006050 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
6051 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
6052 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00006053 unsigned EltStride = NumElems >> 1;
6054 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00006055 for (unsigned i = 0; i < EltStride; ++i) {
6056 // If V[i+EltStride] is undef and this is the first round of mixing,
6057 // then it is safe to just drop this shuffle: V[i] is already in the
6058 // right place, the one element (since it's the first round) being
6059 // inserted as undef can be dropped. This isn't safe for successive
6060 // rounds because they will permute elements within both vectors.
6061 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
6062 EltStride == NumElems/2)
6063 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006064
Chris Lattner6e80e442010-08-28 17:15:43 +00006065 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00006066 }
Chris Lattner6e80e442010-08-28 17:15:43 +00006067 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006068 }
6069 return V[0];
6070 }
Dan Gohman475871a2008-07-27 21:46:04 +00006071 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006072}
6073
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006074// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
6075// to create 256-bit vectors from two other 128-bit ones.
6076static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00006077 SDLoc dl(Op);
Craig Topper45e1c752013-01-20 00:38:18 +00006078 MVT ResVT = Op.getValueType().getSimpleVT();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006079
Elena Demikhovsky83952512013-07-31 11:35:14 +00006080 assert((ResVT.is256BitVector() ||
6081 ResVT.is512BitVector()) && "Value type must be 256-/512-bit wide");
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006082
6083 SDValue V1 = Op.getOperand(0);
6084 SDValue V2 = Op.getOperand(1);
6085 unsigned NumElems = ResVT.getVectorNumElements();
Elena Demikhovsky83952512013-07-31 11:35:14 +00006086 if(ResVT.is256BitVector())
6087 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006088
Elena Demikhovsky83952512013-07-31 11:35:14 +00006089 return Concat256BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006090}
6091
Craig Topper55b24052012-09-11 06:15:32 +00006092static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006093 assert(Op.getNumOperands() == 2);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006094
Elena Demikhovsky83952512013-07-31 11:35:14 +00006095 // AVX/AVX-512 can use the vinsertf128 instruction to create 256-bit vectors
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006096 // from two other 128-bit ones.
6097 return LowerAVXCONCAT_VECTORS(Op, DAG);
6098}
6099
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006100// Try to lower a shuffle node into a simple blend instruction.
Craig Topper55b24052012-09-11 06:15:32 +00006101static SDValue
6102LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
6103 const X86Subtarget *Subtarget, SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006104 SDValue V1 = SVOp->getOperand(0);
6105 SDValue V2 = SVOp->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00006106 SDLoc dl(SVOp);
Craig Topper657a99c2013-01-19 23:36:09 +00006107 MVT VT = SVOp->getValueType(0).getSimpleVT();
6108 MVT EltVT = VT.getVectorElementType();
Craig Topper1842ba02012-04-23 06:38:28 +00006109 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006110
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006111 if (!Subtarget->hasSSE41() || EltVT == MVT::i8)
6112 return SDValue();
6113 if (!Subtarget->hasInt256() && VT == MVT::v16i16)
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006114 return SDValue();
6115
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006116 // Check the mask for BLEND and build the value.
6117 unsigned MaskValue = 0;
6118 // There are 2 lanes if (NumElems > 8), and 1 lane otherwise.
Craig Topper9b33ef72013-01-21 06:57:59 +00006119 unsigned NumLanes = (NumElems-1)/8 + 1;
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006120 unsigned NumElemsInLane = NumElems / NumLanes;
Nadav Roteme6113782012-04-11 06:40:27 +00006121
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006122 // Blend for v16i16 should be symetric for the both lanes.
6123 for (unsigned i = 0; i < NumElemsInLane; ++i) {
Nadav Roteme6113782012-04-11 06:40:27 +00006124
Craig Topper9b33ef72013-01-21 06:57:59 +00006125 int SndLaneEltIdx = (NumLanes == 2) ?
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006126 SVOp->getMaskElt(i + NumElemsInLane) : -1;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006127 int EltIdx = SVOp->getMaskElt(i);
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006128
Craig Topper04f74a12013-01-21 07:25:16 +00006129 if ((EltIdx < 0 || EltIdx == (int)i) &&
6130 (SndLaneEltIdx < 0 || SndLaneEltIdx == (int)(i + NumElemsInLane)))
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006131 continue;
6132
Craig Topper9b33ef72013-01-21 06:57:59 +00006133 if (((unsigned)EltIdx == (i + NumElems)) &&
Craig Topper04f74a12013-01-21 07:25:16 +00006134 (SndLaneEltIdx < 0 ||
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006135 (unsigned)SndLaneEltIdx == i + NumElems + NumElemsInLane))
6136 MaskValue |= (1<<i);
Craig Topper9b33ef72013-01-21 06:57:59 +00006137 else
Craig Topper1842ba02012-04-23 06:38:28 +00006138 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006139 }
6140
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006141 // Convert i32 vectors to floating point if it is not AVX2.
6142 // AVX2 introduced VPBLENDD instruction for 128 and 256-bit vectors.
Craig Topperbbf9d3e2013-01-21 07:19:54 +00006143 MVT BlendVT = VT;
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006144 if (EltVT == MVT::i64 || (EltVT == MVT::i32 && !Subtarget->hasInt256())) {
Craig Topperbbf9d3e2013-01-21 07:19:54 +00006145 BlendVT = MVT::getVectorVT(MVT::getFloatingPointVT(EltVT.getSizeInBits()),
6146 NumElems);
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006147 V1 = DAG.getNode(ISD::BITCAST, dl, VT, V1);
6148 V2 = DAG.getNode(ISD::BITCAST, dl, VT, V2);
6149 }
Craig Topper9b33ef72013-01-21 06:57:59 +00006150
Craig Topperbbf9d3e2013-01-21 07:19:54 +00006151 SDValue Ret = DAG.getNode(X86ISD::BLENDI, dl, BlendVT, V1, V2,
6152 DAG.getConstant(MaskValue, MVT::i32));
Nadav Roteme6113782012-04-11 06:40:27 +00006153 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006154}
6155
Nate Begemanb9a47b82009-02-23 08:49:38 +00006156// v8i16 shuffles - Prefer shuffles in the following order:
6157// 1. [all] pshuflw, pshufhw, optional move
6158// 2. [ssse3] 1 x pshufb
6159// 3. [ssse3] 2 x pshufb + 1 x por
6160// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Craig Topper55b24052012-09-11 06:15:32 +00006161static SDValue
6162LowerVECTOR_SHUFFLEv8i16(SDValue Op, const X86Subtarget *Subtarget,
6163 SelectionDAG &DAG) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00006164 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00006165 SDValue V1 = SVOp->getOperand(0);
6166 SDValue V2 = SVOp->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00006167 SDLoc dl(SVOp);
Nate Begemanb9a47b82009-02-23 08:49:38 +00006168 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00006169
Nate Begemanb9a47b82009-02-23 08:49:38 +00006170 // Determine if more than 1 of the words in each of the low and high quadwords
6171 // of the result come from the same quadword of one of the two inputs. Undef
6172 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00006173 unsigned LoQuad[] = { 0, 0, 0, 0 };
6174 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00006175 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006176 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00006177 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00006178 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00006179 MaskVals.push_back(EltIdx);
6180 if (EltIdx < 0) {
6181 ++Quad[0];
6182 ++Quad[1];
6183 ++Quad[2];
6184 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00006185 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006186 }
6187 ++Quad[EltIdx / 4];
6188 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00006189 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00006190
Nate Begemanb9a47b82009-02-23 08:49:38 +00006191 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00006192 unsigned MaxQuad = 1;
6193 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006194 if (LoQuad[i] > MaxQuad) {
6195 BestLoQuad = i;
6196 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00006197 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006198 }
6199
Nate Begemanb9a47b82009-02-23 08:49:38 +00006200 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00006201 MaxQuad = 1;
6202 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006203 if (HiQuad[i] > MaxQuad) {
6204 BestHiQuad = i;
6205 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00006206 }
6207 }
6208
Nate Begemanb9a47b82009-02-23 08:49:38 +00006209 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00006210 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00006211 // single pshufb instruction is necessary. If There are more than 2 input
6212 // quads, disable the next transformation since it does not help SSSE3.
6213 bool V1Used = InputQuads[0] || InputQuads[1];
6214 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00006215 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006216 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00006217 BestLoQuad = InputQuads[0] ? 0 : 1;
6218 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006219 }
6220 if (InputQuads.count() > 2) {
6221 BestLoQuad = -1;
6222 BestHiQuad = -1;
6223 }
6224 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00006225
Nate Begemanb9a47b82009-02-23 08:49:38 +00006226 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
6227 // the shuffle mask. If a quad is scored as -1, that means that it contains
6228 // words from all 4 input quadwords.
6229 SDValue NewV;
6230 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006231 int MaskV[] = {
6232 BestLoQuad < 0 ? 0 : BestLoQuad,
6233 BestHiQuad < 0 ? 1 : BestHiQuad
6234 };
Eric Christopherfd179292009-08-27 18:07:15 +00006235 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006236 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
6237 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
6238 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00006239
Nate Begemanb9a47b82009-02-23 08:49:38 +00006240 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
6241 // source words for the shuffle, to aid later transformations.
6242 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00006243 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00006244 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006245 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00006246 if (idx != (int)i)
6247 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006248 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00006249 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006250 AllWordsInNewV = false;
6251 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00006252 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00006253
Nate Begemanb9a47b82009-02-23 08:49:38 +00006254 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
6255 if (AllWordsInNewV) {
6256 for (int i = 0; i != 8; ++i) {
6257 int idx = MaskVals[i];
6258 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00006259 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00006260 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006261 if ((idx != i) && idx < 4)
6262 pshufhw = false;
6263 if ((idx != i) && idx > 3)
6264 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00006265 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00006266 V1 = NewV;
6267 V2Used = false;
6268 BestLoQuad = 0;
6269 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006270 }
Evan Cheng14b32e12007-12-11 01:46:18 +00006271
Nate Begemanb9a47b82009-02-23 08:49:38 +00006272 // If we've eliminated the use of V2, and the new mask is a pshuflw or
6273 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00006274 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00006275 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
6276 unsigned TargetMask = 0;
6277 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00006278 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00006279 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
6280 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
6281 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00006282 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00006283 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00006284 }
Evan Cheng14b32e12007-12-11 01:46:18 +00006285 }
Eric Christopherfd179292009-08-27 18:07:15 +00006286
Benjamin Kramer11f2bf72013-01-26 11:44:21 +00006287 // Promote splats to a larger type which usually leads to more efficient code.
6288 // FIXME: Is this true if pshufb is available?
6289 if (SVOp->isSplat())
6290 return PromoteSplat(SVOp, DAG);
6291
Nate Begemanb9a47b82009-02-23 08:49:38 +00006292 // If we have SSSE3, and all words of the result are from 1 input vector,
6293 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
6294 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00006295 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006296 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00006297
Nate Begemanb9a47b82009-02-23 08:49:38 +00006298 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00006299 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00006300 // mask, and elements that come from V1 in the V2 mask, so that the two
6301 // results can be OR'd together.
6302 bool TwoInputs = V1Used && V2Used;
6303 for (unsigned i = 0; i != 8; ++i) {
6304 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00006305 int Idx0 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx;
6306 int Idx1 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx+1;
Craig Toppere6d8fa72013-01-18 07:27:20 +00006307 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
Craig Topperbe97ae92012-05-18 07:07:36 +00006308 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006309 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006310 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00006311 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00006312 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006313 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006314 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006315 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00006316
Nate Begemanb9a47b82009-02-23 08:49:38 +00006317 // Calculate the shuffle mask for the second input, shuffle it, and
6318 // OR it with the first shuffled input.
6319 pshufbMask.clear();
6320 for (unsigned i = 0; i != 8; ++i) {
6321 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00006322 int Idx0 = (EltIdx < 16) ? 0x80 : EltIdx - 16;
6323 int Idx1 = (EltIdx < 16) ? 0x80 : EltIdx - 15;
6324 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
6325 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006326 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006327 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00006328 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00006329 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006330 MVT::v16i8, &pshufbMask[0], 16));
6331 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006332 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00006333 }
6334
6335 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
6336 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00006337 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006338 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006339 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00006340 for (int i = 0; i != 4; ++i) {
6341 int idx = MaskVals[i];
6342 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006343 InOrder.set(i);
6344 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006345 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006346 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00006347 }
6348 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006349 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00006350 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00006351
Craig Topperdd637ae2012-02-19 05:41:45 +00006352 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
6353 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00006354 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00006355 NewV.getOperand(0),
6356 getShufflePSHUFLWImmediate(SVOp), DAG);
6357 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00006358 }
Eric Christopherfd179292009-08-27 18:07:15 +00006359
Nate Begemanb9a47b82009-02-23 08:49:38 +00006360 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
6361 // and update MaskVals with the new element order.
6362 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006363 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00006364 for (unsigned i = 4; i != 8; ++i) {
6365 int idx = MaskVals[i];
6366 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006367 InOrder.set(i);
6368 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006369 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006370 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00006371 }
6372 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006373 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00006374 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00006375
Craig Topperdd637ae2012-02-19 05:41:45 +00006376 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
6377 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00006378 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00006379 NewV.getOperand(0),
6380 getShufflePSHUFHWImmediate(SVOp), DAG);
6381 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00006382 }
Eric Christopherfd179292009-08-27 18:07:15 +00006383
Nate Begemanb9a47b82009-02-23 08:49:38 +00006384 // In case BestHi & BestLo were both -1, which means each quadword has a word
6385 // from each of the four input quadwords, calculate the InOrder bitvector now
6386 // before falling through to the insert/extract cleanup.
6387 if (BestLoQuad == -1 && BestHiQuad == -1) {
6388 NewV = V1;
6389 for (int i = 0; i != 8; ++i)
6390 if (MaskVals[i] < 0 || MaskVals[i] == i)
6391 InOrder.set(i);
6392 }
Eric Christopherfd179292009-08-27 18:07:15 +00006393
Nate Begemanb9a47b82009-02-23 08:49:38 +00006394 // The other elements are put in the right place using pextrw and pinsrw.
6395 for (unsigned i = 0; i != 8; ++i) {
6396 if (InOrder[i])
6397 continue;
6398 int EltIdx = MaskVals[i];
6399 if (EltIdx < 0)
6400 continue;
Craig Topper6643d9c2012-05-04 06:18:33 +00006401 SDValue ExtOp = (EltIdx < 8) ?
6402 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
6403 DAG.getIntPtrConstant(EltIdx)) :
6404 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006405 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00006406 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006407 DAG.getIntPtrConstant(i));
6408 }
6409 return NewV;
6410}
6411
6412// v16i8 shuffles - Prefer shuffles in the following order:
6413// 1. [ssse3] 1 x pshufb
6414// 2. [ssse3] 2 x pshufb + 1 x por
6415// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
6416static
Nate Begeman9008ca62009-04-27 18:41:29 +00006417SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00006418 SelectionDAG &DAG,
6419 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006420 SDValue V1 = SVOp->getOperand(0);
6421 SDValue V2 = SVOp->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00006422 SDLoc dl(SVOp);
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006423 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00006424
Benjamin Kramer11f2bf72013-01-26 11:44:21 +00006425 // Promote splats to a larger type which usually leads to more efficient code.
6426 // FIXME: Is this true if pshufb is available?
6427 if (SVOp->isSplat())
6428 return PromoteSplat(SVOp, DAG);
6429
Nate Begemanb9a47b82009-02-23 08:49:38 +00006430 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00006431 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00006432 // present, fall back to case 3.
Eric Christopherfd179292009-08-27 18:07:15 +00006433
Nate Begemanb9a47b82009-02-23 08:49:38 +00006434 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00006435 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006436 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00006437
Nate Begemanb9a47b82009-02-23 08:49:38 +00006438 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00006439 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00006440 //
6441 // Otherwise, we have elements from both input vectors, and must zero out
6442 // elements that come from V2 in the first mask, and V1 in the second mask
6443 // so that we can OR them together.
Nate Begemanb9a47b82009-02-23 08:49:38 +00006444 for (unsigned i = 0; i != 16; ++i) {
6445 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00006446 if (EltIdx < 0 || EltIdx >= 16)
6447 EltIdx = 0x80;
Owen Anderson825b72b2009-08-11 20:47:22 +00006448 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006449 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006450 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00006451 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006452 MVT::v16i8, &pshufbMask[0], 16));
Michael Liao265bcb12012-08-31 20:12:31 +00006453
6454 // As PSHUFB will zero elements with negative indices, it's safe to ignore
6455 // the 2nd operand if it's undefined or zero.
6456 if (V2.getOpcode() == ISD::UNDEF ||
6457 ISD::isBuildVectorAllZeros(V2.getNode()))
Nate Begemanb9a47b82009-02-23 08:49:38 +00006458 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00006459
Nate Begemanb9a47b82009-02-23 08:49:38 +00006460 // Calculate the shuffle mask for the second input, shuffle it, and
6461 // OR it with the first shuffled input.
6462 pshufbMask.clear();
6463 for (unsigned i = 0; i != 16; ++i) {
6464 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00006465 EltIdx = (EltIdx < 16) ? 0x80 : EltIdx - 16;
Craig Topper85b9e562012-05-22 06:09:38 +00006466 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006467 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006468 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00006469 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006470 MVT::v16i8, &pshufbMask[0], 16));
6471 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00006472 }
Eric Christopherfd179292009-08-27 18:07:15 +00006473
Nate Begemanb9a47b82009-02-23 08:49:38 +00006474 // No SSSE3 - Calculate in place words and then fix all out of place words
6475 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
6476 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006477 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
6478 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Craig Topperb82b5ab2012-05-18 06:42:06 +00006479 SDValue NewV = V1;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006480 for (int i = 0; i != 8; ++i) {
6481 int Elt0 = MaskVals[i*2];
6482 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00006483
Nate Begemanb9a47b82009-02-23 08:49:38 +00006484 // This word of the result is all undef, skip it.
6485 if (Elt0 < 0 && Elt1 < 0)
6486 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00006487
Nate Begemanb9a47b82009-02-23 08:49:38 +00006488 // This word of the result is already in the correct place, skip it.
Craig Topperb82b5ab2012-05-18 06:42:06 +00006489 if ((Elt0 == i*2) && (Elt1 == i*2+1))
Nate Begemanb9a47b82009-02-23 08:49:38 +00006490 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00006491
Nate Begemanb9a47b82009-02-23 08:49:38 +00006492 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
6493 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
6494 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00006495
6496 // If Elt0 and Elt1 are defined, are consecutive, and can be load
6497 // using a single extract together, load it and store it.
6498 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006499 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00006500 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00006501 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00006502 DAG.getIntPtrConstant(i));
6503 continue;
6504 }
6505
Nate Begemanb9a47b82009-02-23 08:49:38 +00006506 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00006507 // source byte is not also odd, shift the extracted word left 8 bits
6508 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00006509 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006510 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006511 DAG.getIntPtrConstant(Elt1 / 2));
6512 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006513 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00006514 DAG.getConstant(8,
6515 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00006516 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006517 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
6518 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006519 }
6520 // If Elt0 is defined, extract it from the appropriate source. If the
6521 // source byte is not also even, shift the extracted word right 8 bits. If
6522 // Elt1 was also defined, OR the extracted values together before
6523 // inserting them in the result.
6524 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006525 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006526 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
6527 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006528 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00006529 DAG.getConstant(8,
6530 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00006531 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006532 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
6533 DAG.getConstant(0x00FF, MVT::i16));
6534 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00006535 : InsElt0;
6536 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006537 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006538 DAG.getIntPtrConstant(i));
6539 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006540 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00006541}
6542
Elena Demikhovsky41789462012-09-06 12:42:01 +00006543// v32i8 shuffles - Translate to VPSHUFB if possible.
6544static
6545SDValue LowerVECTOR_SHUFFLEv32i8(ShuffleVectorSDNode *SVOp,
Craig Topper55b24052012-09-11 06:15:32 +00006546 const X86Subtarget *Subtarget,
6547 SelectionDAG &DAG) {
Craig Topper657a99c2013-01-19 23:36:09 +00006548 MVT VT = SVOp->getValueType(0).getSimpleVT();
Elena Demikhovsky41789462012-09-06 12:42:01 +00006549 SDValue V1 = SVOp->getOperand(0);
6550 SDValue V2 = SVOp->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00006551 SDLoc dl(SVOp);
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006552 SmallVector<int, 32> MaskVals(SVOp->getMask().begin(), SVOp->getMask().end());
Elena Demikhovsky41789462012-09-06 12:42:01 +00006553
6554 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006555 bool V1IsAllZero = ISD::isBuildVectorAllZeros(V1.getNode());
6556 bool V2IsAllZero = ISD::isBuildVectorAllZeros(V2.getNode());
Elena Demikhovsky41789462012-09-06 12:42:01 +00006557
Michael Liao471b9172012-10-03 23:43:52 +00006558 // VPSHUFB may be generated if
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006559 // (1) one of input vector is undefined or zeroinitializer.
6560 // The mask value 0x80 puts 0 in the corresponding slot of the vector.
6561 // And (2) the mask indexes don't cross the 128-bit lane.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006562 if (VT != MVT::v32i8 || !Subtarget->hasInt256() ||
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006563 (!V2IsUndef && !V2IsAllZero && !V1IsAllZero))
Elena Demikhovsky41789462012-09-06 12:42:01 +00006564 return SDValue();
6565
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006566 if (V1IsAllZero && !V2IsAllZero) {
6567 CommuteVectorShuffleMask(MaskVals, 32);
6568 V1 = V2;
6569 }
6570 SmallVector<SDValue, 32> pshufbMask;
Elena Demikhovsky41789462012-09-06 12:42:01 +00006571 for (unsigned i = 0; i != 32; i++) {
6572 int EltIdx = MaskVals[i];
6573 if (EltIdx < 0 || EltIdx >= 32)
6574 EltIdx = 0x80;
6575 else {
6576 if ((EltIdx >= 16 && i < 16) || (EltIdx < 16 && i >= 16))
6577 // Cross lane is not allowed.
6578 return SDValue();
6579 EltIdx &= 0xf;
6580 }
6581 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
6582 }
6583 return DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, V1,
6584 DAG.getNode(ISD::BUILD_VECTOR, dl,
6585 MVT::v32i8, &pshufbMask[0], 32));
6586}
6587
Evan Cheng7a831ce2007-12-15 03:00:47 +00006588/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006589/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00006590/// done when every pair / quad of shuffle mask elements point to elements in
6591/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006592/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00006593static
Nate Begeman9008ca62009-04-27 18:41:29 +00006594SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Craig Topper3b2aba02013-01-20 00:43:42 +00006595 SelectionDAG &DAG) {
Craig Topper11ac1f82012-05-04 04:08:44 +00006596 MVT VT = SVOp->getValueType(0).getSimpleVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +00006597 SDLoc dl(SVOp);
Nate Begeman9008ca62009-04-27 18:41:29 +00006598 unsigned NumElems = VT.getVectorNumElements();
Craig Topper11ac1f82012-05-04 04:08:44 +00006599 MVT NewVT;
6600 unsigned Scale;
6601 switch (VT.SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00006602 default: llvm_unreachable("Unexpected!");
Craig Topperf3640d72012-05-04 04:44:49 +00006603 case MVT::v4f32: NewVT = MVT::v2f64; Scale = 2; break;
6604 case MVT::v4i32: NewVT = MVT::v2i64; Scale = 2; break;
6605 case MVT::v8i16: NewVT = MVT::v4i32; Scale = 2; break;
6606 case MVT::v16i8: NewVT = MVT::v4i32; Scale = 4; break;
6607 case MVT::v16i16: NewVT = MVT::v8i32; Scale = 2; break;
6608 case MVT::v32i8: NewVT = MVT::v8i32; Scale = 4; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00006609 }
6610
Nate Begeman9008ca62009-04-27 18:41:29 +00006611 SmallVector<int, 8> MaskVec;
Craig Topper11ac1f82012-05-04 04:08:44 +00006612 for (unsigned i = 0; i != NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006613 int StartIdx = -1;
Craig Topper11ac1f82012-05-04 04:08:44 +00006614 for (unsigned j = 0; j != Scale; ++j) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006615 int EltIdx = SVOp->getMaskElt(i+j);
6616 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00006617 continue;
Craig Topper11ac1f82012-05-04 04:08:44 +00006618 if (StartIdx < 0)
6619 StartIdx = (EltIdx / Scale);
6620 if (EltIdx != (int)(StartIdx*Scale + j))
Dan Gohman475871a2008-07-27 21:46:04 +00006621 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006622 }
Craig Topper11ac1f82012-05-04 04:08:44 +00006623 MaskVec.push_back(StartIdx);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006624 }
6625
Craig Topper11ac1f82012-05-04 04:08:44 +00006626 SDValue V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(0));
6627 SDValue V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(1));
Nate Begeman9008ca62009-04-27 18:41:29 +00006628 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006629}
6630
Evan Chengd880b972008-05-09 21:53:03 +00006631/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00006632///
Craig Topperf84b7502013-01-20 00:50:58 +00006633static SDValue getVZextMovL(MVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00006634 SDValue SrcOp, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00006635 const X86Subtarget *Subtarget, SDLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006636 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006637 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00006638 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00006639 LD = dyn_cast<LoadSDNode>(SrcOp);
6640 if (!LD) {
6641 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
6642 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00006643 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00006644 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00006645 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006646 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00006647 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006648 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00006649 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006650 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006651 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
6652 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
6653 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00006654 SrcOp.getOperand(0)
6655 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006656 }
6657 }
6658 }
6659
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006660 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006661 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006662 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00006663 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006664}
6665
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006666/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6667/// which could not be matched by any known target speficic shuffle
6668static SDValue
6669LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Elena Demikhovsky15963732012-06-26 08:04:10 +00006670
6671 SDValue NewOp = Compact8x32ShuffleNode(SVOp, DAG);
6672 if (NewOp.getNode())
6673 return NewOp;
6674
Craig Topper657a99c2013-01-19 23:36:09 +00006675 MVT VT = SVOp->getValueType(0).getSimpleVT();
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006676
Craig Topper8f35c132012-01-20 09:29:03 +00006677 unsigned NumElems = VT.getVectorNumElements();
6678 unsigned NumLaneElems = NumElems / 2;
6679
Andrew Trickac6d9be2013-05-25 02:42:55 +00006680 SDLoc dl(SVOp);
Craig Topper657a99c2013-01-19 23:36:09 +00006681 MVT EltVT = VT.getVectorElementType();
6682 MVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
Craig Topper8ae97ba2012-05-21 06:40:16 +00006683 SDValue Output[2];
Craig Topper8f35c132012-01-20 09:29:03 +00006684
Craig Topper9a2b6e12012-04-06 07:45:23 +00006685 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00006686 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006687 // Build a shuffle mask for the output, discovering on the fly which
6688 // input vectors to use as shuffle operands (recorded in InputUsed).
6689 // If building a suitable shuffle vector proves too hard, then bail
Craig Topper8ae97ba2012-05-21 06:40:16 +00006690 // out with UseBuildVector set.
6691 bool UseBuildVector = false;
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00006692 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00006693 unsigned LaneStart = l * NumLaneElems;
6694 for (unsigned i = 0; i != NumLaneElems; ++i) {
6695 // The mask element. This indexes into the input.
6696 int Idx = SVOp->getMaskElt(i+LaneStart);
6697 if (Idx < 0) {
6698 // the mask element does not index into any input vector.
6699 Mask.push_back(-1);
6700 continue;
6701 }
Craig Topper8f35c132012-01-20 09:29:03 +00006702
Craig Topper9a2b6e12012-04-06 07:45:23 +00006703 // The input vector this mask element indexes into.
6704 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006705
Craig Topper9a2b6e12012-04-06 07:45:23 +00006706 // Turn the index into an offset from the start of the input vector.
6707 Idx -= Input * NumLaneElems;
6708
6709 // Find or create a shuffle vector operand to hold this input.
6710 unsigned OpNo;
6711 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6712 if (InputUsed[OpNo] == Input)
6713 // This input vector is already an operand.
6714 break;
6715 if (InputUsed[OpNo] < 0) {
6716 // Create a new operand for this input vector.
6717 InputUsed[OpNo] = Input;
6718 break;
6719 }
6720 }
6721
6722 if (OpNo >= array_lengthof(InputUsed)) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00006723 // More than two input vectors used! Give up on trying to create a
6724 // shuffle vector. Insert all elements into a BUILD_VECTOR instead.
6725 UseBuildVector = true;
6726 break;
Craig Topper9a2b6e12012-04-06 07:45:23 +00006727 }
6728
6729 // Add the mask index for the new shuffle vector.
6730 Mask.push_back(Idx + OpNo * NumLaneElems);
6731 }
6732
Craig Topper8ae97ba2012-05-21 06:40:16 +00006733 if (UseBuildVector) {
6734 SmallVector<SDValue, 16> SVOps;
6735 for (unsigned i = 0; i != NumLaneElems; ++i) {
6736 // The mask element. This indexes into the input.
6737 int Idx = SVOp->getMaskElt(i+LaneStart);
6738 if (Idx < 0) {
6739 SVOps.push_back(DAG.getUNDEF(EltVT));
6740 continue;
6741 }
6742
6743 // The input vector this mask element indexes into.
6744 int Input = Idx / NumElems;
6745
6746 // Turn the index into an offset from the start of the input vector.
6747 Idx -= Input * NumElems;
6748
6749 // Extract the vector element by hand.
6750 SVOps.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
6751 SVOp->getOperand(Input),
6752 DAG.getIntPtrConstant(Idx)));
6753 }
6754
6755 // Construct the output using a BUILD_VECTOR.
6756 Output[l] = DAG.getNode(ISD::BUILD_VECTOR, dl, NVT, &SVOps[0],
6757 SVOps.size());
6758 } else if (InputUsed[0] < 0) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006759 // No input vectors were used! The result is undefined.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006760 Output[l] = DAG.getUNDEF(NVT);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006761 } else {
6762 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006763 (InputUsed[0] % 2) * NumLaneElems,
6764 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006765 // If only one input was used, use an undefined vector for the other.
6766 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6767 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006768 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006769 // At least one input vector was used. Create a new shuffle vector.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006770 Output[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006771 }
6772
6773 Mask.clear();
6774 }
Craig Topper8f35c132012-01-20 09:29:03 +00006775
6776 // Concatenate the result back
Craig Topper8ae97ba2012-05-21 06:40:16 +00006777 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Output[0], Output[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006778}
6779
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006780/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6781/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006782static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006783LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006784 SDValue V1 = SVOp->getOperand(0);
6785 SDValue V2 = SVOp->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00006786 SDLoc dl(SVOp);
Craig Topper657a99c2013-01-19 23:36:09 +00006787 MVT VT = SVOp->getValueType(0).getSimpleVT();
Eric Christopherfd179292009-08-27 18:07:15 +00006788
Craig Topper7a9a28b2012-08-12 02:23:29 +00006789 assert(VT.is128BitVector() && "Unsupported vector size");
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006790
Benjamin Kramer9c683542012-01-30 15:16:21 +00006791 std::pair<int, int> Locs[4];
6792 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006793 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006794
Evan Chengace3c172008-07-22 21:13:36 +00006795 unsigned NumHi = 0;
6796 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006797 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006798 int Idx = PermMask[i];
6799 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006800 Locs[i] = std::make_pair(-1, -1);
6801 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006802 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6803 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006804 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006805 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006806 NumLo++;
6807 } else {
6808 Locs[i] = std::make_pair(1, NumHi);
6809 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006810 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006811 NumHi++;
6812 }
6813 }
6814 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006815
Evan Chengace3c172008-07-22 21:13:36 +00006816 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006817 // If no more than two elements come from either vector. This can be
6818 // implemented with two shuffles. First shuffle gather the elements.
6819 // The second shuffle, which takes the first shuffle as both of its
6820 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006821 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006822
Benjamin Kramer9c683542012-01-30 15:16:21 +00006823 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006824
Benjamin Kramer9c683542012-01-30 15:16:21 +00006825 for (unsigned i = 0; i != 4; ++i)
6826 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006827 unsigned Idx = (i < 2) ? 0 : 4;
6828 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006829 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006830 }
Evan Chengace3c172008-07-22 21:13:36 +00006831
Nate Begeman9008ca62009-04-27 18:41:29 +00006832 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006833 }
6834
6835 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006836 // Otherwise, we must have three elements from one vector, call it X, and
6837 // one element from the other, call it Y. First, use a shufps to build an
6838 // intermediate vector with the one element from Y and the element from X
6839 // that will be in the same half in the final destination (the indexes don't
6840 // matter). Then, use a shufps to build the final vector, taking the half
6841 // containing the element from Y from the intermediate, and the other half
6842 // from X.
6843 if (NumHi == 3) {
6844 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006845 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006846 std::swap(V1, V2);
6847 }
6848
6849 // Find the element from V2.
6850 unsigned HiIndex;
6851 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006852 int Val = PermMask[HiIndex];
6853 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006854 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006855 if (Val >= 4)
6856 break;
6857 }
6858
Nate Begeman9008ca62009-04-27 18:41:29 +00006859 Mask1[0] = PermMask[HiIndex];
6860 Mask1[1] = -1;
6861 Mask1[2] = PermMask[HiIndex^1];
6862 Mask1[3] = -1;
6863 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006864
6865 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006866 Mask1[0] = PermMask[0];
6867 Mask1[1] = PermMask[1];
6868 Mask1[2] = HiIndex & 1 ? 6 : 4;
6869 Mask1[3] = HiIndex & 1 ? 4 : 6;
6870 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006871 }
Craig Topper69947b92012-04-23 06:57:04 +00006872
6873 Mask1[0] = HiIndex & 1 ? 2 : 0;
6874 Mask1[1] = HiIndex & 1 ? 0 : 2;
6875 Mask1[2] = PermMask[2];
6876 Mask1[3] = PermMask[3];
6877 if (Mask1[2] >= 0)
6878 Mask1[2] += 4;
6879 if (Mask1[3] >= 0)
6880 Mask1[3] += 4;
6881 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006882 }
6883
6884 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006885 int LoMask[] = { -1, -1, -1, -1 };
6886 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006887
Benjamin Kramer9c683542012-01-30 15:16:21 +00006888 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006889 unsigned MaskIdx = 0;
6890 unsigned LoIdx = 0;
6891 unsigned HiIdx = 2;
6892 for (unsigned i = 0; i != 4; ++i) {
6893 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006894 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006895 MaskIdx = 1;
6896 LoIdx = 0;
6897 HiIdx = 2;
6898 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006899 int Idx = PermMask[i];
6900 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006901 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006902 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006903 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006904 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006905 LoIdx++;
6906 } else {
6907 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006908 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006909 HiIdx++;
6910 }
6911 }
6912
Nate Begeman9008ca62009-04-27 18:41:29 +00006913 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6914 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006915 int MaskOps[] = { -1, -1, -1, -1 };
6916 for (unsigned i = 0; i != 4; ++i)
6917 if (Locs[i].first != -1)
6918 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006919 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006920}
6921
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006922static bool MayFoldVectorLoad(SDValue V) {
Jakub Staszaka24262a2012-10-30 00:01:57 +00006923 while (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006924 V = V.getOperand(0);
Jakub Staszaka24262a2012-10-30 00:01:57 +00006925
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006926 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6927 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006928 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6929 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6930 // BUILD_VECTOR (load), undef
6931 V = V.getOperand(0);
Jakub Staszaka24262a2012-10-30 00:01:57 +00006932
6933 return MayFoldLoad(V);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006934}
6935
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006936static
Andrew Trickac6d9be2013-05-25 02:42:55 +00006937SDValue getMOVDDup(SDValue &Op, SDLoc &dl, SDValue V1, SelectionDAG &DAG) {
Evan Cheng835580f2010-10-07 20:50:20 +00006938 EVT VT = Op.getValueType();
6939
6940 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006941 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6942 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006943 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6944 V1, DAG));
6945}
6946
6947static
Andrew Trickac6d9be2013-05-25 02:42:55 +00006948SDValue getMOVLowToHigh(SDValue &Op, SDLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006949 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006950 SDValue V1 = Op.getOperand(0);
6951 SDValue V2 = Op.getOperand(1);
6952 EVT VT = Op.getValueType();
6953
6954 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6955
Craig Topper1accb7e2012-01-10 06:54:16 +00006956 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006957 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6958
Evan Cheng0899f5c2011-08-31 02:05:24 +00006959 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6960 return DAG.getNode(ISD::BITCAST, dl, VT,
6961 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6962 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6963 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006964}
6965
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006966static
Andrew Trickac6d9be2013-05-25 02:42:55 +00006967SDValue getMOVHighToLow(SDValue &Op, SDLoc &dl, SelectionDAG &DAG) {
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006968 SDValue V1 = Op.getOperand(0);
6969 SDValue V2 = Op.getOperand(1);
6970 EVT VT = Op.getValueType();
6971
6972 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6973 "unsupported shuffle type");
6974
6975 if (V2.getOpcode() == ISD::UNDEF)
6976 V2 = V1;
6977
6978 // v4i32 or v4f32
6979 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6980}
6981
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006982static
Andrew Trickac6d9be2013-05-25 02:42:55 +00006983SDValue getMOVLP(SDValue &Op, SDLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006984 SDValue V1 = Op.getOperand(0);
6985 SDValue V2 = Op.getOperand(1);
6986 EVT VT = Op.getValueType();
6987 unsigned NumElems = VT.getVectorNumElements();
6988
6989 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6990 // operand of these instructions is only memory, so check if there's a
6991 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6992 // same masks.
6993 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006994
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006995 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006996 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006997 CanFoldLoad = true;
6998
6999 // When V1 is a load, it can be folded later into a store in isel, example:
7000 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
7001 // turns into:
7002 // (MOVLPSmr addr:$src1, VR128:$src2)
7003 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00007004 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007005 CanFoldLoad = true;
7006
Dan Gohman65fd6562011-11-03 21:49:52 +00007007 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007008 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00007009 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007010 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
7011
7012 if (NumElems == 4)
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00007013 // If we don't care about the second element, proceed to use movss.
Dan Gohman65fd6562011-11-03 21:49:52 +00007014 if (SVOp->getMaskElt(1) != -1)
7015 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007016 }
7017
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007018 // movl and movlp will both match v2i64, but v2i64 is never matched by
7019 // movl earlier because we make it strict to avoid messing with the movlp load
7020 // folding logic (see the code above getMOVLP call). Match it here then,
7021 // this is horrible, but will stay like this until we move all shuffle
7022 // matching to x86 specific nodes. Note that for the 1st condition all
7023 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00007024 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00007025 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
7026 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00007027 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00007028 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007029 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00007030 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007031
7032 assert(VT != MVT::v4i32 && "unsupported shuffle type");
7033
7034 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00007035 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00007036 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007037}
7038
Michael Liaod9d09602012-10-23 17:34:00 +00007039// Reduce a vector shuffle to zext.
7040SDValue
Craig Topper00a312c2013-01-19 23:14:09 +00007041X86TargetLowering::LowerVectorIntExtend(SDValue Op, SelectionDAG &DAG) const {
Michael Liaod9d09602012-10-23 17:34:00 +00007042 // PMOVZX is only available from SSE41.
7043 if (!Subtarget->hasSSE41())
7044 return SDValue();
7045
7046 EVT VT = Op.getValueType();
7047
7048 // Only AVX2 support 256-bit vector integer extending.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007049 if (!Subtarget->hasInt256() && VT.is256BitVector())
Michael Liaod9d09602012-10-23 17:34:00 +00007050 return SDValue();
7051
7052 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Andrew Trickac6d9be2013-05-25 02:42:55 +00007053 SDLoc DL(Op);
Michael Liaod9d09602012-10-23 17:34:00 +00007054 SDValue V1 = Op.getOperand(0);
7055 SDValue V2 = Op.getOperand(1);
7056 unsigned NumElems = VT.getVectorNumElements();
7057
7058 // Extending is an unary operation and the element type of the source vector
7059 // won't be equal to or larger than i64.
7060 if (V2.getOpcode() != ISD::UNDEF || !VT.isInteger() ||
7061 VT.getVectorElementType() == MVT::i64)
7062 return SDValue();
7063
7064 // Find the expansion ratio, e.g. expanding from i8 to i32 has a ratio of 4.
7065 unsigned Shift = 1; // Start from 2, i.e. 1 << 1.
Duncan Sands34739052012-10-29 11:29:53 +00007066 while ((1U << Shift) < NumElems) {
7067 if (SVOp->getMaskElt(1U << Shift) == 1)
Michael Liaod9d09602012-10-23 17:34:00 +00007068 break;
7069 Shift += 1;
7070 // The maximal ratio is 8, i.e. from i8 to i64.
7071 if (Shift > 3)
7072 return SDValue();
7073 }
7074
7075 // Check the shuffle mask.
7076 unsigned Mask = (1U << Shift) - 1;
7077 for (unsigned i = 0; i != NumElems; ++i) {
7078 int EltIdx = SVOp->getMaskElt(i);
7079 if ((i & Mask) != 0 && EltIdx != -1)
7080 return SDValue();
Matt Beaumont-Gaya999de02012-10-23 19:46:36 +00007081 if ((i & Mask) == 0 && (unsigned)EltIdx != (i >> Shift))
Michael Liaod9d09602012-10-23 17:34:00 +00007082 return SDValue();
7083 }
7084
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00007085 LLVMContext *Context = DAG.getContext();
Michael Liaod9d09602012-10-23 17:34:00 +00007086 unsigned NBits = VT.getVectorElementType().getSizeInBits() << Shift;
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00007087 EVT NeVT = EVT::getIntegerVT(*Context, NBits);
7088 EVT NVT = EVT::getVectorVT(*Context, NeVT, NumElems >> Shift);
Michael Liaod9d09602012-10-23 17:34:00 +00007089
7090 if (!isTypeLegal(NVT))
7091 return SDValue();
7092
7093 // Simplify the operand as it's prepared to be fed into shuffle.
7094 unsigned SignificantBits = NVT.getSizeInBits() >> Shift;
7095 if (V1.getOpcode() == ISD::BITCAST &&
7096 V1.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
7097 V1.getOperand(0).getOperand(0).getOpcode() == ISD::EXTRACT_VECTOR_ELT &&
7098 V1.getOperand(0)
7099 .getOperand(0).getValueType().getSizeInBits() == SignificantBits) {
7100 // (bitcast (sclr2vec (ext_vec_elt x))) -> (bitcast x)
7101 SDValue V = V1.getOperand(0).getOperand(0).getOperand(0);
Michael Liao07872742012-10-23 21:40:15 +00007102 ConstantSDNode *CIdx =
7103 dyn_cast<ConstantSDNode>(V1.getOperand(0).getOperand(0).getOperand(1));
Michael Liaod9d09602012-10-23 17:34:00 +00007104 // If it's foldable, i.e. normal load with single use, we will let code
7105 // selection to fold it. Otherwise, we will short the conversion sequence.
Michael Liao07872742012-10-23 21:40:15 +00007106 if (CIdx && CIdx->getZExtValue() == 0 &&
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00007107 (!ISD::isNormalLoad(V.getNode()) || !V.hasOneUse())) {
7108 if (V.getValueSizeInBits() > V1.getValueSizeInBits()) {
7109 // The "ext_vec_elt" node is wider than the result node.
7110 // In this case we should extract subvector from V.
7111 // (bitcast (sclr2vec (ext_vec_elt x))) -> (bitcast (extract_subvector x)).
7112 unsigned Ratio = V.getValueSizeInBits() / V1.getValueSizeInBits();
7113 EVT FullVT = V.getValueType();
Matt Arsenault225ed702013-05-18 00:21:46 +00007114 EVT SubVecVT = EVT::getVectorVT(*Context,
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00007115 FullVT.getVectorElementType(),
7116 FullVT.getVectorNumElements()/Ratio);
Matt Arsenault225ed702013-05-18 00:21:46 +00007117 V = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, SubVecVT, V,
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00007118 DAG.getIntPtrConstant(0));
7119 }
Michael Liaod9d09602012-10-23 17:34:00 +00007120 V1 = DAG.getNode(ISD::BITCAST, DL, V1.getValueType(), V);
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00007121 }
Michael Liaod9d09602012-10-23 17:34:00 +00007122 }
7123
7124 return DAG.getNode(ISD::BITCAST, DL, VT,
7125 DAG.getNode(X86ISD::VZEXT, DL, NVT, V1));
7126}
7127
Nadav Rotem154819d2012-04-09 07:45:58 +00007128SDValue
7129X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007130 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Craig Topper657a99c2013-01-19 23:36:09 +00007131 MVT VT = Op.getValueType().getSimpleVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +00007132 SDLoc dl(Op);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007133 SDValue V1 = Op.getOperand(0);
7134 SDValue V2 = Op.getOperand(1);
7135
7136 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00007137 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007138
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00007139 // Handle splat operations
7140 if (SVOp->isSplat()) {
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00007141 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00007142 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00007143 if (Broadcast.getNode())
7144 return Broadcast;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00007145 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007146
Michael Liaod9d09602012-10-23 17:34:00 +00007147 // Check integer expanding shuffles.
Craig Topper00a312c2013-01-19 23:14:09 +00007148 SDValue NewOp = LowerVectorIntExtend(Op, DAG);
Michael Liaod9d09602012-10-23 17:34:00 +00007149 if (NewOp.getNode())
7150 return NewOp;
7151
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007152 // If the shuffle can be profitably rewritten as a narrower shuffle, then
7153 // do it!
Craig Topperf3640d72012-05-04 04:44:49 +00007154 if (VT == MVT::v8i16 || VT == MVT::v16i8 ||
7155 VT == MVT::v16i16 || VT == MVT::v32i8) {
Craig Topper3b2aba02013-01-20 00:43:42 +00007156 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007157 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007158 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00007159 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00007160 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007161 // FIXME: Figure out a cleaner way to do this.
7162 // Try to make use of movq to zero out the top part.
7163 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Craig Topper3b2aba02013-01-20 00:43:42 +00007164 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007165 if (NewOp.getNode()) {
Craig Topper657a99c2013-01-19 23:36:09 +00007166 MVT NewVT = NewOp.getValueType().getSimpleVT();
Craig Topper5aaffa82012-02-19 02:53:47 +00007167 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
7168 NewVT, true, false))
7169 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007170 DAG, Subtarget, dl);
7171 }
7172 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Craig Topper3b2aba02013-01-20 00:43:42 +00007173 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00007174 if (NewOp.getNode()) {
Craig Topper657a99c2013-01-19 23:36:09 +00007175 MVT NewVT = NewOp.getValueType().getSimpleVT();
Craig Topper5aaffa82012-02-19 02:53:47 +00007176 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
7177 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
7178 DAG, Subtarget, dl);
7179 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007180 }
7181 }
7182 return SDValue();
7183}
7184
Dan Gohman475871a2008-07-27 21:46:04 +00007185SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007186X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007187 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00007188 SDValue V1 = Op.getOperand(0);
7189 SDValue V2 = Op.getOperand(1);
Craig Topper657a99c2013-01-19 23:36:09 +00007190 MVT VT = Op.getValueType().getSimpleVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +00007191 SDLoc dl(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00007192 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00007193 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007194 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00007195 bool V1IsSplat = false;
7196 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00007197 bool HasSSE2 = Subtarget->hasSSE2();
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007198 bool HasFp256 = Subtarget->hasFp256();
7199 bool HasInt256 = Subtarget->hasInt256();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00007200 MachineFunction &MF = DAG.getMachineFunction();
Bill Wendling831737d2012-12-30 10:32:01 +00007201 bool OptForSize = MF.getFunction()->getAttributes().
7202 hasAttribute(AttributeSet::FunctionIndex, Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007203
Craig Topper3426a3e2011-11-14 06:46:21 +00007204 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00007205
Elena Demikhovsky16db7102012-01-12 20:33:10 +00007206 if (V1IsUndef && V2IsUndef)
7207 return DAG.getUNDEF(VT);
7208
7209 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00007210
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007211 // Vector shuffle lowering takes 3 steps:
7212 //
7213 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
7214 // narrowing and commutation of operands should be handled.
7215 // 2) Matching of shuffles with known shuffle masks to x86 target specific
7216 // shuffle nodes.
7217 // 3) Rewriting of unmatched masks into new generic shuffle operations,
7218 // so the shuffle can be broken into other shuffles and the legalizer can
7219 // try the lowering again.
7220 //
Craig Topper3426a3e2011-11-14 06:46:21 +00007221 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007222 // be matched during isel, all of them must be converted to a target specific
7223 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00007224
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007225 // Normalize the input vectors. Here splats, zeroed vectors, profitable
7226 // narrowing and commutation of operands should be handled. The actual code
7227 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00007228 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007229 if (NewOp.getNode())
7230 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00007231
Craig Topper5aaffa82012-02-19 02:53:47 +00007232 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
7233
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00007234 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
7235 // unpckh_undef). Only use pshufd if speed is more important than size.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007236 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00007237 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007238 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00007239 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00007240
Craig Topperdd637ae2012-02-19 05:41:45 +00007241 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Jakub Staszakd3a05632012-12-06 19:05:46 +00007242 V2IsUndef && MayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00007243 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00007244
Craig Topperdd637ae2012-02-19 05:41:45 +00007245 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00007246 return getMOVHighToLow(Op, dl, DAG);
7247
7248 // Use to match splats
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007249 if (HasSSE2 && isUNPCKHMask(M, VT, HasInt256) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00007250 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00007251 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00007252
Craig Topper5aaffa82012-02-19 02:53:47 +00007253 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00007254 // The actual implementation will match the mask in the if above and then
7255 // during isel it can match several different instructions, not only pshufd
7256 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00007257 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
7258 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00007259
Craig Topper5aaffa82012-02-19 02:53:47 +00007260 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00007261
Craig Topper1accb7e2012-01-10 06:54:16 +00007262 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00007263 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
7264
Nadav Roteme4ccfef2012-12-07 19:01:13 +00007265 if (HasFp256 && (VT == MVT::v4f32 || VT == MVT::v2f64))
7266 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask,
7267 DAG);
7268
Craig Topperb3982da2011-12-31 23:50:21 +00007269 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00007270 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00007271 }
Eric Christopherfd179292009-08-27 18:07:15 +00007272
Benjamin Kramera0de26c2013-05-17 14:48:34 +00007273 if (isPALIGNRMask(M, VT, Subtarget))
7274 return getTargetShuffleNode(X86ISD::PALIGNR, dl, VT, V1, V2,
7275 getShufflePALIGNRImmediate(SVOp),
7276 DAG);
7277
Evan Chengf26ffe92008-05-29 08:22:04 +00007278 // Check if this can be converted into a logical shift.
7279 bool isLeft = false;
7280 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00007281 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00007282 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00007283 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00007284 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00007285 // v_set0 + movlhps or movhlps, etc.
Craig Topper657a99c2013-01-19 23:36:09 +00007286 MVT EltVT = VT.getVectorElementType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007287 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00007288 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00007289 }
Eric Christopherfd179292009-08-27 18:07:15 +00007290
Craig Topper5aaffa82012-02-19 02:53:47 +00007291 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00007292 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00007293 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00007294 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00007295 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00007296 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
7297
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00007298 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00007299 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
7300 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00007301 }
Eric Christopherfd179292009-08-27 18:07:15 +00007302
Nate Begeman9008ca62009-04-27 18:41:29 +00007303 // FIXME: fold these into legal mask.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007304 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasInt256))
Craig Topper1accb7e2012-01-10 06:54:16 +00007305 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00007306
Craig Topperdd637ae2012-02-19 05:41:45 +00007307 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00007308 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00007309
Craig Topperdd637ae2012-02-19 05:41:45 +00007310 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00007311 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00007312
Craig Topperdd637ae2012-02-19 05:41:45 +00007313 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00007314 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00007315
Craig Topperdd637ae2012-02-19 05:41:45 +00007316 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00007317 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007318
Craig Topperdd637ae2012-02-19 05:41:45 +00007319 if (ShouldXformToMOVHLPS(M, VT) ||
7320 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00007321 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007322
Evan Chengf26ffe92008-05-29 08:22:04 +00007323 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00007324 // No better options. Use a vshldq / vsrldq.
Craig Topper657a99c2013-01-19 23:36:09 +00007325 MVT EltVT = VT.getVectorElementType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007326 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00007327 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00007328 }
Eric Christopherfd179292009-08-27 18:07:15 +00007329
Evan Cheng9eca5e82006-10-25 21:49:50 +00007330 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00007331 // FIXME: This should also accept a bitcast of a splat? Be careful, not
7332 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00007333 V1IsSplat = isSplatVector(V1.getNode());
7334 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00007335
Chris Lattner8a594482007-11-25 00:24:49 +00007336 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00007337 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
7338 CommuteVectorShuffleMask(M, NumElems);
7339 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00007340 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00007341 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00007342 }
7343
Craig Topperbeabc6c2011-12-05 06:56:46 +00007344 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00007345 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00007346 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00007347 return V1;
7348 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
7349 // the instruction selector will not match, so get a canonical MOVL with
7350 // swapped operands to undo the commute.
7351 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00007352 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007353
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007354 if (isUNPCKLMask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00007355 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00007356
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007357 if (isUNPCKHMask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00007358 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00007359
Evan Cheng9bbbb982006-10-25 20:48:19 +00007360 if (V2IsSplat) {
7361 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007362 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00007363 // new vector_shuffle with the corrected mask.p
7364 SmallVector<int, 8> NewMask(M.begin(), M.end());
7365 NormalizeMask(NewMask, NumElems);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007366 if (isUNPCKLMask(NewMask, VT, HasInt256, true))
Craig Topper39a9e482012-02-11 06:24:48 +00007367 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007368 if (isUNPCKHMask(NewMask, VT, HasInt256, true))
Craig Topper39a9e482012-02-11 06:24:48 +00007369 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007370 }
7371
Evan Cheng9eca5e82006-10-25 21:49:50 +00007372 if (Commuted) {
7373 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00007374 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00007375 CommuteVectorShuffleMask(M, NumElems);
7376 std::swap(V1, V2);
7377 std::swap(V1IsSplat, V2IsSplat);
7378 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00007379
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007380 if (isUNPCKLMask(M, VT, HasInt256))
Craig Topper39a9e482012-02-11 06:24:48 +00007381 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00007382
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007383 if (isUNPCKHMask(M, VT, HasInt256))
Craig Topper39a9e482012-02-11 06:24:48 +00007384 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00007385 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007386
Nate Begeman9008ca62009-04-27 18:41:29 +00007387 // Normalize the node to match x86 shuffle ops if needed
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007388 if (!V2IsUndef && (isSHUFPMask(M, VT, HasFp256, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00007389 return CommuteVectorShuffle(SVOp, DAG);
7390
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00007391 // The checks below are all present in isShuffleMaskLegal, but they are
7392 // inlined here right now to enable us to directly emit target specific
7393 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00007394
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00007395 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
7396 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00007397 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00007398 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00007399 }
7400
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007401 if (isPSHUFHWMask(M, VT, HasInt256))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00007402 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00007403 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00007404 DAG);
7405
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007406 if (isPSHUFLWMask(M, VT, HasInt256))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00007407 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00007408 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00007409 DAG);
7410
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007411 if (isSHUFPMask(M, VT, HasFp256))
Craig Topperb3982da2011-12-31 23:50:21 +00007412 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00007413 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00007414
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007415 if (isUNPCKL_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00007416 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007417 if (isUNPCKH_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00007418 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00007419
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00007420 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00007421 // Generate target specific nodes for 128 or 256-bit shuffles only
7422 // supported in the AVX instruction set.
7423 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00007424
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00007425 // Handle VMOVDDUPY permutations
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007426 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasFp256))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00007427 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
7428
Craig Topper70b883b2011-11-28 10:14:51 +00007429 // Handle VPERMILPS/D* permutations
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007430 if (isVPERMILPMask(M, VT, HasFp256)) {
7431 if (HasInt256 && VT == MVT::v8i32)
Craig Topperdbd98a42012-02-07 06:28:42 +00007432 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00007433 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00007434 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00007435 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00007436 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00007437
Craig Topper70b883b2011-11-28 10:14:51 +00007438 // Handle VPERM2F128/VPERM2I128 permutations
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007439 if (isVPERM2X128Mask(M, VT, HasFp256))
Craig Topperec24e612011-11-30 07:47:51 +00007440 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00007441 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00007442
Craig Topper1842ba02012-04-23 06:38:28 +00007443 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00007444 if (BlendOp.getNode())
7445 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00007446
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00007447 unsigned Imm8;
7448 if (V2IsUndef && HasInt256 && isPermImmMask(M, VT, Imm8))
7449 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1, Imm8, DAG);
Craig Topper095c5282012-04-15 23:48:57 +00007450
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00007451 if ((V2IsUndef && HasInt256 && VT.is256BitVector() && NumElems == 8) ||
7452 VT.is512BitVector()) {
7453 EVT MaskEltVT = EVT::getIntegerVT(*DAG.getContext(),
7454 VT.getVectorElementType().getSizeInBits());
7455 EVT MaskVectorVT =
7456 EVT::getVectorVT(*DAG.getContext(),MaskEltVT, NumElems);
7457 SmallVector<SDValue, 16> permclMask;
7458 for (unsigned i = 0; i != NumElems; ++i) {
7459 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MaskEltVT));
7460 }
7461
7462 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVectorVT,
7463 &permclMask[0], NumElems);
7464 if (V2IsUndef)
7465 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
7466 return DAG.getNode(X86ISD::VPERMV, dl, VT,
7467 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
7468 return DAG.getNode(X86ISD::VPERMV3, dl, VT,
7469 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1, V2);
7470 }
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00007471
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00007472 //===--------------------------------------------------------------------===//
7473 // Since no target specific shuffle was selected for this generic one,
7474 // lower it into other known shuffles. FIXME: this isn't true yet, but
7475 // this is the plan.
7476 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00007477
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007478 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
7479 if (VT == MVT::v8i16) {
Craig Topper55b24052012-09-11 06:15:32 +00007480 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, Subtarget, DAG);
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007481 if (NewOp.getNode())
7482 return NewOp;
7483 }
7484
7485 if (VT == MVT::v16i8) {
7486 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
7487 if (NewOp.getNode())
7488 return NewOp;
7489 }
7490
Elena Demikhovsky41789462012-09-06 12:42:01 +00007491 if (VT == MVT::v32i8) {
Craig Topper55b24052012-09-11 06:15:32 +00007492 SDValue NewOp = LowerVECTOR_SHUFFLEv32i8(SVOp, Subtarget, DAG);
Elena Demikhovsky41789462012-09-06 12:42:01 +00007493 if (NewOp.getNode())
7494 return NewOp;
7495 }
7496
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007497 // Handle all 128-bit wide vectors with 4 elements, and match them with
7498 // several different shuffle types.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007499 if (NumElems == 4 && VT.is128BitVector())
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007500 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
7501
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00007502 // Handle general 256-bit shuffles
7503 if (VT.is256BitVector())
7504 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
7505
Dan Gohman475871a2008-07-27 21:46:04 +00007506 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007507}
7508
Craig Topperf84b7502013-01-20 00:50:58 +00007509static SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) {
Craig Topper45e1c752013-01-20 00:38:18 +00007510 MVT VT = Op.getValueType().getSimpleVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +00007511 SDLoc dl(Op);
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007512
Craig Topper45e1c752013-01-20 00:38:18 +00007513 if (!Op.getOperand(0).getValueType().getSimpleVT().is128BitVector())
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007514 return SDValue();
7515
Duncan Sands83ec4b62008-06-06 12:08:01 +00007516 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007517 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Craig Topper7c022842012-09-12 06:20:41 +00007518 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007519 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00007520 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007521 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00007522 }
7523
7524 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00007525 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
7526 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
7527 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00007528 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
7529 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007530 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007531 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00007532 Op.getOperand(0)),
7533 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007534 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Craig Topper7c022842012-09-12 06:20:41 +00007535 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007536 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00007537 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007538 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00007539 }
7540
7541 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00007542 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
7543 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00007544 // result has a single use which is a store or a bitcast to i32. And in
7545 // the case of a store, it's not worth it if the index is a constant 0,
7546 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00007547 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00007548 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00007549 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00007550 if ((User->getOpcode() != ISD::STORE ||
7551 (isa<ConstantSDNode>(Op.getOperand(1)) &&
7552 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007553 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00007554 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00007555 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00007556 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007557 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00007558 Op.getOperand(0)),
7559 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007560 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00007561 }
7562
7563 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00007564 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00007565 if (isa<ConstantSDNode>(Op.getOperand(1)))
7566 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007567 }
Dan Gohman475871a2008-07-27 21:46:04 +00007568 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007569}
7570
Dan Gohman475871a2008-07-27 21:46:04 +00007571SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007572X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
7573 SelectionDAG &DAG) const {
Elena Demikhovsky83952512013-07-31 11:35:14 +00007574 SDLoc dl(Op);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007575 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00007576 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007577
David Greene74a579d2011-02-10 16:57:36 +00007578 SDValue Vec = Op.getOperand(0);
Craig Topper45e1c752013-01-20 00:38:18 +00007579 MVT VecVT = Vec.getValueType().getSimpleVT();
David Greene74a579d2011-02-10 16:57:36 +00007580
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007581 // If this is a 256-bit vector result, first extract the 128-bit vector and
7582 // then extract the element from the 128-bit vector.
Elena Demikhovsky83952512013-07-31 11:35:14 +00007583 if (VecVT.is256BitVector() || VecVT.is512BitVector()) {
David Greene74a579d2011-02-10 16:57:36 +00007584 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00007585 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7586
7587 // Get the 128-bit vector.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007588 Vec = Extract128BitVector(Vec, IdxVal, DAG, dl);
Elena Demikhovsky83952512013-07-31 11:35:14 +00007589 EVT EltVT = VecVT.getVectorElementType();
David Greene74a579d2011-02-10 16:57:36 +00007590
Elena Demikhovsky83952512013-07-31 11:35:14 +00007591 unsigned ElemsPerChunk = 128 / EltVT.getSizeInBits();
7592
7593 //if (IdxVal >= NumElems/2)
7594 // IdxVal -= NumElems/2;
7595 IdxVal -= (IdxVal/ElemsPerChunk)*ElemsPerChunk;
David Greene74a579d2011-02-10 16:57:36 +00007596 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007597 DAG.getConstant(IdxVal, MVT::i32));
David Greene74a579d2011-02-10 16:57:36 +00007598 }
7599
Craig Topper7a9a28b2012-08-12 02:23:29 +00007600 assert(VecVT.is128BitVector() && "Unexpected vector length");
David Greene74a579d2011-02-10 16:57:36 +00007601
Craig Topperd0a31172012-01-10 06:37:29 +00007602 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007603 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00007604 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00007605 return Res;
7606 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00007607
Craig Topper45e1c752013-01-20 00:38:18 +00007608 MVT VT = Op.getValueType().getSimpleVT();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007609 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00007610 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00007611 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007612 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00007613 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00007614 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
7615 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007616 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007617 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00007618 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007619 // Transform it so it match pextrw which produces a 32-bit result.
Craig Topper45e1c752013-01-20 00:38:18 +00007620 MVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00007621 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Craig Topper7c022842012-09-12 06:20:41 +00007622 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00007623 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00007624 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007625 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00007626 }
7627
7628 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007629 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007630 if (Idx == 0)
7631 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00007632
Evan Cheng0db9fe62006-04-25 20:13:52 +00007633 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00007634 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Craig Topper45e1c752013-01-20 00:38:18 +00007635 MVT VVT = Op.getOperand(0).getValueType().getSimpleVT();
Eric Christopherfd179292009-08-27 18:07:15 +00007636 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007637 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007638 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007639 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007640 }
7641
7642 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007643 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
7644 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
7645 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007646 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007647 if (Idx == 0)
7648 return Op;
7649
7650 // UNPCKHPD the element to the lowest double word, then movsd.
7651 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
7652 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00007653 int Mask[2] = { 1, -1 };
Craig Topper45e1c752013-01-20 00:38:18 +00007654 MVT VVT = Op.getOperand(0).getValueType().getSimpleVT();
Eric Christopherfd179292009-08-27 18:07:15 +00007655 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007656 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007657 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007658 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007659 }
7660
Dan Gohman475871a2008-07-27 21:46:04 +00007661 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007662}
7663
Craig Topperf84b7502013-01-20 00:50:58 +00007664static SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) {
Craig Topper45e1c752013-01-20 00:38:18 +00007665 MVT VT = Op.getValueType().getSimpleVT();
7666 MVT EltVT = VT.getVectorElementType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00007667 SDLoc dl(Op);
Nate Begeman14d12ca2008-02-11 04:19:36 +00007668
Dan Gohman475871a2008-07-27 21:46:04 +00007669 SDValue N0 = Op.getOperand(0);
7670 SDValue N1 = Op.getOperand(1);
7671 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00007672
Craig Topper7a9a28b2012-08-12 02:23:29 +00007673 if (!VT.is128BitVector())
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007674 return SDValue();
7675
Dan Gohman8a55ce42009-09-23 21:02:20 +00007676 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00007677 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007678 unsigned Opc;
7679 if (VT == MVT::v8i16)
7680 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007681 else if (VT == MVT::v16i8)
7682 Opc = X86ISD::PINSRB;
7683 else
7684 Opc = X86ISD::PINSRB;
7685
Nate Begeman14d12ca2008-02-11 04:19:36 +00007686 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
7687 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007688 if (N1.getValueType() != MVT::i32)
7689 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7690 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007691 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00007692 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00007693 }
7694
7695 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007696 // Bits [7:6] of the constant are the source select. This will always be
7697 // zero here. The DAG Combiner may combine an extract_elt index into these
7698 // bits. For example (insert (extract, 3), 2) could be matched by putting
7699 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00007700 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00007701 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00007702 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00007703 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007704 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00007705 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00007706 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00007707 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00007708 }
7709
7710 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00007711 // PINSR* works with constant index.
7712 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007713 }
Dan Gohman475871a2008-07-27 21:46:04 +00007714 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007715}
7716
Dan Gohman475871a2008-07-27 21:46:04 +00007717SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007718X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Craig Topper45e1c752013-01-20 00:38:18 +00007719 MVT VT = Op.getValueType().getSimpleVT();
7720 MVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007721
Andrew Trickac6d9be2013-05-25 02:42:55 +00007722 SDLoc dl(Op);
David Greene6b381262011-02-09 15:32:06 +00007723 SDValue N0 = Op.getOperand(0);
7724 SDValue N1 = Op.getOperand(1);
7725 SDValue N2 = Op.getOperand(2);
7726
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007727 // If this is a 256-bit vector result, first extract the 128-bit vector,
7728 // insert the element into the extracted half and then place it back.
Elena Demikhovsky83952512013-07-31 11:35:14 +00007729 if (VT.is256BitVector() || VT.is512BitVector()) {
David Greene6b381262011-02-09 15:32:06 +00007730 if (!isa<ConstantSDNode>(N2))
7731 return SDValue();
7732
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007733 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007734 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007735 SDValue V = Extract128BitVector(N0, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007736
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007737 // Insert the element into the desired half.
Elena Demikhovsky83952512013-07-31 11:35:14 +00007738 unsigned NumEltsIn128 = 128/EltVT.getSizeInBits();
7739 unsigned IdxIn128 = IdxVal - (IdxVal/NumEltsIn128) * NumEltsIn128;
7740
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007741 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V, N1,
Elena Demikhovsky83952512013-07-31 11:35:14 +00007742 DAG.getConstant(IdxIn128, MVT::i32));
David Greene6b381262011-02-09 15:32:06 +00007743
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007744 // Insert the changed part back to the 256-bit vector
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007745 return Insert128BitVector(N0, V, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007746 }
7747
Craig Topperd0a31172012-01-10 06:37:29 +00007748 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007749 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7750
Dan Gohman8a55ce42009-09-23 21:02:20 +00007751 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007752 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007753
Dan Gohman8a55ce42009-09-23 21:02:20 +00007754 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007755 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7756 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007757 if (N1.getValueType() != MVT::i32)
7758 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7759 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007760 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007761 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007762 }
Dan Gohman475871a2008-07-27 21:46:04 +00007763 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007764}
7765
Craig Topper55b24052012-09-11 06:15:32 +00007766static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007767 LLVMContext *Context = DAG.getContext();
Andrew Trickac6d9be2013-05-25 02:42:55 +00007768 SDLoc dl(Op);
Craig Topper45e1c752013-01-20 00:38:18 +00007769 MVT OpVT = Op.getValueType().getSimpleVT();
David Greene2fcdfb42011-02-10 23:11:29 +00007770
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007771 // If this is a 256-bit vector result, first insert into a 128-bit
7772 // vector and then insert into the 256-bit vector.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007773 if (!OpVT.is128BitVector()) {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007774 // Insert into a 128-bit vector.
Elena Demikhovsky83952512013-07-31 11:35:14 +00007775 unsigned SizeFactor = OpVT.getSizeInBits()/128;
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007776 EVT VT128 = EVT::getVectorVT(*Context,
7777 OpVT.getVectorElementType(),
Elena Demikhovsky83952512013-07-31 11:35:14 +00007778 OpVT.getVectorNumElements() / SizeFactor);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007779
7780 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7781
7782 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00007783 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007784 }
7785
Craig Topperd77d2fe2012-04-29 20:22:05 +00007786 if (OpVT == MVT::v1i64 &&
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007787 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007788 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007789
Owen Anderson825b72b2009-08-11 20:47:22 +00007790 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Craig Topper7a9a28b2012-08-12 02:23:29 +00007791 assert(OpVT.is128BitVector() && "Expected an SSE type!");
Craig Topperd77d2fe2012-04-29 20:22:05 +00007792 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00007793 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007794}
7795
David Greene91585092011-01-26 15:38:49 +00007796// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7797// a simple subregister reference or explicit instructions to grab
7798// upper bits of a vector.
Craig Topper55b24052012-09-11 06:15:32 +00007799static SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, const X86Subtarget *Subtarget,
7800 SelectionDAG &DAG) {
Elena Demikhovsky83952512013-07-31 11:35:14 +00007801 SDLoc dl(Op);
7802 SDValue In = Op.getOperand(0);
7803 SDValue Idx = Op.getOperand(1);
7804 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7805 EVT ResVT = Op.getValueType();
7806 EVT InVT = In.getValueType();
David Greenea5f26012011-02-07 19:36:54 +00007807
Elena Demikhovsky83952512013-07-31 11:35:14 +00007808 if (Subtarget->hasFp256()) {
7809 if (ResVT.is128BitVector() &&
7810 (InVT.is256BitVector() || InVT.is512BitVector()) &&
Craig Topperb14940a2012-04-22 20:55:18 +00007811 isa<ConstantSDNode>(Idx)) {
Elena Demikhovsky83952512013-07-31 11:35:14 +00007812 return Extract128BitVector(In, IdxVal, DAG, dl);
7813 }
7814 if (ResVT.is256BitVector() && InVT.is512BitVector() &&
7815 isa<ConstantSDNode>(Idx)) {
7816 return Extract256BitVector(In, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00007817 }
David Greene91585092011-01-26 15:38:49 +00007818 }
7819 return SDValue();
7820}
7821
David Greenecfe33c42011-01-26 19:13:22 +00007822// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7823// simple superregister reference or explicit instructions to insert
7824// the upper bits of a vector.
Craig Topper55b24052012-09-11 06:15:32 +00007825static SDValue LowerINSERT_SUBVECTOR(SDValue Op, const X86Subtarget *Subtarget,
7826 SelectionDAG &DAG) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007827 if (Subtarget->hasFp256()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00007828 SDLoc dl(Op.getNode());
David Greenecfe33c42011-01-26 19:13:22 +00007829 SDValue Vec = Op.getNode()->getOperand(0);
7830 SDValue SubVec = Op.getNode()->getOperand(1);
7831 SDValue Idx = Op.getNode()->getOperand(2);
7832
Elena Demikhovsky83952512013-07-31 11:35:14 +00007833 if ((Op.getNode()->getValueType(0).is256BitVector() ||
7834 Op.getNode()->getValueType(0).is512BitVector()) &&
Craig Topper7a9a28b2012-08-12 02:23:29 +00007835 SubVec.getNode()->getValueType(0).is128BitVector() &&
Craig Topperb14940a2012-04-22 20:55:18 +00007836 isa<ConstantSDNode>(Idx)) {
7837 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7838 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007839 }
Elena Demikhovsky83952512013-07-31 11:35:14 +00007840
7841 if (Op.getNode()->getValueType(0).is512BitVector() &&
7842 SubVec.getNode()->getValueType(0).is256BitVector() &&
7843 isa<ConstantSDNode>(Idx)) {
7844 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7845 return Insert256BitVector(Vec, SubVec, IdxVal, DAG, dl);
7846 }
David Greenecfe33c42011-01-26 19:13:22 +00007847 }
7848 return SDValue();
7849}
7850
Bill Wendling056292f2008-09-16 21:48:12 +00007851// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7852// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7853// one of the above mentioned nodes. It has to be wrapped because otherwise
7854// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7855// be used to form addressing mode. These wrapped nodes will be selected
7856// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007857SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007858X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007859 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007860
Chris Lattner41621a22009-06-26 19:22:52 +00007861 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7862 // global base reg.
7863 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007864 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007865 CodeModel::Model M = getTargetMachine().getCodeModel();
7866
Chris Lattner4f066492009-07-11 20:29:19 +00007867 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007868 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007869 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007870 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007871 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007872 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007873 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007874
Evan Cheng1606e8e2009-03-13 07:51:59 +00007875 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007876 CP->getAlignment(),
7877 CP->getOffset(), OpFlag);
Andrew Trickac6d9be2013-05-25 02:42:55 +00007878 SDLoc DL(CP);
Chris Lattner18c59872009-06-27 04:16:01 +00007879 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007880 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007881 if (OpFlag) {
7882 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007883 DAG.getNode(X86ISD::GlobalBaseReg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00007884 SDLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007885 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007886 }
7887
7888 return Result;
7889}
7890
Dan Gohmand858e902010-04-17 15:26:15 +00007891SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007892 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007893
Chris Lattner18c59872009-06-27 04:16:01 +00007894 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7895 // global base reg.
7896 unsigned char OpFlag = 0;
7897 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007898 CodeModel::Model M = getTargetMachine().getCodeModel();
7899
Chris Lattner4f066492009-07-11 20:29:19 +00007900 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007901 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007902 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007903 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007904 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007905 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007906 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007907
Chris Lattner18c59872009-06-27 04:16:01 +00007908 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7909 OpFlag);
Andrew Trickac6d9be2013-05-25 02:42:55 +00007910 SDLoc DL(JT);
Chris Lattner18c59872009-06-27 04:16:01 +00007911 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007912
Chris Lattner18c59872009-06-27 04:16:01 +00007913 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007914 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007915 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7916 DAG.getNode(X86ISD::GlobalBaseReg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00007917 SDLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007918 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007919
Chris Lattner18c59872009-06-27 04:16:01 +00007920 return Result;
7921}
7922
7923SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007924X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007925 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007926
Chris Lattner18c59872009-06-27 04:16:01 +00007927 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7928 // global base reg.
7929 unsigned char OpFlag = 0;
7930 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007931 CodeModel::Model M = getTargetMachine().getCodeModel();
7932
Chris Lattner4f066492009-07-11 20:29:19 +00007933 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007934 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7935 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7936 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007937 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007938 } else if (Subtarget->isPICStyleGOT()) {
7939 OpFlag = X86II::MO_GOT;
7940 } else if (Subtarget->isPICStyleStubPIC()) {
7941 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7942 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7943 OpFlag = X86II::MO_DARWIN_NONLAZY;
7944 }
Eric Christopherfd179292009-08-27 18:07:15 +00007945
Chris Lattner18c59872009-06-27 04:16:01 +00007946 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007947
Andrew Trickac6d9be2013-05-25 02:42:55 +00007948 SDLoc DL(Op);
Chris Lattner18c59872009-06-27 04:16:01 +00007949 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007950
Chris Lattner18c59872009-06-27 04:16:01 +00007951 // With PIC, the address is actually $g + Offset.
7952 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007953 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007954 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7955 DAG.getNode(X86ISD::GlobalBaseReg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00007956 SDLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007957 Result);
7958 }
Eric Christopherfd179292009-08-27 18:07:15 +00007959
Eli Friedman586272d2011-08-11 01:48:05 +00007960 // For symbols that require a load from a stub to get the address, emit the
7961 // load.
7962 if (isGlobalStubReference(OpFlag))
7963 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007964 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007965
Chris Lattner18c59872009-06-27 04:16:01 +00007966 return Result;
7967}
7968
Dan Gohman475871a2008-07-27 21:46:04 +00007969SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007970X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007971 // Create the TargetBlockAddressAddress node.
7972 unsigned char OpFlags =
7973 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007974 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007975 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Michael Liao6c7ccaa2012-09-12 21:43:09 +00007976 int64_t Offset = cast<BlockAddressSDNode>(Op)->getOffset();
Andrew Trickac6d9be2013-05-25 02:42:55 +00007977 SDLoc dl(Op);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00007978 SDValue Result = DAG.getTargetBlockAddress(BA, getPointerTy(), Offset,
7979 OpFlags);
Dan Gohman29cbade2009-11-20 23:18:13 +00007980
Dan Gohmanf705adb2009-10-30 01:28:02 +00007981 if (Subtarget->isPICStyleRIPRel() &&
7982 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007983 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7984 else
7985 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007986
Dan Gohman29cbade2009-11-20 23:18:13 +00007987 // With PIC, the address is actually $g + Offset.
7988 if (isGlobalRelativeToPICBase(OpFlags)) {
7989 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7990 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7991 Result);
7992 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007993
7994 return Result;
7995}
7996
7997SDValue
Andrew Trickac6d9be2013-05-25 02:42:55 +00007998X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, SDLoc dl,
Craig Topperb99bafe2013-01-21 06:21:54 +00007999 int64_t Offset, SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00008000 // Create the TargetGlobalAddress node, folding in the constant
8001 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00008002 unsigned char OpFlags =
8003 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008004 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00008005 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008006 if (OpFlags == X86II::MO_NO_FLAG &&
8007 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00008008 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00008009 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00008010 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00008011 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00008012 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00008013 }
Eric Christopherfd179292009-08-27 18:07:15 +00008014
Chris Lattner4f066492009-07-11 20:29:19 +00008015 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008016 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00008017 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
8018 else
8019 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00008020
Anton Korobeynikov7f705592007-01-12 19:20:47 +00008021 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00008022 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00008023 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
8024 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00008025 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008026 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008027
Chris Lattner36c25012009-07-10 07:34:39 +00008028 // For globals that require a load from a stub to get the address, emit the
8029 // load.
8030 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00008031 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00008032 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008033
Dan Gohman6520e202008-10-18 02:06:02 +00008034 // If there was a non-zero offset that we didn't fold, create an explicit
8035 // addition for it.
8036 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00008037 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00008038 DAG.getConstant(Offset, getPointerTy()));
8039
Evan Cheng0db9fe62006-04-25 20:13:52 +00008040 return Result;
8041}
8042
Evan Chengda43bcf2008-09-24 00:05:32 +00008043SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00008044X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00008045 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008046 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Andrew Trickac6d9be2013-05-25 02:42:55 +00008047 return LowerGlobalAddress(GV, SDLoc(Op), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00008048}
8049
Rafael Espindola2ee3db32009-04-17 14:35:58 +00008050static SDValue
8051GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00008052 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Hans Wennborgf0234fc2012-06-01 16:27:21 +00008053 unsigned char OperandFlags, bool LocalDynamic = false) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00008054 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008055 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trickac6d9be2013-05-25 02:42:55 +00008056 SDLoc dl(GA);
Devang Patel0d881da2010-07-06 22:08:15 +00008057 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00008058 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00008059 GA->getOffset(),
8060 OperandFlags);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00008061
8062 X86ISD::NodeType CallType = LocalDynamic ? X86ISD::TLSBASEADDR
8063 : X86ISD::TLSADDR;
8064
Rafael Espindola2ee3db32009-04-17 14:35:58 +00008065 if (InFlag) {
8066 SDValue Ops[] = { Chain, TGA, *InFlag };
Michael Liao0ee17002013-04-19 04:03:37 +00008067 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, array_lengthof(Ops));
Rafael Espindola2ee3db32009-04-17 14:35:58 +00008068 } else {
8069 SDValue Ops[] = { Chain, TGA };
Michael Liao0ee17002013-04-19 04:03:37 +00008070 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, array_lengthof(Ops));
Rafael Espindola2ee3db32009-04-17 14:35:58 +00008071 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00008072
8073 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00008074 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00008075
Rafael Espindola15f1b662009-04-24 12:59:40 +00008076 SDValue Flag = Chain.getValue(1);
8077 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00008078}
8079
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00008080// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00008081static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00008082LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00008083 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00008084 SDValue InFlag;
Andrew Trickac6d9be2013-05-25 02:42:55 +00008085 SDLoc dl(GA); // ? function entry point might be better
Dale Johannesendd64c412009-02-04 00:33:20 +00008086 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Craig Topper7c022842012-09-12 06:20:41 +00008087 DAG.getNode(X86ISD::GlobalBaseReg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00008088 SDLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008089 InFlag = Chain.getValue(1);
8090
Chris Lattnerb903bed2009-06-26 21:20:29 +00008091 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008092}
8093
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00008094// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00008095static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00008096LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00008097 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00008098 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
8099 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00008100}
8101
Hans Wennborgf0234fc2012-06-01 16:27:21 +00008102static SDValue LowerToTLSLocalDynamicModel(GlobalAddressSDNode *GA,
8103 SelectionDAG &DAG,
8104 const EVT PtrVT,
8105 bool is64Bit) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008106 SDLoc dl(GA);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00008107
8108 // Get the start address of the TLS block for this module.
8109 X86MachineFunctionInfo* MFI = DAG.getMachineFunction()
8110 .getInfo<X86MachineFunctionInfo>();
8111 MFI->incNumLocalDynamicTLSAccesses();
8112
8113 SDValue Base;
8114 if (is64Bit) {
8115 Base = GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, X86::RAX,
8116 X86II::MO_TLSLD, /*LocalDynamic=*/true);
8117 } else {
8118 SDValue InFlag;
8119 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Andrew Trickac6d9be2013-05-25 02:42:55 +00008120 DAG.getNode(X86ISD::GlobalBaseReg, SDLoc(), PtrVT), InFlag);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00008121 InFlag = Chain.getValue(1);
8122 Base = GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX,
8123 X86II::MO_TLSLDM, /*LocalDynamic=*/true);
8124 }
8125
8126 // Note: the CleanupLocalDynamicTLSPass will remove redundant computations
8127 // of Base.
8128
8129 // Build x@dtpoff.
8130 unsigned char OperandFlags = X86II::MO_DTPOFF;
8131 unsigned WrapperKind = X86ISD::Wrapper;
8132 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
8133 GA->getValueType(0),
8134 GA->getOffset(), OperandFlags);
8135 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
8136
8137 // Add x@dtpoff with the base.
8138 return DAG.getNode(ISD::ADD, dl, PtrVT, Offset, Base);
8139}
8140
Hans Wennborg228756c2012-05-11 10:11:01 +00008141// Lower ISD::GlobalTLSAddress using the "initial exec" or "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00008142static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00008143 const EVT PtrVT, TLSModel::Model model,
Hans Wennborg228756c2012-05-11 10:11:01 +00008144 bool is64Bit, bool isPIC) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008145 SDLoc dl(GA);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008146
Chris Lattnerf93b90c2010-09-22 04:39:11 +00008147 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
8148 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
8149 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00008150
Michael J. Spencerec38de22010-10-10 22:04:20 +00008151 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00008152 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008153 MachinePointerInfo(Ptr),
8154 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00008155
Chris Lattnerb903bed2009-06-26 21:20:29 +00008156 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00008157 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
8158 // initialexec.
8159 unsigned WrapperKind = X86ISD::Wrapper;
8160 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00008161 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Hans Wennborg228756c2012-05-11 10:11:01 +00008162 } else if (model == TLSModel::InitialExec) {
8163 if (is64Bit) {
8164 OperandFlags = X86II::MO_GOTTPOFF;
8165 WrapperKind = X86ISD::WrapperRIP;
8166 } else {
8167 OperandFlags = isPIC ? X86II::MO_GOTNTPOFF : X86II::MO_INDNTPOFF;
8168 }
Chris Lattner18c59872009-06-27 04:16:01 +00008169 } else {
Hans Wennborg228756c2012-05-11 10:11:01 +00008170 llvm_unreachable("Unexpected model");
Chris Lattnerb903bed2009-06-26 21:20:29 +00008171 }
Eric Christopherfd179292009-08-27 18:07:15 +00008172
Hans Wennborg228756c2012-05-11 10:11:01 +00008173 // emit "addl x@ntpoff,%eax" (local exec)
8174 // or "addl x@indntpoff,%eax" (initial exec)
8175 // or "addl x@gotntpoff(%ebx) ,%eax" (initial exec, 32-bit pic)
Michael J. Spencerec38de22010-10-10 22:04:20 +00008176 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00008177 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00008178 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00008179 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00008180
Hans Wennborg228756c2012-05-11 10:11:01 +00008181 if (model == TLSModel::InitialExec) {
8182 if (isPIC && !is64Bit) {
8183 Offset = DAG.getNode(ISD::ADD, dl, PtrVT,
Andrew Trickac6d9be2013-05-25 02:42:55 +00008184 DAG.getNode(X86ISD::GlobalBaseReg, SDLoc(), PtrVT),
Hans Wennborg228756c2012-05-11 10:11:01 +00008185 Offset);
Hans Wennborg228756c2012-05-11 10:11:01 +00008186 }
Rafael Espindola94e3b382012-06-29 04:22:35 +00008187
8188 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
8189 MachinePointerInfo::getGOT(), false, false, false,
8190 0);
Hans Wennborg228756c2012-05-11 10:11:01 +00008191 }
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00008192
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008193 // The address of the thread local variable is the add of the thread
8194 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00008195 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008196}
8197
Dan Gohman475871a2008-07-27 21:46:04 +00008198SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00008199X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00008200
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008201 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00008202 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00008203
Eric Christopher30ef0e52010-06-03 04:07:48 +00008204 if (Subtarget->isTargetELF()) {
Chandler Carruth34797132012-04-08 17:20:55 +00008205 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008206
Eric Christopher30ef0e52010-06-03 04:07:48 +00008207 switch (model) {
8208 case TLSModel::GeneralDynamic:
Eric Christopher30ef0e52010-06-03 04:07:48 +00008209 if (Subtarget->is64Bit())
8210 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
8211 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Hans Wennborgf0234fc2012-06-01 16:27:21 +00008212 case TLSModel::LocalDynamic:
8213 return LowerToTLSLocalDynamicModel(GA, DAG, getPointerTy(),
8214 Subtarget->is64Bit());
Eric Christopher30ef0e52010-06-03 04:07:48 +00008215 case TLSModel::InitialExec:
8216 case TLSModel::LocalExec:
8217 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
Hans Wennborg228756c2012-05-11 10:11:01 +00008218 Subtarget->is64Bit(),
Craig Topperb99bafe2013-01-21 06:21:54 +00008219 getTargetMachine().getRelocationModel() == Reloc::PIC_);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008220 }
Craig Toppere8eb1162012-04-23 03:26:18 +00008221 llvm_unreachable("Unknown TLS model.");
8222 }
8223
8224 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00008225 // Darwin only has one model of TLS. Lower to that.
8226 unsigned char OpFlag = 0;
8227 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
8228 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00008229
Eric Christopher30ef0e52010-06-03 04:07:48 +00008230 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
8231 // global base reg.
8232 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
8233 !Subtarget->is64Bit();
8234 if (PIC32)
8235 OpFlag = X86II::MO_TLVP_PIC_BASE;
8236 else
8237 OpFlag = X86II::MO_TLVP;
Andrew Trickac6d9be2013-05-25 02:42:55 +00008238 SDLoc DL(Op);
Devang Patel0d881da2010-07-06 22:08:15 +00008239 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00008240 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00008241 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008242 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008243
Eric Christopher30ef0e52010-06-03 04:07:48 +00008244 // With PIC32, the address is actually $g + Offset.
8245 if (PIC32)
8246 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
8247 DAG.getNode(X86ISD::GlobalBaseReg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00008248 SDLoc(), getPointerTy()),
Eric Christopher30ef0e52010-06-03 04:07:48 +00008249 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008250
Eric Christopher30ef0e52010-06-03 04:07:48 +00008251 // Lowering the machine isd will make sure everything is in the right
8252 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00008253 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008254 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00008255 SDValue Args[] = { Chain, Offset };
8256 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008257
Eric Christopher30ef0e52010-06-03 04:07:48 +00008258 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
8259 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
8260 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008261
Eric Christopher30ef0e52010-06-03 04:07:48 +00008262 // And our return value (tls address) is in the standard call return value
8263 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00008264 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00008265 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
8266 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00008267 }
8268
Anton Korobeynikov2ee4e422013-03-18 08:12:28 +00008269 if (Subtarget->isTargetWindows() || Subtarget->isTargetMingw()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00008270 // Just use the implicit TLS architecture
8271 // Need to generate someting similar to:
8272 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
8273 // ; from TEB
8274 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
8275 // mov rcx, qword [rdx+rcx*8]
8276 // mov eax, .tls$:tlsvar
8277 // [rax+rcx] contains the address
8278 // Windows 64bit: gs:0x58
8279 // Windows 32bit: fs:__tls_array
8280
8281 // If GV is an alias then use the aliasee for determining
8282 // thread-localness.
8283 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
8284 GV = GA->resolveAliasedGlobal(false);
Andrew Trickac6d9be2013-05-25 02:42:55 +00008285 SDLoc dl(GA);
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00008286 SDValue Chain = DAG.getEntryNode();
8287
8288 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
Anton Korobeynikov2ee4e422013-03-18 08:12:28 +00008289 // %gs:0x58 (64-bit). On MinGW, __tls_array is not available, so directly
8290 // use its literal value of 0x2C.
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00008291 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
8292 ? Type::getInt8PtrTy(*DAG.getContext(),
8293 256)
8294 : Type::getInt32PtrTy(*DAG.getContext(),
8295 257));
8296
Anton Korobeynikov2ee4e422013-03-18 08:12:28 +00008297 SDValue TlsArray = Subtarget->is64Bit() ? DAG.getIntPtrConstant(0x58) :
8298 (Subtarget->isTargetMingw() ? DAG.getIntPtrConstant(0x2C) :
8299 DAG.getExternalSymbol("_tls_array", getPointerTy()));
8300
8301 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain, TlsArray,
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00008302 MachinePointerInfo(Ptr),
8303 false, false, false, 0);
8304
8305 // Load the _tls_index variable
8306 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
8307 if (Subtarget->is64Bit())
8308 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
8309 IDX, MachinePointerInfo(), MVT::i32,
8310 false, false, 0);
8311 else
8312 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
8313 false, false, false, 0);
8314
Chandler Carruth426c2bf2012-11-01 09:14:31 +00008315 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00008316 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00008317 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
8318
8319 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
8320 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
8321 false, false, false, 0);
8322
8323 // Get the offset of start of .tls section
8324 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
8325 GA->getValueType(0),
8326 GA->getOffset(), X86II::MO_SECREL);
8327 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
8328
8329 // The address of the thread local variable is the add of the thread
8330 // pointer with the offset of the variable.
8331 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00008332 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008333
David Blaikie4d6ccb52012-01-20 21:51:11 +00008334 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008335}
8336
Chad Rosierb90d2a92012-01-03 23:19:12 +00008337/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
8338/// and take a 2 x i32 value to shift plus a shift amount.
8339SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00008340 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00008341 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00008342 unsigned VTBits = VT.getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +00008343 SDLoc dl(Op);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00008344 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00008345 SDValue ShOpLo = Op.getOperand(0);
8346 SDValue ShOpHi = Op.getOperand(1);
8347 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00008348 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00008349 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00008350 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00008351
Dan Gohman475871a2008-07-27 21:46:04 +00008352 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00008353 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00008354 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
8355 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00008356 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00008357 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
8358 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00008359 }
Evan Chenge3413162006-01-09 18:33:28 +00008360
Owen Anderson825b72b2009-08-11 20:47:22 +00008361 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
8362 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00008363 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00008364 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00008365
Dan Gohman475871a2008-07-27 21:46:04 +00008366 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00008367 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00008368 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
8369 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00008370
Chris Lattner2ff75ee2007-10-17 06:02:13 +00008371 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00008372 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
8373 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00008374 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00008375 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
8376 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00008377 }
8378
Dan Gohman475871a2008-07-27 21:46:04 +00008379 SDValue Ops[2] = { Lo, Hi };
Michael Liao0ee17002013-04-19 04:03:37 +00008380 return DAG.getMergeValues(Ops, array_lengthof(Ops), dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008381}
Evan Chenga3195e82006-01-12 22:54:21 +00008382
Dan Gohmand858e902010-04-17 15:26:15 +00008383SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
8384 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008385 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00008386
Dale Johannesen0488fb62010-09-30 23:57:10 +00008387 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00008388 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00008389
Owen Anderson825b72b2009-08-11 20:47:22 +00008390 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00008391 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00008392
Eli Friedman36df4992009-05-27 00:47:34 +00008393 // These are really Legal; return the operand so the caller accepts it as
8394 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00008395 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00008396 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00008397 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00008398 Subtarget->is64Bit()) {
8399 return Op;
8400 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008401
Andrew Trickac6d9be2013-05-25 02:42:55 +00008402 SDLoc dl(Op);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008403 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00008404 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00008405 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008406 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00008407 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00008408 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008409 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00008410 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00008411 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
8412}
Evan Cheng0db9fe62006-04-25 20:13:52 +00008413
Owen Andersone50ed302009-08-10 22:56:29 +00008414SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00008415 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00008416 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008417 // Build the FILD
Andrew Trickac6d9be2013-05-25 02:42:55 +00008418 SDLoc DL(Op);
Chris Lattner5a88b832007-02-25 07:10:00 +00008419 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00008420 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008421 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008422 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00008423 else
Owen Anderson825b72b2009-08-11 20:47:22 +00008424 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008425
Chris Lattner492a43e2010-09-22 01:28:21 +00008426 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00008427
Stuart Hastings84be9582011-06-02 15:57:11 +00008428 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
8429 MachineMemOperand *MMO;
8430 if (FI) {
8431 int SSFI = FI->getIndex();
8432 MMO =
8433 DAG.getMachineFunction()
8434 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8435 MachineMemOperand::MOLoad, ByteSize, ByteSize);
8436 } else {
8437 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
8438 StackSlot = StackSlot.getOperand(1);
8439 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008440 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00008441 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
8442 X86ISD::FILD, DL,
8443 Tys, Ops, array_lengthof(Ops),
8444 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008445
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008446 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008447 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008448 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008449
8450 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
8451 // shouldn't be necessary except that RFP cannot be live across
8452 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008453 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00008454 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
8455 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008456 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00008457 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008458 SDValue Ops[] = {
8459 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
8460 };
Chris Lattner492a43e2010-09-22 01:28:21 +00008461 MachineMemOperand *MMO =
8462 DAG.getMachineFunction()
8463 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00008464 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008465
Chris Lattner492a43e2010-09-22 01:28:21 +00008466 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
8467 Ops, array_lengthof(Ops),
8468 Op.getValueType(), MMO);
8469 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008470 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008471 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008472 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008473
Evan Cheng0db9fe62006-04-25 20:13:52 +00008474 return Result;
8475}
8476
Bill Wendling8b8a6362009-01-17 03:56:04 +00008477// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00008478SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
8479 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00008480 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00008481 /*
Bill Wendling397ae212012-01-05 02:13:20 +00008482 movq %rax, %xmm0
8483 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
8484 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
8485 #ifdef __SSE3__
Chad Rosiera20e1e72012-08-01 18:39:17 +00008486 haddpd %xmm0, %xmm0
Bill Wendling397ae212012-01-05 02:13:20 +00008487 #else
Chad Rosiera20e1e72012-08-01 18:39:17 +00008488 pshufd $0x4e, %xmm0, %xmm1
Bill Wendling397ae212012-01-05 02:13:20 +00008489 addpd %xmm1, %xmm0
8490 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00008491 */
Dale Johannesen040225f2008-10-21 23:07:49 +00008492
Andrew Trickac6d9be2013-05-25 02:42:55 +00008493 SDLoc dl(Op);
Owen Andersona90b3dc2009-07-15 21:51:10 +00008494 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00008495
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008496 // Build some magic constants.
Craig Topperda129a22013-07-15 06:54:12 +00008497 static const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
Chris Lattner7302d802012-02-06 21:56:39 +00008498 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008499 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008500
Chris Lattner97484792012-01-25 09:56:22 +00008501 SmallVector<Constant*,2> CV1;
8502 CV1.push_back(
Tim Northover0a29cb02013-01-22 09:46:31 +00008503 ConstantFP::get(*Context, APFloat(APFloat::IEEEdouble,
8504 APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00008505 CV1.push_back(
Tim Northover0a29cb02013-01-22 09:46:31 +00008506 ConstantFP::get(*Context, APFloat(APFloat::IEEEdouble,
8507 APInt(64, 0x4530000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00008508 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008509 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008510
Bill Wendling397ae212012-01-05 02:13:20 +00008511 // Load the 64-bit value into an XMM register.
8512 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
8513 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008514 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00008515 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008516 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00008517 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
8518 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
8519 CLod0);
8520
Owen Anderson825b72b2009-08-11 20:47:22 +00008521 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00008522 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008523 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00008524 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008525 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00008526 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00008527
Craig Topperd0a31172012-01-10 06:37:29 +00008528 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00008529 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
8530 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
8531 } else {
8532 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
8533 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
8534 S2F, 0x4E, DAG);
8535 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
8536 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
8537 Sub);
8538 }
8539
8540 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008541 DAG.getIntPtrConstant(0));
8542}
8543
Bill Wendling8b8a6362009-01-17 03:56:04 +00008544// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00008545SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
8546 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008547 SDLoc dl(Op);
Bill Wendling8b8a6362009-01-17 03:56:04 +00008548 // FP constant to bias correct the final result.
8549 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00008550 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00008551
8552 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00008553 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00008554 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00008555
Eli Friedmanf3704762011-08-29 21:15:46 +00008556 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00008557 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00008558
Owen Anderson825b72b2009-08-11 20:47:22 +00008559 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008560 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00008561 DAG.getIntPtrConstant(0));
8562
8563 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00008564 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008565 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008566 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008567 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008568 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008569 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008570 MVT::v2f64, Bias)));
8571 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008572 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00008573 DAG.getIntPtrConstant(0));
8574
8575 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00008576 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00008577
8578 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00008579 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00008580
Craig Topper69947b92012-04-23 06:57:04 +00008581 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00008582 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00008583 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00008584 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00008585 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00008586
8587 // Handle final rounding.
8588 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00008589}
8590
Michael Liaoa7554632012-10-23 17:36:08 +00008591SDValue X86TargetLowering::lowerUINT_TO_FP_vec(SDValue Op,
8592 SelectionDAG &DAG) const {
8593 SDValue N0 = Op.getOperand(0);
8594 EVT SVT = N0.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00008595 SDLoc dl(Op);
Michael Liaoa7554632012-10-23 17:36:08 +00008596
8597 assert((SVT == MVT::v4i8 || SVT == MVT::v4i16 ||
8598 SVT == MVT::v8i8 || SVT == MVT::v8i16) &&
8599 "Custom UINT_TO_FP is not supported!");
8600
Craig Topperb99bafe2013-01-21 06:21:54 +00008601 EVT NVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32,
8602 SVT.getVectorNumElements());
Michael Liaoa7554632012-10-23 17:36:08 +00008603 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(),
8604 DAG.getNode(ISD::ZERO_EXTEND, dl, NVT, N0));
8605}
8606
Dan Gohmand858e902010-04-17 15:26:15 +00008607SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
8608 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00008609 SDValue N0 = Op.getOperand(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00008610 SDLoc dl(Op);
Bill Wendling8b8a6362009-01-17 03:56:04 +00008611
Michael Liaoa7554632012-10-23 17:36:08 +00008612 if (Op.getValueType().isVector())
8613 return lowerUINT_TO_FP_vec(Op, DAG);
8614
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008615 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00008616 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
8617 // the optimization here.
8618 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00008619 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00008620
Owen Andersone50ed302009-08-10 22:56:29 +00008621 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008622 EVT DstVT = Op.getValueType();
8623 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00008624 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00008625 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00008626 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00008627 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00008628 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00008629
8630 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00008631 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008632 if (SrcVT == MVT::i32) {
8633 SDValue WordOff = DAG.getConstant(4, getPointerTy());
8634 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
8635 getPointerTy(), StackSlot, WordOff);
8636 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008637 StackSlot, MachinePointerInfo(),
8638 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008639 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008640 OffsetSlot, MachinePointerInfo(),
8641 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008642 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
8643 return Fild;
8644 }
8645
8646 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
8647 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00008648 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008649 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008650 // For i64 source, we need to add the appropriate power of 2 if the input
8651 // was negative. This is the same as the optimization in
8652 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
8653 // we must be careful to do the computation in x87 extended precision, not
8654 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00008655 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
8656 MachineMemOperand *MMO =
8657 DAG.getMachineFunction()
8658 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8659 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008660
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008661 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
8662 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Michael Liao0ee17002013-04-19 04:03:37 +00008663 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops,
8664 array_lengthof(Ops), MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008665
8666 APInt FF(32, 0x5F800000ULL);
8667
8668 // Check whether the sign bit is set.
Matt Arsenault225ed702013-05-18 00:21:46 +00008669 SDValue SignSet = DAG.getSetCC(dl,
8670 getSetCCResultType(*DAG.getContext(), MVT::i64),
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008671 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
8672 ISD::SETLT);
8673
8674 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
8675 SDValue FudgePtr = DAG.getConstantPool(
8676 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
8677 getPointerTy());
8678
8679 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
8680 SDValue Zero = DAG.getIntPtrConstant(0);
8681 SDValue Four = DAG.getIntPtrConstant(4);
8682 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
8683 Zero, Four);
8684 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
8685
8686 // Load the value out, extending it from f32 to f80.
8687 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00008688 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00008689 FudgePtr, MachinePointerInfo::getConstantPool(),
8690 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008691 // Extend everything to 80 bits to force it to be done on x87.
8692 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
8693 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00008694}
8695
Craig Topperb99bafe2013-01-21 06:21:54 +00008696std::pair<SDValue,SDValue>
8697X86TargetLowering:: FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG,
8698 bool IsSigned, bool IsReplace) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008699 SDLoc DL(Op);
Eli Friedman948e95a2009-05-23 09:59:16 +00008700
Owen Andersone50ed302009-08-10 22:56:29 +00008701 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00008702
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008703 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008704 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
8705 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00008706 }
8707
Owen Anderson825b72b2009-08-11 20:47:22 +00008708 assert(DstTy.getSimpleVT() <= MVT::i64 &&
8709 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008710 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00008711
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008712 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00008713 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00008714 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00008715 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00008716 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008717 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00008718 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00008719 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008720
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008721 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
8722 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00008723 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00008724 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00008725 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008726 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00008727
Evan Cheng0db9fe62006-04-25 20:13:52 +00008728 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008729 if (!IsSigned && isIntegerTypeFTOL(DstTy))
8730 Opc = X86ISD::WIN_FTOL;
8731 else
8732 switch (DstTy.getSimpleVT().SimpleTy) {
8733 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
8734 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
8735 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
8736 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
8737 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008738
Dan Gohman475871a2008-07-27 21:46:04 +00008739 SDValue Chain = DAG.getEntryNode();
8740 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00008741 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008742 // FIXME This causes a redundant load/store if the SSE-class value is already
8743 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00008744 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008745 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00008746 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008747 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00008748 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008749 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00008750 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00008751 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00008752 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008753
Chris Lattner492a43e2010-09-22 01:28:21 +00008754 MachineMemOperand *MMO =
8755 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8756 MachineMemOperand::MOLoad, MemSize, MemSize);
Michael Liao0ee17002013-04-19 04:03:37 +00008757 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops,
8758 array_lengthof(Ops), DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008759 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00008760 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008761 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
8762 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008763
Chris Lattner07290932010-09-22 01:05:16 +00008764 MachineMemOperand *MMO =
8765 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8766 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008767
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008768 if (Opc != X86ISD::WIN_FTOL) {
8769 // Build the FP_TO_INT*_IN_MEM
8770 SDValue Ops[] = { Chain, Value, StackSlot };
8771 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
Michael Liao0ee17002013-04-19 04:03:37 +00008772 Ops, array_lengthof(Ops), DstTy,
8773 MMO);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008774 return std::make_pair(FIST, StackSlot);
8775 } else {
8776 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
8777 DAG.getVTList(MVT::Other, MVT::Glue),
8778 Chain, Value);
8779 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
8780 MVT::i32, ftol.getValue(1));
8781 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
8782 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008783 SDValue Ops[] = { eax, edx };
8784 SDValue pair = IsReplace
Michael Liao0ee17002013-04-19 04:03:37 +00008785 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, array_lengthof(Ops))
8786 : DAG.getMergeValues(Ops, array_lengthof(Ops), DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008787 return std::make_pair(pair, SDValue());
8788 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008789}
8790
Nadav Rotem0509db22012-12-28 05:45:24 +00008791static SDValue LowerAVXExtend(SDValue Op, SelectionDAG &DAG,
8792 const X86Subtarget *Subtarget) {
Craig Toppera080daf2013-01-20 21:50:27 +00008793 MVT VT = Op->getValueType(0).getSimpleVT();
Nadav Rotem0509db22012-12-28 05:45:24 +00008794 SDValue In = Op->getOperand(0);
Craig Toppera080daf2013-01-20 21:50:27 +00008795 MVT InVT = In.getValueType().getSimpleVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +00008796 SDLoc dl(Op);
Nadav Rotem0509db22012-12-28 05:45:24 +00008797
8798 // Optimize vectors in AVX mode:
8799 //
8800 // v8i16 -> v8i32
8801 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
8802 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
8803 // Concat upper and lower parts.
8804 //
8805 // v4i32 -> v4i64
8806 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
8807 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
8808 // Concat upper and lower parts.
8809 //
8810
8811 if (((VT != MVT::v8i32) || (InVT != MVT::v8i16)) &&
8812 ((VT != MVT::v4i64) || (InVT != MVT::v4i32)))
8813 return SDValue();
8814
8815 if (Subtarget->hasInt256())
8816 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, In);
8817
8818 SDValue ZeroVec = getZeroVector(InVT, Subtarget, DAG, dl);
8819 SDValue Undef = DAG.getUNDEF(InVT);
8820 bool NeedZero = Op.getOpcode() == ISD::ZERO_EXTEND;
8821 SDValue OpLo = getUnpackl(DAG, dl, InVT, In, NeedZero ? ZeroVec : Undef);
8822 SDValue OpHi = getUnpackh(DAG, dl, InVT, In, NeedZero ? ZeroVec : Undef);
8823
Craig Toppera080daf2013-01-20 21:50:27 +00008824 MVT HVT = MVT::getVectorVT(VT.getVectorElementType(),
Nadav Rotem0509db22012-12-28 05:45:24 +00008825 VT.getVectorNumElements()/2);
8826
8827 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
8828 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
8829
8830 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
8831}
8832
8833SDValue X86TargetLowering::LowerANY_EXTEND(SDValue Op,
8834 SelectionDAG &DAG) const {
8835 if (Subtarget->hasFp256()) {
8836 SDValue Res = LowerAVXExtend(Op, DAG, Subtarget);
8837 if (Res.getNode())
8838 return Res;
8839 }
8840
8841 return SDValue();
8842}
Nadav Rotem40ef8b72012-12-28 07:28:43 +00008843SDValue X86TargetLowering::LowerZERO_EXTEND(SDValue Op,
8844 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008845 SDLoc DL(Op);
Craig Toppera080daf2013-01-20 21:50:27 +00008846 MVT VT = Op.getValueType().getSimpleVT();
Michael Liaoa7554632012-10-23 17:36:08 +00008847 SDValue In = Op.getOperand(0);
Craig Toppera080daf2013-01-20 21:50:27 +00008848 MVT SVT = In.getValueType().getSimpleVT();
Michael Liaoa7554632012-10-23 17:36:08 +00008849
Nadav Rotem0509db22012-12-28 05:45:24 +00008850 if (Subtarget->hasFp256()) {
8851 SDValue Res = LowerAVXExtend(Op, DAG, Subtarget);
8852 if (Res.getNode())
8853 return Res;
8854 }
8855
Michael Liaoa7554632012-10-23 17:36:08 +00008856 if (!VT.is256BitVector() || !SVT.is128BitVector() ||
8857 VT.getVectorNumElements() != SVT.getVectorNumElements())
8858 return SDValue();
8859
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00008860 assert(Subtarget->hasFp256() && "256-bit vector is observed without AVX!");
Michael Liaoa7554632012-10-23 17:36:08 +00008861
8862 // AVX2 has better support of integer extending.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00008863 if (Subtarget->hasInt256())
Michael Liaoa7554632012-10-23 17:36:08 +00008864 return DAG.getNode(X86ISD::VZEXT, DL, VT, In);
8865
8866 SDValue Lo = DAG.getNode(X86ISD::VZEXT, DL, MVT::v4i32, In);
8867 static const int Mask[] = {4, 5, 6, 7, -1, -1, -1, -1};
8868 SDValue Hi = DAG.getNode(X86ISD::VZEXT, DL, MVT::v4i32,
Nadav Rotem40ef8b72012-12-28 07:28:43 +00008869 DAG.getVectorShuffle(MVT::v8i16, DL, In,
8870 DAG.getUNDEF(MVT::v8i16),
8871 &Mask[0]));
Michael Liaoa7554632012-10-23 17:36:08 +00008872
8873 return DAG.getNode(ISD::CONCAT_VECTORS, DL, MVT::v8i32, Lo, Hi);
8874}
8875
Craig Topperd713c0f2013-01-20 21:34:37 +00008876SDValue X86TargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008877 SDLoc DL(Op);
Craig Toppera080daf2013-01-20 21:50:27 +00008878 MVT VT = Op.getValueType().getSimpleVT();
Nadav Rotem3c22a442012-12-27 07:45:10 +00008879 SDValue In = Op.getOperand(0);
Craig Toppera080daf2013-01-20 21:50:27 +00008880 MVT SVT = In.getValueType().getSimpleVT();
Michael Liaobedcbd42012-10-16 18:14:11 +00008881
Nadav Rotem3c22a442012-12-27 07:45:10 +00008882 if ((VT == MVT::v4i32) && (SVT == MVT::v4i64)) {
8883 // On AVX2, v4i64 -> v4i32 becomes VPERMD.
8884 if (Subtarget->hasInt256()) {
8885 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
8886 In = DAG.getNode(ISD::BITCAST, DL, MVT::v8i32, In);
8887 In = DAG.getVectorShuffle(MVT::v8i32, DL, In, DAG.getUNDEF(MVT::v8i32),
8888 ShufMask);
8889 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, In,
8890 DAG.getIntPtrConstant(0));
8891 }
8892
8893 // On AVX, v4i64 -> v4i32 becomes a sequence that uses PSHUFD and MOVLHPS.
8894 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i64, In,
8895 DAG.getIntPtrConstant(0));
8896 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i64, In,
8897 DAG.getIntPtrConstant(2));
8898
8899 OpLo = DAG.getNode(ISD::BITCAST, DL, MVT::v4i32, OpLo);
8900 OpHi = DAG.getNode(ISD::BITCAST, DL, MVT::v4i32, OpHi);
8901
8902 // The PSHUFD mask:
8903 static const int ShufMask1[] = {0, 2, 0, 0};
8904 SDValue Undef = DAG.getUNDEF(VT);
8905 OpLo = DAG.getVectorShuffle(VT, DL, OpLo, Undef, ShufMask1);
8906 OpHi = DAG.getVectorShuffle(VT, DL, OpHi, Undef, ShufMask1);
8907
8908 // The MOVLHPS mask:
8909 static const int ShufMask2[] = {0, 1, 4, 5};
8910 return DAG.getVectorShuffle(VT, DL, OpLo, OpHi, ShufMask2);
8911 }
8912
8913 if ((VT == MVT::v8i16) && (SVT == MVT::v8i32)) {
8914 // On AVX2, v8i32 -> v8i16 becomed PSHUFB.
8915 if (Subtarget->hasInt256()) {
8916 In = DAG.getNode(ISD::BITCAST, DL, MVT::v32i8, In);
8917
8918 SmallVector<SDValue,32> pshufbMask;
8919 for (unsigned i = 0; i < 2; ++i) {
8920 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
8921 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
8922 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
8923 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
8924 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
8925 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
8926 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
8927 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
8928 for (unsigned j = 0; j < 8; ++j)
8929 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
8930 }
8931 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v32i8,
8932 &pshufbMask[0], 32);
8933 In = DAG.getNode(X86ISD::PSHUFB, DL, MVT::v32i8, In, BV);
8934 In = DAG.getNode(ISD::BITCAST, DL, MVT::v4i64, In);
8935
8936 static const int ShufMask[] = {0, 2, -1, -1};
8937 In = DAG.getVectorShuffle(MVT::v4i64, DL, In, DAG.getUNDEF(MVT::v4i64),
8938 &ShufMask[0]);
8939 In = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i64, In,
8940 DAG.getIntPtrConstant(0));
8941 return DAG.getNode(ISD::BITCAST, DL, VT, In);
8942 }
8943
8944 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i32, In,
8945 DAG.getIntPtrConstant(0));
8946
8947 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i32, In,
8948 DAG.getIntPtrConstant(4));
8949
8950 OpLo = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, OpLo);
8951 OpHi = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, OpHi);
8952
8953 // The PSHUFB mask:
8954 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
8955 -1, -1, -1, -1, -1, -1, -1, -1};
8956
8957 SDValue Undef = DAG.getUNDEF(MVT::v16i8);
8958 OpLo = DAG.getVectorShuffle(MVT::v16i8, DL, OpLo, Undef, ShufMask1);
8959 OpHi = DAG.getVectorShuffle(MVT::v16i8, DL, OpHi, Undef, ShufMask1);
8960
8961 OpLo = DAG.getNode(ISD::BITCAST, DL, MVT::v4i32, OpLo);
8962 OpHi = DAG.getNode(ISD::BITCAST, DL, MVT::v4i32, OpHi);
8963
8964 // The MOVLHPS Mask:
8965 static const int ShufMask2[] = {0, 1, 4, 5};
8966 SDValue res = DAG.getVectorShuffle(MVT::v4i32, DL, OpLo, OpHi, ShufMask2);
8967 return DAG.getNode(ISD::BITCAST, DL, MVT::v8i16, res);
8968 }
8969
8970 // Handle truncation of V256 to V128 using shuffles.
8971 if (!VT.is128BitVector() || !SVT.is256BitVector())
Michael Liaobedcbd42012-10-16 18:14:11 +00008972 return SDValue();
8973
Nadav Rotem3c22a442012-12-27 07:45:10 +00008974 assert(VT.getVectorNumElements() != SVT.getVectorNumElements() &&
8975 "Invalid op");
8976 assert(Subtarget->hasFp256() && "256-bit vector without AVX!");
Michael Liaobedcbd42012-10-16 18:14:11 +00008977
8978 unsigned NumElems = VT.getVectorNumElements();
8979 EVT NVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
8980 NumElems * 2);
8981
Michael Liaobedcbd42012-10-16 18:14:11 +00008982 SmallVector<int, 16> MaskVec(NumElems * 2, -1);
8983 // Prepare truncation shuffle mask
8984 for (unsigned i = 0; i != NumElems; ++i)
8985 MaskVec[i] = i * 2;
8986 SDValue V = DAG.getVectorShuffle(NVT, DL,
8987 DAG.getNode(ISD::BITCAST, DL, NVT, In),
8988 DAG.getUNDEF(NVT), &MaskVec[0]);
8989 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, V,
8990 DAG.getIntPtrConstant(0));
8991}
8992
Dan Gohmand858e902010-04-17 15:26:15 +00008993SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
8994 SelectionDAG &DAG) const {
Craig Toppera080daf2013-01-20 21:50:27 +00008995 MVT VT = Op.getValueType().getSimpleVT();
8996 if (VT.isVector()) {
8997 if (VT == MVT::v8i16)
Andrew Trickac6d9be2013-05-25 02:42:55 +00008998 return DAG.getNode(ISD::TRUNCATE, SDLoc(Op), VT,
8999 DAG.getNode(ISD::FP_TO_SINT, SDLoc(Op),
Michael Liaobedcbd42012-10-16 18:14:11 +00009000 MVT::v8i32, Op.getOperand(0)));
Eli Friedman23ef1052009-06-06 03:57:58 +00009001 return SDValue();
Michael Liaobedcbd42012-10-16 18:14:11 +00009002 }
Eli Friedman23ef1052009-06-06 03:57:58 +00009003
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00009004 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
9005 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00009006 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00009007 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
9008 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00009009
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00009010 if (StackSlot.getNode())
9011 // Load the result.
Andrew Trickac6d9be2013-05-25 02:42:55 +00009012 return DAG.getLoad(Op.getValueType(), SDLoc(Op),
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00009013 FIST, StackSlot, MachinePointerInfo(),
9014 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00009015
9016 // The node is the result.
9017 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00009018}
9019
Dan Gohmand858e902010-04-17 15:26:15 +00009020SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
9021 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00009022 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
9023 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00009024 SDValue FIST = Vals.first, StackSlot = Vals.second;
9025 assert(FIST.getNode() && "Unexpected failure");
9026
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00009027 if (StackSlot.getNode())
9028 // Load the result.
Andrew Trickac6d9be2013-05-25 02:42:55 +00009029 return DAG.getLoad(Op.getValueType(), SDLoc(Op),
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00009030 FIST, StackSlot, MachinePointerInfo(),
9031 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00009032
9033 // The node is the result.
9034 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00009035}
9036
Craig Topperb84b4232013-01-21 06:13:28 +00009037static SDValue LowerFP_EXTEND(SDValue Op, SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00009038 SDLoc DL(Op);
Craig Toppera080daf2013-01-20 21:50:27 +00009039 MVT VT = Op.getValueType().getSimpleVT();
Michael Liao9d796db2012-10-10 16:32:15 +00009040 SDValue In = Op.getOperand(0);
Craig Toppera080daf2013-01-20 21:50:27 +00009041 MVT SVT = In.getValueType().getSimpleVT();
Michael Liao9d796db2012-10-10 16:32:15 +00009042
9043 assert(SVT == MVT::v2f32 && "Only customize MVT::v2f32 type legalization!");
9044
9045 return DAG.getNode(X86ISD::VFPEXT, DL, VT,
9046 DAG.getNode(ISD::CONCAT_VECTORS, DL, MVT::v4f32,
9047 In, DAG.getUNDEF(SVT)));
9048}
9049
Craig Topper43620672012-09-08 07:31:51 +00009050SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00009051 LLVMContext *Context = DAG.getContext();
Andrew Trickac6d9be2013-05-25 02:42:55 +00009052 SDLoc dl(Op);
Craig Toppera080daf2013-01-20 21:50:27 +00009053 MVT VT = Op.getValueType().getSimpleVT();
9054 MVT EltVT = VT;
Craig Topper43620672012-09-08 07:31:51 +00009055 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
9056 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00009057 EltVT = VT.getVectorElementType();
Craig Topper43620672012-09-08 07:31:51 +00009058 NumElts = VT.getVectorNumElements();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009059 }
Craig Topper43620672012-09-08 07:31:51 +00009060 Constant *C;
9061 if (EltVT == MVT::f64)
Tim Northover0a29cb02013-01-22 09:46:31 +00009062 C = ConstantFP::get(*Context, APFloat(APFloat::IEEEdouble,
9063 APInt(64, ~(1ULL << 63))));
Craig Topper43620672012-09-08 07:31:51 +00009064 else
Tim Northover0a29cb02013-01-22 09:46:31 +00009065 C = ConstantFP::get(*Context, APFloat(APFloat::IEEEsingle,
9066 APInt(32, ~(1U << 31))));
Craig Topper43620672012-09-08 07:31:51 +00009067 C = ConstantVector::getSplat(NumElts, C);
9068 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy());
9069 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dale Johannesenace16102009-02-03 19:33:06 +00009070 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009071 MachinePointerInfo::getConstantPool(),
Craig Topper43620672012-09-08 07:31:51 +00009072 false, false, false, Alignment);
9073 if (VT.isVector()) {
9074 MVT ANDVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
9075 return DAG.getNode(ISD::BITCAST, dl, VT,
9076 DAG.getNode(ISD::AND, dl, ANDVT,
9077 DAG.getNode(ISD::BITCAST, dl, ANDVT,
9078 Op.getOperand(0)),
9079 DAG.getNode(ISD::BITCAST, dl, ANDVT, Mask)));
9080 }
Dale Johannesenace16102009-02-03 19:33:06 +00009081 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009082}
9083
Dan Gohmand858e902010-04-17 15:26:15 +00009084SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00009085 LLVMContext *Context = DAG.getContext();
Andrew Trickac6d9be2013-05-25 02:42:55 +00009086 SDLoc dl(Op);
Craig Toppera080daf2013-01-20 21:50:27 +00009087 MVT VT = Op.getValueType().getSimpleVT();
9088 MVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00009089 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
9090 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00009091 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00009092 NumElts = VT.getVectorNumElements();
9093 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00009094 Constant *C;
9095 if (EltVT == MVT::f64)
Tim Northover0a29cb02013-01-22 09:46:31 +00009096 C = ConstantFP::get(*Context, APFloat(APFloat::IEEEdouble,
9097 APInt(64, 1ULL << 63)));
Chris Lattner4ca829e2012-01-25 06:02:56 +00009098 else
Tim Northover0a29cb02013-01-22 09:46:31 +00009099 C = ConstantFP::get(*Context, APFloat(APFloat::IEEEsingle,
9100 APInt(32, 1U << 31)));
Chris Lattner4ca829e2012-01-25 06:02:56 +00009101 C = ConstantVector::getSplat(NumElts, C);
Craig Toppercacd9d62012-09-08 07:46:05 +00009102 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy());
9103 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dale Johannesenace16102009-02-03 19:33:06 +00009104 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009105 MachinePointerInfo::getConstantPool(),
Craig Toppercacd9d62012-09-08 07:46:05 +00009106 false, false, false, Alignment);
Duncan Sands83ec4b62008-06-06 12:08:01 +00009107 if (VT.isVector()) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00009108 MVT XORVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009109 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00009110 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00009111 DAG.getNode(ISD::BITCAST, dl, XORVT,
9112 Op.getOperand(0)),
9113 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00009114 }
Craig Topper69947b92012-04-23 06:57:04 +00009115
9116 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009117}
9118
Dan Gohmand858e902010-04-17 15:26:15 +00009119SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00009120 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00009121 SDValue Op0 = Op.getOperand(0);
9122 SDValue Op1 = Op.getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00009123 SDLoc dl(Op);
Craig Toppera080daf2013-01-20 21:50:27 +00009124 MVT VT = Op.getValueType().getSimpleVT();
9125 MVT SrcVT = Op1.getValueType().getSimpleVT();
Evan Cheng73d6cf12007-01-05 21:37:56 +00009126
9127 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00009128 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00009129 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00009130 SrcVT = VT;
9131 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00009132 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00009133 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00009134 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00009135 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00009136 }
9137
9138 // At this point the operands and the result should have the same
9139 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00009140
Evan Cheng68c47cb2007-01-05 07:55:56 +00009141 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00009142 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00009143 if (SrcVT == MVT::f64) {
Tim Northover0a29cb02013-01-22 09:46:31 +00009144 const fltSemantics &Sem = APFloat::IEEEdouble;
9145 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(64, 1ULL << 63))));
9146 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00009147 } else {
Tim Northover0a29cb02013-01-22 09:46:31 +00009148 const fltSemantics &Sem = APFloat::IEEEsingle;
9149 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 1U << 31))));
9150 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
9151 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
9152 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00009153 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00009154 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00009155 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00009156 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009157 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009158 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00009159 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00009160
9161 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00009162 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009163 // Op0 is MVT::f32, Op1 is MVT::f64.
9164 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
9165 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
9166 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009167 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00009168 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00009169 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00009170 }
9171
Evan Cheng73d6cf12007-01-05 21:37:56 +00009172 // Clear first operand sign bit.
9173 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00009174 if (VT == MVT::f64) {
Tim Northover0a29cb02013-01-22 09:46:31 +00009175 const fltSemantics &Sem = APFloat::IEEEdouble;
9176 CV.push_back(ConstantFP::get(*Context, APFloat(Sem,
9177 APInt(64, ~(1ULL << 63)))));
9178 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00009179 } else {
Tim Northover0a29cb02013-01-22 09:46:31 +00009180 const fltSemantics &Sem = APFloat::IEEEsingle;
9181 CV.push_back(ConstantFP::get(*Context, APFloat(Sem,
9182 APInt(32, ~(1U << 31)))));
9183 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
9184 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
9185 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00009186 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00009187 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00009188 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00009189 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009190 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009191 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00009192 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00009193
9194 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00009195 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00009196}
9197
Craig Topper55b24052012-09-11 06:15:32 +00009198static SDValue LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) {
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00009199 SDValue N0 = Op.getOperand(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00009200 SDLoc dl(Op);
Craig Toppera080daf2013-01-20 21:50:27 +00009201 MVT VT = Op.getValueType().getSimpleVT();
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00009202
9203 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
9204 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
9205 DAG.getConstant(1, VT));
9206 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
9207}
9208
Michael Liaof966e4e2012-09-13 20:24:54 +00009209// LowerVectorAllZeroTest - Check whether an OR'd tree is PTEST-able.
9210//
Craig Topperb99bafe2013-01-21 06:21:54 +00009211SDValue X86TargetLowering::LowerVectorAllZeroTest(SDValue Op,
9212 SelectionDAG &DAG) const {
Michael Liaof966e4e2012-09-13 20:24:54 +00009213 assert(Op.getOpcode() == ISD::OR && "Only check OR'd tree.");
9214
9215 if (!Subtarget->hasSSE41())
9216 return SDValue();
9217
9218 if (!Op->hasOneUse())
9219 return SDValue();
9220
9221 SDNode *N = Op.getNode();
Andrew Trickac6d9be2013-05-25 02:42:55 +00009222 SDLoc DL(N);
Michael Liaof966e4e2012-09-13 20:24:54 +00009223
9224 SmallVector<SDValue, 8> Opnds;
9225 DenseMap<SDValue, unsigned> VecInMap;
9226 EVT VT = MVT::Other;
9227
9228 // Recognize a special case where a vector is casted into wide integer to
9229 // test all 0s.
9230 Opnds.push_back(N->getOperand(0));
9231 Opnds.push_back(N->getOperand(1));
9232
9233 for (unsigned Slot = 0, e = Opnds.size(); Slot < e; ++Slot) {
Craig Topper365ef0b2013-07-03 15:07:05 +00009234 SmallVectorImpl<SDValue>::const_iterator I = Opnds.begin() + Slot;
Michael Liaof966e4e2012-09-13 20:24:54 +00009235 // BFS traverse all OR'd operands.
9236 if (I->getOpcode() == ISD::OR) {
9237 Opnds.push_back(I->getOperand(0));
9238 Opnds.push_back(I->getOperand(1));
9239 // Re-evaluate the number of nodes to be traversed.
9240 e += 2; // 2 more nodes (LHS and RHS) are pushed.
9241 continue;
9242 }
9243
9244 // Quit if a non-EXTRACT_VECTOR_ELT
9245 if (I->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9246 return SDValue();
9247
9248 // Quit if without a constant index.
9249 SDValue Idx = I->getOperand(1);
9250 if (!isa<ConstantSDNode>(Idx))
9251 return SDValue();
9252
9253 SDValue ExtractedFromVec = I->getOperand(0);
9254 DenseMap<SDValue, unsigned>::iterator M = VecInMap.find(ExtractedFromVec);
9255 if (M == VecInMap.end()) {
9256 VT = ExtractedFromVec.getValueType();
9257 // Quit if not 128/256-bit vector.
9258 if (!VT.is128BitVector() && !VT.is256BitVector())
9259 return SDValue();
9260 // Quit if not the same type.
9261 if (VecInMap.begin() != VecInMap.end() &&
9262 VT != VecInMap.begin()->first.getValueType())
9263 return SDValue();
9264 M = VecInMap.insert(std::make_pair(ExtractedFromVec, 0)).first;
9265 }
9266 M->second |= 1U << cast<ConstantSDNode>(Idx)->getZExtValue();
9267 }
9268
9269 assert((VT.is128BitVector() || VT.is256BitVector()) &&
Michael Liao9aba7ea2012-09-13 20:30:16 +00009270 "Not extracted from 128-/256-bit vector.");
Michael Liaof966e4e2012-09-13 20:24:54 +00009271
9272 unsigned FullMask = (1U << VT.getVectorNumElements()) - 1U;
9273 SmallVector<SDValue, 8> VecIns;
9274
9275 for (DenseMap<SDValue, unsigned>::const_iterator
9276 I = VecInMap.begin(), E = VecInMap.end(); I != E; ++I) {
9277 // Quit if not all elements are used.
9278 if (I->second != FullMask)
9279 return SDValue();
9280 VecIns.push_back(I->first);
9281 }
9282
9283 EVT TestVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
9284
9285 // Cast all vectors into TestVT for PTEST.
9286 for (unsigned i = 0, e = VecIns.size(); i < e; ++i)
9287 VecIns[i] = DAG.getNode(ISD::BITCAST, DL, TestVT, VecIns[i]);
9288
9289 // If more than one full vectors are evaluated, OR them first before PTEST.
9290 for (unsigned Slot = 0, e = VecIns.size(); e - Slot > 1; Slot += 2, e += 1) {
9291 // Each iteration will OR 2 nodes and append the result until there is only
9292 // 1 node left, i.e. the final OR'd value of all vectors.
9293 SDValue LHS = VecIns[Slot];
9294 SDValue RHS = VecIns[Slot + 1];
9295 VecIns.push_back(DAG.getNode(ISD::OR, DL, TestVT, LHS, RHS));
9296 }
9297
9298 return DAG.getNode(X86ISD::PTEST, DL, MVT::i32,
9299 VecIns.back(), VecIns.back());
9300}
9301
Dan Gohman076aee32009-03-04 19:44:21 +00009302/// Emit nodes that will be selected as "test Op0,Op0", or something
9303/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00009304SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00009305 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00009306 SDLoc dl(Op);
Dan Gohman076aee32009-03-04 19:44:21 +00009307
Dan Gohman31125812009-03-07 01:58:32 +00009308 // CF and OF aren't always set the way we want. Determine which
9309 // of these we need.
9310 bool NeedCF = false;
9311 bool NeedOF = false;
9312 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009313 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00009314 case X86::COND_A: case X86::COND_AE:
9315 case X86::COND_B: case X86::COND_BE:
9316 NeedCF = true;
9317 break;
9318 case X86::COND_G: case X86::COND_GE:
9319 case X86::COND_L: case X86::COND_LE:
9320 case X86::COND_O: case X86::COND_NO:
9321 NeedOF = true;
9322 break;
Dan Gohman31125812009-03-07 01:58:32 +00009323 }
9324
Dan Gohman076aee32009-03-04 19:44:21 +00009325 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00009326 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
9327 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009328 if (Op.getResNo() != 0 || NeedOF || NeedCF)
9329 // Emit a CMP with 0, which is the TEST pattern.
9330 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
9331 DAG.getConstant(0, Op.getValueType()));
9332
9333 unsigned Opcode = 0;
9334 unsigned NumOperands = 0;
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009335
9336 // Truncate operations may prevent the merge of the SETCC instruction
9337 // and the arithmetic intruction before it. Attempt to truncate the operands
9338 // of the arithmetic instruction and use a reduced bit-width instruction.
9339 bool NeedTruncation = false;
9340 SDValue ArithOp = Op;
9341 if (Op->getOpcode() == ISD::TRUNCATE && Op->hasOneUse()) {
9342 SDValue Arith = Op->getOperand(0);
9343 // Both the trunc and the arithmetic op need to have one user each.
9344 if (Arith->hasOneUse())
9345 switch (Arith.getOpcode()) {
9346 default: break;
9347 case ISD::ADD:
9348 case ISD::SUB:
9349 case ISD::AND:
9350 case ISD::OR:
9351 case ISD::XOR: {
9352 NeedTruncation = true;
9353 ArithOp = Arith;
9354 }
9355 }
9356 }
9357
9358 // NOTICE: In the code below we use ArithOp to hold the arithmetic operation
9359 // which may be the result of a CAST. We use the variable 'Op', which is the
9360 // non-casted variable when we check for possible users.
9361 switch (ArithOp.getOpcode()) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009362 case ISD::ADD:
9363 // Due to an isel shortcoming, be conservative if this add is likely to be
9364 // selected as part of a load-modify-store instruction. When the root node
9365 // in a match is a store, isel doesn't know how to remap non-chain non-flag
9366 // uses of other nodes in the match, such as the ADD in this case. This
9367 // leads to the ADD being left around and reselected, with the result being
9368 // two adds in the output. Alas, even if none our users are stores, that
9369 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
9370 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
9371 // climbing the DAG back to the root, and it doesn't seem to be worth the
9372 // effort.
9373 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00009374 UE = Op.getNode()->use_end(); UI != UE; ++UI)
9375 if (UI->getOpcode() != ISD::CopyToReg &&
9376 UI->getOpcode() != ISD::SETCC &&
9377 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009378 goto default_case;
9379
9380 if (ConstantSDNode *C =
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009381 dyn_cast<ConstantSDNode>(ArithOp.getNode()->getOperand(1))) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009382 // An add of one will be selected as an INC.
9383 if (C->getAPIntValue() == 1) {
9384 Opcode = X86ISD::INC;
9385 NumOperands = 1;
9386 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00009387 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009388
9389 // An add of negative one (subtract of one) will be selected as a DEC.
9390 if (C->getAPIntValue().isAllOnesValue()) {
9391 Opcode = X86ISD::DEC;
9392 NumOperands = 1;
9393 break;
9394 }
Dan Gohman076aee32009-03-04 19:44:21 +00009395 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009396
9397 // Otherwise use a regular EFLAGS-setting add.
9398 Opcode = X86ISD::ADD;
9399 NumOperands = 2;
9400 break;
9401 case ISD::AND: {
9402 // If the primary and result isn't used, don't bother using X86ISD::AND,
9403 // because a TEST instruction will be better.
9404 bool NonFlagUse = false;
9405 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
9406 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
9407 SDNode *User = *UI;
9408 unsigned UOpNo = UI.getOperandNo();
9409 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
9410 // Look pass truncate.
9411 UOpNo = User->use_begin().getOperandNo();
9412 User = *User->use_begin();
9413 }
9414
9415 if (User->getOpcode() != ISD::BRCOND &&
9416 User->getOpcode() != ISD::SETCC &&
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009417 !(User->getOpcode() == ISD::SELECT && UOpNo == 0)) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009418 NonFlagUse = true;
9419 break;
9420 }
Dan Gohman076aee32009-03-04 19:44:21 +00009421 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009422
9423 if (!NonFlagUse)
9424 break;
9425 }
9426 // FALL THROUGH
9427 case ISD::SUB:
9428 case ISD::OR:
9429 case ISD::XOR:
9430 // Due to the ISEL shortcoming noted above, be conservative if this op is
9431 // likely to be selected as part of a load-modify-store instruction.
9432 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
9433 UE = Op.getNode()->use_end(); UI != UE; ++UI)
9434 if (UI->getOpcode() == ISD::STORE)
9435 goto default_case;
9436
9437 // Otherwise use a regular EFLAGS-setting instruction.
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009438 switch (ArithOp.getOpcode()) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009439 default: llvm_unreachable("unexpected operator!");
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009440 case ISD::SUB: Opcode = X86ISD::SUB; break;
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009441 case ISD::XOR: Opcode = X86ISD::XOR; break;
9442 case ISD::AND: Opcode = X86ISD::AND; break;
Michael Liaof966e4e2012-09-13 20:24:54 +00009443 case ISD::OR: {
9444 if (!NeedTruncation && (X86CC == X86::COND_E || X86CC == X86::COND_NE)) {
9445 SDValue EFLAGS = LowerVectorAllZeroTest(Op, DAG);
9446 if (EFLAGS.getNode())
9447 return EFLAGS;
9448 }
9449 Opcode = X86ISD::OR;
9450 break;
9451 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009452 }
9453
9454 NumOperands = 2;
9455 break;
9456 case X86ISD::ADD:
9457 case X86ISD::SUB:
9458 case X86ISD::INC:
9459 case X86ISD::DEC:
9460 case X86ISD::OR:
9461 case X86ISD::XOR:
9462 case X86ISD::AND:
9463 return SDValue(Op.getNode(), 1);
9464 default:
9465 default_case:
9466 break;
Dan Gohman076aee32009-03-04 19:44:21 +00009467 }
9468
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009469 // If we found that truncation is beneficial, perform the truncation and
9470 // update 'Op'.
9471 if (NeedTruncation) {
9472 EVT VT = Op.getValueType();
9473 SDValue WideVal = Op->getOperand(0);
9474 EVT WideVT = WideVal.getValueType();
9475 unsigned ConvertedOp = 0;
9476 // Use a target machine opcode to prevent further DAGCombine
9477 // optimizations that may separate the arithmetic operations
9478 // from the setcc node.
9479 switch (WideVal.getOpcode()) {
9480 default: break;
9481 case ISD::ADD: ConvertedOp = X86ISD::ADD; break;
9482 case ISD::SUB: ConvertedOp = X86ISD::SUB; break;
9483 case ISD::AND: ConvertedOp = X86ISD::AND; break;
9484 case ISD::OR: ConvertedOp = X86ISD::OR; break;
9485 case ISD::XOR: ConvertedOp = X86ISD::XOR; break;
9486 }
9487
9488 if (ConvertedOp) {
9489 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9490 if (TLI.isOperationLegal(WideVal.getOpcode(), WideVT)) {
9491 SDValue V0 = DAG.getNode(ISD::TRUNCATE, dl, VT, WideVal.getOperand(0));
9492 SDValue V1 = DAG.getNode(ISD::TRUNCATE, dl, VT, WideVal.getOperand(1));
9493 Op = DAG.getNode(ConvertedOp, dl, VT, V0, V1);
9494 }
9495 }
9496 }
9497
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009498 if (Opcode == 0)
9499 // Emit a CMP with 0, which is the TEST pattern.
9500 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
9501 DAG.getConstant(0, Op.getValueType()));
9502
9503 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
9504 SmallVector<SDValue, 4> Ops;
9505 for (unsigned i = 0; i != NumOperands; ++i)
9506 Ops.push_back(Op.getOperand(i));
9507
9508 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
9509 DAG.ReplaceAllUsesWith(Op, New);
9510 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00009511}
9512
9513/// Emit nodes that will be selected as "cmp Op0,Op1", or something
9514/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00009515SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00009516 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00009517 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
9518 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00009519 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00009520
Andrew Trickac6d9be2013-05-25 02:42:55 +00009521 SDLoc dl(Op0);
Manman Ren39ad5682012-08-08 00:51:41 +00009522 if ((Op0.getValueType() == MVT::i8 || Op0.getValueType() == MVT::i16 ||
9523 Op0.getValueType() == MVT::i32 || Op0.getValueType() == MVT::i64)) {
9524 // Use SUB instead of CMP to enable CSE between SUB and CMP.
9525 SDVTList VTs = DAG.getVTList(Op0.getValueType(), MVT::i32);
9526 SDValue Sub = DAG.getNode(X86ISD::SUB, dl, VTs,
9527 Op0, Op1);
9528 return SDValue(Sub.getNode(), 1);
9529 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009530 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00009531}
9532
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009533/// Convert a comparison if required by the subtarget.
9534SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
9535 SelectionDAG &DAG) const {
9536 // If the subtarget does not support the FUCOMI instruction, floating-point
9537 // comparisons have to be converted.
9538 if (Subtarget->hasCMov() ||
9539 Cmp.getOpcode() != X86ISD::CMP ||
9540 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
9541 !Cmp.getOperand(1).getValueType().isFloatingPoint())
9542 return Cmp;
9543
9544 // The instruction selector will select an FUCOM instruction instead of
9545 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
9546 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
9547 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
Andrew Trickac6d9be2013-05-25 02:42:55 +00009548 SDLoc dl(Cmp);
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009549 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
9550 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
9551 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
9552 DAG.getConstant(8, MVT::i8));
9553 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
9554 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
9555}
9556
Evan Cheng4e544802012-12-05 00:10:38 +00009557static bool isAllOnes(SDValue V) {
9558 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
9559 return C && C->isAllOnesValue();
9560}
9561
Evan Chengd40d03e2010-01-06 19:38:29 +00009562/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
9563/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00009564SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
Andrew Trickac6d9be2013-05-25 02:42:55 +00009565 SDLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00009566 SDValue Op0 = And.getOperand(0);
9567 SDValue Op1 = And.getOperand(1);
9568 if (Op0.getOpcode() == ISD::TRUNCATE)
9569 Op0 = Op0.getOperand(0);
9570 if (Op1.getOpcode() == ISD::TRUNCATE)
9571 Op1 = Op1.getOperand(0);
9572
Evan Chengd40d03e2010-01-06 19:38:29 +00009573 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00009574 if (Op1.getOpcode() == ISD::SHL)
9575 std::swap(Op0, Op1);
9576 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00009577 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
9578 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00009579 // If we looked past a truncate, check that it's only truncating away
9580 // known zeros.
9581 unsigned BitWidth = Op0.getValueSizeInBits();
9582 unsigned AndBitWidth = And.getValueSizeInBits();
9583 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00009584 APInt Zeros, Ones;
9585 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00009586 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
9587 return SDValue();
9588 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00009589 LHS = Op1;
9590 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00009591 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00009592 } else if (Op1.getOpcode() == ISD::Constant) {
9593 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00009594 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00009595 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00009596
9597 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009598 LHS = AndLHS.getOperand(0);
9599 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009600 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00009601
9602 // Use BT if the immediate can't be encoded in a TEST instruction.
9603 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
9604 LHS = AndLHS;
9605 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
9606 }
Evan Chengd40d03e2010-01-06 19:38:29 +00009607 }
Evan Cheng0488db92007-09-25 01:57:46 +00009608
Evan Chengd40d03e2010-01-06 19:38:29 +00009609 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00009610 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00009611 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00009612 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00009613 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00009614 // Also promote i16 to i32 for performance / code size reason.
9615 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009616 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00009617 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00009618
Evan Chengd40d03e2010-01-06 19:38:29 +00009619 // If the operand types disagree, extend the shift amount to match. Since
9620 // BT ignores high bits (like shifts) we can use anyextend.
9621 if (LHS.getValueType() != RHS.getValueType())
9622 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009623
Evan Chengd40d03e2010-01-06 19:38:29 +00009624 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Evan Cheng4e544802012-12-05 00:10:38 +00009625 X86::CondCode Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Evan Chengd40d03e2010-01-06 19:38:29 +00009626 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9627 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00009628 }
9629
Evan Cheng54de3ea2010-01-05 06:52:31 +00009630 return SDValue();
9631}
9632
Benjamin Kramer75311b72013-08-04 12:05:16 +00009633/// \brief - Turns an ISD::CondCode into a value suitable for SSE floating point
9634/// mask CMPs.
9635static int translateX86FSETCC(ISD::CondCode SetCCOpcode, SDValue &Op0,
9636 SDValue &Op1) {
9637 unsigned SSECC;
9638 bool Swap = false;
9639
9640 // SSE Condition code mapping:
9641 // 0 - EQ
9642 // 1 - LT
9643 // 2 - LE
9644 // 3 - UNORD
9645 // 4 - NEQ
9646 // 5 - NLT
9647 // 6 - NLE
9648 // 7 - ORD
9649 switch (SetCCOpcode) {
9650 default: llvm_unreachable("Unexpected SETCC condition");
9651 case ISD::SETOEQ:
9652 case ISD::SETEQ: SSECC = 0; break;
9653 case ISD::SETOGT:
9654 case ISD::SETGT: Swap = true; // Fallthrough
9655 case ISD::SETLT:
9656 case ISD::SETOLT: SSECC = 1; break;
9657 case ISD::SETOGE:
9658 case ISD::SETGE: Swap = true; // Fallthrough
9659 case ISD::SETLE:
9660 case ISD::SETOLE: SSECC = 2; break;
9661 case ISD::SETUO: SSECC = 3; break;
9662 case ISD::SETUNE:
9663 case ISD::SETNE: SSECC = 4; break;
9664 case ISD::SETULE: Swap = true; // Fallthrough
9665 case ISD::SETUGE: SSECC = 5; break;
9666 case ISD::SETULT: Swap = true; // Fallthrough
9667 case ISD::SETUGT: SSECC = 6; break;
9668 case ISD::SETO: SSECC = 7; break;
9669 case ISD::SETUEQ:
9670 case ISD::SETONE: SSECC = 8; break;
9671 }
9672 if (Swap)
9673 std::swap(Op0, Op1);
9674
9675 return SSECC;
9676}
9677
Craig Topper89af15e2011-09-18 08:03:58 +00009678// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009679// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00009680static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Craig Topper26827f32013-01-20 09:02:22 +00009681 MVT VT = Op.getValueType().getSimpleVT();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009682
Craig Topper7a9a28b2012-08-12 02:23:29 +00009683 assert(VT.is256BitVector() && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009684 "Unsupported value type for operation");
9685
Craig Topper66ddd152012-04-27 22:54:43 +00009686 unsigned NumElems = VT.getVectorNumElements();
Andrew Trickac6d9be2013-05-25 02:42:55 +00009687 SDLoc dl(Op);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009688 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009689
9690 // Extract the LHS vectors
9691 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00009692 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
9693 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009694
9695 // Extract the RHS vectors
9696 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00009697 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
9698 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009699
9700 // Issue the operation on the smaller types and concatenate the result back
Craig Topper26827f32013-01-20 09:02:22 +00009701 MVT EltVT = VT.getVectorElementType();
9702 MVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009703 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
9704 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
9705 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
9706}
9707
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009708static SDValue LowerIntVSETCC_AVX512(SDValue Op, SelectionDAG &DAG) {
9709 SDValue Cond;
9710 SDValue Op0 = Op.getOperand(0);
9711 SDValue Op1 = Op.getOperand(1);
9712 SDValue CC = Op.getOperand(2);
9713 MVT VT = Op.getValueType().getSimpleVT();
9714
Evgeniy Stepanov4c857222013-08-13 14:04:20 +00009715 assert(Op0.getValueType().getVectorElementType().getSizeInBits() >= 32 &&
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009716 Op.getValueType().getScalarType() == MVT::i1 &&
Evgeniy Stepanov4c857222013-08-13 14:04:20 +00009717 "Cannot set masked compare for this operation");
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009718
9719 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
9720 SDLoc dl(Op);
9721
9722 bool Unsigned = false;
9723 unsigned SSECC;
9724 switch (SetCCOpcode) {
9725 default: llvm_unreachable("Unexpected SETCC condition");
9726 case ISD::SETNE: SSECC = 4; break;
9727 case ISD::SETEQ: SSECC = 0; break;
9728 case ISD::SETUGT: Unsigned = true;
9729 case ISD::SETGT: SSECC = 6; break; // NLE
9730 case ISD::SETULT: Unsigned = true;
9731 case ISD::SETLT: SSECC = 1; break;
9732 case ISD::SETUGE: Unsigned = true;
9733 case ISD::SETGE: SSECC = 5; break; // NLT
9734 case ISD::SETULE: Unsigned = true;
9735 case ISD::SETLE: SSECC = 2; break;
9736 }
9737 unsigned Opc = Unsigned ? X86ISD::CMPMU: X86ISD::CMPM;
9738 return DAG.getNode(Opc, dl, VT, Op0, Op1,
9739 DAG.getConstant(SSECC, MVT::i8));
9740
9741}
9742
Craig Topper26827f32013-01-20 09:02:22 +00009743static SDValue LowerVSETCC(SDValue Op, const X86Subtarget *Subtarget,
9744 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00009745 SDValue Cond;
9746 SDValue Op0 = Op.getOperand(0);
9747 SDValue Op1 = Op.getOperand(1);
9748 SDValue CC = Op.getOperand(2);
Craig Topper26827f32013-01-20 09:02:22 +00009749 MVT VT = Op.getValueType().getSimpleVT();
Nate Begeman30a0de92008-07-17 16:51:19 +00009750 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Craig Topper26827f32013-01-20 09:02:22 +00009751 bool isFP = Op.getOperand(1).getValueType().getSimpleVT().isFloatingPoint();
Andrew Trickac6d9be2013-05-25 02:42:55 +00009752 SDLoc dl(Op);
Nate Begeman30a0de92008-07-17 16:51:19 +00009753
9754 if (isFP) {
Craig Topper523908d2012-08-13 02:34:03 +00009755#ifndef NDEBUG
Craig Topper26827f32013-01-20 09:02:22 +00009756 MVT EltVT = Op0.getValueType().getVectorElementType().getSimpleVT();
Craig Topper523908d2012-08-13 02:34:03 +00009757 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
9758#endif
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00009759
Benjamin Kramer75311b72013-08-04 12:05:16 +00009760 unsigned SSECC = translateX86FSETCC(SetCCOpcode, Op0, Op1);
Evgeniy Stepanov4c857222013-08-13 14:04:20 +00009761 unsigned Opc = X86ISD::CMPP;
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009762 if (Subtarget->hasAVX512() && VT.getVectorElementType() == MVT::i1) {
Evgeniy Stepanov4c857222013-08-13 14:04:20 +00009763 assert(VT.getVectorNumElements() <= 16);
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009764 Opc = X86ISD::CMPM;
9765 }
Nate Begemanfb8ead02008-07-25 19:05:58 +00009766 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00009767 if (SSECC == 8) {
Craig Topper523908d2012-08-13 02:34:03 +00009768 unsigned CC0, CC1;
9769 unsigned CombineOpc;
Nate Begemanfb8ead02008-07-25 19:05:58 +00009770 if (SetCCOpcode == ISD::SETUEQ) {
Craig Topper523908d2012-08-13 02:34:03 +00009771 CC0 = 3; CC1 = 0; CombineOpc = ISD::OR;
9772 } else {
9773 assert(SetCCOpcode == ISD::SETONE);
9774 CC0 = 7; CC1 = 4; CombineOpc = ISD::AND;
Craig Topper69947b92012-04-23 06:57:04 +00009775 }
Craig Topper523908d2012-08-13 02:34:03 +00009776
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009777 SDValue Cmp0 = DAG.getNode(Opc, dl, VT, Op0, Op1,
Craig Topper523908d2012-08-13 02:34:03 +00009778 DAG.getConstant(CC0, MVT::i8));
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009779 SDValue Cmp1 = DAG.getNode(Opc, dl, VT, Op0, Op1,
Craig Topper523908d2012-08-13 02:34:03 +00009780 DAG.getConstant(CC1, MVT::i8));
9781 return DAG.getNode(CombineOpc, dl, VT, Cmp0, Cmp1);
Nate Begeman30a0de92008-07-17 16:51:19 +00009782 }
9783 // Handle all other FP comparisons here.
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009784 return DAG.getNode(Opc, dl, VT, Op0, Op1,
Craig Topper1906d322012-01-22 23:36:02 +00009785 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00009786 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009787
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009788 // Break 256-bit integer vector compare into smaller ones.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00009789 if (VT.is256BitVector() && !Subtarget->hasInt256())
Craig Topper89af15e2011-09-18 08:03:58 +00009790 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00009791
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009792 bool MaskResult = (VT.getVectorElementType() == MVT::i1);
9793 EVT OpVT = Op1.getValueType();
9794 if (Subtarget->hasAVX512()) {
9795 if (Op1.getValueType().is512BitVector() ||
9796 (MaskResult && OpVT.getVectorElementType().getSizeInBits() >= 32))
9797 return LowerIntVSETCC_AVX512(Op, DAG);
9798
9799 // In AVX-512 architecture setcc returns mask with i1 elements,
9800 // But there is no compare instruction for i8 and i16 elements.
9801 // We are not talking about 512-bit operands in this case, these
9802 // types are illegal.
9803 if (MaskResult &&
9804 (OpVT.getVectorElementType().getSizeInBits() < 32 &&
9805 OpVT.getVectorElementType().getSizeInBits() >= 8))
9806 return DAG.getNode(ISD::TRUNCATE, dl, VT,
9807 DAG.getNode(ISD::SETCC, dl, OpVT, Op0, Op1, CC));
9808 }
9809
Nate Begeman30a0de92008-07-17 16:51:19 +00009810 // We are handling one of the integer comparisons here. Since SSE only has
9811 // GT and EQ comparisons for integer, swapping operands and multiple
9812 // operations may be required for some comparisons.
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009813 unsigned Opc;
Juergen Ributzkab95e0f62013-07-16 18:20:45 +00009814 bool Swap = false, Invert = false, FlipSigns = false, MinMax = false;
9815
Nate Begeman30a0de92008-07-17 16:51:19 +00009816 switch (SetCCOpcode) {
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009817 default: llvm_unreachable("Unexpected SETCC condition");
Nate Begeman30a0de92008-07-17 16:51:19 +00009818 case ISD::SETNE: Invert = true;
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009819 case ISD::SETEQ: Opc = MaskResult? X86ISD::PCMPEQM: X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009820 case ISD::SETLT: Swap = true;
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009821 case ISD::SETGT: Opc = MaskResult? X86ISD::PCMPGTM: X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009822 case ISD::SETGE: Swap = true;
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009823 case ISD::SETLE: Opc = MaskResult? X86ISD::PCMPGTM: X86ISD::PCMPGT;
9824 Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009825 case ISD::SETULT: Swap = true;
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009826 case ISD::SETUGT: Opc = MaskResult? X86ISD::PCMPGTM: X86ISD::PCMPGT;
9827 FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009828 case ISD::SETUGE: Swap = true;
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009829 case ISD::SETULE: Opc = MaskResult? X86ISD::PCMPGTM: X86ISD::PCMPGT;
9830 FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009831 }
Juergen Ributzkab95e0f62013-07-16 18:20:45 +00009832
9833 // Special case: Use min/max operations for SETULE/SETUGE
9834 MVT VET = VT.getVectorElementType();
9835 bool hasMinMax =
9836 (Subtarget->hasSSE41() && (VET >= MVT::i8 && VET <= MVT::i32))
9837 || (Subtarget->hasSSE2() && (VET == MVT::i8));
9838
9839 if (hasMinMax) {
9840 switch (SetCCOpcode) {
9841 default: break;
9842 case ISD::SETULE: Opc = X86ISD::UMIN; MinMax = true; break;
9843 case ISD::SETUGE: Opc = X86ISD::UMAX; MinMax = true; break;
9844 }
9845
9846 if (MinMax) { Swap = false; Invert = false; FlipSigns = false; }
9847 }
9848
Nate Begeman30a0de92008-07-17 16:51:19 +00009849 if (Swap)
9850 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009851
Eli Friedman7d3e2b72011-09-28 21:00:25 +00009852 // Check that the operation in question is available (most are plain SSE2,
9853 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009854 if (VT == MVT::v2i64) {
Benjamin Kramerfcba22d2013-04-18 21:37:45 +00009855 if (Opc == X86ISD::PCMPGT && !Subtarget->hasSSE42()) {
9856 assert(Subtarget->hasSSE2() && "Don't know how to lower!");
9857
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009858 // First cast everything to the right type.
Benjamin Kramerfcba22d2013-04-18 21:37:45 +00009859 Op0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op0);
9860 Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op1);
9861
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009862 // Since SSE has no unsigned integer comparisons, we need to flip the sign
Benjamin Kramer60ef6c92013-05-22 17:01:12 +00009863 // bits of the inputs before performing those operations. The lower
9864 // compare is always unsigned.
9865 SDValue SB;
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009866 if (FlipSigns) {
Benjamin Kramer60ef6c92013-05-22 17:01:12 +00009867 SB = DAG.getConstant(0x80000000U, MVT::v4i32);
9868 } else {
9869 SDValue Sign = DAG.getConstant(0x80000000U, MVT::i32);
9870 SDValue Zero = DAG.getConstant(0x00000000U, MVT::i32);
9871 SB = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
9872 Sign, Zero, Sign, Zero);
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009873 }
Benjamin Kramer60ef6c92013-05-22 17:01:12 +00009874 Op0 = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Op0, SB);
9875 Op1 = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Op1, SB);
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009876
Benjamin Kramerfcba22d2013-04-18 21:37:45 +00009877 // Emulate PCMPGTQ with (hi1 > hi2) | ((hi1 == hi2) & (lo1 > lo2))
9878 SDValue GT = DAG.getNode(X86ISD::PCMPGT, dl, MVT::v4i32, Op0, Op1);
9879 SDValue EQ = DAG.getNode(X86ISD::PCMPEQ, dl, MVT::v4i32, Op0, Op1);
9880
9881 // Create masks for only the low parts/high parts of the 64 bit integers.
Craig Topperda129a22013-07-15 06:54:12 +00009882 static const int MaskHi[] = { 1, 1, 3, 3 };
9883 static const int MaskLo[] = { 0, 0, 2, 2 };
Benjamin Kramerfcba22d2013-04-18 21:37:45 +00009884 SDValue EQHi = DAG.getVectorShuffle(MVT::v4i32, dl, EQ, EQ, MaskHi);
9885 SDValue GTLo = DAG.getVectorShuffle(MVT::v4i32, dl, GT, GT, MaskLo);
9886 SDValue GTHi = DAG.getVectorShuffle(MVT::v4i32, dl, GT, GT, MaskHi);
9887
9888 SDValue Result = DAG.getNode(ISD::AND, dl, MVT::v4i32, EQHi, GTLo);
9889 Result = DAG.getNode(ISD::OR, dl, MVT::v4i32, Result, GTHi);
9890
9891 if (Invert)
9892 Result = DAG.getNOT(dl, Result, MVT::v4i32);
9893
9894 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
9895 }
9896
Benjamin Kramer382ed782012-12-25 12:54:19 +00009897 if (Opc == X86ISD::PCMPEQ && !Subtarget->hasSSE41()) {
9898 // If pcmpeqq is missing but pcmpeqd is available synthesize pcmpeqq with
Benjamin Kramer99f78062012-12-25 13:09:08 +00009899 // pcmpeqd + pshufd + pand.
Benjamin Kramer382ed782012-12-25 12:54:19 +00009900 assert(Subtarget->hasSSE2() && !FlipSigns && "Don't know how to lower!");
9901
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009902 // First cast everything to the right type.
Benjamin Kramer382ed782012-12-25 12:54:19 +00009903 Op0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op0);
9904 Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op1);
9905
9906 // Do the compare.
9907 SDValue Result = DAG.getNode(Opc, dl, MVT::v4i32, Op0, Op1);
9908
9909 // Make sure the lower and upper halves are both all-ones.
Craig Topperda129a22013-07-15 06:54:12 +00009910 static const int Mask[] = { 1, 0, 3, 2 };
Benjamin Kramer99f78062012-12-25 13:09:08 +00009911 SDValue Shuf = DAG.getVectorShuffle(MVT::v4i32, dl, Result, Result, Mask);
9912 Result = DAG.getNode(ISD::AND, dl, MVT::v4i32, Result, Shuf);
Benjamin Kramer382ed782012-12-25 12:54:19 +00009913
9914 if (Invert)
9915 Result = DAG.getNOT(dl, Result, MVT::v4i32);
9916
9917 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
9918 }
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009919 }
Eli Friedman7d3e2b72011-09-28 21:00:25 +00009920
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009921 // Since SSE has no unsigned integer comparisons, we need to flip the sign
9922 // bits of the inputs before performing those operations.
9923 if (FlipSigns) {
9924 EVT EltVT = VT.getVectorElementType();
9925 SDValue SB = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()), VT);
9926 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SB);
9927 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SB);
9928 }
9929
Dale Johannesenace16102009-02-03 19:33:06 +00009930 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00009931
9932 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00009933 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00009934 Result = DAG.getNOT(dl, Result, VT);
Juergen Ributzkab95e0f62013-07-16 18:20:45 +00009935
9936 if (MinMax)
9937 Result = DAG.getNode(X86ISD::PCMPEQ, dl, VT, Op0, Result);
Bob Wilson4c245462009-01-22 17:39:32 +00009938
Nate Begeman30a0de92008-07-17 16:51:19 +00009939 return Result;
9940}
Evan Cheng0488db92007-09-25 01:57:46 +00009941
Craig Topper26827f32013-01-20 09:02:22 +00009942SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
9943
9944 MVT VT = Op.getValueType().getSimpleVT();
9945
9946 if (VT.isVector()) return LowerVSETCC(Op, Subtarget, DAG);
9947
9948 assert(VT == MVT::i8 && "SetCC type must be 8-bit integer");
9949 SDValue Op0 = Op.getOperand(0);
9950 SDValue Op1 = Op.getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00009951 SDLoc dl(Op);
Craig Topper26827f32013-01-20 09:02:22 +00009952 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
9953
9954 // Optimize to BT if possible.
9955 // Lower (X & (1 << N)) == 0 to BT(X, N).
9956 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
9957 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
9958 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
9959 Op1.getOpcode() == ISD::Constant &&
9960 cast<ConstantSDNode>(Op1)->isNullValue() &&
9961 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
9962 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
9963 if (NewSetCC.getNode())
9964 return NewSetCC;
9965 }
9966
9967 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
9968 // these.
9969 if (Op1.getOpcode() == ISD::Constant &&
9970 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
9971 cast<ConstantSDNode>(Op1)->isNullValue()) &&
9972 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
9973
9974 // If the input is a setcc, then reuse the input setcc or use a new one with
9975 // the inverted condition.
9976 if (Op0.getOpcode() == X86ISD::SETCC) {
9977 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
9978 bool Invert = (CC == ISD::SETNE) ^
9979 cast<ConstantSDNode>(Op1)->isNullValue();
9980 if (!Invert) return Op0;
9981
9982 CCode = X86::GetOppositeBranchCondition(CCode);
9983 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9984 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
9985 }
9986 }
9987
9988 bool isFP = Op1.getValueType().getSimpleVT().isFloatingPoint();
9989 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
9990 if (X86CC == X86::COND_INVALID)
9991 return SDValue();
9992
9993 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
9994 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
9995 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9996 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
9997}
9998
Evan Cheng370e5342008-12-03 08:38:43 +00009999// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +000010000static bool isX86LogicalCmp(SDValue Op) {
10001 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +000010002 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
10003 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +000010004 return true;
10005 if (Op.getResNo() == 1 &&
10006 (Opc == X86ISD::ADD ||
10007 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +000010008 Opc == X86ISD::ADC ||
10009 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +000010010 Opc == X86ISD::SMUL ||
10011 Opc == X86ISD::UMUL ||
10012 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +000010013 Opc == X86ISD::DEC ||
10014 Opc == X86ISD::OR ||
10015 Opc == X86ISD::XOR ||
10016 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +000010017 return true;
10018
Chris Lattner9637d5b2010-12-05 07:49:54 +000010019 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
10020 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010021
Dan Gohman076aee32009-03-04 19:44:21 +000010022 return false;
Evan Cheng370e5342008-12-03 08:38:43 +000010023}
10024
Chris Lattnera2b56002010-12-05 01:23:24 +000010025static bool isZero(SDValue V) {
10026 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
10027 return C && C->isNullValue();
10028}
10029
Evan Chengb64dd5f2012-08-07 22:21:00 +000010030static bool isTruncWithZeroHighBitsInput(SDValue V, SelectionDAG &DAG) {
10031 if (V.getOpcode() != ISD::TRUNCATE)
10032 return false;
10033
10034 SDValue VOp0 = V.getOperand(0);
10035 unsigned InBits = VOp0.getValueSizeInBits();
10036 unsigned Bits = V.getValueSizeInBits();
10037 return DAG.MaskedValueIsZero(VOp0, APInt::getHighBitsSet(InBits,InBits-Bits));
10038}
10039
Dan Gohmand858e902010-04-17 15:26:15 +000010040SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +000010041 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +000010042 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +000010043 SDValue Op1 = Op.getOperand(1);
10044 SDValue Op2 = Op.getOperand(2);
Andrew Trickac6d9be2013-05-25 02:42:55 +000010045 SDLoc DL(Op);
Benjamin Kramer75311b72013-08-04 12:05:16 +000010046 EVT VT = Op1.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +000010047 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +000010048
Benjamin Kramer75311b72013-08-04 12:05:16 +000010049 // Lower fp selects into a CMP/AND/ANDN/OR sequence when the necessary SSE ops
10050 // are available. Otherwise fp cmovs get lowered into a less efficient branch
10051 // sequence later on.
10052 if (Cond.getOpcode() == ISD::SETCC &&
10053 ((Subtarget->hasSSE2() && (VT == MVT::f32 || VT == MVT::f64)) ||
10054 (Subtarget->hasSSE1() && VT == MVT::f32)) &&
10055 VT == Cond.getOperand(0).getValueType() && Cond->hasOneUse()) {
10056 SDValue CondOp0 = Cond.getOperand(0), CondOp1 = Cond.getOperand(1);
10057 int SSECC = translateX86FSETCC(
10058 cast<CondCodeSDNode>(Cond.getOperand(2))->get(), CondOp0, CondOp1);
10059
10060 if (SSECC != 8) {
10061 unsigned Opcode = VT == MVT::f32 ? X86ISD::FSETCCss : X86ISD::FSETCCsd;
10062 SDValue Cmp = DAG.getNode(Opcode, DL, VT, CondOp0, CondOp1,
10063 DAG.getConstant(SSECC, MVT::i8));
10064 SDValue AndN = DAG.getNode(X86ISD::FANDN, DL, VT, Cmp, Op2);
10065 SDValue And = DAG.getNode(X86ISD::FAND, DL, VT, Cmp, Op1);
10066 return DAG.getNode(X86ISD::FOR, DL, VT, AndN, And);
10067 }
10068 }
10069
Dan Gohman1a492952009-10-20 16:22:37 +000010070 if (Cond.getOpcode() == ISD::SETCC) {
10071 SDValue NewCond = LowerSETCC(Cond, DAG);
10072 if (NewCond.getNode())
10073 Cond = NewCond;
10074 }
Evan Cheng734503b2006-09-11 02:19:56 +000010075
Chris Lattnera2b56002010-12-05 01:23:24 +000010076 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +000010077 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +000010078 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +000010079 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +000010080 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +000010081 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
10082 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +000010083 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010084
Chris Lattnera2b56002010-12-05 01:23:24 +000010085 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010086
10087 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +000010088 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
10089 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +000010090
10091 SDValue CmpOp0 = Cmp.getOperand(0);
Manman Rened579842012-05-07 18:06:23 +000010092 // Apply further optimizations for special cases
10093 // (select (x != 0), -1, 0) -> neg & sbb
10094 // (select (x == 0), 0, -1) -> neg & sbb
10095 if (ConstantSDNode *YC = dyn_cast<ConstantSDNode>(Y))
Chad Rosiera20e1e72012-08-01 18:39:17 +000010096 if (YC->isNullValue() &&
Manman Rened579842012-05-07 18:06:23 +000010097 (isAllOnes(Op1) == (CondCode == X86::COND_NE))) {
10098 SDVTList VTs = DAG.getVTList(CmpOp0.getValueType(), MVT::i32);
Chad Rosiera20e1e72012-08-01 18:39:17 +000010099 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, VTs,
10100 DAG.getConstant(0, CmpOp0.getValueType()),
Manman Rened579842012-05-07 18:06:23 +000010101 CmpOp0);
10102 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
10103 DAG.getConstant(X86::COND_B, MVT::i8),
10104 SDValue(Neg.getNode(), 1));
10105 return Res;
10106 }
10107
Chris Lattnera2b56002010-12-05 01:23:24 +000010108 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
10109 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +000010110 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010111
Chris Lattner96908b12010-12-05 02:00:51 +000010112 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +000010113 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
10114 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010115
Chris Lattner96908b12010-12-05 02:00:51 +000010116 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
10117 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010118
Evan Cheng8c7ecaf2010-01-26 02:00:44 +000010119 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +000010120 if (N2C == 0 || !N2C->isNullValue())
10121 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
10122 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +000010123 }
10124 }
10125
Chris Lattnera2b56002010-12-05 01:23:24 +000010126 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +000010127 if (Cond.getOpcode() == ISD::AND &&
10128 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
10129 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010130 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +000010131 Cond = Cond.getOperand(0);
10132 }
10133
Evan Cheng3f41d662007-10-08 22:16:29 +000010134 // If condition flag is set by a X86ISD::CMP, then use it as the condition
10135 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +000010136 unsigned CondOpcode = Cond.getOpcode();
10137 if (CondOpcode == X86ISD::SETCC ||
10138 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +000010139 CC = Cond.getOperand(0);
10140
Dan Gohman475871a2008-07-27 21:46:04 +000010141 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +000010142 unsigned Opc = Cmp.getOpcode();
Craig Toppera080daf2013-01-20 21:50:27 +000010143 MVT VT = Op.getValueType().getSimpleVT();
Scott Michelfdc40a02009-02-17 22:15:04 +000010144
Evan Cheng3f41d662007-10-08 22:16:29 +000010145 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010146 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +000010147 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +000010148 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +000010149
Chris Lattnerd1980a52009-03-12 06:52:53 +000010150 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
10151 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +000010152 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +000010153 addTest = false;
10154 }
Dan Gohman65fd6562011-11-03 21:49:52 +000010155 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
10156 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
10157 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
10158 Cond.getOperand(0).getValueType() != MVT::i8)) {
10159 SDValue LHS = Cond.getOperand(0);
10160 SDValue RHS = Cond.getOperand(1);
10161 unsigned X86Opcode;
10162 unsigned X86Cond;
10163 SDVTList VTs;
10164 switch (CondOpcode) {
10165 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
10166 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
10167 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
10168 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
10169 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
10170 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
10171 default: llvm_unreachable("unexpected overflowing operator");
10172 }
10173 if (CondOpcode == ISD::UMULO)
10174 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
10175 MVT::i32);
10176 else
10177 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
10178
10179 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
10180
10181 if (CondOpcode == ISD::UMULO)
10182 Cond = X86Op.getValue(2);
10183 else
10184 Cond = X86Op.getValue(1);
10185
10186 CC = DAG.getConstant(X86Cond, MVT::i8);
10187 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +000010188 }
10189
10190 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +000010191 // Look pass the truncate if the high bits are known zero.
10192 if (isTruncWithZeroHighBitsInput(Cond, DAG))
10193 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +000010194
10195 // We know the result of AND is compared against zero. Try to match
10196 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +000010197 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +000010198 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +000010199 if (NewSetCC.getNode()) {
10200 CC = NewSetCC.getOperand(0);
10201 Cond = NewSetCC.getOperand(1);
10202 addTest = false;
10203 }
10204 }
10205 }
10206
10207 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010208 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +000010209 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +000010210 }
10211
Benjamin Kramere915ff32010-12-22 23:09:28 +000010212 // a < b ? -1 : 0 -> RES = ~setcc_carry
10213 // a < b ? 0 : -1 -> RES = setcc_carry
10214 // a >= b ? -1 : 0 -> RES = setcc_carry
10215 // a >= b ? 0 : -1 -> RES = ~setcc_carry
Manman Ren39ad5682012-08-08 00:51:41 +000010216 if (Cond.getOpcode() == X86ISD::SUB) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +000010217 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +000010218 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
10219
10220 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
10221 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
10222 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
10223 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
10224 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
10225 return DAG.getNOT(DL, Res, Res.getValueType());
10226 return Res;
10227 }
10228 }
10229
Benjamin Kramer444dcce2012-10-13 10:39:49 +000010230 // X86 doesn't have an i8 cmov. If both operands are the result of a truncate
10231 // widen the cmov and push the truncate through. This avoids introducing a new
10232 // branch during isel and doesn't add any extensions.
10233 if (Op.getValueType() == MVT::i8 &&
10234 Op1.getOpcode() == ISD::TRUNCATE && Op2.getOpcode() == ISD::TRUNCATE) {
10235 SDValue T1 = Op1.getOperand(0), T2 = Op2.getOperand(0);
10236 if (T1.getValueType() == T2.getValueType() &&
10237 // Blacklist CopyFromReg to avoid partial register stalls.
10238 T1.getOpcode() != ISD::CopyFromReg && T2.getOpcode()!=ISD::CopyFromReg){
10239 SDVTList VTs = DAG.getVTList(T1.getValueType(), MVT::Glue);
Benjamin Kramerf8b65aa2012-10-13 12:50:19 +000010240 SDValue Cmov = DAG.getNode(X86ISD::CMOV, DL, VTs, T2, T1, CC, Cond);
Benjamin Kramer444dcce2012-10-13 10:39:49 +000010241 return DAG.getNode(ISD::TRUNCATE, DL, Op.getValueType(), Cmov);
10242 }
10243 }
10244
Evan Cheng0488db92007-09-25 01:57:46 +000010245 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
10246 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010247 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +000010248 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +000010249 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +000010250}
10251
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +000010252SDValue X86TargetLowering::LowerSIGN_EXTEND_AVX512(SDValue Op,
10253 SelectionDAG &DAG) const {
10254 EVT VT = Op->getValueType(0);
10255 SDValue In = Op->getOperand(0);
10256 EVT InVT = In.getValueType();
10257 SDLoc dl(Op);
10258
10259 if (InVT.getVectorElementType().getSizeInBits() >=8 &&
10260 VT.getVectorElementType().getSizeInBits() >= 32)
10261 return DAG.getNode(X86ISD::VSEXT, dl, VT, In);
10262
10263 if (InVT.getVectorElementType() == MVT::i1) {
10264 unsigned int NumElts = InVT.getVectorNumElements();
10265 assert ((NumElts == 8 || NumElts == 16) &&
10266 "Unsupported SIGN_EXTEND operation");
10267 if (VT.getVectorElementType().getSizeInBits() >= 32) {
10268 Constant *C =
10269 ConstantInt::get(*DAG.getContext(),
10270 (NumElts == 8)? APInt(64, ~0ULL): APInt(32, ~0U));
10271 SDValue CP = DAG.getConstantPool(C, getPointerTy());
10272 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
10273 SDValue Ld = DAG.getLoad(VT.getScalarType(), dl, DAG.getEntryNode(), CP,
10274 MachinePointerInfo::getConstantPool(),
10275 false, false, false, Alignment);
10276 return DAG.getNode(X86ISD::VBROADCASTM, dl, VT, In, Ld);
10277 }
10278 }
10279 return SDValue();
10280}
10281
Nadav Rotem1a330af2012-12-27 22:47:16 +000010282SDValue X86TargetLowering::LowerSIGN_EXTEND(SDValue Op,
10283 SelectionDAG &DAG) const {
Craig Toppera080daf2013-01-20 21:50:27 +000010284 MVT VT = Op->getValueType(0).getSimpleVT();
Nadav Rotem1a330af2012-12-27 22:47:16 +000010285 SDValue In = Op->getOperand(0);
Craig Toppera080daf2013-01-20 21:50:27 +000010286 MVT InVT = In.getValueType().getSimpleVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +000010287 SDLoc dl(Op);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010288
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +000010289 if (VT.is512BitVector() || InVT.getVectorElementType() == MVT::i1)
10290 return LowerSIGN_EXTEND_AVX512(Op, DAG);
10291
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010292 if ((VT != MVT::v4i64 || InVT != MVT::v4i32) &&
10293 (VT != MVT::v8i32 || InVT != MVT::v8i16))
10294 return SDValue();
Nadav Rotem1a330af2012-12-27 22:47:16 +000010295
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010296 if (Subtarget->hasInt256())
10297 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, In);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010298
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010299 // Optimize vectors in AVX mode
10300 // Sign extend v8i16 to v8i32 and
10301 // v4i32 to v4i64
10302 //
10303 // Divide input vector into two parts
10304 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
10305 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
10306 // concat the vectors to original VT
Nadav Rotem1a330af2012-12-27 22:47:16 +000010307
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010308 unsigned NumElems = InVT.getVectorNumElements();
10309 SDValue Undef = DAG.getUNDEF(InVT);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010310
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010311 SmallVector<int,8> ShufMask1(NumElems, -1);
10312 for (unsigned i = 0; i != NumElems/2; ++i)
10313 ShufMask1[i] = i;
Nadav Rotem1a330af2012-12-27 22:47:16 +000010314
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010315 SDValue OpLo = DAG.getVectorShuffle(InVT, dl, In, Undef, &ShufMask1[0]);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010316
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010317 SmallVector<int,8> ShufMask2(NumElems, -1);
10318 for (unsigned i = 0; i != NumElems/2; ++i)
10319 ShufMask2[i] = i + NumElems/2;
Nadav Rotem1a330af2012-12-27 22:47:16 +000010320
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010321 SDValue OpHi = DAG.getVectorShuffle(InVT, dl, In, Undef, &ShufMask2[0]);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010322
Craig Toppera080daf2013-01-20 21:50:27 +000010323 MVT HalfVT = MVT::getVectorVT(VT.getScalarType(),
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010324 VT.getVectorNumElements()/2);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010325
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010326 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
10327 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010328
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010329 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010330}
10331
Evan Cheng370e5342008-12-03 08:38:43 +000010332// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
10333// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
10334// from the AND / OR.
10335static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
10336 Opc = Op.getOpcode();
10337 if (Opc != ISD::OR && Opc != ISD::AND)
10338 return false;
10339 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
10340 Op.getOperand(0).hasOneUse() &&
10341 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
10342 Op.getOperand(1).hasOneUse());
10343}
10344
Evan Cheng961d6d42009-02-02 08:19:07 +000010345// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
10346// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +000010347static bool isXor1OfSetCC(SDValue Op) {
10348 if (Op.getOpcode() != ISD::XOR)
10349 return false;
10350 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
10351 if (N1C && N1C->getAPIntValue() == 1) {
10352 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
10353 Op.getOperand(0).hasOneUse();
10354 }
10355 return false;
10356}
10357
Dan Gohmand858e902010-04-17 15:26:15 +000010358SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +000010359 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +000010360 SDValue Chain = Op.getOperand(0);
10361 SDValue Cond = Op.getOperand(1);
10362 SDValue Dest = Op.getOperand(2);
Andrew Trickac6d9be2013-05-25 02:42:55 +000010363 SDLoc dl(Op);
Dan Gohman475871a2008-07-27 21:46:04 +000010364 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +000010365 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +000010366
Dan Gohman1a492952009-10-20 16:22:37 +000010367 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +000010368 // Check for setcc([su]{add,sub,mul}o == 0).
10369 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
10370 isa<ConstantSDNode>(Cond.getOperand(1)) &&
10371 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
10372 Cond.getOperand(0).getResNo() == 1 &&
10373 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
10374 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
10375 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
10376 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
10377 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
10378 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
10379 Inverted = true;
10380 Cond = Cond.getOperand(0);
10381 } else {
10382 SDValue NewCond = LowerSETCC(Cond, DAG);
10383 if (NewCond.getNode())
10384 Cond = NewCond;
10385 }
Dan Gohman1a492952009-10-20 16:22:37 +000010386 }
Chris Lattnere55484e2008-12-25 05:34:37 +000010387#if 0
10388 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +000010389 else if (Cond.getOpcode() == X86ISD::ADD ||
10390 Cond.getOpcode() == X86ISD::SUB ||
10391 Cond.getOpcode() == X86ISD::SMUL ||
10392 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +000010393 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +000010394#endif
Scott Michelfdc40a02009-02-17 22:15:04 +000010395
Evan Chengad9c0a32009-12-15 00:53:42 +000010396 // Look pass (and (setcc_carry (cmp ...)), 1).
10397 if (Cond.getOpcode() == ISD::AND &&
10398 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
10399 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010400 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +000010401 Cond = Cond.getOperand(0);
10402 }
10403
Evan Cheng3f41d662007-10-08 22:16:29 +000010404 // If condition flag is set by a X86ISD::CMP, then use it as the condition
10405 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +000010406 unsigned CondOpcode = Cond.getOpcode();
10407 if (CondOpcode == X86ISD::SETCC ||
10408 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +000010409 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010410
Dan Gohman475871a2008-07-27 21:46:04 +000010411 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +000010412 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +000010413 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +000010414 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +000010415 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +000010416 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +000010417 } else {
Evan Cheng370e5342008-12-03 08:38:43 +000010418 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +000010419 default: break;
10420 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +000010421 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +000010422 // These can only come from an arithmetic instruction with overflow,
10423 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +000010424 Cond = Cond.getNode()->getOperand(1);
10425 addTest = false;
10426 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010427 }
Evan Cheng0488db92007-09-25 01:57:46 +000010428 }
Dan Gohman65fd6562011-11-03 21:49:52 +000010429 }
10430 CondOpcode = Cond.getOpcode();
10431 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
10432 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
10433 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
10434 Cond.getOperand(0).getValueType() != MVT::i8)) {
10435 SDValue LHS = Cond.getOperand(0);
10436 SDValue RHS = Cond.getOperand(1);
10437 unsigned X86Opcode;
10438 unsigned X86Cond;
10439 SDVTList VTs;
10440 switch (CondOpcode) {
10441 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
10442 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
10443 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
10444 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
10445 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
10446 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
10447 default: llvm_unreachable("unexpected overflowing operator");
10448 }
10449 if (Inverted)
10450 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
10451 if (CondOpcode == ISD::UMULO)
10452 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
10453 MVT::i32);
10454 else
10455 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
10456
10457 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
10458
10459 if (CondOpcode == ISD::UMULO)
10460 Cond = X86Op.getValue(2);
10461 else
10462 Cond = X86Op.getValue(1);
10463
10464 CC = DAG.getConstant(X86Cond, MVT::i8);
10465 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +000010466 } else {
10467 unsigned CondOpc;
10468 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
10469 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +000010470 if (CondOpc == ISD::OR) {
10471 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
10472 // two branches instead of an explicit OR instruction with a
10473 // separate test.
10474 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +000010475 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +000010476 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010477 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +000010478 Chain, Dest, CC, Cmp);
10479 CC = Cond.getOperand(1).getOperand(0);
10480 Cond = Cmp;
10481 addTest = false;
10482 }
10483 } else { // ISD::AND
10484 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
10485 // two branches instead of an explicit AND instruction with a
10486 // separate test. However, we only do this if this block doesn't
10487 // have a fall-through edge, because this requires an explicit
10488 // jmp when the condition is false.
10489 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +000010490 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +000010491 Op.getNode()->hasOneUse()) {
10492 X86::CondCode CCode =
10493 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
10494 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +000010495 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +000010496 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +000010497 // Look for an unconditional branch following this conditional branch.
10498 // We need this because we need to reverse the successors in order
10499 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +000010500 if (User->getOpcode() == ISD::BR) {
10501 SDValue FalseBB = User->getOperand(1);
10502 SDNode *NewBR =
10503 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +000010504 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +000010505 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +000010506 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +000010507
Dale Johannesene4d209d2009-02-03 20:21:25 +000010508 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +000010509 Chain, Dest, CC, Cmp);
10510 X86::CondCode CCode =
10511 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
10512 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +000010513 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +000010514 Cond = Cmp;
10515 addTest = false;
10516 }
10517 }
Dan Gohman279c22e2008-10-21 03:29:32 +000010518 }
Evan Cheng67ad9db2009-02-02 08:07:36 +000010519 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
10520 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
10521 // It should be transformed during dag combiner except when the condition
10522 // is set by a arithmetics with overflow node.
10523 X86::CondCode CCode =
10524 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
10525 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +000010526 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +000010527 Cond = Cond.getOperand(0).getOperand(1);
10528 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +000010529 } else if (Cond.getOpcode() == ISD::SETCC &&
10530 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
10531 // For FCMP_OEQ, we can emit
10532 // two branches instead of an explicit AND instruction with a
10533 // separate test. However, we only do this if this block doesn't
10534 // have a fall-through edge, because this requires an explicit
10535 // jmp when the condition is false.
10536 if (Op.getNode()->hasOneUse()) {
10537 SDNode *User = *Op.getNode()->use_begin();
10538 // Look for an unconditional branch following this conditional branch.
10539 // We need this because we need to reverse the successors in order
10540 // to implement FCMP_OEQ.
10541 if (User->getOpcode() == ISD::BR) {
10542 SDValue FalseBB = User->getOperand(1);
10543 SDNode *NewBR =
10544 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
10545 assert(NewBR == User);
10546 (void)NewBR;
10547 Dest = FalseBB;
10548
10549 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
10550 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +000010551 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +000010552 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
10553 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
10554 Chain, Dest, CC, Cmp);
10555 CC = DAG.getConstant(X86::COND_P, MVT::i8);
10556 Cond = Cmp;
10557 addTest = false;
10558 }
10559 }
10560 } else if (Cond.getOpcode() == ISD::SETCC &&
10561 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
10562 // For FCMP_UNE, we can emit
10563 // two branches instead of an explicit AND instruction with a
10564 // separate test. However, we only do this if this block doesn't
10565 // have a fall-through edge, because this requires an explicit
10566 // jmp when the condition is false.
10567 if (Op.getNode()->hasOneUse()) {
10568 SDNode *User = *Op.getNode()->use_begin();
10569 // Look for an unconditional branch following this conditional branch.
10570 // We need this because we need to reverse the successors in order
10571 // to implement FCMP_UNE.
10572 if (User->getOpcode() == ISD::BR) {
10573 SDValue FalseBB = User->getOperand(1);
10574 SDNode *NewBR =
10575 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
10576 assert(NewBR == User);
10577 (void)NewBR;
10578
10579 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
10580 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +000010581 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +000010582 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
10583 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
10584 Chain, Dest, CC, Cmp);
10585 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
10586 Cond = Cmp;
10587 addTest = false;
10588 Dest = FalseBB;
10589 }
10590 }
Dan Gohman279c22e2008-10-21 03:29:32 +000010591 }
Evan Cheng0488db92007-09-25 01:57:46 +000010592 }
10593
10594 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +000010595 // Look pass the truncate if the high bits are known zero.
10596 if (isTruncWithZeroHighBitsInput(Cond, DAG))
10597 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +000010598
10599 // We know the result of AND is compared against zero. Try to match
10600 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +000010601 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +000010602 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
10603 if (NewSetCC.getNode()) {
10604 CC = NewSetCC.getOperand(0);
10605 Cond = NewSetCC.getOperand(1);
10606 addTest = false;
10607 }
10608 }
10609 }
10610
10611 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010612 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +000010613 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +000010614 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +000010615 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010616 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +000010617 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +000010618}
10619
Anton Korobeynikove060b532007-04-17 19:34:00 +000010620// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
10621// Calls to _alloca is needed to probe the stack when allocating more than 4k
10622// bytes in one go. Touching the stack at 4K increments is necessary to ensure
10623// that the guard pages used by the OS virtual memory manager are allocated in
10624// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +000010625SDValue
10626X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010627 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010628 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +000010629 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010630 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +000010631 "are being used");
10632 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Andrew Trickac6d9be2013-05-25 02:42:55 +000010633 SDLoc dl(Op);
Anton Korobeynikov096b4612008-06-11 20:16:42 +000010634
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010635 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +000010636 SDValue Chain = Op.getOperand(0);
10637 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010638 // FIXME: Ensure alignment here
10639
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010640 bool Is64Bit = Subtarget->is64Bit();
10641 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +000010642
Nick Lewycky8a8d4792011-12-02 22:16:29 +000010643 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010644 MachineFunction &MF = DAG.getMachineFunction();
10645 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010646
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010647 if (Is64Bit) {
10648 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +000010649 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010650 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +000010651
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010652 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Craig Topper31a207a2012-05-04 06:39:13 +000010653 I != E; ++I)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010654 if (I->hasNestAttr())
10655 report_fatal_error("Cannot use segmented stacks with functions that "
10656 "have nested arguments.");
10657 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +000010658
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010659 const TargetRegisterClass *AddrRegClass =
10660 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
10661 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
10662 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
10663 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
10664 DAG.getRegister(Vreg, SPTy));
10665 SDValue Ops1[2] = { Value, Chain };
10666 return DAG.getMergeValues(Ops1, 2, dl);
10667 } else {
10668 SDValue Flag;
10669 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +000010670
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010671 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
10672 Flag = Chain.getValue(1);
10673 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +000010674
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010675 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
10676 Flag = Chain.getValue(1);
10677
Bill Wendlinga5e5ba62013-06-07 21:00:34 +000010678 const X86RegisterInfo *RegInfo =
10679 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Michael Liaoc5c970e2012-10-31 04:14:09 +000010680 Chain = DAG.getCopyFromReg(Chain, dl, RegInfo->getStackRegister(),
10681 SPTy).getValue(1);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010682
10683 SDValue Ops1[2] = { Chain.getValue(0), Chain };
10684 return DAG.getMergeValues(Ops1, 2, dl);
10685 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010686}
10687
Dan Gohmand858e902010-04-17 15:26:15 +000010688SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +000010689 MachineFunction &MF = DAG.getMachineFunction();
10690 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
10691
Dan Gohman69de1932008-02-06 22:27:42 +000010692 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +000010693 SDLoc DL(Op);
Evan Cheng8b2794a2006-10-13 21:14:26 +000010694
Anton Korobeynikove7beda12010-10-03 22:52:07 +000010695 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +000010696 // vastart just stores the address of the VarArgsFrameIndex slot into the
10697 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +000010698 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
10699 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010700 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
10701 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010702 }
10703
10704 // __va_list_tag:
10705 // gp_offset (0 - 6 * 8)
10706 // fp_offset (48 - 48 + 8 * 16)
10707 // overflow_arg_area (point to parameters coming in memory).
10708 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +000010709 SmallVector<SDValue, 8> MemOps;
10710 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +000010711 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +000010712 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +000010713 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
10714 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010715 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010716 MemOps.push_back(Store);
10717
10718 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +000010719 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010720 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010721 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +000010722 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
10723 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010724 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010725 MemOps.push_back(Store);
10726
10727 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +000010728 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010729 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +000010730 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
10731 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010732 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
10733 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +000010734 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010735 MemOps.push_back(Store);
10736
10737 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +000010738 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010739 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +000010740 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
10741 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010742 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
10743 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010744 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +000010745 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +000010746 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +000010747}
10748
Dan Gohmand858e902010-04-17 15:26:15 +000010749SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +000010750 assert(Subtarget->is64Bit() &&
10751 "LowerVAARG only handles 64-bit va_arg!");
10752 assert((Subtarget->isTargetLinux() ||
10753 Subtarget->isTargetDarwin()) &&
10754 "Unhandled target in LowerVAARG");
10755 assert(Op.getNode()->getNumOperands() == 4);
10756 SDValue Chain = Op.getOperand(0);
10757 SDValue SrcPtr = Op.getOperand(1);
10758 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
10759 unsigned Align = Op.getConstantOperandVal(3);
Andrew Trickac6d9be2013-05-25 02:42:55 +000010760 SDLoc dl(Op);
Dan Gohman9018e832008-05-10 01:26:14 +000010761
Dan Gohman320afb82010-10-12 18:00:49 +000010762 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010763 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Micah Villmow3574eca2012-10-08 16:38:25 +000010764 uint32_t ArgSize = getDataLayout()->getTypeAllocSize(ArgTy);
Dan Gohman320afb82010-10-12 18:00:49 +000010765 uint8_t ArgMode;
10766
10767 // Decide which area this value should be read from.
10768 // TODO: Implement the AMD64 ABI in its entirety. This simple
10769 // selection mechanism works only for the basic types.
10770 if (ArgVT == MVT::f80) {
10771 llvm_unreachable("va_arg for f80 not yet implemented");
10772 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
10773 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
10774 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
10775 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
10776 } else {
10777 llvm_unreachable("Unhandled argument type in LowerVAARG");
10778 }
10779
10780 if (ArgMode == 2) {
10781 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000010782 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +000010783 !(DAG.getMachineFunction()
Bill Wendling831737d2012-12-30 10:32:01 +000010784 .getFunction()->getAttributes()
10785 .hasAttribute(AttributeSet::FunctionIndex,
10786 Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000010787 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +000010788 }
10789
10790 // Insert VAARG_64 node into the DAG
10791 // VAARG_64 returns two values: Variable Argument Address, Chain
10792 SmallVector<SDValue, 11> InstOps;
10793 InstOps.push_back(Chain);
10794 InstOps.push_back(SrcPtr);
10795 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
10796 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
10797 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
10798 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
10799 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
10800 VTs, &InstOps[0], InstOps.size(),
10801 MVT::i64,
10802 MachinePointerInfo(SV),
10803 /*Align=*/0,
10804 /*Volatile=*/false,
10805 /*ReadMem=*/true,
10806 /*WriteMem=*/true);
10807 Chain = VAARG.getValue(1);
10808
10809 // Load the next argument and return it
10810 return DAG.getLoad(ArgVT, dl,
10811 Chain,
10812 VAARG,
10813 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010814 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +000010815}
10816
Craig Topper55b24052012-09-11 06:15:32 +000010817static SDValue LowerVACOPY(SDValue Op, const X86Subtarget *Subtarget,
10818 SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +000010819 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +000010820 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +000010821 SDValue Chain = Op.getOperand(0);
10822 SDValue DstPtr = Op.getOperand(1);
10823 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +000010824 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
10825 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +000010826 SDLoc DL(Op);
Evan Chengae642192007-03-02 23:16:35 +000010827
Chris Lattnere72f2022010-09-21 05:40:29 +000010828 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +000010829 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +000010830 false,
Chris Lattnere72f2022010-09-21 05:40:29 +000010831 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +000010832}
10833
Craig Topperff3139f2013-02-19 07:43:59 +000010834// getTargetVShiftNode - Handle vector element shifts where the shift amount
Craig Topper80e46362012-01-23 06:16:53 +000010835// may or may not be a constant. Takes immediate version of shift as input.
Andrew Trickac6d9be2013-05-25 02:42:55 +000010836static SDValue getTargetVShiftNode(unsigned Opc, SDLoc dl, EVT VT,
Craig Topper80e46362012-01-23 06:16:53 +000010837 SDValue SrcOp, SDValue ShAmt,
10838 SelectionDAG &DAG) {
10839 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
10840
10841 if (isa<ConstantSDNode>(ShAmt)) {
Nadav Rotemd896e242012-07-15 20:27:43 +000010842 // Constant may be a TargetConstant. Use a regular constant.
10843 uint32_t ShiftAmt = cast<ConstantSDNode>(ShAmt)->getZExtValue();
Craig Topper80e46362012-01-23 06:16:53 +000010844 switch (Opc) {
10845 default: llvm_unreachable("Unknown target vector shift node");
10846 case X86ISD::VSHLI:
10847 case X86ISD::VSRLI:
10848 case X86ISD::VSRAI:
Nadav Rotemd896e242012-07-15 20:27:43 +000010849 return DAG.getNode(Opc, dl, VT, SrcOp,
10850 DAG.getConstant(ShiftAmt, MVT::i32));
Craig Topper80e46362012-01-23 06:16:53 +000010851 }
10852 }
10853
10854 // Change opcode to non-immediate version
10855 switch (Opc) {
10856 default: llvm_unreachable("Unknown target vector shift node");
10857 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
10858 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
10859 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
10860 }
10861
10862 // Need to build a vector containing shift amount
10863 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
10864 SDValue ShOps[4];
10865 ShOps[0] = ShAmt;
10866 ShOps[1] = DAG.getConstant(0, MVT::i32);
Craig Topper6d688152012-08-14 07:43:25 +000010867 ShOps[2] = ShOps[3] = DAG.getUNDEF(MVT::i32);
Craig Topper80e46362012-01-23 06:16:53 +000010868 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
Nadav Rotem65f489f2012-07-14 22:26:05 +000010869
10870 // The return type has to be a 128-bit type with the same element
10871 // type as the input type.
10872 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10873 EVT ShVT = MVT::getVectorVT(EltVT, 128/EltVT.getSizeInBits());
10874
10875 ShAmt = DAG.getNode(ISD::BITCAST, dl, ShVT, ShAmt);
Craig Topper80e46362012-01-23 06:16:53 +000010876 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
10877}
10878
Craig Topper55b24052012-09-11 06:15:32 +000010879static SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000010880 SDLoc dl(Op);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010881 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +000010882 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +000010883 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +000010884 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +000010885 case Intrinsic::x86_sse_comieq_ss:
10886 case Intrinsic::x86_sse_comilt_ss:
10887 case Intrinsic::x86_sse_comile_ss:
10888 case Intrinsic::x86_sse_comigt_ss:
10889 case Intrinsic::x86_sse_comige_ss:
10890 case Intrinsic::x86_sse_comineq_ss:
10891 case Intrinsic::x86_sse_ucomieq_ss:
10892 case Intrinsic::x86_sse_ucomilt_ss:
10893 case Intrinsic::x86_sse_ucomile_ss:
10894 case Intrinsic::x86_sse_ucomigt_ss:
10895 case Intrinsic::x86_sse_ucomige_ss:
10896 case Intrinsic::x86_sse_ucomineq_ss:
10897 case Intrinsic::x86_sse2_comieq_sd:
10898 case Intrinsic::x86_sse2_comilt_sd:
10899 case Intrinsic::x86_sse2_comile_sd:
10900 case Intrinsic::x86_sse2_comigt_sd:
10901 case Intrinsic::x86_sse2_comige_sd:
10902 case Intrinsic::x86_sse2_comineq_sd:
10903 case Intrinsic::x86_sse2_ucomieq_sd:
10904 case Intrinsic::x86_sse2_ucomilt_sd:
10905 case Intrinsic::x86_sse2_ucomile_sd:
10906 case Intrinsic::x86_sse2_ucomigt_sd:
10907 case Intrinsic::x86_sse2_ucomige_sd:
10908 case Intrinsic::x86_sse2_ucomineq_sd: {
Craig Topper6d688152012-08-14 07:43:25 +000010909 unsigned Opc;
10910 ISD::CondCode CC;
Evan Cheng0db9fe62006-04-25 20:13:52 +000010911 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +000010912 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010913 case Intrinsic::x86_sse_comieq_ss:
10914 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010915 Opc = X86ISD::COMI;
10916 CC = ISD::SETEQ;
10917 break;
Evan Cheng6be2c582006-04-05 23:38:46 +000010918 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010919 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010920 Opc = X86ISD::COMI;
10921 CC = ISD::SETLT;
10922 break;
10923 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010924 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010925 Opc = X86ISD::COMI;
10926 CC = ISD::SETLE;
10927 break;
10928 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010929 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010930 Opc = X86ISD::COMI;
10931 CC = ISD::SETGT;
10932 break;
10933 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010934 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010935 Opc = X86ISD::COMI;
10936 CC = ISD::SETGE;
10937 break;
10938 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010939 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010940 Opc = X86ISD::COMI;
10941 CC = ISD::SETNE;
10942 break;
10943 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010944 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010945 Opc = X86ISD::UCOMI;
10946 CC = ISD::SETEQ;
10947 break;
10948 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010949 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010950 Opc = X86ISD::UCOMI;
10951 CC = ISD::SETLT;
10952 break;
10953 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010954 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010955 Opc = X86ISD::UCOMI;
10956 CC = ISD::SETLE;
10957 break;
10958 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010959 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010960 Opc = X86ISD::UCOMI;
10961 CC = ISD::SETGT;
10962 break;
10963 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000010964 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000010965 Opc = X86ISD::UCOMI;
10966 CC = ISD::SETGE;
10967 break;
10968 case Intrinsic::x86_sse_ucomineq_ss:
10969 case Intrinsic::x86_sse2_ucomineq_sd:
10970 Opc = X86ISD::UCOMI;
10971 CC = ISD::SETNE;
10972 break;
Evan Cheng6be2c582006-04-05 23:38:46 +000010973 }
Evan Cheng734503b2006-09-11 02:19:56 +000010974
Dan Gohman475871a2008-07-27 21:46:04 +000010975 SDValue LHS = Op.getOperand(1);
10976 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +000010977 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +000010978 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010979 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
10980 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
10981 DAG.getConstant(X86CC, MVT::i8), Cond);
10982 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +000010983 }
Craig Topper6d688152012-08-14 07:43:25 +000010984
Duncan Sands04aa4ae2011-09-23 16:10:22 +000010985 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +000010986 case Intrinsic::x86_sse2_pmulu_dq:
10987 case Intrinsic::x86_avx2_pmulu_dq:
10988 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
10989 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000010990
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000010991 // SSE2/AVX2 sub with unsigned saturation intrinsics
10992 case Intrinsic::x86_sse2_psubus_b:
10993 case Intrinsic::x86_sse2_psubus_w:
10994 case Intrinsic::x86_avx2_psubus_b:
10995 case Intrinsic::x86_avx2_psubus_w:
10996 return DAG.getNode(X86ISD::SUBUS, dl, Op.getValueType(),
10997 Op.getOperand(1), Op.getOperand(2));
10998
Craig Topper6d688152012-08-14 07:43:25 +000010999 // SSE3/AVX horizontal add/sub intrinsics
Duncan Sands04aa4ae2011-09-23 16:10:22 +000011000 case Intrinsic::x86_sse3_hadd_ps:
11001 case Intrinsic::x86_sse3_hadd_pd:
11002 case Intrinsic::x86_avx_hadd_ps_256:
11003 case Intrinsic::x86_avx_hadd_pd_256:
Duncan Sands04aa4ae2011-09-23 16:10:22 +000011004 case Intrinsic::x86_sse3_hsub_ps:
11005 case Intrinsic::x86_sse3_hsub_pd:
11006 case Intrinsic::x86_avx_hsub_ps_256:
11007 case Intrinsic::x86_avx_hsub_pd_256:
Craig Topper4bb3f342012-01-25 05:37:32 +000011008 case Intrinsic::x86_ssse3_phadd_w_128:
11009 case Intrinsic::x86_ssse3_phadd_d_128:
11010 case Intrinsic::x86_avx2_phadd_w:
11011 case Intrinsic::x86_avx2_phadd_d:
Craig Topper4bb3f342012-01-25 05:37:32 +000011012 case Intrinsic::x86_ssse3_phsub_w_128:
11013 case Intrinsic::x86_ssse3_phsub_d_128:
11014 case Intrinsic::x86_avx2_phsub_w:
Craig Topper6d688152012-08-14 07:43:25 +000011015 case Intrinsic::x86_avx2_phsub_d: {
11016 unsigned Opcode;
11017 switch (IntNo) {
11018 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
11019 case Intrinsic::x86_sse3_hadd_ps:
11020 case Intrinsic::x86_sse3_hadd_pd:
11021 case Intrinsic::x86_avx_hadd_ps_256:
11022 case Intrinsic::x86_avx_hadd_pd_256:
11023 Opcode = X86ISD::FHADD;
11024 break;
11025 case Intrinsic::x86_sse3_hsub_ps:
11026 case Intrinsic::x86_sse3_hsub_pd:
11027 case Intrinsic::x86_avx_hsub_ps_256:
11028 case Intrinsic::x86_avx_hsub_pd_256:
11029 Opcode = X86ISD::FHSUB;
11030 break;
11031 case Intrinsic::x86_ssse3_phadd_w_128:
11032 case Intrinsic::x86_ssse3_phadd_d_128:
11033 case Intrinsic::x86_avx2_phadd_w:
11034 case Intrinsic::x86_avx2_phadd_d:
11035 Opcode = X86ISD::HADD;
11036 break;
11037 case Intrinsic::x86_ssse3_phsub_w_128:
11038 case Intrinsic::x86_ssse3_phsub_d_128:
11039 case Intrinsic::x86_avx2_phsub_w:
11040 case Intrinsic::x86_avx2_phsub_d:
11041 Opcode = X86ISD::HSUB;
11042 break;
11043 }
11044 return DAG.getNode(Opcode, dl, Op.getValueType(),
Craig Topper4bb3f342012-01-25 05:37:32 +000011045 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000011046 }
11047
Benjamin Kramer739c7a82012-12-21 14:04:55 +000011048 // SSE2/SSE41/AVX2 integer max/min intrinsics.
11049 case Intrinsic::x86_sse2_pmaxu_b:
11050 case Intrinsic::x86_sse41_pmaxuw:
11051 case Intrinsic::x86_sse41_pmaxud:
11052 case Intrinsic::x86_avx2_pmaxu_b:
11053 case Intrinsic::x86_avx2_pmaxu_w:
11054 case Intrinsic::x86_avx2_pmaxu_d:
Benjamin Kramer739c7a82012-12-21 14:04:55 +000011055 case Intrinsic::x86_sse2_pminu_b:
11056 case Intrinsic::x86_sse41_pminuw:
11057 case Intrinsic::x86_sse41_pminud:
11058 case Intrinsic::x86_avx2_pminu_b:
11059 case Intrinsic::x86_avx2_pminu_w:
11060 case Intrinsic::x86_avx2_pminu_d:
Benjamin Kramer739c7a82012-12-21 14:04:55 +000011061 case Intrinsic::x86_sse41_pmaxsb:
11062 case Intrinsic::x86_sse2_pmaxs_w:
11063 case Intrinsic::x86_sse41_pmaxsd:
11064 case Intrinsic::x86_avx2_pmaxs_b:
11065 case Intrinsic::x86_avx2_pmaxs_w:
11066 case Intrinsic::x86_avx2_pmaxs_d:
Benjamin Kramer739c7a82012-12-21 14:04:55 +000011067 case Intrinsic::x86_sse41_pminsb:
11068 case Intrinsic::x86_sse2_pmins_w:
11069 case Intrinsic::x86_sse41_pminsd:
11070 case Intrinsic::x86_avx2_pmins_b:
11071 case Intrinsic::x86_avx2_pmins_w:
Craig Topper6f57f392012-12-29 17:19:06 +000011072 case Intrinsic::x86_avx2_pmins_d: {
11073 unsigned Opcode;
11074 switch (IntNo) {
11075 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
11076 case Intrinsic::x86_sse2_pmaxu_b:
11077 case Intrinsic::x86_sse41_pmaxuw:
11078 case Intrinsic::x86_sse41_pmaxud:
11079 case Intrinsic::x86_avx2_pmaxu_b:
11080 case Intrinsic::x86_avx2_pmaxu_w:
11081 case Intrinsic::x86_avx2_pmaxu_d:
11082 Opcode = X86ISD::UMAX;
11083 break;
11084 case Intrinsic::x86_sse2_pminu_b:
11085 case Intrinsic::x86_sse41_pminuw:
11086 case Intrinsic::x86_sse41_pminud:
11087 case Intrinsic::x86_avx2_pminu_b:
11088 case Intrinsic::x86_avx2_pminu_w:
11089 case Intrinsic::x86_avx2_pminu_d:
11090 Opcode = X86ISD::UMIN;
11091 break;
11092 case Intrinsic::x86_sse41_pmaxsb:
11093 case Intrinsic::x86_sse2_pmaxs_w:
11094 case Intrinsic::x86_sse41_pmaxsd:
11095 case Intrinsic::x86_avx2_pmaxs_b:
11096 case Intrinsic::x86_avx2_pmaxs_w:
11097 case Intrinsic::x86_avx2_pmaxs_d:
11098 Opcode = X86ISD::SMAX;
11099 break;
11100 case Intrinsic::x86_sse41_pminsb:
11101 case Intrinsic::x86_sse2_pmins_w:
11102 case Intrinsic::x86_sse41_pminsd:
11103 case Intrinsic::x86_avx2_pmins_b:
11104 case Intrinsic::x86_avx2_pmins_w:
11105 case Intrinsic::x86_avx2_pmins_d:
11106 Opcode = X86ISD::SMIN;
11107 break;
11108 }
11109 return DAG.getNode(Opcode, dl, Op.getValueType(),
Benjamin Kramer739c7a82012-12-21 14:04:55 +000011110 Op.getOperand(1), Op.getOperand(2));
Craig Topper6f57f392012-12-29 17:19:06 +000011111 }
Benjamin Kramer739c7a82012-12-21 14:04:55 +000011112
Craig Topper6d183e42012-12-29 16:44:25 +000011113 // SSE/SSE2/AVX floating point max/min intrinsics.
11114 case Intrinsic::x86_sse_max_ps:
11115 case Intrinsic::x86_sse2_max_pd:
11116 case Intrinsic::x86_avx_max_ps_256:
11117 case Intrinsic::x86_avx_max_pd_256:
11118 case Intrinsic::x86_sse_min_ps:
11119 case Intrinsic::x86_sse2_min_pd:
11120 case Intrinsic::x86_avx_min_ps_256:
11121 case Intrinsic::x86_avx_min_pd_256: {
11122 unsigned Opcode;
11123 switch (IntNo) {
11124 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
11125 case Intrinsic::x86_sse_max_ps:
11126 case Intrinsic::x86_sse2_max_pd:
11127 case Intrinsic::x86_avx_max_ps_256:
11128 case Intrinsic::x86_avx_max_pd_256:
11129 Opcode = X86ISD::FMAX;
11130 break;
11131 case Intrinsic::x86_sse_min_ps:
11132 case Intrinsic::x86_sse2_min_pd:
11133 case Intrinsic::x86_avx_min_ps_256:
11134 case Intrinsic::x86_avx_min_pd_256:
11135 Opcode = X86ISD::FMIN;
11136 break;
11137 }
11138 return DAG.getNode(Opcode, dl, Op.getValueType(),
11139 Op.getOperand(1), Op.getOperand(2));
11140 }
11141
Craig Topper6d688152012-08-14 07:43:25 +000011142 // AVX2 variable shift intrinsics
Craig Topper98fc7292011-11-19 17:46:46 +000011143 case Intrinsic::x86_avx2_psllv_d:
11144 case Intrinsic::x86_avx2_psllv_q:
11145 case Intrinsic::x86_avx2_psllv_d_256:
11146 case Intrinsic::x86_avx2_psllv_q_256:
Craig Topper98fc7292011-11-19 17:46:46 +000011147 case Intrinsic::x86_avx2_psrlv_d:
11148 case Intrinsic::x86_avx2_psrlv_q:
11149 case Intrinsic::x86_avx2_psrlv_d_256:
11150 case Intrinsic::x86_avx2_psrlv_q_256:
Craig Topper98fc7292011-11-19 17:46:46 +000011151 case Intrinsic::x86_avx2_psrav_d:
Craig Topper6d688152012-08-14 07:43:25 +000011152 case Intrinsic::x86_avx2_psrav_d_256: {
11153 unsigned Opcode;
11154 switch (IntNo) {
11155 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
11156 case Intrinsic::x86_avx2_psllv_d:
11157 case Intrinsic::x86_avx2_psllv_q:
11158 case Intrinsic::x86_avx2_psllv_d_256:
11159 case Intrinsic::x86_avx2_psllv_q_256:
11160 Opcode = ISD::SHL;
11161 break;
11162 case Intrinsic::x86_avx2_psrlv_d:
11163 case Intrinsic::x86_avx2_psrlv_q:
11164 case Intrinsic::x86_avx2_psrlv_d_256:
11165 case Intrinsic::x86_avx2_psrlv_q_256:
11166 Opcode = ISD::SRL;
11167 break;
11168 case Intrinsic::x86_avx2_psrav_d:
11169 case Intrinsic::x86_avx2_psrav_d_256:
11170 Opcode = ISD::SRA;
11171 break;
11172 }
11173 return DAG.getNode(Opcode, dl, Op.getValueType(),
11174 Op.getOperand(1), Op.getOperand(2));
11175 }
11176
Craig Topper969ba282012-01-25 06:43:11 +000011177 case Intrinsic::x86_ssse3_pshuf_b_128:
11178 case Intrinsic::x86_avx2_pshuf_b:
11179 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
11180 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000011181
Craig Topper969ba282012-01-25 06:43:11 +000011182 case Intrinsic::x86_ssse3_psign_b_128:
11183 case Intrinsic::x86_ssse3_psign_w_128:
11184 case Intrinsic::x86_ssse3_psign_d_128:
11185 case Intrinsic::x86_avx2_psign_b:
11186 case Intrinsic::x86_avx2_psign_w:
11187 case Intrinsic::x86_avx2_psign_d:
11188 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
11189 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000011190
Craig Toppere566cd02012-01-26 07:18:03 +000011191 case Intrinsic::x86_sse41_insertps:
11192 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
11193 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper6d688152012-08-14 07:43:25 +000011194
Craig Toppere566cd02012-01-26 07:18:03 +000011195 case Intrinsic::x86_avx_vperm2f128_ps_256:
11196 case Intrinsic::x86_avx_vperm2f128_pd_256:
11197 case Intrinsic::x86_avx_vperm2f128_si_256:
11198 case Intrinsic::x86_avx2_vperm2i128:
11199 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
11200 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper6d688152012-08-14 07:43:25 +000011201
Craig Topperffa6c402012-04-16 07:13:00 +000011202 case Intrinsic::x86_avx2_permd:
11203 case Intrinsic::x86_avx2_permps:
11204 // Operands intentionally swapped. Mask is last operand to intrinsic,
11205 // but second operand for node/intruction.
11206 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
11207 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +000011208
Craig Topper22d8f0d2012-12-29 18:18:20 +000011209 case Intrinsic::x86_sse_sqrt_ps:
11210 case Intrinsic::x86_sse2_sqrt_pd:
11211 case Intrinsic::x86_avx_sqrt_ps_256:
11212 case Intrinsic::x86_avx_sqrt_pd_256:
11213 return DAG.getNode(ISD::FSQRT, dl, Op.getValueType(), Op.getOperand(1));
11214
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011215 // ptest and testp intrinsics. The intrinsic these come from are designed to
11216 // return an integer value, not just an instruction so lower it to the ptest
11217 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +000011218 case Intrinsic::x86_sse41_ptestz:
11219 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011220 case Intrinsic::x86_sse41_ptestnzc:
11221 case Intrinsic::x86_avx_ptestz_256:
11222 case Intrinsic::x86_avx_ptestc_256:
11223 case Intrinsic::x86_avx_ptestnzc_256:
11224 case Intrinsic::x86_avx_vtestz_ps:
11225 case Intrinsic::x86_avx_vtestc_ps:
11226 case Intrinsic::x86_avx_vtestnzc_ps:
11227 case Intrinsic::x86_avx_vtestz_pd:
11228 case Intrinsic::x86_avx_vtestc_pd:
11229 case Intrinsic::x86_avx_vtestnzc_pd:
11230 case Intrinsic::x86_avx_vtestz_ps_256:
11231 case Intrinsic::x86_avx_vtestc_ps_256:
11232 case Intrinsic::x86_avx_vtestnzc_ps_256:
11233 case Intrinsic::x86_avx_vtestz_pd_256:
11234 case Intrinsic::x86_avx_vtestc_pd_256:
11235 case Intrinsic::x86_avx_vtestnzc_pd_256: {
11236 bool IsTestPacked = false;
Craig Topper6d688152012-08-14 07:43:25 +000011237 unsigned X86CC;
Eric Christopher71c67532009-07-29 00:28:05 +000011238 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +000011239 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011240 case Intrinsic::x86_avx_vtestz_ps:
11241 case Intrinsic::x86_avx_vtestz_pd:
11242 case Intrinsic::x86_avx_vtestz_ps_256:
11243 case Intrinsic::x86_avx_vtestz_pd_256:
11244 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +000011245 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011246 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +000011247 // ZF = 1
11248 X86CC = X86::COND_E;
11249 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011250 case Intrinsic::x86_avx_vtestc_ps:
11251 case Intrinsic::x86_avx_vtestc_pd:
11252 case Intrinsic::x86_avx_vtestc_ps_256:
11253 case Intrinsic::x86_avx_vtestc_pd_256:
11254 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +000011255 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011256 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +000011257 // CF = 1
11258 X86CC = X86::COND_B;
11259 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011260 case Intrinsic::x86_avx_vtestnzc_ps:
11261 case Intrinsic::x86_avx_vtestnzc_pd:
11262 case Intrinsic::x86_avx_vtestnzc_ps_256:
11263 case Intrinsic::x86_avx_vtestnzc_pd_256:
11264 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +000011265 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011266 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +000011267 // ZF and CF = 0
11268 X86CC = X86::COND_A;
11269 break;
11270 }
Eric Christopherfd179292009-08-27 18:07:15 +000011271
Eric Christopher71c67532009-07-29 00:28:05 +000011272 SDValue LHS = Op.getOperand(1);
11273 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011274 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
11275 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +000011276 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
11277 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
11278 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +000011279 }
Evan Cheng5759f972008-05-04 09:15:50 +000011280
Craig Topper80e46362012-01-23 06:16:53 +000011281 // SSE/AVX shift intrinsics
11282 case Intrinsic::x86_sse2_psll_w:
11283 case Intrinsic::x86_sse2_psll_d:
11284 case Intrinsic::x86_sse2_psll_q:
11285 case Intrinsic::x86_avx2_psll_w:
11286 case Intrinsic::x86_avx2_psll_d:
11287 case Intrinsic::x86_avx2_psll_q:
Craig Topper80e46362012-01-23 06:16:53 +000011288 case Intrinsic::x86_sse2_psrl_w:
11289 case Intrinsic::x86_sse2_psrl_d:
11290 case Intrinsic::x86_sse2_psrl_q:
11291 case Intrinsic::x86_avx2_psrl_w:
11292 case Intrinsic::x86_avx2_psrl_d:
11293 case Intrinsic::x86_avx2_psrl_q:
Craig Topper80e46362012-01-23 06:16:53 +000011294 case Intrinsic::x86_sse2_psra_w:
11295 case Intrinsic::x86_sse2_psra_d:
11296 case Intrinsic::x86_avx2_psra_w:
Craig Topper6d688152012-08-14 07:43:25 +000011297 case Intrinsic::x86_avx2_psra_d: {
11298 unsigned Opcode;
11299 switch (IntNo) {
11300 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
11301 case Intrinsic::x86_sse2_psll_w:
11302 case Intrinsic::x86_sse2_psll_d:
11303 case Intrinsic::x86_sse2_psll_q:
11304 case Intrinsic::x86_avx2_psll_w:
11305 case Intrinsic::x86_avx2_psll_d:
11306 case Intrinsic::x86_avx2_psll_q:
11307 Opcode = X86ISD::VSHL;
11308 break;
11309 case Intrinsic::x86_sse2_psrl_w:
11310 case Intrinsic::x86_sse2_psrl_d:
11311 case Intrinsic::x86_sse2_psrl_q:
11312 case Intrinsic::x86_avx2_psrl_w:
11313 case Intrinsic::x86_avx2_psrl_d:
11314 case Intrinsic::x86_avx2_psrl_q:
11315 Opcode = X86ISD::VSRL;
11316 break;
11317 case Intrinsic::x86_sse2_psra_w:
11318 case Intrinsic::x86_sse2_psra_d:
11319 case Intrinsic::x86_avx2_psra_w:
11320 case Intrinsic::x86_avx2_psra_d:
11321 Opcode = X86ISD::VSRA;
11322 break;
11323 }
11324 return DAG.getNode(Opcode, dl, Op.getValueType(),
Craig Topper80e46362012-01-23 06:16:53 +000011325 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000011326 }
11327
11328 // SSE/AVX immediate shift intrinsics
Evan Cheng5759f972008-05-04 09:15:50 +000011329 case Intrinsic::x86_sse2_pslli_w:
11330 case Intrinsic::x86_sse2_pslli_d:
11331 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +000011332 case Intrinsic::x86_avx2_pslli_w:
11333 case Intrinsic::x86_avx2_pslli_d:
11334 case Intrinsic::x86_avx2_pslli_q:
Evan Cheng5759f972008-05-04 09:15:50 +000011335 case Intrinsic::x86_sse2_psrli_w:
11336 case Intrinsic::x86_sse2_psrli_d:
11337 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +000011338 case Intrinsic::x86_avx2_psrli_w:
11339 case Intrinsic::x86_avx2_psrli_d:
11340 case Intrinsic::x86_avx2_psrli_q:
Evan Cheng5759f972008-05-04 09:15:50 +000011341 case Intrinsic::x86_sse2_psrai_w:
11342 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +000011343 case Intrinsic::x86_avx2_psrai_w:
Craig Topper6d688152012-08-14 07:43:25 +000011344 case Intrinsic::x86_avx2_psrai_d: {
11345 unsigned Opcode;
11346 switch (IntNo) {
11347 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
11348 case Intrinsic::x86_sse2_pslli_w:
11349 case Intrinsic::x86_sse2_pslli_d:
11350 case Intrinsic::x86_sse2_pslli_q:
11351 case Intrinsic::x86_avx2_pslli_w:
11352 case Intrinsic::x86_avx2_pslli_d:
11353 case Intrinsic::x86_avx2_pslli_q:
11354 Opcode = X86ISD::VSHLI;
11355 break;
11356 case Intrinsic::x86_sse2_psrli_w:
11357 case Intrinsic::x86_sse2_psrli_d:
11358 case Intrinsic::x86_sse2_psrli_q:
11359 case Intrinsic::x86_avx2_psrli_w:
11360 case Intrinsic::x86_avx2_psrli_d:
11361 case Intrinsic::x86_avx2_psrli_q:
11362 Opcode = X86ISD::VSRLI;
11363 break;
11364 case Intrinsic::x86_sse2_psrai_w:
11365 case Intrinsic::x86_sse2_psrai_d:
11366 case Intrinsic::x86_avx2_psrai_w:
11367 case Intrinsic::x86_avx2_psrai_d:
11368 Opcode = X86ISD::VSRAI;
11369 break;
11370 }
11371 return getTargetVShiftNode(Opcode, dl, Op.getValueType(),
Craig Topper80e46362012-01-23 06:16:53 +000011372 Op.getOperand(1), Op.getOperand(2), DAG);
Craig Topper6d688152012-08-14 07:43:25 +000011373 }
11374
Craig Topper4feb6472012-08-06 06:22:36 +000011375 case Intrinsic::x86_sse42_pcmpistria128:
11376 case Intrinsic::x86_sse42_pcmpestria128:
11377 case Intrinsic::x86_sse42_pcmpistric128:
11378 case Intrinsic::x86_sse42_pcmpestric128:
11379 case Intrinsic::x86_sse42_pcmpistrio128:
11380 case Intrinsic::x86_sse42_pcmpestrio128:
11381 case Intrinsic::x86_sse42_pcmpistris128:
11382 case Intrinsic::x86_sse42_pcmpestris128:
11383 case Intrinsic::x86_sse42_pcmpistriz128:
11384 case Intrinsic::x86_sse42_pcmpestriz128: {
11385 unsigned Opcode;
11386 unsigned X86CC;
11387 switch (IntNo) {
11388 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
11389 case Intrinsic::x86_sse42_pcmpistria128:
11390 Opcode = X86ISD::PCMPISTRI;
11391 X86CC = X86::COND_A;
11392 break;
11393 case Intrinsic::x86_sse42_pcmpestria128:
11394 Opcode = X86ISD::PCMPESTRI;
11395 X86CC = X86::COND_A;
11396 break;
11397 case Intrinsic::x86_sse42_pcmpistric128:
11398 Opcode = X86ISD::PCMPISTRI;
11399 X86CC = X86::COND_B;
11400 break;
11401 case Intrinsic::x86_sse42_pcmpestric128:
11402 Opcode = X86ISD::PCMPESTRI;
11403 X86CC = X86::COND_B;
11404 break;
11405 case Intrinsic::x86_sse42_pcmpistrio128:
11406 Opcode = X86ISD::PCMPISTRI;
11407 X86CC = X86::COND_O;
11408 break;
11409 case Intrinsic::x86_sse42_pcmpestrio128:
11410 Opcode = X86ISD::PCMPESTRI;
11411 X86CC = X86::COND_O;
11412 break;
11413 case Intrinsic::x86_sse42_pcmpistris128:
11414 Opcode = X86ISD::PCMPISTRI;
11415 X86CC = X86::COND_S;
11416 break;
11417 case Intrinsic::x86_sse42_pcmpestris128:
11418 Opcode = X86ISD::PCMPESTRI;
11419 X86CC = X86::COND_S;
11420 break;
11421 case Intrinsic::x86_sse42_pcmpistriz128:
11422 Opcode = X86ISD::PCMPISTRI;
11423 X86CC = X86::COND_E;
11424 break;
11425 case Intrinsic::x86_sse42_pcmpestriz128:
11426 Opcode = X86ISD::PCMPESTRI;
11427 X86CC = X86::COND_E;
11428 break;
11429 }
Craig Topper20b46b02013-08-06 04:12:40 +000011430 SmallVector<SDValue, 5> NewOps(Op->op_begin()+1, Op->op_end());
Craig Topper4feb6472012-08-06 06:22:36 +000011431 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
11432 SDValue PCMP = DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
11433 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
11434 DAG.getConstant(X86CC, MVT::i8),
11435 SDValue(PCMP.getNode(), 1));
11436 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
11437 }
Craig Topper6d688152012-08-14 07:43:25 +000011438
Craig Topper4feb6472012-08-06 06:22:36 +000011439 case Intrinsic::x86_sse42_pcmpistri128:
11440 case Intrinsic::x86_sse42_pcmpestri128: {
11441 unsigned Opcode;
11442 if (IntNo == Intrinsic::x86_sse42_pcmpistri128)
11443 Opcode = X86ISD::PCMPISTRI;
11444 else
11445 Opcode = X86ISD::PCMPESTRI;
11446
Craig Topper20b46b02013-08-06 04:12:40 +000011447 SmallVector<SDValue, 5> NewOps(Op->op_begin()+1, Op->op_end());
Craig Topper4feb6472012-08-06 06:22:36 +000011448 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
11449 return DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
11450 }
Craig Topper0e292372012-08-24 04:03:22 +000011451 case Intrinsic::x86_fma_vfmadd_ps:
11452 case Intrinsic::x86_fma_vfmadd_pd:
11453 case Intrinsic::x86_fma_vfmsub_ps:
11454 case Intrinsic::x86_fma_vfmsub_pd:
11455 case Intrinsic::x86_fma_vfnmadd_ps:
11456 case Intrinsic::x86_fma_vfnmadd_pd:
11457 case Intrinsic::x86_fma_vfnmsub_ps:
11458 case Intrinsic::x86_fma_vfnmsub_pd:
11459 case Intrinsic::x86_fma_vfmaddsub_ps:
11460 case Intrinsic::x86_fma_vfmaddsub_pd:
11461 case Intrinsic::x86_fma_vfmsubadd_ps:
11462 case Intrinsic::x86_fma_vfmsubadd_pd:
11463 case Intrinsic::x86_fma_vfmadd_ps_256:
11464 case Intrinsic::x86_fma_vfmadd_pd_256:
11465 case Intrinsic::x86_fma_vfmsub_ps_256:
11466 case Intrinsic::x86_fma_vfmsub_pd_256:
11467 case Intrinsic::x86_fma_vfnmadd_ps_256:
11468 case Intrinsic::x86_fma_vfnmadd_pd_256:
11469 case Intrinsic::x86_fma_vfnmsub_ps_256:
11470 case Intrinsic::x86_fma_vfnmsub_pd_256:
11471 case Intrinsic::x86_fma_vfmaddsub_ps_256:
11472 case Intrinsic::x86_fma_vfmaddsub_pd_256:
11473 case Intrinsic::x86_fma_vfmsubadd_ps_256:
11474 case Intrinsic::x86_fma_vfmsubadd_pd_256: {
Craig Topper0e292372012-08-24 04:03:22 +000011475 unsigned Opc;
11476 switch (IntNo) {
11477 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
11478 case Intrinsic::x86_fma_vfmadd_ps:
11479 case Intrinsic::x86_fma_vfmadd_pd:
11480 case Intrinsic::x86_fma_vfmadd_ps_256:
11481 case Intrinsic::x86_fma_vfmadd_pd_256:
11482 Opc = X86ISD::FMADD;
11483 break;
11484 case Intrinsic::x86_fma_vfmsub_ps:
11485 case Intrinsic::x86_fma_vfmsub_pd:
11486 case Intrinsic::x86_fma_vfmsub_ps_256:
11487 case Intrinsic::x86_fma_vfmsub_pd_256:
11488 Opc = X86ISD::FMSUB;
11489 break;
11490 case Intrinsic::x86_fma_vfnmadd_ps:
11491 case Intrinsic::x86_fma_vfnmadd_pd:
11492 case Intrinsic::x86_fma_vfnmadd_ps_256:
11493 case Intrinsic::x86_fma_vfnmadd_pd_256:
11494 Opc = X86ISD::FNMADD;
11495 break;
11496 case Intrinsic::x86_fma_vfnmsub_ps:
11497 case Intrinsic::x86_fma_vfnmsub_pd:
11498 case Intrinsic::x86_fma_vfnmsub_ps_256:
11499 case Intrinsic::x86_fma_vfnmsub_pd_256:
11500 Opc = X86ISD::FNMSUB;
11501 break;
11502 case Intrinsic::x86_fma_vfmaddsub_ps:
11503 case Intrinsic::x86_fma_vfmaddsub_pd:
11504 case Intrinsic::x86_fma_vfmaddsub_ps_256:
11505 case Intrinsic::x86_fma_vfmaddsub_pd_256:
11506 Opc = X86ISD::FMADDSUB;
11507 break;
11508 case Intrinsic::x86_fma_vfmsubadd_ps:
11509 case Intrinsic::x86_fma_vfmsubadd_pd:
11510 case Intrinsic::x86_fma_vfmsubadd_ps_256:
11511 case Intrinsic::x86_fma_vfmsubadd_pd_256:
11512 Opc = X86ISD::FMSUBADD;
11513 break;
11514 }
11515
11516 return DAG.getNode(Opc, dl, Op.getValueType(), Op.getOperand(1),
11517 Op.getOperand(2), Op.getOperand(3));
11518 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +000011519 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000011520}
Evan Cheng72261582005-12-20 06:22:03 +000011521
Craig Topper55b24052012-09-11 06:15:32 +000011522static SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000011523 SDLoc dl(Op);
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011524 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
11525 switch (IntNo) {
11526 default: return SDValue(); // Don't custom lower most intrinsics.
11527
Michael Liaoc26392a2013-03-28 23:41:26 +000011528 // RDRAND/RDSEED intrinsics.
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011529 case Intrinsic::x86_rdrand_16:
11530 case Intrinsic::x86_rdrand_32:
Michael Liaoc26392a2013-03-28 23:41:26 +000011531 case Intrinsic::x86_rdrand_64:
11532 case Intrinsic::x86_rdseed_16:
11533 case Intrinsic::x86_rdseed_32:
11534 case Intrinsic::x86_rdseed_64: {
11535 unsigned Opcode = (IntNo == Intrinsic::x86_rdseed_16 ||
11536 IntNo == Intrinsic::x86_rdseed_32 ||
11537 IntNo == Intrinsic::x86_rdseed_64) ? X86ISD::RDSEED :
11538 X86ISD::RDRAND;
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011539 // Emit the node with the right value type.
Benjamin Kramerfeae00a2012-07-12 18:14:57 +000011540 SDVTList VTs = DAG.getVTList(Op->getValueType(0), MVT::Glue, MVT::Other);
Michael Liaoc26392a2013-03-28 23:41:26 +000011541 SDValue Result = DAG.getNode(Opcode, dl, VTs, Op.getOperand(0));
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011542
Michael Liaoc26392a2013-03-28 23:41:26 +000011543 // If the value returned by RDRAND/RDSEED was valid (CF=1), return 1.
11544 // Otherwise return the value from Rand, which is always 0, casted to i32.
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011545 SDValue Ops[] = { DAG.getZExtOrTrunc(Result, dl, Op->getValueType(1)),
11546 DAG.getConstant(1, Op->getValueType(1)),
11547 DAG.getConstant(X86::COND_B, MVT::i32),
11548 SDValue(Result.getNode(), 1) };
11549 SDValue isValid = DAG.getNode(X86ISD::CMOV, dl,
11550 DAG.getVTList(Op->getValueType(1), MVT::Glue),
Michael Liao0ee17002013-04-19 04:03:37 +000011551 Ops, array_lengthof(Ops));
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011552
11553 // Return { result, isValid, chain }.
11554 return DAG.getNode(ISD::MERGE_VALUES, dl, Op->getVTList(), Result, isValid,
Benjamin Kramerfeae00a2012-07-12 18:14:57 +000011555 SDValue(Result.getNode(), 2));
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011556 }
Michael Liaof8fd8832013-03-26 22:47:01 +000011557
11558 // XTEST intrinsics.
11559 case Intrinsic::x86_xtest: {
11560 SDVTList VTs = DAG.getVTList(Op->getValueType(0), MVT::Other);
11561 SDValue InTrans = DAG.getNode(X86ISD::XTEST, dl, VTs, Op.getOperand(0));
11562 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
11563 DAG.getConstant(X86::COND_NE, MVT::i8),
11564 InTrans);
11565 SDValue Ret = DAG.getNode(ISD::ZERO_EXTEND, dl, Op->getValueType(0), SetCC);
11566 return DAG.getNode(ISD::MERGE_VALUES, dl, Op->getVTList(),
11567 Ret, SDValue(InTrans.getNode(), 1));
11568 }
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011569 }
11570}
11571
Dan Gohmand858e902010-04-17 15:26:15 +000011572SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
11573 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +000011574 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
11575 MFI->setReturnAddressIsTaken(true);
11576
Bill Wendling64e87322009-01-16 19:25:27 +000011577 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +000011578 SDLoc dl(Op);
Michael Liaoaa3c2c02012-10-25 06:29:14 +000011579 EVT PtrVT = getPointerTy();
Bill Wendling64e87322009-01-16 19:25:27 +000011580
11581 if (Depth > 0) {
11582 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
Bill Wendlinga5e5ba62013-06-07 21:00:34 +000011583 const X86RegisterInfo *RegInfo =
11584 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
11585 SDValue Offset = DAG.getConstant(RegInfo->getSlotSize(), PtrVT);
Michael Liaoaa3c2c02012-10-25 06:29:14 +000011586 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
11587 DAG.getNode(ISD::ADD, dl, PtrVT,
Dale Johannesene4d209d2009-02-03 20:21:25 +000011588 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +000011589 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +000011590 }
11591
11592 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +000011593 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Michael Liaoaa3c2c02012-10-25 06:29:14 +000011594 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000011595 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +000011596}
11597
Dan Gohmand858e902010-04-17 15:26:15 +000011598SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +000011599 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
11600 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +000011601
Owen Andersone50ed302009-08-10 22:56:29 +000011602 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000011603 SDLoc dl(Op); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +000011604 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Bill Wendlinga5e5ba62013-06-07 21:00:34 +000011605 const X86RegisterInfo *RegInfo =
11606 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Michael Liaob9cca132013-05-02 08:21:56 +000011607 unsigned FrameReg = RegInfo->getFrameRegister(DAG.getMachineFunction());
11608 assert(((FrameReg == X86::RBP && VT == MVT::i64) ||
Michael Liao299eb2e2013-05-02 09:22:04 +000011609 (FrameReg == X86::EBP && VT == MVT::i32)) &&
11610 "Invalid Frame Register!");
Dale Johannesendd64c412009-02-04 00:33:20 +000011611 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +000011612 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +000011613 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
11614 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000011615 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +000011616 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +000011617}
11618
Dan Gohman475871a2008-07-27 21:46:04 +000011619SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000011620 SelectionDAG &DAG) const {
Bill Wendlinga5e5ba62013-06-07 21:00:34 +000011621 const X86RegisterInfo *RegInfo =
11622 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Michael Liaoaa3c2c02012-10-25 06:29:14 +000011623 return DAG.getIntPtrConstant(2 * RegInfo->getSlotSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011624}
11625
Dan Gohmand858e902010-04-17 15:26:15 +000011626SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000011627 SDValue Chain = Op.getOperand(0);
11628 SDValue Offset = Op.getOperand(1);
11629 SDValue Handler = Op.getOperand(2);
Andrew Trickac6d9be2013-05-25 02:42:55 +000011630 SDLoc dl (Op);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011631
Michael Liaodb7da202013-05-02 09:18:38 +000011632 EVT PtrVT = getPointerTy();
Bill Wendlinga5e5ba62013-06-07 21:00:34 +000011633 const X86RegisterInfo *RegInfo =
11634 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Michael Liaodb7da202013-05-02 09:18:38 +000011635 unsigned FrameReg = RegInfo->getFrameRegister(DAG.getMachineFunction());
11636 assert(((FrameReg == X86::RBP && PtrVT == MVT::i64) ||
11637 (FrameReg == X86::EBP && PtrVT == MVT::i32)) &&
11638 "Invalid Frame Register!");
11639 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, PtrVT);
11640 unsigned StoreAddrReg = (PtrVT == MVT::i64) ? X86::RCX : X86::ECX;
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011641
Michael Liaodb7da202013-05-02 09:18:38 +000011642 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, PtrVT, Frame,
Michael Liao299eb2e2013-05-02 09:22:04 +000011643 DAG.getIntPtrConstant(RegInfo->getSlotSize()));
Michael Liaodb7da202013-05-02 09:18:38 +000011644 StoreAddr = DAG.getNode(ISD::ADD, dl, PtrVT, StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +000011645 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
11646 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +000011647 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011648
Michael Liaodb7da202013-05-02 09:18:38 +000011649 return DAG.getNode(X86ISD::EH_RETURN, dl, MVT::Other, Chain,
11650 DAG.getRegister(StoreAddrReg, PtrVT));
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011651}
11652
Michael Liao6c0e04c2012-10-15 22:39:43 +000011653SDValue X86TargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
11654 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +000011655 SDLoc DL(Op);
Michael Liao6c0e04c2012-10-15 22:39:43 +000011656 return DAG.getNode(X86ISD::EH_SJLJ_SETJMP, DL,
11657 DAG.getVTList(MVT::i32, MVT::Other),
11658 Op.getOperand(0), Op.getOperand(1));
11659}
11660
11661SDValue X86TargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
11662 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +000011663 SDLoc DL(Op);
Michael Liao6c0e04c2012-10-15 22:39:43 +000011664 return DAG.getNode(X86ISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
11665 Op.getOperand(0), Op.getOperand(1));
11666}
11667
Craig Topper55b24052012-09-11 06:15:32 +000011668static SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
Duncan Sands4a544a72011-09-06 13:37:06 +000011669 return Op.getOperand(0);
11670}
11671
11672SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
11673 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000011674 SDValue Root = Op.getOperand(0);
11675 SDValue Trmp = Op.getOperand(1); // trampoline
11676 SDValue FPtr = Op.getOperand(2); // nested function
11677 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickac6d9be2013-05-25 02:42:55 +000011678 SDLoc dl (Op);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011679
Dan Gohman69de1932008-02-06 22:27:42 +000011680 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Michael Liao7abf67a2012-10-04 19:50:43 +000011681 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
Duncan Sandsb116fac2007-07-27 20:02:49 +000011682
11683 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +000011684 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +000011685
11686 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +000011687 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
11688 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +000011689
Michael Liao7abf67a2012-10-04 19:50:43 +000011690 const unsigned char N86R10 = TRI->getEncodingValue(X86::R10) & 0x7;
11691 const unsigned char N86R11 = TRI->getEncodingValue(X86::R11) & 0x7;
Duncan Sands339e14f2008-01-16 22:55:25 +000011692
11693 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
11694
11695 // Load the pointer to the nested function into R11.
11696 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +000011697 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +000011698 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000011699 Addr, MachinePointerInfo(TrmpAddr),
11700 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000011701
Owen Anderson825b72b2009-08-11 20:47:22 +000011702 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
11703 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000011704 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
11705 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +000011706 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000011707
11708 // Load the 'nest' parameter value into R10.
11709 // R10 is specified in X86CallingConv.td
11710 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +000011711 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
11712 DAG.getConstant(10, MVT::i64));
11713 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000011714 Addr, MachinePointerInfo(TrmpAddr, 10),
11715 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000011716
Owen Anderson825b72b2009-08-11 20:47:22 +000011717 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
11718 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000011719 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
11720 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +000011721 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000011722
11723 // Jump to the nested function.
11724 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +000011725 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
11726 DAG.getConstant(20, MVT::i64));
11727 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000011728 Addr, MachinePointerInfo(TrmpAddr, 20),
11729 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000011730
11731 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +000011732 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
11733 DAG.getConstant(22, MVT::i64));
11734 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011735 MachinePointerInfo(TrmpAddr, 22),
11736 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000011737
Duncan Sands4a544a72011-09-06 13:37:06 +000011738 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011739 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +000011740 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +000011741 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +000011742 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +000011743 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +000011744
11745 switch (CC) {
11746 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000011747 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +000011748 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +000011749 case CallingConv::X86_StdCall: {
11750 // Pass 'nest' parameter in ECX.
11751 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000011752 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000011753
11754 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011755 FunctionType *FTy = Func->getFunctionType();
Bill Wendling99faa3b2012-12-07 23:16:57 +000011756 const AttributeSet &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +000011757
Chris Lattner58d74912008-03-12 17:45:29 +000011758 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +000011759 unsigned InRegCount = 0;
11760 unsigned Idx = 1;
11761
11762 for (FunctionType::param_iterator I = FTy->param_begin(),
11763 E = FTy->param_end(); I != E; ++I, ++Idx)
Bill Wendling94e94b32012-12-30 13:50:49 +000011764 if (Attrs.hasAttribute(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +000011765 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000011766 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +000011767
11768 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +000011769 report_fatal_error("Nest register in use - reduce number of inreg"
11770 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +000011771 }
11772 }
11773 break;
11774 }
11775 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +000011776 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +000011777 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +000011778 // Pass 'nest' parameter in EAX.
11779 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000011780 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000011781 break;
11782 }
11783
Dan Gohman475871a2008-07-27 21:46:04 +000011784 SDValue OutChains[4];
11785 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +000011786
Owen Anderson825b72b2009-08-11 20:47:22 +000011787 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
11788 DAG.getConstant(10, MVT::i32));
11789 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011790
Chris Lattnera62fe662010-02-05 19:20:30 +000011791 // This is storing the opcode for MOV32ri.
11792 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Michael Liao7abf67a2012-10-04 19:50:43 +000011793 const unsigned char N86Reg = TRI->getEncodingValue(NestReg) & 0x7;
Scott Michelfdc40a02009-02-17 22:15:04 +000011794 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000011795 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +000011796 Trmp, MachinePointerInfo(TrmpAddr),
11797 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011798
Owen Anderson825b72b2009-08-11 20:47:22 +000011799 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
11800 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000011801 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
11802 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000011803 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011804
Chris Lattnera62fe662010-02-05 19:20:30 +000011805 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000011806 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
11807 DAG.getConstant(5, MVT::i32));
11808 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011809 MachinePointerInfo(TrmpAddr, 5),
11810 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011811
Owen Anderson825b72b2009-08-11 20:47:22 +000011812 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
11813 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000011814 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
11815 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000011816 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011817
Duncan Sands4a544a72011-09-06 13:37:06 +000011818 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000011819 }
11820}
11821
Dan Gohmand858e902010-04-17 15:26:15 +000011822SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
11823 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011824 /*
11825 The rounding mode is in bits 11:10 of FPSR, and has the following
11826 settings:
11827 00 Round to nearest
11828 01 Round to -inf
11829 10 Round to +inf
11830 11 Round to 0
11831
11832 FLT_ROUNDS, on the other hand, expects the following:
11833 -1 Undefined
11834 0 Round to 0
11835 1 Round to nearest
11836 2 Round to +inf
11837 3 Round to -inf
11838
11839 To perform the conversion, we do:
11840 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
11841 */
11842
11843 MachineFunction &MF = DAG.getMachineFunction();
11844 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000011845 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011846 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000011847 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000011848 SDLoc DL(Op);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011849
11850 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000011851 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000011852 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011853
Chris Lattner2156b792010-09-22 01:11:26 +000011854 MachineMemOperand *MMO =
11855 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
11856 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000011857
Chris Lattner2156b792010-09-22 01:11:26 +000011858 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
11859 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
11860 DAG.getVTList(MVT::Other),
Michael Liao0ee17002013-04-19 04:03:37 +000011861 Ops, array_lengthof(Ops), MVT::i16,
11862 MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011863
11864 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000011865 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000011866 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011867
11868 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000011869 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000011870 DAG.getNode(ISD::SRL, DL, MVT::i16,
11871 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000011872 CWD, DAG.getConstant(0x800, MVT::i16)),
11873 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000011874 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000011875 DAG.getNode(ISD::SRL, DL, MVT::i16,
11876 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000011877 CWD, DAG.getConstant(0x400, MVT::i16)),
11878 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011879
Dan Gohman475871a2008-07-27 21:46:04 +000011880 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000011881 DAG.getNode(ISD::AND, DL, MVT::i16,
11882 DAG.getNode(ISD::ADD, DL, MVT::i16,
11883 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000011884 DAG.getConstant(1, MVT::i16)),
11885 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011886
Duncan Sands83ec4b62008-06-06 12:08:01 +000011887 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000011888 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011889}
11890
Craig Topper55b24052012-09-11 06:15:32 +000011891static SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000011892 EVT VT = Op.getValueType();
11893 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011894 unsigned NumBits = VT.getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +000011895 SDLoc dl(Op);
Evan Cheng18efe262007-12-14 02:13:44 +000011896
11897 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011898 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000011899 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000011900 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000011901 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000011902 }
Evan Cheng18efe262007-12-14 02:13:44 +000011903
Evan Cheng152804e2007-12-14 08:30:15 +000011904 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000011905 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011906 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000011907
11908 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000011909 SDValue Ops[] = {
11910 Op,
11911 DAG.getConstant(NumBits+NumBits-1, OpVT),
11912 DAG.getConstant(X86::COND_E, MVT::i8),
11913 Op.getValue(1)
11914 };
11915 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000011916
11917 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000011918 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000011919
Owen Anderson825b72b2009-08-11 20:47:22 +000011920 if (VT == MVT::i8)
11921 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000011922 return Op;
11923}
11924
Craig Topper55b24052012-09-11 06:15:32 +000011925static SDValue LowerCTLZ_ZERO_UNDEF(SDValue Op, SelectionDAG &DAG) {
Chandler Carruthacc068e2011-12-24 10:55:54 +000011926 EVT VT = Op.getValueType();
11927 EVT OpVT = VT;
11928 unsigned NumBits = VT.getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +000011929 SDLoc dl(Op);
Chandler Carruthacc068e2011-12-24 10:55:54 +000011930
11931 Op = Op.getOperand(0);
11932 if (VT == MVT::i8) {
11933 // Zero extend to i32 since there is not an i8 bsr.
11934 OpVT = MVT::i32;
11935 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
11936 }
11937
11938 // Issue a bsr (scan bits in reverse).
11939 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
11940 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
11941
11942 // And xor with NumBits-1.
11943 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
11944
11945 if (VT == MVT::i8)
11946 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
11947 return Op;
11948}
11949
Craig Topper55b24052012-09-11 06:15:32 +000011950static SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000011951 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000011952 unsigned NumBits = VT.getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +000011953 SDLoc dl(Op);
Evan Cheng18efe262007-12-14 02:13:44 +000011954 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000011955
11956 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000011957 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011958 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000011959
11960 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000011961 SDValue Ops[] = {
11962 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000011963 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000011964 DAG.getConstant(X86::COND_E, MVT::i8),
11965 Op.getValue(1)
11966 };
Chandler Carruth77821022011-12-24 12:12:34 +000011967 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000011968}
11969
Craig Topper13894fa2011-08-24 06:14:18 +000011970// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
11971// ones, and then concatenate the result back.
11972static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000011973 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000011974
Craig Topper7a9a28b2012-08-12 02:23:29 +000011975 assert(VT.is256BitVector() && VT.isInteger() &&
Craig Topper13894fa2011-08-24 06:14:18 +000011976 "Unsupported value type for operation");
11977
Craig Topper66ddd152012-04-27 22:54:43 +000011978 unsigned NumElems = VT.getVectorNumElements();
Andrew Trickac6d9be2013-05-25 02:42:55 +000011979 SDLoc dl(Op);
Craig Topper13894fa2011-08-24 06:14:18 +000011980
11981 // Extract the LHS vectors
11982 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000011983 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
11984 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000011985
11986 // Extract the RHS vectors
11987 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000011988 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
11989 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000011990
11991 MVT EltVT = VT.getVectorElementType().getSimpleVT();
11992 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
11993
11994 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
11995 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
11996 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
11997}
11998
Craig Topper55b24052012-09-11 06:15:32 +000011999static SDValue LowerADD(SDValue Op, SelectionDAG &DAG) {
Craig Topper7a9a28b2012-08-12 02:23:29 +000012000 assert(Op.getValueType().is256BitVector() &&
Craig Topper13894fa2011-08-24 06:14:18 +000012001 Op.getValueType().isInteger() &&
12002 "Only handle AVX 256-bit vector integer operation");
12003 return Lower256IntArith(Op, DAG);
12004}
12005
Craig Topper55b24052012-09-11 06:15:32 +000012006static SDValue LowerSUB(SDValue Op, SelectionDAG &DAG) {
Craig Topper7a9a28b2012-08-12 02:23:29 +000012007 assert(Op.getValueType().is256BitVector() &&
Craig Topper13894fa2011-08-24 06:14:18 +000012008 Op.getValueType().isInteger() &&
12009 "Only handle AVX 256-bit vector integer operation");
12010 return Lower256IntArith(Op, DAG);
12011}
12012
Craig Topper55b24052012-09-11 06:15:32 +000012013static SDValue LowerMUL(SDValue Op, const X86Subtarget *Subtarget,
12014 SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000012015 SDLoc dl(Op);
Craig Topper13894fa2011-08-24 06:14:18 +000012016 EVT VT = Op.getValueType();
12017
12018 // Decompose 256-bit ops into smaller 128-bit ops.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012019 if (VT.is256BitVector() && !Subtarget->hasInt256())
Craig Topper13894fa2011-08-24 06:14:18 +000012020 return Lower256IntArith(Op, DAG);
12021
Benjamin Kramer2f8a6cd2012-12-22 16:07:56 +000012022 SDValue A = Op.getOperand(0);
12023 SDValue B = Op.getOperand(1);
12024
12025 // Lower v4i32 mul as 2x shuffle, 2x pmuludq, 2x shuffle.
12026 if (VT == MVT::v4i32) {
12027 assert(Subtarget->hasSSE2() && !Subtarget->hasSSE41() &&
12028 "Should not custom lower when pmuldq is available!");
12029
12030 // Extract the odd parts.
Craig Topperda129a22013-07-15 06:54:12 +000012031 static const int UnpackMask[] = { 1, -1, 3, -1 };
Benjamin Kramer2f8a6cd2012-12-22 16:07:56 +000012032 SDValue Aodds = DAG.getVectorShuffle(VT, dl, A, A, UnpackMask);
12033 SDValue Bodds = DAG.getVectorShuffle(VT, dl, B, B, UnpackMask);
12034
12035 // Multiply the even parts.
12036 SDValue Evens = DAG.getNode(X86ISD::PMULUDQ, dl, MVT::v2i64, A, B);
12037 // Now multiply odd parts.
12038 SDValue Odds = DAG.getNode(X86ISD::PMULUDQ, dl, MVT::v2i64, Aodds, Bodds);
12039
12040 Evens = DAG.getNode(ISD::BITCAST, dl, VT, Evens);
12041 Odds = DAG.getNode(ISD::BITCAST, dl, VT, Odds);
12042
12043 // Merge the two vectors back together with a shuffle. This expands into 2
12044 // shuffles.
Craig Topperda129a22013-07-15 06:54:12 +000012045 static const int ShufMask[] = { 0, 4, 2, 6 };
Benjamin Kramer2f8a6cd2012-12-22 16:07:56 +000012046 return DAG.getVectorShuffle(VT, dl, Evens, Odds, ShufMask);
12047 }
12048
Craig Topper5b209e82012-02-05 03:14:49 +000012049 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
12050 "Only know how to lower V2I64/V4I64 multiply");
12051
Craig Topper5b209e82012-02-05 03:14:49 +000012052 // Ahi = psrlqi(a, 32);
12053 // Bhi = psrlqi(b, 32);
12054 //
12055 // AloBlo = pmuludq(a, b);
12056 // AloBhi = pmuludq(a, Bhi);
12057 // AhiBlo = pmuludq(Ahi, b);
12058
12059 // AloBhi = psllqi(AloBhi, 32);
12060 // AhiBlo = psllqi(AhiBlo, 32);
12061 // return AloBlo + AloBhi + AhiBlo;
12062
Craig Topper5b209e82012-02-05 03:14:49 +000012063 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000012064
Craig Topper5b209e82012-02-05 03:14:49 +000012065 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
12066 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000012067
Craig Topper5b209e82012-02-05 03:14:49 +000012068 // Bit cast to 32-bit vectors for MULUDQ
12069 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
12070 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
12071 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
12072 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
12073 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000012074
Craig Topper5b209e82012-02-05 03:14:49 +000012075 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
12076 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
12077 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000012078
Craig Topper5b209e82012-02-05 03:14:49 +000012079 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
12080 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000012081
Dale Johannesene4d209d2009-02-03 20:21:25 +000012082 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000012083 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000012084}
12085
Nadav Rotem13f8cf52013-01-09 05:14:33 +000012086SDValue X86TargetLowering::LowerSDIV(SDValue Op, SelectionDAG &DAG) const {
12087 EVT VT = Op.getValueType();
12088 EVT EltTy = VT.getVectorElementType();
12089 unsigned NumElts = VT.getVectorNumElements();
12090 SDValue N0 = Op.getOperand(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +000012091 SDLoc dl(Op);
Nadav Rotem13f8cf52013-01-09 05:14:33 +000012092
12093 // Lower sdiv X, pow2-const.
12094 BuildVectorSDNode *C = dyn_cast<BuildVectorSDNode>(Op.getOperand(1));
12095 if (!C)
12096 return SDValue();
12097
12098 APInt SplatValue, SplatUndef;
Elena Demikhovsky87070fe2013-06-26 10:55:03 +000012099 unsigned SplatBitSize;
Nadav Rotem13f8cf52013-01-09 05:14:33 +000012100 bool HasAnyUndefs;
Elena Demikhovsky87070fe2013-06-26 10:55:03 +000012101 if (!C->isConstantSplat(SplatValue, SplatUndef, SplatBitSize,
12102 HasAnyUndefs) ||
12103 EltTy.getSizeInBits() < SplatBitSize)
Nadav Rotem13f8cf52013-01-09 05:14:33 +000012104 return SDValue();
12105
12106 if ((SplatValue != 0) &&
12107 (SplatValue.isPowerOf2() || (-SplatValue).isPowerOf2())) {
12108 unsigned lg2 = SplatValue.countTrailingZeros();
12109 // Splat the sign bit.
12110 SDValue Sz = DAG.getConstant(EltTy.getSizeInBits()-1, MVT::i32);
12111 SDValue SGN = getTargetVShiftNode(X86ISD::VSRAI, dl, VT, N0, Sz, DAG);
12112 // Add (N0 < 0) ? abs2 - 1 : 0;
12113 SDValue Amt = DAG.getConstant(EltTy.getSizeInBits() - lg2, MVT::i32);
12114 SDValue SRL = getTargetVShiftNode(X86ISD::VSRLI, dl, VT, SGN, Amt, DAG);
12115 SDValue ADD = DAG.getNode(ISD::ADD, dl, VT, N0, SRL);
12116 SDValue Lg2Amt = DAG.getConstant(lg2, MVT::i32);
12117 SDValue SRA = getTargetVShiftNode(X86ISD::VSRAI, dl, VT, ADD, Lg2Amt, DAG);
12118
12119 // If we're dividing by a positive value, we're done. Otherwise, we must
12120 // negate the result.
12121 if (SplatValue.isNonNegative())
12122 return SRA;
12123
12124 SmallVector<SDValue, 16> V(NumElts, DAG.getConstant(0, EltTy));
12125 SDValue Zero = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], NumElts);
12126 return DAG.getNode(ISD::SUB, dl, VT, Zero, SRA);
12127 }
12128 return SDValue();
12129}
12130
Michael Liao4b7ab122013-03-20 02:20:36 +000012131static SDValue LowerScalarImmediateShift(SDValue Op, SelectionDAG &DAG,
12132 const X86Subtarget *Subtarget) {
Nate Begemanbdcb5af2010-07-27 22:37:06 +000012133 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012134 SDLoc dl(Op);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000012135 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000012136 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000012137
Nadav Rotem43012222011-05-11 08:12:09 +000012138 // Optimize shl/srl/sra with constant shift amount.
12139 if (isSplatVector(Amt.getNode())) {
12140 SDValue SclrAmt = Amt->getOperand(0);
12141 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
12142 uint64_t ShiftAmt = C->getZExtValue();
12143
Craig Toppered2e13d2012-01-22 19:15:14 +000012144 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012145 (Subtarget->hasInt256() &&
Craig Toppered2e13d2012-01-22 19:15:14 +000012146 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
12147 if (Op.getOpcode() == ISD::SHL)
12148 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
12149 DAG.getConstant(ShiftAmt, MVT::i32));
12150 if (Op.getOpcode() == ISD::SRL)
12151 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
12152 DAG.getConstant(ShiftAmt, MVT::i32));
12153 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
12154 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
12155 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000012156 }
12157
Craig Toppered2e13d2012-01-22 19:15:14 +000012158 if (VT == MVT::v16i8) {
12159 if (Op.getOpcode() == ISD::SHL) {
12160 // Make a large shift.
12161 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
12162 DAG.getConstant(ShiftAmt, MVT::i32));
12163 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
12164 // Zero out the rightmost bits.
12165 SmallVector<SDValue, 16> V(16,
12166 DAG.getConstant(uint8_t(-1U << ShiftAmt),
12167 MVT::i8));
12168 return DAG.getNode(ISD::AND, dl, VT, SHL,
12169 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000012170 }
Craig Toppered2e13d2012-01-22 19:15:14 +000012171 if (Op.getOpcode() == ISD::SRL) {
12172 // Make a large shift.
12173 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
12174 DAG.getConstant(ShiftAmt, MVT::i32));
12175 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
12176 // Zero out the leftmost bits.
12177 SmallVector<SDValue, 16> V(16,
12178 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
12179 MVT::i8));
12180 return DAG.getNode(ISD::AND, dl, VT, SRL,
12181 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
12182 }
12183 if (Op.getOpcode() == ISD::SRA) {
12184 if (ShiftAmt == 7) {
12185 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012186 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000012187 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000012188 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000012189
Craig Toppered2e13d2012-01-22 19:15:14 +000012190 // R s>> a === ((R u>> a) ^ m) - m
12191 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
12192 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
12193 MVT::i8));
12194 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
12195 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
12196 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
12197 return Res;
12198 }
Craig Topper731dfd02012-04-23 03:42:40 +000012199 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000012200 }
Craig Topper46154eb2011-11-11 07:39:23 +000012201
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012202 if (Subtarget->hasInt256() && VT == MVT::v32i8) {
Craig Topper0d86d462011-11-20 00:12:05 +000012203 if (Op.getOpcode() == ISD::SHL) {
12204 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000012205 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
12206 DAG.getConstant(ShiftAmt, MVT::i32));
12207 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000012208 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000012209 SmallVector<SDValue, 32> V(32,
12210 DAG.getConstant(uint8_t(-1U << ShiftAmt),
12211 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000012212 return DAG.getNode(ISD::AND, dl, VT, SHL,
12213 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000012214 }
Craig Topper0d86d462011-11-20 00:12:05 +000012215 if (Op.getOpcode() == ISD::SRL) {
12216 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000012217 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
12218 DAG.getConstant(ShiftAmt, MVT::i32));
12219 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000012220 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000012221 SmallVector<SDValue, 32> V(32,
12222 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
12223 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000012224 return DAG.getNode(ISD::AND, dl, VT, SRL,
12225 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
12226 }
12227 if (Op.getOpcode() == ISD::SRA) {
12228 if (ShiftAmt == 7) {
12229 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012230 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000012231 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000012232 }
12233
12234 // R s>> a === ((R u>> a) ^ m) - m
12235 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
12236 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
12237 MVT::i8));
12238 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
12239 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
12240 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
12241 return Res;
12242 }
Craig Topper731dfd02012-04-23 03:42:40 +000012243 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000012244 }
Nadav Rotem43012222011-05-11 08:12:09 +000012245 }
12246 }
12247
Michael Liao42317cc2013-03-20 02:33:21 +000012248 // Special case in 32-bit mode, where i64 is expanded into high and low parts.
12249 if (!Subtarget->is64Bit() &&
12250 (VT == MVT::v2i64 || (Subtarget->hasInt256() && VT == MVT::v4i64)) &&
12251 Amt.getOpcode() == ISD::BITCAST &&
12252 Amt.getOperand(0).getOpcode() == ISD::BUILD_VECTOR) {
12253 Amt = Amt.getOperand(0);
12254 unsigned Ratio = Amt.getValueType().getVectorNumElements() /
12255 VT.getVectorNumElements();
12256 unsigned RatioInLog2 = Log2_32_Ceil(Ratio);
12257 uint64_t ShiftAmt = 0;
12258 for (unsigned i = 0; i != Ratio; ++i) {
12259 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Amt.getOperand(i));
12260 if (C == 0)
12261 return SDValue();
12262 // 6 == Log2(64)
12263 ShiftAmt |= C->getZExtValue() << (i * (1 << (6 - RatioInLog2)));
12264 }
12265 // Check remaining shift amounts.
12266 for (unsigned i = Ratio; i != Amt.getNumOperands(); i += Ratio) {
12267 uint64_t ShAmt = 0;
12268 for (unsigned j = 0; j != Ratio; ++j) {
12269 ConstantSDNode *C =
12270 dyn_cast<ConstantSDNode>(Amt.getOperand(i + j));
12271 if (C == 0)
12272 return SDValue();
12273 // 6 == Log2(64)
12274 ShAmt |= C->getZExtValue() << (j * (1 << (6 - RatioInLog2)));
12275 }
12276 if (ShAmt != ShiftAmt)
12277 return SDValue();
12278 }
12279 switch (Op.getOpcode()) {
12280 default:
12281 llvm_unreachable("Unknown shift opcode!");
12282 case ISD::SHL:
12283 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
12284 DAG.getConstant(ShiftAmt, MVT::i32));
12285 case ISD::SRL:
12286 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
12287 DAG.getConstant(ShiftAmt, MVT::i32));
12288 case ISD::SRA:
12289 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
12290 DAG.getConstant(ShiftAmt, MVT::i32));
12291 }
12292 }
12293
12294 return SDValue();
12295}
12296
12297static SDValue LowerScalarVariableShift(SDValue Op, SelectionDAG &DAG,
12298 const X86Subtarget* Subtarget) {
12299 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012300 SDLoc dl(Op);
Michael Liao42317cc2013-03-20 02:33:21 +000012301 SDValue R = Op.getOperand(0);
12302 SDValue Amt = Op.getOperand(1);
12303
12304 if ((VT == MVT::v2i64 && Op.getOpcode() != ISD::SRA) ||
12305 VT == MVT::v4i32 || VT == MVT::v8i16 ||
12306 (Subtarget->hasInt256() &&
12307 ((VT == MVT::v4i64 && Op.getOpcode() != ISD::SRA) ||
12308 VT == MVT::v8i32 || VT == MVT::v16i16))) {
12309 SDValue BaseShAmt;
12310 EVT EltVT = VT.getVectorElementType();
12311
12312 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
12313 unsigned NumElts = VT.getVectorNumElements();
12314 unsigned i, j;
12315 for (i = 0; i != NumElts; ++i) {
12316 if (Amt.getOperand(i).getOpcode() == ISD::UNDEF)
12317 continue;
12318 break;
12319 }
12320 for (j = i; j != NumElts; ++j) {
12321 SDValue Arg = Amt.getOperand(j);
12322 if (Arg.getOpcode() == ISD::UNDEF) continue;
12323 if (Arg != Amt.getOperand(i))
12324 break;
12325 }
12326 if (i != NumElts && j == NumElts)
12327 BaseShAmt = Amt.getOperand(i);
12328 } else {
12329 if (Amt.getOpcode() == ISD::EXTRACT_SUBVECTOR)
12330 Amt = Amt.getOperand(0);
12331 if (Amt.getOpcode() == ISD::VECTOR_SHUFFLE &&
12332 cast<ShuffleVectorSDNode>(Amt)->isSplat()) {
12333 SDValue InVec = Amt.getOperand(0);
12334 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
12335 unsigned NumElts = InVec.getValueType().getVectorNumElements();
12336 unsigned i = 0;
12337 for (; i != NumElts; ++i) {
12338 SDValue Arg = InVec.getOperand(i);
12339 if (Arg.getOpcode() == ISD::UNDEF) continue;
12340 BaseShAmt = Arg;
12341 break;
12342 }
12343 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
12344 if (ConstantSDNode *C =
12345 dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
12346 unsigned SplatIdx =
12347 cast<ShuffleVectorSDNode>(Amt)->getSplatIndex();
12348 if (C->getZExtValue() == SplatIdx)
12349 BaseShAmt = InVec.getOperand(1);
12350 }
12351 }
12352 if (BaseShAmt.getNode() == 0)
12353 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, Amt,
12354 DAG.getIntPtrConstant(0));
12355 }
12356 }
12357
12358 if (BaseShAmt.getNode()) {
12359 if (EltVT.bitsGT(MVT::i32))
12360 BaseShAmt = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, BaseShAmt);
12361 else if (EltVT.bitsLT(MVT::i32))
12362 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, BaseShAmt);
12363
12364 switch (Op.getOpcode()) {
12365 default:
12366 llvm_unreachable("Unknown shift opcode!");
12367 case ISD::SHL:
12368 switch (VT.getSimpleVT().SimpleTy) {
12369 default: return SDValue();
12370 case MVT::v2i64:
12371 case MVT::v4i32:
12372 case MVT::v8i16:
12373 case MVT::v4i64:
12374 case MVT::v8i32:
12375 case MVT::v16i16:
12376 return getTargetVShiftNode(X86ISD::VSHLI, dl, VT, R, BaseShAmt, DAG);
12377 }
12378 case ISD::SRA:
12379 switch (VT.getSimpleVT().SimpleTy) {
12380 default: return SDValue();
12381 case MVT::v4i32:
12382 case MVT::v8i16:
12383 case MVT::v8i32:
12384 case MVT::v16i16:
12385 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, R, BaseShAmt, DAG);
12386 }
12387 case ISD::SRL:
12388 switch (VT.getSimpleVT().SimpleTy) {
12389 default: return SDValue();
12390 case MVT::v2i64:
12391 case MVT::v4i32:
12392 case MVT::v8i16:
12393 case MVT::v4i64:
12394 case MVT::v8i32:
12395 case MVT::v16i16:
12396 return getTargetVShiftNode(X86ISD::VSRLI, dl, VT, R, BaseShAmt, DAG);
12397 }
12398 }
12399 }
12400 }
12401
12402 // Special case in 32-bit mode, where i64 is expanded into high and low parts.
12403 if (!Subtarget->is64Bit() &&
12404 (VT == MVT::v2i64 || (Subtarget->hasInt256() && VT == MVT::v4i64)) &&
12405 Amt.getOpcode() == ISD::BITCAST &&
12406 Amt.getOperand(0).getOpcode() == ISD::BUILD_VECTOR) {
12407 Amt = Amt.getOperand(0);
12408 unsigned Ratio = Amt.getValueType().getVectorNumElements() /
12409 VT.getVectorNumElements();
12410 std::vector<SDValue> Vals(Ratio);
12411 for (unsigned i = 0; i != Ratio; ++i)
12412 Vals[i] = Amt.getOperand(i);
12413 for (unsigned i = Ratio; i != Amt.getNumOperands(); i += Ratio) {
12414 for (unsigned j = 0; j != Ratio; ++j)
12415 if (Vals[j] != Amt.getOperand(i + j))
12416 return SDValue();
12417 }
12418 switch (Op.getOpcode()) {
12419 default:
12420 llvm_unreachable("Unknown shift opcode!");
12421 case ISD::SHL:
12422 return DAG.getNode(X86ISD::VSHL, dl, VT, R, Op.getOperand(1));
12423 case ISD::SRL:
12424 return DAG.getNode(X86ISD::VSRL, dl, VT, R, Op.getOperand(1));
12425 case ISD::SRA:
12426 return DAG.getNode(X86ISD::VSRA, dl, VT, R, Op.getOperand(1));
12427 }
12428 }
12429
Michael Liao4b7ab122013-03-20 02:20:36 +000012430 return SDValue();
12431}
12432
12433SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
12434
12435 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012436 SDLoc dl(Op);
Michael Liao4b7ab122013-03-20 02:20:36 +000012437 SDValue R = Op.getOperand(0);
12438 SDValue Amt = Op.getOperand(1);
12439 SDValue V;
12440
12441 if (!Subtarget->hasSSE2())
12442 return SDValue();
12443
12444 V = LowerScalarImmediateShift(Op, DAG, Subtarget);
12445 if (V.getNode())
12446 return V;
12447
Michael Liao42317cc2013-03-20 02:33:21 +000012448 V = LowerScalarVariableShift(Op, DAG, Subtarget);
12449 if (V.getNode())
12450 return V;
12451
Michael Liao5c5f1902013-03-20 02:28:20 +000012452 // AVX2 has VPSLLV/VPSRAV/VPSRLV.
12453 if (Subtarget->hasInt256()) {
12454 if (Op.getOpcode() == ISD::SRL &&
12455 (VT == MVT::v2i64 || VT == MVT::v4i32 ||
12456 VT == MVT::v4i64 || VT == MVT::v8i32))
12457 return Op;
12458 if (Op.getOpcode() == ISD::SHL &&
12459 (VT == MVT::v2i64 || VT == MVT::v4i32 ||
12460 VT == MVT::v4i64 || VT == MVT::v8i32))
12461 return Op;
12462 if (Op.getOpcode() == ISD::SRA && (VT == MVT::v4i32 || VT == MVT::v8i32))
12463 return Op;
12464 }
12465
Nadav Rotem43012222011-05-11 08:12:09 +000012466 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000012467 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Benjamin Kramera220aeb2013-02-04 15:19:33 +000012468 Op = DAG.getNode(ISD::SHL, dl, VT, Amt, DAG.getConstant(23, VT));
Nate Begeman51409212010-07-28 00:21:48 +000012469
Benjamin Kramer9fa92512013-02-04 15:19:25 +000012470 Op = DAG.getNode(ISD::ADD, dl, VT, Op, DAG.getConstant(0x3f800000U, VT));
Wesley Peckbf17cfa2010-11-23 03:31:01 +000012471 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000012472 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
12473 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
12474 }
Nadav Rotem43012222011-05-11 08:12:09 +000012475 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000012476 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000012477
Nate Begeman51409212010-07-28 00:21:48 +000012478 // a = a << 5;
Benjamin Kramera220aeb2013-02-04 15:19:33 +000012479 Op = DAG.getNode(ISD::SHL, dl, VT, Amt, DAG.getConstant(5, VT));
Craig Toppered2e13d2012-01-22 19:15:14 +000012480 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000012481
Lang Hames8b99c1e2011-12-17 01:08:46 +000012482 // Turn 'a' into a mask suitable for VSELECT
12483 SDValue VSelM = DAG.getConstant(0x80, VT);
12484 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000012485 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000012486
Lang Hames8b99c1e2011-12-17 01:08:46 +000012487 SDValue CM1 = DAG.getConstant(0x0f, VT);
12488 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000012489
Lang Hames8b99c1e2011-12-17 01:08:46 +000012490 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
12491 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000012492 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
12493 DAG.getConstant(4, MVT::i32), DAG);
12494 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000012495 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
12496
Nate Begeman51409212010-07-28 00:21:48 +000012497 // a += a
12498 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000012499 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000012500 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000012501
Lang Hames8b99c1e2011-12-17 01:08:46 +000012502 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
12503 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000012504 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
12505 DAG.getConstant(2, MVT::i32), DAG);
12506 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000012507 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
12508
Nate Begeman51409212010-07-28 00:21:48 +000012509 // a += a
12510 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000012511 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000012512 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000012513
Lang Hames8b99c1e2011-12-17 01:08:46 +000012514 // return VSELECT(r, r+r, a);
12515 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000012516 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000012517 return R;
12518 }
Craig Topper46154eb2011-11-11 07:39:23 +000012519
12520 // Decompose 256-bit shifts into smaller 128-bit shifts.
Craig Topper7a9a28b2012-08-12 02:23:29 +000012521 if (VT.is256BitVector()) {
Craig Toppered2e13d2012-01-22 19:15:14 +000012522 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000012523 MVT EltVT = VT.getVectorElementType().getSimpleVT();
12524 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
12525
12526 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000012527 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
12528 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000012529
12530 // Recreate the shift amount vectors
12531 SDValue Amt1, Amt2;
12532 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
12533 // Constant shift amount
12534 SmallVector<SDValue, 4> Amt1Csts;
12535 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000012536 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000012537 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000012538 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000012539 Amt2Csts.push_back(Amt->getOperand(i));
12540
12541 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
12542 &Amt1Csts[0], NumElems/2);
12543 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
12544 &Amt2Csts[0], NumElems/2);
12545 } else {
12546 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000012547 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
12548 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000012549 }
12550
12551 // Issue new vector shifts for the smaller types
12552 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
12553 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
12554
12555 // Concatenate the result back
12556 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
12557 }
12558
Nate Begeman51409212010-07-28 00:21:48 +000012559 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000012560}
Mon P Wangaf9b9522008-12-18 21:42:19 +000012561
Craig Topper55b24052012-09-11 06:15:32 +000012562static SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG) {
Bill Wendling74c37652008-12-09 22:08:41 +000012563 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
12564 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000012565 // looks for this combo and may remove the "setcc" instruction if the "setcc"
12566 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000012567 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000012568 SDValue LHS = N->getOperand(0);
12569 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000012570 unsigned BaseOp = 0;
12571 unsigned Cond = 0;
Andrew Trickac6d9be2013-05-25 02:42:55 +000012572 SDLoc DL(Op);
Bill Wendling74c37652008-12-09 22:08:41 +000012573 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012574 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000012575 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000012576 // A subtract of one will be selected as a INC. Note that INC doesn't
12577 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000012578 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
12579 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000012580 BaseOp = X86ISD::INC;
12581 Cond = X86::COND_O;
12582 break;
12583 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000012584 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000012585 Cond = X86::COND_O;
12586 break;
12587 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000012588 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000012589 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000012590 break;
12591 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000012592 // A subtract of one will be selected as a DEC. Note that DEC doesn't
12593 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000012594 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
12595 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000012596 BaseOp = X86ISD::DEC;
12597 Cond = X86::COND_O;
12598 break;
12599 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000012600 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000012601 Cond = X86::COND_O;
12602 break;
12603 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000012604 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000012605 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000012606 break;
12607 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000012608 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000012609 Cond = X86::COND_O;
12610 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000012611 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
12612 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
12613 MVT::i32);
12614 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012615
Chris Lattnerb20e0b12010-12-05 07:30:36 +000012616 SDValue SetCC =
12617 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
12618 DAG.getConstant(X86::COND_O, MVT::i32),
12619 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012620
Dan Gohman6e5fda22011-07-22 18:45:15 +000012621 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000012622 }
Bill Wendling74c37652008-12-09 22:08:41 +000012623 }
Bill Wendling3fafd932008-11-26 22:37:40 +000012624
Bill Wendling61edeb52008-12-02 01:06:39 +000012625 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000012626 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000012627 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000012628
Bill Wendling61edeb52008-12-02 01:06:39 +000012629 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000012630 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
12631 DAG.getConstant(Cond, MVT::i32),
12632 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000012633
Dan Gohman6e5fda22011-07-22 18:45:15 +000012634 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000012635}
12636
Chad Rosier30450e82011-12-22 22:35:21 +000012637SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
12638 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +000012639 SDLoc dl(Op);
Craig Toppera124f942011-11-21 01:12:36 +000012640 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
12641 EVT VT = Op.getValueType();
12642
Craig Toppered2e13d2012-01-22 19:15:14 +000012643 if (!Subtarget->hasSSE2() || !VT.isVector())
12644 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000012645
Craig Toppered2e13d2012-01-22 19:15:14 +000012646 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
12647 ExtraVT.getScalarType().getSizeInBits();
12648 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
12649
12650 switch (VT.getSimpleVT().SimpleTy) {
12651 default: return SDValue();
12652 case MVT::v8i32:
12653 case MVT::v16i16:
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012654 if (!Subtarget->hasFp256())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000012655 return SDValue();
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012656 if (!Subtarget->hasInt256()) {
Craig Toppered2e13d2012-01-22 19:15:14 +000012657 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000012658 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000012659
Craig Toppered2e13d2012-01-22 19:15:14 +000012660 // Extract the LHS vectors
12661 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000012662 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
12663 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000012664
Craig Toppered2e13d2012-01-22 19:15:14 +000012665 MVT EltVT = VT.getVectorElementType().getSimpleVT();
12666 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000012667
Craig Toppered2e13d2012-01-22 19:15:14 +000012668 EVT ExtraEltVT = ExtraVT.getVectorElementType();
Craig Topperb6072642012-05-03 07:26:59 +000012669 unsigned ExtraNumElems = ExtraVT.getVectorNumElements();
Craig Toppered2e13d2012-01-22 19:15:14 +000012670 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
12671 ExtraNumElems/2);
12672 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000012673
Craig Toppered2e13d2012-01-22 19:15:14 +000012674 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
12675 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000012676
Dmitri Gribenko2de05722012-09-10 21:26:47 +000012677 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);
Craig Toppered2e13d2012-01-22 19:15:14 +000012678 }
12679 // fall through
12680 case MVT::v4i32:
12681 case MVT::v8i16: {
Nadav Rotemb05130e2013-03-19 18:38:27 +000012682 // (sext (vzext x)) -> (vsext x)
12683 SDValue Op0 = Op.getOperand(0);
12684 SDValue Op00 = Op0.getOperand(0);
12685 SDValue Tmp1;
12686 // Hopefully, this VECTOR_SHUFFLE is just a VZEXT.
12687 if (Op0.getOpcode() == ISD::BITCAST &&
12688 Op00.getOpcode() == ISD::VECTOR_SHUFFLE)
12689 Tmp1 = LowerVectorIntExtend(Op00, DAG);
12690 if (Tmp1.getNode()) {
12691 SDValue Tmp1Op0 = Tmp1.getOperand(0);
12692 assert(Tmp1Op0.getOpcode() == X86ISD::VZEXT &&
12693 "This optimization is invalid without a VZEXT.");
12694 return DAG.getNode(X86ISD::VSEXT, dl, VT, Tmp1Op0.getOperand(0));
12695 }
12696
12697 // If the above didn't work, then just use Shift-Left + Shift-Right.
12698 Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT, Op0, ShAmt, DAG);
Craig Toppered2e13d2012-01-22 19:15:14 +000012699 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000012700 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000012701 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000012702}
12703
Craig Topper55b24052012-09-11 06:15:32 +000012704static SDValue LowerATOMIC_FENCE(SDValue Op, const X86Subtarget *Subtarget,
12705 SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000012706 SDLoc dl(Op);
Eli Friedman14648462011-07-27 22:21:52 +000012707 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
12708 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
12709 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
12710 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
12711
12712 // The only fence that needs an instruction is a sequentially-consistent
12713 // cross-thread fence.
12714 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
12715 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
12716 // no-sse2). There isn't any reason to disable it if the target processor
12717 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000012718 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000012719 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
12720
12721 SDValue Chain = Op.getOperand(0);
12722 SDValue Zero = DAG.getConstant(0, MVT::i32);
12723 SDValue Ops[] = {
12724 DAG.getRegister(X86::ESP, MVT::i32), // Base
12725 DAG.getTargetConstant(1, MVT::i8), // Scale
12726 DAG.getRegister(0, MVT::i32), // Index
12727 DAG.getTargetConstant(0, MVT::i32), // Disp
12728 DAG.getRegister(0, MVT::i32), // Segment.
12729 Zero,
12730 Chain
12731 };
Michael Liao2a8bea72013-04-19 22:22:57 +000012732 SDNode *Res = DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops);
Eli Friedman14648462011-07-27 22:21:52 +000012733 return SDValue(Res, 0);
12734 }
12735
12736 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
12737 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
12738}
12739
Craig Topper55b24052012-09-11 06:15:32 +000012740static SDValue LowerCMP_SWAP(SDValue Op, const X86Subtarget *Subtarget,
12741 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000012742 EVT T = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012743 SDLoc DL(Op);
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000012744 unsigned Reg = 0;
12745 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000012746 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000012747 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000012748 case MVT::i8: Reg = X86::AL; size = 1; break;
12749 case MVT::i16: Reg = X86::AX; size = 2; break;
12750 case MVT::i32: Reg = X86::EAX; size = 4; break;
12751 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000012752 assert(Subtarget->is64Bit() && "Node not type legal!");
12753 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000012754 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000012755 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000012756 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000012757 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000012758 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000012759 Op.getOperand(1),
12760 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000012761 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000012762 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000012763 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000012764 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
12765 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
Michael Liao0ee17002013-04-19 04:03:37 +000012766 Ops, array_lengthof(Ops), T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000012767 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000012768 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000012769 return cpOut;
12770}
12771
Craig Topper55b24052012-09-11 06:15:32 +000012772static SDValue LowerREADCYCLECOUNTER(SDValue Op, const X86Subtarget *Subtarget,
12773 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +000012774 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000012775 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000012776 SDValue TheChain = Op.getOperand(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +000012777 SDLoc dl(Op);
Dale Johannesene4d209d2009-02-03 20:21:25 +000012778 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000012779 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
12780 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000012781 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000012782 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
12783 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000012784 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000012785 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000012786 rdx.getValue(1)
12787 };
Michael Liao0ee17002013-04-19 04:03:37 +000012788 return DAG.getMergeValues(Ops, array_lengthof(Ops), dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012789}
12790
Craig Topper55b24052012-09-11 06:15:32 +000012791SDValue X86TargetLowering::LowerBITCAST(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen7d07b482010-05-21 00:52:33 +000012792 EVT SrcVT = Op.getOperand(0).getValueType();
12793 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000012794 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000012795 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012796 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000012797 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000012798 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000012799 // i64 <=> MMX conversions are Legal.
12800 if (SrcVT==MVT::i64 && DstVT.isVector())
12801 return Op;
12802 if (DstVT==MVT::i64 && SrcVT.isVector())
12803 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000012804 // MMX <=> MMX conversions are Legal.
12805 if (SrcVT.isVector() && DstVT.isVector())
12806 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000012807 // All other conversions need to be expanded.
12808 return SDValue();
12809}
Chris Lattner5b856542010-12-20 00:59:46 +000012810
Craig Topper55b24052012-09-11 06:15:32 +000012811static SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000012812 SDNode *Node = Op.getNode();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012813 SDLoc dl(Node);
Owen Andersone50ed302009-08-10 22:56:29 +000012814 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000012815 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000012816 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000012817 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000012818 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000012819 Node->getOperand(0),
12820 Node->getOperand(1), negOp,
12821 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000012822 cast<AtomicSDNode>(Node)->getAlignment(),
12823 cast<AtomicSDNode>(Node)->getOrdering(),
12824 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000012825}
12826
Eli Friedman327236c2011-08-24 20:50:09 +000012827static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
12828 SDNode *Node = Op.getNode();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012829 SDLoc dl(Node);
Eli Friedmanf8f90f02011-08-24 22:33:28 +000012830 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000012831
12832 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000012833 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
12834 // FIXME: On 32-bit, store -> fist or movq would be more efficient
12835 // (The only way to get a 16-byte store is cmpxchg16b)
12836 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
12837 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
12838 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000012839 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
12840 cast<AtomicSDNode>(Node)->getMemoryVT(),
12841 Node->getOperand(0),
12842 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000012843 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000012844 cast<AtomicSDNode>(Node)->getOrdering(),
12845 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000012846 return Swap.getValue(1);
12847 }
12848 // Other atomic stores have a simple pattern.
12849 return Op;
12850}
12851
Chris Lattner5b856542010-12-20 00:59:46 +000012852static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
12853 EVT VT = Op.getNode()->getValueType(0);
12854
12855 // Let legalize expand this if it isn't a legal type yet.
12856 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
12857 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012858
Chris Lattner5b856542010-12-20 00:59:46 +000012859 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012860
Chris Lattner5b856542010-12-20 00:59:46 +000012861 unsigned Opc;
12862 bool ExtraOp = false;
12863 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012864 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000012865 case ISD::ADDC: Opc = X86ISD::ADD; break;
12866 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
12867 case ISD::SUBC: Opc = X86ISD::SUB; break;
12868 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
12869 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012870
Chris Lattner5b856542010-12-20 00:59:46 +000012871 if (!ExtraOp)
Andrew Trickac6d9be2013-05-25 02:42:55 +000012872 return DAG.getNode(Opc, SDLoc(Op), VTs, Op.getOperand(0),
Chris Lattner5b856542010-12-20 00:59:46 +000012873 Op.getOperand(1));
Andrew Trickac6d9be2013-05-25 02:42:55 +000012874 return DAG.getNode(Opc, SDLoc(Op), VTs, Op.getOperand(0),
Chris Lattner5b856542010-12-20 00:59:46 +000012875 Op.getOperand(1), Op.getOperand(2));
12876}
12877
Evan Cheng8688a582013-01-29 02:32:37 +000012878SDValue X86TargetLowering::LowerFSINCOS(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga66f40a2013-01-30 22:56:35 +000012879 assert(Subtarget->isTargetDarwin() && Subtarget->is64Bit());
Eric Christophere187e252013-01-31 00:50:48 +000012880
Evan Cheng8688a582013-01-29 02:32:37 +000012881 // For MacOSX, we want to call an alternative entry point: __sincos_stret,
Evan Cheng3a6b7d32013-04-10 01:26:07 +000012882 // which returns the values as { float, float } (in XMM0) or
12883 // { double, double } (which is returned in XMM0, XMM1).
Andrew Trickac6d9be2013-05-25 02:42:55 +000012884 SDLoc dl(Op);
Evan Cheng8688a582013-01-29 02:32:37 +000012885 SDValue Arg = Op.getOperand(0);
12886 EVT ArgVT = Arg.getValueType();
12887 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Eric Christophere187e252013-01-31 00:50:48 +000012888
Evan Cheng8688a582013-01-29 02:32:37 +000012889 ArgListTy Args;
12890 ArgListEntry Entry;
Eric Christophere187e252013-01-31 00:50:48 +000012891
Evan Cheng8688a582013-01-29 02:32:37 +000012892 Entry.Node = Arg;
12893 Entry.Ty = ArgTy;
12894 Entry.isSExt = false;
12895 Entry.isZExt = false;
12896 Args.push_back(Entry);
Evan Chenga66f40a2013-01-30 22:56:35 +000012897
Evan Cheng3a6b7d32013-04-10 01:26:07 +000012898 bool isF64 = ArgVT == MVT::f64;
Evan Chenga66f40a2013-01-30 22:56:35 +000012899 // Only optimize x86_64 for now. i386 is a bit messy. For f32,
12900 // the small struct {f32, f32} is returned in (eax, edx). For f64,
12901 // the results are returned via SRet in memory.
Evan Cheng3a6b7d32013-04-10 01:26:07 +000012902 const char *LibcallName = isF64 ? "__sincos_stret" : "__sincosf_stret";
Evan Cheng8688a582013-01-29 02:32:37 +000012903 SDValue Callee = DAG.getExternalSymbol(LibcallName, getPointerTy());
Evan Chenga66f40a2013-01-30 22:56:35 +000012904
Evan Cheng3a6b7d32013-04-10 01:26:07 +000012905 Type *RetTy = isF64
12906 ? (Type*)StructType::get(ArgTy, ArgTy, NULL)
12907 : (Type*)VectorType::get(ArgTy, 4);
Evan Cheng8688a582013-01-29 02:32:37 +000012908 TargetLowering::
Evan Chenga66f40a2013-01-30 22:56:35 +000012909 CallLoweringInfo CLI(DAG.getEntryNode(), RetTy,
12910 false, false, false, false, 0,
12911 CallingConv::C, /*isTaillCall=*/false,
12912 /*doesNotRet=*/false, /*isReturnValueUsed*/true,
12913 Callee, Args, DAG, dl);
Evan Cheng8688a582013-01-29 02:32:37 +000012914 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Evan Cheng3a6b7d32013-04-10 01:26:07 +000012915
12916 if (isF64)
12917 // Returned in xmm0 and xmm1.
12918 return CallResult.first;
12919
12920 // Returned in bits 0:31 and 32:64 xmm0.
12921 SDValue SinVal = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, ArgVT,
12922 CallResult.first, DAG.getIntPtrConstant(0));
12923 SDValue CosVal = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, ArgVT,
12924 CallResult.first, DAG.getIntPtrConstant(1));
12925 SDVTList Tys = DAG.getVTList(ArgVT, ArgVT);
12926 return DAG.getNode(ISD::MERGE_VALUES, dl, Tys, SinVal, CosVal);
Evan Cheng8688a582013-01-29 02:32:37 +000012927}
12928
Evan Cheng0db9fe62006-04-25 20:13:52 +000012929/// LowerOperation - Provide custom lowering hooks for some operations.
12930///
Dan Gohmand858e902010-04-17 15:26:15 +000012931SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000012932 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012933 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000012934 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Craig Topper55b24052012-09-11 06:15:32 +000012935 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, Subtarget, DAG);
12936 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op, Subtarget, DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000012937 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000012938 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012939 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000012940 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012941 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
12942 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
12943 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000012944 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op,Subtarget,DAG);
12945 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, Subtarget,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012946 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
12947 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
12948 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000012949 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000012950 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000012951 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012952 case ISD::SHL_PARTS:
12953 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000012954 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012955 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000012956 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Craig Topperd713c0f2013-01-20 21:34:37 +000012957 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Nadav Rotem0509db22012-12-28 05:45:24 +000012958 case ISD::ZERO_EXTEND: return LowerZERO_EXTEND(Op, DAG);
12959 case ISD::SIGN_EXTEND: return LowerSIGN_EXTEND(Op, DAG);
12960 case ISD::ANY_EXTEND: return LowerANY_EXTEND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012961 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000012962 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Craig Topperb84b4232013-01-21 06:13:28 +000012963 case ISD::FP_EXTEND: return LowerFP_EXTEND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012964 case ISD::FABS: return LowerFABS(Op, DAG);
12965 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000012966 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000012967 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000012968 case ISD::SETCC: return LowerSETCC(Op, DAG);
12969 case ISD::SELECT: return LowerSELECT(Op, DAG);
12970 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012971 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012972 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000012973 case ISD::VAARG: return LowerVAARG(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000012974 case ISD::VACOPY: return LowerVACOPY(Op, Subtarget, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000012975 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Benjamin Kramerb9bee042012-07-12 09:31:43 +000012976 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000012977 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
12978 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000012979 case ISD::FRAME_TO_ARGS_OFFSET:
12980 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000012981 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000012982 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Michael Liao6c0e04c2012-10-15 22:39:43 +000012983 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
12984 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000012985 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
12986 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000012987 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000012988 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000012989 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000012990 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000012991 case ISD::MUL: return LowerMUL(Op, Subtarget, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000012992 case ISD::SRA:
12993 case ISD::SRL:
12994 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000012995 case ISD::SADDO:
12996 case ISD::UADDO:
12997 case ISD::SSUBO:
12998 case ISD::USUBO:
12999 case ISD::SMULO:
13000 case ISD::UMULO: return LowerXALUO(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000013001 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, Subtarget,DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000013002 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000013003 case ISD::ADDC:
13004 case ISD::ADDE:
13005 case ISD::SUBC:
13006 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000013007 case ISD::ADD: return LowerADD(Op, DAG);
13008 case ISD::SUB: return LowerSUB(Op, DAG);
Nadav Rotem13f8cf52013-01-09 05:14:33 +000013009 case ISD::SDIV: return LowerSDIV(Op, DAG);
Evan Cheng8688a582013-01-29 02:32:37 +000013010 case ISD::FSINCOS: return LowerFSINCOS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000013011 }
Chris Lattner27a6c732007-11-24 07:07:01 +000013012}
13013
Eli Friedmanf8f90f02011-08-24 22:33:28 +000013014static void ReplaceATOMIC_LOAD(SDNode *Node,
13015 SmallVectorImpl<SDValue> &Results,
13016 SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000013017 SDLoc dl(Node);
Eli Friedmanf8f90f02011-08-24 22:33:28 +000013018 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
13019
13020 // Convert wide load -> cmpxchg8b/cmpxchg16b
13021 // FIXME: On 32-bit, load -> fild or movq would be more efficient
13022 // (The only way to get a 16-byte load is cmpxchg16b)
13023 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000013024 SDValue Zero = DAG.getConstant(0, VT);
13025 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000013026 Node->getOperand(0),
13027 Node->getOperand(1), Zero, Zero,
13028 cast<AtomicSDNode>(Node)->getMemOperand(),
13029 cast<AtomicSDNode>(Node)->getOrdering(),
13030 cast<AtomicSDNode>(Node)->getSynchScope());
13031 Results.push_back(Swap.getValue(0));
13032 Results.push_back(Swap.getValue(1));
13033}
13034
Craig Topperc0878702012-08-17 06:55:11 +000013035static void
Duncan Sands1607f052008-12-01 11:39:25 +000013036ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Craig Topperc0878702012-08-17 06:55:11 +000013037 SelectionDAG &DAG, unsigned NewOp) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000013038 SDLoc dl(Node);
Duncan Sands17001ce2011-10-18 12:44:00 +000013039 assert (Node->getValueType(0) == MVT::i64 &&
13040 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000013041
13042 SDValue Chain = Node->getOperand(0);
13043 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000013044 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000013045 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000013046 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000013047 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000013048 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000013049 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000013050 SDValue Result =
Michael Liao0ee17002013-04-19 04:03:37 +000013051 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, array_lengthof(Ops), MVT::i64,
Dan Gohmanc76909a2009-09-25 20:36:54 +000013052 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000013053 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000013054 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000013055 Results.push_back(Result.getValue(2));
13056}
13057
Duncan Sands126d9072008-07-04 11:47:58 +000013058/// ReplaceNodeResults - Replace a node with an illegal result type
13059/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000013060void X86TargetLowering::ReplaceNodeResults(SDNode *N,
13061 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000013062 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +000013063 SDLoc dl(N);
Nadav Rotem0a1e9142012-12-14 21:20:37 +000013064 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Chris Lattner27a6c732007-11-24 07:07:01 +000013065 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000013066 default:
Craig Topperabb94d02012-02-05 03:43:23 +000013067 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000013068 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000013069 case ISD::ADDC:
13070 case ISD::ADDE:
13071 case ISD::SUBC:
13072 case ISD::SUBE:
13073 // We don't want to expand or promote these.
13074 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000013075 case ISD::FP_TO_SINT:
13076 case ISD::FP_TO_UINT: {
13077 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
13078
13079 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
13080 return;
13081
Eli Friedman948e95a2009-05-23 09:59:16 +000013082 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000013083 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000013084 SDValue FIST = Vals.first, StackSlot = Vals.second;
13085 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000013086 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000013087 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000013088 if (StackSlot.getNode() != 0)
13089 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
13090 MachinePointerInfo(),
13091 false, false, false, 0));
13092 else
13093 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000013094 }
13095 return;
13096 }
Michael Liao991b6a22012-10-24 04:09:32 +000013097 case ISD::UINT_TO_FP: {
Michael Liao6f8c6852013-03-14 06:57:42 +000013098 assert(Subtarget->hasSSE2() && "Requires at least SSE2!");
13099 if (N->getOperand(0).getValueType() != MVT::v2i32 ||
Michael Liao991b6a22012-10-24 04:09:32 +000013100 N->getValueType(0) != MVT::v2f32)
13101 return;
13102 SDValue ZExtIn = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v2i64,
13103 N->getOperand(0));
13104 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
13105 MVT::f64);
13106 SDValue VBias = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2f64, Bias, Bias);
13107 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64, ZExtIn,
13108 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, VBias));
13109 Or = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or);
13110 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, Or, VBias);
13111 Results.push_back(DAG.getNode(X86ISD::VFPROUND, dl, MVT::v4f32, Sub));
13112 return;
13113 }
Michael Liao44c2d612012-10-10 16:53:28 +000013114 case ISD::FP_ROUND: {
Nadav Rotem0a1e9142012-12-14 21:20:37 +000013115 if (!TLI.isTypeLegal(N->getOperand(0).getValueType()))
13116 return;
Michael Liao44c2d612012-10-10 16:53:28 +000013117 SDValue V = DAG.getNode(X86ISD::VFPROUND, dl, MVT::v4f32, N->getOperand(0));
13118 Results.push_back(V);
13119 return;
13120 }
Duncan Sands1607f052008-12-01 11:39:25 +000013121 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000013122 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000013123 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000013124 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000013125 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000013126 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000013127 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000013128 eax.getValue(2));
13129 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
13130 SDValue Ops[] = { eax, edx };
Michael Liao0ee17002013-04-19 04:03:37 +000013131 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops,
13132 array_lengthof(Ops)));
Duncan Sands1607f052008-12-01 11:39:25 +000013133 Results.push_back(edx.getValue(1));
13134 return;
13135 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013136 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000013137 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000013138 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000013139 bool Regs64bit = T == MVT::i128;
13140 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000013141 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000013142 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
13143 DAG.getConstant(0, HalfT));
13144 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
13145 DAG.getConstant(1, HalfT));
13146 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
13147 Regs64bit ? X86::RAX : X86::EAX,
13148 cpInL, SDValue());
13149 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
13150 Regs64bit ? X86::RDX : X86::EDX,
13151 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000013152 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000013153 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
13154 DAG.getConstant(0, HalfT));
13155 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
13156 DAG.getConstant(1, HalfT));
13157 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
13158 Regs64bit ? X86::RBX : X86::EBX,
13159 swapInL, cpInH.getValue(1));
13160 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
Chad Rosiera20e1e72012-08-01 18:39:17 +000013161 Regs64bit ? X86::RCX : X86::ECX,
Eli Friedman43f51ae2011-08-26 21:21:21 +000013162 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000013163 SDValue Ops[] = { swapInH.getValue(0),
13164 N->getOperand(1),
13165 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000013166 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000013167 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000013168 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
13169 X86ISD::LCMPXCHG8_DAG;
13170 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Michael Liao0ee17002013-04-19 04:03:37 +000013171 Ops, array_lengthof(Ops), T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000013172 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
13173 Regs64bit ? X86::RAX : X86::EAX,
13174 HalfT, Result.getValue(1));
13175 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
13176 Regs64bit ? X86::RDX : X86::EDX,
13177 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000013178 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000013179 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000013180 Results.push_back(cpOutH.getValue(1));
13181 return;
13182 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013183 case ISD::ATOMIC_LOAD_ADD:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013184 case ISD::ATOMIC_LOAD_AND:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013185 case ISD::ATOMIC_LOAD_NAND:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013186 case ISD::ATOMIC_LOAD_OR:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013187 case ISD::ATOMIC_LOAD_SUB:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013188 case ISD::ATOMIC_LOAD_XOR:
Michael Liaoe5e8f762012-09-25 18:08:13 +000013189 case ISD::ATOMIC_LOAD_MAX:
13190 case ISD::ATOMIC_LOAD_MIN:
13191 case ISD::ATOMIC_LOAD_UMAX:
13192 case ISD::ATOMIC_LOAD_UMIN:
Craig Topperc0878702012-08-17 06:55:11 +000013193 case ISD::ATOMIC_SWAP: {
13194 unsigned Opc;
13195 switch (N->getOpcode()) {
13196 default: llvm_unreachable("Unexpected opcode");
13197 case ISD::ATOMIC_LOAD_ADD:
13198 Opc = X86ISD::ATOMADD64_DAG;
13199 break;
13200 case ISD::ATOMIC_LOAD_AND:
13201 Opc = X86ISD::ATOMAND64_DAG;
13202 break;
13203 case ISD::ATOMIC_LOAD_NAND:
13204 Opc = X86ISD::ATOMNAND64_DAG;
13205 break;
13206 case ISD::ATOMIC_LOAD_OR:
13207 Opc = X86ISD::ATOMOR64_DAG;
13208 break;
13209 case ISD::ATOMIC_LOAD_SUB:
13210 Opc = X86ISD::ATOMSUB64_DAG;
13211 break;
13212 case ISD::ATOMIC_LOAD_XOR:
13213 Opc = X86ISD::ATOMXOR64_DAG;
13214 break;
Michael Liaoe5e8f762012-09-25 18:08:13 +000013215 case ISD::ATOMIC_LOAD_MAX:
13216 Opc = X86ISD::ATOMMAX64_DAG;
13217 break;
13218 case ISD::ATOMIC_LOAD_MIN:
13219 Opc = X86ISD::ATOMMIN64_DAG;
13220 break;
13221 case ISD::ATOMIC_LOAD_UMAX:
13222 Opc = X86ISD::ATOMUMAX64_DAG;
13223 break;
13224 case ISD::ATOMIC_LOAD_UMIN:
13225 Opc = X86ISD::ATOMUMIN64_DAG;
13226 break;
Craig Topperc0878702012-08-17 06:55:11 +000013227 case ISD::ATOMIC_SWAP:
13228 Opc = X86ISD::ATOMSWAP64_DAG;
13229 break;
13230 }
13231 ReplaceATOMIC_BINARY_64(N, Results, DAG, Opc);
Duncan Sands1607f052008-12-01 11:39:25 +000013232 return;
Craig Topperc0878702012-08-17 06:55:11 +000013233 }
Eli Friedmanf8f90f02011-08-24 22:33:28 +000013234 case ISD::ATOMIC_LOAD:
13235 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000013236 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000013237}
13238
Evan Cheng72261582005-12-20 06:22:03 +000013239const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
13240 switch (Opcode) {
13241 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000013242 case X86ISD::BSF: return "X86ISD::BSF";
13243 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000013244 case X86ISD::SHLD: return "X86ISD::SHLD";
13245 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000013246 case X86ISD::FAND: return "X86ISD::FAND";
Benjamin Kramer75311b72013-08-04 12:05:16 +000013247 case X86ISD::FANDN: return "X86ISD::FANDN";
Evan Cheng68c47cb2007-01-05 07:55:56 +000013248 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000013249 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000013250 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000013251 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000013252 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000013253 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
13254 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
13255 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000013256 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000013257 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000013258 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000013259 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000013260 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000013261 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000013262 case X86ISD::COMI: return "X86ISD::COMI";
13263 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +000013264 case X86ISD::CMPM: return "X86ISD::CMPM";
13265 case X86ISD::CMPMU: return "X86ISD::CMPMU";
Evan Chengd5781fc2005-12-21 20:21:51 +000013266 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000013267 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000013268 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
13269 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000013270 case X86ISD::CMOV: return "X86ISD::CMOV";
13271 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000013272 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000013273 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
13274 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000013275 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000013276 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000013277 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000013278 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000013279 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000013280 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
13281 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000013282 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000013283 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013284 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000013285 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000013286 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Elena Demikhovsky226e0e62012-12-05 09:24:57 +000013287 case X86ISD::BLENDI: return "X86ISD::BLENDI";
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000013288 case X86ISD::SUBUS: return "X86ISD::SUBUS";
Craig Topperfe033152011-12-06 09:31:36 +000013289 case X86ISD::HADD: return "X86ISD::HADD";
13290 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000013291 case X86ISD::FHADD: return "X86ISD::FHADD";
13292 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Benjamin Kramer739c7a82012-12-21 14:04:55 +000013293 case X86ISD::UMAX: return "X86ISD::UMAX";
13294 case X86ISD::UMIN: return "X86ISD::UMIN";
13295 case X86ISD::SMAX: return "X86ISD::SMAX";
13296 case X86ISD::SMIN: return "X86ISD::SMIN";
Evan Cheng8ca29322006-11-10 21:43:37 +000013297 case X86ISD::FMAX: return "X86ISD::FMAX";
13298 case X86ISD::FMIN: return "X86ISD::FMIN";
Nadav Rotemd60cb112012-08-19 13:06:16 +000013299 case X86ISD::FMAXC: return "X86ISD::FMAXC";
13300 case X86ISD::FMINC: return "X86ISD::FMINC";
Dan Gohman20382522007-07-10 00:05:58 +000013301 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
13302 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000013303 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Hans Wennborgf0234fc2012-06-01 16:27:21 +000013304 case X86ISD::TLSBASEADDR: return "X86ISD::TLSBASEADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000013305 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Michael Liao6c0e04c2012-10-15 22:39:43 +000013306 case X86ISD::EH_SJLJ_SETJMP: return "X86ISD::EH_SJLJ_SETJMP";
13307 case X86ISD::EH_SJLJ_LONGJMP: return "X86ISD::EH_SJLJ_LONGJMP";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000013308 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000013309 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000013310 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000013311 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000013312 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
13313 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000013314 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
13315 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
13316 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
13317 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
13318 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
13319 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000013320 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
Michael Liaob7bf7262012-08-14 22:53:17 +000013321 case X86ISD::VSEXT_MOVL: return "X86ISD::VSEXT_MOVL";
Evan Chengd880b972008-05-09 21:53:03 +000013322 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Michael Liaod9d09602012-10-23 17:34:00 +000013323 case X86ISD::VZEXT: return "X86ISD::VZEXT";
13324 case X86ISD::VSEXT: return "X86ISD::VSEXT";
Michael Liao7091b242012-08-14 21:24:47 +000013325 case X86ISD::VFPEXT: return "X86ISD::VFPEXT";
Michael Liao44c2d612012-10-10 16:53:28 +000013326 case X86ISD::VFPROUND: return "X86ISD::VFPROUND";
Craig Toppered2e13d2012-01-22 19:15:14 +000013327 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
13328 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000013329 case X86ISD::VSHL: return "X86ISD::VSHL";
13330 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000013331 case X86ISD::VSRA: return "X86ISD::VSRA";
13332 case X86ISD::VSHLI: return "X86ISD::VSHLI";
13333 case X86ISD::VSRLI: return "X86ISD::VSRLI";
13334 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000013335 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000013336 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
13337 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +000013338 case X86ISD::PCMPEQM: return "X86ISD::PCMPEQM";
13339 case X86ISD::PCMPGTM: return "X86ISD::PCMPGTM";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000013340 case X86ISD::ADD: return "X86ISD::ADD";
13341 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000013342 case X86ISD::ADC: return "X86ISD::ADC";
13343 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000013344 case X86ISD::SMUL: return "X86ISD::SMUL";
13345 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000013346 case X86ISD::INC: return "X86ISD::INC";
13347 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000013348 case X86ISD::OR: return "X86ISD::OR";
13349 case X86ISD::XOR: return "X86ISD::XOR";
13350 case X86ISD::AND: return "X86ISD::AND";
Craig Toppere6a62772011-11-13 17:31:07 +000013351 case X86ISD::BLSI: return "X86ISD::BLSI";
13352 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
13353 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000013354 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000013355 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000013356 case X86ISD::TESTP: return "X86ISD::TESTP";
Craig Topper4aee1bb2013-01-28 06:48:25 +000013357 case X86ISD::PALIGNR: return "X86ISD::PALIGNR";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000013358 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
13359 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000013360 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000013361 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000013362 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000013363 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000013364 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000013365 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
13366 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000013367 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
13368 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
13369 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000013370 case X86ISD::MOVSD: return "X86ISD::MOVSD";
13371 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000013372 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
13373 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000013374 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Elena Demikhovsky207600d2013-08-07 12:34:55 +000013375 case X86ISD::VBROADCASTM: return "X86ISD::VBROADCASTM";
Craig Topper316cd2a2011-11-30 06:25:25 +000013376 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000013377 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000013378 case X86ISD::VPERMV: return "X86ISD::VPERMV";
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +000013379 case X86ISD::VPERMV3: return "X86ISD::VPERMV3";
Craig Topper8325c112012-04-16 00:41:45 +000013380 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000013381 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000013382 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000013383 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000013384 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000013385 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000013386 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000013387 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000013388 case X86ISD::SAHF: return "X86ISD::SAHF";
Benjamin Kramerb9bee042012-07-12 09:31:43 +000013389 case X86ISD::RDRAND: return "X86ISD::RDRAND";
Michael Liaoc26392a2013-03-28 23:41:26 +000013390 case X86ISD::RDSEED: return "X86ISD::RDSEED";
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000013391 case X86ISD::FMADD: return "X86ISD::FMADD";
13392 case X86ISD::FMSUB: return "X86ISD::FMSUB";
13393 case X86ISD::FNMADD: return "X86ISD::FNMADD";
13394 case X86ISD::FNMSUB: return "X86ISD::FNMSUB";
13395 case X86ISD::FMADDSUB: return "X86ISD::FMADDSUB";
13396 case X86ISD::FMSUBADD: return "X86ISD::FMSUBADD";
Craig Topper9c7ae012012-11-10 01:23:36 +000013397 case X86ISD::PCMPESTRI: return "X86ISD::PCMPESTRI";
13398 case X86ISD::PCMPISTRI: return "X86ISD::PCMPISTRI";
Michael Liaof8fd8832013-03-26 22:47:01 +000013399 case X86ISD::XTEST: return "X86ISD::XTEST";
Evan Cheng72261582005-12-20 06:22:03 +000013400 }
13401}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000013402
Chris Lattnerc9addb72007-03-30 23:15:24 +000013403// isLegalAddressingMode - Return true if the addressing mode represented
13404// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000013405bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013406 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000013407 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000013408 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000013409 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000013410
Chris Lattnerc9addb72007-03-30 23:15:24 +000013411 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000013412 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000013413 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000013414
Chris Lattnerc9addb72007-03-30 23:15:24 +000013415 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000013416 unsigned GVFlags =
13417 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000013418
Chris Lattnerdfed4132009-07-10 07:38:24 +000013419 // If a reference to this global requires an extra load, we can't fold it.
13420 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000013421 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000013422
Chris Lattnerdfed4132009-07-10 07:38:24 +000013423 // If BaseGV requires a register for the PIC base, we cannot also have a
13424 // BaseReg specified.
13425 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000013426 return false;
Evan Cheng52787842007-08-01 23:46:47 +000013427
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000013428 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000013429 if ((M != CodeModel::Small || R != Reloc::Static) &&
13430 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000013431 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000013432 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013433
Chris Lattnerc9addb72007-03-30 23:15:24 +000013434 switch (AM.Scale) {
13435 case 0:
13436 case 1:
13437 case 2:
13438 case 4:
13439 case 8:
13440 // These scales always work.
13441 break;
13442 case 3:
13443 case 5:
13444 case 9:
13445 // These scales are formed with basereg+scalereg. Only accept if there is
13446 // no basereg yet.
13447 if (AM.HasBaseReg)
13448 return false;
13449 break;
13450 default: // Other stuff never works.
13451 return false;
13452 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013453
Chris Lattnerc9addb72007-03-30 23:15:24 +000013454 return true;
13455}
13456
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013457bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000013458 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000013459 return false;
Evan Chenge127a732007-10-29 07:57:50 +000013460 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
13461 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Jakub Staszakc20323a2012-12-29 15:57:26 +000013462 return NumBits1 > NumBits2;
Evan Cheng2bd122c2007-10-26 01:56:11 +000013463}
13464
Tim Northoverd1134482013-08-06 09:12:35 +000013465bool X86TargetLowering::allowTruncateForTailCall(Type *Ty1, Type *Ty2) const {
13466 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
13467 return false;
13468
13469 if (!isTypeLegal(EVT::getEVT(Ty1)))
13470 return false;
13471
13472 assert(Ty1->getPrimitiveSizeInBits() <= 64 && "i128 is probably not a noop");
13473
13474 // Assuming the caller doesn't have a zeroext or signext return parameter,
13475 // truncation all the way down to i1 is valid.
13476 return true;
13477}
13478
Evan Cheng70e10d32012-07-17 06:53:39 +000013479bool X86TargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Jakub Staszakc20323a2012-12-29 15:57:26 +000013480 return isInt<32>(Imm);
Evan Cheng70e10d32012-07-17 06:53:39 +000013481}
13482
13483bool X86TargetLowering::isLegalAddImmediate(int64_t Imm) const {
Evan Chenga9e13ba2012-07-17 18:54:11 +000013484 // Can also use sub to handle negated immediates.
Jakub Staszakc20323a2012-12-29 15:57:26 +000013485 return isInt<32>(Imm);
Evan Cheng70e10d32012-07-17 06:53:39 +000013486}
13487
Owen Andersone50ed302009-08-10 22:56:29 +000013488bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000013489 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000013490 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000013491 unsigned NumBits1 = VT1.getSizeInBits();
13492 unsigned NumBits2 = VT2.getSizeInBits();
Jakub Staszakc20323a2012-12-29 15:57:26 +000013493 return NumBits1 > NumBits2;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000013494}
Evan Cheng2bd122c2007-10-26 01:56:11 +000013495
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013496bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000013497 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000013498 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000013499}
13500
Owen Andersone50ed302009-08-10 22:56:29 +000013501bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000013502 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000013503 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000013504}
13505
Evan Cheng2766a472012-12-06 19:13:27 +000013506bool X86TargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
13507 EVT VT1 = Val.getValueType();
13508 if (isZExtFree(VT1, VT2))
13509 return true;
13510
13511 if (Val.getOpcode() != ISD::LOAD)
13512 return false;
13513
13514 if (!VT1.isSimple() || !VT1.isInteger() ||
13515 !VT2.isSimple() || !VT2.isInteger())
13516 return false;
13517
13518 switch (VT1.getSimpleVT().SimpleTy) {
13519 default: break;
13520 case MVT::i8:
13521 case MVT::i16:
13522 case MVT::i32:
13523 // X86 has 8, 16, and 32-bit zero-extending loads.
13524 return true;
13525 }
13526
13527 return false;
13528}
13529
Stephen Line54885a2013-07-09 18:16:56 +000013530bool
13531X86TargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
13532 if (!(Subtarget->hasFMA() || Subtarget->hasFMA4()))
13533 return false;
13534
13535 VT = VT.getScalarType();
13536
13537 if (!VT.isSimple())
13538 return false;
13539
13540 switch (VT.getSimpleVT().SimpleTy) {
13541 case MVT::f32:
13542 case MVT::f64:
13543 return true;
13544 default:
13545 break;
13546 }
13547
13548 return false;
13549}
13550
Owen Andersone50ed302009-08-10 22:56:29 +000013551bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000013552 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000013553 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000013554}
13555
Evan Cheng60c07e12006-07-05 22:17:51 +000013556/// isShuffleMaskLegal - Targets can use this to indicate that they only
13557/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
13558/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
13559/// are assumed to be legal.
13560bool
Eric Christopherfd179292009-08-27 18:07:15 +000013561X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000013562 EVT VT) const {
Craig Toppercc60bbc2013-08-14 05:58:39 +000013563 if (!VT.isSimple())
13564 return false;
13565
13566 MVT SVT = VT.getSimpleVT();
13567
Eric Christophercff6f852010-04-15 01:40:20 +000013568 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000013569 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000013570 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000013571
Nate Begemana09008b2009-10-19 02:17:23 +000013572 // FIXME: pshufb, blends, shifts.
Craig Toppercc60bbc2013-08-14 05:58:39 +000013573 return (SVT.getVectorNumElements() == 2 ||
Nate Begeman9008ca62009-04-27 18:41:29 +000013574 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Craig Toppercc60bbc2013-08-14 05:58:39 +000013575 isMOVLMask(M, SVT) ||
13576 isSHUFPMask(M, SVT, Subtarget->hasFp256()) ||
13577 isPSHUFDMask(M, SVT) ||
13578 isPSHUFHWMask(M, SVT, Subtarget->hasInt256()) ||
13579 isPSHUFLWMask(M, SVT, Subtarget->hasInt256()) ||
13580 isPALIGNRMask(M, SVT, Subtarget) ||
13581 isUNPCKLMask(M, SVT, Subtarget->hasInt256()) ||
13582 isUNPCKHMask(M, SVT, Subtarget->hasInt256()) ||
13583 isUNPCKL_v_undef_Mask(M, SVT, Subtarget->hasInt256()) ||
13584 isUNPCKH_v_undef_Mask(M, SVT, Subtarget->hasInt256()));
Evan Cheng60c07e12006-07-05 22:17:51 +000013585}
13586
Dan Gohman7d8143f2008-04-09 20:09:42 +000013587bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000013588X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000013589 EVT VT) const {
Craig Toppercc60bbc2013-08-14 05:58:39 +000013590 if (!VT.isSimple())
13591 return false;
13592
13593 MVT SVT = VT.getSimpleVT();
13594 unsigned NumElts = SVT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +000013595 // FIXME: This collection of masks seems suspect.
13596 if (NumElts == 2)
13597 return true;
Craig Toppercc60bbc2013-08-14 05:58:39 +000013598 if (NumElts == 4 && SVT.is128BitVector()) {
13599 return (isMOVLMask(Mask, SVT) ||
13600 isCommutedMOVLMask(Mask, SVT, true) ||
13601 isSHUFPMask(Mask, SVT, Subtarget->hasFp256()) ||
13602 isSHUFPMask(Mask, SVT, Subtarget->hasFp256(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000013603 }
13604 return false;
13605}
13606
13607//===----------------------------------------------------------------------===//
13608// X86 Scheduler Hooks
13609//===----------------------------------------------------------------------===//
13610
Michael Liaobe02a902012-11-08 07:28:54 +000013611/// Utility function to emit xbegin specifying the start of an RTM region.
Craig Topper2da36912012-11-11 22:45:02 +000013612static MachineBasicBlock *EmitXBegin(MachineInstr *MI, MachineBasicBlock *MBB,
13613 const TargetInstrInfo *TII) {
Michael Liaobe02a902012-11-08 07:28:54 +000013614 DebugLoc DL = MI->getDebugLoc();
Michael Liaobe02a902012-11-08 07:28:54 +000013615
13616 const BasicBlock *BB = MBB->getBasicBlock();
13617 MachineFunction::iterator I = MBB;
13618 ++I;
13619
13620 // For the v = xbegin(), we generate
13621 //
13622 // thisMBB:
13623 // xbegin sinkMBB
13624 //
13625 // mainMBB:
13626 // eax = -1
13627 //
13628 // sinkMBB:
13629 // v = eax
13630
13631 MachineBasicBlock *thisMBB = MBB;
13632 MachineFunction *MF = MBB->getParent();
13633 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
13634 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
13635 MF->insert(I, mainMBB);
13636 MF->insert(I, sinkMBB);
13637
13638 // Transfer the remainder of BB and its successor edges to sinkMBB.
13639 sinkMBB->splice(sinkMBB->begin(), MBB,
13640 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
13641 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
13642
13643 // thisMBB:
13644 // xbegin sinkMBB
13645 // # fallthrough to mainMBB
13646 // # abortion to sinkMBB
13647 BuildMI(thisMBB, DL, TII->get(X86::XBEGIN_4)).addMBB(sinkMBB);
13648 thisMBB->addSuccessor(mainMBB);
13649 thisMBB->addSuccessor(sinkMBB);
13650
13651 // mainMBB:
13652 // EAX = -1
13653 BuildMI(mainMBB, DL, TII->get(X86::MOV32ri), X86::EAX).addImm(-1);
13654 mainMBB->addSuccessor(sinkMBB);
13655
13656 // sinkMBB:
13657 // EAX is live into the sinkMBB
13658 sinkMBB->addLiveIn(X86::EAX);
13659 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
13660 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
13661 .addReg(X86::EAX);
13662
13663 MI->eraseFromParent();
13664 return sinkMBB;
13665}
13666
Michael Liaob118a072012-09-20 03:06:15 +000013667// Get CMPXCHG opcode for the specified data type.
13668static unsigned getCmpXChgOpcode(EVT VT) {
13669 switch (VT.getSimpleVT().SimpleTy) {
13670 case MVT::i8: return X86::LCMPXCHG8;
13671 case MVT::i16: return X86::LCMPXCHG16;
13672 case MVT::i32: return X86::LCMPXCHG32;
13673 case MVT::i64: return X86::LCMPXCHG64;
13674 default:
13675 break;
Richard Smith42fc29e2012-04-13 22:47:00 +000013676 }
Michael Liaob118a072012-09-20 03:06:15 +000013677 llvm_unreachable("Invalid operand size!");
Mon P Wang63307c32008-05-05 19:05:59 +000013678}
13679
Michael Liaob118a072012-09-20 03:06:15 +000013680// Get LOAD opcode for the specified data type.
13681static unsigned getLoadOpcode(EVT VT) {
13682 switch (VT.getSimpleVT().SimpleTy) {
13683 case MVT::i8: return X86::MOV8rm;
13684 case MVT::i16: return X86::MOV16rm;
13685 case MVT::i32: return X86::MOV32rm;
13686 case MVT::i64: return X86::MOV64rm;
13687 default:
13688 break;
13689 }
13690 llvm_unreachable("Invalid operand size!");
13691}
13692
13693// Get opcode of the non-atomic one from the specified atomic instruction.
13694static unsigned getNonAtomicOpcode(unsigned Opc) {
13695 switch (Opc) {
13696 case X86::ATOMAND8: return X86::AND8rr;
13697 case X86::ATOMAND16: return X86::AND16rr;
13698 case X86::ATOMAND32: return X86::AND32rr;
13699 case X86::ATOMAND64: return X86::AND64rr;
13700 case X86::ATOMOR8: return X86::OR8rr;
13701 case X86::ATOMOR16: return X86::OR16rr;
13702 case X86::ATOMOR32: return X86::OR32rr;
13703 case X86::ATOMOR64: return X86::OR64rr;
13704 case X86::ATOMXOR8: return X86::XOR8rr;
13705 case X86::ATOMXOR16: return X86::XOR16rr;
13706 case X86::ATOMXOR32: return X86::XOR32rr;
13707 case X86::ATOMXOR64: return X86::XOR64rr;
13708 }
13709 llvm_unreachable("Unhandled atomic-load-op opcode!");
13710}
13711
13712// Get opcode of the non-atomic one from the specified atomic instruction with
13713// extra opcode.
13714static unsigned getNonAtomicOpcodeWithExtraOpc(unsigned Opc,
13715 unsigned &ExtraOpc) {
13716 switch (Opc) {
13717 case X86::ATOMNAND8: ExtraOpc = X86::NOT8r; return X86::AND8rr;
13718 case X86::ATOMNAND16: ExtraOpc = X86::NOT16r; return X86::AND16rr;
13719 case X86::ATOMNAND32: ExtraOpc = X86::NOT32r; return X86::AND32rr;
13720 case X86::ATOMNAND64: ExtraOpc = X86::NOT64r; return X86::AND64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000013721 case X86::ATOMMAX8: ExtraOpc = X86::CMP8rr; return X86::CMOVL32rr;
Michael Liaob118a072012-09-20 03:06:15 +000013722 case X86::ATOMMAX16: ExtraOpc = X86::CMP16rr; return X86::CMOVL16rr;
13723 case X86::ATOMMAX32: ExtraOpc = X86::CMP32rr; return X86::CMOVL32rr;
13724 case X86::ATOMMAX64: ExtraOpc = X86::CMP64rr; return X86::CMOVL64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000013725 case X86::ATOMMIN8: ExtraOpc = X86::CMP8rr; return X86::CMOVG32rr;
Michael Liaob118a072012-09-20 03:06:15 +000013726 case X86::ATOMMIN16: ExtraOpc = X86::CMP16rr; return X86::CMOVG16rr;
13727 case X86::ATOMMIN32: ExtraOpc = X86::CMP32rr; return X86::CMOVG32rr;
13728 case X86::ATOMMIN64: ExtraOpc = X86::CMP64rr; return X86::CMOVG64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000013729 case X86::ATOMUMAX8: ExtraOpc = X86::CMP8rr; return X86::CMOVB32rr;
Michael Liaob118a072012-09-20 03:06:15 +000013730 case X86::ATOMUMAX16: ExtraOpc = X86::CMP16rr; return X86::CMOVB16rr;
13731 case X86::ATOMUMAX32: ExtraOpc = X86::CMP32rr; return X86::CMOVB32rr;
13732 case X86::ATOMUMAX64: ExtraOpc = X86::CMP64rr; return X86::CMOVB64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000013733 case X86::ATOMUMIN8: ExtraOpc = X86::CMP8rr; return X86::CMOVA32rr;
Michael Liaob118a072012-09-20 03:06:15 +000013734 case X86::ATOMUMIN16: ExtraOpc = X86::CMP16rr; return X86::CMOVA16rr;
13735 case X86::ATOMUMIN32: ExtraOpc = X86::CMP32rr; return X86::CMOVA32rr;
13736 case X86::ATOMUMIN64: ExtraOpc = X86::CMP64rr; return X86::CMOVA64rr;
13737 }
13738 llvm_unreachable("Unhandled atomic-load-op opcode!");
13739}
13740
13741// Get opcode of the non-atomic one from the specified atomic instruction for
13742// 64-bit data type on 32-bit target.
13743static unsigned getNonAtomic6432Opcode(unsigned Opc, unsigned &HiOpc) {
13744 switch (Opc) {
13745 case X86::ATOMAND6432: HiOpc = X86::AND32rr; return X86::AND32rr;
13746 case X86::ATOMOR6432: HiOpc = X86::OR32rr; return X86::OR32rr;
13747 case X86::ATOMXOR6432: HiOpc = X86::XOR32rr; return X86::XOR32rr;
13748 case X86::ATOMADD6432: HiOpc = X86::ADC32rr; return X86::ADD32rr;
13749 case X86::ATOMSUB6432: HiOpc = X86::SBB32rr; return X86::SUB32rr;
13750 case X86::ATOMSWAP6432: HiOpc = X86::MOV32rr; return X86::MOV32rr;
Michael Liaoe5e8f762012-09-25 18:08:13 +000013751 case X86::ATOMMAX6432: HiOpc = X86::SETLr; return X86::SETLr;
13752 case X86::ATOMMIN6432: HiOpc = X86::SETGr; return X86::SETGr;
13753 case X86::ATOMUMAX6432: HiOpc = X86::SETBr; return X86::SETBr;
13754 case X86::ATOMUMIN6432: HiOpc = X86::SETAr; return X86::SETAr;
Michael Liaob118a072012-09-20 03:06:15 +000013755 }
13756 llvm_unreachable("Unhandled atomic-load-op opcode!");
13757}
13758
13759// Get opcode of the non-atomic one from the specified atomic instruction for
13760// 64-bit data type on 32-bit target with extra opcode.
13761static unsigned getNonAtomic6432OpcodeWithExtraOpc(unsigned Opc,
13762 unsigned &HiOpc,
13763 unsigned &ExtraOpc) {
13764 switch (Opc) {
13765 case X86::ATOMNAND6432:
13766 ExtraOpc = X86::NOT32r;
13767 HiOpc = X86::AND32rr;
13768 return X86::AND32rr;
13769 }
13770 llvm_unreachable("Unhandled atomic-load-op opcode!");
13771}
13772
13773// Get pseudo CMOV opcode from the specified data type.
13774static unsigned getPseudoCMOVOpc(EVT VT) {
13775 switch (VT.getSimpleVT().SimpleTy) {
Michael Liaofe87c302012-09-21 03:18:52 +000013776 case MVT::i8: return X86::CMOV_GR8;
Michael Liaob118a072012-09-20 03:06:15 +000013777 case MVT::i16: return X86::CMOV_GR16;
13778 case MVT::i32: return X86::CMOV_GR32;
13779 default:
13780 break;
13781 }
13782 llvm_unreachable("Unknown CMOV opcode!");
13783}
13784
13785// EmitAtomicLoadArith - emit the code sequence for pseudo atomic instructions.
13786// They will be translated into a spin-loop or compare-exchange loop from
13787//
13788// ...
13789// dst = atomic-fetch-op MI.addr, MI.val
13790// ...
13791//
13792// to
13793//
13794// ...
Michael Liaoc537f792013-03-06 00:17:04 +000013795// t1 = LOAD MI.addr
Michael Liaob118a072012-09-20 03:06:15 +000013796// loop:
Michael Liaoc537f792013-03-06 00:17:04 +000013797// t4 = phi(t1, t3 / loop)
13798// t2 = OP MI.val, t4
13799// EAX = t4
13800// LCMPXCHG [MI.addr], t2, [EAX is implicitly used & defined]
13801// t3 = EAX
Michael Liaob118a072012-09-20 03:06:15 +000013802// JNE loop
13803// sink:
Michael Liaoc537f792013-03-06 00:17:04 +000013804// dst = t3
Michael Liaob118a072012-09-20 03:06:15 +000013805// ...
Mon P Wang63307c32008-05-05 19:05:59 +000013806MachineBasicBlock *
Michael Liaob118a072012-09-20 03:06:15 +000013807X86TargetLowering::EmitAtomicLoadArith(MachineInstr *MI,
13808 MachineBasicBlock *MBB) const {
13809 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
13810 DebugLoc DL = MI->getDebugLoc();
13811
13812 MachineFunction *MF = MBB->getParent();
13813 MachineRegisterInfo &MRI = MF->getRegInfo();
13814
13815 const BasicBlock *BB = MBB->getBasicBlock();
13816 MachineFunction::iterator I = MBB;
13817 ++I;
13818
Michael Liao13d08bf2013-01-22 21:47:38 +000013819 assert(MI->getNumOperands() <= X86::AddrNumOperands + 4 &&
Michael Liaob118a072012-09-20 03:06:15 +000013820 "Unexpected number of operands");
13821
13822 assert(MI->hasOneMemOperand() &&
13823 "Expected atomic-load-op to have one memoperand");
13824
13825 // Memory Reference
13826 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
13827 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
13828
13829 unsigned DstReg, SrcReg;
13830 unsigned MemOpndSlot;
13831
13832 unsigned CurOp = 0;
13833
13834 DstReg = MI->getOperand(CurOp++).getReg();
13835 MemOpndSlot = CurOp;
13836 CurOp += X86::AddrNumOperands;
13837 SrcReg = MI->getOperand(CurOp++).getReg();
13838
13839 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
Craig Topperf4d25a22012-09-30 19:49:56 +000013840 MVT::SimpleValueType VT = *RC->vt_begin();
Michael Liaoc537f792013-03-06 00:17:04 +000013841 unsigned t1 = MRI.createVirtualRegister(RC);
13842 unsigned t2 = MRI.createVirtualRegister(RC);
13843 unsigned t3 = MRI.createVirtualRegister(RC);
13844 unsigned t4 = MRI.createVirtualRegister(RC);
13845 unsigned PhyReg = getX86SubSuperRegister(X86::EAX, VT);
Michael Liaob118a072012-09-20 03:06:15 +000013846
13847 unsigned LCMPXCHGOpc = getCmpXChgOpcode(VT);
13848 unsigned LOADOpc = getLoadOpcode(VT);
13849
13850 // For the atomic load-arith operator, we generate
13851 //
13852 // thisMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000013853 // t1 = LOAD [MI.addr]
Michael Liaob118a072012-09-20 03:06:15 +000013854 // mainMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000013855 // t4 = phi(t1 / thisMBB, t3 / mainMBB)
Michael Liaob118a072012-09-20 03:06:15 +000013856 // t1 = OP MI.val, EAX
Michael Liaoc537f792013-03-06 00:17:04 +000013857 // EAX = t4
Michael Liaob118a072012-09-20 03:06:15 +000013858 // LCMPXCHG [MI.addr], t1, [EAX is implicitly used & defined]
Michael Liaoc537f792013-03-06 00:17:04 +000013859 // t3 = EAX
Michael Liaob118a072012-09-20 03:06:15 +000013860 // JNE mainMBB
13861 // sinkMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000013862 // dst = t3
Michael Liaob118a072012-09-20 03:06:15 +000013863
13864 MachineBasicBlock *thisMBB = MBB;
13865 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
13866 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
13867 MF->insert(I, mainMBB);
13868 MF->insert(I, sinkMBB);
13869
13870 MachineInstrBuilder MIB;
13871
13872 // Transfer the remainder of BB and its successor edges to sinkMBB.
13873 sinkMBB->splice(sinkMBB->begin(), MBB,
13874 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
13875 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
13876
13877 // thisMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000013878 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), t1);
13879 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
13880 MachineOperand NewMO = MI->getOperand(MemOpndSlot + i);
13881 if (NewMO.isReg())
13882 NewMO.setIsKill(false);
13883 MIB.addOperand(NewMO);
13884 }
13885 for (MachineInstr::mmo_iterator MMOI = MMOBegin; MMOI != MMOEnd; ++MMOI) {
13886 unsigned flags = (*MMOI)->getFlags();
13887 flags = (flags & ~MachineMemOperand::MOStore) | MachineMemOperand::MOLoad;
13888 MachineMemOperand *MMO =
13889 MF->getMachineMemOperand((*MMOI)->getPointerInfo(), flags,
13890 (*MMOI)->getSize(),
13891 (*MMOI)->getBaseAlignment(),
13892 (*MMOI)->getTBAAInfo(),
13893 (*MMOI)->getRanges());
13894 MIB.addMemOperand(MMO);
13895 }
Michael Liaob118a072012-09-20 03:06:15 +000013896
13897 thisMBB->addSuccessor(mainMBB);
13898
13899 // mainMBB:
13900 MachineBasicBlock *origMainMBB = mainMBB;
Michael Liaob118a072012-09-20 03:06:15 +000013901
Michael Liaoc537f792013-03-06 00:17:04 +000013902 // Add a PHI.
Michael Liaofe9dbe02013-03-07 01:01:29 +000013903 MachineInstr *Phi = BuildMI(mainMBB, DL, TII->get(X86::PHI), t4)
13904 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(mainMBB);
Michael Liaob118a072012-09-20 03:06:15 +000013905
Michael Liaob118a072012-09-20 03:06:15 +000013906 unsigned Opc = MI->getOpcode();
13907 switch (Opc) {
13908 default:
13909 llvm_unreachable("Unhandled atomic-load-op opcode!");
13910 case X86::ATOMAND8:
13911 case X86::ATOMAND16:
13912 case X86::ATOMAND32:
13913 case X86::ATOMAND64:
13914 case X86::ATOMOR8:
13915 case X86::ATOMOR16:
13916 case X86::ATOMOR32:
13917 case X86::ATOMOR64:
13918 case X86::ATOMXOR8:
13919 case X86::ATOMXOR16:
13920 case X86::ATOMXOR32:
13921 case X86::ATOMXOR64: {
13922 unsigned ARITHOpc = getNonAtomicOpcode(Opc);
Michael Liaoc537f792013-03-06 00:17:04 +000013923 BuildMI(mainMBB, DL, TII->get(ARITHOpc), t2).addReg(SrcReg)
13924 .addReg(t4);
Michael Liaob118a072012-09-20 03:06:15 +000013925 break;
13926 }
13927 case X86::ATOMNAND8:
13928 case X86::ATOMNAND16:
13929 case X86::ATOMNAND32:
13930 case X86::ATOMNAND64: {
Michael Liaoc537f792013-03-06 00:17:04 +000013931 unsigned Tmp = MRI.createVirtualRegister(RC);
Michael Liaob118a072012-09-20 03:06:15 +000013932 unsigned NOTOpc;
13933 unsigned ANDOpc = getNonAtomicOpcodeWithExtraOpc(Opc, NOTOpc);
Michael Liaoc537f792013-03-06 00:17:04 +000013934 BuildMI(mainMBB, DL, TII->get(ANDOpc), Tmp).addReg(SrcReg)
13935 .addReg(t4);
13936 BuildMI(mainMBB, DL, TII->get(NOTOpc), t2).addReg(Tmp);
Michael Liaob118a072012-09-20 03:06:15 +000013937 break;
13938 }
Michael Liao08382492012-09-21 03:00:17 +000013939 case X86::ATOMMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000013940 case X86::ATOMMAX16:
13941 case X86::ATOMMAX32:
13942 case X86::ATOMMAX64:
Michael Liaofe87c302012-09-21 03:18:52 +000013943 case X86::ATOMMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000013944 case X86::ATOMMIN16:
13945 case X86::ATOMMIN32:
13946 case X86::ATOMMIN64:
Michael Liaofe87c302012-09-21 03:18:52 +000013947 case X86::ATOMUMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000013948 case X86::ATOMUMAX16:
13949 case X86::ATOMUMAX32:
13950 case X86::ATOMUMAX64:
Michael Liaofe87c302012-09-21 03:18:52 +000013951 case X86::ATOMUMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000013952 case X86::ATOMUMIN16:
13953 case X86::ATOMUMIN32:
13954 case X86::ATOMUMIN64: {
13955 unsigned CMPOpc;
13956 unsigned CMOVOpc = getNonAtomicOpcodeWithExtraOpc(Opc, CMPOpc);
13957
13958 BuildMI(mainMBB, DL, TII->get(CMPOpc))
13959 .addReg(SrcReg)
Michael Liaoc537f792013-03-06 00:17:04 +000013960 .addReg(t4);
Michael Liaob118a072012-09-20 03:06:15 +000013961
13962 if (Subtarget->hasCMov()) {
Michael Liaofe87c302012-09-21 03:18:52 +000013963 if (VT != MVT::i8) {
13964 // Native support
Michael Liaoc537f792013-03-06 00:17:04 +000013965 BuildMI(mainMBB, DL, TII->get(CMOVOpc), t2)
Michael Liaofe87c302012-09-21 03:18:52 +000013966 .addReg(SrcReg)
Michael Liaoc537f792013-03-06 00:17:04 +000013967 .addReg(t4);
Michael Liaofe87c302012-09-21 03:18:52 +000013968 } else {
13969 // Promote i8 to i32 to use CMOV32
Michael Liaoc537f792013-03-06 00:17:04 +000013970 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
13971 const TargetRegisterClass *RC32 =
13972 TRI->getSubClassWithSubReg(getRegClassFor(MVT::i32), X86::sub_8bit);
Michael Liaofe87c302012-09-21 03:18:52 +000013973 unsigned SrcReg32 = MRI.createVirtualRegister(RC32);
13974 unsigned AccReg32 = MRI.createVirtualRegister(RC32);
Michael Liaoc537f792013-03-06 00:17:04 +000013975 unsigned Tmp = MRI.createVirtualRegister(RC32);
Michael Liaofe87c302012-09-21 03:18:52 +000013976
13977 unsigned Undef = MRI.createVirtualRegister(RC32);
13978 BuildMI(mainMBB, DL, TII->get(TargetOpcode::IMPLICIT_DEF), Undef);
13979
13980 BuildMI(mainMBB, DL, TII->get(TargetOpcode::INSERT_SUBREG), SrcReg32)
13981 .addReg(Undef)
13982 .addReg(SrcReg)
13983 .addImm(X86::sub_8bit);
13984 BuildMI(mainMBB, DL, TII->get(TargetOpcode::INSERT_SUBREG), AccReg32)
13985 .addReg(Undef)
Michael Liaoc537f792013-03-06 00:17:04 +000013986 .addReg(t4)
Michael Liaofe87c302012-09-21 03:18:52 +000013987 .addImm(X86::sub_8bit);
13988
Michael Liaoc537f792013-03-06 00:17:04 +000013989 BuildMI(mainMBB, DL, TII->get(CMOVOpc), Tmp)
Michael Liaofe87c302012-09-21 03:18:52 +000013990 .addReg(SrcReg32)
13991 .addReg(AccReg32);
13992
Michael Liaoc537f792013-03-06 00:17:04 +000013993 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), t2)
13994 .addReg(Tmp, 0, X86::sub_8bit);
Michael Liaofe87c302012-09-21 03:18:52 +000013995 }
Michael Liaob118a072012-09-20 03:06:15 +000013996 } else {
13997 // Use pseudo select and lower them.
Michael Liaofe87c302012-09-21 03:18:52 +000013998 assert((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) &&
Michael Liaob118a072012-09-20 03:06:15 +000013999 "Invalid atomic-load-op transformation!");
14000 unsigned SelOpc = getPseudoCMOVOpc(VT);
14001 X86::CondCode CC = X86::getCondFromCMovOpc(CMOVOpc);
14002 assert(CC != X86::COND_INVALID && "Invalid atomic-load-op transformation!");
Michael Liaoc537f792013-03-06 00:17:04 +000014003 MIB = BuildMI(mainMBB, DL, TII->get(SelOpc), t2)
14004 .addReg(SrcReg).addReg(t4)
Michael Liaob118a072012-09-20 03:06:15 +000014005 .addImm(CC);
14006 mainMBB = EmitLoweredSelect(MIB, mainMBB);
Michael Liaofe9dbe02013-03-07 01:01:29 +000014007 // Replace the original PHI node as mainMBB is changed after CMOV
14008 // lowering.
14009 BuildMI(*origMainMBB, Phi, DL, TII->get(X86::PHI), t4)
14010 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(mainMBB);
14011 Phi->eraseFromParent();
Michael Liaob118a072012-09-20 03:06:15 +000014012 }
14013 break;
14014 }
14015 }
14016
Michael Liaoc537f792013-03-06 00:17:04 +000014017 // Copy PhyReg back from virtual register.
14018 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), PhyReg)
14019 .addReg(t4);
Michael Liaob118a072012-09-20 03:06:15 +000014020
14021 MIB = BuildMI(mainMBB, DL, TII->get(LCMPXCHGOpc));
Michael Liaoc537f792013-03-06 00:17:04 +000014022 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
14023 MachineOperand NewMO = MI->getOperand(MemOpndSlot + i);
14024 if (NewMO.isReg())
14025 NewMO.setIsKill(false);
14026 MIB.addOperand(NewMO);
14027 }
14028 MIB.addReg(t2);
Michael Liaob118a072012-09-20 03:06:15 +000014029 MIB.setMemRefs(MMOBegin, MMOEnd);
14030
Michael Liaoc537f792013-03-06 00:17:04 +000014031 // Copy PhyReg back to virtual register.
14032 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), t3)
14033 .addReg(PhyReg);
14034
Michael Liaob118a072012-09-20 03:06:15 +000014035 BuildMI(mainMBB, DL, TII->get(X86::JNE_4)).addMBB(origMainMBB);
14036
14037 mainMBB->addSuccessor(origMainMBB);
14038 mainMBB->addSuccessor(sinkMBB);
14039
14040 // sinkMBB:
Michael Liaob118a072012-09-20 03:06:15 +000014041 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
14042 TII->get(TargetOpcode::COPY), DstReg)
Michael Liaoc537f792013-03-06 00:17:04 +000014043 .addReg(t3);
Michael Liaob118a072012-09-20 03:06:15 +000014044
14045 MI->eraseFromParent();
14046 return sinkMBB;
14047}
14048
14049// EmitAtomicLoadArith6432 - emit the code sequence for pseudo atomic
14050// instructions. They will be translated into a spin-loop or compare-exchange
14051// loop from
14052//
14053// ...
14054// dst = atomic-fetch-op MI.addr, MI.val
14055// ...
14056//
14057// to
14058//
14059// ...
Michael Liaoc537f792013-03-06 00:17:04 +000014060// t1L = LOAD [MI.addr + 0]
14061// t1H = LOAD [MI.addr + 4]
Michael Liaob118a072012-09-20 03:06:15 +000014062// loop:
Michael Liaoc537f792013-03-06 00:17:04 +000014063// t4L = phi(t1L, t3L / loop)
14064// t4H = phi(t1H, t3H / loop)
14065// t2L = OP MI.val.lo, t4L
14066// t2H = OP MI.val.hi, t4H
14067// EAX = t4L
14068// EDX = t4H
14069// EBX = t2L
14070// ECX = t2H
Michael Liaob118a072012-09-20 03:06:15 +000014071// LCMPXCHG8B [MI.addr], [ECX:EBX & EDX:EAX are implicitly used and EDX:EAX is implicitly defined]
Michael Liaoc537f792013-03-06 00:17:04 +000014072// t3L = EAX
14073// t3H = EDX
Michael Liaob118a072012-09-20 03:06:15 +000014074// JNE loop
14075// sink:
Michael Liaoc537f792013-03-06 00:17:04 +000014076// dstL = t3L
14077// dstH = t3H
Michael Liaob118a072012-09-20 03:06:15 +000014078// ...
14079MachineBasicBlock *
14080X86TargetLowering::EmitAtomicLoadArith6432(MachineInstr *MI,
14081 MachineBasicBlock *MBB) const {
14082 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
14083 DebugLoc DL = MI->getDebugLoc();
14084
14085 MachineFunction *MF = MBB->getParent();
14086 MachineRegisterInfo &MRI = MF->getRegInfo();
14087
14088 const BasicBlock *BB = MBB->getBasicBlock();
14089 MachineFunction::iterator I = MBB;
14090 ++I;
14091
Michael Liao13d08bf2013-01-22 21:47:38 +000014092 assert(MI->getNumOperands() <= X86::AddrNumOperands + 7 &&
Michael Liaob118a072012-09-20 03:06:15 +000014093 "Unexpected number of operands");
14094
14095 assert(MI->hasOneMemOperand() &&
14096 "Expected atomic-load-op32 to have one memoperand");
14097
14098 // Memory Reference
14099 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
14100 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
14101
14102 unsigned DstLoReg, DstHiReg;
14103 unsigned SrcLoReg, SrcHiReg;
14104 unsigned MemOpndSlot;
14105
14106 unsigned CurOp = 0;
14107
14108 DstLoReg = MI->getOperand(CurOp++).getReg();
14109 DstHiReg = MI->getOperand(CurOp++).getReg();
14110 MemOpndSlot = CurOp;
14111 CurOp += X86::AddrNumOperands;
14112 SrcLoReg = MI->getOperand(CurOp++).getReg();
14113 SrcHiReg = MI->getOperand(CurOp++).getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014114
Craig Topperc9099502012-04-20 06:31:50 +000014115 const TargetRegisterClass *RC = &X86::GR32RegClass;
Michael Liaoe5e8f762012-09-25 18:08:13 +000014116 const TargetRegisterClass *RC8 = &X86::GR8RegClass;
Scott Michelfdc40a02009-02-17 22:15:04 +000014117
Michael Liaoc537f792013-03-06 00:17:04 +000014118 unsigned t1L = MRI.createVirtualRegister(RC);
14119 unsigned t1H = MRI.createVirtualRegister(RC);
14120 unsigned t2L = MRI.createVirtualRegister(RC);
14121 unsigned t2H = MRI.createVirtualRegister(RC);
14122 unsigned t3L = MRI.createVirtualRegister(RC);
14123 unsigned t3H = MRI.createVirtualRegister(RC);
14124 unsigned t4L = MRI.createVirtualRegister(RC);
14125 unsigned t4H = MRI.createVirtualRegister(RC);
14126
Michael Liaob118a072012-09-20 03:06:15 +000014127 unsigned LCMPXCHGOpc = X86::LCMPXCHG8B;
14128 unsigned LOADOpc = X86::MOV32rm;
Scott Michelfdc40a02009-02-17 22:15:04 +000014129
Michael Liaob118a072012-09-20 03:06:15 +000014130 // For the atomic load-arith operator, we generate
Mon P Wang63307c32008-05-05 19:05:59 +000014131 //
Michael Liaob118a072012-09-20 03:06:15 +000014132 // thisMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000014133 // t1L = LOAD [MI.addr + 0]
14134 // t1H = LOAD [MI.addr + 4]
Michael Liaob118a072012-09-20 03:06:15 +000014135 // mainMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000014136 // t4L = phi(t1L / thisMBB, t3L / mainMBB)
14137 // t4H = phi(t1H / thisMBB, t3H / mainMBB)
14138 // t2L = OP MI.val.lo, t4L
14139 // t2H = OP MI.val.hi, t4H
14140 // EBX = t2L
14141 // ECX = t2H
Michael Liaob118a072012-09-20 03:06:15 +000014142 // LCMPXCHG8B [MI.addr], [ECX:EBX & EDX:EAX are implicitly used and EDX:EAX is implicitly defined]
Michael Liaoc537f792013-03-06 00:17:04 +000014143 // t3L = EAX
14144 // t3H = EDX
14145 // JNE loop
Michael Liaob118a072012-09-20 03:06:15 +000014146 // sinkMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000014147 // dstL = t3L
14148 // dstH = t3H
Scott Michelfdc40a02009-02-17 22:15:04 +000014149
Mon P Wang63307c32008-05-05 19:05:59 +000014150 MachineBasicBlock *thisMBB = MBB;
Michael Liaob118a072012-09-20 03:06:15 +000014151 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
14152 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
14153 MF->insert(I, mainMBB);
14154 MF->insert(I, sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000014155
Michael Liaob118a072012-09-20 03:06:15 +000014156 MachineInstrBuilder MIB;
Scott Michelfdc40a02009-02-17 22:15:04 +000014157
Michael Liaob118a072012-09-20 03:06:15 +000014158 // Transfer the remainder of BB and its successor edges to sinkMBB.
14159 sinkMBB->splice(sinkMBB->begin(), MBB,
14160 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
14161 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000014162
Michael Liaob118a072012-09-20 03:06:15 +000014163 // thisMBB:
14164 // Lo
Michael Liaoc537f792013-03-06 00:17:04 +000014165 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), t1L);
Michael Liaob118a072012-09-20 03:06:15 +000014166 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
Michael Liaoc537f792013-03-06 00:17:04 +000014167 MachineOperand NewMO = MI->getOperand(MemOpndSlot + i);
14168 if (NewMO.isReg())
14169 NewMO.setIsKill(false);
14170 MIB.addOperand(NewMO);
Michael Liaob118a072012-09-20 03:06:15 +000014171 }
Michael Liaoc537f792013-03-06 00:17:04 +000014172 for (MachineInstr::mmo_iterator MMOI = MMOBegin; MMOI != MMOEnd; ++MMOI) {
14173 unsigned flags = (*MMOI)->getFlags();
14174 flags = (flags & ~MachineMemOperand::MOStore) | MachineMemOperand::MOLoad;
14175 MachineMemOperand *MMO =
14176 MF->getMachineMemOperand((*MMOI)->getPointerInfo(), flags,
14177 (*MMOI)->getSize(),
14178 (*MMOI)->getBaseAlignment(),
14179 (*MMOI)->getTBAAInfo(),
14180 (*MMOI)->getRanges());
14181 MIB.addMemOperand(MMO);
14182 };
14183 MachineInstr *LowMI = MIB;
14184
14185 // Hi
14186 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), t1H);
14187 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
14188 if (i == X86::AddrDisp) {
14189 MIB.addDisp(MI->getOperand(MemOpndSlot + i), 4); // 4 == sizeof(i32)
14190 } else {
14191 MachineOperand NewMO = MI->getOperand(MemOpndSlot + i);
14192 if (NewMO.isReg())
14193 NewMO.setIsKill(false);
14194 MIB.addOperand(NewMO);
14195 }
14196 }
14197 MIB.setMemRefs(LowMI->memoperands_begin(), LowMI->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000014198
Michael Liaob118a072012-09-20 03:06:15 +000014199 thisMBB->addSuccessor(mainMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000014200
Michael Liaob118a072012-09-20 03:06:15 +000014201 // mainMBB:
14202 MachineBasicBlock *origMainMBB = mainMBB;
Scott Michelfdc40a02009-02-17 22:15:04 +000014203
Michael Liaoc537f792013-03-06 00:17:04 +000014204 // Add PHIs.
Michael Liaofe9dbe02013-03-07 01:01:29 +000014205 MachineInstr *PhiL = BuildMI(mainMBB, DL, TII->get(X86::PHI), t4L)
14206 .addReg(t1L).addMBB(thisMBB).addReg(t3L).addMBB(mainMBB);
14207 MachineInstr *PhiH = BuildMI(mainMBB, DL, TII->get(X86::PHI), t4H)
14208 .addReg(t1H).addMBB(thisMBB).addReg(t3H).addMBB(mainMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000014209
Michael Liaob118a072012-09-20 03:06:15 +000014210 unsigned Opc = MI->getOpcode();
14211 switch (Opc) {
14212 default:
14213 llvm_unreachable("Unhandled atomic-load-op6432 opcode!");
14214 case X86::ATOMAND6432:
14215 case X86::ATOMOR6432:
14216 case X86::ATOMXOR6432:
14217 case X86::ATOMADD6432:
14218 case X86::ATOMSUB6432: {
14219 unsigned HiOpc;
14220 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
Michael Liaoc537f792013-03-06 00:17:04 +000014221 BuildMI(mainMBB, DL, TII->get(LoOpc), t2L).addReg(t4L)
14222 .addReg(SrcLoReg);
14223 BuildMI(mainMBB, DL, TII->get(HiOpc), t2H).addReg(t4H)
14224 .addReg(SrcHiReg);
Michael Liaob118a072012-09-20 03:06:15 +000014225 break;
14226 }
14227 case X86::ATOMNAND6432: {
14228 unsigned HiOpc, NOTOpc;
14229 unsigned LoOpc = getNonAtomic6432OpcodeWithExtraOpc(Opc, HiOpc, NOTOpc);
Michael Liaoc537f792013-03-06 00:17:04 +000014230 unsigned TmpL = MRI.createVirtualRegister(RC);
14231 unsigned TmpH = MRI.createVirtualRegister(RC);
14232 BuildMI(mainMBB, DL, TII->get(LoOpc), TmpL).addReg(SrcLoReg)
14233 .addReg(t4L);
14234 BuildMI(mainMBB, DL, TII->get(HiOpc), TmpH).addReg(SrcHiReg)
14235 .addReg(t4H);
14236 BuildMI(mainMBB, DL, TII->get(NOTOpc), t2L).addReg(TmpL);
14237 BuildMI(mainMBB, DL, TII->get(NOTOpc), t2H).addReg(TmpH);
Michael Liaob118a072012-09-20 03:06:15 +000014238 break;
14239 }
Michael Liaoe5e8f762012-09-25 18:08:13 +000014240 case X86::ATOMMAX6432:
14241 case X86::ATOMMIN6432:
14242 case X86::ATOMUMAX6432:
14243 case X86::ATOMUMIN6432: {
14244 unsigned HiOpc;
14245 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
14246 unsigned cL = MRI.createVirtualRegister(RC8);
14247 unsigned cH = MRI.createVirtualRegister(RC8);
14248 unsigned cL32 = MRI.createVirtualRegister(RC);
14249 unsigned cH32 = MRI.createVirtualRegister(RC);
14250 unsigned cc = MRI.createVirtualRegister(RC);
14251 // cl := cmp src_lo, lo
14252 BuildMI(mainMBB, DL, TII->get(X86::CMP32rr))
Michael Liaoc537f792013-03-06 00:17:04 +000014253 .addReg(SrcLoReg).addReg(t4L);
Michael Liaoe5e8f762012-09-25 18:08:13 +000014254 BuildMI(mainMBB, DL, TII->get(LoOpc), cL);
14255 BuildMI(mainMBB, DL, TII->get(X86::MOVZX32rr8), cL32).addReg(cL);
14256 // ch := cmp src_hi, hi
14257 BuildMI(mainMBB, DL, TII->get(X86::CMP32rr))
Michael Liaoc537f792013-03-06 00:17:04 +000014258 .addReg(SrcHiReg).addReg(t4H);
Michael Liaoe5e8f762012-09-25 18:08:13 +000014259 BuildMI(mainMBB, DL, TII->get(HiOpc), cH);
14260 BuildMI(mainMBB, DL, TII->get(X86::MOVZX32rr8), cH32).addReg(cH);
14261 // cc := if (src_hi == hi) ? cl : ch;
14262 if (Subtarget->hasCMov()) {
14263 BuildMI(mainMBB, DL, TII->get(X86::CMOVE32rr), cc)
14264 .addReg(cH32).addReg(cL32);
14265 } else {
14266 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), cc)
14267 .addReg(cH32).addReg(cL32)
14268 .addImm(X86::COND_E);
14269 mainMBB = EmitLoweredSelect(MIB, mainMBB);
14270 }
14271 BuildMI(mainMBB, DL, TII->get(X86::TEST32rr)).addReg(cc).addReg(cc);
14272 if (Subtarget->hasCMov()) {
Michael Liaoc537f792013-03-06 00:17:04 +000014273 BuildMI(mainMBB, DL, TII->get(X86::CMOVNE32rr), t2L)
14274 .addReg(SrcLoReg).addReg(t4L);
14275 BuildMI(mainMBB, DL, TII->get(X86::CMOVNE32rr), t2H)
14276 .addReg(SrcHiReg).addReg(t4H);
Michael Liaoe5e8f762012-09-25 18:08:13 +000014277 } else {
Michael Liaoc537f792013-03-06 00:17:04 +000014278 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), t2L)
14279 .addReg(SrcLoReg).addReg(t4L)
Michael Liaoe5e8f762012-09-25 18:08:13 +000014280 .addImm(X86::COND_NE);
14281 mainMBB = EmitLoweredSelect(MIB, mainMBB);
Michael Liaofe9dbe02013-03-07 01:01:29 +000014282 // As the lowered CMOV won't clobber EFLAGS, we could reuse it for the
14283 // 2nd CMOV lowering.
14284 mainMBB->addLiveIn(X86::EFLAGS);
Michael Liaoc537f792013-03-06 00:17:04 +000014285 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), t2H)
14286 .addReg(SrcHiReg).addReg(t4H)
Michael Liaoe5e8f762012-09-25 18:08:13 +000014287 .addImm(X86::COND_NE);
14288 mainMBB = EmitLoweredSelect(MIB, mainMBB);
Michael Liaofe9dbe02013-03-07 01:01:29 +000014289 // Replace the original PHI node as mainMBB is changed after CMOV
14290 // lowering.
14291 BuildMI(*origMainMBB, PhiL, DL, TII->get(X86::PHI), t4L)
14292 .addReg(t1L).addMBB(thisMBB).addReg(t3L).addMBB(mainMBB);
14293 BuildMI(*origMainMBB, PhiH, DL, TII->get(X86::PHI), t4H)
14294 .addReg(t1H).addMBB(thisMBB).addReg(t3H).addMBB(mainMBB);
14295 PhiL->eraseFromParent();
14296 PhiH->eraseFromParent();
Michael Liaoe5e8f762012-09-25 18:08:13 +000014297 }
14298 break;
14299 }
Michael Liaob118a072012-09-20 03:06:15 +000014300 case X86::ATOMSWAP6432: {
14301 unsigned HiOpc;
14302 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
Michael Liaoc537f792013-03-06 00:17:04 +000014303 BuildMI(mainMBB, DL, TII->get(LoOpc), t2L).addReg(SrcLoReg);
14304 BuildMI(mainMBB, DL, TII->get(HiOpc), t2H).addReg(SrcHiReg);
Michael Liaob118a072012-09-20 03:06:15 +000014305 break;
14306 }
14307 }
Mon P Wang63307c32008-05-05 19:05:59 +000014308
Michael Liaob118a072012-09-20 03:06:15 +000014309 // Copy EDX:EAX back from HiReg:LoReg
Michael Liaoc537f792013-03-06 00:17:04 +000014310 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EAX).addReg(t4L);
14311 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EDX).addReg(t4H);
Michael Liaob118a072012-09-20 03:06:15 +000014312 // Copy ECX:EBX from t1H:t1L
Michael Liaoc537f792013-03-06 00:17:04 +000014313 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EBX).addReg(t2L);
14314 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::ECX).addReg(t2H);
Mon P Wangab3e7472008-05-05 22:56:23 +000014315
Michael Liaob118a072012-09-20 03:06:15 +000014316 MIB = BuildMI(mainMBB, DL, TII->get(LCMPXCHGOpc));
Michael Liaoc537f792013-03-06 00:17:04 +000014317 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
14318 MachineOperand NewMO = MI->getOperand(MemOpndSlot + i);
14319 if (NewMO.isReg())
14320 NewMO.setIsKill(false);
14321 MIB.addOperand(NewMO);
14322 }
Michael Liaob118a072012-09-20 03:06:15 +000014323 MIB.setMemRefs(MMOBegin, MMOEnd);
Mon P Wang63307c32008-05-05 19:05:59 +000014324
Michael Liaoc537f792013-03-06 00:17:04 +000014325 // Copy EDX:EAX back to t3H:t3L
14326 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), t3L).addReg(X86::EAX);
14327 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), t3H).addReg(X86::EDX);
14328
Michael Liaob118a072012-09-20 03:06:15 +000014329 BuildMI(mainMBB, DL, TII->get(X86::JNE_4)).addMBB(origMainMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000014330
Michael Liaob118a072012-09-20 03:06:15 +000014331 mainMBB->addSuccessor(origMainMBB);
14332 mainMBB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000014333
Michael Liaob118a072012-09-20 03:06:15 +000014334 // sinkMBB:
Michael Liaob118a072012-09-20 03:06:15 +000014335 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
14336 TII->get(TargetOpcode::COPY), DstLoReg)
Michael Liaoc537f792013-03-06 00:17:04 +000014337 .addReg(t3L);
Michael Liaob118a072012-09-20 03:06:15 +000014338 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
14339 TII->get(TargetOpcode::COPY), DstHiReg)
Michael Liaoc537f792013-03-06 00:17:04 +000014340 .addReg(t3H);
Mon P Wang63307c32008-05-05 19:05:59 +000014341
Michael Liaob118a072012-09-20 03:06:15 +000014342 MI->eraseFromParent();
14343 return sinkMBB;
Mon P Wang63307c32008-05-05 19:05:59 +000014344}
14345
Eric Christopherf83a5de2009-08-27 18:08:16 +000014346// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000014347// or XMM0_V32I8 in AVX all of this code can be replaced with that
14348// in the .td file.
Craig Topper8cb8c812012-11-10 09:02:47 +000014349static MachineBasicBlock *EmitPCMPSTRM(MachineInstr *MI, MachineBasicBlock *BB,
14350 const TargetInstrInfo *TII) {
Eric Christopherb120ab42009-08-18 22:50:32 +000014351 unsigned Opc;
Craig Topper8aae8dd2012-11-10 08:57:41 +000014352 switch (MI->getOpcode()) {
14353 default: llvm_unreachable("illegal opcode!");
14354 case X86::PCMPISTRM128REG: Opc = X86::PCMPISTRM128rr; break;
14355 case X86::VPCMPISTRM128REG: Opc = X86::VPCMPISTRM128rr; break;
14356 case X86::PCMPISTRM128MEM: Opc = X86::PCMPISTRM128rm; break;
14357 case X86::VPCMPISTRM128MEM: Opc = X86::VPCMPISTRM128rm; break;
14358 case X86::PCMPESTRM128REG: Opc = X86::PCMPESTRM128rr; break;
14359 case X86::VPCMPESTRM128REG: Opc = X86::VPCMPESTRM128rr; break;
14360 case X86::PCMPESTRM128MEM: Opc = X86::PCMPESTRM128rm; break;
14361 case X86::VPCMPESTRM128MEM: Opc = X86::VPCMPESTRM128rm; break;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000014362 }
Eric Christopherb120ab42009-08-18 22:50:32 +000014363
Craig Topper8aae8dd2012-11-10 08:57:41 +000014364 DebugLoc dl = MI->getDebugLoc();
Eric Christopher41c902f2010-11-30 08:20:21 +000014365 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Craig Topper8aae8dd2012-11-10 08:57:41 +000014366
Craig Topper52ea2452012-11-10 09:25:36 +000014367 unsigned NumArgs = MI->getNumOperands();
14368 for (unsigned i = 1; i < NumArgs; ++i) {
14369 MachineOperand &Op = MI->getOperand(i);
Eric Christopherb120ab42009-08-18 22:50:32 +000014370 if (!(Op.isReg() && Op.isImplicit()))
14371 MIB.addOperand(Op);
14372 }
Craig Topper8aae8dd2012-11-10 08:57:41 +000014373 if (MI->hasOneMemOperand())
Craig Topper9c7ae012012-11-10 01:23:36 +000014374 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
14375
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000014376 BuildMI(*BB, MI, dl,
Craig Topper638aa682012-08-05 00:17:48 +000014377 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000014378 .addReg(X86::XMM0);
14379
Dan Gohman14152b42010-07-06 20:24:04 +000014380 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000014381 return BB;
14382}
14383
Craig Topper9c7ae012012-11-10 01:23:36 +000014384// FIXME: Custom handling because TableGen doesn't support multiple implicit
14385// defs in an instruction pattern
Craig Topper8cb8c812012-11-10 09:02:47 +000014386static MachineBasicBlock *EmitPCMPSTRI(MachineInstr *MI, MachineBasicBlock *BB,
14387 const TargetInstrInfo *TII) {
Craig Topper9c7ae012012-11-10 01:23:36 +000014388 unsigned Opc;
Craig Topper8aae8dd2012-11-10 08:57:41 +000014389 switch (MI->getOpcode()) {
14390 default: llvm_unreachable("illegal opcode!");
14391 case X86::PCMPISTRIREG: Opc = X86::PCMPISTRIrr; break;
14392 case X86::VPCMPISTRIREG: Opc = X86::VPCMPISTRIrr; break;
14393 case X86::PCMPISTRIMEM: Opc = X86::PCMPISTRIrm; break;
14394 case X86::VPCMPISTRIMEM: Opc = X86::VPCMPISTRIrm; break;
14395 case X86::PCMPESTRIREG: Opc = X86::PCMPESTRIrr; break;
14396 case X86::VPCMPESTRIREG: Opc = X86::VPCMPESTRIrr; break;
14397 case X86::PCMPESTRIMEM: Opc = X86::PCMPESTRIrm; break;
14398 case X86::VPCMPESTRIMEM: Opc = X86::VPCMPESTRIrm; break;
Craig Topper9c7ae012012-11-10 01:23:36 +000014399 }
14400
Craig Topper8aae8dd2012-11-10 08:57:41 +000014401 DebugLoc dl = MI->getDebugLoc();
Craig Topper9c7ae012012-11-10 01:23:36 +000014402 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Craig Topper8aae8dd2012-11-10 08:57:41 +000014403
Craig Topper52ea2452012-11-10 09:25:36 +000014404 unsigned NumArgs = MI->getNumOperands(); // remove the results
14405 for (unsigned i = 1; i < NumArgs; ++i) {
14406 MachineOperand &Op = MI->getOperand(i);
Craig Topper9c7ae012012-11-10 01:23:36 +000014407 if (!(Op.isReg() && Op.isImplicit()))
14408 MIB.addOperand(Op);
14409 }
Craig Topper8aae8dd2012-11-10 08:57:41 +000014410 if (MI->hasOneMemOperand())
Craig Topper9c7ae012012-11-10 01:23:36 +000014411 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
14412
14413 BuildMI(*BB, MI, dl,
14414 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
14415 .addReg(X86::ECX);
14416
14417 MI->eraseFromParent();
14418 return BB;
14419}
14420
Craig Topper2da36912012-11-11 22:45:02 +000014421static MachineBasicBlock * EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB,
14422 const TargetInstrInfo *TII,
14423 const X86Subtarget* Subtarget) {
Eric Christopher228232b2010-11-30 07:20:12 +000014424 DebugLoc dl = MI->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014425
Eric Christopher228232b2010-11-30 07:20:12 +000014426 // Address into RAX/EAX, other two args into ECX, EDX.
14427 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
14428 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
14429 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
14430 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000014431 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014432
Eric Christopher228232b2010-11-30 07:20:12 +000014433 unsigned ValOps = X86::AddrNumOperands;
14434 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
14435 .addReg(MI->getOperand(ValOps).getReg());
14436 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
14437 .addReg(MI->getOperand(ValOps+1).getReg());
14438
14439 // The instruction doesn't actually take any operands though.
14440 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014441
Eric Christopher228232b2010-11-30 07:20:12 +000014442 MI->eraseFromParent(); // The pseudo is gone now.
14443 return BB;
14444}
14445
14446MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000014447X86TargetLowering::EmitVAARG64WithCustomInserter(
14448 MachineInstr *MI,
14449 MachineBasicBlock *MBB) const {
14450 // Emit va_arg instruction on X86-64.
14451
14452 // Operands to this pseudo-instruction:
14453 // 0 ) Output : destination address (reg)
14454 // 1-5) Input : va_list address (addr, i64mem)
14455 // 6 ) ArgSize : Size (in bytes) of vararg type
14456 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
14457 // 8 ) Align : Alignment of type
14458 // 9 ) EFLAGS (implicit-def)
14459
14460 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
14461 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
14462
14463 unsigned DestReg = MI->getOperand(0).getReg();
14464 MachineOperand &Base = MI->getOperand(1);
14465 MachineOperand &Scale = MI->getOperand(2);
14466 MachineOperand &Index = MI->getOperand(3);
14467 MachineOperand &Disp = MI->getOperand(4);
14468 MachineOperand &Segment = MI->getOperand(5);
14469 unsigned ArgSize = MI->getOperand(6).getImm();
14470 unsigned ArgMode = MI->getOperand(7).getImm();
14471 unsigned Align = MI->getOperand(8).getImm();
14472
14473 // Memory Reference
14474 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
14475 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
14476 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
14477
14478 // Machine Information
14479 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
14480 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
14481 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
14482 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
14483 DebugLoc DL = MI->getDebugLoc();
14484
14485 // struct va_list {
14486 // i32 gp_offset
14487 // i32 fp_offset
14488 // i64 overflow_area (address)
14489 // i64 reg_save_area (address)
14490 // }
14491 // sizeof(va_list) = 24
14492 // alignment(va_list) = 8
14493
14494 unsigned TotalNumIntRegs = 6;
14495 unsigned TotalNumXMMRegs = 8;
14496 bool UseGPOffset = (ArgMode == 1);
14497 bool UseFPOffset = (ArgMode == 2);
14498 unsigned MaxOffset = TotalNumIntRegs * 8 +
14499 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
14500
14501 /* Align ArgSize to a multiple of 8 */
14502 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
14503 bool NeedsAlign = (Align > 8);
14504
14505 MachineBasicBlock *thisMBB = MBB;
14506 MachineBasicBlock *overflowMBB;
14507 MachineBasicBlock *offsetMBB;
14508 MachineBasicBlock *endMBB;
14509
14510 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
14511 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
14512 unsigned OffsetReg = 0;
14513
14514 if (!UseGPOffset && !UseFPOffset) {
14515 // If we only pull from the overflow region, we don't create a branch.
14516 // We don't need to alter control flow.
14517 OffsetDestReg = 0; // unused
14518 OverflowDestReg = DestReg;
14519
14520 offsetMBB = NULL;
14521 overflowMBB = thisMBB;
14522 endMBB = thisMBB;
14523 } else {
14524 // First emit code to check if gp_offset (or fp_offset) is below the bound.
14525 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
14526 // If not, pull from overflow_area. (branch to overflowMBB)
14527 //
14528 // thisMBB
14529 // | .
14530 // | .
14531 // offsetMBB overflowMBB
14532 // | .
14533 // | .
14534 // endMBB
14535
14536 // Registers for the PHI in endMBB
14537 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
14538 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
14539
14540 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
14541 MachineFunction *MF = MBB->getParent();
14542 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
14543 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
14544 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
14545
14546 MachineFunction::iterator MBBIter = MBB;
14547 ++MBBIter;
14548
14549 // Insert the new basic blocks
14550 MF->insert(MBBIter, offsetMBB);
14551 MF->insert(MBBIter, overflowMBB);
14552 MF->insert(MBBIter, endMBB);
14553
14554 // Transfer the remainder of MBB and its successor edges to endMBB.
14555 endMBB->splice(endMBB->begin(), thisMBB,
14556 llvm::next(MachineBasicBlock::iterator(MI)),
14557 thisMBB->end());
14558 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
14559
14560 // Make offsetMBB and overflowMBB successors of thisMBB
14561 thisMBB->addSuccessor(offsetMBB);
14562 thisMBB->addSuccessor(overflowMBB);
14563
14564 // endMBB is a successor of both offsetMBB and overflowMBB
14565 offsetMBB->addSuccessor(endMBB);
14566 overflowMBB->addSuccessor(endMBB);
14567
14568 // Load the offset value into a register
14569 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
14570 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
14571 .addOperand(Base)
14572 .addOperand(Scale)
14573 .addOperand(Index)
14574 .addDisp(Disp, UseFPOffset ? 4 : 0)
14575 .addOperand(Segment)
14576 .setMemRefs(MMOBegin, MMOEnd);
14577
14578 // Check if there is enough room left to pull this argument.
14579 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
14580 .addReg(OffsetReg)
14581 .addImm(MaxOffset + 8 - ArgSizeA8);
14582
14583 // Branch to "overflowMBB" if offset >= max
14584 // Fall through to "offsetMBB" otherwise
14585 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
14586 .addMBB(overflowMBB);
14587 }
14588
14589 // In offsetMBB, emit code to use the reg_save_area.
14590 if (offsetMBB) {
14591 assert(OffsetReg != 0);
14592
14593 // Read the reg_save_area address.
14594 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
14595 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
14596 .addOperand(Base)
14597 .addOperand(Scale)
14598 .addOperand(Index)
14599 .addDisp(Disp, 16)
14600 .addOperand(Segment)
14601 .setMemRefs(MMOBegin, MMOEnd);
14602
14603 // Zero-extend the offset
14604 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
14605 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
14606 .addImm(0)
14607 .addReg(OffsetReg)
14608 .addImm(X86::sub_32bit);
14609
14610 // Add the offset to the reg_save_area to get the final address.
14611 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
14612 .addReg(OffsetReg64)
14613 .addReg(RegSaveReg);
14614
14615 // Compute the offset for the next argument
14616 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
14617 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
14618 .addReg(OffsetReg)
14619 .addImm(UseFPOffset ? 16 : 8);
14620
14621 // Store it back into the va_list.
14622 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
14623 .addOperand(Base)
14624 .addOperand(Scale)
14625 .addOperand(Index)
14626 .addDisp(Disp, UseFPOffset ? 4 : 0)
14627 .addOperand(Segment)
14628 .addReg(NextOffsetReg)
14629 .setMemRefs(MMOBegin, MMOEnd);
14630
14631 // Jump to endMBB
14632 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
14633 .addMBB(endMBB);
14634 }
14635
14636 //
14637 // Emit code to use overflow area
14638 //
14639
14640 // Load the overflow_area address into a register.
14641 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
14642 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
14643 .addOperand(Base)
14644 .addOperand(Scale)
14645 .addOperand(Index)
14646 .addDisp(Disp, 8)
14647 .addOperand(Segment)
14648 .setMemRefs(MMOBegin, MMOEnd);
14649
14650 // If we need to align it, do so. Otherwise, just copy the address
14651 // to OverflowDestReg.
14652 if (NeedsAlign) {
14653 // Align the overflow address
14654 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
14655 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
14656
14657 // aligned_addr = (addr + (align-1)) & ~(align-1)
14658 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
14659 .addReg(OverflowAddrReg)
14660 .addImm(Align-1);
14661
14662 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
14663 .addReg(TmpReg)
14664 .addImm(~(uint64_t)(Align-1));
14665 } else {
14666 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
14667 .addReg(OverflowAddrReg);
14668 }
14669
14670 // Compute the next overflow address after this argument.
14671 // (the overflow address should be kept 8-byte aligned)
14672 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
14673 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
14674 .addReg(OverflowDestReg)
14675 .addImm(ArgSizeA8);
14676
14677 // Store the new overflow address.
14678 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
14679 .addOperand(Base)
14680 .addOperand(Scale)
14681 .addOperand(Index)
14682 .addDisp(Disp, 8)
14683 .addOperand(Segment)
14684 .addReg(NextAddrReg)
14685 .setMemRefs(MMOBegin, MMOEnd);
14686
14687 // If we branched, emit the PHI to the front of endMBB.
14688 if (offsetMBB) {
14689 BuildMI(*endMBB, endMBB->begin(), DL,
14690 TII->get(X86::PHI), DestReg)
14691 .addReg(OffsetDestReg).addMBB(offsetMBB)
14692 .addReg(OverflowDestReg).addMBB(overflowMBB);
14693 }
14694
14695 // Erase the pseudo instruction
14696 MI->eraseFromParent();
14697
14698 return endMBB;
14699}
14700
14701MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000014702X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
14703 MachineInstr *MI,
14704 MachineBasicBlock *MBB) const {
14705 // Emit code to save XMM registers to the stack. The ABI says that the
14706 // number of registers to save is given in %al, so it's theoretically
14707 // possible to do an indirect jump trick to avoid saving all of them,
14708 // however this code takes a simpler approach and just executes all
14709 // of the stores if %al is non-zero. It's less code, and it's probably
14710 // easier on the hardware branch predictor, and stores aren't all that
14711 // expensive anyway.
14712
14713 // Create the new basic blocks. One block contains all the XMM stores,
14714 // and one block is the final destination regardless of whether any
14715 // stores were performed.
14716 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
14717 MachineFunction *F = MBB->getParent();
14718 MachineFunction::iterator MBBIter = MBB;
14719 ++MBBIter;
14720 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
14721 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
14722 F->insert(MBBIter, XMMSaveMBB);
14723 F->insert(MBBIter, EndMBB);
14724
Dan Gohman14152b42010-07-06 20:24:04 +000014725 // Transfer the remainder of MBB and its successor edges to EndMBB.
14726 EndMBB->splice(EndMBB->begin(), MBB,
14727 llvm::next(MachineBasicBlock::iterator(MI)),
14728 MBB->end());
14729 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
14730
Dan Gohmand6708ea2009-08-15 01:38:56 +000014731 // The original block will now fall through to the XMM save block.
14732 MBB->addSuccessor(XMMSaveMBB);
14733 // The XMMSaveMBB will fall through to the end block.
14734 XMMSaveMBB->addSuccessor(EndMBB);
14735
14736 // Now add the instructions.
14737 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
14738 DebugLoc DL = MI->getDebugLoc();
14739
14740 unsigned CountReg = MI->getOperand(0).getReg();
14741 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
14742 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
14743
14744 if (!Subtarget->isTargetWin64()) {
14745 // If %al is 0, branch around the XMM save block.
14746 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000014747 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000014748 MBB->addSuccessor(EndMBB);
14749 }
14750
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000014751 unsigned MOVOpc = Subtarget->hasFp256() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000014752 // In the XMM save block, save all the XMM argument registers.
14753 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
14754 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000014755 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000014756 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000014757 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000014758 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000014759 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000014760 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000014761 .addFrameIndex(RegSaveFrameIndex)
14762 .addImm(/*Scale=*/1)
14763 .addReg(/*IndexReg=*/0)
14764 .addImm(/*Disp=*/Offset)
14765 .addReg(/*Segment=*/0)
14766 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000014767 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000014768 }
14769
Dan Gohman14152b42010-07-06 20:24:04 +000014770 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000014771
14772 return EndMBB;
14773}
Mon P Wang63307c32008-05-05 19:05:59 +000014774
Lang Hames6e3f7e42012-02-03 01:13:49 +000014775// The EFLAGS operand of SelectItr might be missing a kill marker
14776// because there were multiple uses of EFLAGS, and ISel didn't know
14777// which to mark. Figure out whether SelectItr should have had a
14778// kill marker, and set it if it should. Returns the correct kill
14779// marker value.
14780static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
14781 MachineBasicBlock* BB,
14782 const TargetRegisterInfo* TRI) {
14783 // Scan forward through BB for a use/def of EFLAGS.
14784 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
14785 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000014786 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000014787 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000014788 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000014789 if (mi.definesRegister(X86::EFLAGS))
14790 break; // Should have kill-flag - update below.
14791 }
14792
14793 // If we hit the end of the block, check whether EFLAGS is live into a
14794 // successor.
14795 if (miI == BB->end()) {
14796 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
14797 sEnd = BB->succ_end();
14798 sItr != sEnd; ++sItr) {
14799 MachineBasicBlock* succ = *sItr;
14800 if (succ->isLiveIn(X86::EFLAGS))
14801 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000014802 }
14803 }
14804
Lang Hames6e3f7e42012-02-03 01:13:49 +000014805 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
14806 // out. SelectMI should have a kill flag on EFLAGS.
14807 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000014808 return true;
14809}
14810
Evan Cheng60c07e12006-07-05 22:17:51 +000014811MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000014812X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000014813 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000014814 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
14815 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000014816
Chris Lattner52600972009-09-02 05:57:00 +000014817 // To "insert" a SELECT_CC instruction, we actually have to insert the
14818 // diamond control-flow pattern. The incoming instruction knows the
14819 // destination vreg to set, the condition code register to branch on, the
14820 // true/false values to select between, and a branch opcode to use.
14821 const BasicBlock *LLVM_BB = BB->getBasicBlock();
14822 MachineFunction::iterator It = BB;
14823 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000014824
Chris Lattner52600972009-09-02 05:57:00 +000014825 // thisMBB:
14826 // ...
14827 // TrueVal = ...
14828 // cmpTY ccX, r1, r2
14829 // bCC copy1MBB
14830 // fallthrough --> copy0MBB
14831 MachineBasicBlock *thisMBB = BB;
14832 MachineFunction *F = BB->getParent();
14833 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
14834 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000014835 F->insert(It, copy0MBB);
14836 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000014837
Bill Wendling730c07e2010-06-25 20:48:10 +000014838 // If the EFLAGS register isn't dead in the terminator, then claim that it's
14839 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000014840 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
14841 if (!MI->killsRegister(X86::EFLAGS) &&
14842 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
14843 copy0MBB->addLiveIn(X86::EFLAGS);
14844 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000014845 }
14846
Dan Gohman14152b42010-07-06 20:24:04 +000014847 // Transfer the remainder of BB and its successor edges to sinkMBB.
14848 sinkMBB->splice(sinkMBB->begin(), BB,
14849 llvm::next(MachineBasicBlock::iterator(MI)),
14850 BB->end());
14851 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
14852
14853 // Add the true and fallthrough blocks as its successors.
14854 BB->addSuccessor(copy0MBB);
14855 BB->addSuccessor(sinkMBB);
14856
14857 // Create the conditional branch instruction.
14858 unsigned Opc =
14859 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
14860 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
14861
Chris Lattner52600972009-09-02 05:57:00 +000014862 // copy0MBB:
14863 // %FalseValue = ...
14864 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000014865 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000014866
Chris Lattner52600972009-09-02 05:57:00 +000014867 // sinkMBB:
14868 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
14869 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000014870 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
14871 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000014872 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
14873 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
14874
Dan Gohman14152b42010-07-06 20:24:04 +000014875 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000014876 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000014877}
14878
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000014879MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014880X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
14881 bool Is64Bit) const {
14882 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
14883 DebugLoc DL = MI->getDebugLoc();
14884 MachineFunction *MF = BB->getParent();
14885 const BasicBlock *LLVM_BB = BB->getBasicBlock();
14886
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014887 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014888
14889 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
14890 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
14891
14892 // BB:
14893 // ... [Till the alloca]
14894 // If stacklet is not large enough, jump to mallocMBB
14895 //
14896 // bumpMBB:
14897 // Allocate by subtracting from RSP
14898 // Jump to continueMBB
14899 //
14900 // mallocMBB:
14901 // Allocate by call to runtime
14902 //
14903 // continueMBB:
14904 // ...
14905 // [rest of original BB]
14906 //
14907
14908 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
14909 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
14910 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
14911
14912 MachineRegisterInfo &MRI = MF->getRegInfo();
14913 const TargetRegisterClass *AddrRegClass =
14914 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
14915
14916 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
14917 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
14918 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000014919 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014920 sizeVReg = MI->getOperand(1).getReg(),
14921 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
14922
14923 MachineFunction::iterator MBBIter = BB;
14924 ++MBBIter;
14925
14926 MF->insert(MBBIter, bumpMBB);
14927 MF->insert(MBBIter, mallocMBB);
14928 MF->insert(MBBIter, continueMBB);
14929
14930 continueMBB->splice(continueMBB->begin(), BB, llvm::next
14931 (MachineBasicBlock::iterator(MI)), BB->end());
14932 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
14933
14934 // Add code to the main basic block to check if the stack limit has been hit,
14935 // and if so, jump to mallocMBB otherwise to bumpMBB.
14936 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000014937 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014938 .addReg(tmpSPVReg).addReg(sizeVReg);
14939 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000014940 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000014941 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014942 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
14943
14944 // bumpMBB simply decreases the stack pointer, since we know the current
14945 // stacklet has enough space.
14946 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000014947 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014948 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000014949 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014950 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
14951
14952 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000014953 const uint32_t *RegMask =
14954 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014955 if (Is64Bit) {
14956 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
14957 .addReg(sizeVReg);
14958 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000014959 .addExternalSymbol("__morestack_allocate_stack_space")
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000014960 .addRegMask(RegMask)
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000014961 .addReg(X86::RDI, RegState::Implicit)
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000014962 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014963 } else {
14964 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
14965 .addImm(12);
14966 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
14967 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000014968 .addExternalSymbol("__morestack_allocate_stack_space")
14969 .addRegMask(RegMask)
14970 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000014971 }
14972
14973 if (!Is64Bit)
14974 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
14975 .addImm(16);
14976
14977 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
14978 .addReg(Is64Bit ? X86::RAX : X86::EAX);
14979 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
14980
14981 // Set up the CFG correctly.
14982 BB->addSuccessor(bumpMBB);
14983 BB->addSuccessor(mallocMBB);
14984 mallocMBB->addSuccessor(continueMBB);
14985 bumpMBB->addSuccessor(continueMBB);
14986
14987 // Take care of the PHI nodes.
14988 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
14989 MI->getOperand(0).getReg())
14990 .addReg(mallocPtrVReg).addMBB(mallocMBB)
14991 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
14992
14993 // Delete the original pseudo instruction.
14994 MI->eraseFromParent();
14995
14996 // And we're done.
14997 return continueMBB;
14998}
14999
15000MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000015001X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000015002 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000015003 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
15004 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000015005
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000015006 assert(!Subtarget->isTargetEnvMacho());
15007
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000015008 // The lowering is pretty easy: we're just emitting the call to _alloca. The
15009 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000015010
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000015011 if (Subtarget->isTargetWin64()) {
15012 if (Subtarget->isTargetCygMing()) {
15013 // ___chkstk(Mingw64):
15014 // Clobbers R10, R11, RAX and EFLAGS.
15015 // Updates RSP.
15016 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
15017 .addExternalSymbol("___chkstk")
15018 .addReg(X86::RAX, RegState::Implicit)
15019 .addReg(X86::RSP, RegState::Implicit)
15020 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
15021 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
15022 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
15023 } else {
15024 // __chkstk(MSVCRT): does not update stack pointer.
15025 // Clobbers R10, R11 and EFLAGS.
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000015026 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
15027 .addExternalSymbol("__chkstk")
15028 .addReg(X86::RAX, RegState::Implicit)
15029 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
Nico Rieck40101102013-07-08 11:20:11 +000015030 // RAX has the offset to be subtracted from RSP.
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000015031 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
15032 .addReg(X86::RSP)
15033 .addReg(X86::RAX);
15034 }
15035 } else {
15036 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000015037 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
15038
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000015039 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
15040 .addExternalSymbol(StackProbeSymbol)
15041 .addReg(X86::EAX, RegState::Implicit)
15042 .addReg(X86::ESP, RegState::Implicit)
15043 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
15044 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
15045 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
15046 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000015047
Dan Gohman14152b42010-07-06 20:24:04 +000015048 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000015049 return BB;
15050}
Chris Lattner52600972009-09-02 05:57:00 +000015051
15052MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000015053X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
15054 MachineBasicBlock *BB) const {
15055 // This is pretty easy. We're taking the value that we received from
15056 // our load from the relocation, sticking it in either RDI (x86-64)
15057 // or EAX and doing an indirect call. The return value will then
15058 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000015059 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000015060 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000015061 DebugLoc DL = MI->getDebugLoc();
15062 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000015063
15064 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000015065 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000015066
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000015067 // Get a register mask for the lowered call.
15068 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
15069 // proper register mask.
15070 const uint32_t *RegMask =
15071 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000015072 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000015073 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
15074 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000015075 .addReg(X86::RIP)
15076 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000015077 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000015078 MI->getOperand(3).getTargetFlags())
15079 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000015080 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000015081 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000015082 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000015083 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000015084 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
15085 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000015086 .addReg(0)
15087 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000015088 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000015089 MI->getOperand(3).getTargetFlags())
15090 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000015091 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000015092 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000015093 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000015094 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000015095 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
15096 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000015097 .addReg(TII->getGlobalBaseReg(F))
15098 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000015099 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000015100 MI->getOperand(3).getTargetFlags())
15101 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000015102 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000015103 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000015104 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000015105 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000015106
Dan Gohman14152b42010-07-06 20:24:04 +000015107 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000015108 return BB;
15109}
15110
15111MachineBasicBlock *
Michael Liao6c0e04c2012-10-15 22:39:43 +000015112X86TargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
15113 MachineBasicBlock *MBB) const {
15114 DebugLoc DL = MI->getDebugLoc();
15115 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
15116
15117 MachineFunction *MF = MBB->getParent();
15118 MachineRegisterInfo &MRI = MF->getRegInfo();
15119
15120 const BasicBlock *BB = MBB->getBasicBlock();
15121 MachineFunction::iterator I = MBB;
15122 ++I;
15123
15124 // Memory Reference
15125 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
15126 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
15127
15128 unsigned DstReg;
15129 unsigned MemOpndSlot = 0;
15130
15131 unsigned CurOp = 0;
15132
15133 DstReg = MI->getOperand(CurOp++).getReg();
15134 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
15135 assert(RC->hasType(MVT::i32) && "Invalid destination!");
15136 unsigned mainDstReg = MRI.createVirtualRegister(RC);
15137 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
15138
15139 MemOpndSlot = CurOp;
15140
15141 MVT PVT = getPointerTy();
15142 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
15143 "Invalid Pointer Size!");
15144
15145 // For v = setjmp(buf), we generate
15146 //
15147 // thisMBB:
Michael Liao281ae5a2012-10-17 02:22:27 +000015148 // buf[LabelOffset] = restoreMBB
Michael Liao6c0e04c2012-10-15 22:39:43 +000015149 // SjLjSetup restoreMBB
15150 //
15151 // mainMBB:
15152 // v_main = 0
15153 //
15154 // sinkMBB:
15155 // v = phi(main, restore)
15156 //
15157 // restoreMBB:
15158 // v_restore = 1
15159
15160 MachineBasicBlock *thisMBB = MBB;
15161 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
15162 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
15163 MachineBasicBlock *restoreMBB = MF->CreateMachineBasicBlock(BB);
15164 MF->insert(I, mainMBB);
15165 MF->insert(I, sinkMBB);
15166 MF->push_back(restoreMBB);
15167
15168 MachineInstrBuilder MIB;
15169
15170 // Transfer the remainder of BB and its successor edges to sinkMBB.
15171 sinkMBB->splice(sinkMBB->begin(), MBB,
15172 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
15173 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
15174
15175 // thisMBB:
Michael Liao281ae5a2012-10-17 02:22:27 +000015176 unsigned PtrStoreOpc = 0;
15177 unsigned LabelReg = 0;
15178 const int64_t LabelOffset = 1 * PVT.getStoreSize();
15179 Reloc::Model RM = getTargetMachine().getRelocationModel();
15180 bool UseImmLabel = (getTargetMachine().getCodeModel() == CodeModel::Small) &&
15181 (RM == Reloc::Static || RM == Reloc::DynamicNoPIC);
Michael Liao6c0e04c2012-10-15 22:39:43 +000015182
Michael Liao281ae5a2012-10-17 02:22:27 +000015183 // Prepare IP either in reg or imm.
15184 if (!UseImmLabel) {
15185 PtrStoreOpc = (PVT == MVT::i64) ? X86::MOV64mr : X86::MOV32mr;
15186 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
15187 LabelReg = MRI.createVirtualRegister(PtrRC);
15188 if (Subtarget->is64Bit()) {
15189 MIB = BuildMI(*thisMBB, MI, DL, TII->get(X86::LEA64r), LabelReg)
15190 .addReg(X86::RIP)
15191 .addImm(0)
15192 .addReg(0)
15193 .addMBB(restoreMBB)
15194 .addReg(0);
15195 } else {
15196 const X86InstrInfo *XII = static_cast<const X86InstrInfo*>(TII);
15197 MIB = BuildMI(*thisMBB, MI, DL, TII->get(X86::LEA32r), LabelReg)
15198 .addReg(XII->getGlobalBaseReg(MF))
15199 .addImm(0)
15200 .addReg(0)
15201 .addMBB(restoreMBB, Subtarget->ClassifyBlockAddressReference())
15202 .addReg(0);
15203 }
15204 } else
15205 PtrStoreOpc = (PVT == MVT::i64) ? X86::MOV64mi32 : X86::MOV32mi;
Michael Liao6c0e04c2012-10-15 22:39:43 +000015206 // Store IP
Michael Liao281ae5a2012-10-17 02:22:27 +000015207 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PtrStoreOpc));
Michael Liao6c0e04c2012-10-15 22:39:43 +000015208 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
15209 if (i == X86::AddrDisp)
Michael Liao281ae5a2012-10-17 02:22:27 +000015210 MIB.addDisp(MI->getOperand(MemOpndSlot + i), LabelOffset);
Michael Liao6c0e04c2012-10-15 22:39:43 +000015211 else
15212 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
15213 }
Michael Liao281ae5a2012-10-17 02:22:27 +000015214 if (!UseImmLabel)
15215 MIB.addReg(LabelReg);
15216 else
15217 MIB.addMBB(restoreMBB);
Michael Liao6c0e04c2012-10-15 22:39:43 +000015218 MIB.setMemRefs(MMOBegin, MMOEnd);
15219 // Setup
15220 MIB = BuildMI(*thisMBB, MI, DL, TII->get(X86::EH_SjLj_Setup))
15221 .addMBB(restoreMBB);
Bill Wendlinga5e5ba62013-06-07 21:00:34 +000015222
15223 const X86RegisterInfo *RegInfo =
15224 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Michael Liao6c0e04c2012-10-15 22:39:43 +000015225 MIB.addRegMask(RegInfo->getNoPreservedMask());
15226 thisMBB->addSuccessor(mainMBB);
15227 thisMBB->addSuccessor(restoreMBB);
15228
15229 // mainMBB:
15230 // EAX = 0
15231 BuildMI(mainMBB, DL, TII->get(X86::MOV32r0), mainDstReg);
15232 mainMBB->addSuccessor(sinkMBB);
15233
15234 // sinkMBB:
15235 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
15236 TII->get(X86::PHI), DstReg)
15237 .addReg(mainDstReg).addMBB(mainMBB)
15238 .addReg(restoreDstReg).addMBB(restoreMBB);
15239
15240 // restoreMBB:
15241 BuildMI(restoreMBB, DL, TII->get(X86::MOV32ri), restoreDstReg).addImm(1);
15242 BuildMI(restoreMBB, DL, TII->get(X86::JMP_4)).addMBB(sinkMBB);
15243 restoreMBB->addSuccessor(sinkMBB);
15244
15245 MI->eraseFromParent();
15246 return sinkMBB;
15247}
15248
15249MachineBasicBlock *
15250X86TargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
15251 MachineBasicBlock *MBB) const {
15252 DebugLoc DL = MI->getDebugLoc();
15253 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
15254
15255 MachineFunction *MF = MBB->getParent();
15256 MachineRegisterInfo &MRI = MF->getRegInfo();
15257
15258 // Memory Reference
15259 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
15260 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
15261
15262 MVT PVT = getPointerTy();
15263 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
15264 "Invalid Pointer Size!");
15265
15266 const TargetRegisterClass *RC =
15267 (PVT == MVT::i64) ? &X86::GR64RegClass : &X86::GR32RegClass;
15268 unsigned Tmp = MRI.createVirtualRegister(RC);
15269 // Since FP is only updated here but NOT referenced, it's treated as GPR.
Bill Wendlinga5e5ba62013-06-07 21:00:34 +000015270 const X86RegisterInfo *RegInfo =
15271 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Michael Liao6c0e04c2012-10-15 22:39:43 +000015272 unsigned FP = (PVT == MVT::i64) ? X86::RBP : X86::EBP;
15273 unsigned SP = RegInfo->getStackRegister();
15274
15275 MachineInstrBuilder MIB;
15276
Michael Liao281ae5a2012-10-17 02:22:27 +000015277 const int64_t LabelOffset = 1 * PVT.getStoreSize();
15278 const int64_t SPOffset = 2 * PVT.getStoreSize();
Michael Liao6c0e04c2012-10-15 22:39:43 +000015279
15280 unsigned PtrLoadOpc = (PVT == MVT::i64) ? X86::MOV64rm : X86::MOV32rm;
15281 unsigned IJmpOpc = (PVT == MVT::i64) ? X86::JMP64r : X86::JMP32r;
15282
15283 // Reload FP
15284 MIB = BuildMI(*MBB, MI, DL, TII->get(PtrLoadOpc), FP);
15285 for (unsigned i = 0; i < X86::AddrNumOperands; ++i)
15286 MIB.addOperand(MI->getOperand(i));
15287 MIB.setMemRefs(MMOBegin, MMOEnd);
15288 // Reload IP
15289 MIB = BuildMI(*MBB, MI, DL, TII->get(PtrLoadOpc), Tmp);
15290 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
15291 if (i == X86::AddrDisp)
Michael Liao281ae5a2012-10-17 02:22:27 +000015292 MIB.addDisp(MI->getOperand(i), LabelOffset);
Michael Liao6c0e04c2012-10-15 22:39:43 +000015293 else
15294 MIB.addOperand(MI->getOperand(i));
15295 }
15296 MIB.setMemRefs(MMOBegin, MMOEnd);
15297 // Reload SP
15298 MIB = BuildMI(*MBB, MI, DL, TII->get(PtrLoadOpc), SP);
15299 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
15300 if (i == X86::AddrDisp)
Michael Liao281ae5a2012-10-17 02:22:27 +000015301 MIB.addDisp(MI->getOperand(i), SPOffset);
Michael Liao6c0e04c2012-10-15 22:39:43 +000015302 else
15303 MIB.addOperand(MI->getOperand(i));
15304 }
15305 MIB.setMemRefs(MMOBegin, MMOEnd);
15306 // Jump
15307 BuildMI(*MBB, MI, DL, TII->get(IJmpOpc)).addReg(Tmp);
15308
15309 MI->eraseFromParent();
15310 return MBB;
15311}
15312
15313MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000015314X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000015315 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000015316 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000015317 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000015318 case X86::TAILJMPd64:
15319 case X86::TAILJMPr64:
15320 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000015321 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000015322 case X86::TCRETURNdi64:
15323 case X86::TCRETURNri64:
15324 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000015325 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000015326 case X86::WIN_ALLOCA:
15327 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000015328 case X86::SEG_ALLOCA_32:
15329 return EmitLoweredSegAlloca(MI, BB, false);
15330 case X86::SEG_ALLOCA_64:
15331 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000015332 case X86::TLSCall_32:
15333 case X86::TLSCall_64:
15334 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000015335 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000015336 case X86::CMOV_FR32:
15337 case X86::CMOV_FR64:
15338 case X86::CMOV_V4F32:
15339 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000015340 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000015341 case X86::CMOV_V8F32:
15342 case X86::CMOV_V4F64:
15343 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000015344 case X86::CMOV_GR16:
15345 case X86::CMOV_GR32:
15346 case X86::CMOV_RFP32:
15347 case X86::CMOV_RFP64:
15348 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000015349 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000015350
Dale Johannesen849f2142007-07-03 00:53:03 +000015351 case X86::FP32_TO_INT16_IN_MEM:
15352 case X86::FP32_TO_INT32_IN_MEM:
15353 case X86::FP32_TO_INT64_IN_MEM:
15354 case X86::FP64_TO_INT16_IN_MEM:
15355 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000015356 case X86::FP64_TO_INT64_IN_MEM:
15357 case X86::FP80_TO_INT16_IN_MEM:
15358 case X86::FP80_TO_INT32_IN_MEM:
15359 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000015360 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
15361 DebugLoc DL = MI->getDebugLoc();
15362
Evan Cheng60c07e12006-07-05 22:17:51 +000015363 // Change the floating point control register to use "round towards zero"
15364 // mode when truncating to an integer value.
15365 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000015366 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000015367 addFrameReference(BuildMI(*BB, MI, DL,
15368 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000015369
15370 // Load the old value of the high byte of the control word...
15371 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000015372 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000015373 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000015374 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000015375
15376 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000015377 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000015378 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000015379
15380 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000015381 addFrameReference(BuildMI(*BB, MI, DL,
15382 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000015383
15384 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000015385 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000015386 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000015387
15388 // Get the X86 opcode to use.
15389 unsigned Opc;
15390 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000015391 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000015392 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
15393 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
15394 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
15395 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
15396 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
15397 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000015398 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
15399 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
15400 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000015401 }
15402
15403 X86AddressMode AM;
15404 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000015405 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000015406 AM.BaseType = X86AddressMode::RegBase;
15407 AM.Base.Reg = Op.getReg();
15408 } else {
15409 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000015410 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000015411 }
15412 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000015413 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000015414 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000015415 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000015416 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000015417 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000015418 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000015419 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000015420 AM.GV = Op.getGlobal();
15421 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000015422 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000015423 }
Dan Gohman14152b42010-07-06 20:24:04 +000015424 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000015425 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000015426
15427 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000015428 addFrameReference(BuildMI(*BB, MI, DL,
15429 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000015430
Dan Gohman14152b42010-07-06 20:24:04 +000015431 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000015432 return BB;
15433 }
Eric Christopherb120ab42009-08-18 22:50:32 +000015434 // String/text processing lowering.
15435 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000015436 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000015437 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000015438 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000015439 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000015440 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000015441 case X86::PCMPESTRM128MEM:
Craig Topper8aae8dd2012-11-10 08:57:41 +000015442 case X86::VPCMPESTRM128MEM:
15443 assert(Subtarget->hasSSE42() &&
15444 "Target must have SSE4.2 or AVX features enabled");
15445 return EmitPCMPSTRM(MI, BB, getTargetMachine().getInstrInfo());
Craig Topper9c7ae012012-11-10 01:23:36 +000015446
15447 // String/text processing lowering.
15448 case X86::PCMPISTRIREG:
15449 case X86::VPCMPISTRIREG:
15450 case X86::PCMPISTRIMEM:
15451 case X86::VPCMPISTRIMEM:
15452 case X86::PCMPESTRIREG:
15453 case X86::VPCMPESTRIREG:
15454 case X86::PCMPESTRIMEM:
Craig Topper8aae8dd2012-11-10 08:57:41 +000015455 case X86::VPCMPESTRIMEM:
15456 assert(Subtarget->hasSSE42() &&
15457 "Target must have SSE4.2 or AVX features enabled");
15458 return EmitPCMPSTRI(MI, BB, getTargetMachine().getInstrInfo());
Eric Christopherb120ab42009-08-18 22:50:32 +000015459
Craig Topper8aae8dd2012-11-10 08:57:41 +000015460 // Thread synchronization.
Eric Christopher228232b2010-11-30 07:20:12 +000015461 case X86::MONITOR:
Craig Topper2da36912012-11-11 22:45:02 +000015462 return EmitMonitor(MI, BB, getTargetMachine().getInstrInfo(), Subtarget);
Eric Christopher228232b2010-11-30 07:20:12 +000015463
Michael Liaobe02a902012-11-08 07:28:54 +000015464 // xbegin
15465 case X86::XBEGIN:
Craig Topper2da36912012-11-11 22:45:02 +000015466 return EmitXBegin(MI, BB, getTargetMachine().getInstrInfo());
Michael Liaobe02a902012-11-08 07:28:54 +000015467
Craig Topper8aae8dd2012-11-10 08:57:41 +000015468 // Atomic Lowering.
Dale Johannesen140be2d2008-08-19 18:47:28 +000015469 case X86::ATOMAND8:
Michael Liaob118a072012-09-20 03:06:15 +000015470 case X86::ATOMAND16:
15471 case X86::ATOMAND32:
Dale Johannesena99e3842008-08-20 00:48:50 +000015472 case X86::ATOMAND64:
Michael Liaob118a072012-09-20 03:06:15 +000015473 // Fall through
15474 case X86::ATOMOR8:
15475 case X86::ATOMOR16:
15476 case X86::ATOMOR32:
Dale Johannesena99e3842008-08-20 00:48:50 +000015477 case X86::ATOMOR64:
Michael Liaob118a072012-09-20 03:06:15 +000015478 // Fall through
15479 case X86::ATOMXOR16:
15480 case X86::ATOMXOR8:
15481 case X86::ATOMXOR32:
Dale Johannesena99e3842008-08-20 00:48:50 +000015482 case X86::ATOMXOR64:
Michael Liaob118a072012-09-20 03:06:15 +000015483 // Fall through
15484 case X86::ATOMNAND8:
15485 case X86::ATOMNAND16:
15486 case X86::ATOMNAND32:
15487 case X86::ATOMNAND64:
15488 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000015489 case X86::ATOMMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000015490 case X86::ATOMMAX16:
15491 case X86::ATOMMAX32:
15492 case X86::ATOMMAX64:
15493 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000015494 case X86::ATOMMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000015495 case X86::ATOMMIN16:
15496 case X86::ATOMMIN32:
15497 case X86::ATOMMIN64:
15498 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000015499 case X86::ATOMUMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000015500 case X86::ATOMUMAX16:
15501 case X86::ATOMUMAX32:
15502 case X86::ATOMUMAX64:
15503 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000015504 case X86::ATOMUMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000015505 case X86::ATOMUMIN16:
15506 case X86::ATOMUMIN32:
15507 case X86::ATOMUMIN64:
15508 return EmitAtomicLoadArith(MI, BB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000015509
15510 // This group does 64-bit operations on a 32-bit host.
15511 case X86::ATOMAND6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000015512 case X86::ATOMOR6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000015513 case X86::ATOMXOR6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000015514 case X86::ATOMNAND6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000015515 case X86::ATOMADD6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000015516 case X86::ATOMSUB6432:
Michael Liaoe5e8f762012-09-25 18:08:13 +000015517 case X86::ATOMMAX6432:
15518 case X86::ATOMMIN6432:
15519 case X86::ATOMUMAX6432:
15520 case X86::ATOMUMIN6432:
Michael Liaob118a072012-09-20 03:06:15 +000015521 case X86::ATOMSWAP6432:
15522 return EmitAtomicLoadArith6432(MI, BB);
Craig Topperacaaa6f2012-08-18 06:39:34 +000015523
Dan Gohmand6708ea2009-08-15 01:38:56 +000015524 case X86::VASTART_SAVE_XMM_REGS:
15525 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000015526
15527 case X86::VAARG_64:
15528 return EmitVAARG64WithCustomInserter(MI, BB);
Michael Liao6c0e04c2012-10-15 22:39:43 +000015529
15530 case X86::EH_SjLj_SetJmp32:
15531 case X86::EH_SjLj_SetJmp64:
15532 return emitEHSjLjSetJmp(MI, BB);
15533
15534 case X86::EH_SjLj_LongJmp32:
15535 case X86::EH_SjLj_LongJmp64:
15536 return emitEHSjLjLongJmp(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000015537 }
15538}
15539
15540//===----------------------------------------------------------------------===//
15541// X86 Optimization Hooks
15542//===----------------------------------------------------------------------===//
15543
Dan Gohman475871a2008-07-27 21:46:04 +000015544void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000015545 APInt &KnownZero,
15546 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000015547 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000015548 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000015549 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000015550 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000015551 assert((Opc >= ISD::BUILTIN_OP_END ||
15552 Opc == ISD::INTRINSIC_WO_CHAIN ||
15553 Opc == ISD::INTRINSIC_W_CHAIN ||
15554 Opc == ISD::INTRINSIC_VOID) &&
15555 "Should use MaskedValueIsZero if you don't know whether Op"
15556 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000015557
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000015558 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000015559 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000015560 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000015561 case X86ISD::ADD:
15562 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000015563 case X86ISD::ADC:
15564 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000015565 case X86ISD::SMUL:
15566 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000015567 case X86ISD::INC:
15568 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000015569 case X86ISD::OR:
15570 case X86ISD::XOR:
15571 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000015572 // These nodes' second result is a boolean.
15573 if (Op.getResNo() == 0)
15574 break;
15575 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015576 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000015577 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000015578 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000015579 case ISD::INTRINSIC_WO_CHAIN: {
15580 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
15581 unsigned NumLoBits = 0;
15582 switch (IntId) {
15583 default: break;
15584 case Intrinsic::x86_sse_movmsk_ps:
15585 case Intrinsic::x86_avx_movmsk_ps_256:
15586 case Intrinsic::x86_sse2_movmsk_pd:
15587 case Intrinsic::x86_avx_movmsk_pd_256:
15588 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000015589 case Intrinsic::x86_sse2_pmovmskb_128:
15590 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000015591 // High bits of movmskp{s|d}, pmovmskb are known zero.
15592 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000015593 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000015594 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
15595 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
15596 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
15597 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
15598 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
15599 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000015600 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000015601 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000015602 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000015603 break;
15604 }
15605 }
15606 break;
15607 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000015608 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000015609}
Chris Lattner259e97c2006-01-31 19:43:35 +000015610
Owen Andersonbc146b02010-09-21 20:42:50 +000015611unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
15612 unsigned Depth) const {
15613 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
15614 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
15615 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000015616
Owen Andersonbc146b02010-09-21 20:42:50 +000015617 // Fallback case.
15618 return 1;
15619}
15620
Evan Cheng206ee9d2006-07-07 08:33:52 +000015621/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000015622/// node is a GlobalAddress + offset.
15623bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000015624 const GlobalValue* &GA,
15625 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000015626 if (N->getOpcode() == X86ISD::Wrapper) {
15627 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015628 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000015629 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015630 return true;
15631 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000015632 }
Evan Chengad4196b2008-05-12 19:56:52 +000015633 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015634}
15635
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000015636/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
15637/// same as extracting the high 128-bit part of 256-bit vector and then
15638/// inserting the result into the low part of a new 256-bit vector
15639static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
15640 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000015641 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000015642
15643 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000015644 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000015645 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
15646 SVOp->getMaskElt(j) >= 0)
15647 return false;
15648
15649 return true;
15650}
15651
15652/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
15653/// same as extracting the low 128-bit part of 256-bit vector and then
15654/// inserting the result into the high part of a new 256-bit vector
15655static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
15656 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000015657 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000015658
15659 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000015660 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000015661 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
15662 SVOp->getMaskElt(j) >= 0)
15663 return false;
15664
15665 return true;
15666}
15667
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015668/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
15669static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000015670 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000015671 const X86Subtarget* Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000015672 SDLoc dl(N);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015673 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
15674 SDValue V1 = SVOp->getOperand(0);
15675 SDValue V2 = SVOp->getOperand(1);
15676 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000015677 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015678
15679 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
15680 V2.getOpcode() == ISD::CONCAT_VECTORS) {
15681 //
15682 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000015683 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015684 // V UNDEF BUILD_VECTOR UNDEF
15685 // \ / \ /
15686 // CONCAT_VECTOR CONCAT_VECTOR
15687 // \ /
15688 // \ /
15689 // RESULT: V + zero extended
15690 //
15691 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
15692 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
15693 V1.getOperand(1).getOpcode() != ISD::UNDEF)
15694 return SDValue();
15695
15696 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
15697 return SDValue();
15698
15699 // To match the shuffle mask, the first half of the mask should
15700 // be exactly the first vector, and all the rest a splat with the
15701 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000015702 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015703 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
15704 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
15705 return SDValue();
15706
Chad Rosier3d1161e2012-01-03 21:05:52 +000015707 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
15708 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
Chad Rosier42726832012-05-07 18:47:44 +000015709 if (Ld->hasNUsesOfValue(1, 0)) {
15710 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
15711 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
15712 SDValue ResNode =
Michael Liao0ee17002013-04-19 04:03:37 +000015713 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops,
15714 array_lengthof(Ops),
Chad Rosier42726832012-05-07 18:47:44 +000015715 Ld->getMemoryVT(),
15716 Ld->getPointerInfo(),
15717 Ld->getAlignment(),
15718 false/*isVolatile*/, true/*ReadMem*/,
15719 false/*WriteMem*/);
Manman Ren2adc5032012-11-13 19:13:05 +000015720
15721 // Make sure the newly-created LOAD is in the same position as Ld in
15722 // terms of dependency. We create a TokenFactor for Ld and ResNode,
15723 // and update uses of Ld's output chain to use the TokenFactor.
15724 if (Ld->hasAnyUseOfValue(1)) {
15725 SDValue NewChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
15726 SDValue(Ld, 1), SDValue(ResNode.getNode(), 1));
15727 DAG.ReplaceAllUsesOfValueWith(SDValue(Ld, 1), NewChain);
15728 DAG.UpdateNodeOperands(NewChain.getNode(), SDValue(Ld, 1),
15729 SDValue(ResNode.getNode(), 1));
15730 }
15731
Chad Rosier42726832012-05-07 18:47:44 +000015732 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
15733 }
Chad Rosiera20e1e72012-08-01 18:39:17 +000015734 }
Chad Rosier3d1161e2012-01-03 21:05:52 +000015735
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015736 // Emit a zeroed vector and insert the desired subvector on its
15737 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000015738 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000015739 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015740 return DCI.CombineTo(N, InsV);
15741 }
15742
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000015743 //===--------------------------------------------------------------------===//
15744 // Combine some shuffles into subvector extracts and inserts:
15745 //
15746
15747 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
15748 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000015749 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
15750 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000015751 return DCI.CombineTo(N, InsV);
15752 }
15753
15754 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
15755 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000015756 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
15757 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000015758 return DCI.CombineTo(N, InsV);
15759 }
15760
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015761 return SDValue();
15762}
15763
15764/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000015765static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015766 TargetLowering::DAGCombinerInfo &DCI,
15767 const X86Subtarget *Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000015768 SDLoc dl(N);
Owen Andersone50ed302009-08-10 22:56:29 +000015769 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000015770
Mon P Wanga0fd0d52010-12-19 23:55:53 +000015771 // Don't create instructions with illegal types after legalize types has run.
15772 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
15773 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
15774 return SDValue();
15775
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015776 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000015777 if (Subtarget->hasFp256() && VT.is256BitVector() &&
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015778 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000015779 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015780
15781 // Only handle 128 wide vector from here on.
Craig Topper7a9a28b2012-08-12 02:23:29 +000015782 if (!VT.is128BitVector())
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000015783 return SDValue();
15784
15785 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
15786 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
15787 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000015788 SmallVector<SDValue, 16> Elts;
15789 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015790 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000015791
Nate Begemanfdea31a2010-03-24 20:49:50 +000015792 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000015793}
Evan Chengd880b972008-05-09 21:53:03 +000015794
Nadav Roteme12bf182013-01-04 17:35:21 +000015795/// PerformTruncateCombine - Converts truncate operation to
15796/// a sequence of vector shuffle operations.
15797/// It is possible when we truncate 256-bit vector to 128-bit vector
Craig Topper55b24052012-09-11 06:15:32 +000015798static SDValue PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
15799 TargetLowering::DAGCombinerInfo &DCI,
15800 const X86Subtarget *Subtarget) {
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015801 return SDValue();
15802}
15803
Craig Topper89f4e662012-03-20 07:17:59 +000015804/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
15805/// specific shuffle of a load can be folded into a single element load.
15806/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
15807/// shuffles have been customed lowered so we need to handle those here.
15808static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
15809 TargetLowering::DAGCombinerInfo &DCI) {
15810 if (DCI.isBeforeLegalizeOps())
15811 return SDValue();
15812
15813 SDValue InVec = N->getOperand(0);
15814 SDValue EltNo = N->getOperand(1);
15815
15816 if (!isa<ConstantSDNode>(EltNo))
15817 return SDValue();
15818
15819 EVT VT = InVec.getValueType();
15820
15821 bool HasShuffleIntoBitcast = false;
15822 if (InVec.getOpcode() == ISD::BITCAST) {
15823 // Don't duplicate a load with other uses.
15824 if (!InVec.hasOneUse())
15825 return SDValue();
15826 EVT BCVT = InVec.getOperand(0).getValueType();
15827 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
15828 return SDValue();
15829 InVec = InVec.getOperand(0);
15830 HasShuffleIntoBitcast = true;
15831 }
15832
15833 if (!isTargetShuffle(InVec.getOpcode()))
15834 return SDValue();
15835
15836 // Don't duplicate a load with other uses.
15837 if (!InVec.hasOneUse())
15838 return SDValue();
15839
15840 SmallVector<int, 16> ShuffleMask;
15841 bool UnaryShuffle;
Craig Topperd978c542012-05-06 19:46:21 +000015842 if (!getTargetShuffleMask(InVec.getNode(), VT.getSimpleVT(), ShuffleMask,
15843 UnaryShuffle))
Craig Topper89f4e662012-03-20 07:17:59 +000015844 return SDValue();
15845
15846 // Select the input vector, guarding against out of range extract vector.
15847 unsigned NumElems = VT.getVectorNumElements();
15848 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
15849 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
15850 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
15851 : InVec.getOperand(1);
15852
15853 // If inputs to shuffle are the same for both ops, then allow 2 uses
15854 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
15855
15856 if (LdNode.getOpcode() == ISD::BITCAST) {
15857 // Don't duplicate a load with other uses.
15858 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
15859 return SDValue();
15860
15861 AllowedUses = 1; // only allow 1 load use if we have a bitcast
15862 LdNode = LdNode.getOperand(0);
15863 }
15864
15865 if (!ISD::isNormalLoad(LdNode.getNode()))
15866 return SDValue();
15867
15868 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
15869
15870 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
15871 return SDValue();
15872
15873 if (HasShuffleIntoBitcast) {
15874 // If there's a bitcast before the shuffle, check if the load type and
15875 // alignment is valid.
15876 unsigned Align = LN0->getAlignment();
15877 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Micah Villmow3574eca2012-10-08 16:38:25 +000015878 unsigned NewAlign = TLI.getDataLayout()->
Craig Topper89f4e662012-03-20 07:17:59 +000015879 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
15880
15881 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
15882 return SDValue();
15883 }
15884
15885 // All checks match so transform back to vector_shuffle so that DAG combiner
15886 // can finish the job
Andrew Trickac6d9be2013-05-25 02:42:55 +000015887 SDLoc dl(N);
Craig Topper89f4e662012-03-20 07:17:59 +000015888
15889 // Create shuffle node taking into account the case that its a unary shuffle
15890 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
15891 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
15892 InVec.getOperand(0), Shuffle,
15893 &ShuffleMask[0]);
15894 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
15895 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
15896 EltNo);
15897}
15898
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000015899/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
15900/// generation and convert it from being a bunch of shuffles and extracts
15901/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015902static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000015903 TargetLowering::DAGCombinerInfo &DCI) {
15904 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
15905 if (NewOp.getNode())
15906 return NewOp;
15907
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015908 SDValue InputVector = N->getOperand(0);
Manman Ren4c74a952012-10-30 22:15:38 +000015909 // Detect whether we are trying to convert from mmx to i32 and the bitcast
15910 // from mmx to v2i32 has a single usage.
15911 if (InputVector.getNode()->getOpcode() == llvm::ISD::BITCAST &&
15912 InputVector.getNode()->getOperand(0).getValueType() == MVT::x86mmx &&
15913 InputVector.hasOneUse() && N->getValueType(0) == MVT::i32)
Andrew Trickac6d9be2013-05-25 02:42:55 +000015914 return DAG.getNode(X86ISD::MMX_MOVD2W, SDLoc(InputVector),
Manman Ren4c74a952012-10-30 22:15:38 +000015915 N->getValueType(0),
15916 InputVector.getNode()->getOperand(0));
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015917
15918 // Only operate on vectors of 4 elements, where the alternative shuffling
15919 // gets to be more expensive.
15920 if (InputVector.getValueType() != MVT::v4i32)
15921 return SDValue();
15922
15923 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
15924 // single use which is a sign-extend or zero-extend, and all elements are
15925 // used.
15926 SmallVector<SDNode *, 4> Uses;
15927 unsigned ExtractedElements = 0;
15928 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
15929 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
15930 if (UI.getUse().getResNo() != InputVector.getResNo())
15931 return SDValue();
15932
15933 SDNode *Extract = *UI;
15934 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
15935 return SDValue();
15936
15937 if (Extract->getValueType(0) != MVT::i32)
15938 return SDValue();
15939 if (!Extract->hasOneUse())
15940 return SDValue();
15941 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
15942 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
15943 return SDValue();
15944 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
15945 return SDValue();
15946
15947 // Record which element was extracted.
15948 ExtractedElements |=
15949 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
15950
15951 Uses.push_back(Extract);
15952 }
15953
15954 // If not all the elements were used, this may not be worthwhile.
15955 if (ExtractedElements != 15)
15956 return SDValue();
15957
15958 // Ok, we've now decided to do the transformation.
Andrew Trickac6d9be2013-05-25 02:42:55 +000015959 SDLoc dl(InputVector);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015960
15961 // Store the value to a temporary stack slot.
15962 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000015963 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
15964 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015965
15966 // Replace each use (extract) with a load of the appropriate element.
15967 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
15968 UE = Uses.end(); UI != UE; ++UI) {
15969 SDNode *Extract = *UI;
15970
Nadav Rotem86694292011-05-17 08:31:57 +000015971 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015972 SDValue Idx = Extract->getOperand(1);
15973 unsigned EltSize =
15974 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
15975 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000015976 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015977 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
15978
Nadav Rotem86694292011-05-17 08:31:57 +000015979 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000015980 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015981
15982 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000015983 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000015984 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000015985 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015986
15987 // Replace the exact with the load.
15988 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
15989 }
15990
15991 // The replacement was made in place; don't return anything.
15992 return SDValue();
15993}
15994
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000015995/// \brief Matches a VSELECT onto min/max or return 0 if the node doesn't match.
15996static unsigned matchIntegerMINMAX(SDValue Cond, EVT VT, SDValue LHS,
15997 SDValue RHS, SelectionDAG &DAG,
15998 const X86Subtarget *Subtarget) {
15999 if (!VT.isVector())
16000 return 0;
16001
16002 switch (VT.getSimpleVT().SimpleTy) {
16003 default: return 0;
16004 case MVT::v32i8:
16005 case MVT::v16i16:
16006 case MVT::v8i32:
16007 if (!Subtarget->hasAVX2())
16008 return 0;
16009 case MVT::v16i8:
16010 case MVT::v8i16:
16011 case MVT::v4i32:
16012 if (!Subtarget->hasSSE2())
16013 return 0;
16014 }
16015
16016 // SSE2 has only a small subset of the operations.
16017 bool hasUnsigned = Subtarget->hasSSE41() ||
16018 (Subtarget->hasSSE2() && VT == MVT::v16i8);
16019 bool hasSigned = Subtarget->hasSSE41() ||
16020 (Subtarget->hasSSE2() && VT == MVT::v8i16);
16021
16022 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
16023
16024 // Check for x CC y ? x : y.
16025 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
16026 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
16027 switch (CC) {
16028 default: break;
16029 case ISD::SETULT:
16030 case ISD::SETULE:
16031 return hasUnsigned ? X86ISD::UMIN : 0;
16032 case ISD::SETUGT:
16033 case ISD::SETUGE:
16034 return hasUnsigned ? X86ISD::UMAX : 0;
16035 case ISD::SETLT:
16036 case ISD::SETLE:
16037 return hasSigned ? X86ISD::SMIN : 0;
16038 case ISD::SETGT:
16039 case ISD::SETGE:
16040 return hasSigned ? X86ISD::SMAX : 0;
16041 }
16042 // Check for x CC y ? y : x -- a min/max with reversed arms.
16043 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
16044 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
16045 switch (CC) {
16046 default: break;
16047 case ISD::SETULT:
16048 case ISD::SETULE:
16049 return hasUnsigned ? X86ISD::UMAX : 0;
16050 case ISD::SETUGT:
16051 case ISD::SETUGE:
16052 return hasUnsigned ? X86ISD::UMIN : 0;
16053 case ISD::SETLT:
16054 case ISD::SETLE:
16055 return hasSigned ? X86ISD::SMAX : 0;
16056 case ISD::SETGT:
16057 case ISD::SETGE:
16058 return hasSigned ? X86ISD::SMIN : 0;
16059 }
16060 }
16061
16062 return 0;
16063}
16064
Duncan Sands6bcd2192011-09-17 16:49:39 +000016065/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
16066/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000016067static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000016068 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000016069 const X86Subtarget *Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000016070 SDLoc DL(N);
Dan Gohman475871a2008-07-27 21:46:04 +000016071 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000016072 // Get the LHS/RHS of the select.
16073 SDValue LHS = N->getOperand(1);
16074 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000016075 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000016076
Dan Gohman670e5392009-09-21 18:03:22 +000016077 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000016078 // instructions match the semantics of the common C idiom x<y?x:y but not
16079 // x<=y?x:y, because of how they handle negative zero (which can be
16080 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000016081 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
16082 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000016083 (Subtarget->hasSSE2() ||
16084 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000016085 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016086
Chris Lattner47b4ce82009-03-11 05:48:52 +000016087 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000016088 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000016089 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
16090 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000016091 switch (CC) {
16092 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000016093 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000016094 // Converting this to a min would handle NaNs incorrectly, and swapping
16095 // the operands would cause it to handle comparisons between positive
16096 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000016097 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016098 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000016099 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
16100 break;
16101 std::swap(LHS, RHS);
16102 }
Dan Gohman670e5392009-09-21 18:03:22 +000016103 Opcode = X86ISD::FMIN;
16104 break;
16105 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000016106 // Converting this to a min would handle comparisons between positive
16107 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016108 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000016109 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
16110 break;
Dan Gohman670e5392009-09-21 18:03:22 +000016111 Opcode = X86ISD::FMIN;
16112 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000016113 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000016114 // Converting this to a min would handle both negative zeros and NaNs
16115 // incorrectly, but we can swap the operands to fix both.
16116 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000016117 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000016118 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000016119 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000016120 Opcode = X86ISD::FMIN;
16121 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016122
Dan Gohman670e5392009-09-21 18:03:22 +000016123 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000016124 // Converting this to a max would handle comparisons between positive
16125 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016126 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000016127 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000016128 break;
Dan Gohman670e5392009-09-21 18:03:22 +000016129 Opcode = X86ISD::FMAX;
16130 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000016131 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000016132 // Converting this to a max would handle NaNs incorrectly, and swapping
16133 // the operands would cause it to handle comparisons between positive
16134 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000016135 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016136 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000016137 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
16138 break;
16139 std::swap(LHS, RHS);
16140 }
Dan Gohman670e5392009-09-21 18:03:22 +000016141 Opcode = X86ISD::FMAX;
16142 break;
16143 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000016144 // Converting this to a max would handle both negative zeros and NaNs
16145 // incorrectly, but we can swap the operands to fix both.
16146 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000016147 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000016148 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000016149 case ISD::SETGE:
16150 Opcode = X86ISD::FMAX;
16151 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000016152 }
Dan Gohman670e5392009-09-21 18:03:22 +000016153 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000016154 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
16155 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000016156 switch (CC) {
16157 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000016158 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000016159 // Converting this to a min would handle comparisons between positive
16160 // and negative zero incorrectly, and swapping the operands would
16161 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016162 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000016163 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000016164 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000016165 break;
16166 std::swap(LHS, RHS);
16167 }
Dan Gohman670e5392009-09-21 18:03:22 +000016168 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000016169 break;
Dan Gohman670e5392009-09-21 18:03:22 +000016170 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000016171 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016172 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000016173 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
16174 break;
Dan Gohman670e5392009-09-21 18:03:22 +000016175 Opcode = X86ISD::FMIN;
16176 break;
16177 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000016178 // Converting this to a min would handle both negative zeros and NaNs
16179 // incorrectly, but we can swap the operands to fix both.
16180 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000016181 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000016182 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000016183 case ISD::SETGE:
16184 Opcode = X86ISD::FMIN;
16185 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016186
Dan Gohman670e5392009-09-21 18:03:22 +000016187 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000016188 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000016189 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000016190 break;
Dan Gohman670e5392009-09-21 18:03:22 +000016191 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000016192 break;
Dan Gohman670e5392009-09-21 18:03:22 +000016193 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000016194 // Converting this to a max would handle comparisons between positive
16195 // and negative zero incorrectly, and swapping the operands would
16196 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016197 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000016198 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000016199 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000016200 break;
16201 std::swap(LHS, RHS);
16202 }
Dan Gohman670e5392009-09-21 18:03:22 +000016203 Opcode = X86ISD::FMAX;
16204 break;
16205 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000016206 // Converting this to a max would handle both negative zeros and NaNs
16207 // incorrectly, but we can swap the operands to fix both.
16208 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000016209 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000016210 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000016211 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000016212 Opcode = X86ISD::FMAX;
16213 break;
16214 }
Chris Lattner83e6c992006-10-04 06:57:07 +000016215 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016216
Chris Lattner47b4ce82009-03-11 05:48:52 +000016217 if (Opcode)
16218 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000016219 }
Eric Christopherfd179292009-08-27 18:07:15 +000016220
Chris Lattnerd1980a52009-03-12 06:52:53 +000016221 // If this is a select between two integer constants, try to do some
16222 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000016223 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
16224 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000016225 // Don't do this for crazy integer types.
16226 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
16227 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000016228 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000016229 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000016230
Chris Lattnercee56e72009-03-13 05:53:31 +000016231 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000016232 // Efficiently invertible.
16233 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
16234 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
16235 isa<ConstantSDNode>(Cond.getOperand(1))))) {
16236 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000016237 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000016238 }
Eric Christopherfd179292009-08-27 18:07:15 +000016239
Chris Lattnerd1980a52009-03-12 06:52:53 +000016240 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000016241 if (FalseC->getAPIntValue() == 0 &&
16242 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000016243 if (NeedsCondInvert) // Invert the condition if needed.
16244 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
16245 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000016246
Chris Lattnerd1980a52009-03-12 06:52:53 +000016247 // Zero extend the condition if needed.
16248 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000016249
Chris Lattnercee56e72009-03-13 05:53:31 +000016250 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000016251 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000016252 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000016253 }
Eric Christopherfd179292009-08-27 18:07:15 +000016254
Chris Lattner97a29a52009-03-13 05:22:11 +000016255 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000016256 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000016257 if (NeedsCondInvert) // Invert the condition if needed.
16258 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
16259 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000016260
Chris Lattner97a29a52009-03-13 05:22:11 +000016261 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000016262 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
16263 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000016264 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000016265 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000016266 }
Eric Christopherfd179292009-08-27 18:07:15 +000016267
Chris Lattnercee56e72009-03-13 05:53:31 +000016268 // Optimize cases that will turn into an LEA instruction. This requires
16269 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000016270 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000016271 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000016272 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000016273
Chris Lattnercee56e72009-03-13 05:53:31 +000016274 bool isFastMultiplier = false;
16275 if (Diff < 10) {
16276 switch ((unsigned char)Diff) {
16277 default: break;
16278 case 1: // result = add base, cond
16279 case 2: // result = lea base( , cond*2)
16280 case 3: // result = lea base(cond, cond*2)
16281 case 4: // result = lea base( , cond*4)
16282 case 5: // result = lea base(cond, cond*4)
16283 case 8: // result = lea base( , cond*8)
16284 case 9: // result = lea base(cond, cond*8)
16285 isFastMultiplier = true;
16286 break;
16287 }
16288 }
Eric Christopherfd179292009-08-27 18:07:15 +000016289
Chris Lattnercee56e72009-03-13 05:53:31 +000016290 if (isFastMultiplier) {
16291 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
16292 if (NeedsCondInvert) // Invert the condition if needed.
16293 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
16294 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000016295
Chris Lattnercee56e72009-03-13 05:53:31 +000016296 // Zero extend the condition if needed.
16297 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
16298 Cond);
16299 // Scale the condition by the difference.
16300 if (Diff != 1)
16301 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
16302 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000016303
Chris Lattnercee56e72009-03-13 05:53:31 +000016304 // Add the base if non-zero.
16305 if (FalseC->getAPIntValue() != 0)
16306 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
16307 SDValue(FalseC, 0));
16308 return Cond;
16309 }
Eric Christopherfd179292009-08-27 18:07:15 +000016310 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000016311 }
16312 }
Eric Christopherfd179292009-08-27 18:07:15 +000016313
Evan Cheng56f582d2012-01-04 01:41:39 +000016314 // Canonicalize max and min:
16315 // (x > y) ? x : y -> (x >= y) ? x : y
16316 // (x < y) ? x : y -> (x <= y) ? x : y
16317 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
16318 // the need for an extra compare
16319 // against zero. e.g.
16320 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
16321 // subl %esi, %edi
16322 // testl %edi, %edi
16323 // movl $0, %eax
16324 // cmovgl %edi, %eax
16325 // =>
16326 // xorl %eax, %eax
16327 // subl %esi, $edi
16328 // cmovsl %eax, %edi
16329 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
16330 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
16331 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
16332 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
16333 switch (CC) {
16334 default: break;
16335 case ISD::SETLT:
16336 case ISD::SETGT: {
16337 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
Andrew Trickac6d9be2013-05-25 02:42:55 +000016338 Cond = DAG.getSetCC(SDLoc(Cond), Cond.getValueType(),
Evan Cheng56f582d2012-01-04 01:41:39 +000016339 Cond.getOperand(0), Cond.getOperand(1), NewCC);
16340 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
16341 }
16342 }
16343 }
16344
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000016345 // Match VSELECTs into subs with unsigned saturation.
16346 if (!DCI.isBeforeLegalize() &&
16347 N->getOpcode() == ISD::VSELECT && Cond.getOpcode() == ISD::SETCC &&
16348 // psubus is available in SSE2 and AVX2 for i8 and i16 vectors.
16349 ((Subtarget->hasSSE2() && (VT == MVT::v16i8 || VT == MVT::v8i16)) ||
16350 (Subtarget->hasAVX2() && (VT == MVT::v32i8 || VT == MVT::v16i16)))) {
16351 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
16352
16353 // Check if one of the arms of the VSELECT is a zero vector. If it's on the
16354 // left side invert the predicate to simplify logic below.
16355 SDValue Other;
16356 if (ISD::isBuildVectorAllZeros(LHS.getNode())) {
16357 Other = RHS;
16358 CC = ISD::getSetCCInverse(CC, true);
16359 } else if (ISD::isBuildVectorAllZeros(RHS.getNode())) {
16360 Other = LHS;
16361 }
16362
16363 if (Other.getNode() && Other->getNumOperands() == 2 &&
16364 DAG.isEqualTo(Other->getOperand(0), Cond.getOperand(0))) {
16365 SDValue OpLHS = Other->getOperand(0), OpRHS = Other->getOperand(1);
16366 SDValue CondRHS = Cond->getOperand(1);
16367
16368 // Look for a general sub with unsigned saturation first.
16369 // x >= y ? x-y : 0 --> subus x, y
16370 // x > y ? x-y : 0 --> subus x, y
16371 if ((CC == ISD::SETUGE || CC == ISD::SETUGT) &&
16372 Other->getOpcode() == ISD::SUB && DAG.isEqualTo(OpRHS, CondRHS))
16373 return DAG.getNode(X86ISD::SUBUS, DL, VT, OpLHS, OpRHS);
16374
16375 // If the RHS is a constant we have to reverse the const canonicalization.
16376 // x > C-1 ? x+-C : 0 --> subus x, C
16377 if (CC == ISD::SETUGT && Other->getOpcode() == ISD::ADD &&
16378 isSplatVector(CondRHS.getNode()) && isSplatVector(OpRHS.getNode())) {
16379 APInt A = cast<ConstantSDNode>(OpRHS.getOperand(0))->getAPIntValue();
Benjamin Kramer9fa92512013-02-04 15:19:25 +000016380 if (CondRHS.getConstantOperandVal(0) == -A-1)
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000016381 return DAG.getNode(X86ISD::SUBUS, DL, VT, OpLHS,
Benjamin Kramer9fa92512013-02-04 15:19:25 +000016382 DAG.getConstant(-A, VT));
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000016383 }
16384
16385 // Another special case: If C was a sign bit, the sub has been
16386 // canonicalized into a xor.
16387 // FIXME: Would it be better to use ComputeMaskedBits to determine whether
16388 // it's safe to decanonicalize the xor?
16389 // x s< 0 ? x^C : 0 --> subus x, C
16390 if (CC == ISD::SETLT && Other->getOpcode() == ISD::XOR &&
16391 ISD::isBuildVectorAllZeros(CondRHS.getNode()) &&
16392 isSplatVector(OpRHS.getNode())) {
16393 APInt A = cast<ConstantSDNode>(OpRHS.getOperand(0))->getAPIntValue();
16394 if (A.isSignBit())
16395 return DAG.getNode(X86ISD::SUBUS, DL, VT, OpLHS, OpRHS);
16396 }
16397 }
16398 }
16399
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016400 // Try to match a min/max vector operation.
16401 if (!DCI.isBeforeLegalize() &&
16402 N->getOpcode() == ISD::VSELECT && Cond.getOpcode() == ISD::SETCC)
16403 if (unsigned Op = matchIntegerMINMAX(Cond, VT, LHS, RHS, DAG, Subtarget))
16404 return DAG.getNode(Op, DL, N->getValueType(0), LHS, RHS);
16405
Michael Liaobf538412013-04-11 05:15:54 +000016406 // Simplify vector selection if the selector will be produced by CMPP*/PCMP*.
16407 if (!DCI.isBeforeLegalize() && N->getOpcode() == ISD::VSELECT &&
16408 Cond.getOpcode() == ISD::SETCC) {
16409
16410 assert(Cond.getValueType().isVector() &&
16411 "vector select expects a vector selector!");
16412
16413 EVT IntVT = Cond.getValueType();
16414 bool TValIsAllOnes = ISD::isBuildVectorAllOnes(LHS.getNode());
16415 bool FValIsAllZeros = ISD::isBuildVectorAllZeros(RHS.getNode());
16416
16417 if (!TValIsAllOnes && !FValIsAllZeros) {
16418 // Try invert the condition if true value is not all 1s and false value
16419 // is not all 0s.
16420 bool TValIsAllZeros = ISD::isBuildVectorAllZeros(LHS.getNode());
16421 bool FValIsAllOnes = ISD::isBuildVectorAllOnes(RHS.getNode());
16422
16423 if (TValIsAllZeros || FValIsAllOnes) {
16424 SDValue CC = Cond.getOperand(2);
16425 ISD::CondCode NewCC =
16426 ISD::getSetCCInverse(cast<CondCodeSDNode>(CC)->get(),
16427 Cond.getOperand(0).getValueType().isInteger());
16428 Cond = DAG.getSetCC(DL, IntVT, Cond.getOperand(0), Cond.getOperand(1), NewCC);
16429 std::swap(LHS, RHS);
16430 TValIsAllOnes = FValIsAllOnes;
16431 FValIsAllZeros = TValIsAllZeros;
16432 }
16433 }
16434
16435 if (TValIsAllOnes || FValIsAllZeros) {
16436 SDValue Ret;
16437
16438 if (TValIsAllOnes && FValIsAllZeros)
16439 Ret = Cond;
16440 else if (TValIsAllOnes)
16441 Ret = DAG.getNode(ISD::OR, DL, IntVT, Cond,
16442 DAG.getNode(ISD::BITCAST, DL, IntVT, RHS));
16443 else if (FValIsAllZeros)
16444 Ret = DAG.getNode(ISD::AND, DL, IntVT, Cond,
16445 DAG.getNode(ISD::BITCAST, DL, IntVT, LHS));
16446
16447 return DAG.getNode(ISD::BITCAST, DL, VT, Ret);
16448 }
16449 }
16450
Nadav Rotemcc616562012-01-15 19:27:55 +000016451 // If we know that this node is legal then we know that it is going to be
16452 // matched by one of the SSE/AVX BLEND instructions. These instructions only
16453 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
16454 // to simplify previous instructions.
16455 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
16456 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
Nadav Rotembdcae382012-06-07 20:53:48 +000016457 !DCI.isBeforeLegalize() && TLI.isOperationLegal(ISD::VSELECT, VT)) {
Nadav Rotemcc616562012-01-15 19:27:55 +000016458 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
Nadav Rotembdcae382012-06-07 20:53:48 +000016459
16460 // Don't optimize vector selects that map to mask-registers.
16461 if (BitWidth == 1)
16462 return SDValue();
16463
Nadav Rotemcc616562012-01-15 19:27:55 +000016464 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
16465 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
16466
16467 APInt KnownZero, KnownOne;
16468 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
16469 DCI.isBeforeLegalizeOps());
16470 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
16471 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
16472 DCI.CommitTargetLoweringOpt(TLO);
16473 }
16474
Dan Gohman475871a2008-07-27 21:46:04 +000016475 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000016476}
16477
Michael Liao2a33cec2012-08-10 19:58:13 +000016478// Check whether a boolean test is testing a boolean value generated by
16479// X86ISD::SETCC. If so, return the operand of that SETCC and proper condition
16480// code.
16481//
16482// Simplify the following patterns:
16483// (Op (CMP (SETCC Cond EFLAGS) 1) EQ) or
16484// (Op (CMP (SETCC Cond EFLAGS) 0) NEQ)
16485// to (Op EFLAGS Cond)
16486//
16487// (Op (CMP (SETCC Cond EFLAGS) 0) EQ) or
16488// (Op (CMP (SETCC Cond EFLAGS) 1) NEQ)
16489// to (Op EFLAGS !Cond)
16490//
16491// where Op could be BRCOND or CMOV.
16492//
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016493static SDValue checkBoolTestSetCCCombine(SDValue Cmp, X86::CondCode &CC) {
Michael Liao2a33cec2012-08-10 19:58:13 +000016494 // Quit if not CMP and SUB with its value result used.
16495 if (Cmp.getOpcode() != X86ISD::CMP &&
16496 (Cmp.getOpcode() != X86ISD::SUB || Cmp.getNode()->hasAnyUseOfValue(0)))
16497 return SDValue();
16498
16499 // Quit if not used as a boolean value.
16500 if (CC != X86::COND_E && CC != X86::COND_NE)
16501 return SDValue();
16502
16503 // Check CMP operands. One of them should be 0 or 1 and the other should be
16504 // an SetCC or extended from it.
16505 SDValue Op1 = Cmp.getOperand(0);
16506 SDValue Op2 = Cmp.getOperand(1);
16507
16508 SDValue SetCC;
16509 const ConstantSDNode* C = 0;
16510 bool needOppositeCond = (CC == X86::COND_E);
Michael Liao959ddbb2013-04-11 04:43:09 +000016511 bool checkAgainstTrue = false; // Is it a comparison against 1?
Michael Liao2a33cec2012-08-10 19:58:13 +000016512
16513 if ((C = dyn_cast<ConstantSDNode>(Op1)))
16514 SetCC = Op2;
16515 else if ((C = dyn_cast<ConstantSDNode>(Op2)))
16516 SetCC = Op1;
16517 else // Quit if all operands are not constants.
16518 return SDValue();
16519
Michael Liao959ddbb2013-04-11 04:43:09 +000016520 if (C->getZExtValue() == 1) {
Michael Liao2a33cec2012-08-10 19:58:13 +000016521 needOppositeCond = !needOppositeCond;
Michael Liao959ddbb2013-04-11 04:43:09 +000016522 checkAgainstTrue = true;
16523 } else if (C->getZExtValue() != 0)
Michael Liao2a33cec2012-08-10 19:58:13 +000016524 // Quit if the constant is neither 0 or 1.
16525 return SDValue();
16526
Michael Liao959ddbb2013-04-11 04:43:09 +000016527 bool truncatedToBoolWithAnd = false;
16528 // Skip (zext $x), (trunc $x), or (and $x, 1) node.
16529 while (SetCC.getOpcode() == ISD::ZERO_EXTEND ||
16530 SetCC.getOpcode() == ISD::TRUNCATE ||
16531 SetCC.getOpcode() == ISD::AND) {
16532 if (SetCC.getOpcode() == ISD::AND) {
16533 int OpIdx = -1;
16534 ConstantSDNode *CS;
16535 if ((CS = dyn_cast<ConstantSDNode>(SetCC.getOperand(0))) &&
16536 CS->getZExtValue() == 1)
16537 OpIdx = 1;
16538 if ((CS = dyn_cast<ConstantSDNode>(SetCC.getOperand(1))) &&
16539 CS->getZExtValue() == 1)
16540 OpIdx = 0;
16541 if (OpIdx == -1)
16542 break;
16543 SetCC = SetCC.getOperand(OpIdx);
16544 truncatedToBoolWithAnd = true;
16545 } else
16546 SetCC = SetCC.getOperand(0);
16547 }
Michael Liao2a33cec2012-08-10 19:58:13 +000016548
Michael Liao7fdc66b2012-09-10 16:36:16 +000016549 switch (SetCC.getOpcode()) {
Michael Liao959ddbb2013-04-11 04:43:09 +000016550 case X86ISD::SETCC_CARRY:
16551 // Since SETCC_CARRY gives output based on R = CF ? ~0 : 0, it's unsafe to
16552 // simplify it if the result of SETCC_CARRY is not canonicalized to 0 or 1,
16553 // i.e. it's a comparison against true but the result of SETCC_CARRY is not
16554 // truncated to i1 using 'and'.
16555 if (checkAgainstTrue && !truncatedToBoolWithAnd)
16556 break;
16557 assert(X86::CondCode(SetCC.getConstantOperandVal(0)) == X86::COND_B &&
16558 "Invalid use of SETCC_CARRY!");
16559 // FALL THROUGH
Michael Liao7fdc66b2012-09-10 16:36:16 +000016560 case X86ISD::SETCC:
16561 // Set the condition code or opposite one if necessary.
16562 CC = X86::CondCode(SetCC.getConstantOperandVal(0));
16563 if (needOppositeCond)
16564 CC = X86::GetOppositeBranchCondition(CC);
16565 return SetCC.getOperand(1);
16566 case X86ISD::CMOV: {
16567 // Check whether false/true value has canonical one, i.e. 0 or 1.
16568 ConstantSDNode *FVal = dyn_cast<ConstantSDNode>(SetCC.getOperand(0));
16569 ConstantSDNode *TVal = dyn_cast<ConstantSDNode>(SetCC.getOperand(1));
16570 // Quit if true value is not a constant.
16571 if (!TVal)
16572 return SDValue();
16573 // Quit if false value is not a constant.
16574 if (!FVal) {
Michael Liao7fdc66b2012-09-10 16:36:16 +000016575 SDValue Op = SetCC.getOperand(0);
Michael Liao258d9b72013-03-28 23:38:52 +000016576 // Skip 'zext' or 'trunc' node.
16577 if (Op.getOpcode() == ISD::ZERO_EXTEND ||
16578 Op.getOpcode() == ISD::TRUNCATE)
16579 Op = Op.getOperand(0);
Michael Liaoc26392a2013-03-28 23:41:26 +000016580 // A special case for rdrand/rdseed, where 0 is set if false cond is
16581 // found.
16582 if ((Op.getOpcode() != X86ISD::RDRAND &&
16583 Op.getOpcode() != X86ISD::RDSEED) || Op.getResNo() != 0)
Michael Liao7fdc66b2012-09-10 16:36:16 +000016584 return SDValue();
16585 }
16586 // Quit if false value is not the constant 0 or 1.
16587 bool FValIsFalse = true;
16588 if (FVal && FVal->getZExtValue() != 0) {
16589 if (FVal->getZExtValue() != 1)
16590 return SDValue();
16591 // If FVal is 1, opposite cond is needed.
16592 needOppositeCond = !needOppositeCond;
16593 FValIsFalse = false;
16594 }
16595 // Quit if TVal is not the constant opposite of FVal.
16596 if (FValIsFalse && TVal->getZExtValue() != 1)
16597 return SDValue();
16598 if (!FValIsFalse && TVal->getZExtValue() != 0)
16599 return SDValue();
16600 CC = X86::CondCode(SetCC.getConstantOperandVal(2));
16601 if (needOppositeCond)
16602 CC = X86::GetOppositeBranchCondition(CC);
16603 return SetCC.getOperand(3);
16604 }
16605 }
Michael Liao2a33cec2012-08-10 19:58:13 +000016606
Michael Liao7fdc66b2012-09-10 16:36:16 +000016607 return SDValue();
Michael Liao2a33cec2012-08-10 19:58:13 +000016608}
16609
Chris Lattnerd1980a52009-03-12 06:52:53 +000016610/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
16611static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016612 TargetLowering::DAGCombinerInfo &DCI,
16613 const X86Subtarget *Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000016614 SDLoc DL(N);
Eric Christopherfd179292009-08-27 18:07:15 +000016615
Chris Lattnerd1980a52009-03-12 06:52:53 +000016616 // If the flag operand isn't dead, don't touch this CMOV.
16617 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
16618 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000016619
Evan Chengb5a55d92011-05-24 01:48:22 +000016620 SDValue FalseOp = N->getOperand(0);
16621 SDValue TrueOp = N->getOperand(1);
16622 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
16623 SDValue Cond = N->getOperand(3);
Michael Liao2a33cec2012-08-10 19:58:13 +000016624
Evan Chengb5a55d92011-05-24 01:48:22 +000016625 if (CC == X86::COND_E || CC == X86::COND_NE) {
16626 switch (Cond.getOpcode()) {
16627 default: break;
16628 case X86ISD::BSR:
16629 case X86ISD::BSF:
16630 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
16631 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
16632 return (CC == X86::COND_E) ? FalseOp : TrueOp;
16633 }
16634 }
16635
Michael Liao2a33cec2012-08-10 19:58:13 +000016636 SDValue Flags;
16637
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016638 Flags = checkBoolTestSetCCCombine(Cond, CC);
Michael Liao9eac20a2012-08-11 23:47:06 +000016639 if (Flags.getNode() &&
16640 // Extra check as FCMOV only supports a subset of X86 cond.
Michael Liao7859f432012-09-06 07:11:22 +000016641 (FalseOp.getValueType() != MVT::f80 || hasFPCMov(CC))) {
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016642 SDValue Ops[] = { FalseOp, TrueOp,
16643 DAG.getConstant(CC, MVT::i8), Flags };
16644 return DAG.getNode(X86ISD::CMOV, DL, N->getVTList(),
16645 Ops, array_lengthof(Ops));
16646 }
16647
Chris Lattnerd1980a52009-03-12 06:52:53 +000016648 // If this is a select between two integer constants, try to do some
16649 // optimizations. Note that the operands are ordered the opposite of SELECT
16650 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000016651 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
16652 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000016653 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
16654 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000016655 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
16656 CC = X86::GetOppositeBranchCondition(CC);
16657 std::swap(TrueC, FalseC);
NAKAMURA Takumie2687452012-10-16 06:28:34 +000016658 std::swap(TrueOp, FalseOp);
Chris Lattnerd1980a52009-03-12 06:52:53 +000016659 }
Eric Christopherfd179292009-08-27 18:07:15 +000016660
Chris Lattnerd1980a52009-03-12 06:52:53 +000016661 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000016662 // This is efficient for any integer data type (including i8/i16) and
16663 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000016664 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000016665 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
16666 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000016667
Chris Lattnerd1980a52009-03-12 06:52:53 +000016668 // Zero extend the condition if needed.
16669 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000016670
Chris Lattnerd1980a52009-03-12 06:52:53 +000016671 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
16672 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000016673 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000016674 if (N->getNumValues() == 2) // Dead flag value?
16675 return DCI.CombineTo(N, Cond, SDValue());
16676 return Cond;
16677 }
Eric Christopherfd179292009-08-27 18:07:15 +000016678
Chris Lattnercee56e72009-03-13 05:53:31 +000016679 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
16680 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000016681 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000016682 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
16683 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000016684
Chris Lattner97a29a52009-03-13 05:22:11 +000016685 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000016686 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
16687 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000016688 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
16689 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000016690
Chris Lattner97a29a52009-03-13 05:22:11 +000016691 if (N->getNumValues() == 2) // Dead flag value?
16692 return DCI.CombineTo(N, Cond, SDValue());
16693 return Cond;
16694 }
Eric Christopherfd179292009-08-27 18:07:15 +000016695
Chris Lattnercee56e72009-03-13 05:53:31 +000016696 // Optimize cases that will turn into an LEA instruction. This requires
16697 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000016698 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000016699 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000016700 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000016701
Chris Lattnercee56e72009-03-13 05:53:31 +000016702 bool isFastMultiplier = false;
16703 if (Diff < 10) {
16704 switch ((unsigned char)Diff) {
16705 default: break;
16706 case 1: // result = add base, cond
16707 case 2: // result = lea base( , cond*2)
16708 case 3: // result = lea base(cond, cond*2)
16709 case 4: // result = lea base( , cond*4)
16710 case 5: // result = lea base(cond, cond*4)
16711 case 8: // result = lea base( , cond*8)
16712 case 9: // result = lea base(cond, cond*8)
16713 isFastMultiplier = true;
16714 break;
16715 }
16716 }
Eric Christopherfd179292009-08-27 18:07:15 +000016717
Chris Lattnercee56e72009-03-13 05:53:31 +000016718 if (isFastMultiplier) {
16719 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000016720 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
16721 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000016722 // Zero extend the condition if needed.
16723 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
16724 Cond);
16725 // Scale the condition by the difference.
16726 if (Diff != 1)
16727 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
16728 DAG.getConstant(Diff, Cond.getValueType()));
16729
16730 // Add the base if non-zero.
16731 if (FalseC->getAPIntValue() != 0)
16732 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
16733 SDValue(FalseC, 0));
16734 if (N->getNumValues() == 2) // Dead flag value?
16735 return DCI.CombineTo(N, Cond, SDValue());
16736 return Cond;
16737 }
Eric Christopherfd179292009-08-27 18:07:15 +000016738 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000016739 }
16740 }
NAKAMURA Takumie2687452012-10-16 06:28:34 +000016741
16742 // Handle these cases:
16743 // (select (x != c), e, c) -> select (x != c), e, x),
16744 // (select (x == c), c, e) -> select (x == c), x, e)
16745 // where the c is an integer constant, and the "select" is the combination
16746 // of CMOV and CMP.
16747 //
16748 // The rationale for this change is that the conditional-move from a constant
16749 // needs two instructions, however, conditional-move from a register needs
16750 // only one instruction.
16751 //
16752 // CAVEAT: By replacing a constant with a symbolic value, it may obscure
16753 // some instruction-combining opportunities. This opt needs to be
16754 // postponed as late as possible.
16755 //
16756 if (!DCI.isBeforeLegalize() && !DCI.isBeforeLegalizeOps()) {
16757 // the DCI.xxxx conditions are provided to postpone the optimization as
16758 // late as possible.
16759
16760 ConstantSDNode *CmpAgainst = 0;
16761 if ((Cond.getOpcode() == X86ISD::CMP || Cond.getOpcode() == X86ISD::SUB) &&
16762 (CmpAgainst = dyn_cast<ConstantSDNode>(Cond.getOperand(1))) &&
Jakub Staszak30fcfc32013-02-16 13:34:26 +000016763 !isa<ConstantSDNode>(Cond.getOperand(0))) {
NAKAMURA Takumie2687452012-10-16 06:28:34 +000016764
16765 if (CC == X86::COND_NE &&
16766 CmpAgainst == dyn_cast<ConstantSDNode>(FalseOp)) {
16767 CC = X86::GetOppositeBranchCondition(CC);
16768 std::swap(TrueOp, FalseOp);
16769 }
16770
16771 if (CC == X86::COND_E &&
16772 CmpAgainst == dyn_cast<ConstantSDNode>(TrueOp)) {
16773 SDValue Ops[] = { FalseOp, Cond.getOperand(0),
16774 DAG.getConstant(CC, MVT::i8), Cond };
16775 return DAG.getNode(X86ISD::CMOV, DL, N->getVTList (), Ops,
16776 array_lengthof(Ops));
16777 }
16778 }
16779 }
16780
Chris Lattnerd1980a52009-03-12 06:52:53 +000016781 return SDValue();
16782}
16783
Evan Cheng0b0cd912009-03-28 05:57:29 +000016784/// PerformMulCombine - Optimize a single multiply with constant into two
16785/// in order to implement it with two cheaper instructions, e.g.
16786/// LEA + SHL, LEA + LEA.
16787static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
16788 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000016789 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
16790 return SDValue();
16791
Owen Andersone50ed302009-08-10 22:56:29 +000016792 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000016793 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000016794 return SDValue();
16795
16796 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
16797 if (!C)
16798 return SDValue();
16799 uint64_t MulAmt = C->getZExtValue();
16800 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
16801 return SDValue();
16802
16803 uint64_t MulAmt1 = 0;
16804 uint64_t MulAmt2 = 0;
16805 if ((MulAmt % 9) == 0) {
16806 MulAmt1 = 9;
16807 MulAmt2 = MulAmt / 9;
16808 } else if ((MulAmt % 5) == 0) {
16809 MulAmt1 = 5;
16810 MulAmt2 = MulAmt / 5;
16811 } else if ((MulAmt % 3) == 0) {
16812 MulAmt1 = 3;
16813 MulAmt2 = MulAmt / 3;
16814 }
16815 if (MulAmt2 &&
16816 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
Andrew Trickac6d9be2013-05-25 02:42:55 +000016817 SDLoc DL(N);
Evan Cheng0b0cd912009-03-28 05:57:29 +000016818
16819 if (isPowerOf2_64(MulAmt2) &&
16820 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
16821 // If second multiplifer is pow2, issue it first. We want the multiply by
16822 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
16823 // is an add.
16824 std::swap(MulAmt1, MulAmt2);
16825
16826 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000016827 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000016828 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000016829 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000016830 else
Evan Cheng73f24c92009-03-30 21:36:47 +000016831 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000016832 DAG.getConstant(MulAmt1, VT));
16833
Eric Christopherfd179292009-08-27 18:07:15 +000016834 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000016835 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000016836 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000016837 else
Evan Cheng73f24c92009-03-30 21:36:47 +000016838 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000016839 DAG.getConstant(MulAmt2, VT));
16840
16841 // Do not add new nodes to DAG combiner worklist.
16842 DCI.CombineTo(N, NewMul, false);
16843 }
16844 return SDValue();
16845}
16846
Evan Chengad9c0a32009-12-15 00:53:42 +000016847static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
16848 SDValue N0 = N->getOperand(0);
16849 SDValue N1 = N->getOperand(1);
16850 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
16851 EVT VT = N0.getValueType();
16852
16853 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
16854 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000016855 if (VT.isInteger() && !VT.isVector() &&
16856 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000016857 N0.getOperand(1).getOpcode() == ISD::Constant) {
16858 SDValue N00 = N0.getOperand(0);
16859 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
16860 ((N00.getOpcode() == ISD::ANY_EXTEND ||
16861 N00.getOpcode() == ISD::ZERO_EXTEND) &&
16862 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
16863 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
16864 APInt ShAmt = N1C->getAPIntValue();
16865 Mask = Mask.shl(ShAmt);
16866 if (Mask != 0)
Andrew Trickac6d9be2013-05-25 02:42:55 +000016867 return DAG.getNode(ISD::AND, SDLoc(N), VT,
Evan Chengad9c0a32009-12-15 00:53:42 +000016868 N00, DAG.getConstant(Mask, VT));
16869 }
16870 }
16871
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000016872 // Hardware support for vector shifts is sparse which makes us scalarize the
16873 // vector operations in many cases. Also, on sandybridge ADD is faster than
16874 // shl.
16875 // (shl V, 1) -> add V,V
16876 if (isSplatVector(N1.getNode())) {
16877 assert(N0.getValueType().isVector() && "Invalid vector shift type");
16878 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
16879 // We shift all of the values by one. In many cases we do not have
16880 // hardware support for this operation. This is better expressed as an ADD
16881 // of two values.
16882 if (N1C && (1 == N1C->getZExtValue())) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000016883 return DAG.getNode(ISD::ADD, SDLoc(N), VT, N0, N0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000016884 }
16885 }
16886
Evan Chengad9c0a32009-12-15 00:53:42 +000016887 return SDValue();
16888}
Evan Cheng0b0cd912009-03-28 05:57:29 +000016889
Stephen Linfff96732013-07-12 15:31:36 +000016890/// \brief Returns a vector of 0s if the node in input is a vector logical
16891/// shift by a constant amount which is known to be bigger than or equal
16892/// to the vector element size in bits.
16893static SDValue performShiftToAllZeros(SDNode *N, SelectionDAG &DAG,
16894 const X86Subtarget *Subtarget) {
16895 EVT VT = N->getValueType(0);
16896
16897 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
16898 (!Subtarget->hasInt256() ||
16899 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
16900 return SDValue();
16901
16902 SDValue Amt = N->getOperand(1);
16903 SDLoc DL(N);
16904 if (isSplatVector(Amt.getNode())) {
16905 SDValue SclrAmt = Amt->getOperand(0);
16906 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
16907 APInt ShiftAmt = C->getAPIntValue();
16908 unsigned MaxAmount = VT.getVectorElementType().getSizeInBits();
16909
16910 // SSE2/AVX2 logical shifts always return a vector of 0s
16911 // if the shift amount is bigger than or equal to
16912 // the element size. The constant shift amount will be
16913 // encoded as a 8-bit immediate.
16914 if (ShiftAmt.trunc(8).uge(MaxAmount))
16915 return getZeroVector(VT, Subtarget, DAG, DL);
16916 }
16917 }
16918
16919 return SDValue();
16920}
16921
Nadav Rotem0fb65232013-05-04 23:24:56 +000016922/// PerformShiftCombine - Combine shifts.
Nate Begeman740ab032009-01-26 00:52:55 +000016923static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000016924 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000016925 const X86Subtarget *Subtarget) {
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000016926 if (N->getOpcode() == ISD::SHL) {
16927 SDValue V = PerformSHLCombine(N, DAG);
16928 if (V.getNode()) return V;
16929 }
Evan Chengad9c0a32009-12-15 00:53:42 +000016930
Stephen Linfff96732013-07-12 15:31:36 +000016931 if (N->getOpcode() != ISD::SRA) {
16932 // Try to fold this logical shift into a zero vector.
16933 SDValue V = performShiftToAllZeros(N, DAG, Subtarget);
16934 if (V.getNode()) return V;
16935 }
16936
Michael Liao42317cc2013-03-20 02:33:21 +000016937 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000016938}
16939
Stuart Hastings865f0932011-06-03 23:53:54 +000016940// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
16941// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
16942// and friends. Likewise for OR -> CMPNEQSS.
16943static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
16944 TargetLowering::DAGCombinerInfo &DCI,
16945 const X86Subtarget *Subtarget) {
16946 unsigned opcode;
16947
16948 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
16949 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000016950 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000016951 SDValue N0 = N->getOperand(0);
16952 SDValue N1 = N->getOperand(1);
16953 SDValue CMP0 = N0->getOperand(1);
16954 SDValue CMP1 = N1->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000016955 SDLoc DL(N);
Stuart Hastings865f0932011-06-03 23:53:54 +000016956
16957 // The SETCCs should both refer to the same CMP.
16958 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
16959 return SDValue();
16960
16961 SDValue CMP00 = CMP0->getOperand(0);
16962 SDValue CMP01 = CMP0->getOperand(1);
16963 EVT VT = CMP00.getValueType();
16964
16965 if (VT == MVT::f32 || VT == MVT::f64) {
16966 bool ExpectingFlags = false;
16967 // Check for any users that want flags:
Jakub Staszak30fcfc32013-02-16 13:34:26 +000016968 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
Stuart Hastings865f0932011-06-03 23:53:54 +000016969 !ExpectingFlags && UI != UE; ++UI)
16970 switch (UI->getOpcode()) {
16971 default:
16972 case ISD::BR_CC:
16973 case ISD::BRCOND:
16974 case ISD::SELECT:
16975 ExpectingFlags = true;
16976 break;
16977 case ISD::CopyToReg:
16978 case ISD::SIGN_EXTEND:
16979 case ISD::ZERO_EXTEND:
16980 case ISD::ANY_EXTEND:
16981 break;
16982 }
16983
16984 if (!ExpectingFlags) {
16985 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
16986 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
16987
16988 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
16989 X86::CondCode tmp = cc0;
16990 cc0 = cc1;
16991 cc1 = tmp;
16992 }
16993
16994 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
16995 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
16996 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
16997 X86ISD::NodeType NTOperator = is64BitFP ?
16998 X86ISD::FSETCCsd : X86ISD::FSETCCss;
16999 // FIXME: need symbolic constants for these magic numbers.
17000 // See X86ATTInstPrinter.cpp:printSSECC().
17001 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
17002 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
17003 DAG.getConstant(x86cc, MVT::i8));
17004 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
17005 OnesOrZeroesF);
17006 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
17007 DAG.getConstant(1, MVT::i32));
17008 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
17009 return OneBitOfTruth;
17010 }
17011 }
17012 }
17013 }
17014 return SDValue();
17015}
17016
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000017017/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
17018/// so it can be folded inside ANDNP.
17019static bool CanFoldXORWithAllOnes(const SDNode *N) {
17020 EVT VT = N->getValueType(0);
17021
17022 // Match direct AllOnes for 128 and 256-bit vectors
17023 if (ISD::isBuildVectorAllOnes(N))
17024 return true;
17025
17026 // Look through a bit convert.
17027 if (N->getOpcode() == ISD::BITCAST)
17028 N = N->getOperand(0).getNode();
17029
17030 // Sometimes the operand may come from a insert_subvector building a 256-bit
17031 // allones vector
Craig Topper7a9a28b2012-08-12 02:23:29 +000017032 if (VT.is256BitVector() &&
Bill Wendling456a9252011-08-04 00:32:58 +000017033 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
17034 SDValue V1 = N->getOperand(0);
17035 SDValue V2 = N->getOperand(1);
17036
17037 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
17038 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
17039 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
17040 ISD::isBuildVectorAllOnes(V2.getNode()))
17041 return true;
17042 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000017043
17044 return false;
17045}
17046
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017047// On AVX/AVX2 the type v8i1 is legalized to v8i16, which is an XMM sized
17048// register. In most cases we actually compare or select YMM-sized registers
17049// and mixing the two types creates horrible code. This method optimizes
17050// some of the transition sequences.
17051static SDValue WidenMaskArithmetic(SDNode *N, SelectionDAG &DAG,
17052 TargetLowering::DAGCombinerInfo &DCI,
17053 const X86Subtarget *Subtarget) {
17054 EVT VT = N->getValueType(0);
Craig Topper5a529e42013-01-18 06:44:29 +000017055 if (!VT.is256BitVector())
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017056 return SDValue();
17057
17058 assert((N->getOpcode() == ISD::ANY_EXTEND ||
17059 N->getOpcode() == ISD::ZERO_EXTEND ||
17060 N->getOpcode() == ISD::SIGN_EXTEND) && "Invalid Node");
17061
17062 SDValue Narrow = N->getOperand(0);
17063 EVT NarrowVT = Narrow->getValueType(0);
Craig Topper5a529e42013-01-18 06:44:29 +000017064 if (!NarrowVT.is128BitVector())
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017065 return SDValue();
17066
17067 if (Narrow->getOpcode() != ISD::XOR &&
17068 Narrow->getOpcode() != ISD::AND &&
17069 Narrow->getOpcode() != ISD::OR)
17070 return SDValue();
17071
17072 SDValue N0 = Narrow->getOperand(0);
17073 SDValue N1 = Narrow->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000017074 SDLoc DL(Narrow);
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017075
17076 // The Left side has to be a trunc.
17077 if (N0.getOpcode() != ISD::TRUNCATE)
17078 return SDValue();
17079
17080 // The type of the truncated inputs.
17081 EVT WideVT = N0->getOperand(0)->getValueType(0);
17082 if (WideVT != VT)
17083 return SDValue();
17084
17085 // The right side has to be a 'trunc' or a constant vector.
17086 bool RHSTrunc = N1.getOpcode() == ISD::TRUNCATE;
17087 bool RHSConst = (isSplatVector(N1.getNode()) &&
17088 isa<ConstantSDNode>(N1->getOperand(0)));
17089 if (!RHSTrunc && !RHSConst)
17090 return SDValue();
17091
17092 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
17093
17094 if (!TLI.isOperationLegalOrPromote(Narrow->getOpcode(), WideVT))
17095 return SDValue();
17096
17097 // Set N0 and N1 to hold the inputs to the new wide operation.
17098 N0 = N0->getOperand(0);
17099 if (RHSConst) {
17100 N1 = DAG.getNode(ISD::ZERO_EXTEND, DL, WideVT.getScalarType(),
17101 N1->getOperand(0));
17102 SmallVector<SDValue, 8> C(WideVT.getVectorNumElements(), N1);
17103 N1 = DAG.getNode(ISD::BUILD_VECTOR, DL, WideVT, &C[0], C.size());
17104 } else if (RHSTrunc) {
17105 N1 = N1->getOperand(0);
17106 }
17107
17108 // Generate the wide operation.
Nadav Roteme3b24892013-01-02 17:41:03 +000017109 SDValue Op = DAG.getNode(Narrow->getOpcode(), DL, WideVT, N0, N1);
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017110 unsigned Opcode = N->getOpcode();
17111 switch (Opcode) {
17112 case ISD::ANY_EXTEND:
17113 return Op;
17114 case ISD::ZERO_EXTEND: {
17115 unsigned InBits = NarrowVT.getScalarType().getSizeInBits();
17116 APInt Mask = APInt::getAllOnesValue(InBits);
17117 Mask = Mask.zext(VT.getScalarType().getSizeInBits());
17118 return DAG.getNode(ISD::AND, DL, VT,
17119 Op, DAG.getConstant(Mask, VT));
17120 }
17121 case ISD::SIGN_EXTEND:
17122 return DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, VT,
17123 Op, DAG.getValueType(NarrowVT));
17124 default:
17125 llvm_unreachable("Unexpected opcode");
17126 }
17127}
17128
Nate Begemanb65c1752010-12-17 22:55:37 +000017129static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
17130 TargetLowering::DAGCombinerInfo &DCI,
17131 const X86Subtarget *Subtarget) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017132 EVT VT = N->getValueType(0);
Nate Begemanb65c1752010-12-17 22:55:37 +000017133 if (DCI.isBeforeLegalizeOps())
17134 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017135
Stuart Hastings865f0932011-06-03 23:53:54 +000017136 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
17137 if (R.getNode())
17138 return R;
17139
Craig Topperb926afc2012-12-17 05:12:30 +000017140 // Create BLSI, and BLSR instructions
Craig Topperb4c94572011-10-21 06:55:01 +000017141 // BLSI is X & (-X)
17142 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000017143 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
17144 SDValue N0 = N->getOperand(0);
17145 SDValue N1 = N->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000017146 SDLoc DL(N);
Craig Topper54a11172011-10-14 07:06:56 +000017147
Craig Topperb4c94572011-10-21 06:55:01 +000017148 // Check LHS for neg
17149 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
17150 isZero(N0.getOperand(0)))
17151 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
17152
17153 // Check RHS for neg
17154 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
17155 isZero(N1.getOperand(0)))
17156 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
17157
17158 // Check LHS for X-1
17159 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
17160 isAllOnes(N0.getOperand(1)))
17161 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
17162
17163 // Check RHS for X-1
17164 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
17165 isAllOnes(N1.getOperand(1)))
17166 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
17167
Craig Topper54a11172011-10-14 07:06:56 +000017168 return SDValue();
17169 }
17170
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000017171 // Want to form ANDNP nodes:
17172 // 1) In the hopes of then easily combining them with OR and AND nodes
17173 // to form PBLEND/PSIGN.
17174 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000017175 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000017176 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017177
Nate Begemanb65c1752010-12-17 22:55:37 +000017178 SDValue N0 = N->getOperand(0);
17179 SDValue N1 = N->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000017180 SDLoc DL(N);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017181
Nate Begemanb65c1752010-12-17 22:55:37 +000017182 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017183 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000017184 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
17185 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000017186 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000017187
17188 // Check RHS for vnot
17189 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000017190 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
17191 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000017192 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017193
Nate Begemanb65c1752010-12-17 22:55:37 +000017194 return SDValue();
17195}
17196
Evan Cheng760d1942010-01-04 21:22:48 +000017197static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000017198 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000017199 const X86Subtarget *Subtarget) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017200 EVT VT = N->getValueType(0);
Evan Cheng39cfeec2010-04-28 02:25:18 +000017201 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000017202 return SDValue();
17203
Stuart Hastings865f0932011-06-03 23:53:54 +000017204 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
17205 if (R.getNode())
17206 return R;
17207
Evan Cheng760d1942010-01-04 21:22:48 +000017208 SDValue N0 = N->getOperand(0);
17209 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017210
Nate Begemanb65c1752010-12-17 22:55:37 +000017211 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000017212 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000017213 if (!Subtarget->hasSSSE3() ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000017214 (VT == MVT::v4i64 && !Subtarget->hasInt256()))
Craig Topper1666cb62011-11-19 07:07:26 +000017215 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017216
Craig Topper1666cb62011-11-19 07:07:26 +000017217 // Canonicalize pandn to RHS
17218 if (N0.getOpcode() == X86ISD::ANDNP)
17219 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000017220 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000017221 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
17222 SDValue Mask = N1.getOperand(0);
17223 SDValue X = N1.getOperand(1);
17224 SDValue Y;
17225 if (N0.getOperand(0) == Mask)
17226 Y = N0.getOperand(1);
17227 if (N0.getOperand(1) == Mask)
17228 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017229
Craig Topper1666cb62011-11-19 07:07:26 +000017230 // Check to see if the mask appeared in both the AND and ANDNP and
17231 if (!Y.getNode())
17232 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017233
Craig Topper1666cb62011-11-19 07:07:26 +000017234 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000017235 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000017236 if (Mask.getOpcode() == ISD::BITCAST)
17237 Mask = Mask.getOperand(0);
17238 if (X.getOpcode() == ISD::BITCAST)
17239 X = X.getOperand(0);
17240 if (Y.getOpcode() == ISD::BITCAST)
17241 Y = Y.getOperand(0);
17242
Craig Topper1666cb62011-11-19 07:07:26 +000017243 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017244
Craig Toppered2e13d2012-01-22 19:15:14 +000017245 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000017246 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
17247 // there is no psrai.b
Craig Topper1666cb62011-11-19 07:07:26 +000017248 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
Michael Liao42317cc2013-03-20 02:33:21 +000017249 unsigned SraAmt = ~0;
17250 if (Mask.getOpcode() == ISD::SRA) {
17251 SDValue Amt = Mask.getOperand(1);
17252 if (isSplatVector(Amt.getNode())) {
17253 SDValue SclrAmt = Amt->getOperand(0);
17254 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt))
17255 SraAmt = C->getZExtValue();
17256 }
17257 } else if (Mask.getOpcode() == X86ISD::VSRAI) {
17258 SDValue SraC = Mask.getOperand(1);
17259 SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
17260 }
Craig Topper1666cb62011-11-19 07:07:26 +000017261 if ((SraAmt + 1) != EltBits)
17262 return SDValue();
17263
Andrew Trickac6d9be2013-05-25 02:42:55 +000017264 SDLoc DL(N);
Craig Topper1666cb62011-11-19 07:07:26 +000017265
17266 // Now we know we at least have a plendvb with the mask val. See if
17267 // we can form a psignb/w/d.
17268 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000017269 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
17270 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000017271 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
17272 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
17273 "Unsupported VT for PSIGN");
Nadav Rotemf8db4472013-02-24 07:09:35 +000017274 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000017275 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000017276 }
17277 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000017278 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000017279 return SDValue();
17280
17281 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
17282
17283 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
17284 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
17285 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000017286 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000017287 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000017288 }
17289 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017290
Craig Topper1666cb62011-11-19 07:07:26 +000017291 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
17292 return SDValue();
17293
Nate Begemanb65c1752010-12-17 22:55:37 +000017294 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000017295 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
17296 std::swap(N0, N1);
17297 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
17298 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000017299 if (!N0.hasOneUse() || !N1.hasOneUse())
17300 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000017301
17302 SDValue ShAmt0 = N0.getOperand(1);
17303 if (ShAmt0.getValueType() != MVT::i8)
17304 return SDValue();
17305 SDValue ShAmt1 = N1.getOperand(1);
17306 if (ShAmt1.getValueType() != MVT::i8)
17307 return SDValue();
17308 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
17309 ShAmt0 = ShAmt0.getOperand(0);
17310 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
17311 ShAmt1 = ShAmt1.getOperand(0);
17312
Andrew Trickac6d9be2013-05-25 02:42:55 +000017313 SDLoc DL(N);
Evan Cheng760d1942010-01-04 21:22:48 +000017314 unsigned Opc = X86ISD::SHLD;
17315 SDValue Op0 = N0.getOperand(0);
17316 SDValue Op1 = N1.getOperand(0);
17317 if (ShAmt0.getOpcode() == ISD::SUB) {
17318 Opc = X86ISD::SHRD;
17319 std::swap(Op0, Op1);
17320 std::swap(ShAmt0, ShAmt1);
17321 }
17322
Evan Cheng8b1190a2010-04-28 01:18:01 +000017323 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000017324 if (ShAmt1.getOpcode() == ISD::SUB) {
17325 SDValue Sum = ShAmt1.getOperand(0);
17326 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000017327 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
17328 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
17329 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
17330 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000017331 return DAG.getNode(Opc, DL, VT,
17332 Op0, Op1,
17333 DAG.getNode(ISD::TRUNCATE, DL,
17334 MVT::i8, ShAmt0));
17335 }
17336 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
17337 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
17338 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000017339 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000017340 return DAG.getNode(Opc, DL, VT,
17341 N0.getOperand(0), N1.getOperand(0),
17342 DAG.getNode(ISD::TRUNCATE, DL,
17343 MVT::i8, ShAmt0));
17344 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017345
Evan Cheng760d1942010-01-04 21:22:48 +000017346 return SDValue();
17347}
17348
Manman Ren92363622012-06-07 22:39:10 +000017349// Generate NEG and CMOV for integer abs.
17350static SDValue performIntegerAbsCombine(SDNode *N, SelectionDAG &DAG) {
17351 EVT VT = N->getValueType(0);
17352
17353 // Since X86 does not have CMOV for 8-bit integer, we don't convert
17354 // 8-bit integer abs to NEG and CMOV.
17355 if (VT.isInteger() && VT.getSizeInBits() == 8)
17356 return SDValue();
17357
17358 SDValue N0 = N->getOperand(0);
17359 SDValue N1 = N->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000017360 SDLoc DL(N);
Manman Ren92363622012-06-07 22:39:10 +000017361
17362 // Check pattern of XOR(ADD(X,Y), Y) where Y is SRA(X, size(X)-1)
17363 // and change it to SUB and CMOV.
17364 if (VT.isInteger() && N->getOpcode() == ISD::XOR &&
17365 N0.getOpcode() == ISD::ADD &&
17366 N0.getOperand(1) == N1 &&
17367 N1.getOpcode() == ISD::SRA &&
17368 N1.getOperand(0) == N0.getOperand(0))
17369 if (ConstantSDNode *Y1C = dyn_cast<ConstantSDNode>(N1.getOperand(1)))
17370 if (Y1C->getAPIntValue() == VT.getSizeInBits()-1) {
17371 // Generate SUB & CMOV.
17372 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, DAG.getVTList(VT, MVT::i32),
17373 DAG.getConstant(0, VT), N0.getOperand(0));
17374
17375 SDValue Ops[] = { N0.getOperand(0), Neg,
17376 DAG.getConstant(X86::COND_GE, MVT::i8),
17377 SDValue(Neg.getNode(), 1) };
17378 return DAG.getNode(X86ISD::CMOV, DL, DAG.getVTList(VT, MVT::Glue),
17379 Ops, array_lengthof(Ops));
17380 }
17381 return SDValue();
17382}
17383
Craig Topper3738ccd2011-12-27 06:27:23 +000017384// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000017385static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
17386 TargetLowering::DAGCombinerInfo &DCI,
17387 const X86Subtarget *Subtarget) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017388 EVT VT = N->getValueType(0);
Craig Topperb4c94572011-10-21 06:55:01 +000017389 if (DCI.isBeforeLegalizeOps())
17390 return SDValue();
17391
Manman Ren45d53b82012-06-08 18:58:26 +000017392 if (Subtarget->hasCMov()) {
17393 SDValue RV = performIntegerAbsCombine(N, DAG);
17394 if (RV.getNode())
17395 return RV;
17396 }
Manman Ren92363622012-06-07 22:39:10 +000017397
17398 // Try forming BMI if it is available.
17399 if (!Subtarget->hasBMI())
17400 return SDValue();
17401
Craig Topperb4c94572011-10-21 06:55:01 +000017402 if (VT != MVT::i32 && VT != MVT::i64)
17403 return SDValue();
17404
Craig Topper3738ccd2011-12-27 06:27:23 +000017405 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
17406
Craig Topperb4c94572011-10-21 06:55:01 +000017407 // Create BLSMSK instructions by finding X ^ (X-1)
17408 SDValue N0 = N->getOperand(0);
17409 SDValue N1 = N->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000017410 SDLoc DL(N);
Craig Topperb4c94572011-10-21 06:55:01 +000017411
17412 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
17413 isAllOnes(N0.getOperand(1)))
17414 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
17415
17416 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
17417 isAllOnes(N1.getOperand(1)))
17418 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
17419
17420 return SDValue();
17421}
17422
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017423/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
17424static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017425 TargetLowering::DAGCombinerInfo &DCI,
17426 const X86Subtarget *Subtarget) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017427 LoadSDNode *Ld = cast<LoadSDNode>(N);
17428 EVT RegVT = Ld->getValueType(0);
17429 EVT MemVT = Ld->getMemoryVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +000017430 SDLoc dl(Ld);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017431 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Nadav Rotem48177ac2013-01-18 23:10:30 +000017432 unsigned RegSz = RegVT.getSizeInBits();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017433
Michael Liaod4584c92013-03-25 23:50:10 +000017434 // On Sandybridge unaligned 256bit loads are inefficient.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017435 ISD::LoadExtType Ext = Ld->getExtensionType();
Nadav Rotem48177ac2013-01-18 23:10:30 +000017436 unsigned Alignment = Ld->getAlignment();
Michael Liaod4584c92013-03-25 23:50:10 +000017437 bool IsAligned = Alignment == 0 || Alignment >= MemVT.getSizeInBits()/8;
Nadav Rotem48177ac2013-01-18 23:10:30 +000017438 if (RegVT.is256BitVector() && !Subtarget->hasInt256() &&
Nadav Rotemba958652013-01-19 08:38:41 +000017439 !DCI.isBeforeLegalizeOps() && !IsAligned && Ext == ISD::NON_EXTLOAD) {
Nadav Rotem48177ac2013-01-18 23:10:30 +000017440 unsigned NumElems = RegVT.getVectorNumElements();
Nadav Rotemba958652013-01-19 08:38:41 +000017441 if (NumElems < 2)
17442 return SDValue();
17443
Nadav Rotem48177ac2013-01-18 23:10:30 +000017444 SDValue Ptr = Ld->getBasePtr();
17445 SDValue Increment = DAG.getConstant(16, TLI.getPointerTy());
17446
17447 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
17448 NumElems/2);
17449 SDValue Load1 = DAG.getLoad(HalfVT, dl, Ld->getChain(), Ptr,
17450 Ld->getPointerInfo(), Ld->isVolatile(),
17451 Ld->isNonTemporal(), Ld->isInvariant(),
17452 Alignment);
17453 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
17454 SDValue Load2 = DAG.getLoad(HalfVT, dl, Ld->getChain(), Ptr,
17455 Ld->getPointerInfo(), Ld->isVolatile(),
17456 Ld->isNonTemporal(), Ld->isInvariant(),
Michael Liaod4584c92013-03-25 23:50:10 +000017457 std::min(16U, Alignment));
Nadav Rotem48177ac2013-01-18 23:10:30 +000017458 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
17459 Load1.getValue(1),
17460 Load2.getValue(1));
17461
17462 SDValue NewVec = DAG.getUNDEF(RegVT);
17463 NewVec = Insert128BitVector(NewVec, Load1, 0, DAG, dl);
17464 NewVec = Insert128BitVector(NewVec, Load2, NumElems/2, DAG, dl);
17465 return DCI.CombineTo(N, NewVec, TF, true);
17466 }
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017467
Nadav Rotemca6f2962011-09-18 19:00:23 +000017468 // If this is a vector EXT Load then attempt to optimize it using a
Benjamin Kramer17347912012-12-22 11:34:28 +000017469 // shuffle. If SSSE3 is not available we may emit an illegal shuffle but the
17470 // expansion is still better than scalar code.
17471 // We generate X86ISD::VSEXT for SEXTLOADs if it's available, otherwise we'll
17472 // emit a shuffle and a arithmetic shift.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017473 // TODO: It is possible to support ZExt by zeroing the undef values
17474 // during the shuffle phase or after the shuffle.
Benjamin Kramer17347912012-12-22 11:34:28 +000017475 if (RegVT.isVector() && RegVT.isInteger() && Subtarget->hasSSE2() &&
17476 (Ext == ISD::EXTLOAD || Ext == ISD::SEXTLOAD)) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017477 assert(MemVT != RegVT && "Cannot extend to the same type");
17478 assert(MemVT.isVector() && "Must load a vector from memory");
17479
17480 unsigned NumElems = RegVT.getVectorNumElements();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017481 unsigned MemSz = MemVT.getSizeInBits();
17482 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017483
Elena Demikhovsky4b977312012-12-19 07:50:20 +000017484 if (Ext == ISD::SEXTLOAD && RegSz == 256 && !Subtarget->hasInt256())
17485 return SDValue();
17486
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017487 // All sizes must be a power of two.
17488 if (!isPowerOf2_32(RegSz * MemSz * NumElems))
17489 return SDValue();
17490
17491 // Attempt to load the original value using scalar loads.
17492 // Find the largest scalar type that divides the total loaded size.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017493 MVT SclrLoadTy = MVT::i8;
17494 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
17495 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
17496 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017497 if (TLI.isTypeLegal(Tp) && ((MemSz % Tp.getSizeInBits()) == 0)) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017498 SclrLoadTy = Tp;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017499 }
17500 }
17501
Nadav Rotem5cd95e12012-07-11 13:27:05 +000017502 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
17503 if (TLI.isTypeLegal(MVT::f64) && SclrLoadTy.getSizeInBits() < 64 &&
17504 (64 <= MemSz))
17505 SclrLoadTy = MVT::f64;
17506
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017507 // Calculate the number of scalar loads that we need to perform
17508 // in order to load our vector from memory.
17509 unsigned NumLoads = MemSz / SclrLoadTy.getSizeInBits();
Elena Demikhovsky4b977312012-12-19 07:50:20 +000017510 if (Ext == ISD::SEXTLOAD && NumLoads > 1)
17511 return SDValue();
17512
17513 unsigned loadRegZize = RegSz;
17514 if (Ext == ISD::SEXTLOAD && RegSz == 256)
17515 loadRegZize /= 2;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017516
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017517 // Represent our vector as a sequence of elements which are the
17518 // largest scalar that we can load.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017519 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
Elena Demikhovsky4b977312012-12-19 07:50:20 +000017520 loadRegZize/SclrLoadTy.getSizeInBits());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017521
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017522 // Represent the data using the same element type that is stored in
17523 // memory. In practice, we ''widen'' MemVT.
Eric Christophere187e252013-01-31 00:50:48 +000017524 EVT WideVecVT =
17525 EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
Elena Demikhovsky4b977312012-12-19 07:50:20 +000017526 loadRegZize/MemVT.getScalarType().getSizeInBits());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017527
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017528 assert(WideVecVT.getSizeInBits() == LoadUnitVecVT.getSizeInBits() &&
17529 "Invalid vector type");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017530
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017531 // We can't shuffle using an illegal type.
17532 if (!TLI.isTypeLegal(WideVecVT))
17533 return SDValue();
17534
17535 SmallVector<SDValue, 8> Chains;
17536 SDValue Ptr = Ld->getBasePtr();
17537 SDValue Increment = DAG.getConstant(SclrLoadTy.getSizeInBits()/8,
17538 TLI.getPointerTy());
17539 SDValue Res = DAG.getUNDEF(LoadUnitVecVT);
17540
17541 for (unsigned i = 0; i < NumLoads; ++i) {
17542 // Perform a single load.
17543 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
17544 Ptr, Ld->getPointerInfo(),
17545 Ld->isVolatile(), Ld->isNonTemporal(),
17546 Ld->isInvariant(), Ld->getAlignment());
17547 Chains.push_back(ScalarLoad.getValue(1));
17548 // Create the first element type using SCALAR_TO_VECTOR in order to avoid
17549 // another round of DAGCombining.
17550 if (i == 0)
17551 Res = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, LoadUnitVecVT, ScalarLoad);
17552 else
17553 Res = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, LoadUnitVecVT, Res,
17554 ScalarLoad, DAG.getIntPtrConstant(i));
17555
17556 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
17557 }
17558
17559 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
17560 Chains.size());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017561
17562 // Bitcast the loaded value to a vector of the original element type, in
17563 // the size of the target vector type.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017564 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, Res);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017565 unsigned SizeRatio = RegSz/MemSz;
17566
Elena Demikhovsky4b977312012-12-19 07:50:20 +000017567 if (Ext == ISD::SEXTLOAD) {
Benjamin Kramer17347912012-12-22 11:34:28 +000017568 // If we have SSE4.1 we can directly emit a VSEXT node.
17569 if (Subtarget->hasSSE41()) {
17570 SDValue Sext = DAG.getNode(X86ISD::VSEXT, dl, RegVT, SlicedVec);
17571 return DCI.CombineTo(N, Sext, TF, true);
17572 }
17573
17574 // Otherwise we'll shuffle the small elements in the high bits of the
17575 // larger type and perform an arithmetic shift. If the shift is not legal
17576 // it's better to scalarize.
17577 if (!TLI.isOperationLegalOrCustom(ISD::SRA, RegVT))
17578 return SDValue();
17579
17580 // Redistribute the loaded elements into the different locations.
17581 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
17582 for (unsigned i = 0; i != NumElems; ++i)
17583 ShuffleVec[i*SizeRatio + SizeRatio-1] = i;
17584
17585 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
17586 DAG.getUNDEF(WideVecVT),
17587 &ShuffleVec[0]);
17588
17589 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
17590
17591 // Build the arithmetic shift.
17592 unsigned Amt = RegVT.getVectorElementType().getSizeInBits() -
17593 MemVT.getVectorElementType().getSizeInBits();
Benjamin Kramer9fa92512013-02-04 15:19:25 +000017594 Shuff = DAG.getNode(ISD::SRA, dl, RegVT, Shuff,
17595 DAG.getConstant(Amt, RegVT));
Benjamin Kramer17347912012-12-22 11:34:28 +000017596
17597 return DCI.CombineTo(N, Shuff, TF, true);
Elena Demikhovsky4b977312012-12-19 07:50:20 +000017598 }
Benjamin Kramer17347912012-12-22 11:34:28 +000017599
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017600 // Redistribute the loaded elements into the different locations.
17601 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000017602 for (unsigned i = 0; i != NumElems; ++i)
17603 ShuffleVec[i*SizeRatio] = i;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017604
17605 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000017606 DAG.getUNDEF(WideVecVT),
17607 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017608
17609 // Bitcast to the requested type.
17610 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
17611 // Replace the original load with the new sequence
17612 // and return the new chain.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017613 return DCI.CombineTo(N, Shuff, TF, true);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017614 }
17615
17616 return SDValue();
17617}
17618
Chris Lattner149a4e52008-02-22 02:09:43 +000017619/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000017620static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000017621 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000017622 StoreSDNode *St = cast<StoreSDNode>(N);
17623 EVT VT = St->getValue().getValueType();
17624 EVT StVT = St->getMemoryVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +000017625 SDLoc dl(St);
Nadav Rotem5e742a32011-08-11 16:41:21 +000017626 SDValue StoredVal = St->getOperand(1);
17627 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
17628
Nick Lewycky8a8d4792011-12-02 22:16:29 +000017629 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem87d35e82012-05-19 20:30:08 +000017630 // On Sandy Bridge, 256-bit memory operations are executed by two
17631 // 128-bit ports. However, on Haswell it is better to issue a single 256-bit
17632 // memory operation.
Michael Liaod4584c92013-03-25 23:50:10 +000017633 unsigned Alignment = St->getAlignment();
17634 bool IsAligned = Alignment == 0 || Alignment >= VT.getSizeInBits()/8;
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000017635 if (VT.is256BitVector() && !Subtarget->hasInt256() &&
Nadav Rotemba958652013-01-19 08:38:41 +000017636 StVT == VT && !IsAligned) {
17637 unsigned NumElems = VT.getVectorNumElements();
17638 if (NumElems < 2)
17639 return SDValue();
17640
17641 SDValue Value0 = Extract128BitVector(StoredVal, 0, DAG, dl);
17642 SDValue Value1 = Extract128BitVector(StoredVal, NumElems/2, DAG, dl);
Nadav Rotem5e742a32011-08-11 16:41:21 +000017643
17644 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
17645 SDValue Ptr0 = St->getBasePtr();
17646 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
17647
17648 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
17649 St->getPointerInfo(), St->isVolatile(),
Nadav Rotemba958652013-01-19 08:38:41 +000017650 St->isNonTemporal(), Alignment);
Nadav Rotem5e742a32011-08-11 16:41:21 +000017651 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
17652 St->getPointerInfo(), St->isVolatile(),
Nadav Rotemba958652013-01-19 08:38:41 +000017653 St->isNonTemporal(),
Michael Liaod4584c92013-03-25 23:50:10 +000017654 std::min(16U, Alignment));
Nadav Rotem5e742a32011-08-11 16:41:21 +000017655 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
17656 }
Nadav Rotem614061b2011-08-10 19:30:14 +000017657
17658 // Optimize trunc store (of multiple scalars) to shuffle and store.
17659 // First, pack all of the elements in one place. Next, store to memory
17660 // in fewer chunks.
17661 if (St->isTruncatingStore() && VT.isVector()) {
17662 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
17663 unsigned NumElems = VT.getVectorNumElements();
17664 assert(StVT != VT && "Cannot truncate to the same type");
17665 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
17666 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
17667
17668 // From, To sizes and ElemCount must be pow of two
17669 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000017670 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000017671 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000017672 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017673
Nadav Rotem614061b2011-08-10 19:30:14 +000017674 unsigned SizeRatio = FromSz / ToSz;
17675
17676 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
17677
17678 // Create a type on which we perform the shuffle
17679 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
17680 StVT.getScalarType(), NumElems*SizeRatio);
17681
17682 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
17683
17684 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
17685 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000017686 for (unsigned i = 0; i != NumElems; ++i)
17687 ShuffleVec[i] = i * SizeRatio;
Nadav Rotem614061b2011-08-10 19:30:14 +000017688
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017689 // Can't shuffle using an illegal type.
17690 if (!TLI.isTypeLegal(WideVecVT))
17691 return SDValue();
Nadav Rotem614061b2011-08-10 19:30:14 +000017692
17693 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000017694 DAG.getUNDEF(WideVecVT),
17695 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000017696 // At this point all of the data is stored at the bottom of the
17697 // register. We now need to save it to mem.
17698
17699 // Find the largest store unit
17700 MVT StoreType = MVT::i8;
17701 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
17702 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
17703 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem5cd95e12012-07-11 13:27:05 +000017704 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToSz)
Nadav Rotem614061b2011-08-10 19:30:14 +000017705 StoreType = Tp;
17706 }
17707
Nadav Rotem5cd95e12012-07-11 13:27:05 +000017708 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
17709 if (TLI.isTypeLegal(MVT::f64) && StoreType.getSizeInBits() < 64 &&
17710 (64 <= NumElems * ToSz))
17711 StoreType = MVT::f64;
17712
Nadav Rotem614061b2011-08-10 19:30:14 +000017713 // Bitcast the original vector into a vector of store-size units
17714 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
Nadav Rotem5cd95e12012-07-11 13:27:05 +000017715 StoreType, VT.getSizeInBits()/StoreType.getSizeInBits());
Nadav Rotem614061b2011-08-10 19:30:14 +000017716 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
17717 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
17718 SmallVector<SDValue, 8> Chains;
17719 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
17720 TLI.getPointerTy());
17721 SDValue Ptr = St->getBasePtr();
17722
17723 // Perform one or more big stores into memory.
Craig Topper31a207a2012-05-04 06:39:13 +000017724 for (unsigned i=0, e=(ToSz*NumElems)/StoreType.getSizeInBits(); i!=e; ++i) {
Nadav Rotem614061b2011-08-10 19:30:14 +000017725 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
17726 StoreType, ShuffWide,
17727 DAG.getIntPtrConstant(i));
17728 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
17729 St->getPointerInfo(), St->isVolatile(),
17730 St->isNonTemporal(), St->getAlignment());
17731 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
17732 Chains.push_back(Ch);
17733 }
17734
17735 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
17736 Chains.size());
17737 }
17738
Chris Lattner149a4e52008-02-22 02:09:43 +000017739 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
17740 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000017741 // A preferable solution to the general problem is to figure out the right
17742 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000017743
17744 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000017745 if (VT.getSizeInBits() != 64)
17746 return SDValue();
17747
Devang Patel578efa92009-06-05 21:57:13 +000017748 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling831737d2012-12-30 10:32:01 +000017749 bool NoImplicitFloatOps = F->getAttributes().
17750 hasAttribute(AttributeSet::FunctionIndex, Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000017751 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000017752 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000017753 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000017754 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000017755 isa<LoadSDNode>(St->getValue()) &&
17756 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
17757 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000017758 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000017759 LoadSDNode *Ld = 0;
17760 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000017761 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000017762 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000017763 // Must be a store of a load. We currently handle two cases: the load
17764 // is a direct child, and it's under an intervening TokenFactor. It is
17765 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000017766 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000017767 Ld = cast<LoadSDNode>(St->getChain());
17768 else if (St->getValue().hasOneUse() &&
17769 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000017770 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000017771 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000017772 TokenFactorIndex = i;
17773 Ld = cast<LoadSDNode>(St->getValue());
17774 } else
17775 Ops.push_back(ChainVal->getOperand(i));
17776 }
17777 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000017778
Evan Cheng536e6672009-03-12 05:59:15 +000017779 if (!Ld || !ISD::isNormalLoad(Ld))
17780 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000017781
Evan Cheng536e6672009-03-12 05:59:15 +000017782 // If this is not the MMX case, i.e. we are just turning i64 load/store
17783 // into f64 load/store, avoid the transformation if there are multiple
17784 // uses of the loaded value.
17785 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
17786 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000017787
Andrew Trickac6d9be2013-05-25 02:42:55 +000017788 SDLoc LdDL(Ld);
17789 SDLoc StDL(N);
Evan Cheng536e6672009-03-12 05:59:15 +000017790 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
17791 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
17792 // pair instead.
17793 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000017794 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000017795 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
17796 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000017797 Ld->isNonTemporal(), Ld->isInvariant(),
17798 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000017799 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000017800 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000017801 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000017802 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000017803 Ops.size());
17804 }
Evan Cheng536e6672009-03-12 05:59:15 +000017805 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000017806 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000017807 St->isVolatile(), St->isNonTemporal(),
17808 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000017809 }
Evan Cheng536e6672009-03-12 05:59:15 +000017810
17811 // Otherwise, lower to two pairs of 32-bit loads / stores.
17812 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000017813 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
17814 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000017815
Owen Anderson825b72b2009-08-11 20:47:22 +000017816 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000017817 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000017818 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000017819 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000017820 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000017821 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000017822 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000017823 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000017824 MinAlign(Ld->getAlignment(), 4));
17825
17826 SDValue NewChain = LoLd.getValue(1);
17827 if (TokenFactorIndex != -1) {
17828 Ops.push_back(LoLd);
17829 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000017830 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000017831 Ops.size());
17832 }
17833
17834 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000017835 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
17836 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000017837
17838 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000017839 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000017840 St->isVolatile(), St->isNonTemporal(),
17841 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000017842 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000017843 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000017844 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000017845 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000017846 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000017847 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000017848 }
Dan Gohman475871a2008-07-27 21:46:04 +000017849 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000017850}
17851
Duncan Sands17470be2011-09-22 20:15:48 +000017852/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
17853/// and return the operands for the horizontal operation in LHS and RHS. A
17854/// horizontal operation performs the binary operation on successive elements
17855/// of its first operand, then on successive elements of its second operand,
17856/// returning the resulting values in a vector. For example, if
17857/// A = < float a0, float a1, float a2, float a3 >
17858/// and
17859/// B = < float b0, float b1, float b2, float b3 >
17860/// then the result of doing a horizontal operation on A and B is
17861/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
17862/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
17863/// A horizontal-op B, for some already available A and B, and if so then LHS is
17864/// set to A, RHS to B, and the routine returns 'true'.
17865/// Note that the binary operation should have the property that if one of the
17866/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000017867static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000017868 // Look for the following pattern: if
17869 // A = < float a0, float a1, float a2, float a3 >
17870 // B = < float b0, float b1, float b2, float b3 >
17871 // and
17872 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
17873 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
17874 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
17875 // which is A horizontal-op B.
17876
17877 // At least one of the operands should be a vector shuffle.
17878 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
17879 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
17880 return false;
17881
Craig Topperaa0f4202013-08-06 06:05:05 +000017882 MVT VT = LHS.getValueType().getSimpleVT();
Craig Topperf8363302011-12-02 08:18:41 +000017883
17884 assert((VT.is128BitVector() || VT.is256BitVector()) &&
17885 "Unsupported vector type for horizontal add/sub");
17886
17887 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
17888 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000017889 unsigned NumElts = VT.getVectorNumElements();
17890 unsigned NumLanes = VT.getSizeInBits()/128;
17891 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000017892 assert((NumLaneElts % 2 == 0) &&
17893 "Vector type should have an even number of elements in each lane");
17894 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000017895
17896 // View LHS in the form
17897 // LHS = VECTOR_SHUFFLE A, B, LMask
17898 // If LHS is not a shuffle then pretend it is the shuffle
17899 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
17900 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
17901 // type VT.
17902 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000017903 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000017904 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
17905 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
17906 A = LHS.getOperand(0);
17907 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
17908 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000017909 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
17910 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000017911 } else {
17912 if (LHS.getOpcode() != ISD::UNDEF)
17913 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000017914 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000017915 LMask[i] = i;
17916 }
17917
17918 // Likewise, view RHS in the form
17919 // RHS = VECTOR_SHUFFLE C, D, RMask
17920 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000017921 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000017922 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
17923 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
17924 C = RHS.getOperand(0);
17925 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
17926 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000017927 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
17928 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000017929 } else {
17930 if (RHS.getOpcode() != ISD::UNDEF)
17931 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000017932 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000017933 RMask[i] = i;
17934 }
17935
17936 // Check that the shuffles are both shuffling the same vectors.
17937 if (!(A == C && B == D) && !(A == D && B == C))
17938 return false;
17939
17940 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
17941 if (!A.getNode() && !B.getNode())
17942 return false;
17943
17944 // If A and B occur in reverse order in RHS, then "swap" them (which means
17945 // rewriting the mask).
17946 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000017947 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000017948
17949 // At this point LHS and RHS are equivalent to
17950 // LHS = VECTOR_SHUFFLE A, B, LMask
17951 // RHS = VECTOR_SHUFFLE A, B, RMask
17952 // Check that the masks correspond to performing a horizontal operation.
Craig Topper57bc5a02013-08-06 06:54:25 +000017953 for (unsigned l = 0; l != NumElts; l += NumLaneElts) {
17954 for (unsigned i = 0; i != NumLaneElts; ++i) {
17955 int LIdx = LMask[i+l], RIdx = RMask[i+l];
Duncan Sands17470be2011-09-22 20:15:48 +000017956
Craig Topper57bc5a02013-08-06 06:54:25 +000017957 // Ignore any UNDEF components.
17958 if (LIdx < 0 || RIdx < 0 ||
17959 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
17960 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
17961 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000017962
Craig Topper57bc5a02013-08-06 06:54:25 +000017963 // Check that successive elements are being operated on. If not, this is
17964 // not a horizontal operation.
17965 unsigned Src = (i/HalfLaneElts); // each lane is split between srcs
17966 int Index = 2*(i%HalfLaneElts) + NumElts*Src + l;
17967 if (!(LIdx == Index && RIdx == Index + 1) &&
17968 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
17969 return false;
17970 }
Duncan Sands17470be2011-09-22 20:15:48 +000017971 }
17972
17973 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
17974 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
17975 return true;
17976}
17977
17978/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
17979static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
17980 const X86Subtarget *Subtarget) {
17981 EVT VT = N->getValueType(0);
17982 SDValue LHS = N->getOperand(0);
17983 SDValue RHS = N->getOperand(1);
17984
17985 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000017986 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000017987 (Subtarget->hasFp256() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000017988 isHorizontalBinOp(LHS, RHS, true))
Andrew Trickac6d9be2013-05-25 02:42:55 +000017989 return DAG.getNode(X86ISD::FHADD, SDLoc(N), VT, LHS, RHS);
Duncan Sands17470be2011-09-22 20:15:48 +000017990 return SDValue();
17991}
17992
17993/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
17994static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
17995 const X86Subtarget *Subtarget) {
17996 EVT VT = N->getValueType(0);
17997 SDValue LHS = N->getOperand(0);
17998 SDValue RHS = N->getOperand(1);
17999
18000 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000018001 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000018002 (Subtarget->hasFp256() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000018003 isHorizontalBinOp(LHS, RHS, false))
Andrew Trickac6d9be2013-05-25 02:42:55 +000018004 return DAG.getNode(X86ISD::FHSUB, SDLoc(N), VT, LHS, RHS);
Duncan Sands17470be2011-09-22 20:15:48 +000018005 return SDValue();
18006}
18007
Chris Lattner6cf73262008-01-25 06:14:17 +000018008/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
18009/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000018010static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000018011 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
18012 // F[X]OR(0.0, x) -> x
18013 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000018014 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
18015 if (C->getValueAPF().isPosZero())
18016 return N->getOperand(1);
18017 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
18018 if (C->getValueAPF().isPosZero())
18019 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000018020 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000018021}
18022
Nadav Rotemd60cb112012-08-19 13:06:16 +000018023/// PerformFMinFMaxCombine - Do target-specific dag combines on X86ISD::FMIN and
18024/// X86ISD::FMAX nodes.
18025static SDValue PerformFMinFMaxCombine(SDNode *N, SelectionDAG &DAG) {
18026 assert(N->getOpcode() == X86ISD::FMIN || N->getOpcode() == X86ISD::FMAX);
18027
18028 // Only perform optimizations if UnsafeMath is used.
18029 if (!DAG.getTarget().Options.UnsafeFPMath)
18030 return SDValue();
18031
18032 // If we run in unsafe-math mode, then convert the FMAX and FMIN nodes
Craig Topper8365e9b2012-09-01 06:33:50 +000018033 // into FMINC and FMAXC, which are Commutative operations.
Nadav Rotemd60cb112012-08-19 13:06:16 +000018034 unsigned NewOp = 0;
18035 switch (N->getOpcode()) {
18036 default: llvm_unreachable("unknown opcode");
18037 case X86ISD::FMIN: NewOp = X86ISD::FMINC; break;
18038 case X86ISD::FMAX: NewOp = X86ISD::FMAXC; break;
18039 }
18040
Andrew Trickac6d9be2013-05-25 02:42:55 +000018041 return DAG.getNode(NewOp, SDLoc(N), N->getValueType(0),
Nadav Rotemd60cb112012-08-19 13:06:16 +000018042 N->getOperand(0), N->getOperand(1));
18043}
18044
Chris Lattneraf723b92008-01-25 05:46:26 +000018045/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000018046static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000018047 // FAND(0.0, x) -> 0.0
18048 // FAND(x, 0.0) -> 0.0
18049 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
18050 if (C->getValueAPF().isPosZero())
18051 return N->getOperand(0);
18052 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
18053 if (C->getValueAPF().isPosZero())
18054 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000018055 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000018056}
18057
Benjamin Kramer75311b72013-08-04 12:05:16 +000018058/// PerformFANDNCombine - Do target-specific dag combines on X86ISD::FANDN nodes
18059static SDValue PerformFANDNCombine(SDNode *N, SelectionDAG &DAG) {
18060 // FANDN(x, 0.0) -> 0.0
18061 // FANDN(0.0, x) -> x
18062 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
18063 if (C->getValueAPF().isPosZero())
18064 return N->getOperand(1);
18065 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
18066 if (C->getValueAPF().isPosZero())
18067 return N->getOperand(1);
18068 return SDValue();
18069}
18070
Dan Gohmane5af2d32009-01-29 01:59:02 +000018071static SDValue PerformBTCombine(SDNode *N,
18072 SelectionDAG &DAG,
18073 TargetLowering::DAGCombinerInfo &DCI) {
18074 // BT ignores high bits in the bit index operand.
18075 SDValue Op1 = N->getOperand(1);
18076 if (Op1.hasOneUse()) {
18077 unsigned BitWidth = Op1.getValueSizeInBits();
18078 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
18079 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000018080 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
18081 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000018082 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000018083 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
18084 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
18085 DCI.CommitTargetLoweringOpt(TLO);
18086 }
18087 return SDValue();
18088}
Chris Lattner83e6c992006-10-04 06:57:07 +000018089
Eli Friedman7a5e5552009-06-07 06:52:44 +000018090static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
18091 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000018092 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000018093 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000018094 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000018095 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000018096 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000018097 OpVT.getVectorElementType().getSizeInBits()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018098 return DAG.getNode(ISD::BITCAST, SDLoc(N), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000018099 }
18100 return SDValue();
18101}
18102
Matt Arsenault225ed702013-05-18 00:21:46 +000018103static SDValue PerformSIGN_EXTEND_INREGCombine(SDNode *N, SelectionDAG &DAG,
Elena Demikhovsky52981c42013-02-20 12:42:54 +000018104 const X86Subtarget *Subtarget) {
18105 EVT VT = N->getValueType(0);
18106 if (!VT.isVector())
18107 return SDValue();
18108
18109 SDValue N0 = N->getOperand(0);
18110 SDValue N1 = N->getOperand(1);
18111 EVT ExtraVT = cast<VTSDNode>(N1)->getVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +000018112 SDLoc dl(N);
Elena Demikhovsky52981c42013-02-20 12:42:54 +000018113
18114 // The SIGN_EXTEND_INREG to v4i64 is expensive operation on the
18115 // both SSE and AVX2 since there is no sign-extended shift right
18116 // operation on a vector with 64-bit elements.
18117 //(sext_in_reg (v4i64 anyext (v4i32 x )), ExtraVT) ->
18118 // (v4i64 sext (v4i32 sext_in_reg (v4i32 x , ExtraVT)))
18119 if (VT == MVT::v4i64 && (N0.getOpcode() == ISD::ANY_EXTEND ||
18120 N0.getOpcode() == ISD::SIGN_EXTEND)) {
18121 SDValue N00 = N0.getOperand(0);
18122
Matt Arsenault225ed702013-05-18 00:21:46 +000018123 // EXTLOAD has a better solution on AVX2,
Elena Demikhovsky52981c42013-02-20 12:42:54 +000018124 // it may be replaced with X86ISD::VSEXT node.
18125 if (N00.getOpcode() == ISD::LOAD && Subtarget->hasInt256())
18126 if (!ISD::isNormalLoad(N00.getNode()))
18127 return SDValue();
18128
18129 if (N00.getValueType() == MVT::v4i32 && ExtraVT.getSizeInBits() < 128) {
Matt Arsenault225ed702013-05-18 00:21:46 +000018130 SDValue Tmp = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32,
Elena Demikhovsky52981c42013-02-20 12:42:54 +000018131 N00, N1);
18132 return DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i64, Tmp);
18133 }
18134 }
18135 return SDValue();
18136}
18137
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000018138static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
18139 TargetLowering::DAGCombinerInfo &DCI,
18140 const X86Subtarget *Subtarget) {
18141 if (!DCI.isBeforeLegalizeOps())
18142 return SDValue();
18143
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000018144 if (!Subtarget->hasFp256())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000018145 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000018146
Nadav Rotem0c8607b2013-01-20 08:35:56 +000018147 EVT VT = N->getValueType(0);
18148 if (VT.isVector() && VT.getSizeInBits() == 256) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000018149 SDValue R = WidenMaskArithmetic(N, DAG, DCI, Subtarget);
18150 if (R.getNode())
18151 return R;
18152 }
18153
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000018154 return SDValue();
18155}
18156
Michael Liaof6c24ee2012-08-10 14:39:24 +000018157static SDValue PerformFMACombine(SDNode *N, SelectionDAG &DAG,
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018158 const X86Subtarget* Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018159 SDLoc dl(N);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018160 EVT VT = N->getValueType(0);
18161
Craig Topperb1bdd7d2012-08-30 06:56:15 +000018162 // Let legalize expand this if it isn't a legal type yet.
18163 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
18164 return SDValue();
18165
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018166 EVT ScalarVT = VT.getScalarType();
Craig Topperbf404372012-08-31 15:40:30 +000018167 if ((ScalarVT != MVT::f32 && ScalarVT != MVT::f64) ||
18168 (!Subtarget->hasFMA() && !Subtarget->hasFMA4()))
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018169 return SDValue();
18170
18171 SDValue A = N->getOperand(0);
18172 SDValue B = N->getOperand(1);
18173 SDValue C = N->getOperand(2);
18174
18175 bool NegA = (A.getOpcode() == ISD::FNEG);
18176 bool NegB = (B.getOpcode() == ISD::FNEG);
18177 bool NegC = (C.getOpcode() == ISD::FNEG);
18178
Michael Liaof6c24ee2012-08-10 14:39:24 +000018179 // Negative multiplication when NegA xor NegB
18180 bool NegMul = (NegA != NegB);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018181 if (NegA)
18182 A = A.getOperand(0);
18183 if (NegB)
18184 B = B.getOperand(0);
18185 if (NegC)
18186 C = C.getOperand(0);
18187
18188 unsigned Opcode;
18189 if (!NegMul)
Craig Topperbf404372012-08-31 15:40:30 +000018190 Opcode = (!NegC) ? X86ISD::FMADD : X86ISD::FMSUB;
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018191 else
Craig Topperbf404372012-08-31 15:40:30 +000018192 Opcode = (!NegC) ? X86ISD::FNMADD : X86ISD::FNMSUB;
18193
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018194 return DAG.getNode(Opcode, dl, VT, A, B, C);
18195}
18196
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000018197static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000018198 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000018199 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000018200 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
18201 // (and (i32 x86isd::setcc_carry), 1)
18202 // This eliminates the zext. This transformation is necessary because
18203 // ISD::SETCC is always legalized to i8.
Andrew Trickac6d9be2013-05-25 02:42:55 +000018204 SDLoc dl(N);
Evan Cheng2e489c42009-12-16 00:53:11 +000018205 SDValue N0 = N->getOperand(0);
18206 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000018207
Evan Cheng2e489c42009-12-16 00:53:11 +000018208 if (N0.getOpcode() == ISD::AND &&
18209 N0.hasOneUse() &&
18210 N0.getOperand(0).hasOneUse()) {
18211 SDValue N00 = N0.getOperand(0);
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000018212 if (N00.getOpcode() == X86ISD::SETCC_CARRY) {
18213 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
18214 if (!C || C->getZExtValue() != 1)
18215 return SDValue();
18216 return DAG.getNode(ISD::AND, dl, VT,
18217 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
18218 N00.getOperand(0), N00.getOperand(1)),
18219 DAG.getConstant(1, VT));
18220 }
18221 }
18222
Craig Topper5a529e42013-01-18 06:44:29 +000018223 if (VT.is256BitVector()) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000018224 SDValue R = WidenMaskArithmetic(N, DAG, DCI, Subtarget);
18225 if (R.getNode())
18226 return R;
Evan Cheng2e489c42009-12-16 00:53:11 +000018227 }
Craig Topperd0cf5652012-04-21 18:13:35 +000018228
Evan Cheng2e489c42009-12-16 00:53:11 +000018229 return SDValue();
18230}
18231
Chad Rosiera73b6fc2012-04-27 22:33:25 +000018232// Optimize x == -y --> x+y == 0
18233// x != -y --> x+y != 0
18234static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
18235 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
18236 SDValue LHS = N->getOperand(0);
Chad Rosiera20e1e72012-08-01 18:39:17 +000018237 SDValue RHS = N->getOperand(1);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000018238
18239 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
18240 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
18241 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018242 SDValue addV = DAG.getNode(ISD::ADD, SDLoc(N),
Chad Rosiera73b6fc2012-04-27 22:33:25 +000018243 LHS.getValueType(), RHS, LHS.getOperand(1));
Andrew Trickac6d9be2013-05-25 02:42:55 +000018244 return DAG.getSetCC(SDLoc(N), N->getValueType(0),
Chad Rosiera73b6fc2012-04-27 22:33:25 +000018245 addV, DAG.getConstant(0, addV.getValueType()), CC);
18246 }
18247 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
18248 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
18249 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018250 SDValue addV = DAG.getNode(ISD::ADD, SDLoc(N),
Chad Rosiera73b6fc2012-04-27 22:33:25 +000018251 RHS.getValueType(), LHS, RHS.getOperand(1));
Andrew Trickac6d9be2013-05-25 02:42:55 +000018252 return DAG.getSetCC(SDLoc(N), N->getValueType(0),
Chad Rosiera73b6fc2012-04-27 22:33:25 +000018253 addV, DAG.getConstant(0, addV.getValueType()), CC);
18254 }
18255 return SDValue();
18256}
18257
Eric Christophere187e252013-01-31 00:50:48 +000018258// Helper function of PerformSETCCCombine. It is to materialize "setb reg"
18259// as "sbb reg,reg", since it can be extended without zext and produces
Shuxin Yanga5526a92012-10-31 23:11:48 +000018260// an all-ones bit which is more useful than 0/1 in some cases.
Andrew Trickac6d9be2013-05-25 02:42:55 +000018261static SDValue MaterializeSETB(SDLoc DL, SDValue EFLAGS, SelectionDAG &DAG) {
Shuxin Yanga5526a92012-10-31 23:11:48 +000018262 return DAG.getNode(ISD::AND, DL, MVT::i8,
18263 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
18264 DAG.getConstant(X86::COND_B, MVT::i8), EFLAGS),
18265 DAG.getConstant(1, MVT::i8));
18266}
18267
Chris Lattnerc19d1c32010-12-19 22:08:31 +000018268// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
Michael Liaodbf8b5b2012-08-28 03:34:40 +000018269static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG,
18270 TargetLowering::DAGCombinerInfo &DCI,
18271 const X86Subtarget *Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018272 SDLoc DL(N);
Michael Liao2a33cec2012-08-10 19:58:13 +000018273 X86::CondCode CC = X86::CondCode(N->getConstantOperandVal(0));
18274 SDValue EFLAGS = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000018275
Shuxin Yanga5526a92012-10-31 23:11:48 +000018276 if (CC == X86::COND_A) {
Eric Christophere187e252013-01-31 00:50:48 +000018277 // Try to convert COND_A into COND_B in an attempt to facilitate
Shuxin Yanga5526a92012-10-31 23:11:48 +000018278 // materializing "setb reg".
18279 //
18280 // Do not flip "e > c", where "c" is a constant, because Cmp instruction
18281 // cannot take an immediate as its first operand.
18282 //
Eric Christophere187e252013-01-31 00:50:48 +000018283 if (EFLAGS.getOpcode() == X86ISD::SUB && EFLAGS.hasOneUse() &&
Shuxin Yanga5526a92012-10-31 23:11:48 +000018284 EFLAGS.getValueType().isInteger() &&
18285 !isa<ConstantSDNode>(EFLAGS.getOperand(1))) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018286 SDValue NewSub = DAG.getNode(X86ISD::SUB, SDLoc(EFLAGS),
Shuxin Yanga5526a92012-10-31 23:11:48 +000018287 EFLAGS.getNode()->getVTList(),
18288 EFLAGS.getOperand(1), EFLAGS.getOperand(0));
18289 SDValue NewEFLAGS = SDValue(NewSub.getNode(), EFLAGS.getResNo());
18290 return MaterializeSETB(DL, NewEFLAGS, DAG);
18291 }
18292 }
18293
Chris Lattnerc19d1c32010-12-19 22:08:31 +000018294 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
18295 // a zext and produces an all-ones bit which is more useful than 0/1 in some
18296 // cases.
Michael Liao2a33cec2012-08-10 19:58:13 +000018297 if (CC == X86::COND_B)
Shuxin Yanga5526a92012-10-31 23:11:48 +000018298 return MaterializeSETB(DL, EFLAGS, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000018299
Michael Liao2a33cec2012-08-10 19:58:13 +000018300 SDValue Flags;
18301
Michael Liaodbf8b5b2012-08-28 03:34:40 +000018302 Flags = checkBoolTestSetCCCombine(EFLAGS, CC);
18303 if (Flags.getNode()) {
18304 SDValue Cond = DAG.getConstant(CC, MVT::i8);
18305 return DAG.getNode(X86ISD::SETCC, DL, N->getVTList(), Cond, Flags);
18306 }
18307
Michael Liao2a33cec2012-08-10 19:58:13 +000018308 return SDValue();
18309}
18310
18311// Optimize branch condition evaluation.
18312//
18313static SDValue PerformBrCondCombine(SDNode *N, SelectionDAG &DAG,
18314 TargetLowering::DAGCombinerInfo &DCI,
18315 const X86Subtarget *Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018316 SDLoc DL(N);
Michael Liao2a33cec2012-08-10 19:58:13 +000018317 SDValue Chain = N->getOperand(0);
18318 SDValue Dest = N->getOperand(1);
18319 SDValue EFLAGS = N->getOperand(3);
18320 X86::CondCode CC = X86::CondCode(N->getConstantOperandVal(2));
18321
18322 SDValue Flags;
18323
Michael Liaodbf8b5b2012-08-28 03:34:40 +000018324 Flags = checkBoolTestSetCCCombine(EFLAGS, CC);
18325 if (Flags.getNode()) {
18326 SDValue Cond = DAG.getConstant(CC, MVT::i8);
18327 return DAG.getNode(X86ISD::BRCOND, DL, N->getVTList(), Chain, Dest, Cond,
18328 Flags);
18329 }
18330
Chris Lattnerc19d1c32010-12-19 22:08:31 +000018331 return SDValue();
18332}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000018333
Benjamin Kramer1396c402011-06-18 11:09:41 +000018334static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
18335 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000018336 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000018337 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000018338
18339 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000018340 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018341 SDLoc dl(N);
Craig Topper7fd5e162012-04-24 06:02:29 +000018342 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000018343 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
18344 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
18345 }
18346
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000018347 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
18348 // a 32-bit target where SSE doesn't support i64->FP operations.
18349 if (Op0.getOpcode() == ISD::LOAD) {
18350 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
18351 EVT VT = Ld->getValueType(0);
18352 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
18353 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
18354 !XTLI->getSubtarget()->is64Bit() &&
18355 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000018356 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
18357 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000018358 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
18359 return FILDChain;
18360 }
18361 }
18362 return SDValue();
18363}
18364
Chris Lattner23a01992010-12-20 01:37:09 +000018365// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
18366static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
18367 X86TargetLowering::DAGCombinerInfo &DCI) {
18368 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
18369 // the result is either zero or one (depending on the input carry bit).
18370 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
18371 if (X86::isZeroNode(N->getOperand(0)) &&
18372 X86::isZeroNode(N->getOperand(1)) &&
18373 // We don't have a good way to replace an EFLAGS use, so only do this when
18374 // dead right now.
18375 SDValue(N, 1).use_empty()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018376 SDLoc DL(N);
Chris Lattner23a01992010-12-20 01:37:09 +000018377 EVT VT = N->getValueType(0);
18378 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
18379 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
18380 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
18381 DAG.getConstant(X86::COND_B,MVT::i8),
18382 N->getOperand(2)),
18383 DAG.getConstant(1, VT));
18384 return DCI.CombineTo(N, Res1, CarryOut);
18385 }
18386
18387 return SDValue();
18388}
18389
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000018390// fold (add Y, (sete X, 0)) -> adc 0, Y
18391// (add Y, (setne X, 0)) -> sbb -1, Y
18392// (sub (sete X, 0), Y) -> sbb 0, Y
18393// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000018394static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018395 SDLoc DL(N);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000018396
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000018397 // Look through ZExts.
18398 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
18399 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
18400 return SDValue();
18401
18402 SDValue SetCC = Ext.getOperand(0);
18403 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
18404 return SDValue();
18405
18406 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
18407 if (CC != X86::COND_E && CC != X86::COND_NE)
18408 return SDValue();
18409
18410 SDValue Cmp = SetCC.getOperand(1);
18411 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000018412 !X86::isZeroNode(Cmp.getOperand(1)) ||
18413 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000018414 return SDValue();
18415
18416 SDValue CmpOp0 = Cmp.getOperand(0);
18417 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
18418 DAG.getConstant(1, CmpOp0.getValueType()));
18419
18420 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
18421 if (CC == X86::COND_NE)
18422 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
18423 DL, OtherVal.getValueType(), OtherVal,
18424 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
18425 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
18426 DL, OtherVal.getValueType(), OtherVal,
18427 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
18428}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000018429
Craig Topper54f952a2011-11-19 09:02:40 +000018430/// PerformADDCombine - Do target-specific dag combines on integer adds.
18431static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
18432 const X86Subtarget *Subtarget) {
18433 EVT VT = N->getValueType(0);
18434 SDValue Op0 = N->getOperand(0);
18435 SDValue Op1 = N->getOperand(1);
18436
18437 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000018438 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000018439 (Subtarget->hasInt256() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000018440 isHorizontalBinOp(Op0, Op1, true))
Andrew Trickac6d9be2013-05-25 02:42:55 +000018441 return DAG.getNode(X86ISD::HADD, SDLoc(N), VT, Op0, Op1);
Craig Topper54f952a2011-11-19 09:02:40 +000018442
18443 return OptimizeConditionalInDecrement(N, DAG);
18444}
18445
18446static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
18447 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000018448 SDValue Op0 = N->getOperand(0);
18449 SDValue Op1 = N->getOperand(1);
18450
18451 // X86 can't encode an immediate LHS of a sub. See if we can push the
18452 // negation into a preceding instruction.
18453 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000018454 // If the RHS of the sub is a XOR with one use and a constant, invert the
18455 // immediate. Then add one to the LHS of the sub so we can turn
18456 // X-Y -> X+~Y+1, saving one register.
18457 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
18458 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000018459 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000018460 EVT VT = Op0.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000018461 SDValue NewXor = DAG.getNode(ISD::XOR, SDLoc(Op1), VT,
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000018462 Op1.getOperand(0),
18463 DAG.getConstant(~XorC, VT));
Andrew Trickac6d9be2013-05-25 02:42:55 +000018464 return DAG.getNode(ISD::ADD, SDLoc(N), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000018465 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000018466 }
18467 }
18468
Craig Topper54f952a2011-11-19 09:02:40 +000018469 // Try to synthesize horizontal adds from adds of shuffles.
18470 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000018471 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000018472 (Subtarget->hasInt256() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topperb72039c2011-11-30 09:10:50 +000018473 isHorizontalBinOp(Op0, Op1, true))
Andrew Trickac6d9be2013-05-25 02:42:55 +000018474 return DAG.getNode(X86ISD::HSUB, SDLoc(N), VT, Op0, Op1);
Craig Topper54f952a2011-11-19 09:02:40 +000018475
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000018476 return OptimizeConditionalInDecrement(N, DAG);
18477}
18478
Michael Liaod9d09602012-10-23 17:34:00 +000018479/// performVZEXTCombine - Performs build vector combines
18480static SDValue performVZEXTCombine(SDNode *N, SelectionDAG &DAG,
18481 TargetLowering::DAGCombinerInfo &DCI,
18482 const X86Subtarget *Subtarget) {
18483 // (vzext (bitcast (vzext (x)) -> (vzext x)
18484 SDValue In = N->getOperand(0);
18485 while (In.getOpcode() == ISD::BITCAST)
18486 In = In.getOperand(0);
18487
18488 if (In.getOpcode() != X86ISD::VZEXT)
18489 return SDValue();
18490
Andrew Trickac6d9be2013-05-25 02:42:55 +000018491 return DAG.getNode(X86ISD::VZEXT, SDLoc(N), N->getValueType(0),
Nadav Rotemb39a5522013-02-14 18:20:48 +000018492 In.getOperand(0));
Michael Liaod9d09602012-10-23 17:34:00 +000018493}
18494
Dan Gohman475871a2008-07-27 21:46:04 +000018495SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000018496 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000018497 SelectionDAG &DAG = DCI.DAG;
18498 switch (N->getOpcode()) {
18499 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000018500 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000018501 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000018502 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000018503 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Michael Liaodbf8b5b2012-08-28 03:34:40 +000018504 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI, Subtarget);
Craig Topper54f952a2011-11-19 09:02:40 +000018505 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
18506 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000018507 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000018508 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000018509 case ISD::SHL:
18510 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000018511 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000018512 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000018513 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000018514 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000018515 case ISD::LOAD: return PerformLOADCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000018516 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000018517 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000018518 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
18519 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000018520 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000018521 case X86ISD::FOR: return PerformFORCombine(N, DAG);
Nadav Rotemd60cb112012-08-19 13:06:16 +000018522 case X86ISD::FMIN:
18523 case X86ISD::FMAX: return PerformFMinFMaxCombine(N, DAG);
Chris Lattneraf723b92008-01-25 05:46:26 +000018524 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Benjamin Kramer75311b72013-08-04 12:05:16 +000018525 case X86ISD::FANDN: return PerformFANDNCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000018526 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000018527 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000018528 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000018529 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000018530 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky52981c42013-02-20 12:42:54 +000018531 case ISD::SIGN_EXTEND_INREG: return PerformSIGN_EXTEND_INREGCombine(N, DAG, Subtarget);
Craig Topper55b24052012-09-11 06:15:32 +000018532 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG,DCI,Subtarget);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000018533 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Michael Liaodbf8b5b2012-08-28 03:34:40 +000018534 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Michael Liao2a33cec2012-08-10 19:58:13 +000018535 case X86ISD::BRCOND: return PerformBrCondCombine(N, DAG, DCI, Subtarget);
Michael Liaod9d09602012-10-23 17:34:00 +000018536 case X86ISD::VZEXT: return performVZEXTCombine(N, DAG, DCI, Subtarget);
Craig Topperb3982da2011-12-31 23:50:21 +000018537 case X86ISD::SHUFP: // Handle all target specific shuffles
Craig Topper4aee1bb2013-01-28 06:48:25 +000018538 case X86ISD::PALIGNR:
Craig Topper34671b82011-12-06 08:21:25 +000018539 case X86ISD::UNPCKH:
18540 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000018541 case X86ISD::MOVHLPS:
18542 case X86ISD::MOVLHPS:
18543 case X86ISD::PSHUFD:
18544 case X86ISD::PSHUFHW:
18545 case X86ISD::PSHUFLW:
18546 case X86ISD::MOVSS:
18547 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000018548 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000018549 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000018550 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018551 case ISD::FMA: return PerformFMACombine(N, DAG, Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000018552 }
18553
Dan Gohman475871a2008-07-27 21:46:04 +000018554 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000018555}
18556
Evan Chenge5b51ac2010-04-17 06:13:15 +000018557/// isTypeDesirableForOp - Return true if the target has native support for
18558/// the specified value type and it is 'desirable' to use the type for the
18559/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
18560/// instruction encodings are longer and some i16 instructions are slow.
18561bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
18562 if (!isTypeLegal(VT))
18563 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000018564 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000018565 return true;
18566
18567 switch (Opc) {
18568 default:
18569 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000018570 case ISD::LOAD:
18571 case ISD::SIGN_EXTEND:
18572 case ISD::ZERO_EXTEND:
18573 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000018574 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000018575 case ISD::SRL:
18576 case ISD::SUB:
18577 case ISD::ADD:
18578 case ISD::MUL:
18579 case ISD::AND:
18580 case ISD::OR:
18581 case ISD::XOR:
18582 return false;
18583 }
18584}
18585
18586/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000018587/// beneficial for dag combiner to promote the specified node. If true, it
18588/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000018589bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000018590 EVT VT = Op.getValueType();
18591 if (VT != MVT::i16)
18592 return false;
18593
Evan Cheng4c26e932010-04-19 19:29:22 +000018594 bool Promote = false;
18595 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000018596 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000018597 default: break;
18598 case ISD::LOAD: {
18599 LoadSDNode *LD = cast<LoadSDNode>(Op);
18600 // If the non-extending load has a single use and it's not live out, then it
18601 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000018602 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
18603 Op.hasOneUse()*/) {
18604 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
18605 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
18606 // The only case where we'd want to promote LOAD (rather then it being
18607 // promoted as an operand is when it's only use is liveout.
18608 if (UI->getOpcode() != ISD::CopyToReg)
18609 return false;
18610 }
18611 }
Evan Cheng4c26e932010-04-19 19:29:22 +000018612 Promote = true;
18613 break;
18614 }
18615 case ISD::SIGN_EXTEND:
18616 case ISD::ZERO_EXTEND:
18617 case ISD::ANY_EXTEND:
18618 Promote = true;
18619 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000018620 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000018621 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000018622 SDValue N0 = Op.getOperand(0);
18623 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000018624 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000018625 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000018626 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000018627 break;
18628 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000018629 case ISD::ADD:
18630 case ISD::MUL:
18631 case ISD::AND:
18632 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000018633 case ISD::XOR:
18634 Commute = true;
18635 // fallthrough
18636 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000018637 SDValue N0 = Op.getOperand(0);
18638 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000018639 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000018640 return false;
18641 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000018642 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000018643 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000018644 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000018645 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000018646 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000018647 }
18648 }
18649
18650 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000018651 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000018652}
18653
Evan Cheng60c07e12006-07-05 22:17:51 +000018654//===----------------------------------------------------------------------===//
18655// X86 Inline Assembly Support
18656//===----------------------------------------------------------------------===//
18657
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000018658namespace {
18659 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000018660 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000018661 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018662
Benjamin Kramer0581ed72011-12-18 20:51:31 +000018663 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000018664 StringRef piece(*args[i]);
18665 if (!s.startswith(piece)) // Check if the piece matches.
18666 return false;
18667
18668 s = s.substr(piece.size());
18669 StringRef::size_type pos = s.find_first_not_of(" \t");
18670 if (pos == 0) // We matched a prefix.
18671 return false;
18672
18673 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018674 }
18675
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000018676 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018677 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000018678 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018679}
18680
Chris Lattnerb8105652009-07-20 17:51:36 +000018681bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
18682 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000018683
18684 std::string AsmStr = IA->getAsmString();
18685
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018686 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
18687 if (!Ty || Ty->getBitWidth() % 16 != 0)
18688 return false;
18689
Chris Lattnerb8105652009-07-20 17:51:36 +000018690 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000018691 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000018692 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000018693
18694 switch (AsmPieces.size()) {
18695 default: return false;
18696 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000018697 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018698 // we will turn this bswap into something that will be lowered to logical
18699 // ops instead of emitting the bswap asm. For now, we don't support 486 or
18700 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000018701 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000018702 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
18703 matchAsm(AsmPieces[0], "bswapl", "$0") ||
18704 matchAsm(AsmPieces[0], "bswapq", "$0") ||
18705 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
18706 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
18707 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000018708 // No need to check constraints, nothing other than the equivalent of
18709 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000018710 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000018711 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018712
Chris Lattnerb8105652009-07-20 17:51:36 +000018713 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000018714 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018715 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000018716 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
18717 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000018718 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000018719 const std::string &ConstraintsStr = IA->getConstraintString();
18720 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Jakub Staszak56f58ad2013-02-18 23:18:22 +000018721 array_pod_sort(AsmPieces.begin(), AsmPieces.end());
Dan Gohman0ef701e2010-03-04 19:58:08 +000018722 if (AsmPieces.size() == 4 &&
18723 AsmPieces[0] == "~{cc}" &&
18724 AsmPieces[1] == "~{dirflag}" &&
18725 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018726 AsmPieces[3] == "~{fpsr}")
18727 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000018728 }
18729 break;
18730 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000018731 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018732 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000018733 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
18734 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
18735 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018736 AsmPieces.clear();
18737 const std::string &ConstraintsStr = IA->getConstraintString();
18738 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Jakub Staszak56f58ad2013-02-18 23:18:22 +000018739 array_pod_sort(AsmPieces.begin(), AsmPieces.end());
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018740 if (AsmPieces.size() == 4 &&
18741 AsmPieces[0] == "~{cc}" &&
18742 AsmPieces[1] == "~{dirflag}" &&
18743 AsmPieces[2] == "~{flags}" &&
18744 AsmPieces[3] == "~{fpsr}")
18745 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000018746 }
Evan Cheng55d42002011-01-08 01:24:27 +000018747
18748 if (CI->getType()->isIntegerTy(64)) {
18749 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
18750 if (Constraints.size() >= 2 &&
18751 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
18752 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
18753 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000018754 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
18755 matchAsm(AsmPieces[1], "bswap", "%edx") &&
18756 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000018757 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000018758 }
18759 }
18760 break;
18761 }
18762 return false;
18763}
18764
Chris Lattnerf4dff842006-07-11 02:54:03 +000018765/// getConstraintType - Given a constraint letter, return the type of
18766/// constraint it is for this target.
18767X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000018768X86TargetLowering::getConstraintType(const std::string &Constraint) const {
18769 if (Constraint.size() == 1) {
18770 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000018771 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000018772 case 'q':
18773 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000018774 case 'f':
18775 case 't':
18776 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000018777 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000018778 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000018779 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000018780 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000018781 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000018782 case 'a':
18783 case 'b':
18784 case 'c':
18785 case 'd':
18786 case 'S':
18787 case 'D':
18788 case 'A':
18789 return C_Register;
18790 case 'I':
18791 case 'J':
18792 case 'K':
18793 case 'L':
18794 case 'M':
18795 case 'N':
18796 case 'G':
18797 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000018798 case 'e':
18799 case 'Z':
18800 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000018801 default:
18802 break;
18803 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000018804 }
Chris Lattner4234f572007-03-25 02:14:49 +000018805 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000018806}
18807
John Thompson44ab89e2010-10-29 17:29:13 +000018808/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000018809/// This object must already have been set up with the operand type
18810/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000018811TargetLowering::ConstraintWeight
18812 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000018813 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000018814 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000018815 Value *CallOperandVal = info.CallOperandVal;
18816 // If we don't have a value, we can't do a match,
18817 // but allow it at the lowest weight.
18818 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000018819 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000018820 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000018821 // Look at the constraint type.
18822 switch (*constraint) {
18823 default:
John Thompson44ab89e2010-10-29 17:29:13 +000018824 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
18825 case 'R':
18826 case 'q':
18827 case 'Q':
18828 case 'a':
18829 case 'b':
18830 case 'c':
18831 case 'd':
18832 case 'S':
18833 case 'D':
18834 case 'A':
18835 if (CallOperandVal->getType()->isIntegerTy())
18836 weight = CW_SpecificReg;
18837 break;
18838 case 'f':
18839 case 't':
18840 case 'u':
Jakub Staszakc20323a2012-12-29 15:57:26 +000018841 if (type->isFloatingPointTy())
18842 weight = CW_SpecificReg;
18843 break;
John Thompson44ab89e2010-10-29 17:29:13 +000018844 case 'y':
Jakub Staszakc20323a2012-12-29 15:57:26 +000018845 if (type->isX86_MMXTy() && Subtarget->hasMMX())
18846 weight = CW_SpecificReg;
18847 break;
John Thompson44ab89e2010-10-29 17:29:13 +000018848 case 'x':
18849 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000018850 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000018851 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasFp256()))
John Thompson44ab89e2010-10-29 17:29:13 +000018852 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000018853 break;
18854 case 'I':
18855 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
18856 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000018857 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000018858 }
18859 break;
John Thompson44ab89e2010-10-29 17:29:13 +000018860 case 'J':
18861 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
18862 if (C->getZExtValue() <= 63)
18863 weight = CW_Constant;
18864 }
18865 break;
18866 case 'K':
18867 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
18868 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
18869 weight = CW_Constant;
18870 }
18871 break;
18872 case 'L':
18873 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
18874 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
18875 weight = CW_Constant;
18876 }
18877 break;
18878 case 'M':
18879 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
18880 if (C->getZExtValue() <= 3)
18881 weight = CW_Constant;
18882 }
18883 break;
18884 case 'N':
18885 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
18886 if (C->getZExtValue() <= 0xff)
18887 weight = CW_Constant;
18888 }
18889 break;
18890 case 'G':
18891 case 'C':
18892 if (dyn_cast<ConstantFP>(CallOperandVal)) {
18893 weight = CW_Constant;
18894 }
18895 break;
18896 case 'e':
18897 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
18898 if ((C->getSExtValue() >= -0x80000000LL) &&
18899 (C->getSExtValue() <= 0x7fffffffLL))
18900 weight = CW_Constant;
18901 }
18902 break;
18903 case 'Z':
18904 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
18905 if (C->getZExtValue() <= 0xffffffff)
18906 weight = CW_Constant;
18907 }
18908 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000018909 }
18910 return weight;
18911}
18912
Dale Johannesenba2a0b92008-01-29 02:21:21 +000018913/// LowerXConstraint - try to replace an X constraint, which matches anything,
18914/// with another that has more specific requirements based on the type of the
18915/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000018916const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000018917LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000018918 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
18919 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000018920 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000018921 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000018922 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000018923 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000018924 return "x";
18925 }
Scott Michelfdc40a02009-02-17 22:15:04 +000018926
Chris Lattner5e764232008-04-26 23:02:14 +000018927 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000018928}
18929
Chris Lattner48884cd2007-08-25 00:47:38 +000018930/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
18931/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000018932void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000018933 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000018934 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000018935 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000018936 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000018937
Eric Christopher100c8332011-06-02 23:16:42 +000018938 // Only support length 1 constraints for now.
18939 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000018940
Eric Christopher100c8332011-06-02 23:16:42 +000018941 char ConstraintLetter = Constraint[0];
18942 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000018943 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000018944 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000018945 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000018946 if (C->getZExtValue() <= 31) {
18947 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000018948 break;
18949 }
Devang Patel84f7fd22007-03-17 00:13:28 +000018950 }
Chris Lattner48884cd2007-08-25 00:47:38 +000018951 return;
Evan Cheng364091e2008-09-22 23:57:37 +000018952 case 'J':
18953 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000018954 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000018955 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
18956 break;
18957 }
18958 }
18959 return;
18960 case 'K':
18961 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Jakub Staszakdccd7f92012-11-06 23:52:19 +000018962 if (isInt<8>(C->getSExtValue())) {
Evan Cheng364091e2008-09-22 23:57:37 +000018963 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
18964 break;
18965 }
18966 }
18967 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000018968 case 'N':
18969 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000018970 if (C->getZExtValue() <= 255) {
18971 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000018972 break;
18973 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000018974 }
Chris Lattner48884cd2007-08-25 00:47:38 +000018975 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000018976 case 'e': {
18977 // 32-bit signed value
18978 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000018979 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
18980 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000018981 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000018982 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000018983 break;
18984 }
18985 // FIXME gcc accepts some relocatable values here too, but only in certain
18986 // memory models; it's complicated.
18987 }
18988 return;
18989 }
18990 case 'Z': {
18991 // 32-bit unsigned value
18992 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000018993 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
18994 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000018995 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
18996 break;
18997 }
18998 }
18999 // FIXME gcc accepts some relocatable values here too, but only in certain
19000 // memory models; it's complicated.
19001 return;
19002 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000019003 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000019004 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000019005 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000019006 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000019007 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000019008 break;
19009 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000019010
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000019011 // In any sort of PIC mode addresses need to be computed at runtime by
19012 // adding in a register or some sort of table lookup. These can't
19013 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000019014 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000019015 return;
19016
Chris Lattnerdc43a882007-05-03 16:52:29 +000019017 // If we are in non-pic codegen mode, we allow the address of a global (with
19018 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000019019 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000019020 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000019021
Chris Lattner49921962009-05-08 18:23:14 +000019022 // Match either (GA), (GA+C), (GA+C1+C2), etc.
19023 while (1) {
19024 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
19025 Offset += GA->getOffset();
19026 break;
19027 } else if (Op.getOpcode() == ISD::ADD) {
19028 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
19029 Offset += C->getZExtValue();
19030 Op = Op.getOperand(0);
19031 continue;
19032 }
19033 } else if (Op.getOpcode() == ISD::SUB) {
19034 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
19035 Offset += -C->getZExtValue();
19036 Op = Op.getOperand(0);
19037 continue;
19038 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000019039 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000019040
Chris Lattner49921962009-05-08 18:23:14 +000019041 // Otherwise, this isn't something we can handle, reject it.
19042 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000019043 }
Eric Christopherfd179292009-08-27 18:07:15 +000019044
Dan Gohman46510a72010-04-15 01:51:59 +000019045 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000019046 // If we require an extra load to get this address, as in PIC mode, we
19047 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000019048 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
19049 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000019050 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000019051
Andrew Trickac6d9be2013-05-25 02:42:55 +000019052 Result = DAG.getTargetGlobalAddress(GV, SDLoc(Op),
Devang Patel0d881da2010-07-06 22:08:15 +000019053 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000019054 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000019055 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000019056 }
Scott Michelfdc40a02009-02-17 22:15:04 +000019057
Gabor Greifba36cb52008-08-28 21:40:38 +000019058 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000019059 Ops.push_back(Result);
19060 return;
19061 }
Dale Johannesen1784d162010-06-25 21:55:36 +000019062 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000019063}
19064
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000019065std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000019066X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier5b3fca52013-06-22 18:37:38 +000019067 MVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000019068 // First, see if this is a constraint that directly corresponds to an LLVM
19069 // register class.
19070 if (Constraint.size() == 1) {
19071 // GCC Constraint Letters
19072 switch (Constraint[0]) {
19073 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000019074 // TODO: Slight differences here in allocation order and leaving
19075 // RIP in the class. Do they matter any more here than they do
19076 // in the normal allocation?
19077 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
19078 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000019079 if (VT == MVT::i32 || VT == MVT::f32)
19080 return std::make_pair(0U, &X86::GR32RegClass);
19081 if (VT == MVT::i16)
19082 return std::make_pair(0U, &X86::GR16RegClass);
19083 if (VT == MVT::i8 || VT == MVT::i1)
19084 return std::make_pair(0U, &X86::GR8RegClass);
19085 if (VT == MVT::i64 || VT == MVT::f64)
19086 return std::make_pair(0U, &X86::GR64RegClass);
19087 break;
Eric Christopherd176af82011-06-29 17:23:50 +000019088 }
19089 // 32-bit fallthrough
19090 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000019091 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000019092 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
19093 if (VT == MVT::i16)
19094 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
19095 if (VT == MVT::i8 || VT == MVT::i1)
19096 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
19097 if (VT == MVT::i64)
19098 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000019099 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000019100 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000019101 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000019102 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000019103 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000019104 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000019105 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000019106 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000019107 return std::make_pair(0U, &X86::GR32RegClass);
19108 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000019109 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000019110 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000019111 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000019112 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000019113 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000019114 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000019115 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
19116 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000019117 case 'f': // FP Stack registers.
19118 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
19119 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000019120 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000019121 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000019122 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000019123 return std::make_pair(0U, &X86::RFP64RegClass);
19124 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000019125 case 'y': // MMX_REGS if MMX allowed.
19126 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000019127 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000019128 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000019129 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000019130 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000019131 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000019132 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000019133
Chad Rosier5b3fca52013-06-22 18:37:38 +000019134 switch (VT.SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000019135 default: break;
19136 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000019137 case MVT::f32:
19138 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000019139 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000019140 case MVT::f64:
19141 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000019142 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000019143 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000019144 case MVT::v16i8:
19145 case MVT::v8i16:
19146 case MVT::v4i32:
19147 case MVT::v2i64:
19148 case MVT::v4f32:
19149 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000019150 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000019151 // AVX types.
19152 case MVT::v32i8:
19153 case MVT::v16i16:
19154 case MVT::v8i32:
19155 case MVT::v4i64:
19156 case MVT::v8f32:
19157 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000019158 return std::make_pair(0U, &X86::VR256RegClass);
Elena Demikhovskye3809ee2013-07-24 11:02:47 +000019159 case MVT::v8f64:
19160 case MVT::v16f32:
19161 case MVT::v16i32:
19162 case MVT::v8i64:
19163 return std::make_pair(0U, &X86::VR512RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000019164 }
Chris Lattnerad043e82007-04-09 05:11:28 +000019165 break;
19166 }
19167 }
Scott Michelfdc40a02009-02-17 22:15:04 +000019168
Chris Lattnerf76d1802006-07-31 23:26:50 +000019169 // Use the default implementation in TargetLowering to convert the register
19170 // constraint into a member of a register class.
19171 std::pair<unsigned, const TargetRegisterClass*> Res;
19172 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000019173
19174 // Not found as a standard register?
19175 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000019176 // Map st(0) -> st(7) -> ST0
19177 if (Constraint.size() == 7 && Constraint[0] == '{' &&
19178 tolower(Constraint[1]) == 's' &&
19179 tolower(Constraint[2]) == 't' &&
19180 Constraint[3] == '(' &&
19181 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
19182 Constraint[5] == ')' &&
19183 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000019184
Chris Lattner56d77c72009-09-13 22:41:48 +000019185 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000019186 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000019187 return Res;
19188 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000019189
Chris Lattner56d77c72009-09-13 22:41:48 +000019190 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000019191 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000019192 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000019193 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000019194 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000019195 }
Chris Lattner56d77c72009-09-13 22:41:48 +000019196
19197 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000019198 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000019199 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000019200 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000019201 return Res;
19202 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000019203
Dale Johannesen330169f2008-11-13 21:52:36 +000019204 // 'A' means EAX + EDX.
19205 if (Constraint == "A") {
19206 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000019207 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000019208 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000019209 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000019210 return Res;
19211 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000019212
Chris Lattnerf76d1802006-07-31 23:26:50 +000019213 // Otherwise, check to see if this is a register class of the wrong value
19214 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
19215 // turn into {ax},{dx}.
19216 if (Res.second->hasType(VT))
19217 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000019218
Chris Lattnerf76d1802006-07-31 23:26:50 +000019219 // All of the single-register GCC register classes map their values onto
19220 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
19221 // really want an 8-bit or 32-bit register, map to the appropriate register
19222 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000019223 if (Res.second == &X86::GR16RegClass) {
Eric Christopher23571f42013-02-13 06:01:05 +000019224 if (VT == MVT::i8 || VT == MVT::i1) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000019225 unsigned DestReg = 0;
19226 switch (Res.first) {
19227 default: break;
19228 case X86::AX: DestReg = X86::AL; break;
19229 case X86::DX: DestReg = X86::DL; break;
19230 case X86::CX: DestReg = X86::CL; break;
19231 case X86::BX: DestReg = X86::BL; break;
19232 }
19233 if (DestReg) {
19234 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000019235 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000019236 }
Eric Christophera9bd4b42013-01-31 00:50:46 +000019237 } else if (VT == MVT::i32 || VT == MVT::f32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000019238 unsigned DestReg = 0;
19239 switch (Res.first) {
19240 default: break;
19241 case X86::AX: DestReg = X86::EAX; break;
19242 case X86::DX: DestReg = X86::EDX; break;
19243 case X86::CX: DestReg = X86::ECX; break;
19244 case X86::BX: DestReg = X86::EBX; break;
19245 case X86::SI: DestReg = X86::ESI; break;
19246 case X86::DI: DestReg = X86::EDI; break;
19247 case X86::BP: DestReg = X86::EBP; break;
19248 case X86::SP: DestReg = X86::ESP; break;
19249 }
19250 if (DestReg) {
19251 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000019252 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000019253 }
Eric Christophera9bd4b42013-01-31 00:50:46 +000019254 } else if (VT == MVT::i64 || VT == MVT::f64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000019255 unsigned DestReg = 0;
19256 switch (Res.first) {
19257 default: break;
19258 case X86::AX: DestReg = X86::RAX; break;
19259 case X86::DX: DestReg = X86::RDX; break;
19260 case X86::CX: DestReg = X86::RCX; break;
19261 case X86::BX: DestReg = X86::RBX; break;
19262 case X86::SI: DestReg = X86::RSI; break;
19263 case X86::DI: DestReg = X86::RDI; break;
19264 case X86::BP: DestReg = X86::RBP; break;
19265 case X86::SP: DestReg = X86::RSP; break;
19266 }
19267 if (DestReg) {
19268 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000019269 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000019270 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000019271 }
Craig Topperc9099502012-04-20 06:31:50 +000019272 } else if (Res.second == &X86::FR32RegClass ||
19273 Res.second == &X86::FR64RegClass ||
Elena Demikhovskye3809ee2013-07-24 11:02:47 +000019274 Res.second == &X86::VR128RegClass ||
19275 Res.second == &X86::VR256RegClass ||
19276 Res.second == &X86::FR32XRegClass ||
19277 Res.second == &X86::FR64XRegClass ||
19278 Res.second == &X86::VR128XRegClass ||
19279 Res.second == &X86::VR256XRegClass ||
19280 Res.second == &X86::VR512RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000019281 // Handle references to XMM physical registers that got mapped into the
19282 // wrong class. This can happen with constraints like {xmm0} where the
19283 // target independent register mapper will just pick the first match it can
19284 // find, ignoring the required type.
Eli Friedman52d418d2012-06-25 23:42:33 +000019285
19286 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +000019287 Res.second = &X86::FR32RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000019288 else if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +000019289 Res.second = &X86::FR64RegClass;
19290 else if (X86::VR128RegClass.hasType(VT))
19291 Res.second = &X86::VR128RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000019292 else if (X86::VR256RegClass.hasType(VT))
19293 Res.second = &X86::VR256RegClass;
Elena Demikhovskye3809ee2013-07-24 11:02:47 +000019294 else if (X86::VR512RegClass.hasType(VT))
19295 Res.second = &X86::VR512RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000019296 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000019297
Chris Lattnerf76d1802006-07-31 23:26:50 +000019298 return Res;
19299}